1*c54f35caSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?> 2*c54f35caSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd"> 3*c54f35caSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. --> 4*c54f35caSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. --> 5*c54f35caSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?> 6*c54f35caSApple OSS Distributions 7*c54f35caSApple OSS Distributions 8*c54f35caSApple OSS Distributions 9*c54f35caSApple OSS Distributions 10*c54f35caSApple OSS Distributions 11*c54f35caSApple OSS Distributions 12*c54f35caSApple OSS Distributions<register_page> 13*c54f35caSApple OSS Distributions <registers> 14*c54f35caSApple OSS Distributions <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False"> 15*c54f35caSApple OSS Distributions <reg_short_name>ESR_EL1</reg_short_name> 16*c54f35caSApple OSS Distributions <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name> 17*c54f35caSApple OSS Distributions 18*c54f35caSApple OSS Distributions 19*c54f35caSApple OSS Distributions <reg_reset_value></reg_reset_value> 20*c54f35caSApple OSS Distributions <reg_mappings> 21*c54f35caSApple OSS Distributions <reg_mapping> 22*c54f35caSApple OSS Distributions 23*c54f35caSApple OSS Distributions <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name> 24*c54f35caSApple OSS Distributions <mapped_type>Architectural</mapped_type> 25*c54f35caSApple OSS Distributions <mapped_execution_state>AArch32</mapped_execution_state> 26*c54f35caSApple OSS Distributions <mapped_from_startbit>31</mapped_from_startbit> 27*c54f35caSApple OSS Distributions <mapped_from_endbit>0</mapped_from_endbit> 28*c54f35caSApple OSS Distributions 29*c54f35caSApple OSS Distributions <mapped_to_startbit>31</mapped_to_startbit> 30*c54f35caSApple OSS Distributions <mapped_to_endbit>0</mapped_to_endbit> 31*c54f35caSApple OSS Distributions 32*c54f35caSApple OSS Distributions </reg_mapping> 33*c54f35caSApple OSS Distributions </reg_mappings> 34*c54f35caSApple OSS Distributions <reg_purpose> 35*c54f35caSApple OSS Distributions 36*c54f35caSApple OSS Distributions 37*c54f35caSApple OSS Distributions <purpose_text> 38*c54f35caSApple OSS Distributions <para>Holds syndrome information for an exception taken to EL1.</para> 39*c54f35caSApple OSS Distributions </purpose_text> 40*c54f35caSApple OSS Distributions 41*c54f35caSApple OSS Distributions </reg_purpose> 42*c54f35caSApple OSS Distributions <reg_groups> 43*c54f35caSApple OSS Distributions <reg_group>Exception and fault handling registers</reg_group> 44*c54f35caSApple OSS Distributions </reg_groups> 45*c54f35caSApple OSS Distributions <reg_usage_constraints> 46*c54f35caSApple OSS Distributions 47*c54f35caSApple OSS Distributions 48*c54f35caSApple OSS Distributions </reg_usage_constraints> 49*c54f35caSApple OSS Distributions <reg_configuration> 50*c54f35caSApple OSS Distributions 51*c54f35caSApple OSS Distributions 52*c54f35caSApple OSS Distributions </reg_configuration> 53*c54f35caSApple OSS Distributions <reg_attributes> 54*c54f35caSApple OSS Distributions <attributes_text> 55*c54f35caSApple OSS Distributions <para>ESR_EL1 is a 64-bit register.</para> 56*c54f35caSApple OSS Distributions </attributes_text> 57*c54f35caSApple OSS Distributions </reg_attributes> 58*c54f35caSApple OSS Distributions <reg_fieldsets> 59*c54f35caSApple OSS Distributions 60*c54f35caSApple OSS Distributions 61*c54f35caSApple OSS Distributions 62*c54f35caSApple OSS Distributions 63*c54f35caSApple OSS Distributions 64*c54f35caSApple OSS Distributions 65*c54f35caSApple OSS Distributions 66*c54f35caSApple OSS Distributions 67*c54f35caSApple OSS Distributions 68*c54f35caSApple OSS Distributions 69*c54f35caSApple OSS Distributions 70*c54f35caSApple OSS Distributions 71*c54f35caSApple OSS Distributions <fields length="64"> 72*c54f35caSApple OSS Distributions <text_before_fields> 73*c54f35caSApple OSS Distributions 74*c54f35caSApple OSS Distributions <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para> 75*c54f35caSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para> 76*c54f35caSApple OSS Distributions 77*c54f35caSApple OSS Distributions </text_before_fields> 78*c54f35caSApple OSS Distributions 79*c54f35caSApple OSS Distributions <field 80*c54f35caSApple OSS Distributions id="0_63_32" 81*c54f35caSApple OSS Distributions is_variable_length="False" 82*c54f35caSApple OSS Distributions has_partial_fieldset="False" 83*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 84*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 85*c54f35caSApple OSS Distributions is_constant_value="False" 86*c54f35caSApple OSS Distributions rwtype="RES0" 87*c54f35caSApple OSS Distributions > 88*c54f35caSApple OSS Distributions <field_name>0</field_name> 89*c54f35caSApple OSS Distributions <field_msb>63</field_msb> 90*c54f35caSApple OSS Distributions <field_lsb>32</field_lsb> 91*c54f35caSApple OSS Distributions <field_description order="before"> 92*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 93*c54f35caSApple OSS Distributions </field_description> 94*c54f35caSApple OSS Distributions <field_values> 95*c54f35caSApple OSS Distributions </field_values> 96*c54f35caSApple OSS Distributions </field> 97*c54f35caSApple OSS Distributions <field 98*c54f35caSApple OSS Distributions id="EC_31_26" 99*c54f35caSApple OSS Distributions is_variable_length="False" 100*c54f35caSApple OSS Distributions has_partial_fieldset="False" 101*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="True" 102*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 103*c54f35caSApple OSS Distributions is_constant_value="False" 104*c54f35caSApple OSS Distributions > 105*c54f35caSApple OSS Distributions <field_name>EC</field_name> 106*c54f35caSApple OSS Distributions <field_msb>31</field_msb> 107*c54f35caSApple OSS Distributions <field_lsb>26</field_lsb> 108*c54f35caSApple OSS Distributions <field_description order="before"> 109*c54f35caSApple OSS Distributions 110*c54f35caSApple OSS Distributions <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para> 111*c54f35caSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para> 112*c54f35caSApple OSS Distributions<list type="unordered"> 113*c54f35caSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content> 114*c54f35caSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content> 115*c54f35caSApple OSS Distributions</listitem></list> 116*c54f35caSApple OSS Distributions<para>Possible values of the EC field are:</para> 117*c54f35caSApple OSS Distributions 118*c54f35caSApple OSS Distributions </field_description> 119*c54f35caSApple OSS Distributions <field_values> 120*c54f35caSApple OSS Distributions 121*c54f35caSApple OSS Distributions 122*c54f35caSApple OSS Distributions <field_value_instance> 123*c54f35caSApple OSS Distributions <field_value>0b000000</field_value> 124*c54f35caSApple OSS Distributions <field_value_description> 125*c54f35caSApple OSS Distributions <para>Unknown reason.</para> 126*c54f35caSApple OSS Distributions</field_value_description> 127*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/> 128*c54f35caSApple OSS Distributions </field_value_instance> 129*c54f35caSApple OSS Distributions <field_value_instance> 130*c54f35caSApple OSS Distributions <field_value>0b000001</field_value> 131*c54f35caSApple OSS Distributions <field_value_description> 132*c54f35caSApple OSS Distributions <para>Trapped WFI or WFE instruction execution.</para> 133*c54f35caSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para> 134*c54f35caSApple OSS Distributions</field_value_description> 135*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/> 136*c54f35caSApple OSS Distributions </field_value_instance> 137*c54f35caSApple OSS Distributions <field_value_instance> 138*c54f35caSApple OSS Distributions <field_value>0b000011</field_value> 139*c54f35caSApple OSS Distributions <field_value_description> 140*c54f35caSApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 141*c54f35caSApple OSS Distributions</field_value_description> 142*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 143*c54f35caSApple OSS Distributions </field_value_instance> 144*c54f35caSApple OSS Distributions <field_value_instance> 145*c54f35caSApple OSS Distributions <field_value>0b000100</field_value> 146*c54f35caSApple OSS Distributions <field_value_description> 147*c54f35caSApple OSS Distributions <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 148*c54f35caSApple OSS Distributions</field_value_description> 149*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 150*c54f35caSApple OSS Distributions </field_value_instance> 151*c54f35caSApple OSS Distributions <field_value_instance> 152*c54f35caSApple OSS Distributions <field_value>0b000101</field_value> 153*c54f35caSApple OSS Distributions <field_value_description> 154*c54f35caSApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 155*c54f35caSApple OSS Distributions</field_value_description> 156*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 157*c54f35caSApple OSS Distributions </field_value_instance> 158*c54f35caSApple OSS Distributions <field_value_instance> 159*c54f35caSApple OSS Distributions <field_value>0b000110</field_value> 160*c54f35caSApple OSS Distributions <field_value_description> 161*c54f35caSApple OSS Distributions <para>Trapped LDC or STC access.</para> 162*c54f35caSApple OSS Distributions<para>The only architected uses of these instruction are:</para> 163*c54f35caSApple OSS Distributions<list type="unordered"> 164*c54f35caSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content> 165*c54f35caSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content> 166*c54f35caSApple OSS Distributions</listitem></list> 167*c54f35caSApple OSS Distributions</field_value_description> 168*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/> 169*c54f35caSApple OSS Distributions </field_value_instance> 170*c54f35caSApple OSS Distributions <field_value_instance> 171*c54f35caSApple OSS Distributions <field_value>0b000111</field_value> 172*c54f35caSApple OSS Distributions <field_value_description> 173*c54f35caSApple OSS Distributions <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para> 174*c54f35caSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 175*c54f35caSApple OSS Distributions</field_value_description> 176*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/> 177*c54f35caSApple OSS Distributions </field_value_instance> 178*c54f35caSApple OSS Distributions <field_value_instance> 179*c54f35caSApple OSS Distributions <field_value>0b001100</field_value> 180*c54f35caSApple OSS Distributions <field_value_description> 181*c54f35caSApple OSS Distributions <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 182*c54f35caSApple OSS Distributions</field_value_description> 183*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 184*c54f35caSApple OSS Distributions </field_value_instance> 185*c54f35caSApple OSS Distributions <field_value_instance> 186*c54f35caSApple OSS Distributions <field_value>0b001101</field_value> 187*c54f35caSApple OSS Distributions <field_value_description> 188*c54f35caSApple OSS Distributions <para>Branch Target Exception.</para> 189*c54f35caSApple OSS Distributions</field_value_description> 190*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/> 191*c54f35caSApple OSS Distributions <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition> 192*c54f35caSApple OSS Distributions </field_value_instance> 193*c54f35caSApple OSS Distributions <field_value_instance> 194*c54f35caSApple OSS Distributions <field_value>0b001110</field_value> 195*c54f35caSApple OSS Distributions <field_value_description> 196*c54f35caSApple OSS Distributions <para>Illegal Execution state.</para> 197*c54f35caSApple OSS Distributions</field_value_description> 198*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 199*c54f35caSApple OSS Distributions </field_value_instance> 200*c54f35caSApple OSS Distributions <field_value_instance> 201*c54f35caSApple OSS Distributions <field_value>0b010001</field_value> 202*c54f35caSApple OSS Distributions <field_value_description> 203*c54f35caSApple OSS Distributions <para>SVC instruction execution in AArch32 state.</para> 204*c54f35caSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para> 205*c54f35caSApple OSS Distributions</field_value_description> 206*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 207*c54f35caSApple OSS Distributions </field_value_instance> 208*c54f35caSApple OSS Distributions <field_value_instance> 209*c54f35caSApple OSS Distributions <field_value>0b010101</field_value> 210*c54f35caSApple OSS Distributions <field_value_description> 211*c54f35caSApple OSS Distributions <para>SVC instruction execution in AArch64 state.</para> 212*c54f35caSApple OSS Distributions</field_value_description> 213*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 214*c54f35caSApple OSS Distributions </field_value_instance> 215*c54f35caSApple OSS Distributions <field_value_instance> 216*c54f35caSApple OSS Distributions <field_value>0b011000</field_value> 217*c54f35caSApple OSS Distributions <field_value_description> 218*c54f35caSApple OSS Distributions <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para> 219*c54f35caSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para> 220*c54f35caSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para> 221*c54f35caSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para> 222*c54f35caSApple OSS Distributions</field_value_description> 223*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/> 224*c54f35caSApple OSS Distributions </field_value_instance> 225*c54f35caSApple OSS Distributions <field_value_instance> 226*c54f35caSApple OSS Distributions <field_value>0b011001</field_value> 227*c54f35caSApple OSS Distributions <field_value_description> 228*c54f35caSApple OSS Distributions <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 229*c54f35caSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para> 230*c54f35caSApple OSS Distributions</field_value_description> 231*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/> 232*c54f35caSApple OSS Distributions </field_value_instance> 233*c54f35caSApple OSS Distributions <field_value_instance> 234*c54f35caSApple OSS Distributions <field_value>0b100000</field_value> 235*c54f35caSApple OSS Distributions <field_value_description> 236*c54f35caSApple OSS Distributions <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 237*c54f35caSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 238*c54f35caSApple OSS Distributions</field_value_description> 239*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 240*c54f35caSApple OSS Distributions </field_value_instance> 241*c54f35caSApple OSS Distributions <field_value_instance> 242*c54f35caSApple OSS Distributions <field_value>0b100001</field_value> 243*c54f35caSApple OSS Distributions <field_value_description> 244*c54f35caSApple OSS Distributions <para>Instruction Abort taken without a change in Exception level.</para> 245*c54f35caSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 246*c54f35caSApple OSS Distributions</field_value_description> 247*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 248*c54f35caSApple OSS Distributions </field_value_instance> 249*c54f35caSApple OSS Distributions <field_value_instance> 250*c54f35caSApple OSS Distributions <field_value>0b100010</field_value> 251*c54f35caSApple OSS Distributions <field_value_description> 252*c54f35caSApple OSS Distributions <para>PC alignment fault exception.</para> 253*c54f35caSApple OSS Distributions</field_value_description> 254*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 255*c54f35caSApple OSS Distributions </field_value_instance> 256*c54f35caSApple OSS Distributions <field_value_instance> 257*c54f35caSApple OSS Distributions <field_value>0b100100</field_value> 258*c54f35caSApple OSS Distributions <field_value_description> 259*c54f35caSApple OSS Distributions <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 260*c54f35caSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 261*c54f35caSApple OSS Distributions</field_value_description> 262*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 263*c54f35caSApple OSS Distributions </field_value_instance> 264*c54f35caSApple OSS Distributions <field_value_instance> 265*c54f35caSApple OSS Distributions <field_value>0b100101</field_value> 266*c54f35caSApple OSS Distributions <field_value_description> 267*c54f35caSApple OSS Distributions <para>Data Abort taken without a change in Exception level.</para> 268*c54f35caSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 269*c54f35caSApple OSS Distributions</field_value_description> 270*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 271*c54f35caSApple OSS Distributions </field_value_instance> 272*c54f35caSApple OSS Distributions <field_value_instance> 273*c54f35caSApple OSS Distributions <field_value>0b100110</field_value> 274*c54f35caSApple OSS Distributions <field_value_description> 275*c54f35caSApple OSS Distributions <para>SP alignment fault exception.</para> 276*c54f35caSApple OSS Distributions</field_value_description> 277*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 278*c54f35caSApple OSS Distributions </field_value_instance> 279*c54f35caSApple OSS Distributions <field_value_instance> 280*c54f35caSApple OSS Distributions <field_value>0b101000</field_value> 281*c54f35caSApple OSS Distributions <field_value_description> 282*c54f35caSApple OSS Distributions <para>Trapped floating-point exception taken from AArch32 state.</para> 283*c54f35caSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 284*c54f35caSApple OSS Distributions</field_value_description> 285*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 286*c54f35caSApple OSS Distributions </field_value_instance> 287*c54f35caSApple OSS Distributions <field_value_instance> 288*c54f35caSApple OSS Distributions <field_value>0b101100</field_value> 289*c54f35caSApple OSS Distributions <field_value_description> 290*c54f35caSApple OSS Distributions <para>Trapped floating-point exception taken from AArch64 state.</para> 291*c54f35caSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 292*c54f35caSApple OSS Distributions</field_value_description> 293*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 294*c54f35caSApple OSS Distributions </field_value_instance> 295*c54f35caSApple OSS Distributions <field_value_instance> 296*c54f35caSApple OSS Distributions <field_value>0b101111</field_value> 297*c54f35caSApple OSS Distributions <field_value_description> 298*c54f35caSApple OSS Distributions <para>SError interrupt.</para> 299*c54f35caSApple OSS Distributions</field_value_description> 300*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/> 301*c54f35caSApple OSS Distributions </field_value_instance> 302*c54f35caSApple OSS Distributions <field_value_instance> 303*c54f35caSApple OSS Distributions <field_value>0b110000</field_value> 304*c54f35caSApple OSS Distributions <field_value_description> 305*c54f35caSApple OSS Distributions <para>Breakpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 306*c54f35caSApple OSS Distributions</field_value_description> 307*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 308*c54f35caSApple OSS Distributions </field_value_instance> 309*c54f35caSApple OSS Distributions <field_value_instance> 310*c54f35caSApple OSS Distributions <field_value>0b110001</field_value> 311*c54f35caSApple OSS Distributions <field_value_description> 312*c54f35caSApple OSS Distributions <para>Breakpoint exception taken without a change in Exception level.</para> 313*c54f35caSApple OSS Distributions</field_value_description> 314*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 315*c54f35caSApple OSS Distributions </field_value_instance> 316*c54f35caSApple OSS Distributions <field_value_instance> 317*c54f35caSApple OSS Distributions <field_value>0b110010</field_value> 318*c54f35caSApple OSS Distributions <field_value_description> 319*c54f35caSApple OSS Distributions <para>Software Step exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 320*c54f35caSApple OSS Distributions</field_value_description> 321*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 322*c54f35caSApple OSS Distributions </field_value_instance> 323*c54f35caSApple OSS Distributions <field_value_instance> 324*c54f35caSApple OSS Distributions <field_value>0b110011</field_value> 325*c54f35caSApple OSS Distributions <field_value_description> 326*c54f35caSApple OSS Distributions <para>Software Step exception taken without a change in Exception level.</para> 327*c54f35caSApple OSS Distributions</field_value_description> 328*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 329*c54f35caSApple OSS Distributions </field_value_instance> 330*c54f35caSApple OSS Distributions <field_value_instance> 331*c54f35caSApple OSS Distributions <field_value>0b110100</field_value> 332*c54f35caSApple OSS Distributions <field_value_description> 333*c54f35caSApple OSS Distributions <para>Watchpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 334*c54f35caSApple OSS Distributions</field_value_description> 335*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 336*c54f35caSApple OSS Distributions </field_value_instance> 337*c54f35caSApple OSS Distributions <field_value_instance> 338*c54f35caSApple OSS Distributions <field_value>0b110101</field_value> 339*c54f35caSApple OSS Distributions <field_value_description> 340*c54f35caSApple OSS Distributions <para>Watchpoint exception taken without a change in Exception level.</para> 341*c54f35caSApple OSS Distributions</field_value_description> 342*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 343*c54f35caSApple OSS Distributions </field_value_instance> 344*c54f35caSApple OSS Distributions <field_value_instance> 345*c54f35caSApple OSS Distributions <field_value>0b111000</field_value> 346*c54f35caSApple OSS Distributions <field_value_description> 347*c54f35caSApple OSS Distributions <para>BKPT instruction execution in AArch32 state.</para> 348*c54f35caSApple OSS Distributions</field_value_description> 349*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 350*c54f35caSApple OSS Distributions </field_value_instance> 351*c54f35caSApple OSS Distributions <field_value_instance> 352*c54f35caSApple OSS Distributions <field_value>0b111100</field_value> 353*c54f35caSApple OSS Distributions <field_value_description> 354*c54f35caSApple OSS Distributions <para>BRK instruction execution in AArch64 state.</para> 355*c54f35caSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para> 356*c54f35caSApple OSS Distributions</field_value_description> 357*c54f35caSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 358*c54f35caSApple OSS Distributions </field_value_instance> 359*c54f35caSApple OSS Distributions </field_values> 360*c54f35caSApple OSS Distributions <field_description order="after"> 361*c54f35caSApple OSS Distributions 362*c54f35caSApple OSS Distributions <para>All other EC values are reserved by Arm, and:</para> 363*c54f35caSApple OSS Distributions<list type="unordered"> 364*c54f35caSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content> 365*c54f35caSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content> 366*c54f35caSApple OSS Distributions</listitem></list> 367*c54f35caSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para> 368*c54f35caSApple OSS Distributions 369*c54f35caSApple OSS Distributions </field_description> 370*c54f35caSApple OSS Distributions <field_resets> 371*c54f35caSApple OSS Distributions 372*c54f35caSApple OSS Distributions <field_reset> 373*c54f35caSApple OSS Distributions 374*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 375*c54f35caSApple OSS Distributions 376*c54f35caSApple OSS Distributions </field_reset> 377*c54f35caSApple OSS Distributions</field_resets> 378*c54f35caSApple OSS Distributions </field> 379*c54f35caSApple OSS Distributions <field 380*c54f35caSApple OSS Distributions id="IL_25_25" 381*c54f35caSApple OSS Distributions is_variable_length="False" 382*c54f35caSApple OSS Distributions has_partial_fieldset="False" 383*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 384*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 385*c54f35caSApple OSS Distributions is_constant_value="False" 386*c54f35caSApple OSS Distributions > 387*c54f35caSApple OSS Distributions <field_name>IL</field_name> 388*c54f35caSApple OSS Distributions <field_msb>25</field_msb> 389*c54f35caSApple OSS Distributions <field_lsb>25</field_lsb> 390*c54f35caSApple OSS Distributions <field_description order="before"> 391*c54f35caSApple OSS Distributions 392*c54f35caSApple OSS Distributions <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para> 393*c54f35caSApple OSS Distributions 394*c54f35caSApple OSS Distributions </field_description> 395*c54f35caSApple OSS Distributions <field_values> 396*c54f35caSApple OSS Distributions 397*c54f35caSApple OSS Distributions 398*c54f35caSApple OSS Distributions <field_value_instance> 399*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 400*c54f35caSApple OSS Distributions <field_value_description> 401*c54f35caSApple OSS Distributions <para>16-bit instruction trapped.</para> 402*c54f35caSApple OSS Distributions</field_value_description> 403*c54f35caSApple OSS Distributions </field_value_instance> 404*c54f35caSApple OSS Distributions <field_value_instance> 405*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 406*c54f35caSApple OSS Distributions <field_value_description> 407*c54f35caSApple OSS Distributions <list type="unordered"> 408*c54f35caSApple OSS Distributions<listitem><content> 409*c54f35caSApple OSS Distributions<para>An SError interrupt.</para> 410*c54f35caSApple OSS Distributions</content> 411*c54f35caSApple OSS Distributions</listitem><listitem><content> 412*c54f35caSApple OSS Distributions<para>An Instruction Abort exception.</para> 413*c54f35caSApple OSS Distributions</content> 414*c54f35caSApple OSS Distributions</listitem><listitem><content> 415*c54f35caSApple OSS Distributions<para>A PC alignment fault exception.</para> 416*c54f35caSApple OSS Distributions</content> 417*c54f35caSApple OSS Distributions</listitem><listitem><content> 418*c54f35caSApple OSS Distributions<para>An SP alignment fault exception.</para> 419*c54f35caSApple OSS Distributions</content> 420*c54f35caSApple OSS Distributions</listitem><listitem><content> 421*c54f35caSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para> 422*c54f35caSApple OSS Distributions</content> 423*c54f35caSApple OSS Distributions</listitem><listitem><content> 424*c54f35caSApple OSS Distributions<para>An Illegal Execution state exception.</para> 425*c54f35caSApple OSS Distributions</content> 426*c54f35caSApple OSS Distributions</listitem><listitem><content> 427*c54f35caSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para> 428*c54f35caSApple OSS Distributions<list type="unordered"> 429*c54f35caSApple OSS Distributions<listitem><content> 430*c54f35caSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para> 431*c54f35caSApple OSS Distributions</content> 432*c54f35caSApple OSS Distributions</listitem><listitem><content> 433*c54f35caSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para> 434*c54f35caSApple OSS Distributions</content> 435*c54f35caSApple OSS Distributions</listitem></list> 436*c54f35caSApple OSS Distributions</content> 437*c54f35caSApple OSS Distributions</listitem><listitem><content> 438*c54f35caSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para> 439*c54f35caSApple OSS Distributions</content> 440*c54f35caSApple OSS Distributions</listitem></list> 441*c54f35caSApple OSS Distributions</field_value_description> 442*c54f35caSApple OSS Distributions </field_value_instance> 443*c54f35caSApple OSS Distributions </field_values> 444*c54f35caSApple OSS Distributions <field_resets> 445*c54f35caSApple OSS Distributions 446*c54f35caSApple OSS Distributions <field_reset> 447*c54f35caSApple OSS Distributions 448*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 449*c54f35caSApple OSS Distributions 450*c54f35caSApple OSS Distributions </field_reset> 451*c54f35caSApple OSS Distributions</field_resets> 452*c54f35caSApple OSS Distributions </field> 453*c54f35caSApple OSS Distributions <field 454*c54f35caSApple OSS Distributions id="ISS_24_0" 455*c54f35caSApple OSS Distributions is_variable_length="False" 456*c54f35caSApple OSS Distributions has_partial_fieldset="True" 457*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 458*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 459*c54f35caSApple OSS Distributions is_constant_value="False" 460*c54f35caSApple OSS Distributions > 461*c54f35caSApple OSS Distributions <field_name>ISS</field_name> 462*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 463*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 464*c54f35caSApple OSS Distributions <field_description order="before"> 465*c54f35caSApple OSS Distributions 466*c54f35caSApple OSS Distributions <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para> 467*c54f35caSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para> 468*c54f35caSApple OSS Distributions<list type="unordered"> 469*c54f35caSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content> 470*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered"> 471*c54f35caSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content> 472*c54f35caSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content> 473*c54f35caSApple OSS Distributions</listitem></list> 474*c54f35caSApple OSS Distributions</content> 475*c54f35caSApple OSS Distributions</listitem></list> 476*c54f35caSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para> 477*c54f35caSApple OSS Distributions 478*c54f35caSApple OSS Distributions </field_description> 479*c54f35caSApple OSS Distributions <field_values> 480*c54f35caSApple OSS Distributions 481*c54f35caSApple OSS Distributions <field_value_name>I</field_value_name> 482*c54f35caSApple OSS Distributions </field_values> 483*c54f35caSApple OSS Distributions <field_resets> 484*c54f35caSApple OSS Distributions 485*c54f35caSApple OSS Distributions</field_resets> 486*c54f35caSApple OSS Distributions <partial_fieldset> 487*c54f35caSApple OSS Distributions <fields length="25"> 488*c54f35caSApple OSS Distributions <fields_instance>Exceptions with an unknown reason</fields_instance> 489*c54f35caSApple OSS Distributions <text_before_fields> 490*c54f35caSApple OSS Distributions 491*c54f35caSApple OSS Distributions 492*c54f35caSApple OSS Distributions 493*c54f35caSApple OSS Distributions </text_before_fields> 494*c54f35caSApple OSS Distributions 495*c54f35caSApple OSS Distributions <field 496*c54f35caSApple OSS Distributions id="0_24_0" 497*c54f35caSApple OSS Distributions is_variable_length="False" 498*c54f35caSApple OSS Distributions has_partial_fieldset="False" 499*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 500*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 501*c54f35caSApple OSS Distributions is_constant_value="False" 502*c54f35caSApple OSS Distributions rwtype="RES0" 503*c54f35caSApple OSS Distributions > 504*c54f35caSApple OSS Distributions <field_name>0</field_name> 505*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 506*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 507*c54f35caSApple OSS Distributions <field_description order="before"> 508*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 509*c54f35caSApple OSS Distributions </field_description> 510*c54f35caSApple OSS Distributions <field_values> 511*c54f35caSApple OSS Distributions </field_values> 512*c54f35caSApple OSS Distributions </field> 513*c54f35caSApple OSS Distributions <text_after_fields> 514*c54f35caSApple OSS Distributions 515*c54f35caSApple OSS Distributions <para>When an exception is reported using this EC code the IL field is set to 1.</para> 516*c54f35caSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para> 517*c54f35caSApple OSS Distributions<list type="unordered"> 518*c54f35caSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered"> 519*c54f35caSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content> 520*c54f35caSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content> 521*c54f35caSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content> 522*c54f35caSApple OSS Distributions</listitem></list> 523*c54f35caSApple OSS Distributions</content> 524*c54f35caSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content> 525*c54f35caSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content> 526*c54f35caSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content> 527*c54f35caSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content> 528*c54f35caSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content> 529*c54f35caSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered"> 530*c54f35caSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content> 531*c54f35caSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content> 532*c54f35caSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content> 533*c54f35caSApple OSS Distributions</listitem></list> 534*c54f35caSApple OSS Distributions</content> 535*c54f35caSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content> 536*c54f35caSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered"> 537*c54f35caSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content> 538*c54f35caSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content> 539*c54f35caSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content> 540*c54f35caSApple OSS Distributions</listitem></list> 541*c54f35caSApple OSS Distributions</content> 542*c54f35caSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 543*c54f35caSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content> 544*c54f35caSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content> 545*c54f35caSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content> 546*c54f35caSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered"> 547*c54f35caSApple OSS Distributions<listitem><content>An SVE instruction.</content> 548*c54f35caSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content> 549*c54f35caSApple OSS Distributions</listitem></list> 550*c54f35caSApple OSS Distributions</content> 551*c54f35caSApple OSS Distributions</listitem></list> 552*c54f35caSApple OSS Distributions 553*c54f35caSApple OSS Distributions </text_after_fields> 554*c54f35caSApple OSS Distributions </fields> 555*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 556*c54f35caSApple OSS Distributions 557*c54f35caSApple OSS Distributions 558*c54f35caSApple OSS Distributions 559*c54f35caSApple OSS Distributions 560*c54f35caSApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 561*c54f35caSApple OSS Distributions </reg_fieldset> 562*c54f35caSApple OSS Distributions </partial_fieldset> 563*c54f35caSApple OSS Distributions <partial_fieldset> 564*c54f35caSApple OSS Distributions <fields length="25"> 565*c54f35caSApple OSS Distributions <fields_instance>Exception from a WFI or WFE instruction</fields_instance> 566*c54f35caSApple OSS Distributions <text_before_fields> 567*c54f35caSApple OSS Distributions 568*c54f35caSApple OSS Distributions 569*c54f35caSApple OSS Distributions 570*c54f35caSApple OSS Distributions </text_before_fields> 571*c54f35caSApple OSS Distributions 572*c54f35caSApple OSS Distributions <field 573*c54f35caSApple OSS Distributions id="CV_24_24" 574*c54f35caSApple OSS Distributions is_variable_length="False" 575*c54f35caSApple OSS Distributions has_partial_fieldset="False" 576*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 577*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 578*c54f35caSApple OSS Distributions is_constant_value="False" 579*c54f35caSApple OSS Distributions > 580*c54f35caSApple OSS Distributions <field_name>CV</field_name> 581*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 582*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 583*c54f35caSApple OSS Distributions <field_description order="before"> 584*c54f35caSApple OSS Distributions 585*c54f35caSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 586*c54f35caSApple OSS Distributions 587*c54f35caSApple OSS Distributions </field_description> 588*c54f35caSApple OSS Distributions <field_values> 589*c54f35caSApple OSS Distributions 590*c54f35caSApple OSS Distributions 591*c54f35caSApple OSS Distributions <field_value_instance> 592*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 593*c54f35caSApple OSS Distributions <field_value_description> 594*c54f35caSApple OSS Distributions <para>The COND field is not valid.</para> 595*c54f35caSApple OSS Distributions</field_value_description> 596*c54f35caSApple OSS Distributions </field_value_instance> 597*c54f35caSApple OSS Distributions <field_value_instance> 598*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 599*c54f35caSApple OSS Distributions <field_value_description> 600*c54f35caSApple OSS Distributions <para>The COND field is valid.</para> 601*c54f35caSApple OSS Distributions</field_value_description> 602*c54f35caSApple OSS Distributions </field_value_instance> 603*c54f35caSApple OSS Distributions </field_values> 604*c54f35caSApple OSS Distributions <field_description order="after"> 605*c54f35caSApple OSS Distributions 606*c54f35caSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 607*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 608*c54f35caSApple OSS Distributions<list type="unordered"> 609*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 610*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 611*c54f35caSApple OSS Distributions</listitem></list> 612*c54f35caSApple OSS Distributions 613*c54f35caSApple OSS Distributions </field_description> 614*c54f35caSApple OSS Distributions <field_resets> 615*c54f35caSApple OSS Distributions 616*c54f35caSApple OSS Distributions <field_reset> 617*c54f35caSApple OSS Distributions 618*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 619*c54f35caSApple OSS Distributions 620*c54f35caSApple OSS Distributions </field_reset> 621*c54f35caSApple OSS Distributions</field_resets> 622*c54f35caSApple OSS Distributions </field> 623*c54f35caSApple OSS Distributions <field 624*c54f35caSApple OSS Distributions id="COND_23_20" 625*c54f35caSApple OSS Distributions is_variable_length="False" 626*c54f35caSApple OSS Distributions has_partial_fieldset="False" 627*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 628*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 629*c54f35caSApple OSS Distributions is_constant_value="False" 630*c54f35caSApple OSS Distributions > 631*c54f35caSApple OSS Distributions <field_name>COND</field_name> 632*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 633*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 634*c54f35caSApple OSS Distributions <field_description order="before"> 635*c54f35caSApple OSS Distributions 636*c54f35caSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 637*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 638*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 639*c54f35caSApple OSS Distributions<list type="unordered"> 640*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 641*c54f35caSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 642*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 643*c54f35caSApple OSS Distributions</listitem></list> 644*c54f35caSApple OSS Distributions</content> 645*c54f35caSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 646*c54f35caSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 647*c54f35caSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 648*c54f35caSApple OSS Distributions</listitem></list> 649*c54f35caSApple OSS Distributions</content> 650*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 651*c54f35caSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 652*c54f35caSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 653*c54f35caSApple OSS Distributions</listitem></list> 654*c54f35caSApple OSS Distributions</content> 655*c54f35caSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 656*c54f35caSApple OSS Distributions</listitem></list> 657*c54f35caSApple OSS Distributions 658*c54f35caSApple OSS Distributions </field_description> 659*c54f35caSApple OSS Distributions <field_values> 660*c54f35caSApple OSS Distributions 661*c54f35caSApple OSS Distributions 662*c54f35caSApple OSS Distributions </field_values> 663*c54f35caSApple OSS Distributions <field_resets> 664*c54f35caSApple OSS Distributions 665*c54f35caSApple OSS Distributions <field_reset> 666*c54f35caSApple OSS Distributions 667*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 668*c54f35caSApple OSS Distributions 669*c54f35caSApple OSS Distributions </field_reset> 670*c54f35caSApple OSS Distributions</field_resets> 671*c54f35caSApple OSS Distributions </field> 672*c54f35caSApple OSS Distributions <field 673*c54f35caSApple OSS Distributions id="0_19_1" 674*c54f35caSApple OSS Distributions is_variable_length="False" 675*c54f35caSApple OSS Distributions has_partial_fieldset="False" 676*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 677*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 678*c54f35caSApple OSS Distributions is_constant_value="False" 679*c54f35caSApple OSS Distributions rwtype="RES0" 680*c54f35caSApple OSS Distributions > 681*c54f35caSApple OSS Distributions <field_name>0</field_name> 682*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 683*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 684*c54f35caSApple OSS Distributions <field_description order="before"> 685*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 686*c54f35caSApple OSS Distributions </field_description> 687*c54f35caSApple OSS Distributions <field_values> 688*c54f35caSApple OSS Distributions </field_values> 689*c54f35caSApple OSS Distributions </field> 690*c54f35caSApple OSS Distributions <field 691*c54f35caSApple OSS Distributions id="TI_0_0" 692*c54f35caSApple OSS Distributions is_variable_length="False" 693*c54f35caSApple OSS Distributions has_partial_fieldset="False" 694*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 695*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 696*c54f35caSApple OSS Distributions is_constant_value="False" 697*c54f35caSApple OSS Distributions > 698*c54f35caSApple OSS Distributions <field_name>TI</field_name> 699*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 700*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 701*c54f35caSApple OSS Distributions <field_description order="before"> 702*c54f35caSApple OSS Distributions 703*c54f35caSApple OSS Distributions <para>Trapped instruction. Possible values of this bit are:</para> 704*c54f35caSApple OSS Distributions 705*c54f35caSApple OSS Distributions </field_description> 706*c54f35caSApple OSS Distributions <field_values> 707*c54f35caSApple OSS Distributions 708*c54f35caSApple OSS Distributions 709*c54f35caSApple OSS Distributions <field_value_instance> 710*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 711*c54f35caSApple OSS Distributions <field_value_description> 712*c54f35caSApple OSS Distributions <para>WFI trapped.</para> 713*c54f35caSApple OSS Distributions</field_value_description> 714*c54f35caSApple OSS Distributions </field_value_instance> 715*c54f35caSApple OSS Distributions <field_value_instance> 716*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 717*c54f35caSApple OSS Distributions <field_value_description> 718*c54f35caSApple OSS Distributions <para>WFE trapped.</para> 719*c54f35caSApple OSS Distributions</field_value_description> 720*c54f35caSApple OSS Distributions </field_value_instance> 721*c54f35caSApple OSS Distributions </field_values> 722*c54f35caSApple OSS Distributions <field_resets> 723*c54f35caSApple OSS Distributions 724*c54f35caSApple OSS Distributions <field_reset> 725*c54f35caSApple OSS Distributions 726*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 727*c54f35caSApple OSS Distributions 728*c54f35caSApple OSS Distributions </field_reset> 729*c54f35caSApple OSS Distributions</field_resets> 730*c54f35caSApple OSS Distributions </field> 731*c54f35caSApple OSS Distributions <text_after_fields> 732*c54f35caSApple OSS Distributions 733*c54f35caSApple OSS Distributions <para>The following sections describe configuration settings for generating this exception:</para> 734*c54f35caSApple OSS Distributions<list type="unordered"> 735*c54f35caSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 736*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 737*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 738*c54f35caSApple OSS Distributions</listitem></list> 739*c54f35caSApple OSS Distributions 740*c54f35caSApple OSS Distributions </text_after_fields> 741*c54f35caSApple OSS Distributions </fields> 742*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 743*c54f35caSApple OSS Distributions 744*c54f35caSApple OSS Distributions 745*c54f35caSApple OSS Distributions 746*c54f35caSApple OSS Distributions 747*c54f35caSApple OSS Distributions 748*c54f35caSApple OSS Distributions 749*c54f35caSApple OSS Distributions 750*c54f35caSApple OSS Distributions 751*c54f35caSApple OSS Distributions 752*c54f35caSApple OSS Distributions 753*c54f35caSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 754*c54f35caSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 755*c54f35caSApple OSS Distributions <fieldat id="0_19_1" msb="19" lsb="1"/> 756*c54f35caSApple OSS Distributions <fieldat id="TI_0_0" msb="0" lsb="0"/> 757*c54f35caSApple OSS Distributions </reg_fieldset> 758*c54f35caSApple OSS Distributions </partial_fieldset> 759*c54f35caSApple OSS Distributions <partial_fieldset> 760*c54f35caSApple OSS Distributions <fields length="25"> 761*c54f35caSApple OSS Distributions <fields_instance>Exception from an MCR or MRC access</fields_instance> 762*c54f35caSApple OSS Distributions <text_before_fields> 763*c54f35caSApple OSS Distributions 764*c54f35caSApple OSS Distributions 765*c54f35caSApple OSS Distributions 766*c54f35caSApple OSS Distributions </text_before_fields> 767*c54f35caSApple OSS Distributions 768*c54f35caSApple OSS Distributions <field 769*c54f35caSApple OSS Distributions id="CV_24_24" 770*c54f35caSApple OSS Distributions is_variable_length="False" 771*c54f35caSApple OSS Distributions has_partial_fieldset="False" 772*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 773*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 774*c54f35caSApple OSS Distributions is_constant_value="False" 775*c54f35caSApple OSS Distributions > 776*c54f35caSApple OSS Distributions <field_name>CV</field_name> 777*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 778*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 779*c54f35caSApple OSS Distributions <field_description order="before"> 780*c54f35caSApple OSS Distributions 781*c54f35caSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 782*c54f35caSApple OSS Distributions 783*c54f35caSApple OSS Distributions </field_description> 784*c54f35caSApple OSS Distributions <field_values> 785*c54f35caSApple OSS Distributions 786*c54f35caSApple OSS Distributions 787*c54f35caSApple OSS Distributions <field_value_instance> 788*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 789*c54f35caSApple OSS Distributions <field_value_description> 790*c54f35caSApple OSS Distributions <para>The COND field is not valid.</para> 791*c54f35caSApple OSS Distributions</field_value_description> 792*c54f35caSApple OSS Distributions </field_value_instance> 793*c54f35caSApple OSS Distributions <field_value_instance> 794*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 795*c54f35caSApple OSS Distributions <field_value_description> 796*c54f35caSApple OSS Distributions <para>The COND field is valid.</para> 797*c54f35caSApple OSS Distributions</field_value_description> 798*c54f35caSApple OSS Distributions </field_value_instance> 799*c54f35caSApple OSS Distributions </field_values> 800*c54f35caSApple OSS Distributions <field_description order="after"> 801*c54f35caSApple OSS Distributions 802*c54f35caSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 803*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 804*c54f35caSApple OSS Distributions<list type="unordered"> 805*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 806*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 807*c54f35caSApple OSS Distributions</listitem></list> 808*c54f35caSApple OSS Distributions 809*c54f35caSApple OSS Distributions </field_description> 810*c54f35caSApple OSS Distributions <field_resets> 811*c54f35caSApple OSS Distributions 812*c54f35caSApple OSS Distributions <field_reset> 813*c54f35caSApple OSS Distributions 814*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 815*c54f35caSApple OSS Distributions 816*c54f35caSApple OSS Distributions </field_reset> 817*c54f35caSApple OSS Distributions</field_resets> 818*c54f35caSApple OSS Distributions </field> 819*c54f35caSApple OSS Distributions <field 820*c54f35caSApple OSS Distributions id="COND_23_20" 821*c54f35caSApple OSS Distributions is_variable_length="False" 822*c54f35caSApple OSS Distributions has_partial_fieldset="False" 823*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 824*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 825*c54f35caSApple OSS Distributions is_constant_value="False" 826*c54f35caSApple OSS Distributions > 827*c54f35caSApple OSS Distributions <field_name>COND</field_name> 828*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 829*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 830*c54f35caSApple OSS Distributions <field_description order="before"> 831*c54f35caSApple OSS Distributions 832*c54f35caSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 833*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 834*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 835*c54f35caSApple OSS Distributions<list type="unordered"> 836*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 837*c54f35caSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 838*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 839*c54f35caSApple OSS Distributions</listitem></list> 840*c54f35caSApple OSS Distributions</content> 841*c54f35caSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 842*c54f35caSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 843*c54f35caSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 844*c54f35caSApple OSS Distributions</listitem></list> 845*c54f35caSApple OSS Distributions</content> 846*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 847*c54f35caSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 848*c54f35caSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 849*c54f35caSApple OSS Distributions</listitem></list> 850*c54f35caSApple OSS Distributions</content> 851*c54f35caSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 852*c54f35caSApple OSS Distributions</listitem></list> 853*c54f35caSApple OSS Distributions 854*c54f35caSApple OSS Distributions </field_description> 855*c54f35caSApple OSS Distributions <field_values> 856*c54f35caSApple OSS Distributions 857*c54f35caSApple OSS Distributions 858*c54f35caSApple OSS Distributions </field_values> 859*c54f35caSApple OSS Distributions <field_resets> 860*c54f35caSApple OSS Distributions 861*c54f35caSApple OSS Distributions <field_reset> 862*c54f35caSApple OSS Distributions 863*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 864*c54f35caSApple OSS Distributions 865*c54f35caSApple OSS Distributions </field_reset> 866*c54f35caSApple OSS Distributions</field_resets> 867*c54f35caSApple OSS Distributions </field> 868*c54f35caSApple OSS Distributions <field 869*c54f35caSApple OSS Distributions id="Opc2_19_17" 870*c54f35caSApple OSS Distributions is_variable_length="False" 871*c54f35caSApple OSS Distributions has_partial_fieldset="False" 872*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 873*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 874*c54f35caSApple OSS Distributions is_constant_value="False" 875*c54f35caSApple OSS Distributions > 876*c54f35caSApple OSS Distributions <field_name>Opc2</field_name> 877*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 878*c54f35caSApple OSS Distributions <field_lsb>17</field_lsb> 879*c54f35caSApple OSS Distributions <field_description order="before"> 880*c54f35caSApple OSS Distributions 881*c54f35caSApple OSS Distributions <para>The Opc2 value from the issued instruction.</para> 882*c54f35caSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para> 883*c54f35caSApple OSS Distributions 884*c54f35caSApple OSS Distributions </field_description> 885*c54f35caSApple OSS Distributions <field_values> 886*c54f35caSApple OSS Distributions 887*c54f35caSApple OSS Distributions 888*c54f35caSApple OSS Distributions </field_values> 889*c54f35caSApple OSS Distributions <field_resets> 890*c54f35caSApple OSS Distributions 891*c54f35caSApple OSS Distributions <field_reset> 892*c54f35caSApple OSS Distributions 893*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 894*c54f35caSApple OSS Distributions 895*c54f35caSApple OSS Distributions </field_reset> 896*c54f35caSApple OSS Distributions</field_resets> 897*c54f35caSApple OSS Distributions </field> 898*c54f35caSApple OSS Distributions <field 899*c54f35caSApple OSS Distributions id="Opc1_16_14" 900*c54f35caSApple OSS Distributions is_variable_length="False" 901*c54f35caSApple OSS Distributions has_partial_fieldset="False" 902*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 903*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 904*c54f35caSApple OSS Distributions is_constant_value="False" 905*c54f35caSApple OSS Distributions > 906*c54f35caSApple OSS Distributions <field_name>Opc1</field_name> 907*c54f35caSApple OSS Distributions <field_msb>16</field_msb> 908*c54f35caSApple OSS Distributions <field_lsb>14</field_lsb> 909*c54f35caSApple OSS Distributions <field_description order="before"> 910*c54f35caSApple OSS Distributions 911*c54f35caSApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 912*c54f35caSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para> 913*c54f35caSApple OSS Distributions 914*c54f35caSApple OSS Distributions </field_description> 915*c54f35caSApple OSS Distributions <field_values> 916*c54f35caSApple OSS Distributions 917*c54f35caSApple OSS Distributions 918*c54f35caSApple OSS Distributions </field_values> 919*c54f35caSApple OSS Distributions <field_resets> 920*c54f35caSApple OSS Distributions 921*c54f35caSApple OSS Distributions <field_reset> 922*c54f35caSApple OSS Distributions 923*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 924*c54f35caSApple OSS Distributions 925*c54f35caSApple OSS Distributions </field_reset> 926*c54f35caSApple OSS Distributions</field_resets> 927*c54f35caSApple OSS Distributions </field> 928*c54f35caSApple OSS Distributions <field 929*c54f35caSApple OSS Distributions id="CRn_13_10" 930*c54f35caSApple OSS Distributions is_variable_length="False" 931*c54f35caSApple OSS Distributions has_partial_fieldset="False" 932*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 933*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 934*c54f35caSApple OSS Distributions is_constant_value="False" 935*c54f35caSApple OSS Distributions > 936*c54f35caSApple OSS Distributions <field_name>CRn</field_name> 937*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 938*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 939*c54f35caSApple OSS Distributions <field_description order="before"> 940*c54f35caSApple OSS Distributions 941*c54f35caSApple OSS Distributions <para>The CRn value from the issued instruction.</para> 942*c54f35caSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para> 943*c54f35caSApple OSS Distributions 944*c54f35caSApple OSS Distributions </field_description> 945*c54f35caSApple OSS Distributions <field_values> 946*c54f35caSApple OSS Distributions 947*c54f35caSApple OSS Distributions 948*c54f35caSApple OSS Distributions </field_values> 949*c54f35caSApple OSS Distributions <field_resets> 950*c54f35caSApple OSS Distributions 951*c54f35caSApple OSS Distributions <field_reset> 952*c54f35caSApple OSS Distributions 953*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 954*c54f35caSApple OSS Distributions 955*c54f35caSApple OSS Distributions </field_reset> 956*c54f35caSApple OSS Distributions</field_resets> 957*c54f35caSApple OSS Distributions </field> 958*c54f35caSApple OSS Distributions <field 959*c54f35caSApple OSS Distributions id="Rt_9_5" 960*c54f35caSApple OSS Distributions is_variable_length="False" 961*c54f35caSApple OSS Distributions has_partial_fieldset="False" 962*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 963*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 964*c54f35caSApple OSS Distributions is_constant_value="False" 965*c54f35caSApple OSS Distributions > 966*c54f35caSApple OSS Distributions <field_name>Rt</field_name> 967*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 968*c54f35caSApple OSS Distributions <field_lsb>5</field_lsb> 969*c54f35caSApple OSS Distributions <field_description order="before"> 970*c54f35caSApple OSS Distributions 971*c54f35caSApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 972*c54f35caSApple OSS Distributions 973*c54f35caSApple OSS Distributions </field_description> 974*c54f35caSApple OSS Distributions <field_values> 975*c54f35caSApple OSS Distributions 976*c54f35caSApple OSS Distributions 977*c54f35caSApple OSS Distributions </field_values> 978*c54f35caSApple OSS Distributions <field_resets> 979*c54f35caSApple OSS Distributions 980*c54f35caSApple OSS Distributions <field_reset> 981*c54f35caSApple OSS Distributions 982*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 983*c54f35caSApple OSS Distributions 984*c54f35caSApple OSS Distributions </field_reset> 985*c54f35caSApple OSS Distributions</field_resets> 986*c54f35caSApple OSS Distributions </field> 987*c54f35caSApple OSS Distributions <field 988*c54f35caSApple OSS Distributions id="CRm_4_1" 989*c54f35caSApple OSS Distributions is_variable_length="False" 990*c54f35caSApple OSS Distributions has_partial_fieldset="False" 991*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 992*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 993*c54f35caSApple OSS Distributions is_constant_value="False" 994*c54f35caSApple OSS Distributions > 995*c54f35caSApple OSS Distributions <field_name>CRm</field_name> 996*c54f35caSApple OSS Distributions <field_msb>4</field_msb> 997*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 998*c54f35caSApple OSS Distributions <field_description order="before"> 999*c54f35caSApple OSS Distributions 1000*c54f35caSApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1001*c54f35caSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para> 1002*c54f35caSApple OSS Distributions 1003*c54f35caSApple OSS Distributions </field_description> 1004*c54f35caSApple OSS Distributions <field_values> 1005*c54f35caSApple OSS Distributions 1006*c54f35caSApple OSS Distributions 1007*c54f35caSApple OSS Distributions </field_values> 1008*c54f35caSApple OSS Distributions <field_resets> 1009*c54f35caSApple OSS Distributions 1010*c54f35caSApple OSS Distributions <field_reset> 1011*c54f35caSApple OSS Distributions 1012*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1013*c54f35caSApple OSS Distributions 1014*c54f35caSApple OSS Distributions </field_reset> 1015*c54f35caSApple OSS Distributions</field_resets> 1016*c54f35caSApple OSS Distributions </field> 1017*c54f35caSApple OSS Distributions <field 1018*c54f35caSApple OSS Distributions id="Direction_0_0" 1019*c54f35caSApple OSS Distributions is_variable_length="False" 1020*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1021*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1022*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1023*c54f35caSApple OSS Distributions is_constant_value="False" 1024*c54f35caSApple OSS Distributions > 1025*c54f35caSApple OSS Distributions <field_name>Direction</field_name> 1026*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 1027*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 1028*c54f35caSApple OSS Distributions <field_description order="before"> 1029*c54f35caSApple OSS Distributions 1030*c54f35caSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1031*c54f35caSApple OSS Distributions 1032*c54f35caSApple OSS Distributions </field_description> 1033*c54f35caSApple OSS Distributions <field_values> 1034*c54f35caSApple OSS Distributions 1035*c54f35caSApple OSS Distributions 1036*c54f35caSApple OSS Distributions <field_value_instance> 1037*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1038*c54f35caSApple OSS Distributions <field_value_description> 1039*c54f35caSApple OSS Distributions <para>Write to System register space. MCR instruction.</para> 1040*c54f35caSApple OSS Distributions</field_value_description> 1041*c54f35caSApple OSS Distributions </field_value_instance> 1042*c54f35caSApple OSS Distributions <field_value_instance> 1043*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1044*c54f35caSApple OSS Distributions <field_value_description> 1045*c54f35caSApple OSS Distributions <para>Read from System register space. MRC or VMRS instruction.</para> 1046*c54f35caSApple OSS Distributions</field_value_description> 1047*c54f35caSApple OSS Distributions </field_value_instance> 1048*c54f35caSApple OSS Distributions </field_values> 1049*c54f35caSApple OSS Distributions <field_resets> 1050*c54f35caSApple OSS Distributions 1051*c54f35caSApple OSS Distributions <field_reset> 1052*c54f35caSApple OSS Distributions 1053*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1054*c54f35caSApple OSS Distributions 1055*c54f35caSApple OSS Distributions </field_reset> 1056*c54f35caSApple OSS Distributions</field_resets> 1057*c54f35caSApple OSS Distributions </field> 1058*c54f35caSApple OSS Distributions <text_after_fields> 1059*c54f35caSApple OSS Distributions 1060*c54f35caSApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para> 1061*c54f35caSApple OSS Distributions<list type="unordered"> 1062*c54f35caSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1063*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1064*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1065*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1066*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1067*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1068*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1069*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1070*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1071*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1072*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1073*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1074*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1075*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1076*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1077*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1078*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1079*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1080*c54f35caSApple OSS Distributions</listitem></list> 1081*c54f35caSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para> 1082*c54f35caSApple OSS Distributions<list type="unordered"> 1083*c54f35caSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1084*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1085*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content> 1086*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1087*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1088*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1089*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1090*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1091*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1092*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1093*c54f35caSApple OSS Distributions</listitem></list> 1094*c54f35caSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para> 1095*c54f35caSApple OSS Distributions 1096*c54f35caSApple OSS Distributions </text_after_fields> 1097*c54f35caSApple OSS Distributions </fields> 1098*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 1099*c54f35caSApple OSS Distributions 1100*c54f35caSApple OSS Distributions 1101*c54f35caSApple OSS Distributions 1102*c54f35caSApple OSS Distributions 1103*c54f35caSApple OSS Distributions 1104*c54f35caSApple OSS Distributions 1105*c54f35caSApple OSS Distributions 1106*c54f35caSApple OSS Distributions 1107*c54f35caSApple OSS Distributions 1108*c54f35caSApple OSS Distributions 1109*c54f35caSApple OSS Distributions 1110*c54f35caSApple OSS Distributions 1111*c54f35caSApple OSS Distributions 1112*c54f35caSApple OSS Distributions 1113*c54f35caSApple OSS Distributions 1114*c54f35caSApple OSS Distributions 1115*c54f35caSApple OSS Distributions 1116*c54f35caSApple OSS Distributions 1117*c54f35caSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1118*c54f35caSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1119*c54f35caSApple OSS Distributions <fieldat id="Opc2_19_17" msb="19" lsb="17"/> 1120*c54f35caSApple OSS Distributions <fieldat id="Opc1_16_14" msb="16" lsb="14"/> 1121*c54f35caSApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 1122*c54f35caSApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1123*c54f35caSApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1124*c54f35caSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1125*c54f35caSApple OSS Distributions </reg_fieldset> 1126*c54f35caSApple OSS Distributions </partial_fieldset> 1127*c54f35caSApple OSS Distributions <partial_fieldset> 1128*c54f35caSApple OSS Distributions <fields length="25"> 1129*c54f35caSApple OSS Distributions <fields_instance>Exception from an MCRR or MRRC access</fields_instance> 1130*c54f35caSApple OSS Distributions <text_before_fields> 1131*c54f35caSApple OSS Distributions 1132*c54f35caSApple OSS Distributions 1133*c54f35caSApple OSS Distributions 1134*c54f35caSApple OSS Distributions </text_before_fields> 1135*c54f35caSApple OSS Distributions 1136*c54f35caSApple OSS Distributions <field 1137*c54f35caSApple OSS Distributions id="CV_24_24" 1138*c54f35caSApple OSS Distributions is_variable_length="False" 1139*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1140*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1141*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1142*c54f35caSApple OSS Distributions is_constant_value="False" 1143*c54f35caSApple OSS Distributions > 1144*c54f35caSApple OSS Distributions <field_name>CV</field_name> 1145*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 1146*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 1147*c54f35caSApple OSS Distributions <field_description order="before"> 1148*c54f35caSApple OSS Distributions 1149*c54f35caSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1150*c54f35caSApple OSS Distributions 1151*c54f35caSApple OSS Distributions </field_description> 1152*c54f35caSApple OSS Distributions <field_values> 1153*c54f35caSApple OSS Distributions 1154*c54f35caSApple OSS Distributions 1155*c54f35caSApple OSS Distributions <field_value_instance> 1156*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1157*c54f35caSApple OSS Distributions <field_value_description> 1158*c54f35caSApple OSS Distributions <para>The COND field is not valid.</para> 1159*c54f35caSApple OSS Distributions</field_value_description> 1160*c54f35caSApple OSS Distributions </field_value_instance> 1161*c54f35caSApple OSS Distributions <field_value_instance> 1162*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1163*c54f35caSApple OSS Distributions <field_value_description> 1164*c54f35caSApple OSS Distributions <para>The COND field is valid.</para> 1165*c54f35caSApple OSS Distributions</field_value_description> 1166*c54f35caSApple OSS Distributions </field_value_instance> 1167*c54f35caSApple OSS Distributions </field_values> 1168*c54f35caSApple OSS Distributions <field_description order="after"> 1169*c54f35caSApple OSS Distributions 1170*c54f35caSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1171*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1172*c54f35caSApple OSS Distributions<list type="unordered"> 1173*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1174*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1175*c54f35caSApple OSS Distributions</listitem></list> 1176*c54f35caSApple OSS Distributions 1177*c54f35caSApple OSS Distributions </field_description> 1178*c54f35caSApple OSS Distributions <field_resets> 1179*c54f35caSApple OSS Distributions 1180*c54f35caSApple OSS Distributions <field_reset> 1181*c54f35caSApple OSS Distributions 1182*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1183*c54f35caSApple OSS Distributions 1184*c54f35caSApple OSS Distributions </field_reset> 1185*c54f35caSApple OSS Distributions</field_resets> 1186*c54f35caSApple OSS Distributions </field> 1187*c54f35caSApple OSS Distributions <field 1188*c54f35caSApple OSS Distributions id="COND_23_20" 1189*c54f35caSApple OSS Distributions is_variable_length="False" 1190*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1191*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1192*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1193*c54f35caSApple OSS Distributions is_constant_value="False" 1194*c54f35caSApple OSS Distributions > 1195*c54f35caSApple OSS Distributions <field_name>COND</field_name> 1196*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 1197*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 1198*c54f35caSApple OSS Distributions <field_description order="before"> 1199*c54f35caSApple OSS Distributions 1200*c54f35caSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1201*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1202*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1203*c54f35caSApple OSS Distributions<list type="unordered"> 1204*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1205*c54f35caSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1206*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1207*c54f35caSApple OSS Distributions</listitem></list> 1208*c54f35caSApple OSS Distributions</content> 1209*c54f35caSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1210*c54f35caSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1211*c54f35caSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1212*c54f35caSApple OSS Distributions</listitem></list> 1213*c54f35caSApple OSS Distributions</content> 1214*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1215*c54f35caSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1216*c54f35caSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1217*c54f35caSApple OSS Distributions</listitem></list> 1218*c54f35caSApple OSS Distributions</content> 1219*c54f35caSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1220*c54f35caSApple OSS Distributions</listitem></list> 1221*c54f35caSApple OSS Distributions 1222*c54f35caSApple OSS Distributions </field_description> 1223*c54f35caSApple OSS Distributions <field_values> 1224*c54f35caSApple OSS Distributions 1225*c54f35caSApple OSS Distributions 1226*c54f35caSApple OSS Distributions </field_values> 1227*c54f35caSApple OSS Distributions <field_resets> 1228*c54f35caSApple OSS Distributions 1229*c54f35caSApple OSS Distributions <field_reset> 1230*c54f35caSApple OSS Distributions 1231*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1232*c54f35caSApple OSS Distributions 1233*c54f35caSApple OSS Distributions </field_reset> 1234*c54f35caSApple OSS Distributions</field_resets> 1235*c54f35caSApple OSS Distributions </field> 1236*c54f35caSApple OSS Distributions <field 1237*c54f35caSApple OSS Distributions id="Opc1_19_16" 1238*c54f35caSApple OSS Distributions is_variable_length="False" 1239*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1240*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1241*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1242*c54f35caSApple OSS Distributions is_constant_value="False" 1243*c54f35caSApple OSS Distributions > 1244*c54f35caSApple OSS Distributions <field_name>Opc1</field_name> 1245*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 1246*c54f35caSApple OSS Distributions <field_lsb>16</field_lsb> 1247*c54f35caSApple OSS Distributions <field_description order="before"> 1248*c54f35caSApple OSS Distributions 1249*c54f35caSApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 1250*c54f35caSApple OSS Distributions 1251*c54f35caSApple OSS Distributions </field_description> 1252*c54f35caSApple OSS Distributions <field_values> 1253*c54f35caSApple OSS Distributions 1254*c54f35caSApple OSS Distributions 1255*c54f35caSApple OSS Distributions </field_values> 1256*c54f35caSApple OSS Distributions <field_resets> 1257*c54f35caSApple OSS Distributions 1258*c54f35caSApple OSS Distributions <field_reset> 1259*c54f35caSApple OSS Distributions 1260*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1261*c54f35caSApple OSS Distributions 1262*c54f35caSApple OSS Distributions </field_reset> 1263*c54f35caSApple OSS Distributions</field_resets> 1264*c54f35caSApple OSS Distributions </field> 1265*c54f35caSApple OSS Distributions <field 1266*c54f35caSApple OSS Distributions id="0_15_15" 1267*c54f35caSApple OSS Distributions is_variable_length="False" 1268*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1269*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1270*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1271*c54f35caSApple OSS Distributions is_constant_value="False" 1272*c54f35caSApple OSS Distributions rwtype="RES0" 1273*c54f35caSApple OSS Distributions > 1274*c54f35caSApple OSS Distributions <field_name>0</field_name> 1275*c54f35caSApple OSS Distributions <field_msb>15</field_msb> 1276*c54f35caSApple OSS Distributions <field_lsb>15</field_lsb> 1277*c54f35caSApple OSS Distributions <field_description order="before"> 1278*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1279*c54f35caSApple OSS Distributions </field_description> 1280*c54f35caSApple OSS Distributions <field_values> 1281*c54f35caSApple OSS Distributions </field_values> 1282*c54f35caSApple OSS Distributions </field> 1283*c54f35caSApple OSS Distributions <field 1284*c54f35caSApple OSS Distributions id="Rt2_14_10" 1285*c54f35caSApple OSS Distributions is_variable_length="False" 1286*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1287*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1288*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1289*c54f35caSApple OSS Distributions is_constant_value="False" 1290*c54f35caSApple OSS Distributions > 1291*c54f35caSApple OSS Distributions <field_name>Rt2</field_name> 1292*c54f35caSApple OSS Distributions <field_msb>14</field_msb> 1293*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 1294*c54f35caSApple OSS Distributions <field_description order="before"> 1295*c54f35caSApple OSS Distributions 1296*c54f35caSApple OSS Distributions <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1297*c54f35caSApple OSS Distributions 1298*c54f35caSApple OSS Distributions </field_description> 1299*c54f35caSApple OSS Distributions <field_values> 1300*c54f35caSApple OSS Distributions 1301*c54f35caSApple OSS Distributions 1302*c54f35caSApple OSS Distributions </field_values> 1303*c54f35caSApple OSS Distributions <field_resets> 1304*c54f35caSApple OSS Distributions 1305*c54f35caSApple OSS Distributions <field_reset> 1306*c54f35caSApple OSS Distributions 1307*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1308*c54f35caSApple OSS Distributions 1309*c54f35caSApple OSS Distributions </field_reset> 1310*c54f35caSApple OSS Distributions</field_resets> 1311*c54f35caSApple OSS Distributions </field> 1312*c54f35caSApple OSS Distributions <field 1313*c54f35caSApple OSS Distributions id="Rt_9_5" 1314*c54f35caSApple OSS Distributions is_variable_length="False" 1315*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1316*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1317*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1318*c54f35caSApple OSS Distributions is_constant_value="False" 1319*c54f35caSApple OSS Distributions > 1320*c54f35caSApple OSS Distributions <field_name>Rt</field_name> 1321*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 1322*c54f35caSApple OSS Distributions <field_lsb>5</field_lsb> 1323*c54f35caSApple OSS Distributions <field_description order="before"> 1324*c54f35caSApple OSS Distributions 1325*c54f35caSApple OSS Distributions <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1326*c54f35caSApple OSS Distributions 1327*c54f35caSApple OSS Distributions </field_description> 1328*c54f35caSApple OSS Distributions <field_values> 1329*c54f35caSApple OSS Distributions 1330*c54f35caSApple OSS Distributions 1331*c54f35caSApple OSS Distributions </field_values> 1332*c54f35caSApple OSS Distributions <field_resets> 1333*c54f35caSApple OSS Distributions 1334*c54f35caSApple OSS Distributions <field_reset> 1335*c54f35caSApple OSS Distributions 1336*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1337*c54f35caSApple OSS Distributions 1338*c54f35caSApple OSS Distributions </field_reset> 1339*c54f35caSApple OSS Distributions</field_resets> 1340*c54f35caSApple OSS Distributions </field> 1341*c54f35caSApple OSS Distributions <field 1342*c54f35caSApple OSS Distributions id="CRm_4_1" 1343*c54f35caSApple OSS Distributions is_variable_length="False" 1344*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1345*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1346*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1347*c54f35caSApple OSS Distributions is_constant_value="False" 1348*c54f35caSApple OSS Distributions > 1349*c54f35caSApple OSS Distributions <field_name>CRm</field_name> 1350*c54f35caSApple OSS Distributions <field_msb>4</field_msb> 1351*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 1352*c54f35caSApple OSS Distributions <field_description order="before"> 1353*c54f35caSApple OSS Distributions 1354*c54f35caSApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1355*c54f35caSApple OSS Distributions 1356*c54f35caSApple OSS Distributions </field_description> 1357*c54f35caSApple OSS Distributions <field_values> 1358*c54f35caSApple OSS Distributions 1359*c54f35caSApple OSS Distributions 1360*c54f35caSApple OSS Distributions </field_values> 1361*c54f35caSApple OSS Distributions <field_resets> 1362*c54f35caSApple OSS Distributions 1363*c54f35caSApple OSS Distributions <field_reset> 1364*c54f35caSApple OSS Distributions 1365*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1366*c54f35caSApple OSS Distributions 1367*c54f35caSApple OSS Distributions </field_reset> 1368*c54f35caSApple OSS Distributions</field_resets> 1369*c54f35caSApple OSS Distributions </field> 1370*c54f35caSApple OSS Distributions <field 1371*c54f35caSApple OSS Distributions id="Direction_0_0" 1372*c54f35caSApple OSS Distributions is_variable_length="False" 1373*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1374*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1375*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1376*c54f35caSApple OSS Distributions is_constant_value="False" 1377*c54f35caSApple OSS Distributions > 1378*c54f35caSApple OSS Distributions <field_name>Direction</field_name> 1379*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 1380*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 1381*c54f35caSApple OSS Distributions <field_description order="before"> 1382*c54f35caSApple OSS Distributions 1383*c54f35caSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1384*c54f35caSApple OSS Distributions 1385*c54f35caSApple OSS Distributions </field_description> 1386*c54f35caSApple OSS Distributions <field_values> 1387*c54f35caSApple OSS Distributions 1388*c54f35caSApple OSS Distributions 1389*c54f35caSApple OSS Distributions <field_value_instance> 1390*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1391*c54f35caSApple OSS Distributions <field_value_description> 1392*c54f35caSApple OSS Distributions <para>Write to System register space. MCRR instruction.</para> 1393*c54f35caSApple OSS Distributions</field_value_description> 1394*c54f35caSApple OSS Distributions </field_value_instance> 1395*c54f35caSApple OSS Distributions <field_value_instance> 1396*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1397*c54f35caSApple OSS Distributions <field_value_description> 1398*c54f35caSApple OSS Distributions <para>Read from System register space. MRRC instruction.</para> 1399*c54f35caSApple OSS Distributions</field_value_description> 1400*c54f35caSApple OSS Distributions </field_value_instance> 1401*c54f35caSApple OSS Distributions </field_values> 1402*c54f35caSApple OSS Distributions <field_resets> 1403*c54f35caSApple OSS Distributions 1404*c54f35caSApple OSS Distributions <field_reset> 1405*c54f35caSApple OSS Distributions 1406*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1407*c54f35caSApple OSS Distributions 1408*c54f35caSApple OSS Distributions </field_reset> 1409*c54f35caSApple OSS Distributions</field_resets> 1410*c54f35caSApple OSS Distributions </field> 1411*c54f35caSApple OSS Distributions <text_after_fields> 1412*c54f35caSApple OSS Distributions 1413*c54f35caSApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para> 1414*c54f35caSApple OSS Distributions<list type="unordered"> 1415*c54f35caSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1416*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1417*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1418*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1419*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1420*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1421*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1422*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1423*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1424*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1425*c54f35caSApple OSS Distributions</listitem></list> 1426*c54f35caSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para> 1427*c54f35caSApple OSS Distributions<list type="unordered"> 1428*c54f35caSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1429*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1430*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1431*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1432*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1433*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1434*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1435*c54f35caSApple OSS Distributions</listitem></list> 1436*c54f35caSApple OSS Distributions 1437*c54f35caSApple OSS Distributions </text_after_fields> 1438*c54f35caSApple OSS Distributions </fields> 1439*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 1440*c54f35caSApple OSS Distributions 1441*c54f35caSApple OSS Distributions 1442*c54f35caSApple OSS Distributions 1443*c54f35caSApple OSS Distributions 1444*c54f35caSApple OSS Distributions 1445*c54f35caSApple OSS Distributions 1446*c54f35caSApple OSS Distributions 1447*c54f35caSApple OSS Distributions 1448*c54f35caSApple OSS Distributions 1449*c54f35caSApple OSS Distributions 1450*c54f35caSApple OSS Distributions 1451*c54f35caSApple OSS Distributions 1452*c54f35caSApple OSS Distributions 1453*c54f35caSApple OSS Distributions 1454*c54f35caSApple OSS Distributions 1455*c54f35caSApple OSS Distributions 1456*c54f35caSApple OSS Distributions 1457*c54f35caSApple OSS Distributions 1458*c54f35caSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1459*c54f35caSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1460*c54f35caSApple OSS Distributions <fieldat id="Opc1_19_16" msb="19" lsb="16"/> 1461*c54f35caSApple OSS Distributions <fieldat id="0_15_15" msb="15" lsb="15"/> 1462*c54f35caSApple OSS Distributions <fieldat id="Rt2_14_10" msb="14" lsb="10"/> 1463*c54f35caSApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1464*c54f35caSApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1465*c54f35caSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1466*c54f35caSApple OSS Distributions </reg_fieldset> 1467*c54f35caSApple OSS Distributions </partial_fieldset> 1468*c54f35caSApple OSS Distributions <partial_fieldset> 1469*c54f35caSApple OSS Distributions <fields length="25"> 1470*c54f35caSApple OSS Distributions <fields_instance>Exception from an LDC or STC instruction</fields_instance> 1471*c54f35caSApple OSS Distributions <text_before_fields> 1472*c54f35caSApple OSS Distributions 1473*c54f35caSApple OSS Distributions 1474*c54f35caSApple OSS Distributions 1475*c54f35caSApple OSS Distributions </text_before_fields> 1476*c54f35caSApple OSS Distributions 1477*c54f35caSApple OSS Distributions <field 1478*c54f35caSApple OSS Distributions id="CV_24_24" 1479*c54f35caSApple OSS Distributions is_variable_length="False" 1480*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1481*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1482*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1483*c54f35caSApple OSS Distributions is_constant_value="False" 1484*c54f35caSApple OSS Distributions > 1485*c54f35caSApple OSS Distributions <field_name>CV</field_name> 1486*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 1487*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 1488*c54f35caSApple OSS Distributions <field_description order="before"> 1489*c54f35caSApple OSS Distributions 1490*c54f35caSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1491*c54f35caSApple OSS Distributions 1492*c54f35caSApple OSS Distributions </field_description> 1493*c54f35caSApple OSS Distributions <field_values> 1494*c54f35caSApple OSS Distributions 1495*c54f35caSApple OSS Distributions 1496*c54f35caSApple OSS Distributions <field_value_instance> 1497*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1498*c54f35caSApple OSS Distributions <field_value_description> 1499*c54f35caSApple OSS Distributions <para>The COND field is not valid.</para> 1500*c54f35caSApple OSS Distributions</field_value_description> 1501*c54f35caSApple OSS Distributions </field_value_instance> 1502*c54f35caSApple OSS Distributions <field_value_instance> 1503*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1504*c54f35caSApple OSS Distributions <field_value_description> 1505*c54f35caSApple OSS Distributions <para>The COND field is valid.</para> 1506*c54f35caSApple OSS Distributions</field_value_description> 1507*c54f35caSApple OSS Distributions </field_value_instance> 1508*c54f35caSApple OSS Distributions </field_values> 1509*c54f35caSApple OSS Distributions <field_description order="after"> 1510*c54f35caSApple OSS Distributions 1511*c54f35caSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1512*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1513*c54f35caSApple OSS Distributions<list type="unordered"> 1514*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1515*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1516*c54f35caSApple OSS Distributions</listitem></list> 1517*c54f35caSApple OSS Distributions 1518*c54f35caSApple OSS Distributions </field_description> 1519*c54f35caSApple OSS Distributions <field_resets> 1520*c54f35caSApple OSS Distributions 1521*c54f35caSApple OSS Distributions <field_reset> 1522*c54f35caSApple OSS Distributions 1523*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1524*c54f35caSApple OSS Distributions 1525*c54f35caSApple OSS Distributions </field_reset> 1526*c54f35caSApple OSS Distributions</field_resets> 1527*c54f35caSApple OSS Distributions </field> 1528*c54f35caSApple OSS Distributions <field 1529*c54f35caSApple OSS Distributions id="COND_23_20" 1530*c54f35caSApple OSS Distributions is_variable_length="False" 1531*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1532*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1533*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1534*c54f35caSApple OSS Distributions is_constant_value="False" 1535*c54f35caSApple OSS Distributions > 1536*c54f35caSApple OSS Distributions <field_name>COND</field_name> 1537*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 1538*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 1539*c54f35caSApple OSS Distributions <field_description order="before"> 1540*c54f35caSApple OSS Distributions 1541*c54f35caSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1542*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1543*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1544*c54f35caSApple OSS Distributions<list type="unordered"> 1545*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1546*c54f35caSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1547*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1548*c54f35caSApple OSS Distributions</listitem></list> 1549*c54f35caSApple OSS Distributions</content> 1550*c54f35caSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1551*c54f35caSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1552*c54f35caSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1553*c54f35caSApple OSS Distributions</listitem></list> 1554*c54f35caSApple OSS Distributions</content> 1555*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1556*c54f35caSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1557*c54f35caSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1558*c54f35caSApple OSS Distributions</listitem></list> 1559*c54f35caSApple OSS Distributions</content> 1560*c54f35caSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1561*c54f35caSApple OSS Distributions</listitem></list> 1562*c54f35caSApple OSS Distributions 1563*c54f35caSApple OSS Distributions </field_description> 1564*c54f35caSApple OSS Distributions <field_values> 1565*c54f35caSApple OSS Distributions 1566*c54f35caSApple OSS Distributions 1567*c54f35caSApple OSS Distributions </field_values> 1568*c54f35caSApple OSS Distributions <field_resets> 1569*c54f35caSApple OSS Distributions 1570*c54f35caSApple OSS Distributions <field_reset> 1571*c54f35caSApple OSS Distributions 1572*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1573*c54f35caSApple OSS Distributions 1574*c54f35caSApple OSS Distributions </field_reset> 1575*c54f35caSApple OSS Distributions</field_resets> 1576*c54f35caSApple OSS Distributions </field> 1577*c54f35caSApple OSS Distributions <field 1578*c54f35caSApple OSS Distributions id="imm8_19_12" 1579*c54f35caSApple OSS Distributions is_variable_length="False" 1580*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1581*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1582*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1583*c54f35caSApple OSS Distributions is_constant_value="False" 1584*c54f35caSApple OSS Distributions > 1585*c54f35caSApple OSS Distributions <field_name>imm8</field_name> 1586*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 1587*c54f35caSApple OSS Distributions <field_lsb>12</field_lsb> 1588*c54f35caSApple OSS Distributions <field_description order="before"> 1589*c54f35caSApple OSS Distributions 1590*c54f35caSApple OSS Distributions <para>The immediate value from the issued instruction.</para> 1591*c54f35caSApple OSS Distributions 1592*c54f35caSApple OSS Distributions </field_description> 1593*c54f35caSApple OSS Distributions <field_values> 1594*c54f35caSApple OSS Distributions 1595*c54f35caSApple OSS Distributions 1596*c54f35caSApple OSS Distributions </field_values> 1597*c54f35caSApple OSS Distributions <field_resets> 1598*c54f35caSApple OSS Distributions 1599*c54f35caSApple OSS Distributions <field_reset> 1600*c54f35caSApple OSS Distributions 1601*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1602*c54f35caSApple OSS Distributions 1603*c54f35caSApple OSS Distributions </field_reset> 1604*c54f35caSApple OSS Distributions</field_resets> 1605*c54f35caSApple OSS Distributions </field> 1606*c54f35caSApple OSS Distributions <field 1607*c54f35caSApple OSS Distributions id="0_11_10" 1608*c54f35caSApple OSS Distributions is_variable_length="False" 1609*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1610*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1611*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1612*c54f35caSApple OSS Distributions is_constant_value="False" 1613*c54f35caSApple OSS Distributions rwtype="RES0" 1614*c54f35caSApple OSS Distributions > 1615*c54f35caSApple OSS Distributions <field_name>0</field_name> 1616*c54f35caSApple OSS Distributions <field_msb>11</field_msb> 1617*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 1618*c54f35caSApple OSS Distributions <field_description order="before"> 1619*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1620*c54f35caSApple OSS Distributions </field_description> 1621*c54f35caSApple OSS Distributions <field_values> 1622*c54f35caSApple OSS Distributions </field_values> 1623*c54f35caSApple OSS Distributions </field> 1624*c54f35caSApple OSS Distributions <field 1625*c54f35caSApple OSS Distributions id="Rn_9_5" 1626*c54f35caSApple OSS Distributions is_variable_length="False" 1627*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1628*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1629*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1630*c54f35caSApple OSS Distributions is_constant_value="False" 1631*c54f35caSApple OSS Distributions > 1632*c54f35caSApple OSS Distributions <field_name>Rn</field_name> 1633*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 1634*c54f35caSApple OSS Distributions <field_lsb>5</field_lsb> 1635*c54f35caSApple OSS Distributions <field_description order="before"> 1636*c54f35caSApple OSS Distributions 1637*c54f35caSApple OSS Distributions <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1638*c54f35caSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 1639*c54f35caSApple OSS Distributions 1640*c54f35caSApple OSS Distributions </field_description> 1641*c54f35caSApple OSS Distributions <field_values> 1642*c54f35caSApple OSS Distributions 1643*c54f35caSApple OSS Distributions 1644*c54f35caSApple OSS Distributions </field_values> 1645*c54f35caSApple OSS Distributions <field_resets> 1646*c54f35caSApple OSS Distributions 1647*c54f35caSApple OSS Distributions <field_reset> 1648*c54f35caSApple OSS Distributions 1649*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1650*c54f35caSApple OSS Distributions 1651*c54f35caSApple OSS Distributions </field_reset> 1652*c54f35caSApple OSS Distributions</field_resets> 1653*c54f35caSApple OSS Distributions </field> 1654*c54f35caSApple OSS Distributions <field 1655*c54f35caSApple OSS Distributions id="Offset_4_4" 1656*c54f35caSApple OSS Distributions is_variable_length="False" 1657*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1658*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1659*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1660*c54f35caSApple OSS Distributions is_constant_value="False" 1661*c54f35caSApple OSS Distributions > 1662*c54f35caSApple OSS Distributions <field_name>Offset</field_name> 1663*c54f35caSApple OSS Distributions <field_msb>4</field_msb> 1664*c54f35caSApple OSS Distributions <field_lsb>4</field_lsb> 1665*c54f35caSApple OSS Distributions <field_description order="before"> 1666*c54f35caSApple OSS Distributions 1667*c54f35caSApple OSS Distributions <para>Indicates whether the offset is added or subtracted:</para> 1668*c54f35caSApple OSS Distributions 1669*c54f35caSApple OSS Distributions </field_description> 1670*c54f35caSApple OSS Distributions <field_values> 1671*c54f35caSApple OSS Distributions 1672*c54f35caSApple OSS Distributions 1673*c54f35caSApple OSS Distributions <field_value_instance> 1674*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1675*c54f35caSApple OSS Distributions <field_value_description> 1676*c54f35caSApple OSS Distributions <para>Subtract offset.</para> 1677*c54f35caSApple OSS Distributions</field_value_description> 1678*c54f35caSApple OSS Distributions </field_value_instance> 1679*c54f35caSApple OSS Distributions <field_value_instance> 1680*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1681*c54f35caSApple OSS Distributions <field_value_description> 1682*c54f35caSApple OSS Distributions <para>Add offset.</para> 1683*c54f35caSApple OSS Distributions</field_value_description> 1684*c54f35caSApple OSS Distributions </field_value_instance> 1685*c54f35caSApple OSS Distributions </field_values> 1686*c54f35caSApple OSS Distributions <field_description order="after"> 1687*c54f35caSApple OSS Distributions 1688*c54f35caSApple OSS Distributions <para>This bit corresponds to the U bit in the instruction encoding.</para> 1689*c54f35caSApple OSS Distributions 1690*c54f35caSApple OSS Distributions </field_description> 1691*c54f35caSApple OSS Distributions <field_resets> 1692*c54f35caSApple OSS Distributions 1693*c54f35caSApple OSS Distributions <field_reset> 1694*c54f35caSApple OSS Distributions 1695*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1696*c54f35caSApple OSS Distributions 1697*c54f35caSApple OSS Distributions </field_reset> 1698*c54f35caSApple OSS Distributions</field_resets> 1699*c54f35caSApple OSS Distributions </field> 1700*c54f35caSApple OSS Distributions <field 1701*c54f35caSApple OSS Distributions id="AM_3_1" 1702*c54f35caSApple OSS Distributions is_variable_length="False" 1703*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1704*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1705*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1706*c54f35caSApple OSS Distributions is_constant_value="False" 1707*c54f35caSApple OSS Distributions > 1708*c54f35caSApple OSS Distributions <field_name>AM</field_name> 1709*c54f35caSApple OSS Distributions <field_msb>3</field_msb> 1710*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 1711*c54f35caSApple OSS Distributions <field_description order="before"> 1712*c54f35caSApple OSS Distributions 1713*c54f35caSApple OSS Distributions <para>Addressing mode. The permitted values of this field are:</para> 1714*c54f35caSApple OSS Distributions 1715*c54f35caSApple OSS Distributions </field_description> 1716*c54f35caSApple OSS Distributions <field_values> 1717*c54f35caSApple OSS Distributions 1718*c54f35caSApple OSS Distributions 1719*c54f35caSApple OSS Distributions <field_value_instance> 1720*c54f35caSApple OSS Distributions <field_value>0b000</field_value> 1721*c54f35caSApple OSS Distributions <field_value_description> 1722*c54f35caSApple OSS Distributions <para>Immediate unindexed.</para> 1723*c54f35caSApple OSS Distributions</field_value_description> 1724*c54f35caSApple OSS Distributions </field_value_instance> 1725*c54f35caSApple OSS Distributions <field_value_instance> 1726*c54f35caSApple OSS Distributions <field_value>0b001</field_value> 1727*c54f35caSApple OSS Distributions <field_value_description> 1728*c54f35caSApple OSS Distributions <para>Immediate post-indexed.</para> 1729*c54f35caSApple OSS Distributions</field_value_description> 1730*c54f35caSApple OSS Distributions </field_value_instance> 1731*c54f35caSApple OSS Distributions <field_value_instance> 1732*c54f35caSApple OSS Distributions <field_value>0b010</field_value> 1733*c54f35caSApple OSS Distributions <field_value_description> 1734*c54f35caSApple OSS Distributions <para>Immediate offset.</para> 1735*c54f35caSApple OSS Distributions</field_value_description> 1736*c54f35caSApple OSS Distributions </field_value_instance> 1737*c54f35caSApple OSS Distributions <field_value_instance> 1738*c54f35caSApple OSS Distributions <field_value>0b011</field_value> 1739*c54f35caSApple OSS Distributions <field_value_description> 1740*c54f35caSApple OSS Distributions <para>Immediate pre-indexed.</para> 1741*c54f35caSApple OSS Distributions</field_value_description> 1742*c54f35caSApple OSS Distributions </field_value_instance> 1743*c54f35caSApple OSS Distributions <field_value_instance> 1744*c54f35caSApple OSS Distributions <field_value>0b100</field_value> 1745*c54f35caSApple OSS Distributions <field_value_description> 1746*c54f35caSApple OSS Distributions <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para> 1747*c54f35caSApple OSS Distributions</field_value_description> 1748*c54f35caSApple OSS Distributions </field_value_instance> 1749*c54f35caSApple OSS Distributions <field_value_instance> 1750*c54f35caSApple OSS Distributions <field_value>0b110</field_value> 1751*c54f35caSApple OSS Distributions <field_value_description> 1752*c54f35caSApple OSS Distributions <para>For a trapped STC instruction, this encoding is reserved.</para> 1753*c54f35caSApple OSS Distributions</field_value_description> 1754*c54f35caSApple OSS Distributions </field_value_instance> 1755*c54f35caSApple OSS Distributions </field_values> 1756*c54f35caSApple OSS Distributions <field_description order="after"> 1757*c54f35caSApple OSS Distributions 1758*c54f35caSApple OSS Distributions <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para> 1759*c54f35caSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para> 1760*c54f35caSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para> 1761*c54f35caSApple OSS Distributions 1762*c54f35caSApple OSS Distributions </field_description> 1763*c54f35caSApple OSS Distributions <field_resets> 1764*c54f35caSApple OSS Distributions 1765*c54f35caSApple OSS Distributions <field_reset> 1766*c54f35caSApple OSS Distributions 1767*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1768*c54f35caSApple OSS Distributions 1769*c54f35caSApple OSS Distributions </field_reset> 1770*c54f35caSApple OSS Distributions</field_resets> 1771*c54f35caSApple OSS Distributions </field> 1772*c54f35caSApple OSS Distributions <field 1773*c54f35caSApple OSS Distributions id="Direction_0_0" 1774*c54f35caSApple OSS Distributions is_variable_length="False" 1775*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1776*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1777*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1778*c54f35caSApple OSS Distributions is_constant_value="False" 1779*c54f35caSApple OSS Distributions > 1780*c54f35caSApple OSS Distributions <field_name>Direction</field_name> 1781*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 1782*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 1783*c54f35caSApple OSS Distributions <field_description order="before"> 1784*c54f35caSApple OSS Distributions 1785*c54f35caSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1786*c54f35caSApple OSS Distributions 1787*c54f35caSApple OSS Distributions </field_description> 1788*c54f35caSApple OSS Distributions <field_values> 1789*c54f35caSApple OSS Distributions 1790*c54f35caSApple OSS Distributions 1791*c54f35caSApple OSS Distributions <field_value_instance> 1792*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1793*c54f35caSApple OSS Distributions <field_value_description> 1794*c54f35caSApple OSS Distributions <para>Write to memory. STC instruction.</para> 1795*c54f35caSApple OSS Distributions</field_value_description> 1796*c54f35caSApple OSS Distributions </field_value_instance> 1797*c54f35caSApple OSS Distributions <field_value_instance> 1798*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1799*c54f35caSApple OSS Distributions <field_value_description> 1800*c54f35caSApple OSS Distributions <para>Read from memory. LDC instruction.</para> 1801*c54f35caSApple OSS Distributions</field_value_description> 1802*c54f35caSApple OSS Distributions </field_value_instance> 1803*c54f35caSApple OSS Distributions </field_values> 1804*c54f35caSApple OSS Distributions <field_resets> 1805*c54f35caSApple OSS Distributions 1806*c54f35caSApple OSS Distributions <field_reset> 1807*c54f35caSApple OSS Distributions 1808*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1809*c54f35caSApple OSS Distributions 1810*c54f35caSApple OSS Distributions </field_reset> 1811*c54f35caSApple OSS Distributions</field_resets> 1812*c54f35caSApple OSS Distributions </field> 1813*c54f35caSApple OSS Distributions <text_after_fields> 1814*c54f35caSApple OSS Distributions 1815*c54f35caSApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para> 1816*c54f35caSApple OSS Distributions<list type="unordered"> 1817*c54f35caSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1818*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1819*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1820*c54f35caSApple OSS Distributions</listitem></list> 1821*c54f35caSApple OSS Distributions 1822*c54f35caSApple OSS Distributions </text_after_fields> 1823*c54f35caSApple OSS Distributions </fields> 1824*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 1825*c54f35caSApple OSS Distributions 1826*c54f35caSApple OSS Distributions 1827*c54f35caSApple OSS Distributions 1828*c54f35caSApple OSS Distributions 1829*c54f35caSApple OSS Distributions 1830*c54f35caSApple OSS Distributions 1831*c54f35caSApple OSS Distributions 1832*c54f35caSApple OSS Distributions 1833*c54f35caSApple OSS Distributions 1834*c54f35caSApple OSS Distributions 1835*c54f35caSApple OSS Distributions 1836*c54f35caSApple OSS Distributions 1837*c54f35caSApple OSS Distributions 1838*c54f35caSApple OSS Distributions 1839*c54f35caSApple OSS Distributions 1840*c54f35caSApple OSS Distributions 1841*c54f35caSApple OSS Distributions 1842*c54f35caSApple OSS Distributions 1843*c54f35caSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1844*c54f35caSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1845*c54f35caSApple OSS Distributions <fieldat id="imm8_19_12" msb="19" lsb="12"/> 1846*c54f35caSApple OSS Distributions <fieldat id="0_11_10" msb="11" lsb="10"/> 1847*c54f35caSApple OSS Distributions <fieldat id="Rn_9_5" msb="9" lsb="5"/> 1848*c54f35caSApple OSS Distributions <fieldat id="Offset_4_4" msb="4" lsb="4"/> 1849*c54f35caSApple OSS Distributions <fieldat id="AM_3_1" msb="3" lsb="1"/> 1850*c54f35caSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1851*c54f35caSApple OSS Distributions </reg_fieldset> 1852*c54f35caSApple OSS Distributions </partial_fieldset> 1853*c54f35caSApple OSS Distributions <partial_fieldset> 1854*c54f35caSApple OSS Distributions <fields length="25"> 1855*c54f35caSApple OSS Distributions <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance> 1856*c54f35caSApple OSS Distributions <text_before_fields> 1857*c54f35caSApple OSS Distributions 1858*c54f35caSApple OSS Distributions <para>The accesses covered by this trap include:</para> 1859*c54f35caSApple OSS Distributions<list type="unordered"> 1860*c54f35caSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content> 1861*c54f35caSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content> 1862*c54f35caSApple OSS Distributions</listitem></list> 1863*c54f35caSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 1864*c54f35caSApple OSS Distributions 1865*c54f35caSApple OSS Distributions </text_before_fields> 1866*c54f35caSApple OSS Distributions 1867*c54f35caSApple OSS Distributions <field 1868*c54f35caSApple OSS Distributions id="CV_24_24" 1869*c54f35caSApple OSS Distributions is_variable_length="False" 1870*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1871*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1872*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1873*c54f35caSApple OSS Distributions is_constant_value="False" 1874*c54f35caSApple OSS Distributions > 1875*c54f35caSApple OSS Distributions <field_name>CV</field_name> 1876*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 1877*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 1878*c54f35caSApple OSS Distributions <field_description order="before"> 1879*c54f35caSApple OSS Distributions 1880*c54f35caSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1881*c54f35caSApple OSS Distributions 1882*c54f35caSApple OSS Distributions </field_description> 1883*c54f35caSApple OSS Distributions <field_values> 1884*c54f35caSApple OSS Distributions 1885*c54f35caSApple OSS Distributions 1886*c54f35caSApple OSS Distributions <field_value_instance> 1887*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 1888*c54f35caSApple OSS Distributions <field_value_description> 1889*c54f35caSApple OSS Distributions <para>The COND field is not valid.</para> 1890*c54f35caSApple OSS Distributions</field_value_description> 1891*c54f35caSApple OSS Distributions </field_value_instance> 1892*c54f35caSApple OSS Distributions <field_value_instance> 1893*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 1894*c54f35caSApple OSS Distributions <field_value_description> 1895*c54f35caSApple OSS Distributions <para>The COND field is valid.</para> 1896*c54f35caSApple OSS Distributions</field_value_description> 1897*c54f35caSApple OSS Distributions </field_value_instance> 1898*c54f35caSApple OSS Distributions </field_values> 1899*c54f35caSApple OSS Distributions <field_description order="after"> 1900*c54f35caSApple OSS Distributions 1901*c54f35caSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1902*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1903*c54f35caSApple OSS Distributions<list type="unordered"> 1904*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1905*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1906*c54f35caSApple OSS Distributions</listitem></list> 1907*c54f35caSApple OSS Distributions 1908*c54f35caSApple OSS Distributions </field_description> 1909*c54f35caSApple OSS Distributions <field_resets> 1910*c54f35caSApple OSS Distributions 1911*c54f35caSApple OSS Distributions <field_reset> 1912*c54f35caSApple OSS Distributions 1913*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1914*c54f35caSApple OSS Distributions 1915*c54f35caSApple OSS Distributions </field_reset> 1916*c54f35caSApple OSS Distributions</field_resets> 1917*c54f35caSApple OSS Distributions </field> 1918*c54f35caSApple OSS Distributions <field 1919*c54f35caSApple OSS Distributions id="COND_23_20" 1920*c54f35caSApple OSS Distributions is_variable_length="False" 1921*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1922*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1923*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1924*c54f35caSApple OSS Distributions is_constant_value="False" 1925*c54f35caSApple OSS Distributions > 1926*c54f35caSApple OSS Distributions <field_name>COND</field_name> 1927*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 1928*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 1929*c54f35caSApple OSS Distributions <field_description order="before"> 1930*c54f35caSApple OSS Distributions 1931*c54f35caSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1932*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1933*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1934*c54f35caSApple OSS Distributions<list type="unordered"> 1935*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1936*c54f35caSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1937*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1938*c54f35caSApple OSS Distributions</listitem></list> 1939*c54f35caSApple OSS Distributions</content> 1940*c54f35caSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1941*c54f35caSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1942*c54f35caSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1943*c54f35caSApple OSS Distributions</listitem></list> 1944*c54f35caSApple OSS Distributions</content> 1945*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1946*c54f35caSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1947*c54f35caSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1948*c54f35caSApple OSS Distributions</listitem></list> 1949*c54f35caSApple OSS Distributions</content> 1950*c54f35caSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1951*c54f35caSApple OSS Distributions</listitem></list> 1952*c54f35caSApple OSS Distributions 1953*c54f35caSApple OSS Distributions </field_description> 1954*c54f35caSApple OSS Distributions <field_values> 1955*c54f35caSApple OSS Distributions 1956*c54f35caSApple OSS Distributions 1957*c54f35caSApple OSS Distributions </field_values> 1958*c54f35caSApple OSS Distributions <field_resets> 1959*c54f35caSApple OSS Distributions 1960*c54f35caSApple OSS Distributions <field_reset> 1961*c54f35caSApple OSS Distributions 1962*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1963*c54f35caSApple OSS Distributions 1964*c54f35caSApple OSS Distributions </field_reset> 1965*c54f35caSApple OSS Distributions</field_resets> 1966*c54f35caSApple OSS Distributions </field> 1967*c54f35caSApple OSS Distributions <field 1968*c54f35caSApple OSS Distributions id="0_19_0" 1969*c54f35caSApple OSS Distributions is_variable_length="False" 1970*c54f35caSApple OSS Distributions has_partial_fieldset="False" 1971*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 1972*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 1973*c54f35caSApple OSS Distributions is_constant_value="False" 1974*c54f35caSApple OSS Distributions rwtype="RES0" 1975*c54f35caSApple OSS Distributions > 1976*c54f35caSApple OSS Distributions <field_name>0</field_name> 1977*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 1978*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 1979*c54f35caSApple OSS Distributions <field_description order="before"> 1980*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1981*c54f35caSApple OSS Distributions </field_description> 1982*c54f35caSApple OSS Distributions <field_values> 1983*c54f35caSApple OSS Distributions </field_values> 1984*c54f35caSApple OSS Distributions </field> 1985*c54f35caSApple OSS Distributions <text_after_fields> 1986*c54f35caSApple OSS Distributions 1987*c54f35caSApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para> 1988*c54f35caSApple OSS Distributions<list type="unordered"> 1989*c54f35caSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1990*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1991*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1992*c54f35caSApple OSS Distributions</listitem></list> 1993*c54f35caSApple OSS Distributions 1994*c54f35caSApple OSS Distributions </text_after_fields> 1995*c54f35caSApple OSS Distributions </fields> 1996*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 1997*c54f35caSApple OSS Distributions 1998*c54f35caSApple OSS Distributions 1999*c54f35caSApple OSS Distributions 2000*c54f35caSApple OSS Distributions 2001*c54f35caSApple OSS Distributions 2002*c54f35caSApple OSS Distributions 2003*c54f35caSApple OSS Distributions 2004*c54f35caSApple OSS Distributions 2005*c54f35caSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2006*c54f35caSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2007*c54f35caSApple OSS Distributions <fieldat id="0_19_0" msb="19" lsb="0"/> 2008*c54f35caSApple OSS Distributions </reg_fieldset> 2009*c54f35caSApple OSS Distributions </partial_fieldset> 2010*c54f35caSApple OSS Distributions <partial_fieldset> 2011*c54f35caSApple OSS Distributions <fields length="25"> 2012*c54f35caSApple OSS Distributions <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance> 2013*c54f35caSApple OSS Distributions <text_before_fields> 2014*c54f35caSApple OSS Distributions 2015*c54f35caSApple OSS Distributions 2016*c54f35caSApple OSS Distributions 2017*c54f35caSApple OSS Distributions </text_before_fields> 2018*c54f35caSApple OSS Distributions 2019*c54f35caSApple OSS Distributions <field 2020*c54f35caSApple OSS Distributions id="0_24_0_1" 2021*c54f35caSApple OSS Distributions is_variable_length="False" 2022*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2023*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2024*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2025*c54f35caSApple OSS Distributions is_constant_value="False" 2026*c54f35caSApple OSS Distributions rwtype="RES0" 2027*c54f35caSApple OSS Distributions > 2028*c54f35caSApple OSS Distributions <field_name>0</field_name> 2029*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2030*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2031*c54f35caSApple OSS Distributions <field_description order="before"> 2032*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2033*c54f35caSApple OSS Distributions </field_description> 2034*c54f35caSApple OSS Distributions <field_values> 2035*c54f35caSApple OSS Distributions </field_values> 2036*c54f35caSApple OSS Distributions <fields_condition>When SVE is implemented</fields_condition> 2037*c54f35caSApple OSS Distributions </field> 2038*c54f35caSApple OSS Distributions <field 2039*c54f35caSApple OSS Distributions id="0_24_0_2" 2040*c54f35caSApple OSS Distributions is_variable_length="False" 2041*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2042*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2043*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2044*c54f35caSApple OSS Distributions is_constant_value="False" 2045*c54f35caSApple OSS Distributions rwtype="RES0" 2046*c54f35caSApple OSS Distributions > 2047*c54f35caSApple OSS Distributions <field_name>0</field_name> 2048*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2049*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2050*c54f35caSApple OSS Distributions <field_description order="before"> 2051*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2052*c54f35caSApple OSS Distributions </field_description> 2053*c54f35caSApple OSS Distributions <field_values> 2054*c54f35caSApple OSS Distributions </field_values> 2055*c54f35caSApple OSS Distributions </field> 2056*c54f35caSApple OSS Distributions <text_after_fields> 2057*c54f35caSApple OSS Distributions 2058*c54f35caSApple OSS Distributions <para>The accesses covered by this trap include:</para> 2059*c54f35caSApple OSS Distributions<list type="unordered"> 2060*c54f35caSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content> 2061*c54f35caSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content> 2062*c54f35caSApple OSS Distributions</listitem></list> 2063*c54f35caSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 2064*c54f35caSApple OSS Distributions 2065*c54f35caSApple OSS Distributions </text_after_fields> 2066*c54f35caSApple OSS Distributions </fields> 2067*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2068*c54f35caSApple OSS Distributions 2069*c54f35caSApple OSS Distributions 2070*c54f35caSApple OSS Distributions 2071*c54f35caSApple OSS Distributions 2072*c54f35caSApple OSS Distributions <fieldat id="0_24_0_1" msb="24" lsb="0"/> 2073*c54f35caSApple OSS Distributions </reg_fieldset> 2074*c54f35caSApple OSS Distributions </partial_fieldset> 2075*c54f35caSApple OSS Distributions <partial_fieldset> 2076*c54f35caSApple OSS Distributions <fields length="25"> 2077*c54f35caSApple OSS Distributions <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance> 2078*c54f35caSApple OSS Distributions <text_before_fields> 2079*c54f35caSApple OSS Distributions 2080*c54f35caSApple OSS Distributions 2081*c54f35caSApple OSS Distributions 2082*c54f35caSApple OSS Distributions </text_before_fields> 2083*c54f35caSApple OSS Distributions 2084*c54f35caSApple OSS Distributions <field 2085*c54f35caSApple OSS Distributions id="0_24_0" 2086*c54f35caSApple OSS Distributions is_variable_length="False" 2087*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2088*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2089*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2090*c54f35caSApple OSS Distributions is_constant_value="False" 2091*c54f35caSApple OSS Distributions rwtype="RES0" 2092*c54f35caSApple OSS Distributions > 2093*c54f35caSApple OSS Distributions <field_name>0</field_name> 2094*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2095*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2096*c54f35caSApple OSS Distributions <field_description order="before"> 2097*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2098*c54f35caSApple OSS Distributions </field_description> 2099*c54f35caSApple OSS Distributions <field_values> 2100*c54f35caSApple OSS Distributions </field_values> 2101*c54f35caSApple OSS Distributions </field> 2102*c54f35caSApple OSS Distributions <text_after_fields> 2103*c54f35caSApple OSS Distributions 2104*c54f35caSApple OSS Distributions <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 2105*c54f35caSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para> 2106*c54f35caSApple OSS Distributions 2107*c54f35caSApple OSS Distributions </text_after_fields> 2108*c54f35caSApple OSS Distributions </fields> 2109*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2110*c54f35caSApple OSS Distributions 2111*c54f35caSApple OSS Distributions 2112*c54f35caSApple OSS Distributions 2113*c54f35caSApple OSS Distributions 2114*c54f35caSApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 2115*c54f35caSApple OSS Distributions </reg_fieldset> 2116*c54f35caSApple OSS Distributions </partial_fieldset> 2117*c54f35caSApple OSS Distributions <partial_fieldset> 2118*c54f35caSApple OSS Distributions <fields length="25"> 2119*c54f35caSApple OSS Distributions <fields_instance>Exception from HVC or SVC instruction execution</fields_instance> 2120*c54f35caSApple OSS Distributions <text_before_fields> 2121*c54f35caSApple OSS Distributions 2122*c54f35caSApple OSS Distributions 2123*c54f35caSApple OSS Distributions 2124*c54f35caSApple OSS Distributions </text_before_fields> 2125*c54f35caSApple OSS Distributions 2126*c54f35caSApple OSS Distributions <field 2127*c54f35caSApple OSS Distributions id="0_24_16" 2128*c54f35caSApple OSS Distributions is_variable_length="False" 2129*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2130*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2131*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2132*c54f35caSApple OSS Distributions is_constant_value="False" 2133*c54f35caSApple OSS Distributions rwtype="RES0" 2134*c54f35caSApple OSS Distributions > 2135*c54f35caSApple OSS Distributions <field_name>0</field_name> 2136*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2137*c54f35caSApple OSS Distributions <field_lsb>16</field_lsb> 2138*c54f35caSApple OSS Distributions <field_description order="before"> 2139*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2140*c54f35caSApple OSS Distributions </field_description> 2141*c54f35caSApple OSS Distributions <field_values> 2142*c54f35caSApple OSS Distributions </field_values> 2143*c54f35caSApple OSS Distributions </field> 2144*c54f35caSApple OSS Distributions <field 2145*c54f35caSApple OSS Distributions id="imm16_15_0" 2146*c54f35caSApple OSS Distributions is_variable_length="False" 2147*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2148*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2149*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2150*c54f35caSApple OSS Distributions is_constant_value="False" 2151*c54f35caSApple OSS Distributions > 2152*c54f35caSApple OSS Distributions <field_name>imm16</field_name> 2153*c54f35caSApple OSS Distributions <field_msb>15</field_msb> 2154*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2155*c54f35caSApple OSS Distributions <field_description order="before"> 2156*c54f35caSApple OSS Distributions 2157*c54f35caSApple OSS Distributions <para>The value of the immediate field from the HVC or SVC instruction.</para> 2158*c54f35caSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para> 2159*c54f35caSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para> 2160*c54f35caSApple OSS Distributions<list type="unordered"> 2161*c54f35caSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered"> 2162*c54f35caSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content> 2163*c54f35caSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content> 2164*c54f35caSApple OSS Distributions</listitem></list> 2165*c54f35caSApple OSS Distributions</content> 2166*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content> 2167*c54f35caSApple OSS Distributions</listitem></list> 2168*c54f35caSApple OSS Distributions 2169*c54f35caSApple OSS Distributions </field_description> 2170*c54f35caSApple OSS Distributions <field_values> 2171*c54f35caSApple OSS Distributions 2172*c54f35caSApple OSS Distributions 2173*c54f35caSApple OSS Distributions </field_values> 2174*c54f35caSApple OSS Distributions <field_resets> 2175*c54f35caSApple OSS Distributions 2176*c54f35caSApple OSS Distributions <field_reset> 2177*c54f35caSApple OSS Distributions 2178*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2179*c54f35caSApple OSS Distributions 2180*c54f35caSApple OSS Distributions </field_reset> 2181*c54f35caSApple OSS Distributions</field_resets> 2182*c54f35caSApple OSS Distributions </field> 2183*c54f35caSApple OSS Distributions <text_after_fields> 2184*c54f35caSApple OSS Distributions 2185*c54f35caSApple OSS Distributions <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para> 2186*c54f35caSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para> 2187*c54f35caSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para> 2188*c54f35caSApple OSS Distributions 2189*c54f35caSApple OSS Distributions </text_after_fields> 2190*c54f35caSApple OSS Distributions </fields> 2191*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2192*c54f35caSApple OSS Distributions 2193*c54f35caSApple OSS Distributions 2194*c54f35caSApple OSS Distributions 2195*c54f35caSApple OSS Distributions 2196*c54f35caSApple OSS Distributions 2197*c54f35caSApple OSS Distributions 2198*c54f35caSApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2199*c54f35caSApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2200*c54f35caSApple OSS Distributions </reg_fieldset> 2201*c54f35caSApple OSS Distributions </partial_fieldset> 2202*c54f35caSApple OSS Distributions <partial_fieldset> 2203*c54f35caSApple OSS Distributions <fields length="25"> 2204*c54f35caSApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance> 2205*c54f35caSApple OSS Distributions <text_before_fields> 2206*c54f35caSApple OSS Distributions 2207*c54f35caSApple OSS Distributions <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para> 2208*c54f35caSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para> 2209*c54f35caSApple OSS Distributions 2210*c54f35caSApple OSS Distributions </text_before_fields> 2211*c54f35caSApple OSS Distributions 2212*c54f35caSApple OSS Distributions <field 2213*c54f35caSApple OSS Distributions id="CV_24_24" 2214*c54f35caSApple OSS Distributions is_variable_length="False" 2215*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2216*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2217*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2218*c54f35caSApple OSS Distributions is_constant_value="False" 2219*c54f35caSApple OSS Distributions > 2220*c54f35caSApple OSS Distributions <field_name>CV</field_name> 2221*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2222*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 2223*c54f35caSApple OSS Distributions <field_description order="before"> 2224*c54f35caSApple OSS Distributions 2225*c54f35caSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 2226*c54f35caSApple OSS Distributions 2227*c54f35caSApple OSS Distributions </field_description> 2228*c54f35caSApple OSS Distributions <field_values> 2229*c54f35caSApple OSS Distributions 2230*c54f35caSApple OSS Distributions 2231*c54f35caSApple OSS Distributions <field_value_instance> 2232*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 2233*c54f35caSApple OSS Distributions <field_value_description> 2234*c54f35caSApple OSS Distributions <para>The COND field is not valid.</para> 2235*c54f35caSApple OSS Distributions</field_value_description> 2236*c54f35caSApple OSS Distributions </field_value_instance> 2237*c54f35caSApple OSS Distributions <field_value_instance> 2238*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 2239*c54f35caSApple OSS Distributions <field_value_description> 2240*c54f35caSApple OSS Distributions <para>The COND field is valid.</para> 2241*c54f35caSApple OSS Distributions</field_value_description> 2242*c54f35caSApple OSS Distributions </field_value_instance> 2243*c54f35caSApple OSS Distributions </field_values> 2244*c54f35caSApple OSS Distributions <field_description order="after"> 2245*c54f35caSApple OSS Distributions 2246*c54f35caSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 2247*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2248*c54f35caSApple OSS Distributions<list type="unordered"> 2249*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 2250*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 2251*c54f35caSApple OSS Distributions</listitem></list> 2252*c54f35caSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2253*c54f35caSApple OSS Distributions 2254*c54f35caSApple OSS Distributions </field_description> 2255*c54f35caSApple OSS Distributions <field_resets> 2256*c54f35caSApple OSS Distributions 2257*c54f35caSApple OSS Distributions <field_reset> 2258*c54f35caSApple OSS Distributions 2259*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2260*c54f35caSApple OSS Distributions 2261*c54f35caSApple OSS Distributions </field_reset> 2262*c54f35caSApple OSS Distributions</field_resets> 2263*c54f35caSApple OSS Distributions </field> 2264*c54f35caSApple OSS Distributions <field 2265*c54f35caSApple OSS Distributions id="COND_23_20" 2266*c54f35caSApple OSS Distributions is_variable_length="False" 2267*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2268*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2269*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2270*c54f35caSApple OSS Distributions is_constant_value="False" 2271*c54f35caSApple OSS Distributions > 2272*c54f35caSApple OSS Distributions <field_name>COND</field_name> 2273*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 2274*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 2275*c54f35caSApple OSS Distributions <field_description order="before"> 2276*c54f35caSApple OSS Distributions 2277*c54f35caSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 2278*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 2279*c54f35caSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2280*c54f35caSApple OSS Distributions<list type="unordered"> 2281*c54f35caSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 2282*c54f35caSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 2283*c54f35caSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 2284*c54f35caSApple OSS Distributions</listitem></list> 2285*c54f35caSApple OSS Distributions</content> 2286*c54f35caSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 2287*c54f35caSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 2288*c54f35caSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 2289*c54f35caSApple OSS Distributions</listitem></list> 2290*c54f35caSApple OSS Distributions</content> 2291*c54f35caSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 2292*c54f35caSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 2293*c54f35caSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 2294*c54f35caSApple OSS Distributions</listitem></list> 2295*c54f35caSApple OSS Distributions</content> 2296*c54f35caSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 2297*c54f35caSApple OSS Distributions</listitem></list> 2298*c54f35caSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2299*c54f35caSApple OSS Distributions 2300*c54f35caSApple OSS Distributions </field_description> 2301*c54f35caSApple OSS Distributions <field_values> 2302*c54f35caSApple OSS Distributions 2303*c54f35caSApple OSS Distributions 2304*c54f35caSApple OSS Distributions </field_values> 2305*c54f35caSApple OSS Distributions <field_resets> 2306*c54f35caSApple OSS Distributions 2307*c54f35caSApple OSS Distributions <field_reset> 2308*c54f35caSApple OSS Distributions 2309*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2310*c54f35caSApple OSS Distributions 2311*c54f35caSApple OSS Distributions </field_reset> 2312*c54f35caSApple OSS Distributions</field_resets> 2313*c54f35caSApple OSS Distributions </field> 2314*c54f35caSApple OSS Distributions <field 2315*c54f35caSApple OSS Distributions id="CCKNOWNPASS_19_19" 2316*c54f35caSApple OSS Distributions is_variable_length="False" 2317*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2318*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2319*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2320*c54f35caSApple OSS Distributions is_constant_value="False" 2321*c54f35caSApple OSS Distributions > 2322*c54f35caSApple OSS Distributions <field_name>CCKNOWNPASS</field_name> 2323*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 2324*c54f35caSApple OSS Distributions <field_lsb>19</field_lsb> 2325*c54f35caSApple OSS Distributions <field_description order="before"> 2326*c54f35caSApple OSS Distributions 2327*c54f35caSApple OSS Distributions <para>Indicates whether the instruction might have failed its condition code check.</para> 2328*c54f35caSApple OSS Distributions 2329*c54f35caSApple OSS Distributions </field_description> 2330*c54f35caSApple OSS Distributions <field_values> 2331*c54f35caSApple OSS Distributions 2332*c54f35caSApple OSS Distributions 2333*c54f35caSApple OSS Distributions <field_value_instance> 2334*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 2335*c54f35caSApple OSS Distributions <field_value_description> 2336*c54f35caSApple OSS Distributions <para>The instruction was unconditional, or was conditional and passed its condition code check.</para> 2337*c54f35caSApple OSS Distributions</field_value_description> 2338*c54f35caSApple OSS Distributions </field_value_instance> 2339*c54f35caSApple OSS Distributions <field_value_instance> 2340*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 2341*c54f35caSApple OSS Distributions <field_value_description> 2342*c54f35caSApple OSS Distributions <para>The instruction was conditional, and might have failed its condition code check.</para> 2343*c54f35caSApple OSS Distributions</field_value_description> 2344*c54f35caSApple OSS Distributions </field_value_instance> 2345*c54f35caSApple OSS Distributions </field_values> 2346*c54f35caSApple OSS Distributions <field_description order="after"> 2347*c54f35caSApple OSS Distributions 2348*c54f35caSApple OSS Distributions <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note> 2349*c54f35caSApple OSS Distributions 2350*c54f35caSApple OSS Distributions </field_description> 2351*c54f35caSApple OSS Distributions <field_resets> 2352*c54f35caSApple OSS Distributions 2353*c54f35caSApple OSS Distributions <field_reset> 2354*c54f35caSApple OSS Distributions 2355*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2356*c54f35caSApple OSS Distributions 2357*c54f35caSApple OSS Distributions </field_reset> 2358*c54f35caSApple OSS Distributions</field_resets> 2359*c54f35caSApple OSS Distributions </field> 2360*c54f35caSApple OSS Distributions <field 2361*c54f35caSApple OSS Distributions id="0_18_0" 2362*c54f35caSApple OSS Distributions is_variable_length="False" 2363*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2364*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2365*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2366*c54f35caSApple OSS Distributions is_constant_value="False" 2367*c54f35caSApple OSS Distributions rwtype="RES0" 2368*c54f35caSApple OSS Distributions > 2369*c54f35caSApple OSS Distributions <field_name>0</field_name> 2370*c54f35caSApple OSS Distributions <field_msb>18</field_msb> 2371*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2372*c54f35caSApple OSS Distributions <field_description order="before"> 2373*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2374*c54f35caSApple OSS Distributions </field_description> 2375*c54f35caSApple OSS Distributions <field_values> 2376*c54f35caSApple OSS Distributions </field_values> 2377*c54f35caSApple OSS Distributions </field> 2378*c54f35caSApple OSS Distributions <text_after_fields> 2379*c54f35caSApple OSS Distributions 2380*c54f35caSApple OSS Distributions <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2381*c54f35caSApple OSS Distributions 2382*c54f35caSApple OSS Distributions </text_after_fields> 2383*c54f35caSApple OSS Distributions </fields> 2384*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2385*c54f35caSApple OSS Distributions 2386*c54f35caSApple OSS Distributions 2387*c54f35caSApple OSS Distributions 2388*c54f35caSApple OSS Distributions 2389*c54f35caSApple OSS Distributions 2390*c54f35caSApple OSS Distributions 2391*c54f35caSApple OSS Distributions 2392*c54f35caSApple OSS Distributions 2393*c54f35caSApple OSS Distributions 2394*c54f35caSApple OSS Distributions 2395*c54f35caSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2396*c54f35caSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2397*c54f35caSApple OSS Distributions <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/> 2398*c54f35caSApple OSS Distributions <fieldat id="0_18_0" msb="18" lsb="0"/> 2399*c54f35caSApple OSS Distributions </reg_fieldset> 2400*c54f35caSApple OSS Distributions </partial_fieldset> 2401*c54f35caSApple OSS Distributions <partial_fieldset> 2402*c54f35caSApple OSS Distributions <fields length="25"> 2403*c54f35caSApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance> 2404*c54f35caSApple OSS Distributions <text_before_fields> 2405*c54f35caSApple OSS Distributions 2406*c54f35caSApple OSS Distributions 2407*c54f35caSApple OSS Distributions 2408*c54f35caSApple OSS Distributions </text_before_fields> 2409*c54f35caSApple OSS Distributions 2410*c54f35caSApple OSS Distributions <field 2411*c54f35caSApple OSS Distributions id="0_24_16" 2412*c54f35caSApple OSS Distributions is_variable_length="False" 2413*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2414*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2415*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2416*c54f35caSApple OSS Distributions is_constant_value="False" 2417*c54f35caSApple OSS Distributions rwtype="RES0" 2418*c54f35caSApple OSS Distributions > 2419*c54f35caSApple OSS Distributions <field_name>0</field_name> 2420*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2421*c54f35caSApple OSS Distributions <field_lsb>16</field_lsb> 2422*c54f35caSApple OSS Distributions <field_description order="before"> 2423*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2424*c54f35caSApple OSS Distributions </field_description> 2425*c54f35caSApple OSS Distributions <field_values> 2426*c54f35caSApple OSS Distributions </field_values> 2427*c54f35caSApple OSS Distributions </field> 2428*c54f35caSApple OSS Distributions <field 2429*c54f35caSApple OSS Distributions id="imm16_15_0" 2430*c54f35caSApple OSS Distributions is_variable_length="False" 2431*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2432*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2433*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2434*c54f35caSApple OSS Distributions is_constant_value="False" 2435*c54f35caSApple OSS Distributions > 2436*c54f35caSApple OSS Distributions <field_name>imm16</field_name> 2437*c54f35caSApple OSS Distributions <field_msb>15</field_msb> 2438*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2439*c54f35caSApple OSS Distributions <field_description order="before"> 2440*c54f35caSApple OSS Distributions 2441*c54f35caSApple OSS Distributions <para>The value of the immediate field from the issued SMC instruction.</para> 2442*c54f35caSApple OSS Distributions 2443*c54f35caSApple OSS Distributions </field_description> 2444*c54f35caSApple OSS Distributions <field_values> 2445*c54f35caSApple OSS Distributions 2446*c54f35caSApple OSS Distributions 2447*c54f35caSApple OSS Distributions </field_values> 2448*c54f35caSApple OSS Distributions <field_resets> 2449*c54f35caSApple OSS Distributions 2450*c54f35caSApple OSS Distributions <field_reset> 2451*c54f35caSApple OSS Distributions 2452*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2453*c54f35caSApple OSS Distributions 2454*c54f35caSApple OSS Distributions </field_reset> 2455*c54f35caSApple OSS Distributions</field_resets> 2456*c54f35caSApple OSS Distributions </field> 2457*c54f35caSApple OSS Distributions <text_after_fields> 2458*c54f35caSApple OSS Distributions 2459*c54f35caSApple OSS Distributions <para>The value of ISS[24:0] described here is used both:</para> 2460*c54f35caSApple OSS Distributions<list type="unordered"> 2461*c54f35caSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content> 2462*c54f35caSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content> 2463*c54f35caSApple OSS Distributions</listitem></list> 2464*c54f35caSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2465*c54f35caSApple OSS Distributions 2466*c54f35caSApple OSS Distributions </text_after_fields> 2467*c54f35caSApple OSS Distributions </fields> 2468*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2469*c54f35caSApple OSS Distributions 2470*c54f35caSApple OSS Distributions 2471*c54f35caSApple OSS Distributions 2472*c54f35caSApple OSS Distributions 2473*c54f35caSApple OSS Distributions 2474*c54f35caSApple OSS Distributions 2475*c54f35caSApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2476*c54f35caSApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2477*c54f35caSApple OSS Distributions </reg_fieldset> 2478*c54f35caSApple OSS Distributions </partial_fieldset> 2479*c54f35caSApple OSS Distributions <partial_fieldset> 2480*c54f35caSApple OSS Distributions <fields length="25"> 2481*c54f35caSApple OSS Distributions <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance> 2482*c54f35caSApple OSS Distributions <text_before_fields> 2483*c54f35caSApple OSS Distributions 2484*c54f35caSApple OSS Distributions 2485*c54f35caSApple OSS Distributions 2486*c54f35caSApple OSS Distributions </text_before_fields> 2487*c54f35caSApple OSS Distributions 2488*c54f35caSApple OSS Distributions <field 2489*c54f35caSApple OSS Distributions id="0_24_22" 2490*c54f35caSApple OSS Distributions is_variable_length="False" 2491*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2492*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2493*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2494*c54f35caSApple OSS Distributions is_constant_value="False" 2495*c54f35caSApple OSS Distributions rwtype="RES0" 2496*c54f35caSApple OSS Distributions > 2497*c54f35caSApple OSS Distributions <field_name>0</field_name> 2498*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2499*c54f35caSApple OSS Distributions <field_lsb>22</field_lsb> 2500*c54f35caSApple OSS Distributions <field_description order="before"> 2501*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2502*c54f35caSApple OSS Distributions </field_description> 2503*c54f35caSApple OSS Distributions <field_values> 2504*c54f35caSApple OSS Distributions </field_values> 2505*c54f35caSApple OSS Distributions </field> 2506*c54f35caSApple OSS Distributions <field 2507*c54f35caSApple OSS Distributions id="Op0_21_20" 2508*c54f35caSApple OSS Distributions is_variable_length="False" 2509*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2510*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2511*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2512*c54f35caSApple OSS Distributions is_constant_value="False" 2513*c54f35caSApple OSS Distributions > 2514*c54f35caSApple OSS Distributions <field_name>Op0</field_name> 2515*c54f35caSApple OSS Distributions <field_msb>21</field_msb> 2516*c54f35caSApple OSS Distributions <field_lsb>20</field_lsb> 2517*c54f35caSApple OSS Distributions <field_description order="before"> 2518*c54f35caSApple OSS Distributions 2519*c54f35caSApple OSS Distributions <para>The Op0 value from the issued instruction.</para> 2520*c54f35caSApple OSS Distributions 2521*c54f35caSApple OSS Distributions </field_description> 2522*c54f35caSApple OSS Distributions <field_values> 2523*c54f35caSApple OSS Distributions 2524*c54f35caSApple OSS Distributions 2525*c54f35caSApple OSS Distributions </field_values> 2526*c54f35caSApple OSS Distributions <field_resets> 2527*c54f35caSApple OSS Distributions 2528*c54f35caSApple OSS Distributions <field_reset> 2529*c54f35caSApple OSS Distributions 2530*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2531*c54f35caSApple OSS Distributions 2532*c54f35caSApple OSS Distributions </field_reset> 2533*c54f35caSApple OSS Distributions</field_resets> 2534*c54f35caSApple OSS Distributions </field> 2535*c54f35caSApple OSS Distributions <field 2536*c54f35caSApple OSS Distributions id="Op2_19_17" 2537*c54f35caSApple OSS Distributions is_variable_length="False" 2538*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2539*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2540*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2541*c54f35caSApple OSS Distributions is_constant_value="False" 2542*c54f35caSApple OSS Distributions > 2543*c54f35caSApple OSS Distributions <field_name>Op2</field_name> 2544*c54f35caSApple OSS Distributions <field_msb>19</field_msb> 2545*c54f35caSApple OSS Distributions <field_lsb>17</field_lsb> 2546*c54f35caSApple OSS Distributions <field_description order="before"> 2547*c54f35caSApple OSS Distributions 2548*c54f35caSApple OSS Distributions <para>The Op2 value from the issued instruction.</para> 2549*c54f35caSApple OSS Distributions 2550*c54f35caSApple OSS Distributions </field_description> 2551*c54f35caSApple OSS Distributions <field_values> 2552*c54f35caSApple OSS Distributions 2553*c54f35caSApple OSS Distributions 2554*c54f35caSApple OSS Distributions </field_values> 2555*c54f35caSApple OSS Distributions <field_resets> 2556*c54f35caSApple OSS Distributions 2557*c54f35caSApple OSS Distributions <field_reset> 2558*c54f35caSApple OSS Distributions 2559*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2560*c54f35caSApple OSS Distributions 2561*c54f35caSApple OSS Distributions </field_reset> 2562*c54f35caSApple OSS Distributions</field_resets> 2563*c54f35caSApple OSS Distributions </field> 2564*c54f35caSApple OSS Distributions <field 2565*c54f35caSApple OSS Distributions id="Op1_16_14" 2566*c54f35caSApple OSS Distributions is_variable_length="False" 2567*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2568*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2569*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2570*c54f35caSApple OSS Distributions is_constant_value="False" 2571*c54f35caSApple OSS Distributions > 2572*c54f35caSApple OSS Distributions <field_name>Op1</field_name> 2573*c54f35caSApple OSS Distributions <field_msb>16</field_msb> 2574*c54f35caSApple OSS Distributions <field_lsb>14</field_lsb> 2575*c54f35caSApple OSS Distributions <field_description order="before"> 2576*c54f35caSApple OSS Distributions 2577*c54f35caSApple OSS Distributions <para>The Op1 value from the issued instruction.</para> 2578*c54f35caSApple OSS Distributions 2579*c54f35caSApple OSS Distributions </field_description> 2580*c54f35caSApple OSS Distributions <field_values> 2581*c54f35caSApple OSS Distributions 2582*c54f35caSApple OSS Distributions 2583*c54f35caSApple OSS Distributions </field_values> 2584*c54f35caSApple OSS Distributions <field_resets> 2585*c54f35caSApple OSS Distributions 2586*c54f35caSApple OSS Distributions <field_reset> 2587*c54f35caSApple OSS Distributions 2588*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2589*c54f35caSApple OSS Distributions 2590*c54f35caSApple OSS Distributions </field_reset> 2591*c54f35caSApple OSS Distributions</field_resets> 2592*c54f35caSApple OSS Distributions </field> 2593*c54f35caSApple OSS Distributions <field 2594*c54f35caSApple OSS Distributions id="CRn_13_10" 2595*c54f35caSApple OSS Distributions is_variable_length="False" 2596*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2597*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2598*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2599*c54f35caSApple OSS Distributions is_constant_value="False" 2600*c54f35caSApple OSS Distributions > 2601*c54f35caSApple OSS Distributions <field_name>CRn</field_name> 2602*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 2603*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 2604*c54f35caSApple OSS Distributions <field_description order="before"> 2605*c54f35caSApple OSS Distributions 2606*c54f35caSApple OSS Distributions <para>The CRn value from the issued instruction.</para> 2607*c54f35caSApple OSS Distributions 2608*c54f35caSApple OSS Distributions </field_description> 2609*c54f35caSApple OSS Distributions <field_values> 2610*c54f35caSApple OSS Distributions 2611*c54f35caSApple OSS Distributions 2612*c54f35caSApple OSS Distributions </field_values> 2613*c54f35caSApple OSS Distributions <field_resets> 2614*c54f35caSApple OSS Distributions 2615*c54f35caSApple OSS Distributions <field_reset> 2616*c54f35caSApple OSS Distributions 2617*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2618*c54f35caSApple OSS Distributions 2619*c54f35caSApple OSS Distributions </field_reset> 2620*c54f35caSApple OSS Distributions</field_resets> 2621*c54f35caSApple OSS Distributions </field> 2622*c54f35caSApple OSS Distributions <field 2623*c54f35caSApple OSS Distributions id="Rt_9_5" 2624*c54f35caSApple OSS Distributions is_variable_length="False" 2625*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2626*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2627*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2628*c54f35caSApple OSS Distributions is_constant_value="False" 2629*c54f35caSApple OSS Distributions > 2630*c54f35caSApple OSS Distributions <field_name>Rt</field_name> 2631*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 2632*c54f35caSApple OSS Distributions <field_lsb>5</field_lsb> 2633*c54f35caSApple OSS Distributions <field_description order="before"> 2634*c54f35caSApple OSS Distributions 2635*c54f35caSApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para> 2636*c54f35caSApple OSS Distributions 2637*c54f35caSApple OSS Distributions </field_description> 2638*c54f35caSApple OSS Distributions <field_values> 2639*c54f35caSApple OSS Distributions 2640*c54f35caSApple OSS Distributions 2641*c54f35caSApple OSS Distributions </field_values> 2642*c54f35caSApple OSS Distributions <field_resets> 2643*c54f35caSApple OSS Distributions 2644*c54f35caSApple OSS Distributions <field_reset> 2645*c54f35caSApple OSS Distributions 2646*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2647*c54f35caSApple OSS Distributions 2648*c54f35caSApple OSS Distributions </field_reset> 2649*c54f35caSApple OSS Distributions</field_resets> 2650*c54f35caSApple OSS Distributions </field> 2651*c54f35caSApple OSS Distributions <field 2652*c54f35caSApple OSS Distributions id="CRm_4_1" 2653*c54f35caSApple OSS Distributions is_variable_length="False" 2654*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2655*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2656*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2657*c54f35caSApple OSS Distributions is_constant_value="False" 2658*c54f35caSApple OSS Distributions > 2659*c54f35caSApple OSS Distributions <field_name>CRm</field_name> 2660*c54f35caSApple OSS Distributions <field_msb>4</field_msb> 2661*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 2662*c54f35caSApple OSS Distributions <field_description order="before"> 2663*c54f35caSApple OSS Distributions 2664*c54f35caSApple OSS Distributions <para>The CRm value from the issued instruction.</para> 2665*c54f35caSApple OSS Distributions 2666*c54f35caSApple OSS Distributions </field_description> 2667*c54f35caSApple OSS Distributions <field_values> 2668*c54f35caSApple OSS Distributions 2669*c54f35caSApple OSS Distributions 2670*c54f35caSApple OSS Distributions </field_values> 2671*c54f35caSApple OSS Distributions <field_resets> 2672*c54f35caSApple OSS Distributions 2673*c54f35caSApple OSS Distributions <field_reset> 2674*c54f35caSApple OSS Distributions 2675*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2676*c54f35caSApple OSS Distributions 2677*c54f35caSApple OSS Distributions </field_reset> 2678*c54f35caSApple OSS Distributions</field_resets> 2679*c54f35caSApple OSS Distributions </field> 2680*c54f35caSApple OSS Distributions <field 2681*c54f35caSApple OSS Distributions id="Direction_0_0" 2682*c54f35caSApple OSS Distributions is_variable_length="False" 2683*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2684*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2685*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2686*c54f35caSApple OSS Distributions is_constant_value="False" 2687*c54f35caSApple OSS Distributions > 2688*c54f35caSApple OSS Distributions <field_name>Direction</field_name> 2689*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 2690*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2691*c54f35caSApple OSS Distributions <field_description order="before"> 2692*c54f35caSApple OSS Distributions 2693*c54f35caSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 2694*c54f35caSApple OSS Distributions 2695*c54f35caSApple OSS Distributions </field_description> 2696*c54f35caSApple OSS Distributions <field_values> 2697*c54f35caSApple OSS Distributions 2698*c54f35caSApple OSS Distributions 2699*c54f35caSApple OSS Distributions <field_value_instance> 2700*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 2701*c54f35caSApple OSS Distributions <field_value_description> 2702*c54f35caSApple OSS Distributions <para>Write access, including MSR instructions.</para> 2703*c54f35caSApple OSS Distributions</field_value_description> 2704*c54f35caSApple OSS Distributions </field_value_instance> 2705*c54f35caSApple OSS Distributions <field_value_instance> 2706*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 2707*c54f35caSApple OSS Distributions <field_value_description> 2708*c54f35caSApple OSS Distributions <para>Read access, including MRS instructions.</para> 2709*c54f35caSApple OSS Distributions</field_value_description> 2710*c54f35caSApple OSS Distributions </field_value_instance> 2711*c54f35caSApple OSS Distributions </field_values> 2712*c54f35caSApple OSS Distributions <field_resets> 2713*c54f35caSApple OSS Distributions 2714*c54f35caSApple OSS Distributions <field_reset> 2715*c54f35caSApple OSS Distributions 2716*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2717*c54f35caSApple OSS Distributions 2718*c54f35caSApple OSS Distributions </field_reset> 2719*c54f35caSApple OSS Distributions</field_resets> 2720*c54f35caSApple OSS Distributions </field> 2721*c54f35caSApple OSS Distributions <text_after_fields> 2722*c54f35caSApple OSS Distributions 2723*c54f35caSApple OSS Distributions <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para> 2724*c54f35caSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para> 2725*c54f35caSApple OSS Distributions<list type="unordered"> 2726*c54f35caSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2727*c54f35caSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2728*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2729*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2730*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2731*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2732*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2733*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2734*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2735*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2736*c54f35caSApple OSS Distributions</listitem></list> 2737*c54f35caSApple OSS Distributions</content> 2738*c54f35caSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2739*c54f35caSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2740*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2741*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2742*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2743*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2744*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2745*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2746*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2747*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2748*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2749*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2750*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2751*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2752*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2753*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2754*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2755*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2756*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2757*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2758*c54f35caSApple OSS Distributions</listitem></list> 2759*c54f35caSApple OSS Distributions</content> 2760*c54f35caSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2761*c54f35caSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2762*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2763*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2764*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2765*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2766*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2767*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2768*c54f35caSApple OSS Distributions</listitem></list> 2769*c54f35caSApple OSS Distributions</content> 2770*c54f35caSApple OSS Distributions</listitem></list> 2771*c54f35caSApple OSS Distributions 2772*c54f35caSApple OSS Distributions </text_after_fields> 2773*c54f35caSApple OSS Distributions </fields> 2774*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2775*c54f35caSApple OSS Distributions 2776*c54f35caSApple OSS Distributions 2777*c54f35caSApple OSS Distributions 2778*c54f35caSApple OSS Distributions 2779*c54f35caSApple OSS Distributions 2780*c54f35caSApple OSS Distributions 2781*c54f35caSApple OSS Distributions 2782*c54f35caSApple OSS Distributions 2783*c54f35caSApple OSS Distributions 2784*c54f35caSApple OSS Distributions 2785*c54f35caSApple OSS Distributions 2786*c54f35caSApple OSS Distributions 2787*c54f35caSApple OSS Distributions 2788*c54f35caSApple OSS Distributions 2789*c54f35caSApple OSS Distributions 2790*c54f35caSApple OSS Distributions 2791*c54f35caSApple OSS Distributions 2792*c54f35caSApple OSS Distributions 2793*c54f35caSApple OSS Distributions <fieldat id="0_24_22" msb="24" lsb="22"/> 2794*c54f35caSApple OSS Distributions <fieldat id="Op0_21_20" msb="21" lsb="20"/> 2795*c54f35caSApple OSS Distributions <fieldat id="Op2_19_17" msb="19" lsb="17"/> 2796*c54f35caSApple OSS Distributions <fieldat id="Op1_16_14" msb="16" lsb="14"/> 2797*c54f35caSApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 2798*c54f35caSApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 2799*c54f35caSApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 2800*c54f35caSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 2801*c54f35caSApple OSS Distributions </reg_fieldset> 2802*c54f35caSApple OSS Distributions </partial_fieldset> 2803*c54f35caSApple OSS Distributions <partial_fieldset> 2804*c54f35caSApple OSS Distributions <fields length="25"> 2805*c54f35caSApple OSS Distributions <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance> 2806*c54f35caSApple OSS Distributions <text_before_fields> 2807*c54f35caSApple OSS Distributions 2808*c54f35caSApple OSS Distributions 2809*c54f35caSApple OSS Distributions 2810*c54f35caSApple OSS Distributions </text_before_fields> 2811*c54f35caSApple OSS Distributions 2812*c54f35caSApple OSS Distributions <field 2813*c54f35caSApple OSS Distributions id="IMPLEMENTATION DEFINED_24_0" 2814*c54f35caSApple OSS Distributions is_variable_length="False" 2815*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2816*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2817*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2818*c54f35caSApple OSS Distributions is_constant_value="False" 2819*c54f35caSApple OSS Distributions > 2820*c54f35caSApple OSS Distributions <field_name>IMPLEMENTATION DEFINED</field_name> 2821*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2822*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 2823*c54f35caSApple OSS Distributions <field_description order="before"> 2824*c54f35caSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 2825*c54f35caSApple OSS Distributions 2826*c54f35caSApple OSS Distributions 2827*c54f35caSApple OSS Distributions 2828*c54f35caSApple OSS Distributions </field_description> 2829*c54f35caSApple OSS Distributions <field_values> 2830*c54f35caSApple OSS Distributions 2831*c54f35caSApple OSS Distributions <field_value_name>I</field_value_name> 2832*c54f35caSApple OSS Distributions </field_values> 2833*c54f35caSApple OSS Distributions <field_resets> 2834*c54f35caSApple OSS Distributions 2835*c54f35caSApple OSS Distributions <field_reset> 2836*c54f35caSApple OSS Distributions 2837*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2838*c54f35caSApple OSS Distributions 2839*c54f35caSApple OSS Distributions </field_reset> 2840*c54f35caSApple OSS Distributions</field_resets> 2841*c54f35caSApple OSS Distributions </field> 2842*c54f35caSApple OSS Distributions <text_after_fields> 2843*c54f35caSApple OSS Distributions 2844*c54f35caSApple OSS Distributions 2845*c54f35caSApple OSS Distributions 2846*c54f35caSApple OSS Distributions </text_after_fields> 2847*c54f35caSApple OSS Distributions </fields> 2848*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 2849*c54f35caSApple OSS Distributions 2850*c54f35caSApple OSS Distributions 2851*c54f35caSApple OSS Distributions 2852*c54f35caSApple OSS Distributions 2853*c54f35caSApple OSS Distributions <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/> 2854*c54f35caSApple OSS Distributions </reg_fieldset> 2855*c54f35caSApple OSS Distributions </partial_fieldset> 2856*c54f35caSApple OSS Distributions <partial_fieldset> 2857*c54f35caSApple OSS Distributions <fields length="25"> 2858*c54f35caSApple OSS Distributions <fields_instance>Exception from an Instruction Abort</fields_instance> 2859*c54f35caSApple OSS Distributions <text_before_fields> 2860*c54f35caSApple OSS Distributions 2861*c54f35caSApple OSS Distributions 2862*c54f35caSApple OSS Distributions 2863*c54f35caSApple OSS Distributions </text_before_fields> 2864*c54f35caSApple OSS Distributions 2865*c54f35caSApple OSS Distributions <field 2866*c54f35caSApple OSS Distributions id="0_24_13" 2867*c54f35caSApple OSS Distributions is_variable_length="False" 2868*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2869*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2870*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2871*c54f35caSApple OSS Distributions is_constant_value="False" 2872*c54f35caSApple OSS Distributions rwtype="RES0" 2873*c54f35caSApple OSS Distributions > 2874*c54f35caSApple OSS Distributions <field_name>0</field_name> 2875*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 2876*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 2877*c54f35caSApple OSS Distributions <field_description order="before"> 2878*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2879*c54f35caSApple OSS Distributions </field_description> 2880*c54f35caSApple OSS Distributions <field_values> 2881*c54f35caSApple OSS Distributions </field_values> 2882*c54f35caSApple OSS Distributions </field> 2883*c54f35caSApple OSS Distributions <field 2884*c54f35caSApple OSS Distributions id="SET_12_11" 2885*c54f35caSApple OSS Distributions is_variable_length="False" 2886*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2887*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2888*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2889*c54f35caSApple OSS Distributions is_constant_value="False" 2890*c54f35caSApple OSS Distributions > 2891*c54f35caSApple OSS Distributions <field_name>SET</field_name> 2892*c54f35caSApple OSS Distributions <field_msb>12</field_msb> 2893*c54f35caSApple OSS Distributions <field_lsb>11</field_lsb> 2894*c54f35caSApple OSS Distributions <field_description order="before"> 2895*c54f35caSApple OSS Distributions 2896*c54f35caSApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para> 2897*c54f35caSApple OSS Distributions 2898*c54f35caSApple OSS Distributions </field_description> 2899*c54f35caSApple OSS Distributions <field_values> 2900*c54f35caSApple OSS Distributions 2901*c54f35caSApple OSS Distributions 2902*c54f35caSApple OSS Distributions <field_value_instance> 2903*c54f35caSApple OSS Distributions <field_value>0b00</field_value> 2904*c54f35caSApple OSS Distributions <field_value_description> 2905*c54f35caSApple OSS Distributions <para>Recoverable error (UER).</para> 2906*c54f35caSApple OSS Distributions</field_value_description> 2907*c54f35caSApple OSS Distributions </field_value_instance> 2908*c54f35caSApple OSS Distributions <field_value_instance> 2909*c54f35caSApple OSS Distributions <field_value>0b10</field_value> 2910*c54f35caSApple OSS Distributions <field_value_description> 2911*c54f35caSApple OSS Distributions <para>Uncontainable error (UC).</para> 2912*c54f35caSApple OSS Distributions</field_value_description> 2913*c54f35caSApple OSS Distributions </field_value_instance> 2914*c54f35caSApple OSS Distributions <field_value_instance> 2915*c54f35caSApple OSS Distributions <field_value>0b11</field_value> 2916*c54f35caSApple OSS Distributions <field_value_description> 2917*c54f35caSApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 2918*c54f35caSApple OSS Distributions</field_value_description> 2919*c54f35caSApple OSS Distributions </field_value_instance> 2920*c54f35caSApple OSS Distributions </field_values> 2921*c54f35caSApple OSS Distributions <field_description order="after"> 2922*c54f35caSApple OSS Distributions 2923*c54f35caSApple OSS Distributions <para>All other values are reserved.</para> 2924*c54f35caSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 2925*c54f35caSApple OSS Distributions<list type="unordered"> 2926*c54f35caSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 2927*c54f35caSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content> 2928*c54f35caSApple OSS Distributions</listitem></list> 2929*c54f35caSApple OSS Distributions 2930*c54f35caSApple OSS Distributions </field_description> 2931*c54f35caSApple OSS Distributions <field_resets> 2932*c54f35caSApple OSS Distributions 2933*c54f35caSApple OSS Distributions <field_reset> 2934*c54f35caSApple OSS Distributions 2935*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2936*c54f35caSApple OSS Distributions 2937*c54f35caSApple OSS Distributions </field_reset> 2938*c54f35caSApple OSS Distributions</field_resets> 2939*c54f35caSApple OSS Distributions </field> 2940*c54f35caSApple OSS Distributions <field 2941*c54f35caSApple OSS Distributions id="FnV_10_10" 2942*c54f35caSApple OSS Distributions is_variable_length="False" 2943*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2944*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2945*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2946*c54f35caSApple OSS Distributions is_constant_value="False" 2947*c54f35caSApple OSS Distributions > 2948*c54f35caSApple OSS Distributions <field_name>FnV</field_name> 2949*c54f35caSApple OSS Distributions <field_msb>10</field_msb> 2950*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 2951*c54f35caSApple OSS Distributions <field_description order="before"> 2952*c54f35caSApple OSS Distributions 2953*c54f35caSApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 2954*c54f35caSApple OSS Distributions 2955*c54f35caSApple OSS Distributions </field_description> 2956*c54f35caSApple OSS Distributions <field_values> 2957*c54f35caSApple OSS Distributions 2958*c54f35caSApple OSS Distributions 2959*c54f35caSApple OSS Distributions <field_value_instance> 2960*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 2961*c54f35caSApple OSS Distributions <field_value_description> 2962*c54f35caSApple OSS Distributions <para>FAR is valid.</para> 2963*c54f35caSApple OSS Distributions</field_value_description> 2964*c54f35caSApple OSS Distributions </field_value_instance> 2965*c54f35caSApple OSS Distributions <field_value_instance> 2966*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 2967*c54f35caSApple OSS Distributions <field_value_description> 2968*c54f35caSApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 2969*c54f35caSApple OSS Distributions</field_value_description> 2970*c54f35caSApple OSS Distributions </field_value_instance> 2971*c54f35caSApple OSS Distributions </field_values> 2972*c54f35caSApple OSS Distributions <field_description order="after"> 2973*c54f35caSApple OSS Distributions 2974*c54f35caSApple OSS Distributions <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 2975*c54f35caSApple OSS Distributions 2976*c54f35caSApple OSS Distributions </field_description> 2977*c54f35caSApple OSS Distributions <field_resets> 2978*c54f35caSApple OSS Distributions 2979*c54f35caSApple OSS Distributions <field_reset> 2980*c54f35caSApple OSS Distributions 2981*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2982*c54f35caSApple OSS Distributions 2983*c54f35caSApple OSS Distributions </field_reset> 2984*c54f35caSApple OSS Distributions</field_resets> 2985*c54f35caSApple OSS Distributions </field> 2986*c54f35caSApple OSS Distributions <field 2987*c54f35caSApple OSS Distributions id="EA_9_9" 2988*c54f35caSApple OSS Distributions is_variable_length="False" 2989*c54f35caSApple OSS Distributions has_partial_fieldset="False" 2990*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 2991*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 2992*c54f35caSApple OSS Distributions is_constant_value="False" 2993*c54f35caSApple OSS Distributions > 2994*c54f35caSApple OSS Distributions <field_name>EA</field_name> 2995*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 2996*c54f35caSApple OSS Distributions <field_lsb>9</field_lsb> 2997*c54f35caSApple OSS Distributions <field_description order="before"> 2998*c54f35caSApple OSS Distributions 2999*c54f35caSApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3000*c54f35caSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3001*c54f35caSApple OSS Distributions 3002*c54f35caSApple OSS Distributions </field_description> 3003*c54f35caSApple OSS Distributions <field_values> 3004*c54f35caSApple OSS Distributions 3005*c54f35caSApple OSS Distributions 3006*c54f35caSApple OSS Distributions </field_values> 3007*c54f35caSApple OSS Distributions <field_resets> 3008*c54f35caSApple OSS Distributions 3009*c54f35caSApple OSS Distributions <field_reset> 3010*c54f35caSApple OSS Distributions 3011*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3012*c54f35caSApple OSS Distributions 3013*c54f35caSApple OSS Distributions </field_reset> 3014*c54f35caSApple OSS Distributions</field_resets> 3015*c54f35caSApple OSS Distributions </field> 3016*c54f35caSApple OSS Distributions <field 3017*c54f35caSApple OSS Distributions id="0_8_8" 3018*c54f35caSApple OSS Distributions is_variable_length="False" 3019*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3020*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3021*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3022*c54f35caSApple OSS Distributions is_constant_value="False" 3023*c54f35caSApple OSS Distributions rwtype="RES0" 3024*c54f35caSApple OSS Distributions > 3025*c54f35caSApple OSS Distributions <field_name>0</field_name> 3026*c54f35caSApple OSS Distributions <field_msb>8</field_msb> 3027*c54f35caSApple OSS Distributions <field_lsb>8</field_lsb> 3028*c54f35caSApple OSS Distributions <field_description order="before"> 3029*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3030*c54f35caSApple OSS Distributions </field_description> 3031*c54f35caSApple OSS Distributions <field_values> 3032*c54f35caSApple OSS Distributions </field_values> 3033*c54f35caSApple OSS Distributions </field> 3034*c54f35caSApple OSS Distributions <field 3035*c54f35caSApple OSS Distributions id="S1PTW_7_7" 3036*c54f35caSApple OSS Distributions is_variable_length="False" 3037*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3038*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3039*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3040*c54f35caSApple OSS Distributions is_constant_value="False" 3041*c54f35caSApple OSS Distributions > 3042*c54f35caSApple OSS Distributions <field_name>S1PTW</field_name> 3043*c54f35caSApple OSS Distributions <field_msb>7</field_msb> 3044*c54f35caSApple OSS Distributions <field_lsb>7</field_lsb> 3045*c54f35caSApple OSS Distributions <field_description order="before"> 3046*c54f35caSApple OSS Distributions 3047*c54f35caSApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3048*c54f35caSApple OSS Distributions 3049*c54f35caSApple OSS Distributions </field_description> 3050*c54f35caSApple OSS Distributions <field_values> 3051*c54f35caSApple OSS Distributions 3052*c54f35caSApple OSS Distributions 3053*c54f35caSApple OSS Distributions <field_value_instance> 3054*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3055*c54f35caSApple OSS Distributions <field_value_description> 3056*c54f35caSApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3057*c54f35caSApple OSS Distributions</field_value_description> 3058*c54f35caSApple OSS Distributions </field_value_instance> 3059*c54f35caSApple OSS Distributions <field_value_instance> 3060*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3061*c54f35caSApple OSS Distributions <field_value_description> 3062*c54f35caSApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3063*c54f35caSApple OSS Distributions</field_value_description> 3064*c54f35caSApple OSS Distributions </field_value_instance> 3065*c54f35caSApple OSS Distributions </field_values> 3066*c54f35caSApple OSS Distributions <field_description order="after"> 3067*c54f35caSApple OSS Distributions 3068*c54f35caSApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3069*c54f35caSApple OSS Distributions 3070*c54f35caSApple OSS Distributions </field_description> 3071*c54f35caSApple OSS Distributions <field_resets> 3072*c54f35caSApple OSS Distributions 3073*c54f35caSApple OSS Distributions <field_reset> 3074*c54f35caSApple OSS Distributions 3075*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3076*c54f35caSApple OSS Distributions 3077*c54f35caSApple OSS Distributions </field_reset> 3078*c54f35caSApple OSS Distributions</field_resets> 3079*c54f35caSApple OSS Distributions </field> 3080*c54f35caSApple OSS Distributions <field 3081*c54f35caSApple OSS Distributions id="0_6_6" 3082*c54f35caSApple OSS Distributions is_variable_length="False" 3083*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3084*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3085*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3086*c54f35caSApple OSS Distributions is_constant_value="False" 3087*c54f35caSApple OSS Distributions rwtype="RES0" 3088*c54f35caSApple OSS Distributions > 3089*c54f35caSApple OSS Distributions <field_name>0</field_name> 3090*c54f35caSApple OSS Distributions <field_msb>6</field_msb> 3091*c54f35caSApple OSS Distributions <field_lsb>6</field_lsb> 3092*c54f35caSApple OSS Distributions <field_description order="before"> 3093*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3094*c54f35caSApple OSS Distributions </field_description> 3095*c54f35caSApple OSS Distributions <field_values> 3096*c54f35caSApple OSS Distributions </field_values> 3097*c54f35caSApple OSS Distributions </field> 3098*c54f35caSApple OSS Distributions <field 3099*c54f35caSApple OSS Distributions id="IFSC_5_0" 3100*c54f35caSApple OSS Distributions is_variable_length="False" 3101*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3102*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3103*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3104*c54f35caSApple OSS Distributions is_constant_value="False" 3105*c54f35caSApple OSS Distributions > 3106*c54f35caSApple OSS Distributions <field_name>IFSC</field_name> 3107*c54f35caSApple OSS Distributions <field_msb>5</field_msb> 3108*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 3109*c54f35caSApple OSS Distributions <field_description order="before"> 3110*c54f35caSApple OSS Distributions 3111*c54f35caSApple OSS Distributions <para>Instruction Fault Status Code. Possible values of this field are:</para> 3112*c54f35caSApple OSS Distributions 3113*c54f35caSApple OSS Distributions </field_description> 3114*c54f35caSApple OSS Distributions <field_values> 3115*c54f35caSApple OSS Distributions 3116*c54f35caSApple OSS Distributions 3117*c54f35caSApple OSS Distributions <field_value_instance> 3118*c54f35caSApple OSS Distributions <field_value>0b000000</field_value> 3119*c54f35caSApple OSS Distributions <field_value_description> 3120*c54f35caSApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register</para> 3121*c54f35caSApple OSS Distributions</field_value_description> 3122*c54f35caSApple OSS Distributions </field_value_instance> 3123*c54f35caSApple OSS Distributions <field_value_instance> 3124*c54f35caSApple OSS Distributions <field_value>0b000001</field_value> 3125*c54f35caSApple OSS Distributions <field_value_description> 3126*c54f35caSApple OSS Distributions <para>Address size fault, level 1</para> 3127*c54f35caSApple OSS Distributions</field_value_description> 3128*c54f35caSApple OSS Distributions </field_value_instance> 3129*c54f35caSApple OSS Distributions <field_value_instance> 3130*c54f35caSApple OSS Distributions <field_value>0b000010</field_value> 3131*c54f35caSApple OSS Distributions <field_value_description> 3132*c54f35caSApple OSS Distributions <para>Address size fault, level 2</para> 3133*c54f35caSApple OSS Distributions</field_value_description> 3134*c54f35caSApple OSS Distributions </field_value_instance> 3135*c54f35caSApple OSS Distributions <field_value_instance> 3136*c54f35caSApple OSS Distributions <field_value>0b000011</field_value> 3137*c54f35caSApple OSS Distributions <field_value_description> 3138*c54f35caSApple OSS Distributions <para>Address size fault, level 3</para> 3139*c54f35caSApple OSS Distributions</field_value_description> 3140*c54f35caSApple OSS Distributions </field_value_instance> 3141*c54f35caSApple OSS Distributions <field_value_instance> 3142*c54f35caSApple OSS Distributions <field_value>0b000100</field_value> 3143*c54f35caSApple OSS Distributions <field_value_description> 3144*c54f35caSApple OSS Distributions <para>Translation fault, level 0</para> 3145*c54f35caSApple OSS Distributions</field_value_description> 3146*c54f35caSApple OSS Distributions </field_value_instance> 3147*c54f35caSApple OSS Distributions <field_value_instance> 3148*c54f35caSApple OSS Distributions <field_value>0b000101</field_value> 3149*c54f35caSApple OSS Distributions <field_value_description> 3150*c54f35caSApple OSS Distributions <para>Translation fault, level 1</para> 3151*c54f35caSApple OSS Distributions</field_value_description> 3152*c54f35caSApple OSS Distributions </field_value_instance> 3153*c54f35caSApple OSS Distributions <field_value_instance> 3154*c54f35caSApple OSS Distributions <field_value>0b000110</field_value> 3155*c54f35caSApple OSS Distributions <field_value_description> 3156*c54f35caSApple OSS Distributions <para>Translation fault, level 2</para> 3157*c54f35caSApple OSS Distributions</field_value_description> 3158*c54f35caSApple OSS Distributions </field_value_instance> 3159*c54f35caSApple OSS Distributions <field_value_instance> 3160*c54f35caSApple OSS Distributions <field_value>0b000111</field_value> 3161*c54f35caSApple OSS Distributions <field_value_description> 3162*c54f35caSApple OSS Distributions <para>Translation fault, level 3</para> 3163*c54f35caSApple OSS Distributions</field_value_description> 3164*c54f35caSApple OSS Distributions </field_value_instance> 3165*c54f35caSApple OSS Distributions <field_value_instance> 3166*c54f35caSApple OSS Distributions <field_value>0b001001</field_value> 3167*c54f35caSApple OSS Distributions <field_value_description> 3168*c54f35caSApple OSS Distributions <para>Access flag fault, level 1</para> 3169*c54f35caSApple OSS Distributions</field_value_description> 3170*c54f35caSApple OSS Distributions </field_value_instance> 3171*c54f35caSApple OSS Distributions <field_value_instance> 3172*c54f35caSApple OSS Distributions <field_value>0b001010</field_value> 3173*c54f35caSApple OSS Distributions <field_value_description> 3174*c54f35caSApple OSS Distributions <para>Access flag fault, level 2</para> 3175*c54f35caSApple OSS Distributions</field_value_description> 3176*c54f35caSApple OSS Distributions </field_value_instance> 3177*c54f35caSApple OSS Distributions <field_value_instance> 3178*c54f35caSApple OSS Distributions <field_value>0b001011</field_value> 3179*c54f35caSApple OSS Distributions <field_value_description> 3180*c54f35caSApple OSS Distributions <para>Access flag fault, level 3</para> 3181*c54f35caSApple OSS Distributions</field_value_description> 3182*c54f35caSApple OSS Distributions </field_value_instance> 3183*c54f35caSApple OSS Distributions <field_value_instance> 3184*c54f35caSApple OSS Distributions <field_value>0b001101</field_value> 3185*c54f35caSApple OSS Distributions <field_value_description> 3186*c54f35caSApple OSS Distributions <para>Permission fault, level 1</para> 3187*c54f35caSApple OSS Distributions</field_value_description> 3188*c54f35caSApple OSS Distributions </field_value_instance> 3189*c54f35caSApple OSS Distributions <field_value_instance> 3190*c54f35caSApple OSS Distributions <field_value>0b001110</field_value> 3191*c54f35caSApple OSS Distributions <field_value_description> 3192*c54f35caSApple OSS Distributions <para>Permission fault, level 2</para> 3193*c54f35caSApple OSS Distributions</field_value_description> 3194*c54f35caSApple OSS Distributions </field_value_instance> 3195*c54f35caSApple OSS Distributions <field_value_instance> 3196*c54f35caSApple OSS Distributions <field_value>0b001111</field_value> 3197*c54f35caSApple OSS Distributions <field_value_description> 3198*c54f35caSApple OSS Distributions <para>Permission fault, level 3</para> 3199*c54f35caSApple OSS Distributions</field_value_description> 3200*c54f35caSApple OSS Distributions </field_value_instance> 3201*c54f35caSApple OSS Distributions <field_value_instance> 3202*c54f35caSApple OSS Distributions <field_value>0b010000</field_value> 3203*c54f35caSApple OSS Distributions <field_value_description> 3204*c54f35caSApple OSS Distributions <para>Synchronous External abort, not on translation table walk</para> 3205*c54f35caSApple OSS Distributions</field_value_description> 3206*c54f35caSApple OSS Distributions </field_value_instance> 3207*c54f35caSApple OSS Distributions <field_value_instance> 3208*c54f35caSApple OSS Distributions <field_value>0b010100</field_value> 3209*c54f35caSApple OSS Distributions <field_value_description> 3210*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0</para> 3211*c54f35caSApple OSS Distributions</field_value_description> 3212*c54f35caSApple OSS Distributions </field_value_instance> 3213*c54f35caSApple OSS Distributions <field_value_instance> 3214*c54f35caSApple OSS Distributions <field_value>0b010101</field_value> 3215*c54f35caSApple OSS Distributions <field_value_description> 3216*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1</para> 3217*c54f35caSApple OSS Distributions</field_value_description> 3218*c54f35caSApple OSS Distributions </field_value_instance> 3219*c54f35caSApple OSS Distributions <field_value_instance> 3220*c54f35caSApple OSS Distributions <field_value>0b010110</field_value> 3221*c54f35caSApple OSS Distributions <field_value_description> 3222*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2</para> 3223*c54f35caSApple OSS Distributions</field_value_description> 3224*c54f35caSApple OSS Distributions </field_value_instance> 3225*c54f35caSApple OSS Distributions <field_value_instance> 3226*c54f35caSApple OSS Distributions <field_value>0b010111</field_value> 3227*c54f35caSApple OSS Distributions <field_value_description> 3228*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3</para> 3229*c54f35caSApple OSS Distributions</field_value_description> 3230*c54f35caSApple OSS Distributions </field_value_instance> 3231*c54f35caSApple OSS Distributions <field_value_instance> 3232*c54f35caSApple OSS Distributions <field_value>0b011000</field_value> 3233*c54f35caSApple OSS Distributions <field_value_description> 3234*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk</para> 3235*c54f35caSApple OSS Distributions</field_value_description> 3236*c54f35caSApple OSS Distributions </field_value_instance> 3237*c54f35caSApple OSS Distributions <field_value_instance> 3238*c54f35caSApple OSS Distributions <field_value>0b011100</field_value> 3239*c54f35caSApple OSS Distributions <field_value_description> 3240*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para> 3241*c54f35caSApple OSS Distributions</field_value_description> 3242*c54f35caSApple OSS Distributions </field_value_instance> 3243*c54f35caSApple OSS Distributions <field_value_instance> 3244*c54f35caSApple OSS Distributions <field_value>0b011101</field_value> 3245*c54f35caSApple OSS Distributions <field_value_description> 3246*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para> 3247*c54f35caSApple OSS Distributions</field_value_description> 3248*c54f35caSApple OSS Distributions </field_value_instance> 3249*c54f35caSApple OSS Distributions <field_value_instance> 3250*c54f35caSApple OSS Distributions <field_value>0b011110</field_value> 3251*c54f35caSApple OSS Distributions <field_value_description> 3252*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para> 3253*c54f35caSApple OSS Distributions</field_value_description> 3254*c54f35caSApple OSS Distributions </field_value_instance> 3255*c54f35caSApple OSS Distributions <field_value_instance> 3256*c54f35caSApple OSS Distributions <field_value>0b011111</field_value> 3257*c54f35caSApple OSS Distributions <field_value_description> 3258*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para> 3259*c54f35caSApple OSS Distributions</field_value_description> 3260*c54f35caSApple OSS Distributions </field_value_instance> 3261*c54f35caSApple OSS Distributions <field_value_instance> 3262*c54f35caSApple OSS Distributions <field_value>0b110000</field_value> 3263*c54f35caSApple OSS Distributions <field_value_description> 3264*c54f35caSApple OSS Distributions <para>TLB conflict abort</para> 3265*c54f35caSApple OSS Distributions</field_value_description> 3266*c54f35caSApple OSS Distributions </field_value_instance> 3267*c54f35caSApple OSS Distributions <field_value_instance> 3268*c54f35caSApple OSS Distributions <field_value>0b110001</field_value> 3269*c54f35caSApple OSS Distributions <field_value_description> 3270*c54f35caSApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 3271*c54f35caSApple OSS Distributions</field_value_description> 3272*c54f35caSApple OSS Distributions </field_value_instance> 3273*c54f35caSApple OSS Distributions </field_values> 3274*c54f35caSApple OSS Distributions <field_description order="after"> 3275*c54f35caSApple OSS Distributions 3276*c54f35caSApple OSS Distributions <para>All other values are reserved.</para> 3277*c54f35caSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 3278*c54f35caSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 3279*c54f35caSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 3280*c54f35caSApple OSS Distributions 3281*c54f35caSApple OSS Distributions </field_description> 3282*c54f35caSApple OSS Distributions <field_resets> 3283*c54f35caSApple OSS Distributions 3284*c54f35caSApple OSS Distributions <field_reset> 3285*c54f35caSApple OSS Distributions 3286*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3287*c54f35caSApple OSS Distributions 3288*c54f35caSApple OSS Distributions </field_reset> 3289*c54f35caSApple OSS Distributions</field_resets> 3290*c54f35caSApple OSS Distributions </field> 3291*c54f35caSApple OSS Distributions <text_after_fields> 3292*c54f35caSApple OSS Distributions 3293*c54f35caSApple OSS Distributions 3294*c54f35caSApple OSS Distributions 3295*c54f35caSApple OSS Distributions </text_after_fields> 3296*c54f35caSApple OSS Distributions </fields> 3297*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 3298*c54f35caSApple OSS Distributions 3299*c54f35caSApple OSS Distributions 3300*c54f35caSApple OSS Distributions 3301*c54f35caSApple OSS Distributions 3302*c54f35caSApple OSS Distributions 3303*c54f35caSApple OSS Distributions 3304*c54f35caSApple OSS Distributions 3305*c54f35caSApple OSS Distributions 3306*c54f35caSApple OSS Distributions 3307*c54f35caSApple OSS Distributions 3308*c54f35caSApple OSS Distributions 3309*c54f35caSApple OSS Distributions 3310*c54f35caSApple OSS Distributions 3311*c54f35caSApple OSS Distributions 3312*c54f35caSApple OSS Distributions 3313*c54f35caSApple OSS Distributions 3314*c54f35caSApple OSS Distributions 3315*c54f35caSApple OSS Distributions 3316*c54f35caSApple OSS Distributions <fieldat id="0_24_13" msb="24" lsb="13"/> 3317*c54f35caSApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 3318*c54f35caSApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 3319*c54f35caSApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 3320*c54f35caSApple OSS Distributions <fieldat id="0_8_8" msb="8" lsb="8"/> 3321*c54f35caSApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 3322*c54f35caSApple OSS Distributions <fieldat id="0_6_6" msb="6" lsb="6"/> 3323*c54f35caSApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 3324*c54f35caSApple OSS Distributions </reg_fieldset> 3325*c54f35caSApple OSS Distributions </partial_fieldset> 3326*c54f35caSApple OSS Distributions <partial_fieldset> 3327*c54f35caSApple OSS Distributions <fields length="25"> 3328*c54f35caSApple OSS Distributions <fields_instance>Exception from a Data Abort</fields_instance> 3329*c54f35caSApple OSS Distributions <text_before_fields> 3330*c54f35caSApple OSS Distributions 3331*c54f35caSApple OSS Distributions 3332*c54f35caSApple OSS Distributions 3333*c54f35caSApple OSS Distributions </text_before_fields> 3334*c54f35caSApple OSS Distributions 3335*c54f35caSApple OSS Distributions <field 3336*c54f35caSApple OSS Distributions id="ISV_24_24" 3337*c54f35caSApple OSS Distributions is_variable_length="False" 3338*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3339*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3340*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3341*c54f35caSApple OSS Distributions is_constant_value="False" 3342*c54f35caSApple OSS Distributions > 3343*c54f35caSApple OSS Distributions <field_name>ISV</field_name> 3344*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 3345*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 3346*c54f35caSApple OSS Distributions <field_description order="before"> 3347*c54f35caSApple OSS Distributions 3348*c54f35caSApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para> 3349*c54f35caSApple OSS Distributions 3350*c54f35caSApple OSS Distributions </field_description> 3351*c54f35caSApple OSS Distributions <field_values> 3352*c54f35caSApple OSS Distributions 3353*c54f35caSApple OSS Distributions 3354*c54f35caSApple OSS Distributions <field_value_instance> 3355*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3356*c54f35caSApple OSS Distributions <field_value_description> 3357*c54f35caSApple OSS Distributions <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para> 3358*c54f35caSApple OSS Distributions</field_value_description> 3359*c54f35caSApple OSS Distributions </field_value_instance> 3360*c54f35caSApple OSS Distributions <field_value_instance> 3361*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3362*c54f35caSApple OSS Distributions <field_value_description> 3363*c54f35caSApple OSS Distributions <para>ISS[23:14] hold a valid instruction syndrome.</para> 3364*c54f35caSApple OSS Distributions</field_value_description> 3365*c54f35caSApple OSS Distributions </field_value_instance> 3366*c54f35caSApple OSS Distributions </field_values> 3367*c54f35caSApple OSS Distributions <field_description order="after"> 3368*c54f35caSApple OSS Distributions 3369*c54f35caSApple OSS Distributions <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para> 3370*c54f35caSApple OSS Distributions<list type="unordered"> 3371*c54f35caSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content> 3372*c54f35caSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered"> 3373*c54f35caSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content> 3374*c54f35caSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content> 3375*c54f35caSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content> 3376*c54f35caSApple OSS Distributions</listitem></list> 3377*c54f35caSApple OSS Distributions</content> 3378*c54f35caSApple OSS Distributions</listitem></list> 3379*c54f35caSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para> 3380*c54f35caSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para> 3381*c54f35caSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para> 3382*c54f35caSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para> 3383*c54f35caSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 3384*c54f35caSApple OSS Distributions 3385*c54f35caSApple OSS Distributions </field_description> 3386*c54f35caSApple OSS Distributions <field_resets> 3387*c54f35caSApple OSS Distributions 3388*c54f35caSApple OSS Distributions <field_reset> 3389*c54f35caSApple OSS Distributions 3390*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3391*c54f35caSApple OSS Distributions 3392*c54f35caSApple OSS Distributions </field_reset> 3393*c54f35caSApple OSS Distributions</field_resets> 3394*c54f35caSApple OSS Distributions </field> 3395*c54f35caSApple OSS Distributions <field 3396*c54f35caSApple OSS Distributions id="SAS_23_22" 3397*c54f35caSApple OSS Distributions is_variable_length="False" 3398*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3399*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3400*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3401*c54f35caSApple OSS Distributions is_constant_value="False" 3402*c54f35caSApple OSS Distributions > 3403*c54f35caSApple OSS Distributions <field_name>SAS</field_name> 3404*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 3405*c54f35caSApple OSS Distributions <field_lsb>22</field_lsb> 3406*c54f35caSApple OSS Distributions <field_description order="before"> 3407*c54f35caSApple OSS Distributions 3408*c54f35caSApple OSS Distributions <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para> 3409*c54f35caSApple OSS Distributions 3410*c54f35caSApple OSS Distributions </field_description> 3411*c54f35caSApple OSS Distributions <field_values> 3412*c54f35caSApple OSS Distributions 3413*c54f35caSApple OSS Distributions 3414*c54f35caSApple OSS Distributions <field_value_instance> 3415*c54f35caSApple OSS Distributions <field_value>0b00</field_value> 3416*c54f35caSApple OSS Distributions <field_value_description> 3417*c54f35caSApple OSS Distributions <para>Byte</para> 3418*c54f35caSApple OSS Distributions</field_value_description> 3419*c54f35caSApple OSS Distributions </field_value_instance> 3420*c54f35caSApple OSS Distributions <field_value_instance> 3421*c54f35caSApple OSS Distributions <field_value>0b01</field_value> 3422*c54f35caSApple OSS Distributions <field_value_description> 3423*c54f35caSApple OSS Distributions <para>Halfword</para> 3424*c54f35caSApple OSS Distributions</field_value_description> 3425*c54f35caSApple OSS Distributions </field_value_instance> 3426*c54f35caSApple OSS Distributions <field_value_instance> 3427*c54f35caSApple OSS Distributions <field_value>0b10</field_value> 3428*c54f35caSApple OSS Distributions <field_value_description> 3429*c54f35caSApple OSS Distributions <para>Word</para> 3430*c54f35caSApple OSS Distributions</field_value_description> 3431*c54f35caSApple OSS Distributions </field_value_instance> 3432*c54f35caSApple OSS Distributions <field_value_instance> 3433*c54f35caSApple OSS Distributions <field_value>0b11</field_value> 3434*c54f35caSApple OSS Distributions <field_value_description> 3435*c54f35caSApple OSS Distributions <para>Doubleword</para> 3436*c54f35caSApple OSS Distributions</field_value_description> 3437*c54f35caSApple OSS Distributions </field_value_instance> 3438*c54f35caSApple OSS Distributions </field_values> 3439*c54f35caSApple OSS Distributions <field_description order="after"> 3440*c54f35caSApple OSS Distributions 3441*c54f35caSApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3442*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3443*c54f35caSApple OSS Distributions 3444*c54f35caSApple OSS Distributions </field_description> 3445*c54f35caSApple OSS Distributions <field_resets> 3446*c54f35caSApple OSS Distributions 3447*c54f35caSApple OSS Distributions <field_reset> 3448*c54f35caSApple OSS Distributions 3449*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3450*c54f35caSApple OSS Distributions 3451*c54f35caSApple OSS Distributions </field_reset> 3452*c54f35caSApple OSS Distributions</field_resets> 3453*c54f35caSApple OSS Distributions </field> 3454*c54f35caSApple OSS Distributions <field 3455*c54f35caSApple OSS Distributions id="SSE_21_21" 3456*c54f35caSApple OSS Distributions is_variable_length="False" 3457*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3458*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3459*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3460*c54f35caSApple OSS Distributions is_constant_value="False" 3461*c54f35caSApple OSS Distributions > 3462*c54f35caSApple OSS Distributions <field_name>SSE</field_name> 3463*c54f35caSApple OSS Distributions <field_msb>21</field_msb> 3464*c54f35caSApple OSS Distributions <field_lsb>21</field_lsb> 3465*c54f35caSApple OSS Distributions <field_description order="before"> 3466*c54f35caSApple OSS Distributions 3467*c54f35caSApple OSS Distributions <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para> 3468*c54f35caSApple OSS Distributions 3469*c54f35caSApple OSS Distributions </field_description> 3470*c54f35caSApple OSS Distributions <field_values> 3471*c54f35caSApple OSS Distributions 3472*c54f35caSApple OSS Distributions 3473*c54f35caSApple OSS Distributions <field_value_instance> 3474*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3475*c54f35caSApple OSS Distributions <field_value_description> 3476*c54f35caSApple OSS Distributions <para>Sign-extension not required.</para> 3477*c54f35caSApple OSS Distributions</field_value_description> 3478*c54f35caSApple OSS Distributions </field_value_instance> 3479*c54f35caSApple OSS Distributions <field_value_instance> 3480*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3481*c54f35caSApple OSS Distributions <field_value_description> 3482*c54f35caSApple OSS Distributions <para>Data item must be sign-extended.</para> 3483*c54f35caSApple OSS Distributions</field_value_description> 3484*c54f35caSApple OSS Distributions </field_value_instance> 3485*c54f35caSApple OSS Distributions </field_values> 3486*c54f35caSApple OSS Distributions <field_description order="after"> 3487*c54f35caSApple OSS Distributions 3488*c54f35caSApple OSS Distributions <para>For all other operations this bit is 0.</para> 3489*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3490*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3491*c54f35caSApple OSS Distributions 3492*c54f35caSApple OSS Distributions </field_description> 3493*c54f35caSApple OSS Distributions <field_resets> 3494*c54f35caSApple OSS Distributions 3495*c54f35caSApple OSS Distributions <field_reset> 3496*c54f35caSApple OSS Distributions 3497*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3498*c54f35caSApple OSS Distributions 3499*c54f35caSApple OSS Distributions </field_reset> 3500*c54f35caSApple OSS Distributions</field_resets> 3501*c54f35caSApple OSS Distributions </field> 3502*c54f35caSApple OSS Distributions <field 3503*c54f35caSApple OSS Distributions id="SRT_20_16" 3504*c54f35caSApple OSS Distributions is_variable_length="False" 3505*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3506*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3507*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3508*c54f35caSApple OSS Distributions is_constant_value="False" 3509*c54f35caSApple OSS Distributions > 3510*c54f35caSApple OSS Distributions <field_name>SRT</field_name> 3511*c54f35caSApple OSS Distributions <field_msb>20</field_msb> 3512*c54f35caSApple OSS Distributions <field_lsb>16</field_lsb> 3513*c54f35caSApple OSS Distributions <field_description order="before"> 3514*c54f35caSApple OSS Distributions 3515*c54f35caSApple OSS Distributions <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 3516*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3517*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3518*c54f35caSApple OSS Distributions 3519*c54f35caSApple OSS Distributions </field_description> 3520*c54f35caSApple OSS Distributions <field_values> 3521*c54f35caSApple OSS Distributions 3522*c54f35caSApple OSS Distributions 3523*c54f35caSApple OSS Distributions </field_values> 3524*c54f35caSApple OSS Distributions <field_resets> 3525*c54f35caSApple OSS Distributions 3526*c54f35caSApple OSS Distributions <field_reset> 3527*c54f35caSApple OSS Distributions 3528*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3529*c54f35caSApple OSS Distributions 3530*c54f35caSApple OSS Distributions </field_reset> 3531*c54f35caSApple OSS Distributions</field_resets> 3532*c54f35caSApple OSS Distributions </field> 3533*c54f35caSApple OSS Distributions <field 3534*c54f35caSApple OSS Distributions id="SF_15_15" 3535*c54f35caSApple OSS Distributions is_variable_length="False" 3536*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3537*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3538*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3539*c54f35caSApple OSS Distributions is_constant_value="False" 3540*c54f35caSApple OSS Distributions > 3541*c54f35caSApple OSS Distributions <field_name>SF</field_name> 3542*c54f35caSApple OSS Distributions <field_msb>15</field_msb> 3543*c54f35caSApple OSS Distributions <field_lsb>15</field_lsb> 3544*c54f35caSApple OSS Distributions <field_description order="before"> 3545*c54f35caSApple OSS Distributions 3546*c54f35caSApple OSS Distributions <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para> 3547*c54f35caSApple OSS Distributions 3548*c54f35caSApple OSS Distributions </field_description> 3549*c54f35caSApple OSS Distributions <field_values> 3550*c54f35caSApple OSS Distributions 3551*c54f35caSApple OSS Distributions 3552*c54f35caSApple OSS Distributions <field_value_instance> 3553*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3554*c54f35caSApple OSS Distributions <field_value_description> 3555*c54f35caSApple OSS Distributions <para>Instruction loads/stores a 32-bit wide register.</para> 3556*c54f35caSApple OSS Distributions</field_value_description> 3557*c54f35caSApple OSS Distributions </field_value_instance> 3558*c54f35caSApple OSS Distributions <field_value_instance> 3559*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3560*c54f35caSApple OSS Distributions <field_value_description> 3561*c54f35caSApple OSS Distributions <para>Instruction loads/stores a 64-bit wide register.</para> 3562*c54f35caSApple OSS Distributions</field_value_description> 3563*c54f35caSApple OSS Distributions </field_value_instance> 3564*c54f35caSApple OSS Distributions </field_values> 3565*c54f35caSApple OSS Distributions <field_description order="after"> 3566*c54f35caSApple OSS Distributions 3567*c54f35caSApple OSS Distributions <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3568*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3569*c54f35caSApple OSS Distributions 3570*c54f35caSApple OSS Distributions </field_description> 3571*c54f35caSApple OSS Distributions <field_resets> 3572*c54f35caSApple OSS Distributions 3573*c54f35caSApple OSS Distributions <field_reset> 3574*c54f35caSApple OSS Distributions 3575*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3576*c54f35caSApple OSS Distributions 3577*c54f35caSApple OSS Distributions </field_reset> 3578*c54f35caSApple OSS Distributions</field_resets> 3579*c54f35caSApple OSS Distributions </field> 3580*c54f35caSApple OSS Distributions <field 3581*c54f35caSApple OSS Distributions id="AR_14_14" 3582*c54f35caSApple OSS Distributions is_variable_length="False" 3583*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3584*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3585*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3586*c54f35caSApple OSS Distributions is_constant_value="False" 3587*c54f35caSApple OSS Distributions > 3588*c54f35caSApple OSS Distributions <field_name>AR</field_name> 3589*c54f35caSApple OSS Distributions <field_msb>14</field_msb> 3590*c54f35caSApple OSS Distributions <field_lsb>14</field_lsb> 3591*c54f35caSApple OSS Distributions <field_description order="before"> 3592*c54f35caSApple OSS Distributions 3593*c54f35caSApple OSS Distributions <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para> 3594*c54f35caSApple OSS Distributions 3595*c54f35caSApple OSS Distributions </field_description> 3596*c54f35caSApple OSS Distributions <field_values> 3597*c54f35caSApple OSS Distributions 3598*c54f35caSApple OSS Distributions 3599*c54f35caSApple OSS Distributions <field_value_instance> 3600*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3601*c54f35caSApple OSS Distributions <field_value_description> 3602*c54f35caSApple OSS Distributions <para>Instruction did not have acquire/release semantics.</para> 3603*c54f35caSApple OSS Distributions</field_value_description> 3604*c54f35caSApple OSS Distributions </field_value_instance> 3605*c54f35caSApple OSS Distributions <field_value_instance> 3606*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3607*c54f35caSApple OSS Distributions <field_value_description> 3608*c54f35caSApple OSS Distributions <para>Instruction did have acquire/release semantics.</para> 3609*c54f35caSApple OSS Distributions</field_value_description> 3610*c54f35caSApple OSS Distributions </field_value_instance> 3611*c54f35caSApple OSS Distributions </field_values> 3612*c54f35caSApple OSS Distributions <field_description order="after"> 3613*c54f35caSApple OSS Distributions 3614*c54f35caSApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3615*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3616*c54f35caSApple OSS Distributions 3617*c54f35caSApple OSS Distributions </field_description> 3618*c54f35caSApple OSS Distributions <field_resets> 3619*c54f35caSApple OSS Distributions 3620*c54f35caSApple OSS Distributions <field_reset> 3621*c54f35caSApple OSS Distributions 3622*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3623*c54f35caSApple OSS Distributions 3624*c54f35caSApple OSS Distributions </field_reset> 3625*c54f35caSApple OSS Distributions</field_resets> 3626*c54f35caSApple OSS Distributions </field> 3627*c54f35caSApple OSS Distributions <field 3628*c54f35caSApple OSS Distributions id="VNCR_13_13_1" 3629*c54f35caSApple OSS Distributions is_variable_length="False" 3630*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3631*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3632*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3633*c54f35caSApple OSS Distributions is_constant_value="False" 3634*c54f35caSApple OSS Distributions > 3635*c54f35caSApple OSS Distributions <field_name>VNCR</field_name> 3636*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 3637*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 3638*c54f35caSApple OSS Distributions <field_description order="before"> 3639*c54f35caSApple OSS Distributions 3640*c54f35caSApple OSS Distributions <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 3641*c54f35caSApple OSS Distributions 3642*c54f35caSApple OSS Distributions </field_description> 3643*c54f35caSApple OSS Distributions <field_values> 3644*c54f35caSApple OSS Distributions 3645*c54f35caSApple OSS Distributions 3646*c54f35caSApple OSS Distributions <field_value_instance> 3647*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3648*c54f35caSApple OSS Distributions <field_value_description> 3649*c54f35caSApple OSS Distributions <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3650*c54f35caSApple OSS Distributions</field_value_description> 3651*c54f35caSApple OSS Distributions </field_value_instance> 3652*c54f35caSApple OSS Distributions <field_value_instance> 3653*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3654*c54f35caSApple OSS Distributions <field_value_description> 3655*c54f35caSApple OSS Distributions <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3656*c54f35caSApple OSS Distributions</field_value_description> 3657*c54f35caSApple OSS Distributions </field_value_instance> 3658*c54f35caSApple OSS Distributions </field_values> 3659*c54f35caSApple OSS Distributions <field_description order="after"> 3660*c54f35caSApple OSS Distributions 3661*c54f35caSApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 3662*c54f35caSApple OSS Distributions 3663*c54f35caSApple OSS Distributions </field_description> 3664*c54f35caSApple OSS Distributions <field_resets> 3665*c54f35caSApple OSS Distributions 3666*c54f35caSApple OSS Distributions <field_reset> 3667*c54f35caSApple OSS Distributions 3668*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3669*c54f35caSApple OSS Distributions 3670*c54f35caSApple OSS Distributions </field_reset> 3671*c54f35caSApple OSS Distributions</field_resets> 3672*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 3673*c54f35caSApple OSS Distributions </field> 3674*c54f35caSApple OSS Distributions <field 3675*c54f35caSApple OSS Distributions id="0_13_13_2" 3676*c54f35caSApple OSS Distributions is_variable_length="False" 3677*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3678*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3679*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3680*c54f35caSApple OSS Distributions is_constant_value="False" 3681*c54f35caSApple OSS Distributions rwtype="RES0" 3682*c54f35caSApple OSS Distributions > 3683*c54f35caSApple OSS Distributions <field_name>0</field_name> 3684*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 3685*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 3686*c54f35caSApple OSS Distributions <field_description order="before"> 3687*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3688*c54f35caSApple OSS Distributions </field_description> 3689*c54f35caSApple OSS Distributions <field_values> 3690*c54f35caSApple OSS Distributions </field_values> 3691*c54f35caSApple OSS Distributions </field> 3692*c54f35caSApple OSS Distributions <field 3693*c54f35caSApple OSS Distributions id="SET_12_11" 3694*c54f35caSApple OSS Distributions is_variable_length="False" 3695*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3696*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3697*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3698*c54f35caSApple OSS Distributions is_constant_value="False" 3699*c54f35caSApple OSS Distributions > 3700*c54f35caSApple OSS Distributions <field_name>SET</field_name> 3701*c54f35caSApple OSS Distributions <field_msb>12</field_msb> 3702*c54f35caSApple OSS Distributions <field_lsb>11</field_lsb> 3703*c54f35caSApple OSS Distributions <field_description order="before"> 3704*c54f35caSApple OSS Distributions 3705*c54f35caSApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para> 3706*c54f35caSApple OSS Distributions 3707*c54f35caSApple OSS Distributions </field_description> 3708*c54f35caSApple OSS Distributions <field_values> 3709*c54f35caSApple OSS Distributions 3710*c54f35caSApple OSS Distributions 3711*c54f35caSApple OSS Distributions <field_value_instance> 3712*c54f35caSApple OSS Distributions <field_value>0b00</field_value> 3713*c54f35caSApple OSS Distributions <field_value_description> 3714*c54f35caSApple OSS Distributions <para>Recoverable error (UER).</para> 3715*c54f35caSApple OSS Distributions</field_value_description> 3716*c54f35caSApple OSS Distributions </field_value_instance> 3717*c54f35caSApple OSS Distributions <field_value_instance> 3718*c54f35caSApple OSS Distributions <field_value>0b10</field_value> 3719*c54f35caSApple OSS Distributions <field_value_description> 3720*c54f35caSApple OSS Distributions <para>Uncontainable error (UC).</para> 3721*c54f35caSApple OSS Distributions</field_value_description> 3722*c54f35caSApple OSS Distributions </field_value_instance> 3723*c54f35caSApple OSS Distributions <field_value_instance> 3724*c54f35caSApple OSS Distributions <field_value>0b11</field_value> 3725*c54f35caSApple OSS Distributions <field_value_description> 3726*c54f35caSApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 3727*c54f35caSApple OSS Distributions</field_value_description> 3728*c54f35caSApple OSS Distributions </field_value_instance> 3729*c54f35caSApple OSS Distributions </field_values> 3730*c54f35caSApple OSS Distributions <field_description order="after"> 3731*c54f35caSApple OSS Distributions 3732*c54f35caSApple OSS Distributions <para>All other values are reserved.</para> 3733*c54f35caSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 3734*c54f35caSApple OSS Distributions<list type="unordered"> 3735*c54f35caSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 3736*c54f35caSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content> 3737*c54f35caSApple OSS Distributions</listitem></list> 3738*c54f35caSApple OSS Distributions 3739*c54f35caSApple OSS Distributions </field_description> 3740*c54f35caSApple OSS Distributions <field_resets> 3741*c54f35caSApple OSS Distributions 3742*c54f35caSApple OSS Distributions <field_reset> 3743*c54f35caSApple OSS Distributions 3744*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3745*c54f35caSApple OSS Distributions 3746*c54f35caSApple OSS Distributions </field_reset> 3747*c54f35caSApple OSS Distributions</field_resets> 3748*c54f35caSApple OSS Distributions </field> 3749*c54f35caSApple OSS Distributions <field 3750*c54f35caSApple OSS Distributions id="FnV_10_10" 3751*c54f35caSApple OSS Distributions is_variable_length="False" 3752*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3753*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3754*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3755*c54f35caSApple OSS Distributions is_constant_value="False" 3756*c54f35caSApple OSS Distributions > 3757*c54f35caSApple OSS Distributions <field_name>FnV</field_name> 3758*c54f35caSApple OSS Distributions <field_msb>10</field_msb> 3759*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 3760*c54f35caSApple OSS Distributions <field_description order="before"> 3761*c54f35caSApple OSS Distributions 3762*c54f35caSApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 3763*c54f35caSApple OSS Distributions 3764*c54f35caSApple OSS Distributions </field_description> 3765*c54f35caSApple OSS Distributions <field_values> 3766*c54f35caSApple OSS Distributions 3767*c54f35caSApple OSS Distributions 3768*c54f35caSApple OSS Distributions <field_value_instance> 3769*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3770*c54f35caSApple OSS Distributions <field_value_description> 3771*c54f35caSApple OSS Distributions <para>FAR is valid.</para> 3772*c54f35caSApple OSS Distributions</field_value_description> 3773*c54f35caSApple OSS Distributions </field_value_instance> 3774*c54f35caSApple OSS Distributions <field_value_instance> 3775*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3776*c54f35caSApple OSS Distributions <field_value_description> 3777*c54f35caSApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 3778*c54f35caSApple OSS Distributions</field_value_description> 3779*c54f35caSApple OSS Distributions </field_value_instance> 3780*c54f35caSApple OSS Distributions </field_values> 3781*c54f35caSApple OSS Distributions <field_description order="after"> 3782*c54f35caSApple OSS Distributions 3783*c54f35caSApple OSS Distributions <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 3784*c54f35caSApple OSS Distributions 3785*c54f35caSApple OSS Distributions </field_description> 3786*c54f35caSApple OSS Distributions <field_resets> 3787*c54f35caSApple OSS Distributions 3788*c54f35caSApple OSS Distributions <field_reset> 3789*c54f35caSApple OSS Distributions 3790*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3791*c54f35caSApple OSS Distributions 3792*c54f35caSApple OSS Distributions </field_reset> 3793*c54f35caSApple OSS Distributions</field_resets> 3794*c54f35caSApple OSS Distributions </field> 3795*c54f35caSApple OSS Distributions <field 3796*c54f35caSApple OSS Distributions id="EA_9_9" 3797*c54f35caSApple OSS Distributions is_variable_length="False" 3798*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3799*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3800*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3801*c54f35caSApple OSS Distributions is_constant_value="False" 3802*c54f35caSApple OSS Distributions > 3803*c54f35caSApple OSS Distributions <field_name>EA</field_name> 3804*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 3805*c54f35caSApple OSS Distributions <field_lsb>9</field_lsb> 3806*c54f35caSApple OSS Distributions <field_description order="before"> 3807*c54f35caSApple OSS Distributions 3808*c54f35caSApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3809*c54f35caSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3810*c54f35caSApple OSS Distributions 3811*c54f35caSApple OSS Distributions </field_description> 3812*c54f35caSApple OSS Distributions <field_values> 3813*c54f35caSApple OSS Distributions 3814*c54f35caSApple OSS Distributions 3815*c54f35caSApple OSS Distributions </field_values> 3816*c54f35caSApple OSS Distributions <field_resets> 3817*c54f35caSApple OSS Distributions 3818*c54f35caSApple OSS Distributions <field_reset> 3819*c54f35caSApple OSS Distributions 3820*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3821*c54f35caSApple OSS Distributions 3822*c54f35caSApple OSS Distributions </field_reset> 3823*c54f35caSApple OSS Distributions</field_resets> 3824*c54f35caSApple OSS Distributions </field> 3825*c54f35caSApple OSS Distributions <field 3826*c54f35caSApple OSS Distributions id="CM_8_8" 3827*c54f35caSApple OSS Distributions is_variable_length="False" 3828*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3829*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3830*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3831*c54f35caSApple OSS Distributions is_constant_value="False" 3832*c54f35caSApple OSS Distributions > 3833*c54f35caSApple OSS Distributions <field_name>CM</field_name> 3834*c54f35caSApple OSS Distributions <field_msb>8</field_msb> 3835*c54f35caSApple OSS Distributions <field_lsb>8</field_lsb> 3836*c54f35caSApple OSS Distributions <field_description order="before"> 3837*c54f35caSApple OSS Distributions 3838*c54f35caSApple OSS Distributions <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para> 3839*c54f35caSApple OSS Distributions 3840*c54f35caSApple OSS Distributions </field_description> 3841*c54f35caSApple OSS Distributions <field_values> 3842*c54f35caSApple OSS Distributions 3843*c54f35caSApple OSS Distributions 3844*c54f35caSApple OSS Distributions <field_value_instance> 3845*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3846*c54f35caSApple OSS Distributions <field_value_description> 3847*c54f35caSApple OSS Distributions <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 3848*c54f35caSApple OSS Distributions</field_value_description> 3849*c54f35caSApple OSS Distributions </field_value_instance> 3850*c54f35caSApple OSS Distributions <field_value_instance> 3851*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3852*c54f35caSApple OSS Distributions <field_value_description> 3853*c54f35caSApple OSS Distributions <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 3854*c54f35caSApple OSS Distributions</field_value_description> 3855*c54f35caSApple OSS Distributions </field_value_instance> 3856*c54f35caSApple OSS Distributions </field_values> 3857*c54f35caSApple OSS Distributions <field_resets> 3858*c54f35caSApple OSS Distributions 3859*c54f35caSApple OSS Distributions <field_reset> 3860*c54f35caSApple OSS Distributions 3861*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3862*c54f35caSApple OSS Distributions 3863*c54f35caSApple OSS Distributions </field_reset> 3864*c54f35caSApple OSS Distributions</field_resets> 3865*c54f35caSApple OSS Distributions </field> 3866*c54f35caSApple OSS Distributions <field 3867*c54f35caSApple OSS Distributions id="S1PTW_7_7" 3868*c54f35caSApple OSS Distributions is_variable_length="False" 3869*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3870*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3871*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3872*c54f35caSApple OSS Distributions is_constant_value="False" 3873*c54f35caSApple OSS Distributions > 3874*c54f35caSApple OSS Distributions <field_name>S1PTW</field_name> 3875*c54f35caSApple OSS Distributions <field_msb>7</field_msb> 3876*c54f35caSApple OSS Distributions <field_lsb>7</field_lsb> 3877*c54f35caSApple OSS Distributions <field_description order="before"> 3878*c54f35caSApple OSS Distributions 3879*c54f35caSApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3880*c54f35caSApple OSS Distributions 3881*c54f35caSApple OSS Distributions </field_description> 3882*c54f35caSApple OSS Distributions <field_values> 3883*c54f35caSApple OSS Distributions 3884*c54f35caSApple OSS Distributions 3885*c54f35caSApple OSS Distributions <field_value_instance> 3886*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3887*c54f35caSApple OSS Distributions <field_value_description> 3888*c54f35caSApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3889*c54f35caSApple OSS Distributions</field_value_description> 3890*c54f35caSApple OSS Distributions </field_value_instance> 3891*c54f35caSApple OSS Distributions <field_value_instance> 3892*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3893*c54f35caSApple OSS Distributions <field_value_description> 3894*c54f35caSApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3895*c54f35caSApple OSS Distributions</field_value_description> 3896*c54f35caSApple OSS Distributions </field_value_instance> 3897*c54f35caSApple OSS Distributions </field_values> 3898*c54f35caSApple OSS Distributions <field_description order="after"> 3899*c54f35caSApple OSS Distributions 3900*c54f35caSApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3901*c54f35caSApple OSS Distributions 3902*c54f35caSApple OSS Distributions </field_description> 3903*c54f35caSApple OSS Distributions <field_resets> 3904*c54f35caSApple OSS Distributions 3905*c54f35caSApple OSS Distributions <field_reset> 3906*c54f35caSApple OSS Distributions 3907*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3908*c54f35caSApple OSS Distributions 3909*c54f35caSApple OSS Distributions </field_reset> 3910*c54f35caSApple OSS Distributions</field_resets> 3911*c54f35caSApple OSS Distributions </field> 3912*c54f35caSApple OSS Distributions <field 3913*c54f35caSApple OSS Distributions id="WnR_6_6" 3914*c54f35caSApple OSS Distributions is_variable_length="False" 3915*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3916*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3917*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3918*c54f35caSApple OSS Distributions is_constant_value="False" 3919*c54f35caSApple OSS Distributions > 3920*c54f35caSApple OSS Distributions <field_name>WnR</field_name> 3921*c54f35caSApple OSS Distributions <field_msb>6</field_msb> 3922*c54f35caSApple OSS Distributions <field_lsb>6</field_lsb> 3923*c54f35caSApple OSS Distributions <field_description order="before"> 3924*c54f35caSApple OSS Distributions 3925*c54f35caSApple OSS Distributions <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 3926*c54f35caSApple OSS Distributions 3927*c54f35caSApple OSS Distributions </field_description> 3928*c54f35caSApple OSS Distributions <field_values> 3929*c54f35caSApple OSS Distributions 3930*c54f35caSApple OSS Distributions 3931*c54f35caSApple OSS Distributions <field_value_instance> 3932*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 3933*c54f35caSApple OSS Distributions <field_value_description> 3934*c54f35caSApple OSS Distributions <para>Abort caused by an instruction reading from a memory location.</para> 3935*c54f35caSApple OSS Distributions</field_value_description> 3936*c54f35caSApple OSS Distributions </field_value_instance> 3937*c54f35caSApple OSS Distributions <field_value_instance> 3938*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 3939*c54f35caSApple OSS Distributions <field_value_description> 3940*c54f35caSApple OSS Distributions <para>Abort caused by an instruction writing to a memory location.</para> 3941*c54f35caSApple OSS Distributions</field_value_description> 3942*c54f35caSApple OSS Distributions </field_value_instance> 3943*c54f35caSApple OSS Distributions </field_values> 3944*c54f35caSApple OSS Distributions <field_description order="after"> 3945*c54f35caSApple OSS Distributions 3946*c54f35caSApple OSS Distributions <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 3947*c54f35caSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para> 3948*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para> 3949*c54f35caSApple OSS Distributions<list type="unordered"> 3950*c54f35caSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content> 3951*c54f35caSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content> 3952*c54f35caSApple OSS Distributions</listitem></list> 3953*c54f35caSApple OSS Distributions 3954*c54f35caSApple OSS Distributions </field_description> 3955*c54f35caSApple OSS Distributions <field_resets> 3956*c54f35caSApple OSS Distributions 3957*c54f35caSApple OSS Distributions <field_reset> 3958*c54f35caSApple OSS Distributions 3959*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3960*c54f35caSApple OSS Distributions 3961*c54f35caSApple OSS Distributions </field_reset> 3962*c54f35caSApple OSS Distributions</field_resets> 3963*c54f35caSApple OSS Distributions </field> 3964*c54f35caSApple OSS Distributions <field 3965*c54f35caSApple OSS Distributions id="DFSC_5_0" 3966*c54f35caSApple OSS Distributions is_variable_length="False" 3967*c54f35caSApple OSS Distributions has_partial_fieldset="False" 3968*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 3969*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 3970*c54f35caSApple OSS Distributions is_constant_value="False" 3971*c54f35caSApple OSS Distributions > 3972*c54f35caSApple OSS Distributions <field_name>DFSC</field_name> 3973*c54f35caSApple OSS Distributions <field_msb>5</field_msb> 3974*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 3975*c54f35caSApple OSS Distributions <field_description order="before"> 3976*c54f35caSApple OSS Distributions 3977*c54f35caSApple OSS Distributions <para>Data Fault Status Code. Possible values of this field are:</para> 3978*c54f35caSApple OSS Distributions 3979*c54f35caSApple OSS Distributions </field_description> 3980*c54f35caSApple OSS Distributions <field_values> 3981*c54f35caSApple OSS Distributions 3982*c54f35caSApple OSS Distributions 3983*c54f35caSApple OSS Distributions <field_value_instance> 3984*c54f35caSApple OSS Distributions <field_value>0b000000</field_value> 3985*c54f35caSApple OSS Distributions <field_value_description> 3986*c54f35caSApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register.</para> 3987*c54f35caSApple OSS Distributions</field_value_description> 3988*c54f35caSApple OSS Distributions </field_value_instance> 3989*c54f35caSApple OSS Distributions <field_value_instance> 3990*c54f35caSApple OSS Distributions <field_value>0b000001</field_value> 3991*c54f35caSApple OSS Distributions <field_value_description> 3992*c54f35caSApple OSS Distributions <para>Address size fault, level 1.</para> 3993*c54f35caSApple OSS Distributions</field_value_description> 3994*c54f35caSApple OSS Distributions </field_value_instance> 3995*c54f35caSApple OSS Distributions <field_value_instance> 3996*c54f35caSApple OSS Distributions <field_value>0b000010</field_value> 3997*c54f35caSApple OSS Distributions <field_value_description> 3998*c54f35caSApple OSS Distributions <para>Address size fault, level 2.</para> 3999*c54f35caSApple OSS Distributions</field_value_description> 4000*c54f35caSApple OSS Distributions </field_value_instance> 4001*c54f35caSApple OSS Distributions <field_value_instance> 4002*c54f35caSApple OSS Distributions <field_value>0b000011</field_value> 4003*c54f35caSApple OSS Distributions <field_value_description> 4004*c54f35caSApple OSS Distributions <para>Address size fault, level 3.</para> 4005*c54f35caSApple OSS Distributions</field_value_description> 4006*c54f35caSApple OSS Distributions </field_value_instance> 4007*c54f35caSApple OSS Distributions <field_value_instance> 4008*c54f35caSApple OSS Distributions <field_value>0b000100</field_value> 4009*c54f35caSApple OSS Distributions <field_value_description> 4010*c54f35caSApple OSS Distributions <para>Translation fault, level 0.</para> 4011*c54f35caSApple OSS Distributions</field_value_description> 4012*c54f35caSApple OSS Distributions </field_value_instance> 4013*c54f35caSApple OSS Distributions <field_value_instance> 4014*c54f35caSApple OSS Distributions <field_value>0b000101</field_value> 4015*c54f35caSApple OSS Distributions <field_value_description> 4016*c54f35caSApple OSS Distributions <para>Translation fault, level 1.</para> 4017*c54f35caSApple OSS Distributions</field_value_description> 4018*c54f35caSApple OSS Distributions </field_value_instance> 4019*c54f35caSApple OSS Distributions <field_value_instance> 4020*c54f35caSApple OSS Distributions <field_value>0b000110</field_value> 4021*c54f35caSApple OSS Distributions <field_value_description> 4022*c54f35caSApple OSS Distributions <para>Translation fault, level 2.</para> 4023*c54f35caSApple OSS Distributions</field_value_description> 4024*c54f35caSApple OSS Distributions </field_value_instance> 4025*c54f35caSApple OSS Distributions <field_value_instance> 4026*c54f35caSApple OSS Distributions <field_value>0b000111</field_value> 4027*c54f35caSApple OSS Distributions <field_value_description> 4028*c54f35caSApple OSS Distributions <para>Translation fault, level 3.</para> 4029*c54f35caSApple OSS Distributions</field_value_description> 4030*c54f35caSApple OSS Distributions </field_value_instance> 4031*c54f35caSApple OSS Distributions <field_value_instance> 4032*c54f35caSApple OSS Distributions <field_value>0b001001</field_value> 4033*c54f35caSApple OSS Distributions <field_value_description> 4034*c54f35caSApple OSS Distributions <para>Access flag fault, level 1.</para> 4035*c54f35caSApple OSS Distributions</field_value_description> 4036*c54f35caSApple OSS Distributions </field_value_instance> 4037*c54f35caSApple OSS Distributions <field_value_instance> 4038*c54f35caSApple OSS Distributions <field_value>0b001010</field_value> 4039*c54f35caSApple OSS Distributions <field_value_description> 4040*c54f35caSApple OSS Distributions <para>Access flag fault, level 2.</para> 4041*c54f35caSApple OSS Distributions</field_value_description> 4042*c54f35caSApple OSS Distributions </field_value_instance> 4043*c54f35caSApple OSS Distributions <field_value_instance> 4044*c54f35caSApple OSS Distributions <field_value>0b001011</field_value> 4045*c54f35caSApple OSS Distributions <field_value_description> 4046*c54f35caSApple OSS Distributions <para>Access flag fault, level 3.</para> 4047*c54f35caSApple OSS Distributions</field_value_description> 4048*c54f35caSApple OSS Distributions </field_value_instance> 4049*c54f35caSApple OSS Distributions <field_value_instance> 4050*c54f35caSApple OSS Distributions <field_value>0b001101</field_value> 4051*c54f35caSApple OSS Distributions <field_value_description> 4052*c54f35caSApple OSS Distributions <para>Permission fault, level 1.</para> 4053*c54f35caSApple OSS Distributions</field_value_description> 4054*c54f35caSApple OSS Distributions </field_value_instance> 4055*c54f35caSApple OSS Distributions <field_value_instance> 4056*c54f35caSApple OSS Distributions <field_value>0b001110</field_value> 4057*c54f35caSApple OSS Distributions <field_value_description> 4058*c54f35caSApple OSS Distributions <para>Permission fault, level 2.</para> 4059*c54f35caSApple OSS Distributions</field_value_description> 4060*c54f35caSApple OSS Distributions </field_value_instance> 4061*c54f35caSApple OSS Distributions <field_value_instance> 4062*c54f35caSApple OSS Distributions <field_value>0b001111</field_value> 4063*c54f35caSApple OSS Distributions <field_value_description> 4064*c54f35caSApple OSS Distributions <para>Permission fault, level 3.</para> 4065*c54f35caSApple OSS Distributions</field_value_description> 4066*c54f35caSApple OSS Distributions </field_value_instance> 4067*c54f35caSApple OSS Distributions <field_value_instance> 4068*c54f35caSApple OSS Distributions <field_value>0b010000</field_value> 4069*c54f35caSApple OSS Distributions <field_value_description> 4070*c54f35caSApple OSS Distributions <para>Synchronous External abort, not on translation table walk.</para> 4071*c54f35caSApple OSS Distributions</field_value_description> 4072*c54f35caSApple OSS Distributions </field_value_instance> 4073*c54f35caSApple OSS Distributions <field_value_instance> 4074*c54f35caSApple OSS Distributions <field_value>0b010001</field_value> 4075*c54f35caSApple OSS Distributions <field_value_description> 4076*c54f35caSApple OSS Distributions <para>Synchronous Tag Check fail</para> 4077*c54f35caSApple OSS Distributions</field_value_description> 4078*c54f35caSApple OSS Distributions </field_value_instance> 4079*c54f35caSApple OSS Distributions <field_value_instance> 4080*c54f35caSApple OSS Distributions <field_value>0b010100</field_value> 4081*c54f35caSApple OSS Distributions <field_value_description> 4082*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0.</para> 4083*c54f35caSApple OSS Distributions</field_value_description> 4084*c54f35caSApple OSS Distributions </field_value_instance> 4085*c54f35caSApple OSS Distributions <field_value_instance> 4086*c54f35caSApple OSS Distributions <field_value>0b010101</field_value> 4087*c54f35caSApple OSS Distributions <field_value_description> 4088*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1.</para> 4089*c54f35caSApple OSS Distributions</field_value_description> 4090*c54f35caSApple OSS Distributions </field_value_instance> 4091*c54f35caSApple OSS Distributions <field_value_instance> 4092*c54f35caSApple OSS Distributions <field_value>0b010110</field_value> 4093*c54f35caSApple OSS Distributions <field_value_description> 4094*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2.</para> 4095*c54f35caSApple OSS Distributions</field_value_description> 4096*c54f35caSApple OSS Distributions </field_value_instance> 4097*c54f35caSApple OSS Distributions <field_value_instance> 4098*c54f35caSApple OSS Distributions <field_value>0b010111</field_value> 4099*c54f35caSApple OSS Distributions <field_value_description> 4100*c54f35caSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3.</para> 4101*c54f35caSApple OSS Distributions</field_value_description> 4102*c54f35caSApple OSS Distributions </field_value_instance> 4103*c54f35caSApple OSS Distributions <field_value_instance> 4104*c54f35caSApple OSS Distributions <field_value>0b011000</field_value> 4105*c54f35caSApple OSS Distributions <field_value_description> 4106*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para> 4107*c54f35caSApple OSS Distributions</field_value_description> 4108*c54f35caSApple OSS Distributions </field_value_instance> 4109*c54f35caSApple OSS Distributions <field_value_instance> 4110*c54f35caSApple OSS Distributions <field_value>0b011100</field_value> 4111*c54f35caSApple OSS Distributions <field_value_description> 4112*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para> 4113*c54f35caSApple OSS Distributions</field_value_description> 4114*c54f35caSApple OSS Distributions </field_value_instance> 4115*c54f35caSApple OSS Distributions <field_value_instance> 4116*c54f35caSApple OSS Distributions <field_value>0b011101</field_value> 4117*c54f35caSApple OSS Distributions <field_value_description> 4118*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para> 4119*c54f35caSApple OSS Distributions</field_value_description> 4120*c54f35caSApple OSS Distributions </field_value_instance> 4121*c54f35caSApple OSS Distributions <field_value_instance> 4122*c54f35caSApple OSS Distributions <field_value>0b011110</field_value> 4123*c54f35caSApple OSS Distributions <field_value_description> 4124*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para> 4125*c54f35caSApple OSS Distributions</field_value_description> 4126*c54f35caSApple OSS Distributions </field_value_instance> 4127*c54f35caSApple OSS Distributions <field_value_instance> 4128*c54f35caSApple OSS Distributions <field_value>0b011111</field_value> 4129*c54f35caSApple OSS Distributions <field_value_description> 4130*c54f35caSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para> 4131*c54f35caSApple OSS Distributions</field_value_description> 4132*c54f35caSApple OSS Distributions </field_value_instance> 4133*c54f35caSApple OSS Distributions <field_value_instance> 4134*c54f35caSApple OSS Distributions <field_value>0b100001</field_value> 4135*c54f35caSApple OSS Distributions <field_value_description> 4136*c54f35caSApple OSS Distributions <para>Alignment fault.</para> 4137*c54f35caSApple OSS Distributions</field_value_description> 4138*c54f35caSApple OSS Distributions </field_value_instance> 4139*c54f35caSApple OSS Distributions <field_value_instance> 4140*c54f35caSApple OSS Distributions <field_value>0b110000</field_value> 4141*c54f35caSApple OSS Distributions <field_value_description> 4142*c54f35caSApple OSS Distributions <para>TLB conflict abort.</para> 4143*c54f35caSApple OSS Distributions</field_value_description> 4144*c54f35caSApple OSS Distributions </field_value_instance> 4145*c54f35caSApple OSS Distributions <field_value_instance> 4146*c54f35caSApple OSS Distributions <field_value>0b110001</field_value> 4147*c54f35caSApple OSS Distributions <field_value_description> 4148*c54f35caSApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 4149*c54f35caSApple OSS Distributions</field_value_description> 4150*c54f35caSApple OSS Distributions </field_value_instance> 4151*c54f35caSApple OSS Distributions <field_value_instance> 4152*c54f35caSApple OSS Distributions <field_value>0b110100</field_value> 4153*c54f35caSApple OSS Distributions <field_value_description> 4154*c54f35caSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para> 4155*c54f35caSApple OSS Distributions</field_value_description> 4156*c54f35caSApple OSS Distributions </field_value_instance> 4157*c54f35caSApple OSS Distributions <field_value_instance> 4158*c54f35caSApple OSS Distributions <field_value>0b110101</field_value> 4159*c54f35caSApple OSS Distributions <field_value_description> 4160*c54f35caSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para> 4161*c54f35caSApple OSS Distributions</field_value_description> 4162*c54f35caSApple OSS Distributions </field_value_instance> 4163*c54f35caSApple OSS Distributions <field_value_instance> 4164*c54f35caSApple OSS Distributions <field_value>0b111101</field_value> 4165*c54f35caSApple OSS Distributions <field_value_description> 4166*c54f35caSApple OSS Distributions <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4167*c54f35caSApple OSS Distributions</field_value_description> 4168*c54f35caSApple OSS Distributions </field_value_instance> 4169*c54f35caSApple OSS Distributions <field_value_instance> 4170*c54f35caSApple OSS Distributions <field_value>0b111110</field_value> 4171*c54f35caSApple OSS Distributions <field_value_description> 4172*c54f35caSApple OSS Distributions <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4173*c54f35caSApple OSS Distributions</field_value_description> 4174*c54f35caSApple OSS Distributions </field_value_instance> 4175*c54f35caSApple OSS Distributions </field_values> 4176*c54f35caSApple OSS Distributions <field_description order="after"> 4177*c54f35caSApple OSS Distributions 4178*c54f35caSApple OSS Distributions <para>All other values are reserved.</para> 4179*c54f35caSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 4180*c54f35caSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 4181*c54f35caSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 4182*c54f35caSApple OSS Distributions 4183*c54f35caSApple OSS Distributions </field_description> 4184*c54f35caSApple OSS Distributions <field_resets> 4185*c54f35caSApple OSS Distributions 4186*c54f35caSApple OSS Distributions <field_reset> 4187*c54f35caSApple OSS Distributions 4188*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4189*c54f35caSApple OSS Distributions 4190*c54f35caSApple OSS Distributions </field_reset> 4191*c54f35caSApple OSS Distributions</field_resets> 4192*c54f35caSApple OSS Distributions </field> 4193*c54f35caSApple OSS Distributions <text_after_fields> 4194*c54f35caSApple OSS Distributions 4195*c54f35caSApple OSS Distributions 4196*c54f35caSApple OSS Distributions 4197*c54f35caSApple OSS Distributions </text_after_fields> 4198*c54f35caSApple OSS Distributions </fields> 4199*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 4200*c54f35caSApple OSS Distributions 4201*c54f35caSApple OSS Distributions 4202*c54f35caSApple OSS Distributions 4203*c54f35caSApple OSS Distributions 4204*c54f35caSApple OSS Distributions 4205*c54f35caSApple OSS Distributions 4206*c54f35caSApple OSS Distributions 4207*c54f35caSApple OSS Distributions 4208*c54f35caSApple OSS Distributions 4209*c54f35caSApple OSS Distributions 4210*c54f35caSApple OSS Distributions 4211*c54f35caSApple OSS Distributions 4212*c54f35caSApple OSS Distributions 4213*c54f35caSApple OSS Distributions 4214*c54f35caSApple OSS Distributions 4215*c54f35caSApple OSS Distributions 4216*c54f35caSApple OSS Distributions 4217*c54f35caSApple OSS Distributions 4218*c54f35caSApple OSS Distributions 4219*c54f35caSApple OSS Distributions 4220*c54f35caSApple OSS Distributions 4221*c54f35caSApple OSS Distributions 4222*c54f35caSApple OSS Distributions 4223*c54f35caSApple OSS Distributions 4224*c54f35caSApple OSS Distributions 4225*c54f35caSApple OSS Distributions 4226*c54f35caSApple OSS Distributions 4227*c54f35caSApple OSS Distributions 4228*c54f35caSApple OSS Distributions 4229*c54f35caSApple OSS Distributions 4230*c54f35caSApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 4231*c54f35caSApple OSS Distributions <fieldat id="SAS_23_22" msb="23" lsb="22"/> 4232*c54f35caSApple OSS Distributions <fieldat id="SSE_21_21" msb="21" lsb="21"/> 4233*c54f35caSApple OSS Distributions <fieldat id="SRT_20_16" msb="20" lsb="16"/> 4234*c54f35caSApple OSS Distributions <fieldat id="SF_15_15" msb="15" lsb="15"/> 4235*c54f35caSApple OSS Distributions <fieldat id="AR_14_14" msb="14" lsb="14"/> 4236*c54f35caSApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 4237*c54f35caSApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 4238*c54f35caSApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 4239*c54f35caSApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 4240*c54f35caSApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 4241*c54f35caSApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 4242*c54f35caSApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 4243*c54f35caSApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 4244*c54f35caSApple OSS Distributions </reg_fieldset> 4245*c54f35caSApple OSS Distributions </partial_fieldset> 4246*c54f35caSApple OSS Distributions <partial_fieldset> 4247*c54f35caSApple OSS Distributions <fields length="25"> 4248*c54f35caSApple OSS Distributions <fields_instance>Exception from a trapped floating-point exception</fields_instance> 4249*c54f35caSApple OSS Distributions <text_before_fields> 4250*c54f35caSApple OSS Distributions 4251*c54f35caSApple OSS Distributions 4252*c54f35caSApple OSS Distributions 4253*c54f35caSApple OSS Distributions </text_before_fields> 4254*c54f35caSApple OSS Distributions 4255*c54f35caSApple OSS Distributions <field 4256*c54f35caSApple OSS Distributions id="0_24_24" 4257*c54f35caSApple OSS Distributions is_variable_length="False" 4258*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4259*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4260*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4261*c54f35caSApple OSS Distributions is_constant_value="False" 4262*c54f35caSApple OSS Distributions rwtype="RES0" 4263*c54f35caSApple OSS Distributions > 4264*c54f35caSApple OSS Distributions <field_name>0</field_name> 4265*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 4266*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 4267*c54f35caSApple OSS Distributions <field_description order="before"> 4268*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4269*c54f35caSApple OSS Distributions </field_description> 4270*c54f35caSApple OSS Distributions <field_values> 4271*c54f35caSApple OSS Distributions </field_values> 4272*c54f35caSApple OSS Distributions </field> 4273*c54f35caSApple OSS Distributions <field 4274*c54f35caSApple OSS Distributions id="TFV_23_23" 4275*c54f35caSApple OSS Distributions is_variable_length="False" 4276*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4277*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4278*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4279*c54f35caSApple OSS Distributions is_constant_value="False" 4280*c54f35caSApple OSS Distributions > 4281*c54f35caSApple OSS Distributions <field_name>TFV</field_name> 4282*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 4283*c54f35caSApple OSS Distributions <field_lsb>23</field_lsb> 4284*c54f35caSApple OSS Distributions <field_description order="before"> 4285*c54f35caSApple OSS Distributions 4286*c54f35caSApple OSS Distributions <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para> 4287*c54f35caSApple OSS Distributions 4288*c54f35caSApple OSS Distributions </field_description> 4289*c54f35caSApple OSS Distributions <field_values> 4290*c54f35caSApple OSS Distributions 4291*c54f35caSApple OSS Distributions 4292*c54f35caSApple OSS Distributions <field_value_instance> 4293*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4294*c54f35caSApple OSS Distributions <field_value_description> 4295*c54f35caSApple OSS Distributions <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4296*c54f35caSApple OSS Distributions</field_value_description> 4297*c54f35caSApple OSS Distributions </field_value_instance> 4298*c54f35caSApple OSS Distributions <field_value_instance> 4299*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4300*c54f35caSApple OSS Distributions <field_value_description> 4301*c54f35caSApple OSS Distributions <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para> 4302*c54f35caSApple OSS Distributions</field_value_description> 4303*c54f35caSApple OSS Distributions </field_value_instance> 4304*c54f35caSApple OSS Distributions </field_values> 4305*c54f35caSApple OSS Distributions <field_description order="after"> 4306*c54f35caSApple OSS Distributions 4307*c54f35caSApple OSS Distributions <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para> 4308*c54f35caSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note> 4309*c54f35caSApple OSS Distributions 4310*c54f35caSApple OSS Distributions </field_description> 4311*c54f35caSApple OSS Distributions <field_resets> 4312*c54f35caSApple OSS Distributions 4313*c54f35caSApple OSS Distributions <field_reset> 4314*c54f35caSApple OSS Distributions 4315*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4316*c54f35caSApple OSS Distributions 4317*c54f35caSApple OSS Distributions </field_reset> 4318*c54f35caSApple OSS Distributions</field_resets> 4319*c54f35caSApple OSS Distributions </field> 4320*c54f35caSApple OSS Distributions <field 4321*c54f35caSApple OSS Distributions id="0_22_11" 4322*c54f35caSApple OSS Distributions is_variable_length="False" 4323*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4324*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4325*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4326*c54f35caSApple OSS Distributions is_constant_value="False" 4327*c54f35caSApple OSS Distributions rwtype="RES0" 4328*c54f35caSApple OSS Distributions > 4329*c54f35caSApple OSS Distributions <field_name>0</field_name> 4330*c54f35caSApple OSS Distributions <field_msb>22</field_msb> 4331*c54f35caSApple OSS Distributions <field_lsb>11</field_lsb> 4332*c54f35caSApple OSS Distributions <field_description order="before"> 4333*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4334*c54f35caSApple OSS Distributions </field_description> 4335*c54f35caSApple OSS Distributions <field_values> 4336*c54f35caSApple OSS Distributions </field_values> 4337*c54f35caSApple OSS Distributions </field> 4338*c54f35caSApple OSS Distributions <field 4339*c54f35caSApple OSS Distributions id="VECITR_10_8" 4340*c54f35caSApple OSS Distributions is_variable_length="False" 4341*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4342*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4343*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4344*c54f35caSApple OSS Distributions is_constant_value="False" 4345*c54f35caSApple OSS Distributions > 4346*c54f35caSApple OSS Distributions <field_name>VECITR</field_name> 4347*c54f35caSApple OSS Distributions <field_msb>10</field_msb> 4348*c54f35caSApple OSS Distributions <field_lsb>8</field_lsb> 4349*c54f35caSApple OSS Distributions <field_description order="before"> 4350*c54f35caSApple OSS Distributions 4351*c54f35caSApple OSS Distributions <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para> 4352*c54f35caSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4353*c54f35caSApple OSS Distributions 4354*c54f35caSApple OSS Distributions </field_description> 4355*c54f35caSApple OSS Distributions <field_values> 4356*c54f35caSApple OSS Distributions 4357*c54f35caSApple OSS Distributions 4358*c54f35caSApple OSS Distributions </field_values> 4359*c54f35caSApple OSS Distributions <field_resets> 4360*c54f35caSApple OSS Distributions 4361*c54f35caSApple OSS Distributions <field_reset> 4362*c54f35caSApple OSS Distributions 4363*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4364*c54f35caSApple OSS Distributions 4365*c54f35caSApple OSS Distributions </field_reset> 4366*c54f35caSApple OSS Distributions</field_resets> 4367*c54f35caSApple OSS Distributions </field> 4368*c54f35caSApple OSS Distributions <field 4369*c54f35caSApple OSS Distributions id="IDF_7_7" 4370*c54f35caSApple OSS Distributions is_variable_length="False" 4371*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4372*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4373*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4374*c54f35caSApple OSS Distributions is_constant_value="False" 4375*c54f35caSApple OSS Distributions > 4376*c54f35caSApple OSS Distributions <field_name>IDF</field_name> 4377*c54f35caSApple OSS Distributions <field_msb>7</field_msb> 4378*c54f35caSApple OSS Distributions <field_lsb>7</field_lsb> 4379*c54f35caSApple OSS Distributions <field_description order="before"> 4380*c54f35caSApple OSS Distributions 4381*c54f35caSApple OSS Distributions <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4382*c54f35caSApple OSS Distributions 4383*c54f35caSApple OSS Distributions </field_description> 4384*c54f35caSApple OSS Distributions <field_values> 4385*c54f35caSApple OSS Distributions 4386*c54f35caSApple OSS Distributions 4387*c54f35caSApple OSS Distributions <field_value_instance> 4388*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4389*c54f35caSApple OSS Distributions <field_value_description> 4390*c54f35caSApple OSS Distributions <para>Input denormal floating-point exception has not occurred.</para> 4391*c54f35caSApple OSS Distributions</field_value_description> 4392*c54f35caSApple OSS Distributions </field_value_instance> 4393*c54f35caSApple OSS Distributions <field_value_instance> 4394*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4395*c54f35caSApple OSS Distributions <field_value_description> 4396*c54f35caSApple OSS Distributions <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para> 4397*c54f35caSApple OSS Distributions</field_value_description> 4398*c54f35caSApple OSS Distributions </field_value_instance> 4399*c54f35caSApple OSS Distributions </field_values> 4400*c54f35caSApple OSS Distributions <field_resets> 4401*c54f35caSApple OSS Distributions 4402*c54f35caSApple OSS Distributions <field_reset> 4403*c54f35caSApple OSS Distributions 4404*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4405*c54f35caSApple OSS Distributions 4406*c54f35caSApple OSS Distributions </field_reset> 4407*c54f35caSApple OSS Distributions</field_resets> 4408*c54f35caSApple OSS Distributions </field> 4409*c54f35caSApple OSS Distributions <field 4410*c54f35caSApple OSS Distributions id="0_6_5" 4411*c54f35caSApple OSS Distributions is_variable_length="False" 4412*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4413*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4414*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4415*c54f35caSApple OSS Distributions is_constant_value="False" 4416*c54f35caSApple OSS Distributions rwtype="RES0" 4417*c54f35caSApple OSS Distributions > 4418*c54f35caSApple OSS Distributions <field_name>0</field_name> 4419*c54f35caSApple OSS Distributions <field_msb>6</field_msb> 4420*c54f35caSApple OSS Distributions <field_lsb>5</field_lsb> 4421*c54f35caSApple OSS Distributions <field_description order="before"> 4422*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4423*c54f35caSApple OSS Distributions </field_description> 4424*c54f35caSApple OSS Distributions <field_values> 4425*c54f35caSApple OSS Distributions </field_values> 4426*c54f35caSApple OSS Distributions </field> 4427*c54f35caSApple OSS Distributions <field 4428*c54f35caSApple OSS Distributions id="IXF_4_4" 4429*c54f35caSApple OSS Distributions is_variable_length="False" 4430*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4431*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4432*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4433*c54f35caSApple OSS Distributions is_constant_value="False" 4434*c54f35caSApple OSS Distributions > 4435*c54f35caSApple OSS Distributions <field_name>IXF</field_name> 4436*c54f35caSApple OSS Distributions <field_msb>4</field_msb> 4437*c54f35caSApple OSS Distributions <field_lsb>4</field_lsb> 4438*c54f35caSApple OSS Distributions <field_description order="before"> 4439*c54f35caSApple OSS Distributions 4440*c54f35caSApple OSS Distributions <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4441*c54f35caSApple OSS Distributions 4442*c54f35caSApple OSS Distributions </field_description> 4443*c54f35caSApple OSS Distributions <field_values> 4444*c54f35caSApple OSS Distributions 4445*c54f35caSApple OSS Distributions 4446*c54f35caSApple OSS Distributions <field_value_instance> 4447*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4448*c54f35caSApple OSS Distributions <field_value_description> 4449*c54f35caSApple OSS Distributions <para>Inexact floating-point exception has not occurred.</para> 4450*c54f35caSApple OSS Distributions</field_value_description> 4451*c54f35caSApple OSS Distributions </field_value_instance> 4452*c54f35caSApple OSS Distributions <field_value_instance> 4453*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4454*c54f35caSApple OSS Distributions <field_value_description> 4455*c54f35caSApple OSS Distributions <para>Inexact floating-point exception occurred during execution of the reported instruction.</para> 4456*c54f35caSApple OSS Distributions</field_value_description> 4457*c54f35caSApple OSS Distributions </field_value_instance> 4458*c54f35caSApple OSS Distributions </field_values> 4459*c54f35caSApple OSS Distributions <field_resets> 4460*c54f35caSApple OSS Distributions 4461*c54f35caSApple OSS Distributions <field_reset> 4462*c54f35caSApple OSS Distributions 4463*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4464*c54f35caSApple OSS Distributions 4465*c54f35caSApple OSS Distributions </field_reset> 4466*c54f35caSApple OSS Distributions</field_resets> 4467*c54f35caSApple OSS Distributions </field> 4468*c54f35caSApple OSS Distributions <field 4469*c54f35caSApple OSS Distributions id="UFF_3_3" 4470*c54f35caSApple OSS Distributions is_variable_length="False" 4471*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4472*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4473*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4474*c54f35caSApple OSS Distributions is_constant_value="False" 4475*c54f35caSApple OSS Distributions > 4476*c54f35caSApple OSS Distributions <field_name>UFF</field_name> 4477*c54f35caSApple OSS Distributions <field_msb>3</field_msb> 4478*c54f35caSApple OSS Distributions <field_lsb>3</field_lsb> 4479*c54f35caSApple OSS Distributions <field_description order="before"> 4480*c54f35caSApple OSS Distributions 4481*c54f35caSApple OSS Distributions <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4482*c54f35caSApple OSS Distributions 4483*c54f35caSApple OSS Distributions </field_description> 4484*c54f35caSApple OSS Distributions <field_values> 4485*c54f35caSApple OSS Distributions 4486*c54f35caSApple OSS Distributions 4487*c54f35caSApple OSS Distributions <field_value_instance> 4488*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4489*c54f35caSApple OSS Distributions <field_value_description> 4490*c54f35caSApple OSS Distributions <para>Underflow floating-point exception has not occurred.</para> 4491*c54f35caSApple OSS Distributions</field_value_description> 4492*c54f35caSApple OSS Distributions </field_value_instance> 4493*c54f35caSApple OSS Distributions <field_value_instance> 4494*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4495*c54f35caSApple OSS Distributions <field_value_description> 4496*c54f35caSApple OSS Distributions <para>Underflow floating-point exception occurred during execution of the reported instruction.</para> 4497*c54f35caSApple OSS Distributions</field_value_description> 4498*c54f35caSApple OSS Distributions </field_value_instance> 4499*c54f35caSApple OSS Distributions </field_values> 4500*c54f35caSApple OSS Distributions <field_resets> 4501*c54f35caSApple OSS Distributions 4502*c54f35caSApple OSS Distributions <field_reset> 4503*c54f35caSApple OSS Distributions 4504*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4505*c54f35caSApple OSS Distributions 4506*c54f35caSApple OSS Distributions </field_reset> 4507*c54f35caSApple OSS Distributions</field_resets> 4508*c54f35caSApple OSS Distributions </field> 4509*c54f35caSApple OSS Distributions <field 4510*c54f35caSApple OSS Distributions id="OFF_2_2" 4511*c54f35caSApple OSS Distributions is_variable_length="False" 4512*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4513*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4514*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4515*c54f35caSApple OSS Distributions is_constant_value="False" 4516*c54f35caSApple OSS Distributions > 4517*c54f35caSApple OSS Distributions <field_name>OFF</field_name> 4518*c54f35caSApple OSS Distributions <field_msb>2</field_msb> 4519*c54f35caSApple OSS Distributions <field_lsb>2</field_lsb> 4520*c54f35caSApple OSS Distributions <field_description order="before"> 4521*c54f35caSApple OSS Distributions 4522*c54f35caSApple OSS Distributions <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4523*c54f35caSApple OSS Distributions 4524*c54f35caSApple OSS Distributions </field_description> 4525*c54f35caSApple OSS Distributions <field_values> 4526*c54f35caSApple OSS Distributions 4527*c54f35caSApple OSS Distributions 4528*c54f35caSApple OSS Distributions <field_value_instance> 4529*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4530*c54f35caSApple OSS Distributions <field_value_description> 4531*c54f35caSApple OSS Distributions <para>Overflow floating-point exception has not occurred.</para> 4532*c54f35caSApple OSS Distributions</field_value_description> 4533*c54f35caSApple OSS Distributions </field_value_instance> 4534*c54f35caSApple OSS Distributions <field_value_instance> 4535*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4536*c54f35caSApple OSS Distributions <field_value_description> 4537*c54f35caSApple OSS Distributions <para>Overflow floating-point exception occurred during execution of the reported instruction.</para> 4538*c54f35caSApple OSS Distributions</field_value_description> 4539*c54f35caSApple OSS Distributions </field_value_instance> 4540*c54f35caSApple OSS Distributions </field_values> 4541*c54f35caSApple OSS Distributions <field_resets> 4542*c54f35caSApple OSS Distributions 4543*c54f35caSApple OSS Distributions <field_reset> 4544*c54f35caSApple OSS Distributions 4545*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4546*c54f35caSApple OSS Distributions 4547*c54f35caSApple OSS Distributions </field_reset> 4548*c54f35caSApple OSS Distributions</field_resets> 4549*c54f35caSApple OSS Distributions </field> 4550*c54f35caSApple OSS Distributions <field 4551*c54f35caSApple OSS Distributions id="DZF_1_1" 4552*c54f35caSApple OSS Distributions is_variable_length="False" 4553*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4554*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4555*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4556*c54f35caSApple OSS Distributions is_constant_value="False" 4557*c54f35caSApple OSS Distributions > 4558*c54f35caSApple OSS Distributions <field_name>DZF</field_name> 4559*c54f35caSApple OSS Distributions <field_msb>1</field_msb> 4560*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 4561*c54f35caSApple OSS Distributions <field_description order="before"> 4562*c54f35caSApple OSS Distributions 4563*c54f35caSApple OSS Distributions <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4564*c54f35caSApple OSS Distributions 4565*c54f35caSApple OSS Distributions </field_description> 4566*c54f35caSApple OSS Distributions <field_values> 4567*c54f35caSApple OSS Distributions 4568*c54f35caSApple OSS Distributions 4569*c54f35caSApple OSS Distributions <field_value_instance> 4570*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4571*c54f35caSApple OSS Distributions <field_value_description> 4572*c54f35caSApple OSS Distributions <para>Divide by Zero floating-point exception has not occurred.</para> 4573*c54f35caSApple OSS Distributions</field_value_description> 4574*c54f35caSApple OSS Distributions </field_value_instance> 4575*c54f35caSApple OSS Distributions <field_value_instance> 4576*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4577*c54f35caSApple OSS Distributions <field_value_description> 4578*c54f35caSApple OSS Distributions <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para> 4579*c54f35caSApple OSS Distributions</field_value_description> 4580*c54f35caSApple OSS Distributions </field_value_instance> 4581*c54f35caSApple OSS Distributions </field_values> 4582*c54f35caSApple OSS Distributions <field_resets> 4583*c54f35caSApple OSS Distributions 4584*c54f35caSApple OSS Distributions <field_reset> 4585*c54f35caSApple OSS Distributions 4586*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4587*c54f35caSApple OSS Distributions 4588*c54f35caSApple OSS Distributions </field_reset> 4589*c54f35caSApple OSS Distributions</field_resets> 4590*c54f35caSApple OSS Distributions </field> 4591*c54f35caSApple OSS Distributions <field 4592*c54f35caSApple OSS Distributions id="IOF_0_0" 4593*c54f35caSApple OSS Distributions is_variable_length="False" 4594*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4595*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4596*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4597*c54f35caSApple OSS Distributions is_constant_value="False" 4598*c54f35caSApple OSS Distributions > 4599*c54f35caSApple OSS Distributions <field_name>IOF</field_name> 4600*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 4601*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 4602*c54f35caSApple OSS Distributions <field_description order="before"> 4603*c54f35caSApple OSS Distributions 4604*c54f35caSApple OSS Distributions <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4605*c54f35caSApple OSS Distributions 4606*c54f35caSApple OSS Distributions </field_description> 4607*c54f35caSApple OSS Distributions <field_values> 4608*c54f35caSApple OSS Distributions 4609*c54f35caSApple OSS Distributions 4610*c54f35caSApple OSS Distributions <field_value_instance> 4611*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4612*c54f35caSApple OSS Distributions <field_value_description> 4613*c54f35caSApple OSS Distributions <para>Invalid Operation floating-point exception has not occurred.</para> 4614*c54f35caSApple OSS Distributions</field_value_description> 4615*c54f35caSApple OSS Distributions </field_value_instance> 4616*c54f35caSApple OSS Distributions <field_value_instance> 4617*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4618*c54f35caSApple OSS Distributions <field_value_description> 4619*c54f35caSApple OSS Distributions <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para> 4620*c54f35caSApple OSS Distributions</field_value_description> 4621*c54f35caSApple OSS Distributions </field_value_instance> 4622*c54f35caSApple OSS Distributions </field_values> 4623*c54f35caSApple OSS Distributions <field_resets> 4624*c54f35caSApple OSS Distributions 4625*c54f35caSApple OSS Distributions <field_reset> 4626*c54f35caSApple OSS Distributions 4627*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4628*c54f35caSApple OSS Distributions 4629*c54f35caSApple OSS Distributions </field_reset> 4630*c54f35caSApple OSS Distributions</field_resets> 4631*c54f35caSApple OSS Distributions </field> 4632*c54f35caSApple OSS Distributions <text_after_fields> 4633*c54f35caSApple OSS Distributions 4634*c54f35caSApple OSS Distributions <para>In an implementation that supports the trapping of floating-point exceptions:</para> 4635*c54f35caSApple OSS Distributions<list type="unordered"> 4636*c54f35caSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4637*c54f35caSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4638*c54f35caSApple OSS Distributions</listitem></list> 4639*c54f35caSApple OSS Distributions 4640*c54f35caSApple OSS Distributions </text_after_fields> 4641*c54f35caSApple OSS Distributions </fields> 4642*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 4643*c54f35caSApple OSS Distributions 4644*c54f35caSApple OSS Distributions 4645*c54f35caSApple OSS Distributions 4646*c54f35caSApple OSS Distributions 4647*c54f35caSApple OSS Distributions 4648*c54f35caSApple OSS Distributions 4649*c54f35caSApple OSS Distributions 4650*c54f35caSApple OSS Distributions 4651*c54f35caSApple OSS Distributions 4652*c54f35caSApple OSS Distributions 4653*c54f35caSApple OSS Distributions 4654*c54f35caSApple OSS Distributions 4655*c54f35caSApple OSS Distributions 4656*c54f35caSApple OSS Distributions 4657*c54f35caSApple OSS Distributions 4658*c54f35caSApple OSS Distributions 4659*c54f35caSApple OSS Distributions 4660*c54f35caSApple OSS Distributions 4661*c54f35caSApple OSS Distributions 4662*c54f35caSApple OSS Distributions 4663*c54f35caSApple OSS Distributions 4664*c54f35caSApple OSS Distributions 4665*c54f35caSApple OSS Distributions 4666*c54f35caSApple OSS Distributions 4667*c54f35caSApple OSS Distributions <fieldat id="0_24_24" msb="24" lsb="24"/> 4668*c54f35caSApple OSS Distributions <fieldat id="TFV_23_23" msb="23" lsb="23"/> 4669*c54f35caSApple OSS Distributions <fieldat id="0_22_11" msb="22" lsb="11"/> 4670*c54f35caSApple OSS Distributions <fieldat id="VECITR_10_8" msb="10" lsb="8"/> 4671*c54f35caSApple OSS Distributions <fieldat id="IDF_7_7" msb="7" lsb="7"/> 4672*c54f35caSApple OSS Distributions <fieldat id="0_6_5" msb="6" lsb="5"/> 4673*c54f35caSApple OSS Distributions <fieldat id="IXF_4_4" msb="4" lsb="4"/> 4674*c54f35caSApple OSS Distributions <fieldat id="UFF_3_3" msb="3" lsb="3"/> 4675*c54f35caSApple OSS Distributions <fieldat id="OFF_2_2" msb="2" lsb="2"/> 4676*c54f35caSApple OSS Distributions <fieldat id="DZF_1_1" msb="1" lsb="1"/> 4677*c54f35caSApple OSS Distributions <fieldat id="IOF_0_0" msb="0" lsb="0"/> 4678*c54f35caSApple OSS Distributions </reg_fieldset> 4679*c54f35caSApple OSS Distributions </partial_fieldset> 4680*c54f35caSApple OSS Distributions <partial_fieldset> 4681*c54f35caSApple OSS Distributions <fields length="25"> 4682*c54f35caSApple OSS Distributions <fields_instance>SError interrupt</fields_instance> 4683*c54f35caSApple OSS Distributions <text_before_fields> 4684*c54f35caSApple OSS Distributions 4685*c54f35caSApple OSS Distributions 4686*c54f35caSApple OSS Distributions 4687*c54f35caSApple OSS Distributions </text_before_fields> 4688*c54f35caSApple OSS Distributions 4689*c54f35caSApple OSS Distributions <field 4690*c54f35caSApple OSS Distributions id="IDS_24_24" 4691*c54f35caSApple OSS Distributions is_variable_length="False" 4692*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4693*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4694*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4695*c54f35caSApple OSS Distributions is_constant_value="False" 4696*c54f35caSApple OSS Distributions > 4697*c54f35caSApple OSS Distributions <field_name>IDS</field_name> 4698*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 4699*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 4700*c54f35caSApple OSS Distributions <field_description order="before"> 4701*c54f35caSApple OSS Distributions 4702*c54f35caSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para> 4703*c54f35caSApple OSS Distributions 4704*c54f35caSApple OSS Distributions </field_description> 4705*c54f35caSApple OSS Distributions <field_values> 4706*c54f35caSApple OSS Distributions 4707*c54f35caSApple OSS Distributions 4708*c54f35caSApple OSS Distributions <field_value_instance> 4709*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4710*c54f35caSApple OSS Distributions <field_value_description> 4711*c54f35caSApple OSS Distributions <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para> 4712*c54f35caSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note> 4713*c54f35caSApple OSS Distributions</field_value_description> 4714*c54f35caSApple OSS Distributions </field_value_instance> 4715*c54f35caSApple OSS Distributions <field_value_instance> 4716*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4717*c54f35caSApple OSS Distributions <field_value_description> 4718*c54f35caSApple OSS Distributions <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para> 4719*c54f35caSApple OSS Distributions</field_value_description> 4720*c54f35caSApple OSS Distributions </field_value_instance> 4721*c54f35caSApple OSS Distributions </field_values> 4722*c54f35caSApple OSS Distributions <field_description order="after"> 4723*c54f35caSApple OSS Distributions 4724*c54f35caSApple OSS Distributions <note><para>This field was previously called ISV.</para></note> 4725*c54f35caSApple OSS Distributions 4726*c54f35caSApple OSS Distributions </field_description> 4727*c54f35caSApple OSS Distributions <field_resets> 4728*c54f35caSApple OSS Distributions 4729*c54f35caSApple OSS Distributions <field_reset> 4730*c54f35caSApple OSS Distributions 4731*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4732*c54f35caSApple OSS Distributions 4733*c54f35caSApple OSS Distributions </field_reset> 4734*c54f35caSApple OSS Distributions</field_resets> 4735*c54f35caSApple OSS Distributions </field> 4736*c54f35caSApple OSS Distributions <field 4737*c54f35caSApple OSS Distributions id="0_23_14" 4738*c54f35caSApple OSS Distributions is_variable_length="False" 4739*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4740*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4741*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4742*c54f35caSApple OSS Distributions is_constant_value="False" 4743*c54f35caSApple OSS Distributions rwtype="RES0" 4744*c54f35caSApple OSS Distributions > 4745*c54f35caSApple OSS Distributions <field_name>0</field_name> 4746*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 4747*c54f35caSApple OSS Distributions <field_lsb>14</field_lsb> 4748*c54f35caSApple OSS Distributions <field_description order="before"> 4749*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4750*c54f35caSApple OSS Distributions </field_description> 4751*c54f35caSApple OSS Distributions <field_values> 4752*c54f35caSApple OSS Distributions </field_values> 4753*c54f35caSApple OSS Distributions </field> 4754*c54f35caSApple OSS Distributions <field 4755*c54f35caSApple OSS Distributions id="IESB_13_13_1" 4756*c54f35caSApple OSS Distributions is_variable_length="False" 4757*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4758*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4759*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4760*c54f35caSApple OSS Distributions is_constant_value="False" 4761*c54f35caSApple OSS Distributions > 4762*c54f35caSApple OSS Distributions <field_name>IESB</field_name> 4763*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 4764*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 4765*c54f35caSApple OSS Distributions <field_description order="before"> 4766*c54f35caSApple OSS Distributions 4767*c54f35caSApple OSS Distributions <para>Implicit error synchronization event.</para> 4768*c54f35caSApple OSS Distributions 4769*c54f35caSApple OSS Distributions </field_description> 4770*c54f35caSApple OSS Distributions <field_values> 4771*c54f35caSApple OSS Distributions 4772*c54f35caSApple OSS Distributions 4773*c54f35caSApple OSS Distributions <field_value_instance> 4774*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 4775*c54f35caSApple OSS Distributions <field_value_description> 4776*c54f35caSApple OSS Distributions <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para> 4777*c54f35caSApple OSS Distributions</field_value_description> 4778*c54f35caSApple OSS Distributions </field_value_instance> 4779*c54f35caSApple OSS Distributions <field_value_instance> 4780*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 4781*c54f35caSApple OSS Distributions <field_value_description> 4782*c54f35caSApple OSS Distributions <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para> 4783*c54f35caSApple OSS Distributions</field_value_description> 4784*c54f35caSApple OSS Distributions </field_value_instance> 4785*c54f35caSApple OSS Distributions </field_values> 4786*c54f35caSApple OSS Distributions <field_description order="after"> 4787*c54f35caSApple OSS Distributions 4788*c54f35caSApple OSS Distributions <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para> 4789*c54f35caSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note> 4790*c54f35caSApple OSS Distributions 4791*c54f35caSApple OSS Distributions </field_description> 4792*c54f35caSApple OSS Distributions <field_resets> 4793*c54f35caSApple OSS Distributions 4794*c54f35caSApple OSS Distributions <field_reset> 4795*c54f35caSApple OSS Distributions 4796*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4797*c54f35caSApple OSS Distributions 4798*c54f35caSApple OSS Distributions </field_reset> 4799*c54f35caSApple OSS Distributions</field_resets> 4800*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.2-IESB is implemented</fields_condition> 4801*c54f35caSApple OSS Distributions </field> 4802*c54f35caSApple OSS Distributions <field 4803*c54f35caSApple OSS Distributions id="0_13_13_2" 4804*c54f35caSApple OSS Distributions is_variable_length="False" 4805*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4806*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4807*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4808*c54f35caSApple OSS Distributions is_constant_value="False" 4809*c54f35caSApple OSS Distributions rwtype="RES0" 4810*c54f35caSApple OSS Distributions > 4811*c54f35caSApple OSS Distributions <field_name>0</field_name> 4812*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 4813*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 4814*c54f35caSApple OSS Distributions <field_description order="before"> 4815*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4816*c54f35caSApple OSS Distributions </field_description> 4817*c54f35caSApple OSS Distributions <field_values> 4818*c54f35caSApple OSS Distributions </field_values> 4819*c54f35caSApple OSS Distributions </field> 4820*c54f35caSApple OSS Distributions <field 4821*c54f35caSApple OSS Distributions id="AET_12_10" 4822*c54f35caSApple OSS Distributions is_variable_length="False" 4823*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4824*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4825*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4826*c54f35caSApple OSS Distributions is_constant_value="False" 4827*c54f35caSApple OSS Distributions > 4828*c54f35caSApple OSS Distributions <field_name>AET</field_name> 4829*c54f35caSApple OSS Distributions <field_msb>12</field_msb> 4830*c54f35caSApple OSS Distributions <field_lsb>10</field_lsb> 4831*c54f35caSApple OSS Distributions <field_description order="before"> 4832*c54f35caSApple OSS Distributions 4833*c54f35caSApple OSS Distributions <para>Asynchronous Error Type.</para> 4834*c54f35caSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para> 4835*c54f35caSApple OSS Distributions 4836*c54f35caSApple OSS Distributions </field_description> 4837*c54f35caSApple OSS Distributions <field_values> 4838*c54f35caSApple OSS Distributions 4839*c54f35caSApple OSS Distributions 4840*c54f35caSApple OSS Distributions <field_value_instance> 4841*c54f35caSApple OSS Distributions <field_value>0b000</field_value> 4842*c54f35caSApple OSS Distributions <field_value_description> 4843*c54f35caSApple OSS Distributions <para>Uncontainable error (UC).</para> 4844*c54f35caSApple OSS Distributions</field_value_description> 4845*c54f35caSApple OSS Distributions </field_value_instance> 4846*c54f35caSApple OSS Distributions <field_value_instance> 4847*c54f35caSApple OSS Distributions <field_value>0b001</field_value> 4848*c54f35caSApple OSS Distributions <field_value_description> 4849*c54f35caSApple OSS Distributions <para>Unrecoverable error (UEU).</para> 4850*c54f35caSApple OSS Distributions</field_value_description> 4851*c54f35caSApple OSS Distributions </field_value_instance> 4852*c54f35caSApple OSS Distributions <field_value_instance> 4853*c54f35caSApple OSS Distributions <field_value>0b010</field_value> 4854*c54f35caSApple OSS Distributions <field_value_description> 4855*c54f35caSApple OSS Distributions <para>Restartable error (UEO).</para> 4856*c54f35caSApple OSS Distributions</field_value_description> 4857*c54f35caSApple OSS Distributions </field_value_instance> 4858*c54f35caSApple OSS Distributions <field_value_instance> 4859*c54f35caSApple OSS Distributions <field_value>0b011</field_value> 4860*c54f35caSApple OSS Distributions <field_value_description> 4861*c54f35caSApple OSS Distributions <para>Recoverable error (UER).</para> 4862*c54f35caSApple OSS Distributions</field_value_description> 4863*c54f35caSApple OSS Distributions </field_value_instance> 4864*c54f35caSApple OSS Distributions <field_value_instance> 4865*c54f35caSApple OSS Distributions <field_value>0b110</field_value> 4866*c54f35caSApple OSS Distributions <field_value_description> 4867*c54f35caSApple OSS Distributions <para>Corrected error (CE).</para> 4868*c54f35caSApple OSS Distributions</field_value_description> 4869*c54f35caSApple OSS Distributions </field_value_instance> 4870*c54f35caSApple OSS Distributions </field_values> 4871*c54f35caSApple OSS Distributions <field_description order="after"> 4872*c54f35caSApple OSS Distributions 4873*c54f35caSApple OSS Distributions <para>All other values are reserved.</para> 4874*c54f35caSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para> 4875*c54f35caSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4876*c54f35caSApple OSS Distributions<list type="unordered"> 4877*c54f35caSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4878*c54f35caSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4879*c54f35caSApple OSS Distributions</listitem></list> 4880*c54f35caSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4881*c54f35caSApple OSS Distributions 4882*c54f35caSApple OSS Distributions </field_description> 4883*c54f35caSApple OSS Distributions <field_resets> 4884*c54f35caSApple OSS Distributions 4885*c54f35caSApple OSS Distributions <field_reset> 4886*c54f35caSApple OSS Distributions 4887*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4888*c54f35caSApple OSS Distributions 4889*c54f35caSApple OSS Distributions </field_reset> 4890*c54f35caSApple OSS Distributions</field_resets> 4891*c54f35caSApple OSS Distributions </field> 4892*c54f35caSApple OSS Distributions <field 4893*c54f35caSApple OSS Distributions id="EA_9_9" 4894*c54f35caSApple OSS Distributions is_variable_length="False" 4895*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4896*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4897*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4898*c54f35caSApple OSS Distributions is_constant_value="False" 4899*c54f35caSApple OSS Distributions > 4900*c54f35caSApple OSS Distributions <field_name>EA</field_name> 4901*c54f35caSApple OSS Distributions <field_msb>9</field_msb> 4902*c54f35caSApple OSS Distributions <field_lsb>9</field_lsb> 4903*c54f35caSApple OSS Distributions <field_description order="before"> 4904*c54f35caSApple OSS Distributions 4905*c54f35caSApple OSS Distributions <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 4906*c54f35caSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 4907*c54f35caSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4908*c54f35caSApple OSS Distributions<list type="unordered"> 4909*c54f35caSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4910*c54f35caSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4911*c54f35caSApple OSS Distributions</listitem></list> 4912*c54f35caSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4913*c54f35caSApple OSS Distributions 4914*c54f35caSApple OSS Distributions </field_description> 4915*c54f35caSApple OSS Distributions <field_values> 4916*c54f35caSApple OSS Distributions 4917*c54f35caSApple OSS Distributions 4918*c54f35caSApple OSS Distributions </field_values> 4919*c54f35caSApple OSS Distributions <field_resets> 4920*c54f35caSApple OSS Distributions 4921*c54f35caSApple OSS Distributions <field_reset> 4922*c54f35caSApple OSS Distributions 4923*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4924*c54f35caSApple OSS Distributions 4925*c54f35caSApple OSS Distributions </field_reset> 4926*c54f35caSApple OSS Distributions</field_resets> 4927*c54f35caSApple OSS Distributions </field> 4928*c54f35caSApple OSS Distributions <field 4929*c54f35caSApple OSS Distributions id="0_8_6" 4930*c54f35caSApple OSS Distributions is_variable_length="False" 4931*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4932*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4933*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4934*c54f35caSApple OSS Distributions is_constant_value="False" 4935*c54f35caSApple OSS Distributions rwtype="RES0" 4936*c54f35caSApple OSS Distributions > 4937*c54f35caSApple OSS Distributions <field_name>0</field_name> 4938*c54f35caSApple OSS Distributions <field_msb>8</field_msb> 4939*c54f35caSApple OSS Distributions <field_lsb>6</field_lsb> 4940*c54f35caSApple OSS Distributions <field_description order="before"> 4941*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4942*c54f35caSApple OSS Distributions </field_description> 4943*c54f35caSApple OSS Distributions <field_values> 4944*c54f35caSApple OSS Distributions </field_values> 4945*c54f35caSApple OSS Distributions </field> 4946*c54f35caSApple OSS Distributions <field 4947*c54f35caSApple OSS Distributions id="DFSC_5_0" 4948*c54f35caSApple OSS Distributions is_variable_length="False" 4949*c54f35caSApple OSS Distributions has_partial_fieldset="False" 4950*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 4951*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 4952*c54f35caSApple OSS Distributions is_constant_value="False" 4953*c54f35caSApple OSS Distributions > 4954*c54f35caSApple OSS Distributions <field_name>DFSC</field_name> 4955*c54f35caSApple OSS Distributions <field_msb>5</field_msb> 4956*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 4957*c54f35caSApple OSS Distributions <field_description order="before"> 4958*c54f35caSApple OSS Distributions 4959*c54f35caSApple OSS Distributions <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para> 4960*c54f35caSApple OSS Distributions 4961*c54f35caSApple OSS Distributions </field_description> 4962*c54f35caSApple OSS Distributions <field_values> 4963*c54f35caSApple OSS Distributions 4964*c54f35caSApple OSS Distributions 4965*c54f35caSApple OSS Distributions <field_value_instance> 4966*c54f35caSApple OSS Distributions <field_value>0b000000</field_value> 4967*c54f35caSApple OSS Distributions <field_value_description> 4968*c54f35caSApple OSS Distributions <para>Uncategorized.</para> 4969*c54f35caSApple OSS Distributions</field_value_description> 4970*c54f35caSApple OSS Distributions </field_value_instance> 4971*c54f35caSApple OSS Distributions <field_value_instance> 4972*c54f35caSApple OSS Distributions <field_value>0b010001</field_value> 4973*c54f35caSApple OSS Distributions <field_value_description> 4974*c54f35caSApple OSS Distributions <para>Asynchronous SError interrupt.</para> 4975*c54f35caSApple OSS Distributions</field_value_description> 4976*c54f35caSApple OSS Distributions </field_value_instance> 4977*c54f35caSApple OSS Distributions </field_values> 4978*c54f35caSApple OSS Distributions <field_description order="after"> 4979*c54f35caSApple OSS Distributions 4980*c54f35caSApple OSS Distributions <para>All other values are reserved.</para> 4981*c54f35caSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para> 4982*c54f35caSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4983*c54f35caSApple OSS Distributions 4984*c54f35caSApple OSS Distributions </field_description> 4985*c54f35caSApple OSS Distributions <field_resets> 4986*c54f35caSApple OSS Distributions 4987*c54f35caSApple OSS Distributions <field_reset> 4988*c54f35caSApple OSS Distributions 4989*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4990*c54f35caSApple OSS Distributions 4991*c54f35caSApple OSS Distributions </field_reset> 4992*c54f35caSApple OSS Distributions</field_resets> 4993*c54f35caSApple OSS Distributions </field> 4994*c54f35caSApple OSS Distributions <text_after_fields> 4995*c54f35caSApple OSS Distributions 4996*c54f35caSApple OSS Distributions 4997*c54f35caSApple OSS Distributions 4998*c54f35caSApple OSS Distributions </text_after_fields> 4999*c54f35caSApple OSS Distributions </fields> 5000*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5001*c54f35caSApple OSS Distributions 5002*c54f35caSApple OSS Distributions 5003*c54f35caSApple OSS Distributions 5004*c54f35caSApple OSS Distributions 5005*c54f35caSApple OSS Distributions 5006*c54f35caSApple OSS Distributions 5007*c54f35caSApple OSS Distributions 5008*c54f35caSApple OSS Distributions 5009*c54f35caSApple OSS Distributions 5010*c54f35caSApple OSS Distributions 5011*c54f35caSApple OSS Distributions 5012*c54f35caSApple OSS Distributions 5013*c54f35caSApple OSS Distributions 5014*c54f35caSApple OSS Distributions 5015*c54f35caSApple OSS Distributions 5016*c54f35caSApple OSS Distributions 5017*c54f35caSApple OSS Distributions <fieldat id="IDS_24_24" msb="24" lsb="24"/> 5018*c54f35caSApple OSS Distributions <fieldat id="0_23_14" msb="23" lsb="14"/> 5019*c54f35caSApple OSS Distributions <fieldat id="IESB_13_13_1" msb="13" lsb="13"/> 5020*c54f35caSApple OSS Distributions <fieldat id="AET_12_10" msb="12" lsb="10"/> 5021*c54f35caSApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 5022*c54f35caSApple OSS Distributions <fieldat id="0_8_6" msb="8" lsb="6"/> 5023*c54f35caSApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5024*c54f35caSApple OSS Distributions </reg_fieldset> 5025*c54f35caSApple OSS Distributions </partial_fieldset> 5026*c54f35caSApple OSS Distributions <partial_fieldset> 5027*c54f35caSApple OSS Distributions <fields length="25"> 5028*c54f35caSApple OSS Distributions <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance> 5029*c54f35caSApple OSS Distributions <text_before_fields> 5030*c54f35caSApple OSS Distributions 5031*c54f35caSApple OSS Distributions 5032*c54f35caSApple OSS Distributions 5033*c54f35caSApple OSS Distributions </text_before_fields> 5034*c54f35caSApple OSS Distributions 5035*c54f35caSApple OSS Distributions <field 5036*c54f35caSApple OSS Distributions id="0_24_6" 5037*c54f35caSApple OSS Distributions is_variable_length="False" 5038*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5039*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5040*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5041*c54f35caSApple OSS Distributions is_constant_value="False" 5042*c54f35caSApple OSS Distributions rwtype="RES0" 5043*c54f35caSApple OSS Distributions > 5044*c54f35caSApple OSS Distributions <field_name>0</field_name> 5045*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5046*c54f35caSApple OSS Distributions <field_lsb>6</field_lsb> 5047*c54f35caSApple OSS Distributions <field_description order="before"> 5048*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5049*c54f35caSApple OSS Distributions </field_description> 5050*c54f35caSApple OSS Distributions <field_values> 5051*c54f35caSApple OSS Distributions </field_values> 5052*c54f35caSApple OSS Distributions </field> 5053*c54f35caSApple OSS Distributions <field 5054*c54f35caSApple OSS Distributions id="IFSC_5_0" 5055*c54f35caSApple OSS Distributions is_variable_length="False" 5056*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5057*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5058*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5059*c54f35caSApple OSS Distributions is_constant_value="False" 5060*c54f35caSApple OSS Distributions > 5061*c54f35caSApple OSS Distributions <field_name>IFSC</field_name> 5062*c54f35caSApple OSS Distributions <field_msb>5</field_msb> 5063*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5064*c54f35caSApple OSS Distributions <field_description order="before"> 5065*c54f35caSApple OSS Distributions 5066*c54f35caSApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5067*c54f35caSApple OSS Distributions 5068*c54f35caSApple OSS Distributions </field_description> 5069*c54f35caSApple OSS Distributions <field_values> 5070*c54f35caSApple OSS Distributions 5071*c54f35caSApple OSS Distributions 5072*c54f35caSApple OSS Distributions </field_values> 5073*c54f35caSApple OSS Distributions <field_resets> 5074*c54f35caSApple OSS Distributions 5075*c54f35caSApple OSS Distributions <field_reset> 5076*c54f35caSApple OSS Distributions 5077*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5078*c54f35caSApple OSS Distributions 5079*c54f35caSApple OSS Distributions </field_reset> 5080*c54f35caSApple OSS Distributions</field_resets> 5081*c54f35caSApple OSS Distributions </field> 5082*c54f35caSApple OSS Distributions <text_after_fields> 5083*c54f35caSApple OSS Distributions 5084*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions:</para> 5085*c54f35caSApple OSS Distributions<list type="unordered"> 5086*c54f35caSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content> 5087*c54f35caSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content> 5088*c54f35caSApple OSS Distributions</listitem></list> 5089*c54f35caSApple OSS Distributions 5090*c54f35caSApple OSS Distributions </text_after_fields> 5091*c54f35caSApple OSS Distributions </fields> 5092*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5093*c54f35caSApple OSS Distributions 5094*c54f35caSApple OSS Distributions 5095*c54f35caSApple OSS Distributions 5096*c54f35caSApple OSS Distributions 5097*c54f35caSApple OSS Distributions 5098*c54f35caSApple OSS Distributions 5099*c54f35caSApple OSS Distributions <fieldat id="0_24_6" msb="24" lsb="6"/> 5100*c54f35caSApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5101*c54f35caSApple OSS Distributions </reg_fieldset> 5102*c54f35caSApple OSS Distributions </partial_fieldset> 5103*c54f35caSApple OSS Distributions <partial_fieldset> 5104*c54f35caSApple OSS Distributions <fields length="25"> 5105*c54f35caSApple OSS Distributions <fields_instance>Exception from a Software Step exception</fields_instance> 5106*c54f35caSApple OSS Distributions <text_before_fields> 5107*c54f35caSApple OSS Distributions 5108*c54f35caSApple OSS Distributions 5109*c54f35caSApple OSS Distributions 5110*c54f35caSApple OSS Distributions </text_before_fields> 5111*c54f35caSApple OSS Distributions 5112*c54f35caSApple OSS Distributions <field 5113*c54f35caSApple OSS Distributions id="ISV_24_24" 5114*c54f35caSApple OSS Distributions is_variable_length="False" 5115*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5116*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5117*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5118*c54f35caSApple OSS Distributions is_constant_value="False" 5119*c54f35caSApple OSS Distributions > 5120*c54f35caSApple OSS Distributions <field_name>ISV</field_name> 5121*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5122*c54f35caSApple OSS Distributions <field_lsb>24</field_lsb> 5123*c54f35caSApple OSS Distributions <field_description order="before"> 5124*c54f35caSApple OSS Distributions 5125*c54f35caSApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para> 5126*c54f35caSApple OSS Distributions 5127*c54f35caSApple OSS Distributions </field_description> 5128*c54f35caSApple OSS Distributions <field_values> 5129*c54f35caSApple OSS Distributions 5130*c54f35caSApple OSS Distributions 5131*c54f35caSApple OSS Distributions <field_value_instance> 5132*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5133*c54f35caSApple OSS Distributions <field_value_description> 5134*c54f35caSApple OSS Distributions <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5135*c54f35caSApple OSS Distributions</field_value_description> 5136*c54f35caSApple OSS Distributions </field_value_instance> 5137*c54f35caSApple OSS Distributions <field_value_instance> 5138*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5139*c54f35caSApple OSS Distributions <field_value_description> 5140*c54f35caSApple OSS Distributions <para>EX bit is valid.</para> 5141*c54f35caSApple OSS Distributions</field_value_description> 5142*c54f35caSApple OSS Distributions </field_value_instance> 5143*c54f35caSApple OSS Distributions </field_values> 5144*c54f35caSApple OSS Distributions <field_description order="after"> 5145*c54f35caSApple OSS Distributions 5146*c54f35caSApple OSS Distributions <para>See the EX bit description for more information.</para> 5147*c54f35caSApple OSS Distributions 5148*c54f35caSApple OSS Distributions </field_description> 5149*c54f35caSApple OSS Distributions <field_resets> 5150*c54f35caSApple OSS Distributions 5151*c54f35caSApple OSS Distributions <field_reset> 5152*c54f35caSApple OSS Distributions 5153*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5154*c54f35caSApple OSS Distributions 5155*c54f35caSApple OSS Distributions </field_reset> 5156*c54f35caSApple OSS Distributions</field_resets> 5157*c54f35caSApple OSS Distributions </field> 5158*c54f35caSApple OSS Distributions <field 5159*c54f35caSApple OSS Distributions id="0_23_7" 5160*c54f35caSApple OSS Distributions is_variable_length="False" 5161*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5162*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5163*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5164*c54f35caSApple OSS Distributions is_constant_value="False" 5165*c54f35caSApple OSS Distributions rwtype="RES0" 5166*c54f35caSApple OSS Distributions > 5167*c54f35caSApple OSS Distributions <field_name>0</field_name> 5168*c54f35caSApple OSS Distributions <field_msb>23</field_msb> 5169*c54f35caSApple OSS Distributions <field_lsb>7</field_lsb> 5170*c54f35caSApple OSS Distributions <field_description order="before"> 5171*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5172*c54f35caSApple OSS Distributions </field_description> 5173*c54f35caSApple OSS Distributions <field_values> 5174*c54f35caSApple OSS Distributions </field_values> 5175*c54f35caSApple OSS Distributions </field> 5176*c54f35caSApple OSS Distributions <field 5177*c54f35caSApple OSS Distributions id="EX_6_6" 5178*c54f35caSApple OSS Distributions is_variable_length="False" 5179*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5180*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5181*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5182*c54f35caSApple OSS Distributions is_constant_value="False" 5183*c54f35caSApple OSS Distributions > 5184*c54f35caSApple OSS Distributions <field_name>EX</field_name> 5185*c54f35caSApple OSS Distributions <field_msb>6</field_msb> 5186*c54f35caSApple OSS Distributions <field_lsb>6</field_lsb> 5187*c54f35caSApple OSS Distributions <field_description order="before"> 5188*c54f35caSApple OSS Distributions 5189*c54f35caSApple OSS Distributions <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para> 5190*c54f35caSApple OSS Distributions 5191*c54f35caSApple OSS Distributions </field_description> 5192*c54f35caSApple OSS Distributions <field_values> 5193*c54f35caSApple OSS Distributions 5194*c54f35caSApple OSS Distributions 5195*c54f35caSApple OSS Distributions <field_value_instance> 5196*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5197*c54f35caSApple OSS Distributions <field_value_description> 5198*c54f35caSApple OSS Distributions <para>An instruction other than a Load-Exclusive instruction was stepped.</para> 5199*c54f35caSApple OSS Distributions</field_value_description> 5200*c54f35caSApple OSS Distributions </field_value_instance> 5201*c54f35caSApple OSS Distributions <field_value_instance> 5202*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5203*c54f35caSApple OSS Distributions <field_value_description> 5204*c54f35caSApple OSS Distributions <para>A Load-Exclusive instruction was stepped.</para> 5205*c54f35caSApple OSS Distributions</field_value_description> 5206*c54f35caSApple OSS Distributions </field_value_instance> 5207*c54f35caSApple OSS Distributions </field_values> 5208*c54f35caSApple OSS Distributions <field_description order="after"> 5209*c54f35caSApple OSS Distributions 5210*c54f35caSApple OSS Distributions <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para> 5211*c54f35caSApple OSS Distributions 5212*c54f35caSApple OSS Distributions </field_description> 5213*c54f35caSApple OSS Distributions <field_resets> 5214*c54f35caSApple OSS Distributions 5215*c54f35caSApple OSS Distributions <field_reset> 5216*c54f35caSApple OSS Distributions 5217*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5218*c54f35caSApple OSS Distributions 5219*c54f35caSApple OSS Distributions </field_reset> 5220*c54f35caSApple OSS Distributions</field_resets> 5221*c54f35caSApple OSS Distributions </field> 5222*c54f35caSApple OSS Distributions <field 5223*c54f35caSApple OSS Distributions id="IFSC_5_0" 5224*c54f35caSApple OSS Distributions is_variable_length="False" 5225*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5226*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5227*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5228*c54f35caSApple OSS Distributions is_constant_value="False" 5229*c54f35caSApple OSS Distributions > 5230*c54f35caSApple OSS Distributions <field_name>IFSC</field_name> 5231*c54f35caSApple OSS Distributions <field_msb>5</field_msb> 5232*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5233*c54f35caSApple OSS Distributions <field_description order="before"> 5234*c54f35caSApple OSS Distributions 5235*c54f35caSApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5236*c54f35caSApple OSS Distributions 5237*c54f35caSApple OSS Distributions </field_description> 5238*c54f35caSApple OSS Distributions <field_values> 5239*c54f35caSApple OSS Distributions 5240*c54f35caSApple OSS Distributions 5241*c54f35caSApple OSS Distributions </field_values> 5242*c54f35caSApple OSS Distributions <field_resets> 5243*c54f35caSApple OSS Distributions 5244*c54f35caSApple OSS Distributions <field_reset> 5245*c54f35caSApple OSS Distributions 5246*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5247*c54f35caSApple OSS Distributions 5248*c54f35caSApple OSS Distributions </field_reset> 5249*c54f35caSApple OSS Distributions</field_resets> 5250*c54f35caSApple OSS Distributions </field> 5251*c54f35caSApple OSS Distributions <text_after_fields> 5252*c54f35caSApple OSS Distributions 5253*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5254*c54f35caSApple OSS Distributions 5255*c54f35caSApple OSS Distributions </text_after_fields> 5256*c54f35caSApple OSS Distributions </fields> 5257*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5258*c54f35caSApple OSS Distributions 5259*c54f35caSApple OSS Distributions 5260*c54f35caSApple OSS Distributions 5261*c54f35caSApple OSS Distributions 5262*c54f35caSApple OSS Distributions 5263*c54f35caSApple OSS Distributions 5264*c54f35caSApple OSS Distributions 5265*c54f35caSApple OSS Distributions 5266*c54f35caSApple OSS Distributions 5267*c54f35caSApple OSS Distributions 5268*c54f35caSApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 5269*c54f35caSApple OSS Distributions <fieldat id="0_23_7" msb="23" lsb="7"/> 5270*c54f35caSApple OSS Distributions <fieldat id="EX_6_6" msb="6" lsb="6"/> 5271*c54f35caSApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5272*c54f35caSApple OSS Distributions </reg_fieldset> 5273*c54f35caSApple OSS Distributions </partial_fieldset> 5274*c54f35caSApple OSS Distributions <partial_fieldset> 5275*c54f35caSApple OSS Distributions <fields length="25"> 5276*c54f35caSApple OSS Distributions <fields_instance>Exception from a Watchpoint exception</fields_instance> 5277*c54f35caSApple OSS Distributions <text_before_fields> 5278*c54f35caSApple OSS Distributions 5279*c54f35caSApple OSS Distributions 5280*c54f35caSApple OSS Distributions 5281*c54f35caSApple OSS Distributions </text_before_fields> 5282*c54f35caSApple OSS Distributions 5283*c54f35caSApple OSS Distributions <field 5284*c54f35caSApple OSS Distributions id="0_24_14" 5285*c54f35caSApple OSS Distributions is_variable_length="False" 5286*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5287*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5288*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5289*c54f35caSApple OSS Distributions is_constant_value="False" 5290*c54f35caSApple OSS Distributions rwtype="RES0" 5291*c54f35caSApple OSS Distributions > 5292*c54f35caSApple OSS Distributions <field_name>0</field_name> 5293*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5294*c54f35caSApple OSS Distributions <field_lsb>14</field_lsb> 5295*c54f35caSApple OSS Distributions <field_description order="before"> 5296*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5297*c54f35caSApple OSS Distributions </field_description> 5298*c54f35caSApple OSS Distributions <field_values> 5299*c54f35caSApple OSS Distributions </field_values> 5300*c54f35caSApple OSS Distributions </field> 5301*c54f35caSApple OSS Distributions <field 5302*c54f35caSApple OSS Distributions id="VNCR_13_13_1" 5303*c54f35caSApple OSS Distributions is_variable_length="False" 5304*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5305*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5306*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5307*c54f35caSApple OSS Distributions is_constant_value="False" 5308*c54f35caSApple OSS Distributions > 5309*c54f35caSApple OSS Distributions <field_name>VNCR</field_name> 5310*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 5311*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 5312*c54f35caSApple OSS Distributions <field_description order="before"> 5313*c54f35caSApple OSS Distributions 5314*c54f35caSApple OSS Distributions <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 5315*c54f35caSApple OSS Distributions 5316*c54f35caSApple OSS Distributions </field_description> 5317*c54f35caSApple OSS Distributions <field_values> 5318*c54f35caSApple OSS Distributions 5319*c54f35caSApple OSS Distributions 5320*c54f35caSApple OSS Distributions <field_value_instance> 5321*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5322*c54f35caSApple OSS Distributions <field_value_description> 5323*c54f35caSApple OSS Distributions <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5324*c54f35caSApple OSS Distributions</field_value_description> 5325*c54f35caSApple OSS Distributions </field_value_instance> 5326*c54f35caSApple OSS Distributions <field_value_instance> 5327*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5328*c54f35caSApple OSS Distributions <field_value_description> 5329*c54f35caSApple OSS Distributions <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5330*c54f35caSApple OSS Distributions</field_value_description> 5331*c54f35caSApple OSS Distributions </field_value_instance> 5332*c54f35caSApple OSS Distributions </field_values> 5333*c54f35caSApple OSS Distributions <field_description order="after"> 5334*c54f35caSApple OSS Distributions 5335*c54f35caSApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 5336*c54f35caSApple OSS Distributions 5337*c54f35caSApple OSS Distributions </field_description> 5338*c54f35caSApple OSS Distributions <field_resets> 5339*c54f35caSApple OSS Distributions 5340*c54f35caSApple OSS Distributions <field_reset> 5341*c54f35caSApple OSS Distributions 5342*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5343*c54f35caSApple OSS Distributions 5344*c54f35caSApple OSS Distributions </field_reset> 5345*c54f35caSApple OSS Distributions</field_resets> 5346*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 5347*c54f35caSApple OSS Distributions </field> 5348*c54f35caSApple OSS Distributions <field 5349*c54f35caSApple OSS Distributions id="0_13_13_2" 5350*c54f35caSApple OSS Distributions is_variable_length="False" 5351*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5352*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5353*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5354*c54f35caSApple OSS Distributions is_constant_value="False" 5355*c54f35caSApple OSS Distributions rwtype="RES0" 5356*c54f35caSApple OSS Distributions > 5357*c54f35caSApple OSS Distributions <field_name>0</field_name> 5358*c54f35caSApple OSS Distributions <field_msb>13</field_msb> 5359*c54f35caSApple OSS Distributions <field_lsb>13</field_lsb> 5360*c54f35caSApple OSS Distributions <field_description order="before"> 5361*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5362*c54f35caSApple OSS Distributions </field_description> 5363*c54f35caSApple OSS Distributions <field_values> 5364*c54f35caSApple OSS Distributions </field_values> 5365*c54f35caSApple OSS Distributions </field> 5366*c54f35caSApple OSS Distributions <field 5367*c54f35caSApple OSS Distributions id="0_12_9" 5368*c54f35caSApple OSS Distributions is_variable_length="False" 5369*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5370*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5371*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5372*c54f35caSApple OSS Distributions is_constant_value="False" 5373*c54f35caSApple OSS Distributions rwtype="RES0" 5374*c54f35caSApple OSS Distributions > 5375*c54f35caSApple OSS Distributions <field_name>0</field_name> 5376*c54f35caSApple OSS Distributions <field_msb>12</field_msb> 5377*c54f35caSApple OSS Distributions <field_lsb>9</field_lsb> 5378*c54f35caSApple OSS Distributions <field_description order="before"> 5379*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5380*c54f35caSApple OSS Distributions </field_description> 5381*c54f35caSApple OSS Distributions <field_values> 5382*c54f35caSApple OSS Distributions </field_values> 5383*c54f35caSApple OSS Distributions </field> 5384*c54f35caSApple OSS Distributions <field 5385*c54f35caSApple OSS Distributions id="CM_8_8" 5386*c54f35caSApple OSS Distributions is_variable_length="False" 5387*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5388*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5389*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5390*c54f35caSApple OSS Distributions is_constant_value="False" 5391*c54f35caSApple OSS Distributions > 5392*c54f35caSApple OSS Distributions <field_name>CM</field_name> 5393*c54f35caSApple OSS Distributions <field_msb>8</field_msb> 5394*c54f35caSApple OSS Distributions <field_lsb>8</field_lsb> 5395*c54f35caSApple OSS Distributions <field_description order="before"> 5396*c54f35caSApple OSS Distributions 5397*c54f35caSApple OSS Distributions <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para> 5398*c54f35caSApple OSS Distributions 5399*c54f35caSApple OSS Distributions </field_description> 5400*c54f35caSApple OSS Distributions <field_values> 5401*c54f35caSApple OSS Distributions 5402*c54f35caSApple OSS Distributions 5403*c54f35caSApple OSS Distributions <field_value_instance> 5404*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5405*c54f35caSApple OSS Distributions <field_value_description> 5406*c54f35caSApple OSS Distributions <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 5407*c54f35caSApple OSS Distributions</field_value_description> 5408*c54f35caSApple OSS Distributions </field_value_instance> 5409*c54f35caSApple OSS Distributions <field_value_instance> 5410*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5411*c54f35caSApple OSS Distributions <field_value_description> 5412*c54f35caSApple OSS Distributions <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 5413*c54f35caSApple OSS Distributions</field_value_description> 5414*c54f35caSApple OSS Distributions </field_value_instance> 5415*c54f35caSApple OSS Distributions </field_values> 5416*c54f35caSApple OSS Distributions <field_resets> 5417*c54f35caSApple OSS Distributions 5418*c54f35caSApple OSS Distributions <field_reset> 5419*c54f35caSApple OSS Distributions 5420*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5421*c54f35caSApple OSS Distributions 5422*c54f35caSApple OSS Distributions </field_reset> 5423*c54f35caSApple OSS Distributions</field_resets> 5424*c54f35caSApple OSS Distributions </field> 5425*c54f35caSApple OSS Distributions <field 5426*c54f35caSApple OSS Distributions id="0_7_7" 5427*c54f35caSApple OSS Distributions is_variable_length="False" 5428*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5429*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5430*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5431*c54f35caSApple OSS Distributions is_constant_value="False" 5432*c54f35caSApple OSS Distributions rwtype="RES0" 5433*c54f35caSApple OSS Distributions > 5434*c54f35caSApple OSS Distributions <field_name>0</field_name> 5435*c54f35caSApple OSS Distributions <field_msb>7</field_msb> 5436*c54f35caSApple OSS Distributions <field_lsb>7</field_lsb> 5437*c54f35caSApple OSS Distributions <field_description order="before"> 5438*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5439*c54f35caSApple OSS Distributions </field_description> 5440*c54f35caSApple OSS Distributions <field_values> 5441*c54f35caSApple OSS Distributions </field_values> 5442*c54f35caSApple OSS Distributions </field> 5443*c54f35caSApple OSS Distributions <field 5444*c54f35caSApple OSS Distributions id="WnR_6_6" 5445*c54f35caSApple OSS Distributions is_variable_length="False" 5446*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5447*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5448*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5449*c54f35caSApple OSS Distributions is_constant_value="False" 5450*c54f35caSApple OSS Distributions > 5451*c54f35caSApple OSS Distributions <field_name>WnR</field_name> 5452*c54f35caSApple OSS Distributions <field_msb>6</field_msb> 5453*c54f35caSApple OSS Distributions <field_lsb>6</field_lsb> 5454*c54f35caSApple OSS Distributions <field_description order="before"> 5455*c54f35caSApple OSS Distributions 5456*c54f35caSApple OSS Distributions <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 5457*c54f35caSApple OSS Distributions 5458*c54f35caSApple OSS Distributions </field_description> 5459*c54f35caSApple OSS Distributions <field_values> 5460*c54f35caSApple OSS Distributions 5461*c54f35caSApple OSS Distributions 5462*c54f35caSApple OSS Distributions <field_value_instance> 5463*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5464*c54f35caSApple OSS Distributions <field_value_description> 5465*c54f35caSApple OSS Distributions <para>Watchpoint exception caused by an instruction reading from a memory location.</para> 5466*c54f35caSApple OSS Distributions</field_value_description> 5467*c54f35caSApple OSS Distributions </field_value_instance> 5468*c54f35caSApple OSS Distributions <field_value_instance> 5469*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5470*c54f35caSApple OSS Distributions <field_value_description> 5471*c54f35caSApple OSS Distributions <para>Watchpoint exception caused by an instruction writing to a memory location.</para> 5472*c54f35caSApple OSS Distributions</field_value_description> 5473*c54f35caSApple OSS Distributions </field_value_instance> 5474*c54f35caSApple OSS Distributions </field_values> 5475*c54f35caSApple OSS Distributions <field_description order="after"> 5476*c54f35caSApple OSS Distributions 5477*c54f35caSApple OSS Distributions <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 5478*c54f35caSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para> 5479*c54f35caSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para> 5480*c54f35caSApple OSS Distributions 5481*c54f35caSApple OSS Distributions </field_description> 5482*c54f35caSApple OSS Distributions <field_resets> 5483*c54f35caSApple OSS Distributions 5484*c54f35caSApple OSS Distributions <field_reset> 5485*c54f35caSApple OSS Distributions 5486*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5487*c54f35caSApple OSS Distributions 5488*c54f35caSApple OSS Distributions </field_reset> 5489*c54f35caSApple OSS Distributions</field_resets> 5490*c54f35caSApple OSS Distributions </field> 5491*c54f35caSApple OSS Distributions <field 5492*c54f35caSApple OSS Distributions id="DFSC_5_0" 5493*c54f35caSApple OSS Distributions is_variable_length="False" 5494*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5495*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5496*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5497*c54f35caSApple OSS Distributions is_constant_value="False" 5498*c54f35caSApple OSS Distributions > 5499*c54f35caSApple OSS Distributions <field_name>DFSC</field_name> 5500*c54f35caSApple OSS Distributions <field_msb>5</field_msb> 5501*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5502*c54f35caSApple OSS Distributions <field_description order="before"> 5503*c54f35caSApple OSS Distributions 5504*c54f35caSApple OSS Distributions <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5505*c54f35caSApple OSS Distributions 5506*c54f35caSApple OSS Distributions </field_description> 5507*c54f35caSApple OSS Distributions <field_values> 5508*c54f35caSApple OSS Distributions 5509*c54f35caSApple OSS Distributions 5510*c54f35caSApple OSS Distributions </field_values> 5511*c54f35caSApple OSS Distributions <field_resets> 5512*c54f35caSApple OSS Distributions 5513*c54f35caSApple OSS Distributions <field_reset> 5514*c54f35caSApple OSS Distributions 5515*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5516*c54f35caSApple OSS Distributions 5517*c54f35caSApple OSS Distributions </field_reset> 5518*c54f35caSApple OSS Distributions</field_resets> 5519*c54f35caSApple OSS Distributions </field> 5520*c54f35caSApple OSS Distributions <text_after_fields> 5521*c54f35caSApple OSS Distributions 5522*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5523*c54f35caSApple OSS Distributions 5524*c54f35caSApple OSS Distributions </text_after_fields> 5525*c54f35caSApple OSS Distributions </fields> 5526*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5527*c54f35caSApple OSS Distributions 5528*c54f35caSApple OSS Distributions 5529*c54f35caSApple OSS Distributions 5530*c54f35caSApple OSS Distributions 5531*c54f35caSApple OSS Distributions 5532*c54f35caSApple OSS Distributions 5533*c54f35caSApple OSS Distributions 5534*c54f35caSApple OSS Distributions 5535*c54f35caSApple OSS Distributions 5536*c54f35caSApple OSS Distributions 5537*c54f35caSApple OSS Distributions 5538*c54f35caSApple OSS Distributions 5539*c54f35caSApple OSS Distributions 5540*c54f35caSApple OSS Distributions 5541*c54f35caSApple OSS Distributions 5542*c54f35caSApple OSS Distributions 5543*c54f35caSApple OSS Distributions <fieldat id="0_24_14" msb="24" lsb="14"/> 5544*c54f35caSApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 5545*c54f35caSApple OSS Distributions <fieldat id="0_12_9" msb="12" lsb="9"/> 5546*c54f35caSApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 5547*c54f35caSApple OSS Distributions <fieldat id="0_7_7" msb="7" lsb="7"/> 5548*c54f35caSApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 5549*c54f35caSApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5550*c54f35caSApple OSS Distributions </reg_fieldset> 5551*c54f35caSApple OSS Distributions </partial_fieldset> 5552*c54f35caSApple OSS Distributions <partial_fieldset> 5553*c54f35caSApple OSS Distributions <fields length="25"> 5554*c54f35caSApple OSS Distributions <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance> 5555*c54f35caSApple OSS Distributions <text_before_fields> 5556*c54f35caSApple OSS Distributions 5557*c54f35caSApple OSS Distributions 5558*c54f35caSApple OSS Distributions 5559*c54f35caSApple OSS Distributions </text_before_fields> 5560*c54f35caSApple OSS Distributions 5561*c54f35caSApple OSS Distributions <field 5562*c54f35caSApple OSS Distributions id="0_24_16" 5563*c54f35caSApple OSS Distributions is_variable_length="False" 5564*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5565*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5566*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5567*c54f35caSApple OSS Distributions is_constant_value="False" 5568*c54f35caSApple OSS Distributions rwtype="RES0" 5569*c54f35caSApple OSS Distributions > 5570*c54f35caSApple OSS Distributions <field_name>0</field_name> 5571*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5572*c54f35caSApple OSS Distributions <field_lsb>16</field_lsb> 5573*c54f35caSApple OSS Distributions <field_description order="before"> 5574*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5575*c54f35caSApple OSS Distributions </field_description> 5576*c54f35caSApple OSS Distributions <field_values> 5577*c54f35caSApple OSS Distributions </field_values> 5578*c54f35caSApple OSS Distributions </field> 5579*c54f35caSApple OSS Distributions <field 5580*c54f35caSApple OSS Distributions id="Comment_15_0" 5581*c54f35caSApple OSS Distributions is_variable_length="False" 5582*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5583*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5584*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5585*c54f35caSApple OSS Distributions is_constant_value="False" 5586*c54f35caSApple OSS Distributions > 5587*c54f35caSApple OSS Distributions <field_name>Comment</field_name> 5588*c54f35caSApple OSS Distributions <field_msb>15</field_msb> 5589*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5590*c54f35caSApple OSS Distributions <field_description order="before"> 5591*c54f35caSApple OSS Distributions 5592*c54f35caSApple OSS Distributions <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para> 5593*c54f35caSApple OSS Distributions 5594*c54f35caSApple OSS Distributions </field_description> 5595*c54f35caSApple OSS Distributions <field_values> 5596*c54f35caSApple OSS Distributions 5597*c54f35caSApple OSS Distributions 5598*c54f35caSApple OSS Distributions </field_values> 5599*c54f35caSApple OSS Distributions <field_resets> 5600*c54f35caSApple OSS Distributions 5601*c54f35caSApple OSS Distributions <field_reset> 5602*c54f35caSApple OSS Distributions 5603*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5604*c54f35caSApple OSS Distributions 5605*c54f35caSApple OSS Distributions </field_reset> 5606*c54f35caSApple OSS Distributions</field_resets> 5607*c54f35caSApple OSS Distributions </field> 5608*c54f35caSApple OSS Distributions <text_after_fields> 5609*c54f35caSApple OSS Distributions 5610*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5611*c54f35caSApple OSS Distributions 5612*c54f35caSApple OSS Distributions </text_after_fields> 5613*c54f35caSApple OSS Distributions </fields> 5614*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5615*c54f35caSApple OSS Distributions 5616*c54f35caSApple OSS Distributions 5617*c54f35caSApple OSS Distributions 5618*c54f35caSApple OSS Distributions 5619*c54f35caSApple OSS Distributions 5620*c54f35caSApple OSS Distributions 5621*c54f35caSApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 5622*c54f35caSApple OSS Distributions <fieldat id="Comment_15_0" msb="15" lsb="0"/> 5623*c54f35caSApple OSS Distributions </reg_fieldset> 5624*c54f35caSApple OSS Distributions </partial_fieldset> 5625*c54f35caSApple OSS Distributions <partial_fieldset> 5626*c54f35caSApple OSS Distributions <fields length="25"> 5627*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5628*c54f35caSApple OSS Distributions <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance> 5629*c54f35caSApple OSS Distributions <text_before_fields> 5630*c54f35caSApple OSS Distributions 5631*c54f35caSApple OSS Distributions <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para> 5632*c54f35caSApple OSS Distributions 5633*c54f35caSApple OSS Distributions </text_before_fields> 5634*c54f35caSApple OSS Distributions 5635*c54f35caSApple OSS Distributions <field 5636*c54f35caSApple OSS Distributions id="0_24_2" 5637*c54f35caSApple OSS Distributions is_variable_length="False" 5638*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5639*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5640*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5641*c54f35caSApple OSS Distributions is_constant_value="False" 5642*c54f35caSApple OSS Distributions rwtype="RES0" 5643*c54f35caSApple OSS Distributions > 5644*c54f35caSApple OSS Distributions <field_name>0</field_name> 5645*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5646*c54f35caSApple OSS Distributions <field_lsb>2</field_lsb> 5647*c54f35caSApple OSS Distributions <field_description order="before"> 5648*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5649*c54f35caSApple OSS Distributions </field_description> 5650*c54f35caSApple OSS Distributions <field_values> 5651*c54f35caSApple OSS Distributions </field_values> 5652*c54f35caSApple OSS Distributions </field> 5653*c54f35caSApple OSS Distributions <field 5654*c54f35caSApple OSS Distributions id="ERET_1_1" 5655*c54f35caSApple OSS Distributions is_variable_length="False" 5656*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5657*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5658*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5659*c54f35caSApple OSS Distributions is_constant_value="False" 5660*c54f35caSApple OSS Distributions > 5661*c54f35caSApple OSS Distributions <field_name>ERET</field_name> 5662*c54f35caSApple OSS Distributions <field_msb>1</field_msb> 5663*c54f35caSApple OSS Distributions <field_lsb>1</field_lsb> 5664*c54f35caSApple OSS Distributions <field_description order="before"> 5665*c54f35caSApple OSS Distributions 5666*c54f35caSApple OSS Distributions <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para> 5667*c54f35caSApple OSS Distributions 5668*c54f35caSApple OSS Distributions </field_description> 5669*c54f35caSApple OSS Distributions <field_values> 5670*c54f35caSApple OSS Distributions 5671*c54f35caSApple OSS Distributions 5672*c54f35caSApple OSS Distributions <field_value_instance> 5673*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5674*c54f35caSApple OSS Distributions <field_value_description> 5675*c54f35caSApple OSS Distributions <para>ERET instruction trapped to EL2.</para> 5676*c54f35caSApple OSS Distributions</field_value_description> 5677*c54f35caSApple OSS Distributions </field_value_instance> 5678*c54f35caSApple OSS Distributions <field_value_instance> 5679*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5680*c54f35caSApple OSS Distributions <field_value_description> 5681*c54f35caSApple OSS Distributions <para>ERETAA or ERETAB instruction trapped to EL2.</para> 5682*c54f35caSApple OSS Distributions</field_value_description> 5683*c54f35caSApple OSS Distributions </field_value_instance> 5684*c54f35caSApple OSS Distributions </field_values> 5685*c54f35caSApple OSS Distributions <field_description order="after"> 5686*c54f35caSApple OSS Distributions 5687*c54f35caSApple OSS Distributions <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para> 5688*c54f35caSApple OSS Distributions 5689*c54f35caSApple OSS Distributions </field_description> 5690*c54f35caSApple OSS Distributions <field_resets> 5691*c54f35caSApple OSS Distributions 5692*c54f35caSApple OSS Distributions <field_reset> 5693*c54f35caSApple OSS Distributions 5694*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5695*c54f35caSApple OSS Distributions 5696*c54f35caSApple OSS Distributions </field_reset> 5697*c54f35caSApple OSS Distributions</field_resets> 5698*c54f35caSApple OSS Distributions </field> 5699*c54f35caSApple OSS Distributions <field 5700*c54f35caSApple OSS Distributions id="ERETA_0_0" 5701*c54f35caSApple OSS Distributions is_variable_length="False" 5702*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5703*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5704*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5705*c54f35caSApple OSS Distributions is_constant_value="False" 5706*c54f35caSApple OSS Distributions > 5707*c54f35caSApple OSS Distributions <field_name>ERETA</field_name> 5708*c54f35caSApple OSS Distributions <field_msb>0</field_msb> 5709*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5710*c54f35caSApple OSS Distributions <field_description order="before"> 5711*c54f35caSApple OSS Distributions 5712*c54f35caSApple OSS Distributions <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para> 5713*c54f35caSApple OSS Distributions 5714*c54f35caSApple OSS Distributions </field_description> 5715*c54f35caSApple OSS Distributions <field_values> 5716*c54f35caSApple OSS Distributions 5717*c54f35caSApple OSS Distributions 5718*c54f35caSApple OSS Distributions <field_value_instance> 5719*c54f35caSApple OSS Distributions <field_value>0b0</field_value> 5720*c54f35caSApple OSS Distributions <field_value_description> 5721*c54f35caSApple OSS Distributions <para>ERETAA instruction trapped to EL2.</para> 5722*c54f35caSApple OSS Distributions</field_value_description> 5723*c54f35caSApple OSS Distributions </field_value_instance> 5724*c54f35caSApple OSS Distributions <field_value_instance> 5725*c54f35caSApple OSS Distributions <field_value>0b1</field_value> 5726*c54f35caSApple OSS Distributions <field_value_description> 5727*c54f35caSApple OSS Distributions <para>ERETAB instruction trapped to EL2.</para> 5728*c54f35caSApple OSS Distributions</field_value_description> 5729*c54f35caSApple OSS Distributions </field_value_instance> 5730*c54f35caSApple OSS Distributions </field_values> 5731*c54f35caSApple OSS Distributions <field_description order="after"> 5732*c54f35caSApple OSS Distributions 5733*c54f35caSApple OSS Distributions <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5734*c54f35caSApple OSS Distributions 5735*c54f35caSApple OSS Distributions </field_description> 5736*c54f35caSApple OSS Distributions <field_resets> 5737*c54f35caSApple OSS Distributions 5738*c54f35caSApple OSS Distributions <field_reset> 5739*c54f35caSApple OSS Distributions 5740*c54f35caSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5741*c54f35caSApple OSS Distributions 5742*c54f35caSApple OSS Distributions </field_reset> 5743*c54f35caSApple OSS Distributions</field_resets> 5744*c54f35caSApple OSS Distributions </field> 5745*c54f35caSApple OSS Distributions <text_after_fields> 5746*c54f35caSApple OSS Distributions 5747*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 5748*c54f35caSApple OSS Distributions 5749*c54f35caSApple OSS Distributions </text_after_fields> 5750*c54f35caSApple OSS Distributions </fields> 5751*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5752*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5753*c54f35caSApple OSS Distributions 5754*c54f35caSApple OSS Distributions 5755*c54f35caSApple OSS Distributions 5756*c54f35caSApple OSS Distributions 5757*c54f35caSApple OSS Distributions 5758*c54f35caSApple OSS Distributions 5759*c54f35caSApple OSS Distributions 5760*c54f35caSApple OSS Distributions 5761*c54f35caSApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5762*c54f35caSApple OSS Distributions <fieldat id="ERET_1_1" msb="1" lsb="1"/> 5763*c54f35caSApple OSS Distributions <fieldat id="ERETA_0_0" msb="0" lsb="0"/> 5764*c54f35caSApple OSS Distributions </reg_fieldset> 5765*c54f35caSApple OSS Distributions </partial_fieldset> 5766*c54f35caSApple OSS Distributions <partial_fieldset> 5767*c54f35caSApple OSS Distributions <fields length="25"> 5768*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5769*c54f35caSApple OSS Distributions <fields_instance>Exception from Branch Target Identification instruction</fields_instance> 5770*c54f35caSApple OSS Distributions <text_before_fields> 5771*c54f35caSApple OSS Distributions 5772*c54f35caSApple OSS Distributions 5773*c54f35caSApple OSS Distributions 5774*c54f35caSApple OSS Distributions </text_before_fields> 5775*c54f35caSApple OSS Distributions 5776*c54f35caSApple OSS Distributions <field 5777*c54f35caSApple OSS Distributions id="0_24_2" 5778*c54f35caSApple OSS Distributions is_variable_length="False" 5779*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5780*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5781*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5782*c54f35caSApple OSS Distributions is_constant_value="False" 5783*c54f35caSApple OSS Distributions rwtype="RES0" 5784*c54f35caSApple OSS Distributions > 5785*c54f35caSApple OSS Distributions <field_name>0</field_name> 5786*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5787*c54f35caSApple OSS Distributions <field_lsb>2</field_lsb> 5788*c54f35caSApple OSS Distributions <field_description order="before"> 5789*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5790*c54f35caSApple OSS Distributions </field_description> 5791*c54f35caSApple OSS Distributions <field_values> 5792*c54f35caSApple OSS Distributions </field_values> 5793*c54f35caSApple OSS Distributions </field> 5794*c54f35caSApple OSS Distributions <field 5795*c54f35caSApple OSS Distributions id="BTYPE_1_0" 5796*c54f35caSApple OSS Distributions is_variable_length="False" 5797*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5798*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5799*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5800*c54f35caSApple OSS Distributions is_constant_value="False" 5801*c54f35caSApple OSS Distributions > 5802*c54f35caSApple OSS Distributions <field_name>BTYPE</field_name> 5803*c54f35caSApple OSS Distributions <field_msb>1</field_msb> 5804*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5805*c54f35caSApple OSS Distributions <field_description order="before"> 5806*c54f35caSApple OSS Distributions 5807*c54f35caSApple OSS Distributions <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para> 5808*c54f35caSApple OSS Distributions 5809*c54f35caSApple OSS Distributions </field_description> 5810*c54f35caSApple OSS Distributions <field_values> 5811*c54f35caSApple OSS Distributions 5812*c54f35caSApple OSS Distributions 5813*c54f35caSApple OSS Distributions </field_values> 5814*c54f35caSApple OSS Distributions <field_resets> 5815*c54f35caSApple OSS Distributions 5816*c54f35caSApple OSS Distributions</field_resets> 5817*c54f35caSApple OSS Distributions </field> 5818*c54f35caSApple OSS Distributions <text_after_fields> 5819*c54f35caSApple OSS Distributions 5820*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para> 5821*c54f35caSApple OSS Distributions 5822*c54f35caSApple OSS Distributions </text_after_fields> 5823*c54f35caSApple OSS Distributions </fields> 5824*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5825*c54f35caSApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5826*c54f35caSApple OSS Distributions 5827*c54f35caSApple OSS Distributions 5828*c54f35caSApple OSS Distributions 5829*c54f35caSApple OSS Distributions 5830*c54f35caSApple OSS Distributions 5831*c54f35caSApple OSS Distributions 5832*c54f35caSApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5833*c54f35caSApple OSS Distributions <fieldat id="BTYPE_1_0" msb="1" lsb="0"/> 5834*c54f35caSApple OSS Distributions </reg_fieldset> 5835*c54f35caSApple OSS Distributions </partial_fieldset> 5836*c54f35caSApple OSS Distributions <partial_fieldset> 5837*c54f35caSApple OSS Distributions <fields length="25"> 5838*c54f35caSApple OSS Distributions <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance> 5839*c54f35caSApple OSS Distributions <text_before_fields> 5840*c54f35caSApple OSS Distributions 5841*c54f35caSApple OSS Distributions 5842*c54f35caSApple OSS Distributions 5843*c54f35caSApple OSS Distributions </text_before_fields> 5844*c54f35caSApple OSS Distributions 5845*c54f35caSApple OSS Distributions <field 5846*c54f35caSApple OSS Distributions id="0_24_0" 5847*c54f35caSApple OSS Distributions is_variable_length="False" 5848*c54f35caSApple OSS Distributions has_partial_fieldset="False" 5849*c54f35caSApple OSS Distributions is_linked_to_partial_fieldset="False" 5850*c54f35caSApple OSS Distributions is_access_restriction_possible="False" 5851*c54f35caSApple OSS Distributions is_constant_value="False" 5852*c54f35caSApple OSS Distributions rwtype="RES0" 5853*c54f35caSApple OSS Distributions > 5854*c54f35caSApple OSS Distributions <field_name>0</field_name> 5855*c54f35caSApple OSS Distributions <field_msb>24</field_msb> 5856*c54f35caSApple OSS Distributions <field_lsb>0</field_lsb> 5857*c54f35caSApple OSS Distributions <field_description order="before"> 5858*c54f35caSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5859*c54f35caSApple OSS Distributions </field_description> 5860*c54f35caSApple OSS Distributions <field_values> 5861*c54f35caSApple OSS Distributions </field_values> 5862*c54f35caSApple OSS Distributions </field> 5863*c54f35caSApple OSS Distributions <text_after_fields> 5864*c54f35caSApple OSS Distributions 5865*c54f35caSApple OSS Distributions <para>For more information about generating these exceptions, see:</para> 5866*c54f35caSApple OSS Distributions<list type="unordered"> 5867*c54f35caSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5868*c54f35caSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5869*c54f35caSApple OSS Distributions</listitem></list> 5870*c54f35caSApple OSS Distributions 5871*c54f35caSApple OSS Distributions </text_after_fields> 5872*c54f35caSApple OSS Distributions </fields> 5873*c54f35caSApple OSS Distributions <reg_fieldset length="25"> 5874*c54f35caSApple OSS Distributions 5875*c54f35caSApple OSS Distributions 5876*c54f35caSApple OSS Distributions 5877*c54f35caSApple OSS Distributions 5878*c54f35caSApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 5879*c54f35caSApple OSS Distributions </reg_fieldset> 5880*c54f35caSApple OSS Distributions </partial_fieldset> 5881*c54f35caSApple OSS Distributions </field> 5882*c54f35caSApple OSS Distributions <text_after_fields> 5883*c54f35caSApple OSS Distributions 5884*c54f35caSApple OSS Distributions 5885*c54f35caSApple OSS Distributions 5886*c54f35caSApple OSS Distributions </text_after_fields> 5887*c54f35caSApple OSS Distributions </fields> 5888*c54f35caSApple OSS Distributions <reg_fieldset length="64"> 5889*c54f35caSApple OSS Distributions 5890*c54f35caSApple OSS Distributions 5891*c54f35caSApple OSS Distributions 5892*c54f35caSApple OSS Distributions 5893*c54f35caSApple OSS Distributions 5894*c54f35caSApple OSS Distributions 5895*c54f35caSApple OSS Distributions 5896*c54f35caSApple OSS Distributions 5897*c54f35caSApple OSS Distributions 5898*c54f35caSApple OSS Distributions 5899*c54f35caSApple OSS Distributions <fieldat id="0_63_32" msb="63" lsb="32"/> 5900*c54f35caSApple OSS Distributions <fieldat id="EC_31_26" msb="31" lsb="26"/> 5901*c54f35caSApple OSS Distributions <fieldat id="IL_25_25" msb="25" lsb="25"/> 5902*c54f35caSApple OSS Distributions <fieldat id="ISS_24_0" msb="24" lsb="0"/> 5903*c54f35caSApple OSS Distributions </reg_fieldset> 5904*c54f35caSApple OSS Distributions 5905*c54f35caSApple OSS Distributions </reg_fieldsets> 5906*c54f35caSApple OSS Distributions 5907*c54f35caSApple OSS Distributions 5908*c54f35caSApple OSS Distributions 5909*c54f35caSApple OSS Distributions<access_mechanisms> 5910*c54f35caSApple OSS Distributions 5911*c54f35caSApple OSS Distributions 5912*c54f35caSApple OSS Distributions <access_permission_text> 5913*c54f35caSApple OSS Distributions <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para> 5914*c54f35caSApple OSS Distributions </access_permission_text> 5915*c54f35caSApple OSS Distributions 5916*c54f35caSApple OSS Distributions 5917*c54f35caSApple OSS Distributions <access_mechanism accessor="MRS ESR_EL1"> 5918*c54f35caSApple OSS Distributions <encoding> 5919*c54f35caSApple OSS Distributions 5920*c54f35caSApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL1</access_instruction> 5921*c54f35caSApple OSS Distributions 5922*c54f35caSApple OSS Distributions <enc n="op0" v="0b11"/> 5923*c54f35caSApple OSS Distributions 5924*c54f35caSApple OSS Distributions <enc n="op1" v="0b000"/> 5925*c54f35caSApple OSS Distributions 5926*c54f35caSApple OSS Distributions <enc n="CRn" v="0b0101"/> 5927*c54f35caSApple OSS Distributions 5928*c54f35caSApple OSS Distributions <enc n="CRm" v="0b0010"/> 5929*c54f35caSApple OSS Distributions 5930*c54f35caSApple OSS Distributions <enc n="op2" v="0b000"/> 5931*c54f35caSApple OSS Distributions </encoding> 5932*c54f35caSApple OSS Distributions <access_permission> 5933*c54f35caSApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 5934*c54f35caSApple OSS Distributions <pstext> 5935*c54f35caSApple OSS Distributionsif PSTATE.EL == EL0 then 5936*c54f35caSApple OSS Distributions UNDEFINED; 5937*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL1 then 5938*c54f35caSApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TRVM == '1' then 5939*c54f35caSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5940*c54f35caSApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5941*c54f35caSApple OSS Distributions return NVMem[0x138]; 5942*c54f35caSApple OSS Distributions else 5943*c54f35caSApple OSS Distributions return ESR_EL1; 5944*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL2 then 5945*c54f35caSApple OSS Distributions if HCR_EL2.E2H == '1' then 5946*c54f35caSApple OSS Distributions return ESR_EL2; 5947*c54f35caSApple OSS Distributions else 5948*c54f35caSApple OSS Distributions return ESR_EL1; 5949*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL3 then 5950*c54f35caSApple OSS Distributions return ESR_EL1; 5951*c54f35caSApple OSS Distributions </pstext> 5952*c54f35caSApple OSS Distributions </ps> 5953*c54f35caSApple OSS Distributions </access_permission> 5954*c54f35caSApple OSS Distributions </access_mechanism> 5955*c54f35caSApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL1"> 5956*c54f35caSApple OSS Distributions <encoding> 5957*c54f35caSApple OSS Distributions 5958*c54f35caSApple OSS Distributions <access_instruction>MSR ESR_EL1, <Xt></access_instruction> 5959*c54f35caSApple OSS Distributions 5960*c54f35caSApple OSS Distributions <enc n="op0" v="0b11"/> 5961*c54f35caSApple OSS Distributions 5962*c54f35caSApple OSS Distributions <enc n="op1" v="0b000"/> 5963*c54f35caSApple OSS Distributions 5964*c54f35caSApple OSS Distributions <enc n="CRn" v="0b0101"/> 5965*c54f35caSApple OSS Distributions 5966*c54f35caSApple OSS Distributions <enc n="CRm" v="0b0010"/> 5967*c54f35caSApple OSS Distributions 5968*c54f35caSApple OSS Distributions <enc n="op2" v="0b000"/> 5969*c54f35caSApple OSS Distributions </encoding> 5970*c54f35caSApple OSS Distributions <access_permission> 5971*c54f35caSApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 5972*c54f35caSApple OSS Distributions <pstext> 5973*c54f35caSApple OSS Distributionsif PSTATE.EL == EL0 then 5974*c54f35caSApple OSS Distributions UNDEFINED; 5975*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL1 then 5976*c54f35caSApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TVM == '1' then 5977*c54f35caSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5978*c54f35caSApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5979*c54f35caSApple OSS Distributions NVMem[0x138] = X[t]; 5980*c54f35caSApple OSS Distributions else 5981*c54f35caSApple OSS Distributions ESR_EL1 = X[t]; 5982*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL2 then 5983*c54f35caSApple OSS Distributions if HCR_EL2.E2H == '1' then 5984*c54f35caSApple OSS Distributions ESR_EL2 = X[t]; 5985*c54f35caSApple OSS Distributions else 5986*c54f35caSApple OSS Distributions ESR_EL1 = X[t]; 5987*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL3 then 5988*c54f35caSApple OSS Distributions ESR_EL1 = X[t]; 5989*c54f35caSApple OSS Distributions </pstext> 5990*c54f35caSApple OSS Distributions </ps> 5991*c54f35caSApple OSS Distributions </access_permission> 5992*c54f35caSApple OSS Distributions </access_mechanism> 5993*c54f35caSApple OSS Distributions <access_mechanism accessor="MRS ESR_EL12"> 5994*c54f35caSApple OSS Distributions <encoding> 5995*c54f35caSApple OSS Distributions 5996*c54f35caSApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL12</access_instruction> 5997*c54f35caSApple OSS Distributions 5998*c54f35caSApple OSS Distributions <enc n="op0" v="0b11"/> 5999*c54f35caSApple OSS Distributions 6000*c54f35caSApple OSS Distributions <enc n="op1" v="0b101"/> 6001*c54f35caSApple OSS Distributions 6002*c54f35caSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6003*c54f35caSApple OSS Distributions 6004*c54f35caSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6005*c54f35caSApple OSS Distributions 6006*c54f35caSApple OSS Distributions <enc n="op2" v="0b000"/> 6007*c54f35caSApple OSS Distributions </encoding> 6008*c54f35caSApple OSS Distributions <access_permission> 6009*c54f35caSApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6010*c54f35caSApple OSS Distributions <pstext> 6011*c54f35caSApple OSS Distributionsif PSTATE.EL == EL0 then 6012*c54f35caSApple OSS Distributions UNDEFINED; 6013*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL1 then 6014*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6015*c54f35caSApple OSS Distributions return NVMem[0x138]; 6016*c54f35caSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6017*c54f35caSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6018*c54f35caSApple OSS Distributions else 6019*c54f35caSApple OSS Distributions UNDEFINED; 6020*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL2 then 6021*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6022*c54f35caSApple OSS Distributions return ESR_EL1; 6023*c54f35caSApple OSS Distributions else 6024*c54f35caSApple OSS Distributions UNDEFINED; 6025*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL3 then 6026*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6027*c54f35caSApple OSS Distributions return ESR_EL1; 6028*c54f35caSApple OSS Distributions else 6029*c54f35caSApple OSS Distributions UNDEFINED; 6030*c54f35caSApple OSS Distributions </pstext> 6031*c54f35caSApple OSS Distributions </ps> 6032*c54f35caSApple OSS Distributions </access_permission> 6033*c54f35caSApple OSS Distributions </access_mechanism> 6034*c54f35caSApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL12"> 6035*c54f35caSApple OSS Distributions <encoding> 6036*c54f35caSApple OSS Distributions 6037*c54f35caSApple OSS Distributions <access_instruction>MSR ESR_EL12, <Xt></access_instruction> 6038*c54f35caSApple OSS Distributions 6039*c54f35caSApple OSS Distributions <enc n="op0" v="0b11"/> 6040*c54f35caSApple OSS Distributions 6041*c54f35caSApple OSS Distributions <enc n="op1" v="0b101"/> 6042*c54f35caSApple OSS Distributions 6043*c54f35caSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6044*c54f35caSApple OSS Distributions 6045*c54f35caSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6046*c54f35caSApple OSS Distributions 6047*c54f35caSApple OSS Distributions <enc n="op2" v="0b000"/> 6048*c54f35caSApple OSS Distributions </encoding> 6049*c54f35caSApple OSS Distributions <access_permission> 6050*c54f35caSApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6051*c54f35caSApple OSS Distributions <pstext> 6052*c54f35caSApple OSS Distributionsif PSTATE.EL == EL0 then 6053*c54f35caSApple OSS Distributions UNDEFINED; 6054*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL1 then 6055*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6056*c54f35caSApple OSS Distributions NVMem[0x138] = X[t]; 6057*c54f35caSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6058*c54f35caSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6059*c54f35caSApple OSS Distributions else 6060*c54f35caSApple OSS Distributions UNDEFINED; 6061*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL2 then 6062*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6063*c54f35caSApple OSS Distributions ESR_EL1 = X[t]; 6064*c54f35caSApple OSS Distributions else 6065*c54f35caSApple OSS Distributions UNDEFINED; 6066*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL3 then 6067*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6068*c54f35caSApple OSS Distributions ESR_EL1 = X[t]; 6069*c54f35caSApple OSS Distributions else 6070*c54f35caSApple OSS Distributions UNDEFINED; 6071*c54f35caSApple OSS Distributions </pstext> 6072*c54f35caSApple OSS Distributions </ps> 6073*c54f35caSApple OSS Distributions </access_permission> 6074*c54f35caSApple OSS Distributions </access_mechanism> 6075*c54f35caSApple OSS Distributions <access_mechanism accessor="MRS ESR_EL2"> 6076*c54f35caSApple OSS Distributions <encoding> 6077*c54f35caSApple OSS Distributions 6078*c54f35caSApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL2</access_instruction> 6079*c54f35caSApple OSS Distributions 6080*c54f35caSApple OSS Distributions <enc n="op0" v="0b11"/> 6081*c54f35caSApple OSS Distributions 6082*c54f35caSApple OSS Distributions <enc n="op1" v="0b100"/> 6083*c54f35caSApple OSS Distributions 6084*c54f35caSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6085*c54f35caSApple OSS Distributions 6086*c54f35caSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6087*c54f35caSApple OSS Distributions 6088*c54f35caSApple OSS Distributions <enc n="op2" v="0b000"/> 6089*c54f35caSApple OSS Distributions </encoding> 6090*c54f35caSApple OSS Distributions <access_permission> 6091*c54f35caSApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6092*c54f35caSApple OSS Distributions <pstext> 6093*c54f35caSApple OSS Distributionsif PSTATE.EL == EL0 then 6094*c54f35caSApple OSS Distributions UNDEFINED; 6095*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL1 then 6096*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6097*c54f35caSApple OSS Distributions return ESR_EL1; 6098*c54f35caSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6099*c54f35caSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6100*c54f35caSApple OSS Distributions else 6101*c54f35caSApple OSS Distributions UNDEFINED; 6102*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL2 then 6103*c54f35caSApple OSS Distributions return ESR_EL2; 6104*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL3 then 6105*c54f35caSApple OSS Distributions return ESR_EL2; 6106*c54f35caSApple OSS Distributions </pstext> 6107*c54f35caSApple OSS Distributions </ps> 6108*c54f35caSApple OSS Distributions </access_permission> 6109*c54f35caSApple OSS Distributions </access_mechanism> 6110*c54f35caSApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL2"> 6111*c54f35caSApple OSS Distributions <encoding> 6112*c54f35caSApple OSS Distributions 6113*c54f35caSApple OSS Distributions <access_instruction>MSR ESR_EL2, <Xt></access_instruction> 6114*c54f35caSApple OSS Distributions 6115*c54f35caSApple OSS Distributions <enc n="op0" v="0b11"/> 6116*c54f35caSApple OSS Distributions 6117*c54f35caSApple OSS Distributions <enc n="op1" v="0b100"/> 6118*c54f35caSApple OSS Distributions 6119*c54f35caSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6120*c54f35caSApple OSS Distributions 6121*c54f35caSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6122*c54f35caSApple OSS Distributions 6123*c54f35caSApple OSS Distributions <enc n="op2" v="0b000"/> 6124*c54f35caSApple OSS Distributions </encoding> 6125*c54f35caSApple OSS Distributions <access_permission> 6126*c54f35caSApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6127*c54f35caSApple OSS Distributions <pstext> 6128*c54f35caSApple OSS Distributionsif PSTATE.EL == EL0 then 6129*c54f35caSApple OSS Distributions UNDEFINED; 6130*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL1 then 6131*c54f35caSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6132*c54f35caSApple OSS Distributions ESR_EL1 = X[t]; 6133*c54f35caSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6134*c54f35caSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6135*c54f35caSApple OSS Distributions else 6136*c54f35caSApple OSS Distributions UNDEFINED; 6137*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL2 then 6138*c54f35caSApple OSS Distributions ESR_EL2 = X[t]; 6139*c54f35caSApple OSS Distributionselsif PSTATE.EL == EL3 then 6140*c54f35caSApple OSS Distributions ESR_EL2 = X[t]; 6141*c54f35caSApple OSS Distributions </pstext> 6142*c54f35caSApple OSS Distributions </ps> 6143*c54f35caSApple OSS Distributions </access_permission> 6144*c54f35caSApple OSS Distributions </access_mechanism> 6145*c54f35caSApple OSS Distributions</access_mechanisms> 6146*c54f35caSApple OSS Distributions 6147*c54f35caSApple OSS Distributions <arch_variants> 6148*c54f35caSApple OSS Distributions </arch_variants> 6149*c54f35caSApple OSS Distributions </register> 6150*c54f35caSApple OSS Distributions</registers> 6151*c54f35caSApple OSS Distributions 6152*c54f35caSApple OSS Distributions <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp> 6153*c54f35caSApple OSS Distributions</register_page>