xref: /xnu-8796.101.5/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision aca3beaa3dfbd42498b42c5e5ce20a938e6554e5)
1*aca3beaaSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*aca3beaaSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*aca3beaaSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*aca3beaaSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*aca3beaaSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*aca3beaaSApple OSS Distributions
7*aca3beaaSApple OSS Distributions
8*aca3beaaSApple OSS Distributions
9*aca3beaaSApple OSS Distributions
10*aca3beaaSApple OSS Distributions
11*aca3beaaSApple OSS Distributions
12*aca3beaaSApple OSS Distributions<register_page>
13*aca3beaaSApple OSS Distributions  <registers>
14*aca3beaaSApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*aca3beaaSApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*aca3beaaSApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*aca3beaaSApple OSS Distributions
18*aca3beaaSApple OSS Distributions
19*aca3beaaSApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*aca3beaaSApple OSS Distributions      <reg_mappings>
21*aca3beaaSApple OSS Distributions          <reg_mapping>
22*aca3beaaSApple OSS Distributions
23*aca3beaaSApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*aca3beaaSApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*aca3beaaSApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*aca3beaaSApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*aca3beaaSApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*aca3beaaSApple OSS Distributions
29*aca3beaaSApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*aca3beaaSApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*aca3beaaSApple OSS Distributions
32*aca3beaaSApple OSS Distributions          </reg_mapping>
33*aca3beaaSApple OSS Distributions      </reg_mappings>
34*aca3beaaSApple OSS Distributions      <reg_purpose>
35*aca3beaaSApple OSS Distributions
36*aca3beaaSApple OSS Distributions
37*aca3beaaSApple OSS Distributions      <purpose_text>
38*aca3beaaSApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*aca3beaaSApple OSS Distributions      </purpose_text>
40*aca3beaaSApple OSS Distributions
41*aca3beaaSApple OSS Distributions      </reg_purpose>
42*aca3beaaSApple OSS Distributions      <reg_groups>
43*aca3beaaSApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*aca3beaaSApple OSS Distributions      </reg_groups>
45*aca3beaaSApple OSS Distributions      <reg_usage_constraints>
46*aca3beaaSApple OSS Distributions
47*aca3beaaSApple OSS Distributions
48*aca3beaaSApple OSS Distributions      </reg_usage_constraints>
49*aca3beaaSApple OSS Distributions      <reg_configuration>
50*aca3beaaSApple OSS Distributions
51*aca3beaaSApple OSS Distributions
52*aca3beaaSApple OSS Distributions      </reg_configuration>
53*aca3beaaSApple OSS Distributions      <reg_attributes>
54*aca3beaaSApple OSS Distributions          <attributes_text>
55*aca3beaaSApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*aca3beaaSApple OSS Distributions          </attributes_text>
57*aca3beaaSApple OSS Distributions      </reg_attributes>
58*aca3beaaSApple OSS Distributions      <reg_fieldsets>
59*aca3beaaSApple OSS Distributions
60*aca3beaaSApple OSS Distributions
61*aca3beaaSApple OSS Distributions
62*aca3beaaSApple OSS Distributions
63*aca3beaaSApple OSS Distributions
64*aca3beaaSApple OSS Distributions
65*aca3beaaSApple OSS Distributions
66*aca3beaaSApple OSS Distributions
67*aca3beaaSApple OSS Distributions
68*aca3beaaSApple OSS Distributions
69*aca3beaaSApple OSS Distributions
70*aca3beaaSApple OSS Distributions
71*aca3beaaSApple OSS Distributions  <fields length="64">
72*aca3beaaSApple OSS Distributions    <text_before_fields>
73*aca3beaaSApple OSS Distributions
74*aca3beaaSApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*aca3beaaSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*aca3beaaSApple OSS Distributions
77*aca3beaaSApple OSS Distributions    </text_before_fields>
78*aca3beaaSApple OSS Distributions
79*aca3beaaSApple OSS Distributions        <field
80*aca3beaaSApple OSS Distributions           id="0_63_32"
81*aca3beaaSApple OSS Distributions           is_variable_length="False"
82*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
83*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
85*aca3beaaSApple OSS Distributions           is_constant_value="False"
86*aca3beaaSApple OSS Distributions           rwtype="RES0"
87*aca3beaaSApple OSS Distributions        >
88*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
89*aca3beaaSApple OSS Distributions        <field_msb>63</field_msb>
90*aca3beaaSApple OSS Distributions        <field_lsb>32</field_lsb>
91*aca3beaaSApple OSS Distributions        <field_description order="before">
92*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*aca3beaaSApple OSS Distributions        </field_description>
94*aca3beaaSApple OSS Distributions        <field_values>
95*aca3beaaSApple OSS Distributions        </field_values>
96*aca3beaaSApple OSS Distributions      </field>
97*aca3beaaSApple OSS Distributions        <field
98*aca3beaaSApple OSS Distributions           id="EC_31_26"
99*aca3beaaSApple OSS Distributions           is_variable_length="False"
100*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
101*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
103*aca3beaaSApple OSS Distributions           is_constant_value="False"
104*aca3beaaSApple OSS Distributions        >
105*aca3beaaSApple OSS Distributions          <field_name>EC</field_name>
106*aca3beaaSApple OSS Distributions        <field_msb>31</field_msb>
107*aca3beaaSApple OSS Distributions        <field_lsb>26</field_lsb>
108*aca3beaaSApple OSS Distributions        <field_description order="before">
109*aca3beaaSApple OSS Distributions
110*aca3beaaSApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*aca3beaaSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*aca3beaaSApple OSS Distributions<list type="unordered">
113*aca3beaaSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*aca3beaaSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*aca3beaaSApple OSS Distributions</listitem></list>
116*aca3beaaSApple OSS Distributions<para>Possible values of the EC field are:</para>
117*aca3beaaSApple OSS Distributions
118*aca3beaaSApple OSS Distributions        </field_description>
119*aca3beaaSApple OSS Distributions        <field_values>
120*aca3beaaSApple OSS Distributions
121*aca3beaaSApple OSS Distributions
122*aca3beaaSApple OSS Distributions                <field_value_instance>
123*aca3beaaSApple OSS Distributions          <field_value>0b000000</field_value>
124*aca3beaaSApple OSS Distributions        <field_value_description>
125*aca3beaaSApple OSS Distributions  <para>Unknown reason.</para>
126*aca3beaaSApple OSS Distributions</field_value_description>
127*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*aca3beaaSApple OSS Distributions    </field_value_instance>
129*aca3beaaSApple OSS Distributions                <field_value_instance>
130*aca3beaaSApple OSS Distributions          <field_value>0b000001</field_value>
131*aca3beaaSApple OSS Distributions        <field_value_description>
132*aca3beaaSApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*aca3beaaSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*aca3beaaSApple OSS Distributions</field_value_description>
135*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*aca3beaaSApple OSS Distributions    </field_value_instance>
137*aca3beaaSApple OSS Distributions                <field_value_instance>
138*aca3beaaSApple OSS Distributions          <field_value>0b000011</field_value>
139*aca3beaaSApple OSS Distributions        <field_value_description>
140*aca3beaaSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*aca3beaaSApple OSS Distributions</field_value_description>
142*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*aca3beaaSApple OSS Distributions    </field_value_instance>
144*aca3beaaSApple OSS Distributions                <field_value_instance>
145*aca3beaaSApple OSS Distributions          <field_value>0b000100</field_value>
146*aca3beaaSApple OSS Distributions        <field_value_description>
147*aca3beaaSApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*aca3beaaSApple OSS Distributions</field_value_description>
149*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*aca3beaaSApple OSS Distributions    </field_value_instance>
151*aca3beaaSApple OSS Distributions                <field_value_instance>
152*aca3beaaSApple OSS Distributions          <field_value>0b000101</field_value>
153*aca3beaaSApple OSS Distributions        <field_value_description>
154*aca3beaaSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*aca3beaaSApple OSS Distributions</field_value_description>
156*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*aca3beaaSApple OSS Distributions    </field_value_instance>
158*aca3beaaSApple OSS Distributions                <field_value_instance>
159*aca3beaaSApple OSS Distributions          <field_value>0b000110</field_value>
160*aca3beaaSApple OSS Distributions        <field_value_description>
161*aca3beaaSApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*aca3beaaSApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*aca3beaaSApple OSS Distributions<list type="unordered">
164*aca3beaaSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*aca3beaaSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*aca3beaaSApple OSS Distributions</listitem></list>
167*aca3beaaSApple OSS Distributions</field_value_description>
168*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*aca3beaaSApple OSS Distributions    </field_value_instance>
170*aca3beaaSApple OSS Distributions                <field_value_instance>
171*aca3beaaSApple OSS Distributions          <field_value>0b000111</field_value>
172*aca3beaaSApple OSS Distributions        <field_value_description>
173*aca3beaaSApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*aca3beaaSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*aca3beaaSApple OSS Distributions</field_value_description>
176*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*aca3beaaSApple OSS Distributions    </field_value_instance>
178*aca3beaaSApple OSS Distributions                <field_value_instance>
179*aca3beaaSApple OSS Distributions          <field_value>0b001100</field_value>
180*aca3beaaSApple OSS Distributions        <field_value_description>
181*aca3beaaSApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*aca3beaaSApple OSS Distributions</field_value_description>
183*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*aca3beaaSApple OSS Distributions    </field_value_instance>
185*aca3beaaSApple OSS Distributions                  <field_value_instance>
186*aca3beaaSApple OSS Distributions          <field_value>0b001101</field_value>
187*aca3beaaSApple OSS Distributions        <field_value_description>
188*aca3beaaSApple OSS Distributions  <para>Branch Target Exception.</para>
189*aca3beaaSApple OSS Distributions</field_value_description>
190*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*aca3beaaSApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*aca3beaaSApple OSS Distributions    </field_value_instance>
193*aca3beaaSApple OSS Distributions                <field_value_instance>
194*aca3beaaSApple OSS Distributions          <field_value>0b001110</field_value>
195*aca3beaaSApple OSS Distributions        <field_value_description>
196*aca3beaaSApple OSS Distributions  <para>Illegal Execution state.</para>
197*aca3beaaSApple OSS Distributions</field_value_description>
198*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*aca3beaaSApple OSS Distributions    </field_value_instance>
200*aca3beaaSApple OSS Distributions                <field_value_instance>
201*aca3beaaSApple OSS Distributions          <field_value>0b010001</field_value>
202*aca3beaaSApple OSS Distributions        <field_value_description>
203*aca3beaaSApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*aca3beaaSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*aca3beaaSApple OSS Distributions</field_value_description>
206*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*aca3beaaSApple OSS Distributions    </field_value_instance>
208*aca3beaaSApple OSS Distributions                <field_value_instance>
209*aca3beaaSApple OSS Distributions          <field_value>0b010101</field_value>
210*aca3beaaSApple OSS Distributions        <field_value_description>
211*aca3beaaSApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*aca3beaaSApple OSS Distributions</field_value_description>
213*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*aca3beaaSApple OSS Distributions    </field_value_instance>
215*aca3beaaSApple OSS Distributions                <field_value_instance>
216*aca3beaaSApple OSS Distributions          <field_value>0b011000</field_value>
217*aca3beaaSApple OSS Distributions        <field_value_description>
218*aca3beaaSApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*aca3beaaSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*aca3beaaSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*aca3beaaSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*aca3beaaSApple OSS Distributions</field_value_description>
223*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*aca3beaaSApple OSS Distributions    </field_value_instance>
225*aca3beaaSApple OSS Distributions                <field_value_instance>
226*aca3beaaSApple OSS Distributions          <field_value>0b011001</field_value>
227*aca3beaaSApple OSS Distributions        <field_value_description>
228*aca3beaaSApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*aca3beaaSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*aca3beaaSApple OSS Distributions</field_value_description>
231*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*aca3beaaSApple OSS Distributions    </field_value_instance>
233*aca3beaaSApple OSS Distributions                <field_value_instance>
234*aca3beaaSApple OSS Distributions          <field_value>0b100000</field_value>
235*aca3beaaSApple OSS Distributions        <field_value_description>
236*aca3beaaSApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*aca3beaaSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*aca3beaaSApple OSS Distributions</field_value_description>
239*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*aca3beaaSApple OSS Distributions    </field_value_instance>
241*aca3beaaSApple OSS Distributions                <field_value_instance>
242*aca3beaaSApple OSS Distributions          <field_value>0b100001</field_value>
243*aca3beaaSApple OSS Distributions        <field_value_description>
244*aca3beaaSApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*aca3beaaSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*aca3beaaSApple OSS Distributions</field_value_description>
247*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*aca3beaaSApple OSS Distributions    </field_value_instance>
249*aca3beaaSApple OSS Distributions                <field_value_instance>
250*aca3beaaSApple OSS Distributions          <field_value>0b100010</field_value>
251*aca3beaaSApple OSS Distributions        <field_value_description>
252*aca3beaaSApple OSS Distributions  <para>PC alignment fault exception.</para>
253*aca3beaaSApple OSS Distributions</field_value_description>
254*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*aca3beaaSApple OSS Distributions    </field_value_instance>
256*aca3beaaSApple OSS Distributions                <field_value_instance>
257*aca3beaaSApple OSS Distributions          <field_value>0b100100</field_value>
258*aca3beaaSApple OSS Distributions        <field_value_description>
259*aca3beaaSApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*aca3beaaSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*aca3beaaSApple OSS Distributions</field_value_description>
262*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*aca3beaaSApple OSS Distributions    </field_value_instance>
264*aca3beaaSApple OSS Distributions                <field_value_instance>
265*aca3beaaSApple OSS Distributions          <field_value>0b100101</field_value>
266*aca3beaaSApple OSS Distributions        <field_value_description>
267*aca3beaaSApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*aca3beaaSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*aca3beaaSApple OSS Distributions</field_value_description>
270*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*aca3beaaSApple OSS Distributions    </field_value_instance>
272*aca3beaaSApple OSS Distributions                <field_value_instance>
273*aca3beaaSApple OSS Distributions          <field_value>0b100110</field_value>
274*aca3beaaSApple OSS Distributions        <field_value_description>
275*aca3beaaSApple OSS Distributions  <para>SP alignment fault exception.</para>
276*aca3beaaSApple OSS Distributions</field_value_description>
277*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*aca3beaaSApple OSS Distributions    </field_value_instance>
279*aca3beaaSApple OSS Distributions                <field_value_instance>
280*aca3beaaSApple OSS Distributions          <field_value>0b101000</field_value>
281*aca3beaaSApple OSS Distributions        <field_value_description>
282*aca3beaaSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*aca3beaaSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*aca3beaaSApple OSS Distributions</field_value_description>
285*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*aca3beaaSApple OSS Distributions    </field_value_instance>
287*aca3beaaSApple OSS Distributions                <field_value_instance>
288*aca3beaaSApple OSS Distributions          <field_value>0b101100</field_value>
289*aca3beaaSApple OSS Distributions        <field_value_description>
290*aca3beaaSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*aca3beaaSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*aca3beaaSApple OSS Distributions</field_value_description>
293*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*aca3beaaSApple OSS Distributions    </field_value_instance>
295*aca3beaaSApple OSS Distributions                <field_value_instance>
296*aca3beaaSApple OSS Distributions          <field_value>0b101111</field_value>
297*aca3beaaSApple OSS Distributions        <field_value_description>
298*aca3beaaSApple OSS Distributions  <para>SError interrupt.</para>
299*aca3beaaSApple OSS Distributions</field_value_description>
300*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*aca3beaaSApple OSS Distributions    </field_value_instance>
302*aca3beaaSApple OSS Distributions                <field_value_instance>
303*aca3beaaSApple OSS Distributions          <field_value>0b110000</field_value>
304*aca3beaaSApple OSS Distributions        <field_value_description>
305*aca3beaaSApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*aca3beaaSApple OSS Distributions</field_value_description>
307*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*aca3beaaSApple OSS Distributions    </field_value_instance>
309*aca3beaaSApple OSS Distributions                <field_value_instance>
310*aca3beaaSApple OSS Distributions          <field_value>0b110001</field_value>
311*aca3beaaSApple OSS Distributions        <field_value_description>
312*aca3beaaSApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*aca3beaaSApple OSS Distributions</field_value_description>
314*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*aca3beaaSApple OSS Distributions    </field_value_instance>
316*aca3beaaSApple OSS Distributions                <field_value_instance>
317*aca3beaaSApple OSS Distributions          <field_value>0b110010</field_value>
318*aca3beaaSApple OSS Distributions        <field_value_description>
319*aca3beaaSApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*aca3beaaSApple OSS Distributions</field_value_description>
321*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*aca3beaaSApple OSS Distributions    </field_value_instance>
323*aca3beaaSApple OSS Distributions                <field_value_instance>
324*aca3beaaSApple OSS Distributions          <field_value>0b110011</field_value>
325*aca3beaaSApple OSS Distributions        <field_value_description>
326*aca3beaaSApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*aca3beaaSApple OSS Distributions</field_value_description>
328*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*aca3beaaSApple OSS Distributions    </field_value_instance>
330*aca3beaaSApple OSS Distributions                <field_value_instance>
331*aca3beaaSApple OSS Distributions          <field_value>0b110100</field_value>
332*aca3beaaSApple OSS Distributions        <field_value_description>
333*aca3beaaSApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*aca3beaaSApple OSS Distributions</field_value_description>
335*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*aca3beaaSApple OSS Distributions    </field_value_instance>
337*aca3beaaSApple OSS Distributions                <field_value_instance>
338*aca3beaaSApple OSS Distributions          <field_value>0b110101</field_value>
339*aca3beaaSApple OSS Distributions        <field_value_description>
340*aca3beaaSApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*aca3beaaSApple OSS Distributions</field_value_description>
342*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*aca3beaaSApple OSS Distributions    </field_value_instance>
344*aca3beaaSApple OSS Distributions                <field_value_instance>
345*aca3beaaSApple OSS Distributions          <field_value>0b111000</field_value>
346*aca3beaaSApple OSS Distributions        <field_value_description>
347*aca3beaaSApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*aca3beaaSApple OSS Distributions</field_value_description>
349*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*aca3beaaSApple OSS Distributions    </field_value_instance>
351*aca3beaaSApple OSS Distributions                <field_value_instance>
352*aca3beaaSApple OSS Distributions          <field_value>0b111100</field_value>
353*aca3beaaSApple OSS Distributions        <field_value_description>
354*aca3beaaSApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*aca3beaaSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*aca3beaaSApple OSS Distributions</field_value_description>
357*aca3beaaSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*aca3beaaSApple OSS Distributions    </field_value_instance>
359*aca3beaaSApple OSS Distributions        </field_values>
360*aca3beaaSApple OSS Distributions            <field_description order="after">
361*aca3beaaSApple OSS Distributions
362*aca3beaaSApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*aca3beaaSApple OSS Distributions<list type="unordered">
364*aca3beaaSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*aca3beaaSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*aca3beaaSApple OSS Distributions</listitem></list>
367*aca3beaaSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*aca3beaaSApple OSS Distributions
369*aca3beaaSApple OSS Distributions            </field_description>
370*aca3beaaSApple OSS Distributions          <field_resets>
371*aca3beaaSApple OSS Distributions
372*aca3beaaSApple OSS Distributions    <field_reset>
373*aca3beaaSApple OSS Distributions
374*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*aca3beaaSApple OSS Distributions
376*aca3beaaSApple OSS Distributions    </field_reset>
377*aca3beaaSApple OSS Distributions</field_resets>
378*aca3beaaSApple OSS Distributions      </field>
379*aca3beaaSApple OSS Distributions        <field
380*aca3beaaSApple OSS Distributions           id="IL_25_25"
381*aca3beaaSApple OSS Distributions           is_variable_length="False"
382*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
383*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
385*aca3beaaSApple OSS Distributions           is_constant_value="False"
386*aca3beaaSApple OSS Distributions        >
387*aca3beaaSApple OSS Distributions          <field_name>IL</field_name>
388*aca3beaaSApple OSS Distributions        <field_msb>25</field_msb>
389*aca3beaaSApple OSS Distributions        <field_lsb>25</field_lsb>
390*aca3beaaSApple OSS Distributions        <field_description order="before">
391*aca3beaaSApple OSS Distributions
392*aca3beaaSApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*aca3beaaSApple OSS Distributions
394*aca3beaaSApple OSS Distributions        </field_description>
395*aca3beaaSApple OSS Distributions        <field_values>
396*aca3beaaSApple OSS Distributions
397*aca3beaaSApple OSS Distributions
398*aca3beaaSApple OSS Distributions                <field_value_instance>
399*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
400*aca3beaaSApple OSS Distributions        <field_value_description>
401*aca3beaaSApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*aca3beaaSApple OSS Distributions</field_value_description>
403*aca3beaaSApple OSS Distributions    </field_value_instance>
404*aca3beaaSApple OSS Distributions                <field_value_instance>
405*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
406*aca3beaaSApple OSS Distributions        <field_value_description>
407*aca3beaaSApple OSS Distributions  <list type="unordered">
408*aca3beaaSApple OSS Distributions<listitem><content>
409*aca3beaaSApple OSS Distributions<para>An SError interrupt.</para>
410*aca3beaaSApple OSS Distributions</content>
411*aca3beaaSApple OSS Distributions</listitem><listitem><content>
412*aca3beaaSApple OSS Distributions<para>An Instruction Abort exception.</para>
413*aca3beaaSApple OSS Distributions</content>
414*aca3beaaSApple OSS Distributions</listitem><listitem><content>
415*aca3beaaSApple OSS Distributions<para>A PC alignment fault exception.</para>
416*aca3beaaSApple OSS Distributions</content>
417*aca3beaaSApple OSS Distributions</listitem><listitem><content>
418*aca3beaaSApple OSS Distributions<para>An SP alignment fault exception.</para>
419*aca3beaaSApple OSS Distributions</content>
420*aca3beaaSApple OSS Distributions</listitem><listitem><content>
421*aca3beaaSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*aca3beaaSApple OSS Distributions</content>
423*aca3beaaSApple OSS Distributions</listitem><listitem><content>
424*aca3beaaSApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*aca3beaaSApple OSS Distributions</content>
426*aca3beaaSApple OSS Distributions</listitem><listitem><content>
427*aca3beaaSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*aca3beaaSApple OSS Distributions<list type="unordered">
429*aca3beaaSApple OSS Distributions<listitem><content>
430*aca3beaaSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*aca3beaaSApple OSS Distributions</content>
432*aca3beaaSApple OSS Distributions</listitem><listitem><content>
433*aca3beaaSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*aca3beaaSApple OSS Distributions</content>
435*aca3beaaSApple OSS Distributions</listitem></list>
436*aca3beaaSApple OSS Distributions</content>
437*aca3beaaSApple OSS Distributions</listitem><listitem><content>
438*aca3beaaSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*aca3beaaSApple OSS Distributions</content>
440*aca3beaaSApple OSS Distributions</listitem></list>
441*aca3beaaSApple OSS Distributions</field_value_description>
442*aca3beaaSApple OSS Distributions    </field_value_instance>
443*aca3beaaSApple OSS Distributions        </field_values>
444*aca3beaaSApple OSS Distributions          <field_resets>
445*aca3beaaSApple OSS Distributions
446*aca3beaaSApple OSS Distributions    <field_reset>
447*aca3beaaSApple OSS Distributions
448*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*aca3beaaSApple OSS Distributions
450*aca3beaaSApple OSS Distributions    </field_reset>
451*aca3beaaSApple OSS Distributions</field_resets>
452*aca3beaaSApple OSS Distributions      </field>
453*aca3beaaSApple OSS Distributions        <field
454*aca3beaaSApple OSS Distributions           id="ISS_24_0"
455*aca3beaaSApple OSS Distributions           is_variable_length="False"
456*aca3beaaSApple OSS Distributions           has_partial_fieldset="True"
457*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
459*aca3beaaSApple OSS Distributions           is_constant_value="False"
460*aca3beaaSApple OSS Distributions        >
461*aca3beaaSApple OSS Distributions          <field_name>ISS</field_name>
462*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
463*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
464*aca3beaaSApple OSS Distributions        <field_description order="before">
465*aca3beaaSApple OSS Distributions
466*aca3beaaSApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*aca3beaaSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*aca3beaaSApple OSS Distributions<list type="unordered">
469*aca3beaaSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*aca3beaaSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*aca3beaaSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*aca3beaaSApple OSS Distributions</listitem></list>
474*aca3beaaSApple OSS Distributions</content>
475*aca3beaaSApple OSS Distributions</listitem></list>
476*aca3beaaSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*aca3beaaSApple OSS Distributions
478*aca3beaaSApple OSS Distributions        </field_description>
479*aca3beaaSApple OSS Distributions        <field_values>
480*aca3beaaSApple OSS Distributions
481*aca3beaaSApple OSS Distributions               <field_value_name>I</field_value_name>
482*aca3beaaSApple OSS Distributions        </field_values>
483*aca3beaaSApple OSS Distributions          <field_resets>
484*aca3beaaSApple OSS Distributions
485*aca3beaaSApple OSS Distributions</field_resets>
486*aca3beaaSApple OSS Distributions            <partial_fieldset>
487*aca3beaaSApple OSS Distributions              <fields length="25">
488*aca3beaaSApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*aca3beaaSApple OSS Distributions    <text_before_fields>
490*aca3beaaSApple OSS Distributions
491*aca3beaaSApple OSS Distributions
492*aca3beaaSApple OSS Distributions
493*aca3beaaSApple OSS Distributions    </text_before_fields>
494*aca3beaaSApple OSS Distributions
495*aca3beaaSApple OSS Distributions        <field
496*aca3beaaSApple OSS Distributions           id="0_24_0"
497*aca3beaaSApple OSS Distributions           is_variable_length="False"
498*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
499*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
501*aca3beaaSApple OSS Distributions           is_constant_value="False"
502*aca3beaaSApple OSS Distributions           rwtype="RES0"
503*aca3beaaSApple OSS Distributions        >
504*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
505*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
506*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
507*aca3beaaSApple OSS Distributions        <field_description order="before">
508*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*aca3beaaSApple OSS Distributions        </field_description>
510*aca3beaaSApple OSS Distributions        <field_values>
511*aca3beaaSApple OSS Distributions        </field_values>
512*aca3beaaSApple OSS Distributions      </field>
513*aca3beaaSApple OSS Distributions    <text_after_fields>
514*aca3beaaSApple OSS Distributions
515*aca3beaaSApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*aca3beaaSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*aca3beaaSApple OSS Distributions<list type="unordered">
518*aca3beaaSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*aca3beaaSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*aca3beaaSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*aca3beaaSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*aca3beaaSApple OSS Distributions</listitem></list>
523*aca3beaaSApple OSS Distributions</content>
524*aca3beaaSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*aca3beaaSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*aca3beaaSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*aca3beaaSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*aca3beaaSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*aca3beaaSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*aca3beaaSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*aca3beaaSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*aca3beaaSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*aca3beaaSApple OSS Distributions</listitem></list>
534*aca3beaaSApple OSS Distributions</content>
535*aca3beaaSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*aca3beaaSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*aca3beaaSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*aca3beaaSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*aca3beaaSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*aca3beaaSApple OSS Distributions</listitem></list>
541*aca3beaaSApple OSS Distributions</content>
542*aca3beaaSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*aca3beaaSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*aca3beaaSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*aca3beaaSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*aca3beaaSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*aca3beaaSApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*aca3beaaSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*aca3beaaSApple OSS Distributions</listitem></list>
550*aca3beaaSApple OSS Distributions</content>
551*aca3beaaSApple OSS Distributions</listitem></list>
552*aca3beaaSApple OSS Distributions
553*aca3beaaSApple OSS Distributions    </text_after_fields>
554*aca3beaaSApple OSS Distributions  </fields>
555*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
556*aca3beaaSApple OSS Distributions
557*aca3beaaSApple OSS Distributions
558*aca3beaaSApple OSS Distributions
559*aca3beaaSApple OSS Distributions
560*aca3beaaSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*aca3beaaSApple OSS Distributions    </reg_fieldset>
562*aca3beaaSApple OSS Distributions            </partial_fieldset>
563*aca3beaaSApple OSS Distributions            <partial_fieldset>
564*aca3beaaSApple OSS Distributions              <fields length="25">
565*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*aca3beaaSApple OSS Distributions    <text_before_fields>
567*aca3beaaSApple OSS Distributions
568*aca3beaaSApple OSS Distributions
569*aca3beaaSApple OSS Distributions
570*aca3beaaSApple OSS Distributions    </text_before_fields>
571*aca3beaaSApple OSS Distributions
572*aca3beaaSApple OSS Distributions        <field
573*aca3beaaSApple OSS Distributions           id="CV_24_24"
574*aca3beaaSApple OSS Distributions           is_variable_length="False"
575*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
576*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
578*aca3beaaSApple OSS Distributions           is_constant_value="False"
579*aca3beaaSApple OSS Distributions        >
580*aca3beaaSApple OSS Distributions          <field_name>CV</field_name>
581*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
582*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
583*aca3beaaSApple OSS Distributions        <field_description order="before">
584*aca3beaaSApple OSS Distributions
585*aca3beaaSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*aca3beaaSApple OSS Distributions
587*aca3beaaSApple OSS Distributions        </field_description>
588*aca3beaaSApple OSS Distributions        <field_values>
589*aca3beaaSApple OSS Distributions
590*aca3beaaSApple OSS Distributions
591*aca3beaaSApple OSS Distributions                <field_value_instance>
592*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
593*aca3beaaSApple OSS Distributions        <field_value_description>
594*aca3beaaSApple OSS Distributions  <para>The COND field is not valid.</para>
595*aca3beaaSApple OSS Distributions</field_value_description>
596*aca3beaaSApple OSS Distributions    </field_value_instance>
597*aca3beaaSApple OSS Distributions                <field_value_instance>
598*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
599*aca3beaaSApple OSS Distributions        <field_value_description>
600*aca3beaaSApple OSS Distributions  <para>The COND field is valid.</para>
601*aca3beaaSApple OSS Distributions</field_value_description>
602*aca3beaaSApple OSS Distributions    </field_value_instance>
603*aca3beaaSApple OSS Distributions        </field_values>
604*aca3beaaSApple OSS Distributions            <field_description order="after">
605*aca3beaaSApple OSS Distributions
606*aca3beaaSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*aca3beaaSApple OSS Distributions<list type="unordered">
609*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*aca3beaaSApple OSS Distributions</listitem></list>
612*aca3beaaSApple OSS Distributions
613*aca3beaaSApple OSS Distributions            </field_description>
614*aca3beaaSApple OSS Distributions          <field_resets>
615*aca3beaaSApple OSS Distributions
616*aca3beaaSApple OSS Distributions    <field_reset>
617*aca3beaaSApple OSS Distributions
618*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*aca3beaaSApple OSS Distributions
620*aca3beaaSApple OSS Distributions    </field_reset>
621*aca3beaaSApple OSS Distributions</field_resets>
622*aca3beaaSApple OSS Distributions      </field>
623*aca3beaaSApple OSS Distributions        <field
624*aca3beaaSApple OSS Distributions           id="COND_23_20"
625*aca3beaaSApple OSS Distributions           is_variable_length="False"
626*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
627*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
629*aca3beaaSApple OSS Distributions           is_constant_value="False"
630*aca3beaaSApple OSS Distributions        >
631*aca3beaaSApple OSS Distributions          <field_name>COND</field_name>
632*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
633*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
634*aca3beaaSApple OSS Distributions        <field_description order="before">
635*aca3beaaSApple OSS Distributions
636*aca3beaaSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*aca3beaaSApple OSS Distributions<list type="unordered">
640*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*aca3beaaSApple OSS Distributions</listitem></list>
644*aca3beaaSApple OSS Distributions</content>
645*aca3beaaSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*aca3beaaSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*aca3beaaSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*aca3beaaSApple OSS Distributions</listitem></list>
649*aca3beaaSApple OSS Distributions</content>
650*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*aca3beaaSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*aca3beaaSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*aca3beaaSApple OSS Distributions</listitem></list>
654*aca3beaaSApple OSS Distributions</content>
655*aca3beaaSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*aca3beaaSApple OSS Distributions</listitem></list>
657*aca3beaaSApple OSS Distributions
658*aca3beaaSApple OSS Distributions        </field_description>
659*aca3beaaSApple OSS Distributions        <field_values>
660*aca3beaaSApple OSS Distributions
661*aca3beaaSApple OSS Distributions
662*aca3beaaSApple OSS Distributions        </field_values>
663*aca3beaaSApple OSS Distributions          <field_resets>
664*aca3beaaSApple OSS Distributions
665*aca3beaaSApple OSS Distributions    <field_reset>
666*aca3beaaSApple OSS Distributions
667*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*aca3beaaSApple OSS Distributions
669*aca3beaaSApple OSS Distributions    </field_reset>
670*aca3beaaSApple OSS Distributions</field_resets>
671*aca3beaaSApple OSS Distributions      </field>
672*aca3beaaSApple OSS Distributions        <field
673*aca3beaaSApple OSS Distributions           id="0_19_1"
674*aca3beaaSApple OSS Distributions           is_variable_length="False"
675*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
676*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
678*aca3beaaSApple OSS Distributions           is_constant_value="False"
679*aca3beaaSApple OSS Distributions           rwtype="RES0"
680*aca3beaaSApple OSS Distributions        >
681*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
682*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
683*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
684*aca3beaaSApple OSS Distributions        <field_description order="before">
685*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*aca3beaaSApple OSS Distributions        </field_description>
687*aca3beaaSApple OSS Distributions        <field_values>
688*aca3beaaSApple OSS Distributions        </field_values>
689*aca3beaaSApple OSS Distributions      </field>
690*aca3beaaSApple OSS Distributions        <field
691*aca3beaaSApple OSS Distributions           id="TI_0_0"
692*aca3beaaSApple OSS Distributions           is_variable_length="False"
693*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
694*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
696*aca3beaaSApple OSS Distributions           is_constant_value="False"
697*aca3beaaSApple OSS Distributions        >
698*aca3beaaSApple OSS Distributions          <field_name>TI</field_name>
699*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
700*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
701*aca3beaaSApple OSS Distributions        <field_description order="before">
702*aca3beaaSApple OSS Distributions
703*aca3beaaSApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*aca3beaaSApple OSS Distributions
705*aca3beaaSApple OSS Distributions        </field_description>
706*aca3beaaSApple OSS Distributions        <field_values>
707*aca3beaaSApple OSS Distributions
708*aca3beaaSApple OSS Distributions
709*aca3beaaSApple OSS Distributions                <field_value_instance>
710*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
711*aca3beaaSApple OSS Distributions        <field_value_description>
712*aca3beaaSApple OSS Distributions  <para>WFI trapped.</para>
713*aca3beaaSApple OSS Distributions</field_value_description>
714*aca3beaaSApple OSS Distributions    </field_value_instance>
715*aca3beaaSApple OSS Distributions                <field_value_instance>
716*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
717*aca3beaaSApple OSS Distributions        <field_value_description>
718*aca3beaaSApple OSS Distributions  <para>WFE trapped.</para>
719*aca3beaaSApple OSS Distributions</field_value_description>
720*aca3beaaSApple OSS Distributions    </field_value_instance>
721*aca3beaaSApple OSS Distributions        </field_values>
722*aca3beaaSApple OSS Distributions          <field_resets>
723*aca3beaaSApple OSS Distributions
724*aca3beaaSApple OSS Distributions    <field_reset>
725*aca3beaaSApple OSS Distributions
726*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*aca3beaaSApple OSS Distributions
728*aca3beaaSApple OSS Distributions    </field_reset>
729*aca3beaaSApple OSS Distributions</field_resets>
730*aca3beaaSApple OSS Distributions      </field>
731*aca3beaaSApple OSS Distributions    <text_after_fields>
732*aca3beaaSApple OSS Distributions
733*aca3beaaSApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*aca3beaaSApple OSS Distributions<list type="unordered">
735*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*aca3beaaSApple OSS Distributions</listitem></list>
739*aca3beaaSApple OSS Distributions
740*aca3beaaSApple OSS Distributions    </text_after_fields>
741*aca3beaaSApple OSS Distributions  </fields>
742*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
743*aca3beaaSApple OSS Distributions
744*aca3beaaSApple OSS Distributions
745*aca3beaaSApple OSS Distributions
746*aca3beaaSApple OSS Distributions
747*aca3beaaSApple OSS Distributions
748*aca3beaaSApple OSS Distributions
749*aca3beaaSApple OSS Distributions
750*aca3beaaSApple OSS Distributions
751*aca3beaaSApple OSS Distributions
752*aca3beaaSApple OSS Distributions
753*aca3beaaSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*aca3beaaSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*aca3beaaSApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*aca3beaaSApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*aca3beaaSApple OSS Distributions    </reg_fieldset>
758*aca3beaaSApple OSS Distributions            </partial_fieldset>
759*aca3beaaSApple OSS Distributions            <partial_fieldset>
760*aca3beaaSApple OSS Distributions              <fields length="25">
761*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*aca3beaaSApple OSS Distributions    <text_before_fields>
763*aca3beaaSApple OSS Distributions
764*aca3beaaSApple OSS Distributions
765*aca3beaaSApple OSS Distributions
766*aca3beaaSApple OSS Distributions    </text_before_fields>
767*aca3beaaSApple OSS Distributions
768*aca3beaaSApple OSS Distributions        <field
769*aca3beaaSApple OSS Distributions           id="CV_24_24"
770*aca3beaaSApple OSS Distributions           is_variable_length="False"
771*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
772*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
774*aca3beaaSApple OSS Distributions           is_constant_value="False"
775*aca3beaaSApple OSS Distributions        >
776*aca3beaaSApple OSS Distributions          <field_name>CV</field_name>
777*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
778*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
779*aca3beaaSApple OSS Distributions        <field_description order="before">
780*aca3beaaSApple OSS Distributions
781*aca3beaaSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*aca3beaaSApple OSS Distributions
783*aca3beaaSApple OSS Distributions        </field_description>
784*aca3beaaSApple OSS Distributions        <field_values>
785*aca3beaaSApple OSS Distributions
786*aca3beaaSApple OSS Distributions
787*aca3beaaSApple OSS Distributions                <field_value_instance>
788*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
789*aca3beaaSApple OSS Distributions        <field_value_description>
790*aca3beaaSApple OSS Distributions  <para>The COND field is not valid.</para>
791*aca3beaaSApple OSS Distributions</field_value_description>
792*aca3beaaSApple OSS Distributions    </field_value_instance>
793*aca3beaaSApple OSS Distributions                <field_value_instance>
794*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
795*aca3beaaSApple OSS Distributions        <field_value_description>
796*aca3beaaSApple OSS Distributions  <para>The COND field is valid.</para>
797*aca3beaaSApple OSS Distributions</field_value_description>
798*aca3beaaSApple OSS Distributions    </field_value_instance>
799*aca3beaaSApple OSS Distributions        </field_values>
800*aca3beaaSApple OSS Distributions            <field_description order="after">
801*aca3beaaSApple OSS Distributions
802*aca3beaaSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*aca3beaaSApple OSS Distributions<list type="unordered">
805*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*aca3beaaSApple OSS Distributions</listitem></list>
808*aca3beaaSApple OSS Distributions
809*aca3beaaSApple OSS Distributions            </field_description>
810*aca3beaaSApple OSS Distributions          <field_resets>
811*aca3beaaSApple OSS Distributions
812*aca3beaaSApple OSS Distributions    <field_reset>
813*aca3beaaSApple OSS Distributions
814*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*aca3beaaSApple OSS Distributions
816*aca3beaaSApple OSS Distributions    </field_reset>
817*aca3beaaSApple OSS Distributions</field_resets>
818*aca3beaaSApple OSS Distributions      </field>
819*aca3beaaSApple OSS Distributions        <field
820*aca3beaaSApple OSS Distributions           id="COND_23_20"
821*aca3beaaSApple OSS Distributions           is_variable_length="False"
822*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
823*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
825*aca3beaaSApple OSS Distributions           is_constant_value="False"
826*aca3beaaSApple OSS Distributions        >
827*aca3beaaSApple OSS Distributions          <field_name>COND</field_name>
828*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
829*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
830*aca3beaaSApple OSS Distributions        <field_description order="before">
831*aca3beaaSApple OSS Distributions
832*aca3beaaSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*aca3beaaSApple OSS Distributions<list type="unordered">
836*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*aca3beaaSApple OSS Distributions</listitem></list>
840*aca3beaaSApple OSS Distributions</content>
841*aca3beaaSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*aca3beaaSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*aca3beaaSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*aca3beaaSApple OSS Distributions</listitem></list>
845*aca3beaaSApple OSS Distributions</content>
846*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*aca3beaaSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*aca3beaaSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*aca3beaaSApple OSS Distributions</listitem></list>
850*aca3beaaSApple OSS Distributions</content>
851*aca3beaaSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*aca3beaaSApple OSS Distributions</listitem></list>
853*aca3beaaSApple OSS Distributions
854*aca3beaaSApple OSS Distributions        </field_description>
855*aca3beaaSApple OSS Distributions        <field_values>
856*aca3beaaSApple OSS Distributions
857*aca3beaaSApple OSS Distributions
858*aca3beaaSApple OSS Distributions        </field_values>
859*aca3beaaSApple OSS Distributions          <field_resets>
860*aca3beaaSApple OSS Distributions
861*aca3beaaSApple OSS Distributions    <field_reset>
862*aca3beaaSApple OSS Distributions
863*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*aca3beaaSApple OSS Distributions
865*aca3beaaSApple OSS Distributions    </field_reset>
866*aca3beaaSApple OSS Distributions</field_resets>
867*aca3beaaSApple OSS Distributions      </field>
868*aca3beaaSApple OSS Distributions        <field
869*aca3beaaSApple OSS Distributions           id="Opc2_19_17"
870*aca3beaaSApple OSS Distributions           is_variable_length="False"
871*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
872*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
874*aca3beaaSApple OSS Distributions           is_constant_value="False"
875*aca3beaaSApple OSS Distributions        >
876*aca3beaaSApple OSS Distributions          <field_name>Opc2</field_name>
877*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
878*aca3beaaSApple OSS Distributions        <field_lsb>17</field_lsb>
879*aca3beaaSApple OSS Distributions        <field_description order="before">
880*aca3beaaSApple OSS Distributions
881*aca3beaaSApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*aca3beaaSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*aca3beaaSApple OSS Distributions
884*aca3beaaSApple OSS Distributions        </field_description>
885*aca3beaaSApple OSS Distributions        <field_values>
886*aca3beaaSApple OSS Distributions
887*aca3beaaSApple OSS Distributions
888*aca3beaaSApple OSS Distributions        </field_values>
889*aca3beaaSApple OSS Distributions          <field_resets>
890*aca3beaaSApple OSS Distributions
891*aca3beaaSApple OSS Distributions    <field_reset>
892*aca3beaaSApple OSS Distributions
893*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*aca3beaaSApple OSS Distributions
895*aca3beaaSApple OSS Distributions    </field_reset>
896*aca3beaaSApple OSS Distributions</field_resets>
897*aca3beaaSApple OSS Distributions      </field>
898*aca3beaaSApple OSS Distributions        <field
899*aca3beaaSApple OSS Distributions           id="Opc1_16_14"
900*aca3beaaSApple OSS Distributions           is_variable_length="False"
901*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
902*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
904*aca3beaaSApple OSS Distributions           is_constant_value="False"
905*aca3beaaSApple OSS Distributions        >
906*aca3beaaSApple OSS Distributions          <field_name>Opc1</field_name>
907*aca3beaaSApple OSS Distributions        <field_msb>16</field_msb>
908*aca3beaaSApple OSS Distributions        <field_lsb>14</field_lsb>
909*aca3beaaSApple OSS Distributions        <field_description order="before">
910*aca3beaaSApple OSS Distributions
911*aca3beaaSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*aca3beaaSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*aca3beaaSApple OSS Distributions
914*aca3beaaSApple OSS Distributions        </field_description>
915*aca3beaaSApple OSS Distributions        <field_values>
916*aca3beaaSApple OSS Distributions
917*aca3beaaSApple OSS Distributions
918*aca3beaaSApple OSS Distributions        </field_values>
919*aca3beaaSApple OSS Distributions          <field_resets>
920*aca3beaaSApple OSS Distributions
921*aca3beaaSApple OSS Distributions    <field_reset>
922*aca3beaaSApple OSS Distributions
923*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*aca3beaaSApple OSS Distributions
925*aca3beaaSApple OSS Distributions    </field_reset>
926*aca3beaaSApple OSS Distributions</field_resets>
927*aca3beaaSApple OSS Distributions      </field>
928*aca3beaaSApple OSS Distributions        <field
929*aca3beaaSApple OSS Distributions           id="CRn_13_10"
930*aca3beaaSApple OSS Distributions           is_variable_length="False"
931*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
932*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
934*aca3beaaSApple OSS Distributions           is_constant_value="False"
935*aca3beaaSApple OSS Distributions        >
936*aca3beaaSApple OSS Distributions          <field_name>CRn</field_name>
937*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
938*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
939*aca3beaaSApple OSS Distributions        <field_description order="before">
940*aca3beaaSApple OSS Distributions
941*aca3beaaSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*aca3beaaSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*aca3beaaSApple OSS Distributions
944*aca3beaaSApple OSS Distributions        </field_description>
945*aca3beaaSApple OSS Distributions        <field_values>
946*aca3beaaSApple OSS Distributions
947*aca3beaaSApple OSS Distributions
948*aca3beaaSApple OSS Distributions        </field_values>
949*aca3beaaSApple OSS Distributions          <field_resets>
950*aca3beaaSApple OSS Distributions
951*aca3beaaSApple OSS Distributions    <field_reset>
952*aca3beaaSApple OSS Distributions
953*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*aca3beaaSApple OSS Distributions
955*aca3beaaSApple OSS Distributions    </field_reset>
956*aca3beaaSApple OSS Distributions</field_resets>
957*aca3beaaSApple OSS Distributions      </field>
958*aca3beaaSApple OSS Distributions        <field
959*aca3beaaSApple OSS Distributions           id="Rt_9_5"
960*aca3beaaSApple OSS Distributions           is_variable_length="False"
961*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
962*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
964*aca3beaaSApple OSS Distributions           is_constant_value="False"
965*aca3beaaSApple OSS Distributions        >
966*aca3beaaSApple OSS Distributions          <field_name>Rt</field_name>
967*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
968*aca3beaaSApple OSS Distributions        <field_lsb>5</field_lsb>
969*aca3beaaSApple OSS Distributions        <field_description order="before">
970*aca3beaaSApple OSS Distributions
971*aca3beaaSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*aca3beaaSApple OSS Distributions
973*aca3beaaSApple OSS Distributions        </field_description>
974*aca3beaaSApple OSS Distributions        <field_values>
975*aca3beaaSApple OSS Distributions
976*aca3beaaSApple OSS Distributions
977*aca3beaaSApple OSS Distributions        </field_values>
978*aca3beaaSApple OSS Distributions          <field_resets>
979*aca3beaaSApple OSS Distributions
980*aca3beaaSApple OSS Distributions    <field_reset>
981*aca3beaaSApple OSS Distributions
982*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*aca3beaaSApple OSS Distributions
984*aca3beaaSApple OSS Distributions    </field_reset>
985*aca3beaaSApple OSS Distributions</field_resets>
986*aca3beaaSApple OSS Distributions      </field>
987*aca3beaaSApple OSS Distributions        <field
988*aca3beaaSApple OSS Distributions           id="CRm_4_1"
989*aca3beaaSApple OSS Distributions           is_variable_length="False"
990*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
991*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
993*aca3beaaSApple OSS Distributions           is_constant_value="False"
994*aca3beaaSApple OSS Distributions        >
995*aca3beaaSApple OSS Distributions          <field_name>CRm</field_name>
996*aca3beaaSApple OSS Distributions        <field_msb>4</field_msb>
997*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
998*aca3beaaSApple OSS Distributions        <field_description order="before">
999*aca3beaaSApple OSS Distributions
1000*aca3beaaSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*aca3beaaSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*aca3beaaSApple OSS Distributions
1003*aca3beaaSApple OSS Distributions        </field_description>
1004*aca3beaaSApple OSS Distributions        <field_values>
1005*aca3beaaSApple OSS Distributions
1006*aca3beaaSApple OSS Distributions
1007*aca3beaaSApple OSS Distributions        </field_values>
1008*aca3beaaSApple OSS Distributions          <field_resets>
1009*aca3beaaSApple OSS Distributions
1010*aca3beaaSApple OSS Distributions    <field_reset>
1011*aca3beaaSApple OSS Distributions
1012*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*aca3beaaSApple OSS Distributions
1014*aca3beaaSApple OSS Distributions    </field_reset>
1015*aca3beaaSApple OSS Distributions</field_resets>
1016*aca3beaaSApple OSS Distributions      </field>
1017*aca3beaaSApple OSS Distributions        <field
1018*aca3beaaSApple OSS Distributions           id="Direction_0_0"
1019*aca3beaaSApple OSS Distributions           is_variable_length="False"
1020*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1021*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1023*aca3beaaSApple OSS Distributions           is_constant_value="False"
1024*aca3beaaSApple OSS Distributions        >
1025*aca3beaaSApple OSS Distributions          <field_name>Direction</field_name>
1026*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
1027*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
1028*aca3beaaSApple OSS Distributions        <field_description order="before">
1029*aca3beaaSApple OSS Distributions
1030*aca3beaaSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*aca3beaaSApple OSS Distributions
1032*aca3beaaSApple OSS Distributions        </field_description>
1033*aca3beaaSApple OSS Distributions        <field_values>
1034*aca3beaaSApple OSS Distributions
1035*aca3beaaSApple OSS Distributions
1036*aca3beaaSApple OSS Distributions                <field_value_instance>
1037*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1038*aca3beaaSApple OSS Distributions        <field_value_description>
1039*aca3beaaSApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*aca3beaaSApple OSS Distributions</field_value_description>
1041*aca3beaaSApple OSS Distributions    </field_value_instance>
1042*aca3beaaSApple OSS Distributions                <field_value_instance>
1043*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1044*aca3beaaSApple OSS Distributions        <field_value_description>
1045*aca3beaaSApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*aca3beaaSApple OSS Distributions</field_value_description>
1047*aca3beaaSApple OSS Distributions    </field_value_instance>
1048*aca3beaaSApple OSS Distributions        </field_values>
1049*aca3beaaSApple OSS Distributions          <field_resets>
1050*aca3beaaSApple OSS Distributions
1051*aca3beaaSApple OSS Distributions    <field_reset>
1052*aca3beaaSApple OSS Distributions
1053*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*aca3beaaSApple OSS Distributions
1055*aca3beaaSApple OSS Distributions    </field_reset>
1056*aca3beaaSApple OSS Distributions</field_resets>
1057*aca3beaaSApple OSS Distributions      </field>
1058*aca3beaaSApple OSS Distributions    <text_after_fields>
1059*aca3beaaSApple OSS Distributions
1060*aca3beaaSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*aca3beaaSApple OSS Distributions<list type="unordered">
1062*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*aca3beaaSApple OSS Distributions</listitem></list>
1081*aca3beaaSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*aca3beaaSApple OSS Distributions<list type="unordered">
1083*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*aca3beaaSApple OSS Distributions</listitem></list>
1094*aca3beaaSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*aca3beaaSApple OSS Distributions
1096*aca3beaaSApple OSS Distributions    </text_after_fields>
1097*aca3beaaSApple OSS Distributions  </fields>
1098*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
1099*aca3beaaSApple OSS Distributions
1100*aca3beaaSApple OSS Distributions
1101*aca3beaaSApple OSS Distributions
1102*aca3beaaSApple OSS Distributions
1103*aca3beaaSApple OSS Distributions
1104*aca3beaaSApple OSS Distributions
1105*aca3beaaSApple OSS Distributions
1106*aca3beaaSApple OSS Distributions
1107*aca3beaaSApple OSS Distributions
1108*aca3beaaSApple OSS Distributions
1109*aca3beaaSApple OSS Distributions
1110*aca3beaaSApple OSS Distributions
1111*aca3beaaSApple OSS Distributions
1112*aca3beaaSApple OSS Distributions
1113*aca3beaaSApple OSS Distributions
1114*aca3beaaSApple OSS Distributions
1115*aca3beaaSApple OSS Distributions
1116*aca3beaaSApple OSS Distributions
1117*aca3beaaSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*aca3beaaSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*aca3beaaSApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*aca3beaaSApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*aca3beaaSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*aca3beaaSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*aca3beaaSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*aca3beaaSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*aca3beaaSApple OSS Distributions    </reg_fieldset>
1126*aca3beaaSApple OSS Distributions            </partial_fieldset>
1127*aca3beaaSApple OSS Distributions            <partial_fieldset>
1128*aca3beaaSApple OSS Distributions              <fields length="25">
1129*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*aca3beaaSApple OSS Distributions    <text_before_fields>
1131*aca3beaaSApple OSS Distributions
1132*aca3beaaSApple OSS Distributions
1133*aca3beaaSApple OSS Distributions
1134*aca3beaaSApple OSS Distributions    </text_before_fields>
1135*aca3beaaSApple OSS Distributions
1136*aca3beaaSApple OSS Distributions        <field
1137*aca3beaaSApple OSS Distributions           id="CV_24_24"
1138*aca3beaaSApple OSS Distributions           is_variable_length="False"
1139*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1140*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1142*aca3beaaSApple OSS Distributions           is_constant_value="False"
1143*aca3beaaSApple OSS Distributions        >
1144*aca3beaaSApple OSS Distributions          <field_name>CV</field_name>
1145*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
1146*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
1147*aca3beaaSApple OSS Distributions        <field_description order="before">
1148*aca3beaaSApple OSS Distributions
1149*aca3beaaSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*aca3beaaSApple OSS Distributions
1151*aca3beaaSApple OSS Distributions        </field_description>
1152*aca3beaaSApple OSS Distributions        <field_values>
1153*aca3beaaSApple OSS Distributions
1154*aca3beaaSApple OSS Distributions
1155*aca3beaaSApple OSS Distributions                <field_value_instance>
1156*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1157*aca3beaaSApple OSS Distributions        <field_value_description>
1158*aca3beaaSApple OSS Distributions  <para>The COND field is not valid.</para>
1159*aca3beaaSApple OSS Distributions</field_value_description>
1160*aca3beaaSApple OSS Distributions    </field_value_instance>
1161*aca3beaaSApple OSS Distributions                <field_value_instance>
1162*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1163*aca3beaaSApple OSS Distributions        <field_value_description>
1164*aca3beaaSApple OSS Distributions  <para>The COND field is valid.</para>
1165*aca3beaaSApple OSS Distributions</field_value_description>
1166*aca3beaaSApple OSS Distributions    </field_value_instance>
1167*aca3beaaSApple OSS Distributions        </field_values>
1168*aca3beaaSApple OSS Distributions            <field_description order="after">
1169*aca3beaaSApple OSS Distributions
1170*aca3beaaSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*aca3beaaSApple OSS Distributions<list type="unordered">
1173*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*aca3beaaSApple OSS Distributions</listitem></list>
1176*aca3beaaSApple OSS Distributions
1177*aca3beaaSApple OSS Distributions            </field_description>
1178*aca3beaaSApple OSS Distributions          <field_resets>
1179*aca3beaaSApple OSS Distributions
1180*aca3beaaSApple OSS Distributions    <field_reset>
1181*aca3beaaSApple OSS Distributions
1182*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*aca3beaaSApple OSS Distributions
1184*aca3beaaSApple OSS Distributions    </field_reset>
1185*aca3beaaSApple OSS Distributions</field_resets>
1186*aca3beaaSApple OSS Distributions      </field>
1187*aca3beaaSApple OSS Distributions        <field
1188*aca3beaaSApple OSS Distributions           id="COND_23_20"
1189*aca3beaaSApple OSS Distributions           is_variable_length="False"
1190*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1191*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1193*aca3beaaSApple OSS Distributions           is_constant_value="False"
1194*aca3beaaSApple OSS Distributions        >
1195*aca3beaaSApple OSS Distributions          <field_name>COND</field_name>
1196*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
1197*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
1198*aca3beaaSApple OSS Distributions        <field_description order="before">
1199*aca3beaaSApple OSS Distributions
1200*aca3beaaSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*aca3beaaSApple OSS Distributions<list type="unordered">
1204*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*aca3beaaSApple OSS Distributions</listitem></list>
1208*aca3beaaSApple OSS Distributions</content>
1209*aca3beaaSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*aca3beaaSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*aca3beaaSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*aca3beaaSApple OSS Distributions</listitem></list>
1213*aca3beaaSApple OSS Distributions</content>
1214*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*aca3beaaSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*aca3beaaSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*aca3beaaSApple OSS Distributions</listitem></list>
1218*aca3beaaSApple OSS Distributions</content>
1219*aca3beaaSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*aca3beaaSApple OSS Distributions</listitem></list>
1221*aca3beaaSApple OSS Distributions
1222*aca3beaaSApple OSS Distributions        </field_description>
1223*aca3beaaSApple OSS Distributions        <field_values>
1224*aca3beaaSApple OSS Distributions
1225*aca3beaaSApple OSS Distributions
1226*aca3beaaSApple OSS Distributions        </field_values>
1227*aca3beaaSApple OSS Distributions          <field_resets>
1228*aca3beaaSApple OSS Distributions
1229*aca3beaaSApple OSS Distributions    <field_reset>
1230*aca3beaaSApple OSS Distributions
1231*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*aca3beaaSApple OSS Distributions
1233*aca3beaaSApple OSS Distributions    </field_reset>
1234*aca3beaaSApple OSS Distributions</field_resets>
1235*aca3beaaSApple OSS Distributions      </field>
1236*aca3beaaSApple OSS Distributions        <field
1237*aca3beaaSApple OSS Distributions           id="Opc1_19_16"
1238*aca3beaaSApple OSS Distributions           is_variable_length="False"
1239*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1240*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1242*aca3beaaSApple OSS Distributions           is_constant_value="False"
1243*aca3beaaSApple OSS Distributions        >
1244*aca3beaaSApple OSS Distributions          <field_name>Opc1</field_name>
1245*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
1246*aca3beaaSApple OSS Distributions        <field_lsb>16</field_lsb>
1247*aca3beaaSApple OSS Distributions        <field_description order="before">
1248*aca3beaaSApple OSS Distributions
1249*aca3beaaSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*aca3beaaSApple OSS Distributions
1251*aca3beaaSApple OSS Distributions        </field_description>
1252*aca3beaaSApple OSS Distributions        <field_values>
1253*aca3beaaSApple OSS Distributions
1254*aca3beaaSApple OSS Distributions
1255*aca3beaaSApple OSS Distributions        </field_values>
1256*aca3beaaSApple OSS Distributions          <field_resets>
1257*aca3beaaSApple OSS Distributions
1258*aca3beaaSApple OSS Distributions    <field_reset>
1259*aca3beaaSApple OSS Distributions
1260*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*aca3beaaSApple OSS Distributions
1262*aca3beaaSApple OSS Distributions    </field_reset>
1263*aca3beaaSApple OSS Distributions</field_resets>
1264*aca3beaaSApple OSS Distributions      </field>
1265*aca3beaaSApple OSS Distributions        <field
1266*aca3beaaSApple OSS Distributions           id="0_15_15"
1267*aca3beaaSApple OSS Distributions           is_variable_length="False"
1268*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1269*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1271*aca3beaaSApple OSS Distributions           is_constant_value="False"
1272*aca3beaaSApple OSS Distributions           rwtype="RES0"
1273*aca3beaaSApple OSS Distributions        >
1274*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
1275*aca3beaaSApple OSS Distributions        <field_msb>15</field_msb>
1276*aca3beaaSApple OSS Distributions        <field_lsb>15</field_lsb>
1277*aca3beaaSApple OSS Distributions        <field_description order="before">
1278*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*aca3beaaSApple OSS Distributions        </field_description>
1280*aca3beaaSApple OSS Distributions        <field_values>
1281*aca3beaaSApple OSS Distributions        </field_values>
1282*aca3beaaSApple OSS Distributions      </field>
1283*aca3beaaSApple OSS Distributions        <field
1284*aca3beaaSApple OSS Distributions           id="Rt2_14_10"
1285*aca3beaaSApple OSS Distributions           is_variable_length="False"
1286*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1287*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1289*aca3beaaSApple OSS Distributions           is_constant_value="False"
1290*aca3beaaSApple OSS Distributions        >
1291*aca3beaaSApple OSS Distributions          <field_name>Rt2</field_name>
1292*aca3beaaSApple OSS Distributions        <field_msb>14</field_msb>
1293*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
1294*aca3beaaSApple OSS Distributions        <field_description order="before">
1295*aca3beaaSApple OSS Distributions
1296*aca3beaaSApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*aca3beaaSApple OSS Distributions
1298*aca3beaaSApple OSS Distributions        </field_description>
1299*aca3beaaSApple OSS Distributions        <field_values>
1300*aca3beaaSApple OSS Distributions
1301*aca3beaaSApple OSS Distributions
1302*aca3beaaSApple OSS Distributions        </field_values>
1303*aca3beaaSApple OSS Distributions          <field_resets>
1304*aca3beaaSApple OSS Distributions
1305*aca3beaaSApple OSS Distributions    <field_reset>
1306*aca3beaaSApple OSS Distributions
1307*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*aca3beaaSApple OSS Distributions
1309*aca3beaaSApple OSS Distributions    </field_reset>
1310*aca3beaaSApple OSS Distributions</field_resets>
1311*aca3beaaSApple OSS Distributions      </field>
1312*aca3beaaSApple OSS Distributions        <field
1313*aca3beaaSApple OSS Distributions           id="Rt_9_5"
1314*aca3beaaSApple OSS Distributions           is_variable_length="False"
1315*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1316*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1318*aca3beaaSApple OSS Distributions           is_constant_value="False"
1319*aca3beaaSApple OSS Distributions        >
1320*aca3beaaSApple OSS Distributions          <field_name>Rt</field_name>
1321*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
1322*aca3beaaSApple OSS Distributions        <field_lsb>5</field_lsb>
1323*aca3beaaSApple OSS Distributions        <field_description order="before">
1324*aca3beaaSApple OSS Distributions
1325*aca3beaaSApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*aca3beaaSApple OSS Distributions
1327*aca3beaaSApple OSS Distributions        </field_description>
1328*aca3beaaSApple OSS Distributions        <field_values>
1329*aca3beaaSApple OSS Distributions
1330*aca3beaaSApple OSS Distributions
1331*aca3beaaSApple OSS Distributions        </field_values>
1332*aca3beaaSApple OSS Distributions          <field_resets>
1333*aca3beaaSApple OSS Distributions
1334*aca3beaaSApple OSS Distributions    <field_reset>
1335*aca3beaaSApple OSS Distributions
1336*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*aca3beaaSApple OSS Distributions
1338*aca3beaaSApple OSS Distributions    </field_reset>
1339*aca3beaaSApple OSS Distributions</field_resets>
1340*aca3beaaSApple OSS Distributions      </field>
1341*aca3beaaSApple OSS Distributions        <field
1342*aca3beaaSApple OSS Distributions           id="CRm_4_1"
1343*aca3beaaSApple OSS Distributions           is_variable_length="False"
1344*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1345*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1347*aca3beaaSApple OSS Distributions           is_constant_value="False"
1348*aca3beaaSApple OSS Distributions        >
1349*aca3beaaSApple OSS Distributions          <field_name>CRm</field_name>
1350*aca3beaaSApple OSS Distributions        <field_msb>4</field_msb>
1351*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
1352*aca3beaaSApple OSS Distributions        <field_description order="before">
1353*aca3beaaSApple OSS Distributions
1354*aca3beaaSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*aca3beaaSApple OSS Distributions
1356*aca3beaaSApple OSS Distributions        </field_description>
1357*aca3beaaSApple OSS Distributions        <field_values>
1358*aca3beaaSApple OSS Distributions
1359*aca3beaaSApple OSS Distributions
1360*aca3beaaSApple OSS Distributions        </field_values>
1361*aca3beaaSApple OSS Distributions          <field_resets>
1362*aca3beaaSApple OSS Distributions
1363*aca3beaaSApple OSS Distributions    <field_reset>
1364*aca3beaaSApple OSS Distributions
1365*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*aca3beaaSApple OSS Distributions
1367*aca3beaaSApple OSS Distributions    </field_reset>
1368*aca3beaaSApple OSS Distributions</field_resets>
1369*aca3beaaSApple OSS Distributions      </field>
1370*aca3beaaSApple OSS Distributions        <field
1371*aca3beaaSApple OSS Distributions           id="Direction_0_0"
1372*aca3beaaSApple OSS Distributions           is_variable_length="False"
1373*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1374*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1376*aca3beaaSApple OSS Distributions           is_constant_value="False"
1377*aca3beaaSApple OSS Distributions        >
1378*aca3beaaSApple OSS Distributions          <field_name>Direction</field_name>
1379*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
1380*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
1381*aca3beaaSApple OSS Distributions        <field_description order="before">
1382*aca3beaaSApple OSS Distributions
1383*aca3beaaSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*aca3beaaSApple OSS Distributions
1385*aca3beaaSApple OSS Distributions        </field_description>
1386*aca3beaaSApple OSS Distributions        <field_values>
1387*aca3beaaSApple OSS Distributions
1388*aca3beaaSApple OSS Distributions
1389*aca3beaaSApple OSS Distributions                <field_value_instance>
1390*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1391*aca3beaaSApple OSS Distributions        <field_value_description>
1392*aca3beaaSApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*aca3beaaSApple OSS Distributions</field_value_description>
1394*aca3beaaSApple OSS Distributions    </field_value_instance>
1395*aca3beaaSApple OSS Distributions                <field_value_instance>
1396*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1397*aca3beaaSApple OSS Distributions        <field_value_description>
1398*aca3beaaSApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*aca3beaaSApple OSS Distributions</field_value_description>
1400*aca3beaaSApple OSS Distributions    </field_value_instance>
1401*aca3beaaSApple OSS Distributions        </field_values>
1402*aca3beaaSApple OSS Distributions          <field_resets>
1403*aca3beaaSApple OSS Distributions
1404*aca3beaaSApple OSS Distributions    <field_reset>
1405*aca3beaaSApple OSS Distributions
1406*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*aca3beaaSApple OSS Distributions
1408*aca3beaaSApple OSS Distributions    </field_reset>
1409*aca3beaaSApple OSS Distributions</field_resets>
1410*aca3beaaSApple OSS Distributions      </field>
1411*aca3beaaSApple OSS Distributions    <text_after_fields>
1412*aca3beaaSApple OSS Distributions
1413*aca3beaaSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*aca3beaaSApple OSS Distributions<list type="unordered">
1415*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*aca3beaaSApple OSS Distributions</listitem></list>
1426*aca3beaaSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*aca3beaaSApple OSS Distributions<list type="unordered">
1428*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*aca3beaaSApple OSS Distributions</listitem></list>
1436*aca3beaaSApple OSS Distributions
1437*aca3beaaSApple OSS Distributions    </text_after_fields>
1438*aca3beaaSApple OSS Distributions  </fields>
1439*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
1440*aca3beaaSApple OSS Distributions
1441*aca3beaaSApple OSS Distributions
1442*aca3beaaSApple OSS Distributions
1443*aca3beaaSApple OSS Distributions
1444*aca3beaaSApple OSS Distributions
1445*aca3beaaSApple OSS Distributions
1446*aca3beaaSApple OSS Distributions
1447*aca3beaaSApple OSS Distributions
1448*aca3beaaSApple OSS Distributions
1449*aca3beaaSApple OSS Distributions
1450*aca3beaaSApple OSS Distributions
1451*aca3beaaSApple OSS Distributions
1452*aca3beaaSApple OSS Distributions
1453*aca3beaaSApple OSS Distributions
1454*aca3beaaSApple OSS Distributions
1455*aca3beaaSApple OSS Distributions
1456*aca3beaaSApple OSS Distributions
1457*aca3beaaSApple OSS Distributions
1458*aca3beaaSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*aca3beaaSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*aca3beaaSApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*aca3beaaSApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*aca3beaaSApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*aca3beaaSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*aca3beaaSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*aca3beaaSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*aca3beaaSApple OSS Distributions    </reg_fieldset>
1467*aca3beaaSApple OSS Distributions            </partial_fieldset>
1468*aca3beaaSApple OSS Distributions            <partial_fieldset>
1469*aca3beaaSApple OSS Distributions              <fields length="25">
1470*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*aca3beaaSApple OSS Distributions    <text_before_fields>
1472*aca3beaaSApple OSS Distributions
1473*aca3beaaSApple OSS Distributions
1474*aca3beaaSApple OSS Distributions
1475*aca3beaaSApple OSS Distributions    </text_before_fields>
1476*aca3beaaSApple OSS Distributions
1477*aca3beaaSApple OSS Distributions        <field
1478*aca3beaaSApple OSS Distributions           id="CV_24_24"
1479*aca3beaaSApple OSS Distributions           is_variable_length="False"
1480*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1481*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1483*aca3beaaSApple OSS Distributions           is_constant_value="False"
1484*aca3beaaSApple OSS Distributions        >
1485*aca3beaaSApple OSS Distributions          <field_name>CV</field_name>
1486*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
1487*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
1488*aca3beaaSApple OSS Distributions        <field_description order="before">
1489*aca3beaaSApple OSS Distributions
1490*aca3beaaSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*aca3beaaSApple OSS Distributions
1492*aca3beaaSApple OSS Distributions        </field_description>
1493*aca3beaaSApple OSS Distributions        <field_values>
1494*aca3beaaSApple OSS Distributions
1495*aca3beaaSApple OSS Distributions
1496*aca3beaaSApple OSS Distributions                <field_value_instance>
1497*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1498*aca3beaaSApple OSS Distributions        <field_value_description>
1499*aca3beaaSApple OSS Distributions  <para>The COND field is not valid.</para>
1500*aca3beaaSApple OSS Distributions</field_value_description>
1501*aca3beaaSApple OSS Distributions    </field_value_instance>
1502*aca3beaaSApple OSS Distributions                <field_value_instance>
1503*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1504*aca3beaaSApple OSS Distributions        <field_value_description>
1505*aca3beaaSApple OSS Distributions  <para>The COND field is valid.</para>
1506*aca3beaaSApple OSS Distributions</field_value_description>
1507*aca3beaaSApple OSS Distributions    </field_value_instance>
1508*aca3beaaSApple OSS Distributions        </field_values>
1509*aca3beaaSApple OSS Distributions            <field_description order="after">
1510*aca3beaaSApple OSS Distributions
1511*aca3beaaSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*aca3beaaSApple OSS Distributions<list type="unordered">
1514*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*aca3beaaSApple OSS Distributions</listitem></list>
1517*aca3beaaSApple OSS Distributions
1518*aca3beaaSApple OSS Distributions            </field_description>
1519*aca3beaaSApple OSS Distributions          <field_resets>
1520*aca3beaaSApple OSS Distributions
1521*aca3beaaSApple OSS Distributions    <field_reset>
1522*aca3beaaSApple OSS Distributions
1523*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*aca3beaaSApple OSS Distributions
1525*aca3beaaSApple OSS Distributions    </field_reset>
1526*aca3beaaSApple OSS Distributions</field_resets>
1527*aca3beaaSApple OSS Distributions      </field>
1528*aca3beaaSApple OSS Distributions        <field
1529*aca3beaaSApple OSS Distributions           id="COND_23_20"
1530*aca3beaaSApple OSS Distributions           is_variable_length="False"
1531*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1532*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1534*aca3beaaSApple OSS Distributions           is_constant_value="False"
1535*aca3beaaSApple OSS Distributions        >
1536*aca3beaaSApple OSS Distributions          <field_name>COND</field_name>
1537*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
1538*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
1539*aca3beaaSApple OSS Distributions        <field_description order="before">
1540*aca3beaaSApple OSS Distributions
1541*aca3beaaSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*aca3beaaSApple OSS Distributions<list type="unordered">
1545*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*aca3beaaSApple OSS Distributions</listitem></list>
1549*aca3beaaSApple OSS Distributions</content>
1550*aca3beaaSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*aca3beaaSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*aca3beaaSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*aca3beaaSApple OSS Distributions</listitem></list>
1554*aca3beaaSApple OSS Distributions</content>
1555*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*aca3beaaSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*aca3beaaSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*aca3beaaSApple OSS Distributions</listitem></list>
1559*aca3beaaSApple OSS Distributions</content>
1560*aca3beaaSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*aca3beaaSApple OSS Distributions</listitem></list>
1562*aca3beaaSApple OSS Distributions
1563*aca3beaaSApple OSS Distributions        </field_description>
1564*aca3beaaSApple OSS Distributions        <field_values>
1565*aca3beaaSApple OSS Distributions
1566*aca3beaaSApple OSS Distributions
1567*aca3beaaSApple OSS Distributions        </field_values>
1568*aca3beaaSApple OSS Distributions          <field_resets>
1569*aca3beaaSApple OSS Distributions
1570*aca3beaaSApple OSS Distributions    <field_reset>
1571*aca3beaaSApple OSS Distributions
1572*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*aca3beaaSApple OSS Distributions
1574*aca3beaaSApple OSS Distributions    </field_reset>
1575*aca3beaaSApple OSS Distributions</field_resets>
1576*aca3beaaSApple OSS Distributions      </field>
1577*aca3beaaSApple OSS Distributions        <field
1578*aca3beaaSApple OSS Distributions           id="imm8_19_12"
1579*aca3beaaSApple OSS Distributions           is_variable_length="False"
1580*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1581*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1583*aca3beaaSApple OSS Distributions           is_constant_value="False"
1584*aca3beaaSApple OSS Distributions        >
1585*aca3beaaSApple OSS Distributions          <field_name>imm8</field_name>
1586*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
1587*aca3beaaSApple OSS Distributions        <field_lsb>12</field_lsb>
1588*aca3beaaSApple OSS Distributions        <field_description order="before">
1589*aca3beaaSApple OSS Distributions
1590*aca3beaaSApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*aca3beaaSApple OSS Distributions
1592*aca3beaaSApple OSS Distributions        </field_description>
1593*aca3beaaSApple OSS Distributions        <field_values>
1594*aca3beaaSApple OSS Distributions
1595*aca3beaaSApple OSS Distributions
1596*aca3beaaSApple OSS Distributions        </field_values>
1597*aca3beaaSApple OSS Distributions          <field_resets>
1598*aca3beaaSApple OSS Distributions
1599*aca3beaaSApple OSS Distributions    <field_reset>
1600*aca3beaaSApple OSS Distributions
1601*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*aca3beaaSApple OSS Distributions
1603*aca3beaaSApple OSS Distributions    </field_reset>
1604*aca3beaaSApple OSS Distributions</field_resets>
1605*aca3beaaSApple OSS Distributions      </field>
1606*aca3beaaSApple OSS Distributions        <field
1607*aca3beaaSApple OSS Distributions           id="0_11_10"
1608*aca3beaaSApple OSS Distributions           is_variable_length="False"
1609*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1610*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1612*aca3beaaSApple OSS Distributions           is_constant_value="False"
1613*aca3beaaSApple OSS Distributions           rwtype="RES0"
1614*aca3beaaSApple OSS Distributions        >
1615*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
1616*aca3beaaSApple OSS Distributions        <field_msb>11</field_msb>
1617*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
1618*aca3beaaSApple OSS Distributions        <field_description order="before">
1619*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*aca3beaaSApple OSS Distributions        </field_description>
1621*aca3beaaSApple OSS Distributions        <field_values>
1622*aca3beaaSApple OSS Distributions        </field_values>
1623*aca3beaaSApple OSS Distributions      </field>
1624*aca3beaaSApple OSS Distributions        <field
1625*aca3beaaSApple OSS Distributions           id="Rn_9_5"
1626*aca3beaaSApple OSS Distributions           is_variable_length="False"
1627*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1628*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1630*aca3beaaSApple OSS Distributions           is_constant_value="False"
1631*aca3beaaSApple OSS Distributions        >
1632*aca3beaaSApple OSS Distributions          <field_name>Rn</field_name>
1633*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
1634*aca3beaaSApple OSS Distributions        <field_lsb>5</field_lsb>
1635*aca3beaaSApple OSS Distributions        <field_description order="before">
1636*aca3beaaSApple OSS Distributions
1637*aca3beaaSApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*aca3beaaSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*aca3beaaSApple OSS Distributions
1640*aca3beaaSApple OSS Distributions        </field_description>
1641*aca3beaaSApple OSS Distributions        <field_values>
1642*aca3beaaSApple OSS Distributions
1643*aca3beaaSApple OSS Distributions
1644*aca3beaaSApple OSS Distributions        </field_values>
1645*aca3beaaSApple OSS Distributions          <field_resets>
1646*aca3beaaSApple OSS Distributions
1647*aca3beaaSApple OSS Distributions    <field_reset>
1648*aca3beaaSApple OSS Distributions
1649*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*aca3beaaSApple OSS Distributions
1651*aca3beaaSApple OSS Distributions    </field_reset>
1652*aca3beaaSApple OSS Distributions</field_resets>
1653*aca3beaaSApple OSS Distributions      </field>
1654*aca3beaaSApple OSS Distributions        <field
1655*aca3beaaSApple OSS Distributions           id="Offset_4_4"
1656*aca3beaaSApple OSS Distributions           is_variable_length="False"
1657*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1658*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1660*aca3beaaSApple OSS Distributions           is_constant_value="False"
1661*aca3beaaSApple OSS Distributions        >
1662*aca3beaaSApple OSS Distributions          <field_name>Offset</field_name>
1663*aca3beaaSApple OSS Distributions        <field_msb>4</field_msb>
1664*aca3beaaSApple OSS Distributions        <field_lsb>4</field_lsb>
1665*aca3beaaSApple OSS Distributions        <field_description order="before">
1666*aca3beaaSApple OSS Distributions
1667*aca3beaaSApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*aca3beaaSApple OSS Distributions
1669*aca3beaaSApple OSS Distributions        </field_description>
1670*aca3beaaSApple OSS Distributions        <field_values>
1671*aca3beaaSApple OSS Distributions
1672*aca3beaaSApple OSS Distributions
1673*aca3beaaSApple OSS Distributions                <field_value_instance>
1674*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1675*aca3beaaSApple OSS Distributions        <field_value_description>
1676*aca3beaaSApple OSS Distributions  <para>Subtract offset.</para>
1677*aca3beaaSApple OSS Distributions</field_value_description>
1678*aca3beaaSApple OSS Distributions    </field_value_instance>
1679*aca3beaaSApple OSS Distributions                <field_value_instance>
1680*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1681*aca3beaaSApple OSS Distributions        <field_value_description>
1682*aca3beaaSApple OSS Distributions  <para>Add offset.</para>
1683*aca3beaaSApple OSS Distributions</field_value_description>
1684*aca3beaaSApple OSS Distributions    </field_value_instance>
1685*aca3beaaSApple OSS Distributions        </field_values>
1686*aca3beaaSApple OSS Distributions            <field_description order="after">
1687*aca3beaaSApple OSS Distributions
1688*aca3beaaSApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*aca3beaaSApple OSS Distributions
1690*aca3beaaSApple OSS Distributions            </field_description>
1691*aca3beaaSApple OSS Distributions          <field_resets>
1692*aca3beaaSApple OSS Distributions
1693*aca3beaaSApple OSS Distributions    <field_reset>
1694*aca3beaaSApple OSS Distributions
1695*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*aca3beaaSApple OSS Distributions
1697*aca3beaaSApple OSS Distributions    </field_reset>
1698*aca3beaaSApple OSS Distributions</field_resets>
1699*aca3beaaSApple OSS Distributions      </field>
1700*aca3beaaSApple OSS Distributions        <field
1701*aca3beaaSApple OSS Distributions           id="AM_3_1"
1702*aca3beaaSApple OSS Distributions           is_variable_length="False"
1703*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1704*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1706*aca3beaaSApple OSS Distributions           is_constant_value="False"
1707*aca3beaaSApple OSS Distributions        >
1708*aca3beaaSApple OSS Distributions          <field_name>AM</field_name>
1709*aca3beaaSApple OSS Distributions        <field_msb>3</field_msb>
1710*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
1711*aca3beaaSApple OSS Distributions        <field_description order="before">
1712*aca3beaaSApple OSS Distributions
1713*aca3beaaSApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*aca3beaaSApple OSS Distributions
1715*aca3beaaSApple OSS Distributions        </field_description>
1716*aca3beaaSApple OSS Distributions        <field_values>
1717*aca3beaaSApple OSS Distributions
1718*aca3beaaSApple OSS Distributions
1719*aca3beaaSApple OSS Distributions                <field_value_instance>
1720*aca3beaaSApple OSS Distributions            <field_value>0b000</field_value>
1721*aca3beaaSApple OSS Distributions        <field_value_description>
1722*aca3beaaSApple OSS Distributions  <para>Immediate unindexed.</para>
1723*aca3beaaSApple OSS Distributions</field_value_description>
1724*aca3beaaSApple OSS Distributions    </field_value_instance>
1725*aca3beaaSApple OSS Distributions                <field_value_instance>
1726*aca3beaaSApple OSS Distributions            <field_value>0b001</field_value>
1727*aca3beaaSApple OSS Distributions        <field_value_description>
1728*aca3beaaSApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*aca3beaaSApple OSS Distributions</field_value_description>
1730*aca3beaaSApple OSS Distributions    </field_value_instance>
1731*aca3beaaSApple OSS Distributions                <field_value_instance>
1732*aca3beaaSApple OSS Distributions            <field_value>0b010</field_value>
1733*aca3beaaSApple OSS Distributions        <field_value_description>
1734*aca3beaaSApple OSS Distributions  <para>Immediate offset.</para>
1735*aca3beaaSApple OSS Distributions</field_value_description>
1736*aca3beaaSApple OSS Distributions    </field_value_instance>
1737*aca3beaaSApple OSS Distributions                <field_value_instance>
1738*aca3beaaSApple OSS Distributions            <field_value>0b011</field_value>
1739*aca3beaaSApple OSS Distributions        <field_value_description>
1740*aca3beaaSApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*aca3beaaSApple OSS Distributions</field_value_description>
1742*aca3beaaSApple OSS Distributions    </field_value_instance>
1743*aca3beaaSApple OSS Distributions                <field_value_instance>
1744*aca3beaaSApple OSS Distributions            <field_value>0b100</field_value>
1745*aca3beaaSApple OSS Distributions        <field_value_description>
1746*aca3beaaSApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*aca3beaaSApple OSS Distributions</field_value_description>
1748*aca3beaaSApple OSS Distributions    </field_value_instance>
1749*aca3beaaSApple OSS Distributions                <field_value_instance>
1750*aca3beaaSApple OSS Distributions            <field_value>0b110</field_value>
1751*aca3beaaSApple OSS Distributions        <field_value_description>
1752*aca3beaaSApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*aca3beaaSApple OSS Distributions</field_value_description>
1754*aca3beaaSApple OSS Distributions    </field_value_instance>
1755*aca3beaaSApple OSS Distributions        </field_values>
1756*aca3beaaSApple OSS Distributions            <field_description order="after">
1757*aca3beaaSApple OSS Distributions
1758*aca3beaaSApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*aca3beaaSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*aca3beaaSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*aca3beaaSApple OSS Distributions
1762*aca3beaaSApple OSS Distributions            </field_description>
1763*aca3beaaSApple OSS Distributions          <field_resets>
1764*aca3beaaSApple OSS Distributions
1765*aca3beaaSApple OSS Distributions    <field_reset>
1766*aca3beaaSApple OSS Distributions
1767*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*aca3beaaSApple OSS Distributions
1769*aca3beaaSApple OSS Distributions    </field_reset>
1770*aca3beaaSApple OSS Distributions</field_resets>
1771*aca3beaaSApple OSS Distributions      </field>
1772*aca3beaaSApple OSS Distributions        <field
1773*aca3beaaSApple OSS Distributions           id="Direction_0_0"
1774*aca3beaaSApple OSS Distributions           is_variable_length="False"
1775*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1776*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1778*aca3beaaSApple OSS Distributions           is_constant_value="False"
1779*aca3beaaSApple OSS Distributions        >
1780*aca3beaaSApple OSS Distributions          <field_name>Direction</field_name>
1781*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
1782*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
1783*aca3beaaSApple OSS Distributions        <field_description order="before">
1784*aca3beaaSApple OSS Distributions
1785*aca3beaaSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*aca3beaaSApple OSS Distributions
1787*aca3beaaSApple OSS Distributions        </field_description>
1788*aca3beaaSApple OSS Distributions        <field_values>
1789*aca3beaaSApple OSS Distributions
1790*aca3beaaSApple OSS Distributions
1791*aca3beaaSApple OSS Distributions                <field_value_instance>
1792*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1793*aca3beaaSApple OSS Distributions        <field_value_description>
1794*aca3beaaSApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*aca3beaaSApple OSS Distributions</field_value_description>
1796*aca3beaaSApple OSS Distributions    </field_value_instance>
1797*aca3beaaSApple OSS Distributions                <field_value_instance>
1798*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1799*aca3beaaSApple OSS Distributions        <field_value_description>
1800*aca3beaaSApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*aca3beaaSApple OSS Distributions</field_value_description>
1802*aca3beaaSApple OSS Distributions    </field_value_instance>
1803*aca3beaaSApple OSS Distributions        </field_values>
1804*aca3beaaSApple OSS Distributions          <field_resets>
1805*aca3beaaSApple OSS Distributions
1806*aca3beaaSApple OSS Distributions    <field_reset>
1807*aca3beaaSApple OSS Distributions
1808*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*aca3beaaSApple OSS Distributions
1810*aca3beaaSApple OSS Distributions    </field_reset>
1811*aca3beaaSApple OSS Distributions</field_resets>
1812*aca3beaaSApple OSS Distributions      </field>
1813*aca3beaaSApple OSS Distributions    <text_after_fields>
1814*aca3beaaSApple OSS Distributions
1815*aca3beaaSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*aca3beaaSApple OSS Distributions<list type="unordered">
1817*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*aca3beaaSApple OSS Distributions</listitem></list>
1821*aca3beaaSApple OSS Distributions
1822*aca3beaaSApple OSS Distributions    </text_after_fields>
1823*aca3beaaSApple OSS Distributions  </fields>
1824*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
1825*aca3beaaSApple OSS Distributions
1826*aca3beaaSApple OSS Distributions
1827*aca3beaaSApple OSS Distributions
1828*aca3beaaSApple OSS Distributions
1829*aca3beaaSApple OSS Distributions
1830*aca3beaaSApple OSS Distributions
1831*aca3beaaSApple OSS Distributions
1832*aca3beaaSApple OSS Distributions
1833*aca3beaaSApple OSS Distributions
1834*aca3beaaSApple OSS Distributions
1835*aca3beaaSApple OSS Distributions
1836*aca3beaaSApple OSS Distributions
1837*aca3beaaSApple OSS Distributions
1838*aca3beaaSApple OSS Distributions
1839*aca3beaaSApple OSS Distributions
1840*aca3beaaSApple OSS Distributions
1841*aca3beaaSApple OSS Distributions
1842*aca3beaaSApple OSS Distributions
1843*aca3beaaSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*aca3beaaSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*aca3beaaSApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*aca3beaaSApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*aca3beaaSApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*aca3beaaSApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*aca3beaaSApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*aca3beaaSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*aca3beaaSApple OSS Distributions    </reg_fieldset>
1852*aca3beaaSApple OSS Distributions            </partial_fieldset>
1853*aca3beaaSApple OSS Distributions            <partial_fieldset>
1854*aca3beaaSApple OSS Distributions              <fields length="25">
1855*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*aca3beaaSApple OSS Distributions    <text_before_fields>
1857*aca3beaaSApple OSS Distributions
1858*aca3beaaSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*aca3beaaSApple OSS Distributions<list type="unordered">
1860*aca3beaaSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*aca3beaaSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*aca3beaaSApple OSS Distributions</listitem></list>
1863*aca3beaaSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*aca3beaaSApple OSS Distributions
1865*aca3beaaSApple OSS Distributions    </text_before_fields>
1866*aca3beaaSApple OSS Distributions
1867*aca3beaaSApple OSS Distributions        <field
1868*aca3beaaSApple OSS Distributions           id="CV_24_24"
1869*aca3beaaSApple OSS Distributions           is_variable_length="False"
1870*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1871*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1873*aca3beaaSApple OSS Distributions           is_constant_value="False"
1874*aca3beaaSApple OSS Distributions        >
1875*aca3beaaSApple OSS Distributions          <field_name>CV</field_name>
1876*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
1877*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
1878*aca3beaaSApple OSS Distributions        <field_description order="before">
1879*aca3beaaSApple OSS Distributions
1880*aca3beaaSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*aca3beaaSApple OSS Distributions
1882*aca3beaaSApple OSS Distributions        </field_description>
1883*aca3beaaSApple OSS Distributions        <field_values>
1884*aca3beaaSApple OSS Distributions
1885*aca3beaaSApple OSS Distributions
1886*aca3beaaSApple OSS Distributions                <field_value_instance>
1887*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
1888*aca3beaaSApple OSS Distributions        <field_value_description>
1889*aca3beaaSApple OSS Distributions  <para>The COND field is not valid.</para>
1890*aca3beaaSApple OSS Distributions</field_value_description>
1891*aca3beaaSApple OSS Distributions    </field_value_instance>
1892*aca3beaaSApple OSS Distributions                <field_value_instance>
1893*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
1894*aca3beaaSApple OSS Distributions        <field_value_description>
1895*aca3beaaSApple OSS Distributions  <para>The COND field is valid.</para>
1896*aca3beaaSApple OSS Distributions</field_value_description>
1897*aca3beaaSApple OSS Distributions    </field_value_instance>
1898*aca3beaaSApple OSS Distributions        </field_values>
1899*aca3beaaSApple OSS Distributions            <field_description order="after">
1900*aca3beaaSApple OSS Distributions
1901*aca3beaaSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*aca3beaaSApple OSS Distributions<list type="unordered">
1904*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*aca3beaaSApple OSS Distributions</listitem></list>
1907*aca3beaaSApple OSS Distributions
1908*aca3beaaSApple OSS Distributions            </field_description>
1909*aca3beaaSApple OSS Distributions          <field_resets>
1910*aca3beaaSApple OSS Distributions
1911*aca3beaaSApple OSS Distributions    <field_reset>
1912*aca3beaaSApple OSS Distributions
1913*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*aca3beaaSApple OSS Distributions
1915*aca3beaaSApple OSS Distributions    </field_reset>
1916*aca3beaaSApple OSS Distributions</field_resets>
1917*aca3beaaSApple OSS Distributions      </field>
1918*aca3beaaSApple OSS Distributions        <field
1919*aca3beaaSApple OSS Distributions           id="COND_23_20"
1920*aca3beaaSApple OSS Distributions           is_variable_length="False"
1921*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1922*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1924*aca3beaaSApple OSS Distributions           is_constant_value="False"
1925*aca3beaaSApple OSS Distributions        >
1926*aca3beaaSApple OSS Distributions          <field_name>COND</field_name>
1927*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
1928*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
1929*aca3beaaSApple OSS Distributions        <field_description order="before">
1930*aca3beaaSApple OSS Distributions
1931*aca3beaaSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*aca3beaaSApple OSS Distributions<list type="unordered">
1935*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*aca3beaaSApple OSS Distributions</listitem></list>
1939*aca3beaaSApple OSS Distributions</content>
1940*aca3beaaSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*aca3beaaSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*aca3beaaSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*aca3beaaSApple OSS Distributions</listitem></list>
1944*aca3beaaSApple OSS Distributions</content>
1945*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*aca3beaaSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*aca3beaaSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*aca3beaaSApple OSS Distributions</listitem></list>
1949*aca3beaaSApple OSS Distributions</content>
1950*aca3beaaSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*aca3beaaSApple OSS Distributions</listitem></list>
1952*aca3beaaSApple OSS Distributions
1953*aca3beaaSApple OSS Distributions        </field_description>
1954*aca3beaaSApple OSS Distributions        <field_values>
1955*aca3beaaSApple OSS Distributions
1956*aca3beaaSApple OSS Distributions
1957*aca3beaaSApple OSS Distributions        </field_values>
1958*aca3beaaSApple OSS Distributions          <field_resets>
1959*aca3beaaSApple OSS Distributions
1960*aca3beaaSApple OSS Distributions    <field_reset>
1961*aca3beaaSApple OSS Distributions
1962*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*aca3beaaSApple OSS Distributions
1964*aca3beaaSApple OSS Distributions    </field_reset>
1965*aca3beaaSApple OSS Distributions</field_resets>
1966*aca3beaaSApple OSS Distributions      </field>
1967*aca3beaaSApple OSS Distributions        <field
1968*aca3beaaSApple OSS Distributions           id="0_19_0"
1969*aca3beaaSApple OSS Distributions           is_variable_length="False"
1970*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
1971*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
1973*aca3beaaSApple OSS Distributions           is_constant_value="False"
1974*aca3beaaSApple OSS Distributions           rwtype="RES0"
1975*aca3beaaSApple OSS Distributions        >
1976*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
1977*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
1978*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
1979*aca3beaaSApple OSS Distributions        <field_description order="before">
1980*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*aca3beaaSApple OSS Distributions        </field_description>
1982*aca3beaaSApple OSS Distributions        <field_values>
1983*aca3beaaSApple OSS Distributions        </field_values>
1984*aca3beaaSApple OSS Distributions      </field>
1985*aca3beaaSApple OSS Distributions    <text_after_fields>
1986*aca3beaaSApple OSS Distributions
1987*aca3beaaSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*aca3beaaSApple OSS Distributions<list type="unordered">
1989*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*aca3beaaSApple OSS Distributions</listitem></list>
1993*aca3beaaSApple OSS Distributions
1994*aca3beaaSApple OSS Distributions    </text_after_fields>
1995*aca3beaaSApple OSS Distributions  </fields>
1996*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
1997*aca3beaaSApple OSS Distributions
1998*aca3beaaSApple OSS Distributions
1999*aca3beaaSApple OSS Distributions
2000*aca3beaaSApple OSS Distributions
2001*aca3beaaSApple OSS Distributions
2002*aca3beaaSApple OSS Distributions
2003*aca3beaaSApple OSS Distributions
2004*aca3beaaSApple OSS Distributions
2005*aca3beaaSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*aca3beaaSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*aca3beaaSApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*aca3beaaSApple OSS Distributions    </reg_fieldset>
2009*aca3beaaSApple OSS Distributions            </partial_fieldset>
2010*aca3beaaSApple OSS Distributions            <partial_fieldset>
2011*aca3beaaSApple OSS Distributions              <fields length="25">
2012*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*aca3beaaSApple OSS Distributions    <text_before_fields>
2014*aca3beaaSApple OSS Distributions
2015*aca3beaaSApple OSS Distributions
2016*aca3beaaSApple OSS Distributions
2017*aca3beaaSApple OSS Distributions    </text_before_fields>
2018*aca3beaaSApple OSS Distributions
2019*aca3beaaSApple OSS Distributions        <field
2020*aca3beaaSApple OSS Distributions           id="0_24_0_1"
2021*aca3beaaSApple OSS Distributions           is_variable_length="False"
2022*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2023*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2025*aca3beaaSApple OSS Distributions           is_constant_value="False"
2026*aca3beaaSApple OSS Distributions           rwtype="RES0"
2027*aca3beaaSApple OSS Distributions        >
2028*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2029*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2030*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2031*aca3beaaSApple OSS Distributions        <field_description order="before">
2032*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*aca3beaaSApple OSS Distributions        </field_description>
2034*aca3beaaSApple OSS Distributions        <field_values>
2035*aca3beaaSApple OSS Distributions        </field_values>
2036*aca3beaaSApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*aca3beaaSApple OSS Distributions      </field>
2038*aca3beaaSApple OSS Distributions        <field
2039*aca3beaaSApple OSS Distributions           id="0_24_0_2"
2040*aca3beaaSApple OSS Distributions           is_variable_length="False"
2041*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2042*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2044*aca3beaaSApple OSS Distributions           is_constant_value="False"
2045*aca3beaaSApple OSS Distributions           rwtype="RES0"
2046*aca3beaaSApple OSS Distributions        >
2047*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2048*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2049*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2050*aca3beaaSApple OSS Distributions        <field_description order="before">
2051*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*aca3beaaSApple OSS Distributions        </field_description>
2053*aca3beaaSApple OSS Distributions        <field_values>
2054*aca3beaaSApple OSS Distributions        </field_values>
2055*aca3beaaSApple OSS Distributions      </field>
2056*aca3beaaSApple OSS Distributions    <text_after_fields>
2057*aca3beaaSApple OSS Distributions
2058*aca3beaaSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*aca3beaaSApple OSS Distributions<list type="unordered">
2060*aca3beaaSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*aca3beaaSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*aca3beaaSApple OSS Distributions</listitem></list>
2063*aca3beaaSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*aca3beaaSApple OSS Distributions
2065*aca3beaaSApple OSS Distributions    </text_after_fields>
2066*aca3beaaSApple OSS Distributions  </fields>
2067*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2068*aca3beaaSApple OSS Distributions
2069*aca3beaaSApple OSS Distributions
2070*aca3beaaSApple OSS Distributions
2071*aca3beaaSApple OSS Distributions
2072*aca3beaaSApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*aca3beaaSApple OSS Distributions    </reg_fieldset>
2074*aca3beaaSApple OSS Distributions            </partial_fieldset>
2075*aca3beaaSApple OSS Distributions            <partial_fieldset>
2076*aca3beaaSApple OSS Distributions              <fields length="25">
2077*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*aca3beaaSApple OSS Distributions    <text_before_fields>
2079*aca3beaaSApple OSS Distributions
2080*aca3beaaSApple OSS Distributions
2081*aca3beaaSApple OSS Distributions
2082*aca3beaaSApple OSS Distributions    </text_before_fields>
2083*aca3beaaSApple OSS Distributions
2084*aca3beaaSApple OSS Distributions        <field
2085*aca3beaaSApple OSS Distributions           id="0_24_0"
2086*aca3beaaSApple OSS Distributions           is_variable_length="False"
2087*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2088*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2090*aca3beaaSApple OSS Distributions           is_constant_value="False"
2091*aca3beaaSApple OSS Distributions           rwtype="RES0"
2092*aca3beaaSApple OSS Distributions        >
2093*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2094*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2095*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2096*aca3beaaSApple OSS Distributions        <field_description order="before">
2097*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*aca3beaaSApple OSS Distributions        </field_description>
2099*aca3beaaSApple OSS Distributions        <field_values>
2100*aca3beaaSApple OSS Distributions        </field_values>
2101*aca3beaaSApple OSS Distributions      </field>
2102*aca3beaaSApple OSS Distributions    <text_after_fields>
2103*aca3beaaSApple OSS Distributions
2104*aca3beaaSApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*aca3beaaSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*aca3beaaSApple OSS Distributions
2107*aca3beaaSApple OSS Distributions    </text_after_fields>
2108*aca3beaaSApple OSS Distributions  </fields>
2109*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2110*aca3beaaSApple OSS Distributions
2111*aca3beaaSApple OSS Distributions
2112*aca3beaaSApple OSS Distributions
2113*aca3beaaSApple OSS Distributions
2114*aca3beaaSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*aca3beaaSApple OSS Distributions    </reg_fieldset>
2116*aca3beaaSApple OSS Distributions            </partial_fieldset>
2117*aca3beaaSApple OSS Distributions            <partial_fieldset>
2118*aca3beaaSApple OSS Distributions              <fields length="25">
2119*aca3beaaSApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*aca3beaaSApple OSS Distributions    <text_before_fields>
2121*aca3beaaSApple OSS Distributions
2122*aca3beaaSApple OSS Distributions
2123*aca3beaaSApple OSS Distributions
2124*aca3beaaSApple OSS Distributions    </text_before_fields>
2125*aca3beaaSApple OSS Distributions
2126*aca3beaaSApple OSS Distributions        <field
2127*aca3beaaSApple OSS Distributions           id="0_24_16"
2128*aca3beaaSApple OSS Distributions           is_variable_length="False"
2129*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2130*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2132*aca3beaaSApple OSS Distributions           is_constant_value="False"
2133*aca3beaaSApple OSS Distributions           rwtype="RES0"
2134*aca3beaaSApple OSS Distributions        >
2135*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2136*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2137*aca3beaaSApple OSS Distributions        <field_lsb>16</field_lsb>
2138*aca3beaaSApple OSS Distributions        <field_description order="before">
2139*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*aca3beaaSApple OSS Distributions        </field_description>
2141*aca3beaaSApple OSS Distributions        <field_values>
2142*aca3beaaSApple OSS Distributions        </field_values>
2143*aca3beaaSApple OSS Distributions      </field>
2144*aca3beaaSApple OSS Distributions        <field
2145*aca3beaaSApple OSS Distributions           id="imm16_15_0"
2146*aca3beaaSApple OSS Distributions           is_variable_length="False"
2147*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2148*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2150*aca3beaaSApple OSS Distributions           is_constant_value="False"
2151*aca3beaaSApple OSS Distributions        >
2152*aca3beaaSApple OSS Distributions          <field_name>imm16</field_name>
2153*aca3beaaSApple OSS Distributions        <field_msb>15</field_msb>
2154*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2155*aca3beaaSApple OSS Distributions        <field_description order="before">
2156*aca3beaaSApple OSS Distributions
2157*aca3beaaSApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*aca3beaaSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*aca3beaaSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*aca3beaaSApple OSS Distributions<list type="unordered">
2161*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*aca3beaaSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*aca3beaaSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*aca3beaaSApple OSS Distributions</listitem></list>
2165*aca3beaaSApple OSS Distributions</content>
2166*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*aca3beaaSApple OSS Distributions</listitem></list>
2168*aca3beaaSApple OSS Distributions
2169*aca3beaaSApple OSS Distributions        </field_description>
2170*aca3beaaSApple OSS Distributions        <field_values>
2171*aca3beaaSApple OSS Distributions
2172*aca3beaaSApple OSS Distributions
2173*aca3beaaSApple OSS Distributions        </field_values>
2174*aca3beaaSApple OSS Distributions          <field_resets>
2175*aca3beaaSApple OSS Distributions
2176*aca3beaaSApple OSS Distributions    <field_reset>
2177*aca3beaaSApple OSS Distributions
2178*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*aca3beaaSApple OSS Distributions
2180*aca3beaaSApple OSS Distributions    </field_reset>
2181*aca3beaaSApple OSS Distributions</field_resets>
2182*aca3beaaSApple OSS Distributions      </field>
2183*aca3beaaSApple OSS Distributions    <text_after_fields>
2184*aca3beaaSApple OSS Distributions
2185*aca3beaaSApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*aca3beaaSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*aca3beaaSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*aca3beaaSApple OSS Distributions
2189*aca3beaaSApple OSS Distributions    </text_after_fields>
2190*aca3beaaSApple OSS Distributions  </fields>
2191*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2192*aca3beaaSApple OSS Distributions
2193*aca3beaaSApple OSS Distributions
2194*aca3beaaSApple OSS Distributions
2195*aca3beaaSApple OSS Distributions
2196*aca3beaaSApple OSS Distributions
2197*aca3beaaSApple OSS Distributions
2198*aca3beaaSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*aca3beaaSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*aca3beaaSApple OSS Distributions    </reg_fieldset>
2201*aca3beaaSApple OSS Distributions            </partial_fieldset>
2202*aca3beaaSApple OSS Distributions            <partial_fieldset>
2203*aca3beaaSApple OSS Distributions              <fields length="25">
2204*aca3beaaSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*aca3beaaSApple OSS Distributions    <text_before_fields>
2206*aca3beaaSApple OSS Distributions
2207*aca3beaaSApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*aca3beaaSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*aca3beaaSApple OSS Distributions
2210*aca3beaaSApple OSS Distributions    </text_before_fields>
2211*aca3beaaSApple OSS Distributions
2212*aca3beaaSApple OSS Distributions        <field
2213*aca3beaaSApple OSS Distributions           id="CV_24_24"
2214*aca3beaaSApple OSS Distributions           is_variable_length="False"
2215*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2216*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2218*aca3beaaSApple OSS Distributions           is_constant_value="False"
2219*aca3beaaSApple OSS Distributions        >
2220*aca3beaaSApple OSS Distributions          <field_name>CV</field_name>
2221*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2222*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
2223*aca3beaaSApple OSS Distributions        <field_description order="before">
2224*aca3beaaSApple OSS Distributions
2225*aca3beaaSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*aca3beaaSApple OSS Distributions
2227*aca3beaaSApple OSS Distributions        </field_description>
2228*aca3beaaSApple OSS Distributions        <field_values>
2229*aca3beaaSApple OSS Distributions
2230*aca3beaaSApple OSS Distributions
2231*aca3beaaSApple OSS Distributions                <field_value_instance>
2232*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
2233*aca3beaaSApple OSS Distributions        <field_value_description>
2234*aca3beaaSApple OSS Distributions  <para>The COND field is not valid.</para>
2235*aca3beaaSApple OSS Distributions</field_value_description>
2236*aca3beaaSApple OSS Distributions    </field_value_instance>
2237*aca3beaaSApple OSS Distributions                <field_value_instance>
2238*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
2239*aca3beaaSApple OSS Distributions        <field_value_description>
2240*aca3beaaSApple OSS Distributions  <para>The COND field is valid.</para>
2241*aca3beaaSApple OSS Distributions</field_value_description>
2242*aca3beaaSApple OSS Distributions    </field_value_instance>
2243*aca3beaaSApple OSS Distributions        </field_values>
2244*aca3beaaSApple OSS Distributions            <field_description order="after">
2245*aca3beaaSApple OSS Distributions
2246*aca3beaaSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*aca3beaaSApple OSS Distributions<list type="unordered">
2249*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*aca3beaaSApple OSS Distributions</listitem></list>
2252*aca3beaaSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*aca3beaaSApple OSS Distributions
2254*aca3beaaSApple OSS Distributions            </field_description>
2255*aca3beaaSApple OSS Distributions          <field_resets>
2256*aca3beaaSApple OSS Distributions
2257*aca3beaaSApple OSS Distributions    <field_reset>
2258*aca3beaaSApple OSS Distributions
2259*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*aca3beaaSApple OSS Distributions
2261*aca3beaaSApple OSS Distributions    </field_reset>
2262*aca3beaaSApple OSS Distributions</field_resets>
2263*aca3beaaSApple OSS Distributions      </field>
2264*aca3beaaSApple OSS Distributions        <field
2265*aca3beaaSApple OSS Distributions           id="COND_23_20"
2266*aca3beaaSApple OSS Distributions           is_variable_length="False"
2267*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2268*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2270*aca3beaaSApple OSS Distributions           is_constant_value="False"
2271*aca3beaaSApple OSS Distributions        >
2272*aca3beaaSApple OSS Distributions          <field_name>COND</field_name>
2273*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
2274*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
2275*aca3beaaSApple OSS Distributions        <field_description order="before">
2276*aca3beaaSApple OSS Distributions
2277*aca3beaaSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*aca3beaaSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*aca3beaaSApple OSS Distributions<list type="unordered">
2281*aca3beaaSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*aca3beaaSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*aca3beaaSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*aca3beaaSApple OSS Distributions</listitem></list>
2285*aca3beaaSApple OSS Distributions</content>
2286*aca3beaaSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*aca3beaaSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*aca3beaaSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*aca3beaaSApple OSS Distributions</listitem></list>
2290*aca3beaaSApple OSS Distributions</content>
2291*aca3beaaSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*aca3beaaSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*aca3beaaSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*aca3beaaSApple OSS Distributions</listitem></list>
2295*aca3beaaSApple OSS Distributions</content>
2296*aca3beaaSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*aca3beaaSApple OSS Distributions</listitem></list>
2298*aca3beaaSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*aca3beaaSApple OSS Distributions
2300*aca3beaaSApple OSS Distributions        </field_description>
2301*aca3beaaSApple OSS Distributions        <field_values>
2302*aca3beaaSApple OSS Distributions
2303*aca3beaaSApple OSS Distributions
2304*aca3beaaSApple OSS Distributions        </field_values>
2305*aca3beaaSApple OSS Distributions          <field_resets>
2306*aca3beaaSApple OSS Distributions
2307*aca3beaaSApple OSS Distributions    <field_reset>
2308*aca3beaaSApple OSS Distributions
2309*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*aca3beaaSApple OSS Distributions
2311*aca3beaaSApple OSS Distributions    </field_reset>
2312*aca3beaaSApple OSS Distributions</field_resets>
2313*aca3beaaSApple OSS Distributions      </field>
2314*aca3beaaSApple OSS Distributions        <field
2315*aca3beaaSApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*aca3beaaSApple OSS Distributions           is_variable_length="False"
2317*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2318*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2320*aca3beaaSApple OSS Distributions           is_constant_value="False"
2321*aca3beaaSApple OSS Distributions        >
2322*aca3beaaSApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
2324*aca3beaaSApple OSS Distributions        <field_lsb>19</field_lsb>
2325*aca3beaaSApple OSS Distributions        <field_description order="before">
2326*aca3beaaSApple OSS Distributions
2327*aca3beaaSApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*aca3beaaSApple OSS Distributions
2329*aca3beaaSApple OSS Distributions        </field_description>
2330*aca3beaaSApple OSS Distributions        <field_values>
2331*aca3beaaSApple OSS Distributions
2332*aca3beaaSApple OSS Distributions
2333*aca3beaaSApple OSS Distributions                <field_value_instance>
2334*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
2335*aca3beaaSApple OSS Distributions        <field_value_description>
2336*aca3beaaSApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*aca3beaaSApple OSS Distributions</field_value_description>
2338*aca3beaaSApple OSS Distributions    </field_value_instance>
2339*aca3beaaSApple OSS Distributions                <field_value_instance>
2340*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
2341*aca3beaaSApple OSS Distributions        <field_value_description>
2342*aca3beaaSApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*aca3beaaSApple OSS Distributions</field_value_description>
2344*aca3beaaSApple OSS Distributions    </field_value_instance>
2345*aca3beaaSApple OSS Distributions        </field_values>
2346*aca3beaaSApple OSS Distributions            <field_description order="after">
2347*aca3beaaSApple OSS Distributions
2348*aca3beaaSApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*aca3beaaSApple OSS Distributions
2350*aca3beaaSApple OSS Distributions            </field_description>
2351*aca3beaaSApple OSS Distributions          <field_resets>
2352*aca3beaaSApple OSS Distributions
2353*aca3beaaSApple OSS Distributions    <field_reset>
2354*aca3beaaSApple OSS Distributions
2355*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*aca3beaaSApple OSS Distributions
2357*aca3beaaSApple OSS Distributions    </field_reset>
2358*aca3beaaSApple OSS Distributions</field_resets>
2359*aca3beaaSApple OSS Distributions      </field>
2360*aca3beaaSApple OSS Distributions        <field
2361*aca3beaaSApple OSS Distributions           id="0_18_0"
2362*aca3beaaSApple OSS Distributions           is_variable_length="False"
2363*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2364*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2366*aca3beaaSApple OSS Distributions           is_constant_value="False"
2367*aca3beaaSApple OSS Distributions           rwtype="RES0"
2368*aca3beaaSApple OSS Distributions        >
2369*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2370*aca3beaaSApple OSS Distributions        <field_msb>18</field_msb>
2371*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2372*aca3beaaSApple OSS Distributions        <field_description order="before">
2373*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*aca3beaaSApple OSS Distributions        </field_description>
2375*aca3beaaSApple OSS Distributions        <field_values>
2376*aca3beaaSApple OSS Distributions        </field_values>
2377*aca3beaaSApple OSS Distributions      </field>
2378*aca3beaaSApple OSS Distributions    <text_after_fields>
2379*aca3beaaSApple OSS Distributions
2380*aca3beaaSApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*aca3beaaSApple OSS Distributions
2382*aca3beaaSApple OSS Distributions    </text_after_fields>
2383*aca3beaaSApple OSS Distributions  </fields>
2384*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2385*aca3beaaSApple OSS Distributions
2386*aca3beaaSApple OSS Distributions
2387*aca3beaaSApple OSS Distributions
2388*aca3beaaSApple OSS Distributions
2389*aca3beaaSApple OSS Distributions
2390*aca3beaaSApple OSS Distributions
2391*aca3beaaSApple OSS Distributions
2392*aca3beaaSApple OSS Distributions
2393*aca3beaaSApple OSS Distributions
2394*aca3beaaSApple OSS Distributions
2395*aca3beaaSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*aca3beaaSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*aca3beaaSApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*aca3beaaSApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*aca3beaaSApple OSS Distributions    </reg_fieldset>
2400*aca3beaaSApple OSS Distributions            </partial_fieldset>
2401*aca3beaaSApple OSS Distributions            <partial_fieldset>
2402*aca3beaaSApple OSS Distributions              <fields length="25">
2403*aca3beaaSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*aca3beaaSApple OSS Distributions    <text_before_fields>
2405*aca3beaaSApple OSS Distributions
2406*aca3beaaSApple OSS Distributions
2407*aca3beaaSApple OSS Distributions
2408*aca3beaaSApple OSS Distributions    </text_before_fields>
2409*aca3beaaSApple OSS Distributions
2410*aca3beaaSApple OSS Distributions        <field
2411*aca3beaaSApple OSS Distributions           id="0_24_16"
2412*aca3beaaSApple OSS Distributions           is_variable_length="False"
2413*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2414*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2416*aca3beaaSApple OSS Distributions           is_constant_value="False"
2417*aca3beaaSApple OSS Distributions           rwtype="RES0"
2418*aca3beaaSApple OSS Distributions        >
2419*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2420*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2421*aca3beaaSApple OSS Distributions        <field_lsb>16</field_lsb>
2422*aca3beaaSApple OSS Distributions        <field_description order="before">
2423*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*aca3beaaSApple OSS Distributions        </field_description>
2425*aca3beaaSApple OSS Distributions        <field_values>
2426*aca3beaaSApple OSS Distributions        </field_values>
2427*aca3beaaSApple OSS Distributions      </field>
2428*aca3beaaSApple OSS Distributions        <field
2429*aca3beaaSApple OSS Distributions           id="imm16_15_0"
2430*aca3beaaSApple OSS Distributions           is_variable_length="False"
2431*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2432*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2434*aca3beaaSApple OSS Distributions           is_constant_value="False"
2435*aca3beaaSApple OSS Distributions        >
2436*aca3beaaSApple OSS Distributions          <field_name>imm16</field_name>
2437*aca3beaaSApple OSS Distributions        <field_msb>15</field_msb>
2438*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2439*aca3beaaSApple OSS Distributions        <field_description order="before">
2440*aca3beaaSApple OSS Distributions
2441*aca3beaaSApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*aca3beaaSApple OSS Distributions
2443*aca3beaaSApple OSS Distributions        </field_description>
2444*aca3beaaSApple OSS Distributions        <field_values>
2445*aca3beaaSApple OSS Distributions
2446*aca3beaaSApple OSS Distributions
2447*aca3beaaSApple OSS Distributions        </field_values>
2448*aca3beaaSApple OSS Distributions          <field_resets>
2449*aca3beaaSApple OSS Distributions
2450*aca3beaaSApple OSS Distributions    <field_reset>
2451*aca3beaaSApple OSS Distributions
2452*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*aca3beaaSApple OSS Distributions
2454*aca3beaaSApple OSS Distributions    </field_reset>
2455*aca3beaaSApple OSS Distributions</field_resets>
2456*aca3beaaSApple OSS Distributions      </field>
2457*aca3beaaSApple OSS Distributions    <text_after_fields>
2458*aca3beaaSApple OSS Distributions
2459*aca3beaaSApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*aca3beaaSApple OSS Distributions<list type="unordered">
2461*aca3beaaSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*aca3beaaSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*aca3beaaSApple OSS Distributions</listitem></list>
2464*aca3beaaSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*aca3beaaSApple OSS Distributions
2466*aca3beaaSApple OSS Distributions    </text_after_fields>
2467*aca3beaaSApple OSS Distributions  </fields>
2468*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2469*aca3beaaSApple OSS Distributions
2470*aca3beaaSApple OSS Distributions
2471*aca3beaaSApple OSS Distributions
2472*aca3beaaSApple OSS Distributions
2473*aca3beaaSApple OSS Distributions
2474*aca3beaaSApple OSS Distributions
2475*aca3beaaSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*aca3beaaSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*aca3beaaSApple OSS Distributions    </reg_fieldset>
2478*aca3beaaSApple OSS Distributions            </partial_fieldset>
2479*aca3beaaSApple OSS Distributions            <partial_fieldset>
2480*aca3beaaSApple OSS Distributions              <fields length="25">
2481*aca3beaaSApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*aca3beaaSApple OSS Distributions    <text_before_fields>
2483*aca3beaaSApple OSS Distributions
2484*aca3beaaSApple OSS Distributions
2485*aca3beaaSApple OSS Distributions
2486*aca3beaaSApple OSS Distributions    </text_before_fields>
2487*aca3beaaSApple OSS Distributions
2488*aca3beaaSApple OSS Distributions        <field
2489*aca3beaaSApple OSS Distributions           id="0_24_22"
2490*aca3beaaSApple OSS Distributions           is_variable_length="False"
2491*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2492*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2494*aca3beaaSApple OSS Distributions           is_constant_value="False"
2495*aca3beaaSApple OSS Distributions           rwtype="RES0"
2496*aca3beaaSApple OSS Distributions        >
2497*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2498*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2499*aca3beaaSApple OSS Distributions        <field_lsb>22</field_lsb>
2500*aca3beaaSApple OSS Distributions        <field_description order="before">
2501*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*aca3beaaSApple OSS Distributions        </field_description>
2503*aca3beaaSApple OSS Distributions        <field_values>
2504*aca3beaaSApple OSS Distributions        </field_values>
2505*aca3beaaSApple OSS Distributions      </field>
2506*aca3beaaSApple OSS Distributions        <field
2507*aca3beaaSApple OSS Distributions           id="Op0_21_20"
2508*aca3beaaSApple OSS Distributions           is_variable_length="False"
2509*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2510*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2512*aca3beaaSApple OSS Distributions           is_constant_value="False"
2513*aca3beaaSApple OSS Distributions        >
2514*aca3beaaSApple OSS Distributions          <field_name>Op0</field_name>
2515*aca3beaaSApple OSS Distributions        <field_msb>21</field_msb>
2516*aca3beaaSApple OSS Distributions        <field_lsb>20</field_lsb>
2517*aca3beaaSApple OSS Distributions        <field_description order="before">
2518*aca3beaaSApple OSS Distributions
2519*aca3beaaSApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*aca3beaaSApple OSS Distributions
2521*aca3beaaSApple OSS Distributions        </field_description>
2522*aca3beaaSApple OSS Distributions        <field_values>
2523*aca3beaaSApple OSS Distributions
2524*aca3beaaSApple OSS Distributions
2525*aca3beaaSApple OSS Distributions        </field_values>
2526*aca3beaaSApple OSS Distributions          <field_resets>
2527*aca3beaaSApple OSS Distributions
2528*aca3beaaSApple OSS Distributions    <field_reset>
2529*aca3beaaSApple OSS Distributions
2530*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*aca3beaaSApple OSS Distributions
2532*aca3beaaSApple OSS Distributions    </field_reset>
2533*aca3beaaSApple OSS Distributions</field_resets>
2534*aca3beaaSApple OSS Distributions      </field>
2535*aca3beaaSApple OSS Distributions        <field
2536*aca3beaaSApple OSS Distributions           id="Op2_19_17"
2537*aca3beaaSApple OSS Distributions           is_variable_length="False"
2538*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2539*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2541*aca3beaaSApple OSS Distributions           is_constant_value="False"
2542*aca3beaaSApple OSS Distributions        >
2543*aca3beaaSApple OSS Distributions          <field_name>Op2</field_name>
2544*aca3beaaSApple OSS Distributions        <field_msb>19</field_msb>
2545*aca3beaaSApple OSS Distributions        <field_lsb>17</field_lsb>
2546*aca3beaaSApple OSS Distributions        <field_description order="before">
2547*aca3beaaSApple OSS Distributions
2548*aca3beaaSApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*aca3beaaSApple OSS Distributions
2550*aca3beaaSApple OSS Distributions        </field_description>
2551*aca3beaaSApple OSS Distributions        <field_values>
2552*aca3beaaSApple OSS Distributions
2553*aca3beaaSApple OSS Distributions
2554*aca3beaaSApple OSS Distributions        </field_values>
2555*aca3beaaSApple OSS Distributions          <field_resets>
2556*aca3beaaSApple OSS Distributions
2557*aca3beaaSApple OSS Distributions    <field_reset>
2558*aca3beaaSApple OSS Distributions
2559*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*aca3beaaSApple OSS Distributions
2561*aca3beaaSApple OSS Distributions    </field_reset>
2562*aca3beaaSApple OSS Distributions</field_resets>
2563*aca3beaaSApple OSS Distributions      </field>
2564*aca3beaaSApple OSS Distributions        <field
2565*aca3beaaSApple OSS Distributions           id="Op1_16_14"
2566*aca3beaaSApple OSS Distributions           is_variable_length="False"
2567*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2568*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2570*aca3beaaSApple OSS Distributions           is_constant_value="False"
2571*aca3beaaSApple OSS Distributions        >
2572*aca3beaaSApple OSS Distributions          <field_name>Op1</field_name>
2573*aca3beaaSApple OSS Distributions        <field_msb>16</field_msb>
2574*aca3beaaSApple OSS Distributions        <field_lsb>14</field_lsb>
2575*aca3beaaSApple OSS Distributions        <field_description order="before">
2576*aca3beaaSApple OSS Distributions
2577*aca3beaaSApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*aca3beaaSApple OSS Distributions
2579*aca3beaaSApple OSS Distributions        </field_description>
2580*aca3beaaSApple OSS Distributions        <field_values>
2581*aca3beaaSApple OSS Distributions
2582*aca3beaaSApple OSS Distributions
2583*aca3beaaSApple OSS Distributions        </field_values>
2584*aca3beaaSApple OSS Distributions          <field_resets>
2585*aca3beaaSApple OSS Distributions
2586*aca3beaaSApple OSS Distributions    <field_reset>
2587*aca3beaaSApple OSS Distributions
2588*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*aca3beaaSApple OSS Distributions
2590*aca3beaaSApple OSS Distributions    </field_reset>
2591*aca3beaaSApple OSS Distributions</field_resets>
2592*aca3beaaSApple OSS Distributions      </field>
2593*aca3beaaSApple OSS Distributions        <field
2594*aca3beaaSApple OSS Distributions           id="CRn_13_10"
2595*aca3beaaSApple OSS Distributions           is_variable_length="False"
2596*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2597*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2599*aca3beaaSApple OSS Distributions           is_constant_value="False"
2600*aca3beaaSApple OSS Distributions        >
2601*aca3beaaSApple OSS Distributions          <field_name>CRn</field_name>
2602*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
2603*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
2604*aca3beaaSApple OSS Distributions        <field_description order="before">
2605*aca3beaaSApple OSS Distributions
2606*aca3beaaSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*aca3beaaSApple OSS Distributions
2608*aca3beaaSApple OSS Distributions        </field_description>
2609*aca3beaaSApple OSS Distributions        <field_values>
2610*aca3beaaSApple OSS Distributions
2611*aca3beaaSApple OSS Distributions
2612*aca3beaaSApple OSS Distributions        </field_values>
2613*aca3beaaSApple OSS Distributions          <field_resets>
2614*aca3beaaSApple OSS Distributions
2615*aca3beaaSApple OSS Distributions    <field_reset>
2616*aca3beaaSApple OSS Distributions
2617*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*aca3beaaSApple OSS Distributions
2619*aca3beaaSApple OSS Distributions    </field_reset>
2620*aca3beaaSApple OSS Distributions</field_resets>
2621*aca3beaaSApple OSS Distributions      </field>
2622*aca3beaaSApple OSS Distributions        <field
2623*aca3beaaSApple OSS Distributions           id="Rt_9_5"
2624*aca3beaaSApple OSS Distributions           is_variable_length="False"
2625*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2626*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2628*aca3beaaSApple OSS Distributions           is_constant_value="False"
2629*aca3beaaSApple OSS Distributions        >
2630*aca3beaaSApple OSS Distributions          <field_name>Rt</field_name>
2631*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
2632*aca3beaaSApple OSS Distributions        <field_lsb>5</field_lsb>
2633*aca3beaaSApple OSS Distributions        <field_description order="before">
2634*aca3beaaSApple OSS Distributions
2635*aca3beaaSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*aca3beaaSApple OSS Distributions
2637*aca3beaaSApple OSS Distributions        </field_description>
2638*aca3beaaSApple OSS Distributions        <field_values>
2639*aca3beaaSApple OSS Distributions
2640*aca3beaaSApple OSS Distributions
2641*aca3beaaSApple OSS Distributions        </field_values>
2642*aca3beaaSApple OSS Distributions          <field_resets>
2643*aca3beaaSApple OSS Distributions
2644*aca3beaaSApple OSS Distributions    <field_reset>
2645*aca3beaaSApple OSS Distributions
2646*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*aca3beaaSApple OSS Distributions
2648*aca3beaaSApple OSS Distributions    </field_reset>
2649*aca3beaaSApple OSS Distributions</field_resets>
2650*aca3beaaSApple OSS Distributions      </field>
2651*aca3beaaSApple OSS Distributions        <field
2652*aca3beaaSApple OSS Distributions           id="CRm_4_1"
2653*aca3beaaSApple OSS Distributions           is_variable_length="False"
2654*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2655*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2657*aca3beaaSApple OSS Distributions           is_constant_value="False"
2658*aca3beaaSApple OSS Distributions        >
2659*aca3beaaSApple OSS Distributions          <field_name>CRm</field_name>
2660*aca3beaaSApple OSS Distributions        <field_msb>4</field_msb>
2661*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
2662*aca3beaaSApple OSS Distributions        <field_description order="before">
2663*aca3beaaSApple OSS Distributions
2664*aca3beaaSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*aca3beaaSApple OSS Distributions
2666*aca3beaaSApple OSS Distributions        </field_description>
2667*aca3beaaSApple OSS Distributions        <field_values>
2668*aca3beaaSApple OSS Distributions
2669*aca3beaaSApple OSS Distributions
2670*aca3beaaSApple OSS Distributions        </field_values>
2671*aca3beaaSApple OSS Distributions          <field_resets>
2672*aca3beaaSApple OSS Distributions
2673*aca3beaaSApple OSS Distributions    <field_reset>
2674*aca3beaaSApple OSS Distributions
2675*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*aca3beaaSApple OSS Distributions
2677*aca3beaaSApple OSS Distributions    </field_reset>
2678*aca3beaaSApple OSS Distributions</field_resets>
2679*aca3beaaSApple OSS Distributions      </field>
2680*aca3beaaSApple OSS Distributions        <field
2681*aca3beaaSApple OSS Distributions           id="Direction_0_0"
2682*aca3beaaSApple OSS Distributions           is_variable_length="False"
2683*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2684*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2686*aca3beaaSApple OSS Distributions           is_constant_value="False"
2687*aca3beaaSApple OSS Distributions        >
2688*aca3beaaSApple OSS Distributions          <field_name>Direction</field_name>
2689*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
2690*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2691*aca3beaaSApple OSS Distributions        <field_description order="before">
2692*aca3beaaSApple OSS Distributions
2693*aca3beaaSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*aca3beaaSApple OSS Distributions
2695*aca3beaaSApple OSS Distributions        </field_description>
2696*aca3beaaSApple OSS Distributions        <field_values>
2697*aca3beaaSApple OSS Distributions
2698*aca3beaaSApple OSS Distributions
2699*aca3beaaSApple OSS Distributions                <field_value_instance>
2700*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
2701*aca3beaaSApple OSS Distributions        <field_value_description>
2702*aca3beaaSApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*aca3beaaSApple OSS Distributions</field_value_description>
2704*aca3beaaSApple OSS Distributions    </field_value_instance>
2705*aca3beaaSApple OSS Distributions                <field_value_instance>
2706*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
2707*aca3beaaSApple OSS Distributions        <field_value_description>
2708*aca3beaaSApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*aca3beaaSApple OSS Distributions</field_value_description>
2710*aca3beaaSApple OSS Distributions    </field_value_instance>
2711*aca3beaaSApple OSS Distributions        </field_values>
2712*aca3beaaSApple OSS Distributions          <field_resets>
2713*aca3beaaSApple OSS Distributions
2714*aca3beaaSApple OSS Distributions    <field_reset>
2715*aca3beaaSApple OSS Distributions
2716*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*aca3beaaSApple OSS Distributions
2718*aca3beaaSApple OSS Distributions    </field_reset>
2719*aca3beaaSApple OSS Distributions</field_resets>
2720*aca3beaaSApple OSS Distributions      </field>
2721*aca3beaaSApple OSS Distributions    <text_after_fields>
2722*aca3beaaSApple OSS Distributions
2723*aca3beaaSApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*aca3beaaSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*aca3beaaSApple OSS Distributions<list type="unordered">
2726*aca3beaaSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*aca3beaaSApple OSS Distributions</listitem></list>
2737*aca3beaaSApple OSS Distributions</content>
2738*aca3beaaSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*aca3beaaSApple OSS Distributions</listitem></list>
2759*aca3beaaSApple OSS Distributions</content>
2760*aca3beaaSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*aca3beaaSApple OSS Distributions</listitem></list>
2769*aca3beaaSApple OSS Distributions</content>
2770*aca3beaaSApple OSS Distributions</listitem></list>
2771*aca3beaaSApple OSS Distributions
2772*aca3beaaSApple OSS Distributions    </text_after_fields>
2773*aca3beaaSApple OSS Distributions  </fields>
2774*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2775*aca3beaaSApple OSS Distributions
2776*aca3beaaSApple OSS Distributions
2777*aca3beaaSApple OSS Distributions
2778*aca3beaaSApple OSS Distributions
2779*aca3beaaSApple OSS Distributions
2780*aca3beaaSApple OSS Distributions
2781*aca3beaaSApple OSS Distributions
2782*aca3beaaSApple OSS Distributions
2783*aca3beaaSApple OSS Distributions
2784*aca3beaaSApple OSS Distributions
2785*aca3beaaSApple OSS Distributions
2786*aca3beaaSApple OSS Distributions
2787*aca3beaaSApple OSS Distributions
2788*aca3beaaSApple OSS Distributions
2789*aca3beaaSApple OSS Distributions
2790*aca3beaaSApple OSS Distributions
2791*aca3beaaSApple OSS Distributions
2792*aca3beaaSApple OSS Distributions
2793*aca3beaaSApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*aca3beaaSApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*aca3beaaSApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*aca3beaaSApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*aca3beaaSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*aca3beaaSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*aca3beaaSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*aca3beaaSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*aca3beaaSApple OSS Distributions    </reg_fieldset>
2802*aca3beaaSApple OSS Distributions            </partial_fieldset>
2803*aca3beaaSApple OSS Distributions            <partial_fieldset>
2804*aca3beaaSApple OSS Distributions              <fields length="25">
2805*aca3beaaSApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*aca3beaaSApple OSS Distributions    <text_before_fields>
2807*aca3beaaSApple OSS Distributions
2808*aca3beaaSApple OSS Distributions
2809*aca3beaaSApple OSS Distributions
2810*aca3beaaSApple OSS Distributions    </text_before_fields>
2811*aca3beaaSApple OSS Distributions
2812*aca3beaaSApple OSS Distributions        <field
2813*aca3beaaSApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*aca3beaaSApple OSS Distributions           is_variable_length="False"
2815*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2816*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2818*aca3beaaSApple OSS Distributions           is_constant_value="False"
2819*aca3beaaSApple OSS Distributions        >
2820*aca3beaaSApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2822*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
2823*aca3beaaSApple OSS Distributions        <field_description order="before">
2824*aca3beaaSApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*aca3beaaSApple OSS Distributions
2826*aca3beaaSApple OSS Distributions
2827*aca3beaaSApple OSS Distributions
2828*aca3beaaSApple OSS Distributions        </field_description>
2829*aca3beaaSApple OSS Distributions        <field_values>
2830*aca3beaaSApple OSS Distributions
2831*aca3beaaSApple OSS Distributions               <field_value_name>I</field_value_name>
2832*aca3beaaSApple OSS Distributions        </field_values>
2833*aca3beaaSApple OSS Distributions          <field_resets>
2834*aca3beaaSApple OSS Distributions
2835*aca3beaaSApple OSS Distributions    <field_reset>
2836*aca3beaaSApple OSS Distributions
2837*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*aca3beaaSApple OSS Distributions
2839*aca3beaaSApple OSS Distributions    </field_reset>
2840*aca3beaaSApple OSS Distributions</field_resets>
2841*aca3beaaSApple OSS Distributions      </field>
2842*aca3beaaSApple OSS Distributions    <text_after_fields>
2843*aca3beaaSApple OSS Distributions
2844*aca3beaaSApple OSS Distributions
2845*aca3beaaSApple OSS Distributions
2846*aca3beaaSApple OSS Distributions    </text_after_fields>
2847*aca3beaaSApple OSS Distributions  </fields>
2848*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
2849*aca3beaaSApple OSS Distributions
2850*aca3beaaSApple OSS Distributions
2851*aca3beaaSApple OSS Distributions
2852*aca3beaaSApple OSS Distributions
2853*aca3beaaSApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*aca3beaaSApple OSS Distributions    </reg_fieldset>
2855*aca3beaaSApple OSS Distributions            </partial_fieldset>
2856*aca3beaaSApple OSS Distributions            <partial_fieldset>
2857*aca3beaaSApple OSS Distributions              <fields length="25">
2858*aca3beaaSApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*aca3beaaSApple OSS Distributions    <text_before_fields>
2860*aca3beaaSApple OSS Distributions
2861*aca3beaaSApple OSS Distributions
2862*aca3beaaSApple OSS Distributions
2863*aca3beaaSApple OSS Distributions    </text_before_fields>
2864*aca3beaaSApple OSS Distributions
2865*aca3beaaSApple OSS Distributions        <field
2866*aca3beaaSApple OSS Distributions           id="0_24_13"
2867*aca3beaaSApple OSS Distributions           is_variable_length="False"
2868*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2869*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2871*aca3beaaSApple OSS Distributions           is_constant_value="False"
2872*aca3beaaSApple OSS Distributions           rwtype="RES0"
2873*aca3beaaSApple OSS Distributions        >
2874*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
2875*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
2876*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
2877*aca3beaaSApple OSS Distributions        <field_description order="before">
2878*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*aca3beaaSApple OSS Distributions        </field_description>
2880*aca3beaaSApple OSS Distributions        <field_values>
2881*aca3beaaSApple OSS Distributions        </field_values>
2882*aca3beaaSApple OSS Distributions      </field>
2883*aca3beaaSApple OSS Distributions        <field
2884*aca3beaaSApple OSS Distributions           id="SET_12_11"
2885*aca3beaaSApple OSS Distributions           is_variable_length="False"
2886*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2887*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2889*aca3beaaSApple OSS Distributions           is_constant_value="False"
2890*aca3beaaSApple OSS Distributions        >
2891*aca3beaaSApple OSS Distributions          <field_name>SET</field_name>
2892*aca3beaaSApple OSS Distributions        <field_msb>12</field_msb>
2893*aca3beaaSApple OSS Distributions        <field_lsb>11</field_lsb>
2894*aca3beaaSApple OSS Distributions        <field_description order="before">
2895*aca3beaaSApple OSS Distributions
2896*aca3beaaSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*aca3beaaSApple OSS Distributions
2898*aca3beaaSApple OSS Distributions        </field_description>
2899*aca3beaaSApple OSS Distributions        <field_values>
2900*aca3beaaSApple OSS Distributions
2901*aca3beaaSApple OSS Distributions
2902*aca3beaaSApple OSS Distributions                <field_value_instance>
2903*aca3beaaSApple OSS Distributions            <field_value>0b00</field_value>
2904*aca3beaaSApple OSS Distributions        <field_value_description>
2905*aca3beaaSApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*aca3beaaSApple OSS Distributions</field_value_description>
2907*aca3beaaSApple OSS Distributions    </field_value_instance>
2908*aca3beaaSApple OSS Distributions                <field_value_instance>
2909*aca3beaaSApple OSS Distributions            <field_value>0b10</field_value>
2910*aca3beaaSApple OSS Distributions        <field_value_description>
2911*aca3beaaSApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*aca3beaaSApple OSS Distributions</field_value_description>
2913*aca3beaaSApple OSS Distributions    </field_value_instance>
2914*aca3beaaSApple OSS Distributions                <field_value_instance>
2915*aca3beaaSApple OSS Distributions            <field_value>0b11</field_value>
2916*aca3beaaSApple OSS Distributions        <field_value_description>
2917*aca3beaaSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*aca3beaaSApple OSS Distributions</field_value_description>
2919*aca3beaaSApple OSS Distributions    </field_value_instance>
2920*aca3beaaSApple OSS Distributions        </field_values>
2921*aca3beaaSApple OSS Distributions            <field_description order="after">
2922*aca3beaaSApple OSS Distributions
2923*aca3beaaSApple OSS Distributions  <para>All other values are reserved.</para>
2924*aca3beaaSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*aca3beaaSApple OSS Distributions<list type="unordered">
2926*aca3beaaSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*aca3beaaSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*aca3beaaSApple OSS Distributions</listitem></list>
2929*aca3beaaSApple OSS Distributions
2930*aca3beaaSApple OSS Distributions            </field_description>
2931*aca3beaaSApple OSS Distributions          <field_resets>
2932*aca3beaaSApple OSS Distributions
2933*aca3beaaSApple OSS Distributions    <field_reset>
2934*aca3beaaSApple OSS Distributions
2935*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*aca3beaaSApple OSS Distributions
2937*aca3beaaSApple OSS Distributions    </field_reset>
2938*aca3beaaSApple OSS Distributions</field_resets>
2939*aca3beaaSApple OSS Distributions      </field>
2940*aca3beaaSApple OSS Distributions        <field
2941*aca3beaaSApple OSS Distributions           id="FnV_10_10"
2942*aca3beaaSApple OSS Distributions           is_variable_length="False"
2943*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2944*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2946*aca3beaaSApple OSS Distributions           is_constant_value="False"
2947*aca3beaaSApple OSS Distributions        >
2948*aca3beaaSApple OSS Distributions          <field_name>FnV</field_name>
2949*aca3beaaSApple OSS Distributions        <field_msb>10</field_msb>
2950*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
2951*aca3beaaSApple OSS Distributions        <field_description order="before">
2952*aca3beaaSApple OSS Distributions
2953*aca3beaaSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*aca3beaaSApple OSS Distributions
2955*aca3beaaSApple OSS Distributions        </field_description>
2956*aca3beaaSApple OSS Distributions        <field_values>
2957*aca3beaaSApple OSS Distributions
2958*aca3beaaSApple OSS Distributions
2959*aca3beaaSApple OSS Distributions                <field_value_instance>
2960*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
2961*aca3beaaSApple OSS Distributions        <field_value_description>
2962*aca3beaaSApple OSS Distributions  <para>FAR is valid.</para>
2963*aca3beaaSApple OSS Distributions</field_value_description>
2964*aca3beaaSApple OSS Distributions    </field_value_instance>
2965*aca3beaaSApple OSS Distributions                <field_value_instance>
2966*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
2967*aca3beaaSApple OSS Distributions        <field_value_description>
2968*aca3beaaSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*aca3beaaSApple OSS Distributions</field_value_description>
2970*aca3beaaSApple OSS Distributions    </field_value_instance>
2971*aca3beaaSApple OSS Distributions        </field_values>
2972*aca3beaaSApple OSS Distributions            <field_description order="after">
2973*aca3beaaSApple OSS Distributions
2974*aca3beaaSApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*aca3beaaSApple OSS Distributions
2976*aca3beaaSApple OSS Distributions            </field_description>
2977*aca3beaaSApple OSS Distributions          <field_resets>
2978*aca3beaaSApple OSS Distributions
2979*aca3beaaSApple OSS Distributions    <field_reset>
2980*aca3beaaSApple OSS Distributions
2981*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*aca3beaaSApple OSS Distributions
2983*aca3beaaSApple OSS Distributions    </field_reset>
2984*aca3beaaSApple OSS Distributions</field_resets>
2985*aca3beaaSApple OSS Distributions      </field>
2986*aca3beaaSApple OSS Distributions        <field
2987*aca3beaaSApple OSS Distributions           id="EA_9_9"
2988*aca3beaaSApple OSS Distributions           is_variable_length="False"
2989*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
2990*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
2992*aca3beaaSApple OSS Distributions           is_constant_value="False"
2993*aca3beaaSApple OSS Distributions        >
2994*aca3beaaSApple OSS Distributions          <field_name>EA</field_name>
2995*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
2996*aca3beaaSApple OSS Distributions        <field_lsb>9</field_lsb>
2997*aca3beaaSApple OSS Distributions        <field_description order="before">
2998*aca3beaaSApple OSS Distributions
2999*aca3beaaSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*aca3beaaSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*aca3beaaSApple OSS Distributions
3002*aca3beaaSApple OSS Distributions        </field_description>
3003*aca3beaaSApple OSS Distributions        <field_values>
3004*aca3beaaSApple OSS Distributions
3005*aca3beaaSApple OSS Distributions
3006*aca3beaaSApple OSS Distributions        </field_values>
3007*aca3beaaSApple OSS Distributions          <field_resets>
3008*aca3beaaSApple OSS Distributions
3009*aca3beaaSApple OSS Distributions    <field_reset>
3010*aca3beaaSApple OSS Distributions
3011*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*aca3beaaSApple OSS Distributions
3013*aca3beaaSApple OSS Distributions    </field_reset>
3014*aca3beaaSApple OSS Distributions</field_resets>
3015*aca3beaaSApple OSS Distributions      </field>
3016*aca3beaaSApple OSS Distributions        <field
3017*aca3beaaSApple OSS Distributions           id="0_8_8"
3018*aca3beaaSApple OSS Distributions           is_variable_length="False"
3019*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3020*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3022*aca3beaaSApple OSS Distributions           is_constant_value="False"
3023*aca3beaaSApple OSS Distributions           rwtype="RES0"
3024*aca3beaaSApple OSS Distributions        >
3025*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
3026*aca3beaaSApple OSS Distributions        <field_msb>8</field_msb>
3027*aca3beaaSApple OSS Distributions        <field_lsb>8</field_lsb>
3028*aca3beaaSApple OSS Distributions        <field_description order="before">
3029*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*aca3beaaSApple OSS Distributions        </field_description>
3031*aca3beaaSApple OSS Distributions        <field_values>
3032*aca3beaaSApple OSS Distributions        </field_values>
3033*aca3beaaSApple OSS Distributions      </field>
3034*aca3beaaSApple OSS Distributions        <field
3035*aca3beaaSApple OSS Distributions           id="S1PTW_7_7"
3036*aca3beaaSApple OSS Distributions           is_variable_length="False"
3037*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3038*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3040*aca3beaaSApple OSS Distributions           is_constant_value="False"
3041*aca3beaaSApple OSS Distributions        >
3042*aca3beaaSApple OSS Distributions          <field_name>S1PTW</field_name>
3043*aca3beaaSApple OSS Distributions        <field_msb>7</field_msb>
3044*aca3beaaSApple OSS Distributions        <field_lsb>7</field_lsb>
3045*aca3beaaSApple OSS Distributions        <field_description order="before">
3046*aca3beaaSApple OSS Distributions
3047*aca3beaaSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*aca3beaaSApple OSS Distributions
3049*aca3beaaSApple OSS Distributions        </field_description>
3050*aca3beaaSApple OSS Distributions        <field_values>
3051*aca3beaaSApple OSS Distributions
3052*aca3beaaSApple OSS Distributions
3053*aca3beaaSApple OSS Distributions                <field_value_instance>
3054*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3055*aca3beaaSApple OSS Distributions        <field_value_description>
3056*aca3beaaSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*aca3beaaSApple OSS Distributions</field_value_description>
3058*aca3beaaSApple OSS Distributions    </field_value_instance>
3059*aca3beaaSApple OSS Distributions                <field_value_instance>
3060*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3061*aca3beaaSApple OSS Distributions        <field_value_description>
3062*aca3beaaSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*aca3beaaSApple OSS Distributions</field_value_description>
3064*aca3beaaSApple OSS Distributions    </field_value_instance>
3065*aca3beaaSApple OSS Distributions        </field_values>
3066*aca3beaaSApple OSS Distributions            <field_description order="after">
3067*aca3beaaSApple OSS Distributions
3068*aca3beaaSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*aca3beaaSApple OSS Distributions
3070*aca3beaaSApple OSS Distributions            </field_description>
3071*aca3beaaSApple OSS Distributions          <field_resets>
3072*aca3beaaSApple OSS Distributions
3073*aca3beaaSApple OSS Distributions    <field_reset>
3074*aca3beaaSApple OSS Distributions
3075*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*aca3beaaSApple OSS Distributions
3077*aca3beaaSApple OSS Distributions    </field_reset>
3078*aca3beaaSApple OSS Distributions</field_resets>
3079*aca3beaaSApple OSS Distributions      </field>
3080*aca3beaaSApple OSS Distributions        <field
3081*aca3beaaSApple OSS Distributions           id="0_6_6"
3082*aca3beaaSApple OSS Distributions           is_variable_length="False"
3083*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3084*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3086*aca3beaaSApple OSS Distributions           is_constant_value="False"
3087*aca3beaaSApple OSS Distributions           rwtype="RES0"
3088*aca3beaaSApple OSS Distributions        >
3089*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
3090*aca3beaaSApple OSS Distributions        <field_msb>6</field_msb>
3091*aca3beaaSApple OSS Distributions        <field_lsb>6</field_lsb>
3092*aca3beaaSApple OSS Distributions        <field_description order="before">
3093*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*aca3beaaSApple OSS Distributions        </field_description>
3095*aca3beaaSApple OSS Distributions        <field_values>
3096*aca3beaaSApple OSS Distributions        </field_values>
3097*aca3beaaSApple OSS Distributions      </field>
3098*aca3beaaSApple OSS Distributions        <field
3099*aca3beaaSApple OSS Distributions           id="IFSC_5_0"
3100*aca3beaaSApple OSS Distributions           is_variable_length="False"
3101*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3102*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3104*aca3beaaSApple OSS Distributions           is_constant_value="False"
3105*aca3beaaSApple OSS Distributions        >
3106*aca3beaaSApple OSS Distributions          <field_name>IFSC</field_name>
3107*aca3beaaSApple OSS Distributions        <field_msb>5</field_msb>
3108*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
3109*aca3beaaSApple OSS Distributions        <field_description order="before">
3110*aca3beaaSApple OSS Distributions
3111*aca3beaaSApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*aca3beaaSApple OSS Distributions
3113*aca3beaaSApple OSS Distributions        </field_description>
3114*aca3beaaSApple OSS Distributions        <field_values>
3115*aca3beaaSApple OSS Distributions
3116*aca3beaaSApple OSS Distributions
3117*aca3beaaSApple OSS Distributions                <field_value_instance>
3118*aca3beaaSApple OSS Distributions            <field_value>0b000000</field_value>
3119*aca3beaaSApple OSS Distributions        <field_value_description>
3120*aca3beaaSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*aca3beaaSApple OSS Distributions</field_value_description>
3122*aca3beaaSApple OSS Distributions    </field_value_instance>
3123*aca3beaaSApple OSS Distributions                <field_value_instance>
3124*aca3beaaSApple OSS Distributions            <field_value>0b000001</field_value>
3125*aca3beaaSApple OSS Distributions        <field_value_description>
3126*aca3beaaSApple OSS Distributions  <para>Address size fault, level 1</para>
3127*aca3beaaSApple OSS Distributions</field_value_description>
3128*aca3beaaSApple OSS Distributions    </field_value_instance>
3129*aca3beaaSApple OSS Distributions                <field_value_instance>
3130*aca3beaaSApple OSS Distributions            <field_value>0b000010</field_value>
3131*aca3beaaSApple OSS Distributions        <field_value_description>
3132*aca3beaaSApple OSS Distributions  <para>Address size fault, level 2</para>
3133*aca3beaaSApple OSS Distributions</field_value_description>
3134*aca3beaaSApple OSS Distributions    </field_value_instance>
3135*aca3beaaSApple OSS Distributions                <field_value_instance>
3136*aca3beaaSApple OSS Distributions            <field_value>0b000011</field_value>
3137*aca3beaaSApple OSS Distributions        <field_value_description>
3138*aca3beaaSApple OSS Distributions  <para>Address size fault, level 3</para>
3139*aca3beaaSApple OSS Distributions</field_value_description>
3140*aca3beaaSApple OSS Distributions    </field_value_instance>
3141*aca3beaaSApple OSS Distributions                <field_value_instance>
3142*aca3beaaSApple OSS Distributions            <field_value>0b000100</field_value>
3143*aca3beaaSApple OSS Distributions        <field_value_description>
3144*aca3beaaSApple OSS Distributions  <para>Translation fault, level 0</para>
3145*aca3beaaSApple OSS Distributions</field_value_description>
3146*aca3beaaSApple OSS Distributions    </field_value_instance>
3147*aca3beaaSApple OSS Distributions                <field_value_instance>
3148*aca3beaaSApple OSS Distributions            <field_value>0b000101</field_value>
3149*aca3beaaSApple OSS Distributions        <field_value_description>
3150*aca3beaaSApple OSS Distributions  <para>Translation fault, level 1</para>
3151*aca3beaaSApple OSS Distributions</field_value_description>
3152*aca3beaaSApple OSS Distributions    </field_value_instance>
3153*aca3beaaSApple OSS Distributions                <field_value_instance>
3154*aca3beaaSApple OSS Distributions            <field_value>0b000110</field_value>
3155*aca3beaaSApple OSS Distributions        <field_value_description>
3156*aca3beaaSApple OSS Distributions  <para>Translation fault, level 2</para>
3157*aca3beaaSApple OSS Distributions</field_value_description>
3158*aca3beaaSApple OSS Distributions    </field_value_instance>
3159*aca3beaaSApple OSS Distributions                <field_value_instance>
3160*aca3beaaSApple OSS Distributions            <field_value>0b000111</field_value>
3161*aca3beaaSApple OSS Distributions        <field_value_description>
3162*aca3beaaSApple OSS Distributions  <para>Translation fault, level 3</para>
3163*aca3beaaSApple OSS Distributions</field_value_description>
3164*aca3beaaSApple OSS Distributions    </field_value_instance>
3165*aca3beaaSApple OSS Distributions                <field_value_instance>
3166*aca3beaaSApple OSS Distributions            <field_value>0b001001</field_value>
3167*aca3beaaSApple OSS Distributions        <field_value_description>
3168*aca3beaaSApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*aca3beaaSApple OSS Distributions</field_value_description>
3170*aca3beaaSApple OSS Distributions    </field_value_instance>
3171*aca3beaaSApple OSS Distributions                <field_value_instance>
3172*aca3beaaSApple OSS Distributions            <field_value>0b001010</field_value>
3173*aca3beaaSApple OSS Distributions        <field_value_description>
3174*aca3beaaSApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*aca3beaaSApple OSS Distributions</field_value_description>
3176*aca3beaaSApple OSS Distributions    </field_value_instance>
3177*aca3beaaSApple OSS Distributions                <field_value_instance>
3178*aca3beaaSApple OSS Distributions            <field_value>0b001011</field_value>
3179*aca3beaaSApple OSS Distributions        <field_value_description>
3180*aca3beaaSApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*aca3beaaSApple OSS Distributions</field_value_description>
3182*aca3beaaSApple OSS Distributions    </field_value_instance>
3183*aca3beaaSApple OSS Distributions                <field_value_instance>
3184*aca3beaaSApple OSS Distributions            <field_value>0b001101</field_value>
3185*aca3beaaSApple OSS Distributions        <field_value_description>
3186*aca3beaaSApple OSS Distributions  <para>Permission fault, level 1</para>
3187*aca3beaaSApple OSS Distributions</field_value_description>
3188*aca3beaaSApple OSS Distributions    </field_value_instance>
3189*aca3beaaSApple OSS Distributions                <field_value_instance>
3190*aca3beaaSApple OSS Distributions            <field_value>0b001110</field_value>
3191*aca3beaaSApple OSS Distributions        <field_value_description>
3192*aca3beaaSApple OSS Distributions  <para>Permission fault, level 2</para>
3193*aca3beaaSApple OSS Distributions</field_value_description>
3194*aca3beaaSApple OSS Distributions    </field_value_instance>
3195*aca3beaaSApple OSS Distributions                <field_value_instance>
3196*aca3beaaSApple OSS Distributions            <field_value>0b001111</field_value>
3197*aca3beaaSApple OSS Distributions        <field_value_description>
3198*aca3beaaSApple OSS Distributions  <para>Permission fault, level 3</para>
3199*aca3beaaSApple OSS Distributions</field_value_description>
3200*aca3beaaSApple OSS Distributions    </field_value_instance>
3201*aca3beaaSApple OSS Distributions                <field_value_instance>
3202*aca3beaaSApple OSS Distributions            <field_value>0b010000</field_value>
3203*aca3beaaSApple OSS Distributions        <field_value_description>
3204*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*aca3beaaSApple OSS Distributions</field_value_description>
3206*aca3beaaSApple OSS Distributions    </field_value_instance>
3207*aca3beaaSApple OSS Distributions                <field_value_instance>
3208*aca3beaaSApple OSS Distributions            <field_value>0b010100</field_value>
3209*aca3beaaSApple OSS Distributions        <field_value_description>
3210*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*aca3beaaSApple OSS Distributions</field_value_description>
3212*aca3beaaSApple OSS Distributions    </field_value_instance>
3213*aca3beaaSApple OSS Distributions                <field_value_instance>
3214*aca3beaaSApple OSS Distributions            <field_value>0b010101</field_value>
3215*aca3beaaSApple OSS Distributions        <field_value_description>
3216*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*aca3beaaSApple OSS Distributions</field_value_description>
3218*aca3beaaSApple OSS Distributions    </field_value_instance>
3219*aca3beaaSApple OSS Distributions                <field_value_instance>
3220*aca3beaaSApple OSS Distributions            <field_value>0b010110</field_value>
3221*aca3beaaSApple OSS Distributions        <field_value_description>
3222*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*aca3beaaSApple OSS Distributions</field_value_description>
3224*aca3beaaSApple OSS Distributions    </field_value_instance>
3225*aca3beaaSApple OSS Distributions                <field_value_instance>
3226*aca3beaaSApple OSS Distributions            <field_value>0b010111</field_value>
3227*aca3beaaSApple OSS Distributions        <field_value_description>
3228*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*aca3beaaSApple OSS Distributions</field_value_description>
3230*aca3beaaSApple OSS Distributions    </field_value_instance>
3231*aca3beaaSApple OSS Distributions                <field_value_instance>
3232*aca3beaaSApple OSS Distributions            <field_value>0b011000</field_value>
3233*aca3beaaSApple OSS Distributions        <field_value_description>
3234*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*aca3beaaSApple OSS Distributions</field_value_description>
3236*aca3beaaSApple OSS Distributions    </field_value_instance>
3237*aca3beaaSApple OSS Distributions                <field_value_instance>
3238*aca3beaaSApple OSS Distributions            <field_value>0b011100</field_value>
3239*aca3beaaSApple OSS Distributions        <field_value_description>
3240*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*aca3beaaSApple OSS Distributions</field_value_description>
3242*aca3beaaSApple OSS Distributions    </field_value_instance>
3243*aca3beaaSApple OSS Distributions                <field_value_instance>
3244*aca3beaaSApple OSS Distributions            <field_value>0b011101</field_value>
3245*aca3beaaSApple OSS Distributions        <field_value_description>
3246*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*aca3beaaSApple OSS Distributions</field_value_description>
3248*aca3beaaSApple OSS Distributions    </field_value_instance>
3249*aca3beaaSApple OSS Distributions                <field_value_instance>
3250*aca3beaaSApple OSS Distributions            <field_value>0b011110</field_value>
3251*aca3beaaSApple OSS Distributions        <field_value_description>
3252*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*aca3beaaSApple OSS Distributions</field_value_description>
3254*aca3beaaSApple OSS Distributions    </field_value_instance>
3255*aca3beaaSApple OSS Distributions                <field_value_instance>
3256*aca3beaaSApple OSS Distributions            <field_value>0b011111</field_value>
3257*aca3beaaSApple OSS Distributions        <field_value_description>
3258*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*aca3beaaSApple OSS Distributions</field_value_description>
3260*aca3beaaSApple OSS Distributions    </field_value_instance>
3261*aca3beaaSApple OSS Distributions                <field_value_instance>
3262*aca3beaaSApple OSS Distributions            <field_value>0b110000</field_value>
3263*aca3beaaSApple OSS Distributions        <field_value_description>
3264*aca3beaaSApple OSS Distributions  <para>TLB conflict abort</para>
3265*aca3beaaSApple OSS Distributions</field_value_description>
3266*aca3beaaSApple OSS Distributions    </field_value_instance>
3267*aca3beaaSApple OSS Distributions                <field_value_instance>
3268*aca3beaaSApple OSS Distributions            <field_value>0b110001</field_value>
3269*aca3beaaSApple OSS Distributions        <field_value_description>
3270*aca3beaaSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*aca3beaaSApple OSS Distributions</field_value_description>
3272*aca3beaaSApple OSS Distributions    </field_value_instance>
3273*aca3beaaSApple OSS Distributions        </field_values>
3274*aca3beaaSApple OSS Distributions            <field_description order="after">
3275*aca3beaaSApple OSS Distributions
3276*aca3beaaSApple OSS Distributions  <para>All other values are reserved.</para>
3277*aca3beaaSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*aca3beaaSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*aca3beaaSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*aca3beaaSApple OSS Distributions
3281*aca3beaaSApple OSS Distributions            </field_description>
3282*aca3beaaSApple OSS Distributions          <field_resets>
3283*aca3beaaSApple OSS Distributions
3284*aca3beaaSApple OSS Distributions    <field_reset>
3285*aca3beaaSApple OSS Distributions
3286*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*aca3beaaSApple OSS Distributions
3288*aca3beaaSApple OSS Distributions    </field_reset>
3289*aca3beaaSApple OSS Distributions</field_resets>
3290*aca3beaaSApple OSS Distributions      </field>
3291*aca3beaaSApple OSS Distributions    <text_after_fields>
3292*aca3beaaSApple OSS Distributions
3293*aca3beaaSApple OSS Distributions
3294*aca3beaaSApple OSS Distributions
3295*aca3beaaSApple OSS Distributions    </text_after_fields>
3296*aca3beaaSApple OSS Distributions  </fields>
3297*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
3298*aca3beaaSApple OSS Distributions
3299*aca3beaaSApple OSS Distributions
3300*aca3beaaSApple OSS Distributions
3301*aca3beaaSApple OSS Distributions
3302*aca3beaaSApple OSS Distributions
3303*aca3beaaSApple OSS Distributions
3304*aca3beaaSApple OSS Distributions
3305*aca3beaaSApple OSS Distributions
3306*aca3beaaSApple OSS Distributions
3307*aca3beaaSApple OSS Distributions
3308*aca3beaaSApple OSS Distributions
3309*aca3beaaSApple OSS Distributions
3310*aca3beaaSApple OSS Distributions
3311*aca3beaaSApple OSS Distributions
3312*aca3beaaSApple OSS Distributions
3313*aca3beaaSApple OSS Distributions
3314*aca3beaaSApple OSS Distributions
3315*aca3beaaSApple OSS Distributions
3316*aca3beaaSApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*aca3beaaSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*aca3beaaSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*aca3beaaSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*aca3beaaSApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*aca3beaaSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*aca3beaaSApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*aca3beaaSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*aca3beaaSApple OSS Distributions    </reg_fieldset>
3325*aca3beaaSApple OSS Distributions            </partial_fieldset>
3326*aca3beaaSApple OSS Distributions            <partial_fieldset>
3327*aca3beaaSApple OSS Distributions              <fields length="25">
3328*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*aca3beaaSApple OSS Distributions    <text_before_fields>
3330*aca3beaaSApple OSS Distributions
3331*aca3beaaSApple OSS Distributions
3332*aca3beaaSApple OSS Distributions
3333*aca3beaaSApple OSS Distributions    </text_before_fields>
3334*aca3beaaSApple OSS Distributions
3335*aca3beaaSApple OSS Distributions        <field
3336*aca3beaaSApple OSS Distributions           id="ISV_24_24"
3337*aca3beaaSApple OSS Distributions           is_variable_length="False"
3338*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3339*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3341*aca3beaaSApple OSS Distributions           is_constant_value="False"
3342*aca3beaaSApple OSS Distributions        >
3343*aca3beaaSApple OSS Distributions          <field_name>ISV</field_name>
3344*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
3345*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
3346*aca3beaaSApple OSS Distributions        <field_description order="before">
3347*aca3beaaSApple OSS Distributions
3348*aca3beaaSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*aca3beaaSApple OSS Distributions
3350*aca3beaaSApple OSS Distributions        </field_description>
3351*aca3beaaSApple OSS Distributions        <field_values>
3352*aca3beaaSApple OSS Distributions
3353*aca3beaaSApple OSS Distributions
3354*aca3beaaSApple OSS Distributions                <field_value_instance>
3355*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3356*aca3beaaSApple OSS Distributions        <field_value_description>
3357*aca3beaaSApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*aca3beaaSApple OSS Distributions</field_value_description>
3359*aca3beaaSApple OSS Distributions    </field_value_instance>
3360*aca3beaaSApple OSS Distributions                <field_value_instance>
3361*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3362*aca3beaaSApple OSS Distributions        <field_value_description>
3363*aca3beaaSApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*aca3beaaSApple OSS Distributions</field_value_description>
3365*aca3beaaSApple OSS Distributions    </field_value_instance>
3366*aca3beaaSApple OSS Distributions        </field_values>
3367*aca3beaaSApple OSS Distributions            <field_description order="after">
3368*aca3beaaSApple OSS Distributions
3369*aca3beaaSApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*aca3beaaSApple OSS Distributions<list type="unordered">
3371*aca3beaaSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*aca3beaaSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*aca3beaaSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*aca3beaaSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*aca3beaaSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*aca3beaaSApple OSS Distributions</listitem></list>
3377*aca3beaaSApple OSS Distributions</content>
3378*aca3beaaSApple OSS Distributions</listitem></list>
3379*aca3beaaSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*aca3beaaSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*aca3beaaSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*aca3beaaSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*aca3beaaSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*aca3beaaSApple OSS Distributions
3385*aca3beaaSApple OSS Distributions            </field_description>
3386*aca3beaaSApple OSS Distributions          <field_resets>
3387*aca3beaaSApple OSS Distributions
3388*aca3beaaSApple OSS Distributions    <field_reset>
3389*aca3beaaSApple OSS Distributions
3390*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*aca3beaaSApple OSS Distributions
3392*aca3beaaSApple OSS Distributions    </field_reset>
3393*aca3beaaSApple OSS Distributions</field_resets>
3394*aca3beaaSApple OSS Distributions      </field>
3395*aca3beaaSApple OSS Distributions        <field
3396*aca3beaaSApple OSS Distributions           id="SAS_23_22"
3397*aca3beaaSApple OSS Distributions           is_variable_length="False"
3398*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3399*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3401*aca3beaaSApple OSS Distributions           is_constant_value="False"
3402*aca3beaaSApple OSS Distributions        >
3403*aca3beaaSApple OSS Distributions          <field_name>SAS</field_name>
3404*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
3405*aca3beaaSApple OSS Distributions        <field_lsb>22</field_lsb>
3406*aca3beaaSApple OSS Distributions        <field_description order="before">
3407*aca3beaaSApple OSS Distributions
3408*aca3beaaSApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*aca3beaaSApple OSS Distributions
3410*aca3beaaSApple OSS Distributions        </field_description>
3411*aca3beaaSApple OSS Distributions        <field_values>
3412*aca3beaaSApple OSS Distributions
3413*aca3beaaSApple OSS Distributions
3414*aca3beaaSApple OSS Distributions                <field_value_instance>
3415*aca3beaaSApple OSS Distributions            <field_value>0b00</field_value>
3416*aca3beaaSApple OSS Distributions        <field_value_description>
3417*aca3beaaSApple OSS Distributions  <para>Byte</para>
3418*aca3beaaSApple OSS Distributions</field_value_description>
3419*aca3beaaSApple OSS Distributions    </field_value_instance>
3420*aca3beaaSApple OSS Distributions                <field_value_instance>
3421*aca3beaaSApple OSS Distributions            <field_value>0b01</field_value>
3422*aca3beaaSApple OSS Distributions        <field_value_description>
3423*aca3beaaSApple OSS Distributions  <para>Halfword</para>
3424*aca3beaaSApple OSS Distributions</field_value_description>
3425*aca3beaaSApple OSS Distributions    </field_value_instance>
3426*aca3beaaSApple OSS Distributions                <field_value_instance>
3427*aca3beaaSApple OSS Distributions            <field_value>0b10</field_value>
3428*aca3beaaSApple OSS Distributions        <field_value_description>
3429*aca3beaaSApple OSS Distributions  <para>Word</para>
3430*aca3beaaSApple OSS Distributions</field_value_description>
3431*aca3beaaSApple OSS Distributions    </field_value_instance>
3432*aca3beaaSApple OSS Distributions                <field_value_instance>
3433*aca3beaaSApple OSS Distributions            <field_value>0b11</field_value>
3434*aca3beaaSApple OSS Distributions        <field_value_description>
3435*aca3beaaSApple OSS Distributions  <para>Doubleword</para>
3436*aca3beaaSApple OSS Distributions</field_value_description>
3437*aca3beaaSApple OSS Distributions    </field_value_instance>
3438*aca3beaaSApple OSS Distributions        </field_values>
3439*aca3beaaSApple OSS Distributions            <field_description order="after">
3440*aca3beaaSApple OSS Distributions
3441*aca3beaaSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*aca3beaaSApple OSS Distributions
3444*aca3beaaSApple OSS Distributions            </field_description>
3445*aca3beaaSApple OSS Distributions          <field_resets>
3446*aca3beaaSApple OSS Distributions
3447*aca3beaaSApple OSS Distributions    <field_reset>
3448*aca3beaaSApple OSS Distributions
3449*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*aca3beaaSApple OSS Distributions
3451*aca3beaaSApple OSS Distributions    </field_reset>
3452*aca3beaaSApple OSS Distributions</field_resets>
3453*aca3beaaSApple OSS Distributions      </field>
3454*aca3beaaSApple OSS Distributions        <field
3455*aca3beaaSApple OSS Distributions           id="SSE_21_21"
3456*aca3beaaSApple OSS Distributions           is_variable_length="False"
3457*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3458*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3460*aca3beaaSApple OSS Distributions           is_constant_value="False"
3461*aca3beaaSApple OSS Distributions        >
3462*aca3beaaSApple OSS Distributions          <field_name>SSE</field_name>
3463*aca3beaaSApple OSS Distributions        <field_msb>21</field_msb>
3464*aca3beaaSApple OSS Distributions        <field_lsb>21</field_lsb>
3465*aca3beaaSApple OSS Distributions        <field_description order="before">
3466*aca3beaaSApple OSS Distributions
3467*aca3beaaSApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*aca3beaaSApple OSS Distributions
3469*aca3beaaSApple OSS Distributions        </field_description>
3470*aca3beaaSApple OSS Distributions        <field_values>
3471*aca3beaaSApple OSS Distributions
3472*aca3beaaSApple OSS Distributions
3473*aca3beaaSApple OSS Distributions                <field_value_instance>
3474*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3475*aca3beaaSApple OSS Distributions        <field_value_description>
3476*aca3beaaSApple OSS Distributions  <para>Sign-extension not required.</para>
3477*aca3beaaSApple OSS Distributions</field_value_description>
3478*aca3beaaSApple OSS Distributions    </field_value_instance>
3479*aca3beaaSApple OSS Distributions                <field_value_instance>
3480*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3481*aca3beaaSApple OSS Distributions        <field_value_description>
3482*aca3beaaSApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*aca3beaaSApple OSS Distributions</field_value_description>
3484*aca3beaaSApple OSS Distributions    </field_value_instance>
3485*aca3beaaSApple OSS Distributions        </field_values>
3486*aca3beaaSApple OSS Distributions            <field_description order="after">
3487*aca3beaaSApple OSS Distributions
3488*aca3beaaSApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*aca3beaaSApple OSS Distributions
3492*aca3beaaSApple OSS Distributions            </field_description>
3493*aca3beaaSApple OSS Distributions          <field_resets>
3494*aca3beaaSApple OSS Distributions
3495*aca3beaaSApple OSS Distributions    <field_reset>
3496*aca3beaaSApple OSS Distributions
3497*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*aca3beaaSApple OSS Distributions
3499*aca3beaaSApple OSS Distributions    </field_reset>
3500*aca3beaaSApple OSS Distributions</field_resets>
3501*aca3beaaSApple OSS Distributions      </field>
3502*aca3beaaSApple OSS Distributions        <field
3503*aca3beaaSApple OSS Distributions           id="SRT_20_16"
3504*aca3beaaSApple OSS Distributions           is_variable_length="False"
3505*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3506*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3508*aca3beaaSApple OSS Distributions           is_constant_value="False"
3509*aca3beaaSApple OSS Distributions        >
3510*aca3beaaSApple OSS Distributions          <field_name>SRT</field_name>
3511*aca3beaaSApple OSS Distributions        <field_msb>20</field_msb>
3512*aca3beaaSApple OSS Distributions        <field_lsb>16</field_lsb>
3513*aca3beaaSApple OSS Distributions        <field_description order="before">
3514*aca3beaaSApple OSS Distributions
3515*aca3beaaSApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*aca3beaaSApple OSS Distributions
3519*aca3beaaSApple OSS Distributions        </field_description>
3520*aca3beaaSApple OSS Distributions        <field_values>
3521*aca3beaaSApple OSS Distributions
3522*aca3beaaSApple OSS Distributions
3523*aca3beaaSApple OSS Distributions        </field_values>
3524*aca3beaaSApple OSS Distributions          <field_resets>
3525*aca3beaaSApple OSS Distributions
3526*aca3beaaSApple OSS Distributions    <field_reset>
3527*aca3beaaSApple OSS Distributions
3528*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*aca3beaaSApple OSS Distributions
3530*aca3beaaSApple OSS Distributions    </field_reset>
3531*aca3beaaSApple OSS Distributions</field_resets>
3532*aca3beaaSApple OSS Distributions      </field>
3533*aca3beaaSApple OSS Distributions        <field
3534*aca3beaaSApple OSS Distributions           id="SF_15_15"
3535*aca3beaaSApple OSS Distributions           is_variable_length="False"
3536*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3537*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3539*aca3beaaSApple OSS Distributions           is_constant_value="False"
3540*aca3beaaSApple OSS Distributions        >
3541*aca3beaaSApple OSS Distributions          <field_name>SF</field_name>
3542*aca3beaaSApple OSS Distributions        <field_msb>15</field_msb>
3543*aca3beaaSApple OSS Distributions        <field_lsb>15</field_lsb>
3544*aca3beaaSApple OSS Distributions        <field_description order="before">
3545*aca3beaaSApple OSS Distributions
3546*aca3beaaSApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*aca3beaaSApple OSS Distributions
3548*aca3beaaSApple OSS Distributions        </field_description>
3549*aca3beaaSApple OSS Distributions        <field_values>
3550*aca3beaaSApple OSS Distributions
3551*aca3beaaSApple OSS Distributions
3552*aca3beaaSApple OSS Distributions                <field_value_instance>
3553*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3554*aca3beaaSApple OSS Distributions        <field_value_description>
3555*aca3beaaSApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*aca3beaaSApple OSS Distributions</field_value_description>
3557*aca3beaaSApple OSS Distributions    </field_value_instance>
3558*aca3beaaSApple OSS Distributions                <field_value_instance>
3559*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3560*aca3beaaSApple OSS Distributions        <field_value_description>
3561*aca3beaaSApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*aca3beaaSApple OSS Distributions</field_value_description>
3563*aca3beaaSApple OSS Distributions    </field_value_instance>
3564*aca3beaaSApple OSS Distributions        </field_values>
3565*aca3beaaSApple OSS Distributions            <field_description order="after">
3566*aca3beaaSApple OSS Distributions
3567*aca3beaaSApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*aca3beaaSApple OSS Distributions
3570*aca3beaaSApple OSS Distributions            </field_description>
3571*aca3beaaSApple OSS Distributions          <field_resets>
3572*aca3beaaSApple OSS Distributions
3573*aca3beaaSApple OSS Distributions    <field_reset>
3574*aca3beaaSApple OSS Distributions
3575*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*aca3beaaSApple OSS Distributions
3577*aca3beaaSApple OSS Distributions    </field_reset>
3578*aca3beaaSApple OSS Distributions</field_resets>
3579*aca3beaaSApple OSS Distributions      </field>
3580*aca3beaaSApple OSS Distributions        <field
3581*aca3beaaSApple OSS Distributions           id="AR_14_14"
3582*aca3beaaSApple OSS Distributions           is_variable_length="False"
3583*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3584*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3586*aca3beaaSApple OSS Distributions           is_constant_value="False"
3587*aca3beaaSApple OSS Distributions        >
3588*aca3beaaSApple OSS Distributions          <field_name>AR</field_name>
3589*aca3beaaSApple OSS Distributions        <field_msb>14</field_msb>
3590*aca3beaaSApple OSS Distributions        <field_lsb>14</field_lsb>
3591*aca3beaaSApple OSS Distributions        <field_description order="before">
3592*aca3beaaSApple OSS Distributions
3593*aca3beaaSApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*aca3beaaSApple OSS Distributions
3595*aca3beaaSApple OSS Distributions        </field_description>
3596*aca3beaaSApple OSS Distributions        <field_values>
3597*aca3beaaSApple OSS Distributions
3598*aca3beaaSApple OSS Distributions
3599*aca3beaaSApple OSS Distributions                <field_value_instance>
3600*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3601*aca3beaaSApple OSS Distributions        <field_value_description>
3602*aca3beaaSApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*aca3beaaSApple OSS Distributions</field_value_description>
3604*aca3beaaSApple OSS Distributions    </field_value_instance>
3605*aca3beaaSApple OSS Distributions                <field_value_instance>
3606*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3607*aca3beaaSApple OSS Distributions        <field_value_description>
3608*aca3beaaSApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*aca3beaaSApple OSS Distributions</field_value_description>
3610*aca3beaaSApple OSS Distributions    </field_value_instance>
3611*aca3beaaSApple OSS Distributions        </field_values>
3612*aca3beaaSApple OSS Distributions            <field_description order="after">
3613*aca3beaaSApple OSS Distributions
3614*aca3beaaSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*aca3beaaSApple OSS Distributions
3617*aca3beaaSApple OSS Distributions            </field_description>
3618*aca3beaaSApple OSS Distributions          <field_resets>
3619*aca3beaaSApple OSS Distributions
3620*aca3beaaSApple OSS Distributions    <field_reset>
3621*aca3beaaSApple OSS Distributions
3622*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*aca3beaaSApple OSS Distributions
3624*aca3beaaSApple OSS Distributions    </field_reset>
3625*aca3beaaSApple OSS Distributions</field_resets>
3626*aca3beaaSApple OSS Distributions      </field>
3627*aca3beaaSApple OSS Distributions        <field
3628*aca3beaaSApple OSS Distributions           id="VNCR_13_13_1"
3629*aca3beaaSApple OSS Distributions           is_variable_length="False"
3630*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3631*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3633*aca3beaaSApple OSS Distributions           is_constant_value="False"
3634*aca3beaaSApple OSS Distributions        >
3635*aca3beaaSApple OSS Distributions          <field_name>VNCR</field_name>
3636*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
3637*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
3638*aca3beaaSApple OSS Distributions        <field_description order="before">
3639*aca3beaaSApple OSS Distributions
3640*aca3beaaSApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*aca3beaaSApple OSS Distributions
3642*aca3beaaSApple OSS Distributions        </field_description>
3643*aca3beaaSApple OSS Distributions        <field_values>
3644*aca3beaaSApple OSS Distributions
3645*aca3beaaSApple OSS Distributions
3646*aca3beaaSApple OSS Distributions                <field_value_instance>
3647*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3648*aca3beaaSApple OSS Distributions        <field_value_description>
3649*aca3beaaSApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*aca3beaaSApple OSS Distributions</field_value_description>
3651*aca3beaaSApple OSS Distributions    </field_value_instance>
3652*aca3beaaSApple OSS Distributions                <field_value_instance>
3653*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3654*aca3beaaSApple OSS Distributions        <field_value_description>
3655*aca3beaaSApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*aca3beaaSApple OSS Distributions</field_value_description>
3657*aca3beaaSApple OSS Distributions    </field_value_instance>
3658*aca3beaaSApple OSS Distributions        </field_values>
3659*aca3beaaSApple OSS Distributions            <field_description order="after">
3660*aca3beaaSApple OSS Distributions
3661*aca3beaaSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*aca3beaaSApple OSS Distributions
3663*aca3beaaSApple OSS Distributions            </field_description>
3664*aca3beaaSApple OSS Distributions          <field_resets>
3665*aca3beaaSApple OSS Distributions
3666*aca3beaaSApple OSS Distributions    <field_reset>
3667*aca3beaaSApple OSS Distributions
3668*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*aca3beaaSApple OSS Distributions
3670*aca3beaaSApple OSS Distributions    </field_reset>
3671*aca3beaaSApple OSS Distributions</field_resets>
3672*aca3beaaSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*aca3beaaSApple OSS Distributions      </field>
3674*aca3beaaSApple OSS Distributions        <field
3675*aca3beaaSApple OSS Distributions           id="0_13_13_2"
3676*aca3beaaSApple OSS Distributions           is_variable_length="False"
3677*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3678*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3680*aca3beaaSApple OSS Distributions           is_constant_value="False"
3681*aca3beaaSApple OSS Distributions           rwtype="RES0"
3682*aca3beaaSApple OSS Distributions        >
3683*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
3684*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
3685*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
3686*aca3beaaSApple OSS Distributions        <field_description order="before">
3687*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*aca3beaaSApple OSS Distributions        </field_description>
3689*aca3beaaSApple OSS Distributions        <field_values>
3690*aca3beaaSApple OSS Distributions        </field_values>
3691*aca3beaaSApple OSS Distributions      </field>
3692*aca3beaaSApple OSS Distributions        <field
3693*aca3beaaSApple OSS Distributions           id="SET_12_11"
3694*aca3beaaSApple OSS Distributions           is_variable_length="False"
3695*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3696*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3698*aca3beaaSApple OSS Distributions           is_constant_value="False"
3699*aca3beaaSApple OSS Distributions        >
3700*aca3beaaSApple OSS Distributions          <field_name>SET</field_name>
3701*aca3beaaSApple OSS Distributions        <field_msb>12</field_msb>
3702*aca3beaaSApple OSS Distributions        <field_lsb>11</field_lsb>
3703*aca3beaaSApple OSS Distributions        <field_description order="before">
3704*aca3beaaSApple OSS Distributions
3705*aca3beaaSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*aca3beaaSApple OSS Distributions
3707*aca3beaaSApple OSS Distributions        </field_description>
3708*aca3beaaSApple OSS Distributions        <field_values>
3709*aca3beaaSApple OSS Distributions
3710*aca3beaaSApple OSS Distributions
3711*aca3beaaSApple OSS Distributions                <field_value_instance>
3712*aca3beaaSApple OSS Distributions            <field_value>0b00</field_value>
3713*aca3beaaSApple OSS Distributions        <field_value_description>
3714*aca3beaaSApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*aca3beaaSApple OSS Distributions</field_value_description>
3716*aca3beaaSApple OSS Distributions    </field_value_instance>
3717*aca3beaaSApple OSS Distributions                <field_value_instance>
3718*aca3beaaSApple OSS Distributions            <field_value>0b10</field_value>
3719*aca3beaaSApple OSS Distributions        <field_value_description>
3720*aca3beaaSApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*aca3beaaSApple OSS Distributions</field_value_description>
3722*aca3beaaSApple OSS Distributions    </field_value_instance>
3723*aca3beaaSApple OSS Distributions                <field_value_instance>
3724*aca3beaaSApple OSS Distributions            <field_value>0b11</field_value>
3725*aca3beaaSApple OSS Distributions        <field_value_description>
3726*aca3beaaSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*aca3beaaSApple OSS Distributions</field_value_description>
3728*aca3beaaSApple OSS Distributions    </field_value_instance>
3729*aca3beaaSApple OSS Distributions        </field_values>
3730*aca3beaaSApple OSS Distributions            <field_description order="after">
3731*aca3beaaSApple OSS Distributions
3732*aca3beaaSApple OSS Distributions  <para>All other values are reserved.</para>
3733*aca3beaaSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*aca3beaaSApple OSS Distributions<list type="unordered">
3735*aca3beaaSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*aca3beaaSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*aca3beaaSApple OSS Distributions</listitem></list>
3738*aca3beaaSApple OSS Distributions
3739*aca3beaaSApple OSS Distributions            </field_description>
3740*aca3beaaSApple OSS Distributions          <field_resets>
3741*aca3beaaSApple OSS Distributions
3742*aca3beaaSApple OSS Distributions    <field_reset>
3743*aca3beaaSApple OSS Distributions
3744*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*aca3beaaSApple OSS Distributions
3746*aca3beaaSApple OSS Distributions    </field_reset>
3747*aca3beaaSApple OSS Distributions</field_resets>
3748*aca3beaaSApple OSS Distributions      </field>
3749*aca3beaaSApple OSS Distributions        <field
3750*aca3beaaSApple OSS Distributions           id="FnV_10_10"
3751*aca3beaaSApple OSS Distributions           is_variable_length="False"
3752*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3753*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3755*aca3beaaSApple OSS Distributions           is_constant_value="False"
3756*aca3beaaSApple OSS Distributions        >
3757*aca3beaaSApple OSS Distributions          <field_name>FnV</field_name>
3758*aca3beaaSApple OSS Distributions        <field_msb>10</field_msb>
3759*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
3760*aca3beaaSApple OSS Distributions        <field_description order="before">
3761*aca3beaaSApple OSS Distributions
3762*aca3beaaSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*aca3beaaSApple OSS Distributions
3764*aca3beaaSApple OSS Distributions        </field_description>
3765*aca3beaaSApple OSS Distributions        <field_values>
3766*aca3beaaSApple OSS Distributions
3767*aca3beaaSApple OSS Distributions
3768*aca3beaaSApple OSS Distributions                <field_value_instance>
3769*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3770*aca3beaaSApple OSS Distributions        <field_value_description>
3771*aca3beaaSApple OSS Distributions  <para>FAR is valid.</para>
3772*aca3beaaSApple OSS Distributions</field_value_description>
3773*aca3beaaSApple OSS Distributions    </field_value_instance>
3774*aca3beaaSApple OSS Distributions                <field_value_instance>
3775*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3776*aca3beaaSApple OSS Distributions        <field_value_description>
3777*aca3beaaSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*aca3beaaSApple OSS Distributions</field_value_description>
3779*aca3beaaSApple OSS Distributions    </field_value_instance>
3780*aca3beaaSApple OSS Distributions        </field_values>
3781*aca3beaaSApple OSS Distributions            <field_description order="after">
3782*aca3beaaSApple OSS Distributions
3783*aca3beaaSApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*aca3beaaSApple OSS Distributions
3785*aca3beaaSApple OSS Distributions            </field_description>
3786*aca3beaaSApple OSS Distributions          <field_resets>
3787*aca3beaaSApple OSS Distributions
3788*aca3beaaSApple OSS Distributions    <field_reset>
3789*aca3beaaSApple OSS Distributions
3790*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*aca3beaaSApple OSS Distributions
3792*aca3beaaSApple OSS Distributions    </field_reset>
3793*aca3beaaSApple OSS Distributions</field_resets>
3794*aca3beaaSApple OSS Distributions      </field>
3795*aca3beaaSApple OSS Distributions        <field
3796*aca3beaaSApple OSS Distributions           id="EA_9_9"
3797*aca3beaaSApple OSS Distributions           is_variable_length="False"
3798*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3799*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3801*aca3beaaSApple OSS Distributions           is_constant_value="False"
3802*aca3beaaSApple OSS Distributions        >
3803*aca3beaaSApple OSS Distributions          <field_name>EA</field_name>
3804*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
3805*aca3beaaSApple OSS Distributions        <field_lsb>9</field_lsb>
3806*aca3beaaSApple OSS Distributions        <field_description order="before">
3807*aca3beaaSApple OSS Distributions
3808*aca3beaaSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*aca3beaaSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*aca3beaaSApple OSS Distributions
3811*aca3beaaSApple OSS Distributions        </field_description>
3812*aca3beaaSApple OSS Distributions        <field_values>
3813*aca3beaaSApple OSS Distributions
3814*aca3beaaSApple OSS Distributions
3815*aca3beaaSApple OSS Distributions        </field_values>
3816*aca3beaaSApple OSS Distributions          <field_resets>
3817*aca3beaaSApple OSS Distributions
3818*aca3beaaSApple OSS Distributions    <field_reset>
3819*aca3beaaSApple OSS Distributions
3820*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*aca3beaaSApple OSS Distributions
3822*aca3beaaSApple OSS Distributions    </field_reset>
3823*aca3beaaSApple OSS Distributions</field_resets>
3824*aca3beaaSApple OSS Distributions      </field>
3825*aca3beaaSApple OSS Distributions        <field
3826*aca3beaaSApple OSS Distributions           id="CM_8_8"
3827*aca3beaaSApple OSS Distributions           is_variable_length="False"
3828*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3829*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3831*aca3beaaSApple OSS Distributions           is_constant_value="False"
3832*aca3beaaSApple OSS Distributions        >
3833*aca3beaaSApple OSS Distributions          <field_name>CM</field_name>
3834*aca3beaaSApple OSS Distributions        <field_msb>8</field_msb>
3835*aca3beaaSApple OSS Distributions        <field_lsb>8</field_lsb>
3836*aca3beaaSApple OSS Distributions        <field_description order="before">
3837*aca3beaaSApple OSS Distributions
3838*aca3beaaSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*aca3beaaSApple OSS Distributions
3840*aca3beaaSApple OSS Distributions        </field_description>
3841*aca3beaaSApple OSS Distributions        <field_values>
3842*aca3beaaSApple OSS Distributions
3843*aca3beaaSApple OSS Distributions
3844*aca3beaaSApple OSS Distributions                <field_value_instance>
3845*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3846*aca3beaaSApple OSS Distributions        <field_value_description>
3847*aca3beaaSApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*aca3beaaSApple OSS Distributions</field_value_description>
3849*aca3beaaSApple OSS Distributions    </field_value_instance>
3850*aca3beaaSApple OSS Distributions                <field_value_instance>
3851*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3852*aca3beaaSApple OSS Distributions        <field_value_description>
3853*aca3beaaSApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*aca3beaaSApple OSS Distributions</field_value_description>
3855*aca3beaaSApple OSS Distributions    </field_value_instance>
3856*aca3beaaSApple OSS Distributions        </field_values>
3857*aca3beaaSApple OSS Distributions          <field_resets>
3858*aca3beaaSApple OSS Distributions
3859*aca3beaaSApple OSS Distributions    <field_reset>
3860*aca3beaaSApple OSS Distributions
3861*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*aca3beaaSApple OSS Distributions
3863*aca3beaaSApple OSS Distributions    </field_reset>
3864*aca3beaaSApple OSS Distributions</field_resets>
3865*aca3beaaSApple OSS Distributions      </field>
3866*aca3beaaSApple OSS Distributions        <field
3867*aca3beaaSApple OSS Distributions           id="S1PTW_7_7"
3868*aca3beaaSApple OSS Distributions           is_variable_length="False"
3869*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3870*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3872*aca3beaaSApple OSS Distributions           is_constant_value="False"
3873*aca3beaaSApple OSS Distributions        >
3874*aca3beaaSApple OSS Distributions          <field_name>S1PTW</field_name>
3875*aca3beaaSApple OSS Distributions        <field_msb>7</field_msb>
3876*aca3beaaSApple OSS Distributions        <field_lsb>7</field_lsb>
3877*aca3beaaSApple OSS Distributions        <field_description order="before">
3878*aca3beaaSApple OSS Distributions
3879*aca3beaaSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*aca3beaaSApple OSS Distributions
3881*aca3beaaSApple OSS Distributions        </field_description>
3882*aca3beaaSApple OSS Distributions        <field_values>
3883*aca3beaaSApple OSS Distributions
3884*aca3beaaSApple OSS Distributions
3885*aca3beaaSApple OSS Distributions                <field_value_instance>
3886*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3887*aca3beaaSApple OSS Distributions        <field_value_description>
3888*aca3beaaSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*aca3beaaSApple OSS Distributions</field_value_description>
3890*aca3beaaSApple OSS Distributions    </field_value_instance>
3891*aca3beaaSApple OSS Distributions                <field_value_instance>
3892*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3893*aca3beaaSApple OSS Distributions        <field_value_description>
3894*aca3beaaSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*aca3beaaSApple OSS Distributions</field_value_description>
3896*aca3beaaSApple OSS Distributions    </field_value_instance>
3897*aca3beaaSApple OSS Distributions        </field_values>
3898*aca3beaaSApple OSS Distributions            <field_description order="after">
3899*aca3beaaSApple OSS Distributions
3900*aca3beaaSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*aca3beaaSApple OSS Distributions
3902*aca3beaaSApple OSS Distributions            </field_description>
3903*aca3beaaSApple OSS Distributions          <field_resets>
3904*aca3beaaSApple OSS Distributions
3905*aca3beaaSApple OSS Distributions    <field_reset>
3906*aca3beaaSApple OSS Distributions
3907*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*aca3beaaSApple OSS Distributions
3909*aca3beaaSApple OSS Distributions    </field_reset>
3910*aca3beaaSApple OSS Distributions</field_resets>
3911*aca3beaaSApple OSS Distributions      </field>
3912*aca3beaaSApple OSS Distributions        <field
3913*aca3beaaSApple OSS Distributions           id="WnR_6_6"
3914*aca3beaaSApple OSS Distributions           is_variable_length="False"
3915*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3916*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3918*aca3beaaSApple OSS Distributions           is_constant_value="False"
3919*aca3beaaSApple OSS Distributions        >
3920*aca3beaaSApple OSS Distributions          <field_name>WnR</field_name>
3921*aca3beaaSApple OSS Distributions        <field_msb>6</field_msb>
3922*aca3beaaSApple OSS Distributions        <field_lsb>6</field_lsb>
3923*aca3beaaSApple OSS Distributions        <field_description order="before">
3924*aca3beaaSApple OSS Distributions
3925*aca3beaaSApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*aca3beaaSApple OSS Distributions
3927*aca3beaaSApple OSS Distributions        </field_description>
3928*aca3beaaSApple OSS Distributions        <field_values>
3929*aca3beaaSApple OSS Distributions
3930*aca3beaaSApple OSS Distributions
3931*aca3beaaSApple OSS Distributions                <field_value_instance>
3932*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
3933*aca3beaaSApple OSS Distributions        <field_value_description>
3934*aca3beaaSApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*aca3beaaSApple OSS Distributions</field_value_description>
3936*aca3beaaSApple OSS Distributions    </field_value_instance>
3937*aca3beaaSApple OSS Distributions                <field_value_instance>
3938*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
3939*aca3beaaSApple OSS Distributions        <field_value_description>
3940*aca3beaaSApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*aca3beaaSApple OSS Distributions</field_value_description>
3942*aca3beaaSApple OSS Distributions    </field_value_instance>
3943*aca3beaaSApple OSS Distributions        </field_values>
3944*aca3beaaSApple OSS Distributions            <field_description order="after">
3945*aca3beaaSApple OSS Distributions
3946*aca3beaaSApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*aca3beaaSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*aca3beaaSApple OSS Distributions<list type="unordered">
3950*aca3beaaSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*aca3beaaSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*aca3beaaSApple OSS Distributions</listitem></list>
3953*aca3beaaSApple OSS Distributions
3954*aca3beaaSApple OSS Distributions            </field_description>
3955*aca3beaaSApple OSS Distributions          <field_resets>
3956*aca3beaaSApple OSS Distributions
3957*aca3beaaSApple OSS Distributions    <field_reset>
3958*aca3beaaSApple OSS Distributions
3959*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*aca3beaaSApple OSS Distributions
3961*aca3beaaSApple OSS Distributions    </field_reset>
3962*aca3beaaSApple OSS Distributions</field_resets>
3963*aca3beaaSApple OSS Distributions      </field>
3964*aca3beaaSApple OSS Distributions        <field
3965*aca3beaaSApple OSS Distributions           id="DFSC_5_0"
3966*aca3beaaSApple OSS Distributions           is_variable_length="False"
3967*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
3968*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
3970*aca3beaaSApple OSS Distributions           is_constant_value="False"
3971*aca3beaaSApple OSS Distributions        >
3972*aca3beaaSApple OSS Distributions          <field_name>DFSC</field_name>
3973*aca3beaaSApple OSS Distributions        <field_msb>5</field_msb>
3974*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
3975*aca3beaaSApple OSS Distributions        <field_description order="before">
3976*aca3beaaSApple OSS Distributions
3977*aca3beaaSApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*aca3beaaSApple OSS Distributions
3979*aca3beaaSApple OSS Distributions        </field_description>
3980*aca3beaaSApple OSS Distributions        <field_values>
3981*aca3beaaSApple OSS Distributions
3982*aca3beaaSApple OSS Distributions
3983*aca3beaaSApple OSS Distributions                <field_value_instance>
3984*aca3beaaSApple OSS Distributions            <field_value>0b000000</field_value>
3985*aca3beaaSApple OSS Distributions        <field_value_description>
3986*aca3beaaSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*aca3beaaSApple OSS Distributions</field_value_description>
3988*aca3beaaSApple OSS Distributions    </field_value_instance>
3989*aca3beaaSApple OSS Distributions                <field_value_instance>
3990*aca3beaaSApple OSS Distributions            <field_value>0b000001</field_value>
3991*aca3beaaSApple OSS Distributions        <field_value_description>
3992*aca3beaaSApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*aca3beaaSApple OSS Distributions</field_value_description>
3994*aca3beaaSApple OSS Distributions    </field_value_instance>
3995*aca3beaaSApple OSS Distributions                <field_value_instance>
3996*aca3beaaSApple OSS Distributions            <field_value>0b000010</field_value>
3997*aca3beaaSApple OSS Distributions        <field_value_description>
3998*aca3beaaSApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*aca3beaaSApple OSS Distributions</field_value_description>
4000*aca3beaaSApple OSS Distributions    </field_value_instance>
4001*aca3beaaSApple OSS Distributions                <field_value_instance>
4002*aca3beaaSApple OSS Distributions            <field_value>0b000011</field_value>
4003*aca3beaaSApple OSS Distributions        <field_value_description>
4004*aca3beaaSApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*aca3beaaSApple OSS Distributions</field_value_description>
4006*aca3beaaSApple OSS Distributions    </field_value_instance>
4007*aca3beaaSApple OSS Distributions                <field_value_instance>
4008*aca3beaaSApple OSS Distributions            <field_value>0b000100</field_value>
4009*aca3beaaSApple OSS Distributions        <field_value_description>
4010*aca3beaaSApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*aca3beaaSApple OSS Distributions</field_value_description>
4012*aca3beaaSApple OSS Distributions    </field_value_instance>
4013*aca3beaaSApple OSS Distributions                <field_value_instance>
4014*aca3beaaSApple OSS Distributions            <field_value>0b000101</field_value>
4015*aca3beaaSApple OSS Distributions        <field_value_description>
4016*aca3beaaSApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*aca3beaaSApple OSS Distributions</field_value_description>
4018*aca3beaaSApple OSS Distributions    </field_value_instance>
4019*aca3beaaSApple OSS Distributions                <field_value_instance>
4020*aca3beaaSApple OSS Distributions            <field_value>0b000110</field_value>
4021*aca3beaaSApple OSS Distributions        <field_value_description>
4022*aca3beaaSApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*aca3beaaSApple OSS Distributions</field_value_description>
4024*aca3beaaSApple OSS Distributions    </field_value_instance>
4025*aca3beaaSApple OSS Distributions                <field_value_instance>
4026*aca3beaaSApple OSS Distributions            <field_value>0b000111</field_value>
4027*aca3beaaSApple OSS Distributions        <field_value_description>
4028*aca3beaaSApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*aca3beaaSApple OSS Distributions</field_value_description>
4030*aca3beaaSApple OSS Distributions    </field_value_instance>
4031*aca3beaaSApple OSS Distributions                <field_value_instance>
4032*aca3beaaSApple OSS Distributions            <field_value>0b001001</field_value>
4033*aca3beaaSApple OSS Distributions        <field_value_description>
4034*aca3beaaSApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*aca3beaaSApple OSS Distributions</field_value_description>
4036*aca3beaaSApple OSS Distributions    </field_value_instance>
4037*aca3beaaSApple OSS Distributions                <field_value_instance>
4038*aca3beaaSApple OSS Distributions            <field_value>0b001010</field_value>
4039*aca3beaaSApple OSS Distributions        <field_value_description>
4040*aca3beaaSApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*aca3beaaSApple OSS Distributions</field_value_description>
4042*aca3beaaSApple OSS Distributions    </field_value_instance>
4043*aca3beaaSApple OSS Distributions                <field_value_instance>
4044*aca3beaaSApple OSS Distributions            <field_value>0b001011</field_value>
4045*aca3beaaSApple OSS Distributions        <field_value_description>
4046*aca3beaaSApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*aca3beaaSApple OSS Distributions</field_value_description>
4048*aca3beaaSApple OSS Distributions    </field_value_instance>
4049*aca3beaaSApple OSS Distributions                <field_value_instance>
4050*aca3beaaSApple OSS Distributions            <field_value>0b001101</field_value>
4051*aca3beaaSApple OSS Distributions        <field_value_description>
4052*aca3beaaSApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*aca3beaaSApple OSS Distributions</field_value_description>
4054*aca3beaaSApple OSS Distributions    </field_value_instance>
4055*aca3beaaSApple OSS Distributions                <field_value_instance>
4056*aca3beaaSApple OSS Distributions            <field_value>0b001110</field_value>
4057*aca3beaaSApple OSS Distributions        <field_value_description>
4058*aca3beaaSApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*aca3beaaSApple OSS Distributions</field_value_description>
4060*aca3beaaSApple OSS Distributions    </field_value_instance>
4061*aca3beaaSApple OSS Distributions                <field_value_instance>
4062*aca3beaaSApple OSS Distributions            <field_value>0b001111</field_value>
4063*aca3beaaSApple OSS Distributions        <field_value_description>
4064*aca3beaaSApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*aca3beaaSApple OSS Distributions</field_value_description>
4066*aca3beaaSApple OSS Distributions    </field_value_instance>
4067*aca3beaaSApple OSS Distributions                <field_value_instance>
4068*aca3beaaSApple OSS Distributions            <field_value>0b010000</field_value>
4069*aca3beaaSApple OSS Distributions        <field_value_description>
4070*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*aca3beaaSApple OSS Distributions</field_value_description>
4072*aca3beaaSApple OSS Distributions    </field_value_instance>
4073*aca3beaaSApple OSS Distributions                <field_value_instance>
4074*aca3beaaSApple OSS Distributions            <field_value>0b010001</field_value>
4075*aca3beaaSApple OSS Distributions        <field_value_description>
4076*aca3beaaSApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*aca3beaaSApple OSS Distributions</field_value_description>
4078*aca3beaaSApple OSS Distributions    </field_value_instance>
4079*aca3beaaSApple OSS Distributions                <field_value_instance>
4080*aca3beaaSApple OSS Distributions            <field_value>0b010100</field_value>
4081*aca3beaaSApple OSS Distributions        <field_value_description>
4082*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*aca3beaaSApple OSS Distributions</field_value_description>
4084*aca3beaaSApple OSS Distributions    </field_value_instance>
4085*aca3beaaSApple OSS Distributions                <field_value_instance>
4086*aca3beaaSApple OSS Distributions            <field_value>0b010101</field_value>
4087*aca3beaaSApple OSS Distributions        <field_value_description>
4088*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*aca3beaaSApple OSS Distributions</field_value_description>
4090*aca3beaaSApple OSS Distributions    </field_value_instance>
4091*aca3beaaSApple OSS Distributions                <field_value_instance>
4092*aca3beaaSApple OSS Distributions            <field_value>0b010110</field_value>
4093*aca3beaaSApple OSS Distributions        <field_value_description>
4094*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*aca3beaaSApple OSS Distributions</field_value_description>
4096*aca3beaaSApple OSS Distributions    </field_value_instance>
4097*aca3beaaSApple OSS Distributions                <field_value_instance>
4098*aca3beaaSApple OSS Distributions            <field_value>0b010111</field_value>
4099*aca3beaaSApple OSS Distributions        <field_value_description>
4100*aca3beaaSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*aca3beaaSApple OSS Distributions</field_value_description>
4102*aca3beaaSApple OSS Distributions    </field_value_instance>
4103*aca3beaaSApple OSS Distributions                <field_value_instance>
4104*aca3beaaSApple OSS Distributions            <field_value>0b011000</field_value>
4105*aca3beaaSApple OSS Distributions        <field_value_description>
4106*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*aca3beaaSApple OSS Distributions</field_value_description>
4108*aca3beaaSApple OSS Distributions    </field_value_instance>
4109*aca3beaaSApple OSS Distributions                <field_value_instance>
4110*aca3beaaSApple OSS Distributions            <field_value>0b011100</field_value>
4111*aca3beaaSApple OSS Distributions        <field_value_description>
4112*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*aca3beaaSApple OSS Distributions</field_value_description>
4114*aca3beaaSApple OSS Distributions    </field_value_instance>
4115*aca3beaaSApple OSS Distributions                <field_value_instance>
4116*aca3beaaSApple OSS Distributions            <field_value>0b011101</field_value>
4117*aca3beaaSApple OSS Distributions        <field_value_description>
4118*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*aca3beaaSApple OSS Distributions</field_value_description>
4120*aca3beaaSApple OSS Distributions    </field_value_instance>
4121*aca3beaaSApple OSS Distributions                <field_value_instance>
4122*aca3beaaSApple OSS Distributions            <field_value>0b011110</field_value>
4123*aca3beaaSApple OSS Distributions        <field_value_description>
4124*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*aca3beaaSApple OSS Distributions</field_value_description>
4126*aca3beaaSApple OSS Distributions    </field_value_instance>
4127*aca3beaaSApple OSS Distributions                <field_value_instance>
4128*aca3beaaSApple OSS Distributions            <field_value>0b011111</field_value>
4129*aca3beaaSApple OSS Distributions        <field_value_description>
4130*aca3beaaSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*aca3beaaSApple OSS Distributions</field_value_description>
4132*aca3beaaSApple OSS Distributions    </field_value_instance>
4133*aca3beaaSApple OSS Distributions                <field_value_instance>
4134*aca3beaaSApple OSS Distributions            <field_value>0b100001</field_value>
4135*aca3beaaSApple OSS Distributions        <field_value_description>
4136*aca3beaaSApple OSS Distributions  <para>Alignment fault.</para>
4137*aca3beaaSApple OSS Distributions</field_value_description>
4138*aca3beaaSApple OSS Distributions    </field_value_instance>
4139*aca3beaaSApple OSS Distributions                <field_value_instance>
4140*aca3beaaSApple OSS Distributions            <field_value>0b110000</field_value>
4141*aca3beaaSApple OSS Distributions        <field_value_description>
4142*aca3beaaSApple OSS Distributions  <para>TLB conflict abort.</para>
4143*aca3beaaSApple OSS Distributions</field_value_description>
4144*aca3beaaSApple OSS Distributions    </field_value_instance>
4145*aca3beaaSApple OSS Distributions                <field_value_instance>
4146*aca3beaaSApple OSS Distributions            <field_value>0b110001</field_value>
4147*aca3beaaSApple OSS Distributions        <field_value_description>
4148*aca3beaaSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*aca3beaaSApple OSS Distributions</field_value_description>
4150*aca3beaaSApple OSS Distributions    </field_value_instance>
4151*aca3beaaSApple OSS Distributions                <field_value_instance>
4152*aca3beaaSApple OSS Distributions            <field_value>0b110100</field_value>
4153*aca3beaaSApple OSS Distributions        <field_value_description>
4154*aca3beaaSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*aca3beaaSApple OSS Distributions</field_value_description>
4156*aca3beaaSApple OSS Distributions    </field_value_instance>
4157*aca3beaaSApple OSS Distributions                <field_value_instance>
4158*aca3beaaSApple OSS Distributions            <field_value>0b110101</field_value>
4159*aca3beaaSApple OSS Distributions        <field_value_description>
4160*aca3beaaSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*aca3beaaSApple OSS Distributions</field_value_description>
4162*aca3beaaSApple OSS Distributions    </field_value_instance>
4163*aca3beaaSApple OSS Distributions                <field_value_instance>
4164*aca3beaaSApple OSS Distributions            <field_value>0b111101</field_value>
4165*aca3beaaSApple OSS Distributions        <field_value_description>
4166*aca3beaaSApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*aca3beaaSApple OSS Distributions</field_value_description>
4168*aca3beaaSApple OSS Distributions    </field_value_instance>
4169*aca3beaaSApple OSS Distributions                <field_value_instance>
4170*aca3beaaSApple OSS Distributions            <field_value>0b111110</field_value>
4171*aca3beaaSApple OSS Distributions        <field_value_description>
4172*aca3beaaSApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*aca3beaaSApple OSS Distributions</field_value_description>
4174*aca3beaaSApple OSS Distributions    </field_value_instance>
4175*aca3beaaSApple OSS Distributions        </field_values>
4176*aca3beaaSApple OSS Distributions            <field_description order="after">
4177*aca3beaaSApple OSS Distributions
4178*aca3beaaSApple OSS Distributions  <para>All other values are reserved.</para>
4179*aca3beaaSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*aca3beaaSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*aca3beaaSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*aca3beaaSApple OSS Distributions
4183*aca3beaaSApple OSS Distributions            </field_description>
4184*aca3beaaSApple OSS Distributions          <field_resets>
4185*aca3beaaSApple OSS Distributions
4186*aca3beaaSApple OSS Distributions    <field_reset>
4187*aca3beaaSApple OSS Distributions
4188*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*aca3beaaSApple OSS Distributions
4190*aca3beaaSApple OSS Distributions    </field_reset>
4191*aca3beaaSApple OSS Distributions</field_resets>
4192*aca3beaaSApple OSS Distributions      </field>
4193*aca3beaaSApple OSS Distributions    <text_after_fields>
4194*aca3beaaSApple OSS Distributions
4195*aca3beaaSApple OSS Distributions
4196*aca3beaaSApple OSS Distributions
4197*aca3beaaSApple OSS Distributions    </text_after_fields>
4198*aca3beaaSApple OSS Distributions  </fields>
4199*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
4200*aca3beaaSApple OSS Distributions
4201*aca3beaaSApple OSS Distributions
4202*aca3beaaSApple OSS Distributions
4203*aca3beaaSApple OSS Distributions
4204*aca3beaaSApple OSS Distributions
4205*aca3beaaSApple OSS Distributions
4206*aca3beaaSApple OSS Distributions
4207*aca3beaaSApple OSS Distributions
4208*aca3beaaSApple OSS Distributions
4209*aca3beaaSApple OSS Distributions
4210*aca3beaaSApple OSS Distributions
4211*aca3beaaSApple OSS Distributions
4212*aca3beaaSApple OSS Distributions
4213*aca3beaaSApple OSS Distributions
4214*aca3beaaSApple OSS Distributions
4215*aca3beaaSApple OSS Distributions
4216*aca3beaaSApple OSS Distributions
4217*aca3beaaSApple OSS Distributions
4218*aca3beaaSApple OSS Distributions
4219*aca3beaaSApple OSS Distributions
4220*aca3beaaSApple OSS Distributions
4221*aca3beaaSApple OSS Distributions
4222*aca3beaaSApple OSS Distributions
4223*aca3beaaSApple OSS Distributions
4224*aca3beaaSApple OSS Distributions
4225*aca3beaaSApple OSS Distributions
4226*aca3beaaSApple OSS Distributions
4227*aca3beaaSApple OSS Distributions
4228*aca3beaaSApple OSS Distributions
4229*aca3beaaSApple OSS Distributions
4230*aca3beaaSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*aca3beaaSApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*aca3beaaSApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*aca3beaaSApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*aca3beaaSApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*aca3beaaSApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*aca3beaaSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*aca3beaaSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*aca3beaaSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*aca3beaaSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*aca3beaaSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*aca3beaaSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*aca3beaaSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*aca3beaaSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*aca3beaaSApple OSS Distributions    </reg_fieldset>
4245*aca3beaaSApple OSS Distributions            </partial_fieldset>
4246*aca3beaaSApple OSS Distributions            <partial_fieldset>
4247*aca3beaaSApple OSS Distributions              <fields length="25">
4248*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*aca3beaaSApple OSS Distributions    <text_before_fields>
4250*aca3beaaSApple OSS Distributions
4251*aca3beaaSApple OSS Distributions
4252*aca3beaaSApple OSS Distributions
4253*aca3beaaSApple OSS Distributions    </text_before_fields>
4254*aca3beaaSApple OSS Distributions
4255*aca3beaaSApple OSS Distributions        <field
4256*aca3beaaSApple OSS Distributions           id="0_24_24"
4257*aca3beaaSApple OSS Distributions           is_variable_length="False"
4258*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4259*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4261*aca3beaaSApple OSS Distributions           is_constant_value="False"
4262*aca3beaaSApple OSS Distributions           rwtype="RES0"
4263*aca3beaaSApple OSS Distributions        >
4264*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
4265*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
4266*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
4267*aca3beaaSApple OSS Distributions        <field_description order="before">
4268*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*aca3beaaSApple OSS Distributions        </field_description>
4270*aca3beaaSApple OSS Distributions        <field_values>
4271*aca3beaaSApple OSS Distributions        </field_values>
4272*aca3beaaSApple OSS Distributions      </field>
4273*aca3beaaSApple OSS Distributions        <field
4274*aca3beaaSApple OSS Distributions           id="TFV_23_23"
4275*aca3beaaSApple OSS Distributions           is_variable_length="False"
4276*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4277*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4279*aca3beaaSApple OSS Distributions           is_constant_value="False"
4280*aca3beaaSApple OSS Distributions        >
4281*aca3beaaSApple OSS Distributions          <field_name>TFV</field_name>
4282*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
4283*aca3beaaSApple OSS Distributions        <field_lsb>23</field_lsb>
4284*aca3beaaSApple OSS Distributions        <field_description order="before">
4285*aca3beaaSApple OSS Distributions
4286*aca3beaaSApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*aca3beaaSApple OSS Distributions
4288*aca3beaaSApple OSS Distributions        </field_description>
4289*aca3beaaSApple OSS Distributions        <field_values>
4290*aca3beaaSApple OSS Distributions
4291*aca3beaaSApple OSS Distributions
4292*aca3beaaSApple OSS Distributions                <field_value_instance>
4293*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4294*aca3beaaSApple OSS Distributions        <field_value_description>
4295*aca3beaaSApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*aca3beaaSApple OSS Distributions</field_value_description>
4297*aca3beaaSApple OSS Distributions    </field_value_instance>
4298*aca3beaaSApple OSS Distributions                <field_value_instance>
4299*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4300*aca3beaaSApple OSS Distributions        <field_value_description>
4301*aca3beaaSApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*aca3beaaSApple OSS Distributions</field_value_description>
4303*aca3beaaSApple OSS Distributions    </field_value_instance>
4304*aca3beaaSApple OSS Distributions        </field_values>
4305*aca3beaaSApple OSS Distributions            <field_description order="after">
4306*aca3beaaSApple OSS Distributions
4307*aca3beaaSApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*aca3beaaSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*aca3beaaSApple OSS Distributions
4310*aca3beaaSApple OSS Distributions            </field_description>
4311*aca3beaaSApple OSS Distributions          <field_resets>
4312*aca3beaaSApple OSS Distributions
4313*aca3beaaSApple OSS Distributions    <field_reset>
4314*aca3beaaSApple OSS Distributions
4315*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*aca3beaaSApple OSS Distributions
4317*aca3beaaSApple OSS Distributions    </field_reset>
4318*aca3beaaSApple OSS Distributions</field_resets>
4319*aca3beaaSApple OSS Distributions      </field>
4320*aca3beaaSApple OSS Distributions        <field
4321*aca3beaaSApple OSS Distributions           id="0_22_11"
4322*aca3beaaSApple OSS Distributions           is_variable_length="False"
4323*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4324*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4326*aca3beaaSApple OSS Distributions           is_constant_value="False"
4327*aca3beaaSApple OSS Distributions           rwtype="RES0"
4328*aca3beaaSApple OSS Distributions        >
4329*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
4330*aca3beaaSApple OSS Distributions        <field_msb>22</field_msb>
4331*aca3beaaSApple OSS Distributions        <field_lsb>11</field_lsb>
4332*aca3beaaSApple OSS Distributions        <field_description order="before">
4333*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*aca3beaaSApple OSS Distributions        </field_description>
4335*aca3beaaSApple OSS Distributions        <field_values>
4336*aca3beaaSApple OSS Distributions        </field_values>
4337*aca3beaaSApple OSS Distributions      </field>
4338*aca3beaaSApple OSS Distributions        <field
4339*aca3beaaSApple OSS Distributions           id="VECITR_10_8"
4340*aca3beaaSApple OSS Distributions           is_variable_length="False"
4341*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4342*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4344*aca3beaaSApple OSS Distributions           is_constant_value="False"
4345*aca3beaaSApple OSS Distributions        >
4346*aca3beaaSApple OSS Distributions          <field_name>VECITR</field_name>
4347*aca3beaaSApple OSS Distributions        <field_msb>10</field_msb>
4348*aca3beaaSApple OSS Distributions        <field_lsb>8</field_lsb>
4349*aca3beaaSApple OSS Distributions        <field_description order="before">
4350*aca3beaaSApple OSS Distributions
4351*aca3beaaSApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*aca3beaaSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*aca3beaaSApple OSS Distributions
4354*aca3beaaSApple OSS Distributions        </field_description>
4355*aca3beaaSApple OSS Distributions        <field_values>
4356*aca3beaaSApple OSS Distributions
4357*aca3beaaSApple OSS Distributions
4358*aca3beaaSApple OSS Distributions        </field_values>
4359*aca3beaaSApple OSS Distributions          <field_resets>
4360*aca3beaaSApple OSS Distributions
4361*aca3beaaSApple OSS Distributions    <field_reset>
4362*aca3beaaSApple OSS Distributions
4363*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*aca3beaaSApple OSS Distributions
4365*aca3beaaSApple OSS Distributions    </field_reset>
4366*aca3beaaSApple OSS Distributions</field_resets>
4367*aca3beaaSApple OSS Distributions      </field>
4368*aca3beaaSApple OSS Distributions        <field
4369*aca3beaaSApple OSS Distributions           id="IDF_7_7"
4370*aca3beaaSApple OSS Distributions           is_variable_length="False"
4371*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4372*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4374*aca3beaaSApple OSS Distributions           is_constant_value="False"
4375*aca3beaaSApple OSS Distributions        >
4376*aca3beaaSApple OSS Distributions          <field_name>IDF</field_name>
4377*aca3beaaSApple OSS Distributions        <field_msb>7</field_msb>
4378*aca3beaaSApple OSS Distributions        <field_lsb>7</field_lsb>
4379*aca3beaaSApple OSS Distributions        <field_description order="before">
4380*aca3beaaSApple OSS Distributions
4381*aca3beaaSApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*aca3beaaSApple OSS Distributions
4383*aca3beaaSApple OSS Distributions        </field_description>
4384*aca3beaaSApple OSS Distributions        <field_values>
4385*aca3beaaSApple OSS Distributions
4386*aca3beaaSApple OSS Distributions
4387*aca3beaaSApple OSS Distributions                <field_value_instance>
4388*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4389*aca3beaaSApple OSS Distributions        <field_value_description>
4390*aca3beaaSApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*aca3beaaSApple OSS Distributions</field_value_description>
4392*aca3beaaSApple OSS Distributions    </field_value_instance>
4393*aca3beaaSApple OSS Distributions                <field_value_instance>
4394*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4395*aca3beaaSApple OSS Distributions        <field_value_description>
4396*aca3beaaSApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*aca3beaaSApple OSS Distributions</field_value_description>
4398*aca3beaaSApple OSS Distributions    </field_value_instance>
4399*aca3beaaSApple OSS Distributions        </field_values>
4400*aca3beaaSApple OSS Distributions          <field_resets>
4401*aca3beaaSApple OSS Distributions
4402*aca3beaaSApple OSS Distributions    <field_reset>
4403*aca3beaaSApple OSS Distributions
4404*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*aca3beaaSApple OSS Distributions
4406*aca3beaaSApple OSS Distributions    </field_reset>
4407*aca3beaaSApple OSS Distributions</field_resets>
4408*aca3beaaSApple OSS Distributions      </field>
4409*aca3beaaSApple OSS Distributions        <field
4410*aca3beaaSApple OSS Distributions           id="0_6_5"
4411*aca3beaaSApple OSS Distributions           is_variable_length="False"
4412*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4413*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4415*aca3beaaSApple OSS Distributions           is_constant_value="False"
4416*aca3beaaSApple OSS Distributions           rwtype="RES0"
4417*aca3beaaSApple OSS Distributions        >
4418*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
4419*aca3beaaSApple OSS Distributions        <field_msb>6</field_msb>
4420*aca3beaaSApple OSS Distributions        <field_lsb>5</field_lsb>
4421*aca3beaaSApple OSS Distributions        <field_description order="before">
4422*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*aca3beaaSApple OSS Distributions        </field_description>
4424*aca3beaaSApple OSS Distributions        <field_values>
4425*aca3beaaSApple OSS Distributions        </field_values>
4426*aca3beaaSApple OSS Distributions      </field>
4427*aca3beaaSApple OSS Distributions        <field
4428*aca3beaaSApple OSS Distributions           id="IXF_4_4"
4429*aca3beaaSApple OSS Distributions           is_variable_length="False"
4430*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4431*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4433*aca3beaaSApple OSS Distributions           is_constant_value="False"
4434*aca3beaaSApple OSS Distributions        >
4435*aca3beaaSApple OSS Distributions          <field_name>IXF</field_name>
4436*aca3beaaSApple OSS Distributions        <field_msb>4</field_msb>
4437*aca3beaaSApple OSS Distributions        <field_lsb>4</field_lsb>
4438*aca3beaaSApple OSS Distributions        <field_description order="before">
4439*aca3beaaSApple OSS Distributions
4440*aca3beaaSApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*aca3beaaSApple OSS Distributions
4442*aca3beaaSApple OSS Distributions        </field_description>
4443*aca3beaaSApple OSS Distributions        <field_values>
4444*aca3beaaSApple OSS Distributions
4445*aca3beaaSApple OSS Distributions
4446*aca3beaaSApple OSS Distributions                <field_value_instance>
4447*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4448*aca3beaaSApple OSS Distributions        <field_value_description>
4449*aca3beaaSApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*aca3beaaSApple OSS Distributions</field_value_description>
4451*aca3beaaSApple OSS Distributions    </field_value_instance>
4452*aca3beaaSApple OSS Distributions                <field_value_instance>
4453*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4454*aca3beaaSApple OSS Distributions        <field_value_description>
4455*aca3beaaSApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*aca3beaaSApple OSS Distributions</field_value_description>
4457*aca3beaaSApple OSS Distributions    </field_value_instance>
4458*aca3beaaSApple OSS Distributions        </field_values>
4459*aca3beaaSApple OSS Distributions          <field_resets>
4460*aca3beaaSApple OSS Distributions
4461*aca3beaaSApple OSS Distributions    <field_reset>
4462*aca3beaaSApple OSS Distributions
4463*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*aca3beaaSApple OSS Distributions
4465*aca3beaaSApple OSS Distributions    </field_reset>
4466*aca3beaaSApple OSS Distributions</field_resets>
4467*aca3beaaSApple OSS Distributions      </field>
4468*aca3beaaSApple OSS Distributions        <field
4469*aca3beaaSApple OSS Distributions           id="UFF_3_3"
4470*aca3beaaSApple OSS Distributions           is_variable_length="False"
4471*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4472*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4474*aca3beaaSApple OSS Distributions           is_constant_value="False"
4475*aca3beaaSApple OSS Distributions        >
4476*aca3beaaSApple OSS Distributions          <field_name>UFF</field_name>
4477*aca3beaaSApple OSS Distributions        <field_msb>3</field_msb>
4478*aca3beaaSApple OSS Distributions        <field_lsb>3</field_lsb>
4479*aca3beaaSApple OSS Distributions        <field_description order="before">
4480*aca3beaaSApple OSS Distributions
4481*aca3beaaSApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*aca3beaaSApple OSS Distributions
4483*aca3beaaSApple OSS Distributions        </field_description>
4484*aca3beaaSApple OSS Distributions        <field_values>
4485*aca3beaaSApple OSS Distributions
4486*aca3beaaSApple OSS Distributions
4487*aca3beaaSApple OSS Distributions                <field_value_instance>
4488*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4489*aca3beaaSApple OSS Distributions        <field_value_description>
4490*aca3beaaSApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*aca3beaaSApple OSS Distributions</field_value_description>
4492*aca3beaaSApple OSS Distributions    </field_value_instance>
4493*aca3beaaSApple OSS Distributions                <field_value_instance>
4494*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4495*aca3beaaSApple OSS Distributions        <field_value_description>
4496*aca3beaaSApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*aca3beaaSApple OSS Distributions</field_value_description>
4498*aca3beaaSApple OSS Distributions    </field_value_instance>
4499*aca3beaaSApple OSS Distributions        </field_values>
4500*aca3beaaSApple OSS Distributions          <field_resets>
4501*aca3beaaSApple OSS Distributions
4502*aca3beaaSApple OSS Distributions    <field_reset>
4503*aca3beaaSApple OSS Distributions
4504*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*aca3beaaSApple OSS Distributions
4506*aca3beaaSApple OSS Distributions    </field_reset>
4507*aca3beaaSApple OSS Distributions</field_resets>
4508*aca3beaaSApple OSS Distributions      </field>
4509*aca3beaaSApple OSS Distributions        <field
4510*aca3beaaSApple OSS Distributions           id="OFF_2_2"
4511*aca3beaaSApple OSS Distributions           is_variable_length="False"
4512*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4513*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4515*aca3beaaSApple OSS Distributions           is_constant_value="False"
4516*aca3beaaSApple OSS Distributions        >
4517*aca3beaaSApple OSS Distributions          <field_name>OFF</field_name>
4518*aca3beaaSApple OSS Distributions        <field_msb>2</field_msb>
4519*aca3beaaSApple OSS Distributions        <field_lsb>2</field_lsb>
4520*aca3beaaSApple OSS Distributions        <field_description order="before">
4521*aca3beaaSApple OSS Distributions
4522*aca3beaaSApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*aca3beaaSApple OSS Distributions
4524*aca3beaaSApple OSS Distributions        </field_description>
4525*aca3beaaSApple OSS Distributions        <field_values>
4526*aca3beaaSApple OSS Distributions
4527*aca3beaaSApple OSS Distributions
4528*aca3beaaSApple OSS Distributions                <field_value_instance>
4529*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4530*aca3beaaSApple OSS Distributions        <field_value_description>
4531*aca3beaaSApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*aca3beaaSApple OSS Distributions</field_value_description>
4533*aca3beaaSApple OSS Distributions    </field_value_instance>
4534*aca3beaaSApple OSS Distributions                <field_value_instance>
4535*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4536*aca3beaaSApple OSS Distributions        <field_value_description>
4537*aca3beaaSApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*aca3beaaSApple OSS Distributions</field_value_description>
4539*aca3beaaSApple OSS Distributions    </field_value_instance>
4540*aca3beaaSApple OSS Distributions        </field_values>
4541*aca3beaaSApple OSS Distributions          <field_resets>
4542*aca3beaaSApple OSS Distributions
4543*aca3beaaSApple OSS Distributions    <field_reset>
4544*aca3beaaSApple OSS Distributions
4545*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*aca3beaaSApple OSS Distributions
4547*aca3beaaSApple OSS Distributions    </field_reset>
4548*aca3beaaSApple OSS Distributions</field_resets>
4549*aca3beaaSApple OSS Distributions      </field>
4550*aca3beaaSApple OSS Distributions        <field
4551*aca3beaaSApple OSS Distributions           id="DZF_1_1"
4552*aca3beaaSApple OSS Distributions           is_variable_length="False"
4553*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4554*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4556*aca3beaaSApple OSS Distributions           is_constant_value="False"
4557*aca3beaaSApple OSS Distributions        >
4558*aca3beaaSApple OSS Distributions          <field_name>DZF</field_name>
4559*aca3beaaSApple OSS Distributions        <field_msb>1</field_msb>
4560*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
4561*aca3beaaSApple OSS Distributions        <field_description order="before">
4562*aca3beaaSApple OSS Distributions
4563*aca3beaaSApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*aca3beaaSApple OSS Distributions
4565*aca3beaaSApple OSS Distributions        </field_description>
4566*aca3beaaSApple OSS Distributions        <field_values>
4567*aca3beaaSApple OSS Distributions
4568*aca3beaaSApple OSS Distributions
4569*aca3beaaSApple OSS Distributions                <field_value_instance>
4570*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4571*aca3beaaSApple OSS Distributions        <field_value_description>
4572*aca3beaaSApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*aca3beaaSApple OSS Distributions</field_value_description>
4574*aca3beaaSApple OSS Distributions    </field_value_instance>
4575*aca3beaaSApple OSS Distributions                <field_value_instance>
4576*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4577*aca3beaaSApple OSS Distributions        <field_value_description>
4578*aca3beaaSApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*aca3beaaSApple OSS Distributions</field_value_description>
4580*aca3beaaSApple OSS Distributions    </field_value_instance>
4581*aca3beaaSApple OSS Distributions        </field_values>
4582*aca3beaaSApple OSS Distributions          <field_resets>
4583*aca3beaaSApple OSS Distributions
4584*aca3beaaSApple OSS Distributions    <field_reset>
4585*aca3beaaSApple OSS Distributions
4586*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*aca3beaaSApple OSS Distributions
4588*aca3beaaSApple OSS Distributions    </field_reset>
4589*aca3beaaSApple OSS Distributions</field_resets>
4590*aca3beaaSApple OSS Distributions      </field>
4591*aca3beaaSApple OSS Distributions        <field
4592*aca3beaaSApple OSS Distributions           id="IOF_0_0"
4593*aca3beaaSApple OSS Distributions           is_variable_length="False"
4594*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4595*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4597*aca3beaaSApple OSS Distributions           is_constant_value="False"
4598*aca3beaaSApple OSS Distributions        >
4599*aca3beaaSApple OSS Distributions          <field_name>IOF</field_name>
4600*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
4601*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
4602*aca3beaaSApple OSS Distributions        <field_description order="before">
4603*aca3beaaSApple OSS Distributions
4604*aca3beaaSApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*aca3beaaSApple OSS Distributions
4606*aca3beaaSApple OSS Distributions        </field_description>
4607*aca3beaaSApple OSS Distributions        <field_values>
4608*aca3beaaSApple OSS Distributions
4609*aca3beaaSApple OSS Distributions
4610*aca3beaaSApple OSS Distributions                <field_value_instance>
4611*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4612*aca3beaaSApple OSS Distributions        <field_value_description>
4613*aca3beaaSApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*aca3beaaSApple OSS Distributions</field_value_description>
4615*aca3beaaSApple OSS Distributions    </field_value_instance>
4616*aca3beaaSApple OSS Distributions                <field_value_instance>
4617*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4618*aca3beaaSApple OSS Distributions        <field_value_description>
4619*aca3beaaSApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*aca3beaaSApple OSS Distributions</field_value_description>
4621*aca3beaaSApple OSS Distributions    </field_value_instance>
4622*aca3beaaSApple OSS Distributions        </field_values>
4623*aca3beaaSApple OSS Distributions          <field_resets>
4624*aca3beaaSApple OSS Distributions
4625*aca3beaaSApple OSS Distributions    <field_reset>
4626*aca3beaaSApple OSS Distributions
4627*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*aca3beaaSApple OSS Distributions
4629*aca3beaaSApple OSS Distributions    </field_reset>
4630*aca3beaaSApple OSS Distributions</field_resets>
4631*aca3beaaSApple OSS Distributions      </field>
4632*aca3beaaSApple OSS Distributions    <text_after_fields>
4633*aca3beaaSApple OSS Distributions
4634*aca3beaaSApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*aca3beaaSApple OSS Distributions<list type="unordered">
4636*aca3beaaSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*aca3beaaSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*aca3beaaSApple OSS Distributions</listitem></list>
4639*aca3beaaSApple OSS Distributions
4640*aca3beaaSApple OSS Distributions    </text_after_fields>
4641*aca3beaaSApple OSS Distributions  </fields>
4642*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
4643*aca3beaaSApple OSS Distributions
4644*aca3beaaSApple OSS Distributions
4645*aca3beaaSApple OSS Distributions
4646*aca3beaaSApple OSS Distributions
4647*aca3beaaSApple OSS Distributions
4648*aca3beaaSApple OSS Distributions
4649*aca3beaaSApple OSS Distributions
4650*aca3beaaSApple OSS Distributions
4651*aca3beaaSApple OSS Distributions
4652*aca3beaaSApple OSS Distributions
4653*aca3beaaSApple OSS Distributions
4654*aca3beaaSApple OSS Distributions
4655*aca3beaaSApple OSS Distributions
4656*aca3beaaSApple OSS Distributions
4657*aca3beaaSApple OSS Distributions
4658*aca3beaaSApple OSS Distributions
4659*aca3beaaSApple OSS Distributions
4660*aca3beaaSApple OSS Distributions
4661*aca3beaaSApple OSS Distributions
4662*aca3beaaSApple OSS Distributions
4663*aca3beaaSApple OSS Distributions
4664*aca3beaaSApple OSS Distributions
4665*aca3beaaSApple OSS Distributions
4666*aca3beaaSApple OSS Distributions
4667*aca3beaaSApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*aca3beaaSApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*aca3beaaSApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*aca3beaaSApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*aca3beaaSApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*aca3beaaSApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*aca3beaaSApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*aca3beaaSApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*aca3beaaSApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*aca3beaaSApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*aca3beaaSApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*aca3beaaSApple OSS Distributions    </reg_fieldset>
4679*aca3beaaSApple OSS Distributions            </partial_fieldset>
4680*aca3beaaSApple OSS Distributions            <partial_fieldset>
4681*aca3beaaSApple OSS Distributions              <fields length="25">
4682*aca3beaaSApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*aca3beaaSApple OSS Distributions    <text_before_fields>
4684*aca3beaaSApple OSS Distributions
4685*aca3beaaSApple OSS Distributions
4686*aca3beaaSApple OSS Distributions
4687*aca3beaaSApple OSS Distributions    </text_before_fields>
4688*aca3beaaSApple OSS Distributions
4689*aca3beaaSApple OSS Distributions        <field
4690*aca3beaaSApple OSS Distributions           id="IDS_24_24"
4691*aca3beaaSApple OSS Distributions           is_variable_length="False"
4692*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4693*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4695*aca3beaaSApple OSS Distributions           is_constant_value="False"
4696*aca3beaaSApple OSS Distributions        >
4697*aca3beaaSApple OSS Distributions          <field_name>IDS</field_name>
4698*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
4699*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
4700*aca3beaaSApple OSS Distributions        <field_description order="before">
4701*aca3beaaSApple OSS Distributions
4702*aca3beaaSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*aca3beaaSApple OSS Distributions
4704*aca3beaaSApple OSS Distributions        </field_description>
4705*aca3beaaSApple OSS Distributions        <field_values>
4706*aca3beaaSApple OSS Distributions
4707*aca3beaaSApple OSS Distributions
4708*aca3beaaSApple OSS Distributions                <field_value_instance>
4709*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4710*aca3beaaSApple OSS Distributions        <field_value_description>
4711*aca3beaaSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*aca3beaaSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*aca3beaaSApple OSS Distributions</field_value_description>
4714*aca3beaaSApple OSS Distributions    </field_value_instance>
4715*aca3beaaSApple OSS Distributions                <field_value_instance>
4716*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4717*aca3beaaSApple OSS Distributions        <field_value_description>
4718*aca3beaaSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*aca3beaaSApple OSS Distributions</field_value_description>
4720*aca3beaaSApple OSS Distributions    </field_value_instance>
4721*aca3beaaSApple OSS Distributions        </field_values>
4722*aca3beaaSApple OSS Distributions            <field_description order="after">
4723*aca3beaaSApple OSS Distributions
4724*aca3beaaSApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*aca3beaaSApple OSS Distributions
4726*aca3beaaSApple OSS Distributions            </field_description>
4727*aca3beaaSApple OSS Distributions          <field_resets>
4728*aca3beaaSApple OSS Distributions
4729*aca3beaaSApple OSS Distributions    <field_reset>
4730*aca3beaaSApple OSS Distributions
4731*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*aca3beaaSApple OSS Distributions
4733*aca3beaaSApple OSS Distributions    </field_reset>
4734*aca3beaaSApple OSS Distributions</field_resets>
4735*aca3beaaSApple OSS Distributions      </field>
4736*aca3beaaSApple OSS Distributions        <field
4737*aca3beaaSApple OSS Distributions           id="0_23_14"
4738*aca3beaaSApple OSS Distributions           is_variable_length="False"
4739*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4740*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4742*aca3beaaSApple OSS Distributions           is_constant_value="False"
4743*aca3beaaSApple OSS Distributions           rwtype="RES0"
4744*aca3beaaSApple OSS Distributions        >
4745*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
4746*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
4747*aca3beaaSApple OSS Distributions        <field_lsb>14</field_lsb>
4748*aca3beaaSApple OSS Distributions        <field_description order="before">
4749*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*aca3beaaSApple OSS Distributions        </field_description>
4751*aca3beaaSApple OSS Distributions        <field_values>
4752*aca3beaaSApple OSS Distributions        </field_values>
4753*aca3beaaSApple OSS Distributions      </field>
4754*aca3beaaSApple OSS Distributions        <field
4755*aca3beaaSApple OSS Distributions           id="IESB_13_13_1"
4756*aca3beaaSApple OSS Distributions           is_variable_length="False"
4757*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4758*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4760*aca3beaaSApple OSS Distributions           is_constant_value="False"
4761*aca3beaaSApple OSS Distributions        >
4762*aca3beaaSApple OSS Distributions          <field_name>IESB</field_name>
4763*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
4764*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
4765*aca3beaaSApple OSS Distributions        <field_description order="before">
4766*aca3beaaSApple OSS Distributions
4767*aca3beaaSApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*aca3beaaSApple OSS Distributions
4769*aca3beaaSApple OSS Distributions        </field_description>
4770*aca3beaaSApple OSS Distributions        <field_values>
4771*aca3beaaSApple OSS Distributions
4772*aca3beaaSApple OSS Distributions
4773*aca3beaaSApple OSS Distributions                <field_value_instance>
4774*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
4775*aca3beaaSApple OSS Distributions        <field_value_description>
4776*aca3beaaSApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*aca3beaaSApple OSS Distributions</field_value_description>
4778*aca3beaaSApple OSS Distributions    </field_value_instance>
4779*aca3beaaSApple OSS Distributions                <field_value_instance>
4780*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
4781*aca3beaaSApple OSS Distributions        <field_value_description>
4782*aca3beaaSApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*aca3beaaSApple OSS Distributions</field_value_description>
4784*aca3beaaSApple OSS Distributions    </field_value_instance>
4785*aca3beaaSApple OSS Distributions        </field_values>
4786*aca3beaaSApple OSS Distributions            <field_description order="after">
4787*aca3beaaSApple OSS Distributions
4788*aca3beaaSApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*aca3beaaSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*aca3beaaSApple OSS Distributions
4791*aca3beaaSApple OSS Distributions            </field_description>
4792*aca3beaaSApple OSS Distributions          <field_resets>
4793*aca3beaaSApple OSS Distributions
4794*aca3beaaSApple OSS Distributions    <field_reset>
4795*aca3beaaSApple OSS Distributions
4796*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*aca3beaaSApple OSS Distributions
4798*aca3beaaSApple OSS Distributions    </field_reset>
4799*aca3beaaSApple OSS Distributions</field_resets>
4800*aca3beaaSApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*aca3beaaSApple OSS Distributions      </field>
4802*aca3beaaSApple OSS Distributions        <field
4803*aca3beaaSApple OSS Distributions           id="0_13_13_2"
4804*aca3beaaSApple OSS Distributions           is_variable_length="False"
4805*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4806*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4808*aca3beaaSApple OSS Distributions           is_constant_value="False"
4809*aca3beaaSApple OSS Distributions           rwtype="RES0"
4810*aca3beaaSApple OSS Distributions        >
4811*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
4812*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
4813*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
4814*aca3beaaSApple OSS Distributions        <field_description order="before">
4815*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*aca3beaaSApple OSS Distributions        </field_description>
4817*aca3beaaSApple OSS Distributions        <field_values>
4818*aca3beaaSApple OSS Distributions        </field_values>
4819*aca3beaaSApple OSS Distributions      </field>
4820*aca3beaaSApple OSS Distributions        <field
4821*aca3beaaSApple OSS Distributions           id="AET_12_10"
4822*aca3beaaSApple OSS Distributions           is_variable_length="False"
4823*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4824*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4826*aca3beaaSApple OSS Distributions           is_constant_value="False"
4827*aca3beaaSApple OSS Distributions        >
4828*aca3beaaSApple OSS Distributions          <field_name>AET</field_name>
4829*aca3beaaSApple OSS Distributions        <field_msb>12</field_msb>
4830*aca3beaaSApple OSS Distributions        <field_lsb>10</field_lsb>
4831*aca3beaaSApple OSS Distributions        <field_description order="before">
4832*aca3beaaSApple OSS Distributions
4833*aca3beaaSApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*aca3beaaSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*aca3beaaSApple OSS Distributions
4836*aca3beaaSApple OSS Distributions        </field_description>
4837*aca3beaaSApple OSS Distributions        <field_values>
4838*aca3beaaSApple OSS Distributions
4839*aca3beaaSApple OSS Distributions
4840*aca3beaaSApple OSS Distributions                <field_value_instance>
4841*aca3beaaSApple OSS Distributions            <field_value>0b000</field_value>
4842*aca3beaaSApple OSS Distributions        <field_value_description>
4843*aca3beaaSApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*aca3beaaSApple OSS Distributions</field_value_description>
4845*aca3beaaSApple OSS Distributions    </field_value_instance>
4846*aca3beaaSApple OSS Distributions                <field_value_instance>
4847*aca3beaaSApple OSS Distributions            <field_value>0b001</field_value>
4848*aca3beaaSApple OSS Distributions        <field_value_description>
4849*aca3beaaSApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*aca3beaaSApple OSS Distributions</field_value_description>
4851*aca3beaaSApple OSS Distributions    </field_value_instance>
4852*aca3beaaSApple OSS Distributions                <field_value_instance>
4853*aca3beaaSApple OSS Distributions            <field_value>0b010</field_value>
4854*aca3beaaSApple OSS Distributions        <field_value_description>
4855*aca3beaaSApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*aca3beaaSApple OSS Distributions</field_value_description>
4857*aca3beaaSApple OSS Distributions    </field_value_instance>
4858*aca3beaaSApple OSS Distributions                <field_value_instance>
4859*aca3beaaSApple OSS Distributions            <field_value>0b011</field_value>
4860*aca3beaaSApple OSS Distributions        <field_value_description>
4861*aca3beaaSApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*aca3beaaSApple OSS Distributions</field_value_description>
4863*aca3beaaSApple OSS Distributions    </field_value_instance>
4864*aca3beaaSApple OSS Distributions                <field_value_instance>
4865*aca3beaaSApple OSS Distributions            <field_value>0b110</field_value>
4866*aca3beaaSApple OSS Distributions        <field_value_description>
4867*aca3beaaSApple OSS Distributions  <para>Corrected error (CE).</para>
4868*aca3beaaSApple OSS Distributions</field_value_description>
4869*aca3beaaSApple OSS Distributions    </field_value_instance>
4870*aca3beaaSApple OSS Distributions        </field_values>
4871*aca3beaaSApple OSS Distributions            <field_description order="after">
4872*aca3beaaSApple OSS Distributions
4873*aca3beaaSApple OSS Distributions  <para>All other values are reserved.</para>
4874*aca3beaaSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*aca3beaaSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*aca3beaaSApple OSS Distributions<list type="unordered">
4877*aca3beaaSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*aca3beaaSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*aca3beaaSApple OSS Distributions</listitem></list>
4880*aca3beaaSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*aca3beaaSApple OSS Distributions
4882*aca3beaaSApple OSS Distributions            </field_description>
4883*aca3beaaSApple OSS Distributions          <field_resets>
4884*aca3beaaSApple OSS Distributions
4885*aca3beaaSApple OSS Distributions    <field_reset>
4886*aca3beaaSApple OSS Distributions
4887*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*aca3beaaSApple OSS Distributions
4889*aca3beaaSApple OSS Distributions    </field_reset>
4890*aca3beaaSApple OSS Distributions</field_resets>
4891*aca3beaaSApple OSS Distributions      </field>
4892*aca3beaaSApple OSS Distributions        <field
4893*aca3beaaSApple OSS Distributions           id="EA_9_9"
4894*aca3beaaSApple OSS Distributions           is_variable_length="False"
4895*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4896*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4898*aca3beaaSApple OSS Distributions           is_constant_value="False"
4899*aca3beaaSApple OSS Distributions        >
4900*aca3beaaSApple OSS Distributions          <field_name>EA</field_name>
4901*aca3beaaSApple OSS Distributions        <field_msb>9</field_msb>
4902*aca3beaaSApple OSS Distributions        <field_lsb>9</field_lsb>
4903*aca3beaaSApple OSS Distributions        <field_description order="before">
4904*aca3beaaSApple OSS Distributions
4905*aca3beaaSApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*aca3beaaSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*aca3beaaSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*aca3beaaSApple OSS Distributions<list type="unordered">
4909*aca3beaaSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*aca3beaaSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*aca3beaaSApple OSS Distributions</listitem></list>
4912*aca3beaaSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*aca3beaaSApple OSS Distributions
4914*aca3beaaSApple OSS Distributions        </field_description>
4915*aca3beaaSApple OSS Distributions        <field_values>
4916*aca3beaaSApple OSS Distributions
4917*aca3beaaSApple OSS Distributions
4918*aca3beaaSApple OSS Distributions        </field_values>
4919*aca3beaaSApple OSS Distributions          <field_resets>
4920*aca3beaaSApple OSS Distributions
4921*aca3beaaSApple OSS Distributions    <field_reset>
4922*aca3beaaSApple OSS Distributions
4923*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*aca3beaaSApple OSS Distributions
4925*aca3beaaSApple OSS Distributions    </field_reset>
4926*aca3beaaSApple OSS Distributions</field_resets>
4927*aca3beaaSApple OSS Distributions      </field>
4928*aca3beaaSApple OSS Distributions        <field
4929*aca3beaaSApple OSS Distributions           id="0_8_6"
4930*aca3beaaSApple OSS Distributions           is_variable_length="False"
4931*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4932*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4934*aca3beaaSApple OSS Distributions           is_constant_value="False"
4935*aca3beaaSApple OSS Distributions           rwtype="RES0"
4936*aca3beaaSApple OSS Distributions        >
4937*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
4938*aca3beaaSApple OSS Distributions        <field_msb>8</field_msb>
4939*aca3beaaSApple OSS Distributions        <field_lsb>6</field_lsb>
4940*aca3beaaSApple OSS Distributions        <field_description order="before">
4941*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*aca3beaaSApple OSS Distributions        </field_description>
4943*aca3beaaSApple OSS Distributions        <field_values>
4944*aca3beaaSApple OSS Distributions        </field_values>
4945*aca3beaaSApple OSS Distributions      </field>
4946*aca3beaaSApple OSS Distributions        <field
4947*aca3beaaSApple OSS Distributions           id="DFSC_5_0"
4948*aca3beaaSApple OSS Distributions           is_variable_length="False"
4949*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
4950*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
4952*aca3beaaSApple OSS Distributions           is_constant_value="False"
4953*aca3beaaSApple OSS Distributions        >
4954*aca3beaaSApple OSS Distributions          <field_name>DFSC</field_name>
4955*aca3beaaSApple OSS Distributions        <field_msb>5</field_msb>
4956*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
4957*aca3beaaSApple OSS Distributions        <field_description order="before">
4958*aca3beaaSApple OSS Distributions
4959*aca3beaaSApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*aca3beaaSApple OSS Distributions
4961*aca3beaaSApple OSS Distributions        </field_description>
4962*aca3beaaSApple OSS Distributions        <field_values>
4963*aca3beaaSApple OSS Distributions
4964*aca3beaaSApple OSS Distributions
4965*aca3beaaSApple OSS Distributions                <field_value_instance>
4966*aca3beaaSApple OSS Distributions            <field_value>0b000000</field_value>
4967*aca3beaaSApple OSS Distributions        <field_value_description>
4968*aca3beaaSApple OSS Distributions  <para>Uncategorized.</para>
4969*aca3beaaSApple OSS Distributions</field_value_description>
4970*aca3beaaSApple OSS Distributions    </field_value_instance>
4971*aca3beaaSApple OSS Distributions                <field_value_instance>
4972*aca3beaaSApple OSS Distributions            <field_value>0b010001</field_value>
4973*aca3beaaSApple OSS Distributions        <field_value_description>
4974*aca3beaaSApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*aca3beaaSApple OSS Distributions</field_value_description>
4976*aca3beaaSApple OSS Distributions    </field_value_instance>
4977*aca3beaaSApple OSS Distributions        </field_values>
4978*aca3beaaSApple OSS Distributions            <field_description order="after">
4979*aca3beaaSApple OSS Distributions
4980*aca3beaaSApple OSS Distributions  <para>All other values are reserved.</para>
4981*aca3beaaSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*aca3beaaSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*aca3beaaSApple OSS Distributions
4984*aca3beaaSApple OSS Distributions            </field_description>
4985*aca3beaaSApple OSS Distributions          <field_resets>
4986*aca3beaaSApple OSS Distributions
4987*aca3beaaSApple OSS Distributions    <field_reset>
4988*aca3beaaSApple OSS Distributions
4989*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*aca3beaaSApple OSS Distributions
4991*aca3beaaSApple OSS Distributions    </field_reset>
4992*aca3beaaSApple OSS Distributions</field_resets>
4993*aca3beaaSApple OSS Distributions      </field>
4994*aca3beaaSApple OSS Distributions    <text_after_fields>
4995*aca3beaaSApple OSS Distributions
4996*aca3beaaSApple OSS Distributions
4997*aca3beaaSApple OSS Distributions
4998*aca3beaaSApple OSS Distributions    </text_after_fields>
4999*aca3beaaSApple OSS Distributions  </fields>
5000*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5001*aca3beaaSApple OSS Distributions
5002*aca3beaaSApple OSS Distributions
5003*aca3beaaSApple OSS Distributions
5004*aca3beaaSApple OSS Distributions
5005*aca3beaaSApple OSS Distributions
5006*aca3beaaSApple OSS Distributions
5007*aca3beaaSApple OSS Distributions
5008*aca3beaaSApple OSS Distributions
5009*aca3beaaSApple OSS Distributions
5010*aca3beaaSApple OSS Distributions
5011*aca3beaaSApple OSS Distributions
5012*aca3beaaSApple OSS Distributions
5013*aca3beaaSApple OSS Distributions
5014*aca3beaaSApple OSS Distributions
5015*aca3beaaSApple OSS Distributions
5016*aca3beaaSApple OSS Distributions
5017*aca3beaaSApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*aca3beaaSApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*aca3beaaSApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*aca3beaaSApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*aca3beaaSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*aca3beaaSApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*aca3beaaSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*aca3beaaSApple OSS Distributions    </reg_fieldset>
5025*aca3beaaSApple OSS Distributions            </partial_fieldset>
5026*aca3beaaSApple OSS Distributions            <partial_fieldset>
5027*aca3beaaSApple OSS Distributions              <fields length="25">
5028*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*aca3beaaSApple OSS Distributions    <text_before_fields>
5030*aca3beaaSApple OSS Distributions
5031*aca3beaaSApple OSS Distributions
5032*aca3beaaSApple OSS Distributions
5033*aca3beaaSApple OSS Distributions    </text_before_fields>
5034*aca3beaaSApple OSS Distributions
5035*aca3beaaSApple OSS Distributions        <field
5036*aca3beaaSApple OSS Distributions           id="0_24_6"
5037*aca3beaaSApple OSS Distributions           is_variable_length="False"
5038*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5039*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5041*aca3beaaSApple OSS Distributions           is_constant_value="False"
5042*aca3beaaSApple OSS Distributions           rwtype="RES0"
5043*aca3beaaSApple OSS Distributions        >
5044*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5045*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5046*aca3beaaSApple OSS Distributions        <field_lsb>6</field_lsb>
5047*aca3beaaSApple OSS Distributions        <field_description order="before">
5048*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*aca3beaaSApple OSS Distributions        </field_description>
5050*aca3beaaSApple OSS Distributions        <field_values>
5051*aca3beaaSApple OSS Distributions        </field_values>
5052*aca3beaaSApple OSS Distributions      </field>
5053*aca3beaaSApple OSS Distributions        <field
5054*aca3beaaSApple OSS Distributions           id="IFSC_5_0"
5055*aca3beaaSApple OSS Distributions           is_variable_length="False"
5056*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5057*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5059*aca3beaaSApple OSS Distributions           is_constant_value="False"
5060*aca3beaaSApple OSS Distributions        >
5061*aca3beaaSApple OSS Distributions          <field_name>IFSC</field_name>
5062*aca3beaaSApple OSS Distributions        <field_msb>5</field_msb>
5063*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5064*aca3beaaSApple OSS Distributions        <field_description order="before">
5065*aca3beaaSApple OSS Distributions
5066*aca3beaaSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*aca3beaaSApple OSS Distributions
5068*aca3beaaSApple OSS Distributions        </field_description>
5069*aca3beaaSApple OSS Distributions        <field_values>
5070*aca3beaaSApple OSS Distributions
5071*aca3beaaSApple OSS Distributions
5072*aca3beaaSApple OSS Distributions        </field_values>
5073*aca3beaaSApple OSS Distributions          <field_resets>
5074*aca3beaaSApple OSS Distributions
5075*aca3beaaSApple OSS Distributions    <field_reset>
5076*aca3beaaSApple OSS Distributions
5077*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*aca3beaaSApple OSS Distributions
5079*aca3beaaSApple OSS Distributions    </field_reset>
5080*aca3beaaSApple OSS Distributions</field_resets>
5081*aca3beaaSApple OSS Distributions      </field>
5082*aca3beaaSApple OSS Distributions    <text_after_fields>
5083*aca3beaaSApple OSS Distributions
5084*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*aca3beaaSApple OSS Distributions<list type="unordered">
5086*aca3beaaSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*aca3beaaSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*aca3beaaSApple OSS Distributions</listitem></list>
5089*aca3beaaSApple OSS Distributions
5090*aca3beaaSApple OSS Distributions    </text_after_fields>
5091*aca3beaaSApple OSS Distributions  </fields>
5092*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5093*aca3beaaSApple OSS Distributions
5094*aca3beaaSApple OSS Distributions
5095*aca3beaaSApple OSS Distributions
5096*aca3beaaSApple OSS Distributions
5097*aca3beaaSApple OSS Distributions
5098*aca3beaaSApple OSS Distributions
5099*aca3beaaSApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*aca3beaaSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*aca3beaaSApple OSS Distributions    </reg_fieldset>
5102*aca3beaaSApple OSS Distributions            </partial_fieldset>
5103*aca3beaaSApple OSS Distributions            <partial_fieldset>
5104*aca3beaaSApple OSS Distributions              <fields length="25">
5105*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*aca3beaaSApple OSS Distributions    <text_before_fields>
5107*aca3beaaSApple OSS Distributions
5108*aca3beaaSApple OSS Distributions
5109*aca3beaaSApple OSS Distributions
5110*aca3beaaSApple OSS Distributions    </text_before_fields>
5111*aca3beaaSApple OSS Distributions
5112*aca3beaaSApple OSS Distributions        <field
5113*aca3beaaSApple OSS Distributions           id="ISV_24_24"
5114*aca3beaaSApple OSS Distributions           is_variable_length="False"
5115*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5116*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5118*aca3beaaSApple OSS Distributions           is_constant_value="False"
5119*aca3beaaSApple OSS Distributions        >
5120*aca3beaaSApple OSS Distributions          <field_name>ISV</field_name>
5121*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5122*aca3beaaSApple OSS Distributions        <field_lsb>24</field_lsb>
5123*aca3beaaSApple OSS Distributions        <field_description order="before">
5124*aca3beaaSApple OSS Distributions
5125*aca3beaaSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*aca3beaaSApple OSS Distributions
5127*aca3beaaSApple OSS Distributions        </field_description>
5128*aca3beaaSApple OSS Distributions        <field_values>
5129*aca3beaaSApple OSS Distributions
5130*aca3beaaSApple OSS Distributions
5131*aca3beaaSApple OSS Distributions                <field_value_instance>
5132*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5133*aca3beaaSApple OSS Distributions        <field_value_description>
5134*aca3beaaSApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*aca3beaaSApple OSS Distributions</field_value_description>
5136*aca3beaaSApple OSS Distributions    </field_value_instance>
5137*aca3beaaSApple OSS Distributions                <field_value_instance>
5138*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5139*aca3beaaSApple OSS Distributions        <field_value_description>
5140*aca3beaaSApple OSS Distributions  <para>EX bit is valid.</para>
5141*aca3beaaSApple OSS Distributions</field_value_description>
5142*aca3beaaSApple OSS Distributions    </field_value_instance>
5143*aca3beaaSApple OSS Distributions        </field_values>
5144*aca3beaaSApple OSS Distributions            <field_description order="after">
5145*aca3beaaSApple OSS Distributions
5146*aca3beaaSApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*aca3beaaSApple OSS Distributions
5148*aca3beaaSApple OSS Distributions            </field_description>
5149*aca3beaaSApple OSS Distributions          <field_resets>
5150*aca3beaaSApple OSS Distributions
5151*aca3beaaSApple OSS Distributions    <field_reset>
5152*aca3beaaSApple OSS Distributions
5153*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*aca3beaaSApple OSS Distributions
5155*aca3beaaSApple OSS Distributions    </field_reset>
5156*aca3beaaSApple OSS Distributions</field_resets>
5157*aca3beaaSApple OSS Distributions      </field>
5158*aca3beaaSApple OSS Distributions        <field
5159*aca3beaaSApple OSS Distributions           id="0_23_7"
5160*aca3beaaSApple OSS Distributions           is_variable_length="False"
5161*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5162*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5164*aca3beaaSApple OSS Distributions           is_constant_value="False"
5165*aca3beaaSApple OSS Distributions           rwtype="RES0"
5166*aca3beaaSApple OSS Distributions        >
5167*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5168*aca3beaaSApple OSS Distributions        <field_msb>23</field_msb>
5169*aca3beaaSApple OSS Distributions        <field_lsb>7</field_lsb>
5170*aca3beaaSApple OSS Distributions        <field_description order="before">
5171*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*aca3beaaSApple OSS Distributions        </field_description>
5173*aca3beaaSApple OSS Distributions        <field_values>
5174*aca3beaaSApple OSS Distributions        </field_values>
5175*aca3beaaSApple OSS Distributions      </field>
5176*aca3beaaSApple OSS Distributions        <field
5177*aca3beaaSApple OSS Distributions           id="EX_6_6"
5178*aca3beaaSApple OSS Distributions           is_variable_length="False"
5179*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5180*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5182*aca3beaaSApple OSS Distributions           is_constant_value="False"
5183*aca3beaaSApple OSS Distributions        >
5184*aca3beaaSApple OSS Distributions          <field_name>EX</field_name>
5185*aca3beaaSApple OSS Distributions        <field_msb>6</field_msb>
5186*aca3beaaSApple OSS Distributions        <field_lsb>6</field_lsb>
5187*aca3beaaSApple OSS Distributions        <field_description order="before">
5188*aca3beaaSApple OSS Distributions
5189*aca3beaaSApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*aca3beaaSApple OSS Distributions
5191*aca3beaaSApple OSS Distributions        </field_description>
5192*aca3beaaSApple OSS Distributions        <field_values>
5193*aca3beaaSApple OSS Distributions
5194*aca3beaaSApple OSS Distributions
5195*aca3beaaSApple OSS Distributions                <field_value_instance>
5196*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5197*aca3beaaSApple OSS Distributions        <field_value_description>
5198*aca3beaaSApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*aca3beaaSApple OSS Distributions</field_value_description>
5200*aca3beaaSApple OSS Distributions    </field_value_instance>
5201*aca3beaaSApple OSS Distributions                <field_value_instance>
5202*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5203*aca3beaaSApple OSS Distributions        <field_value_description>
5204*aca3beaaSApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*aca3beaaSApple OSS Distributions</field_value_description>
5206*aca3beaaSApple OSS Distributions    </field_value_instance>
5207*aca3beaaSApple OSS Distributions        </field_values>
5208*aca3beaaSApple OSS Distributions            <field_description order="after">
5209*aca3beaaSApple OSS Distributions
5210*aca3beaaSApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*aca3beaaSApple OSS Distributions
5212*aca3beaaSApple OSS Distributions            </field_description>
5213*aca3beaaSApple OSS Distributions          <field_resets>
5214*aca3beaaSApple OSS Distributions
5215*aca3beaaSApple OSS Distributions    <field_reset>
5216*aca3beaaSApple OSS Distributions
5217*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*aca3beaaSApple OSS Distributions
5219*aca3beaaSApple OSS Distributions    </field_reset>
5220*aca3beaaSApple OSS Distributions</field_resets>
5221*aca3beaaSApple OSS Distributions      </field>
5222*aca3beaaSApple OSS Distributions        <field
5223*aca3beaaSApple OSS Distributions           id="IFSC_5_0"
5224*aca3beaaSApple OSS Distributions           is_variable_length="False"
5225*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5226*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5228*aca3beaaSApple OSS Distributions           is_constant_value="False"
5229*aca3beaaSApple OSS Distributions        >
5230*aca3beaaSApple OSS Distributions          <field_name>IFSC</field_name>
5231*aca3beaaSApple OSS Distributions        <field_msb>5</field_msb>
5232*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5233*aca3beaaSApple OSS Distributions        <field_description order="before">
5234*aca3beaaSApple OSS Distributions
5235*aca3beaaSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*aca3beaaSApple OSS Distributions
5237*aca3beaaSApple OSS Distributions        </field_description>
5238*aca3beaaSApple OSS Distributions        <field_values>
5239*aca3beaaSApple OSS Distributions
5240*aca3beaaSApple OSS Distributions
5241*aca3beaaSApple OSS Distributions        </field_values>
5242*aca3beaaSApple OSS Distributions          <field_resets>
5243*aca3beaaSApple OSS Distributions
5244*aca3beaaSApple OSS Distributions    <field_reset>
5245*aca3beaaSApple OSS Distributions
5246*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*aca3beaaSApple OSS Distributions
5248*aca3beaaSApple OSS Distributions    </field_reset>
5249*aca3beaaSApple OSS Distributions</field_resets>
5250*aca3beaaSApple OSS Distributions      </field>
5251*aca3beaaSApple OSS Distributions    <text_after_fields>
5252*aca3beaaSApple OSS Distributions
5253*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*aca3beaaSApple OSS Distributions
5255*aca3beaaSApple OSS Distributions    </text_after_fields>
5256*aca3beaaSApple OSS Distributions  </fields>
5257*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5258*aca3beaaSApple OSS Distributions
5259*aca3beaaSApple OSS Distributions
5260*aca3beaaSApple OSS Distributions
5261*aca3beaaSApple OSS Distributions
5262*aca3beaaSApple OSS Distributions
5263*aca3beaaSApple OSS Distributions
5264*aca3beaaSApple OSS Distributions
5265*aca3beaaSApple OSS Distributions
5266*aca3beaaSApple OSS Distributions
5267*aca3beaaSApple OSS Distributions
5268*aca3beaaSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*aca3beaaSApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*aca3beaaSApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*aca3beaaSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*aca3beaaSApple OSS Distributions    </reg_fieldset>
5273*aca3beaaSApple OSS Distributions            </partial_fieldset>
5274*aca3beaaSApple OSS Distributions            <partial_fieldset>
5275*aca3beaaSApple OSS Distributions              <fields length="25">
5276*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*aca3beaaSApple OSS Distributions    <text_before_fields>
5278*aca3beaaSApple OSS Distributions
5279*aca3beaaSApple OSS Distributions
5280*aca3beaaSApple OSS Distributions
5281*aca3beaaSApple OSS Distributions    </text_before_fields>
5282*aca3beaaSApple OSS Distributions
5283*aca3beaaSApple OSS Distributions        <field
5284*aca3beaaSApple OSS Distributions           id="0_24_14"
5285*aca3beaaSApple OSS Distributions           is_variable_length="False"
5286*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5287*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5289*aca3beaaSApple OSS Distributions           is_constant_value="False"
5290*aca3beaaSApple OSS Distributions           rwtype="RES0"
5291*aca3beaaSApple OSS Distributions        >
5292*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5293*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5294*aca3beaaSApple OSS Distributions        <field_lsb>14</field_lsb>
5295*aca3beaaSApple OSS Distributions        <field_description order="before">
5296*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*aca3beaaSApple OSS Distributions        </field_description>
5298*aca3beaaSApple OSS Distributions        <field_values>
5299*aca3beaaSApple OSS Distributions        </field_values>
5300*aca3beaaSApple OSS Distributions      </field>
5301*aca3beaaSApple OSS Distributions        <field
5302*aca3beaaSApple OSS Distributions           id="VNCR_13_13_1"
5303*aca3beaaSApple OSS Distributions           is_variable_length="False"
5304*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5305*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5307*aca3beaaSApple OSS Distributions           is_constant_value="False"
5308*aca3beaaSApple OSS Distributions        >
5309*aca3beaaSApple OSS Distributions          <field_name>VNCR</field_name>
5310*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
5311*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
5312*aca3beaaSApple OSS Distributions        <field_description order="before">
5313*aca3beaaSApple OSS Distributions
5314*aca3beaaSApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*aca3beaaSApple OSS Distributions
5316*aca3beaaSApple OSS Distributions        </field_description>
5317*aca3beaaSApple OSS Distributions        <field_values>
5318*aca3beaaSApple OSS Distributions
5319*aca3beaaSApple OSS Distributions
5320*aca3beaaSApple OSS Distributions                <field_value_instance>
5321*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5322*aca3beaaSApple OSS Distributions        <field_value_description>
5323*aca3beaaSApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*aca3beaaSApple OSS Distributions</field_value_description>
5325*aca3beaaSApple OSS Distributions    </field_value_instance>
5326*aca3beaaSApple OSS Distributions                <field_value_instance>
5327*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5328*aca3beaaSApple OSS Distributions        <field_value_description>
5329*aca3beaaSApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*aca3beaaSApple OSS Distributions</field_value_description>
5331*aca3beaaSApple OSS Distributions    </field_value_instance>
5332*aca3beaaSApple OSS Distributions        </field_values>
5333*aca3beaaSApple OSS Distributions            <field_description order="after">
5334*aca3beaaSApple OSS Distributions
5335*aca3beaaSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*aca3beaaSApple OSS Distributions
5337*aca3beaaSApple OSS Distributions            </field_description>
5338*aca3beaaSApple OSS Distributions          <field_resets>
5339*aca3beaaSApple OSS Distributions
5340*aca3beaaSApple OSS Distributions    <field_reset>
5341*aca3beaaSApple OSS Distributions
5342*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*aca3beaaSApple OSS Distributions
5344*aca3beaaSApple OSS Distributions    </field_reset>
5345*aca3beaaSApple OSS Distributions</field_resets>
5346*aca3beaaSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*aca3beaaSApple OSS Distributions      </field>
5348*aca3beaaSApple OSS Distributions        <field
5349*aca3beaaSApple OSS Distributions           id="0_13_13_2"
5350*aca3beaaSApple OSS Distributions           is_variable_length="False"
5351*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5352*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5354*aca3beaaSApple OSS Distributions           is_constant_value="False"
5355*aca3beaaSApple OSS Distributions           rwtype="RES0"
5356*aca3beaaSApple OSS Distributions        >
5357*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5358*aca3beaaSApple OSS Distributions        <field_msb>13</field_msb>
5359*aca3beaaSApple OSS Distributions        <field_lsb>13</field_lsb>
5360*aca3beaaSApple OSS Distributions        <field_description order="before">
5361*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*aca3beaaSApple OSS Distributions        </field_description>
5363*aca3beaaSApple OSS Distributions        <field_values>
5364*aca3beaaSApple OSS Distributions        </field_values>
5365*aca3beaaSApple OSS Distributions      </field>
5366*aca3beaaSApple OSS Distributions        <field
5367*aca3beaaSApple OSS Distributions           id="0_12_9"
5368*aca3beaaSApple OSS Distributions           is_variable_length="False"
5369*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5370*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5372*aca3beaaSApple OSS Distributions           is_constant_value="False"
5373*aca3beaaSApple OSS Distributions           rwtype="RES0"
5374*aca3beaaSApple OSS Distributions        >
5375*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5376*aca3beaaSApple OSS Distributions        <field_msb>12</field_msb>
5377*aca3beaaSApple OSS Distributions        <field_lsb>9</field_lsb>
5378*aca3beaaSApple OSS Distributions        <field_description order="before">
5379*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*aca3beaaSApple OSS Distributions        </field_description>
5381*aca3beaaSApple OSS Distributions        <field_values>
5382*aca3beaaSApple OSS Distributions        </field_values>
5383*aca3beaaSApple OSS Distributions      </field>
5384*aca3beaaSApple OSS Distributions        <field
5385*aca3beaaSApple OSS Distributions           id="CM_8_8"
5386*aca3beaaSApple OSS Distributions           is_variable_length="False"
5387*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5388*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5390*aca3beaaSApple OSS Distributions           is_constant_value="False"
5391*aca3beaaSApple OSS Distributions        >
5392*aca3beaaSApple OSS Distributions          <field_name>CM</field_name>
5393*aca3beaaSApple OSS Distributions        <field_msb>8</field_msb>
5394*aca3beaaSApple OSS Distributions        <field_lsb>8</field_lsb>
5395*aca3beaaSApple OSS Distributions        <field_description order="before">
5396*aca3beaaSApple OSS Distributions
5397*aca3beaaSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*aca3beaaSApple OSS Distributions
5399*aca3beaaSApple OSS Distributions        </field_description>
5400*aca3beaaSApple OSS Distributions        <field_values>
5401*aca3beaaSApple OSS Distributions
5402*aca3beaaSApple OSS Distributions
5403*aca3beaaSApple OSS Distributions                <field_value_instance>
5404*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5405*aca3beaaSApple OSS Distributions        <field_value_description>
5406*aca3beaaSApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*aca3beaaSApple OSS Distributions</field_value_description>
5408*aca3beaaSApple OSS Distributions    </field_value_instance>
5409*aca3beaaSApple OSS Distributions                <field_value_instance>
5410*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5411*aca3beaaSApple OSS Distributions        <field_value_description>
5412*aca3beaaSApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*aca3beaaSApple OSS Distributions</field_value_description>
5414*aca3beaaSApple OSS Distributions    </field_value_instance>
5415*aca3beaaSApple OSS Distributions        </field_values>
5416*aca3beaaSApple OSS Distributions          <field_resets>
5417*aca3beaaSApple OSS Distributions
5418*aca3beaaSApple OSS Distributions    <field_reset>
5419*aca3beaaSApple OSS Distributions
5420*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*aca3beaaSApple OSS Distributions
5422*aca3beaaSApple OSS Distributions    </field_reset>
5423*aca3beaaSApple OSS Distributions</field_resets>
5424*aca3beaaSApple OSS Distributions      </field>
5425*aca3beaaSApple OSS Distributions        <field
5426*aca3beaaSApple OSS Distributions           id="0_7_7"
5427*aca3beaaSApple OSS Distributions           is_variable_length="False"
5428*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5429*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5431*aca3beaaSApple OSS Distributions           is_constant_value="False"
5432*aca3beaaSApple OSS Distributions           rwtype="RES0"
5433*aca3beaaSApple OSS Distributions        >
5434*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5435*aca3beaaSApple OSS Distributions        <field_msb>7</field_msb>
5436*aca3beaaSApple OSS Distributions        <field_lsb>7</field_lsb>
5437*aca3beaaSApple OSS Distributions        <field_description order="before">
5438*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*aca3beaaSApple OSS Distributions        </field_description>
5440*aca3beaaSApple OSS Distributions        <field_values>
5441*aca3beaaSApple OSS Distributions        </field_values>
5442*aca3beaaSApple OSS Distributions      </field>
5443*aca3beaaSApple OSS Distributions        <field
5444*aca3beaaSApple OSS Distributions           id="WnR_6_6"
5445*aca3beaaSApple OSS Distributions           is_variable_length="False"
5446*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5447*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5449*aca3beaaSApple OSS Distributions           is_constant_value="False"
5450*aca3beaaSApple OSS Distributions        >
5451*aca3beaaSApple OSS Distributions          <field_name>WnR</field_name>
5452*aca3beaaSApple OSS Distributions        <field_msb>6</field_msb>
5453*aca3beaaSApple OSS Distributions        <field_lsb>6</field_lsb>
5454*aca3beaaSApple OSS Distributions        <field_description order="before">
5455*aca3beaaSApple OSS Distributions
5456*aca3beaaSApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*aca3beaaSApple OSS Distributions
5458*aca3beaaSApple OSS Distributions        </field_description>
5459*aca3beaaSApple OSS Distributions        <field_values>
5460*aca3beaaSApple OSS Distributions
5461*aca3beaaSApple OSS Distributions
5462*aca3beaaSApple OSS Distributions                <field_value_instance>
5463*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5464*aca3beaaSApple OSS Distributions        <field_value_description>
5465*aca3beaaSApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*aca3beaaSApple OSS Distributions</field_value_description>
5467*aca3beaaSApple OSS Distributions    </field_value_instance>
5468*aca3beaaSApple OSS Distributions                <field_value_instance>
5469*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5470*aca3beaaSApple OSS Distributions        <field_value_description>
5471*aca3beaaSApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*aca3beaaSApple OSS Distributions</field_value_description>
5473*aca3beaaSApple OSS Distributions    </field_value_instance>
5474*aca3beaaSApple OSS Distributions        </field_values>
5475*aca3beaaSApple OSS Distributions            <field_description order="after">
5476*aca3beaaSApple OSS Distributions
5477*aca3beaaSApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*aca3beaaSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*aca3beaaSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*aca3beaaSApple OSS Distributions
5481*aca3beaaSApple OSS Distributions            </field_description>
5482*aca3beaaSApple OSS Distributions          <field_resets>
5483*aca3beaaSApple OSS Distributions
5484*aca3beaaSApple OSS Distributions    <field_reset>
5485*aca3beaaSApple OSS Distributions
5486*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*aca3beaaSApple OSS Distributions
5488*aca3beaaSApple OSS Distributions    </field_reset>
5489*aca3beaaSApple OSS Distributions</field_resets>
5490*aca3beaaSApple OSS Distributions      </field>
5491*aca3beaaSApple OSS Distributions        <field
5492*aca3beaaSApple OSS Distributions           id="DFSC_5_0"
5493*aca3beaaSApple OSS Distributions           is_variable_length="False"
5494*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5495*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5497*aca3beaaSApple OSS Distributions           is_constant_value="False"
5498*aca3beaaSApple OSS Distributions        >
5499*aca3beaaSApple OSS Distributions          <field_name>DFSC</field_name>
5500*aca3beaaSApple OSS Distributions        <field_msb>5</field_msb>
5501*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5502*aca3beaaSApple OSS Distributions        <field_description order="before">
5503*aca3beaaSApple OSS Distributions
5504*aca3beaaSApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*aca3beaaSApple OSS Distributions
5506*aca3beaaSApple OSS Distributions        </field_description>
5507*aca3beaaSApple OSS Distributions        <field_values>
5508*aca3beaaSApple OSS Distributions
5509*aca3beaaSApple OSS Distributions
5510*aca3beaaSApple OSS Distributions        </field_values>
5511*aca3beaaSApple OSS Distributions          <field_resets>
5512*aca3beaaSApple OSS Distributions
5513*aca3beaaSApple OSS Distributions    <field_reset>
5514*aca3beaaSApple OSS Distributions
5515*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*aca3beaaSApple OSS Distributions
5517*aca3beaaSApple OSS Distributions    </field_reset>
5518*aca3beaaSApple OSS Distributions</field_resets>
5519*aca3beaaSApple OSS Distributions      </field>
5520*aca3beaaSApple OSS Distributions    <text_after_fields>
5521*aca3beaaSApple OSS Distributions
5522*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*aca3beaaSApple OSS Distributions
5524*aca3beaaSApple OSS Distributions    </text_after_fields>
5525*aca3beaaSApple OSS Distributions  </fields>
5526*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5527*aca3beaaSApple OSS Distributions
5528*aca3beaaSApple OSS Distributions
5529*aca3beaaSApple OSS Distributions
5530*aca3beaaSApple OSS Distributions
5531*aca3beaaSApple OSS Distributions
5532*aca3beaaSApple OSS Distributions
5533*aca3beaaSApple OSS Distributions
5534*aca3beaaSApple OSS Distributions
5535*aca3beaaSApple OSS Distributions
5536*aca3beaaSApple OSS Distributions
5537*aca3beaaSApple OSS Distributions
5538*aca3beaaSApple OSS Distributions
5539*aca3beaaSApple OSS Distributions
5540*aca3beaaSApple OSS Distributions
5541*aca3beaaSApple OSS Distributions
5542*aca3beaaSApple OSS Distributions
5543*aca3beaaSApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*aca3beaaSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*aca3beaaSApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*aca3beaaSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*aca3beaaSApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*aca3beaaSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*aca3beaaSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*aca3beaaSApple OSS Distributions    </reg_fieldset>
5551*aca3beaaSApple OSS Distributions            </partial_fieldset>
5552*aca3beaaSApple OSS Distributions            <partial_fieldset>
5553*aca3beaaSApple OSS Distributions              <fields length="25">
5554*aca3beaaSApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*aca3beaaSApple OSS Distributions    <text_before_fields>
5556*aca3beaaSApple OSS Distributions
5557*aca3beaaSApple OSS Distributions
5558*aca3beaaSApple OSS Distributions
5559*aca3beaaSApple OSS Distributions    </text_before_fields>
5560*aca3beaaSApple OSS Distributions
5561*aca3beaaSApple OSS Distributions        <field
5562*aca3beaaSApple OSS Distributions           id="0_24_16"
5563*aca3beaaSApple OSS Distributions           is_variable_length="False"
5564*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5565*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5567*aca3beaaSApple OSS Distributions           is_constant_value="False"
5568*aca3beaaSApple OSS Distributions           rwtype="RES0"
5569*aca3beaaSApple OSS Distributions        >
5570*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5571*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5572*aca3beaaSApple OSS Distributions        <field_lsb>16</field_lsb>
5573*aca3beaaSApple OSS Distributions        <field_description order="before">
5574*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*aca3beaaSApple OSS Distributions        </field_description>
5576*aca3beaaSApple OSS Distributions        <field_values>
5577*aca3beaaSApple OSS Distributions        </field_values>
5578*aca3beaaSApple OSS Distributions      </field>
5579*aca3beaaSApple OSS Distributions        <field
5580*aca3beaaSApple OSS Distributions           id="Comment_15_0"
5581*aca3beaaSApple OSS Distributions           is_variable_length="False"
5582*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5583*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5585*aca3beaaSApple OSS Distributions           is_constant_value="False"
5586*aca3beaaSApple OSS Distributions        >
5587*aca3beaaSApple OSS Distributions          <field_name>Comment</field_name>
5588*aca3beaaSApple OSS Distributions        <field_msb>15</field_msb>
5589*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5590*aca3beaaSApple OSS Distributions        <field_description order="before">
5591*aca3beaaSApple OSS Distributions
5592*aca3beaaSApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*aca3beaaSApple OSS Distributions
5594*aca3beaaSApple OSS Distributions        </field_description>
5595*aca3beaaSApple OSS Distributions        <field_values>
5596*aca3beaaSApple OSS Distributions
5597*aca3beaaSApple OSS Distributions
5598*aca3beaaSApple OSS Distributions        </field_values>
5599*aca3beaaSApple OSS Distributions          <field_resets>
5600*aca3beaaSApple OSS Distributions
5601*aca3beaaSApple OSS Distributions    <field_reset>
5602*aca3beaaSApple OSS Distributions
5603*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*aca3beaaSApple OSS Distributions
5605*aca3beaaSApple OSS Distributions    </field_reset>
5606*aca3beaaSApple OSS Distributions</field_resets>
5607*aca3beaaSApple OSS Distributions      </field>
5608*aca3beaaSApple OSS Distributions    <text_after_fields>
5609*aca3beaaSApple OSS Distributions
5610*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*aca3beaaSApple OSS Distributions
5612*aca3beaaSApple OSS Distributions    </text_after_fields>
5613*aca3beaaSApple OSS Distributions  </fields>
5614*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5615*aca3beaaSApple OSS Distributions
5616*aca3beaaSApple OSS Distributions
5617*aca3beaaSApple OSS Distributions
5618*aca3beaaSApple OSS Distributions
5619*aca3beaaSApple OSS Distributions
5620*aca3beaaSApple OSS Distributions
5621*aca3beaaSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*aca3beaaSApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*aca3beaaSApple OSS Distributions    </reg_fieldset>
5624*aca3beaaSApple OSS Distributions            </partial_fieldset>
5625*aca3beaaSApple OSS Distributions            <partial_fieldset>
5626*aca3beaaSApple OSS Distributions              <fields length="25">
5627*aca3beaaSApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*aca3beaaSApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*aca3beaaSApple OSS Distributions    <text_before_fields>
5630*aca3beaaSApple OSS Distributions
5631*aca3beaaSApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*aca3beaaSApple OSS Distributions
5633*aca3beaaSApple OSS Distributions    </text_before_fields>
5634*aca3beaaSApple OSS Distributions
5635*aca3beaaSApple OSS Distributions        <field
5636*aca3beaaSApple OSS Distributions           id="0_24_2"
5637*aca3beaaSApple OSS Distributions           is_variable_length="False"
5638*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5639*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5641*aca3beaaSApple OSS Distributions           is_constant_value="False"
5642*aca3beaaSApple OSS Distributions           rwtype="RES0"
5643*aca3beaaSApple OSS Distributions        >
5644*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5645*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5646*aca3beaaSApple OSS Distributions        <field_lsb>2</field_lsb>
5647*aca3beaaSApple OSS Distributions        <field_description order="before">
5648*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*aca3beaaSApple OSS Distributions        </field_description>
5650*aca3beaaSApple OSS Distributions        <field_values>
5651*aca3beaaSApple OSS Distributions        </field_values>
5652*aca3beaaSApple OSS Distributions      </field>
5653*aca3beaaSApple OSS Distributions        <field
5654*aca3beaaSApple OSS Distributions           id="ERET_1_1"
5655*aca3beaaSApple OSS Distributions           is_variable_length="False"
5656*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5657*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5659*aca3beaaSApple OSS Distributions           is_constant_value="False"
5660*aca3beaaSApple OSS Distributions        >
5661*aca3beaaSApple OSS Distributions          <field_name>ERET</field_name>
5662*aca3beaaSApple OSS Distributions        <field_msb>1</field_msb>
5663*aca3beaaSApple OSS Distributions        <field_lsb>1</field_lsb>
5664*aca3beaaSApple OSS Distributions        <field_description order="before">
5665*aca3beaaSApple OSS Distributions
5666*aca3beaaSApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*aca3beaaSApple OSS Distributions
5668*aca3beaaSApple OSS Distributions        </field_description>
5669*aca3beaaSApple OSS Distributions        <field_values>
5670*aca3beaaSApple OSS Distributions
5671*aca3beaaSApple OSS Distributions
5672*aca3beaaSApple OSS Distributions                <field_value_instance>
5673*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5674*aca3beaaSApple OSS Distributions        <field_value_description>
5675*aca3beaaSApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*aca3beaaSApple OSS Distributions</field_value_description>
5677*aca3beaaSApple OSS Distributions    </field_value_instance>
5678*aca3beaaSApple OSS Distributions                <field_value_instance>
5679*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5680*aca3beaaSApple OSS Distributions        <field_value_description>
5681*aca3beaaSApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*aca3beaaSApple OSS Distributions</field_value_description>
5683*aca3beaaSApple OSS Distributions    </field_value_instance>
5684*aca3beaaSApple OSS Distributions        </field_values>
5685*aca3beaaSApple OSS Distributions            <field_description order="after">
5686*aca3beaaSApple OSS Distributions
5687*aca3beaaSApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*aca3beaaSApple OSS Distributions
5689*aca3beaaSApple OSS Distributions            </field_description>
5690*aca3beaaSApple OSS Distributions          <field_resets>
5691*aca3beaaSApple OSS Distributions
5692*aca3beaaSApple OSS Distributions    <field_reset>
5693*aca3beaaSApple OSS Distributions
5694*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*aca3beaaSApple OSS Distributions
5696*aca3beaaSApple OSS Distributions    </field_reset>
5697*aca3beaaSApple OSS Distributions</field_resets>
5698*aca3beaaSApple OSS Distributions      </field>
5699*aca3beaaSApple OSS Distributions        <field
5700*aca3beaaSApple OSS Distributions           id="ERETA_0_0"
5701*aca3beaaSApple OSS Distributions           is_variable_length="False"
5702*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5703*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5705*aca3beaaSApple OSS Distributions           is_constant_value="False"
5706*aca3beaaSApple OSS Distributions        >
5707*aca3beaaSApple OSS Distributions          <field_name>ERETA</field_name>
5708*aca3beaaSApple OSS Distributions        <field_msb>0</field_msb>
5709*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5710*aca3beaaSApple OSS Distributions        <field_description order="before">
5711*aca3beaaSApple OSS Distributions
5712*aca3beaaSApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*aca3beaaSApple OSS Distributions
5714*aca3beaaSApple OSS Distributions        </field_description>
5715*aca3beaaSApple OSS Distributions        <field_values>
5716*aca3beaaSApple OSS Distributions
5717*aca3beaaSApple OSS Distributions
5718*aca3beaaSApple OSS Distributions                <field_value_instance>
5719*aca3beaaSApple OSS Distributions            <field_value>0b0</field_value>
5720*aca3beaaSApple OSS Distributions        <field_value_description>
5721*aca3beaaSApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*aca3beaaSApple OSS Distributions</field_value_description>
5723*aca3beaaSApple OSS Distributions    </field_value_instance>
5724*aca3beaaSApple OSS Distributions                <field_value_instance>
5725*aca3beaaSApple OSS Distributions            <field_value>0b1</field_value>
5726*aca3beaaSApple OSS Distributions        <field_value_description>
5727*aca3beaaSApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*aca3beaaSApple OSS Distributions</field_value_description>
5729*aca3beaaSApple OSS Distributions    </field_value_instance>
5730*aca3beaaSApple OSS Distributions        </field_values>
5731*aca3beaaSApple OSS Distributions            <field_description order="after">
5732*aca3beaaSApple OSS Distributions
5733*aca3beaaSApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*aca3beaaSApple OSS Distributions
5735*aca3beaaSApple OSS Distributions            </field_description>
5736*aca3beaaSApple OSS Distributions          <field_resets>
5737*aca3beaaSApple OSS Distributions
5738*aca3beaaSApple OSS Distributions    <field_reset>
5739*aca3beaaSApple OSS Distributions
5740*aca3beaaSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*aca3beaaSApple OSS Distributions
5742*aca3beaaSApple OSS Distributions    </field_reset>
5743*aca3beaaSApple OSS Distributions</field_resets>
5744*aca3beaaSApple OSS Distributions      </field>
5745*aca3beaaSApple OSS Distributions    <text_after_fields>
5746*aca3beaaSApple OSS Distributions
5747*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*aca3beaaSApple OSS Distributions
5749*aca3beaaSApple OSS Distributions    </text_after_fields>
5750*aca3beaaSApple OSS Distributions  </fields>
5751*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5752*aca3beaaSApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*aca3beaaSApple OSS Distributions
5754*aca3beaaSApple OSS Distributions
5755*aca3beaaSApple OSS Distributions
5756*aca3beaaSApple OSS Distributions
5757*aca3beaaSApple OSS Distributions
5758*aca3beaaSApple OSS Distributions
5759*aca3beaaSApple OSS Distributions
5760*aca3beaaSApple OSS Distributions
5761*aca3beaaSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*aca3beaaSApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*aca3beaaSApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*aca3beaaSApple OSS Distributions    </reg_fieldset>
5765*aca3beaaSApple OSS Distributions            </partial_fieldset>
5766*aca3beaaSApple OSS Distributions            <partial_fieldset>
5767*aca3beaaSApple OSS Distributions              <fields length="25">
5768*aca3beaaSApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*aca3beaaSApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*aca3beaaSApple OSS Distributions    <text_before_fields>
5771*aca3beaaSApple OSS Distributions
5772*aca3beaaSApple OSS Distributions
5773*aca3beaaSApple OSS Distributions
5774*aca3beaaSApple OSS Distributions    </text_before_fields>
5775*aca3beaaSApple OSS Distributions
5776*aca3beaaSApple OSS Distributions        <field
5777*aca3beaaSApple OSS Distributions           id="0_24_2"
5778*aca3beaaSApple OSS Distributions           is_variable_length="False"
5779*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5780*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5782*aca3beaaSApple OSS Distributions           is_constant_value="False"
5783*aca3beaaSApple OSS Distributions           rwtype="RES0"
5784*aca3beaaSApple OSS Distributions        >
5785*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5786*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5787*aca3beaaSApple OSS Distributions        <field_lsb>2</field_lsb>
5788*aca3beaaSApple OSS Distributions        <field_description order="before">
5789*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*aca3beaaSApple OSS Distributions        </field_description>
5791*aca3beaaSApple OSS Distributions        <field_values>
5792*aca3beaaSApple OSS Distributions        </field_values>
5793*aca3beaaSApple OSS Distributions      </field>
5794*aca3beaaSApple OSS Distributions        <field
5795*aca3beaaSApple OSS Distributions           id="BTYPE_1_0"
5796*aca3beaaSApple OSS Distributions           is_variable_length="False"
5797*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5798*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5800*aca3beaaSApple OSS Distributions           is_constant_value="False"
5801*aca3beaaSApple OSS Distributions        >
5802*aca3beaaSApple OSS Distributions          <field_name>BTYPE</field_name>
5803*aca3beaaSApple OSS Distributions        <field_msb>1</field_msb>
5804*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5805*aca3beaaSApple OSS Distributions        <field_description order="before">
5806*aca3beaaSApple OSS Distributions
5807*aca3beaaSApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*aca3beaaSApple OSS Distributions
5809*aca3beaaSApple OSS Distributions        </field_description>
5810*aca3beaaSApple OSS Distributions        <field_values>
5811*aca3beaaSApple OSS Distributions
5812*aca3beaaSApple OSS Distributions
5813*aca3beaaSApple OSS Distributions        </field_values>
5814*aca3beaaSApple OSS Distributions          <field_resets>
5815*aca3beaaSApple OSS Distributions
5816*aca3beaaSApple OSS Distributions</field_resets>
5817*aca3beaaSApple OSS Distributions      </field>
5818*aca3beaaSApple OSS Distributions    <text_after_fields>
5819*aca3beaaSApple OSS Distributions
5820*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*aca3beaaSApple OSS Distributions
5822*aca3beaaSApple OSS Distributions    </text_after_fields>
5823*aca3beaaSApple OSS Distributions  </fields>
5824*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5825*aca3beaaSApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*aca3beaaSApple OSS Distributions
5827*aca3beaaSApple OSS Distributions
5828*aca3beaaSApple OSS Distributions
5829*aca3beaaSApple OSS Distributions
5830*aca3beaaSApple OSS Distributions
5831*aca3beaaSApple OSS Distributions
5832*aca3beaaSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*aca3beaaSApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*aca3beaaSApple OSS Distributions    </reg_fieldset>
5835*aca3beaaSApple OSS Distributions            </partial_fieldset>
5836*aca3beaaSApple OSS Distributions            <partial_fieldset>
5837*aca3beaaSApple OSS Distributions              <fields length="25">
5838*aca3beaaSApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*aca3beaaSApple OSS Distributions    <text_before_fields>
5840*aca3beaaSApple OSS Distributions
5841*aca3beaaSApple OSS Distributions
5842*aca3beaaSApple OSS Distributions
5843*aca3beaaSApple OSS Distributions    </text_before_fields>
5844*aca3beaaSApple OSS Distributions
5845*aca3beaaSApple OSS Distributions        <field
5846*aca3beaaSApple OSS Distributions           id="0_24_0"
5847*aca3beaaSApple OSS Distributions           is_variable_length="False"
5848*aca3beaaSApple OSS Distributions           has_partial_fieldset="False"
5849*aca3beaaSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*aca3beaaSApple OSS Distributions           is_access_restriction_possible="False"
5851*aca3beaaSApple OSS Distributions           is_constant_value="False"
5852*aca3beaaSApple OSS Distributions           rwtype="RES0"
5853*aca3beaaSApple OSS Distributions        >
5854*aca3beaaSApple OSS Distributions          <field_name>0</field_name>
5855*aca3beaaSApple OSS Distributions        <field_msb>24</field_msb>
5856*aca3beaaSApple OSS Distributions        <field_lsb>0</field_lsb>
5857*aca3beaaSApple OSS Distributions        <field_description order="before">
5858*aca3beaaSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*aca3beaaSApple OSS Distributions        </field_description>
5860*aca3beaaSApple OSS Distributions        <field_values>
5861*aca3beaaSApple OSS Distributions        </field_values>
5862*aca3beaaSApple OSS Distributions      </field>
5863*aca3beaaSApple OSS Distributions    <text_after_fields>
5864*aca3beaaSApple OSS Distributions
5865*aca3beaaSApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*aca3beaaSApple OSS Distributions<list type="unordered">
5867*aca3beaaSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*aca3beaaSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*aca3beaaSApple OSS Distributions</listitem></list>
5870*aca3beaaSApple OSS Distributions
5871*aca3beaaSApple OSS Distributions    </text_after_fields>
5872*aca3beaaSApple OSS Distributions  </fields>
5873*aca3beaaSApple OSS Distributions              <reg_fieldset length="25">
5874*aca3beaaSApple OSS Distributions
5875*aca3beaaSApple OSS Distributions
5876*aca3beaaSApple OSS Distributions
5877*aca3beaaSApple OSS Distributions
5878*aca3beaaSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*aca3beaaSApple OSS Distributions    </reg_fieldset>
5880*aca3beaaSApple OSS Distributions            </partial_fieldset>
5881*aca3beaaSApple OSS Distributions      </field>
5882*aca3beaaSApple OSS Distributions    <text_after_fields>
5883*aca3beaaSApple OSS Distributions
5884*aca3beaaSApple OSS Distributions
5885*aca3beaaSApple OSS Distributions
5886*aca3beaaSApple OSS Distributions    </text_after_fields>
5887*aca3beaaSApple OSS Distributions  </fields>
5888*aca3beaaSApple OSS Distributions  <reg_fieldset length="64">
5889*aca3beaaSApple OSS Distributions
5890*aca3beaaSApple OSS Distributions
5891*aca3beaaSApple OSS Distributions
5892*aca3beaaSApple OSS Distributions
5893*aca3beaaSApple OSS Distributions
5894*aca3beaaSApple OSS Distributions
5895*aca3beaaSApple OSS Distributions
5896*aca3beaaSApple OSS Distributions
5897*aca3beaaSApple OSS Distributions
5898*aca3beaaSApple OSS Distributions
5899*aca3beaaSApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*aca3beaaSApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*aca3beaaSApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*aca3beaaSApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*aca3beaaSApple OSS Distributions    </reg_fieldset>
5904*aca3beaaSApple OSS Distributions
5905*aca3beaaSApple OSS Distributions      </reg_fieldsets>
5906*aca3beaaSApple OSS Distributions
5907*aca3beaaSApple OSS Distributions
5908*aca3beaaSApple OSS Distributions
5909*aca3beaaSApple OSS Distributions<access_mechanisms>
5910*aca3beaaSApple OSS Distributions
5911*aca3beaaSApple OSS Distributions
5912*aca3beaaSApple OSS Distributions      <access_permission_text>
5913*aca3beaaSApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*aca3beaaSApple OSS Distributions      </access_permission_text>
5915*aca3beaaSApple OSS Distributions
5916*aca3beaaSApple OSS Distributions
5917*aca3beaaSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*aca3beaaSApple OSS Distributions        <encoding>
5919*aca3beaaSApple OSS Distributions
5920*aca3beaaSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*aca3beaaSApple OSS Distributions
5922*aca3beaaSApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*aca3beaaSApple OSS Distributions
5924*aca3beaaSApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*aca3beaaSApple OSS Distributions
5926*aca3beaaSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*aca3beaaSApple OSS Distributions
5928*aca3beaaSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*aca3beaaSApple OSS Distributions
5930*aca3beaaSApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*aca3beaaSApple OSS Distributions        </encoding>
5932*aca3beaaSApple OSS Distributions          <access_permission>
5933*aca3beaaSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*aca3beaaSApple OSS Distributions              <pstext>
5935*aca3beaaSApple OSS Distributionsif PSTATE.EL == EL0 then
5936*aca3beaaSApple OSS Distributions    UNDEFINED;
5937*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*aca3beaaSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*aca3beaaSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*aca3beaaSApple OSS Distributions        return NVMem[0x138];
5942*aca3beaaSApple OSS Distributions    else
5943*aca3beaaSApple OSS Distributions        return ESR_EL1;
5944*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*aca3beaaSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*aca3beaaSApple OSS Distributions        return ESR_EL2;
5947*aca3beaaSApple OSS Distributions    else
5948*aca3beaaSApple OSS Distributions        return ESR_EL1;
5949*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*aca3beaaSApple OSS Distributions    return ESR_EL1;
5951*aca3beaaSApple OSS Distributions              </pstext>
5952*aca3beaaSApple OSS Distributions            </ps>
5953*aca3beaaSApple OSS Distributions          </access_permission>
5954*aca3beaaSApple OSS Distributions      </access_mechanism>
5955*aca3beaaSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*aca3beaaSApple OSS Distributions        <encoding>
5957*aca3beaaSApple OSS Distributions
5958*aca3beaaSApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*aca3beaaSApple OSS Distributions
5960*aca3beaaSApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*aca3beaaSApple OSS Distributions
5962*aca3beaaSApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*aca3beaaSApple OSS Distributions
5964*aca3beaaSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*aca3beaaSApple OSS Distributions
5966*aca3beaaSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*aca3beaaSApple OSS Distributions
5968*aca3beaaSApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*aca3beaaSApple OSS Distributions        </encoding>
5970*aca3beaaSApple OSS Distributions          <access_permission>
5971*aca3beaaSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*aca3beaaSApple OSS Distributions              <pstext>
5973*aca3beaaSApple OSS Distributionsif PSTATE.EL == EL0 then
5974*aca3beaaSApple OSS Distributions    UNDEFINED;
5975*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*aca3beaaSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*aca3beaaSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*aca3beaaSApple OSS Distributions        NVMem[0x138] = X[t];
5980*aca3beaaSApple OSS Distributions    else
5981*aca3beaaSApple OSS Distributions        ESR_EL1 = X[t];
5982*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*aca3beaaSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*aca3beaaSApple OSS Distributions        ESR_EL2 = X[t];
5985*aca3beaaSApple OSS Distributions    else
5986*aca3beaaSApple OSS Distributions        ESR_EL1 = X[t];
5987*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*aca3beaaSApple OSS Distributions    ESR_EL1 = X[t];
5989*aca3beaaSApple OSS Distributions              </pstext>
5990*aca3beaaSApple OSS Distributions            </ps>
5991*aca3beaaSApple OSS Distributions          </access_permission>
5992*aca3beaaSApple OSS Distributions      </access_mechanism>
5993*aca3beaaSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*aca3beaaSApple OSS Distributions        <encoding>
5995*aca3beaaSApple OSS Distributions
5996*aca3beaaSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*aca3beaaSApple OSS Distributions
5998*aca3beaaSApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*aca3beaaSApple OSS Distributions
6000*aca3beaaSApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*aca3beaaSApple OSS Distributions
6002*aca3beaaSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*aca3beaaSApple OSS Distributions
6004*aca3beaaSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*aca3beaaSApple OSS Distributions
6006*aca3beaaSApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*aca3beaaSApple OSS Distributions        </encoding>
6008*aca3beaaSApple OSS Distributions          <access_permission>
6009*aca3beaaSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*aca3beaaSApple OSS Distributions              <pstext>
6011*aca3beaaSApple OSS Distributionsif PSTATE.EL == EL0 then
6012*aca3beaaSApple OSS Distributions    UNDEFINED;
6013*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*aca3beaaSApple OSS Distributions        return NVMem[0x138];
6016*aca3beaaSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*aca3beaaSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*aca3beaaSApple OSS Distributions    else
6019*aca3beaaSApple OSS Distributions        UNDEFINED;
6020*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*aca3beaaSApple OSS Distributions        return ESR_EL1;
6023*aca3beaaSApple OSS Distributions    else
6024*aca3beaaSApple OSS Distributions        UNDEFINED;
6025*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*aca3beaaSApple OSS Distributions        return ESR_EL1;
6028*aca3beaaSApple OSS Distributions    else
6029*aca3beaaSApple OSS Distributions        UNDEFINED;
6030*aca3beaaSApple OSS Distributions              </pstext>
6031*aca3beaaSApple OSS Distributions            </ps>
6032*aca3beaaSApple OSS Distributions          </access_permission>
6033*aca3beaaSApple OSS Distributions      </access_mechanism>
6034*aca3beaaSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*aca3beaaSApple OSS Distributions        <encoding>
6036*aca3beaaSApple OSS Distributions
6037*aca3beaaSApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*aca3beaaSApple OSS Distributions
6039*aca3beaaSApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*aca3beaaSApple OSS Distributions
6041*aca3beaaSApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*aca3beaaSApple OSS Distributions
6043*aca3beaaSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*aca3beaaSApple OSS Distributions
6045*aca3beaaSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*aca3beaaSApple OSS Distributions
6047*aca3beaaSApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*aca3beaaSApple OSS Distributions        </encoding>
6049*aca3beaaSApple OSS Distributions          <access_permission>
6050*aca3beaaSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*aca3beaaSApple OSS Distributions              <pstext>
6052*aca3beaaSApple OSS Distributionsif PSTATE.EL == EL0 then
6053*aca3beaaSApple OSS Distributions    UNDEFINED;
6054*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*aca3beaaSApple OSS Distributions        NVMem[0x138] = X[t];
6057*aca3beaaSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*aca3beaaSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*aca3beaaSApple OSS Distributions    else
6060*aca3beaaSApple OSS Distributions        UNDEFINED;
6061*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*aca3beaaSApple OSS Distributions        ESR_EL1 = X[t];
6064*aca3beaaSApple OSS Distributions    else
6065*aca3beaaSApple OSS Distributions        UNDEFINED;
6066*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*aca3beaaSApple OSS Distributions        ESR_EL1 = X[t];
6069*aca3beaaSApple OSS Distributions    else
6070*aca3beaaSApple OSS Distributions        UNDEFINED;
6071*aca3beaaSApple OSS Distributions              </pstext>
6072*aca3beaaSApple OSS Distributions            </ps>
6073*aca3beaaSApple OSS Distributions          </access_permission>
6074*aca3beaaSApple OSS Distributions      </access_mechanism>
6075*aca3beaaSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*aca3beaaSApple OSS Distributions        <encoding>
6077*aca3beaaSApple OSS Distributions
6078*aca3beaaSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*aca3beaaSApple OSS Distributions
6080*aca3beaaSApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*aca3beaaSApple OSS Distributions
6082*aca3beaaSApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*aca3beaaSApple OSS Distributions
6084*aca3beaaSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*aca3beaaSApple OSS Distributions
6086*aca3beaaSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*aca3beaaSApple OSS Distributions
6088*aca3beaaSApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*aca3beaaSApple OSS Distributions        </encoding>
6090*aca3beaaSApple OSS Distributions          <access_permission>
6091*aca3beaaSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*aca3beaaSApple OSS Distributions              <pstext>
6093*aca3beaaSApple OSS Distributionsif PSTATE.EL == EL0 then
6094*aca3beaaSApple OSS Distributions    UNDEFINED;
6095*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*aca3beaaSApple OSS Distributions        return ESR_EL1;
6098*aca3beaaSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*aca3beaaSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*aca3beaaSApple OSS Distributions    else
6101*aca3beaaSApple OSS Distributions        UNDEFINED;
6102*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*aca3beaaSApple OSS Distributions    return ESR_EL2;
6104*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*aca3beaaSApple OSS Distributions    return ESR_EL2;
6106*aca3beaaSApple OSS Distributions              </pstext>
6107*aca3beaaSApple OSS Distributions            </ps>
6108*aca3beaaSApple OSS Distributions          </access_permission>
6109*aca3beaaSApple OSS Distributions      </access_mechanism>
6110*aca3beaaSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*aca3beaaSApple OSS Distributions        <encoding>
6112*aca3beaaSApple OSS Distributions
6113*aca3beaaSApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*aca3beaaSApple OSS Distributions
6115*aca3beaaSApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*aca3beaaSApple OSS Distributions
6117*aca3beaaSApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*aca3beaaSApple OSS Distributions
6119*aca3beaaSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*aca3beaaSApple OSS Distributions
6121*aca3beaaSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*aca3beaaSApple OSS Distributions
6123*aca3beaaSApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*aca3beaaSApple OSS Distributions        </encoding>
6125*aca3beaaSApple OSS Distributions          <access_permission>
6126*aca3beaaSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*aca3beaaSApple OSS Distributions              <pstext>
6128*aca3beaaSApple OSS Distributionsif PSTATE.EL == EL0 then
6129*aca3beaaSApple OSS Distributions    UNDEFINED;
6130*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*aca3beaaSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*aca3beaaSApple OSS Distributions        ESR_EL1 = X[t];
6133*aca3beaaSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*aca3beaaSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*aca3beaaSApple OSS Distributions    else
6136*aca3beaaSApple OSS Distributions        UNDEFINED;
6137*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*aca3beaaSApple OSS Distributions    ESR_EL2 = X[t];
6139*aca3beaaSApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*aca3beaaSApple OSS Distributions    ESR_EL2 = X[t];
6141*aca3beaaSApple OSS Distributions              </pstext>
6142*aca3beaaSApple OSS Distributions            </ps>
6143*aca3beaaSApple OSS Distributions          </access_permission>
6144*aca3beaaSApple OSS Distributions      </access_mechanism>
6145*aca3beaaSApple OSS Distributions</access_mechanisms>
6146*aca3beaaSApple OSS Distributions
6147*aca3beaaSApple OSS Distributions      <arch_variants>
6148*aca3beaaSApple OSS Distributions      </arch_variants>
6149*aca3beaaSApple OSS Distributions  </register>
6150*aca3beaaSApple OSS Distributions</registers>
6151*aca3beaaSApple OSS Distributions
6152*aca3beaaSApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*aca3beaaSApple OSS Distributions</register_page>