xref: /xnu-8792.61.2/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 42e220869062b56f8d7d0726fd4c88954f87902c)
1*42e22086SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*42e22086SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*42e22086SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*42e22086SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*42e22086SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*42e22086SApple OSS Distributions
7*42e22086SApple OSS Distributions
8*42e22086SApple OSS Distributions
9*42e22086SApple OSS Distributions
10*42e22086SApple OSS Distributions
11*42e22086SApple OSS Distributions
12*42e22086SApple OSS Distributions<register_page>
13*42e22086SApple OSS Distributions  <registers>
14*42e22086SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*42e22086SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*42e22086SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*42e22086SApple OSS Distributions
18*42e22086SApple OSS Distributions
19*42e22086SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*42e22086SApple OSS Distributions      <reg_mappings>
21*42e22086SApple OSS Distributions          <reg_mapping>
22*42e22086SApple OSS Distributions
23*42e22086SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*42e22086SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*42e22086SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*42e22086SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*42e22086SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*42e22086SApple OSS Distributions
29*42e22086SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*42e22086SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*42e22086SApple OSS Distributions
32*42e22086SApple OSS Distributions          </reg_mapping>
33*42e22086SApple OSS Distributions      </reg_mappings>
34*42e22086SApple OSS Distributions      <reg_purpose>
35*42e22086SApple OSS Distributions
36*42e22086SApple OSS Distributions
37*42e22086SApple OSS Distributions      <purpose_text>
38*42e22086SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*42e22086SApple OSS Distributions      </purpose_text>
40*42e22086SApple OSS Distributions
41*42e22086SApple OSS Distributions      </reg_purpose>
42*42e22086SApple OSS Distributions      <reg_groups>
43*42e22086SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*42e22086SApple OSS Distributions      </reg_groups>
45*42e22086SApple OSS Distributions      <reg_usage_constraints>
46*42e22086SApple OSS Distributions
47*42e22086SApple OSS Distributions
48*42e22086SApple OSS Distributions      </reg_usage_constraints>
49*42e22086SApple OSS Distributions      <reg_configuration>
50*42e22086SApple OSS Distributions
51*42e22086SApple OSS Distributions
52*42e22086SApple OSS Distributions      </reg_configuration>
53*42e22086SApple OSS Distributions      <reg_attributes>
54*42e22086SApple OSS Distributions          <attributes_text>
55*42e22086SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*42e22086SApple OSS Distributions          </attributes_text>
57*42e22086SApple OSS Distributions      </reg_attributes>
58*42e22086SApple OSS Distributions      <reg_fieldsets>
59*42e22086SApple OSS Distributions
60*42e22086SApple OSS Distributions
61*42e22086SApple OSS Distributions
62*42e22086SApple OSS Distributions
63*42e22086SApple OSS Distributions
64*42e22086SApple OSS Distributions
65*42e22086SApple OSS Distributions
66*42e22086SApple OSS Distributions
67*42e22086SApple OSS Distributions
68*42e22086SApple OSS Distributions
69*42e22086SApple OSS Distributions
70*42e22086SApple OSS Distributions
71*42e22086SApple OSS Distributions  <fields length="64">
72*42e22086SApple OSS Distributions    <text_before_fields>
73*42e22086SApple OSS Distributions
74*42e22086SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*42e22086SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*42e22086SApple OSS Distributions
77*42e22086SApple OSS Distributions    </text_before_fields>
78*42e22086SApple OSS Distributions
79*42e22086SApple OSS Distributions        <field
80*42e22086SApple OSS Distributions           id="0_63_32"
81*42e22086SApple OSS Distributions           is_variable_length="False"
82*42e22086SApple OSS Distributions           has_partial_fieldset="False"
83*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
85*42e22086SApple OSS Distributions           is_constant_value="False"
86*42e22086SApple OSS Distributions           rwtype="RES0"
87*42e22086SApple OSS Distributions        >
88*42e22086SApple OSS Distributions          <field_name>0</field_name>
89*42e22086SApple OSS Distributions        <field_msb>63</field_msb>
90*42e22086SApple OSS Distributions        <field_lsb>32</field_lsb>
91*42e22086SApple OSS Distributions        <field_description order="before">
92*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*42e22086SApple OSS Distributions        </field_description>
94*42e22086SApple OSS Distributions        <field_values>
95*42e22086SApple OSS Distributions        </field_values>
96*42e22086SApple OSS Distributions      </field>
97*42e22086SApple OSS Distributions        <field
98*42e22086SApple OSS Distributions           id="EC_31_26"
99*42e22086SApple OSS Distributions           is_variable_length="False"
100*42e22086SApple OSS Distributions           has_partial_fieldset="False"
101*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
103*42e22086SApple OSS Distributions           is_constant_value="False"
104*42e22086SApple OSS Distributions        >
105*42e22086SApple OSS Distributions          <field_name>EC</field_name>
106*42e22086SApple OSS Distributions        <field_msb>31</field_msb>
107*42e22086SApple OSS Distributions        <field_lsb>26</field_lsb>
108*42e22086SApple OSS Distributions        <field_description order="before">
109*42e22086SApple OSS Distributions
110*42e22086SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*42e22086SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*42e22086SApple OSS Distributions<list type="unordered">
113*42e22086SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*42e22086SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*42e22086SApple OSS Distributions</listitem></list>
116*42e22086SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*42e22086SApple OSS Distributions
118*42e22086SApple OSS Distributions        </field_description>
119*42e22086SApple OSS Distributions        <field_values>
120*42e22086SApple OSS Distributions
121*42e22086SApple OSS Distributions
122*42e22086SApple OSS Distributions                <field_value_instance>
123*42e22086SApple OSS Distributions          <field_value>0b000000</field_value>
124*42e22086SApple OSS Distributions        <field_value_description>
125*42e22086SApple OSS Distributions  <para>Unknown reason.</para>
126*42e22086SApple OSS Distributions</field_value_description>
127*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*42e22086SApple OSS Distributions    </field_value_instance>
129*42e22086SApple OSS Distributions                <field_value_instance>
130*42e22086SApple OSS Distributions          <field_value>0b000001</field_value>
131*42e22086SApple OSS Distributions        <field_value_description>
132*42e22086SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*42e22086SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*42e22086SApple OSS Distributions</field_value_description>
135*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*42e22086SApple OSS Distributions    </field_value_instance>
137*42e22086SApple OSS Distributions                <field_value_instance>
138*42e22086SApple OSS Distributions          <field_value>0b000011</field_value>
139*42e22086SApple OSS Distributions        <field_value_description>
140*42e22086SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*42e22086SApple OSS Distributions</field_value_description>
142*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*42e22086SApple OSS Distributions    </field_value_instance>
144*42e22086SApple OSS Distributions                <field_value_instance>
145*42e22086SApple OSS Distributions          <field_value>0b000100</field_value>
146*42e22086SApple OSS Distributions        <field_value_description>
147*42e22086SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*42e22086SApple OSS Distributions</field_value_description>
149*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*42e22086SApple OSS Distributions    </field_value_instance>
151*42e22086SApple OSS Distributions                <field_value_instance>
152*42e22086SApple OSS Distributions          <field_value>0b000101</field_value>
153*42e22086SApple OSS Distributions        <field_value_description>
154*42e22086SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*42e22086SApple OSS Distributions</field_value_description>
156*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*42e22086SApple OSS Distributions    </field_value_instance>
158*42e22086SApple OSS Distributions                <field_value_instance>
159*42e22086SApple OSS Distributions          <field_value>0b000110</field_value>
160*42e22086SApple OSS Distributions        <field_value_description>
161*42e22086SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*42e22086SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*42e22086SApple OSS Distributions<list type="unordered">
164*42e22086SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*42e22086SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*42e22086SApple OSS Distributions</listitem></list>
167*42e22086SApple OSS Distributions</field_value_description>
168*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*42e22086SApple OSS Distributions    </field_value_instance>
170*42e22086SApple OSS Distributions                <field_value_instance>
171*42e22086SApple OSS Distributions          <field_value>0b000111</field_value>
172*42e22086SApple OSS Distributions        <field_value_description>
173*42e22086SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*42e22086SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*42e22086SApple OSS Distributions</field_value_description>
176*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*42e22086SApple OSS Distributions    </field_value_instance>
178*42e22086SApple OSS Distributions                <field_value_instance>
179*42e22086SApple OSS Distributions          <field_value>0b001100</field_value>
180*42e22086SApple OSS Distributions        <field_value_description>
181*42e22086SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*42e22086SApple OSS Distributions</field_value_description>
183*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*42e22086SApple OSS Distributions    </field_value_instance>
185*42e22086SApple OSS Distributions                  <field_value_instance>
186*42e22086SApple OSS Distributions          <field_value>0b001101</field_value>
187*42e22086SApple OSS Distributions        <field_value_description>
188*42e22086SApple OSS Distributions  <para>Branch Target Exception.</para>
189*42e22086SApple OSS Distributions</field_value_description>
190*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*42e22086SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*42e22086SApple OSS Distributions    </field_value_instance>
193*42e22086SApple OSS Distributions                <field_value_instance>
194*42e22086SApple OSS Distributions          <field_value>0b001110</field_value>
195*42e22086SApple OSS Distributions        <field_value_description>
196*42e22086SApple OSS Distributions  <para>Illegal Execution state.</para>
197*42e22086SApple OSS Distributions</field_value_description>
198*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*42e22086SApple OSS Distributions    </field_value_instance>
200*42e22086SApple OSS Distributions                <field_value_instance>
201*42e22086SApple OSS Distributions          <field_value>0b010001</field_value>
202*42e22086SApple OSS Distributions        <field_value_description>
203*42e22086SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*42e22086SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*42e22086SApple OSS Distributions</field_value_description>
206*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*42e22086SApple OSS Distributions    </field_value_instance>
208*42e22086SApple OSS Distributions                <field_value_instance>
209*42e22086SApple OSS Distributions          <field_value>0b010101</field_value>
210*42e22086SApple OSS Distributions        <field_value_description>
211*42e22086SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*42e22086SApple OSS Distributions</field_value_description>
213*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*42e22086SApple OSS Distributions    </field_value_instance>
215*42e22086SApple OSS Distributions                <field_value_instance>
216*42e22086SApple OSS Distributions          <field_value>0b011000</field_value>
217*42e22086SApple OSS Distributions        <field_value_description>
218*42e22086SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*42e22086SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*42e22086SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*42e22086SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*42e22086SApple OSS Distributions</field_value_description>
223*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*42e22086SApple OSS Distributions    </field_value_instance>
225*42e22086SApple OSS Distributions                <field_value_instance>
226*42e22086SApple OSS Distributions          <field_value>0b011001</field_value>
227*42e22086SApple OSS Distributions        <field_value_description>
228*42e22086SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*42e22086SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*42e22086SApple OSS Distributions</field_value_description>
231*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*42e22086SApple OSS Distributions    </field_value_instance>
233*42e22086SApple OSS Distributions                <field_value_instance>
234*42e22086SApple OSS Distributions          <field_value>0b100000</field_value>
235*42e22086SApple OSS Distributions        <field_value_description>
236*42e22086SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*42e22086SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*42e22086SApple OSS Distributions</field_value_description>
239*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*42e22086SApple OSS Distributions    </field_value_instance>
241*42e22086SApple OSS Distributions                <field_value_instance>
242*42e22086SApple OSS Distributions          <field_value>0b100001</field_value>
243*42e22086SApple OSS Distributions        <field_value_description>
244*42e22086SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*42e22086SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*42e22086SApple OSS Distributions</field_value_description>
247*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*42e22086SApple OSS Distributions    </field_value_instance>
249*42e22086SApple OSS Distributions                <field_value_instance>
250*42e22086SApple OSS Distributions          <field_value>0b100010</field_value>
251*42e22086SApple OSS Distributions        <field_value_description>
252*42e22086SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*42e22086SApple OSS Distributions</field_value_description>
254*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*42e22086SApple OSS Distributions    </field_value_instance>
256*42e22086SApple OSS Distributions                <field_value_instance>
257*42e22086SApple OSS Distributions          <field_value>0b100100</field_value>
258*42e22086SApple OSS Distributions        <field_value_description>
259*42e22086SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*42e22086SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*42e22086SApple OSS Distributions</field_value_description>
262*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*42e22086SApple OSS Distributions    </field_value_instance>
264*42e22086SApple OSS Distributions                <field_value_instance>
265*42e22086SApple OSS Distributions          <field_value>0b100101</field_value>
266*42e22086SApple OSS Distributions        <field_value_description>
267*42e22086SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*42e22086SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*42e22086SApple OSS Distributions</field_value_description>
270*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*42e22086SApple OSS Distributions    </field_value_instance>
272*42e22086SApple OSS Distributions                <field_value_instance>
273*42e22086SApple OSS Distributions          <field_value>0b100110</field_value>
274*42e22086SApple OSS Distributions        <field_value_description>
275*42e22086SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*42e22086SApple OSS Distributions</field_value_description>
277*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*42e22086SApple OSS Distributions    </field_value_instance>
279*42e22086SApple OSS Distributions                <field_value_instance>
280*42e22086SApple OSS Distributions          <field_value>0b101000</field_value>
281*42e22086SApple OSS Distributions        <field_value_description>
282*42e22086SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*42e22086SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*42e22086SApple OSS Distributions</field_value_description>
285*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*42e22086SApple OSS Distributions    </field_value_instance>
287*42e22086SApple OSS Distributions                <field_value_instance>
288*42e22086SApple OSS Distributions          <field_value>0b101100</field_value>
289*42e22086SApple OSS Distributions        <field_value_description>
290*42e22086SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*42e22086SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*42e22086SApple OSS Distributions</field_value_description>
293*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*42e22086SApple OSS Distributions    </field_value_instance>
295*42e22086SApple OSS Distributions                <field_value_instance>
296*42e22086SApple OSS Distributions          <field_value>0b101111</field_value>
297*42e22086SApple OSS Distributions        <field_value_description>
298*42e22086SApple OSS Distributions  <para>SError interrupt.</para>
299*42e22086SApple OSS Distributions</field_value_description>
300*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*42e22086SApple OSS Distributions    </field_value_instance>
302*42e22086SApple OSS Distributions                <field_value_instance>
303*42e22086SApple OSS Distributions          <field_value>0b110000</field_value>
304*42e22086SApple OSS Distributions        <field_value_description>
305*42e22086SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*42e22086SApple OSS Distributions</field_value_description>
307*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*42e22086SApple OSS Distributions    </field_value_instance>
309*42e22086SApple OSS Distributions                <field_value_instance>
310*42e22086SApple OSS Distributions          <field_value>0b110001</field_value>
311*42e22086SApple OSS Distributions        <field_value_description>
312*42e22086SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*42e22086SApple OSS Distributions</field_value_description>
314*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*42e22086SApple OSS Distributions    </field_value_instance>
316*42e22086SApple OSS Distributions                <field_value_instance>
317*42e22086SApple OSS Distributions          <field_value>0b110010</field_value>
318*42e22086SApple OSS Distributions        <field_value_description>
319*42e22086SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*42e22086SApple OSS Distributions</field_value_description>
321*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*42e22086SApple OSS Distributions    </field_value_instance>
323*42e22086SApple OSS Distributions                <field_value_instance>
324*42e22086SApple OSS Distributions          <field_value>0b110011</field_value>
325*42e22086SApple OSS Distributions        <field_value_description>
326*42e22086SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*42e22086SApple OSS Distributions</field_value_description>
328*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*42e22086SApple OSS Distributions    </field_value_instance>
330*42e22086SApple OSS Distributions                <field_value_instance>
331*42e22086SApple OSS Distributions          <field_value>0b110100</field_value>
332*42e22086SApple OSS Distributions        <field_value_description>
333*42e22086SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*42e22086SApple OSS Distributions</field_value_description>
335*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*42e22086SApple OSS Distributions    </field_value_instance>
337*42e22086SApple OSS Distributions                <field_value_instance>
338*42e22086SApple OSS Distributions          <field_value>0b110101</field_value>
339*42e22086SApple OSS Distributions        <field_value_description>
340*42e22086SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*42e22086SApple OSS Distributions</field_value_description>
342*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*42e22086SApple OSS Distributions    </field_value_instance>
344*42e22086SApple OSS Distributions                <field_value_instance>
345*42e22086SApple OSS Distributions          <field_value>0b111000</field_value>
346*42e22086SApple OSS Distributions        <field_value_description>
347*42e22086SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*42e22086SApple OSS Distributions</field_value_description>
349*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*42e22086SApple OSS Distributions    </field_value_instance>
351*42e22086SApple OSS Distributions                <field_value_instance>
352*42e22086SApple OSS Distributions          <field_value>0b111100</field_value>
353*42e22086SApple OSS Distributions        <field_value_description>
354*42e22086SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*42e22086SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*42e22086SApple OSS Distributions</field_value_description>
357*42e22086SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*42e22086SApple OSS Distributions    </field_value_instance>
359*42e22086SApple OSS Distributions        </field_values>
360*42e22086SApple OSS Distributions            <field_description order="after">
361*42e22086SApple OSS Distributions
362*42e22086SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*42e22086SApple OSS Distributions<list type="unordered">
364*42e22086SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*42e22086SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*42e22086SApple OSS Distributions</listitem></list>
367*42e22086SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*42e22086SApple OSS Distributions
369*42e22086SApple OSS Distributions            </field_description>
370*42e22086SApple OSS Distributions          <field_resets>
371*42e22086SApple OSS Distributions
372*42e22086SApple OSS Distributions    <field_reset>
373*42e22086SApple OSS Distributions
374*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*42e22086SApple OSS Distributions
376*42e22086SApple OSS Distributions    </field_reset>
377*42e22086SApple OSS Distributions</field_resets>
378*42e22086SApple OSS Distributions      </field>
379*42e22086SApple OSS Distributions        <field
380*42e22086SApple OSS Distributions           id="IL_25_25"
381*42e22086SApple OSS Distributions           is_variable_length="False"
382*42e22086SApple OSS Distributions           has_partial_fieldset="False"
383*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
385*42e22086SApple OSS Distributions           is_constant_value="False"
386*42e22086SApple OSS Distributions        >
387*42e22086SApple OSS Distributions          <field_name>IL</field_name>
388*42e22086SApple OSS Distributions        <field_msb>25</field_msb>
389*42e22086SApple OSS Distributions        <field_lsb>25</field_lsb>
390*42e22086SApple OSS Distributions        <field_description order="before">
391*42e22086SApple OSS Distributions
392*42e22086SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*42e22086SApple OSS Distributions
394*42e22086SApple OSS Distributions        </field_description>
395*42e22086SApple OSS Distributions        <field_values>
396*42e22086SApple OSS Distributions
397*42e22086SApple OSS Distributions
398*42e22086SApple OSS Distributions                <field_value_instance>
399*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
400*42e22086SApple OSS Distributions        <field_value_description>
401*42e22086SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*42e22086SApple OSS Distributions</field_value_description>
403*42e22086SApple OSS Distributions    </field_value_instance>
404*42e22086SApple OSS Distributions                <field_value_instance>
405*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
406*42e22086SApple OSS Distributions        <field_value_description>
407*42e22086SApple OSS Distributions  <list type="unordered">
408*42e22086SApple OSS Distributions<listitem><content>
409*42e22086SApple OSS Distributions<para>An SError interrupt.</para>
410*42e22086SApple OSS Distributions</content>
411*42e22086SApple OSS Distributions</listitem><listitem><content>
412*42e22086SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*42e22086SApple OSS Distributions</content>
414*42e22086SApple OSS Distributions</listitem><listitem><content>
415*42e22086SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*42e22086SApple OSS Distributions</content>
417*42e22086SApple OSS Distributions</listitem><listitem><content>
418*42e22086SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*42e22086SApple OSS Distributions</content>
420*42e22086SApple OSS Distributions</listitem><listitem><content>
421*42e22086SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*42e22086SApple OSS Distributions</content>
423*42e22086SApple OSS Distributions</listitem><listitem><content>
424*42e22086SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*42e22086SApple OSS Distributions</content>
426*42e22086SApple OSS Distributions</listitem><listitem><content>
427*42e22086SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*42e22086SApple OSS Distributions<list type="unordered">
429*42e22086SApple OSS Distributions<listitem><content>
430*42e22086SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*42e22086SApple OSS Distributions</content>
432*42e22086SApple OSS Distributions</listitem><listitem><content>
433*42e22086SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*42e22086SApple OSS Distributions</content>
435*42e22086SApple OSS Distributions</listitem></list>
436*42e22086SApple OSS Distributions</content>
437*42e22086SApple OSS Distributions</listitem><listitem><content>
438*42e22086SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*42e22086SApple OSS Distributions</content>
440*42e22086SApple OSS Distributions</listitem></list>
441*42e22086SApple OSS Distributions</field_value_description>
442*42e22086SApple OSS Distributions    </field_value_instance>
443*42e22086SApple OSS Distributions        </field_values>
444*42e22086SApple OSS Distributions          <field_resets>
445*42e22086SApple OSS Distributions
446*42e22086SApple OSS Distributions    <field_reset>
447*42e22086SApple OSS Distributions
448*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*42e22086SApple OSS Distributions
450*42e22086SApple OSS Distributions    </field_reset>
451*42e22086SApple OSS Distributions</field_resets>
452*42e22086SApple OSS Distributions      </field>
453*42e22086SApple OSS Distributions        <field
454*42e22086SApple OSS Distributions           id="ISS_24_0"
455*42e22086SApple OSS Distributions           is_variable_length="False"
456*42e22086SApple OSS Distributions           has_partial_fieldset="True"
457*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
459*42e22086SApple OSS Distributions           is_constant_value="False"
460*42e22086SApple OSS Distributions        >
461*42e22086SApple OSS Distributions          <field_name>ISS</field_name>
462*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
463*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
464*42e22086SApple OSS Distributions        <field_description order="before">
465*42e22086SApple OSS Distributions
466*42e22086SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*42e22086SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*42e22086SApple OSS Distributions<list type="unordered">
469*42e22086SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*42e22086SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*42e22086SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*42e22086SApple OSS Distributions</listitem></list>
474*42e22086SApple OSS Distributions</content>
475*42e22086SApple OSS Distributions</listitem></list>
476*42e22086SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*42e22086SApple OSS Distributions
478*42e22086SApple OSS Distributions        </field_description>
479*42e22086SApple OSS Distributions        <field_values>
480*42e22086SApple OSS Distributions
481*42e22086SApple OSS Distributions               <field_value_name>I</field_value_name>
482*42e22086SApple OSS Distributions        </field_values>
483*42e22086SApple OSS Distributions          <field_resets>
484*42e22086SApple OSS Distributions
485*42e22086SApple OSS Distributions</field_resets>
486*42e22086SApple OSS Distributions            <partial_fieldset>
487*42e22086SApple OSS Distributions              <fields length="25">
488*42e22086SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*42e22086SApple OSS Distributions    <text_before_fields>
490*42e22086SApple OSS Distributions
491*42e22086SApple OSS Distributions
492*42e22086SApple OSS Distributions
493*42e22086SApple OSS Distributions    </text_before_fields>
494*42e22086SApple OSS Distributions
495*42e22086SApple OSS Distributions        <field
496*42e22086SApple OSS Distributions           id="0_24_0"
497*42e22086SApple OSS Distributions           is_variable_length="False"
498*42e22086SApple OSS Distributions           has_partial_fieldset="False"
499*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
501*42e22086SApple OSS Distributions           is_constant_value="False"
502*42e22086SApple OSS Distributions           rwtype="RES0"
503*42e22086SApple OSS Distributions        >
504*42e22086SApple OSS Distributions          <field_name>0</field_name>
505*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
506*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
507*42e22086SApple OSS Distributions        <field_description order="before">
508*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*42e22086SApple OSS Distributions        </field_description>
510*42e22086SApple OSS Distributions        <field_values>
511*42e22086SApple OSS Distributions        </field_values>
512*42e22086SApple OSS Distributions      </field>
513*42e22086SApple OSS Distributions    <text_after_fields>
514*42e22086SApple OSS Distributions
515*42e22086SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*42e22086SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*42e22086SApple OSS Distributions<list type="unordered">
518*42e22086SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*42e22086SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*42e22086SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*42e22086SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*42e22086SApple OSS Distributions</listitem></list>
523*42e22086SApple OSS Distributions</content>
524*42e22086SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*42e22086SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*42e22086SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*42e22086SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*42e22086SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*42e22086SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*42e22086SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*42e22086SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*42e22086SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*42e22086SApple OSS Distributions</listitem></list>
534*42e22086SApple OSS Distributions</content>
535*42e22086SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*42e22086SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*42e22086SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*42e22086SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*42e22086SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*42e22086SApple OSS Distributions</listitem></list>
541*42e22086SApple OSS Distributions</content>
542*42e22086SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*42e22086SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*42e22086SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*42e22086SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*42e22086SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*42e22086SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*42e22086SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*42e22086SApple OSS Distributions</listitem></list>
550*42e22086SApple OSS Distributions</content>
551*42e22086SApple OSS Distributions</listitem></list>
552*42e22086SApple OSS Distributions
553*42e22086SApple OSS Distributions    </text_after_fields>
554*42e22086SApple OSS Distributions  </fields>
555*42e22086SApple OSS Distributions              <reg_fieldset length="25">
556*42e22086SApple OSS Distributions
557*42e22086SApple OSS Distributions
558*42e22086SApple OSS Distributions
559*42e22086SApple OSS Distributions
560*42e22086SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*42e22086SApple OSS Distributions    </reg_fieldset>
562*42e22086SApple OSS Distributions            </partial_fieldset>
563*42e22086SApple OSS Distributions            <partial_fieldset>
564*42e22086SApple OSS Distributions              <fields length="25">
565*42e22086SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*42e22086SApple OSS Distributions    <text_before_fields>
567*42e22086SApple OSS Distributions
568*42e22086SApple OSS Distributions
569*42e22086SApple OSS Distributions
570*42e22086SApple OSS Distributions    </text_before_fields>
571*42e22086SApple OSS Distributions
572*42e22086SApple OSS Distributions        <field
573*42e22086SApple OSS Distributions           id="CV_24_24"
574*42e22086SApple OSS Distributions           is_variable_length="False"
575*42e22086SApple OSS Distributions           has_partial_fieldset="False"
576*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
578*42e22086SApple OSS Distributions           is_constant_value="False"
579*42e22086SApple OSS Distributions        >
580*42e22086SApple OSS Distributions          <field_name>CV</field_name>
581*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
582*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
583*42e22086SApple OSS Distributions        <field_description order="before">
584*42e22086SApple OSS Distributions
585*42e22086SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*42e22086SApple OSS Distributions
587*42e22086SApple OSS Distributions        </field_description>
588*42e22086SApple OSS Distributions        <field_values>
589*42e22086SApple OSS Distributions
590*42e22086SApple OSS Distributions
591*42e22086SApple OSS Distributions                <field_value_instance>
592*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
593*42e22086SApple OSS Distributions        <field_value_description>
594*42e22086SApple OSS Distributions  <para>The COND field is not valid.</para>
595*42e22086SApple OSS Distributions</field_value_description>
596*42e22086SApple OSS Distributions    </field_value_instance>
597*42e22086SApple OSS Distributions                <field_value_instance>
598*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
599*42e22086SApple OSS Distributions        <field_value_description>
600*42e22086SApple OSS Distributions  <para>The COND field is valid.</para>
601*42e22086SApple OSS Distributions</field_value_description>
602*42e22086SApple OSS Distributions    </field_value_instance>
603*42e22086SApple OSS Distributions        </field_values>
604*42e22086SApple OSS Distributions            <field_description order="after">
605*42e22086SApple OSS Distributions
606*42e22086SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*42e22086SApple OSS Distributions<list type="unordered">
609*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*42e22086SApple OSS Distributions</listitem></list>
612*42e22086SApple OSS Distributions
613*42e22086SApple OSS Distributions            </field_description>
614*42e22086SApple OSS Distributions          <field_resets>
615*42e22086SApple OSS Distributions
616*42e22086SApple OSS Distributions    <field_reset>
617*42e22086SApple OSS Distributions
618*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*42e22086SApple OSS Distributions
620*42e22086SApple OSS Distributions    </field_reset>
621*42e22086SApple OSS Distributions</field_resets>
622*42e22086SApple OSS Distributions      </field>
623*42e22086SApple OSS Distributions        <field
624*42e22086SApple OSS Distributions           id="COND_23_20"
625*42e22086SApple OSS Distributions           is_variable_length="False"
626*42e22086SApple OSS Distributions           has_partial_fieldset="False"
627*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
629*42e22086SApple OSS Distributions           is_constant_value="False"
630*42e22086SApple OSS Distributions        >
631*42e22086SApple OSS Distributions          <field_name>COND</field_name>
632*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
633*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
634*42e22086SApple OSS Distributions        <field_description order="before">
635*42e22086SApple OSS Distributions
636*42e22086SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*42e22086SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*42e22086SApple OSS Distributions<list type="unordered">
640*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*42e22086SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*42e22086SApple OSS Distributions</listitem></list>
644*42e22086SApple OSS Distributions</content>
645*42e22086SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*42e22086SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*42e22086SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*42e22086SApple OSS Distributions</listitem></list>
649*42e22086SApple OSS Distributions</content>
650*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*42e22086SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*42e22086SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*42e22086SApple OSS Distributions</listitem></list>
654*42e22086SApple OSS Distributions</content>
655*42e22086SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*42e22086SApple OSS Distributions</listitem></list>
657*42e22086SApple OSS Distributions
658*42e22086SApple OSS Distributions        </field_description>
659*42e22086SApple OSS Distributions        <field_values>
660*42e22086SApple OSS Distributions
661*42e22086SApple OSS Distributions
662*42e22086SApple OSS Distributions        </field_values>
663*42e22086SApple OSS Distributions          <field_resets>
664*42e22086SApple OSS Distributions
665*42e22086SApple OSS Distributions    <field_reset>
666*42e22086SApple OSS Distributions
667*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*42e22086SApple OSS Distributions
669*42e22086SApple OSS Distributions    </field_reset>
670*42e22086SApple OSS Distributions</field_resets>
671*42e22086SApple OSS Distributions      </field>
672*42e22086SApple OSS Distributions        <field
673*42e22086SApple OSS Distributions           id="0_19_1"
674*42e22086SApple OSS Distributions           is_variable_length="False"
675*42e22086SApple OSS Distributions           has_partial_fieldset="False"
676*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
678*42e22086SApple OSS Distributions           is_constant_value="False"
679*42e22086SApple OSS Distributions           rwtype="RES0"
680*42e22086SApple OSS Distributions        >
681*42e22086SApple OSS Distributions          <field_name>0</field_name>
682*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
683*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
684*42e22086SApple OSS Distributions        <field_description order="before">
685*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*42e22086SApple OSS Distributions        </field_description>
687*42e22086SApple OSS Distributions        <field_values>
688*42e22086SApple OSS Distributions        </field_values>
689*42e22086SApple OSS Distributions      </field>
690*42e22086SApple OSS Distributions        <field
691*42e22086SApple OSS Distributions           id="TI_0_0"
692*42e22086SApple OSS Distributions           is_variable_length="False"
693*42e22086SApple OSS Distributions           has_partial_fieldset="False"
694*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
696*42e22086SApple OSS Distributions           is_constant_value="False"
697*42e22086SApple OSS Distributions        >
698*42e22086SApple OSS Distributions          <field_name>TI</field_name>
699*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
700*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
701*42e22086SApple OSS Distributions        <field_description order="before">
702*42e22086SApple OSS Distributions
703*42e22086SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*42e22086SApple OSS Distributions
705*42e22086SApple OSS Distributions        </field_description>
706*42e22086SApple OSS Distributions        <field_values>
707*42e22086SApple OSS Distributions
708*42e22086SApple OSS Distributions
709*42e22086SApple OSS Distributions                <field_value_instance>
710*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
711*42e22086SApple OSS Distributions        <field_value_description>
712*42e22086SApple OSS Distributions  <para>WFI trapped.</para>
713*42e22086SApple OSS Distributions</field_value_description>
714*42e22086SApple OSS Distributions    </field_value_instance>
715*42e22086SApple OSS Distributions                <field_value_instance>
716*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
717*42e22086SApple OSS Distributions        <field_value_description>
718*42e22086SApple OSS Distributions  <para>WFE trapped.</para>
719*42e22086SApple OSS Distributions</field_value_description>
720*42e22086SApple OSS Distributions    </field_value_instance>
721*42e22086SApple OSS Distributions        </field_values>
722*42e22086SApple OSS Distributions          <field_resets>
723*42e22086SApple OSS Distributions
724*42e22086SApple OSS Distributions    <field_reset>
725*42e22086SApple OSS Distributions
726*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*42e22086SApple OSS Distributions
728*42e22086SApple OSS Distributions    </field_reset>
729*42e22086SApple OSS Distributions</field_resets>
730*42e22086SApple OSS Distributions      </field>
731*42e22086SApple OSS Distributions    <text_after_fields>
732*42e22086SApple OSS Distributions
733*42e22086SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*42e22086SApple OSS Distributions<list type="unordered">
735*42e22086SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*42e22086SApple OSS Distributions</listitem></list>
739*42e22086SApple OSS Distributions
740*42e22086SApple OSS Distributions    </text_after_fields>
741*42e22086SApple OSS Distributions  </fields>
742*42e22086SApple OSS Distributions              <reg_fieldset length="25">
743*42e22086SApple OSS Distributions
744*42e22086SApple OSS Distributions
745*42e22086SApple OSS Distributions
746*42e22086SApple OSS Distributions
747*42e22086SApple OSS Distributions
748*42e22086SApple OSS Distributions
749*42e22086SApple OSS Distributions
750*42e22086SApple OSS Distributions
751*42e22086SApple OSS Distributions
752*42e22086SApple OSS Distributions
753*42e22086SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*42e22086SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*42e22086SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*42e22086SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*42e22086SApple OSS Distributions    </reg_fieldset>
758*42e22086SApple OSS Distributions            </partial_fieldset>
759*42e22086SApple OSS Distributions            <partial_fieldset>
760*42e22086SApple OSS Distributions              <fields length="25">
761*42e22086SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*42e22086SApple OSS Distributions    <text_before_fields>
763*42e22086SApple OSS Distributions
764*42e22086SApple OSS Distributions
765*42e22086SApple OSS Distributions
766*42e22086SApple OSS Distributions    </text_before_fields>
767*42e22086SApple OSS Distributions
768*42e22086SApple OSS Distributions        <field
769*42e22086SApple OSS Distributions           id="CV_24_24"
770*42e22086SApple OSS Distributions           is_variable_length="False"
771*42e22086SApple OSS Distributions           has_partial_fieldset="False"
772*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
774*42e22086SApple OSS Distributions           is_constant_value="False"
775*42e22086SApple OSS Distributions        >
776*42e22086SApple OSS Distributions          <field_name>CV</field_name>
777*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
778*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
779*42e22086SApple OSS Distributions        <field_description order="before">
780*42e22086SApple OSS Distributions
781*42e22086SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*42e22086SApple OSS Distributions
783*42e22086SApple OSS Distributions        </field_description>
784*42e22086SApple OSS Distributions        <field_values>
785*42e22086SApple OSS Distributions
786*42e22086SApple OSS Distributions
787*42e22086SApple OSS Distributions                <field_value_instance>
788*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
789*42e22086SApple OSS Distributions        <field_value_description>
790*42e22086SApple OSS Distributions  <para>The COND field is not valid.</para>
791*42e22086SApple OSS Distributions</field_value_description>
792*42e22086SApple OSS Distributions    </field_value_instance>
793*42e22086SApple OSS Distributions                <field_value_instance>
794*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
795*42e22086SApple OSS Distributions        <field_value_description>
796*42e22086SApple OSS Distributions  <para>The COND field is valid.</para>
797*42e22086SApple OSS Distributions</field_value_description>
798*42e22086SApple OSS Distributions    </field_value_instance>
799*42e22086SApple OSS Distributions        </field_values>
800*42e22086SApple OSS Distributions            <field_description order="after">
801*42e22086SApple OSS Distributions
802*42e22086SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*42e22086SApple OSS Distributions<list type="unordered">
805*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*42e22086SApple OSS Distributions</listitem></list>
808*42e22086SApple OSS Distributions
809*42e22086SApple OSS Distributions            </field_description>
810*42e22086SApple OSS Distributions          <field_resets>
811*42e22086SApple OSS Distributions
812*42e22086SApple OSS Distributions    <field_reset>
813*42e22086SApple OSS Distributions
814*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*42e22086SApple OSS Distributions
816*42e22086SApple OSS Distributions    </field_reset>
817*42e22086SApple OSS Distributions</field_resets>
818*42e22086SApple OSS Distributions      </field>
819*42e22086SApple OSS Distributions        <field
820*42e22086SApple OSS Distributions           id="COND_23_20"
821*42e22086SApple OSS Distributions           is_variable_length="False"
822*42e22086SApple OSS Distributions           has_partial_fieldset="False"
823*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
825*42e22086SApple OSS Distributions           is_constant_value="False"
826*42e22086SApple OSS Distributions        >
827*42e22086SApple OSS Distributions          <field_name>COND</field_name>
828*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
829*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
830*42e22086SApple OSS Distributions        <field_description order="before">
831*42e22086SApple OSS Distributions
832*42e22086SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*42e22086SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*42e22086SApple OSS Distributions<list type="unordered">
836*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*42e22086SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*42e22086SApple OSS Distributions</listitem></list>
840*42e22086SApple OSS Distributions</content>
841*42e22086SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*42e22086SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*42e22086SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*42e22086SApple OSS Distributions</listitem></list>
845*42e22086SApple OSS Distributions</content>
846*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*42e22086SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*42e22086SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*42e22086SApple OSS Distributions</listitem></list>
850*42e22086SApple OSS Distributions</content>
851*42e22086SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*42e22086SApple OSS Distributions</listitem></list>
853*42e22086SApple OSS Distributions
854*42e22086SApple OSS Distributions        </field_description>
855*42e22086SApple OSS Distributions        <field_values>
856*42e22086SApple OSS Distributions
857*42e22086SApple OSS Distributions
858*42e22086SApple OSS Distributions        </field_values>
859*42e22086SApple OSS Distributions          <field_resets>
860*42e22086SApple OSS Distributions
861*42e22086SApple OSS Distributions    <field_reset>
862*42e22086SApple OSS Distributions
863*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*42e22086SApple OSS Distributions
865*42e22086SApple OSS Distributions    </field_reset>
866*42e22086SApple OSS Distributions</field_resets>
867*42e22086SApple OSS Distributions      </field>
868*42e22086SApple OSS Distributions        <field
869*42e22086SApple OSS Distributions           id="Opc2_19_17"
870*42e22086SApple OSS Distributions           is_variable_length="False"
871*42e22086SApple OSS Distributions           has_partial_fieldset="False"
872*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
874*42e22086SApple OSS Distributions           is_constant_value="False"
875*42e22086SApple OSS Distributions        >
876*42e22086SApple OSS Distributions          <field_name>Opc2</field_name>
877*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
878*42e22086SApple OSS Distributions        <field_lsb>17</field_lsb>
879*42e22086SApple OSS Distributions        <field_description order="before">
880*42e22086SApple OSS Distributions
881*42e22086SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*42e22086SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*42e22086SApple OSS Distributions
884*42e22086SApple OSS Distributions        </field_description>
885*42e22086SApple OSS Distributions        <field_values>
886*42e22086SApple OSS Distributions
887*42e22086SApple OSS Distributions
888*42e22086SApple OSS Distributions        </field_values>
889*42e22086SApple OSS Distributions          <field_resets>
890*42e22086SApple OSS Distributions
891*42e22086SApple OSS Distributions    <field_reset>
892*42e22086SApple OSS Distributions
893*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*42e22086SApple OSS Distributions
895*42e22086SApple OSS Distributions    </field_reset>
896*42e22086SApple OSS Distributions</field_resets>
897*42e22086SApple OSS Distributions      </field>
898*42e22086SApple OSS Distributions        <field
899*42e22086SApple OSS Distributions           id="Opc1_16_14"
900*42e22086SApple OSS Distributions           is_variable_length="False"
901*42e22086SApple OSS Distributions           has_partial_fieldset="False"
902*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
904*42e22086SApple OSS Distributions           is_constant_value="False"
905*42e22086SApple OSS Distributions        >
906*42e22086SApple OSS Distributions          <field_name>Opc1</field_name>
907*42e22086SApple OSS Distributions        <field_msb>16</field_msb>
908*42e22086SApple OSS Distributions        <field_lsb>14</field_lsb>
909*42e22086SApple OSS Distributions        <field_description order="before">
910*42e22086SApple OSS Distributions
911*42e22086SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*42e22086SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*42e22086SApple OSS Distributions
914*42e22086SApple OSS Distributions        </field_description>
915*42e22086SApple OSS Distributions        <field_values>
916*42e22086SApple OSS Distributions
917*42e22086SApple OSS Distributions
918*42e22086SApple OSS Distributions        </field_values>
919*42e22086SApple OSS Distributions          <field_resets>
920*42e22086SApple OSS Distributions
921*42e22086SApple OSS Distributions    <field_reset>
922*42e22086SApple OSS Distributions
923*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*42e22086SApple OSS Distributions
925*42e22086SApple OSS Distributions    </field_reset>
926*42e22086SApple OSS Distributions</field_resets>
927*42e22086SApple OSS Distributions      </field>
928*42e22086SApple OSS Distributions        <field
929*42e22086SApple OSS Distributions           id="CRn_13_10"
930*42e22086SApple OSS Distributions           is_variable_length="False"
931*42e22086SApple OSS Distributions           has_partial_fieldset="False"
932*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
934*42e22086SApple OSS Distributions           is_constant_value="False"
935*42e22086SApple OSS Distributions        >
936*42e22086SApple OSS Distributions          <field_name>CRn</field_name>
937*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
938*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
939*42e22086SApple OSS Distributions        <field_description order="before">
940*42e22086SApple OSS Distributions
941*42e22086SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*42e22086SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*42e22086SApple OSS Distributions
944*42e22086SApple OSS Distributions        </field_description>
945*42e22086SApple OSS Distributions        <field_values>
946*42e22086SApple OSS Distributions
947*42e22086SApple OSS Distributions
948*42e22086SApple OSS Distributions        </field_values>
949*42e22086SApple OSS Distributions          <field_resets>
950*42e22086SApple OSS Distributions
951*42e22086SApple OSS Distributions    <field_reset>
952*42e22086SApple OSS Distributions
953*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*42e22086SApple OSS Distributions
955*42e22086SApple OSS Distributions    </field_reset>
956*42e22086SApple OSS Distributions</field_resets>
957*42e22086SApple OSS Distributions      </field>
958*42e22086SApple OSS Distributions        <field
959*42e22086SApple OSS Distributions           id="Rt_9_5"
960*42e22086SApple OSS Distributions           is_variable_length="False"
961*42e22086SApple OSS Distributions           has_partial_fieldset="False"
962*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
964*42e22086SApple OSS Distributions           is_constant_value="False"
965*42e22086SApple OSS Distributions        >
966*42e22086SApple OSS Distributions          <field_name>Rt</field_name>
967*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
968*42e22086SApple OSS Distributions        <field_lsb>5</field_lsb>
969*42e22086SApple OSS Distributions        <field_description order="before">
970*42e22086SApple OSS Distributions
971*42e22086SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*42e22086SApple OSS Distributions
973*42e22086SApple OSS Distributions        </field_description>
974*42e22086SApple OSS Distributions        <field_values>
975*42e22086SApple OSS Distributions
976*42e22086SApple OSS Distributions
977*42e22086SApple OSS Distributions        </field_values>
978*42e22086SApple OSS Distributions          <field_resets>
979*42e22086SApple OSS Distributions
980*42e22086SApple OSS Distributions    <field_reset>
981*42e22086SApple OSS Distributions
982*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*42e22086SApple OSS Distributions
984*42e22086SApple OSS Distributions    </field_reset>
985*42e22086SApple OSS Distributions</field_resets>
986*42e22086SApple OSS Distributions      </field>
987*42e22086SApple OSS Distributions        <field
988*42e22086SApple OSS Distributions           id="CRm_4_1"
989*42e22086SApple OSS Distributions           is_variable_length="False"
990*42e22086SApple OSS Distributions           has_partial_fieldset="False"
991*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
993*42e22086SApple OSS Distributions           is_constant_value="False"
994*42e22086SApple OSS Distributions        >
995*42e22086SApple OSS Distributions          <field_name>CRm</field_name>
996*42e22086SApple OSS Distributions        <field_msb>4</field_msb>
997*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
998*42e22086SApple OSS Distributions        <field_description order="before">
999*42e22086SApple OSS Distributions
1000*42e22086SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*42e22086SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*42e22086SApple OSS Distributions
1003*42e22086SApple OSS Distributions        </field_description>
1004*42e22086SApple OSS Distributions        <field_values>
1005*42e22086SApple OSS Distributions
1006*42e22086SApple OSS Distributions
1007*42e22086SApple OSS Distributions        </field_values>
1008*42e22086SApple OSS Distributions          <field_resets>
1009*42e22086SApple OSS Distributions
1010*42e22086SApple OSS Distributions    <field_reset>
1011*42e22086SApple OSS Distributions
1012*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*42e22086SApple OSS Distributions
1014*42e22086SApple OSS Distributions    </field_reset>
1015*42e22086SApple OSS Distributions</field_resets>
1016*42e22086SApple OSS Distributions      </field>
1017*42e22086SApple OSS Distributions        <field
1018*42e22086SApple OSS Distributions           id="Direction_0_0"
1019*42e22086SApple OSS Distributions           is_variable_length="False"
1020*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1021*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1023*42e22086SApple OSS Distributions           is_constant_value="False"
1024*42e22086SApple OSS Distributions        >
1025*42e22086SApple OSS Distributions          <field_name>Direction</field_name>
1026*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
1027*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*42e22086SApple OSS Distributions        <field_description order="before">
1029*42e22086SApple OSS Distributions
1030*42e22086SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*42e22086SApple OSS Distributions
1032*42e22086SApple OSS Distributions        </field_description>
1033*42e22086SApple OSS Distributions        <field_values>
1034*42e22086SApple OSS Distributions
1035*42e22086SApple OSS Distributions
1036*42e22086SApple OSS Distributions                <field_value_instance>
1037*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1038*42e22086SApple OSS Distributions        <field_value_description>
1039*42e22086SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*42e22086SApple OSS Distributions</field_value_description>
1041*42e22086SApple OSS Distributions    </field_value_instance>
1042*42e22086SApple OSS Distributions                <field_value_instance>
1043*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1044*42e22086SApple OSS Distributions        <field_value_description>
1045*42e22086SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*42e22086SApple OSS Distributions</field_value_description>
1047*42e22086SApple OSS Distributions    </field_value_instance>
1048*42e22086SApple OSS Distributions        </field_values>
1049*42e22086SApple OSS Distributions          <field_resets>
1050*42e22086SApple OSS Distributions
1051*42e22086SApple OSS Distributions    <field_reset>
1052*42e22086SApple OSS Distributions
1053*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*42e22086SApple OSS Distributions
1055*42e22086SApple OSS Distributions    </field_reset>
1056*42e22086SApple OSS Distributions</field_resets>
1057*42e22086SApple OSS Distributions      </field>
1058*42e22086SApple OSS Distributions    <text_after_fields>
1059*42e22086SApple OSS Distributions
1060*42e22086SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*42e22086SApple OSS Distributions<list type="unordered">
1062*42e22086SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*42e22086SApple OSS Distributions</listitem></list>
1081*42e22086SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*42e22086SApple OSS Distributions<list type="unordered">
1083*42e22086SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*42e22086SApple OSS Distributions</listitem></list>
1094*42e22086SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*42e22086SApple OSS Distributions
1096*42e22086SApple OSS Distributions    </text_after_fields>
1097*42e22086SApple OSS Distributions  </fields>
1098*42e22086SApple OSS Distributions              <reg_fieldset length="25">
1099*42e22086SApple OSS Distributions
1100*42e22086SApple OSS Distributions
1101*42e22086SApple OSS Distributions
1102*42e22086SApple OSS Distributions
1103*42e22086SApple OSS Distributions
1104*42e22086SApple OSS Distributions
1105*42e22086SApple OSS Distributions
1106*42e22086SApple OSS Distributions
1107*42e22086SApple OSS Distributions
1108*42e22086SApple OSS Distributions
1109*42e22086SApple OSS Distributions
1110*42e22086SApple OSS Distributions
1111*42e22086SApple OSS Distributions
1112*42e22086SApple OSS Distributions
1113*42e22086SApple OSS Distributions
1114*42e22086SApple OSS Distributions
1115*42e22086SApple OSS Distributions
1116*42e22086SApple OSS Distributions
1117*42e22086SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*42e22086SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*42e22086SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*42e22086SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*42e22086SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*42e22086SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*42e22086SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*42e22086SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*42e22086SApple OSS Distributions    </reg_fieldset>
1126*42e22086SApple OSS Distributions            </partial_fieldset>
1127*42e22086SApple OSS Distributions            <partial_fieldset>
1128*42e22086SApple OSS Distributions              <fields length="25">
1129*42e22086SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*42e22086SApple OSS Distributions    <text_before_fields>
1131*42e22086SApple OSS Distributions
1132*42e22086SApple OSS Distributions
1133*42e22086SApple OSS Distributions
1134*42e22086SApple OSS Distributions    </text_before_fields>
1135*42e22086SApple OSS Distributions
1136*42e22086SApple OSS Distributions        <field
1137*42e22086SApple OSS Distributions           id="CV_24_24"
1138*42e22086SApple OSS Distributions           is_variable_length="False"
1139*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1140*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1142*42e22086SApple OSS Distributions           is_constant_value="False"
1143*42e22086SApple OSS Distributions        >
1144*42e22086SApple OSS Distributions          <field_name>CV</field_name>
1145*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
1146*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*42e22086SApple OSS Distributions        <field_description order="before">
1148*42e22086SApple OSS Distributions
1149*42e22086SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*42e22086SApple OSS Distributions
1151*42e22086SApple OSS Distributions        </field_description>
1152*42e22086SApple OSS Distributions        <field_values>
1153*42e22086SApple OSS Distributions
1154*42e22086SApple OSS Distributions
1155*42e22086SApple OSS Distributions                <field_value_instance>
1156*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1157*42e22086SApple OSS Distributions        <field_value_description>
1158*42e22086SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*42e22086SApple OSS Distributions</field_value_description>
1160*42e22086SApple OSS Distributions    </field_value_instance>
1161*42e22086SApple OSS Distributions                <field_value_instance>
1162*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1163*42e22086SApple OSS Distributions        <field_value_description>
1164*42e22086SApple OSS Distributions  <para>The COND field is valid.</para>
1165*42e22086SApple OSS Distributions</field_value_description>
1166*42e22086SApple OSS Distributions    </field_value_instance>
1167*42e22086SApple OSS Distributions        </field_values>
1168*42e22086SApple OSS Distributions            <field_description order="after">
1169*42e22086SApple OSS Distributions
1170*42e22086SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*42e22086SApple OSS Distributions<list type="unordered">
1173*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*42e22086SApple OSS Distributions</listitem></list>
1176*42e22086SApple OSS Distributions
1177*42e22086SApple OSS Distributions            </field_description>
1178*42e22086SApple OSS Distributions          <field_resets>
1179*42e22086SApple OSS Distributions
1180*42e22086SApple OSS Distributions    <field_reset>
1181*42e22086SApple OSS Distributions
1182*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*42e22086SApple OSS Distributions
1184*42e22086SApple OSS Distributions    </field_reset>
1185*42e22086SApple OSS Distributions</field_resets>
1186*42e22086SApple OSS Distributions      </field>
1187*42e22086SApple OSS Distributions        <field
1188*42e22086SApple OSS Distributions           id="COND_23_20"
1189*42e22086SApple OSS Distributions           is_variable_length="False"
1190*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1191*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1193*42e22086SApple OSS Distributions           is_constant_value="False"
1194*42e22086SApple OSS Distributions        >
1195*42e22086SApple OSS Distributions          <field_name>COND</field_name>
1196*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
1197*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*42e22086SApple OSS Distributions        <field_description order="before">
1199*42e22086SApple OSS Distributions
1200*42e22086SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*42e22086SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*42e22086SApple OSS Distributions<list type="unordered">
1204*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*42e22086SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*42e22086SApple OSS Distributions</listitem></list>
1208*42e22086SApple OSS Distributions</content>
1209*42e22086SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*42e22086SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*42e22086SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*42e22086SApple OSS Distributions</listitem></list>
1213*42e22086SApple OSS Distributions</content>
1214*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*42e22086SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*42e22086SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*42e22086SApple OSS Distributions</listitem></list>
1218*42e22086SApple OSS Distributions</content>
1219*42e22086SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*42e22086SApple OSS Distributions</listitem></list>
1221*42e22086SApple OSS Distributions
1222*42e22086SApple OSS Distributions        </field_description>
1223*42e22086SApple OSS Distributions        <field_values>
1224*42e22086SApple OSS Distributions
1225*42e22086SApple OSS Distributions
1226*42e22086SApple OSS Distributions        </field_values>
1227*42e22086SApple OSS Distributions          <field_resets>
1228*42e22086SApple OSS Distributions
1229*42e22086SApple OSS Distributions    <field_reset>
1230*42e22086SApple OSS Distributions
1231*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*42e22086SApple OSS Distributions
1233*42e22086SApple OSS Distributions    </field_reset>
1234*42e22086SApple OSS Distributions</field_resets>
1235*42e22086SApple OSS Distributions      </field>
1236*42e22086SApple OSS Distributions        <field
1237*42e22086SApple OSS Distributions           id="Opc1_19_16"
1238*42e22086SApple OSS Distributions           is_variable_length="False"
1239*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1240*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1242*42e22086SApple OSS Distributions           is_constant_value="False"
1243*42e22086SApple OSS Distributions        >
1244*42e22086SApple OSS Distributions          <field_name>Opc1</field_name>
1245*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
1246*42e22086SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*42e22086SApple OSS Distributions        <field_description order="before">
1248*42e22086SApple OSS Distributions
1249*42e22086SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*42e22086SApple OSS Distributions
1251*42e22086SApple OSS Distributions        </field_description>
1252*42e22086SApple OSS Distributions        <field_values>
1253*42e22086SApple OSS Distributions
1254*42e22086SApple OSS Distributions
1255*42e22086SApple OSS Distributions        </field_values>
1256*42e22086SApple OSS Distributions          <field_resets>
1257*42e22086SApple OSS Distributions
1258*42e22086SApple OSS Distributions    <field_reset>
1259*42e22086SApple OSS Distributions
1260*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*42e22086SApple OSS Distributions
1262*42e22086SApple OSS Distributions    </field_reset>
1263*42e22086SApple OSS Distributions</field_resets>
1264*42e22086SApple OSS Distributions      </field>
1265*42e22086SApple OSS Distributions        <field
1266*42e22086SApple OSS Distributions           id="0_15_15"
1267*42e22086SApple OSS Distributions           is_variable_length="False"
1268*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1269*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1271*42e22086SApple OSS Distributions           is_constant_value="False"
1272*42e22086SApple OSS Distributions           rwtype="RES0"
1273*42e22086SApple OSS Distributions        >
1274*42e22086SApple OSS Distributions          <field_name>0</field_name>
1275*42e22086SApple OSS Distributions        <field_msb>15</field_msb>
1276*42e22086SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*42e22086SApple OSS Distributions        <field_description order="before">
1278*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*42e22086SApple OSS Distributions        </field_description>
1280*42e22086SApple OSS Distributions        <field_values>
1281*42e22086SApple OSS Distributions        </field_values>
1282*42e22086SApple OSS Distributions      </field>
1283*42e22086SApple OSS Distributions        <field
1284*42e22086SApple OSS Distributions           id="Rt2_14_10"
1285*42e22086SApple OSS Distributions           is_variable_length="False"
1286*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1287*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1289*42e22086SApple OSS Distributions           is_constant_value="False"
1290*42e22086SApple OSS Distributions        >
1291*42e22086SApple OSS Distributions          <field_name>Rt2</field_name>
1292*42e22086SApple OSS Distributions        <field_msb>14</field_msb>
1293*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*42e22086SApple OSS Distributions        <field_description order="before">
1295*42e22086SApple OSS Distributions
1296*42e22086SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*42e22086SApple OSS Distributions
1298*42e22086SApple OSS Distributions        </field_description>
1299*42e22086SApple OSS Distributions        <field_values>
1300*42e22086SApple OSS Distributions
1301*42e22086SApple OSS Distributions
1302*42e22086SApple OSS Distributions        </field_values>
1303*42e22086SApple OSS Distributions          <field_resets>
1304*42e22086SApple OSS Distributions
1305*42e22086SApple OSS Distributions    <field_reset>
1306*42e22086SApple OSS Distributions
1307*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*42e22086SApple OSS Distributions
1309*42e22086SApple OSS Distributions    </field_reset>
1310*42e22086SApple OSS Distributions</field_resets>
1311*42e22086SApple OSS Distributions      </field>
1312*42e22086SApple OSS Distributions        <field
1313*42e22086SApple OSS Distributions           id="Rt_9_5"
1314*42e22086SApple OSS Distributions           is_variable_length="False"
1315*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1316*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1318*42e22086SApple OSS Distributions           is_constant_value="False"
1319*42e22086SApple OSS Distributions        >
1320*42e22086SApple OSS Distributions          <field_name>Rt</field_name>
1321*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
1322*42e22086SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*42e22086SApple OSS Distributions        <field_description order="before">
1324*42e22086SApple OSS Distributions
1325*42e22086SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*42e22086SApple OSS Distributions
1327*42e22086SApple OSS Distributions        </field_description>
1328*42e22086SApple OSS Distributions        <field_values>
1329*42e22086SApple OSS Distributions
1330*42e22086SApple OSS Distributions
1331*42e22086SApple OSS Distributions        </field_values>
1332*42e22086SApple OSS Distributions          <field_resets>
1333*42e22086SApple OSS Distributions
1334*42e22086SApple OSS Distributions    <field_reset>
1335*42e22086SApple OSS Distributions
1336*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*42e22086SApple OSS Distributions
1338*42e22086SApple OSS Distributions    </field_reset>
1339*42e22086SApple OSS Distributions</field_resets>
1340*42e22086SApple OSS Distributions      </field>
1341*42e22086SApple OSS Distributions        <field
1342*42e22086SApple OSS Distributions           id="CRm_4_1"
1343*42e22086SApple OSS Distributions           is_variable_length="False"
1344*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1345*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1347*42e22086SApple OSS Distributions           is_constant_value="False"
1348*42e22086SApple OSS Distributions        >
1349*42e22086SApple OSS Distributions          <field_name>CRm</field_name>
1350*42e22086SApple OSS Distributions        <field_msb>4</field_msb>
1351*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*42e22086SApple OSS Distributions        <field_description order="before">
1353*42e22086SApple OSS Distributions
1354*42e22086SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*42e22086SApple OSS Distributions
1356*42e22086SApple OSS Distributions        </field_description>
1357*42e22086SApple OSS Distributions        <field_values>
1358*42e22086SApple OSS Distributions
1359*42e22086SApple OSS Distributions
1360*42e22086SApple OSS Distributions        </field_values>
1361*42e22086SApple OSS Distributions          <field_resets>
1362*42e22086SApple OSS Distributions
1363*42e22086SApple OSS Distributions    <field_reset>
1364*42e22086SApple OSS Distributions
1365*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*42e22086SApple OSS Distributions
1367*42e22086SApple OSS Distributions    </field_reset>
1368*42e22086SApple OSS Distributions</field_resets>
1369*42e22086SApple OSS Distributions      </field>
1370*42e22086SApple OSS Distributions        <field
1371*42e22086SApple OSS Distributions           id="Direction_0_0"
1372*42e22086SApple OSS Distributions           is_variable_length="False"
1373*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1374*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1376*42e22086SApple OSS Distributions           is_constant_value="False"
1377*42e22086SApple OSS Distributions        >
1378*42e22086SApple OSS Distributions          <field_name>Direction</field_name>
1379*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
1380*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*42e22086SApple OSS Distributions        <field_description order="before">
1382*42e22086SApple OSS Distributions
1383*42e22086SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*42e22086SApple OSS Distributions
1385*42e22086SApple OSS Distributions        </field_description>
1386*42e22086SApple OSS Distributions        <field_values>
1387*42e22086SApple OSS Distributions
1388*42e22086SApple OSS Distributions
1389*42e22086SApple OSS Distributions                <field_value_instance>
1390*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1391*42e22086SApple OSS Distributions        <field_value_description>
1392*42e22086SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*42e22086SApple OSS Distributions</field_value_description>
1394*42e22086SApple OSS Distributions    </field_value_instance>
1395*42e22086SApple OSS Distributions                <field_value_instance>
1396*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1397*42e22086SApple OSS Distributions        <field_value_description>
1398*42e22086SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*42e22086SApple OSS Distributions</field_value_description>
1400*42e22086SApple OSS Distributions    </field_value_instance>
1401*42e22086SApple OSS Distributions        </field_values>
1402*42e22086SApple OSS Distributions          <field_resets>
1403*42e22086SApple OSS Distributions
1404*42e22086SApple OSS Distributions    <field_reset>
1405*42e22086SApple OSS Distributions
1406*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*42e22086SApple OSS Distributions
1408*42e22086SApple OSS Distributions    </field_reset>
1409*42e22086SApple OSS Distributions</field_resets>
1410*42e22086SApple OSS Distributions      </field>
1411*42e22086SApple OSS Distributions    <text_after_fields>
1412*42e22086SApple OSS Distributions
1413*42e22086SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*42e22086SApple OSS Distributions<list type="unordered">
1415*42e22086SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*42e22086SApple OSS Distributions</listitem></list>
1426*42e22086SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*42e22086SApple OSS Distributions<list type="unordered">
1428*42e22086SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*42e22086SApple OSS Distributions</listitem></list>
1436*42e22086SApple OSS Distributions
1437*42e22086SApple OSS Distributions    </text_after_fields>
1438*42e22086SApple OSS Distributions  </fields>
1439*42e22086SApple OSS Distributions              <reg_fieldset length="25">
1440*42e22086SApple OSS Distributions
1441*42e22086SApple OSS Distributions
1442*42e22086SApple OSS Distributions
1443*42e22086SApple OSS Distributions
1444*42e22086SApple OSS Distributions
1445*42e22086SApple OSS Distributions
1446*42e22086SApple OSS Distributions
1447*42e22086SApple OSS Distributions
1448*42e22086SApple OSS Distributions
1449*42e22086SApple OSS Distributions
1450*42e22086SApple OSS Distributions
1451*42e22086SApple OSS Distributions
1452*42e22086SApple OSS Distributions
1453*42e22086SApple OSS Distributions
1454*42e22086SApple OSS Distributions
1455*42e22086SApple OSS Distributions
1456*42e22086SApple OSS Distributions
1457*42e22086SApple OSS Distributions
1458*42e22086SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*42e22086SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*42e22086SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*42e22086SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*42e22086SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*42e22086SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*42e22086SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*42e22086SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*42e22086SApple OSS Distributions    </reg_fieldset>
1467*42e22086SApple OSS Distributions            </partial_fieldset>
1468*42e22086SApple OSS Distributions            <partial_fieldset>
1469*42e22086SApple OSS Distributions              <fields length="25">
1470*42e22086SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*42e22086SApple OSS Distributions    <text_before_fields>
1472*42e22086SApple OSS Distributions
1473*42e22086SApple OSS Distributions
1474*42e22086SApple OSS Distributions
1475*42e22086SApple OSS Distributions    </text_before_fields>
1476*42e22086SApple OSS Distributions
1477*42e22086SApple OSS Distributions        <field
1478*42e22086SApple OSS Distributions           id="CV_24_24"
1479*42e22086SApple OSS Distributions           is_variable_length="False"
1480*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1481*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1483*42e22086SApple OSS Distributions           is_constant_value="False"
1484*42e22086SApple OSS Distributions        >
1485*42e22086SApple OSS Distributions          <field_name>CV</field_name>
1486*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
1487*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*42e22086SApple OSS Distributions        <field_description order="before">
1489*42e22086SApple OSS Distributions
1490*42e22086SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*42e22086SApple OSS Distributions
1492*42e22086SApple OSS Distributions        </field_description>
1493*42e22086SApple OSS Distributions        <field_values>
1494*42e22086SApple OSS Distributions
1495*42e22086SApple OSS Distributions
1496*42e22086SApple OSS Distributions                <field_value_instance>
1497*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1498*42e22086SApple OSS Distributions        <field_value_description>
1499*42e22086SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*42e22086SApple OSS Distributions</field_value_description>
1501*42e22086SApple OSS Distributions    </field_value_instance>
1502*42e22086SApple OSS Distributions                <field_value_instance>
1503*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1504*42e22086SApple OSS Distributions        <field_value_description>
1505*42e22086SApple OSS Distributions  <para>The COND field is valid.</para>
1506*42e22086SApple OSS Distributions</field_value_description>
1507*42e22086SApple OSS Distributions    </field_value_instance>
1508*42e22086SApple OSS Distributions        </field_values>
1509*42e22086SApple OSS Distributions            <field_description order="after">
1510*42e22086SApple OSS Distributions
1511*42e22086SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*42e22086SApple OSS Distributions<list type="unordered">
1514*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*42e22086SApple OSS Distributions</listitem></list>
1517*42e22086SApple OSS Distributions
1518*42e22086SApple OSS Distributions            </field_description>
1519*42e22086SApple OSS Distributions          <field_resets>
1520*42e22086SApple OSS Distributions
1521*42e22086SApple OSS Distributions    <field_reset>
1522*42e22086SApple OSS Distributions
1523*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*42e22086SApple OSS Distributions
1525*42e22086SApple OSS Distributions    </field_reset>
1526*42e22086SApple OSS Distributions</field_resets>
1527*42e22086SApple OSS Distributions      </field>
1528*42e22086SApple OSS Distributions        <field
1529*42e22086SApple OSS Distributions           id="COND_23_20"
1530*42e22086SApple OSS Distributions           is_variable_length="False"
1531*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1532*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1534*42e22086SApple OSS Distributions           is_constant_value="False"
1535*42e22086SApple OSS Distributions        >
1536*42e22086SApple OSS Distributions          <field_name>COND</field_name>
1537*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
1538*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*42e22086SApple OSS Distributions        <field_description order="before">
1540*42e22086SApple OSS Distributions
1541*42e22086SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*42e22086SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*42e22086SApple OSS Distributions<list type="unordered">
1545*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*42e22086SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*42e22086SApple OSS Distributions</listitem></list>
1549*42e22086SApple OSS Distributions</content>
1550*42e22086SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*42e22086SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*42e22086SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*42e22086SApple OSS Distributions</listitem></list>
1554*42e22086SApple OSS Distributions</content>
1555*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*42e22086SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*42e22086SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*42e22086SApple OSS Distributions</listitem></list>
1559*42e22086SApple OSS Distributions</content>
1560*42e22086SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*42e22086SApple OSS Distributions</listitem></list>
1562*42e22086SApple OSS Distributions
1563*42e22086SApple OSS Distributions        </field_description>
1564*42e22086SApple OSS Distributions        <field_values>
1565*42e22086SApple OSS Distributions
1566*42e22086SApple OSS Distributions
1567*42e22086SApple OSS Distributions        </field_values>
1568*42e22086SApple OSS Distributions          <field_resets>
1569*42e22086SApple OSS Distributions
1570*42e22086SApple OSS Distributions    <field_reset>
1571*42e22086SApple OSS Distributions
1572*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*42e22086SApple OSS Distributions
1574*42e22086SApple OSS Distributions    </field_reset>
1575*42e22086SApple OSS Distributions</field_resets>
1576*42e22086SApple OSS Distributions      </field>
1577*42e22086SApple OSS Distributions        <field
1578*42e22086SApple OSS Distributions           id="imm8_19_12"
1579*42e22086SApple OSS Distributions           is_variable_length="False"
1580*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1581*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1583*42e22086SApple OSS Distributions           is_constant_value="False"
1584*42e22086SApple OSS Distributions        >
1585*42e22086SApple OSS Distributions          <field_name>imm8</field_name>
1586*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
1587*42e22086SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*42e22086SApple OSS Distributions        <field_description order="before">
1589*42e22086SApple OSS Distributions
1590*42e22086SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*42e22086SApple OSS Distributions
1592*42e22086SApple OSS Distributions        </field_description>
1593*42e22086SApple OSS Distributions        <field_values>
1594*42e22086SApple OSS Distributions
1595*42e22086SApple OSS Distributions
1596*42e22086SApple OSS Distributions        </field_values>
1597*42e22086SApple OSS Distributions          <field_resets>
1598*42e22086SApple OSS Distributions
1599*42e22086SApple OSS Distributions    <field_reset>
1600*42e22086SApple OSS Distributions
1601*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*42e22086SApple OSS Distributions
1603*42e22086SApple OSS Distributions    </field_reset>
1604*42e22086SApple OSS Distributions</field_resets>
1605*42e22086SApple OSS Distributions      </field>
1606*42e22086SApple OSS Distributions        <field
1607*42e22086SApple OSS Distributions           id="0_11_10"
1608*42e22086SApple OSS Distributions           is_variable_length="False"
1609*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1610*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1612*42e22086SApple OSS Distributions           is_constant_value="False"
1613*42e22086SApple OSS Distributions           rwtype="RES0"
1614*42e22086SApple OSS Distributions        >
1615*42e22086SApple OSS Distributions          <field_name>0</field_name>
1616*42e22086SApple OSS Distributions        <field_msb>11</field_msb>
1617*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*42e22086SApple OSS Distributions        <field_description order="before">
1619*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*42e22086SApple OSS Distributions        </field_description>
1621*42e22086SApple OSS Distributions        <field_values>
1622*42e22086SApple OSS Distributions        </field_values>
1623*42e22086SApple OSS Distributions      </field>
1624*42e22086SApple OSS Distributions        <field
1625*42e22086SApple OSS Distributions           id="Rn_9_5"
1626*42e22086SApple OSS Distributions           is_variable_length="False"
1627*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1628*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1630*42e22086SApple OSS Distributions           is_constant_value="False"
1631*42e22086SApple OSS Distributions        >
1632*42e22086SApple OSS Distributions          <field_name>Rn</field_name>
1633*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
1634*42e22086SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*42e22086SApple OSS Distributions        <field_description order="before">
1636*42e22086SApple OSS Distributions
1637*42e22086SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*42e22086SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*42e22086SApple OSS Distributions
1640*42e22086SApple OSS Distributions        </field_description>
1641*42e22086SApple OSS Distributions        <field_values>
1642*42e22086SApple OSS Distributions
1643*42e22086SApple OSS Distributions
1644*42e22086SApple OSS Distributions        </field_values>
1645*42e22086SApple OSS Distributions          <field_resets>
1646*42e22086SApple OSS Distributions
1647*42e22086SApple OSS Distributions    <field_reset>
1648*42e22086SApple OSS Distributions
1649*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*42e22086SApple OSS Distributions
1651*42e22086SApple OSS Distributions    </field_reset>
1652*42e22086SApple OSS Distributions</field_resets>
1653*42e22086SApple OSS Distributions      </field>
1654*42e22086SApple OSS Distributions        <field
1655*42e22086SApple OSS Distributions           id="Offset_4_4"
1656*42e22086SApple OSS Distributions           is_variable_length="False"
1657*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1658*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1660*42e22086SApple OSS Distributions           is_constant_value="False"
1661*42e22086SApple OSS Distributions        >
1662*42e22086SApple OSS Distributions          <field_name>Offset</field_name>
1663*42e22086SApple OSS Distributions        <field_msb>4</field_msb>
1664*42e22086SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*42e22086SApple OSS Distributions        <field_description order="before">
1666*42e22086SApple OSS Distributions
1667*42e22086SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*42e22086SApple OSS Distributions
1669*42e22086SApple OSS Distributions        </field_description>
1670*42e22086SApple OSS Distributions        <field_values>
1671*42e22086SApple OSS Distributions
1672*42e22086SApple OSS Distributions
1673*42e22086SApple OSS Distributions                <field_value_instance>
1674*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1675*42e22086SApple OSS Distributions        <field_value_description>
1676*42e22086SApple OSS Distributions  <para>Subtract offset.</para>
1677*42e22086SApple OSS Distributions</field_value_description>
1678*42e22086SApple OSS Distributions    </field_value_instance>
1679*42e22086SApple OSS Distributions                <field_value_instance>
1680*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1681*42e22086SApple OSS Distributions        <field_value_description>
1682*42e22086SApple OSS Distributions  <para>Add offset.</para>
1683*42e22086SApple OSS Distributions</field_value_description>
1684*42e22086SApple OSS Distributions    </field_value_instance>
1685*42e22086SApple OSS Distributions        </field_values>
1686*42e22086SApple OSS Distributions            <field_description order="after">
1687*42e22086SApple OSS Distributions
1688*42e22086SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*42e22086SApple OSS Distributions
1690*42e22086SApple OSS Distributions            </field_description>
1691*42e22086SApple OSS Distributions          <field_resets>
1692*42e22086SApple OSS Distributions
1693*42e22086SApple OSS Distributions    <field_reset>
1694*42e22086SApple OSS Distributions
1695*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*42e22086SApple OSS Distributions
1697*42e22086SApple OSS Distributions    </field_reset>
1698*42e22086SApple OSS Distributions</field_resets>
1699*42e22086SApple OSS Distributions      </field>
1700*42e22086SApple OSS Distributions        <field
1701*42e22086SApple OSS Distributions           id="AM_3_1"
1702*42e22086SApple OSS Distributions           is_variable_length="False"
1703*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1704*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1706*42e22086SApple OSS Distributions           is_constant_value="False"
1707*42e22086SApple OSS Distributions        >
1708*42e22086SApple OSS Distributions          <field_name>AM</field_name>
1709*42e22086SApple OSS Distributions        <field_msb>3</field_msb>
1710*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*42e22086SApple OSS Distributions        <field_description order="before">
1712*42e22086SApple OSS Distributions
1713*42e22086SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*42e22086SApple OSS Distributions
1715*42e22086SApple OSS Distributions        </field_description>
1716*42e22086SApple OSS Distributions        <field_values>
1717*42e22086SApple OSS Distributions
1718*42e22086SApple OSS Distributions
1719*42e22086SApple OSS Distributions                <field_value_instance>
1720*42e22086SApple OSS Distributions            <field_value>0b000</field_value>
1721*42e22086SApple OSS Distributions        <field_value_description>
1722*42e22086SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*42e22086SApple OSS Distributions</field_value_description>
1724*42e22086SApple OSS Distributions    </field_value_instance>
1725*42e22086SApple OSS Distributions                <field_value_instance>
1726*42e22086SApple OSS Distributions            <field_value>0b001</field_value>
1727*42e22086SApple OSS Distributions        <field_value_description>
1728*42e22086SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*42e22086SApple OSS Distributions</field_value_description>
1730*42e22086SApple OSS Distributions    </field_value_instance>
1731*42e22086SApple OSS Distributions                <field_value_instance>
1732*42e22086SApple OSS Distributions            <field_value>0b010</field_value>
1733*42e22086SApple OSS Distributions        <field_value_description>
1734*42e22086SApple OSS Distributions  <para>Immediate offset.</para>
1735*42e22086SApple OSS Distributions</field_value_description>
1736*42e22086SApple OSS Distributions    </field_value_instance>
1737*42e22086SApple OSS Distributions                <field_value_instance>
1738*42e22086SApple OSS Distributions            <field_value>0b011</field_value>
1739*42e22086SApple OSS Distributions        <field_value_description>
1740*42e22086SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*42e22086SApple OSS Distributions</field_value_description>
1742*42e22086SApple OSS Distributions    </field_value_instance>
1743*42e22086SApple OSS Distributions                <field_value_instance>
1744*42e22086SApple OSS Distributions            <field_value>0b100</field_value>
1745*42e22086SApple OSS Distributions        <field_value_description>
1746*42e22086SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*42e22086SApple OSS Distributions</field_value_description>
1748*42e22086SApple OSS Distributions    </field_value_instance>
1749*42e22086SApple OSS Distributions                <field_value_instance>
1750*42e22086SApple OSS Distributions            <field_value>0b110</field_value>
1751*42e22086SApple OSS Distributions        <field_value_description>
1752*42e22086SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*42e22086SApple OSS Distributions</field_value_description>
1754*42e22086SApple OSS Distributions    </field_value_instance>
1755*42e22086SApple OSS Distributions        </field_values>
1756*42e22086SApple OSS Distributions            <field_description order="after">
1757*42e22086SApple OSS Distributions
1758*42e22086SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*42e22086SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*42e22086SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*42e22086SApple OSS Distributions
1762*42e22086SApple OSS Distributions            </field_description>
1763*42e22086SApple OSS Distributions          <field_resets>
1764*42e22086SApple OSS Distributions
1765*42e22086SApple OSS Distributions    <field_reset>
1766*42e22086SApple OSS Distributions
1767*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*42e22086SApple OSS Distributions
1769*42e22086SApple OSS Distributions    </field_reset>
1770*42e22086SApple OSS Distributions</field_resets>
1771*42e22086SApple OSS Distributions      </field>
1772*42e22086SApple OSS Distributions        <field
1773*42e22086SApple OSS Distributions           id="Direction_0_0"
1774*42e22086SApple OSS Distributions           is_variable_length="False"
1775*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1776*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1778*42e22086SApple OSS Distributions           is_constant_value="False"
1779*42e22086SApple OSS Distributions        >
1780*42e22086SApple OSS Distributions          <field_name>Direction</field_name>
1781*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
1782*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*42e22086SApple OSS Distributions        <field_description order="before">
1784*42e22086SApple OSS Distributions
1785*42e22086SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*42e22086SApple OSS Distributions
1787*42e22086SApple OSS Distributions        </field_description>
1788*42e22086SApple OSS Distributions        <field_values>
1789*42e22086SApple OSS Distributions
1790*42e22086SApple OSS Distributions
1791*42e22086SApple OSS Distributions                <field_value_instance>
1792*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1793*42e22086SApple OSS Distributions        <field_value_description>
1794*42e22086SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*42e22086SApple OSS Distributions</field_value_description>
1796*42e22086SApple OSS Distributions    </field_value_instance>
1797*42e22086SApple OSS Distributions                <field_value_instance>
1798*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1799*42e22086SApple OSS Distributions        <field_value_description>
1800*42e22086SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*42e22086SApple OSS Distributions</field_value_description>
1802*42e22086SApple OSS Distributions    </field_value_instance>
1803*42e22086SApple OSS Distributions        </field_values>
1804*42e22086SApple OSS Distributions          <field_resets>
1805*42e22086SApple OSS Distributions
1806*42e22086SApple OSS Distributions    <field_reset>
1807*42e22086SApple OSS Distributions
1808*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*42e22086SApple OSS Distributions
1810*42e22086SApple OSS Distributions    </field_reset>
1811*42e22086SApple OSS Distributions</field_resets>
1812*42e22086SApple OSS Distributions      </field>
1813*42e22086SApple OSS Distributions    <text_after_fields>
1814*42e22086SApple OSS Distributions
1815*42e22086SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*42e22086SApple OSS Distributions<list type="unordered">
1817*42e22086SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*42e22086SApple OSS Distributions</listitem></list>
1821*42e22086SApple OSS Distributions
1822*42e22086SApple OSS Distributions    </text_after_fields>
1823*42e22086SApple OSS Distributions  </fields>
1824*42e22086SApple OSS Distributions              <reg_fieldset length="25">
1825*42e22086SApple OSS Distributions
1826*42e22086SApple OSS Distributions
1827*42e22086SApple OSS Distributions
1828*42e22086SApple OSS Distributions
1829*42e22086SApple OSS Distributions
1830*42e22086SApple OSS Distributions
1831*42e22086SApple OSS Distributions
1832*42e22086SApple OSS Distributions
1833*42e22086SApple OSS Distributions
1834*42e22086SApple OSS Distributions
1835*42e22086SApple OSS Distributions
1836*42e22086SApple OSS Distributions
1837*42e22086SApple OSS Distributions
1838*42e22086SApple OSS Distributions
1839*42e22086SApple OSS Distributions
1840*42e22086SApple OSS Distributions
1841*42e22086SApple OSS Distributions
1842*42e22086SApple OSS Distributions
1843*42e22086SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*42e22086SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*42e22086SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*42e22086SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*42e22086SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*42e22086SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*42e22086SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*42e22086SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*42e22086SApple OSS Distributions    </reg_fieldset>
1852*42e22086SApple OSS Distributions            </partial_fieldset>
1853*42e22086SApple OSS Distributions            <partial_fieldset>
1854*42e22086SApple OSS Distributions              <fields length="25">
1855*42e22086SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*42e22086SApple OSS Distributions    <text_before_fields>
1857*42e22086SApple OSS Distributions
1858*42e22086SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*42e22086SApple OSS Distributions<list type="unordered">
1860*42e22086SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*42e22086SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*42e22086SApple OSS Distributions</listitem></list>
1863*42e22086SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*42e22086SApple OSS Distributions
1865*42e22086SApple OSS Distributions    </text_before_fields>
1866*42e22086SApple OSS Distributions
1867*42e22086SApple OSS Distributions        <field
1868*42e22086SApple OSS Distributions           id="CV_24_24"
1869*42e22086SApple OSS Distributions           is_variable_length="False"
1870*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1871*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1873*42e22086SApple OSS Distributions           is_constant_value="False"
1874*42e22086SApple OSS Distributions        >
1875*42e22086SApple OSS Distributions          <field_name>CV</field_name>
1876*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
1877*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*42e22086SApple OSS Distributions        <field_description order="before">
1879*42e22086SApple OSS Distributions
1880*42e22086SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*42e22086SApple OSS Distributions
1882*42e22086SApple OSS Distributions        </field_description>
1883*42e22086SApple OSS Distributions        <field_values>
1884*42e22086SApple OSS Distributions
1885*42e22086SApple OSS Distributions
1886*42e22086SApple OSS Distributions                <field_value_instance>
1887*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
1888*42e22086SApple OSS Distributions        <field_value_description>
1889*42e22086SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*42e22086SApple OSS Distributions</field_value_description>
1891*42e22086SApple OSS Distributions    </field_value_instance>
1892*42e22086SApple OSS Distributions                <field_value_instance>
1893*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
1894*42e22086SApple OSS Distributions        <field_value_description>
1895*42e22086SApple OSS Distributions  <para>The COND field is valid.</para>
1896*42e22086SApple OSS Distributions</field_value_description>
1897*42e22086SApple OSS Distributions    </field_value_instance>
1898*42e22086SApple OSS Distributions        </field_values>
1899*42e22086SApple OSS Distributions            <field_description order="after">
1900*42e22086SApple OSS Distributions
1901*42e22086SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*42e22086SApple OSS Distributions<list type="unordered">
1904*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*42e22086SApple OSS Distributions</listitem></list>
1907*42e22086SApple OSS Distributions
1908*42e22086SApple OSS Distributions            </field_description>
1909*42e22086SApple OSS Distributions          <field_resets>
1910*42e22086SApple OSS Distributions
1911*42e22086SApple OSS Distributions    <field_reset>
1912*42e22086SApple OSS Distributions
1913*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*42e22086SApple OSS Distributions
1915*42e22086SApple OSS Distributions    </field_reset>
1916*42e22086SApple OSS Distributions</field_resets>
1917*42e22086SApple OSS Distributions      </field>
1918*42e22086SApple OSS Distributions        <field
1919*42e22086SApple OSS Distributions           id="COND_23_20"
1920*42e22086SApple OSS Distributions           is_variable_length="False"
1921*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1922*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1924*42e22086SApple OSS Distributions           is_constant_value="False"
1925*42e22086SApple OSS Distributions        >
1926*42e22086SApple OSS Distributions          <field_name>COND</field_name>
1927*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
1928*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*42e22086SApple OSS Distributions        <field_description order="before">
1930*42e22086SApple OSS Distributions
1931*42e22086SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*42e22086SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*42e22086SApple OSS Distributions<list type="unordered">
1935*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*42e22086SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*42e22086SApple OSS Distributions</listitem></list>
1939*42e22086SApple OSS Distributions</content>
1940*42e22086SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*42e22086SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*42e22086SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*42e22086SApple OSS Distributions</listitem></list>
1944*42e22086SApple OSS Distributions</content>
1945*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*42e22086SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*42e22086SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*42e22086SApple OSS Distributions</listitem></list>
1949*42e22086SApple OSS Distributions</content>
1950*42e22086SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*42e22086SApple OSS Distributions</listitem></list>
1952*42e22086SApple OSS Distributions
1953*42e22086SApple OSS Distributions        </field_description>
1954*42e22086SApple OSS Distributions        <field_values>
1955*42e22086SApple OSS Distributions
1956*42e22086SApple OSS Distributions
1957*42e22086SApple OSS Distributions        </field_values>
1958*42e22086SApple OSS Distributions          <field_resets>
1959*42e22086SApple OSS Distributions
1960*42e22086SApple OSS Distributions    <field_reset>
1961*42e22086SApple OSS Distributions
1962*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*42e22086SApple OSS Distributions
1964*42e22086SApple OSS Distributions    </field_reset>
1965*42e22086SApple OSS Distributions</field_resets>
1966*42e22086SApple OSS Distributions      </field>
1967*42e22086SApple OSS Distributions        <field
1968*42e22086SApple OSS Distributions           id="0_19_0"
1969*42e22086SApple OSS Distributions           is_variable_length="False"
1970*42e22086SApple OSS Distributions           has_partial_fieldset="False"
1971*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
1973*42e22086SApple OSS Distributions           is_constant_value="False"
1974*42e22086SApple OSS Distributions           rwtype="RES0"
1975*42e22086SApple OSS Distributions        >
1976*42e22086SApple OSS Distributions          <field_name>0</field_name>
1977*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
1978*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*42e22086SApple OSS Distributions        <field_description order="before">
1980*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*42e22086SApple OSS Distributions        </field_description>
1982*42e22086SApple OSS Distributions        <field_values>
1983*42e22086SApple OSS Distributions        </field_values>
1984*42e22086SApple OSS Distributions      </field>
1985*42e22086SApple OSS Distributions    <text_after_fields>
1986*42e22086SApple OSS Distributions
1987*42e22086SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*42e22086SApple OSS Distributions<list type="unordered">
1989*42e22086SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*42e22086SApple OSS Distributions</listitem></list>
1993*42e22086SApple OSS Distributions
1994*42e22086SApple OSS Distributions    </text_after_fields>
1995*42e22086SApple OSS Distributions  </fields>
1996*42e22086SApple OSS Distributions              <reg_fieldset length="25">
1997*42e22086SApple OSS Distributions
1998*42e22086SApple OSS Distributions
1999*42e22086SApple OSS Distributions
2000*42e22086SApple OSS Distributions
2001*42e22086SApple OSS Distributions
2002*42e22086SApple OSS Distributions
2003*42e22086SApple OSS Distributions
2004*42e22086SApple OSS Distributions
2005*42e22086SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*42e22086SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*42e22086SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*42e22086SApple OSS Distributions    </reg_fieldset>
2009*42e22086SApple OSS Distributions            </partial_fieldset>
2010*42e22086SApple OSS Distributions            <partial_fieldset>
2011*42e22086SApple OSS Distributions              <fields length="25">
2012*42e22086SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*42e22086SApple OSS Distributions    <text_before_fields>
2014*42e22086SApple OSS Distributions
2015*42e22086SApple OSS Distributions
2016*42e22086SApple OSS Distributions
2017*42e22086SApple OSS Distributions    </text_before_fields>
2018*42e22086SApple OSS Distributions
2019*42e22086SApple OSS Distributions        <field
2020*42e22086SApple OSS Distributions           id="0_24_0_1"
2021*42e22086SApple OSS Distributions           is_variable_length="False"
2022*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2023*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2025*42e22086SApple OSS Distributions           is_constant_value="False"
2026*42e22086SApple OSS Distributions           rwtype="RES0"
2027*42e22086SApple OSS Distributions        >
2028*42e22086SApple OSS Distributions          <field_name>0</field_name>
2029*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2030*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*42e22086SApple OSS Distributions        <field_description order="before">
2032*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*42e22086SApple OSS Distributions        </field_description>
2034*42e22086SApple OSS Distributions        <field_values>
2035*42e22086SApple OSS Distributions        </field_values>
2036*42e22086SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*42e22086SApple OSS Distributions      </field>
2038*42e22086SApple OSS Distributions        <field
2039*42e22086SApple OSS Distributions           id="0_24_0_2"
2040*42e22086SApple OSS Distributions           is_variable_length="False"
2041*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2042*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2044*42e22086SApple OSS Distributions           is_constant_value="False"
2045*42e22086SApple OSS Distributions           rwtype="RES0"
2046*42e22086SApple OSS Distributions        >
2047*42e22086SApple OSS Distributions          <field_name>0</field_name>
2048*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2049*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*42e22086SApple OSS Distributions        <field_description order="before">
2051*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*42e22086SApple OSS Distributions        </field_description>
2053*42e22086SApple OSS Distributions        <field_values>
2054*42e22086SApple OSS Distributions        </field_values>
2055*42e22086SApple OSS Distributions      </field>
2056*42e22086SApple OSS Distributions    <text_after_fields>
2057*42e22086SApple OSS Distributions
2058*42e22086SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*42e22086SApple OSS Distributions<list type="unordered">
2060*42e22086SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*42e22086SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*42e22086SApple OSS Distributions</listitem></list>
2063*42e22086SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*42e22086SApple OSS Distributions
2065*42e22086SApple OSS Distributions    </text_after_fields>
2066*42e22086SApple OSS Distributions  </fields>
2067*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2068*42e22086SApple OSS Distributions
2069*42e22086SApple OSS Distributions
2070*42e22086SApple OSS Distributions
2071*42e22086SApple OSS Distributions
2072*42e22086SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*42e22086SApple OSS Distributions    </reg_fieldset>
2074*42e22086SApple OSS Distributions            </partial_fieldset>
2075*42e22086SApple OSS Distributions            <partial_fieldset>
2076*42e22086SApple OSS Distributions              <fields length="25">
2077*42e22086SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*42e22086SApple OSS Distributions    <text_before_fields>
2079*42e22086SApple OSS Distributions
2080*42e22086SApple OSS Distributions
2081*42e22086SApple OSS Distributions
2082*42e22086SApple OSS Distributions    </text_before_fields>
2083*42e22086SApple OSS Distributions
2084*42e22086SApple OSS Distributions        <field
2085*42e22086SApple OSS Distributions           id="0_24_0"
2086*42e22086SApple OSS Distributions           is_variable_length="False"
2087*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2088*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2090*42e22086SApple OSS Distributions           is_constant_value="False"
2091*42e22086SApple OSS Distributions           rwtype="RES0"
2092*42e22086SApple OSS Distributions        >
2093*42e22086SApple OSS Distributions          <field_name>0</field_name>
2094*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2095*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*42e22086SApple OSS Distributions        <field_description order="before">
2097*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*42e22086SApple OSS Distributions        </field_description>
2099*42e22086SApple OSS Distributions        <field_values>
2100*42e22086SApple OSS Distributions        </field_values>
2101*42e22086SApple OSS Distributions      </field>
2102*42e22086SApple OSS Distributions    <text_after_fields>
2103*42e22086SApple OSS Distributions
2104*42e22086SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*42e22086SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*42e22086SApple OSS Distributions
2107*42e22086SApple OSS Distributions    </text_after_fields>
2108*42e22086SApple OSS Distributions  </fields>
2109*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2110*42e22086SApple OSS Distributions
2111*42e22086SApple OSS Distributions
2112*42e22086SApple OSS Distributions
2113*42e22086SApple OSS Distributions
2114*42e22086SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*42e22086SApple OSS Distributions    </reg_fieldset>
2116*42e22086SApple OSS Distributions            </partial_fieldset>
2117*42e22086SApple OSS Distributions            <partial_fieldset>
2118*42e22086SApple OSS Distributions              <fields length="25">
2119*42e22086SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*42e22086SApple OSS Distributions    <text_before_fields>
2121*42e22086SApple OSS Distributions
2122*42e22086SApple OSS Distributions
2123*42e22086SApple OSS Distributions
2124*42e22086SApple OSS Distributions    </text_before_fields>
2125*42e22086SApple OSS Distributions
2126*42e22086SApple OSS Distributions        <field
2127*42e22086SApple OSS Distributions           id="0_24_16"
2128*42e22086SApple OSS Distributions           is_variable_length="False"
2129*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2130*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2132*42e22086SApple OSS Distributions           is_constant_value="False"
2133*42e22086SApple OSS Distributions           rwtype="RES0"
2134*42e22086SApple OSS Distributions        >
2135*42e22086SApple OSS Distributions          <field_name>0</field_name>
2136*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2137*42e22086SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*42e22086SApple OSS Distributions        <field_description order="before">
2139*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*42e22086SApple OSS Distributions        </field_description>
2141*42e22086SApple OSS Distributions        <field_values>
2142*42e22086SApple OSS Distributions        </field_values>
2143*42e22086SApple OSS Distributions      </field>
2144*42e22086SApple OSS Distributions        <field
2145*42e22086SApple OSS Distributions           id="imm16_15_0"
2146*42e22086SApple OSS Distributions           is_variable_length="False"
2147*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2148*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2150*42e22086SApple OSS Distributions           is_constant_value="False"
2151*42e22086SApple OSS Distributions        >
2152*42e22086SApple OSS Distributions          <field_name>imm16</field_name>
2153*42e22086SApple OSS Distributions        <field_msb>15</field_msb>
2154*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*42e22086SApple OSS Distributions        <field_description order="before">
2156*42e22086SApple OSS Distributions
2157*42e22086SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*42e22086SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*42e22086SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*42e22086SApple OSS Distributions<list type="unordered">
2161*42e22086SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*42e22086SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*42e22086SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*42e22086SApple OSS Distributions</listitem></list>
2165*42e22086SApple OSS Distributions</content>
2166*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*42e22086SApple OSS Distributions</listitem></list>
2168*42e22086SApple OSS Distributions
2169*42e22086SApple OSS Distributions        </field_description>
2170*42e22086SApple OSS Distributions        <field_values>
2171*42e22086SApple OSS Distributions
2172*42e22086SApple OSS Distributions
2173*42e22086SApple OSS Distributions        </field_values>
2174*42e22086SApple OSS Distributions          <field_resets>
2175*42e22086SApple OSS Distributions
2176*42e22086SApple OSS Distributions    <field_reset>
2177*42e22086SApple OSS Distributions
2178*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*42e22086SApple OSS Distributions
2180*42e22086SApple OSS Distributions    </field_reset>
2181*42e22086SApple OSS Distributions</field_resets>
2182*42e22086SApple OSS Distributions      </field>
2183*42e22086SApple OSS Distributions    <text_after_fields>
2184*42e22086SApple OSS Distributions
2185*42e22086SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*42e22086SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*42e22086SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*42e22086SApple OSS Distributions
2189*42e22086SApple OSS Distributions    </text_after_fields>
2190*42e22086SApple OSS Distributions  </fields>
2191*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2192*42e22086SApple OSS Distributions
2193*42e22086SApple OSS Distributions
2194*42e22086SApple OSS Distributions
2195*42e22086SApple OSS Distributions
2196*42e22086SApple OSS Distributions
2197*42e22086SApple OSS Distributions
2198*42e22086SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*42e22086SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*42e22086SApple OSS Distributions    </reg_fieldset>
2201*42e22086SApple OSS Distributions            </partial_fieldset>
2202*42e22086SApple OSS Distributions            <partial_fieldset>
2203*42e22086SApple OSS Distributions              <fields length="25">
2204*42e22086SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*42e22086SApple OSS Distributions    <text_before_fields>
2206*42e22086SApple OSS Distributions
2207*42e22086SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*42e22086SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*42e22086SApple OSS Distributions
2210*42e22086SApple OSS Distributions    </text_before_fields>
2211*42e22086SApple OSS Distributions
2212*42e22086SApple OSS Distributions        <field
2213*42e22086SApple OSS Distributions           id="CV_24_24"
2214*42e22086SApple OSS Distributions           is_variable_length="False"
2215*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2216*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2218*42e22086SApple OSS Distributions           is_constant_value="False"
2219*42e22086SApple OSS Distributions        >
2220*42e22086SApple OSS Distributions          <field_name>CV</field_name>
2221*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2222*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*42e22086SApple OSS Distributions        <field_description order="before">
2224*42e22086SApple OSS Distributions
2225*42e22086SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*42e22086SApple OSS Distributions
2227*42e22086SApple OSS Distributions        </field_description>
2228*42e22086SApple OSS Distributions        <field_values>
2229*42e22086SApple OSS Distributions
2230*42e22086SApple OSS Distributions
2231*42e22086SApple OSS Distributions                <field_value_instance>
2232*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
2233*42e22086SApple OSS Distributions        <field_value_description>
2234*42e22086SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*42e22086SApple OSS Distributions</field_value_description>
2236*42e22086SApple OSS Distributions    </field_value_instance>
2237*42e22086SApple OSS Distributions                <field_value_instance>
2238*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
2239*42e22086SApple OSS Distributions        <field_value_description>
2240*42e22086SApple OSS Distributions  <para>The COND field is valid.</para>
2241*42e22086SApple OSS Distributions</field_value_description>
2242*42e22086SApple OSS Distributions    </field_value_instance>
2243*42e22086SApple OSS Distributions        </field_values>
2244*42e22086SApple OSS Distributions            <field_description order="after">
2245*42e22086SApple OSS Distributions
2246*42e22086SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*42e22086SApple OSS Distributions<list type="unordered">
2249*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*42e22086SApple OSS Distributions</listitem></list>
2252*42e22086SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*42e22086SApple OSS Distributions
2254*42e22086SApple OSS Distributions            </field_description>
2255*42e22086SApple OSS Distributions          <field_resets>
2256*42e22086SApple OSS Distributions
2257*42e22086SApple OSS Distributions    <field_reset>
2258*42e22086SApple OSS Distributions
2259*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*42e22086SApple OSS Distributions
2261*42e22086SApple OSS Distributions    </field_reset>
2262*42e22086SApple OSS Distributions</field_resets>
2263*42e22086SApple OSS Distributions      </field>
2264*42e22086SApple OSS Distributions        <field
2265*42e22086SApple OSS Distributions           id="COND_23_20"
2266*42e22086SApple OSS Distributions           is_variable_length="False"
2267*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2268*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2270*42e22086SApple OSS Distributions           is_constant_value="False"
2271*42e22086SApple OSS Distributions        >
2272*42e22086SApple OSS Distributions          <field_name>COND</field_name>
2273*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
2274*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*42e22086SApple OSS Distributions        <field_description order="before">
2276*42e22086SApple OSS Distributions
2277*42e22086SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*42e22086SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*42e22086SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*42e22086SApple OSS Distributions<list type="unordered">
2281*42e22086SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*42e22086SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*42e22086SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*42e22086SApple OSS Distributions</listitem></list>
2285*42e22086SApple OSS Distributions</content>
2286*42e22086SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*42e22086SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*42e22086SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*42e22086SApple OSS Distributions</listitem></list>
2290*42e22086SApple OSS Distributions</content>
2291*42e22086SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*42e22086SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*42e22086SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*42e22086SApple OSS Distributions</listitem></list>
2295*42e22086SApple OSS Distributions</content>
2296*42e22086SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*42e22086SApple OSS Distributions</listitem></list>
2298*42e22086SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*42e22086SApple OSS Distributions
2300*42e22086SApple OSS Distributions        </field_description>
2301*42e22086SApple OSS Distributions        <field_values>
2302*42e22086SApple OSS Distributions
2303*42e22086SApple OSS Distributions
2304*42e22086SApple OSS Distributions        </field_values>
2305*42e22086SApple OSS Distributions          <field_resets>
2306*42e22086SApple OSS Distributions
2307*42e22086SApple OSS Distributions    <field_reset>
2308*42e22086SApple OSS Distributions
2309*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*42e22086SApple OSS Distributions
2311*42e22086SApple OSS Distributions    </field_reset>
2312*42e22086SApple OSS Distributions</field_resets>
2313*42e22086SApple OSS Distributions      </field>
2314*42e22086SApple OSS Distributions        <field
2315*42e22086SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*42e22086SApple OSS Distributions           is_variable_length="False"
2317*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2318*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2320*42e22086SApple OSS Distributions           is_constant_value="False"
2321*42e22086SApple OSS Distributions        >
2322*42e22086SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
2324*42e22086SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*42e22086SApple OSS Distributions        <field_description order="before">
2326*42e22086SApple OSS Distributions
2327*42e22086SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*42e22086SApple OSS Distributions
2329*42e22086SApple OSS Distributions        </field_description>
2330*42e22086SApple OSS Distributions        <field_values>
2331*42e22086SApple OSS Distributions
2332*42e22086SApple OSS Distributions
2333*42e22086SApple OSS Distributions                <field_value_instance>
2334*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
2335*42e22086SApple OSS Distributions        <field_value_description>
2336*42e22086SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*42e22086SApple OSS Distributions</field_value_description>
2338*42e22086SApple OSS Distributions    </field_value_instance>
2339*42e22086SApple OSS Distributions                <field_value_instance>
2340*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
2341*42e22086SApple OSS Distributions        <field_value_description>
2342*42e22086SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*42e22086SApple OSS Distributions</field_value_description>
2344*42e22086SApple OSS Distributions    </field_value_instance>
2345*42e22086SApple OSS Distributions        </field_values>
2346*42e22086SApple OSS Distributions            <field_description order="after">
2347*42e22086SApple OSS Distributions
2348*42e22086SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*42e22086SApple OSS Distributions
2350*42e22086SApple OSS Distributions            </field_description>
2351*42e22086SApple OSS Distributions          <field_resets>
2352*42e22086SApple OSS Distributions
2353*42e22086SApple OSS Distributions    <field_reset>
2354*42e22086SApple OSS Distributions
2355*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*42e22086SApple OSS Distributions
2357*42e22086SApple OSS Distributions    </field_reset>
2358*42e22086SApple OSS Distributions</field_resets>
2359*42e22086SApple OSS Distributions      </field>
2360*42e22086SApple OSS Distributions        <field
2361*42e22086SApple OSS Distributions           id="0_18_0"
2362*42e22086SApple OSS Distributions           is_variable_length="False"
2363*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2364*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2366*42e22086SApple OSS Distributions           is_constant_value="False"
2367*42e22086SApple OSS Distributions           rwtype="RES0"
2368*42e22086SApple OSS Distributions        >
2369*42e22086SApple OSS Distributions          <field_name>0</field_name>
2370*42e22086SApple OSS Distributions        <field_msb>18</field_msb>
2371*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*42e22086SApple OSS Distributions        <field_description order="before">
2373*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*42e22086SApple OSS Distributions        </field_description>
2375*42e22086SApple OSS Distributions        <field_values>
2376*42e22086SApple OSS Distributions        </field_values>
2377*42e22086SApple OSS Distributions      </field>
2378*42e22086SApple OSS Distributions    <text_after_fields>
2379*42e22086SApple OSS Distributions
2380*42e22086SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*42e22086SApple OSS Distributions
2382*42e22086SApple OSS Distributions    </text_after_fields>
2383*42e22086SApple OSS Distributions  </fields>
2384*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2385*42e22086SApple OSS Distributions
2386*42e22086SApple OSS Distributions
2387*42e22086SApple OSS Distributions
2388*42e22086SApple OSS Distributions
2389*42e22086SApple OSS Distributions
2390*42e22086SApple OSS Distributions
2391*42e22086SApple OSS Distributions
2392*42e22086SApple OSS Distributions
2393*42e22086SApple OSS Distributions
2394*42e22086SApple OSS Distributions
2395*42e22086SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*42e22086SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*42e22086SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*42e22086SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*42e22086SApple OSS Distributions    </reg_fieldset>
2400*42e22086SApple OSS Distributions            </partial_fieldset>
2401*42e22086SApple OSS Distributions            <partial_fieldset>
2402*42e22086SApple OSS Distributions              <fields length="25">
2403*42e22086SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*42e22086SApple OSS Distributions    <text_before_fields>
2405*42e22086SApple OSS Distributions
2406*42e22086SApple OSS Distributions
2407*42e22086SApple OSS Distributions
2408*42e22086SApple OSS Distributions    </text_before_fields>
2409*42e22086SApple OSS Distributions
2410*42e22086SApple OSS Distributions        <field
2411*42e22086SApple OSS Distributions           id="0_24_16"
2412*42e22086SApple OSS Distributions           is_variable_length="False"
2413*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2414*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2416*42e22086SApple OSS Distributions           is_constant_value="False"
2417*42e22086SApple OSS Distributions           rwtype="RES0"
2418*42e22086SApple OSS Distributions        >
2419*42e22086SApple OSS Distributions          <field_name>0</field_name>
2420*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2421*42e22086SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*42e22086SApple OSS Distributions        <field_description order="before">
2423*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*42e22086SApple OSS Distributions        </field_description>
2425*42e22086SApple OSS Distributions        <field_values>
2426*42e22086SApple OSS Distributions        </field_values>
2427*42e22086SApple OSS Distributions      </field>
2428*42e22086SApple OSS Distributions        <field
2429*42e22086SApple OSS Distributions           id="imm16_15_0"
2430*42e22086SApple OSS Distributions           is_variable_length="False"
2431*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2432*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2434*42e22086SApple OSS Distributions           is_constant_value="False"
2435*42e22086SApple OSS Distributions        >
2436*42e22086SApple OSS Distributions          <field_name>imm16</field_name>
2437*42e22086SApple OSS Distributions        <field_msb>15</field_msb>
2438*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*42e22086SApple OSS Distributions        <field_description order="before">
2440*42e22086SApple OSS Distributions
2441*42e22086SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*42e22086SApple OSS Distributions
2443*42e22086SApple OSS Distributions        </field_description>
2444*42e22086SApple OSS Distributions        <field_values>
2445*42e22086SApple OSS Distributions
2446*42e22086SApple OSS Distributions
2447*42e22086SApple OSS Distributions        </field_values>
2448*42e22086SApple OSS Distributions          <field_resets>
2449*42e22086SApple OSS Distributions
2450*42e22086SApple OSS Distributions    <field_reset>
2451*42e22086SApple OSS Distributions
2452*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*42e22086SApple OSS Distributions
2454*42e22086SApple OSS Distributions    </field_reset>
2455*42e22086SApple OSS Distributions</field_resets>
2456*42e22086SApple OSS Distributions      </field>
2457*42e22086SApple OSS Distributions    <text_after_fields>
2458*42e22086SApple OSS Distributions
2459*42e22086SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*42e22086SApple OSS Distributions<list type="unordered">
2461*42e22086SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*42e22086SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*42e22086SApple OSS Distributions</listitem></list>
2464*42e22086SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*42e22086SApple OSS Distributions
2466*42e22086SApple OSS Distributions    </text_after_fields>
2467*42e22086SApple OSS Distributions  </fields>
2468*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2469*42e22086SApple OSS Distributions
2470*42e22086SApple OSS Distributions
2471*42e22086SApple OSS Distributions
2472*42e22086SApple OSS Distributions
2473*42e22086SApple OSS Distributions
2474*42e22086SApple OSS Distributions
2475*42e22086SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*42e22086SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*42e22086SApple OSS Distributions    </reg_fieldset>
2478*42e22086SApple OSS Distributions            </partial_fieldset>
2479*42e22086SApple OSS Distributions            <partial_fieldset>
2480*42e22086SApple OSS Distributions              <fields length="25">
2481*42e22086SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*42e22086SApple OSS Distributions    <text_before_fields>
2483*42e22086SApple OSS Distributions
2484*42e22086SApple OSS Distributions
2485*42e22086SApple OSS Distributions
2486*42e22086SApple OSS Distributions    </text_before_fields>
2487*42e22086SApple OSS Distributions
2488*42e22086SApple OSS Distributions        <field
2489*42e22086SApple OSS Distributions           id="0_24_22"
2490*42e22086SApple OSS Distributions           is_variable_length="False"
2491*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2492*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2494*42e22086SApple OSS Distributions           is_constant_value="False"
2495*42e22086SApple OSS Distributions           rwtype="RES0"
2496*42e22086SApple OSS Distributions        >
2497*42e22086SApple OSS Distributions          <field_name>0</field_name>
2498*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2499*42e22086SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*42e22086SApple OSS Distributions        <field_description order="before">
2501*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*42e22086SApple OSS Distributions        </field_description>
2503*42e22086SApple OSS Distributions        <field_values>
2504*42e22086SApple OSS Distributions        </field_values>
2505*42e22086SApple OSS Distributions      </field>
2506*42e22086SApple OSS Distributions        <field
2507*42e22086SApple OSS Distributions           id="Op0_21_20"
2508*42e22086SApple OSS Distributions           is_variable_length="False"
2509*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2510*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2512*42e22086SApple OSS Distributions           is_constant_value="False"
2513*42e22086SApple OSS Distributions        >
2514*42e22086SApple OSS Distributions          <field_name>Op0</field_name>
2515*42e22086SApple OSS Distributions        <field_msb>21</field_msb>
2516*42e22086SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*42e22086SApple OSS Distributions        <field_description order="before">
2518*42e22086SApple OSS Distributions
2519*42e22086SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*42e22086SApple OSS Distributions
2521*42e22086SApple OSS Distributions        </field_description>
2522*42e22086SApple OSS Distributions        <field_values>
2523*42e22086SApple OSS Distributions
2524*42e22086SApple OSS Distributions
2525*42e22086SApple OSS Distributions        </field_values>
2526*42e22086SApple OSS Distributions          <field_resets>
2527*42e22086SApple OSS Distributions
2528*42e22086SApple OSS Distributions    <field_reset>
2529*42e22086SApple OSS Distributions
2530*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*42e22086SApple OSS Distributions
2532*42e22086SApple OSS Distributions    </field_reset>
2533*42e22086SApple OSS Distributions</field_resets>
2534*42e22086SApple OSS Distributions      </field>
2535*42e22086SApple OSS Distributions        <field
2536*42e22086SApple OSS Distributions           id="Op2_19_17"
2537*42e22086SApple OSS Distributions           is_variable_length="False"
2538*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2539*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2541*42e22086SApple OSS Distributions           is_constant_value="False"
2542*42e22086SApple OSS Distributions        >
2543*42e22086SApple OSS Distributions          <field_name>Op2</field_name>
2544*42e22086SApple OSS Distributions        <field_msb>19</field_msb>
2545*42e22086SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*42e22086SApple OSS Distributions        <field_description order="before">
2547*42e22086SApple OSS Distributions
2548*42e22086SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*42e22086SApple OSS Distributions
2550*42e22086SApple OSS Distributions        </field_description>
2551*42e22086SApple OSS Distributions        <field_values>
2552*42e22086SApple OSS Distributions
2553*42e22086SApple OSS Distributions
2554*42e22086SApple OSS Distributions        </field_values>
2555*42e22086SApple OSS Distributions          <field_resets>
2556*42e22086SApple OSS Distributions
2557*42e22086SApple OSS Distributions    <field_reset>
2558*42e22086SApple OSS Distributions
2559*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*42e22086SApple OSS Distributions
2561*42e22086SApple OSS Distributions    </field_reset>
2562*42e22086SApple OSS Distributions</field_resets>
2563*42e22086SApple OSS Distributions      </field>
2564*42e22086SApple OSS Distributions        <field
2565*42e22086SApple OSS Distributions           id="Op1_16_14"
2566*42e22086SApple OSS Distributions           is_variable_length="False"
2567*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2568*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2570*42e22086SApple OSS Distributions           is_constant_value="False"
2571*42e22086SApple OSS Distributions        >
2572*42e22086SApple OSS Distributions          <field_name>Op1</field_name>
2573*42e22086SApple OSS Distributions        <field_msb>16</field_msb>
2574*42e22086SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*42e22086SApple OSS Distributions        <field_description order="before">
2576*42e22086SApple OSS Distributions
2577*42e22086SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*42e22086SApple OSS Distributions
2579*42e22086SApple OSS Distributions        </field_description>
2580*42e22086SApple OSS Distributions        <field_values>
2581*42e22086SApple OSS Distributions
2582*42e22086SApple OSS Distributions
2583*42e22086SApple OSS Distributions        </field_values>
2584*42e22086SApple OSS Distributions          <field_resets>
2585*42e22086SApple OSS Distributions
2586*42e22086SApple OSS Distributions    <field_reset>
2587*42e22086SApple OSS Distributions
2588*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*42e22086SApple OSS Distributions
2590*42e22086SApple OSS Distributions    </field_reset>
2591*42e22086SApple OSS Distributions</field_resets>
2592*42e22086SApple OSS Distributions      </field>
2593*42e22086SApple OSS Distributions        <field
2594*42e22086SApple OSS Distributions           id="CRn_13_10"
2595*42e22086SApple OSS Distributions           is_variable_length="False"
2596*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2597*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2599*42e22086SApple OSS Distributions           is_constant_value="False"
2600*42e22086SApple OSS Distributions        >
2601*42e22086SApple OSS Distributions          <field_name>CRn</field_name>
2602*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
2603*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*42e22086SApple OSS Distributions        <field_description order="before">
2605*42e22086SApple OSS Distributions
2606*42e22086SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*42e22086SApple OSS Distributions
2608*42e22086SApple OSS Distributions        </field_description>
2609*42e22086SApple OSS Distributions        <field_values>
2610*42e22086SApple OSS Distributions
2611*42e22086SApple OSS Distributions
2612*42e22086SApple OSS Distributions        </field_values>
2613*42e22086SApple OSS Distributions          <field_resets>
2614*42e22086SApple OSS Distributions
2615*42e22086SApple OSS Distributions    <field_reset>
2616*42e22086SApple OSS Distributions
2617*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*42e22086SApple OSS Distributions
2619*42e22086SApple OSS Distributions    </field_reset>
2620*42e22086SApple OSS Distributions</field_resets>
2621*42e22086SApple OSS Distributions      </field>
2622*42e22086SApple OSS Distributions        <field
2623*42e22086SApple OSS Distributions           id="Rt_9_5"
2624*42e22086SApple OSS Distributions           is_variable_length="False"
2625*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2626*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2628*42e22086SApple OSS Distributions           is_constant_value="False"
2629*42e22086SApple OSS Distributions        >
2630*42e22086SApple OSS Distributions          <field_name>Rt</field_name>
2631*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
2632*42e22086SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*42e22086SApple OSS Distributions        <field_description order="before">
2634*42e22086SApple OSS Distributions
2635*42e22086SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*42e22086SApple OSS Distributions
2637*42e22086SApple OSS Distributions        </field_description>
2638*42e22086SApple OSS Distributions        <field_values>
2639*42e22086SApple OSS Distributions
2640*42e22086SApple OSS Distributions
2641*42e22086SApple OSS Distributions        </field_values>
2642*42e22086SApple OSS Distributions          <field_resets>
2643*42e22086SApple OSS Distributions
2644*42e22086SApple OSS Distributions    <field_reset>
2645*42e22086SApple OSS Distributions
2646*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*42e22086SApple OSS Distributions
2648*42e22086SApple OSS Distributions    </field_reset>
2649*42e22086SApple OSS Distributions</field_resets>
2650*42e22086SApple OSS Distributions      </field>
2651*42e22086SApple OSS Distributions        <field
2652*42e22086SApple OSS Distributions           id="CRm_4_1"
2653*42e22086SApple OSS Distributions           is_variable_length="False"
2654*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2655*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2657*42e22086SApple OSS Distributions           is_constant_value="False"
2658*42e22086SApple OSS Distributions        >
2659*42e22086SApple OSS Distributions          <field_name>CRm</field_name>
2660*42e22086SApple OSS Distributions        <field_msb>4</field_msb>
2661*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*42e22086SApple OSS Distributions        <field_description order="before">
2663*42e22086SApple OSS Distributions
2664*42e22086SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*42e22086SApple OSS Distributions
2666*42e22086SApple OSS Distributions        </field_description>
2667*42e22086SApple OSS Distributions        <field_values>
2668*42e22086SApple OSS Distributions
2669*42e22086SApple OSS Distributions
2670*42e22086SApple OSS Distributions        </field_values>
2671*42e22086SApple OSS Distributions          <field_resets>
2672*42e22086SApple OSS Distributions
2673*42e22086SApple OSS Distributions    <field_reset>
2674*42e22086SApple OSS Distributions
2675*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*42e22086SApple OSS Distributions
2677*42e22086SApple OSS Distributions    </field_reset>
2678*42e22086SApple OSS Distributions</field_resets>
2679*42e22086SApple OSS Distributions      </field>
2680*42e22086SApple OSS Distributions        <field
2681*42e22086SApple OSS Distributions           id="Direction_0_0"
2682*42e22086SApple OSS Distributions           is_variable_length="False"
2683*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2684*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2686*42e22086SApple OSS Distributions           is_constant_value="False"
2687*42e22086SApple OSS Distributions        >
2688*42e22086SApple OSS Distributions          <field_name>Direction</field_name>
2689*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
2690*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*42e22086SApple OSS Distributions        <field_description order="before">
2692*42e22086SApple OSS Distributions
2693*42e22086SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*42e22086SApple OSS Distributions
2695*42e22086SApple OSS Distributions        </field_description>
2696*42e22086SApple OSS Distributions        <field_values>
2697*42e22086SApple OSS Distributions
2698*42e22086SApple OSS Distributions
2699*42e22086SApple OSS Distributions                <field_value_instance>
2700*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
2701*42e22086SApple OSS Distributions        <field_value_description>
2702*42e22086SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*42e22086SApple OSS Distributions</field_value_description>
2704*42e22086SApple OSS Distributions    </field_value_instance>
2705*42e22086SApple OSS Distributions                <field_value_instance>
2706*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
2707*42e22086SApple OSS Distributions        <field_value_description>
2708*42e22086SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*42e22086SApple OSS Distributions</field_value_description>
2710*42e22086SApple OSS Distributions    </field_value_instance>
2711*42e22086SApple OSS Distributions        </field_values>
2712*42e22086SApple OSS Distributions          <field_resets>
2713*42e22086SApple OSS Distributions
2714*42e22086SApple OSS Distributions    <field_reset>
2715*42e22086SApple OSS Distributions
2716*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*42e22086SApple OSS Distributions
2718*42e22086SApple OSS Distributions    </field_reset>
2719*42e22086SApple OSS Distributions</field_resets>
2720*42e22086SApple OSS Distributions      </field>
2721*42e22086SApple OSS Distributions    <text_after_fields>
2722*42e22086SApple OSS Distributions
2723*42e22086SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*42e22086SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*42e22086SApple OSS Distributions<list type="unordered">
2726*42e22086SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*42e22086SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*42e22086SApple OSS Distributions</listitem></list>
2737*42e22086SApple OSS Distributions</content>
2738*42e22086SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*42e22086SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*42e22086SApple OSS Distributions</listitem></list>
2759*42e22086SApple OSS Distributions</content>
2760*42e22086SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*42e22086SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*42e22086SApple OSS Distributions</listitem></list>
2769*42e22086SApple OSS Distributions</content>
2770*42e22086SApple OSS Distributions</listitem></list>
2771*42e22086SApple OSS Distributions
2772*42e22086SApple OSS Distributions    </text_after_fields>
2773*42e22086SApple OSS Distributions  </fields>
2774*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2775*42e22086SApple OSS Distributions
2776*42e22086SApple OSS Distributions
2777*42e22086SApple OSS Distributions
2778*42e22086SApple OSS Distributions
2779*42e22086SApple OSS Distributions
2780*42e22086SApple OSS Distributions
2781*42e22086SApple OSS Distributions
2782*42e22086SApple OSS Distributions
2783*42e22086SApple OSS Distributions
2784*42e22086SApple OSS Distributions
2785*42e22086SApple OSS Distributions
2786*42e22086SApple OSS Distributions
2787*42e22086SApple OSS Distributions
2788*42e22086SApple OSS Distributions
2789*42e22086SApple OSS Distributions
2790*42e22086SApple OSS Distributions
2791*42e22086SApple OSS Distributions
2792*42e22086SApple OSS Distributions
2793*42e22086SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*42e22086SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*42e22086SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*42e22086SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*42e22086SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*42e22086SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*42e22086SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*42e22086SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*42e22086SApple OSS Distributions    </reg_fieldset>
2802*42e22086SApple OSS Distributions            </partial_fieldset>
2803*42e22086SApple OSS Distributions            <partial_fieldset>
2804*42e22086SApple OSS Distributions              <fields length="25">
2805*42e22086SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*42e22086SApple OSS Distributions    <text_before_fields>
2807*42e22086SApple OSS Distributions
2808*42e22086SApple OSS Distributions
2809*42e22086SApple OSS Distributions
2810*42e22086SApple OSS Distributions    </text_before_fields>
2811*42e22086SApple OSS Distributions
2812*42e22086SApple OSS Distributions        <field
2813*42e22086SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*42e22086SApple OSS Distributions           is_variable_length="False"
2815*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2816*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2818*42e22086SApple OSS Distributions           is_constant_value="False"
2819*42e22086SApple OSS Distributions        >
2820*42e22086SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2822*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*42e22086SApple OSS Distributions        <field_description order="before">
2824*42e22086SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*42e22086SApple OSS Distributions
2826*42e22086SApple OSS Distributions
2827*42e22086SApple OSS Distributions
2828*42e22086SApple OSS Distributions        </field_description>
2829*42e22086SApple OSS Distributions        <field_values>
2830*42e22086SApple OSS Distributions
2831*42e22086SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*42e22086SApple OSS Distributions        </field_values>
2833*42e22086SApple OSS Distributions          <field_resets>
2834*42e22086SApple OSS Distributions
2835*42e22086SApple OSS Distributions    <field_reset>
2836*42e22086SApple OSS Distributions
2837*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*42e22086SApple OSS Distributions
2839*42e22086SApple OSS Distributions    </field_reset>
2840*42e22086SApple OSS Distributions</field_resets>
2841*42e22086SApple OSS Distributions      </field>
2842*42e22086SApple OSS Distributions    <text_after_fields>
2843*42e22086SApple OSS Distributions
2844*42e22086SApple OSS Distributions
2845*42e22086SApple OSS Distributions
2846*42e22086SApple OSS Distributions    </text_after_fields>
2847*42e22086SApple OSS Distributions  </fields>
2848*42e22086SApple OSS Distributions              <reg_fieldset length="25">
2849*42e22086SApple OSS Distributions
2850*42e22086SApple OSS Distributions
2851*42e22086SApple OSS Distributions
2852*42e22086SApple OSS Distributions
2853*42e22086SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*42e22086SApple OSS Distributions    </reg_fieldset>
2855*42e22086SApple OSS Distributions            </partial_fieldset>
2856*42e22086SApple OSS Distributions            <partial_fieldset>
2857*42e22086SApple OSS Distributions              <fields length="25">
2858*42e22086SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*42e22086SApple OSS Distributions    <text_before_fields>
2860*42e22086SApple OSS Distributions
2861*42e22086SApple OSS Distributions
2862*42e22086SApple OSS Distributions
2863*42e22086SApple OSS Distributions    </text_before_fields>
2864*42e22086SApple OSS Distributions
2865*42e22086SApple OSS Distributions        <field
2866*42e22086SApple OSS Distributions           id="0_24_13"
2867*42e22086SApple OSS Distributions           is_variable_length="False"
2868*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2869*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2871*42e22086SApple OSS Distributions           is_constant_value="False"
2872*42e22086SApple OSS Distributions           rwtype="RES0"
2873*42e22086SApple OSS Distributions        >
2874*42e22086SApple OSS Distributions          <field_name>0</field_name>
2875*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
2876*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*42e22086SApple OSS Distributions        <field_description order="before">
2878*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*42e22086SApple OSS Distributions        </field_description>
2880*42e22086SApple OSS Distributions        <field_values>
2881*42e22086SApple OSS Distributions        </field_values>
2882*42e22086SApple OSS Distributions      </field>
2883*42e22086SApple OSS Distributions        <field
2884*42e22086SApple OSS Distributions           id="SET_12_11"
2885*42e22086SApple OSS Distributions           is_variable_length="False"
2886*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2887*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2889*42e22086SApple OSS Distributions           is_constant_value="False"
2890*42e22086SApple OSS Distributions        >
2891*42e22086SApple OSS Distributions          <field_name>SET</field_name>
2892*42e22086SApple OSS Distributions        <field_msb>12</field_msb>
2893*42e22086SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*42e22086SApple OSS Distributions        <field_description order="before">
2895*42e22086SApple OSS Distributions
2896*42e22086SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*42e22086SApple OSS Distributions
2898*42e22086SApple OSS Distributions        </field_description>
2899*42e22086SApple OSS Distributions        <field_values>
2900*42e22086SApple OSS Distributions
2901*42e22086SApple OSS Distributions
2902*42e22086SApple OSS Distributions                <field_value_instance>
2903*42e22086SApple OSS Distributions            <field_value>0b00</field_value>
2904*42e22086SApple OSS Distributions        <field_value_description>
2905*42e22086SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*42e22086SApple OSS Distributions</field_value_description>
2907*42e22086SApple OSS Distributions    </field_value_instance>
2908*42e22086SApple OSS Distributions                <field_value_instance>
2909*42e22086SApple OSS Distributions            <field_value>0b10</field_value>
2910*42e22086SApple OSS Distributions        <field_value_description>
2911*42e22086SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*42e22086SApple OSS Distributions</field_value_description>
2913*42e22086SApple OSS Distributions    </field_value_instance>
2914*42e22086SApple OSS Distributions                <field_value_instance>
2915*42e22086SApple OSS Distributions            <field_value>0b11</field_value>
2916*42e22086SApple OSS Distributions        <field_value_description>
2917*42e22086SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*42e22086SApple OSS Distributions</field_value_description>
2919*42e22086SApple OSS Distributions    </field_value_instance>
2920*42e22086SApple OSS Distributions        </field_values>
2921*42e22086SApple OSS Distributions            <field_description order="after">
2922*42e22086SApple OSS Distributions
2923*42e22086SApple OSS Distributions  <para>All other values are reserved.</para>
2924*42e22086SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*42e22086SApple OSS Distributions<list type="unordered">
2926*42e22086SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*42e22086SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*42e22086SApple OSS Distributions</listitem></list>
2929*42e22086SApple OSS Distributions
2930*42e22086SApple OSS Distributions            </field_description>
2931*42e22086SApple OSS Distributions          <field_resets>
2932*42e22086SApple OSS Distributions
2933*42e22086SApple OSS Distributions    <field_reset>
2934*42e22086SApple OSS Distributions
2935*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*42e22086SApple OSS Distributions
2937*42e22086SApple OSS Distributions    </field_reset>
2938*42e22086SApple OSS Distributions</field_resets>
2939*42e22086SApple OSS Distributions      </field>
2940*42e22086SApple OSS Distributions        <field
2941*42e22086SApple OSS Distributions           id="FnV_10_10"
2942*42e22086SApple OSS Distributions           is_variable_length="False"
2943*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2944*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2946*42e22086SApple OSS Distributions           is_constant_value="False"
2947*42e22086SApple OSS Distributions        >
2948*42e22086SApple OSS Distributions          <field_name>FnV</field_name>
2949*42e22086SApple OSS Distributions        <field_msb>10</field_msb>
2950*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*42e22086SApple OSS Distributions        <field_description order="before">
2952*42e22086SApple OSS Distributions
2953*42e22086SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*42e22086SApple OSS Distributions
2955*42e22086SApple OSS Distributions        </field_description>
2956*42e22086SApple OSS Distributions        <field_values>
2957*42e22086SApple OSS Distributions
2958*42e22086SApple OSS Distributions
2959*42e22086SApple OSS Distributions                <field_value_instance>
2960*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
2961*42e22086SApple OSS Distributions        <field_value_description>
2962*42e22086SApple OSS Distributions  <para>FAR is valid.</para>
2963*42e22086SApple OSS Distributions</field_value_description>
2964*42e22086SApple OSS Distributions    </field_value_instance>
2965*42e22086SApple OSS Distributions                <field_value_instance>
2966*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
2967*42e22086SApple OSS Distributions        <field_value_description>
2968*42e22086SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*42e22086SApple OSS Distributions</field_value_description>
2970*42e22086SApple OSS Distributions    </field_value_instance>
2971*42e22086SApple OSS Distributions        </field_values>
2972*42e22086SApple OSS Distributions            <field_description order="after">
2973*42e22086SApple OSS Distributions
2974*42e22086SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*42e22086SApple OSS Distributions
2976*42e22086SApple OSS Distributions            </field_description>
2977*42e22086SApple OSS Distributions          <field_resets>
2978*42e22086SApple OSS Distributions
2979*42e22086SApple OSS Distributions    <field_reset>
2980*42e22086SApple OSS Distributions
2981*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*42e22086SApple OSS Distributions
2983*42e22086SApple OSS Distributions    </field_reset>
2984*42e22086SApple OSS Distributions</field_resets>
2985*42e22086SApple OSS Distributions      </field>
2986*42e22086SApple OSS Distributions        <field
2987*42e22086SApple OSS Distributions           id="EA_9_9"
2988*42e22086SApple OSS Distributions           is_variable_length="False"
2989*42e22086SApple OSS Distributions           has_partial_fieldset="False"
2990*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
2992*42e22086SApple OSS Distributions           is_constant_value="False"
2993*42e22086SApple OSS Distributions        >
2994*42e22086SApple OSS Distributions          <field_name>EA</field_name>
2995*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
2996*42e22086SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*42e22086SApple OSS Distributions        <field_description order="before">
2998*42e22086SApple OSS Distributions
2999*42e22086SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*42e22086SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*42e22086SApple OSS Distributions
3002*42e22086SApple OSS Distributions        </field_description>
3003*42e22086SApple OSS Distributions        <field_values>
3004*42e22086SApple OSS Distributions
3005*42e22086SApple OSS Distributions
3006*42e22086SApple OSS Distributions        </field_values>
3007*42e22086SApple OSS Distributions          <field_resets>
3008*42e22086SApple OSS Distributions
3009*42e22086SApple OSS Distributions    <field_reset>
3010*42e22086SApple OSS Distributions
3011*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*42e22086SApple OSS Distributions
3013*42e22086SApple OSS Distributions    </field_reset>
3014*42e22086SApple OSS Distributions</field_resets>
3015*42e22086SApple OSS Distributions      </field>
3016*42e22086SApple OSS Distributions        <field
3017*42e22086SApple OSS Distributions           id="0_8_8"
3018*42e22086SApple OSS Distributions           is_variable_length="False"
3019*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3020*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3022*42e22086SApple OSS Distributions           is_constant_value="False"
3023*42e22086SApple OSS Distributions           rwtype="RES0"
3024*42e22086SApple OSS Distributions        >
3025*42e22086SApple OSS Distributions          <field_name>0</field_name>
3026*42e22086SApple OSS Distributions        <field_msb>8</field_msb>
3027*42e22086SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*42e22086SApple OSS Distributions        <field_description order="before">
3029*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*42e22086SApple OSS Distributions        </field_description>
3031*42e22086SApple OSS Distributions        <field_values>
3032*42e22086SApple OSS Distributions        </field_values>
3033*42e22086SApple OSS Distributions      </field>
3034*42e22086SApple OSS Distributions        <field
3035*42e22086SApple OSS Distributions           id="S1PTW_7_7"
3036*42e22086SApple OSS Distributions           is_variable_length="False"
3037*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3038*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3040*42e22086SApple OSS Distributions           is_constant_value="False"
3041*42e22086SApple OSS Distributions        >
3042*42e22086SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*42e22086SApple OSS Distributions        <field_msb>7</field_msb>
3044*42e22086SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*42e22086SApple OSS Distributions        <field_description order="before">
3046*42e22086SApple OSS Distributions
3047*42e22086SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*42e22086SApple OSS Distributions
3049*42e22086SApple OSS Distributions        </field_description>
3050*42e22086SApple OSS Distributions        <field_values>
3051*42e22086SApple OSS Distributions
3052*42e22086SApple OSS Distributions
3053*42e22086SApple OSS Distributions                <field_value_instance>
3054*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3055*42e22086SApple OSS Distributions        <field_value_description>
3056*42e22086SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*42e22086SApple OSS Distributions</field_value_description>
3058*42e22086SApple OSS Distributions    </field_value_instance>
3059*42e22086SApple OSS Distributions                <field_value_instance>
3060*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3061*42e22086SApple OSS Distributions        <field_value_description>
3062*42e22086SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*42e22086SApple OSS Distributions</field_value_description>
3064*42e22086SApple OSS Distributions    </field_value_instance>
3065*42e22086SApple OSS Distributions        </field_values>
3066*42e22086SApple OSS Distributions            <field_description order="after">
3067*42e22086SApple OSS Distributions
3068*42e22086SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*42e22086SApple OSS Distributions
3070*42e22086SApple OSS Distributions            </field_description>
3071*42e22086SApple OSS Distributions          <field_resets>
3072*42e22086SApple OSS Distributions
3073*42e22086SApple OSS Distributions    <field_reset>
3074*42e22086SApple OSS Distributions
3075*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*42e22086SApple OSS Distributions
3077*42e22086SApple OSS Distributions    </field_reset>
3078*42e22086SApple OSS Distributions</field_resets>
3079*42e22086SApple OSS Distributions      </field>
3080*42e22086SApple OSS Distributions        <field
3081*42e22086SApple OSS Distributions           id="0_6_6"
3082*42e22086SApple OSS Distributions           is_variable_length="False"
3083*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3084*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3086*42e22086SApple OSS Distributions           is_constant_value="False"
3087*42e22086SApple OSS Distributions           rwtype="RES0"
3088*42e22086SApple OSS Distributions        >
3089*42e22086SApple OSS Distributions          <field_name>0</field_name>
3090*42e22086SApple OSS Distributions        <field_msb>6</field_msb>
3091*42e22086SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*42e22086SApple OSS Distributions        <field_description order="before">
3093*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*42e22086SApple OSS Distributions        </field_description>
3095*42e22086SApple OSS Distributions        <field_values>
3096*42e22086SApple OSS Distributions        </field_values>
3097*42e22086SApple OSS Distributions      </field>
3098*42e22086SApple OSS Distributions        <field
3099*42e22086SApple OSS Distributions           id="IFSC_5_0"
3100*42e22086SApple OSS Distributions           is_variable_length="False"
3101*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3102*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3104*42e22086SApple OSS Distributions           is_constant_value="False"
3105*42e22086SApple OSS Distributions        >
3106*42e22086SApple OSS Distributions          <field_name>IFSC</field_name>
3107*42e22086SApple OSS Distributions        <field_msb>5</field_msb>
3108*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*42e22086SApple OSS Distributions        <field_description order="before">
3110*42e22086SApple OSS Distributions
3111*42e22086SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*42e22086SApple OSS Distributions
3113*42e22086SApple OSS Distributions        </field_description>
3114*42e22086SApple OSS Distributions        <field_values>
3115*42e22086SApple OSS Distributions
3116*42e22086SApple OSS Distributions
3117*42e22086SApple OSS Distributions                <field_value_instance>
3118*42e22086SApple OSS Distributions            <field_value>0b000000</field_value>
3119*42e22086SApple OSS Distributions        <field_value_description>
3120*42e22086SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*42e22086SApple OSS Distributions</field_value_description>
3122*42e22086SApple OSS Distributions    </field_value_instance>
3123*42e22086SApple OSS Distributions                <field_value_instance>
3124*42e22086SApple OSS Distributions            <field_value>0b000001</field_value>
3125*42e22086SApple OSS Distributions        <field_value_description>
3126*42e22086SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*42e22086SApple OSS Distributions</field_value_description>
3128*42e22086SApple OSS Distributions    </field_value_instance>
3129*42e22086SApple OSS Distributions                <field_value_instance>
3130*42e22086SApple OSS Distributions            <field_value>0b000010</field_value>
3131*42e22086SApple OSS Distributions        <field_value_description>
3132*42e22086SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*42e22086SApple OSS Distributions</field_value_description>
3134*42e22086SApple OSS Distributions    </field_value_instance>
3135*42e22086SApple OSS Distributions                <field_value_instance>
3136*42e22086SApple OSS Distributions            <field_value>0b000011</field_value>
3137*42e22086SApple OSS Distributions        <field_value_description>
3138*42e22086SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*42e22086SApple OSS Distributions</field_value_description>
3140*42e22086SApple OSS Distributions    </field_value_instance>
3141*42e22086SApple OSS Distributions                <field_value_instance>
3142*42e22086SApple OSS Distributions            <field_value>0b000100</field_value>
3143*42e22086SApple OSS Distributions        <field_value_description>
3144*42e22086SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*42e22086SApple OSS Distributions</field_value_description>
3146*42e22086SApple OSS Distributions    </field_value_instance>
3147*42e22086SApple OSS Distributions                <field_value_instance>
3148*42e22086SApple OSS Distributions            <field_value>0b000101</field_value>
3149*42e22086SApple OSS Distributions        <field_value_description>
3150*42e22086SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*42e22086SApple OSS Distributions</field_value_description>
3152*42e22086SApple OSS Distributions    </field_value_instance>
3153*42e22086SApple OSS Distributions                <field_value_instance>
3154*42e22086SApple OSS Distributions            <field_value>0b000110</field_value>
3155*42e22086SApple OSS Distributions        <field_value_description>
3156*42e22086SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*42e22086SApple OSS Distributions</field_value_description>
3158*42e22086SApple OSS Distributions    </field_value_instance>
3159*42e22086SApple OSS Distributions                <field_value_instance>
3160*42e22086SApple OSS Distributions            <field_value>0b000111</field_value>
3161*42e22086SApple OSS Distributions        <field_value_description>
3162*42e22086SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*42e22086SApple OSS Distributions</field_value_description>
3164*42e22086SApple OSS Distributions    </field_value_instance>
3165*42e22086SApple OSS Distributions                <field_value_instance>
3166*42e22086SApple OSS Distributions            <field_value>0b001001</field_value>
3167*42e22086SApple OSS Distributions        <field_value_description>
3168*42e22086SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*42e22086SApple OSS Distributions</field_value_description>
3170*42e22086SApple OSS Distributions    </field_value_instance>
3171*42e22086SApple OSS Distributions                <field_value_instance>
3172*42e22086SApple OSS Distributions            <field_value>0b001010</field_value>
3173*42e22086SApple OSS Distributions        <field_value_description>
3174*42e22086SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*42e22086SApple OSS Distributions</field_value_description>
3176*42e22086SApple OSS Distributions    </field_value_instance>
3177*42e22086SApple OSS Distributions                <field_value_instance>
3178*42e22086SApple OSS Distributions            <field_value>0b001011</field_value>
3179*42e22086SApple OSS Distributions        <field_value_description>
3180*42e22086SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*42e22086SApple OSS Distributions</field_value_description>
3182*42e22086SApple OSS Distributions    </field_value_instance>
3183*42e22086SApple OSS Distributions                <field_value_instance>
3184*42e22086SApple OSS Distributions            <field_value>0b001101</field_value>
3185*42e22086SApple OSS Distributions        <field_value_description>
3186*42e22086SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*42e22086SApple OSS Distributions</field_value_description>
3188*42e22086SApple OSS Distributions    </field_value_instance>
3189*42e22086SApple OSS Distributions                <field_value_instance>
3190*42e22086SApple OSS Distributions            <field_value>0b001110</field_value>
3191*42e22086SApple OSS Distributions        <field_value_description>
3192*42e22086SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*42e22086SApple OSS Distributions</field_value_description>
3194*42e22086SApple OSS Distributions    </field_value_instance>
3195*42e22086SApple OSS Distributions                <field_value_instance>
3196*42e22086SApple OSS Distributions            <field_value>0b001111</field_value>
3197*42e22086SApple OSS Distributions        <field_value_description>
3198*42e22086SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*42e22086SApple OSS Distributions</field_value_description>
3200*42e22086SApple OSS Distributions    </field_value_instance>
3201*42e22086SApple OSS Distributions                <field_value_instance>
3202*42e22086SApple OSS Distributions            <field_value>0b010000</field_value>
3203*42e22086SApple OSS Distributions        <field_value_description>
3204*42e22086SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*42e22086SApple OSS Distributions</field_value_description>
3206*42e22086SApple OSS Distributions    </field_value_instance>
3207*42e22086SApple OSS Distributions                <field_value_instance>
3208*42e22086SApple OSS Distributions            <field_value>0b010100</field_value>
3209*42e22086SApple OSS Distributions        <field_value_description>
3210*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*42e22086SApple OSS Distributions</field_value_description>
3212*42e22086SApple OSS Distributions    </field_value_instance>
3213*42e22086SApple OSS Distributions                <field_value_instance>
3214*42e22086SApple OSS Distributions            <field_value>0b010101</field_value>
3215*42e22086SApple OSS Distributions        <field_value_description>
3216*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*42e22086SApple OSS Distributions</field_value_description>
3218*42e22086SApple OSS Distributions    </field_value_instance>
3219*42e22086SApple OSS Distributions                <field_value_instance>
3220*42e22086SApple OSS Distributions            <field_value>0b010110</field_value>
3221*42e22086SApple OSS Distributions        <field_value_description>
3222*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*42e22086SApple OSS Distributions</field_value_description>
3224*42e22086SApple OSS Distributions    </field_value_instance>
3225*42e22086SApple OSS Distributions                <field_value_instance>
3226*42e22086SApple OSS Distributions            <field_value>0b010111</field_value>
3227*42e22086SApple OSS Distributions        <field_value_description>
3228*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*42e22086SApple OSS Distributions</field_value_description>
3230*42e22086SApple OSS Distributions    </field_value_instance>
3231*42e22086SApple OSS Distributions                <field_value_instance>
3232*42e22086SApple OSS Distributions            <field_value>0b011000</field_value>
3233*42e22086SApple OSS Distributions        <field_value_description>
3234*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*42e22086SApple OSS Distributions</field_value_description>
3236*42e22086SApple OSS Distributions    </field_value_instance>
3237*42e22086SApple OSS Distributions                <field_value_instance>
3238*42e22086SApple OSS Distributions            <field_value>0b011100</field_value>
3239*42e22086SApple OSS Distributions        <field_value_description>
3240*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*42e22086SApple OSS Distributions</field_value_description>
3242*42e22086SApple OSS Distributions    </field_value_instance>
3243*42e22086SApple OSS Distributions                <field_value_instance>
3244*42e22086SApple OSS Distributions            <field_value>0b011101</field_value>
3245*42e22086SApple OSS Distributions        <field_value_description>
3246*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*42e22086SApple OSS Distributions</field_value_description>
3248*42e22086SApple OSS Distributions    </field_value_instance>
3249*42e22086SApple OSS Distributions                <field_value_instance>
3250*42e22086SApple OSS Distributions            <field_value>0b011110</field_value>
3251*42e22086SApple OSS Distributions        <field_value_description>
3252*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*42e22086SApple OSS Distributions</field_value_description>
3254*42e22086SApple OSS Distributions    </field_value_instance>
3255*42e22086SApple OSS Distributions                <field_value_instance>
3256*42e22086SApple OSS Distributions            <field_value>0b011111</field_value>
3257*42e22086SApple OSS Distributions        <field_value_description>
3258*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*42e22086SApple OSS Distributions</field_value_description>
3260*42e22086SApple OSS Distributions    </field_value_instance>
3261*42e22086SApple OSS Distributions                <field_value_instance>
3262*42e22086SApple OSS Distributions            <field_value>0b110000</field_value>
3263*42e22086SApple OSS Distributions        <field_value_description>
3264*42e22086SApple OSS Distributions  <para>TLB conflict abort</para>
3265*42e22086SApple OSS Distributions</field_value_description>
3266*42e22086SApple OSS Distributions    </field_value_instance>
3267*42e22086SApple OSS Distributions                <field_value_instance>
3268*42e22086SApple OSS Distributions            <field_value>0b110001</field_value>
3269*42e22086SApple OSS Distributions        <field_value_description>
3270*42e22086SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*42e22086SApple OSS Distributions</field_value_description>
3272*42e22086SApple OSS Distributions    </field_value_instance>
3273*42e22086SApple OSS Distributions        </field_values>
3274*42e22086SApple OSS Distributions            <field_description order="after">
3275*42e22086SApple OSS Distributions
3276*42e22086SApple OSS Distributions  <para>All other values are reserved.</para>
3277*42e22086SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*42e22086SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*42e22086SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*42e22086SApple OSS Distributions
3281*42e22086SApple OSS Distributions            </field_description>
3282*42e22086SApple OSS Distributions          <field_resets>
3283*42e22086SApple OSS Distributions
3284*42e22086SApple OSS Distributions    <field_reset>
3285*42e22086SApple OSS Distributions
3286*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*42e22086SApple OSS Distributions
3288*42e22086SApple OSS Distributions    </field_reset>
3289*42e22086SApple OSS Distributions</field_resets>
3290*42e22086SApple OSS Distributions      </field>
3291*42e22086SApple OSS Distributions    <text_after_fields>
3292*42e22086SApple OSS Distributions
3293*42e22086SApple OSS Distributions
3294*42e22086SApple OSS Distributions
3295*42e22086SApple OSS Distributions    </text_after_fields>
3296*42e22086SApple OSS Distributions  </fields>
3297*42e22086SApple OSS Distributions              <reg_fieldset length="25">
3298*42e22086SApple OSS Distributions
3299*42e22086SApple OSS Distributions
3300*42e22086SApple OSS Distributions
3301*42e22086SApple OSS Distributions
3302*42e22086SApple OSS Distributions
3303*42e22086SApple OSS Distributions
3304*42e22086SApple OSS Distributions
3305*42e22086SApple OSS Distributions
3306*42e22086SApple OSS Distributions
3307*42e22086SApple OSS Distributions
3308*42e22086SApple OSS Distributions
3309*42e22086SApple OSS Distributions
3310*42e22086SApple OSS Distributions
3311*42e22086SApple OSS Distributions
3312*42e22086SApple OSS Distributions
3313*42e22086SApple OSS Distributions
3314*42e22086SApple OSS Distributions
3315*42e22086SApple OSS Distributions
3316*42e22086SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*42e22086SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*42e22086SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*42e22086SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*42e22086SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*42e22086SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*42e22086SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*42e22086SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*42e22086SApple OSS Distributions    </reg_fieldset>
3325*42e22086SApple OSS Distributions            </partial_fieldset>
3326*42e22086SApple OSS Distributions            <partial_fieldset>
3327*42e22086SApple OSS Distributions              <fields length="25">
3328*42e22086SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*42e22086SApple OSS Distributions    <text_before_fields>
3330*42e22086SApple OSS Distributions
3331*42e22086SApple OSS Distributions
3332*42e22086SApple OSS Distributions
3333*42e22086SApple OSS Distributions    </text_before_fields>
3334*42e22086SApple OSS Distributions
3335*42e22086SApple OSS Distributions        <field
3336*42e22086SApple OSS Distributions           id="ISV_24_24"
3337*42e22086SApple OSS Distributions           is_variable_length="False"
3338*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3339*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3341*42e22086SApple OSS Distributions           is_constant_value="False"
3342*42e22086SApple OSS Distributions        >
3343*42e22086SApple OSS Distributions          <field_name>ISV</field_name>
3344*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
3345*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*42e22086SApple OSS Distributions        <field_description order="before">
3347*42e22086SApple OSS Distributions
3348*42e22086SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*42e22086SApple OSS Distributions
3350*42e22086SApple OSS Distributions        </field_description>
3351*42e22086SApple OSS Distributions        <field_values>
3352*42e22086SApple OSS Distributions
3353*42e22086SApple OSS Distributions
3354*42e22086SApple OSS Distributions                <field_value_instance>
3355*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3356*42e22086SApple OSS Distributions        <field_value_description>
3357*42e22086SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*42e22086SApple OSS Distributions</field_value_description>
3359*42e22086SApple OSS Distributions    </field_value_instance>
3360*42e22086SApple OSS Distributions                <field_value_instance>
3361*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3362*42e22086SApple OSS Distributions        <field_value_description>
3363*42e22086SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*42e22086SApple OSS Distributions</field_value_description>
3365*42e22086SApple OSS Distributions    </field_value_instance>
3366*42e22086SApple OSS Distributions        </field_values>
3367*42e22086SApple OSS Distributions            <field_description order="after">
3368*42e22086SApple OSS Distributions
3369*42e22086SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*42e22086SApple OSS Distributions<list type="unordered">
3371*42e22086SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*42e22086SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*42e22086SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*42e22086SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*42e22086SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*42e22086SApple OSS Distributions</listitem></list>
3377*42e22086SApple OSS Distributions</content>
3378*42e22086SApple OSS Distributions</listitem></list>
3379*42e22086SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*42e22086SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*42e22086SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*42e22086SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*42e22086SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*42e22086SApple OSS Distributions
3385*42e22086SApple OSS Distributions            </field_description>
3386*42e22086SApple OSS Distributions          <field_resets>
3387*42e22086SApple OSS Distributions
3388*42e22086SApple OSS Distributions    <field_reset>
3389*42e22086SApple OSS Distributions
3390*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*42e22086SApple OSS Distributions
3392*42e22086SApple OSS Distributions    </field_reset>
3393*42e22086SApple OSS Distributions</field_resets>
3394*42e22086SApple OSS Distributions      </field>
3395*42e22086SApple OSS Distributions        <field
3396*42e22086SApple OSS Distributions           id="SAS_23_22"
3397*42e22086SApple OSS Distributions           is_variable_length="False"
3398*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3399*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3401*42e22086SApple OSS Distributions           is_constant_value="False"
3402*42e22086SApple OSS Distributions        >
3403*42e22086SApple OSS Distributions          <field_name>SAS</field_name>
3404*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
3405*42e22086SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*42e22086SApple OSS Distributions        <field_description order="before">
3407*42e22086SApple OSS Distributions
3408*42e22086SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*42e22086SApple OSS Distributions
3410*42e22086SApple OSS Distributions        </field_description>
3411*42e22086SApple OSS Distributions        <field_values>
3412*42e22086SApple OSS Distributions
3413*42e22086SApple OSS Distributions
3414*42e22086SApple OSS Distributions                <field_value_instance>
3415*42e22086SApple OSS Distributions            <field_value>0b00</field_value>
3416*42e22086SApple OSS Distributions        <field_value_description>
3417*42e22086SApple OSS Distributions  <para>Byte</para>
3418*42e22086SApple OSS Distributions</field_value_description>
3419*42e22086SApple OSS Distributions    </field_value_instance>
3420*42e22086SApple OSS Distributions                <field_value_instance>
3421*42e22086SApple OSS Distributions            <field_value>0b01</field_value>
3422*42e22086SApple OSS Distributions        <field_value_description>
3423*42e22086SApple OSS Distributions  <para>Halfword</para>
3424*42e22086SApple OSS Distributions</field_value_description>
3425*42e22086SApple OSS Distributions    </field_value_instance>
3426*42e22086SApple OSS Distributions                <field_value_instance>
3427*42e22086SApple OSS Distributions            <field_value>0b10</field_value>
3428*42e22086SApple OSS Distributions        <field_value_description>
3429*42e22086SApple OSS Distributions  <para>Word</para>
3430*42e22086SApple OSS Distributions</field_value_description>
3431*42e22086SApple OSS Distributions    </field_value_instance>
3432*42e22086SApple OSS Distributions                <field_value_instance>
3433*42e22086SApple OSS Distributions            <field_value>0b11</field_value>
3434*42e22086SApple OSS Distributions        <field_value_description>
3435*42e22086SApple OSS Distributions  <para>Doubleword</para>
3436*42e22086SApple OSS Distributions</field_value_description>
3437*42e22086SApple OSS Distributions    </field_value_instance>
3438*42e22086SApple OSS Distributions        </field_values>
3439*42e22086SApple OSS Distributions            <field_description order="after">
3440*42e22086SApple OSS Distributions
3441*42e22086SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*42e22086SApple OSS Distributions
3444*42e22086SApple OSS Distributions            </field_description>
3445*42e22086SApple OSS Distributions          <field_resets>
3446*42e22086SApple OSS Distributions
3447*42e22086SApple OSS Distributions    <field_reset>
3448*42e22086SApple OSS Distributions
3449*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*42e22086SApple OSS Distributions
3451*42e22086SApple OSS Distributions    </field_reset>
3452*42e22086SApple OSS Distributions</field_resets>
3453*42e22086SApple OSS Distributions      </field>
3454*42e22086SApple OSS Distributions        <field
3455*42e22086SApple OSS Distributions           id="SSE_21_21"
3456*42e22086SApple OSS Distributions           is_variable_length="False"
3457*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3458*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3460*42e22086SApple OSS Distributions           is_constant_value="False"
3461*42e22086SApple OSS Distributions        >
3462*42e22086SApple OSS Distributions          <field_name>SSE</field_name>
3463*42e22086SApple OSS Distributions        <field_msb>21</field_msb>
3464*42e22086SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*42e22086SApple OSS Distributions        <field_description order="before">
3466*42e22086SApple OSS Distributions
3467*42e22086SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*42e22086SApple OSS Distributions
3469*42e22086SApple OSS Distributions        </field_description>
3470*42e22086SApple OSS Distributions        <field_values>
3471*42e22086SApple OSS Distributions
3472*42e22086SApple OSS Distributions
3473*42e22086SApple OSS Distributions                <field_value_instance>
3474*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3475*42e22086SApple OSS Distributions        <field_value_description>
3476*42e22086SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*42e22086SApple OSS Distributions</field_value_description>
3478*42e22086SApple OSS Distributions    </field_value_instance>
3479*42e22086SApple OSS Distributions                <field_value_instance>
3480*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3481*42e22086SApple OSS Distributions        <field_value_description>
3482*42e22086SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*42e22086SApple OSS Distributions</field_value_description>
3484*42e22086SApple OSS Distributions    </field_value_instance>
3485*42e22086SApple OSS Distributions        </field_values>
3486*42e22086SApple OSS Distributions            <field_description order="after">
3487*42e22086SApple OSS Distributions
3488*42e22086SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*42e22086SApple OSS Distributions
3492*42e22086SApple OSS Distributions            </field_description>
3493*42e22086SApple OSS Distributions          <field_resets>
3494*42e22086SApple OSS Distributions
3495*42e22086SApple OSS Distributions    <field_reset>
3496*42e22086SApple OSS Distributions
3497*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*42e22086SApple OSS Distributions
3499*42e22086SApple OSS Distributions    </field_reset>
3500*42e22086SApple OSS Distributions</field_resets>
3501*42e22086SApple OSS Distributions      </field>
3502*42e22086SApple OSS Distributions        <field
3503*42e22086SApple OSS Distributions           id="SRT_20_16"
3504*42e22086SApple OSS Distributions           is_variable_length="False"
3505*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3506*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3508*42e22086SApple OSS Distributions           is_constant_value="False"
3509*42e22086SApple OSS Distributions        >
3510*42e22086SApple OSS Distributions          <field_name>SRT</field_name>
3511*42e22086SApple OSS Distributions        <field_msb>20</field_msb>
3512*42e22086SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*42e22086SApple OSS Distributions        <field_description order="before">
3514*42e22086SApple OSS Distributions
3515*42e22086SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*42e22086SApple OSS Distributions
3519*42e22086SApple OSS Distributions        </field_description>
3520*42e22086SApple OSS Distributions        <field_values>
3521*42e22086SApple OSS Distributions
3522*42e22086SApple OSS Distributions
3523*42e22086SApple OSS Distributions        </field_values>
3524*42e22086SApple OSS Distributions          <field_resets>
3525*42e22086SApple OSS Distributions
3526*42e22086SApple OSS Distributions    <field_reset>
3527*42e22086SApple OSS Distributions
3528*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*42e22086SApple OSS Distributions
3530*42e22086SApple OSS Distributions    </field_reset>
3531*42e22086SApple OSS Distributions</field_resets>
3532*42e22086SApple OSS Distributions      </field>
3533*42e22086SApple OSS Distributions        <field
3534*42e22086SApple OSS Distributions           id="SF_15_15"
3535*42e22086SApple OSS Distributions           is_variable_length="False"
3536*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3537*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3539*42e22086SApple OSS Distributions           is_constant_value="False"
3540*42e22086SApple OSS Distributions        >
3541*42e22086SApple OSS Distributions          <field_name>SF</field_name>
3542*42e22086SApple OSS Distributions        <field_msb>15</field_msb>
3543*42e22086SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*42e22086SApple OSS Distributions        <field_description order="before">
3545*42e22086SApple OSS Distributions
3546*42e22086SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*42e22086SApple OSS Distributions
3548*42e22086SApple OSS Distributions        </field_description>
3549*42e22086SApple OSS Distributions        <field_values>
3550*42e22086SApple OSS Distributions
3551*42e22086SApple OSS Distributions
3552*42e22086SApple OSS Distributions                <field_value_instance>
3553*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3554*42e22086SApple OSS Distributions        <field_value_description>
3555*42e22086SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*42e22086SApple OSS Distributions</field_value_description>
3557*42e22086SApple OSS Distributions    </field_value_instance>
3558*42e22086SApple OSS Distributions                <field_value_instance>
3559*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3560*42e22086SApple OSS Distributions        <field_value_description>
3561*42e22086SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*42e22086SApple OSS Distributions</field_value_description>
3563*42e22086SApple OSS Distributions    </field_value_instance>
3564*42e22086SApple OSS Distributions        </field_values>
3565*42e22086SApple OSS Distributions            <field_description order="after">
3566*42e22086SApple OSS Distributions
3567*42e22086SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*42e22086SApple OSS Distributions
3570*42e22086SApple OSS Distributions            </field_description>
3571*42e22086SApple OSS Distributions          <field_resets>
3572*42e22086SApple OSS Distributions
3573*42e22086SApple OSS Distributions    <field_reset>
3574*42e22086SApple OSS Distributions
3575*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*42e22086SApple OSS Distributions
3577*42e22086SApple OSS Distributions    </field_reset>
3578*42e22086SApple OSS Distributions</field_resets>
3579*42e22086SApple OSS Distributions      </field>
3580*42e22086SApple OSS Distributions        <field
3581*42e22086SApple OSS Distributions           id="AR_14_14"
3582*42e22086SApple OSS Distributions           is_variable_length="False"
3583*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3584*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3586*42e22086SApple OSS Distributions           is_constant_value="False"
3587*42e22086SApple OSS Distributions        >
3588*42e22086SApple OSS Distributions          <field_name>AR</field_name>
3589*42e22086SApple OSS Distributions        <field_msb>14</field_msb>
3590*42e22086SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*42e22086SApple OSS Distributions        <field_description order="before">
3592*42e22086SApple OSS Distributions
3593*42e22086SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*42e22086SApple OSS Distributions
3595*42e22086SApple OSS Distributions        </field_description>
3596*42e22086SApple OSS Distributions        <field_values>
3597*42e22086SApple OSS Distributions
3598*42e22086SApple OSS Distributions
3599*42e22086SApple OSS Distributions                <field_value_instance>
3600*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3601*42e22086SApple OSS Distributions        <field_value_description>
3602*42e22086SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*42e22086SApple OSS Distributions</field_value_description>
3604*42e22086SApple OSS Distributions    </field_value_instance>
3605*42e22086SApple OSS Distributions                <field_value_instance>
3606*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3607*42e22086SApple OSS Distributions        <field_value_description>
3608*42e22086SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*42e22086SApple OSS Distributions</field_value_description>
3610*42e22086SApple OSS Distributions    </field_value_instance>
3611*42e22086SApple OSS Distributions        </field_values>
3612*42e22086SApple OSS Distributions            <field_description order="after">
3613*42e22086SApple OSS Distributions
3614*42e22086SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*42e22086SApple OSS Distributions
3617*42e22086SApple OSS Distributions            </field_description>
3618*42e22086SApple OSS Distributions          <field_resets>
3619*42e22086SApple OSS Distributions
3620*42e22086SApple OSS Distributions    <field_reset>
3621*42e22086SApple OSS Distributions
3622*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*42e22086SApple OSS Distributions
3624*42e22086SApple OSS Distributions    </field_reset>
3625*42e22086SApple OSS Distributions</field_resets>
3626*42e22086SApple OSS Distributions      </field>
3627*42e22086SApple OSS Distributions        <field
3628*42e22086SApple OSS Distributions           id="VNCR_13_13_1"
3629*42e22086SApple OSS Distributions           is_variable_length="False"
3630*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3631*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3633*42e22086SApple OSS Distributions           is_constant_value="False"
3634*42e22086SApple OSS Distributions        >
3635*42e22086SApple OSS Distributions          <field_name>VNCR</field_name>
3636*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
3637*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*42e22086SApple OSS Distributions        <field_description order="before">
3639*42e22086SApple OSS Distributions
3640*42e22086SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*42e22086SApple OSS Distributions
3642*42e22086SApple OSS Distributions        </field_description>
3643*42e22086SApple OSS Distributions        <field_values>
3644*42e22086SApple OSS Distributions
3645*42e22086SApple OSS Distributions
3646*42e22086SApple OSS Distributions                <field_value_instance>
3647*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3648*42e22086SApple OSS Distributions        <field_value_description>
3649*42e22086SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*42e22086SApple OSS Distributions</field_value_description>
3651*42e22086SApple OSS Distributions    </field_value_instance>
3652*42e22086SApple OSS Distributions                <field_value_instance>
3653*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3654*42e22086SApple OSS Distributions        <field_value_description>
3655*42e22086SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*42e22086SApple OSS Distributions</field_value_description>
3657*42e22086SApple OSS Distributions    </field_value_instance>
3658*42e22086SApple OSS Distributions        </field_values>
3659*42e22086SApple OSS Distributions            <field_description order="after">
3660*42e22086SApple OSS Distributions
3661*42e22086SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*42e22086SApple OSS Distributions
3663*42e22086SApple OSS Distributions            </field_description>
3664*42e22086SApple OSS Distributions          <field_resets>
3665*42e22086SApple OSS Distributions
3666*42e22086SApple OSS Distributions    <field_reset>
3667*42e22086SApple OSS Distributions
3668*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*42e22086SApple OSS Distributions
3670*42e22086SApple OSS Distributions    </field_reset>
3671*42e22086SApple OSS Distributions</field_resets>
3672*42e22086SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*42e22086SApple OSS Distributions      </field>
3674*42e22086SApple OSS Distributions        <field
3675*42e22086SApple OSS Distributions           id="0_13_13_2"
3676*42e22086SApple OSS Distributions           is_variable_length="False"
3677*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3678*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3680*42e22086SApple OSS Distributions           is_constant_value="False"
3681*42e22086SApple OSS Distributions           rwtype="RES0"
3682*42e22086SApple OSS Distributions        >
3683*42e22086SApple OSS Distributions          <field_name>0</field_name>
3684*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
3685*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*42e22086SApple OSS Distributions        <field_description order="before">
3687*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*42e22086SApple OSS Distributions        </field_description>
3689*42e22086SApple OSS Distributions        <field_values>
3690*42e22086SApple OSS Distributions        </field_values>
3691*42e22086SApple OSS Distributions      </field>
3692*42e22086SApple OSS Distributions        <field
3693*42e22086SApple OSS Distributions           id="SET_12_11"
3694*42e22086SApple OSS Distributions           is_variable_length="False"
3695*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3696*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3698*42e22086SApple OSS Distributions           is_constant_value="False"
3699*42e22086SApple OSS Distributions        >
3700*42e22086SApple OSS Distributions          <field_name>SET</field_name>
3701*42e22086SApple OSS Distributions        <field_msb>12</field_msb>
3702*42e22086SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*42e22086SApple OSS Distributions        <field_description order="before">
3704*42e22086SApple OSS Distributions
3705*42e22086SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*42e22086SApple OSS Distributions
3707*42e22086SApple OSS Distributions        </field_description>
3708*42e22086SApple OSS Distributions        <field_values>
3709*42e22086SApple OSS Distributions
3710*42e22086SApple OSS Distributions
3711*42e22086SApple OSS Distributions                <field_value_instance>
3712*42e22086SApple OSS Distributions            <field_value>0b00</field_value>
3713*42e22086SApple OSS Distributions        <field_value_description>
3714*42e22086SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*42e22086SApple OSS Distributions</field_value_description>
3716*42e22086SApple OSS Distributions    </field_value_instance>
3717*42e22086SApple OSS Distributions                <field_value_instance>
3718*42e22086SApple OSS Distributions            <field_value>0b10</field_value>
3719*42e22086SApple OSS Distributions        <field_value_description>
3720*42e22086SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*42e22086SApple OSS Distributions</field_value_description>
3722*42e22086SApple OSS Distributions    </field_value_instance>
3723*42e22086SApple OSS Distributions                <field_value_instance>
3724*42e22086SApple OSS Distributions            <field_value>0b11</field_value>
3725*42e22086SApple OSS Distributions        <field_value_description>
3726*42e22086SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*42e22086SApple OSS Distributions</field_value_description>
3728*42e22086SApple OSS Distributions    </field_value_instance>
3729*42e22086SApple OSS Distributions        </field_values>
3730*42e22086SApple OSS Distributions            <field_description order="after">
3731*42e22086SApple OSS Distributions
3732*42e22086SApple OSS Distributions  <para>All other values are reserved.</para>
3733*42e22086SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*42e22086SApple OSS Distributions<list type="unordered">
3735*42e22086SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*42e22086SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*42e22086SApple OSS Distributions</listitem></list>
3738*42e22086SApple OSS Distributions
3739*42e22086SApple OSS Distributions            </field_description>
3740*42e22086SApple OSS Distributions          <field_resets>
3741*42e22086SApple OSS Distributions
3742*42e22086SApple OSS Distributions    <field_reset>
3743*42e22086SApple OSS Distributions
3744*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*42e22086SApple OSS Distributions
3746*42e22086SApple OSS Distributions    </field_reset>
3747*42e22086SApple OSS Distributions</field_resets>
3748*42e22086SApple OSS Distributions      </field>
3749*42e22086SApple OSS Distributions        <field
3750*42e22086SApple OSS Distributions           id="FnV_10_10"
3751*42e22086SApple OSS Distributions           is_variable_length="False"
3752*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3753*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3755*42e22086SApple OSS Distributions           is_constant_value="False"
3756*42e22086SApple OSS Distributions        >
3757*42e22086SApple OSS Distributions          <field_name>FnV</field_name>
3758*42e22086SApple OSS Distributions        <field_msb>10</field_msb>
3759*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*42e22086SApple OSS Distributions        <field_description order="before">
3761*42e22086SApple OSS Distributions
3762*42e22086SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*42e22086SApple OSS Distributions
3764*42e22086SApple OSS Distributions        </field_description>
3765*42e22086SApple OSS Distributions        <field_values>
3766*42e22086SApple OSS Distributions
3767*42e22086SApple OSS Distributions
3768*42e22086SApple OSS Distributions                <field_value_instance>
3769*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3770*42e22086SApple OSS Distributions        <field_value_description>
3771*42e22086SApple OSS Distributions  <para>FAR is valid.</para>
3772*42e22086SApple OSS Distributions</field_value_description>
3773*42e22086SApple OSS Distributions    </field_value_instance>
3774*42e22086SApple OSS Distributions                <field_value_instance>
3775*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3776*42e22086SApple OSS Distributions        <field_value_description>
3777*42e22086SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*42e22086SApple OSS Distributions</field_value_description>
3779*42e22086SApple OSS Distributions    </field_value_instance>
3780*42e22086SApple OSS Distributions        </field_values>
3781*42e22086SApple OSS Distributions            <field_description order="after">
3782*42e22086SApple OSS Distributions
3783*42e22086SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*42e22086SApple OSS Distributions
3785*42e22086SApple OSS Distributions            </field_description>
3786*42e22086SApple OSS Distributions          <field_resets>
3787*42e22086SApple OSS Distributions
3788*42e22086SApple OSS Distributions    <field_reset>
3789*42e22086SApple OSS Distributions
3790*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*42e22086SApple OSS Distributions
3792*42e22086SApple OSS Distributions    </field_reset>
3793*42e22086SApple OSS Distributions</field_resets>
3794*42e22086SApple OSS Distributions      </field>
3795*42e22086SApple OSS Distributions        <field
3796*42e22086SApple OSS Distributions           id="EA_9_9"
3797*42e22086SApple OSS Distributions           is_variable_length="False"
3798*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3799*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3801*42e22086SApple OSS Distributions           is_constant_value="False"
3802*42e22086SApple OSS Distributions        >
3803*42e22086SApple OSS Distributions          <field_name>EA</field_name>
3804*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
3805*42e22086SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*42e22086SApple OSS Distributions        <field_description order="before">
3807*42e22086SApple OSS Distributions
3808*42e22086SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*42e22086SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*42e22086SApple OSS Distributions
3811*42e22086SApple OSS Distributions        </field_description>
3812*42e22086SApple OSS Distributions        <field_values>
3813*42e22086SApple OSS Distributions
3814*42e22086SApple OSS Distributions
3815*42e22086SApple OSS Distributions        </field_values>
3816*42e22086SApple OSS Distributions          <field_resets>
3817*42e22086SApple OSS Distributions
3818*42e22086SApple OSS Distributions    <field_reset>
3819*42e22086SApple OSS Distributions
3820*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*42e22086SApple OSS Distributions
3822*42e22086SApple OSS Distributions    </field_reset>
3823*42e22086SApple OSS Distributions</field_resets>
3824*42e22086SApple OSS Distributions      </field>
3825*42e22086SApple OSS Distributions        <field
3826*42e22086SApple OSS Distributions           id="CM_8_8"
3827*42e22086SApple OSS Distributions           is_variable_length="False"
3828*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3829*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3831*42e22086SApple OSS Distributions           is_constant_value="False"
3832*42e22086SApple OSS Distributions        >
3833*42e22086SApple OSS Distributions          <field_name>CM</field_name>
3834*42e22086SApple OSS Distributions        <field_msb>8</field_msb>
3835*42e22086SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*42e22086SApple OSS Distributions        <field_description order="before">
3837*42e22086SApple OSS Distributions
3838*42e22086SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*42e22086SApple OSS Distributions
3840*42e22086SApple OSS Distributions        </field_description>
3841*42e22086SApple OSS Distributions        <field_values>
3842*42e22086SApple OSS Distributions
3843*42e22086SApple OSS Distributions
3844*42e22086SApple OSS Distributions                <field_value_instance>
3845*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3846*42e22086SApple OSS Distributions        <field_value_description>
3847*42e22086SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*42e22086SApple OSS Distributions</field_value_description>
3849*42e22086SApple OSS Distributions    </field_value_instance>
3850*42e22086SApple OSS Distributions                <field_value_instance>
3851*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3852*42e22086SApple OSS Distributions        <field_value_description>
3853*42e22086SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*42e22086SApple OSS Distributions</field_value_description>
3855*42e22086SApple OSS Distributions    </field_value_instance>
3856*42e22086SApple OSS Distributions        </field_values>
3857*42e22086SApple OSS Distributions          <field_resets>
3858*42e22086SApple OSS Distributions
3859*42e22086SApple OSS Distributions    <field_reset>
3860*42e22086SApple OSS Distributions
3861*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*42e22086SApple OSS Distributions
3863*42e22086SApple OSS Distributions    </field_reset>
3864*42e22086SApple OSS Distributions</field_resets>
3865*42e22086SApple OSS Distributions      </field>
3866*42e22086SApple OSS Distributions        <field
3867*42e22086SApple OSS Distributions           id="S1PTW_7_7"
3868*42e22086SApple OSS Distributions           is_variable_length="False"
3869*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3870*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3872*42e22086SApple OSS Distributions           is_constant_value="False"
3873*42e22086SApple OSS Distributions        >
3874*42e22086SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*42e22086SApple OSS Distributions        <field_msb>7</field_msb>
3876*42e22086SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*42e22086SApple OSS Distributions        <field_description order="before">
3878*42e22086SApple OSS Distributions
3879*42e22086SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*42e22086SApple OSS Distributions
3881*42e22086SApple OSS Distributions        </field_description>
3882*42e22086SApple OSS Distributions        <field_values>
3883*42e22086SApple OSS Distributions
3884*42e22086SApple OSS Distributions
3885*42e22086SApple OSS Distributions                <field_value_instance>
3886*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3887*42e22086SApple OSS Distributions        <field_value_description>
3888*42e22086SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*42e22086SApple OSS Distributions</field_value_description>
3890*42e22086SApple OSS Distributions    </field_value_instance>
3891*42e22086SApple OSS Distributions                <field_value_instance>
3892*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3893*42e22086SApple OSS Distributions        <field_value_description>
3894*42e22086SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*42e22086SApple OSS Distributions</field_value_description>
3896*42e22086SApple OSS Distributions    </field_value_instance>
3897*42e22086SApple OSS Distributions        </field_values>
3898*42e22086SApple OSS Distributions            <field_description order="after">
3899*42e22086SApple OSS Distributions
3900*42e22086SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*42e22086SApple OSS Distributions
3902*42e22086SApple OSS Distributions            </field_description>
3903*42e22086SApple OSS Distributions          <field_resets>
3904*42e22086SApple OSS Distributions
3905*42e22086SApple OSS Distributions    <field_reset>
3906*42e22086SApple OSS Distributions
3907*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*42e22086SApple OSS Distributions
3909*42e22086SApple OSS Distributions    </field_reset>
3910*42e22086SApple OSS Distributions</field_resets>
3911*42e22086SApple OSS Distributions      </field>
3912*42e22086SApple OSS Distributions        <field
3913*42e22086SApple OSS Distributions           id="WnR_6_6"
3914*42e22086SApple OSS Distributions           is_variable_length="False"
3915*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3916*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3918*42e22086SApple OSS Distributions           is_constant_value="False"
3919*42e22086SApple OSS Distributions        >
3920*42e22086SApple OSS Distributions          <field_name>WnR</field_name>
3921*42e22086SApple OSS Distributions        <field_msb>6</field_msb>
3922*42e22086SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*42e22086SApple OSS Distributions        <field_description order="before">
3924*42e22086SApple OSS Distributions
3925*42e22086SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*42e22086SApple OSS Distributions
3927*42e22086SApple OSS Distributions        </field_description>
3928*42e22086SApple OSS Distributions        <field_values>
3929*42e22086SApple OSS Distributions
3930*42e22086SApple OSS Distributions
3931*42e22086SApple OSS Distributions                <field_value_instance>
3932*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
3933*42e22086SApple OSS Distributions        <field_value_description>
3934*42e22086SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*42e22086SApple OSS Distributions</field_value_description>
3936*42e22086SApple OSS Distributions    </field_value_instance>
3937*42e22086SApple OSS Distributions                <field_value_instance>
3938*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
3939*42e22086SApple OSS Distributions        <field_value_description>
3940*42e22086SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*42e22086SApple OSS Distributions</field_value_description>
3942*42e22086SApple OSS Distributions    </field_value_instance>
3943*42e22086SApple OSS Distributions        </field_values>
3944*42e22086SApple OSS Distributions            <field_description order="after">
3945*42e22086SApple OSS Distributions
3946*42e22086SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*42e22086SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*42e22086SApple OSS Distributions<list type="unordered">
3950*42e22086SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*42e22086SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*42e22086SApple OSS Distributions</listitem></list>
3953*42e22086SApple OSS Distributions
3954*42e22086SApple OSS Distributions            </field_description>
3955*42e22086SApple OSS Distributions          <field_resets>
3956*42e22086SApple OSS Distributions
3957*42e22086SApple OSS Distributions    <field_reset>
3958*42e22086SApple OSS Distributions
3959*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*42e22086SApple OSS Distributions
3961*42e22086SApple OSS Distributions    </field_reset>
3962*42e22086SApple OSS Distributions</field_resets>
3963*42e22086SApple OSS Distributions      </field>
3964*42e22086SApple OSS Distributions        <field
3965*42e22086SApple OSS Distributions           id="DFSC_5_0"
3966*42e22086SApple OSS Distributions           is_variable_length="False"
3967*42e22086SApple OSS Distributions           has_partial_fieldset="False"
3968*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
3970*42e22086SApple OSS Distributions           is_constant_value="False"
3971*42e22086SApple OSS Distributions        >
3972*42e22086SApple OSS Distributions          <field_name>DFSC</field_name>
3973*42e22086SApple OSS Distributions        <field_msb>5</field_msb>
3974*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*42e22086SApple OSS Distributions        <field_description order="before">
3976*42e22086SApple OSS Distributions
3977*42e22086SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*42e22086SApple OSS Distributions
3979*42e22086SApple OSS Distributions        </field_description>
3980*42e22086SApple OSS Distributions        <field_values>
3981*42e22086SApple OSS Distributions
3982*42e22086SApple OSS Distributions
3983*42e22086SApple OSS Distributions                <field_value_instance>
3984*42e22086SApple OSS Distributions            <field_value>0b000000</field_value>
3985*42e22086SApple OSS Distributions        <field_value_description>
3986*42e22086SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*42e22086SApple OSS Distributions</field_value_description>
3988*42e22086SApple OSS Distributions    </field_value_instance>
3989*42e22086SApple OSS Distributions                <field_value_instance>
3990*42e22086SApple OSS Distributions            <field_value>0b000001</field_value>
3991*42e22086SApple OSS Distributions        <field_value_description>
3992*42e22086SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*42e22086SApple OSS Distributions</field_value_description>
3994*42e22086SApple OSS Distributions    </field_value_instance>
3995*42e22086SApple OSS Distributions                <field_value_instance>
3996*42e22086SApple OSS Distributions            <field_value>0b000010</field_value>
3997*42e22086SApple OSS Distributions        <field_value_description>
3998*42e22086SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*42e22086SApple OSS Distributions</field_value_description>
4000*42e22086SApple OSS Distributions    </field_value_instance>
4001*42e22086SApple OSS Distributions                <field_value_instance>
4002*42e22086SApple OSS Distributions            <field_value>0b000011</field_value>
4003*42e22086SApple OSS Distributions        <field_value_description>
4004*42e22086SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*42e22086SApple OSS Distributions</field_value_description>
4006*42e22086SApple OSS Distributions    </field_value_instance>
4007*42e22086SApple OSS Distributions                <field_value_instance>
4008*42e22086SApple OSS Distributions            <field_value>0b000100</field_value>
4009*42e22086SApple OSS Distributions        <field_value_description>
4010*42e22086SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*42e22086SApple OSS Distributions</field_value_description>
4012*42e22086SApple OSS Distributions    </field_value_instance>
4013*42e22086SApple OSS Distributions                <field_value_instance>
4014*42e22086SApple OSS Distributions            <field_value>0b000101</field_value>
4015*42e22086SApple OSS Distributions        <field_value_description>
4016*42e22086SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*42e22086SApple OSS Distributions</field_value_description>
4018*42e22086SApple OSS Distributions    </field_value_instance>
4019*42e22086SApple OSS Distributions                <field_value_instance>
4020*42e22086SApple OSS Distributions            <field_value>0b000110</field_value>
4021*42e22086SApple OSS Distributions        <field_value_description>
4022*42e22086SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*42e22086SApple OSS Distributions</field_value_description>
4024*42e22086SApple OSS Distributions    </field_value_instance>
4025*42e22086SApple OSS Distributions                <field_value_instance>
4026*42e22086SApple OSS Distributions            <field_value>0b000111</field_value>
4027*42e22086SApple OSS Distributions        <field_value_description>
4028*42e22086SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*42e22086SApple OSS Distributions</field_value_description>
4030*42e22086SApple OSS Distributions    </field_value_instance>
4031*42e22086SApple OSS Distributions                <field_value_instance>
4032*42e22086SApple OSS Distributions            <field_value>0b001001</field_value>
4033*42e22086SApple OSS Distributions        <field_value_description>
4034*42e22086SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*42e22086SApple OSS Distributions</field_value_description>
4036*42e22086SApple OSS Distributions    </field_value_instance>
4037*42e22086SApple OSS Distributions                <field_value_instance>
4038*42e22086SApple OSS Distributions            <field_value>0b001010</field_value>
4039*42e22086SApple OSS Distributions        <field_value_description>
4040*42e22086SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*42e22086SApple OSS Distributions</field_value_description>
4042*42e22086SApple OSS Distributions    </field_value_instance>
4043*42e22086SApple OSS Distributions                <field_value_instance>
4044*42e22086SApple OSS Distributions            <field_value>0b001011</field_value>
4045*42e22086SApple OSS Distributions        <field_value_description>
4046*42e22086SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*42e22086SApple OSS Distributions</field_value_description>
4048*42e22086SApple OSS Distributions    </field_value_instance>
4049*42e22086SApple OSS Distributions                <field_value_instance>
4050*42e22086SApple OSS Distributions            <field_value>0b001101</field_value>
4051*42e22086SApple OSS Distributions        <field_value_description>
4052*42e22086SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*42e22086SApple OSS Distributions</field_value_description>
4054*42e22086SApple OSS Distributions    </field_value_instance>
4055*42e22086SApple OSS Distributions                <field_value_instance>
4056*42e22086SApple OSS Distributions            <field_value>0b001110</field_value>
4057*42e22086SApple OSS Distributions        <field_value_description>
4058*42e22086SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*42e22086SApple OSS Distributions</field_value_description>
4060*42e22086SApple OSS Distributions    </field_value_instance>
4061*42e22086SApple OSS Distributions                <field_value_instance>
4062*42e22086SApple OSS Distributions            <field_value>0b001111</field_value>
4063*42e22086SApple OSS Distributions        <field_value_description>
4064*42e22086SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*42e22086SApple OSS Distributions</field_value_description>
4066*42e22086SApple OSS Distributions    </field_value_instance>
4067*42e22086SApple OSS Distributions                <field_value_instance>
4068*42e22086SApple OSS Distributions            <field_value>0b010000</field_value>
4069*42e22086SApple OSS Distributions        <field_value_description>
4070*42e22086SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*42e22086SApple OSS Distributions</field_value_description>
4072*42e22086SApple OSS Distributions    </field_value_instance>
4073*42e22086SApple OSS Distributions                <field_value_instance>
4074*42e22086SApple OSS Distributions            <field_value>0b010001</field_value>
4075*42e22086SApple OSS Distributions        <field_value_description>
4076*42e22086SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*42e22086SApple OSS Distributions</field_value_description>
4078*42e22086SApple OSS Distributions    </field_value_instance>
4079*42e22086SApple OSS Distributions                <field_value_instance>
4080*42e22086SApple OSS Distributions            <field_value>0b010100</field_value>
4081*42e22086SApple OSS Distributions        <field_value_description>
4082*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*42e22086SApple OSS Distributions</field_value_description>
4084*42e22086SApple OSS Distributions    </field_value_instance>
4085*42e22086SApple OSS Distributions                <field_value_instance>
4086*42e22086SApple OSS Distributions            <field_value>0b010101</field_value>
4087*42e22086SApple OSS Distributions        <field_value_description>
4088*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*42e22086SApple OSS Distributions</field_value_description>
4090*42e22086SApple OSS Distributions    </field_value_instance>
4091*42e22086SApple OSS Distributions                <field_value_instance>
4092*42e22086SApple OSS Distributions            <field_value>0b010110</field_value>
4093*42e22086SApple OSS Distributions        <field_value_description>
4094*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*42e22086SApple OSS Distributions</field_value_description>
4096*42e22086SApple OSS Distributions    </field_value_instance>
4097*42e22086SApple OSS Distributions                <field_value_instance>
4098*42e22086SApple OSS Distributions            <field_value>0b010111</field_value>
4099*42e22086SApple OSS Distributions        <field_value_description>
4100*42e22086SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*42e22086SApple OSS Distributions</field_value_description>
4102*42e22086SApple OSS Distributions    </field_value_instance>
4103*42e22086SApple OSS Distributions                <field_value_instance>
4104*42e22086SApple OSS Distributions            <field_value>0b011000</field_value>
4105*42e22086SApple OSS Distributions        <field_value_description>
4106*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*42e22086SApple OSS Distributions</field_value_description>
4108*42e22086SApple OSS Distributions    </field_value_instance>
4109*42e22086SApple OSS Distributions                <field_value_instance>
4110*42e22086SApple OSS Distributions            <field_value>0b011100</field_value>
4111*42e22086SApple OSS Distributions        <field_value_description>
4112*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*42e22086SApple OSS Distributions</field_value_description>
4114*42e22086SApple OSS Distributions    </field_value_instance>
4115*42e22086SApple OSS Distributions                <field_value_instance>
4116*42e22086SApple OSS Distributions            <field_value>0b011101</field_value>
4117*42e22086SApple OSS Distributions        <field_value_description>
4118*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*42e22086SApple OSS Distributions</field_value_description>
4120*42e22086SApple OSS Distributions    </field_value_instance>
4121*42e22086SApple OSS Distributions                <field_value_instance>
4122*42e22086SApple OSS Distributions            <field_value>0b011110</field_value>
4123*42e22086SApple OSS Distributions        <field_value_description>
4124*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*42e22086SApple OSS Distributions</field_value_description>
4126*42e22086SApple OSS Distributions    </field_value_instance>
4127*42e22086SApple OSS Distributions                <field_value_instance>
4128*42e22086SApple OSS Distributions            <field_value>0b011111</field_value>
4129*42e22086SApple OSS Distributions        <field_value_description>
4130*42e22086SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*42e22086SApple OSS Distributions</field_value_description>
4132*42e22086SApple OSS Distributions    </field_value_instance>
4133*42e22086SApple OSS Distributions                <field_value_instance>
4134*42e22086SApple OSS Distributions            <field_value>0b100001</field_value>
4135*42e22086SApple OSS Distributions        <field_value_description>
4136*42e22086SApple OSS Distributions  <para>Alignment fault.</para>
4137*42e22086SApple OSS Distributions</field_value_description>
4138*42e22086SApple OSS Distributions    </field_value_instance>
4139*42e22086SApple OSS Distributions                <field_value_instance>
4140*42e22086SApple OSS Distributions            <field_value>0b110000</field_value>
4141*42e22086SApple OSS Distributions        <field_value_description>
4142*42e22086SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*42e22086SApple OSS Distributions</field_value_description>
4144*42e22086SApple OSS Distributions    </field_value_instance>
4145*42e22086SApple OSS Distributions                <field_value_instance>
4146*42e22086SApple OSS Distributions            <field_value>0b110001</field_value>
4147*42e22086SApple OSS Distributions        <field_value_description>
4148*42e22086SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*42e22086SApple OSS Distributions</field_value_description>
4150*42e22086SApple OSS Distributions    </field_value_instance>
4151*42e22086SApple OSS Distributions                <field_value_instance>
4152*42e22086SApple OSS Distributions            <field_value>0b110100</field_value>
4153*42e22086SApple OSS Distributions        <field_value_description>
4154*42e22086SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*42e22086SApple OSS Distributions</field_value_description>
4156*42e22086SApple OSS Distributions    </field_value_instance>
4157*42e22086SApple OSS Distributions                <field_value_instance>
4158*42e22086SApple OSS Distributions            <field_value>0b110101</field_value>
4159*42e22086SApple OSS Distributions        <field_value_description>
4160*42e22086SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*42e22086SApple OSS Distributions</field_value_description>
4162*42e22086SApple OSS Distributions    </field_value_instance>
4163*42e22086SApple OSS Distributions                <field_value_instance>
4164*42e22086SApple OSS Distributions            <field_value>0b111101</field_value>
4165*42e22086SApple OSS Distributions        <field_value_description>
4166*42e22086SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*42e22086SApple OSS Distributions</field_value_description>
4168*42e22086SApple OSS Distributions    </field_value_instance>
4169*42e22086SApple OSS Distributions                <field_value_instance>
4170*42e22086SApple OSS Distributions            <field_value>0b111110</field_value>
4171*42e22086SApple OSS Distributions        <field_value_description>
4172*42e22086SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*42e22086SApple OSS Distributions</field_value_description>
4174*42e22086SApple OSS Distributions    </field_value_instance>
4175*42e22086SApple OSS Distributions        </field_values>
4176*42e22086SApple OSS Distributions            <field_description order="after">
4177*42e22086SApple OSS Distributions
4178*42e22086SApple OSS Distributions  <para>All other values are reserved.</para>
4179*42e22086SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*42e22086SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*42e22086SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*42e22086SApple OSS Distributions
4183*42e22086SApple OSS Distributions            </field_description>
4184*42e22086SApple OSS Distributions          <field_resets>
4185*42e22086SApple OSS Distributions
4186*42e22086SApple OSS Distributions    <field_reset>
4187*42e22086SApple OSS Distributions
4188*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*42e22086SApple OSS Distributions
4190*42e22086SApple OSS Distributions    </field_reset>
4191*42e22086SApple OSS Distributions</field_resets>
4192*42e22086SApple OSS Distributions      </field>
4193*42e22086SApple OSS Distributions    <text_after_fields>
4194*42e22086SApple OSS Distributions
4195*42e22086SApple OSS Distributions
4196*42e22086SApple OSS Distributions
4197*42e22086SApple OSS Distributions    </text_after_fields>
4198*42e22086SApple OSS Distributions  </fields>
4199*42e22086SApple OSS Distributions              <reg_fieldset length="25">
4200*42e22086SApple OSS Distributions
4201*42e22086SApple OSS Distributions
4202*42e22086SApple OSS Distributions
4203*42e22086SApple OSS Distributions
4204*42e22086SApple OSS Distributions
4205*42e22086SApple OSS Distributions
4206*42e22086SApple OSS Distributions
4207*42e22086SApple OSS Distributions
4208*42e22086SApple OSS Distributions
4209*42e22086SApple OSS Distributions
4210*42e22086SApple OSS Distributions
4211*42e22086SApple OSS Distributions
4212*42e22086SApple OSS Distributions
4213*42e22086SApple OSS Distributions
4214*42e22086SApple OSS Distributions
4215*42e22086SApple OSS Distributions
4216*42e22086SApple OSS Distributions
4217*42e22086SApple OSS Distributions
4218*42e22086SApple OSS Distributions
4219*42e22086SApple OSS Distributions
4220*42e22086SApple OSS Distributions
4221*42e22086SApple OSS Distributions
4222*42e22086SApple OSS Distributions
4223*42e22086SApple OSS Distributions
4224*42e22086SApple OSS Distributions
4225*42e22086SApple OSS Distributions
4226*42e22086SApple OSS Distributions
4227*42e22086SApple OSS Distributions
4228*42e22086SApple OSS Distributions
4229*42e22086SApple OSS Distributions
4230*42e22086SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*42e22086SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*42e22086SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*42e22086SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*42e22086SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*42e22086SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*42e22086SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*42e22086SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*42e22086SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*42e22086SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*42e22086SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*42e22086SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*42e22086SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*42e22086SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*42e22086SApple OSS Distributions    </reg_fieldset>
4245*42e22086SApple OSS Distributions            </partial_fieldset>
4246*42e22086SApple OSS Distributions            <partial_fieldset>
4247*42e22086SApple OSS Distributions              <fields length="25">
4248*42e22086SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*42e22086SApple OSS Distributions    <text_before_fields>
4250*42e22086SApple OSS Distributions
4251*42e22086SApple OSS Distributions
4252*42e22086SApple OSS Distributions
4253*42e22086SApple OSS Distributions    </text_before_fields>
4254*42e22086SApple OSS Distributions
4255*42e22086SApple OSS Distributions        <field
4256*42e22086SApple OSS Distributions           id="0_24_24"
4257*42e22086SApple OSS Distributions           is_variable_length="False"
4258*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4259*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4261*42e22086SApple OSS Distributions           is_constant_value="False"
4262*42e22086SApple OSS Distributions           rwtype="RES0"
4263*42e22086SApple OSS Distributions        >
4264*42e22086SApple OSS Distributions          <field_name>0</field_name>
4265*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
4266*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*42e22086SApple OSS Distributions        <field_description order="before">
4268*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*42e22086SApple OSS Distributions        </field_description>
4270*42e22086SApple OSS Distributions        <field_values>
4271*42e22086SApple OSS Distributions        </field_values>
4272*42e22086SApple OSS Distributions      </field>
4273*42e22086SApple OSS Distributions        <field
4274*42e22086SApple OSS Distributions           id="TFV_23_23"
4275*42e22086SApple OSS Distributions           is_variable_length="False"
4276*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4277*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4279*42e22086SApple OSS Distributions           is_constant_value="False"
4280*42e22086SApple OSS Distributions        >
4281*42e22086SApple OSS Distributions          <field_name>TFV</field_name>
4282*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
4283*42e22086SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*42e22086SApple OSS Distributions        <field_description order="before">
4285*42e22086SApple OSS Distributions
4286*42e22086SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*42e22086SApple OSS Distributions
4288*42e22086SApple OSS Distributions        </field_description>
4289*42e22086SApple OSS Distributions        <field_values>
4290*42e22086SApple OSS Distributions
4291*42e22086SApple OSS Distributions
4292*42e22086SApple OSS Distributions                <field_value_instance>
4293*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4294*42e22086SApple OSS Distributions        <field_value_description>
4295*42e22086SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*42e22086SApple OSS Distributions</field_value_description>
4297*42e22086SApple OSS Distributions    </field_value_instance>
4298*42e22086SApple OSS Distributions                <field_value_instance>
4299*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4300*42e22086SApple OSS Distributions        <field_value_description>
4301*42e22086SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*42e22086SApple OSS Distributions</field_value_description>
4303*42e22086SApple OSS Distributions    </field_value_instance>
4304*42e22086SApple OSS Distributions        </field_values>
4305*42e22086SApple OSS Distributions            <field_description order="after">
4306*42e22086SApple OSS Distributions
4307*42e22086SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*42e22086SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*42e22086SApple OSS Distributions
4310*42e22086SApple OSS Distributions            </field_description>
4311*42e22086SApple OSS Distributions          <field_resets>
4312*42e22086SApple OSS Distributions
4313*42e22086SApple OSS Distributions    <field_reset>
4314*42e22086SApple OSS Distributions
4315*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*42e22086SApple OSS Distributions
4317*42e22086SApple OSS Distributions    </field_reset>
4318*42e22086SApple OSS Distributions</field_resets>
4319*42e22086SApple OSS Distributions      </field>
4320*42e22086SApple OSS Distributions        <field
4321*42e22086SApple OSS Distributions           id="0_22_11"
4322*42e22086SApple OSS Distributions           is_variable_length="False"
4323*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4324*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4326*42e22086SApple OSS Distributions           is_constant_value="False"
4327*42e22086SApple OSS Distributions           rwtype="RES0"
4328*42e22086SApple OSS Distributions        >
4329*42e22086SApple OSS Distributions          <field_name>0</field_name>
4330*42e22086SApple OSS Distributions        <field_msb>22</field_msb>
4331*42e22086SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*42e22086SApple OSS Distributions        <field_description order="before">
4333*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*42e22086SApple OSS Distributions        </field_description>
4335*42e22086SApple OSS Distributions        <field_values>
4336*42e22086SApple OSS Distributions        </field_values>
4337*42e22086SApple OSS Distributions      </field>
4338*42e22086SApple OSS Distributions        <field
4339*42e22086SApple OSS Distributions           id="VECITR_10_8"
4340*42e22086SApple OSS Distributions           is_variable_length="False"
4341*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4342*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4344*42e22086SApple OSS Distributions           is_constant_value="False"
4345*42e22086SApple OSS Distributions        >
4346*42e22086SApple OSS Distributions          <field_name>VECITR</field_name>
4347*42e22086SApple OSS Distributions        <field_msb>10</field_msb>
4348*42e22086SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*42e22086SApple OSS Distributions        <field_description order="before">
4350*42e22086SApple OSS Distributions
4351*42e22086SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*42e22086SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*42e22086SApple OSS Distributions
4354*42e22086SApple OSS Distributions        </field_description>
4355*42e22086SApple OSS Distributions        <field_values>
4356*42e22086SApple OSS Distributions
4357*42e22086SApple OSS Distributions
4358*42e22086SApple OSS Distributions        </field_values>
4359*42e22086SApple OSS Distributions          <field_resets>
4360*42e22086SApple OSS Distributions
4361*42e22086SApple OSS Distributions    <field_reset>
4362*42e22086SApple OSS Distributions
4363*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*42e22086SApple OSS Distributions
4365*42e22086SApple OSS Distributions    </field_reset>
4366*42e22086SApple OSS Distributions</field_resets>
4367*42e22086SApple OSS Distributions      </field>
4368*42e22086SApple OSS Distributions        <field
4369*42e22086SApple OSS Distributions           id="IDF_7_7"
4370*42e22086SApple OSS Distributions           is_variable_length="False"
4371*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4372*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4374*42e22086SApple OSS Distributions           is_constant_value="False"
4375*42e22086SApple OSS Distributions        >
4376*42e22086SApple OSS Distributions          <field_name>IDF</field_name>
4377*42e22086SApple OSS Distributions        <field_msb>7</field_msb>
4378*42e22086SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*42e22086SApple OSS Distributions        <field_description order="before">
4380*42e22086SApple OSS Distributions
4381*42e22086SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*42e22086SApple OSS Distributions
4383*42e22086SApple OSS Distributions        </field_description>
4384*42e22086SApple OSS Distributions        <field_values>
4385*42e22086SApple OSS Distributions
4386*42e22086SApple OSS Distributions
4387*42e22086SApple OSS Distributions                <field_value_instance>
4388*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4389*42e22086SApple OSS Distributions        <field_value_description>
4390*42e22086SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*42e22086SApple OSS Distributions</field_value_description>
4392*42e22086SApple OSS Distributions    </field_value_instance>
4393*42e22086SApple OSS Distributions                <field_value_instance>
4394*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4395*42e22086SApple OSS Distributions        <field_value_description>
4396*42e22086SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*42e22086SApple OSS Distributions</field_value_description>
4398*42e22086SApple OSS Distributions    </field_value_instance>
4399*42e22086SApple OSS Distributions        </field_values>
4400*42e22086SApple OSS Distributions          <field_resets>
4401*42e22086SApple OSS Distributions
4402*42e22086SApple OSS Distributions    <field_reset>
4403*42e22086SApple OSS Distributions
4404*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*42e22086SApple OSS Distributions
4406*42e22086SApple OSS Distributions    </field_reset>
4407*42e22086SApple OSS Distributions</field_resets>
4408*42e22086SApple OSS Distributions      </field>
4409*42e22086SApple OSS Distributions        <field
4410*42e22086SApple OSS Distributions           id="0_6_5"
4411*42e22086SApple OSS Distributions           is_variable_length="False"
4412*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4413*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4415*42e22086SApple OSS Distributions           is_constant_value="False"
4416*42e22086SApple OSS Distributions           rwtype="RES0"
4417*42e22086SApple OSS Distributions        >
4418*42e22086SApple OSS Distributions          <field_name>0</field_name>
4419*42e22086SApple OSS Distributions        <field_msb>6</field_msb>
4420*42e22086SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*42e22086SApple OSS Distributions        <field_description order="before">
4422*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*42e22086SApple OSS Distributions        </field_description>
4424*42e22086SApple OSS Distributions        <field_values>
4425*42e22086SApple OSS Distributions        </field_values>
4426*42e22086SApple OSS Distributions      </field>
4427*42e22086SApple OSS Distributions        <field
4428*42e22086SApple OSS Distributions           id="IXF_4_4"
4429*42e22086SApple OSS Distributions           is_variable_length="False"
4430*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4431*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4433*42e22086SApple OSS Distributions           is_constant_value="False"
4434*42e22086SApple OSS Distributions        >
4435*42e22086SApple OSS Distributions          <field_name>IXF</field_name>
4436*42e22086SApple OSS Distributions        <field_msb>4</field_msb>
4437*42e22086SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*42e22086SApple OSS Distributions        <field_description order="before">
4439*42e22086SApple OSS Distributions
4440*42e22086SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*42e22086SApple OSS Distributions
4442*42e22086SApple OSS Distributions        </field_description>
4443*42e22086SApple OSS Distributions        <field_values>
4444*42e22086SApple OSS Distributions
4445*42e22086SApple OSS Distributions
4446*42e22086SApple OSS Distributions                <field_value_instance>
4447*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4448*42e22086SApple OSS Distributions        <field_value_description>
4449*42e22086SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*42e22086SApple OSS Distributions</field_value_description>
4451*42e22086SApple OSS Distributions    </field_value_instance>
4452*42e22086SApple OSS Distributions                <field_value_instance>
4453*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4454*42e22086SApple OSS Distributions        <field_value_description>
4455*42e22086SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*42e22086SApple OSS Distributions</field_value_description>
4457*42e22086SApple OSS Distributions    </field_value_instance>
4458*42e22086SApple OSS Distributions        </field_values>
4459*42e22086SApple OSS Distributions          <field_resets>
4460*42e22086SApple OSS Distributions
4461*42e22086SApple OSS Distributions    <field_reset>
4462*42e22086SApple OSS Distributions
4463*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*42e22086SApple OSS Distributions
4465*42e22086SApple OSS Distributions    </field_reset>
4466*42e22086SApple OSS Distributions</field_resets>
4467*42e22086SApple OSS Distributions      </field>
4468*42e22086SApple OSS Distributions        <field
4469*42e22086SApple OSS Distributions           id="UFF_3_3"
4470*42e22086SApple OSS Distributions           is_variable_length="False"
4471*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4472*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4474*42e22086SApple OSS Distributions           is_constant_value="False"
4475*42e22086SApple OSS Distributions        >
4476*42e22086SApple OSS Distributions          <field_name>UFF</field_name>
4477*42e22086SApple OSS Distributions        <field_msb>3</field_msb>
4478*42e22086SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*42e22086SApple OSS Distributions        <field_description order="before">
4480*42e22086SApple OSS Distributions
4481*42e22086SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*42e22086SApple OSS Distributions
4483*42e22086SApple OSS Distributions        </field_description>
4484*42e22086SApple OSS Distributions        <field_values>
4485*42e22086SApple OSS Distributions
4486*42e22086SApple OSS Distributions
4487*42e22086SApple OSS Distributions                <field_value_instance>
4488*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4489*42e22086SApple OSS Distributions        <field_value_description>
4490*42e22086SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*42e22086SApple OSS Distributions</field_value_description>
4492*42e22086SApple OSS Distributions    </field_value_instance>
4493*42e22086SApple OSS Distributions                <field_value_instance>
4494*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4495*42e22086SApple OSS Distributions        <field_value_description>
4496*42e22086SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*42e22086SApple OSS Distributions</field_value_description>
4498*42e22086SApple OSS Distributions    </field_value_instance>
4499*42e22086SApple OSS Distributions        </field_values>
4500*42e22086SApple OSS Distributions          <field_resets>
4501*42e22086SApple OSS Distributions
4502*42e22086SApple OSS Distributions    <field_reset>
4503*42e22086SApple OSS Distributions
4504*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*42e22086SApple OSS Distributions
4506*42e22086SApple OSS Distributions    </field_reset>
4507*42e22086SApple OSS Distributions</field_resets>
4508*42e22086SApple OSS Distributions      </field>
4509*42e22086SApple OSS Distributions        <field
4510*42e22086SApple OSS Distributions           id="OFF_2_2"
4511*42e22086SApple OSS Distributions           is_variable_length="False"
4512*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4513*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4515*42e22086SApple OSS Distributions           is_constant_value="False"
4516*42e22086SApple OSS Distributions        >
4517*42e22086SApple OSS Distributions          <field_name>OFF</field_name>
4518*42e22086SApple OSS Distributions        <field_msb>2</field_msb>
4519*42e22086SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*42e22086SApple OSS Distributions        <field_description order="before">
4521*42e22086SApple OSS Distributions
4522*42e22086SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*42e22086SApple OSS Distributions
4524*42e22086SApple OSS Distributions        </field_description>
4525*42e22086SApple OSS Distributions        <field_values>
4526*42e22086SApple OSS Distributions
4527*42e22086SApple OSS Distributions
4528*42e22086SApple OSS Distributions                <field_value_instance>
4529*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4530*42e22086SApple OSS Distributions        <field_value_description>
4531*42e22086SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*42e22086SApple OSS Distributions</field_value_description>
4533*42e22086SApple OSS Distributions    </field_value_instance>
4534*42e22086SApple OSS Distributions                <field_value_instance>
4535*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4536*42e22086SApple OSS Distributions        <field_value_description>
4537*42e22086SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*42e22086SApple OSS Distributions</field_value_description>
4539*42e22086SApple OSS Distributions    </field_value_instance>
4540*42e22086SApple OSS Distributions        </field_values>
4541*42e22086SApple OSS Distributions          <field_resets>
4542*42e22086SApple OSS Distributions
4543*42e22086SApple OSS Distributions    <field_reset>
4544*42e22086SApple OSS Distributions
4545*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*42e22086SApple OSS Distributions
4547*42e22086SApple OSS Distributions    </field_reset>
4548*42e22086SApple OSS Distributions</field_resets>
4549*42e22086SApple OSS Distributions      </field>
4550*42e22086SApple OSS Distributions        <field
4551*42e22086SApple OSS Distributions           id="DZF_1_1"
4552*42e22086SApple OSS Distributions           is_variable_length="False"
4553*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4554*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4556*42e22086SApple OSS Distributions           is_constant_value="False"
4557*42e22086SApple OSS Distributions        >
4558*42e22086SApple OSS Distributions          <field_name>DZF</field_name>
4559*42e22086SApple OSS Distributions        <field_msb>1</field_msb>
4560*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*42e22086SApple OSS Distributions        <field_description order="before">
4562*42e22086SApple OSS Distributions
4563*42e22086SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*42e22086SApple OSS Distributions
4565*42e22086SApple OSS Distributions        </field_description>
4566*42e22086SApple OSS Distributions        <field_values>
4567*42e22086SApple OSS Distributions
4568*42e22086SApple OSS Distributions
4569*42e22086SApple OSS Distributions                <field_value_instance>
4570*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4571*42e22086SApple OSS Distributions        <field_value_description>
4572*42e22086SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*42e22086SApple OSS Distributions</field_value_description>
4574*42e22086SApple OSS Distributions    </field_value_instance>
4575*42e22086SApple OSS Distributions                <field_value_instance>
4576*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4577*42e22086SApple OSS Distributions        <field_value_description>
4578*42e22086SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*42e22086SApple OSS Distributions</field_value_description>
4580*42e22086SApple OSS Distributions    </field_value_instance>
4581*42e22086SApple OSS Distributions        </field_values>
4582*42e22086SApple OSS Distributions          <field_resets>
4583*42e22086SApple OSS Distributions
4584*42e22086SApple OSS Distributions    <field_reset>
4585*42e22086SApple OSS Distributions
4586*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*42e22086SApple OSS Distributions
4588*42e22086SApple OSS Distributions    </field_reset>
4589*42e22086SApple OSS Distributions</field_resets>
4590*42e22086SApple OSS Distributions      </field>
4591*42e22086SApple OSS Distributions        <field
4592*42e22086SApple OSS Distributions           id="IOF_0_0"
4593*42e22086SApple OSS Distributions           is_variable_length="False"
4594*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4595*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4597*42e22086SApple OSS Distributions           is_constant_value="False"
4598*42e22086SApple OSS Distributions        >
4599*42e22086SApple OSS Distributions          <field_name>IOF</field_name>
4600*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
4601*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*42e22086SApple OSS Distributions        <field_description order="before">
4603*42e22086SApple OSS Distributions
4604*42e22086SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*42e22086SApple OSS Distributions
4606*42e22086SApple OSS Distributions        </field_description>
4607*42e22086SApple OSS Distributions        <field_values>
4608*42e22086SApple OSS Distributions
4609*42e22086SApple OSS Distributions
4610*42e22086SApple OSS Distributions                <field_value_instance>
4611*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4612*42e22086SApple OSS Distributions        <field_value_description>
4613*42e22086SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*42e22086SApple OSS Distributions</field_value_description>
4615*42e22086SApple OSS Distributions    </field_value_instance>
4616*42e22086SApple OSS Distributions                <field_value_instance>
4617*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4618*42e22086SApple OSS Distributions        <field_value_description>
4619*42e22086SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*42e22086SApple OSS Distributions</field_value_description>
4621*42e22086SApple OSS Distributions    </field_value_instance>
4622*42e22086SApple OSS Distributions        </field_values>
4623*42e22086SApple OSS Distributions          <field_resets>
4624*42e22086SApple OSS Distributions
4625*42e22086SApple OSS Distributions    <field_reset>
4626*42e22086SApple OSS Distributions
4627*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*42e22086SApple OSS Distributions
4629*42e22086SApple OSS Distributions    </field_reset>
4630*42e22086SApple OSS Distributions</field_resets>
4631*42e22086SApple OSS Distributions      </field>
4632*42e22086SApple OSS Distributions    <text_after_fields>
4633*42e22086SApple OSS Distributions
4634*42e22086SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*42e22086SApple OSS Distributions<list type="unordered">
4636*42e22086SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*42e22086SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*42e22086SApple OSS Distributions</listitem></list>
4639*42e22086SApple OSS Distributions
4640*42e22086SApple OSS Distributions    </text_after_fields>
4641*42e22086SApple OSS Distributions  </fields>
4642*42e22086SApple OSS Distributions              <reg_fieldset length="25">
4643*42e22086SApple OSS Distributions
4644*42e22086SApple OSS Distributions
4645*42e22086SApple OSS Distributions
4646*42e22086SApple OSS Distributions
4647*42e22086SApple OSS Distributions
4648*42e22086SApple OSS Distributions
4649*42e22086SApple OSS Distributions
4650*42e22086SApple OSS Distributions
4651*42e22086SApple OSS Distributions
4652*42e22086SApple OSS Distributions
4653*42e22086SApple OSS Distributions
4654*42e22086SApple OSS Distributions
4655*42e22086SApple OSS Distributions
4656*42e22086SApple OSS Distributions
4657*42e22086SApple OSS Distributions
4658*42e22086SApple OSS Distributions
4659*42e22086SApple OSS Distributions
4660*42e22086SApple OSS Distributions
4661*42e22086SApple OSS Distributions
4662*42e22086SApple OSS Distributions
4663*42e22086SApple OSS Distributions
4664*42e22086SApple OSS Distributions
4665*42e22086SApple OSS Distributions
4666*42e22086SApple OSS Distributions
4667*42e22086SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*42e22086SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*42e22086SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*42e22086SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*42e22086SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*42e22086SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*42e22086SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*42e22086SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*42e22086SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*42e22086SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*42e22086SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*42e22086SApple OSS Distributions    </reg_fieldset>
4679*42e22086SApple OSS Distributions            </partial_fieldset>
4680*42e22086SApple OSS Distributions            <partial_fieldset>
4681*42e22086SApple OSS Distributions              <fields length="25">
4682*42e22086SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*42e22086SApple OSS Distributions    <text_before_fields>
4684*42e22086SApple OSS Distributions
4685*42e22086SApple OSS Distributions
4686*42e22086SApple OSS Distributions
4687*42e22086SApple OSS Distributions    </text_before_fields>
4688*42e22086SApple OSS Distributions
4689*42e22086SApple OSS Distributions        <field
4690*42e22086SApple OSS Distributions           id="IDS_24_24"
4691*42e22086SApple OSS Distributions           is_variable_length="False"
4692*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4693*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4695*42e22086SApple OSS Distributions           is_constant_value="False"
4696*42e22086SApple OSS Distributions        >
4697*42e22086SApple OSS Distributions          <field_name>IDS</field_name>
4698*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
4699*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*42e22086SApple OSS Distributions        <field_description order="before">
4701*42e22086SApple OSS Distributions
4702*42e22086SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*42e22086SApple OSS Distributions
4704*42e22086SApple OSS Distributions        </field_description>
4705*42e22086SApple OSS Distributions        <field_values>
4706*42e22086SApple OSS Distributions
4707*42e22086SApple OSS Distributions
4708*42e22086SApple OSS Distributions                <field_value_instance>
4709*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4710*42e22086SApple OSS Distributions        <field_value_description>
4711*42e22086SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*42e22086SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*42e22086SApple OSS Distributions</field_value_description>
4714*42e22086SApple OSS Distributions    </field_value_instance>
4715*42e22086SApple OSS Distributions                <field_value_instance>
4716*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4717*42e22086SApple OSS Distributions        <field_value_description>
4718*42e22086SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*42e22086SApple OSS Distributions</field_value_description>
4720*42e22086SApple OSS Distributions    </field_value_instance>
4721*42e22086SApple OSS Distributions        </field_values>
4722*42e22086SApple OSS Distributions            <field_description order="after">
4723*42e22086SApple OSS Distributions
4724*42e22086SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*42e22086SApple OSS Distributions
4726*42e22086SApple OSS Distributions            </field_description>
4727*42e22086SApple OSS Distributions          <field_resets>
4728*42e22086SApple OSS Distributions
4729*42e22086SApple OSS Distributions    <field_reset>
4730*42e22086SApple OSS Distributions
4731*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*42e22086SApple OSS Distributions
4733*42e22086SApple OSS Distributions    </field_reset>
4734*42e22086SApple OSS Distributions</field_resets>
4735*42e22086SApple OSS Distributions      </field>
4736*42e22086SApple OSS Distributions        <field
4737*42e22086SApple OSS Distributions           id="0_23_14"
4738*42e22086SApple OSS Distributions           is_variable_length="False"
4739*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4740*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4742*42e22086SApple OSS Distributions           is_constant_value="False"
4743*42e22086SApple OSS Distributions           rwtype="RES0"
4744*42e22086SApple OSS Distributions        >
4745*42e22086SApple OSS Distributions          <field_name>0</field_name>
4746*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
4747*42e22086SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*42e22086SApple OSS Distributions        <field_description order="before">
4749*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*42e22086SApple OSS Distributions        </field_description>
4751*42e22086SApple OSS Distributions        <field_values>
4752*42e22086SApple OSS Distributions        </field_values>
4753*42e22086SApple OSS Distributions      </field>
4754*42e22086SApple OSS Distributions        <field
4755*42e22086SApple OSS Distributions           id="IESB_13_13_1"
4756*42e22086SApple OSS Distributions           is_variable_length="False"
4757*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4758*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4760*42e22086SApple OSS Distributions           is_constant_value="False"
4761*42e22086SApple OSS Distributions        >
4762*42e22086SApple OSS Distributions          <field_name>IESB</field_name>
4763*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
4764*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*42e22086SApple OSS Distributions        <field_description order="before">
4766*42e22086SApple OSS Distributions
4767*42e22086SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*42e22086SApple OSS Distributions
4769*42e22086SApple OSS Distributions        </field_description>
4770*42e22086SApple OSS Distributions        <field_values>
4771*42e22086SApple OSS Distributions
4772*42e22086SApple OSS Distributions
4773*42e22086SApple OSS Distributions                <field_value_instance>
4774*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
4775*42e22086SApple OSS Distributions        <field_value_description>
4776*42e22086SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*42e22086SApple OSS Distributions</field_value_description>
4778*42e22086SApple OSS Distributions    </field_value_instance>
4779*42e22086SApple OSS Distributions                <field_value_instance>
4780*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
4781*42e22086SApple OSS Distributions        <field_value_description>
4782*42e22086SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*42e22086SApple OSS Distributions</field_value_description>
4784*42e22086SApple OSS Distributions    </field_value_instance>
4785*42e22086SApple OSS Distributions        </field_values>
4786*42e22086SApple OSS Distributions            <field_description order="after">
4787*42e22086SApple OSS Distributions
4788*42e22086SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*42e22086SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*42e22086SApple OSS Distributions
4791*42e22086SApple OSS Distributions            </field_description>
4792*42e22086SApple OSS Distributions          <field_resets>
4793*42e22086SApple OSS Distributions
4794*42e22086SApple OSS Distributions    <field_reset>
4795*42e22086SApple OSS Distributions
4796*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*42e22086SApple OSS Distributions
4798*42e22086SApple OSS Distributions    </field_reset>
4799*42e22086SApple OSS Distributions</field_resets>
4800*42e22086SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*42e22086SApple OSS Distributions      </field>
4802*42e22086SApple OSS Distributions        <field
4803*42e22086SApple OSS Distributions           id="0_13_13_2"
4804*42e22086SApple OSS Distributions           is_variable_length="False"
4805*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4806*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4808*42e22086SApple OSS Distributions           is_constant_value="False"
4809*42e22086SApple OSS Distributions           rwtype="RES0"
4810*42e22086SApple OSS Distributions        >
4811*42e22086SApple OSS Distributions          <field_name>0</field_name>
4812*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
4813*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*42e22086SApple OSS Distributions        <field_description order="before">
4815*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*42e22086SApple OSS Distributions        </field_description>
4817*42e22086SApple OSS Distributions        <field_values>
4818*42e22086SApple OSS Distributions        </field_values>
4819*42e22086SApple OSS Distributions      </field>
4820*42e22086SApple OSS Distributions        <field
4821*42e22086SApple OSS Distributions           id="AET_12_10"
4822*42e22086SApple OSS Distributions           is_variable_length="False"
4823*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4824*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4826*42e22086SApple OSS Distributions           is_constant_value="False"
4827*42e22086SApple OSS Distributions        >
4828*42e22086SApple OSS Distributions          <field_name>AET</field_name>
4829*42e22086SApple OSS Distributions        <field_msb>12</field_msb>
4830*42e22086SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*42e22086SApple OSS Distributions        <field_description order="before">
4832*42e22086SApple OSS Distributions
4833*42e22086SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*42e22086SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*42e22086SApple OSS Distributions
4836*42e22086SApple OSS Distributions        </field_description>
4837*42e22086SApple OSS Distributions        <field_values>
4838*42e22086SApple OSS Distributions
4839*42e22086SApple OSS Distributions
4840*42e22086SApple OSS Distributions                <field_value_instance>
4841*42e22086SApple OSS Distributions            <field_value>0b000</field_value>
4842*42e22086SApple OSS Distributions        <field_value_description>
4843*42e22086SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*42e22086SApple OSS Distributions</field_value_description>
4845*42e22086SApple OSS Distributions    </field_value_instance>
4846*42e22086SApple OSS Distributions                <field_value_instance>
4847*42e22086SApple OSS Distributions            <field_value>0b001</field_value>
4848*42e22086SApple OSS Distributions        <field_value_description>
4849*42e22086SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*42e22086SApple OSS Distributions</field_value_description>
4851*42e22086SApple OSS Distributions    </field_value_instance>
4852*42e22086SApple OSS Distributions                <field_value_instance>
4853*42e22086SApple OSS Distributions            <field_value>0b010</field_value>
4854*42e22086SApple OSS Distributions        <field_value_description>
4855*42e22086SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*42e22086SApple OSS Distributions</field_value_description>
4857*42e22086SApple OSS Distributions    </field_value_instance>
4858*42e22086SApple OSS Distributions                <field_value_instance>
4859*42e22086SApple OSS Distributions            <field_value>0b011</field_value>
4860*42e22086SApple OSS Distributions        <field_value_description>
4861*42e22086SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*42e22086SApple OSS Distributions</field_value_description>
4863*42e22086SApple OSS Distributions    </field_value_instance>
4864*42e22086SApple OSS Distributions                <field_value_instance>
4865*42e22086SApple OSS Distributions            <field_value>0b110</field_value>
4866*42e22086SApple OSS Distributions        <field_value_description>
4867*42e22086SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*42e22086SApple OSS Distributions</field_value_description>
4869*42e22086SApple OSS Distributions    </field_value_instance>
4870*42e22086SApple OSS Distributions        </field_values>
4871*42e22086SApple OSS Distributions            <field_description order="after">
4872*42e22086SApple OSS Distributions
4873*42e22086SApple OSS Distributions  <para>All other values are reserved.</para>
4874*42e22086SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*42e22086SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*42e22086SApple OSS Distributions<list type="unordered">
4877*42e22086SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*42e22086SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*42e22086SApple OSS Distributions</listitem></list>
4880*42e22086SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*42e22086SApple OSS Distributions
4882*42e22086SApple OSS Distributions            </field_description>
4883*42e22086SApple OSS Distributions          <field_resets>
4884*42e22086SApple OSS Distributions
4885*42e22086SApple OSS Distributions    <field_reset>
4886*42e22086SApple OSS Distributions
4887*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*42e22086SApple OSS Distributions
4889*42e22086SApple OSS Distributions    </field_reset>
4890*42e22086SApple OSS Distributions</field_resets>
4891*42e22086SApple OSS Distributions      </field>
4892*42e22086SApple OSS Distributions        <field
4893*42e22086SApple OSS Distributions           id="EA_9_9"
4894*42e22086SApple OSS Distributions           is_variable_length="False"
4895*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4896*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4898*42e22086SApple OSS Distributions           is_constant_value="False"
4899*42e22086SApple OSS Distributions        >
4900*42e22086SApple OSS Distributions          <field_name>EA</field_name>
4901*42e22086SApple OSS Distributions        <field_msb>9</field_msb>
4902*42e22086SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*42e22086SApple OSS Distributions        <field_description order="before">
4904*42e22086SApple OSS Distributions
4905*42e22086SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*42e22086SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*42e22086SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*42e22086SApple OSS Distributions<list type="unordered">
4909*42e22086SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*42e22086SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*42e22086SApple OSS Distributions</listitem></list>
4912*42e22086SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*42e22086SApple OSS Distributions
4914*42e22086SApple OSS Distributions        </field_description>
4915*42e22086SApple OSS Distributions        <field_values>
4916*42e22086SApple OSS Distributions
4917*42e22086SApple OSS Distributions
4918*42e22086SApple OSS Distributions        </field_values>
4919*42e22086SApple OSS Distributions          <field_resets>
4920*42e22086SApple OSS Distributions
4921*42e22086SApple OSS Distributions    <field_reset>
4922*42e22086SApple OSS Distributions
4923*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*42e22086SApple OSS Distributions
4925*42e22086SApple OSS Distributions    </field_reset>
4926*42e22086SApple OSS Distributions</field_resets>
4927*42e22086SApple OSS Distributions      </field>
4928*42e22086SApple OSS Distributions        <field
4929*42e22086SApple OSS Distributions           id="0_8_6"
4930*42e22086SApple OSS Distributions           is_variable_length="False"
4931*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4932*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4934*42e22086SApple OSS Distributions           is_constant_value="False"
4935*42e22086SApple OSS Distributions           rwtype="RES0"
4936*42e22086SApple OSS Distributions        >
4937*42e22086SApple OSS Distributions          <field_name>0</field_name>
4938*42e22086SApple OSS Distributions        <field_msb>8</field_msb>
4939*42e22086SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*42e22086SApple OSS Distributions        <field_description order="before">
4941*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*42e22086SApple OSS Distributions        </field_description>
4943*42e22086SApple OSS Distributions        <field_values>
4944*42e22086SApple OSS Distributions        </field_values>
4945*42e22086SApple OSS Distributions      </field>
4946*42e22086SApple OSS Distributions        <field
4947*42e22086SApple OSS Distributions           id="DFSC_5_0"
4948*42e22086SApple OSS Distributions           is_variable_length="False"
4949*42e22086SApple OSS Distributions           has_partial_fieldset="False"
4950*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
4952*42e22086SApple OSS Distributions           is_constant_value="False"
4953*42e22086SApple OSS Distributions        >
4954*42e22086SApple OSS Distributions          <field_name>DFSC</field_name>
4955*42e22086SApple OSS Distributions        <field_msb>5</field_msb>
4956*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*42e22086SApple OSS Distributions        <field_description order="before">
4958*42e22086SApple OSS Distributions
4959*42e22086SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*42e22086SApple OSS Distributions
4961*42e22086SApple OSS Distributions        </field_description>
4962*42e22086SApple OSS Distributions        <field_values>
4963*42e22086SApple OSS Distributions
4964*42e22086SApple OSS Distributions
4965*42e22086SApple OSS Distributions                <field_value_instance>
4966*42e22086SApple OSS Distributions            <field_value>0b000000</field_value>
4967*42e22086SApple OSS Distributions        <field_value_description>
4968*42e22086SApple OSS Distributions  <para>Uncategorized.</para>
4969*42e22086SApple OSS Distributions</field_value_description>
4970*42e22086SApple OSS Distributions    </field_value_instance>
4971*42e22086SApple OSS Distributions                <field_value_instance>
4972*42e22086SApple OSS Distributions            <field_value>0b010001</field_value>
4973*42e22086SApple OSS Distributions        <field_value_description>
4974*42e22086SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*42e22086SApple OSS Distributions</field_value_description>
4976*42e22086SApple OSS Distributions    </field_value_instance>
4977*42e22086SApple OSS Distributions        </field_values>
4978*42e22086SApple OSS Distributions            <field_description order="after">
4979*42e22086SApple OSS Distributions
4980*42e22086SApple OSS Distributions  <para>All other values are reserved.</para>
4981*42e22086SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*42e22086SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*42e22086SApple OSS Distributions
4984*42e22086SApple OSS Distributions            </field_description>
4985*42e22086SApple OSS Distributions          <field_resets>
4986*42e22086SApple OSS Distributions
4987*42e22086SApple OSS Distributions    <field_reset>
4988*42e22086SApple OSS Distributions
4989*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*42e22086SApple OSS Distributions
4991*42e22086SApple OSS Distributions    </field_reset>
4992*42e22086SApple OSS Distributions</field_resets>
4993*42e22086SApple OSS Distributions      </field>
4994*42e22086SApple OSS Distributions    <text_after_fields>
4995*42e22086SApple OSS Distributions
4996*42e22086SApple OSS Distributions
4997*42e22086SApple OSS Distributions
4998*42e22086SApple OSS Distributions    </text_after_fields>
4999*42e22086SApple OSS Distributions  </fields>
5000*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5001*42e22086SApple OSS Distributions
5002*42e22086SApple OSS Distributions
5003*42e22086SApple OSS Distributions
5004*42e22086SApple OSS Distributions
5005*42e22086SApple OSS Distributions
5006*42e22086SApple OSS Distributions
5007*42e22086SApple OSS Distributions
5008*42e22086SApple OSS Distributions
5009*42e22086SApple OSS Distributions
5010*42e22086SApple OSS Distributions
5011*42e22086SApple OSS Distributions
5012*42e22086SApple OSS Distributions
5013*42e22086SApple OSS Distributions
5014*42e22086SApple OSS Distributions
5015*42e22086SApple OSS Distributions
5016*42e22086SApple OSS Distributions
5017*42e22086SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*42e22086SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*42e22086SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*42e22086SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*42e22086SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*42e22086SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*42e22086SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*42e22086SApple OSS Distributions    </reg_fieldset>
5025*42e22086SApple OSS Distributions            </partial_fieldset>
5026*42e22086SApple OSS Distributions            <partial_fieldset>
5027*42e22086SApple OSS Distributions              <fields length="25">
5028*42e22086SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*42e22086SApple OSS Distributions    <text_before_fields>
5030*42e22086SApple OSS Distributions
5031*42e22086SApple OSS Distributions
5032*42e22086SApple OSS Distributions
5033*42e22086SApple OSS Distributions    </text_before_fields>
5034*42e22086SApple OSS Distributions
5035*42e22086SApple OSS Distributions        <field
5036*42e22086SApple OSS Distributions           id="0_24_6"
5037*42e22086SApple OSS Distributions           is_variable_length="False"
5038*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5039*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5041*42e22086SApple OSS Distributions           is_constant_value="False"
5042*42e22086SApple OSS Distributions           rwtype="RES0"
5043*42e22086SApple OSS Distributions        >
5044*42e22086SApple OSS Distributions          <field_name>0</field_name>
5045*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5046*42e22086SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*42e22086SApple OSS Distributions        <field_description order="before">
5048*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*42e22086SApple OSS Distributions        </field_description>
5050*42e22086SApple OSS Distributions        <field_values>
5051*42e22086SApple OSS Distributions        </field_values>
5052*42e22086SApple OSS Distributions      </field>
5053*42e22086SApple OSS Distributions        <field
5054*42e22086SApple OSS Distributions           id="IFSC_5_0"
5055*42e22086SApple OSS Distributions           is_variable_length="False"
5056*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5057*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5059*42e22086SApple OSS Distributions           is_constant_value="False"
5060*42e22086SApple OSS Distributions        >
5061*42e22086SApple OSS Distributions          <field_name>IFSC</field_name>
5062*42e22086SApple OSS Distributions        <field_msb>5</field_msb>
5063*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*42e22086SApple OSS Distributions        <field_description order="before">
5065*42e22086SApple OSS Distributions
5066*42e22086SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*42e22086SApple OSS Distributions
5068*42e22086SApple OSS Distributions        </field_description>
5069*42e22086SApple OSS Distributions        <field_values>
5070*42e22086SApple OSS Distributions
5071*42e22086SApple OSS Distributions
5072*42e22086SApple OSS Distributions        </field_values>
5073*42e22086SApple OSS Distributions          <field_resets>
5074*42e22086SApple OSS Distributions
5075*42e22086SApple OSS Distributions    <field_reset>
5076*42e22086SApple OSS Distributions
5077*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*42e22086SApple OSS Distributions
5079*42e22086SApple OSS Distributions    </field_reset>
5080*42e22086SApple OSS Distributions</field_resets>
5081*42e22086SApple OSS Distributions      </field>
5082*42e22086SApple OSS Distributions    <text_after_fields>
5083*42e22086SApple OSS Distributions
5084*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*42e22086SApple OSS Distributions<list type="unordered">
5086*42e22086SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*42e22086SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*42e22086SApple OSS Distributions</listitem></list>
5089*42e22086SApple OSS Distributions
5090*42e22086SApple OSS Distributions    </text_after_fields>
5091*42e22086SApple OSS Distributions  </fields>
5092*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5093*42e22086SApple OSS Distributions
5094*42e22086SApple OSS Distributions
5095*42e22086SApple OSS Distributions
5096*42e22086SApple OSS Distributions
5097*42e22086SApple OSS Distributions
5098*42e22086SApple OSS Distributions
5099*42e22086SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*42e22086SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*42e22086SApple OSS Distributions    </reg_fieldset>
5102*42e22086SApple OSS Distributions            </partial_fieldset>
5103*42e22086SApple OSS Distributions            <partial_fieldset>
5104*42e22086SApple OSS Distributions              <fields length="25">
5105*42e22086SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*42e22086SApple OSS Distributions    <text_before_fields>
5107*42e22086SApple OSS Distributions
5108*42e22086SApple OSS Distributions
5109*42e22086SApple OSS Distributions
5110*42e22086SApple OSS Distributions    </text_before_fields>
5111*42e22086SApple OSS Distributions
5112*42e22086SApple OSS Distributions        <field
5113*42e22086SApple OSS Distributions           id="ISV_24_24"
5114*42e22086SApple OSS Distributions           is_variable_length="False"
5115*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5116*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5118*42e22086SApple OSS Distributions           is_constant_value="False"
5119*42e22086SApple OSS Distributions        >
5120*42e22086SApple OSS Distributions          <field_name>ISV</field_name>
5121*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5122*42e22086SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*42e22086SApple OSS Distributions        <field_description order="before">
5124*42e22086SApple OSS Distributions
5125*42e22086SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*42e22086SApple OSS Distributions
5127*42e22086SApple OSS Distributions        </field_description>
5128*42e22086SApple OSS Distributions        <field_values>
5129*42e22086SApple OSS Distributions
5130*42e22086SApple OSS Distributions
5131*42e22086SApple OSS Distributions                <field_value_instance>
5132*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5133*42e22086SApple OSS Distributions        <field_value_description>
5134*42e22086SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*42e22086SApple OSS Distributions</field_value_description>
5136*42e22086SApple OSS Distributions    </field_value_instance>
5137*42e22086SApple OSS Distributions                <field_value_instance>
5138*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5139*42e22086SApple OSS Distributions        <field_value_description>
5140*42e22086SApple OSS Distributions  <para>EX bit is valid.</para>
5141*42e22086SApple OSS Distributions</field_value_description>
5142*42e22086SApple OSS Distributions    </field_value_instance>
5143*42e22086SApple OSS Distributions        </field_values>
5144*42e22086SApple OSS Distributions            <field_description order="after">
5145*42e22086SApple OSS Distributions
5146*42e22086SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*42e22086SApple OSS Distributions
5148*42e22086SApple OSS Distributions            </field_description>
5149*42e22086SApple OSS Distributions          <field_resets>
5150*42e22086SApple OSS Distributions
5151*42e22086SApple OSS Distributions    <field_reset>
5152*42e22086SApple OSS Distributions
5153*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*42e22086SApple OSS Distributions
5155*42e22086SApple OSS Distributions    </field_reset>
5156*42e22086SApple OSS Distributions</field_resets>
5157*42e22086SApple OSS Distributions      </field>
5158*42e22086SApple OSS Distributions        <field
5159*42e22086SApple OSS Distributions           id="0_23_7"
5160*42e22086SApple OSS Distributions           is_variable_length="False"
5161*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5162*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5164*42e22086SApple OSS Distributions           is_constant_value="False"
5165*42e22086SApple OSS Distributions           rwtype="RES0"
5166*42e22086SApple OSS Distributions        >
5167*42e22086SApple OSS Distributions          <field_name>0</field_name>
5168*42e22086SApple OSS Distributions        <field_msb>23</field_msb>
5169*42e22086SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*42e22086SApple OSS Distributions        <field_description order="before">
5171*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*42e22086SApple OSS Distributions        </field_description>
5173*42e22086SApple OSS Distributions        <field_values>
5174*42e22086SApple OSS Distributions        </field_values>
5175*42e22086SApple OSS Distributions      </field>
5176*42e22086SApple OSS Distributions        <field
5177*42e22086SApple OSS Distributions           id="EX_6_6"
5178*42e22086SApple OSS Distributions           is_variable_length="False"
5179*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5180*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5182*42e22086SApple OSS Distributions           is_constant_value="False"
5183*42e22086SApple OSS Distributions        >
5184*42e22086SApple OSS Distributions          <field_name>EX</field_name>
5185*42e22086SApple OSS Distributions        <field_msb>6</field_msb>
5186*42e22086SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*42e22086SApple OSS Distributions        <field_description order="before">
5188*42e22086SApple OSS Distributions
5189*42e22086SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*42e22086SApple OSS Distributions
5191*42e22086SApple OSS Distributions        </field_description>
5192*42e22086SApple OSS Distributions        <field_values>
5193*42e22086SApple OSS Distributions
5194*42e22086SApple OSS Distributions
5195*42e22086SApple OSS Distributions                <field_value_instance>
5196*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5197*42e22086SApple OSS Distributions        <field_value_description>
5198*42e22086SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*42e22086SApple OSS Distributions</field_value_description>
5200*42e22086SApple OSS Distributions    </field_value_instance>
5201*42e22086SApple OSS Distributions                <field_value_instance>
5202*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5203*42e22086SApple OSS Distributions        <field_value_description>
5204*42e22086SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*42e22086SApple OSS Distributions</field_value_description>
5206*42e22086SApple OSS Distributions    </field_value_instance>
5207*42e22086SApple OSS Distributions        </field_values>
5208*42e22086SApple OSS Distributions            <field_description order="after">
5209*42e22086SApple OSS Distributions
5210*42e22086SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*42e22086SApple OSS Distributions
5212*42e22086SApple OSS Distributions            </field_description>
5213*42e22086SApple OSS Distributions          <field_resets>
5214*42e22086SApple OSS Distributions
5215*42e22086SApple OSS Distributions    <field_reset>
5216*42e22086SApple OSS Distributions
5217*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*42e22086SApple OSS Distributions
5219*42e22086SApple OSS Distributions    </field_reset>
5220*42e22086SApple OSS Distributions</field_resets>
5221*42e22086SApple OSS Distributions      </field>
5222*42e22086SApple OSS Distributions        <field
5223*42e22086SApple OSS Distributions           id="IFSC_5_0"
5224*42e22086SApple OSS Distributions           is_variable_length="False"
5225*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5226*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5228*42e22086SApple OSS Distributions           is_constant_value="False"
5229*42e22086SApple OSS Distributions        >
5230*42e22086SApple OSS Distributions          <field_name>IFSC</field_name>
5231*42e22086SApple OSS Distributions        <field_msb>5</field_msb>
5232*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*42e22086SApple OSS Distributions        <field_description order="before">
5234*42e22086SApple OSS Distributions
5235*42e22086SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*42e22086SApple OSS Distributions
5237*42e22086SApple OSS Distributions        </field_description>
5238*42e22086SApple OSS Distributions        <field_values>
5239*42e22086SApple OSS Distributions
5240*42e22086SApple OSS Distributions
5241*42e22086SApple OSS Distributions        </field_values>
5242*42e22086SApple OSS Distributions          <field_resets>
5243*42e22086SApple OSS Distributions
5244*42e22086SApple OSS Distributions    <field_reset>
5245*42e22086SApple OSS Distributions
5246*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*42e22086SApple OSS Distributions
5248*42e22086SApple OSS Distributions    </field_reset>
5249*42e22086SApple OSS Distributions</field_resets>
5250*42e22086SApple OSS Distributions      </field>
5251*42e22086SApple OSS Distributions    <text_after_fields>
5252*42e22086SApple OSS Distributions
5253*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*42e22086SApple OSS Distributions
5255*42e22086SApple OSS Distributions    </text_after_fields>
5256*42e22086SApple OSS Distributions  </fields>
5257*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5258*42e22086SApple OSS Distributions
5259*42e22086SApple OSS Distributions
5260*42e22086SApple OSS Distributions
5261*42e22086SApple OSS Distributions
5262*42e22086SApple OSS Distributions
5263*42e22086SApple OSS Distributions
5264*42e22086SApple OSS Distributions
5265*42e22086SApple OSS Distributions
5266*42e22086SApple OSS Distributions
5267*42e22086SApple OSS Distributions
5268*42e22086SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*42e22086SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*42e22086SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*42e22086SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*42e22086SApple OSS Distributions    </reg_fieldset>
5273*42e22086SApple OSS Distributions            </partial_fieldset>
5274*42e22086SApple OSS Distributions            <partial_fieldset>
5275*42e22086SApple OSS Distributions              <fields length="25">
5276*42e22086SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*42e22086SApple OSS Distributions    <text_before_fields>
5278*42e22086SApple OSS Distributions
5279*42e22086SApple OSS Distributions
5280*42e22086SApple OSS Distributions
5281*42e22086SApple OSS Distributions    </text_before_fields>
5282*42e22086SApple OSS Distributions
5283*42e22086SApple OSS Distributions        <field
5284*42e22086SApple OSS Distributions           id="0_24_14"
5285*42e22086SApple OSS Distributions           is_variable_length="False"
5286*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5287*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5289*42e22086SApple OSS Distributions           is_constant_value="False"
5290*42e22086SApple OSS Distributions           rwtype="RES0"
5291*42e22086SApple OSS Distributions        >
5292*42e22086SApple OSS Distributions          <field_name>0</field_name>
5293*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5294*42e22086SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*42e22086SApple OSS Distributions        <field_description order="before">
5296*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*42e22086SApple OSS Distributions        </field_description>
5298*42e22086SApple OSS Distributions        <field_values>
5299*42e22086SApple OSS Distributions        </field_values>
5300*42e22086SApple OSS Distributions      </field>
5301*42e22086SApple OSS Distributions        <field
5302*42e22086SApple OSS Distributions           id="VNCR_13_13_1"
5303*42e22086SApple OSS Distributions           is_variable_length="False"
5304*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5305*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5307*42e22086SApple OSS Distributions           is_constant_value="False"
5308*42e22086SApple OSS Distributions        >
5309*42e22086SApple OSS Distributions          <field_name>VNCR</field_name>
5310*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
5311*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*42e22086SApple OSS Distributions        <field_description order="before">
5313*42e22086SApple OSS Distributions
5314*42e22086SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*42e22086SApple OSS Distributions
5316*42e22086SApple OSS Distributions        </field_description>
5317*42e22086SApple OSS Distributions        <field_values>
5318*42e22086SApple OSS Distributions
5319*42e22086SApple OSS Distributions
5320*42e22086SApple OSS Distributions                <field_value_instance>
5321*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5322*42e22086SApple OSS Distributions        <field_value_description>
5323*42e22086SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*42e22086SApple OSS Distributions</field_value_description>
5325*42e22086SApple OSS Distributions    </field_value_instance>
5326*42e22086SApple OSS Distributions                <field_value_instance>
5327*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5328*42e22086SApple OSS Distributions        <field_value_description>
5329*42e22086SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*42e22086SApple OSS Distributions</field_value_description>
5331*42e22086SApple OSS Distributions    </field_value_instance>
5332*42e22086SApple OSS Distributions        </field_values>
5333*42e22086SApple OSS Distributions            <field_description order="after">
5334*42e22086SApple OSS Distributions
5335*42e22086SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*42e22086SApple OSS Distributions
5337*42e22086SApple OSS Distributions            </field_description>
5338*42e22086SApple OSS Distributions          <field_resets>
5339*42e22086SApple OSS Distributions
5340*42e22086SApple OSS Distributions    <field_reset>
5341*42e22086SApple OSS Distributions
5342*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*42e22086SApple OSS Distributions
5344*42e22086SApple OSS Distributions    </field_reset>
5345*42e22086SApple OSS Distributions</field_resets>
5346*42e22086SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*42e22086SApple OSS Distributions      </field>
5348*42e22086SApple OSS Distributions        <field
5349*42e22086SApple OSS Distributions           id="0_13_13_2"
5350*42e22086SApple OSS Distributions           is_variable_length="False"
5351*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5352*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5354*42e22086SApple OSS Distributions           is_constant_value="False"
5355*42e22086SApple OSS Distributions           rwtype="RES0"
5356*42e22086SApple OSS Distributions        >
5357*42e22086SApple OSS Distributions          <field_name>0</field_name>
5358*42e22086SApple OSS Distributions        <field_msb>13</field_msb>
5359*42e22086SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*42e22086SApple OSS Distributions        <field_description order="before">
5361*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*42e22086SApple OSS Distributions        </field_description>
5363*42e22086SApple OSS Distributions        <field_values>
5364*42e22086SApple OSS Distributions        </field_values>
5365*42e22086SApple OSS Distributions      </field>
5366*42e22086SApple OSS Distributions        <field
5367*42e22086SApple OSS Distributions           id="0_12_9"
5368*42e22086SApple OSS Distributions           is_variable_length="False"
5369*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5370*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5372*42e22086SApple OSS Distributions           is_constant_value="False"
5373*42e22086SApple OSS Distributions           rwtype="RES0"
5374*42e22086SApple OSS Distributions        >
5375*42e22086SApple OSS Distributions          <field_name>0</field_name>
5376*42e22086SApple OSS Distributions        <field_msb>12</field_msb>
5377*42e22086SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*42e22086SApple OSS Distributions        <field_description order="before">
5379*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*42e22086SApple OSS Distributions        </field_description>
5381*42e22086SApple OSS Distributions        <field_values>
5382*42e22086SApple OSS Distributions        </field_values>
5383*42e22086SApple OSS Distributions      </field>
5384*42e22086SApple OSS Distributions        <field
5385*42e22086SApple OSS Distributions           id="CM_8_8"
5386*42e22086SApple OSS Distributions           is_variable_length="False"
5387*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5388*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5390*42e22086SApple OSS Distributions           is_constant_value="False"
5391*42e22086SApple OSS Distributions        >
5392*42e22086SApple OSS Distributions          <field_name>CM</field_name>
5393*42e22086SApple OSS Distributions        <field_msb>8</field_msb>
5394*42e22086SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*42e22086SApple OSS Distributions        <field_description order="before">
5396*42e22086SApple OSS Distributions
5397*42e22086SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*42e22086SApple OSS Distributions
5399*42e22086SApple OSS Distributions        </field_description>
5400*42e22086SApple OSS Distributions        <field_values>
5401*42e22086SApple OSS Distributions
5402*42e22086SApple OSS Distributions
5403*42e22086SApple OSS Distributions                <field_value_instance>
5404*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5405*42e22086SApple OSS Distributions        <field_value_description>
5406*42e22086SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*42e22086SApple OSS Distributions</field_value_description>
5408*42e22086SApple OSS Distributions    </field_value_instance>
5409*42e22086SApple OSS Distributions                <field_value_instance>
5410*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5411*42e22086SApple OSS Distributions        <field_value_description>
5412*42e22086SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*42e22086SApple OSS Distributions</field_value_description>
5414*42e22086SApple OSS Distributions    </field_value_instance>
5415*42e22086SApple OSS Distributions        </field_values>
5416*42e22086SApple OSS Distributions          <field_resets>
5417*42e22086SApple OSS Distributions
5418*42e22086SApple OSS Distributions    <field_reset>
5419*42e22086SApple OSS Distributions
5420*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*42e22086SApple OSS Distributions
5422*42e22086SApple OSS Distributions    </field_reset>
5423*42e22086SApple OSS Distributions</field_resets>
5424*42e22086SApple OSS Distributions      </field>
5425*42e22086SApple OSS Distributions        <field
5426*42e22086SApple OSS Distributions           id="0_7_7"
5427*42e22086SApple OSS Distributions           is_variable_length="False"
5428*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5429*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5431*42e22086SApple OSS Distributions           is_constant_value="False"
5432*42e22086SApple OSS Distributions           rwtype="RES0"
5433*42e22086SApple OSS Distributions        >
5434*42e22086SApple OSS Distributions          <field_name>0</field_name>
5435*42e22086SApple OSS Distributions        <field_msb>7</field_msb>
5436*42e22086SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*42e22086SApple OSS Distributions        <field_description order="before">
5438*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*42e22086SApple OSS Distributions        </field_description>
5440*42e22086SApple OSS Distributions        <field_values>
5441*42e22086SApple OSS Distributions        </field_values>
5442*42e22086SApple OSS Distributions      </field>
5443*42e22086SApple OSS Distributions        <field
5444*42e22086SApple OSS Distributions           id="WnR_6_6"
5445*42e22086SApple OSS Distributions           is_variable_length="False"
5446*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5447*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5449*42e22086SApple OSS Distributions           is_constant_value="False"
5450*42e22086SApple OSS Distributions        >
5451*42e22086SApple OSS Distributions          <field_name>WnR</field_name>
5452*42e22086SApple OSS Distributions        <field_msb>6</field_msb>
5453*42e22086SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*42e22086SApple OSS Distributions        <field_description order="before">
5455*42e22086SApple OSS Distributions
5456*42e22086SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*42e22086SApple OSS Distributions
5458*42e22086SApple OSS Distributions        </field_description>
5459*42e22086SApple OSS Distributions        <field_values>
5460*42e22086SApple OSS Distributions
5461*42e22086SApple OSS Distributions
5462*42e22086SApple OSS Distributions                <field_value_instance>
5463*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5464*42e22086SApple OSS Distributions        <field_value_description>
5465*42e22086SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*42e22086SApple OSS Distributions</field_value_description>
5467*42e22086SApple OSS Distributions    </field_value_instance>
5468*42e22086SApple OSS Distributions                <field_value_instance>
5469*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5470*42e22086SApple OSS Distributions        <field_value_description>
5471*42e22086SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*42e22086SApple OSS Distributions</field_value_description>
5473*42e22086SApple OSS Distributions    </field_value_instance>
5474*42e22086SApple OSS Distributions        </field_values>
5475*42e22086SApple OSS Distributions            <field_description order="after">
5476*42e22086SApple OSS Distributions
5477*42e22086SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*42e22086SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*42e22086SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*42e22086SApple OSS Distributions
5481*42e22086SApple OSS Distributions            </field_description>
5482*42e22086SApple OSS Distributions          <field_resets>
5483*42e22086SApple OSS Distributions
5484*42e22086SApple OSS Distributions    <field_reset>
5485*42e22086SApple OSS Distributions
5486*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*42e22086SApple OSS Distributions
5488*42e22086SApple OSS Distributions    </field_reset>
5489*42e22086SApple OSS Distributions</field_resets>
5490*42e22086SApple OSS Distributions      </field>
5491*42e22086SApple OSS Distributions        <field
5492*42e22086SApple OSS Distributions           id="DFSC_5_0"
5493*42e22086SApple OSS Distributions           is_variable_length="False"
5494*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5495*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5497*42e22086SApple OSS Distributions           is_constant_value="False"
5498*42e22086SApple OSS Distributions        >
5499*42e22086SApple OSS Distributions          <field_name>DFSC</field_name>
5500*42e22086SApple OSS Distributions        <field_msb>5</field_msb>
5501*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*42e22086SApple OSS Distributions        <field_description order="before">
5503*42e22086SApple OSS Distributions
5504*42e22086SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*42e22086SApple OSS Distributions
5506*42e22086SApple OSS Distributions        </field_description>
5507*42e22086SApple OSS Distributions        <field_values>
5508*42e22086SApple OSS Distributions
5509*42e22086SApple OSS Distributions
5510*42e22086SApple OSS Distributions        </field_values>
5511*42e22086SApple OSS Distributions          <field_resets>
5512*42e22086SApple OSS Distributions
5513*42e22086SApple OSS Distributions    <field_reset>
5514*42e22086SApple OSS Distributions
5515*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*42e22086SApple OSS Distributions
5517*42e22086SApple OSS Distributions    </field_reset>
5518*42e22086SApple OSS Distributions</field_resets>
5519*42e22086SApple OSS Distributions      </field>
5520*42e22086SApple OSS Distributions    <text_after_fields>
5521*42e22086SApple OSS Distributions
5522*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*42e22086SApple OSS Distributions
5524*42e22086SApple OSS Distributions    </text_after_fields>
5525*42e22086SApple OSS Distributions  </fields>
5526*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5527*42e22086SApple OSS Distributions
5528*42e22086SApple OSS Distributions
5529*42e22086SApple OSS Distributions
5530*42e22086SApple OSS Distributions
5531*42e22086SApple OSS Distributions
5532*42e22086SApple OSS Distributions
5533*42e22086SApple OSS Distributions
5534*42e22086SApple OSS Distributions
5535*42e22086SApple OSS Distributions
5536*42e22086SApple OSS Distributions
5537*42e22086SApple OSS Distributions
5538*42e22086SApple OSS Distributions
5539*42e22086SApple OSS Distributions
5540*42e22086SApple OSS Distributions
5541*42e22086SApple OSS Distributions
5542*42e22086SApple OSS Distributions
5543*42e22086SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*42e22086SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*42e22086SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*42e22086SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*42e22086SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*42e22086SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*42e22086SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*42e22086SApple OSS Distributions    </reg_fieldset>
5551*42e22086SApple OSS Distributions            </partial_fieldset>
5552*42e22086SApple OSS Distributions            <partial_fieldset>
5553*42e22086SApple OSS Distributions              <fields length="25">
5554*42e22086SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*42e22086SApple OSS Distributions    <text_before_fields>
5556*42e22086SApple OSS Distributions
5557*42e22086SApple OSS Distributions
5558*42e22086SApple OSS Distributions
5559*42e22086SApple OSS Distributions    </text_before_fields>
5560*42e22086SApple OSS Distributions
5561*42e22086SApple OSS Distributions        <field
5562*42e22086SApple OSS Distributions           id="0_24_16"
5563*42e22086SApple OSS Distributions           is_variable_length="False"
5564*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5565*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5567*42e22086SApple OSS Distributions           is_constant_value="False"
5568*42e22086SApple OSS Distributions           rwtype="RES0"
5569*42e22086SApple OSS Distributions        >
5570*42e22086SApple OSS Distributions          <field_name>0</field_name>
5571*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5572*42e22086SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*42e22086SApple OSS Distributions        <field_description order="before">
5574*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*42e22086SApple OSS Distributions        </field_description>
5576*42e22086SApple OSS Distributions        <field_values>
5577*42e22086SApple OSS Distributions        </field_values>
5578*42e22086SApple OSS Distributions      </field>
5579*42e22086SApple OSS Distributions        <field
5580*42e22086SApple OSS Distributions           id="Comment_15_0"
5581*42e22086SApple OSS Distributions           is_variable_length="False"
5582*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5583*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5585*42e22086SApple OSS Distributions           is_constant_value="False"
5586*42e22086SApple OSS Distributions        >
5587*42e22086SApple OSS Distributions          <field_name>Comment</field_name>
5588*42e22086SApple OSS Distributions        <field_msb>15</field_msb>
5589*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*42e22086SApple OSS Distributions        <field_description order="before">
5591*42e22086SApple OSS Distributions
5592*42e22086SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*42e22086SApple OSS Distributions
5594*42e22086SApple OSS Distributions        </field_description>
5595*42e22086SApple OSS Distributions        <field_values>
5596*42e22086SApple OSS Distributions
5597*42e22086SApple OSS Distributions
5598*42e22086SApple OSS Distributions        </field_values>
5599*42e22086SApple OSS Distributions          <field_resets>
5600*42e22086SApple OSS Distributions
5601*42e22086SApple OSS Distributions    <field_reset>
5602*42e22086SApple OSS Distributions
5603*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*42e22086SApple OSS Distributions
5605*42e22086SApple OSS Distributions    </field_reset>
5606*42e22086SApple OSS Distributions</field_resets>
5607*42e22086SApple OSS Distributions      </field>
5608*42e22086SApple OSS Distributions    <text_after_fields>
5609*42e22086SApple OSS Distributions
5610*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*42e22086SApple OSS Distributions
5612*42e22086SApple OSS Distributions    </text_after_fields>
5613*42e22086SApple OSS Distributions  </fields>
5614*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5615*42e22086SApple OSS Distributions
5616*42e22086SApple OSS Distributions
5617*42e22086SApple OSS Distributions
5618*42e22086SApple OSS Distributions
5619*42e22086SApple OSS Distributions
5620*42e22086SApple OSS Distributions
5621*42e22086SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*42e22086SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*42e22086SApple OSS Distributions    </reg_fieldset>
5624*42e22086SApple OSS Distributions            </partial_fieldset>
5625*42e22086SApple OSS Distributions            <partial_fieldset>
5626*42e22086SApple OSS Distributions              <fields length="25">
5627*42e22086SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*42e22086SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*42e22086SApple OSS Distributions    <text_before_fields>
5630*42e22086SApple OSS Distributions
5631*42e22086SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*42e22086SApple OSS Distributions
5633*42e22086SApple OSS Distributions    </text_before_fields>
5634*42e22086SApple OSS Distributions
5635*42e22086SApple OSS Distributions        <field
5636*42e22086SApple OSS Distributions           id="0_24_2"
5637*42e22086SApple OSS Distributions           is_variable_length="False"
5638*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5639*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5641*42e22086SApple OSS Distributions           is_constant_value="False"
5642*42e22086SApple OSS Distributions           rwtype="RES0"
5643*42e22086SApple OSS Distributions        >
5644*42e22086SApple OSS Distributions          <field_name>0</field_name>
5645*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5646*42e22086SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*42e22086SApple OSS Distributions        <field_description order="before">
5648*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*42e22086SApple OSS Distributions        </field_description>
5650*42e22086SApple OSS Distributions        <field_values>
5651*42e22086SApple OSS Distributions        </field_values>
5652*42e22086SApple OSS Distributions      </field>
5653*42e22086SApple OSS Distributions        <field
5654*42e22086SApple OSS Distributions           id="ERET_1_1"
5655*42e22086SApple OSS Distributions           is_variable_length="False"
5656*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5657*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5659*42e22086SApple OSS Distributions           is_constant_value="False"
5660*42e22086SApple OSS Distributions        >
5661*42e22086SApple OSS Distributions          <field_name>ERET</field_name>
5662*42e22086SApple OSS Distributions        <field_msb>1</field_msb>
5663*42e22086SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*42e22086SApple OSS Distributions        <field_description order="before">
5665*42e22086SApple OSS Distributions
5666*42e22086SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*42e22086SApple OSS Distributions
5668*42e22086SApple OSS Distributions        </field_description>
5669*42e22086SApple OSS Distributions        <field_values>
5670*42e22086SApple OSS Distributions
5671*42e22086SApple OSS Distributions
5672*42e22086SApple OSS Distributions                <field_value_instance>
5673*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5674*42e22086SApple OSS Distributions        <field_value_description>
5675*42e22086SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*42e22086SApple OSS Distributions</field_value_description>
5677*42e22086SApple OSS Distributions    </field_value_instance>
5678*42e22086SApple OSS Distributions                <field_value_instance>
5679*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5680*42e22086SApple OSS Distributions        <field_value_description>
5681*42e22086SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*42e22086SApple OSS Distributions</field_value_description>
5683*42e22086SApple OSS Distributions    </field_value_instance>
5684*42e22086SApple OSS Distributions        </field_values>
5685*42e22086SApple OSS Distributions            <field_description order="after">
5686*42e22086SApple OSS Distributions
5687*42e22086SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*42e22086SApple OSS Distributions
5689*42e22086SApple OSS Distributions            </field_description>
5690*42e22086SApple OSS Distributions          <field_resets>
5691*42e22086SApple OSS Distributions
5692*42e22086SApple OSS Distributions    <field_reset>
5693*42e22086SApple OSS Distributions
5694*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*42e22086SApple OSS Distributions
5696*42e22086SApple OSS Distributions    </field_reset>
5697*42e22086SApple OSS Distributions</field_resets>
5698*42e22086SApple OSS Distributions      </field>
5699*42e22086SApple OSS Distributions        <field
5700*42e22086SApple OSS Distributions           id="ERETA_0_0"
5701*42e22086SApple OSS Distributions           is_variable_length="False"
5702*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5703*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5705*42e22086SApple OSS Distributions           is_constant_value="False"
5706*42e22086SApple OSS Distributions        >
5707*42e22086SApple OSS Distributions          <field_name>ERETA</field_name>
5708*42e22086SApple OSS Distributions        <field_msb>0</field_msb>
5709*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*42e22086SApple OSS Distributions        <field_description order="before">
5711*42e22086SApple OSS Distributions
5712*42e22086SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*42e22086SApple OSS Distributions
5714*42e22086SApple OSS Distributions        </field_description>
5715*42e22086SApple OSS Distributions        <field_values>
5716*42e22086SApple OSS Distributions
5717*42e22086SApple OSS Distributions
5718*42e22086SApple OSS Distributions                <field_value_instance>
5719*42e22086SApple OSS Distributions            <field_value>0b0</field_value>
5720*42e22086SApple OSS Distributions        <field_value_description>
5721*42e22086SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*42e22086SApple OSS Distributions</field_value_description>
5723*42e22086SApple OSS Distributions    </field_value_instance>
5724*42e22086SApple OSS Distributions                <field_value_instance>
5725*42e22086SApple OSS Distributions            <field_value>0b1</field_value>
5726*42e22086SApple OSS Distributions        <field_value_description>
5727*42e22086SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*42e22086SApple OSS Distributions</field_value_description>
5729*42e22086SApple OSS Distributions    </field_value_instance>
5730*42e22086SApple OSS Distributions        </field_values>
5731*42e22086SApple OSS Distributions            <field_description order="after">
5732*42e22086SApple OSS Distributions
5733*42e22086SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*42e22086SApple OSS Distributions
5735*42e22086SApple OSS Distributions            </field_description>
5736*42e22086SApple OSS Distributions          <field_resets>
5737*42e22086SApple OSS Distributions
5738*42e22086SApple OSS Distributions    <field_reset>
5739*42e22086SApple OSS Distributions
5740*42e22086SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*42e22086SApple OSS Distributions
5742*42e22086SApple OSS Distributions    </field_reset>
5743*42e22086SApple OSS Distributions</field_resets>
5744*42e22086SApple OSS Distributions      </field>
5745*42e22086SApple OSS Distributions    <text_after_fields>
5746*42e22086SApple OSS Distributions
5747*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*42e22086SApple OSS Distributions
5749*42e22086SApple OSS Distributions    </text_after_fields>
5750*42e22086SApple OSS Distributions  </fields>
5751*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5752*42e22086SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*42e22086SApple OSS Distributions
5754*42e22086SApple OSS Distributions
5755*42e22086SApple OSS Distributions
5756*42e22086SApple OSS Distributions
5757*42e22086SApple OSS Distributions
5758*42e22086SApple OSS Distributions
5759*42e22086SApple OSS Distributions
5760*42e22086SApple OSS Distributions
5761*42e22086SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*42e22086SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*42e22086SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*42e22086SApple OSS Distributions    </reg_fieldset>
5765*42e22086SApple OSS Distributions            </partial_fieldset>
5766*42e22086SApple OSS Distributions            <partial_fieldset>
5767*42e22086SApple OSS Distributions              <fields length="25">
5768*42e22086SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*42e22086SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*42e22086SApple OSS Distributions    <text_before_fields>
5771*42e22086SApple OSS Distributions
5772*42e22086SApple OSS Distributions
5773*42e22086SApple OSS Distributions
5774*42e22086SApple OSS Distributions    </text_before_fields>
5775*42e22086SApple OSS Distributions
5776*42e22086SApple OSS Distributions        <field
5777*42e22086SApple OSS Distributions           id="0_24_2"
5778*42e22086SApple OSS Distributions           is_variable_length="False"
5779*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5780*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5782*42e22086SApple OSS Distributions           is_constant_value="False"
5783*42e22086SApple OSS Distributions           rwtype="RES0"
5784*42e22086SApple OSS Distributions        >
5785*42e22086SApple OSS Distributions          <field_name>0</field_name>
5786*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5787*42e22086SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*42e22086SApple OSS Distributions        <field_description order="before">
5789*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*42e22086SApple OSS Distributions        </field_description>
5791*42e22086SApple OSS Distributions        <field_values>
5792*42e22086SApple OSS Distributions        </field_values>
5793*42e22086SApple OSS Distributions      </field>
5794*42e22086SApple OSS Distributions        <field
5795*42e22086SApple OSS Distributions           id="BTYPE_1_0"
5796*42e22086SApple OSS Distributions           is_variable_length="False"
5797*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5798*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5800*42e22086SApple OSS Distributions           is_constant_value="False"
5801*42e22086SApple OSS Distributions        >
5802*42e22086SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*42e22086SApple OSS Distributions        <field_msb>1</field_msb>
5804*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*42e22086SApple OSS Distributions        <field_description order="before">
5806*42e22086SApple OSS Distributions
5807*42e22086SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*42e22086SApple OSS Distributions
5809*42e22086SApple OSS Distributions        </field_description>
5810*42e22086SApple OSS Distributions        <field_values>
5811*42e22086SApple OSS Distributions
5812*42e22086SApple OSS Distributions
5813*42e22086SApple OSS Distributions        </field_values>
5814*42e22086SApple OSS Distributions          <field_resets>
5815*42e22086SApple OSS Distributions
5816*42e22086SApple OSS Distributions</field_resets>
5817*42e22086SApple OSS Distributions      </field>
5818*42e22086SApple OSS Distributions    <text_after_fields>
5819*42e22086SApple OSS Distributions
5820*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*42e22086SApple OSS Distributions
5822*42e22086SApple OSS Distributions    </text_after_fields>
5823*42e22086SApple OSS Distributions  </fields>
5824*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5825*42e22086SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*42e22086SApple OSS Distributions
5827*42e22086SApple OSS Distributions
5828*42e22086SApple OSS Distributions
5829*42e22086SApple OSS Distributions
5830*42e22086SApple OSS Distributions
5831*42e22086SApple OSS Distributions
5832*42e22086SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*42e22086SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*42e22086SApple OSS Distributions    </reg_fieldset>
5835*42e22086SApple OSS Distributions            </partial_fieldset>
5836*42e22086SApple OSS Distributions            <partial_fieldset>
5837*42e22086SApple OSS Distributions              <fields length="25">
5838*42e22086SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*42e22086SApple OSS Distributions    <text_before_fields>
5840*42e22086SApple OSS Distributions
5841*42e22086SApple OSS Distributions
5842*42e22086SApple OSS Distributions
5843*42e22086SApple OSS Distributions    </text_before_fields>
5844*42e22086SApple OSS Distributions
5845*42e22086SApple OSS Distributions        <field
5846*42e22086SApple OSS Distributions           id="0_24_0"
5847*42e22086SApple OSS Distributions           is_variable_length="False"
5848*42e22086SApple OSS Distributions           has_partial_fieldset="False"
5849*42e22086SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*42e22086SApple OSS Distributions           is_access_restriction_possible="False"
5851*42e22086SApple OSS Distributions           is_constant_value="False"
5852*42e22086SApple OSS Distributions           rwtype="RES0"
5853*42e22086SApple OSS Distributions        >
5854*42e22086SApple OSS Distributions          <field_name>0</field_name>
5855*42e22086SApple OSS Distributions        <field_msb>24</field_msb>
5856*42e22086SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*42e22086SApple OSS Distributions        <field_description order="before">
5858*42e22086SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*42e22086SApple OSS Distributions        </field_description>
5860*42e22086SApple OSS Distributions        <field_values>
5861*42e22086SApple OSS Distributions        </field_values>
5862*42e22086SApple OSS Distributions      </field>
5863*42e22086SApple OSS Distributions    <text_after_fields>
5864*42e22086SApple OSS Distributions
5865*42e22086SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*42e22086SApple OSS Distributions<list type="unordered">
5867*42e22086SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*42e22086SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*42e22086SApple OSS Distributions</listitem></list>
5870*42e22086SApple OSS Distributions
5871*42e22086SApple OSS Distributions    </text_after_fields>
5872*42e22086SApple OSS Distributions  </fields>
5873*42e22086SApple OSS Distributions              <reg_fieldset length="25">
5874*42e22086SApple OSS Distributions
5875*42e22086SApple OSS Distributions
5876*42e22086SApple OSS Distributions
5877*42e22086SApple OSS Distributions
5878*42e22086SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*42e22086SApple OSS Distributions    </reg_fieldset>
5880*42e22086SApple OSS Distributions            </partial_fieldset>
5881*42e22086SApple OSS Distributions      </field>
5882*42e22086SApple OSS Distributions    <text_after_fields>
5883*42e22086SApple OSS Distributions
5884*42e22086SApple OSS Distributions
5885*42e22086SApple OSS Distributions
5886*42e22086SApple OSS Distributions    </text_after_fields>
5887*42e22086SApple OSS Distributions  </fields>
5888*42e22086SApple OSS Distributions  <reg_fieldset length="64">
5889*42e22086SApple OSS Distributions
5890*42e22086SApple OSS Distributions
5891*42e22086SApple OSS Distributions
5892*42e22086SApple OSS Distributions
5893*42e22086SApple OSS Distributions
5894*42e22086SApple OSS Distributions
5895*42e22086SApple OSS Distributions
5896*42e22086SApple OSS Distributions
5897*42e22086SApple OSS Distributions
5898*42e22086SApple OSS Distributions
5899*42e22086SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*42e22086SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*42e22086SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*42e22086SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*42e22086SApple OSS Distributions    </reg_fieldset>
5904*42e22086SApple OSS Distributions
5905*42e22086SApple OSS Distributions      </reg_fieldsets>
5906*42e22086SApple OSS Distributions
5907*42e22086SApple OSS Distributions
5908*42e22086SApple OSS Distributions
5909*42e22086SApple OSS Distributions<access_mechanisms>
5910*42e22086SApple OSS Distributions
5911*42e22086SApple OSS Distributions
5912*42e22086SApple OSS Distributions      <access_permission_text>
5913*42e22086SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*42e22086SApple OSS Distributions      </access_permission_text>
5915*42e22086SApple OSS Distributions
5916*42e22086SApple OSS Distributions
5917*42e22086SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*42e22086SApple OSS Distributions        <encoding>
5919*42e22086SApple OSS Distributions
5920*42e22086SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*42e22086SApple OSS Distributions
5922*42e22086SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*42e22086SApple OSS Distributions
5924*42e22086SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*42e22086SApple OSS Distributions
5926*42e22086SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*42e22086SApple OSS Distributions
5928*42e22086SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*42e22086SApple OSS Distributions
5930*42e22086SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*42e22086SApple OSS Distributions        </encoding>
5932*42e22086SApple OSS Distributions          <access_permission>
5933*42e22086SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*42e22086SApple OSS Distributions              <pstext>
5935*42e22086SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*42e22086SApple OSS Distributions    UNDEFINED;
5937*42e22086SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*42e22086SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*42e22086SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*42e22086SApple OSS Distributions        return NVMem[0x138];
5942*42e22086SApple OSS Distributions    else
5943*42e22086SApple OSS Distributions        return ESR_EL1;
5944*42e22086SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*42e22086SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*42e22086SApple OSS Distributions        return ESR_EL2;
5947*42e22086SApple OSS Distributions    else
5948*42e22086SApple OSS Distributions        return ESR_EL1;
5949*42e22086SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*42e22086SApple OSS Distributions    return ESR_EL1;
5951*42e22086SApple OSS Distributions              </pstext>
5952*42e22086SApple OSS Distributions            </ps>
5953*42e22086SApple OSS Distributions          </access_permission>
5954*42e22086SApple OSS Distributions      </access_mechanism>
5955*42e22086SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*42e22086SApple OSS Distributions        <encoding>
5957*42e22086SApple OSS Distributions
5958*42e22086SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*42e22086SApple OSS Distributions
5960*42e22086SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*42e22086SApple OSS Distributions
5962*42e22086SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*42e22086SApple OSS Distributions
5964*42e22086SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*42e22086SApple OSS Distributions
5966*42e22086SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*42e22086SApple OSS Distributions
5968*42e22086SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*42e22086SApple OSS Distributions        </encoding>
5970*42e22086SApple OSS Distributions          <access_permission>
5971*42e22086SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*42e22086SApple OSS Distributions              <pstext>
5973*42e22086SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*42e22086SApple OSS Distributions    UNDEFINED;
5975*42e22086SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*42e22086SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*42e22086SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*42e22086SApple OSS Distributions        NVMem[0x138] = X[t];
5980*42e22086SApple OSS Distributions    else
5981*42e22086SApple OSS Distributions        ESR_EL1 = X[t];
5982*42e22086SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*42e22086SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*42e22086SApple OSS Distributions        ESR_EL2 = X[t];
5985*42e22086SApple OSS Distributions    else
5986*42e22086SApple OSS Distributions        ESR_EL1 = X[t];
5987*42e22086SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*42e22086SApple OSS Distributions    ESR_EL1 = X[t];
5989*42e22086SApple OSS Distributions              </pstext>
5990*42e22086SApple OSS Distributions            </ps>
5991*42e22086SApple OSS Distributions          </access_permission>
5992*42e22086SApple OSS Distributions      </access_mechanism>
5993*42e22086SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*42e22086SApple OSS Distributions        <encoding>
5995*42e22086SApple OSS Distributions
5996*42e22086SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*42e22086SApple OSS Distributions
5998*42e22086SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*42e22086SApple OSS Distributions
6000*42e22086SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*42e22086SApple OSS Distributions
6002*42e22086SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*42e22086SApple OSS Distributions
6004*42e22086SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*42e22086SApple OSS Distributions
6006*42e22086SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*42e22086SApple OSS Distributions        </encoding>
6008*42e22086SApple OSS Distributions          <access_permission>
6009*42e22086SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*42e22086SApple OSS Distributions              <pstext>
6011*42e22086SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*42e22086SApple OSS Distributions    UNDEFINED;
6013*42e22086SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*42e22086SApple OSS Distributions        return NVMem[0x138];
6016*42e22086SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*42e22086SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*42e22086SApple OSS Distributions    else
6019*42e22086SApple OSS Distributions        UNDEFINED;
6020*42e22086SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*42e22086SApple OSS Distributions        return ESR_EL1;
6023*42e22086SApple OSS Distributions    else
6024*42e22086SApple OSS Distributions        UNDEFINED;
6025*42e22086SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*42e22086SApple OSS Distributions        return ESR_EL1;
6028*42e22086SApple OSS Distributions    else
6029*42e22086SApple OSS Distributions        UNDEFINED;
6030*42e22086SApple OSS Distributions              </pstext>
6031*42e22086SApple OSS Distributions            </ps>
6032*42e22086SApple OSS Distributions          </access_permission>
6033*42e22086SApple OSS Distributions      </access_mechanism>
6034*42e22086SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*42e22086SApple OSS Distributions        <encoding>
6036*42e22086SApple OSS Distributions
6037*42e22086SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*42e22086SApple OSS Distributions
6039*42e22086SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*42e22086SApple OSS Distributions
6041*42e22086SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*42e22086SApple OSS Distributions
6043*42e22086SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*42e22086SApple OSS Distributions
6045*42e22086SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*42e22086SApple OSS Distributions
6047*42e22086SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*42e22086SApple OSS Distributions        </encoding>
6049*42e22086SApple OSS Distributions          <access_permission>
6050*42e22086SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*42e22086SApple OSS Distributions              <pstext>
6052*42e22086SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*42e22086SApple OSS Distributions    UNDEFINED;
6054*42e22086SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*42e22086SApple OSS Distributions        NVMem[0x138] = X[t];
6057*42e22086SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*42e22086SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*42e22086SApple OSS Distributions    else
6060*42e22086SApple OSS Distributions        UNDEFINED;
6061*42e22086SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*42e22086SApple OSS Distributions        ESR_EL1 = X[t];
6064*42e22086SApple OSS Distributions    else
6065*42e22086SApple OSS Distributions        UNDEFINED;
6066*42e22086SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*42e22086SApple OSS Distributions        ESR_EL1 = X[t];
6069*42e22086SApple OSS Distributions    else
6070*42e22086SApple OSS Distributions        UNDEFINED;
6071*42e22086SApple OSS Distributions              </pstext>
6072*42e22086SApple OSS Distributions            </ps>
6073*42e22086SApple OSS Distributions          </access_permission>
6074*42e22086SApple OSS Distributions      </access_mechanism>
6075*42e22086SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*42e22086SApple OSS Distributions        <encoding>
6077*42e22086SApple OSS Distributions
6078*42e22086SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*42e22086SApple OSS Distributions
6080*42e22086SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*42e22086SApple OSS Distributions
6082*42e22086SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*42e22086SApple OSS Distributions
6084*42e22086SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*42e22086SApple OSS Distributions
6086*42e22086SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*42e22086SApple OSS Distributions
6088*42e22086SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*42e22086SApple OSS Distributions        </encoding>
6090*42e22086SApple OSS Distributions          <access_permission>
6091*42e22086SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*42e22086SApple OSS Distributions              <pstext>
6093*42e22086SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*42e22086SApple OSS Distributions    UNDEFINED;
6095*42e22086SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*42e22086SApple OSS Distributions        return ESR_EL1;
6098*42e22086SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*42e22086SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*42e22086SApple OSS Distributions    else
6101*42e22086SApple OSS Distributions        UNDEFINED;
6102*42e22086SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*42e22086SApple OSS Distributions    return ESR_EL2;
6104*42e22086SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*42e22086SApple OSS Distributions    return ESR_EL2;
6106*42e22086SApple OSS Distributions              </pstext>
6107*42e22086SApple OSS Distributions            </ps>
6108*42e22086SApple OSS Distributions          </access_permission>
6109*42e22086SApple OSS Distributions      </access_mechanism>
6110*42e22086SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*42e22086SApple OSS Distributions        <encoding>
6112*42e22086SApple OSS Distributions
6113*42e22086SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*42e22086SApple OSS Distributions
6115*42e22086SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*42e22086SApple OSS Distributions
6117*42e22086SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*42e22086SApple OSS Distributions
6119*42e22086SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*42e22086SApple OSS Distributions
6121*42e22086SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*42e22086SApple OSS Distributions
6123*42e22086SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*42e22086SApple OSS Distributions        </encoding>
6125*42e22086SApple OSS Distributions          <access_permission>
6126*42e22086SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*42e22086SApple OSS Distributions              <pstext>
6128*42e22086SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*42e22086SApple OSS Distributions    UNDEFINED;
6130*42e22086SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*42e22086SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*42e22086SApple OSS Distributions        ESR_EL1 = X[t];
6133*42e22086SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*42e22086SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*42e22086SApple OSS Distributions    else
6136*42e22086SApple OSS Distributions        UNDEFINED;
6137*42e22086SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*42e22086SApple OSS Distributions    ESR_EL2 = X[t];
6139*42e22086SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*42e22086SApple OSS Distributions    ESR_EL2 = X[t];
6141*42e22086SApple OSS Distributions              </pstext>
6142*42e22086SApple OSS Distributions            </ps>
6143*42e22086SApple OSS Distributions          </access_permission>
6144*42e22086SApple OSS Distributions      </access_mechanism>
6145*42e22086SApple OSS Distributions</access_mechanisms>
6146*42e22086SApple OSS Distributions
6147*42e22086SApple OSS Distributions      <arch_variants>
6148*42e22086SApple OSS Distributions      </arch_variants>
6149*42e22086SApple OSS Distributions  </register>
6150*42e22086SApple OSS Distributions</registers>
6151*42e22086SApple OSS Distributions
6152*42e22086SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*42e22086SApple OSS Distributions</register_page>