1*27b03b36SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?> 2*27b03b36SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd"> 3*27b03b36SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. --> 4*27b03b36SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. --> 5*27b03b36SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?> 6*27b03b36SApple OSS Distributions 7*27b03b36SApple OSS Distributions 8*27b03b36SApple OSS Distributions 9*27b03b36SApple OSS Distributions 10*27b03b36SApple OSS Distributions 11*27b03b36SApple OSS Distributions 12*27b03b36SApple OSS Distributions<register_page> 13*27b03b36SApple OSS Distributions <registers> 14*27b03b36SApple OSS Distributions <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False"> 15*27b03b36SApple OSS Distributions <reg_short_name>ESR_EL1</reg_short_name> 16*27b03b36SApple OSS Distributions <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name> 17*27b03b36SApple OSS Distributions 18*27b03b36SApple OSS Distributions 19*27b03b36SApple OSS Distributions <reg_reset_value></reg_reset_value> 20*27b03b36SApple OSS Distributions <reg_mappings> 21*27b03b36SApple OSS Distributions <reg_mapping> 22*27b03b36SApple OSS Distributions 23*27b03b36SApple OSS Distributions <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name> 24*27b03b36SApple OSS Distributions <mapped_type>Architectural</mapped_type> 25*27b03b36SApple OSS Distributions <mapped_execution_state>AArch32</mapped_execution_state> 26*27b03b36SApple OSS Distributions <mapped_from_startbit>31</mapped_from_startbit> 27*27b03b36SApple OSS Distributions <mapped_from_endbit>0</mapped_from_endbit> 28*27b03b36SApple OSS Distributions 29*27b03b36SApple OSS Distributions <mapped_to_startbit>31</mapped_to_startbit> 30*27b03b36SApple OSS Distributions <mapped_to_endbit>0</mapped_to_endbit> 31*27b03b36SApple OSS Distributions 32*27b03b36SApple OSS Distributions </reg_mapping> 33*27b03b36SApple OSS Distributions </reg_mappings> 34*27b03b36SApple OSS Distributions <reg_purpose> 35*27b03b36SApple OSS Distributions 36*27b03b36SApple OSS Distributions 37*27b03b36SApple OSS Distributions <purpose_text> 38*27b03b36SApple OSS Distributions <para>Holds syndrome information for an exception taken to EL1.</para> 39*27b03b36SApple OSS Distributions </purpose_text> 40*27b03b36SApple OSS Distributions 41*27b03b36SApple OSS Distributions </reg_purpose> 42*27b03b36SApple OSS Distributions <reg_groups> 43*27b03b36SApple OSS Distributions <reg_group>Exception and fault handling registers</reg_group> 44*27b03b36SApple OSS Distributions </reg_groups> 45*27b03b36SApple OSS Distributions <reg_usage_constraints> 46*27b03b36SApple OSS Distributions 47*27b03b36SApple OSS Distributions 48*27b03b36SApple OSS Distributions </reg_usage_constraints> 49*27b03b36SApple OSS Distributions <reg_configuration> 50*27b03b36SApple OSS Distributions 51*27b03b36SApple OSS Distributions 52*27b03b36SApple OSS Distributions </reg_configuration> 53*27b03b36SApple OSS Distributions <reg_attributes> 54*27b03b36SApple OSS Distributions <attributes_text> 55*27b03b36SApple OSS Distributions <para>ESR_EL1 is a 64-bit register.</para> 56*27b03b36SApple OSS Distributions </attributes_text> 57*27b03b36SApple OSS Distributions </reg_attributes> 58*27b03b36SApple OSS Distributions <reg_fieldsets> 59*27b03b36SApple OSS Distributions 60*27b03b36SApple OSS Distributions 61*27b03b36SApple OSS Distributions 62*27b03b36SApple OSS Distributions 63*27b03b36SApple OSS Distributions 64*27b03b36SApple OSS Distributions 65*27b03b36SApple OSS Distributions 66*27b03b36SApple OSS Distributions 67*27b03b36SApple OSS Distributions 68*27b03b36SApple OSS Distributions 69*27b03b36SApple OSS Distributions 70*27b03b36SApple OSS Distributions 71*27b03b36SApple OSS Distributions <fields length="64"> 72*27b03b36SApple OSS Distributions <text_before_fields> 73*27b03b36SApple OSS Distributions 74*27b03b36SApple OSS Distributions <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para> 75*27b03b36SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para> 76*27b03b36SApple OSS Distributions 77*27b03b36SApple OSS Distributions </text_before_fields> 78*27b03b36SApple OSS Distributions 79*27b03b36SApple OSS Distributions <field 80*27b03b36SApple OSS Distributions id="0_63_32" 81*27b03b36SApple OSS Distributions is_variable_length="False" 82*27b03b36SApple OSS Distributions has_partial_fieldset="False" 83*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 84*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 85*27b03b36SApple OSS Distributions is_constant_value="False" 86*27b03b36SApple OSS Distributions rwtype="RES0" 87*27b03b36SApple OSS Distributions > 88*27b03b36SApple OSS Distributions <field_name>0</field_name> 89*27b03b36SApple OSS Distributions <field_msb>63</field_msb> 90*27b03b36SApple OSS Distributions <field_lsb>32</field_lsb> 91*27b03b36SApple OSS Distributions <field_description order="before"> 92*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 93*27b03b36SApple OSS Distributions </field_description> 94*27b03b36SApple OSS Distributions <field_values> 95*27b03b36SApple OSS Distributions </field_values> 96*27b03b36SApple OSS Distributions </field> 97*27b03b36SApple OSS Distributions <field 98*27b03b36SApple OSS Distributions id="EC_31_26" 99*27b03b36SApple OSS Distributions is_variable_length="False" 100*27b03b36SApple OSS Distributions has_partial_fieldset="False" 101*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="True" 102*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 103*27b03b36SApple OSS Distributions is_constant_value="False" 104*27b03b36SApple OSS Distributions > 105*27b03b36SApple OSS Distributions <field_name>EC</field_name> 106*27b03b36SApple OSS Distributions <field_msb>31</field_msb> 107*27b03b36SApple OSS Distributions <field_lsb>26</field_lsb> 108*27b03b36SApple OSS Distributions <field_description order="before"> 109*27b03b36SApple OSS Distributions 110*27b03b36SApple OSS Distributions <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para> 111*27b03b36SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para> 112*27b03b36SApple OSS Distributions<list type="unordered"> 113*27b03b36SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content> 114*27b03b36SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content> 115*27b03b36SApple OSS Distributions</listitem></list> 116*27b03b36SApple OSS Distributions<para>Possible values of the EC field are:</para> 117*27b03b36SApple OSS Distributions 118*27b03b36SApple OSS Distributions </field_description> 119*27b03b36SApple OSS Distributions <field_values> 120*27b03b36SApple OSS Distributions 121*27b03b36SApple OSS Distributions 122*27b03b36SApple OSS Distributions <field_value_instance> 123*27b03b36SApple OSS Distributions <field_value>0b000000</field_value> 124*27b03b36SApple OSS Distributions <field_value_description> 125*27b03b36SApple OSS Distributions <para>Unknown reason.</para> 126*27b03b36SApple OSS Distributions</field_value_description> 127*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/> 128*27b03b36SApple OSS Distributions </field_value_instance> 129*27b03b36SApple OSS Distributions <field_value_instance> 130*27b03b36SApple OSS Distributions <field_value>0b000001</field_value> 131*27b03b36SApple OSS Distributions <field_value_description> 132*27b03b36SApple OSS Distributions <para>Trapped WFI or WFE instruction execution.</para> 133*27b03b36SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para> 134*27b03b36SApple OSS Distributions</field_value_description> 135*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/> 136*27b03b36SApple OSS Distributions </field_value_instance> 137*27b03b36SApple OSS Distributions <field_value_instance> 138*27b03b36SApple OSS Distributions <field_value>0b000011</field_value> 139*27b03b36SApple OSS Distributions <field_value_description> 140*27b03b36SApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 141*27b03b36SApple OSS Distributions</field_value_description> 142*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 143*27b03b36SApple OSS Distributions </field_value_instance> 144*27b03b36SApple OSS Distributions <field_value_instance> 145*27b03b36SApple OSS Distributions <field_value>0b000100</field_value> 146*27b03b36SApple OSS Distributions <field_value_description> 147*27b03b36SApple OSS Distributions <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 148*27b03b36SApple OSS Distributions</field_value_description> 149*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 150*27b03b36SApple OSS Distributions </field_value_instance> 151*27b03b36SApple OSS Distributions <field_value_instance> 152*27b03b36SApple OSS Distributions <field_value>0b000101</field_value> 153*27b03b36SApple OSS Distributions <field_value_description> 154*27b03b36SApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 155*27b03b36SApple OSS Distributions</field_value_description> 156*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 157*27b03b36SApple OSS Distributions </field_value_instance> 158*27b03b36SApple OSS Distributions <field_value_instance> 159*27b03b36SApple OSS Distributions <field_value>0b000110</field_value> 160*27b03b36SApple OSS Distributions <field_value_description> 161*27b03b36SApple OSS Distributions <para>Trapped LDC or STC access.</para> 162*27b03b36SApple OSS Distributions<para>The only architected uses of these instruction are:</para> 163*27b03b36SApple OSS Distributions<list type="unordered"> 164*27b03b36SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content> 165*27b03b36SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content> 166*27b03b36SApple OSS Distributions</listitem></list> 167*27b03b36SApple OSS Distributions</field_value_description> 168*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/> 169*27b03b36SApple OSS Distributions </field_value_instance> 170*27b03b36SApple OSS Distributions <field_value_instance> 171*27b03b36SApple OSS Distributions <field_value>0b000111</field_value> 172*27b03b36SApple OSS Distributions <field_value_description> 173*27b03b36SApple OSS Distributions <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para> 174*27b03b36SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 175*27b03b36SApple OSS Distributions</field_value_description> 176*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/> 177*27b03b36SApple OSS Distributions </field_value_instance> 178*27b03b36SApple OSS Distributions <field_value_instance> 179*27b03b36SApple OSS Distributions <field_value>0b001100</field_value> 180*27b03b36SApple OSS Distributions <field_value_description> 181*27b03b36SApple OSS Distributions <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 182*27b03b36SApple OSS Distributions</field_value_description> 183*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 184*27b03b36SApple OSS Distributions </field_value_instance> 185*27b03b36SApple OSS Distributions <field_value_instance> 186*27b03b36SApple OSS Distributions <field_value>0b001101</field_value> 187*27b03b36SApple OSS Distributions <field_value_description> 188*27b03b36SApple OSS Distributions <para>Branch Target Exception.</para> 189*27b03b36SApple OSS Distributions</field_value_description> 190*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/> 191*27b03b36SApple OSS Distributions <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition> 192*27b03b36SApple OSS Distributions </field_value_instance> 193*27b03b36SApple OSS Distributions <field_value_instance> 194*27b03b36SApple OSS Distributions <field_value>0b001110</field_value> 195*27b03b36SApple OSS Distributions <field_value_description> 196*27b03b36SApple OSS Distributions <para>Illegal Execution state.</para> 197*27b03b36SApple OSS Distributions</field_value_description> 198*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 199*27b03b36SApple OSS Distributions </field_value_instance> 200*27b03b36SApple OSS Distributions <field_value_instance> 201*27b03b36SApple OSS Distributions <field_value>0b010001</field_value> 202*27b03b36SApple OSS Distributions <field_value_description> 203*27b03b36SApple OSS Distributions <para>SVC instruction execution in AArch32 state.</para> 204*27b03b36SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para> 205*27b03b36SApple OSS Distributions</field_value_description> 206*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 207*27b03b36SApple OSS Distributions </field_value_instance> 208*27b03b36SApple OSS Distributions <field_value_instance> 209*27b03b36SApple OSS Distributions <field_value>0b010101</field_value> 210*27b03b36SApple OSS Distributions <field_value_description> 211*27b03b36SApple OSS Distributions <para>SVC instruction execution in AArch64 state.</para> 212*27b03b36SApple OSS Distributions</field_value_description> 213*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 214*27b03b36SApple OSS Distributions </field_value_instance> 215*27b03b36SApple OSS Distributions <field_value_instance> 216*27b03b36SApple OSS Distributions <field_value>0b011000</field_value> 217*27b03b36SApple OSS Distributions <field_value_description> 218*27b03b36SApple OSS Distributions <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para> 219*27b03b36SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para> 220*27b03b36SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para> 221*27b03b36SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para> 222*27b03b36SApple OSS Distributions</field_value_description> 223*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/> 224*27b03b36SApple OSS Distributions </field_value_instance> 225*27b03b36SApple OSS Distributions <field_value_instance> 226*27b03b36SApple OSS Distributions <field_value>0b011001</field_value> 227*27b03b36SApple OSS Distributions <field_value_description> 228*27b03b36SApple OSS Distributions <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 229*27b03b36SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para> 230*27b03b36SApple OSS Distributions</field_value_description> 231*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/> 232*27b03b36SApple OSS Distributions </field_value_instance> 233*27b03b36SApple OSS Distributions <field_value_instance> 234*27b03b36SApple OSS Distributions <field_value>0b100000</field_value> 235*27b03b36SApple OSS Distributions <field_value_description> 236*27b03b36SApple OSS Distributions <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 237*27b03b36SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 238*27b03b36SApple OSS Distributions</field_value_description> 239*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 240*27b03b36SApple OSS Distributions </field_value_instance> 241*27b03b36SApple OSS Distributions <field_value_instance> 242*27b03b36SApple OSS Distributions <field_value>0b100001</field_value> 243*27b03b36SApple OSS Distributions <field_value_description> 244*27b03b36SApple OSS Distributions <para>Instruction Abort taken without a change in Exception level.</para> 245*27b03b36SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 246*27b03b36SApple OSS Distributions</field_value_description> 247*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 248*27b03b36SApple OSS Distributions </field_value_instance> 249*27b03b36SApple OSS Distributions <field_value_instance> 250*27b03b36SApple OSS Distributions <field_value>0b100010</field_value> 251*27b03b36SApple OSS Distributions <field_value_description> 252*27b03b36SApple OSS Distributions <para>PC alignment fault exception.</para> 253*27b03b36SApple OSS Distributions</field_value_description> 254*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 255*27b03b36SApple OSS Distributions </field_value_instance> 256*27b03b36SApple OSS Distributions <field_value_instance> 257*27b03b36SApple OSS Distributions <field_value>0b100100</field_value> 258*27b03b36SApple OSS Distributions <field_value_description> 259*27b03b36SApple OSS Distributions <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 260*27b03b36SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 261*27b03b36SApple OSS Distributions</field_value_description> 262*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 263*27b03b36SApple OSS Distributions </field_value_instance> 264*27b03b36SApple OSS Distributions <field_value_instance> 265*27b03b36SApple OSS Distributions <field_value>0b100101</field_value> 266*27b03b36SApple OSS Distributions <field_value_description> 267*27b03b36SApple OSS Distributions <para>Data Abort taken without a change in Exception level.</para> 268*27b03b36SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 269*27b03b36SApple OSS Distributions</field_value_description> 270*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 271*27b03b36SApple OSS Distributions </field_value_instance> 272*27b03b36SApple OSS Distributions <field_value_instance> 273*27b03b36SApple OSS Distributions <field_value>0b100110</field_value> 274*27b03b36SApple OSS Distributions <field_value_description> 275*27b03b36SApple OSS Distributions <para>SP alignment fault exception.</para> 276*27b03b36SApple OSS Distributions</field_value_description> 277*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 278*27b03b36SApple OSS Distributions </field_value_instance> 279*27b03b36SApple OSS Distributions <field_value_instance> 280*27b03b36SApple OSS Distributions <field_value>0b101000</field_value> 281*27b03b36SApple OSS Distributions <field_value_description> 282*27b03b36SApple OSS Distributions <para>Trapped floating-point exception taken from AArch32 state.</para> 283*27b03b36SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 284*27b03b36SApple OSS Distributions</field_value_description> 285*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 286*27b03b36SApple OSS Distributions </field_value_instance> 287*27b03b36SApple OSS Distributions <field_value_instance> 288*27b03b36SApple OSS Distributions <field_value>0b101100</field_value> 289*27b03b36SApple OSS Distributions <field_value_description> 290*27b03b36SApple OSS Distributions <para>Trapped floating-point exception taken from AArch64 state.</para> 291*27b03b36SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 292*27b03b36SApple OSS Distributions</field_value_description> 293*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 294*27b03b36SApple OSS Distributions </field_value_instance> 295*27b03b36SApple OSS Distributions <field_value_instance> 296*27b03b36SApple OSS Distributions <field_value>0b101111</field_value> 297*27b03b36SApple OSS Distributions <field_value_description> 298*27b03b36SApple OSS Distributions <para>SError interrupt.</para> 299*27b03b36SApple OSS Distributions</field_value_description> 300*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/> 301*27b03b36SApple OSS Distributions </field_value_instance> 302*27b03b36SApple OSS Distributions <field_value_instance> 303*27b03b36SApple OSS Distributions <field_value>0b110000</field_value> 304*27b03b36SApple OSS Distributions <field_value_description> 305*27b03b36SApple OSS Distributions <para>Breakpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 306*27b03b36SApple OSS Distributions</field_value_description> 307*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 308*27b03b36SApple OSS Distributions </field_value_instance> 309*27b03b36SApple OSS Distributions <field_value_instance> 310*27b03b36SApple OSS Distributions <field_value>0b110001</field_value> 311*27b03b36SApple OSS Distributions <field_value_description> 312*27b03b36SApple OSS Distributions <para>Breakpoint exception taken without a change in Exception level.</para> 313*27b03b36SApple OSS Distributions</field_value_description> 314*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 315*27b03b36SApple OSS Distributions </field_value_instance> 316*27b03b36SApple OSS Distributions <field_value_instance> 317*27b03b36SApple OSS Distributions <field_value>0b110010</field_value> 318*27b03b36SApple OSS Distributions <field_value_description> 319*27b03b36SApple OSS Distributions <para>Software Step exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 320*27b03b36SApple OSS Distributions</field_value_description> 321*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 322*27b03b36SApple OSS Distributions </field_value_instance> 323*27b03b36SApple OSS Distributions <field_value_instance> 324*27b03b36SApple OSS Distributions <field_value>0b110011</field_value> 325*27b03b36SApple OSS Distributions <field_value_description> 326*27b03b36SApple OSS Distributions <para>Software Step exception taken without a change in Exception level.</para> 327*27b03b36SApple OSS Distributions</field_value_description> 328*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 329*27b03b36SApple OSS Distributions </field_value_instance> 330*27b03b36SApple OSS Distributions <field_value_instance> 331*27b03b36SApple OSS Distributions <field_value>0b110100</field_value> 332*27b03b36SApple OSS Distributions <field_value_description> 333*27b03b36SApple OSS Distributions <para>Watchpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 334*27b03b36SApple OSS Distributions</field_value_description> 335*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 336*27b03b36SApple OSS Distributions </field_value_instance> 337*27b03b36SApple OSS Distributions <field_value_instance> 338*27b03b36SApple OSS Distributions <field_value>0b110101</field_value> 339*27b03b36SApple OSS Distributions <field_value_description> 340*27b03b36SApple OSS Distributions <para>Watchpoint exception taken without a change in Exception level.</para> 341*27b03b36SApple OSS Distributions</field_value_description> 342*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 343*27b03b36SApple OSS Distributions </field_value_instance> 344*27b03b36SApple OSS Distributions <field_value_instance> 345*27b03b36SApple OSS Distributions <field_value>0b111000</field_value> 346*27b03b36SApple OSS Distributions <field_value_description> 347*27b03b36SApple OSS Distributions <para>BKPT instruction execution in AArch32 state.</para> 348*27b03b36SApple OSS Distributions</field_value_description> 349*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 350*27b03b36SApple OSS Distributions </field_value_instance> 351*27b03b36SApple OSS Distributions <field_value_instance> 352*27b03b36SApple OSS Distributions <field_value>0b111100</field_value> 353*27b03b36SApple OSS Distributions <field_value_description> 354*27b03b36SApple OSS Distributions <para>BRK instruction execution in AArch64 state.</para> 355*27b03b36SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para> 356*27b03b36SApple OSS Distributions</field_value_description> 357*27b03b36SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 358*27b03b36SApple OSS Distributions </field_value_instance> 359*27b03b36SApple OSS Distributions </field_values> 360*27b03b36SApple OSS Distributions <field_description order="after"> 361*27b03b36SApple OSS Distributions 362*27b03b36SApple OSS Distributions <para>All other EC values are reserved by Arm, and:</para> 363*27b03b36SApple OSS Distributions<list type="unordered"> 364*27b03b36SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content> 365*27b03b36SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content> 366*27b03b36SApple OSS Distributions</listitem></list> 367*27b03b36SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para> 368*27b03b36SApple OSS Distributions 369*27b03b36SApple OSS Distributions </field_description> 370*27b03b36SApple OSS Distributions <field_resets> 371*27b03b36SApple OSS Distributions 372*27b03b36SApple OSS Distributions <field_reset> 373*27b03b36SApple OSS Distributions 374*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 375*27b03b36SApple OSS Distributions 376*27b03b36SApple OSS Distributions </field_reset> 377*27b03b36SApple OSS Distributions</field_resets> 378*27b03b36SApple OSS Distributions </field> 379*27b03b36SApple OSS Distributions <field 380*27b03b36SApple OSS Distributions id="IL_25_25" 381*27b03b36SApple OSS Distributions is_variable_length="False" 382*27b03b36SApple OSS Distributions has_partial_fieldset="False" 383*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 384*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 385*27b03b36SApple OSS Distributions is_constant_value="False" 386*27b03b36SApple OSS Distributions > 387*27b03b36SApple OSS Distributions <field_name>IL</field_name> 388*27b03b36SApple OSS Distributions <field_msb>25</field_msb> 389*27b03b36SApple OSS Distributions <field_lsb>25</field_lsb> 390*27b03b36SApple OSS Distributions <field_description order="before"> 391*27b03b36SApple OSS Distributions 392*27b03b36SApple OSS Distributions <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para> 393*27b03b36SApple OSS Distributions 394*27b03b36SApple OSS Distributions </field_description> 395*27b03b36SApple OSS Distributions <field_values> 396*27b03b36SApple OSS Distributions 397*27b03b36SApple OSS Distributions 398*27b03b36SApple OSS Distributions <field_value_instance> 399*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 400*27b03b36SApple OSS Distributions <field_value_description> 401*27b03b36SApple OSS Distributions <para>16-bit instruction trapped.</para> 402*27b03b36SApple OSS Distributions</field_value_description> 403*27b03b36SApple OSS Distributions </field_value_instance> 404*27b03b36SApple OSS Distributions <field_value_instance> 405*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 406*27b03b36SApple OSS Distributions <field_value_description> 407*27b03b36SApple OSS Distributions <list type="unordered"> 408*27b03b36SApple OSS Distributions<listitem><content> 409*27b03b36SApple OSS Distributions<para>An SError interrupt.</para> 410*27b03b36SApple OSS Distributions</content> 411*27b03b36SApple OSS Distributions</listitem><listitem><content> 412*27b03b36SApple OSS Distributions<para>An Instruction Abort exception.</para> 413*27b03b36SApple OSS Distributions</content> 414*27b03b36SApple OSS Distributions</listitem><listitem><content> 415*27b03b36SApple OSS Distributions<para>A PC alignment fault exception.</para> 416*27b03b36SApple OSS Distributions</content> 417*27b03b36SApple OSS Distributions</listitem><listitem><content> 418*27b03b36SApple OSS Distributions<para>An SP alignment fault exception.</para> 419*27b03b36SApple OSS Distributions</content> 420*27b03b36SApple OSS Distributions</listitem><listitem><content> 421*27b03b36SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para> 422*27b03b36SApple OSS Distributions</content> 423*27b03b36SApple OSS Distributions</listitem><listitem><content> 424*27b03b36SApple OSS Distributions<para>An Illegal Execution state exception.</para> 425*27b03b36SApple OSS Distributions</content> 426*27b03b36SApple OSS Distributions</listitem><listitem><content> 427*27b03b36SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para> 428*27b03b36SApple OSS Distributions<list type="unordered"> 429*27b03b36SApple OSS Distributions<listitem><content> 430*27b03b36SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para> 431*27b03b36SApple OSS Distributions</content> 432*27b03b36SApple OSS Distributions</listitem><listitem><content> 433*27b03b36SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para> 434*27b03b36SApple OSS Distributions</content> 435*27b03b36SApple OSS Distributions</listitem></list> 436*27b03b36SApple OSS Distributions</content> 437*27b03b36SApple OSS Distributions</listitem><listitem><content> 438*27b03b36SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para> 439*27b03b36SApple OSS Distributions</content> 440*27b03b36SApple OSS Distributions</listitem></list> 441*27b03b36SApple OSS Distributions</field_value_description> 442*27b03b36SApple OSS Distributions </field_value_instance> 443*27b03b36SApple OSS Distributions </field_values> 444*27b03b36SApple OSS Distributions <field_resets> 445*27b03b36SApple OSS Distributions 446*27b03b36SApple OSS Distributions <field_reset> 447*27b03b36SApple OSS Distributions 448*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 449*27b03b36SApple OSS Distributions 450*27b03b36SApple OSS Distributions </field_reset> 451*27b03b36SApple OSS Distributions</field_resets> 452*27b03b36SApple OSS Distributions </field> 453*27b03b36SApple OSS Distributions <field 454*27b03b36SApple OSS Distributions id="ISS_24_0" 455*27b03b36SApple OSS Distributions is_variable_length="False" 456*27b03b36SApple OSS Distributions has_partial_fieldset="True" 457*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 458*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 459*27b03b36SApple OSS Distributions is_constant_value="False" 460*27b03b36SApple OSS Distributions > 461*27b03b36SApple OSS Distributions <field_name>ISS</field_name> 462*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 463*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 464*27b03b36SApple OSS Distributions <field_description order="before"> 465*27b03b36SApple OSS Distributions 466*27b03b36SApple OSS Distributions <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para> 467*27b03b36SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para> 468*27b03b36SApple OSS Distributions<list type="unordered"> 469*27b03b36SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content> 470*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered"> 471*27b03b36SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content> 472*27b03b36SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content> 473*27b03b36SApple OSS Distributions</listitem></list> 474*27b03b36SApple OSS Distributions</content> 475*27b03b36SApple OSS Distributions</listitem></list> 476*27b03b36SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para> 477*27b03b36SApple OSS Distributions 478*27b03b36SApple OSS Distributions </field_description> 479*27b03b36SApple OSS Distributions <field_values> 480*27b03b36SApple OSS Distributions 481*27b03b36SApple OSS Distributions <field_value_name>I</field_value_name> 482*27b03b36SApple OSS Distributions </field_values> 483*27b03b36SApple OSS Distributions <field_resets> 484*27b03b36SApple OSS Distributions 485*27b03b36SApple OSS Distributions</field_resets> 486*27b03b36SApple OSS Distributions <partial_fieldset> 487*27b03b36SApple OSS Distributions <fields length="25"> 488*27b03b36SApple OSS Distributions <fields_instance>Exceptions with an unknown reason</fields_instance> 489*27b03b36SApple OSS Distributions <text_before_fields> 490*27b03b36SApple OSS Distributions 491*27b03b36SApple OSS Distributions 492*27b03b36SApple OSS Distributions 493*27b03b36SApple OSS Distributions </text_before_fields> 494*27b03b36SApple OSS Distributions 495*27b03b36SApple OSS Distributions <field 496*27b03b36SApple OSS Distributions id="0_24_0" 497*27b03b36SApple OSS Distributions is_variable_length="False" 498*27b03b36SApple OSS Distributions has_partial_fieldset="False" 499*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 500*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 501*27b03b36SApple OSS Distributions is_constant_value="False" 502*27b03b36SApple OSS Distributions rwtype="RES0" 503*27b03b36SApple OSS Distributions > 504*27b03b36SApple OSS Distributions <field_name>0</field_name> 505*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 506*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 507*27b03b36SApple OSS Distributions <field_description order="before"> 508*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 509*27b03b36SApple OSS Distributions </field_description> 510*27b03b36SApple OSS Distributions <field_values> 511*27b03b36SApple OSS Distributions </field_values> 512*27b03b36SApple OSS Distributions </field> 513*27b03b36SApple OSS Distributions <text_after_fields> 514*27b03b36SApple OSS Distributions 515*27b03b36SApple OSS Distributions <para>When an exception is reported using this EC code the IL field is set to 1.</para> 516*27b03b36SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para> 517*27b03b36SApple OSS Distributions<list type="unordered"> 518*27b03b36SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered"> 519*27b03b36SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content> 520*27b03b36SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content> 521*27b03b36SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content> 522*27b03b36SApple OSS Distributions</listitem></list> 523*27b03b36SApple OSS Distributions</content> 524*27b03b36SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content> 525*27b03b36SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content> 526*27b03b36SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content> 527*27b03b36SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content> 528*27b03b36SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content> 529*27b03b36SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered"> 530*27b03b36SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content> 531*27b03b36SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content> 532*27b03b36SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content> 533*27b03b36SApple OSS Distributions</listitem></list> 534*27b03b36SApple OSS Distributions</content> 535*27b03b36SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content> 536*27b03b36SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered"> 537*27b03b36SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content> 538*27b03b36SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content> 539*27b03b36SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content> 540*27b03b36SApple OSS Distributions</listitem></list> 541*27b03b36SApple OSS Distributions</content> 542*27b03b36SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 543*27b03b36SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content> 544*27b03b36SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content> 545*27b03b36SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content> 546*27b03b36SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered"> 547*27b03b36SApple OSS Distributions<listitem><content>An SVE instruction.</content> 548*27b03b36SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content> 549*27b03b36SApple OSS Distributions</listitem></list> 550*27b03b36SApple OSS Distributions</content> 551*27b03b36SApple OSS Distributions</listitem></list> 552*27b03b36SApple OSS Distributions 553*27b03b36SApple OSS Distributions </text_after_fields> 554*27b03b36SApple OSS Distributions </fields> 555*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 556*27b03b36SApple OSS Distributions 557*27b03b36SApple OSS Distributions 558*27b03b36SApple OSS Distributions 559*27b03b36SApple OSS Distributions 560*27b03b36SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 561*27b03b36SApple OSS Distributions </reg_fieldset> 562*27b03b36SApple OSS Distributions </partial_fieldset> 563*27b03b36SApple OSS Distributions <partial_fieldset> 564*27b03b36SApple OSS Distributions <fields length="25"> 565*27b03b36SApple OSS Distributions <fields_instance>Exception from a WFI or WFE instruction</fields_instance> 566*27b03b36SApple OSS Distributions <text_before_fields> 567*27b03b36SApple OSS Distributions 568*27b03b36SApple OSS Distributions 569*27b03b36SApple OSS Distributions 570*27b03b36SApple OSS Distributions </text_before_fields> 571*27b03b36SApple OSS Distributions 572*27b03b36SApple OSS Distributions <field 573*27b03b36SApple OSS Distributions id="CV_24_24" 574*27b03b36SApple OSS Distributions is_variable_length="False" 575*27b03b36SApple OSS Distributions has_partial_fieldset="False" 576*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 577*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 578*27b03b36SApple OSS Distributions is_constant_value="False" 579*27b03b36SApple OSS Distributions > 580*27b03b36SApple OSS Distributions <field_name>CV</field_name> 581*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 582*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 583*27b03b36SApple OSS Distributions <field_description order="before"> 584*27b03b36SApple OSS Distributions 585*27b03b36SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 586*27b03b36SApple OSS Distributions 587*27b03b36SApple OSS Distributions </field_description> 588*27b03b36SApple OSS Distributions <field_values> 589*27b03b36SApple OSS Distributions 590*27b03b36SApple OSS Distributions 591*27b03b36SApple OSS Distributions <field_value_instance> 592*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 593*27b03b36SApple OSS Distributions <field_value_description> 594*27b03b36SApple OSS Distributions <para>The COND field is not valid.</para> 595*27b03b36SApple OSS Distributions</field_value_description> 596*27b03b36SApple OSS Distributions </field_value_instance> 597*27b03b36SApple OSS Distributions <field_value_instance> 598*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 599*27b03b36SApple OSS Distributions <field_value_description> 600*27b03b36SApple OSS Distributions <para>The COND field is valid.</para> 601*27b03b36SApple OSS Distributions</field_value_description> 602*27b03b36SApple OSS Distributions </field_value_instance> 603*27b03b36SApple OSS Distributions </field_values> 604*27b03b36SApple OSS Distributions <field_description order="after"> 605*27b03b36SApple OSS Distributions 606*27b03b36SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 607*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 608*27b03b36SApple OSS Distributions<list type="unordered"> 609*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 610*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 611*27b03b36SApple OSS Distributions</listitem></list> 612*27b03b36SApple OSS Distributions 613*27b03b36SApple OSS Distributions </field_description> 614*27b03b36SApple OSS Distributions <field_resets> 615*27b03b36SApple OSS Distributions 616*27b03b36SApple OSS Distributions <field_reset> 617*27b03b36SApple OSS Distributions 618*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 619*27b03b36SApple OSS Distributions 620*27b03b36SApple OSS Distributions </field_reset> 621*27b03b36SApple OSS Distributions</field_resets> 622*27b03b36SApple OSS Distributions </field> 623*27b03b36SApple OSS Distributions <field 624*27b03b36SApple OSS Distributions id="COND_23_20" 625*27b03b36SApple OSS Distributions is_variable_length="False" 626*27b03b36SApple OSS Distributions has_partial_fieldset="False" 627*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 628*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 629*27b03b36SApple OSS Distributions is_constant_value="False" 630*27b03b36SApple OSS Distributions > 631*27b03b36SApple OSS Distributions <field_name>COND</field_name> 632*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 633*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 634*27b03b36SApple OSS Distributions <field_description order="before"> 635*27b03b36SApple OSS Distributions 636*27b03b36SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 637*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 638*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 639*27b03b36SApple OSS Distributions<list type="unordered"> 640*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 641*27b03b36SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 642*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 643*27b03b36SApple OSS Distributions</listitem></list> 644*27b03b36SApple OSS Distributions</content> 645*27b03b36SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 646*27b03b36SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 647*27b03b36SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 648*27b03b36SApple OSS Distributions</listitem></list> 649*27b03b36SApple OSS Distributions</content> 650*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 651*27b03b36SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 652*27b03b36SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 653*27b03b36SApple OSS Distributions</listitem></list> 654*27b03b36SApple OSS Distributions</content> 655*27b03b36SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 656*27b03b36SApple OSS Distributions</listitem></list> 657*27b03b36SApple OSS Distributions 658*27b03b36SApple OSS Distributions </field_description> 659*27b03b36SApple OSS Distributions <field_values> 660*27b03b36SApple OSS Distributions 661*27b03b36SApple OSS Distributions 662*27b03b36SApple OSS Distributions </field_values> 663*27b03b36SApple OSS Distributions <field_resets> 664*27b03b36SApple OSS Distributions 665*27b03b36SApple OSS Distributions <field_reset> 666*27b03b36SApple OSS Distributions 667*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 668*27b03b36SApple OSS Distributions 669*27b03b36SApple OSS Distributions </field_reset> 670*27b03b36SApple OSS Distributions</field_resets> 671*27b03b36SApple OSS Distributions </field> 672*27b03b36SApple OSS Distributions <field 673*27b03b36SApple OSS Distributions id="0_19_1" 674*27b03b36SApple OSS Distributions is_variable_length="False" 675*27b03b36SApple OSS Distributions has_partial_fieldset="False" 676*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 677*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 678*27b03b36SApple OSS Distributions is_constant_value="False" 679*27b03b36SApple OSS Distributions rwtype="RES0" 680*27b03b36SApple OSS Distributions > 681*27b03b36SApple OSS Distributions <field_name>0</field_name> 682*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 683*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 684*27b03b36SApple OSS Distributions <field_description order="before"> 685*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 686*27b03b36SApple OSS Distributions </field_description> 687*27b03b36SApple OSS Distributions <field_values> 688*27b03b36SApple OSS Distributions </field_values> 689*27b03b36SApple OSS Distributions </field> 690*27b03b36SApple OSS Distributions <field 691*27b03b36SApple OSS Distributions id="TI_0_0" 692*27b03b36SApple OSS Distributions is_variable_length="False" 693*27b03b36SApple OSS Distributions has_partial_fieldset="False" 694*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 695*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 696*27b03b36SApple OSS Distributions is_constant_value="False" 697*27b03b36SApple OSS Distributions > 698*27b03b36SApple OSS Distributions <field_name>TI</field_name> 699*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 700*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 701*27b03b36SApple OSS Distributions <field_description order="before"> 702*27b03b36SApple OSS Distributions 703*27b03b36SApple OSS Distributions <para>Trapped instruction. Possible values of this bit are:</para> 704*27b03b36SApple OSS Distributions 705*27b03b36SApple OSS Distributions </field_description> 706*27b03b36SApple OSS Distributions <field_values> 707*27b03b36SApple OSS Distributions 708*27b03b36SApple OSS Distributions 709*27b03b36SApple OSS Distributions <field_value_instance> 710*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 711*27b03b36SApple OSS Distributions <field_value_description> 712*27b03b36SApple OSS Distributions <para>WFI trapped.</para> 713*27b03b36SApple OSS Distributions</field_value_description> 714*27b03b36SApple OSS Distributions </field_value_instance> 715*27b03b36SApple OSS Distributions <field_value_instance> 716*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 717*27b03b36SApple OSS Distributions <field_value_description> 718*27b03b36SApple OSS Distributions <para>WFE trapped.</para> 719*27b03b36SApple OSS Distributions</field_value_description> 720*27b03b36SApple OSS Distributions </field_value_instance> 721*27b03b36SApple OSS Distributions </field_values> 722*27b03b36SApple OSS Distributions <field_resets> 723*27b03b36SApple OSS Distributions 724*27b03b36SApple OSS Distributions <field_reset> 725*27b03b36SApple OSS Distributions 726*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 727*27b03b36SApple OSS Distributions 728*27b03b36SApple OSS Distributions </field_reset> 729*27b03b36SApple OSS Distributions</field_resets> 730*27b03b36SApple OSS Distributions </field> 731*27b03b36SApple OSS Distributions <text_after_fields> 732*27b03b36SApple OSS Distributions 733*27b03b36SApple OSS Distributions <para>The following sections describe configuration settings for generating this exception:</para> 734*27b03b36SApple OSS Distributions<list type="unordered"> 735*27b03b36SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 736*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 737*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 738*27b03b36SApple OSS Distributions</listitem></list> 739*27b03b36SApple OSS Distributions 740*27b03b36SApple OSS Distributions </text_after_fields> 741*27b03b36SApple OSS Distributions </fields> 742*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 743*27b03b36SApple OSS Distributions 744*27b03b36SApple OSS Distributions 745*27b03b36SApple OSS Distributions 746*27b03b36SApple OSS Distributions 747*27b03b36SApple OSS Distributions 748*27b03b36SApple OSS Distributions 749*27b03b36SApple OSS Distributions 750*27b03b36SApple OSS Distributions 751*27b03b36SApple OSS Distributions 752*27b03b36SApple OSS Distributions 753*27b03b36SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 754*27b03b36SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 755*27b03b36SApple OSS Distributions <fieldat id="0_19_1" msb="19" lsb="1"/> 756*27b03b36SApple OSS Distributions <fieldat id="TI_0_0" msb="0" lsb="0"/> 757*27b03b36SApple OSS Distributions </reg_fieldset> 758*27b03b36SApple OSS Distributions </partial_fieldset> 759*27b03b36SApple OSS Distributions <partial_fieldset> 760*27b03b36SApple OSS Distributions <fields length="25"> 761*27b03b36SApple OSS Distributions <fields_instance>Exception from an MCR or MRC access</fields_instance> 762*27b03b36SApple OSS Distributions <text_before_fields> 763*27b03b36SApple OSS Distributions 764*27b03b36SApple OSS Distributions 765*27b03b36SApple OSS Distributions 766*27b03b36SApple OSS Distributions </text_before_fields> 767*27b03b36SApple OSS Distributions 768*27b03b36SApple OSS Distributions <field 769*27b03b36SApple OSS Distributions id="CV_24_24" 770*27b03b36SApple OSS Distributions is_variable_length="False" 771*27b03b36SApple OSS Distributions has_partial_fieldset="False" 772*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 773*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 774*27b03b36SApple OSS Distributions is_constant_value="False" 775*27b03b36SApple OSS Distributions > 776*27b03b36SApple OSS Distributions <field_name>CV</field_name> 777*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 778*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 779*27b03b36SApple OSS Distributions <field_description order="before"> 780*27b03b36SApple OSS Distributions 781*27b03b36SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 782*27b03b36SApple OSS Distributions 783*27b03b36SApple OSS Distributions </field_description> 784*27b03b36SApple OSS Distributions <field_values> 785*27b03b36SApple OSS Distributions 786*27b03b36SApple OSS Distributions 787*27b03b36SApple OSS Distributions <field_value_instance> 788*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 789*27b03b36SApple OSS Distributions <field_value_description> 790*27b03b36SApple OSS Distributions <para>The COND field is not valid.</para> 791*27b03b36SApple OSS Distributions</field_value_description> 792*27b03b36SApple OSS Distributions </field_value_instance> 793*27b03b36SApple OSS Distributions <field_value_instance> 794*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 795*27b03b36SApple OSS Distributions <field_value_description> 796*27b03b36SApple OSS Distributions <para>The COND field is valid.</para> 797*27b03b36SApple OSS Distributions</field_value_description> 798*27b03b36SApple OSS Distributions </field_value_instance> 799*27b03b36SApple OSS Distributions </field_values> 800*27b03b36SApple OSS Distributions <field_description order="after"> 801*27b03b36SApple OSS Distributions 802*27b03b36SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 803*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 804*27b03b36SApple OSS Distributions<list type="unordered"> 805*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 806*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 807*27b03b36SApple OSS Distributions</listitem></list> 808*27b03b36SApple OSS Distributions 809*27b03b36SApple OSS Distributions </field_description> 810*27b03b36SApple OSS Distributions <field_resets> 811*27b03b36SApple OSS Distributions 812*27b03b36SApple OSS Distributions <field_reset> 813*27b03b36SApple OSS Distributions 814*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 815*27b03b36SApple OSS Distributions 816*27b03b36SApple OSS Distributions </field_reset> 817*27b03b36SApple OSS Distributions</field_resets> 818*27b03b36SApple OSS Distributions </field> 819*27b03b36SApple OSS Distributions <field 820*27b03b36SApple OSS Distributions id="COND_23_20" 821*27b03b36SApple OSS Distributions is_variable_length="False" 822*27b03b36SApple OSS Distributions has_partial_fieldset="False" 823*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 824*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 825*27b03b36SApple OSS Distributions is_constant_value="False" 826*27b03b36SApple OSS Distributions > 827*27b03b36SApple OSS Distributions <field_name>COND</field_name> 828*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 829*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 830*27b03b36SApple OSS Distributions <field_description order="before"> 831*27b03b36SApple OSS Distributions 832*27b03b36SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 833*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 834*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 835*27b03b36SApple OSS Distributions<list type="unordered"> 836*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 837*27b03b36SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 838*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 839*27b03b36SApple OSS Distributions</listitem></list> 840*27b03b36SApple OSS Distributions</content> 841*27b03b36SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 842*27b03b36SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 843*27b03b36SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 844*27b03b36SApple OSS Distributions</listitem></list> 845*27b03b36SApple OSS Distributions</content> 846*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 847*27b03b36SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 848*27b03b36SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 849*27b03b36SApple OSS Distributions</listitem></list> 850*27b03b36SApple OSS Distributions</content> 851*27b03b36SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 852*27b03b36SApple OSS Distributions</listitem></list> 853*27b03b36SApple OSS Distributions 854*27b03b36SApple OSS Distributions </field_description> 855*27b03b36SApple OSS Distributions <field_values> 856*27b03b36SApple OSS Distributions 857*27b03b36SApple OSS Distributions 858*27b03b36SApple OSS Distributions </field_values> 859*27b03b36SApple OSS Distributions <field_resets> 860*27b03b36SApple OSS Distributions 861*27b03b36SApple OSS Distributions <field_reset> 862*27b03b36SApple OSS Distributions 863*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 864*27b03b36SApple OSS Distributions 865*27b03b36SApple OSS Distributions </field_reset> 866*27b03b36SApple OSS Distributions</field_resets> 867*27b03b36SApple OSS Distributions </field> 868*27b03b36SApple OSS Distributions <field 869*27b03b36SApple OSS Distributions id="Opc2_19_17" 870*27b03b36SApple OSS Distributions is_variable_length="False" 871*27b03b36SApple OSS Distributions has_partial_fieldset="False" 872*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 873*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 874*27b03b36SApple OSS Distributions is_constant_value="False" 875*27b03b36SApple OSS Distributions > 876*27b03b36SApple OSS Distributions <field_name>Opc2</field_name> 877*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 878*27b03b36SApple OSS Distributions <field_lsb>17</field_lsb> 879*27b03b36SApple OSS Distributions <field_description order="before"> 880*27b03b36SApple OSS Distributions 881*27b03b36SApple OSS Distributions <para>The Opc2 value from the issued instruction.</para> 882*27b03b36SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para> 883*27b03b36SApple OSS Distributions 884*27b03b36SApple OSS Distributions </field_description> 885*27b03b36SApple OSS Distributions <field_values> 886*27b03b36SApple OSS Distributions 887*27b03b36SApple OSS Distributions 888*27b03b36SApple OSS Distributions </field_values> 889*27b03b36SApple OSS Distributions <field_resets> 890*27b03b36SApple OSS Distributions 891*27b03b36SApple OSS Distributions <field_reset> 892*27b03b36SApple OSS Distributions 893*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 894*27b03b36SApple OSS Distributions 895*27b03b36SApple OSS Distributions </field_reset> 896*27b03b36SApple OSS Distributions</field_resets> 897*27b03b36SApple OSS Distributions </field> 898*27b03b36SApple OSS Distributions <field 899*27b03b36SApple OSS Distributions id="Opc1_16_14" 900*27b03b36SApple OSS Distributions is_variable_length="False" 901*27b03b36SApple OSS Distributions has_partial_fieldset="False" 902*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 903*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 904*27b03b36SApple OSS Distributions is_constant_value="False" 905*27b03b36SApple OSS Distributions > 906*27b03b36SApple OSS Distributions <field_name>Opc1</field_name> 907*27b03b36SApple OSS Distributions <field_msb>16</field_msb> 908*27b03b36SApple OSS Distributions <field_lsb>14</field_lsb> 909*27b03b36SApple OSS Distributions <field_description order="before"> 910*27b03b36SApple OSS Distributions 911*27b03b36SApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 912*27b03b36SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para> 913*27b03b36SApple OSS Distributions 914*27b03b36SApple OSS Distributions </field_description> 915*27b03b36SApple OSS Distributions <field_values> 916*27b03b36SApple OSS Distributions 917*27b03b36SApple OSS Distributions 918*27b03b36SApple OSS Distributions </field_values> 919*27b03b36SApple OSS Distributions <field_resets> 920*27b03b36SApple OSS Distributions 921*27b03b36SApple OSS Distributions <field_reset> 922*27b03b36SApple OSS Distributions 923*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 924*27b03b36SApple OSS Distributions 925*27b03b36SApple OSS Distributions </field_reset> 926*27b03b36SApple OSS Distributions</field_resets> 927*27b03b36SApple OSS Distributions </field> 928*27b03b36SApple OSS Distributions <field 929*27b03b36SApple OSS Distributions id="CRn_13_10" 930*27b03b36SApple OSS Distributions is_variable_length="False" 931*27b03b36SApple OSS Distributions has_partial_fieldset="False" 932*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 933*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 934*27b03b36SApple OSS Distributions is_constant_value="False" 935*27b03b36SApple OSS Distributions > 936*27b03b36SApple OSS Distributions <field_name>CRn</field_name> 937*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 938*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 939*27b03b36SApple OSS Distributions <field_description order="before"> 940*27b03b36SApple OSS Distributions 941*27b03b36SApple OSS Distributions <para>The CRn value from the issued instruction.</para> 942*27b03b36SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para> 943*27b03b36SApple OSS Distributions 944*27b03b36SApple OSS Distributions </field_description> 945*27b03b36SApple OSS Distributions <field_values> 946*27b03b36SApple OSS Distributions 947*27b03b36SApple OSS Distributions 948*27b03b36SApple OSS Distributions </field_values> 949*27b03b36SApple OSS Distributions <field_resets> 950*27b03b36SApple OSS Distributions 951*27b03b36SApple OSS Distributions <field_reset> 952*27b03b36SApple OSS Distributions 953*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 954*27b03b36SApple OSS Distributions 955*27b03b36SApple OSS Distributions </field_reset> 956*27b03b36SApple OSS Distributions</field_resets> 957*27b03b36SApple OSS Distributions </field> 958*27b03b36SApple OSS Distributions <field 959*27b03b36SApple OSS Distributions id="Rt_9_5" 960*27b03b36SApple OSS Distributions is_variable_length="False" 961*27b03b36SApple OSS Distributions has_partial_fieldset="False" 962*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 963*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 964*27b03b36SApple OSS Distributions is_constant_value="False" 965*27b03b36SApple OSS Distributions > 966*27b03b36SApple OSS Distributions <field_name>Rt</field_name> 967*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 968*27b03b36SApple OSS Distributions <field_lsb>5</field_lsb> 969*27b03b36SApple OSS Distributions <field_description order="before"> 970*27b03b36SApple OSS Distributions 971*27b03b36SApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 972*27b03b36SApple OSS Distributions 973*27b03b36SApple OSS Distributions </field_description> 974*27b03b36SApple OSS Distributions <field_values> 975*27b03b36SApple OSS Distributions 976*27b03b36SApple OSS Distributions 977*27b03b36SApple OSS Distributions </field_values> 978*27b03b36SApple OSS Distributions <field_resets> 979*27b03b36SApple OSS Distributions 980*27b03b36SApple OSS Distributions <field_reset> 981*27b03b36SApple OSS Distributions 982*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 983*27b03b36SApple OSS Distributions 984*27b03b36SApple OSS Distributions </field_reset> 985*27b03b36SApple OSS Distributions</field_resets> 986*27b03b36SApple OSS Distributions </field> 987*27b03b36SApple OSS Distributions <field 988*27b03b36SApple OSS Distributions id="CRm_4_1" 989*27b03b36SApple OSS Distributions is_variable_length="False" 990*27b03b36SApple OSS Distributions has_partial_fieldset="False" 991*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 992*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 993*27b03b36SApple OSS Distributions is_constant_value="False" 994*27b03b36SApple OSS Distributions > 995*27b03b36SApple OSS Distributions <field_name>CRm</field_name> 996*27b03b36SApple OSS Distributions <field_msb>4</field_msb> 997*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 998*27b03b36SApple OSS Distributions <field_description order="before"> 999*27b03b36SApple OSS Distributions 1000*27b03b36SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1001*27b03b36SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para> 1002*27b03b36SApple OSS Distributions 1003*27b03b36SApple OSS Distributions </field_description> 1004*27b03b36SApple OSS Distributions <field_values> 1005*27b03b36SApple OSS Distributions 1006*27b03b36SApple OSS Distributions 1007*27b03b36SApple OSS Distributions </field_values> 1008*27b03b36SApple OSS Distributions <field_resets> 1009*27b03b36SApple OSS Distributions 1010*27b03b36SApple OSS Distributions <field_reset> 1011*27b03b36SApple OSS Distributions 1012*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1013*27b03b36SApple OSS Distributions 1014*27b03b36SApple OSS Distributions </field_reset> 1015*27b03b36SApple OSS Distributions</field_resets> 1016*27b03b36SApple OSS Distributions </field> 1017*27b03b36SApple OSS Distributions <field 1018*27b03b36SApple OSS Distributions id="Direction_0_0" 1019*27b03b36SApple OSS Distributions is_variable_length="False" 1020*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1021*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1022*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1023*27b03b36SApple OSS Distributions is_constant_value="False" 1024*27b03b36SApple OSS Distributions > 1025*27b03b36SApple OSS Distributions <field_name>Direction</field_name> 1026*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 1027*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 1028*27b03b36SApple OSS Distributions <field_description order="before"> 1029*27b03b36SApple OSS Distributions 1030*27b03b36SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1031*27b03b36SApple OSS Distributions 1032*27b03b36SApple OSS Distributions </field_description> 1033*27b03b36SApple OSS Distributions <field_values> 1034*27b03b36SApple OSS Distributions 1035*27b03b36SApple OSS Distributions 1036*27b03b36SApple OSS Distributions <field_value_instance> 1037*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1038*27b03b36SApple OSS Distributions <field_value_description> 1039*27b03b36SApple OSS Distributions <para>Write to System register space. MCR instruction.</para> 1040*27b03b36SApple OSS Distributions</field_value_description> 1041*27b03b36SApple OSS Distributions </field_value_instance> 1042*27b03b36SApple OSS Distributions <field_value_instance> 1043*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1044*27b03b36SApple OSS Distributions <field_value_description> 1045*27b03b36SApple OSS Distributions <para>Read from System register space. MRC or VMRS instruction.</para> 1046*27b03b36SApple OSS Distributions</field_value_description> 1047*27b03b36SApple OSS Distributions </field_value_instance> 1048*27b03b36SApple OSS Distributions </field_values> 1049*27b03b36SApple OSS Distributions <field_resets> 1050*27b03b36SApple OSS Distributions 1051*27b03b36SApple OSS Distributions <field_reset> 1052*27b03b36SApple OSS Distributions 1053*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1054*27b03b36SApple OSS Distributions 1055*27b03b36SApple OSS Distributions </field_reset> 1056*27b03b36SApple OSS Distributions</field_resets> 1057*27b03b36SApple OSS Distributions </field> 1058*27b03b36SApple OSS Distributions <text_after_fields> 1059*27b03b36SApple OSS Distributions 1060*27b03b36SApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para> 1061*27b03b36SApple OSS Distributions<list type="unordered"> 1062*27b03b36SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1063*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1064*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1065*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1066*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1067*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1068*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1069*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1070*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1071*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1072*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1073*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1074*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1075*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1076*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1077*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1078*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1079*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1080*27b03b36SApple OSS Distributions</listitem></list> 1081*27b03b36SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para> 1082*27b03b36SApple OSS Distributions<list type="unordered"> 1083*27b03b36SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1084*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1085*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content> 1086*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1087*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1088*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1089*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1090*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1091*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1092*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1093*27b03b36SApple OSS Distributions</listitem></list> 1094*27b03b36SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para> 1095*27b03b36SApple OSS Distributions 1096*27b03b36SApple OSS Distributions </text_after_fields> 1097*27b03b36SApple OSS Distributions </fields> 1098*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 1099*27b03b36SApple OSS Distributions 1100*27b03b36SApple OSS Distributions 1101*27b03b36SApple OSS Distributions 1102*27b03b36SApple OSS Distributions 1103*27b03b36SApple OSS Distributions 1104*27b03b36SApple OSS Distributions 1105*27b03b36SApple OSS Distributions 1106*27b03b36SApple OSS Distributions 1107*27b03b36SApple OSS Distributions 1108*27b03b36SApple OSS Distributions 1109*27b03b36SApple OSS Distributions 1110*27b03b36SApple OSS Distributions 1111*27b03b36SApple OSS Distributions 1112*27b03b36SApple OSS Distributions 1113*27b03b36SApple OSS Distributions 1114*27b03b36SApple OSS Distributions 1115*27b03b36SApple OSS Distributions 1116*27b03b36SApple OSS Distributions 1117*27b03b36SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1118*27b03b36SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1119*27b03b36SApple OSS Distributions <fieldat id="Opc2_19_17" msb="19" lsb="17"/> 1120*27b03b36SApple OSS Distributions <fieldat id="Opc1_16_14" msb="16" lsb="14"/> 1121*27b03b36SApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 1122*27b03b36SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1123*27b03b36SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1124*27b03b36SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1125*27b03b36SApple OSS Distributions </reg_fieldset> 1126*27b03b36SApple OSS Distributions </partial_fieldset> 1127*27b03b36SApple OSS Distributions <partial_fieldset> 1128*27b03b36SApple OSS Distributions <fields length="25"> 1129*27b03b36SApple OSS Distributions <fields_instance>Exception from an MCRR or MRRC access</fields_instance> 1130*27b03b36SApple OSS Distributions <text_before_fields> 1131*27b03b36SApple OSS Distributions 1132*27b03b36SApple OSS Distributions 1133*27b03b36SApple OSS Distributions 1134*27b03b36SApple OSS Distributions </text_before_fields> 1135*27b03b36SApple OSS Distributions 1136*27b03b36SApple OSS Distributions <field 1137*27b03b36SApple OSS Distributions id="CV_24_24" 1138*27b03b36SApple OSS Distributions is_variable_length="False" 1139*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1140*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1141*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1142*27b03b36SApple OSS Distributions is_constant_value="False" 1143*27b03b36SApple OSS Distributions > 1144*27b03b36SApple OSS Distributions <field_name>CV</field_name> 1145*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 1146*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 1147*27b03b36SApple OSS Distributions <field_description order="before"> 1148*27b03b36SApple OSS Distributions 1149*27b03b36SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1150*27b03b36SApple OSS Distributions 1151*27b03b36SApple OSS Distributions </field_description> 1152*27b03b36SApple OSS Distributions <field_values> 1153*27b03b36SApple OSS Distributions 1154*27b03b36SApple OSS Distributions 1155*27b03b36SApple OSS Distributions <field_value_instance> 1156*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1157*27b03b36SApple OSS Distributions <field_value_description> 1158*27b03b36SApple OSS Distributions <para>The COND field is not valid.</para> 1159*27b03b36SApple OSS Distributions</field_value_description> 1160*27b03b36SApple OSS Distributions </field_value_instance> 1161*27b03b36SApple OSS Distributions <field_value_instance> 1162*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1163*27b03b36SApple OSS Distributions <field_value_description> 1164*27b03b36SApple OSS Distributions <para>The COND field is valid.</para> 1165*27b03b36SApple OSS Distributions</field_value_description> 1166*27b03b36SApple OSS Distributions </field_value_instance> 1167*27b03b36SApple OSS Distributions </field_values> 1168*27b03b36SApple OSS Distributions <field_description order="after"> 1169*27b03b36SApple OSS Distributions 1170*27b03b36SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1171*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1172*27b03b36SApple OSS Distributions<list type="unordered"> 1173*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1174*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1175*27b03b36SApple OSS Distributions</listitem></list> 1176*27b03b36SApple OSS Distributions 1177*27b03b36SApple OSS Distributions </field_description> 1178*27b03b36SApple OSS Distributions <field_resets> 1179*27b03b36SApple OSS Distributions 1180*27b03b36SApple OSS Distributions <field_reset> 1181*27b03b36SApple OSS Distributions 1182*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1183*27b03b36SApple OSS Distributions 1184*27b03b36SApple OSS Distributions </field_reset> 1185*27b03b36SApple OSS Distributions</field_resets> 1186*27b03b36SApple OSS Distributions </field> 1187*27b03b36SApple OSS Distributions <field 1188*27b03b36SApple OSS Distributions id="COND_23_20" 1189*27b03b36SApple OSS Distributions is_variable_length="False" 1190*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1191*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1192*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1193*27b03b36SApple OSS Distributions is_constant_value="False" 1194*27b03b36SApple OSS Distributions > 1195*27b03b36SApple OSS Distributions <field_name>COND</field_name> 1196*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 1197*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 1198*27b03b36SApple OSS Distributions <field_description order="before"> 1199*27b03b36SApple OSS Distributions 1200*27b03b36SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1201*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1202*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1203*27b03b36SApple OSS Distributions<list type="unordered"> 1204*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1205*27b03b36SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1206*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1207*27b03b36SApple OSS Distributions</listitem></list> 1208*27b03b36SApple OSS Distributions</content> 1209*27b03b36SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1210*27b03b36SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1211*27b03b36SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1212*27b03b36SApple OSS Distributions</listitem></list> 1213*27b03b36SApple OSS Distributions</content> 1214*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1215*27b03b36SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1216*27b03b36SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1217*27b03b36SApple OSS Distributions</listitem></list> 1218*27b03b36SApple OSS Distributions</content> 1219*27b03b36SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1220*27b03b36SApple OSS Distributions</listitem></list> 1221*27b03b36SApple OSS Distributions 1222*27b03b36SApple OSS Distributions </field_description> 1223*27b03b36SApple OSS Distributions <field_values> 1224*27b03b36SApple OSS Distributions 1225*27b03b36SApple OSS Distributions 1226*27b03b36SApple OSS Distributions </field_values> 1227*27b03b36SApple OSS Distributions <field_resets> 1228*27b03b36SApple OSS Distributions 1229*27b03b36SApple OSS Distributions <field_reset> 1230*27b03b36SApple OSS Distributions 1231*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1232*27b03b36SApple OSS Distributions 1233*27b03b36SApple OSS Distributions </field_reset> 1234*27b03b36SApple OSS Distributions</field_resets> 1235*27b03b36SApple OSS Distributions </field> 1236*27b03b36SApple OSS Distributions <field 1237*27b03b36SApple OSS Distributions id="Opc1_19_16" 1238*27b03b36SApple OSS Distributions is_variable_length="False" 1239*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1240*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1241*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1242*27b03b36SApple OSS Distributions is_constant_value="False" 1243*27b03b36SApple OSS Distributions > 1244*27b03b36SApple OSS Distributions <field_name>Opc1</field_name> 1245*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 1246*27b03b36SApple OSS Distributions <field_lsb>16</field_lsb> 1247*27b03b36SApple OSS Distributions <field_description order="before"> 1248*27b03b36SApple OSS Distributions 1249*27b03b36SApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 1250*27b03b36SApple OSS Distributions 1251*27b03b36SApple OSS Distributions </field_description> 1252*27b03b36SApple OSS Distributions <field_values> 1253*27b03b36SApple OSS Distributions 1254*27b03b36SApple OSS Distributions 1255*27b03b36SApple OSS Distributions </field_values> 1256*27b03b36SApple OSS Distributions <field_resets> 1257*27b03b36SApple OSS Distributions 1258*27b03b36SApple OSS Distributions <field_reset> 1259*27b03b36SApple OSS Distributions 1260*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1261*27b03b36SApple OSS Distributions 1262*27b03b36SApple OSS Distributions </field_reset> 1263*27b03b36SApple OSS Distributions</field_resets> 1264*27b03b36SApple OSS Distributions </field> 1265*27b03b36SApple OSS Distributions <field 1266*27b03b36SApple OSS Distributions id="0_15_15" 1267*27b03b36SApple OSS Distributions is_variable_length="False" 1268*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1269*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1270*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1271*27b03b36SApple OSS Distributions is_constant_value="False" 1272*27b03b36SApple OSS Distributions rwtype="RES0" 1273*27b03b36SApple OSS Distributions > 1274*27b03b36SApple OSS Distributions <field_name>0</field_name> 1275*27b03b36SApple OSS Distributions <field_msb>15</field_msb> 1276*27b03b36SApple OSS Distributions <field_lsb>15</field_lsb> 1277*27b03b36SApple OSS Distributions <field_description order="before"> 1278*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1279*27b03b36SApple OSS Distributions </field_description> 1280*27b03b36SApple OSS Distributions <field_values> 1281*27b03b36SApple OSS Distributions </field_values> 1282*27b03b36SApple OSS Distributions </field> 1283*27b03b36SApple OSS Distributions <field 1284*27b03b36SApple OSS Distributions id="Rt2_14_10" 1285*27b03b36SApple OSS Distributions is_variable_length="False" 1286*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1287*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1288*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1289*27b03b36SApple OSS Distributions is_constant_value="False" 1290*27b03b36SApple OSS Distributions > 1291*27b03b36SApple OSS Distributions <field_name>Rt2</field_name> 1292*27b03b36SApple OSS Distributions <field_msb>14</field_msb> 1293*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 1294*27b03b36SApple OSS Distributions <field_description order="before"> 1295*27b03b36SApple OSS Distributions 1296*27b03b36SApple OSS Distributions <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1297*27b03b36SApple OSS Distributions 1298*27b03b36SApple OSS Distributions </field_description> 1299*27b03b36SApple OSS Distributions <field_values> 1300*27b03b36SApple OSS Distributions 1301*27b03b36SApple OSS Distributions 1302*27b03b36SApple OSS Distributions </field_values> 1303*27b03b36SApple OSS Distributions <field_resets> 1304*27b03b36SApple OSS Distributions 1305*27b03b36SApple OSS Distributions <field_reset> 1306*27b03b36SApple OSS Distributions 1307*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1308*27b03b36SApple OSS Distributions 1309*27b03b36SApple OSS Distributions </field_reset> 1310*27b03b36SApple OSS Distributions</field_resets> 1311*27b03b36SApple OSS Distributions </field> 1312*27b03b36SApple OSS Distributions <field 1313*27b03b36SApple OSS Distributions id="Rt_9_5" 1314*27b03b36SApple OSS Distributions is_variable_length="False" 1315*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1316*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1317*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1318*27b03b36SApple OSS Distributions is_constant_value="False" 1319*27b03b36SApple OSS Distributions > 1320*27b03b36SApple OSS Distributions <field_name>Rt</field_name> 1321*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 1322*27b03b36SApple OSS Distributions <field_lsb>5</field_lsb> 1323*27b03b36SApple OSS Distributions <field_description order="before"> 1324*27b03b36SApple OSS Distributions 1325*27b03b36SApple OSS Distributions <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1326*27b03b36SApple OSS Distributions 1327*27b03b36SApple OSS Distributions </field_description> 1328*27b03b36SApple OSS Distributions <field_values> 1329*27b03b36SApple OSS Distributions 1330*27b03b36SApple OSS Distributions 1331*27b03b36SApple OSS Distributions </field_values> 1332*27b03b36SApple OSS Distributions <field_resets> 1333*27b03b36SApple OSS Distributions 1334*27b03b36SApple OSS Distributions <field_reset> 1335*27b03b36SApple OSS Distributions 1336*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1337*27b03b36SApple OSS Distributions 1338*27b03b36SApple OSS Distributions </field_reset> 1339*27b03b36SApple OSS Distributions</field_resets> 1340*27b03b36SApple OSS Distributions </field> 1341*27b03b36SApple OSS Distributions <field 1342*27b03b36SApple OSS Distributions id="CRm_4_1" 1343*27b03b36SApple OSS Distributions is_variable_length="False" 1344*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1345*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1346*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1347*27b03b36SApple OSS Distributions is_constant_value="False" 1348*27b03b36SApple OSS Distributions > 1349*27b03b36SApple OSS Distributions <field_name>CRm</field_name> 1350*27b03b36SApple OSS Distributions <field_msb>4</field_msb> 1351*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 1352*27b03b36SApple OSS Distributions <field_description order="before"> 1353*27b03b36SApple OSS Distributions 1354*27b03b36SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1355*27b03b36SApple OSS Distributions 1356*27b03b36SApple OSS Distributions </field_description> 1357*27b03b36SApple OSS Distributions <field_values> 1358*27b03b36SApple OSS Distributions 1359*27b03b36SApple OSS Distributions 1360*27b03b36SApple OSS Distributions </field_values> 1361*27b03b36SApple OSS Distributions <field_resets> 1362*27b03b36SApple OSS Distributions 1363*27b03b36SApple OSS Distributions <field_reset> 1364*27b03b36SApple OSS Distributions 1365*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1366*27b03b36SApple OSS Distributions 1367*27b03b36SApple OSS Distributions </field_reset> 1368*27b03b36SApple OSS Distributions</field_resets> 1369*27b03b36SApple OSS Distributions </field> 1370*27b03b36SApple OSS Distributions <field 1371*27b03b36SApple OSS Distributions id="Direction_0_0" 1372*27b03b36SApple OSS Distributions is_variable_length="False" 1373*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1374*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1375*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1376*27b03b36SApple OSS Distributions is_constant_value="False" 1377*27b03b36SApple OSS Distributions > 1378*27b03b36SApple OSS Distributions <field_name>Direction</field_name> 1379*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 1380*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 1381*27b03b36SApple OSS Distributions <field_description order="before"> 1382*27b03b36SApple OSS Distributions 1383*27b03b36SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1384*27b03b36SApple OSS Distributions 1385*27b03b36SApple OSS Distributions </field_description> 1386*27b03b36SApple OSS Distributions <field_values> 1387*27b03b36SApple OSS Distributions 1388*27b03b36SApple OSS Distributions 1389*27b03b36SApple OSS Distributions <field_value_instance> 1390*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1391*27b03b36SApple OSS Distributions <field_value_description> 1392*27b03b36SApple OSS Distributions <para>Write to System register space. MCRR instruction.</para> 1393*27b03b36SApple OSS Distributions</field_value_description> 1394*27b03b36SApple OSS Distributions </field_value_instance> 1395*27b03b36SApple OSS Distributions <field_value_instance> 1396*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1397*27b03b36SApple OSS Distributions <field_value_description> 1398*27b03b36SApple OSS Distributions <para>Read from System register space. MRRC instruction.</para> 1399*27b03b36SApple OSS Distributions</field_value_description> 1400*27b03b36SApple OSS Distributions </field_value_instance> 1401*27b03b36SApple OSS Distributions </field_values> 1402*27b03b36SApple OSS Distributions <field_resets> 1403*27b03b36SApple OSS Distributions 1404*27b03b36SApple OSS Distributions <field_reset> 1405*27b03b36SApple OSS Distributions 1406*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1407*27b03b36SApple OSS Distributions 1408*27b03b36SApple OSS Distributions </field_reset> 1409*27b03b36SApple OSS Distributions</field_resets> 1410*27b03b36SApple OSS Distributions </field> 1411*27b03b36SApple OSS Distributions <text_after_fields> 1412*27b03b36SApple OSS Distributions 1413*27b03b36SApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para> 1414*27b03b36SApple OSS Distributions<list type="unordered"> 1415*27b03b36SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1416*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1417*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1418*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1419*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1420*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1421*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1422*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1423*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1424*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1425*27b03b36SApple OSS Distributions</listitem></list> 1426*27b03b36SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para> 1427*27b03b36SApple OSS Distributions<list type="unordered"> 1428*27b03b36SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1429*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1430*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1431*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1432*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1433*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1434*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1435*27b03b36SApple OSS Distributions</listitem></list> 1436*27b03b36SApple OSS Distributions 1437*27b03b36SApple OSS Distributions </text_after_fields> 1438*27b03b36SApple OSS Distributions </fields> 1439*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 1440*27b03b36SApple OSS Distributions 1441*27b03b36SApple OSS Distributions 1442*27b03b36SApple OSS Distributions 1443*27b03b36SApple OSS Distributions 1444*27b03b36SApple OSS Distributions 1445*27b03b36SApple OSS Distributions 1446*27b03b36SApple OSS Distributions 1447*27b03b36SApple OSS Distributions 1448*27b03b36SApple OSS Distributions 1449*27b03b36SApple OSS Distributions 1450*27b03b36SApple OSS Distributions 1451*27b03b36SApple OSS Distributions 1452*27b03b36SApple OSS Distributions 1453*27b03b36SApple OSS Distributions 1454*27b03b36SApple OSS Distributions 1455*27b03b36SApple OSS Distributions 1456*27b03b36SApple OSS Distributions 1457*27b03b36SApple OSS Distributions 1458*27b03b36SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1459*27b03b36SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1460*27b03b36SApple OSS Distributions <fieldat id="Opc1_19_16" msb="19" lsb="16"/> 1461*27b03b36SApple OSS Distributions <fieldat id="0_15_15" msb="15" lsb="15"/> 1462*27b03b36SApple OSS Distributions <fieldat id="Rt2_14_10" msb="14" lsb="10"/> 1463*27b03b36SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1464*27b03b36SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1465*27b03b36SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1466*27b03b36SApple OSS Distributions </reg_fieldset> 1467*27b03b36SApple OSS Distributions </partial_fieldset> 1468*27b03b36SApple OSS Distributions <partial_fieldset> 1469*27b03b36SApple OSS Distributions <fields length="25"> 1470*27b03b36SApple OSS Distributions <fields_instance>Exception from an LDC or STC instruction</fields_instance> 1471*27b03b36SApple OSS Distributions <text_before_fields> 1472*27b03b36SApple OSS Distributions 1473*27b03b36SApple OSS Distributions 1474*27b03b36SApple OSS Distributions 1475*27b03b36SApple OSS Distributions </text_before_fields> 1476*27b03b36SApple OSS Distributions 1477*27b03b36SApple OSS Distributions <field 1478*27b03b36SApple OSS Distributions id="CV_24_24" 1479*27b03b36SApple OSS Distributions is_variable_length="False" 1480*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1481*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1482*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1483*27b03b36SApple OSS Distributions is_constant_value="False" 1484*27b03b36SApple OSS Distributions > 1485*27b03b36SApple OSS Distributions <field_name>CV</field_name> 1486*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 1487*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 1488*27b03b36SApple OSS Distributions <field_description order="before"> 1489*27b03b36SApple OSS Distributions 1490*27b03b36SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1491*27b03b36SApple OSS Distributions 1492*27b03b36SApple OSS Distributions </field_description> 1493*27b03b36SApple OSS Distributions <field_values> 1494*27b03b36SApple OSS Distributions 1495*27b03b36SApple OSS Distributions 1496*27b03b36SApple OSS Distributions <field_value_instance> 1497*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1498*27b03b36SApple OSS Distributions <field_value_description> 1499*27b03b36SApple OSS Distributions <para>The COND field is not valid.</para> 1500*27b03b36SApple OSS Distributions</field_value_description> 1501*27b03b36SApple OSS Distributions </field_value_instance> 1502*27b03b36SApple OSS Distributions <field_value_instance> 1503*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1504*27b03b36SApple OSS Distributions <field_value_description> 1505*27b03b36SApple OSS Distributions <para>The COND field is valid.</para> 1506*27b03b36SApple OSS Distributions</field_value_description> 1507*27b03b36SApple OSS Distributions </field_value_instance> 1508*27b03b36SApple OSS Distributions </field_values> 1509*27b03b36SApple OSS Distributions <field_description order="after"> 1510*27b03b36SApple OSS Distributions 1511*27b03b36SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1512*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1513*27b03b36SApple OSS Distributions<list type="unordered"> 1514*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1515*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1516*27b03b36SApple OSS Distributions</listitem></list> 1517*27b03b36SApple OSS Distributions 1518*27b03b36SApple OSS Distributions </field_description> 1519*27b03b36SApple OSS Distributions <field_resets> 1520*27b03b36SApple OSS Distributions 1521*27b03b36SApple OSS Distributions <field_reset> 1522*27b03b36SApple OSS Distributions 1523*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1524*27b03b36SApple OSS Distributions 1525*27b03b36SApple OSS Distributions </field_reset> 1526*27b03b36SApple OSS Distributions</field_resets> 1527*27b03b36SApple OSS Distributions </field> 1528*27b03b36SApple OSS Distributions <field 1529*27b03b36SApple OSS Distributions id="COND_23_20" 1530*27b03b36SApple OSS Distributions is_variable_length="False" 1531*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1532*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1533*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1534*27b03b36SApple OSS Distributions is_constant_value="False" 1535*27b03b36SApple OSS Distributions > 1536*27b03b36SApple OSS Distributions <field_name>COND</field_name> 1537*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 1538*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 1539*27b03b36SApple OSS Distributions <field_description order="before"> 1540*27b03b36SApple OSS Distributions 1541*27b03b36SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1542*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1543*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1544*27b03b36SApple OSS Distributions<list type="unordered"> 1545*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1546*27b03b36SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1547*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1548*27b03b36SApple OSS Distributions</listitem></list> 1549*27b03b36SApple OSS Distributions</content> 1550*27b03b36SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1551*27b03b36SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1552*27b03b36SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1553*27b03b36SApple OSS Distributions</listitem></list> 1554*27b03b36SApple OSS Distributions</content> 1555*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1556*27b03b36SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1557*27b03b36SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1558*27b03b36SApple OSS Distributions</listitem></list> 1559*27b03b36SApple OSS Distributions</content> 1560*27b03b36SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1561*27b03b36SApple OSS Distributions</listitem></list> 1562*27b03b36SApple OSS Distributions 1563*27b03b36SApple OSS Distributions </field_description> 1564*27b03b36SApple OSS Distributions <field_values> 1565*27b03b36SApple OSS Distributions 1566*27b03b36SApple OSS Distributions 1567*27b03b36SApple OSS Distributions </field_values> 1568*27b03b36SApple OSS Distributions <field_resets> 1569*27b03b36SApple OSS Distributions 1570*27b03b36SApple OSS Distributions <field_reset> 1571*27b03b36SApple OSS Distributions 1572*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1573*27b03b36SApple OSS Distributions 1574*27b03b36SApple OSS Distributions </field_reset> 1575*27b03b36SApple OSS Distributions</field_resets> 1576*27b03b36SApple OSS Distributions </field> 1577*27b03b36SApple OSS Distributions <field 1578*27b03b36SApple OSS Distributions id="imm8_19_12" 1579*27b03b36SApple OSS Distributions is_variable_length="False" 1580*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1581*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1582*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1583*27b03b36SApple OSS Distributions is_constant_value="False" 1584*27b03b36SApple OSS Distributions > 1585*27b03b36SApple OSS Distributions <field_name>imm8</field_name> 1586*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 1587*27b03b36SApple OSS Distributions <field_lsb>12</field_lsb> 1588*27b03b36SApple OSS Distributions <field_description order="before"> 1589*27b03b36SApple OSS Distributions 1590*27b03b36SApple OSS Distributions <para>The immediate value from the issued instruction.</para> 1591*27b03b36SApple OSS Distributions 1592*27b03b36SApple OSS Distributions </field_description> 1593*27b03b36SApple OSS Distributions <field_values> 1594*27b03b36SApple OSS Distributions 1595*27b03b36SApple OSS Distributions 1596*27b03b36SApple OSS Distributions </field_values> 1597*27b03b36SApple OSS Distributions <field_resets> 1598*27b03b36SApple OSS Distributions 1599*27b03b36SApple OSS Distributions <field_reset> 1600*27b03b36SApple OSS Distributions 1601*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1602*27b03b36SApple OSS Distributions 1603*27b03b36SApple OSS Distributions </field_reset> 1604*27b03b36SApple OSS Distributions</field_resets> 1605*27b03b36SApple OSS Distributions </field> 1606*27b03b36SApple OSS Distributions <field 1607*27b03b36SApple OSS Distributions id="0_11_10" 1608*27b03b36SApple OSS Distributions is_variable_length="False" 1609*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1610*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1611*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1612*27b03b36SApple OSS Distributions is_constant_value="False" 1613*27b03b36SApple OSS Distributions rwtype="RES0" 1614*27b03b36SApple OSS Distributions > 1615*27b03b36SApple OSS Distributions <field_name>0</field_name> 1616*27b03b36SApple OSS Distributions <field_msb>11</field_msb> 1617*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 1618*27b03b36SApple OSS Distributions <field_description order="before"> 1619*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1620*27b03b36SApple OSS Distributions </field_description> 1621*27b03b36SApple OSS Distributions <field_values> 1622*27b03b36SApple OSS Distributions </field_values> 1623*27b03b36SApple OSS Distributions </field> 1624*27b03b36SApple OSS Distributions <field 1625*27b03b36SApple OSS Distributions id="Rn_9_5" 1626*27b03b36SApple OSS Distributions is_variable_length="False" 1627*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1628*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1629*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1630*27b03b36SApple OSS Distributions is_constant_value="False" 1631*27b03b36SApple OSS Distributions > 1632*27b03b36SApple OSS Distributions <field_name>Rn</field_name> 1633*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 1634*27b03b36SApple OSS Distributions <field_lsb>5</field_lsb> 1635*27b03b36SApple OSS Distributions <field_description order="before"> 1636*27b03b36SApple OSS Distributions 1637*27b03b36SApple OSS Distributions <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1638*27b03b36SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 1639*27b03b36SApple OSS Distributions 1640*27b03b36SApple OSS Distributions </field_description> 1641*27b03b36SApple OSS Distributions <field_values> 1642*27b03b36SApple OSS Distributions 1643*27b03b36SApple OSS Distributions 1644*27b03b36SApple OSS Distributions </field_values> 1645*27b03b36SApple OSS Distributions <field_resets> 1646*27b03b36SApple OSS Distributions 1647*27b03b36SApple OSS Distributions <field_reset> 1648*27b03b36SApple OSS Distributions 1649*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1650*27b03b36SApple OSS Distributions 1651*27b03b36SApple OSS Distributions </field_reset> 1652*27b03b36SApple OSS Distributions</field_resets> 1653*27b03b36SApple OSS Distributions </field> 1654*27b03b36SApple OSS Distributions <field 1655*27b03b36SApple OSS Distributions id="Offset_4_4" 1656*27b03b36SApple OSS Distributions is_variable_length="False" 1657*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1658*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1659*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1660*27b03b36SApple OSS Distributions is_constant_value="False" 1661*27b03b36SApple OSS Distributions > 1662*27b03b36SApple OSS Distributions <field_name>Offset</field_name> 1663*27b03b36SApple OSS Distributions <field_msb>4</field_msb> 1664*27b03b36SApple OSS Distributions <field_lsb>4</field_lsb> 1665*27b03b36SApple OSS Distributions <field_description order="before"> 1666*27b03b36SApple OSS Distributions 1667*27b03b36SApple OSS Distributions <para>Indicates whether the offset is added or subtracted:</para> 1668*27b03b36SApple OSS Distributions 1669*27b03b36SApple OSS Distributions </field_description> 1670*27b03b36SApple OSS Distributions <field_values> 1671*27b03b36SApple OSS Distributions 1672*27b03b36SApple OSS Distributions 1673*27b03b36SApple OSS Distributions <field_value_instance> 1674*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1675*27b03b36SApple OSS Distributions <field_value_description> 1676*27b03b36SApple OSS Distributions <para>Subtract offset.</para> 1677*27b03b36SApple OSS Distributions</field_value_description> 1678*27b03b36SApple OSS Distributions </field_value_instance> 1679*27b03b36SApple OSS Distributions <field_value_instance> 1680*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1681*27b03b36SApple OSS Distributions <field_value_description> 1682*27b03b36SApple OSS Distributions <para>Add offset.</para> 1683*27b03b36SApple OSS Distributions</field_value_description> 1684*27b03b36SApple OSS Distributions </field_value_instance> 1685*27b03b36SApple OSS Distributions </field_values> 1686*27b03b36SApple OSS Distributions <field_description order="after"> 1687*27b03b36SApple OSS Distributions 1688*27b03b36SApple OSS Distributions <para>This bit corresponds to the U bit in the instruction encoding.</para> 1689*27b03b36SApple OSS Distributions 1690*27b03b36SApple OSS Distributions </field_description> 1691*27b03b36SApple OSS Distributions <field_resets> 1692*27b03b36SApple OSS Distributions 1693*27b03b36SApple OSS Distributions <field_reset> 1694*27b03b36SApple OSS Distributions 1695*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1696*27b03b36SApple OSS Distributions 1697*27b03b36SApple OSS Distributions </field_reset> 1698*27b03b36SApple OSS Distributions</field_resets> 1699*27b03b36SApple OSS Distributions </field> 1700*27b03b36SApple OSS Distributions <field 1701*27b03b36SApple OSS Distributions id="AM_3_1" 1702*27b03b36SApple OSS Distributions is_variable_length="False" 1703*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1704*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1705*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1706*27b03b36SApple OSS Distributions is_constant_value="False" 1707*27b03b36SApple OSS Distributions > 1708*27b03b36SApple OSS Distributions <field_name>AM</field_name> 1709*27b03b36SApple OSS Distributions <field_msb>3</field_msb> 1710*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 1711*27b03b36SApple OSS Distributions <field_description order="before"> 1712*27b03b36SApple OSS Distributions 1713*27b03b36SApple OSS Distributions <para>Addressing mode. The permitted values of this field are:</para> 1714*27b03b36SApple OSS Distributions 1715*27b03b36SApple OSS Distributions </field_description> 1716*27b03b36SApple OSS Distributions <field_values> 1717*27b03b36SApple OSS Distributions 1718*27b03b36SApple OSS Distributions 1719*27b03b36SApple OSS Distributions <field_value_instance> 1720*27b03b36SApple OSS Distributions <field_value>0b000</field_value> 1721*27b03b36SApple OSS Distributions <field_value_description> 1722*27b03b36SApple OSS Distributions <para>Immediate unindexed.</para> 1723*27b03b36SApple OSS Distributions</field_value_description> 1724*27b03b36SApple OSS Distributions </field_value_instance> 1725*27b03b36SApple OSS Distributions <field_value_instance> 1726*27b03b36SApple OSS Distributions <field_value>0b001</field_value> 1727*27b03b36SApple OSS Distributions <field_value_description> 1728*27b03b36SApple OSS Distributions <para>Immediate post-indexed.</para> 1729*27b03b36SApple OSS Distributions</field_value_description> 1730*27b03b36SApple OSS Distributions </field_value_instance> 1731*27b03b36SApple OSS Distributions <field_value_instance> 1732*27b03b36SApple OSS Distributions <field_value>0b010</field_value> 1733*27b03b36SApple OSS Distributions <field_value_description> 1734*27b03b36SApple OSS Distributions <para>Immediate offset.</para> 1735*27b03b36SApple OSS Distributions</field_value_description> 1736*27b03b36SApple OSS Distributions </field_value_instance> 1737*27b03b36SApple OSS Distributions <field_value_instance> 1738*27b03b36SApple OSS Distributions <field_value>0b011</field_value> 1739*27b03b36SApple OSS Distributions <field_value_description> 1740*27b03b36SApple OSS Distributions <para>Immediate pre-indexed.</para> 1741*27b03b36SApple OSS Distributions</field_value_description> 1742*27b03b36SApple OSS Distributions </field_value_instance> 1743*27b03b36SApple OSS Distributions <field_value_instance> 1744*27b03b36SApple OSS Distributions <field_value>0b100</field_value> 1745*27b03b36SApple OSS Distributions <field_value_description> 1746*27b03b36SApple OSS Distributions <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para> 1747*27b03b36SApple OSS Distributions</field_value_description> 1748*27b03b36SApple OSS Distributions </field_value_instance> 1749*27b03b36SApple OSS Distributions <field_value_instance> 1750*27b03b36SApple OSS Distributions <field_value>0b110</field_value> 1751*27b03b36SApple OSS Distributions <field_value_description> 1752*27b03b36SApple OSS Distributions <para>For a trapped STC instruction, this encoding is reserved.</para> 1753*27b03b36SApple OSS Distributions</field_value_description> 1754*27b03b36SApple OSS Distributions </field_value_instance> 1755*27b03b36SApple OSS Distributions </field_values> 1756*27b03b36SApple OSS Distributions <field_description order="after"> 1757*27b03b36SApple OSS Distributions 1758*27b03b36SApple OSS Distributions <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para> 1759*27b03b36SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para> 1760*27b03b36SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para> 1761*27b03b36SApple OSS Distributions 1762*27b03b36SApple OSS Distributions </field_description> 1763*27b03b36SApple OSS Distributions <field_resets> 1764*27b03b36SApple OSS Distributions 1765*27b03b36SApple OSS Distributions <field_reset> 1766*27b03b36SApple OSS Distributions 1767*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1768*27b03b36SApple OSS Distributions 1769*27b03b36SApple OSS Distributions </field_reset> 1770*27b03b36SApple OSS Distributions</field_resets> 1771*27b03b36SApple OSS Distributions </field> 1772*27b03b36SApple OSS Distributions <field 1773*27b03b36SApple OSS Distributions id="Direction_0_0" 1774*27b03b36SApple OSS Distributions is_variable_length="False" 1775*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1776*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1777*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1778*27b03b36SApple OSS Distributions is_constant_value="False" 1779*27b03b36SApple OSS Distributions > 1780*27b03b36SApple OSS Distributions <field_name>Direction</field_name> 1781*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 1782*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 1783*27b03b36SApple OSS Distributions <field_description order="before"> 1784*27b03b36SApple OSS Distributions 1785*27b03b36SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1786*27b03b36SApple OSS Distributions 1787*27b03b36SApple OSS Distributions </field_description> 1788*27b03b36SApple OSS Distributions <field_values> 1789*27b03b36SApple OSS Distributions 1790*27b03b36SApple OSS Distributions 1791*27b03b36SApple OSS Distributions <field_value_instance> 1792*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1793*27b03b36SApple OSS Distributions <field_value_description> 1794*27b03b36SApple OSS Distributions <para>Write to memory. STC instruction.</para> 1795*27b03b36SApple OSS Distributions</field_value_description> 1796*27b03b36SApple OSS Distributions </field_value_instance> 1797*27b03b36SApple OSS Distributions <field_value_instance> 1798*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1799*27b03b36SApple OSS Distributions <field_value_description> 1800*27b03b36SApple OSS Distributions <para>Read from memory. LDC instruction.</para> 1801*27b03b36SApple OSS Distributions</field_value_description> 1802*27b03b36SApple OSS Distributions </field_value_instance> 1803*27b03b36SApple OSS Distributions </field_values> 1804*27b03b36SApple OSS Distributions <field_resets> 1805*27b03b36SApple OSS Distributions 1806*27b03b36SApple OSS Distributions <field_reset> 1807*27b03b36SApple OSS Distributions 1808*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1809*27b03b36SApple OSS Distributions 1810*27b03b36SApple OSS Distributions </field_reset> 1811*27b03b36SApple OSS Distributions</field_resets> 1812*27b03b36SApple OSS Distributions </field> 1813*27b03b36SApple OSS Distributions <text_after_fields> 1814*27b03b36SApple OSS Distributions 1815*27b03b36SApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para> 1816*27b03b36SApple OSS Distributions<list type="unordered"> 1817*27b03b36SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1818*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1819*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1820*27b03b36SApple OSS Distributions</listitem></list> 1821*27b03b36SApple OSS Distributions 1822*27b03b36SApple OSS Distributions </text_after_fields> 1823*27b03b36SApple OSS Distributions </fields> 1824*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 1825*27b03b36SApple OSS Distributions 1826*27b03b36SApple OSS Distributions 1827*27b03b36SApple OSS Distributions 1828*27b03b36SApple OSS Distributions 1829*27b03b36SApple OSS Distributions 1830*27b03b36SApple OSS Distributions 1831*27b03b36SApple OSS Distributions 1832*27b03b36SApple OSS Distributions 1833*27b03b36SApple OSS Distributions 1834*27b03b36SApple OSS Distributions 1835*27b03b36SApple OSS Distributions 1836*27b03b36SApple OSS Distributions 1837*27b03b36SApple OSS Distributions 1838*27b03b36SApple OSS Distributions 1839*27b03b36SApple OSS Distributions 1840*27b03b36SApple OSS Distributions 1841*27b03b36SApple OSS Distributions 1842*27b03b36SApple OSS Distributions 1843*27b03b36SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1844*27b03b36SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1845*27b03b36SApple OSS Distributions <fieldat id="imm8_19_12" msb="19" lsb="12"/> 1846*27b03b36SApple OSS Distributions <fieldat id="0_11_10" msb="11" lsb="10"/> 1847*27b03b36SApple OSS Distributions <fieldat id="Rn_9_5" msb="9" lsb="5"/> 1848*27b03b36SApple OSS Distributions <fieldat id="Offset_4_4" msb="4" lsb="4"/> 1849*27b03b36SApple OSS Distributions <fieldat id="AM_3_1" msb="3" lsb="1"/> 1850*27b03b36SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1851*27b03b36SApple OSS Distributions </reg_fieldset> 1852*27b03b36SApple OSS Distributions </partial_fieldset> 1853*27b03b36SApple OSS Distributions <partial_fieldset> 1854*27b03b36SApple OSS Distributions <fields length="25"> 1855*27b03b36SApple OSS Distributions <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance> 1856*27b03b36SApple OSS Distributions <text_before_fields> 1857*27b03b36SApple OSS Distributions 1858*27b03b36SApple OSS Distributions <para>The accesses covered by this trap include:</para> 1859*27b03b36SApple OSS Distributions<list type="unordered"> 1860*27b03b36SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content> 1861*27b03b36SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content> 1862*27b03b36SApple OSS Distributions</listitem></list> 1863*27b03b36SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 1864*27b03b36SApple OSS Distributions 1865*27b03b36SApple OSS Distributions </text_before_fields> 1866*27b03b36SApple OSS Distributions 1867*27b03b36SApple OSS Distributions <field 1868*27b03b36SApple OSS Distributions id="CV_24_24" 1869*27b03b36SApple OSS Distributions is_variable_length="False" 1870*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1871*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1872*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1873*27b03b36SApple OSS Distributions is_constant_value="False" 1874*27b03b36SApple OSS Distributions > 1875*27b03b36SApple OSS Distributions <field_name>CV</field_name> 1876*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 1877*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 1878*27b03b36SApple OSS Distributions <field_description order="before"> 1879*27b03b36SApple OSS Distributions 1880*27b03b36SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1881*27b03b36SApple OSS Distributions 1882*27b03b36SApple OSS Distributions </field_description> 1883*27b03b36SApple OSS Distributions <field_values> 1884*27b03b36SApple OSS Distributions 1885*27b03b36SApple OSS Distributions 1886*27b03b36SApple OSS Distributions <field_value_instance> 1887*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 1888*27b03b36SApple OSS Distributions <field_value_description> 1889*27b03b36SApple OSS Distributions <para>The COND field is not valid.</para> 1890*27b03b36SApple OSS Distributions</field_value_description> 1891*27b03b36SApple OSS Distributions </field_value_instance> 1892*27b03b36SApple OSS Distributions <field_value_instance> 1893*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 1894*27b03b36SApple OSS Distributions <field_value_description> 1895*27b03b36SApple OSS Distributions <para>The COND field is valid.</para> 1896*27b03b36SApple OSS Distributions</field_value_description> 1897*27b03b36SApple OSS Distributions </field_value_instance> 1898*27b03b36SApple OSS Distributions </field_values> 1899*27b03b36SApple OSS Distributions <field_description order="after"> 1900*27b03b36SApple OSS Distributions 1901*27b03b36SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1902*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1903*27b03b36SApple OSS Distributions<list type="unordered"> 1904*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1905*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1906*27b03b36SApple OSS Distributions</listitem></list> 1907*27b03b36SApple OSS Distributions 1908*27b03b36SApple OSS Distributions </field_description> 1909*27b03b36SApple OSS Distributions <field_resets> 1910*27b03b36SApple OSS Distributions 1911*27b03b36SApple OSS Distributions <field_reset> 1912*27b03b36SApple OSS Distributions 1913*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1914*27b03b36SApple OSS Distributions 1915*27b03b36SApple OSS Distributions </field_reset> 1916*27b03b36SApple OSS Distributions</field_resets> 1917*27b03b36SApple OSS Distributions </field> 1918*27b03b36SApple OSS Distributions <field 1919*27b03b36SApple OSS Distributions id="COND_23_20" 1920*27b03b36SApple OSS Distributions is_variable_length="False" 1921*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1922*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1923*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1924*27b03b36SApple OSS Distributions is_constant_value="False" 1925*27b03b36SApple OSS Distributions > 1926*27b03b36SApple OSS Distributions <field_name>COND</field_name> 1927*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 1928*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 1929*27b03b36SApple OSS Distributions <field_description order="before"> 1930*27b03b36SApple OSS Distributions 1931*27b03b36SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1932*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1933*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1934*27b03b36SApple OSS Distributions<list type="unordered"> 1935*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1936*27b03b36SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1937*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1938*27b03b36SApple OSS Distributions</listitem></list> 1939*27b03b36SApple OSS Distributions</content> 1940*27b03b36SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1941*27b03b36SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1942*27b03b36SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1943*27b03b36SApple OSS Distributions</listitem></list> 1944*27b03b36SApple OSS Distributions</content> 1945*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1946*27b03b36SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1947*27b03b36SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1948*27b03b36SApple OSS Distributions</listitem></list> 1949*27b03b36SApple OSS Distributions</content> 1950*27b03b36SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1951*27b03b36SApple OSS Distributions</listitem></list> 1952*27b03b36SApple OSS Distributions 1953*27b03b36SApple OSS Distributions </field_description> 1954*27b03b36SApple OSS Distributions <field_values> 1955*27b03b36SApple OSS Distributions 1956*27b03b36SApple OSS Distributions 1957*27b03b36SApple OSS Distributions </field_values> 1958*27b03b36SApple OSS Distributions <field_resets> 1959*27b03b36SApple OSS Distributions 1960*27b03b36SApple OSS Distributions <field_reset> 1961*27b03b36SApple OSS Distributions 1962*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1963*27b03b36SApple OSS Distributions 1964*27b03b36SApple OSS Distributions </field_reset> 1965*27b03b36SApple OSS Distributions</field_resets> 1966*27b03b36SApple OSS Distributions </field> 1967*27b03b36SApple OSS Distributions <field 1968*27b03b36SApple OSS Distributions id="0_19_0" 1969*27b03b36SApple OSS Distributions is_variable_length="False" 1970*27b03b36SApple OSS Distributions has_partial_fieldset="False" 1971*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 1972*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 1973*27b03b36SApple OSS Distributions is_constant_value="False" 1974*27b03b36SApple OSS Distributions rwtype="RES0" 1975*27b03b36SApple OSS Distributions > 1976*27b03b36SApple OSS Distributions <field_name>0</field_name> 1977*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 1978*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 1979*27b03b36SApple OSS Distributions <field_description order="before"> 1980*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1981*27b03b36SApple OSS Distributions </field_description> 1982*27b03b36SApple OSS Distributions <field_values> 1983*27b03b36SApple OSS Distributions </field_values> 1984*27b03b36SApple OSS Distributions </field> 1985*27b03b36SApple OSS Distributions <text_after_fields> 1986*27b03b36SApple OSS Distributions 1987*27b03b36SApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para> 1988*27b03b36SApple OSS Distributions<list type="unordered"> 1989*27b03b36SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1990*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1991*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1992*27b03b36SApple OSS Distributions</listitem></list> 1993*27b03b36SApple OSS Distributions 1994*27b03b36SApple OSS Distributions </text_after_fields> 1995*27b03b36SApple OSS Distributions </fields> 1996*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 1997*27b03b36SApple OSS Distributions 1998*27b03b36SApple OSS Distributions 1999*27b03b36SApple OSS Distributions 2000*27b03b36SApple OSS Distributions 2001*27b03b36SApple OSS Distributions 2002*27b03b36SApple OSS Distributions 2003*27b03b36SApple OSS Distributions 2004*27b03b36SApple OSS Distributions 2005*27b03b36SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2006*27b03b36SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2007*27b03b36SApple OSS Distributions <fieldat id="0_19_0" msb="19" lsb="0"/> 2008*27b03b36SApple OSS Distributions </reg_fieldset> 2009*27b03b36SApple OSS Distributions </partial_fieldset> 2010*27b03b36SApple OSS Distributions <partial_fieldset> 2011*27b03b36SApple OSS Distributions <fields length="25"> 2012*27b03b36SApple OSS Distributions <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance> 2013*27b03b36SApple OSS Distributions <text_before_fields> 2014*27b03b36SApple OSS Distributions 2015*27b03b36SApple OSS Distributions 2016*27b03b36SApple OSS Distributions 2017*27b03b36SApple OSS Distributions </text_before_fields> 2018*27b03b36SApple OSS Distributions 2019*27b03b36SApple OSS Distributions <field 2020*27b03b36SApple OSS Distributions id="0_24_0_1" 2021*27b03b36SApple OSS Distributions is_variable_length="False" 2022*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2023*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2024*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2025*27b03b36SApple OSS Distributions is_constant_value="False" 2026*27b03b36SApple OSS Distributions rwtype="RES0" 2027*27b03b36SApple OSS Distributions > 2028*27b03b36SApple OSS Distributions <field_name>0</field_name> 2029*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2030*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2031*27b03b36SApple OSS Distributions <field_description order="before"> 2032*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2033*27b03b36SApple OSS Distributions </field_description> 2034*27b03b36SApple OSS Distributions <field_values> 2035*27b03b36SApple OSS Distributions </field_values> 2036*27b03b36SApple OSS Distributions <fields_condition>When SVE is implemented</fields_condition> 2037*27b03b36SApple OSS Distributions </field> 2038*27b03b36SApple OSS Distributions <field 2039*27b03b36SApple OSS Distributions id="0_24_0_2" 2040*27b03b36SApple OSS Distributions is_variable_length="False" 2041*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2042*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2043*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2044*27b03b36SApple OSS Distributions is_constant_value="False" 2045*27b03b36SApple OSS Distributions rwtype="RES0" 2046*27b03b36SApple OSS Distributions > 2047*27b03b36SApple OSS Distributions <field_name>0</field_name> 2048*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2049*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2050*27b03b36SApple OSS Distributions <field_description order="before"> 2051*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2052*27b03b36SApple OSS Distributions </field_description> 2053*27b03b36SApple OSS Distributions <field_values> 2054*27b03b36SApple OSS Distributions </field_values> 2055*27b03b36SApple OSS Distributions </field> 2056*27b03b36SApple OSS Distributions <text_after_fields> 2057*27b03b36SApple OSS Distributions 2058*27b03b36SApple OSS Distributions <para>The accesses covered by this trap include:</para> 2059*27b03b36SApple OSS Distributions<list type="unordered"> 2060*27b03b36SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content> 2061*27b03b36SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content> 2062*27b03b36SApple OSS Distributions</listitem></list> 2063*27b03b36SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 2064*27b03b36SApple OSS Distributions 2065*27b03b36SApple OSS Distributions </text_after_fields> 2066*27b03b36SApple OSS Distributions </fields> 2067*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2068*27b03b36SApple OSS Distributions 2069*27b03b36SApple OSS Distributions 2070*27b03b36SApple OSS Distributions 2071*27b03b36SApple OSS Distributions 2072*27b03b36SApple OSS Distributions <fieldat id="0_24_0_1" msb="24" lsb="0"/> 2073*27b03b36SApple OSS Distributions </reg_fieldset> 2074*27b03b36SApple OSS Distributions </partial_fieldset> 2075*27b03b36SApple OSS Distributions <partial_fieldset> 2076*27b03b36SApple OSS Distributions <fields length="25"> 2077*27b03b36SApple OSS Distributions <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance> 2078*27b03b36SApple OSS Distributions <text_before_fields> 2079*27b03b36SApple OSS Distributions 2080*27b03b36SApple OSS Distributions 2081*27b03b36SApple OSS Distributions 2082*27b03b36SApple OSS Distributions </text_before_fields> 2083*27b03b36SApple OSS Distributions 2084*27b03b36SApple OSS Distributions <field 2085*27b03b36SApple OSS Distributions id="0_24_0" 2086*27b03b36SApple OSS Distributions is_variable_length="False" 2087*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2088*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2089*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2090*27b03b36SApple OSS Distributions is_constant_value="False" 2091*27b03b36SApple OSS Distributions rwtype="RES0" 2092*27b03b36SApple OSS Distributions > 2093*27b03b36SApple OSS Distributions <field_name>0</field_name> 2094*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2095*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2096*27b03b36SApple OSS Distributions <field_description order="before"> 2097*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2098*27b03b36SApple OSS Distributions </field_description> 2099*27b03b36SApple OSS Distributions <field_values> 2100*27b03b36SApple OSS Distributions </field_values> 2101*27b03b36SApple OSS Distributions </field> 2102*27b03b36SApple OSS Distributions <text_after_fields> 2103*27b03b36SApple OSS Distributions 2104*27b03b36SApple OSS Distributions <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 2105*27b03b36SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para> 2106*27b03b36SApple OSS Distributions 2107*27b03b36SApple OSS Distributions </text_after_fields> 2108*27b03b36SApple OSS Distributions </fields> 2109*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2110*27b03b36SApple OSS Distributions 2111*27b03b36SApple OSS Distributions 2112*27b03b36SApple OSS Distributions 2113*27b03b36SApple OSS Distributions 2114*27b03b36SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 2115*27b03b36SApple OSS Distributions </reg_fieldset> 2116*27b03b36SApple OSS Distributions </partial_fieldset> 2117*27b03b36SApple OSS Distributions <partial_fieldset> 2118*27b03b36SApple OSS Distributions <fields length="25"> 2119*27b03b36SApple OSS Distributions <fields_instance>Exception from HVC or SVC instruction execution</fields_instance> 2120*27b03b36SApple OSS Distributions <text_before_fields> 2121*27b03b36SApple OSS Distributions 2122*27b03b36SApple OSS Distributions 2123*27b03b36SApple OSS Distributions 2124*27b03b36SApple OSS Distributions </text_before_fields> 2125*27b03b36SApple OSS Distributions 2126*27b03b36SApple OSS Distributions <field 2127*27b03b36SApple OSS Distributions id="0_24_16" 2128*27b03b36SApple OSS Distributions is_variable_length="False" 2129*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2130*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2131*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2132*27b03b36SApple OSS Distributions is_constant_value="False" 2133*27b03b36SApple OSS Distributions rwtype="RES0" 2134*27b03b36SApple OSS Distributions > 2135*27b03b36SApple OSS Distributions <field_name>0</field_name> 2136*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2137*27b03b36SApple OSS Distributions <field_lsb>16</field_lsb> 2138*27b03b36SApple OSS Distributions <field_description order="before"> 2139*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2140*27b03b36SApple OSS Distributions </field_description> 2141*27b03b36SApple OSS Distributions <field_values> 2142*27b03b36SApple OSS Distributions </field_values> 2143*27b03b36SApple OSS Distributions </field> 2144*27b03b36SApple OSS Distributions <field 2145*27b03b36SApple OSS Distributions id="imm16_15_0" 2146*27b03b36SApple OSS Distributions is_variable_length="False" 2147*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2148*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2149*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2150*27b03b36SApple OSS Distributions is_constant_value="False" 2151*27b03b36SApple OSS Distributions > 2152*27b03b36SApple OSS Distributions <field_name>imm16</field_name> 2153*27b03b36SApple OSS Distributions <field_msb>15</field_msb> 2154*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2155*27b03b36SApple OSS Distributions <field_description order="before"> 2156*27b03b36SApple OSS Distributions 2157*27b03b36SApple OSS Distributions <para>The value of the immediate field from the HVC or SVC instruction.</para> 2158*27b03b36SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para> 2159*27b03b36SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para> 2160*27b03b36SApple OSS Distributions<list type="unordered"> 2161*27b03b36SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered"> 2162*27b03b36SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content> 2163*27b03b36SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content> 2164*27b03b36SApple OSS Distributions</listitem></list> 2165*27b03b36SApple OSS Distributions</content> 2166*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content> 2167*27b03b36SApple OSS Distributions</listitem></list> 2168*27b03b36SApple OSS Distributions 2169*27b03b36SApple OSS Distributions </field_description> 2170*27b03b36SApple OSS Distributions <field_values> 2171*27b03b36SApple OSS Distributions 2172*27b03b36SApple OSS Distributions 2173*27b03b36SApple OSS Distributions </field_values> 2174*27b03b36SApple OSS Distributions <field_resets> 2175*27b03b36SApple OSS Distributions 2176*27b03b36SApple OSS Distributions <field_reset> 2177*27b03b36SApple OSS Distributions 2178*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2179*27b03b36SApple OSS Distributions 2180*27b03b36SApple OSS Distributions </field_reset> 2181*27b03b36SApple OSS Distributions</field_resets> 2182*27b03b36SApple OSS Distributions </field> 2183*27b03b36SApple OSS Distributions <text_after_fields> 2184*27b03b36SApple OSS Distributions 2185*27b03b36SApple OSS Distributions <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para> 2186*27b03b36SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para> 2187*27b03b36SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para> 2188*27b03b36SApple OSS Distributions 2189*27b03b36SApple OSS Distributions </text_after_fields> 2190*27b03b36SApple OSS Distributions </fields> 2191*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2192*27b03b36SApple OSS Distributions 2193*27b03b36SApple OSS Distributions 2194*27b03b36SApple OSS Distributions 2195*27b03b36SApple OSS Distributions 2196*27b03b36SApple OSS Distributions 2197*27b03b36SApple OSS Distributions 2198*27b03b36SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2199*27b03b36SApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2200*27b03b36SApple OSS Distributions </reg_fieldset> 2201*27b03b36SApple OSS Distributions </partial_fieldset> 2202*27b03b36SApple OSS Distributions <partial_fieldset> 2203*27b03b36SApple OSS Distributions <fields length="25"> 2204*27b03b36SApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance> 2205*27b03b36SApple OSS Distributions <text_before_fields> 2206*27b03b36SApple OSS Distributions 2207*27b03b36SApple OSS Distributions <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para> 2208*27b03b36SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para> 2209*27b03b36SApple OSS Distributions 2210*27b03b36SApple OSS Distributions </text_before_fields> 2211*27b03b36SApple OSS Distributions 2212*27b03b36SApple OSS Distributions <field 2213*27b03b36SApple OSS Distributions id="CV_24_24" 2214*27b03b36SApple OSS Distributions is_variable_length="False" 2215*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2216*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2217*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2218*27b03b36SApple OSS Distributions is_constant_value="False" 2219*27b03b36SApple OSS Distributions > 2220*27b03b36SApple OSS Distributions <field_name>CV</field_name> 2221*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2222*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 2223*27b03b36SApple OSS Distributions <field_description order="before"> 2224*27b03b36SApple OSS Distributions 2225*27b03b36SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 2226*27b03b36SApple OSS Distributions 2227*27b03b36SApple OSS Distributions </field_description> 2228*27b03b36SApple OSS Distributions <field_values> 2229*27b03b36SApple OSS Distributions 2230*27b03b36SApple OSS Distributions 2231*27b03b36SApple OSS Distributions <field_value_instance> 2232*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 2233*27b03b36SApple OSS Distributions <field_value_description> 2234*27b03b36SApple OSS Distributions <para>The COND field is not valid.</para> 2235*27b03b36SApple OSS Distributions</field_value_description> 2236*27b03b36SApple OSS Distributions </field_value_instance> 2237*27b03b36SApple OSS Distributions <field_value_instance> 2238*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 2239*27b03b36SApple OSS Distributions <field_value_description> 2240*27b03b36SApple OSS Distributions <para>The COND field is valid.</para> 2241*27b03b36SApple OSS Distributions</field_value_description> 2242*27b03b36SApple OSS Distributions </field_value_instance> 2243*27b03b36SApple OSS Distributions </field_values> 2244*27b03b36SApple OSS Distributions <field_description order="after"> 2245*27b03b36SApple OSS Distributions 2246*27b03b36SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 2247*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2248*27b03b36SApple OSS Distributions<list type="unordered"> 2249*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 2250*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 2251*27b03b36SApple OSS Distributions</listitem></list> 2252*27b03b36SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2253*27b03b36SApple OSS Distributions 2254*27b03b36SApple OSS Distributions </field_description> 2255*27b03b36SApple OSS Distributions <field_resets> 2256*27b03b36SApple OSS Distributions 2257*27b03b36SApple OSS Distributions <field_reset> 2258*27b03b36SApple OSS Distributions 2259*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2260*27b03b36SApple OSS Distributions 2261*27b03b36SApple OSS Distributions </field_reset> 2262*27b03b36SApple OSS Distributions</field_resets> 2263*27b03b36SApple OSS Distributions </field> 2264*27b03b36SApple OSS Distributions <field 2265*27b03b36SApple OSS Distributions id="COND_23_20" 2266*27b03b36SApple OSS Distributions is_variable_length="False" 2267*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2268*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2269*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2270*27b03b36SApple OSS Distributions is_constant_value="False" 2271*27b03b36SApple OSS Distributions > 2272*27b03b36SApple OSS Distributions <field_name>COND</field_name> 2273*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 2274*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 2275*27b03b36SApple OSS Distributions <field_description order="before"> 2276*27b03b36SApple OSS Distributions 2277*27b03b36SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 2278*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 2279*27b03b36SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2280*27b03b36SApple OSS Distributions<list type="unordered"> 2281*27b03b36SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 2282*27b03b36SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 2283*27b03b36SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 2284*27b03b36SApple OSS Distributions</listitem></list> 2285*27b03b36SApple OSS Distributions</content> 2286*27b03b36SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 2287*27b03b36SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 2288*27b03b36SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 2289*27b03b36SApple OSS Distributions</listitem></list> 2290*27b03b36SApple OSS Distributions</content> 2291*27b03b36SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 2292*27b03b36SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 2293*27b03b36SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 2294*27b03b36SApple OSS Distributions</listitem></list> 2295*27b03b36SApple OSS Distributions</content> 2296*27b03b36SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 2297*27b03b36SApple OSS Distributions</listitem></list> 2298*27b03b36SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2299*27b03b36SApple OSS Distributions 2300*27b03b36SApple OSS Distributions </field_description> 2301*27b03b36SApple OSS Distributions <field_values> 2302*27b03b36SApple OSS Distributions 2303*27b03b36SApple OSS Distributions 2304*27b03b36SApple OSS Distributions </field_values> 2305*27b03b36SApple OSS Distributions <field_resets> 2306*27b03b36SApple OSS Distributions 2307*27b03b36SApple OSS Distributions <field_reset> 2308*27b03b36SApple OSS Distributions 2309*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2310*27b03b36SApple OSS Distributions 2311*27b03b36SApple OSS Distributions </field_reset> 2312*27b03b36SApple OSS Distributions</field_resets> 2313*27b03b36SApple OSS Distributions </field> 2314*27b03b36SApple OSS Distributions <field 2315*27b03b36SApple OSS Distributions id="CCKNOWNPASS_19_19" 2316*27b03b36SApple OSS Distributions is_variable_length="False" 2317*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2318*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2319*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2320*27b03b36SApple OSS Distributions is_constant_value="False" 2321*27b03b36SApple OSS Distributions > 2322*27b03b36SApple OSS Distributions <field_name>CCKNOWNPASS</field_name> 2323*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 2324*27b03b36SApple OSS Distributions <field_lsb>19</field_lsb> 2325*27b03b36SApple OSS Distributions <field_description order="before"> 2326*27b03b36SApple OSS Distributions 2327*27b03b36SApple OSS Distributions <para>Indicates whether the instruction might have failed its condition code check.</para> 2328*27b03b36SApple OSS Distributions 2329*27b03b36SApple OSS Distributions </field_description> 2330*27b03b36SApple OSS Distributions <field_values> 2331*27b03b36SApple OSS Distributions 2332*27b03b36SApple OSS Distributions 2333*27b03b36SApple OSS Distributions <field_value_instance> 2334*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 2335*27b03b36SApple OSS Distributions <field_value_description> 2336*27b03b36SApple OSS Distributions <para>The instruction was unconditional, or was conditional and passed its condition code check.</para> 2337*27b03b36SApple OSS Distributions</field_value_description> 2338*27b03b36SApple OSS Distributions </field_value_instance> 2339*27b03b36SApple OSS Distributions <field_value_instance> 2340*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 2341*27b03b36SApple OSS Distributions <field_value_description> 2342*27b03b36SApple OSS Distributions <para>The instruction was conditional, and might have failed its condition code check.</para> 2343*27b03b36SApple OSS Distributions</field_value_description> 2344*27b03b36SApple OSS Distributions </field_value_instance> 2345*27b03b36SApple OSS Distributions </field_values> 2346*27b03b36SApple OSS Distributions <field_description order="after"> 2347*27b03b36SApple OSS Distributions 2348*27b03b36SApple OSS Distributions <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note> 2349*27b03b36SApple OSS Distributions 2350*27b03b36SApple OSS Distributions </field_description> 2351*27b03b36SApple OSS Distributions <field_resets> 2352*27b03b36SApple OSS Distributions 2353*27b03b36SApple OSS Distributions <field_reset> 2354*27b03b36SApple OSS Distributions 2355*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2356*27b03b36SApple OSS Distributions 2357*27b03b36SApple OSS Distributions </field_reset> 2358*27b03b36SApple OSS Distributions</field_resets> 2359*27b03b36SApple OSS Distributions </field> 2360*27b03b36SApple OSS Distributions <field 2361*27b03b36SApple OSS Distributions id="0_18_0" 2362*27b03b36SApple OSS Distributions is_variable_length="False" 2363*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2364*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2365*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2366*27b03b36SApple OSS Distributions is_constant_value="False" 2367*27b03b36SApple OSS Distributions rwtype="RES0" 2368*27b03b36SApple OSS Distributions > 2369*27b03b36SApple OSS Distributions <field_name>0</field_name> 2370*27b03b36SApple OSS Distributions <field_msb>18</field_msb> 2371*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2372*27b03b36SApple OSS Distributions <field_description order="before"> 2373*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2374*27b03b36SApple OSS Distributions </field_description> 2375*27b03b36SApple OSS Distributions <field_values> 2376*27b03b36SApple OSS Distributions </field_values> 2377*27b03b36SApple OSS Distributions </field> 2378*27b03b36SApple OSS Distributions <text_after_fields> 2379*27b03b36SApple OSS Distributions 2380*27b03b36SApple OSS Distributions <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2381*27b03b36SApple OSS Distributions 2382*27b03b36SApple OSS Distributions </text_after_fields> 2383*27b03b36SApple OSS Distributions </fields> 2384*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2385*27b03b36SApple OSS Distributions 2386*27b03b36SApple OSS Distributions 2387*27b03b36SApple OSS Distributions 2388*27b03b36SApple OSS Distributions 2389*27b03b36SApple OSS Distributions 2390*27b03b36SApple OSS Distributions 2391*27b03b36SApple OSS Distributions 2392*27b03b36SApple OSS Distributions 2393*27b03b36SApple OSS Distributions 2394*27b03b36SApple OSS Distributions 2395*27b03b36SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2396*27b03b36SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2397*27b03b36SApple OSS Distributions <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/> 2398*27b03b36SApple OSS Distributions <fieldat id="0_18_0" msb="18" lsb="0"/> 2399*27b03b36SApple OSS Distributions </reg_fieldset> 2400*27b03b36SApple OSS Distributions </partial_fieldset> 2401*27b03b36SApple OSS Distributions <partial_fieldset> 2402*27b03b36SApple OSS Distributions <fields length="25"> 2403*27b03b36SApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance> 2404*27b03b36SApple OSS Distributions <text_before_fields> 2405*27b03b36SApple OSS Distributions 2406*27b03b36SApple OSS Distributions 2407*27b03b36SApple OSS Distributions 2408*27b03b36SApple OSS Distributions </text_before_fields> 2409*27b03b36SApple OSS Distributions 2410*27b03b36SApple OSS Distributions <field 2411*27b03b36SApple OSS Distributions id="0_24_16" 2412*27b03b36SApple OSS Distributions is_variable_length="False" 2413*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2414*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2415*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2416*27b03b36SApple OSS Distributions is_constant_value="False" 2417*27b03b36SApple OSS Distributions rwtype="RES0" 2418*27b03b36SApple OSS Distributions > 2419*27b03b36SApple OSS Distributions <field_name>0</field_name> 2420*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2421*27b03b36SApple OSS Distributions <field_lsb>16</field_lsb> 2422*27b03b36SApple OSS Distributions <field_description order="before"> 2423*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2424*27b03b36SApple OSS Distributions </field_description> 2425*27b03b36SApple OSS Distributions <field_values> 2426*27b03b36SApple OSS Distributions </field_values> 2427*27b03b36SApple OSS Distributions </field> 2428*27b03b36SApple OSS Distributions <field 2429*27b03b36SApple OSS Distributions id="imm16_15_0" 2430*27b03b36SApple OSS Distributions is_variable_length="False" 2431*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2432*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2433*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2434*27b03b36SApple OSS Distributions is_constant_value="False" 2435*27b03b36SApple OSS Distributions > 2436*27b03b36SApple OSS Distributions <field_name>imm16</field_name> 2437*27b03b36SApple OSS Distributions <field_msb>15</field_msb> 2438*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2439*27b03b36SApple OSS Distributions <field_description order="before"> 2440*27b03b36SApple OSS Distributions 2441*27b03b36SApple OSS Distributions <para>The value of the immediate field from the issued SMC instruction.</para> 2442*27b03b36SApple OSS Distributions 2443*27b03b36SApple OSS Distributions </field_description> 2444*27b03b36SApple OSS Distributions <field_values> 2445*27b03b36SApple OSS Distributions 2446*27b03b36SApple OSS Distributions 2447*27b03b36SApple OSS Distributions </field_values> 2448*27b03b36SApple OSS Distributions <field_resets> 2449*27b03b36SApple OSS Distributions 2450*27b03b36SApple OSS Distributions <field_reset> 2451*27b03b36SApple OSS Distributions 2452*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2453*27b03b36SApple OSS Distributions 2454*27b03b36SApple OSS Distributions </field_reset> 2455*27b03b36SApple OSS Distributions</field_resets> 2456*27b03b36SApple OSS Distributions </field> 2457*27b03b36SApple OSS Distributions <text_after_fields> 2458*27b03b36SApple OSS Distributions 2459*27b03b36SApple OSS Distributions <para>The value of ISS[24:0] described here is used both:</para> 2460*27b03b36SApple OSS Distributions<list type="unordered"> 2461*27b03b36SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content> 2462*27b03b36SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content> 2463*27b03b36SApple OSS Distributions</listitem></list> 2464*27b03b36SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2465*27b03b36SApple OSS Distributions 2466*27b03b36SApple OSS Distributions </text_after_fields> 2467*27b03b36SApple OSS Distributions </fields> 2468*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2469*27b03b36SApple OSS Distributions 2470*27b03b36SApple OSS Distributions 2471*27b03b36SApple OSS Distributions 2472*27b03b36SApple OSS Distributions 2473*27b03b36SApple OSS Distributions 2474*27b03b36SApple OSS Distributions 2475*27b03b36SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2476*27b03b36SApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2477*27b03b36SApple OSS Distributions </reg_fieldset> 2478*27b03b36SApple OSS Distributions </partial_fieldset> 2479*27b03b36SApple OSS Distributions <partial_fieldset> 2480*27b03b36SApple OSS Distributions <fields length="25"> 2481*27b03b36SApple OSS Distributions <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance> 2482*27b03b36SApple OSS Distributions <text_before_fields> 2483*27b03b36SApple OSS Distributions 2484*27b03b36SApple OSS Distributions 2485*27b03b36SApple OSS Distributions 2486*27b03b36SApple OSS Distributions </text_before_fields> 2487*27b03b36SApple OSS Distributions 2488*27b03b36SApple OSS Distributions <field 2489*27b03b36SApple OSS Distributions id="0_24_22" 2490*27b03b36SApple OSS Distributions is_variable_length="False" 2491*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2492*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2493*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2494*27b03b36SApple OSS Distributions is_constant_value="False" 2495*27b03b36SApple OSS Distributions rwtype="RES0" 2496*27b03b36SApple OSS Distributions > 2497*27b03b36SApple OSS Distributions <field_name>0</field_name> 2498*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2499*27b03b36SApple OSS Distributions <field_lsb>22</field_lsb> 2500*27b03b36SApple OSS Distributions <field_description order="before"> 2501*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2502*27b03b36SApple OSS Distributions </field_description> 2503*27b03b36SApple OSS Distributions <field_values> 2504*27b03b36SApple OSS Distributions </field_values> 2505*27b03b36SApple OSS Distributions </field> 2506*27b03b36SApple OSS Distributions <field 2507*27b03b36SApple OSS Distributions id="Op0_21_20" 2508*27b03b36SApple OSS Distributions is_variable_length="False" 2509*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2510*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2511*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2512*27b03b36SApple OSS Distributions is_constant_value="False" 2513*27b03b36SApple OSS Distributions > 2514*27b03b36SApple OSS Distributions <field_name>Op0</field_name> 2515*27b03b36SApple OSS Distributions <field_msb>21</field_msb> 2516*27b03b36SApple OSS Distributions <field_lsb>20</field_lsb> 2517*27b03b36SApple OSS Distributions <field_description order="before"> 2518*27b03b36SApple OSS Distributions 2519*27b03b36SApple OSS Distributions <para>The Op0 value from the issued instruction.</para> 2520*27b03b36SApple OSS Distributions 2521*27b03b36SApple OSS Distributions </field_description> 2522*27b03b36SApple OSS Distributions <field_values> 2523*27b03b36SApple OSS Distributions 2524*27b03b36SApple OSS Distributions 2525*27b03b36SApple OSS Distributions </field_values> 2526*27b03b36SApple OSS Distributions <field_resets> 2527*27b03b36SApple OSS Distributions 2528*27b03b36SApple OSS Distributions <field_reset> 2529*27b03b36SApple OSS Distributions 2530*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2531*27b03b36SApple OSS Distributions 2532*27b03b36SApple OSS Distributions </field_reset> 2533*27b03b36SApple OSS Distributions</field_resets> 2534*27b03b36SApple OSS Distributions </field> 2535*27b03b36SApple OSS Distributions <field 2536*27b03b36SApple OSS Distributions id="Op2_19_17" 2537*27b03b36SApple OSS Distributions is_variable_length="False" 2538*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2539*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2540*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2541*27b03b36SApple OSS Distributions is_constant_value="False" 2542*27b03b36SApple OSS Distributions > 2543*27b03b36SApple OSS Distributions <field_name>Op2</field_name> 2544*27b03b36SApple OSS Distributions <field_msb>19</field_msb> 2545*27b03b36SApple OSS Distributions <field_lsb>17</field_lsb> 2546*27b03b36SApple OSS Distributions <field_description order="before"> 2547*27b03b36SApple OSS Distributions 2548*27b03b36SApple OSS Distributions <para>The Op2 value from the issued instruction.</para> 2549*27b03b36SApple OSS Distributions 2550*27b03b36SApple OSS Distributions </field_description> 2551*27b03b36SApple OSS Distributions <field_values> 2552*27b03b36SApple OSS Distributions 2553*27b03b36SApple OSS Distributions 2554*27b03b36SApple OSS Distributions </field_values> 2555*27b03b36SApple OSS Distributions <field_resets> 2556*27b03b36SApple OSS Distributions 2557*27b03b36SApple OSS Distributions <field_reset> 2558*27b03b36SApple OSS Distributions 2559*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2560*27b03b36SApple OSS Distributions 2561*27b03b36SApple OSS Distributions </field_reset> 2562*27b03b36SApple OSS Distributions</field_resets> 2563*27b03b36SApple OSS Distributions </field> 2564*27b03b36SApple OSS Distributions <field 2565*27b03b36SApple OSS Distributions id="Op1_16_14" 2566*27b03b36SApple OSS Distributions is_variable_length="False" 2567*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2568*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2569*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2570*27b03b36SApple OSS Distributions is_constant_value="False" 2571*27b03b36SApple OSS Distributions > 2572*27b03b36SApple OSS Distributions <field_name>Op1</field_name> 2573*27b03b36SApple OSS Distributions <field_msb>16</field_msb> 2574*27b03b36SApple OSS Distributions <field_lsb>14</field_lsb> 2575*27b03b36SApple OSS Distributions <field_description order="before"> 2576*27b03b36SApple OSS Distributions 2577*27b03b36SApple OSS Distributions <para>The Op1 value from the issued instruction.</para> 2578*27b03b36SApple OSS Distributions 2579*27b03b36SApple OSS Distributions </field_description> 2580*27b03b36SApple OSS Distributions <field_values> 2581*27b03b36SApple OSS Distributions 2582*27b03b36SApple OSS Distributions 2583*27b03b36SApple OSS Distributions </field_values> 2584*27b03b36SApple OSS Distributions <field_resets> 2585*27b03b36SApple OSS Distributions 2586*27b03b36SApple OSS Distributions <field_reset> 2587*27b03b36SApple OSS Distributions 2588*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2589*27b03b36SApple OSS Distributions 2590*27b03b36SApple OSS Distributions </field_reset> 2591*27b03b36SApple OSS Distributions</field_resets> 2592*27b03b36SApple OSS Distributions </field> 2593*27b03b36SApple OSS Distributions <field 2594*27b03b36SApple OSS Distributions id="CRn_13_10" 2595*27b03b36SApple OSS Distributions is_variable_length="False" 2596*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2597*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2598*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2599*27b03b36SApple OSS Distributions is_constant_value="False" 2600*27b03b36SApple OSS Distributions > 2601*27b03b36SApple OSS Distributions <field_name>CRn</field_name> 2602*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 2603*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 2604*27b03b36SApple OSS Distributions <field_description order="before"> 2605*27b03b36SApple OSS Distributions 2606*27b03b36SApple OSS Distributions <para>The CRn value from the issued instruction.</para> 2607*27b03b36SApple OSS Distributions 2608*27b03b36SApple OSS Distributions </field_description> 2609*27b03b36SApple OSS Distributions <field_values> 2610*27b03b36SApple OSS Distributions 2611*27b03b36SApple OSS Distributions 2612*27b03b36SApple OSS Distributions </field_values> 2613*27b03b36SApple OSS Distributions <field_resets> 2614*27b03b36SApple OSS Distributions 2615*27b03b36SApple OSS Distributions <field_reset> 2616*27b03b36SApple OSS Distributions 2617*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2618*27b03b36SApple OSS Distributions 2619*27b03b36SApple OSS Distributions </field_reset> 2620*27b03b36SApple OSS Distributions</field_resets> 2621*27b03b36SApple OSS Distributions </field> 2622*27b03b36SApple OSS Distributions <field 2623*27b03b36SApple OSS Distributions id="Rt_9_5" 2624*27b03b36SApple OSS Distributions is_variable_length="False" 2625*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2626*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2627*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2628*27b03b36SApple OSS Distributions is_constant_value="False" 2629*27b03b36SApple OSS Distributions > 2630*27b03b36SApple OSS Distributions <field_name>Rt</field_name> 2631*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 2632*27b03b36SApple OSS Distributions <field_lsb>5</field_lsb> 2633*27b03b36SApple OSS Distributions <field_description order="before"> 2634*27b03b36SApple OSS Distributions 2635*27b03b36SApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para> 2636*27b03b36SApple OSS Distributions 2637*27b03b36SApple OSS Distributions </field_description> 2638*27b03b36SApple OSS Distributions <field_values> 2639*27b03b36SApple OSS Distributions 2640*27b03b36SApple OSS Distributions 2641*27b03b36SApple OSS Distributions </field_values> 2642*27b03b36SApple OSS Distributions <field_resets> 2643*27b03b36SApple OSS Distributions 2644*27b03b36SApple OSS Distributions <field_reset> 2645*27b03b36SApple OSS Distributions 2646*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2647*27b03b36SApple OSS Distributions 2648*27b03b36SApple OSS Distributions </field_reset> 2649*27b03b36SApple OSS Distributions</field_resets> 2650*27b03b36SApple OSS Distributions </field> 2651*27b03b36SApple OSS Distributions <field 2652*27b03b36SApple OSS Distributions id="CRm_4_1" 2653*27b03b36SApple OSS Distributions is_variable_length="False" 2654*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2655*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2656*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2657*27b03b36SApple OSS Distributions is_constant_value="False" 2658*27b03b36SApple OSS Distributions > 2659*27b03b36SApple OSS Distributions <field_name>CRm</field_name> 2660*27b03b36SApple OSS Distributions <field_msb>4</field_msb> 2661*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 2662*27b03b36SApple OSS Distributions <field_description order="before"> 2663*27b03b36SApple OSS Distributions 2664*27b03b36SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 2665*27b03b36SApple OSS Distributions 2666*27b03b36SApple OSS Distributions </field_description> 2667*27b03b36SApple OSS Distributions <field_values> 2668*27b03b36SApple OSS Distributions 2669*27b03b36SApple OSS Distributions 2670*27b03b36SApple OSS Distributions </field_values> 2671*27b03b36SApple OSS Distributions <field_resets> 2672*27b03b36SApple OSS Distributions 2673*27b03b36SApple OSS Distributions <field_reset> 2674*27b03b36SApple OSS Distributions 2675*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2676*27b03b36SApple OSS Distributions 2677*27b03b36SApple OSS Distributions </field_reset> 2678*27b03b36SApple OSS Distributions</field_resets> 2679*27b03b36SApple OSS Distributions </field> 2680*27b03b36SApple OSS Distributions <field 2681*27b03b36SApple OSS Distributions id="Direction_0_0" 2682*27b03b36SApple OSS Distributions is_variable_length="False" 2683*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2684*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2685*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2686*27b03b36SApple OSS Distributions is_constant_value="False" 2687*27b03b36SApple OSS Distributions > 2688*27b03b36SApple OSS Distributions <field_name>Direction</field_name> 2689*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 2690*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2691*27b03b36SApple OSS Distributions <field_description order="before"> 2692*27b03b36SApple OSS Distributions 2693*27b03b36SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 2694*27b03b36SApple OSS Distributions 2695*27b03b36SApple OSS Distributions </field_description> 2696*27b03b36SApple OSS Distributions <field_values> 2697*27b03b36SApple OSS Distributions 2698*27b03b36SApple OSS Distributions 2699*27b03b36SApple OSS Distributions <field_value_instance> 2700*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 2701*27b03b36SApple OSS Distributions <field_value_description> 2702*27b03b36SApple OSS Distributions <para>Write access, including MSR instructions.</para> 2703*27b03b36SApple OSS Distributions</field_value_description> 2704*27b03b36SApple OSS Distributions </field_value_instance> 2705*27b03b36SApple OSS Distributions <field_value_instance> 2706*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 2707*27b03b36SApple OSS Distributions <field_value_description> 2708*27b03b36SApple OSS Distributions <para>Read access, including MRS instructions.</para> 2709*27b03b36SApple OSS Distributions</field_value_description> 2710*27b03b36SApple OSS Distributions </field_value_instance> 2711*27b03b36SApple OSS Distributions </field_values> 2712*27b03b36SApple OSS Distributions <field_resets> 2713*27b03b36SApple OSS Distributions 2714*27b03b36SApple OSS Distributions <field_reset> 2715*27b03b36SApple OSS Distributions 2716*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2717*27b03b36SApple OSS Distributions 2718*27b03b36SApple OSS Distributions </field_reset> 2719*27b03b36SApple OSS Distributions</field_resets> 2720*27b03b36SApple OSS Distributions </field> 2721*27b03b36SApple OSS Distributions <text_after_fields> 2722*27b03b36SApple OSS Distributions 2723*27b03b36SApple OSS Distributions <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para> 2724*27b03b36SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para> 2725*27b03b36SApple OSS Distributions<list type="unordered"> 2726*27b03b36SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2727*27b03b36SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2728*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2729*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2730*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2731*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2732*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2733*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2734*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2735*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2736*27b03b36SApple OSS Distributions</listitem></list> 2737*27b03b36SApple OSS Distributions</content> 2738*27b03b36SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2739*27b03b36SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2740*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2741*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2742*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2743*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2744*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2745*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2746*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2747*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2748*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2749*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2750*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2751*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2752*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2753*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2754*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2755*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2756*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2757*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2758*27b03b36SApple OSS Distributions</listitem></list> 2759*27b03b36SApple OSS Distributions</content> 2760*27b03b36SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2761*27b03b36SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2762*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2763*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2764*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2765*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2766*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2767*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2768*27b03b36SApple OSS Distributions</listitem></list> 2769*27b03b36SApple OSS Distributions</content> 2770*27b03b36SApple OSS Distributions</listitem></list> 2771*27b03b36SApple OSS Distributions 2772*27b03b36SApple OSS Distributions </text_after_fields> 2773*27b03b36SApple OSS Distributions </fields> 2774*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2775*27b03b36SApple OSS Distributions 2776*27b03b36SApple OSS Distributions 2777*27b03b36SApple OSS Distributions 2778*27b03b36SApple OSS Distributions 2779*27b03b36SApple OSS Distributions 2780*27b03b36SApple OSS Distributions 2781*27b03b36SApple OSS Distributions 2782*27b03b36SApple OSS Distributions 2783*27b03b36SApple OSS Distributions 2784*27b03b36SApple OSS Distributions 2785*27b03b36SApple OSS Distributions 2786*27b03b36SApple OSS Distributions 2787*27b03b36SApple OSS Distributions 2788*27b03b36SApple OSS Distributions 2789*27b03b36SApple OSS Distributions 2790*27b03b36SApple OSS Distributions 2791*27b03b36SApple OSS Distributions 2792*27b03b36SApple OSS Distributions 2793*27b03b36SApple OSS Distributions <fieldat id="0_24_22" msb="24" lsb="22"/> 2794*27b03b36SApple OSS Distributions <fieldat id="Op0_21_20" msb="21" lsb="20"/> 2795*27b03b36SApple OSS Distributions <fieldat id="Op2_19_17" msb="19" lsb="17"/> 2796*27b03b36SApple OSS Distributions <fieldat id="Op1_16_14" msb="16" lsb="14"/> 2797*27b03b36SApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 2798*27b03b36SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 2799*27b03b36SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 2800*27b03b36SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 2801*27b03b36SApple OSS Distributions </reg_fieldset> 2802*27b03b36SApple OSS Distributions </partial_fieldset> 2803*27b03b36SApple OSS Distributions <partial_fieldset> 2804*27b03b36SApple OSS Distributions <fields length="25"> 2805*27b03b36SApple OSS Distributions <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance> 2806*27b03b36SApple OSS Distributions <text_before_fields> 2807*27b03b36SApple OSS Distributions 2808*27b03b36SApple OSS Distributions 2809*27b03b36SApple OSS Distributions 2810*27b03b36SApple OSS Distributions </text_before_fields> 2811*27b03b36SApple OSS Distributions 2812*27b03b36SApple OSS Distributions <field 2813*27b03b36SApple OSS Distributions id="IMPLEMENTATION DEFINED_24_0" 2814*27b03b36SApple OSS Distributions is_variable_length="False" 2815*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2816*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2817*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2818*27b03b36SApple OSS Distributions is_constant_value="False" 2819*27b03b36SApple OSS Distributions > 2820*27b03b36SApple OSS Distributions <field_name>IMPLEMENTATION DEFINED</field_name> 2821*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2822*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 2823*27b03b36SApple OSS Distributions <field_description order="before"> 2824*27b03b36SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 2825*27b03b36SApple OSS Distributions 2826*27b03b36SApple OSS Distributions 2827*27b03b36SApple OSS Distributions 2828*27b03b36SApple OSS Distributions </field_description> 2829*27b03b36SApple OSS Distributions <field_values> 2830*27b03b36SApple OSS Distributions 2831*27b03b36SApple OSS Distributions <field_value_name>I</field_value_name> 2832*27b03b36SApple OSS Distributions </field_values> 2833*27b03b36SApple OSS Distributions <field_resets> 2834*27b03b36SApple OSS Distributions 2835*27b03b36SApple OSS Distributions <field_reset> 2836*27b03b36SApple OSS Distributions 2837*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2838*27b03b36SApple OSS Distributions 2839*27b03b36SApple OSS Distributions </field_reset> 2840*27b03b36SApple OSS Distributions</field_resets> 2841*27b03b36SApple OSS Distributions </field> 2842*27b03b36SApple OSS Distributions <text_after_fields> 2843*27b03b36SApple OSS Distributions 2844*27b03b36SApple OSS Distributions 2845*27b03b36SApple OSS Distributions 2846*27b03b36SApple OSS Distributions </text_after_fields> 2847*27b03b36SApple OSS Distributions </fields> 2848*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 2849*27b03b36SApple OSS Distributions 2850*27b03b36SApple OSS Distributions 2851*27b03b36SApple OSS Distributions 2852*27b03b36SApple OSS Distributions 2853*27b03b36SApple OSS Distributions <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/> 2854*27b03b36SApple OSS Distributions </reg_fieldset> 2855*27b03b36SApple OSS Distributions </partial_fieldset> 2856*27b03b36SApple OSS Distributions <partial_fieldset> 2857*27b03b36SApple OSS Distributions <fields length="25"> 2858*27b03b36SApple OSS Distributions <fields_instance>Exception from an Instruction Abort</fields_instance> 2859*27b03b36SApple OSS Distributions <text_before_fields> 2860*27b03b36SApple OSS Distributions 2861*27b03b36SApple OSS Distributions 2862*27b03b36SApple OSS Distributions 2863*27b03b36SApple OSS Distributions </text_before_fields> 2864*27b03b36SApple OSS Distributions 2865*27b03b36SApple OSS Distributions <field 2866*27b03b36SApple OSS Distributions id="0_24_13" 2867*27b03b36SApple OSS Distributions is_variable_length="False" 2868*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2869*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2870*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2871*27b03b36SApple OSS Distributions is_constant_value="False" 2872*27b03b36SApple OSS Distributions rwtype="RES0" 2873*27b03b36SApple OSS Distributions > 2874*27b03b36SApple OSS Distributions <field_name>0</field_name> 2875*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 2876*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 2877*27b03b36SApple OSS Distributions <field_description order="before"> 2878*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2879*27b03b36SApple OSS Distributions </field_description> 2880*27b03b36SApple OSS Distributions <field_values> 2881*27b03b36SApple OSS Distributions </field_values> 2882*27b03b36SApple OSS Distributions </field> 2883*27b03b36SApple OSS Distributions <field 2884*27b03b36SApple OSS Distributions id="SET_12_11" 2885*27b03b36SApple OSS Distributions is_variable_length="False" 2886*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2887*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2888*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2889*27b03b36SApple OSS Distributions is_constant_value="False" 2890*27b03b36SApple OSS Distributions > 2891*27b03b36SApple OSS Distributions <field_name>SET</field_name> 2892*27b03b36SApple OSS Distributions <field_msb>12</field_msb> 2893*27b03b36SApple OSS Distributions <field_lsb>11</field_lsb> 2894*27b03b36SApple OSS Distributions <field_description order="before"> 2895*27b03b36SApple OSS Distributions 2896*27b03b36SApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para> 2897*27b03b36SApple OSS Distributions 2898*27b03b36SApple OSS Distributions </field_description> 2899*27b03b36SApple OSS Distributions <field_values> 2900*27b03b36SApple OSS Distributions 2901*27b03b36SApple OSS Distributions 2902*27b03b36SApple OSS Distributions <field_value_instance> 2903*27b03b36SApple OSS Distributions <field_value>0b00</field_value> 2904*27b03b36SApple OSS Distributions <field_value_description> 2905*27b03b36SApple OSS Distributions <para>Recoverable error (UER).</para> 2906*27b03b36SApple OSS Distributions</field_value_description> 2907*27b03b36SApple OSS Distributions </field_value_instance> 2908*27b03b36SApple OSS Distributions <field_value_instance> 2909*27b03b36SApple OSS Distributions <field_value>0b10</field_value> 2910*27b03b36SApple OSS Distributions <field_value_description> 2911*27b03b36SApple OSS Distributions <para>Uncontainable error (UC).</para> 2912*27b03b36SApple OSS Distributions</field_value_description> 2913*27b03b36SApple OSS Distributions </field_value_instance> 2914*27b03b36SApple OSS Distributions <field_value_instance> 2915*27b03b36SApple OSS Distributions <field_value>0b11</field_value> 2916*27b03b36SApple OSS Distributions <field_value_description> 2917*27b03b36SApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 2918*27b03b36SApple OSS Distributions</field_value_description> 2919*27b03b36SApple OSS Distributions </field_value_instance> 2920*27b03b36SApple OSS Distributions </field_values> 2921*27b03b36SApple OSS Distributions <field_description order="after"> 2922*27b03b36SApple OSS Distributions 2923*27b03b36SApple OSS Distributions <para>All other values are reserved.</para> 2924*27b03b36SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 2925*27b03b36SApple OSS Distributions<list type="unordered"> 2926*27b03b36SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 2927*27b03b36SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content> 2928*27b03b36SApple OSS Distributions</listitem></list> 2929*27b03b36SApple OSS Distributions 2930*27b03b36SApple OSS Distributions </field_description> 2931*27b03b36SApple OSS Distributions <field_resets> 2932*27b03b36SApple OSS Distributions 2933*27b03b36SApple OSS Distributions <field_reset> 2934*27b03b36SApple OSS Distributions 2935*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2936*27b03b36SApple OSS Distributions 2937*27b03b36SApple OSS Distributions </field_reset> 2938*27b03b36SApple OSS Distributions</field_resets> 2939*27b03b36SApple OSS Distributions </field> 2940*27b03b36SApple OSS Distributions <field 2941*27b03b36SApple OSS Distributions id="FnV_10_10" 2942*27b03b36SApple OSS Distributions is_variable_length="False" 2943*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2944*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2945*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2946*27b03b36SApple OSS Distributions is_constant_value="False" 2947*27b03b36SApple OSS Distributions > 2948*27b03b36SApple OSS Distributions <field_name>FnV</field_name> 2949*27b03b36SApple OSS Distributions <field_msb>10</field_msb> 2950*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 2951*27b03b36SApple OSS Distributions <field_description order="before"> 2952*27b03b36SApple OSS Distributions 2953*27b03b36SApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 2954*27b03b36SApple OSS Distributions 2955*27b03b36SApple OSS Distributions </field_description> 2956*27b03b36SApple OSS Distributions <field_values> 2957*27b03b36SApple OSS Distributions 2958*27b03b36SApple OSS Distributions 2959*27b03b36SApple OSS Distributions <field_value_instance> 2960*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 2961*27b03b36SApple OSS Distributions <field_value_description> 2962*27b03b36SApple OSS Distributions <para>FAR is valid.</para> 2963*27b03b36SApple OSS Distributions</field_value_description> 2964*27b03b36SApple OSS Distributions </field_value_instance> 2965*27b03b36SApple OSS Distributions <field_value_instance> 2966*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 2967*27b03b36SApple OSS Distributions <field_value_description> 2968*27b03b36SApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 2969*27b03b36SApple OSS Distributions</field_value_description> 2970*27b03b36SApple OSS Distributions </field_value_instance> 2971*27b03b36SApple OSS Distributions </field_values> 2972*27b03b36SApple OSS Distributions <field_description order="after"> 2973*27b03b36SApple OSS Distributions 2974*27b03b36SApple OSS Distributions <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 2975*27b03b36SApple OSS Distributions 2976*27b03b36SApple OSS Distributions </field_description> 2977*27b03b36SApple OSS Distributions <field_resets> 2978*27b03b36SApple OSS Distributions 2979*27b03b36SApple OSS Distributions <field_reset> 2980*27b03b36SApple OSS Distributions 2981*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2982*27b03b36SApple OSS Distributions 2983*27b03b36SApple OSS Distributions </field_reset> 2984*27b03b36SApple OSS Distributions</field_resets> 2985*27b03b36SApple OSS Distributions </field> 2986*27b03b36SApple OSS Distributions <field 2987*27b03b36SApple OSS Distributions id="EA_9_9" 2988*27b03b36SApple OSS Distributions is_variable_length="False" 2989*27b03b36SApple OSS Distributions has_partial_fieldset="False" 2990*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 2991*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 2992*27b03b36SApple OSS Distributions is_constant_value="False" 2993*27b03b36SApple OSS Distributions > 2994*27b03b36SApple OSS Distributions <field_name>EA</field_name> 2995*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 2996*27b03b36SApple OSS Distributions <field_lsb>9</field_lsb> 2997*27b03b36SApple OSS Distributions <field_description order="before"> 2998*27b03b36SApple OSS Distributions 2999*27b03b36SApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3000*27b03b36SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3001*27b03b36SApple OSS Distributions 3002*27b03b36SApple OSS Distributions </field_description> 3003*27b03b36SApple OSS Distributions <field_values> 3004*27b03b36SApple OSS Distributions 3005*27b03b36SApple OSS Distributions 3006*27b03b36SApple OSS Distributions </field_values> 3007*27b03b36SApple OSS Distributions <field_resets> 3008*27b03b36SApple OSS Distributions 3009*27b03b36SApple OSS Distributions <field_reset> 3010*27b03b36SApple OSS Distributions 3011*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3012*27b03b36SApple OSS Distributions 3013*27b03b36SApple OSS Distributions </field_reset> 3014*27b03b36SApple OSS Distributions</field_resets> 3015*27b03b36SApple OSS Distributions </field> 3016*27b03b36SApple OSS Distributions <field 3017*27b03b36SApple OSS Distributions id="0_8_8" 3018*27b03b36SApple OSS Distributions is_variable_length="False" 3019*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3020*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3021*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3022*27b03b36SApple OSS Distributions is_constant_value="False" 3023*27b03b36SApple OSS Distributions rwtype="RES0" 3024*27b03b36SApple OSS Distributions > 3025*27b03b36SApple OSS Distributions <field_name>0</field_name> 3026*27b03b36SApple OSS Distributions <field_msb>8</field_msb> 3027*27b03b36SApple OSS Distributions <field_lsb>8</field_lsb> 3028*27b03b36SApple OSS Distributions <field_description order="before"> 3029*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3030*27b03b36SApple OSS Distributions </field_description> 3031*27b03b36SApple OSS Distributions <field_values> 3032*27b03b36SApple OSS Distributions </field_values> 3033*27b03b36SApple OSS Distributions </field> 3034*27b03b36SApple OSS Distributions <field 3035*27b03b36SApple OSS Distributions id="S1PTW_7_7" 3036*27b03b36SApple OSS Distributions is_variable_length="False" 3037*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3038*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3039*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3040*27b03b36SApple OSS Distributions is_constant_value="False" 3041*27b03b36SApple OSS Distributions > 3042*27b03b36SApple OSS Distributions <field_name>S1PTW</field_name> 3043*27b03b36SApple OSS Distributions <field_msb>7</field_msb> 3044*27b03b36SApple OSS Distributions <field_lsb>7</field_lsb> 3045*27b03b36SApple OSS Distributions <field_description order="before"> 3046*27b03b36SApple OSS Distributions 3047*27b03b36SApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3048*27b03b36SApple OSS Distributions 3049*27b03b36SApple OSS Distributions </field_description> 3050*27b03b36SApple OSS Distributions <field_values> 3051*27b03b36SApple OSS Distributions 3052*27b03b36SApple OSS Distributions 3053*27b03b36SApple OSS Distributions <field_value_instance> 3054*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3055*27b03b36SApple OSS Distributions <field_value_description> 3056*27b03b36SApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3057*27b03b36SApple OSS Distributions</field_value_description> 3058*27b03b36SApple OSS Distributions </field_value_instance> 3059*27b03b36SApple OSS Distributions <field_value_instance> 3060*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3061*27b03b36SApple OSS Distributions <field_value_description> 3062*27b03b36SApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3063*27b03b36SApple OSS Distributions</field_value_description> 3064*27b03b36SApple OSS Distributions </field_value_instance> 3065*27b03b36SApple OSS Distributions </field_values> 3066*27b03b36SApple OSS Distributions <field_description order="after"> 3067*27b03b36SApple OSS Distributions 3068*27b03b36SApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3069*27b03b36SApple OSS Distributions 3070*27b03b36SApple OSS Distributions </field_description> 3071*27b03b36SApple OSS Distributions <field_resets> 3072*27b03b36SApple OSS Distributions 3073*27b03b36SApple OSS Distributions <field_reset> 3074*27b03b36SApple OSS Distributions 3075*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3076*27b03b36SApple OSS Distributions 3077*27b03b36SApple OSS Distributions </field_reset> 3078*27b03b36SApple OSS Distributions</field_resets> 3079*27b03b36SApple OSS Distributions </field> 3080*27b03b36SApple OSS Distributions <field 3081*27b03b36SApple OSS Distributions id="0_6_6" 3082*27b03b36SApple OSS Distributions is_variable_length="False" 3083*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3084*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3085*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3086*27b03b36SApple OSS Distributions is_constant_value="False" 3087*27b03b36SApple OSS Distributions rwtype="RES0" 3088*27b03b36SApple OSS Distributions > 3089*27b03b36SApple OSS Distributions <field_name>0</field_name> 3090*27b03b36SApple OSS Distributions <field_msb>6</field_msb> 3091*27b03b36SApple OSS Distributions <field_lsb>6</field_lsb> 3092*27b03b36SApple OSS Distributions <field_description order="before"> 3093*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3094*27b03b36SApple OSS Distributions </field_description> 3095*27b03b36SApple OSS Distributions <field_values> 3096*27b03b36SApple OSS Distributions </field_values> 3097*27b03b36SApple OSS Distributions </field> 3098*27b03b36SApple OSS Distributions <field 3099*27b03b36SApple OSS Distributions id="IFSC_5_0" 3100*27b03b36SApple OSS Distributions is_variable_length="False" 3101*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3102*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3103*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3104*27b03b36SApple OSS Distributions is_constant_value="False" 3105*27b03b36SApple OSS Distributions > 3106*27b03b36SApple OSS Distributions <field_name>IFSC</field_name> 3107*27b03b36SApple OSS Distributions <field_msb>5</field_msb> 3108*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 3109*27b03b36SApple OSS Distributions <field_description order="before"> 3110*27b03b36SApple OSS Distributions 3111*27b03b36SApple OSS Distributions <para>Instruction Fault Status Code. Possible values of this field are:</para> 3112*27b03b36SApple OSS Distributions 3113*27b03b36SApple OSS Distributions </field_description> 3114*27b03b36SApple OSS Distributions <field_values> 3115*27b03b36SApple OSS Distributions 3116*27b03b36SApple OSS Distributions 3117*27b03b36SApple OSS Distributions <field_value_instance> 3118*27b03b36SApple OSS Distributions <field_value>0b000000</field_value> 3119*27b03b36SApple OSS Distributions <field_value_description> 3120*27b03b36SApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register</para> 3121*27b03b36SApple OSS Distributions</field_value_description> 3122*27b03b36SApple OSS Distributions </field_value_instance> 3123*27b03b36SApple OSS Distributions <field_value_instance> 3124*27b03b36SApple OSS Distributions <field_value>0b000001</field_value> 3125*27b03b36SApple OSS Distributions <field_value_description> 3126*27b03b36SApple OSS Distributions <para>Address size fault, level 1</para> 3127*27b03b36SApple OSS Distributions</field_value_description> 3128*27b03b36SApple OSS Distributions </field_value_instance> 3129*27b03b36SApple OSS Distributions <field_value_instance> 3130*27b03b36SApple OSS Distributions <field_value>0b000010</field_value> 3131*27b03b36SApple OSS Distributions <field_value_description> 3132*27b03b36SApple OSS Distributions <para>Address size fault, level 2</para> 3133*27b03b36SApple OSS Distributions</field_value_description> 3134*27b03b36SApple OSS Distributions </field_value_instance> 3135*27b03b36SApple OSS Distributions <field_value_instance> 3136*27b03b36SApple OSS Distributions <field_value>0b000011</field_value> 3137*27b03b36SApple OSS Distributions <field_value_description> 3138*27b03b36SApple OSS Distributions <para>Address size fault, level 3</para> 3139*27b03b36SApple OSS Distributions</field_value_description> 3140*27b03b36SApple OSS Distributions </field_value_instance> 3141*27b03b36SApple OSS Distributions <field_value_instance> 3142*27b03b36SApple OSS Distributions <field_value>0b000100</field_value> 3143*27b03b36SApple OSS Distributions <field_value_description> 3144*27b03b36SApple OSS Distributions <para>Translation fault, level 0</para> 3145*27b03b36SApple OSS Distributions</field_value_description> 3146*27b03b36SApple OSS Distributions </field_value_instance> 3147*27b03b36SApple OSS Distributions <field_value_instance> 3148*27b03b36SApple OSS Distributions <field_value>0b000101</field_value> 3149*27b03b36SApple OSS Distributions <field_value_description> 3150*27b03b36SApple OSS Distributions <para>Translation fault, level 1</para> 3151*27b03b36SApple OSS Distributions</field_value_description> 3152*27b03b36SApple OSS Distributions </field_value_instance> 3153*27b03b36SApple OSS Distributions <field_value_instance> 3154*27b03b36SApple OSS Distributions <field_value>0b000110</field_value> 3155*27b03b36SApple OSS Distributions <field_value_description> 3156*27b03b36SApple OSS Distributions <para>Translation fault, level 2</para> 3157*27b03b36SApple OSS Distributions</field_value_description> 3158*27b03b36SApple OSS Distributions </field_value_instance> 3159*27b03b36SApple OSS Distributions <field_value_instance> 3160*27b03b36SApple OSS Distributions <field_value>0b000111</field_value> 3161*27b03b36SApple OSS Distributions <field_value_description> 3162*27b03b36SApple OSS Distributions <para>Translation fault, level 3</para> 3163*27b03b36SApple OSS Distributions</field_value_description> 3164*27b03b36SApple OSS Distributions </field_value_instance> 3165*27b03b36SApple OSS Distributions <field_value_instance> 3166*27b03b36SApple OSS Distributions <field_value>0b001001</field_value> 3167*27b03b36SApple OSS Distributions <field_value_description> 3168*27b03b36SApple OSS Distributions <para>Access flag fault, level 1</para> 3169*27b03b36SApple OSS Distributions</field_value_description> 3170*27b03b36SApple OSS Distributions </field_value_instance> 3171*27b03b36SApple OSS Distributions <field_value_instance> 3172*27b03b36SApple OSS Distributions <field_value>0b001010</field_value> 3173*27b03b36SApple OSS Distributions <field_value_description> 3174*27b03b36SApple OSS Distributions <para>Access flag fault, level 2</para> 3175*27b03b36SApple OSS Distributions</field_value_description> 3176*27b03b36SApple OSS Distributions </field_value_instance> 3177*27b03b36SApple OSS Distributions <field_value_instance> 3178*27b03b36SApple OSS Distributions <field_value>0b001011</field_value> 3179*27b03b36SApple OSS Distributions <field_value_description> 3180*27b03b36SApple OSS Distributions <para>Access flag fault, level 3</para> 3181*27b03b36SApple OSS Distributions</field_value_description> 3182*27b03b36SApple OSS Distributions </field_value_instance> 3183*27b03b36SApple OSS Distributions <field_value_instance> 3184*27b03b36SApple OSS Distributions <field_value>0b001101</field_value> 3185*27b03b36SApple OSS Distributions <field_value_description> 3186*27b03b36SApple OSS Distributions <para>Permission fault, level 1</para> 3187*27b03b36SApple OSS Distributions</field_value_description> 3188*27b03b36SApple OSS Distributions </field_value_instance> 3189*27b03b36SApple OSS Distributions <field_value_instance> 3190*27b03b36SApple OSS Distributions <field_value>0b001110</field_value> 3191*27b03b36SApple OSS Distributions <field_value_description> 3192*27b03b36SApple OSS Distributions <para>Permission fault, level 2</para> 3193*27b03b36SApple OSS Distributions</field_value_description> 3194*27b03b36SApple OSS Distributions </field_value_instance> 3195*27b03b36SApple OSS Distributions <field_value_instance> 3196*27b03b36SApple OSS Distributions <field_value>0b001111</field_value> 3197*27b03b36SApple OSS Distributions <field_value_description> 3198*27b03b36SApple OSS Distributions <para>Permission fault, level 3</para> 3199*27b03b36SApple OSS Distributions</field_value_description> 3200*27b03b36SApple OSS Distributions </field_value_instance> 3201*27b03b36SApple OSS Distributions <field_value_instance> 3202*27b03b36SApple OSS Distributions <field_value>0b010000</field_value> 3203*27b03b36SApple OSS Distributions <field_value_description> 3204*27b03b36SApple OSS Distributions <para>Synchronous External abort, not on translation table walk</para> 3205*27b03b36SApple OSS Distributions</field_value_description> 3206*27b03b36SApple OSS Distributions </field_value_instance> 3207*27b03b36SApple OSS Distributions <field_value_instance> 3208*27b03b36SApple OSS Distributions <field_value>0b010100</field_value> 3209*27b03b36SApple OSS Distributions <field_value_description> 3210*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0</para> 3211*27b03b36SApple OSS Distributions</field_value_description> 3212*27b03b36SApple OSS Distributions </field_value_instance> 3213*27b03b36SApple OSS Distributions <field_value_instance> 3214*27b03b36SApple OSS Distributions <field_value>0b010101</field_value> 3215*27b03b36SApple OSS Distributions <field_value_description> 3216*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1</para> 3217*27b03b36SApple OSS Distributions</field_value_description> 3218*27b03b36SApple OSS Distributions </field_value_instance> 3219*27b03b36SApple OSS Distributions <field_value_instance> 3220*27b03b36SApple OSS Distributions <field_value>0b010110</field_value> 3221*27b03b36SApple OSS Distributions <field_value_description> 3222*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2</para> 3223*27b03b36SApple OSS Distributions</field_value_description> 3224*27b03b36SApple OSS Distributions </field_value_instance> 3225*27b03b36SApple OSS Distributions <field_value_instance> 3226*27b03b36SApple OSS Distributions <field_value>0b010111</field_value> 3227*27b03b36SApple OSS Distributions <field_value_description> 3228*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3</para> 3229*27b03b36SApple OSS Distributions</field_value_description> 3230*27b03b36SApple OSS Distributions </field_value_instance> 3231*27b03b36SApple OSS Distributions <field_value_instance> 3232*27b03b36SApple OSS Distributions <field_value>0b011000</field_value> 3233*27b03b36SApple OSS Distributions <field_value_description> 3234*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk</para> 3235*27b03b36SApple OSS Distributions</field_value_description> 3236*27b03b36SApple OSS Distributions </field_value_instance> 3237*27b03b36SApple OSS Distributions <field_value_instance> 3238*27b03b36SApple OSS Distributions <field_value>0b011100</field_value> 3239*27b03b36SApple OSS Distributions <field_value_description> 3240*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para> 3241*27b03b36SApple OSS Distributions</field_value_description> 3242*27b03b36SApple OSS Distributions </field_value_instance> 3243*27b03b36SApple OSS Distributions <field_value_instance> 3244*27b03b36SApple OSS Distributions <field_value>0b011101</field_value> 3245*27b03b36SApple OSS Distributions <field_value_description> 3246*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para> 3247*27b03b36SApple OSS Distributions</field_value_description> 3248*27b03b36SApple OSS Distributions </field_value_instance> 3249*27b03b36SApple OSS Distributions <field_value_instance> 3250*27b03b36SApple OSS Distributions <field_value>0b011110</field_value> 3251*27b03b36SApple OSS Distributions <field_value_description> 3252*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para> 3253*27b03b36SApple OSS Distributions</field_value_description> 3254*27b03b36SApple OSS Distributions </field_value_instance> 3255*27b03b36SApple OSS Distributions <field_value_instance> 3256*27b03b36SApple OSS Distributions <field_value>0b011111</field_value> 3257*27b03b36SApple OSS Distributions <field_value_description> 3258*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para> 3259*27b03b36SApple OSS Distributions</field_value_description> 3260*27b03b36SApple OSS Distributions </field_value_instance> 3261*27b03b36SApple OSS Distributions <field_value_instance> 3262*27b03b36SApple OSS Distributions <field_value>0b110000</field_value> 3263*27b03b36SApple OSS Distributions <field_value_description> 3264*27b03b36SApple OSS Distributions <para>TLB conflict abort</para> 3265*27b03b36SApple OSS Distributions</field_value_description> 3266*27b03b36SApple OSS Distributions </field_value_instance> 3267*27b03b36SApple OSS Distributions <field_value_instance> 3268*27b03b36SApple OSS Distributions <field_value>0b110001</field_value> 3269*27b03b36SApple OSS Distributions <field_value_description> 3270*27b03b36SApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 3271*27b03b36SApple OSS Distributions</field_value_description> 3272*27b03b36SApple OSS Distributions </field_value_instance> 3273*27b03b36SApple OSS Distributions </field_values> 3274*27b03b36SApple OSS Distributions <field_description order="after"> 3275*27b03b36SApple OSS Distributions 3276*27b03b36SApple OSS Distributions <para>All other values are reserved.</para> 3277*27b03b36SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 3278*27b03b36SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 3279*27b03b36SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 3280*27b03b36SApple OSS Distributions 3281*27b03b36SApple OSS Distributions </field_description> 3282*27b03b36SApple OSS Distributions <field_resets> 3283*27b03b36SApple OSS Distributions 3284*27b03b36SApple OSS Distributions <field_reset> 3285*27b03b36SApple OSS Distributions 3286*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3287*27b03b36SApple OSS Distributions 3288*27b03b36SApple OSS Distributions </field_reset> 3289*27b03b36SApple OSS Distributions</field_resets> 3290*27b03b36SApple OSS Distributions </field> 3291*27b03b36SApple OSS Distributions <text_after_fields> 3292*27b03b36SApple OSS Distributions 3293*27b03b36SApple OSS Distributions 3294*27b03b36SApple OSS Distributions 3295*27b03b36SApple OSS Distributions </text_after_fields> 3296*27b03b36SApple OSS Distributions </fields> 3297*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 3298*27b03b36SApple OSS Distributions 3299*27b03b36SApple OSS Distributions 3300*27b03b36SApple OSS Distributions 3301*27b03b36SApple OSS Distributions 3302*27b03b36SApple OSS Distributions 3303*27b03b36SApple OSS Distributions 3304*27b03b36SApple OSS Distributions 3305*27b03b36SApple OSS Distributions 3306*27b03b36SApple OSS Distributions 3307*27b03b36SApple OSS Distributions 3308*27b03b36SApple OSS Distributions 3309*27b03b36SApple OSS Distributions 3310*27b03b36SApple OSS Distributions 3311*27b03b36SApple OSS Distributions 3312*27b03b36SApple OSS Distributions 3313*27b03b36SApple OSS Distributions 3314*27b03b36SApple OSS Distributions 3315*27b03b36SApple OSS Distributions 3316*27b03b36SApple OSS Distributions <fieldat id="0_24_13" msb="24" lsb="13"/> 3317*27b03b36SApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 3318*27b03b36SApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 3319*27b03b36SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 3320*27b03b36SApple OSS Distributions <fieldat id="0_8_8" msb="8" lsb="8"/> 3321*27b03b36SApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 3322*27b03b36SApple OSS Distributions <fieldat id="0_6_6" msb="6" lsb="6"/> 3323*27b03b36SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 3324*27b03b36SApple OSS Distributions </reg_fieldset> 3325*27b03b36SApple OSS Distributions </partial_fieldset> 3326*27b03b36SApple OSS Distributions <partial_fieldset> 3327*27b03b36SApple OSS Distributions <fields length="25"> 3328*27b03b36SApple OSS Distributions <fields_instance>Exception from a Data Abort</fields_instance> 3329*27b03b36SApple OSS Distributions <text_before_fields> 3330*27b03b36SApple OSS Distributions 3331*27b03b36SApple OSS Distributions 3332*27b03b36SApple OSS Distributions 3333*27b03b36SApple OSS Distributions </text_before_fields> 3334*27b03b36SApple OSS Distributions 3335*27b03b36SApple OSS Distributions <field 3336*27b03b36SApple OSS Distributions id="ISV_24_24" 3337*27b03b36SApple OSS Distributions is_variable_length="False" 3338*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3339*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3340*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3341*27b03b36SApple OSS Distributions is_constant_value="False" 3342*27b03b36SApple OSS Distributions > 3343*27b03b36SApple OSS Distributions <field_name>ISV</field_name> 3344*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 3345*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 3346*27b03b36SApple OSS Distributions <field_description order="before"> 3347*27b03b36SApple OSS Distributions 3348*27b03b36SApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para> 3349*27b03b36SApple OSS Distributions 3350*27b03b36SApple OSS Distributions </field_description> 3351*27b03b36SApple OSS Distributions <field_values> 3352*27b03b36SApple OSS Distributions 3353*27b03b36SApple OSS Distributions 3354*27b03b36SApple OSS Distributions <field_value_instance> 3355*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3356*27b03b36SApple OSS Distributions <field_value_description> 3357*27b03b36SApple OSS Distributions <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para> 3358*27b03b36SApple OSS Distributions</field_value_description> 3359*27b03b36SApple OSS Distributions </field_value_instance> 3360*27b03b36SApple OSS Distributions <field_value_instance> 3361*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3362*27b03b36SApple OSS Distributions <field_value_description> 3363*27b03b36SApple OSS Distributions <para>ISS[23:14] hold a valid instruction syndrome.</para> 3364*27b03b36SApple OSS Distributions</field_value_description> 3365*27b03b36SApple OSS Distributions </field_value_instance> 3366*27b03b36SApple OSS Distributions </field_values> 3367*27b03b36SApple OSS Distributions <field_description order="after"> 3368*27b03b36SApple OSS Distributions 3369*27b03b36SApple OSS Distributions <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para> 3370*27b03b36SApple OSS Distributions<list type="unordered"> 3371*27b03b36SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content> 3372*27b03b36SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered"> 3373*27b03b36SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content> 3374*27b03b36SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content> 3375*27b03b36SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content> 3376*27b03b36SApple OSS Distributions</listitem></list> 3377*27b03b36SApple OSS Distributions</content> 3378*27b03b36SApple OSS Distributions</listitem></list> 3379*27b03b36SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para> 3380*27b03b36SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para> 3381*27b03b36SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para> 3382*27b03b36SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para> 3383*27b03b36SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 3384*27b03b36SApple OSS Distributions 3385*27b03b36SApple OSS Distributions </field_description> 3386*27b03b36SApple OSS Distributions <field_resets> 3387*27b03b36SApple OSS Distributions 3388*27b03b36SApple OSS Distributions <field_reset> 3389*27b03b36SApple OSS Distributions 3390*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3391*27b03b36SApple OSS Distributions 3392*27b03b36SApple OSS Distributions </field_reset> 3393*27b03b36SApple OSS Distributions</field_resets> 3394*27b03b36SApple OSS Distributions </field> 3395*27b03b36SApple OSS Distributions <field 3396*27b03b36SApple OSS Distributions id="SAS_23_22" 3397*27b03b36SApple OSS Distributions is_variable_length="False" 3398*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3399*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3400*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3401*27b03b36SApple OSS Distributions is_constant_value="False" 3402*27b03b36SApple OSS Distributions > 3403*27b03b36SApple OSS Distributions <field_name>SAS</field_name> 3404*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 3405*27b03b36SApple OSS Distributions <field_lsb>22</field_lsb> 3406*27b03b36SApple OSS Distributions <field_description order="before"> 3407*27b03b36SApple OSS Distributions 3408*27b03b36SApple OSS Distributions <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para> 3409*27b03b36SApple OSS Distributions 3410*27b03b36SApple OSS Distributions </field_description> 3411*27b03b36SApple OSS Distributions <field_values> 3412*27b03b36SApple OSS Distributions 3413*27b03b36SApple OSS Distributions 3414*27b03b36SApple OSS Distributions <field_value_instance> 3415*27b03b36SApple OSS Distributions <field_value>0b00</field_value> 3416*27b03b36SApple OSS Distributions <field_value_description> 3417*27b03b36SApple OSS Distributions <para>Byte</para> 3418*27b03b36SApple OSS Distributions</field_value_description> 3419*27b03b36SApple OSS Distributions </field_value_instance> 3420*27b03b36SApple OSS Distributions <field_value_instance> 3421*27b03b36SApple OSS Distributions <field_value>0b01</field_value> 3422*27b03b36SApple OSS Distributions <field_value_description> 3423*27b03b36SApple OSS Distributions <para>Halfword</para> 3424*27b03b36SApple OSS Distributions</field_value_description> 3425*27b03b36SApple OSS Distributions </field_value_instance> 3426*27b03b36SApple OSS Distributions <field_value_instance> 3427*27b03b36SApple OSS Distributions <field_value>0b10</field_value> 3428*27b03b36SApple OSS Distributions <field_value_description> 3429*27b03b36SApple OSS Distributions <para>Word</para> 3430*27b03b36SApple OSS Distributions</field_value_description> 3431*27b03b36SApple OSS Distributions </field_value_instance> 3432*27b03b36SApple OSS Distributions <field_value_instance> 3433*27b03b36SApple OSS Distributions <field_value>0b11</field_value> 3434*27b03b36SApple OSS Distributions <field_value_description> 3435*27b03b36SApple OSS Distributions <para>Doubleword</para> 3436*27b03b36SApple OSS Distributions</field_value_description> 3437*27b03b36SApple OSS Distributions </field_value_instance> 3438*27b03b36SApple OSS Distributions </field_values> 3439*27b03b36SApple OSS Distributions <field_description order="after"> 3440*27b03b36SApple OSS Distributions 3441*27b03b36SApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3442*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3443*27b03b36SApple OSS Distributions 3444*27b03b36SApple OSS Distributions </field_description> 3445*27b03b36SApple OSS Distributions <field_resets> 3446*27b03b36SApple OSS Distributions 3447*27b03b36SApple OSS Distributions <field_reset> 3448*27b03b36SApple OSS Distributions 3449*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3450*27b03b36SApple OSS Distributions 3451*27b03b36SApple OSS Distributions </field_reset> 3452*27b03b36SApple OSS Distributions</field_resets> 3453*27b03b36SApple OSS Distributions </field> 3454*27b03b36SApple OSS Distributions <field 3455*27b03b36SApple OSS Distributions id="SSE_21_21" 3456*27b03b36SApple OSS Distributions is_variable_length="False" 3457*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3458*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3459*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3460*27b03b36SApple OSS Distributions is_constant_value="False" 3461*27b03b36SApple OSS Distributions > 3462*27b03b36SApple OSS Distributions <field_name>SSE</field_name> 3463*27b03b36SApple OSS Distributions <field_msb>21</field_msb> 3464*27b03b36SApple OSS Distributions <field_lsb>21</field_lsb> 3465*27b03b36SApple OSS Distributions <field_description order="before"> 3466*27b03b36SApple OSS Distributions 3467*27b03b36SApple OSS Distributions <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para> 3468*27b03b36SApple OSS Distributions 3469*27b03b36SApple OSS Distributions </field_description> 3470*27b03b36SApple OSS Distributions <field_values> 3471*27b03b36SApple OSS Distributions 3472*27b03b36SApple OSS Distributions 3473*27b03b36SApple OSS Distributions <field_value_instance> 3474*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3475*27b03b36SApple OSS Distributions <field_value_description> 3476*27b03b36SApple OSS Distributions <para>Sign-extension not required.</para> 3477*27b03b36SApple OSS Distributions</field_value_description> 3478*27b03b36SApple OSS Distributions </field_value_instance> 3479*27b03b36SApple OSS Distributions <field_value_instance> 3480*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3481*27b03b36SApple OSS Distributions <field_value_description> 3482*27b03b36SApple OSS Distributions <para>Data item must be sign-extended.</para> 3483*27b03b36SApple OSS Distributions</field_value_description> 3484*27b03b36SApple OSS Distributions </field_value_instance> 3485*27b03b36SApple OSS Distributions </field_values> 3486*27b03b36SApple OSS Distributions <field_description order="after"> 3487*27b03b36SApple OSS Distributions 3488*27b03b36SApple OSS Distributions <para>For all other operations this bit is 0.</para> 3489*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3490*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3491*27b03b36SApple OSS Distributions 3492*27b03b36SApple OSS Distributions </field_description> 3493*27b03b36SApple OSS Distributions <field_resets> 3494*27b03b36SApple OSS Distributions 3495*27b03b36SApple OSS Distributions <field_reset> 3496*27b03b36SApple OSS Distributions 3497*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3498*27b03b36SApple OSS Distributions 3499*27b03b36SApple OSS Distributions </field_reset> 3500*27b03b36SApple OSS Distributions</field_resets> 3501*27b03b36SApple OSS Distributions </field> 3502*27b03b36SApple OSS Distributions <field 3503*27b03b36SApple OSS Distributions id="SRT_20_16" 3504*27b03b36SApple OSS Distributions is_variable_length="False" 3505*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3506*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3507*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3508*27b03b36SApple OSS Distributions is_constant_value="False" 3509*27b03b36SApple OSS Distributions > 3510*27b03b36SApple OSS Distributions <field_name>SRT</field_name> 3511*27b03b36SApple OSS Distributions <field_msb>20</field_msb> 3512*27b03b36SApple OSS Distributions <field_lsb>16</field_lsb> 3513*27b03b36SApple OSS Distributions <field_description order="before"> 3514*27b03b36SApple OSS Distributions 3515*27b03b36SApple OSS Distributions <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 3516*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3517*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3518*27b03b36SApple OSS Distributions 3519*27b03b36SApple OSS Distributions </field_description> 3520*27b03b36SApple OSS Distributions <field_values> 3521*27b03b36SApple OSS Distributions 3522*27b03b36SApple OSS Distributions 3523*27b03b36SApple OSS Distributions </field_values> 3524*27b03b36SApple OSS Distributions <field_resets> 3525*27b03b36SApple OSS Distributions 3526*27b03b36SApple OSS Distributions <field_reset> 3527*27b03b36SApple OSS Distributions 3528*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3529*27b03b36SApple OSS Distributions 3530*27b03b36SApple OSS Distributions </field_reset> 3531*27b03b36SApple OSS Distributions</field_resets> 3532*27b03b36SApple OSS Distributions </field> 3533*27b03b36SApple OSS Distributions <field 3534*27b03b36SApple OSS Distributions id="SF_15_15" 3535*27b03b36SApple OSS Distributions is_variable_length="False" 3536*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3537*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3538*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3539*27b03b36SApple OSS Distributions is_constant_value="False" 3540*27b03b36SApple OSS Distributions > 3541*27b03b36SApple OSS Distributions <field_name>SF</field_name> 3542*27b03b36SApple OSS Distributions <field_msb>15</field_msb> 3543*27b03b36SApple OSS Distributions <field_lsb>15</field_lsb> 3544*27b03b36SApple OSS Distributions <field_description order="before"> 3545*27b03b36SApple OSS Distributions 3546*27b03b36SApple OSS Distributions <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para> 3547*27b03b36SApple OSS Distributions 3548*27b03b36SApple OSS Distributions </field_description> 3549*27b03b36SApple OSS Distributions <field_values> 3550*27b03b36SApple OSS Distributions 3551*27b03b36SApple OSS Distributions 3552*27b03b36SApple OSS Distributions <field_value_instance> 3553*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3554*27b03b36SApple OSS Distributions <field_value_description> 3555*27b03b36SApple OSS Distributions <para>Instruction loads/stores a 32-bit wide register.</para> 3556*27b03b36SApple OSS Distributions</field_value_description> 3557*27b03b36SApple OSS Distributions </field_value_instance> 3558*27b03b36SApple OSS Distributions <field_value_instance> 3559*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3560*27b03b36SApple OSS Distributions <field_value_description> 3561*27b03b36SApple OSS Distributions <para>Instruction loads/stores a 64-bit wide register.</para> 3562*27b03b36SApple OSS Distributions</field_value_description> 3563*27b03b36SApple OSS Distributions </field_value_instance> 3564*27b03b36SApple OSS Distributions </field_values> 3565*27b03b36SApple OSS Distributions <field_description order="after"> 3566*27b03b36SApple OSS Distributions 3567*27b03b36SApple OSS Distributions <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3568*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3569*27b03b36SApple OSS Distributions 3570*27b03b36SApple OSS Distributions </field_description> 3571*27b03b36SApple OSS Distributions <field_resets> 3572*27b03b36SApple OSS Distributions 3573*27b03b36SApple OSS Distributions <field_reset> 3574*27b03b36SApple OSS Distributions 3575*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3576*27b03b36SApple OSS Distributions 3577*27b03b36SApple OSS Distributions </field_reset> 3578*27b03b36SApple OSS Distributions</field_resets> 3579*27b03b36SApple OSS Distributions </field> 3580*27b03b36SApple OSS Distributions <field 3581*27b03b36SApple OSS Distributions id="AR_14_14" 3582*27b03b36SApple OSS Distributions is_variable_length="False" 3583*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3584*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3585*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3586*27b03b36SApple OSS Distributions is_constant_value="False" 3587*27b03b36SApple OSS Distributions > 3588*27b03b36SApple OSS Distributions <field_name>AR</field_name> 3589*27b03b36SApple OSS Distributions <field_msb>14</field_msb> 3590*27b03b36SApple OSS Distributions <field_lsb>14</field_lsb> 3591*27b03b36SApple OSS Distributions <field_description order="before"> 3592*27b03b36SApple OSS Distributions 3593*27b03b36SApple OSS Distributions <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para> 3594*27b03b36SApple OSS Distributions 3595*27b03b36SApple OSS Distributions </field_description> 3596*27b03b36SApple OSS Distributions <field_values> 3597*27b03b36SApple OSS Distributions 3598*27b03b36SApple OSS Distributions 3599*27b03b36SApple OSS Distributions <field_value_instance> 3600*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3601*27b03b36SApple OSS Distributions <field_value_description> 3602*27b03b36SApple OSS Distributions <para>Instruction did not have acquire/release semantics.</para> 3603*27b03b36SApple OSS Distributions</field_value_description> 3604*27b03b36SApple OSS Distributions </field_value_instance> 3605*27b03b36SApple OSS Distributions <field_value_instance> 3606*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3607*27b03b36SApple OSS Distributions <field_value_description> 3608*27b03b36SApple OSS Distributions <para>Instruction did have acquire/release semantics.</para> 3609*27b03b36SApple OSS Distributions</field_value_description> 3610*27b03b36SApple OSS Distributions </field_value_instance> 3611*27b03b36SApple OSS Distributions </field_values> 3612*27b03b36SApple OSS Distributions <field_description order="after"> 3613*27b03b36SApple OSS Distributions 3614*27b03b36SApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3615*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3616*27b03b36SApple OSS Distributions 3617*27b03b36SApple OSS Distributions </field_description> 3618*27b03b36SApple OSS Distributions <field_resets> 3619*27b03b36SApple OSS Distributions 3620*27b03b36SApple OSS Distributions <field_reset> 3621*27b03b36SApple OSS Distributions 3622*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3623*27b03b36SApple OSS Distributions 3624*27b03b36SApple OSS Distributions </field_reset> 3625*27b03b36SApple OSS Distributions</field_resets> 3626*27b03b36SApple OSS Distributions </field> 3627*27b03b36SApple OSS Distributions <field 3628*27b03b36SApple OSS Distributions id="VNCR_13_13_1" 3629*27b03b36SApple OSS Distributions is_variable_length="False" 3630*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3631*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3632*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3633*27b03b36SApple OSS Distributions is_constant_value="False" 3634*27b03b36SApple OSS Distributions > 3635*27b03b36SApple OSS Distributions <field_name>VNCR</field_name> 3636*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 3637*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 3638*27b03b36SApple OSS Distributions <field_description order="before"> 3639*27b03b36SApple OSS Distributions 3640*27b03b36SApple OSS Distributions <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 3641*27b03b36SApple OSS Distributions 3642*27b03b36SApple OSS Distributions </field_description> 3643*27b03b36SApple OSS Distributions <field_values> 3644*27b03b36SApple OSS Distributions 3645*27b03b36SApple OSS Distributions 3646*27b03b36SApple OSS Distributions <field_value_instance> 3647*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3648*27b03b36SApple OSS Distributions <field_value_description> 3649*27b03b36SApple OSS Distributions <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3650*27b03b36SApple OSS Distributions</field_value_description> 3651*27b03b36SApple OSS Distributions </field_value_instance> 3652*27b03b36SApple OSS Distributions <field_value_instance> 3653*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3654*27b03b36SApple OSS Distributions <field_value_description> 3655*27b03b36SApple OSS Distributions <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3656*27b03b36SApple OSS Distributions</field_value_description> 3657*27b03b36SApple OSS Distributions </field_value_instance> 3658*27b03b36SApple OSS Distributions </field_values> 3659*27b03b36SApple OSS Distributions <field_description order="after"> 3660*27b03b36SApple OSS Distributions 3661*27b03b36SApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 3662*27b03b36SApple OSS Distributions 3663*27b03b36SApple OSS Distributions </field_description> 3664*27b03b36SApple OSS Distributions <field_resets> 3665*27b03b36SApple OSS Distributions 3666*27b03b36SApple OSS Distributions <field_reset> 3667*27b03b36SApple OSS Distributions 3668*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3669*27b03b36SApple OSS Distributions 3670*27b03b36SApple OSS Distributions </field_reset> 3671*27b03b36SApple OSS Distributions</field_resets> 3672*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 3673*27b03b36SApple OSS Distributions </field> 3674*27b03b36SApple OSS Distributions <field 3675*27b03b36SApple OSS Distributions id="0_13_13_2" 3676*27b03b36SApple OSS Distributions is_variable_length="False" 3677*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3678*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3679*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3680*27b03b36SApple OSS Distributions is_constant_value="False" 3681*27b03b36SApple OSS Distributions rwtype="RES0" 3682*27b03b36SApple OSS Distributions > 3683*27b03b36SApple OSS Distributions <field_name>0</field_name> 3684*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 3685*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 3686*27b03b36SApple OSS Distributions <field_description order="before"> 3687*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3688*27b03b36SApple OSS Distributions </field_description> 3689*27b03b36SApple OSS Distributions <field_values> 3690*27b03b36SApple OSS Distributions </field_values> 3691*27b03b36SApple OSS Distributions </field> 3692*27b03b36SApple OSS Distributions <field 3693*27b03b36SApple OSS Distributions id="SET_12_11" 3694*27b03b36SApple OSS Distributions is_variable_length="False" 3695*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3696*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3697*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3698*27b03b36SApple OSS Distributions is_constant_value="False" 3699*27b03b36SApple OSS Distributions > 3700*27b03b36SApple OSS Distributions <field_name>SET</field_name> 3701*27b03b36SApple OSS Distributions <field_msb>12</field_msb> 3702*27b03b36SApple OSS Distributions <field_lsb>11</field_lsb> 3703*27b03b36SApple OSS Distributions <field_description order="before"> 3704*27b03b36SApple OSS Distributions 3705*27b03b36SApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para> 3706*27b03b36SApple OSS Distributions 3707*27b03b36SApple OSS Distributions </field_description> 3708*27b03b36SApple OSS Distributions <field_values> 3709*27b03b36SApple OSS Distributions 3710*27b03b36SApple OSS Distributions 3711*27b03b36SApple OSS Distributions <field_value_instance> 3712*27b03b36SApple OSS Distributions <field_value>0b00</field_value> 3713*27b03b36SApple OSS Distributions <field_value_description> 3714*27b03b36SApple OSS Distributions <para>Recoverable error (UER).</para> 3715*27b03b36SApple OSS Distributions</field_value_description> 3716*27b03b36SApple OSS Distributions </field_value_instance> 3717*27b03b36SApple OSS Distributions <field_value_instance> 3718*27b03b36SApple OSS Distributions <field_value>0b10</field_value> 3719*27b03b36SApple OSS Distributions <field_value_description> 3720*27b03b36SApple OSS Distributions <para>Uncontainable error (UC).</para> 3721*27b03b36SApple OSS Distributions</field_value_description> 3722*27b03b36SApple OSS Distributions </field_value_instance> 3723*27b03b36SApple OSS Distributions <field_value_instance> 3724*27b03b36SApple OSS Distributions <field_value>0b11</field_value> 3725*27b03b36SApple OSS Distributions <field_value_description> 3726*27b03b36SApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 3727*27b03b36SApple OSS Distributions</field_value_description> 3728*27b03b36SApple OSS Distributions </field_value_instance> 3729*27b03b36SApple OSS Distributions </field_values> 3730*27b03b36SApple OSS Distributions <field_description order="after"> 3731*27b03b36SApple OSS Distributions 3732*27b03b36SApple OSS Distributions <para>All other values are reserved.</para> 3733*27b03b36SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 3734*27b03b36SApple OSS Distributions<list type="unordered"> 3735*27b03b36SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 3736*27b03b36SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content> 3737*27b03b36SApple OSS Distributions</listitem></list> 3738*27b03b36SApple OSS Distributions 3739*27b03b36SApple OSS Distributions </field_description> 3740*27b03b36SApple OSS Distributions <field_resets> 3741*27b03b36SApple OSS Distributions 3742*27b03b36SApple OSS Distributions <field_reset> 3743*27b03b36SApple OSS Distributions 3744*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3745*27b03b36SApple OSS Distributions 3746*27b03b36SApple OSS Distributions </field_reset> 3747*27b03b36SApple OSS Distributions</field_resets> 3748*27b03b36SApple OSS Distributions </field> 3749*27b03b36SApple OSS Distributions <field 3750*27b03b36SApple OSS Distributions id="FnV_10_10" 3751*27b03b36SApple OSS Distributions is_variable_length="False" 3752*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3753*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3754*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3755*27b03b36SApple OSS Distributions is_constant_value="False" 3756*27b03b36SApple OSS Distributions > 3757*27b03b36SApple OSS Distributions <field_name>FnV</field_name> 3758*27b03b36SApple OSS Distributions <field_msb>10</field_msb> 3759*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 3760*27b03b36SApple OSS Distributions <field_description order="before"> 3761*27b03b36SApple OSS Distributions 3762*27b03b36SApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 3763*27b03b36SApple OSS Distributions 3764*27b03b36SApple OSS Distributions </field_description> 3765*27b03b36SApple OSS Distributions <field_values> 3766*27b03b36SApple OSS Distributions 3767*27b03b36SApple OSS Distributions 3768*27b03b36SApple OSS Distributions <field_value_instance> 3769*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3770*27b03b36SApple OSS Distributions <field_value_description> 3771*27b03b36SApple OSS Distributions <para>FAR is valid.</para> 3772*27b03b36SApple OSS Distributions</field_value_description> 3773*27b03b36SApple OSS Distributions </field_value_instance> 3774*27b03b36SApple OSS Distributions <field_value_instance> 3775*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3776*27b03b36SApple OSS Distributions <field_value_description> 3777*27b03b36SApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 3778*27b03b36SApple OSS Distributions</field_value_description> 3779*27b03b36SApple OSS Distributions </field_value_instance> 3780*27b03b36SApple OSS Distributions </field_values> 3781*27b03b36SApple OSS Distributions <field_description order="after"> 3782*27b03b36SApple OSS Distributions 3783*27b03b36SApple OSS Distributions <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 3784*27b03b36SApple OSS Distributions 3785*27b03b36SApple OSS Distributions </field_description> 3786*27b03b36SApple OSS Distributions <field_resets> 3787*27b03b36SApple OSS Distributions 3788*27b03b36SApple OSS Distributions <field_reset> 3789*27b03b36SApple OSS Distributions 3790*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3791*27b03b36SApple OSS Distributions 3792*27b03b36SApple OSS Distributions </field_reset> 3793*27b03b36SApple OSS Distributions</field_resets> 3794*27b03b36SApple OSS Distributions </field> 3795*27b03b36SApple OSS Distributions <field 3796*27b03b36SApple OSS Distributions id="EA_9_9" 3797*27b03b36SApple OSS Distributions is_variable_length="False" 3798*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3799*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3800*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3801*27b03b36SApple OSS Distributions is_constant_value="False" 3802*27b03b36SApple OSS Distributions > 3803*27b03b36SApple OSS Distributions <field_name>EA</field_name> 3804*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 3805*27b03b36SApple OSS Distributions <field_lsb>9</field_lsb> 3806*27b03b36SApple OSS Distributions <field_description order="before"> 3807*27b03b36SApple OSS Distributions 3808*27b03b36SApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3809*27b03b36SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3810*27b03b36SApple OSS Distributions 3811*27b03b36SApple OSS Distributions </field_description> 3812*27b03b36SApple OSS Distributions <field_values> 3813*27b03b36SApple OSS Distributions 3814*27b03b36SApple OSS Distributions 3815*27b03b36SApple OSS Distributions </field_values> 3816*27b03b36SApple OSS Distributions <field_resets> 3817*27b03b36SApple OSS Distributions 3818*27b03b36SApple OSS Distributions <field_reset> 3819*27b03b36SApple OSS Distributions 3820*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3821*27b03b36SApple OSS Distributions 3822*27b03b36SApple OSS Distributions </field_reset> 3823*27b03b36SApple OSS Distributions</field_resets> 3824*27b03b36SApple OSS Distributions </field> 3825*27b03b36SApple OSS Distributions <field 3826*27b03b36SApple OSS Distributions id="CM_8_8" 3827*27b03b36SApple OSS Distributions is_variable_length="False" 3828*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3829*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3830*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3831*27b03b36SApple OSS Distributions is_constant_value="False" 3832*27b03b36SApple OSS Distributions > 3833*27b03b36SApple OSS Distributions <field_name>CM</field_name> 3834*27b03b36SApple OSS Distributions <field_msb>8</field_msb> 3835*27b03b36SApple OSS Distributions <field_lsb>8</field_lsb> 3836*27b03b36SApple OSS Distributions <field_description order="before"> 3837*27b03b36SApple OSS Distributions 3838*27b03b36SApple OSS Distributions <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para> 3839*27b03b36SApple OSS Distributions 3840*27b03b36SApple OSS Distributions </field_description> 3841*27b03b36SApple OSS Distributions <field_values> 3842*27b03b36SApple OSS Distributions 3843*27b03b36SApple OSS Distributions 3844*27b03b36SApple OSS Distributions <field_value_instance> 3845*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3846*27b03b36SApple OSS Distributions <field_value_description> 3847*27b03b36SApple OSS Distributions <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 3848*27b03b36SApple OSS Distributions</field_value_description> 3849*27b03b36SApple OSS Distributions </field_value_instance> 3850*27b03b36SApple OSS Distributions <field_value_instance> 3851*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3852*27b03b36SApple OSS Distributions <field_value_description> 3853*27b03b36SApple OSS Distributions <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 3854*27b03b36SApple OSS Distributions</field_value_description> 3855*27b03b36SApple OSS Distributions </field_value_instance> 3856*27b03b36SApple OSS Distributions </field_values> 3857*27b03b36SApple OSS Distributions <field_resets> 3858*27b03b36SApple OSS Distributions 3859*27b03b36SApple OSS Distributions <field_reset> 3860*27b03b36SApple OSS Distributions 3861*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3862*27b03b36SApple OSS Distributions 3863*27b03b36SApple OSS Distributions </field_reset> 3864*27b03b36SApple OSS Distributions</field_resets> 3865*27b03b36SApple OSS Distributions </field> 3866*27b03b36SApple OSS Distributions <field 3867*27b03b36SApple OSS Distributions id="S1PTW_7_7" 3868*27b03b36SApple OSS Distributions is_variable_length="False" 3869*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3870*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3871*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3872*27b03b36SApple OSS Distributions is_constant_value="False" 3873*27b03b36SApple OSS Distributions > 3874*27b03b36SApple OSS Distributions <field_name>S1PTW</field_name> 3875*27b03b36SApple OSS Distributions <field_msb>7</field_msb> 3876*27b03b36SApple OSS Distributions <field_lsb>7</field_lsb> 3877*27b03b36SApple OSS Distributions <field_description order="before"> 3878*27b03b36SApple OSS Distributions 3879*27b03b36SApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3880*27b03b36SApple OSS Distributions 3881*27b03b36SApple OSS Distributions </field_description> 3882*27b03b36SApple OSS Distributions <field_values> 3883*27b03b36SApple OSS Distributions 3884*27b03b36SApple OSS Distributions 3885*27b03b36SApple OSS Distributions <field_value_instance> 3886*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3887*27b03b36SApple OSS Distributions <field_value_description> 3888*27b03b36SApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3889*27b03b36SApple OSS Distributions</field_value_description> 3890*27b03b36SApple OSS Distributions </field_value_instance> 3891*27b03b36SApple OSS Distributions <field_value_instance> 3892*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3893*27b03b36SApple OSS Distributions <field_value_description> 3894*27b03b36SApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3895*27b03b36SApple OSS Distributions</field_value_description> 3896*27b03b36SApple OSS Distributions </field_value_instance> 3897*27b03b36SApple OSS Distributions </field_values> 3898*27b03b36SApple OSS Distributions <field_description order="after"> 3899*27b03b36SApple OSS Distributions 3900*27b03b36SApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3901*27b03b36SApple OSS Distributions 3902*27b03b36SApple OSS Distributions </field_description> 3903*27b03b36SApple OSS Distributions <field_resets> 3904*27b03b36SApple OSS Distributions 3905*27b03b36SApple OSS Distributions <field_reset> 3906*27b03b36SApple OSS Distributions 3907*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3908*27b03b36SApple OSS Distributions 3909*27b03b36SApple OSS Distributions </field_reset> 3910*27b03b36SApple OSS Distributions</field_resets> 3911*27b03b36SApple OSS Distributions </field> 3912*27b03b36SApple OSS Distributions <field 3913*27b03b36SApple OSS Distributions id="WnR_6_6" 3914*27b03b36SApple OSS Distributions is_variable_length="False" 3915*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3916*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3917*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3918*27b03b36SApple OSS Distributions is_constant_value="False" 3919*27b03b36SApple OSS Distributions > 3920*27b03b36SApple OSS Distributions <field_name>WnR</field_name> 3921*27b03b36SApple OSS Distributions <field_msb>6</field_msb> 3922*27b03b36SApple OSS Distributions <field_lsb>6</field_lsb> 3923*27b03b36SApple OSS Distributions <field_description order="before"> 3924*27b03b36SApple OSS Distributions 3925*27b03b36SApple OSS Distributions <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 3926*27b03b36SApple OSS Distributions 3927*27b03b36SApple OSS Distributions </field_description> 3928*27b03b36SApple OSS Distributions <field_values> 3929*27b03b36SApple OSS Distributions 3930*27b03b36SApple OSS Distributions 3931*27b03b36SApple OSS Distributions <field_value_instance> 3932*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 3933*27b03b36SApple OSS Distributions <field_value_description> 3934*27b03b36SApple OSS Distributions <para>Abort caused by an instruction reading from a memory location.</para> 3935*27b03b36SApple OSS Distributions</field_value_description> 3936*27b03b36SApple OSS Distributions </field_value_instance> 3937*27b03b36SApple OSS Distributions <field_value_instance> 3938*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 3939*27b03b36SApple OSS Distributions <field_value_description> 3940*27b03b36SApple OSS Distributions <para>Abort caused by an instruction writing to a memory location.</para> 3941*27b03b36SApple OSS Distributions</field_value_description> 3942*27b03b36SApple OSS Distributions </field_value_instance> 3943*27b03b36SApple OSS Distributions </field_values> 3944*27b03b36SApple OSS Distributions <field_description order="after"> 3945*27b03b36SApple OSS Distributions 3946*27b03b36SApple OSS Distributions <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 3947*27b03b36SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para> 3948*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para> 3949*27b03b36SApple OSS Distributions<list type="unordered"> 3950*27b03b36SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content> 3951*27b03b36SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content> 3952*27b03b36SApple OSS Distributions</listitem></list> 3953*27b03b36SApple OSS Distributions 3954*27b03b36SApple OSS Distributions </field_description> 3955*27b03b36SApple OSS Distributions <field_resets> 3956*27b03b36SApple OSS Distributions 3957*27b03b36SApple OSS Distributions <field_reset> 3958*27b03b36SApple OSS Distributions 3959*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3960*27b03b36SApple OSS Distributions 3961*27b03b36SApple OSS Distributions </field_reset> 3962*27b03b36SApple OSS Distributions</field_resets> 3963*27b03b36SApple OSS Distributions </field> 3964*27b03b36SApple OSS Distributions <field 3965*27b03b36SApple OSS Distributions id="DFSC_5_0" 3966*27b03b36SApple OSS Distributions is_variable_length="False" 3967*27b03b36SApple OSS Distributions has_partial_fieldset="False" 3968*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 3969*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 3970*27b03b36SApple OSS Distributions is_constant_value="False" 3971*27b03b36SApple OSS Distributions > 3972*27b03b36SApple OSS Distributions <field_name>DFSC</field_name> 3973*27b03b36SApple OSS Distributions <field_msb>5</field_msb> 3974*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 3975*27b03b36SApple OSS Distributions <field_description order="before"> 3976*27b03b36SApple OSS Distributions 3977*27b03b36SApple OSS Distributions <para>Data Fault Status Code. Possible values of this field are:</para> 3978*27b03b36SApple OSS Distributions 3979*27b03b36SApple OSS Distributions </field_description> 3980*27b03b36SApple OSS Distributions <field_values> 3981*27b03b36SApple OSS Distributions 3982*27b03b36SApple OSS Distributions 3983*27b03b36SApple OSS Distributions <field_value_instance> 3984*27b03b36SApple OSS Distributions <field_value>0b000000</field_value> 3985*27b03b36SApple OSS Distributions <field_value_description> 3986*27b03b36SApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register.</para> 3987*27b03b36SApple OSS Distributions</field_value_description> 3988*27b03b36SApple OSS Distributions </field_value_instance> 3989*27b03b36SApple OSS Distributions <field_value_instance> 3990*27b03b36SApple OSS Distributions <field_value>0b000001</field_value> 3991*27b03b36SApple OSS Distributions <field_value_description> 3992*27b03b36SApple OSS Distributions <para>Address size fault, level 1.</para> 3993*27b03b36SApple OSS Distributions</field_value_description> 3994*27b03b36SApple OSS Distributions </field_value_instance> 3995*27b03b36SApple OSS Distributions <field_value_instance> 3996*27b03b36SApple OSS Distributions <field_value>0b000010</field_value> 3997*27b03b36SApple OSS Distributions <field_value_description> 3998*27b03b36SApple OSS Distributions <para>Address size fault, level 2.</para> 3999*27b03b36SApple OSS Distributions</field_value_description> 4000*27b03b36SApple OSS Distributions </field_value_instance> 4001*27b03b36SApple OSS Distributions <field_value_instance> 4002*27b03b36SApple OSS Distributions <field_value>0b000011</field_value> 4003*27b03b36SApple OSS Distributions <field_value_description> 4004*27b03b36SApple OSS Distributions <para>Address size fault, level 3.</para> 4005*27b03b36SApple OSS Distributions</field_value_description> 4006*27b03b36SApple OSS Distributions </field_value_instance> 4007*27b03b36SApple OSS Distributions <field_value_instance> 4008*27b03b36SApple OSS Distributions <field_value>0b000100</field_value> 4009*27b03b36SApple OSS Distributions <field_value_description> 4010*27b03b36SApple OSS Distributions <para>Translation fault, level 0.</para> 4011*27b03b36SApple OSS Distributions</field_value_description> 4012*27b03b36SApple OSS Distributions </field_value_instance> 4013*27b03b36SApple OSS Distributions <field_value_instance> 4014*27b03b36SApple OSS Distributions <field_value>0b000101</field_value> 4015*27b03b36SApple OSS Distributions <field_value_description> 4016*27b03b36SApple OSS Distributions <para>Translation fault, level 1.</para> 4017*27b03b36SApple OSS Distributions</field_value_description> 4018*27b03b36SApple OSS Distributions </field_value_instance> 4019*27b03b36SApple OSS Distributions <field_value_instance> 4020*27b03b36SApple OSS Distributions <field_value>0b000110</field_value> 4021*27b03b36SApple OSS Distributions <field_value_description> 4022*27b03b36SApple OSS Distributions <para>Translation fault, level 2.</para> 4023*27b03b36SApple OSS Distributions</field_value_description> 4024*27b03b36SApple OSS Distributions </field_value_instance> 4025*27b03b36SApple OSS Distributions <field_value_instance> 4026*27b03b36SApple OSS Distributions <field_value>0b000111</field_value> 4027*27b03b36SApple OSS Distributions <field_value_description> 4028*27b03b36SApple OSS Distributions <para>Translation fault, level 3.</para> 4029*27b03b36SApple OSS Distributions</field_value_description> 4030*27b03b36SApple OSS Distributions </field_value_instance> 4031*27b03b36SApple OSS Distributions <field_value_instance> 4032*27b03b36SApple OSS Distributions <field_value>0b001001</field_value> 4033*27b03b36SApple OSS Distributions <field_value_description> 4034*27b03b36SApple OSS Distributions <para>Access flag fault, level 1.</para> 4035*27b03b36SApple OSS Distributions</field_value_description> 4036*27b03b36SApple OSS Distributions </field_value_instance> 4037*27b03b36SApple OSS Distributions <field_value_instance> 4038*27b03b36SApple OSS Distributions <field_value>0b001010</field_value> 4039*27b03b36SApple OSS Distributions <field_value_description> 4040*27b03b36SApple OSS Distributions <para>Access flag fault, level 2.</para> 4041*27b03b36SApple OSS Distributions</field_value_description> 4042*27b03b36SApple OSS Distributions </field_value_instance> 4043*27b03b36SApple OSS Distributions <field_value_instance> 4044*27b03b36SApple OSS Distributions <field_value>0b001011</field_value> 4045*27b03b36SApple OSS Distributions <field_value_description> 4046*27b03b36SApple OSS Distributions <para>Access flag fault, level 3.</para> 4047*27b03b36SApple OSS Distributions</field_value_description> 4048*27b03b36SApple OSS Distributions </field_value_instance> 4049*27b03b36SApple OSS Distributions <field_value_instance> 4050*27b03b36SApple OSS Distributions <field_value>0b001101</field_value> 4051*27b03b36SApple OSS Distributions <field_value_description> 4052*27b03b36SApple OSS Distributions <para>Permission fault, level 1.</para> 4053*27b03b36SApple OSS Distributions</field_value_description> 4054*27b03b36SApple OSS Distributions </field_value_instance> 4055*27b03b36SApple OSS Distributions <field_value_instance> 4056*27b03b36SApple OSS Distributions <field_value>0b001110</field_value> 4057*27b03b36SApple OSS Distributions <field_value_description> 4058*27b03b36SApple OSS Distributions <para>Permission fault, level 2.</para> 4059*27b03b36SApple OSS Distributions</field_value_description> 4060*27b03b36SApple OSS Distributions </field_value_instance> 4061*27b03b36SApple OSS Distributions <field_value_instance> 4062*27b03b36SApple OSS Distributions <field_value>0b001111</field_value> 4063*27b03b36SApple OSS Distributions <field_value_description> 4064*27b03b36SApple OSS Distributions <para>Permission fault, level 3.</para> 4065*27b03b36SApple OSS Distributions</field_value_description> 4066*27b03b36SApple OSS Distributions </field_value_instance> 4067*27b03b36SApple OSS Distributions <field_value_instance> 4068*27b03b36SApple OSS Distributions <field_value>0b010000</field_value> 4069*27b03b36SApple OSS Distributions <field_value_description> 4070*27b03b36SApple OSS Distributions <para>Synchronous External abort, not on translation table walk.</para> 4071*27b03b36SApple OSS Distributions</field_value_description> 4072*27b03b36SApple OSS Distributions </field_value_instance> 4073*27b03b36SApple OSS Distributions <field_value_instance> 4074*27b03b36SApple OSS Distributions <field_value>0b010001</field_value> 4075*27b03b36SApple OSS Distributions <field_value_description> 4076*27b03b36SApple OSS Distributions <para>Synchronous Tag Check fail</para> 4077*27b03b36SApple OSS Distributions</field_value_description> 4078*27b03b36SApple OSS Distributions </field_value_instance> 4079*27b03b36SApple OSS Distributions <field_value_instance> 4080*27b03b36SApple OSS Distributions <field_value>0b010100</field_value> 4081*27b03b36SApple OSS Distributions <field_value_description> 4082*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0.</para> 4083*27b03b36SApple OSS Distributions</field_value_description> 4084*27b03b36SApple OSS Distributions </field_value_instance> 4085*27b03b36SApple OSS Distributions <field_value_instance> 4086*27b03b36SApple OSS Distributions <field_value>0b010101</field_value> 4087*27b03b36SApple OSS Distributions <field_value_description> 4088*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1.</para> 4089*27b03b36SApple OSS Distributions</field_value_description> 4090*27b03b36SApple OSS Distributions </field_value_instance> 4091*27b03b36SApple OSS Distributions <field_value_instance> 4092*27b03b36SApple OSS Distributions <field_value>0b010110</field_value> 4093*27b03b36SApple OSS Distributions <field_value_description> 4094*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2.</para> 4095*27b03b36SApple OSS Distributions</field_value_description> 4096*27b03b36SApple OSS Distributions </field_value_instance> 4097*27b03b36SApple OSS Distributions <field_value_instance> 4098*27b03b36SApple OSS Distributions <field_value>0b010111</field_value> 4099*27b03b36SApple OSS Distributions <field_value_description> 4100*27b03b36SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3.</para> 4101*27b03b36SApple OSS Distributions</field_value_description> 4102*27b03b36SApple OSS Distributions </field_value_instance> 4103*27b03b36SApple OSS Distributions <field_value_instance> 4104*27b03b36SApple OSS Distributions <field_value>0b011000</field_value> 4105*27b03b36SApple OSS Distributions <field_value_description> 4106*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para> 4107*27b03b36SApple OSS Distributions</field_value_description> 4108*27b03b36SApple OSS Distributions </field_value_instance> 4109*27b03b36SApple OSS Distributions <field_value_instance> 4110*27b03b36SApple OSS Distributions <field_value>0b011100</field_value> 4111*27b03b36SApple OSS Distributions <field_value_description> 4112*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para> 4113*27b03b36SApple OSS Distributions</field_value_description> 4114*27b03b36SApple OSS Distributions </field_value_instance> 4115*27b03b36SApple OSS Distributions <field_value_instance> 4116*27b03b36SApple OSS Distributions <field_value>0b011101</field_value> 4117*27b03b36SApple OSS Distributions <field_value_description> 4118*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para> 4119*27b03b36SApple OSS Distributions</field_value_description> 4120*27b03b36SApple OSS Distributions </field_value_instance> 4121*27b03b36SApple OSS Distributions <field_value_instance> 4122*27b03b36SApple OSS Distributions <field_value>0b011110</field_value> 4123*27b03b36SApple OSS Distributions <field_value_description> 4124*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para> 4125*27b03b36SApple OSS Distributions</field_value_description> 4126*27b03b36SApple OSS Distributions </field_value_instance> 4127*27b03b36SApple OSS Distributions <field_value_instance> 4128*27b03b36SApple OSS Distributions <field_value>0b011111</field_value> 4129*27b03b36SApple OSS Distributions <field_value_description> 4130*27b03b36SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para> 4131*27b03b36SApple OSS Distributions</field_value_description> 4132*27b03b36SApple OSS Distributions </field_value_instance> 4133*27b03b36SApple OSS Distributions <field_value_instance> 4134*27b03b36SApple OSS Distributions <field_value>0b100001</field_value> 4135*27b03b36SApple OSS Distributions <field_value_description> 4136*27b03b36SApple OSS Distributions <para>Alignment fault.</para> 4137*27b03b36SApple OSS Distributions</field_value_description> 4138*27b03b36SApple OSS Distributions </field_value_instance> 4139*27b03b36SApple OSS Distributions <field_value_instance> 4140*27b03b36SApple OSS Distributions <field_value>0b110000</field_value> 4141*27b03b36SApple OSS Distributions <field_value_description> 4142*27b03b36SApple OSS Distributions <para>TLB conflict abort.</para> 4143*27b03b36SApple OSS Distributions</field_value_description> 4144*27b03b36SApple OSS Distributions </field_value_instance> 4145*27b03b36SApple OSS Distributions <field_value_instance> 4146*27b03b36SApple OSS Distributions <field_value>0b110001</field_value> 4147*27b03b36SApple OSS Distributions <field_value_description> 4148*27b03b36SApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 4149*27b03b36SApple OSS Distributions</field_value_description> 4150*27b03b36SApple OSS Distributions </field_value_instance> 4151*27b03b36SApple OSS Distributions <field_value_instance> 4152*27b03b36SApple OSS Distributions <field_value>0b110100</field_value> 4153*27b03b36SApple OSS Distributions <field_value_description> 4154*27b03b36SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para> 4155*27b03b36SApple OSS Distributions</field_value_description> 4156*27b03b36SApple OSS Distributions </field_value_instance> 4157*27b03b36SApple OSS Distributions <field_value_instance> 4158*27b03b36SApple OSS Distributions <field_value>0b110101</field_value> 4159*27b03b36SApple OSS Distributions <field_value_description> 4160*27b03b36SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para> 4161*27b03b36SApple OSS Distributions</field_value_description> 4162*27b03b36SApple OSS Distributions </field_value_instance> 4163*27b03b36SApple OSS Distributions <field_value_instance> 4164*27b03b36SApple OSS Distributions <field_value>0b111101</field_value> 4165*27b03b36SApple OSS Distributions <field_value_description> 4166*27b03b36SApple OSS Distributions <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4167*27b03b36SApple OSS Distributions</field_value_description> 4168*27b03b36SApple OSS Distributions </field_value_instance> 4169*27b03b36SApple OSS Distributions <field_value_instance> 4170*27b03b36SApple OSS Distributions <field_value>0b111110</field_value> 4171*27b03b36SApple OSS Distributions <field_value_description> 4172*27b03b36SApple OSS Distributions <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4173*27b03b36SApple OSS Distributions</field_value_description> 4174*27b03b36SApple OSS Distributions </field_value_instance> 4175*27b03b36SApple OSS Distributions </field_values> 4176*27b03b36SApple OSS Distributions <field_description order="after"> 4177*27b03b36SApple OSS Distributions 4178*27b03b36SApple OSS Distributions <para>All other values are reserved.</para> 4179*27b03b36SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 4180*27b03b36SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 4181*27b03b36SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 4182*27b03b36SApple OSS Distributions 4183*27b03b36SApple OSS Distributions </field_description> 4184*27b03b36SApple OSS Distributions <field_resets> 4185*27b03b36SApple OSS Distributions 4186*27b03b36SApple OSS Distributions <field_reset> 4187*27b03b36SApple OSS Distributions 4188*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4189*27b03b36SApple OSS Distributions 4190*27b03b36SApple OSS Distributions </field_reset> 4191*27b03b36SApple OSS Distributions</field_resets> 4192*27b03b36SApple OSS Distributions </field> 4193*27b03b36SApple OSS Distributions <text_after_fields> 4194*27b03b36SApple OSS Distributions 4195*27b03b36SApple OSS Distributions 4196*27b03b36SApple OSS Distributions 4197*27b03b36SApple OSS Distributions </text_after_fields> 4198*27b03b36SApple OSS Distributions </fields> 4199*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 4200*27b03b36SApple OSS Distributions 4201*27b03b36SApple OSS Distributions 4202*27b03b36SApple OSS Distributions 4203*27b03b36SApple OSS Distributions 4204*27b03b36SApple OSS Distributions 4205*27b03b36SApple OSS Distributions 4206*27b03b36SApple OSS Distributions 4207*27b03b36SApple OSS Distributions 4208*27b03b36SApple OSS Distributions 4209*27b03b36SApple OSS Distributions 4210*27b03b36SApple OSS Distributions 4211*27b03b36SApple OSS Distributions 4212*27b03b36SApple OSS Distributions 4213*27b03b36SApple OSS Distributions 4214*27b03b36SApple OSS Distributions 4215*27b03b36SApple OSS Distributions 4216*27b03b36SApple OSS Distributions 4217*27b03b36SApple OSS Distributions 4218*27b03b36SApple OSS Distributions 4219*27b03b36SApple OSS Distributions 4220*27b03b36SApple OSS Distributions 4221*27b03b36SApple OSS Distributions 4222*27b03b36SApple OSS Distributions 4223*27b03b36SApple OSS Distributions 4224*27b03b36SApple OSS Distributions 4225*27b03b36SApple OSS Distributions 4226*27b03b36SApple OSS Distributions 4227*27b03b36SApple OSS Distributions 4228*27b03b36SApple OSS Distributions 4229*27b03b36SApple OSS Distributions 4230*27b03b36SApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 4231*27b03b36SApple OSS Distributions <fieldat id="SAS_23_22" msb="23" lsb="22"/> 4232*27b03b36SApple OSS Distributions <fieldat id="SSE_21_21" msb="21" lsb="21"/> 4233*27b03b36SApple OSS Distributions <fieldat id="SRT_20_16" msb="20" lsb="16"/> 4234*27b03b36SApple OSS Distributions <fieldat id="SF_15_15" msb="15" lsb="15"/> 4235*27b03b36SApple OSS Distributions <fieldat id="AR_14_14" msb="14" lsb="14"/> 4236*27b03b36SApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 4237*27b03b36SApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 4238*27b03b36SApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 4239*27b03b36SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 4240*27b03b36SApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 4241*27b03b36SApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 4242*27b03b36SApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 4243*27b03b36SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 4244*27b03b36SApple OSS Distributions </reg_fieldset> 4245*27b03b36SApple OSS Distributions </partial_fieldset> 4246*27b03b36SApple OSS Distributions <partial_fieldset> 4247*27b03b36SApple OSS Distributions <fields length="25"> 4248*27b03b36SApple OSS Distributions <fields_instance>Exception from a trapped floating-point exception</fields_instance> 4249*27b03b36SApple OSS Distributions <text_before_fields> 4250*27b03b36SApple OSS Distributions 4251*27b03b36SApple OSS Distributions 4252*27b03b36SApple OSS Distributions 4253*27b03b36SApple OSS Distributions </text_before_fields> 4254*27b03b36SApple OSS Distributions 4255*27b03b36SApple OSS Distributions <field 4256*27b03b36SApple OSS Distributions id="0_24_24" 4257*27b03b36SApple OSS Distributions is_variable_length="False" 4258*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4259*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4260*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4261*27b03b36SApple OSS Distributions is_constant_value="False" 4262*27b03b36SApple OSS Distributions rwtype="RES0" 4263*27b03b36SApple OSS Distributions > 4264*27b03b36SApple OSS Distributions <field_name>0</field_name> 4265*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 4266*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 4267*27b03b36SApple OSS Distributions <field_description order="before"> 4268*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4269*27b03b36SApple OSS Distributions </field_description> 4270*27b03b36SApple OSS Distributions <field_values> 4271*27b03b36SApple OSS Distributions </field_values> 4272*27b03b36SApple OSS Distributions </field> 4273*27b03b36SApple OSS Distributions <field 4274*27b03b36SApple OSS Distributions id="TFV_23_23" 4275*27b03b36SApple OSS Distributions is_variable_length="False" 4276*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4277*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4278*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4279*27b03b36SApple OSS Distributions is_constant_value="False" 4280*27b03b36SApple OSS Distributions > 4281*27b03b36SApple OSS Distributions <field_name>TFV</field_name> 4282*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 4283*27b03b36SApple OSS Distributions <field_lsb>23</field_lsb> 4284*27b03b36SApple OSS Distributions <field_description order="before"> 4285*27b03b36SApple OSS Distributions 4286*27b03b36SApple OSS Distributions <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para> 4287*27b03b36SApple OSS Distributions 4288*27b03b36SApple OSS Distributions </field_description> 4289*27b03b36SApple OSS Distributions <field_values> 4290*27b03b36SApple OSS Distributions 4291*27b03b36SApple OSS Distributions 4292*27b03b36SApple OSS Distributions <field_value_instance> 4293*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4294*27b03b36SApple OSS Distributions <field_value_description> 4295*27b03b36SApple OSS Distributions <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4296*27b03b36SApple OSS Distributions</field_value_description> 4297*27b03b36SApple OSS Distributions </field_value_instance> 4298*27b03b36SApple OSS Distributions <field_value_instance> 4299*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4300*27b03b36SApple OSS Distributions <field_value_description> 4301*27b03b36SApple OSS Distributions <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para> 4302*27b03b36SApple OSS Distributions</field_value_description> 4303*27b03b36SApple OSS Distributions </field_value_instance> 4304*27b03b36SApple OSS Distributions </field_values> 4305*27b03b36SApple OSS Distributions <field_description order="after"> 4306*27b03b36SApple OSS Distributions 4307*27b03b36SApple OSS Distributions <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para> 4308*27b03b36SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note> 4309*27b03b36SApple OSS Distributions 4310*27b03b36SApple OSS Distributions </field_description> 4311*27b03b36SApple OSS Distributions <field_resets> 4312*27b03b36SApple OSS Distributions 4313*27b03b36SApple OSS Distributions <field_reset> 4314*27b03b36SApple OSS Distributions 4315*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4316*27b03b36SApple OSS Distributions 4317*27b03b36SApple OSS Distributions </field_reset> 4318*27b03b36SApple OSS Distributions</field_resets> 4319*27b03b36SApple OSS Distributions </field> 4320*27b03b36SApple OSS Distributions <field 4321*27b03b36SApple OSS Distributions id="0_22_11" 4322*27b03b36SApple OSS Distributions is_variable_length="False" 4323*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4324*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4325*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4326*27b03b36SApple OSS Distributions is_constant_value="False" 4327*27b03b36SApple OSS Distributions rwtype="RES0" 4328*27b03b36SApple OSS Distributions > 4329*27b03b36SApple OSS Distributions <field_name>0</field_name> 4330*27b03b36SApple OSS Distributions <field_msb>22</field_msb> 4331*27b03b36SApple OSS Distributions <field_lsb>11</field_lsb> 4332*27b03b36SApple OSS Distributions <field_description order="before"> 4333*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4334*27b03b36SApple OSS Distributions </field_description> 4335*27b03b36SApple OSS Distributions <field_values> 4336*27b03b36SApple OSS Distributions </field_values> 4337*27b03b36SApple OSS Distributions </field> 4338*27b03b36SApple OSS Distributions <field 4339*27b03b36SApple OSS Distributions id="VECITR_10_8" 4340*27b03b36SApple OSS Distributions is_variable_length="False" 4341*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4342*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4343*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4344*27b03b36SApple OSS Distributions is_constant_value="False" 4345*27b03b36SApple OSS Distributions > 4346*27b03b36SApple OSS Distributions <field_name>VECITR</field_name> 4347*27b03b36SApple OSS Distributions <field_msb>10</field_msb> 4348*27b03b36SApple OSS Distributions <field_lsb>8</field_lsb> 4349*27b03b36SApple OSS Distributions <field_description order="before"> 4350*27b03b36SApple OSS Distributions 4351*27b03b36SApple OSS Distributions <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para> 4352*27b03b36SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4353*27b03b36SApple OSS Distributions 4354*27b03b36SApple OSS Distributions </field_description> 4355*27b03b36SApple OSS Distributions <field_values> 4356*27b03b36SApple OSS Distributions 4357*27b03b36SApple OSS Distributions 4358*27b03b36SApple OSS Distributions </field_values> 4359*27b03b36SApple OSS Distributions <field_resets> 4360*27b03b36SApple OSS Distributions 4361*27b03b36SApple OSS Distributions <field_reset> 4362*27b03b36SApple OSS Distributions 4363*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4364*27b03b36SApple OSS Distributions 4365*27b03b36SApple OSS Distributions </field_reset> 4366*27b03b36SApple OSS Distributions</field_resets> 4367*27b03b36SApple OSS Distributions </field> 4368*27b03b36SApple OSS Distributions <field 4369*27b03b36SApple OSS Distributions id="IDF_7_7" 4370*27b03b36SApple OSS Distributions is_variable_length="False" 4371*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4372*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4373*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4374*27b03b36SApple OSS Distributions is_constant_value="False" 4375*27b03b36SApple OSS Distributions > 4376*27b03b36SApple OSS Distributions <field_name>IDF</field_name> 4377*27b03b36SApple OSS Distributions <field_msb>7</field_msb> 4378*27b03b36SApple OSS Distributions <field_lsb>7</field_lsb> 4379*27b03b36SApple OSS Distributions <field_description order="before"> 4380*27b03b36SApple OSS Distributions 4381*27b03b36SApple OSS Distributions <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4382*27b03b36SApple OSS Distributions 4383*27b03b36SApple OSS Distributions </field_description> 4384*27b03b36SApple OSS Distributions <field_values> 4385*27b03b36SApple OSS Distributions 4386*27b03b36SApple OSS Distributions 4387*27b03b36SApple OSS Distributions <field_value_instance> 4388*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4389*27b03b36SApple OSS Distributions <field_value_description> 4390*27b03b36SApple OSS Distributions <para>Input denormal floating-point exception has not occurred.</para> 4391*27b03b36SApple OSS Distributions</field_value_description> 4392*27b03b36SApple OSS Distributions </field_value_instance> 4393*27b03b36SApple OSS Distributions <field_value_instance> 4394*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4395*27b03b36SApple OSS Distributions <field_value_description> 4396*27b03b36SApple OSS Distributions <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para> 4397*27b03b36SApple OSS Distributions</field_value_description> 4398*27b03b36SApple OSS Distributions </field_value_instance> 4399*27b03b36SApple OSS Distributions </field_values> 4400*27b03b36SApple OSS Distributions <field_resets> 4401*27b03b36SApple OSS Distributions 4402*27b03b36SApple OSS Distributions <field_reset> 4403*27b03b36SApple OSS Distributions 4404*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4405*27b03b36SApple OSS Distributions 4406*27b03b36SApple OSS Distributions </field_reset> 4407*27b03b36SApple OSS Distributions</field_resets> 4408*27b03b36SApple OSS Distributions </field> 4409*27b03b36SApple OSS Distributions <field 4410*27b03b36SApple OSS Distributions id="0_6_5" 4411*27b03b36SApple OSS Distributions is_variable_length="False" 4412*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4413*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4414*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4415*27b03b36SApple OSS Distributions is_constant_value="False" 4416*27b03b36SApple OSS Distributions rwtype="RES0" 4417*27b03b36SApple OSS Distributions > 4418*27b03b36SApple OSS Distributions <field_name>0</field_name> 4419*27b03b36SApple OSS Distributions <field_msb>6</field_msb> 4420*27b03b36SApple OSS Distributions <field_lsb>5</field_lsb> 4421*27b03b36SApple OSS Distributions <field_description order="before"> 4422*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4423*27b03b36SApple OSS Distributions </field_description> 4424*27b03b36SApple OSS Distributions <field_values> 4425*27b03b36SApple OSS Distributions </field_values> 4426*27b03b36SApple OSS Distributions </field> 4427*27b03b36SApple OSS Distributions <field 4428*27b03b36SApple OSS Distributions id="IXF_4_4" 4429*27b03b36SApple OSS Distributions is_variable_length="False" 4430*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4431*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4432*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4433*27b03b36SApple OSS Distributions is_constant_value="False" 4434*27b03b36SApple OSS Distributions > 4435*27b03b36SApple OSS Distributions <field_name>IXF</field_name> 4436*27b03b36SApple OSS Distributions <field_msb>4</field_msb> 4437*27b03b36SApple OSS Distributions <field_lsb>4</field_lsb> 4438*27b03b36SApple OSS Distributions <field_description order="before"> 4439*27b03b36SApple OSS Distributions 4440*27b03b36SApple OSS Distributions <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4441*27b03b36SApple OSS Distributions 4442*27b03b36SApple OSS Distributions </field_description> 4443*27b03b36SApple OSS Distributions <field_values> 4444*27b03b36SApple OSS Distributions 4445*27b03b36SApple OSS Distributions 4446*27b03b36SApple OSS Distributions <field_value_instance> 4447*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4448*27b03b36SApple OSS Distributions <field_value_description> 4449*27b03b36SApple OSS Distributions <para>Inexact floating-point exception has not occurred.</para> 4450*27b03b36SApple OSS Distributions</field_value_description> 4451*27b03b36SApple OSS Distributions </field_value_instance> 4452*27b03b36SApple OSS Distributions <field_value_instance> 4453*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4454*27b03b36SApple OSS Distributions <field_value_description> 4455*27b03b36SApple OSS Distributions <para>Inexact floating-point exception occurred during execution of the reported instruction.</para> 4456*27b03b36SApple OSS Distributions</field_value_description> 4457*27b03b36SApple OSS Distributions </field_value_instance> 4458*27b03b36SApple OSS Distributions </field_values> 4459*27b03b36SApple OSS Distributions <field_resets> 4460*27b03b36SApple OSS Distributions 4461*27b03b36SApple OSS Distributions <field_reset> 4462*27b03b36SApple OSS Distributions 4463*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4464*27b03b36SApple OSS Distributions 4465*27b03b36SApple OSS Distributions </field_reset> 4466*27b03b36SApple OSS Distributions</field_resets> 4467*27b03b36SApple OSS Distributions </field> 4468*27b03b36SApple OSS Distributions <field 4469*27b03b36SApple OSS Distributions id="UFF_3_3" 4470*27b03b36SApple OSS Distributions is_variable_length="False" 4471*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4472*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4473*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4474*27b03b36SApple OSS Distributions is_constant_value="False" 4475*27b03b36SApple OSS Distributions > 4476*27b03b36SApple OSS Distributions <field_name>UFF</field_name> 4477*27b03b36SApple OSS Distributions <field_msb>3</field_msb> 4478*27b03b36SApple OSS Distributions <field_lsb>3</field_lsb> 4479*27b03b36SApple OSS Distributions <field_description order="before"> 4480*27b03b36SApple OSS Distributions 4481*27b03b36SApple OSS Distributions <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4482*27b03b36SApple OSS Distributions 4483*27b03b36SApple OSS Distributions </field_description> 4484*27b03b36SApple OSS Distributions <field_values> 4485*27b03b36SApple OSS Distributions 4486*27b03b36SApple OSS Distributions 4487*27b03b36SApple OSS Distributions <field_value_instance> 4488*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4489*27b03b36SApple OSS Distributions <field_value_description> 4490*27b03b36SApple OSS Distributions <para>Underflow floating-point exception has not occurred.</para> 4491*27b03b36SApple OSS Distributions</field_value_description> 4492*27b03b36SApple OSS Distributions </field_value_instance> 4493*27b03b36SApple OSS Distributions <field_value_instance> 4494*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4495*27b03b36SApple OSS Distributions <field_value_description> 4496*27b03b36SApple OSS Distributions <para>Underflow floating-point exception occurred during execution of the reported instruction.</para> 4497*27b03b36SApple OSS Distributions</field_value_description> 4498*27b03b36SApple OSS Distributions </field_value_instance> 4499*27b03b36SApple OSS Distributions </field_values> 4500*27b03b36SApple OSS Distributions <field_resets> 4501*27b03b36SApple OSS Distributions 4502*27b03b36SApple OSS Distributions <field_reset> 4503*27b03b36SApple OSS Distributions 4504*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4505*27b03b36SApple OSS Distributions 4506*27b03b36SApple OSS Distributions </field_reset> 4507*27b03b36SApple OSS Distributions</field_resets> 4508*27b03b36SApple OSS Distributions </field> 4509*27b03b36SApple OSS Distributions <field 4510*27b03b36SApple OSS Distributions id="OFF_2_2" 4511*27b03b36SApple OSS Distributions is_variable_length="False" 4512*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4513*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4514*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4515*27b03b36SApple OSS Distributions is_constant_value="False" 4516*27b03b36SApple OSS Distributions > 4517*27b03b36SApple OSS Distributions <field_name>OFF</field_name> 4518*27b03b36SApple OSS Distributions <field_msb>2</field_msb> 4519*27b03b36SApple OSS Distributions <field_lsb>2</field_lsb> 4520*27b03b36SApple OSS Distributions <field_description order="before"> 4521*27b03b36SApple OSS Distributions 4522*27b03b36SApple OSS Distributions <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4523*27b03b36SApple OSS Distributions 4524*27b03b36SApple OSS Distributions </field_description> 4525*27b03b36SApple OSS Distributions <field_values> 4526*27b03b36SApple OSS Distributions 4527*27b03b36SApple OSS Distributions 4528*27b03b36SApple OSS Distributions <field_value_instance> 4529*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4530*27b03b36SApple OSS Distributions <field_value_description> 4531*27b03b36SApple OSS Distributions <para>Overflow floating-point exception has not occurred.</para> 4532*27b03b36SApple OSS Distributions</field_value_description> 4533*27b03b36SApple OSS Distributions </field_value_instance> 4534*27b03b36SApple OSS Distributions <field_value_instance> 4535*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4536*27b03b36SApple OSS Distributions <field_value_description> 4537*27b03b36SApple OSS Distributions <para>Overflow floating-point exception occurred during execution of the reported instruction.</para> 4538*27b03b36SApple OSS Distributions</field_value_description> 4539*27b03b36SApple OSS Distributions </field_value_instance> 4540*27b03b36SApple OSS Distributions </field_values> 4541*27b03b36SApple OSS Distributions <field_resets> 4542*27b03b36SApple OSS Distributions 4543*27b03b36SApple OSS Distributions <field_reset> 4544*27b03b36SApple OSS Distributions 4545*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4546*27b03b36SApple OSS Distributions 4547*27b03b36SApple OSS Distributions </field_reset> 4548*27b03b36SApple OSS Distributions</field_resets> 4549*27b03b36SApple OSS Distributions </field> 4550*27b03b36SApple OSS Distributions <field 4551*27b03b36SApple OSS Distributions id="DZF_1_1" 4552*27b03b36SApple OSS Distributions is_variable_length="False" 4553*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4554*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4555*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4556*27b03b36SApple OSS Distributions is_constant_value="False" 4557*27b03b36SApple OSS Distributions > 4558*27b03b36SApple OSS Distributions <field_name>DZF</field_name> 4559*27b03b36SApple OSS Distributions <field_msb>1</field_msb> 4560*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 4561*27b03b36SApple OSS Distributions <field_description order="before"> 4562*27b03b36SApple OSS Distributions 4563*27b03b36SApple OSS Distributions <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4564*27b03b36SApple OSS Distributions 4565*27b03b36SApple OSS Distributions </field_description> 4566*27b03b36SApple OSS Distributions <field_values> 4567*27b03b36SApple OSS Distributions 4568*27b03b36SApple OSS Distributions 4569*27b03b36SApple OSS Distributions <field_value_instance> 4570*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4571*27b03b36SApple OSS Distributions <field_value_description> 4572*27b03b36SApple OSS Distributions <para>Divide by Zero floating-point exception has not occurred.</para> 4573*27b03b36SApple OSS Distributions</field_value_description> 4574*27b03b36SApple OSS Distributions </field_value_instance> 4575*27b03b36SApple OSS Distributions <field_value_instance> 4576*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4577*27b03b36SApple OSS Distributions <field_value_description> 4578*27b03b36SApple OSS Distributions <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para> 4579*27b03b36SApple OSS Distributions</field_value_description> 4580*27b03b36SApple OSS Distributions </field_value_instance> 4581*27b03b36SApple OSS Distributions </field_values> 4582*27b03b36SApple OSS Distributions <field_resets> 4583*27b03b36SApple OSS Distributions 4584*27b03b36SApple OSS Distributions <field_reset> 4585*27b03b36SApple OSS Distributions 4586*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4587*27b03b36SApple OSS Distributions 4588*27b03b36SApple OSS Distributions </field_reset> 4589*27b03b36SApple OSS Distributions</field_resets> 4590*27b03b36SApple OSS Distributions </field> 4591*27b03b36SApple OSS Distributions <field 4592*27b03b36SApple OSS Distributions id="IOF_0_0" 4593*27b03b36SApple OSS Distributions is_variable_length="False" 4594*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4595*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4596*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4597*27b03b36SApple OSS Distributions is_constant_value="False" 4598*27b03b36SApple OSS Distributions > 4599*27b03b36SApple OSS Distributions <field_name>IOF</field_name> 4600*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 4601*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 4602*27b03b36SApple OSS Distributions <field_description order="before"> 4603*27b03b36SApple OSS Distributions 4604*27b03b36SApple OSS Distributions <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4605*27b03b36SApple OSS Distributions 4606*27b03b36SApple OSS Distributions </field_description> 4607*27b03b36SApple OSS Distributions <field_values> 4608*27b03b36SApple OSS Distributions 4609*27b03b36SApple OSS Distributions 4610*27b03b36SApple OSS Distributions <field_value_instance> 4611*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4612*27b03b36SApple OSS Distributions <field_value_description> 4613*27b03b36SApple OSS Distributions <para>Invalid Operation floating-point exception has not occurred.</para> 4614*27b03b36SApple OSS Distributions</field_value_description> 4615*27b03b36SApple OSS Distributions </field_value_instance> 4616*27b03b36SApple OSS Distributions <field_value_instance> 4617*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4618*27b03b36SApple OSS Distributions <field_value_description> 4619*27b03b36SApple OSS Distributions <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para> 4620*27b03b36SApple OSS Distributions</field_value_description> 4621*27b03b36SApple OSS Distributions </field_value_instance> 4622*27b03b36SApple OSS Distributions </field_values> 4623*27b03b36SApple OSS Distributions <field_resets> 4624*27b03b36SApple OSS Distributions 4625*27b03b36SApple OSS Distributions <field_reset> 4626*27b03b36SApple OSS Distributions 4627*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4628*27b03b36SApple OSS Distributions 4629*27b03b36SApple OSS Distributions </field_reset> 4630*27b03b36SApple OSS Distributions</field_resets> 4631*27b03b36SApple OSS Distributions </field> 4632*27b03b36SApple OSS Distributions <text_after_fields> 4633*27b03b36SApple OSS Distributions 4634*27b03b36SApple OSS Distributions <para>In an implementation that supports the trapping of floating-point exceptions:</para> 4635*27b03b36SApple OSS Distributions<list type="unordered"> 4636*27b03b36SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4637*27b03b36SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4638*27b03b36SApple OSS Distributions</listitem></list> 4639*27b03b36SApple OSS Distributions 4640*27b03b36SApple OSS Distributions </text_after_fields> 4641*27b03b36SApple OSS Distributions </fields> 4642*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 4643*27b03b36SApple OSS Distributions 4644*27b03b36SApple OSS Distributions 4645*27b03b36SApple OSS Distributions 4646*27b03b36SApple OSS Distributions 4647*27b03b36SApple OSS Distributions 4648*27b03b36SApple OSS Distributions 4649*27b03b36SApple OSS Distributions 4650*27b03b36SApple OSS Distributions 4651*27b03b36SApple OSS Distributions 4652*27b03b36SApple OSS Distributions 4653*27b03b36SApple OSS Distributions 4654*27b03b36SApple OSS Distributions 4655*27b03b36SApple OSS Distributions 4656*27b03b36SApple OSS Distributions 4657*27b03b36SApple OSS Distributions 4658*27b03b36SApple OSS Distributions 4659*27b03b36SApple OSS Distributions 4660*27b03b36SApple OSS Distributions 4661*27b03b36SApple OSS Distributions 4662*27b03b36SApple OSS Distributions 4663*27b03b36SApple OSS Distributions 4664*27b03b36SApple OSS Distributions 4665*27b03b36SApple OSS Distributions 4666*27b03b36SApple OSS Distributions 4667*27b03b36SApple OSS Distributions <fieldat id="0_24_24" msb="24" lsb="24"/> 4668*27b03b36SApple OSS Distributions <fieldat id="TFV_23_23" msb="23" lsb="23"/> 4669*27b03b36SApple OSS Distributions <fieldat id="0_22_11" msb="22" lsb="11"/> 4670*27b03b36SApple OSS Distributions <fieldat id="VECITR_10_8" msb="10" lsb="8"/> 4671*27b03b36SApple OSS Distributions <fieldat id="IDF_7_7" msb="7" lsb="7"/> 4672*27b03b36SApple OSS Distributions <fieldat id="0_6_5" msb="6" lsb="5"/> 4673*27b03b36SApple OSS Distributions <fieldat id="IXF_4_4" msb="4" lsb="4"/> 4674*27b03b36SApple OSS Distributions <fieldat id="UFF_3_3" msb="3" lsb="3"/> 4675*27b03b36SApple OSS Distributions <fieldat id="OFF_2_2" msb="2" lsb="2"/> 4676*27b03b36SApple OSS Distributions <fieldat id="DZF_1_1" msb="1" lsb="1"/> 4677*27b03b36SApple OSS Distributions <fieldat id="IOF_0_0" msb="0" lsb="0"/> 4678*27b03b36SApple OSS Distributions </reg_fieldset> 4679*27b03b36SApple OSS Distributions </partial_fieldset> 4680*27b03b36SApple OSS Distributions <partial_fieldset> 4681*27b03b36SApple OSS Distributions <fields length="25"> 4682*27b03b36SApple OSS Distributions <fields_instance>SError interrupt</fields_instance> 4683*27b03b36SApple OSS Distributions <text_before_fields> 4684*27b03b36SApple OSS Distributions 4685*27b03b36SApple OSS Distributions 4686*27b03b36SApple OSS Distributions 4687*27b03b36SApple OSS Distributions </text_before_fields> 4688*27b03b36SApple OSS Distributions 4689*27b03b36SApple OSS Distributions <field 4690*27b03b36SApple OSS Distributions id="IDS_24_24" 4691*27b03b36SApple OSS Distributions is_variable_length="False" 4692*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4693*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4694*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4695*27b03b36SApple OSS Distributions is_constant_value="False" 4696*27b03b36SApple OSS Distributions > 4697*27b03b36SApple OSS Distributions <field_name>IDS</field_name> 4698*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 4699*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 4700*27b03b36SApple OSS Distributions <field_description order="before"> 4701*27b03b36SApple OSS Distributions 4702*27b03b36SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para> 4703*27b03b36SApple OSS Distributions 4704*27b03b36SApple OSS Distributions </field_description> 4705*27b03b36SApple OSS Distributions <field_values> 4706*27b03b36SApple OSS Distributions 4707*27b03b36SApple OSS Distributions 4708*27b03b36SApple OSS Distributions <field_value_instance> 4709*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4710*27b03b36SApple OSS Distributions <field_value_description> 4711*27b03b36SApple OSS Distributions <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para> 4712*27b03b36SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note> 4713*27b03b36SApple OSS Distributions</field_value_description> 4714*27b03b36SApple OSS Distributions </field_value_instance> 4715*27b03b36SApple OSS Distributions <field_value_instance> 4716*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4717*27b03b36SApple OSS Distributions <field_value_description> 4718*27b03b36SApple OSS Distributions <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para> 4719*27b03b36SApple OSS Distributions</field_value_description> 4720*27b03b36SApple OSS Distributions </field_value_instance> 4721*27b03b36SApple OSS Distributions </field_values> 4722*27b03b36SApple OSS Distributions <field_description order="after"> 4723*27b03b36SApple OSS Distributions 4724*27b03b36SApple OSS Distributions <note><para>This field was previously called ISV.</para></note> 4725*27b03b36SApple OSS Distributions 4726*27b03b36SApple OSS Distributions </field_description> 4727*27b03b36SApple OSS Distributions <field_resets> 4728*27b03b36SApple OSS Distributions 4729*27b03b36SApple OSS Distributions <field_reset> 4730*27b03b36SApple OSS Distributions 4731*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4732*27b03b36SApple OSS Distributions 4733*27b03b36SApple OSS Distributions </field_reset> 4734*27b03b36SApple OSS Distributions</field_resets> 4735*27b03b36SApple OSS Distributions </field> 4736*27b03b36SApple OSS Distributions <field 4737*27b03b36SApple OSS Distributions id="0_23_14" 4738*27b03b36SApple OSS Distributions is_variable_length="False" 4739*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4740*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4741*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4742*27b03b36SApple OSS Distributions is_constant_value="False" 4743*27b03b36SApple OSS Distributions rwtype="RES0" 4744*27b03b36SApple OSS Distributions > 4745*27b03b36SApple OSS Distributions <field_name>0</field_name> 4746*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 4747*27b03b36SApple OSS Distributions <field_lsb>14</field_lsb> 4748*27b03b36SApple OSS Distributions <field_description order="before"> 4749*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4750*27b03b36SApple OSS Distributions </field_description> 4751*27b03b36SApple OSS Distributions <field_values> 4752*27b03b36SApple OSS Distributions </field_values> 4753*27b03b36SApple OSS Distributions </field> 4754*27b03b36SApple OSS Distributions <field 4755*27b03b36SApple OSS Distributions id="IESB_13_13_1" 4756*27b03b36SApple OSS Distributions is_variable_length="False" 4757*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4758*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4759*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4760*27b03b36SApple OSS Distributions is_constant_value="False" 4761*27b03b36SApple OSS Distributions > 4762*27b03b36SApple OSS Distributions <field_name>IESB</field_name> 4763*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 4764*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 4765*27b03b36SApple OSS Distributions <field_description order="before"> 4766*27b03b36SApple OSS Distributions 4767*27b03b36SApple OSS Distributions <para>Implicit error synchronization event.</para> 4768*27b03b36SApple OSS Distributions 4769*27b03b36SApple OSS Distributions </field_description> 4770*27b03b36SApple OSS Distributions <field_values> 4771*27b03b36SApple OSS Distributions 4772*27b03b36SApple OSS Distributions 4773*27b03b36SApple OSS Distributions <field_value_instance> 4774*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 4775*27b03b36SApple OSS Distributions <field_value_description> 4776*27b03b36SApple OSS Distributions <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para> 4777*27b03b36SApple OSS Distributions</field_value_description> 4778*27b03b36SApple OSS Distributions </field_value_instance> 4779*27b03b36SApple OSS Distributions <field_value_instance> 4780*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 4781*27b03b36SApple OSS Distributions <field_value_description> 4782*27b03b36SApple OSS Distributions <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para> 4783*27b03b36SApple OSS Distributions</field_value_description> 4784*27b03b36SApple OSS Distributions </field_value_instance> 4785*27b03b36SApple OSS Distributions </field_values> 4786*27b03b36SApple OSS Distributions <field_description order="after"> 4787*27b03b36SApple OSS Distributions 4788*27b03b36SApple OSS Distributions <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para> 4789*27b03b36SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note> 4790*27b03b36SApple OSS Distributions 4791*27b03b36SApple OSS Distributions </field_description> 4792*27b03b36SApple OSS Distributions <field_resets> 4793*27b03b36SApple OSS Distributions 4794*27b03b36SApple OSS Distributions <field_reset> 4795*27b03b36SApple OSS Distributions 4796*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4797*27b03b36SApple OSS Distributions 4798*27b03b36SApple OSS Distributions </field_reset> 4799*27b03b36SApple OSS Distributions</field_resets> 4800*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.2-IESB is implemented</fields_condition> 4801*27b03b36SApple OSS Distributions </field> 4802*27b03b36SApple OSS Distributions <field 4803*27b03b36SApple OSS Distributions id="0_13_13_2" 4804*27b03b36SApple OSS Distributions is_variable_length="False" 4805*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4806*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4807*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4808*27b03b36SApple OSS Distributions is_constant_value="False" 4809*27b03b36SApple OSS Distributions rwtype="RES0" 4810*27b03b36SApple OSS Distributions > 4811*27b03b36SApple OSS Distributions <field_name>0</field_name> 4812*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 4813*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 4814*27b03b36SApple OSS Distributions <field_description order="before"> 4815*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4816*27b03b36SApple OSS Distributions </field_description> 4817*27b03b36SApple OSS Distributions <field_values> 4818*27b03b36SApple OSS Distributions </field_values> 4819*27b03b36SApple OSS Distributions </field> 4820*27b03b36SApple OSS Distributions <field 4821*27b03b36SApple OSS Distributions id="AET_12_10" 4822*27b03b36SApple OSS Distributions is_variable_length="False" 4823*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4824*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4825*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4826*27b03b36SApple OSS Distributions is_constant_value="False" 4827*27b03b36SApple OSS Distributions > 4828*27b03b36SApple OSS Distributions <field_name>AET</field_name> 4829*27b03b36SApple OSS Distributions <field_msb>12</field_msb> 4830*27b03b36SApple OSS Distributions <field_lsb>10</field_lsb> 4831*27b03b36SApple OSS Distributions <field_description order="before"> 4832*27b03b36SApple OSS Distributions 4833*27b03b36SApple OSS Distributions <para>Asynchronous Error Type.</para> 4834*27b03b36SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para> 4835*27b03b36SApple OSS Distributions 4836*27b03b36SApple OSS Distributions </field_description> 4837*27b03b36SApple OSS Distributions <field_values> 4838*27b03b36SApple OSS Distributions 4839*27b03b36SApple OSS Distributions 4840*27b03b36SApple OSS Distributions <field_value_instance> 4841*27b03b36SApple OSS Distributions <field_value>0b000</field_value> 4842*27b03b36SApple OSS Distributions <field_value_description> 4843*27b03b36SApple OSS Distributions <para>Uncontainable error (UC).</para> 4844*27b03b36SApple OSS Distributions</field_value_description> 4845*27b03b36SApple OSS Distributions </field_value_instance> 4846*27b03b36SApple OSS Distributions <field_value_instance> 4847*27b03b36SApple OSS Distributions <field_value>0b001</field_value> 4848*27b03b36SApple OSS Distributions <field_value_description> 4849*27b03b36SApple OSS Distributions <para>Unrecoverable error (UEU).</para> 4850*27b03b36SApple OSS Distributions</field_value_description> 4851*27b03b36SApple OSS Distributions </field_value_instance> 4852*27b03b36SApple OSS Distributions <field_value_instance> 4853*27b03b36SApple OSS Distributions <field_value>0b010</field_value> 4854*27b03b36SApple OSS Distributions <field_value_description> 4855*27b03b36SApple OSS Distributions <para>Restartable error (UEO).</para> 4856*27b03b36SApple OSS Distributions</field_value_description> 4857*27b03b36SApple OSS Distributions </field_value_instance> 4858*27b03b36SApple OSS Distributions <field_value_instance> 4859*27b03b36SApple OSS Distributions <field_value>0b011</field_value> 4860*27b03b36SApple OSS Distributions <field_value_description> 4861*27b03b36SApple OSS Distributions <para>Recoverable error (UER).</para> 4862*27b03b36SApple OSS Distributions</field_value_description> 4863*27b03b36SApple OSS Distributions </field_value_instance> 4864*27b03b36SApple OSS Distributions <field_value_instance> 4865*27b03b36SApple OSS Distributions <field_value>0b110</field_value> 4866*27b03b36SApple OSS Distributions <field_value_description> 4867*27b03b36SApple OSS Distributions <para>Corrected error (CE).</para> 4868*27b03b36SApple OSS Distributions</field_value_description> 4869*27b03b36SApple OSS Distributions </field_value_instance> 4870*27b03b36SApple OSS Distributions </field_values> 4871*27b03b36SApple OSS Distributions <field_description order="after"> 4872*27b03b36SApple OSS Distributions 4873*27b03b36SApple OSS Distributions <para>All other values are reserved.</para> 4874*27b03b36SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para> 4875*27b03b36SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4876*27b03b36SApple OSS Distributions<list type="unordered"> 4877*27b03b36SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4878*27b03b36SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4879*27b03b36SApple OSS Distributions</listitem></list> 4880*27b03b36SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4881*27b03b36SApple OSS Distributions 4882*27b03b36SApple OSS Distributions </field_description> 4883*27b03b36SApple OSS Distributions <field_resets> 4884*27b03b36SApple OSS Distributions 4885*27b03b36SApple OSS Distributions <field_reset> 4886*27b03b36SApple OSS Distributions 4887*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4888*27b03b36SApple OSS Distributions 4889*27b03b36SApple OSS Distributions </field_reset> 4890*27b03b36SApple OSS Distributions</field_resets> 4891*27b03b36SApple OSS Distributions </field> 4892*27b03b36SApple OSS Distributions <field 4893*27b03b36SApple OSS Distributions id="EA_9_9" 4894*27b03b36SApple OSS Distributions is_variable_length="False" 4895*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4896*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4897*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4898*27b03b36SApple OSS Distributions is_constant_value="False" 4899*27b03b36SApple OSS Distributions > 4900*27b03b36SApple OSS Distributions <field_name>EA</field_name> 4901*27b03b36SApple OSS Distributions <field_msb>9</field_msb> 4902*27b03b36SApple OSS Distributions <field_lsb>9</field_lsb> 4903*27b03b36SApple OSS Distributions <field_description order="before"> 4904*27b03b36SApple OSS Distributions 4905*27b03b36SApple OSS Distributions <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 4906*27b03b36SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 4907*27b03b36SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4908*27b03b36SApple OSS Distributions<list type="unordered"> 4909*27b03b36SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4910*27b03b36SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4911*27b03b36SApple OSS Distributions</listitem></list> 4912*27b03b36SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4913*27b03b36SApple OSS Distributions 4914*27b03b36SApple OSS Distributions </field_description> 4915*27b03b36SApple OSS Distributions <field_values> 4916*27b03b36SApple OSS Distributions 4917*27b03b36SApple OSS Distributions 4918*27b03b36SApple OSS Distributions </field_values> 4919*27b03b36SApple OSS Distributions <field_resets> 4920*27b03b36SApple OSS Distributions 4921*27b03b36SApple OSS Distributions <field_reset> 4922*27b03b36SApple OSS Distributions 4923*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4924*27b03b36SApple OSS Distributions 4925*27b03b36SApple OSS Distributions </field_reset> 4926*27b03b36SApple OSS Distributions</field_resets> 4927*27b03b36SApple OSS Distributions </field> 4928*27b03b36SApple OSS Distributions <field 4929*27b03b36SApple OSS Distributions id="0_8_6" 4930*27b03b36SApple OSS Distributions is_variable_length="False" 4931*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4932*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4933*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4934*27b03b36SApple OSS Distributions is_constant_value="False" 4935*27b03b36SApple OSS Distributions rwtype="RES0" 4936*27b03b36SApple OSS Distributions > 4937*27b03b36SApple OSS Distributions <field_name>0</field_name> 4938*27b03b36SApple OSS Distributions <field_msb>8</field_msb> 4939*27b03b36SApple OSS Distributions <field_lsb>6</field_lsb> 4940*27b03b36SApple OSS Distributions <field_description order="before"> 4941*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4942*27b03b36SApple OSS Distributions </field_description> 4943*27b03b36SApple OSS Distributions <field_values> 4944*27b03b36SApple OSS Distributions </field_values> 4945*27b03b36SApple OSS Distributions </field> 4946*27b03b36SApple OSS Distributions <field 4947*27b03b36SApple OSS Distributions id="DFSC_5_0" 4948*27b03b36SApple OSS Distributions is_variable_length="False" 4949*27b03b36SApple OSS Distributions has_partial_fieldset="False" 4950*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 4951*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 4952*27b03b36SApple OSS Distributions is_constant_value="False" 4953*27b03b36SApple OSS Distributions > 4954*27b03b36SApple OSS Distributions <field_name>DFSC</field_name> 4955*27b03b36SApple OSS Distributions <field_msb>5</field_msb> 4956*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 4957*27b03b36SApple OSS Distributions <field_description order="before"> 4958*27b03b36SApple OSS Distributions 4959*27b03b36SApple OSS Distributions <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para> 4960*27b03b36SApple OSS Distributions 4961*27b03b36SApple OSS Distributions </field_description> 4962*27b03b36SApple OSS Distributions <field_values> 4963*27b03b36SApple OSS Distributions 4964*27b03b36SApple OSS Distributions 4965*27b03b36SApple OSS Distributions <field_value_instance> 4966*27b03b36SApple OSS Distributions <field_value>0b000000</field_value> 4967*27b03b36SApple OSS Distributions <field_value_description> 4968*27b03b36SApple OSS Distributions <para>Uncategorized.</para> 4969*27b03b36SApple OSS Distributions</field_value_description> 4970*27b03b36SApple OSS Distributions </field_value_instance> 4971*27b03b36SApple OSS Distributions <field_value_instance> 4972*27b03b36SApple OSS Distributions <field_value>0b010001</field_value> 4973*27b03b36SApple OSS Distributions <field_value_description> 4974*27b03b36SApple OSS Distributions <para>Asynchronous SError interrupt.</para> 4975*27b03b36SApple OSS Distributions</field_value_description> 4976*27b03b36SApple OSS Distributions </field_value_instance> 4977*27b03b36SApple OSS Distributions </field_values> 4978*27b03b36SApple OSS Distributions <field_description order="after"> 4979*27b03b36SApple OSS Distributions 4980*27b03b36SApple OSS Distributions <para>All other values are reserved.</para> 4981*27b03b36SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para> 4982*27b03b36SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4983*27b03b36SApple OSS Distributions 4984*27b03b36SApple OSS Distributions </field_description> 4985*27b03b36SApple OSS Distributions <field_resets> 4986*27b03b36SApple OSS Distributions 4987*27b03b36SApple OSS Distributions <field_reset> 4988*27b03b36SApple OSS Distributions 4989*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4990*27b03b36SApple OSS Distributions 4991*27b03b36SApple OSS Distributions </field_reset> 4992*27b03b36SApple OSS Distributions</field_resets> 4993*27b03b36SApple OSS Distributions </field> 4994*27b03b36SApple OSS Distributions <text_after_fields> 4995*27b03b36SApple OSS Distributions 4996*27b03b36SApple OSS Distributions 4997*27b03b36SApple OSS Distributions 4998*27b03b36SApple OSS Distributions </text_after_fields> 4999*27b03b36SApple OSS Distributions </fields> 5000*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5001*27b03b36SApple OSS Distributions 5002*27b03b36SApple OSS Distributions 5003*27b03b36SApple OSS Distributions 5004*27b03b36SApple OSS Distributions 5005*27b03b36SApple OSS Distributions 5006*27b03b36SApple OSS Distributions 5007*27b03b36SApple OSS Distributions 5008*27b03b36SApple OSS Distributions 5009*27b03b36SApple OSS Distributions 5010*27b03b36SApple OSS Distributions 5011*27b03b36SApple OSS Distributions 5012*27b03b36SApple OSS Distributions 5013*27b03b36SApple OSS Distributions 5014*27b03b36SApple OSS Distributions 5015*27b03b36SApple OSS Distributions 5016*27b03b36SApple OSS Distributions 5017*27b03b36SApple OSS Distributions <fieldat id="IDS_24_24" msb="24" lsb="24"/> 5018*27b03b36SApple OSS Distributions <fieldat id="0_23_14" msb="23" lsb="14"/> 5019*27b03b36SApple OSS Distributions <fieldat id="IESB_13_13_1" msb="13" lsb="13"/> 5020*27b03b36SApple OSS Distributions <fieldat id="AET_12_10" msb="12" lsb="10"/> 5021*27b03b36SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 5022*27b03b36SApple OSS Distributions <fieldat id="0_8_6" msb="8" lsb="6"/> 5023*27b03b36SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5024*27b03b36SApple OSS Distributions </reg_fieldset> 5025*27b03b36SApple OSS Distributions </partial_fieldset> 5026*27b03b36SApple OSS Distributions <partial_fieldset> 5027*27b03b36SApple OSS Distributions <fields length="25"> 5028*27b03b36SApple OSS Distributions <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance> 5029*27b03b36SApple OSS Distributions <text_before_fields> 5030*27b03b36SApple OSS Distributions 5031*27b03b36SApple OSS Distributions 5032*27b03b36SApple OSS Distributions 5033*27b03b36SApple OSS Distributions </text_before_fields> 5034*27b03b36SApple OSS Distributions 5035*27b03b36SApple OSS Distributions <field 5036*27b03b36SApple OSS Distributions id="0_24_6" 5037*27b03b36SApple OSS Distributions is_variable_length="False" 5038*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5039*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5040*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5041*27b03b36SApple OSS Distributions is_constant_value="False" 5042*27b03b36SApple OSS Distributions rwtype="RES0" 5043*27b03b36SApple OSS Distributions > 5044*27b03b36SApple OSS Distributions <field_name>0</field_name> 5045*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5046*27b03b36SApple OSS Distributions <field_lsb>6</field_lsb> 5047*27b03b36SApple OSS Distributions <field_description order="before"> 5048*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5049*27b03b36SApple OSS Distributions </field_description> 5050*27b03b36SApple OSS Distributions <field_values> 5051*27b03b36SApple OSS Distributions </field_values> 5052*27b03b36SApple OSS Distributions </field> 5053*27b03b36SApple OSS Distributions <field 5054*27b03b36SApple OSS Distributions id="IFSC_5_0" 5055*27b03b36SApple OSS Distributions is_variable_length="False" 5056*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5057*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5058*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5059*27b03b36SApple OSS Distributions is_constant_value="False" 5060*27b03b36SApple OSS Distributions > 5061*27b03b36SApple OSS Distributions <field_name>IFSC</field_name> 5062*27b03b36SApple OSS Distributions <field_msb>5</field_msb> 5063*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5064*27b03b36SApple OSS Distributions <field_description order="before"> 5065*27b03b36SApple OSS Distributions 5066*27b03b36SApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5067*27b03b36SApple OSS Distributions 5068*27b03b36SApple OSS Distributions </field_description> 5069*27b03b36SApple OSS Distributions <field_values> 5070*27b03b36SApple OSS Distributions 5071*27b03b36SApple OSS Distributions 5072*27b03b36SApple OSS Distributions </field_values> 5073*27b03b36SApple OSS Distributions <field_resets> 5074*27b03b36SApple OSS Distributions 5075*27b03b36SApple OSS Distributions <field_reset> 5076*27b03b36SApple OSS Distributions 5077*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5078*27b03b36SApple OSS Distributions 5079*27b03b36SApple OSS Distributions </field_reset> 5080*27b03b36SApple OSS Distributions</field_resets> 5081*27b03b36SApple OSS Distributions </field> 5082*27b03b36SApple OSS Distributions <text_after_fields> 5083*27b03b36SApple OSS Distributions 5084*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions:</para> 5085*27b03b36SApple OSS Distributions<list type="unordered"> 5086*27b03b36SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content> 5087*27b03b36SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content> 5088*27b03b36SApple OSS Distributions</listitem></list> 5089*27b03b36SApple OSS Distributions 5090*27b03b36SApple OSS Distributions </text_after_fields> 5091*27b03b36SApple OSS Distributions </fields> 5092*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5093*27b03b36SApple OSS Distributions 5094*27b03b36SApple OSS Distributions 5095*27b03b36SApple OSS Distributions 5096*27b03b36SApple OSS Distributions 5097*27b03b36SApple OSS Distributions 5098*27b03b36SApple OSS Distributions 5099*27b03b36SApple OSS Distributions <fieldat id="0_24_6" msb="24" lsb="6"/> 5100*27b03b36SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5101*27b03b36SApple OSS Distributions </reg_fieldset> 5102*27b03b36SApple OSS Distributions </partial_fieldset> 5103*27b03b36SApple OSS Distributions <partial_fieldset> 5104*27b03b36SApple OSS Distributions <fields length="25"> 5105*27b03b36SApple OSS Distributions <fields_instance>Exception from a Software Step exception</fields_instance> 5106*27b03b36SApple OSS Distributions <text_before_fields> 5107*27b03b36SApple OSS Distributions 5108*27b03b36SApple OSS Distributions 5109*27b03b36SApple OSS Distributions 5110*27b03b36SApple OSS Distributions </text_before_fields> 5111*27b03b36SApple OSS Distributions 5112*27b03b36SApple OSS Distributions <field 5113*27b03b36SApple OSS Distributions id="ISV_24_24" 5114*27b03b36SApple OSS Distributions is_variable_length="False" 5115*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5116*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5117*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5118*27b03b36SApple OSS Distributions is_constant_value="False" 5119*27b03b36SApple OSS Distributions > 5120*27b03b36SApple OSS Distributions <field_name>ISV</field_name> 5121*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5122*27b03b36SApple OSS Distributions <field_lsb>24</field_lsb> 5123*27b03b36SApple OSS Distributions <field_description order="before"> 5124*27b03b36SApple OSS Distributions 5125*27b03b36SApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para> 5126*27b03b36SApple OSS Distributions 5127*27b03b36SApple OSS Distributions </field_description> 5128*27b03b36SApple OSS Distributions <field_values> 5129*27b03b36SApple OSS Distributions 5130*27b03b36SApple OSS Distributions 5131*27b03b36SApple OSS Distributions <field_value_instance> 5132*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5133*27b03b36SApple OSS Distributions <field_value_description> 5134*27b03b36SApple OSS Distributions <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5135*27b03b36SApple OSS Distributions</field_value_description> 5136*27b03b36SApple OSS Distributions </field_value_instance> 5137*27b03b36SApple OSS Distributions <field_value_instance> 5138*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5139*27b03b36SApple OSS Distributions <field_value_description> 5140*27b03b36SApple OSS Distributions <para>EX bit is valid.</para> 5141*27b03b36SApple OSS Distributions</field_value_description> 5142*27b03b36SApple OSS Distributions </field_value_instance> 5143*27b03b36SApple OSS Distributions </field_values> 5144*27b03b36SApple OSS Distributions <field_description order="after"> 5145*27b03b36SApple OSS Distributions 5146*27b03b36SApple OSS Distributions <para>See the EX bit description for more information.</para> 5147*27b03b36SApple OSS Distributions 5148*27b03b36SApple OSS Distributions </field_description> 5149*27b03b36SApple OSS Distributions <field_resets> 5150*27b03b36SApple OSS Distributions 5151*27b03b36SApple OSS Distributions <field_reset> 5152*27b03b36SApple OSS Distributions 5153*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5154*27b03b36SApple OSS Distributions 5155*27b03b36SApple OSS Distributions </field_reset> 5156*27b03b36SApple OSS Distributions</field_resets> 5157*27b03b36SApple OSS Distributions </field> 5158*27b03b36SApple OSS Distributions <field 5159*27b03b36SApple OSS Distributions id="0_23_7" 5160*27b03b36SApple OSS Distributions is_variable_length="False" 5161*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5162*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5163*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5164*27b03b36SApple OSS Distributions is_constant_value="False" 5165*27b03b36SApple OSS Distributions rwtype="RES0" 5166*27b03b36SApple OSS Distributions > 5167*27b03b36SApple OSS Distributions <field_name>0</field_name> 5168*27b03b36SApple OSS Distributions <field_msb>23</field_msb> 5169*27b03b36SApple OSS Distributions <field_lsb>7</field_lsb> 5170*27b03b36SApple OSS Distributions <field_description order="before"> 5171*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5172*27b03b36SApple OSS Distributions </field_description> 5173*27b03b36SApple OSS Distributions <field_values> 5174*27b03b36SApple OSS Distributions </field_values> 5175*27b03b36SApple OSS Distributions </field> 5176*27b03b36SApple OSS Distributions <field 5177*27b03b36SApple OSS Distributions id="EX_6_6" 5178*27b03b36SApple OSS Distributions is_variable_length="False" 5179*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5180*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5181*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5182*27b03b36SApple OSS Distributions is_constant_value="False" 5183*27b03b36SApple OSS Distributions > 5184*27b03b36SApple OSS Distributions <field_name>EX</field_name> 5185*27b03b36SApple OSS Distributions <field_msb>6</field_msb> 5186*27b03b36SApple OSS Distributions <field_lsb>6</field_lsb> 5187*27b03b36SApple OSS Distributions <field_description order="before"> 5188*27b03b36SApple OSS Distributions 5189*27b03b36SApple OSS Distributions <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para> 5190*27b03b36SApple OSS Distributions 5191*27b03b36SApple OSS Distributions </field_description> 5192*27b03b36SApple OSS Distributions <field_values> 5193*27b03b36SApple OSS Distributions 5194*27b03b36SApple OSS Distributions 5195*27b03b36SApple OSS Distributions <field_value_instance> 5196*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5197*27b03b36SApple OSS Distributions <field_value_description> 5198*27b03b36SApple OSS Distributions <para>An instruction other than a Load-Exclusive instruction was stepped.</para> 5199*27b03b36SApple OSS Distributions</field_value_description> 5200*27b03b36SApple OSS Distributions </field_value_instance> 5201*27b03b36SApple OSS Distributions <field_value_instance> 5202*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5203*27b03b36SApple OSS Distributions <field_value_description> 5204*27b03b36SApple OSS Distributions <para>A Load-Exclusive instruction was stepped.</para> 5205*27b03b36SApple OSS Distributions</field_value_description> 5206*27b03b36SApple OSS Distributions </field_value_instance> 5207*27b03b36SApple OSS Distributions </field_values> 5208*27b03b36SApple OSS Distributions <field_description order="after"> 5209*27b03b36SApple OSS Distributions 5210*27b03b36SApple OSS Distributions <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para> 5211*27b03b36SApple OSS Distributions 5212*27b03b36SApple OSS Distributions </field_description> 5213*27b03b36SApple OSS Distributions <field_resets> 5214*27b03b36SApple OSS Distributions 5215*27b03b36SApple OSS Distributions <field_reset> 5216*27b03b36SApple OSS Distributions 5217*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5218*27b03b36SApple OSS Distributions 5219*27b03b36SApple OSS Distributions </field_reset> 5220*27b03b36SApple OSS Distributions</field_resets> 5221*27b03b36SApple OSS Distributions </field> 5222*27b03b36SApple OSS Distributions <field 5223*27b03b36SApple OSS Distributions id="IFSC_5_0" 5224*27b03b36SApple OSS Distributions is_variable_length="False" 5225*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5226*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5227*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5228*27b03b36SApple OSS Distributions is_constant_value="False" 5229*27b03b36SApple OSS Distributions > 5230*27b03b36SApple OSS Distributions <field_name>IFSC</field_name> 5231*27b03b36SApple OSS Distributions <field_msb>5</field_msb> 5232*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5233*27b03b36SApple OSS Distributions <field_description order="before"> 5234*27b03b36SApple OSS Distributions 5235*27b03b36SApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5236*27b03b36SApple OSS Distributions 5237*27b03b36SApple OSS Distributions </field_description> 5238*27b03b36SApple OSS Distributions <field_values> 5239*27b03b36SApple OSS Distributions 5240*27b03b36SApple OSS Distributions 5241*27b03b36SApple OSS Distributions </field_values> 5242*27b03b36SApple OSS Distributions <field_resets> 5243*27b03b36SApple OSS Distributions 5244*27b03b36SApple OSS Distributions <field_reset> 5245*27b03b36SApple OSS Distributions 5246*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5247*27b03b36SApple OSS Distributions 5248*27b03b36SApple OSS Distributions </field_reset> 5249*27b03b36SApple OSS Distributions</field_resets> 5250*27b03b36SApple OSS Distributions </field> 5251*27b03b36SApple OSS Distributions <text_after_fields> 5252*27b03b36SApple OSS Distributions 5253*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5254*27b03b36SApple OSS Distributions 5255*27b03b36SApple OSS Distributions </text_after_fields> 5256*27b03b36SApple OSS Distributions </fields> 5257*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5258*27b03b36SApple OSS Distributions 5259*27b03b36SApple OSS Distributions 5260*27b03b36SApple OSS Distributions 5261*27b03b36SApple OSS Distributions 5262*27b03b36SApple OSS Distributions 5263*27b03b36SApple OSS Distributions 5264*27b03b36SApple OSS Distributions 5265*27b03b36SApple OSS Distributions 5266*27b03b36SApple OSS Distributions 5267*27b03b36SApple OSS Distributions 5268*27b03b36SApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 5269*27b03b36SApple OSS Distributions <fieldat id="0_23_7" msb="23" lsb="7"/> 5270*27b03b36SApple OSS Distributions <fieldat id="EX_6_6" msb="6" lsb="6"/> 5271*27b03b36SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5272*27b03b36SApple OSS Distributions </reg_fieldset> 5273*27b03b36SApple OSS Distributions </partial_fieldset> 5274*27b03b36SApple OSS Distributions <partial_fieldset> 5275*27b03b36SApple OSS Distributions <fields length="25"> 5276*27b03b36SApple OSS Distributions <fields_instance>Exception from a Watchpoint exception</fields_instance> 5277*27b03b36SApple OSS Distributions <text_before_fields> 5278*27b03b36SApple OSS Distributions 5279*27b03b36SApple OSS Distributions 5280*27b03b36SApple OSS Distributions 5281*27b03b36SApple OSS Distributions </text_before_fields> 5282*27b03b36SApple OSS Distributions 5283*27b03b36SApple OSS Distributions <field 5284*27b03b36SApple OSS Distributions id="0_24_14" 5285*27b03b36SApple OSS Distributions is_variable_length="False" 5286*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5287*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5288*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5289*27b03b36SApple OSS Distributions is_constant_value="False" 5290*27b03b36SApple OSS Distributions rwtype="RES0" 5291*27b03b36SApple OSS Distributions > 5292*27b03b36SApple OSS Distributions <field_name>0</field_name> 5293*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5294*27b03b36SApple OSS Distributions <field_lsb>14</field_lsb> 5295*27b03b36SApple OSS Distributions <field_description order="before"> 5296*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5297*27b03b36SApple OSS Distributions </field_description> 5298*27b03b36SApple OSS Distributions <field_values> 5299*27b03b36SApple OSS Distributions </field_values> 5300*27b03b36SApple OSS Distributions </field> 5301*27b03b36SApple OSS Distributions <field 5302*27b03b36SApple OSS Distributions id="VNCR_13_13_1" 5303*27b03b36SApple OSS Distributions is_variable_length="False" 5304*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5305*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5306*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5307*27b03b36SApple OSS Distributions is_constant_value="False" 5308*27b03b36SApple OSS Distributions > 5309*27b03b36SApple OSS Distributions <field_name>VNCR</field_name> 5310*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 5311*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 5312*27b03b36SApple OSS Distributions <field_description order="before"> 5313*27b03b36SApple OSS Distributions 5314*27b03b36SApple OSS Distributions <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 5315*27b03b36SApple OSS Distributions 5316*27b03b36SApple OSS Distributions </field_description> 5317*27b03b36SApple OSS Distributions <field_values> 5318*27b03b36SApple OSS Distributions 5319*27b03b36SApple OSS Distributions 5320*27b03b36SApple OSS Distributions <field_value_instance> 5321*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5322*27b03b36SApple OSS Distributions <field_value_description> 5323*27b03b36SApple OSS Distributions <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5324*27b03b36SApple OSS Distributions</field_value_description> 5325*27b03b36SApple OSS Distributions </field_value_instance> 5326*27b03b36SApple OSS Distributions <field_value_instance> 5327*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5328*27b03b36SApple OSS Distributions <field_value_description> 5329*27b03b36SApple OSS Distributions <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5330*27b03b36SApple OSS Distributions</field_value_description> 5331*27b03b36SApple OSS Distributions </field_value_instance> 5332*27b03b36SApple OSS Distributions </field_values> 5333*27b03b36SApple OSS Distributions <field_description order="after"> 5334*27b03b36SApple OSS Distributions 5335*27b03b36SApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 5336*27b03b36SApple OSS Distributions 5337*27b03b36SApple OSS Distributions </field_description> 5338*27b03b36SApple OSS Distributions <field_resets> 5339*27b03b36SApple OSS Distributions 5340*27b03b36SApple OSS Distributions <field_reset> 5341*27b03b36SApple OSS Distributions 5342*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5343*27b03b36SApple OSS Distributions 5344*27b03b36SApple OSS Distributions </field_reset> 5345*27b03b36SApple OSS Distributions</field_resets> 5346*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 5347*27b03b36SApple OSS Distributions </field> 5348*27b03b36SApple OSS Distributions <field 5349*27b03b36SApple OSS Distributions id="0_13_13_2" 5350*27b03b36SApple OSS Distributions is_variable_length="False" 5351*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5352*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5353*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5354*27b03b36SApple OSS Distributions is_constant_value="False" 5355*27b03b36SApple OSS Distributions rwtype="RES0" 5356*27b03b36SApple OSS Distributions > 5357*27b03b36SApple OSS Distributions <field_name>0</field_name> 5358*27b03b36SApple OSS Distributions <field_msb>13</field_msb> 5359*27b03b36SApple OSS Distributions <field_lsb>13</field_lsb> 5360*27b03b36SApple OSS Distributions <field_description order="before"> 5361*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5362*27b03b36SApple OSS Distributions </field_description> 5363*27b03b36SApple OSS Distributions <field_values> 5364*27b03b36SApple OSS Distributions </field_values> 5365*27b03b36SApple OSS Distributions </field> 5366*27b03b36SApple OSS Distributions <field 5367*27b03b36SApple OSS Distributions id="0_12_9" 5368*27b03b36SApple OSS Distributions is_variable_length="False" 5369*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5370*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5371*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5372*27b03b36SApple OSS Distributions is_constant_value="False" 5373*27b03b36SApple OSS Distributions rwtype="RES0" 5374*27b03b36SApple OSS Distributions > 5375*27b03b36SApple OSS Distributions <field_name>0</field_name> 5376*27b03b36SApple OSS Distributions <field_msb>12</field_msb> 5377*27b03b36SApple OSS Distributions <field_lsb>9</field_lsb> 5378*27b03b36SApple OSS Distributions <field_description order="before"> 5379*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5380*27b03b36SApple OSS Distributions </field_description> 5381*27b03b36SApple OSS Distributions <field_values> 5382*27b03b36SApple OSS Distributions </field_values> 5383*27b03b36SApple OSS Distributions </field> 5384*27b03b36SApple OSS Distributions <field 5385*27b03b36SApple OSS Distributions id="CM_8_8" 5386*27b03b36SApple OSS Distributions is_variable_length="False" 5387*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5388*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5389*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5390*27b03b36SApple OSS Distributions is_constant_value="False" 5391*27b03b36SApple OSS Distributions > 5392*27b03b36SApple OSS Distributions <field_name>CM</field_name> 5393*27b03b36SApple OSS Distributions <field_msb>8</field_msb> 5394*27b03b36SApple OSS Distributions <field_lsb>8</field_lsb> 5395*27b03b36SApple OSS Distributions <field_description order="before"> 5396*27b03b36SApple OSS Distributions 5397*27b03b36SApple OSS Distributions <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para> 5398*27b03b36SApple OSS Distributions 5399*27b03b36SApple OSS Distributions </field_description> 5400*27b03b36SApple OSS Distributions <field_values> 5401*27b03b36SApple OSS Distributions 5402*27b03b36SApple OSS Distributions 5403*27b03b36SApple OSS Distributions <field_value_instance> 5404*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5405*27b03b36SApple OSS Distributions <field_value_description> 5406*27b03b36SApple OSS Distributions <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 5407*27b03b36SApple OSS Distributions</field_value_description> 5408*27b03b36SApple OSS Distributions </field_value_instance> 5409*27b03b36SApple OSS Distributions <field_value_instance> 5410*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5411*27b03b36SApple OSS Distributions <field_value_description> 5412*27b03b36SApple OSS Distributions <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 5413*27b03b36SApple OSS Distributions</field_value_description> 5414*27b03b36SApple OSS Distributions </field_value_instance> 5415*27b03b36SApple OSS Distributions </field_values> 5416*27b03b36SApple OSS Distributions <field_resets> 5417*27b03b36SApple OSS Distributions 5418*27b03b36SApple OSS Distributions <field_reset> 5419*27b03b36SApple OSS Distributions 5420*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5421*27b03b36SApple OSS Distributions 5422*27b03b36SApple OSS Distributions </field_reset> 5423*27b03b36SApple OSS Distributions</field_resets> 5424*27b03b36SApple OSS Distributions </field> 5425*27b03b36SApple OSS Distributions <field 5426*27b03b36SApple OSS Distributions id="0_7_7" 5427*27b03b36SApple OSS Distributions is_variable_length="False" 5428*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5429*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5430*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5431*27b03b36SApple OSS Distributions is_constant_value="False" 5432*27b03b36SApple OSS Distributions rwtype="RES0" 5433*27b03b36SApple OSS Distributions > 5434*27b03b36SApple OSS Distributions <field_name>0</field_name> 5435*27b03b36SApple OSS Distributions <field_msb>7</field_msb> 5436*27b03b36SApple OSS Distributions <field_lsb>7</field_lsb> 5437*27b03b36SApple OSS Distributions <field_description order="before"> 5438*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5439*27b03b36SApple OSS Distributions </field_description> 5440*27b03b36SApple OSS Distributions <field_values> 5441*27b03b36SApple OSS Distributions </field_values> 5442*27b03b36SApple OSS Distributions </field> 5443*27b03b36SApple OSS Distributions <field 5444*27b03b36SApple OSS Distributions id="WnR_6_6" 5445*27b03b36SApple OSS Distributions is_variable_length="False" 5446*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5447*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5448*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5449*27b03b36SApple OSS Distributions is_constant_value="False" 5450*27b03b36SApple OSS Distributions > 5451*27b03b36SApple OSS Distributions <field_name>WnR</field_name> 5452*27b03b36SApple OSS Distributions <field_msb>6</field_msb> 5453*27b03b36SApple OSS Distributions <field_lsb>6</field_lsb> 5454*27b03b36SApple OSS Distributions <field_description order="before"> 5455*27b03b36SApple OSS Distributions 5456*27b03b36SApple OSS Distributions <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 5457*27b03b36SApple OSS Distributions 5458*27b03b36SApple OSS Distributions </field_description> 5459*27b03b36SApple OSS Distributions <field_values> 5460*27b03b36SApple OSS Distributions 5461*27b03b36SApple OSS Distributions 5462*27b03b36SApple OSS Distributions <field_value_instance> 5463*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5464*27b03b36SApple OSS Distributions <field_value_description> 5465*27b03b36SApple OSS Distributions <para>Watchpoint exception caused by an instruction reading from a memory location.</para> 5466*27b03b36SApple OSS Distributions</field_value_description> 5467*27b03b36SApple OSS Distributions </field_value_instance> 5468*27b03b36SApple OSS Distributions <field_value_instance> 5469*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5470*27b03b36SApple OSS Distributions <field_value_description> 5471*27b03b36SApple OSS Distributions <para>Watchpoint exception caused by an instruction writing to a memory location.</para> 5472*27b03b36SApple OSS Distributions</field_value_description> 5473*27b03b36SApple OSS Distributions </field_value_instance> 5474*27b03b36SApple OSS Distributions </field_values> 5475*27b03b36SApple OSS Distributions <field_description order="after"> 5476*27b03b36SApple OSS Distributions 5477*27b03b36SApple OSS Distributions <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 5478*27b03b36SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para> 5479*27b03b36SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para> 5480*27b03b36SApple OSS Distributions 5481*27b03b36SApple OSS Distributions </field_description> 5482*27b03b36SApple OSS Distributions <field_resets> 5483*27b03b36SApple OSS Distributions 5484*27b03b36SApple OSS Distributions <field_reset> 5485*27b03b36SApple OSS Distributions 5486*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5487*27b03b36SApple OSS Distributions 5488*27b03b36SApple OSS Distributions </field_reset> 5489*27b03b36SApple OSS Distributions</field_resets> 5490*27b03b36SApple OSS Distributions </field> 5491*27b03b36SApple OSS Distributions <field 5492*27b03b36SApple OSS Distributions id="DFSC_5_0" 5493*27b03b36SApple OSS Distributions is_variable_length="False" 5494*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5495*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5496*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5497*27b03b36SApple OSS Distributions is_constant_value="False" 5498*27b03b36SApple OSS Distributions > 5499*27b03b36SApple OSS Distributions <field_name>DFSC</field_name> 5500*27b03b36SApple OSS Distributions <field_msb>5</field_msb> 5501*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5502*27b03b36SApple OSS Distributions <field_description order="before"> 5503*27b03b36SApple OSS Distributions 5504*27b03b36SApple OSS Distributions <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5505*27b03b36SApple OSS Distributions 5506*27b03b36SApple OSS Distributions </field_description> 5507*27b03b36SApple OSS Distributions <field_values> 5508*27b03b36SApple OSS Distributions 5509*27b03b36SApple OSS Distributions 5510*27b03b36SApple OSS Distributions </field_values> 5511*27b03b36SApple OSS Distributions <field_resets> 5512*27b03b36SApple OSS Distributions 5513*27b03b36SApple OSS Distributions <field_reset> 5514*27b03b36SApple OSS Distributions 5515*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5516*27b03b36SApple OSS Distributions 5517*27b03b36SApple OSS Distributions </field_reset> 5518*27b03b36SApple OSS Distributions</field_resets> 5519*27b03b36SApple OSS Distributions </field> 5520*27b03b36SApple OSS Distributions <text_after_fields> 5521*27b03b36SApple OSS Distributions 5522*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5523*27b03b36SApple OSS Distributions 5524*27b03b36SApple OSS Distributions </text_after_fields> 5525*27b03b36SApple OSS Distributions </fields> 5526*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5527*27b03b36SApple OSS Distributions 5528*27b03b36SApple OSS Distributions 5529*27b03b36SApple OSS Distributions 5530*27b03b36SApple OSS Distributions 5531*27b03b36SApple OSS Distributions 5532*27b03b36SApple OSS Distributions 5533*27b03b36SApple OSS Distributions 5534*27b03b36SApple OSS Distributions 5535*27b03b36SApple OSS Distributions 5536*27b03b36SApple OSS Distributions 5537*27b03b36SApple OSS Distributions 5538*27b03b36SApple OSS Distributions 5539*27b03b36SApple OSS Distributions 5540*27b03b36SApple OSS Distributions 5541*27b03b36SApple OSS Distributions 5542*27b03b36SApple OSS Distributions 5543*27b03b36SApple OSS Distributions <fieldat id="0_24_14" msb="24" lsb="14"/> 5544*27b03b36SApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 5545*27b03b36SApple OSS Distributions <fieldat id="0_12_9" msb="12" lsb="9"/> 5546*27b03b36SApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 5547*27b03b36SApple OSS Distributions <fieldat id="0_7_7" msb="7" lsb="7"/> 5548*27b03b36SApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 5549*27b03b36SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5550*27b03b36SApple OSS Distributions </reg_fieldset> 5551*27b03b36SApple OSS Distributions </partial_fieldset> 5552*27b03b36SApple OSS Distributions <partial_fieldset> 5553*27b03b36SApple OSS Distributions <fields length="25"> 5554*27b03b36SApple OSS Distributions <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance> 5555*27b03b36SApple OSS Distributions <text_before_fields> 5556*27b03b36SApple OSS Distributions 5557*27b03b36SApple OSS Distributions 5558*27b03b36SApple OSS Distributions 5559*27b03b36SApple OSS Distributions </text_before_fields> 5560*27b03b36SApple OSS Distributions 5561*27b03b36SApple OSS Distributions <field 5562*27b03b36SApple OSS Distributions id="0_24_16" 5563*27b03b36SApple OSS Distributions is_variable_length="False" 5564*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5565*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5566*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5567*27b03b36SApple OSS Distributions is_constant_value="False" 5568*27b03b36SApple OSS Distributions rwtype="RES0" 5569*27b03b36SApple OSS Distributions > 5570*27b03b36SApple OSS Distributions <field_name>0</field_name> 5571*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5572*27b03b36SApple OSS Distributions <field_lsb>16</field_lsb> 5573*27b03b36SApple OSS Distributions <field_description order="before"> 5574*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5575*27b03b36SApple OSS Distributions </field_description> 5576*27b03b36SApple OSS Distributions <field_values> 5577*27b03b36SApple OSS Distributions </field_values> 5578*27b03b36SApple OSS Distributions </field> 5579*27b03b36SApple OSS Distributions <field 5580*27b03b36SApple OSS Distributions id="Comment_15_0" 5581*27b03b36SApple OSS Distributions is_variable_length="False" 5582*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5583*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5584*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5585*27b03b36SApple OSS Distributions is_constant_value="False" 5586*27b03b36SApple OSS Distributions > 5587*27b03b36SApple OSS Distributions <field_name>Comment</field_name> 5588*27b03b36SApple OSS Distributions <field_msb>15</field_msb> 5589*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5590*27b03b36SApple OSS Distributions <field_description order="before"> 5591*27b03b36SApple OSS Distributions 5592*27b03b36SApple OSS Distributions <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para> 5593*27b03b36SApple OSS Distributions 5594*27b03b36SApple OSS Distributions </field_description> 5595*27b03b36SApple OSS Distributions <field_values> 5596*27b03b36SApple OSS Distributions 5597*27b03b36SApple OSS Distributions 5598*27b03b36SApple OSS Distributions </field_values> 5599*27b03b36SApple OSS Distributions <field_resets> 5600*27b03b36SApple OSS Distributions 5601*27b03b36SApple OSS Distributions <field_reset> 5602*27b03b36SApple OSS Distributions 5603*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5604*27b03b36SApple OSS Distributions 5605*27b03b36SApple OSS Distributions </field_reset> 5606*27b03b36SApple OSS Distributions</field_resets> 5607*27b03b36SApple OSS Distributions </field> 5608*27b03b36SApple OSS Distributions <text_after_fields> 5609*27b03b36SApple OSS Distributions 5610*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5611*27b03b36SApple OSS Distributions 5612*27b03b36SApple OSS Distributions </text_after_fields> 5613*27b03b36SApple OSS Distributions </fields> 5614*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5615*27b03b36SApple OSS Distributions 5616*27b03b36SApple OSS Distributions 5617*27b03b36SApple OSS Distributions 5618*27b03b36SApple OSS Distributions 5619*27b03b36SApple OSS Distributions 5620*27b03b36SApple OSS Distributions 5621*27b03b36SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 5622*27b03b36SApple OSS Distributions <fieldat id="Comment_15_0" msb="15" lsb="0"/> 5623*27b03b36SApple OSS Distributions </reg_fieldset> 5624*27b03b36SApple OSS Distributions </partial_fieldset> 5625*27b03b36SApple OSS Distributions <partial_fieldset> 5626*27b03b36SApple OSS Distributions <fields length="25"> 5627*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5628*27b03b36SApple OSS Distributions <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance> 5629*27b03b36SApple OSS Distributions <text_before_fields> 5630*27b03b36SApple OSS Distributions 5631*27b03b36SApple OSS Distributions <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para> 5632*27b03b36SApple OSS Distributions 5633*27b03b36SApple OSS Distributions </text_before_fields> 5634*27b03b36SApple OSS Distributions 5635*27b03b36SApple OSS Distributions <field 5636*27b03b36SApple OSS Distributions id="0_24_2" 5637*27b03b36SApple OSS Distributions is_variable_length="False" 5638*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5639*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5640*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5641*27b03b36SApple OSS Distributions is_constant_value="False" 5642*27b03b36SApple OSS Distributions rwtype="RES0" 5643*27b03b36SApple OSS Distributions > 5644*27b03b36SApple OSS Distributions <field_name>0</field_name> 5645*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5646*27b03b36SApple OSS Distributions <field_lsb>2</field_lsb> 5647*27b03b36SApple OSS Distributions <field_description order="before"> 5648*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5649*27b03b36SApple OSS Distributions </field_description> 5650*27b03b36SApple OSS Distributions <field_values> 5651*27b03b36SApple OSS Distributions </field_values> 5652*27b03b36SApple OSS Distributions </field> 5653*27b03b36SApple OSS Distributions <field 5654*27b03b36SApple OSS Distributions id="ERET_1_1" 5655*27b03b36SApple OSS Distributions is_variable_length="False" 5656*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5657*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5658*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5659*27b03b36SApple OSS Distributions is_constant_value="False" 5660*27b03b36SApple OSS Distributions > 5661*27b03b36SApple OSS Distributions <field_name>ERET</field_name> 5662*27b03b36SApple OSS Distributions <field_msb>1</field_msb> 5663*27b03b36SApple OSS Distributions <field_lsb>1</field_lsb> 5664*27b03b36SApple OSS Distributions <field_description order="before"> 5665*27b03b36SApple OSS Distributions 5666*27b03b36SApple OSS Distributions <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para> 5667*27b03b36SApple OSS Distributions 5668*27b03b36SApple OSS Distributions </field_description> 5669*27b03b36SApple OSS Distributions <field_values> 5670*27b03b36SApple OSS Distributions 5671*27b03b36SApple OSS Distributions 5672*27b03b36SApple OSS Distributions <field_value_instance> 5673*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5674*27b03b36SApple OSS Distributions <field_value_description> 5675*27b03b36SApple OSS Distributions <para>ERET instruction trapped to EL2.</para> 5676*27b03b36SApple OSS Distributions</field_value_description> 5677*27b03b36SApple OSS Distributions </field_value_instance> 5678*27b03b36SApple OSS Distributions <field_value_instance> 5679*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5680*27b03b36SApple OSS Distributions <field_value_description> 5681*27b03b36SApple OSS Distributions <para>ERETAA or ERETAB instruction trapped to EL2.</para> 5682*27b03b36SApple OSS Distributions</field_value_description> 5683*27b03b36SApple OSS Distributions </field_value_instance> 5684*27b03b36SApple OSS Distributions </field_values> 5685*27b03b36SApple OSS Distributions <field_description order="after"> 5686*27b03b36SApple OSS Distributions 5687*27b03b36SApple OSS Distributions <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para> 5688*27b03b36SApple OSS Distributions 5689*27b03b36SApple OSS Distributions </field_description> 5690*27b03b36SApple OSS Distributions <field_resets> 5691*27b03b36SApple OSS Distributions 5692*27b03b36SApple OSS Distributions <field_reset> 5693*27b03b36SApple OSS Distributions 5694*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5695*27b03b36SApple OSS Distributions 5696*27b03b36SApple OSS Distributions </field_reset> 5697*27b03b36SApple OSS Distributions</field_resets> 5698*27b03b36SApple OSS Distributions </field> 5699*27b03b36SApple OSS Distributions <field 5700*27b03b36SApple OSS Distributions id="ERETA_0_0" 5701*27b03b36SApple OSS Distributions is_variable_length="False" 5702*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5703*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5704*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5705*27b03b36SApple OSS Distributions is_constant_value="False" 5706*27b03b36SApple OSS Distributions > 5707*27b03b36SApple OSS Distributions <field_name>ERETA</field_name> 5708*27b03b36SApple OSS Distributions <field_msb>0</field_msb> 5709*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5710*27b03b36SApple OSS Distributions <field_description order="before"> 5711*27b03b36SApple OSS Distributions 5712*27b03b36SApple OSS Distributions <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para> 5713*27b03b36SApple OSS Distributions 5714*27b03b36SApple OSS Distributions </field_description> 5715*27b03b36SApple OSS Distributions <field_values> 5716*27b03b36SApple OSS Distributions 5717*27b03b36SApple OSS Distributions 5718*27b03b36SApple OSS Distributions <field_value_instance> 5719*27b03b36SApple OSS Distributions <field_value>0b0</field_value> 5720*27b03b36SApple OSS Distributions <field_value_description> 5721*27b03b36SApple OSS Distributions <para>ERETAA instruction trapped to EL2.</para> 5722*27b03b36SApple OSS Distributions</field_value_description> 5723*27b03b36SApple OSS Distributions </field_value_instance> 5724*27b03b36SApple OSS Distributions <field_value_instance> 5725*27b03b36SApple OSS Distributions <field_value>0b1</field_value> 5726*27b03b36SApple OSS Distributions <field_value_description> 5727*27b03b36SApple OSS Distributions <para>ERETAB instruction trapped to EL2.</para> 5728*27b03b36SApple OSS Distributions</field_value_description> 5729*27b03b36SApple OSS Distributions </field_value_instance> 5730*27b03b36SApple OSS Distributions </field_values> 5731*27b03b36SApple OSS Distributions <field_description order="after"> 5732*27b03b36SApple OSS Distributions 5733*27b03b36SApple OSS Distributions <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5734*27b03b36SApple OSS Distributions 5735*27b03b36SApple OSS Distributions </field_description> 5736*27b03b36SApple OSS Distributions <field_resets> 5737*27b03b36SApple OSS Distributions 5738*27b03b36SApple OSS Distributions <field_reset> 5739*27b03b36SApple OSS Distributions 5740*27b03b36SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5741*27b03b36SApple OSS Distributions 5742*27b03b36SApple OSS Distributions </field_reset> 5743*27b03b36SApple OSS Distributions</field_resets> 5744*27b03b36SApple OSS Distributions </field> 5745*27b03b36SApple OSS Distributions <text_after_fields> 5746*27b03b36SApple OSS Distributions 5747*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 5748*27b03b36SApple OSS Distributions 5749*27b03b36SApple OSS Distributions </text_after_fields> 5750*27b03b36SApple OSS Distributions </fields> 5751*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5752*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5753*27b03b36SApple OSS Distributions 5754*27b03b36SApple OSS Distributions 5755*27b03b36SApple OSS Distributions 5756*27b03b36SApple OSS Distributions 5757*27b03b36SApple OSS Distributions 5758*27b03b36SApple OSS Distributions 5759*27b03b36SApple OSS Distributions 5760*27b03b36SApple OSS Distributions 5761*27b03b36SApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5762*27b03b36SApple OSS Distributions <fieldat id="ERET_1_1" msb="1" lsb="1"/> 5763*27b03b36SApple OSS Distributions <fieldat id="ERETA_0_0" msb="0" lsb="0"/> 5764*27b03b36SApple OSS Distributions </reg_fieldset> 5765*27b03b36SApple OSS Distributions </partial_fieldset> 5766*27b03b36SApple OSS Distributions <partial_fieldset> 5767*27b03b36SApple OSS Distributions <fields length="25"> 5768*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5769*27b03b36SApple OSS Distributions <fields_instance>Exception from Branch Target Identification instruction</fields_instance> 5770*27b03b36SApple OSS Distributions <text_before_fields> 5771*27b03b36SApple OSS Distributions 5772*27b03b36SApple OSS Distributions 5773*27b03b36SApple OSS Distributions 5774*27b03b36SApple OSS Distributions </text_before_fields> 5775*27b03b36SApple OSS Distributions 5776*27b03b36SApple OSS Distributions <field 5777*27b03b36SApple OSS Distributions id="0_24_2" 5778*27b03b36SApple OSS Distributions is_variable_length="False" 5779*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5780*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5781*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5782*27b03b36SApple OSS Distributions is_constant_value="False" 5783*27b03b36SApple OSS Distributions rwtype="RES0" 5784*27b03b36SApple OSS Distributions > 5785*27b03b36SApple OSS Distributions <field_name>0</field_name> 5786*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5787*27b03b36SApple OSS Distributions <field_lsb>2</field_lsb> 5788*27b03b36SApple OSS Distributions <field_description order="before"> 5789*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5790*27b03b36SApple OSS Distributions </field_description> 5791*27b03b36SApple OSS Distributions <field_values> 5792*27b03b36SApple OSS Distributions </field_values> 5793*27b03b36SApple OSS Distributions </field> 5794*27b03b36SApple OSS Distributions <field 5795*27b03b36SApple OSS Distributions id="BTYPE_1_0" 5796*27b03b36SApple OSS Distributions is_variable_length="False" 5797*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5798*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5799*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5800*27b03b36SApple OSS Distributions is_constant_value="False" 5801*27b03b36SApple OSS Distributions > 5802*27b03b36SApple OSS Distributions <field_name>BTYPE</field_name> 5803*27b03b36SApple OSS Distributions <field_msb>1</field_msb> 5804*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5805*27b03b36SApple OSS Distributions <field_description order="before"> 5806*27b03b36SApple OSS Distributions 5807*27b03b36SApple OSS Distributions <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para> 5808*27b03b36SApple OSS Distributions 5809*27b03b36SApple OSS Distributions </field_description> 5810*27b03b36SApple OSS Distributions <field_values> 5811*27b03b36SApple OSS Distributions 5812*27b03b36SApple OSS Distributions 5813*27b03b36SApple OSS Distributions </field_values> 5814*27b03b36SApple OSS Distributions <field_resets> 5815*27b03b36SApple OSS Distributions 5816*27b03b36SApple OSS Distributions</field_resets> 5817*27b03b36SApple OSS Distributions </field> 5818*27b03b36SApple OSS Distributions <text_after_fields> 5819*27b03b36SApple OSS Distributions 5820*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para> 5821*27b03b36SApple OSS Distributions 5822*27b03b36SApple OSS Distributions </text_after_fields> 5823*27b03b36SApple OSS Distributions </fields> 5824*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5825*27b03b36SApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5826*27b03b36SApple OSS Distributions 5827*27b03b36SApple OSS Distributions 5828*27b03b36SApple OSS Distributions 5829*27b03b36SApple OSS Distributions 5830*27b03b36SApple OSS Distributions 5831*27b03b36SApple OSS Distributions 5832*27b03b36SApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5833*27b03b36SApple OSS Distributions <fieldat id="BTYPE_1_0" msb="1" lsb="0"/> 5834*27b03b36SApple OSS Distributions </reg_fieldset> 5835*27b03b36SApple OSS Distributions </partial_fieldset> 5836*27b03b36SApple OSS Distributions <partial_fieldset> 5837*27b03b36SApple OSS Distributions <fields length="25"> 5838*27b03b36SApple OSS Distributions <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance> 5839*27b03b36SApple OSS Distributions <text_before_fields> 5840*27b03b36SApple OSS Distributions 5841*27b03b36SApple OSS Distributions 5842*27b03b36SApple OSS Distributions 5843*27b03b36SApple OSS Distributions </text_before_fields> 5844*27b03b36SApple OSS Distributions 5845*27b03b36SApple OSS Distributions <field 5846*27b03b36SApple OSS Distributions id="0_24_0" 5847*27b03b36SApple OSS Distributions is_variable_length="False" 5848*27b03b36SApple OSS Distributions has_partial_fieldset="False" 5849*27b03b36SApple OSS Distributions is_linked_to_partial_fieldset="False" 5850*27b03b36SApple OSS Distributions is_access_restriction_possible="False" 5851*27b03b36SApple OSS Distributions is_constant_value="False" 5852*27b03b36SApple OSS Distributions rwtype="RES0" 5853*27b03b36SApple OSS Distributions > 5854*27b03b36SApple OSS Distributions <field_name>0</field_name> 5855*27b03b36SApple OSS Distributions <field_msb>24</field_msb> 5856*27b03b36SApple OSS Distributions <field_lsb>0</field_lsb> 5857*27b03b36SApple OSS Distributions <field_description order="before"> 5858*27b03b36SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5859*27b03b36SApple OSS Distributions </field_description> 5860*27b03b36SApple OSS Distributions <field_values> 5861*27b03b36SApple OSS Distributions </field_values> 5862*27b03b36SApple OSS Distributions </field> 5863*27b03b36SApple OSS Distributions <text_after_fields> 5864*27b03b36SApple OSS Distributions 5865*27b03b36SApple OSS Distributions <para>For more information about generating these exceptions, see:</para> 5866*27b03b36SApple OSS Distributions<list type="unordered"> 5867*27b03b36SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5868*27b03b36SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5869*27b03b36SApple OSS Distributions</listitem></list> 5870*27b03b36SApple OSS Distributions 5871*27b03b36SApple OSS Distributions </text_after_fields> 5872*27b03b36SApple OSS Distributions </fields> 5873*27b03b36SApple OSS Distributions <reg_fieldset length="25"> 5874*27b03b36SApple OSS Distributions 5875*27b03b36SApple OSS Distributions 5876*27b03b36SApple OSS Distributions 5877*27b03b36SApple OSS Distributions 5878*27b03b36SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 5879*27b03b36SApple OSS Distributions </reg_fieldset> 5880*27b03b36SApple OSS Distributions </partial_fieldset> 5881*27b03b36SApple OSS Distributions </field> 5882*27b03b36SApple OSS Distributions <text_after_fields> 5883*27b03b36SApple OSS Distributions 5884*27b03b36SApple OSS Distributions 5885*27b03b36SApple OSS Distributions 5886*27b03b36SApple OSS Distributions </text_after_fields> 5887*27b03b36SApple OSS Distributions </fields> 5888*27b03b36SApple OSS Distributions <reg_fieldset length="64"> 5889*27b03b36SApple OSS Distributions 5890*27b03b36SApple OSS Distributions 5891*27b03b36SApple OSS Distributions 5892*27b03b36SApple OSS Distributions 5893*27b03b36SApple OSS Distributions 5894*27b03b36SApple OSS Distributions 5895*27b03b36SApple OSS Distributions 5896*27b03b36SApple OSS Distributions 5897*27b03b36SApple OSS Distributions 5898*27b03b36SApple OSS Distributions 5899*27b03b36SApple OSS Distributions <fieldat id="0_63_32" msb="63" lsb="32"/> 5900*27b03b36SApple OSS Distributions <fieldat id="EC_31_26" msb="31" lsb="26"/> 5901*27b03b36SApple OSS Distributions <fieldat id="IL_25_25" msb="25" lsb="25"/> 5902*27b03b36SApple OSS Distributions <fieldat id="ISS_24_0" msb="24" lsb="0"/> 5903*27b03b36SApple OSS Distributions </reg_fieldset> 5904*27b03b36SApple OSS Distributions 5905*27b03b36SApple OSS Distributions </reg_fieldsets> 5906*27b03b36SApple OSS Distributions 5907*27b03b36SApple OSS Distributions 5908*27b03b36SApple OSS Distributions 5909*27b03b36SApple OSS Distributions<access_mechanisms> 5910*27b03b36SApple OSS Distributions 5911*27b03b36SApple OSS Distributions 5912*27b03b36SApple OSS Distributions <access_permission_text> 5913*27b03b36SApple OSS Distributions <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para> 5914*27b03b36SApple OSS Distributions </access_permission_text> 5915*27b03b36SApple OSS Distributions 5916*27b03b36SApple OSS Distributions 5917*27b03b36SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL1"> 5918*27b03b36SApple OSS Distributions <encoding> 5919*27b03b36SApple OSS Distributions 5920*27b03b36SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL1</access_instruction> 5921*27b03b36SApple OSS Distributions 5922*27b03b36SApple OSS Distributions <enc n="op0" v="0b11"/> 5923*27b03b36SApple OSS Distributions 5924*27b03b36SApple OSS Distributions <enc n="op1" v="0b000"/> 5925*27b03b36SApple OSS Distributions 5926*27b03b36SApple OSS Distributions <enc n="CRn" v="0b0101"/> 5927*27b03b36SApple OSS Distributions 5928*27b03b36SApple OSS Distributions <enc n="CRm" v="0b0010"/> 5929*27b03b36SApple OSS Distributions 5930*27b03b36SApple OSS Distributions <enc n="op2" v="0b000"/> 5931*27b03b36SApple OSS Distributions </encoding> 5932*27b03b36SApple OSS Distributions <access_permission> 5933*27b03b36SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 5934*27b03b36SApple OSS Distributions <pstext> 5935*27b03b36SApple OSS Distributionsif PSTATE.EL == EL0 then 5936*27b03b36SApple OSS Distributions UNDEFINED; 5937*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL1 then 5938*27b03b36SApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TRVM == '1' then 5939*27b03b36SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5940*27b03b36SApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5941*27b03b36SApple OSS Distributions return NVMem[0x138]; 5942*27b03b36SApple OSS Distributions else 5943*27b03b36SApple OSS Distributions return ESR_EL1; 5944*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL2 then 5945*27b03b36SApple OSS Distributions if HCR_EL2.E2H == '1' then 5946*27b03b36SApple OSS Distributions return ESR_EL2; 5947*27b03b36SApple OSS Distributions else 5948*27b03b36SApple OSS Distributions return ESR_EL1; 5949*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL3 then 5950*27b03b36SApple OSS Distributions return ESR_EL1; 5951*27b03b36SApple OSS Distributions </pstext> 5952*27b03b36SApple OSS Distributions </ps> 5953*27b03b36SApple OSS Distributions </access_permission> 5954*27b03b36SApple OSS Distributions </access_mechanism> 5955*27b03b36SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL1"> 5956*27b03b36SApple OSS Distributions <encoding> 5957*27b03b36SApple OSS Distributions 5958*27b03b36SApple OSS Distributions <access_instruction>MSR ESR_EL1, <Xt></access_instruction> 5959*27b03b36SApple OSS Distributions 5960*27b03b36SApple OSS Distributions <enc n="op0" v="0b11"/> 5961*27b03b36SApple OSS Distributions 5962*27b03b36SApple OSS Distributions <enc n="op1" v="0b000"/> 5963*27b03b36SApple OSS Distributions 5964*27b03b36SApple OSS Distributions <enc n="CRn" v="0b0101"/> 5965*27b03b36SApple OSS Distributions 5966*27b03b36SApple OSS Distributions <enc n="CRm" v="0b0010"/> 5967*27b03b36SApple OSS Distributions 5968*27b03b36SApple OSS Distributions <enc n="op2" v="0b000"/> 5969*27b03b36SApple OSS Distributions </encoding> 5970*27b03b36SApple OSS Distributions <access_permission> 5971*27b03b36SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 5972*27b03b36SApple OSS Distributions <pstext> 5973*27b03b36SApple OSS Distributionsif PSTATE.EL == EL0 then 5974*27b03b36SApple OSS Distributions UNDEFINED; 5975*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL1 then 5976*27b03b36SApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TVM == '1' then 5977*27b03b36SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5978*27b03b36SApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5979*27b03b36SApple OSS Distributions NVMem[0x138] = X[t]; 5980*27b03b36SApple OSS Distributions else 5981*27b03b36SApple OSS Distributions ESR_EL1 = X[t]; 5982*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL2 then 5983*27b03b36SApple OSS Distributions if HCR_EL2.E2H == '1' then 5984*27b03b36SApple OSS Distributions ESR_EL2 = X[t]; 5985*27b03b36SApple OSS Distributions else 5986*27b03b36SApple OSS Distributions ESR_EL1 = X[t]; 5987*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL3 then 5988*27b03b36SApple OSS Distributions ESR_EL1 = X[t]; 5989*27b03b36SApple OSS Distributions </pstext> 5990*27b03b36SApple OSS Distributions </ps> 5991*27b03b36SApple OSS Distributions </access_permission> 5992*27b03b36SApple OSS Distributions </access_mechanism> 5993*27b03b36SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL12"> 5994*27b03b36SApple OSS Distributions <encoding> 5995*27b03b36SApple OSS Distributions 5996*27b03b36SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL12</access_instruction> 5997*27b03b36SApple OSS Distributions 5998*27b03b36SApple OSS Distributions <enc n="op0" v="0b11"/> 5999*27b03b36SApple OSS Distributions 6000*27b03b36SApple OSS Distributions <enc n="op1" v="0b101"/> 6001*27b03b36SApple OSS Distributions 6002*27b03b36SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6003*27b03b36SApple OSS Distributions 6004*27b03b36SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6005*27b03b36SApple OSS Distributions 6006*27b03b36SApple OSS Distributions <enc n="op2" v="0b000"/> 6007*27b03b36SApple OSS Distributions </encoding> 6008*27b03b36SApple OSS Distributions <access_permission> 6009*27b03b36SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6010*27b03b36SApple OSS Distributions <pstext> 6011*27b03b36SApple OSS Distributionsif PSTATE.EL == EL0 then 6012*27b03b36SApple OSS Distributions UNDEFINED; 6013*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL1 then 6014*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6015*27b03b36SApple OSS Distributions return NVMem[0x138]; 6016*27b03b36SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6017*27b03b36SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6018*27b03b36SApple OSS Distributions else 6019*27b03b36SApple OSS Distributions UNDEFINED; 6020*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL2 then 6021*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6022*27b03b36SApple OSS Distributions return ESR_EL1; 6023*27b03b36SApple OSS Distributions else 6024*27b03b36SApple OSS Distributions UNDEFINED; 6025*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL3 then 6026*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6027*27b03b36SApple OSS Distributions return ESR_EL1; 6028*27b03b36SApple OSS Distributions else 6029*27b03b36SApple OSS Distributions UNDEFINED; 6030*27b03b36SApple OSS Distributions </pstext> 6031*27b03b36SApple OSS Distributions </ps> 6032*27b03b36SApple OSS Distributions </access_permission> 6033*27b03b36SApple OSS Distributions </access_mechanism> 6034*27b03b36SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL12"> 6035*27b03b36SApple OSS Distributions <encoding> 6036*27b03b36SApple OSS Distributions 6037*27b03b36SApple OSS Distributions <access_instruction>MSR ESR_EL12, <Xt></access_instruction> 6038*27b03b36SApple OSS Distributions 6039*27b03b36SApple OSS Distributions <enc n="op0" v="0b11"/> 6040*27b03b36SApple OSS Distributions 6041*27b03b36SApple OSS Distributions <enc n="op1" v="0b101"/> 6042*27b03b36SApple OSS Distributions 6043*27b03b36SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6044*27b03b36SApple OSS Distributions 6045*27b03b36SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6046*27b03b36SApple OSS Distributions 6047*27b03b36SApple OSS Distributions <enc n="op2" v="0b000"/> 6048*27b03b36SApple OSS Distributions </encoding> 6049*27b03b36SApple OSS Distributions <access_permission> 6050*27b03b36SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6051*27b03b36SApple OSS Distributions <pstext> 6052*27b03b36SApple OSS Distributionsif PSTATE.EL == EL0 then 6053*27b03b36SApple OSS Distributions UNDEFINED; 6054*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL1 then 6055*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6056*27b03b36SApple OSS Distributions NVMem[0x138] = X[t]; 6057*27b03b36SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6058*27b03b36SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6059*27b03b36SApple OSS Distributions else 6060*27b03b36SApple OSS Distributions UNDEFINED; 6061*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL2 then 6062*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6063*27b03b36SApple OSS Distributions ESR_EL1 = X[t]; 6064*27b03b36SApple OSS Distributions else 6065*27b03b36SApple OSS Distributions UNDEFINED; 6066*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL3 then 6067*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6068*27b03b36SApple OSS Distributions ESR_EL1 = X[t]; 6069*27b03b36SApple OSS Distributions else 6070*27b03b36SApple OSS Distributions UNDEFINED; 6071*27b03b36SApple OSS Distributions </pstext> 6072*27b03b36SApple OSS Distributions </ps> 6073*27b03b36SApple OSS Distributions </access_permission> 6074*27b03b36SApple OSS Distributions </access_mechanism> 6075*27b03b36SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL2"> 6076*27b03b36SApple OSS Distributions <encoding> 6077*27b03b36SApple OSS Distributions 6078*27b03b36SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL2</access_instruction> 6079*27b03b36SApple OSS Distributions 6080*27b03b36SApple OSS Distributions <enc n="op0" v="0b11"/> 6081*27b03b36SApple OSS Distributions 6082*27b03b36SApple OSS Distributions <enc n="op1" v="0b100"/> 6083*27b03b36SApple OSS Distributions 6084*27b03b36SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6085*27b03b36SApple OSS Distributions 6086*27b03b36SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6087*27b03b36SApple OSS Distributions 6088*27b03b36SApple OSS Distributions <enc n="op2" v="0b000"/> 6089*27b03b36SApple OSS Distributions </encoding> 6090*27b03b36SApple OSS Distributions <access_permission> 6091*27b03b36SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6092*27b03b36SApple OSS Distributions <pstext> 6093*27b03b36SApple OSS Distributionsif PSTATE.EL == EL0 then 6094*27b03b36SApple OSS Distributions UNDEFINED; 6095*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL1 then 6096*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6097*27b03b36SApple OSS Distributions return ESR_EL1; 6098*27b03b36SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6099*27b03b36SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6100*27b03b36SApple OSS Distributions else 6101*27b03b36SApple OSS Distributions UNDEFINED; 6102*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL2 then 6103*27b03b36SApple OSS Distributions return ESR_EL2; 6104*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL3 then 6105*27b03b36SApple OSS Distributions return ESR_EL2; 6106*27b03b36SApple OSS Distributions </pstext> 6107*27b03b36SApple OSS Distributions </ps> 6108*27b03b36SApple OSS Distributions </access_permission> 6109*27b03b36SApple OSS Distributions </access_mechanism> 6110*27b03b36SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL2"> 6111*27b03b36SApple OSS Distributions <encoding> 6112*27b03b36SApple OSS Distributions 6113*27b03b36SApple OSS Distributions <access_instruction>MSR ESR_EL2, <Xt></access_instruction> 6114*27b03b36SApple OSS Distributions 6115*27b03b36SApple OSS Distributions <enc n="op0" v="0b11"/> 6116*27b03b36SApple OSS Distributions 6117*27b03b36SApple OSS Distributions <enc n="op1" v="0b100"/> 6118*27b03b36SApple OSS Distributions 6119*27b03b36SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6120*27b03b36SApple OSS Distributions 6121*27b03b36SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6122*27b03b36SApple OSS Distributions 6123*27b03b36SApple OSS Distributions <enc n="op2" v="0b000"/> 6124*27b03b36SApple OSS Distributions </encoding> 6125*27b03b36SApple OSS Distributions <access_permission> 6126*27b03b36SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6127*27b03b36SApple OSS Distributions <pstext> 6128*27b03b36SApple OSS Distributionsif PSTATE.EL == EL0 then 6129*27b03b36SApple OSS Distributions UNDEFINED; 6130*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL1 then 6131*27b03b36SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6132*27b03b36SApple OSS Distributions ESR_EL1 = X[t]; 6133*27b03b36SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6134*27b03b36SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6135*27b03b36SApple OSS Distributions else 6136*27b03b36SApple OSS Distributions UNDEFINED; 6137*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL2 then 6138*27b03b36SApple OSS Distributions ESR_EL2 = X[t]; 6139*27b03b36SApple OSS Distributionselsif PSTATE.EL == EL3 then 6140*27b03b36SApple OSS Distributions ESR_EL2 = X[t]; 6141*27b03b36SApple OSS Distributions </pstext> 6142*27b03b36SApple OSS Distributions </ps> 6143*27b03b36SApple OSS Distributions </access_permission> 6144*27b03b36SApple OSS Distributions </access_mechanism> 6145*27b03b36SApple OSS Distributions</access_mechanisms> 6146*27b03b36SApple OSS Distributions 6147*27b03b36SApple OSS Distributions <arch_variants> 6148*27b03b36SApple OSS Distributions </arch_variants> 6149*27b03b36SApple OSS Distributions </register> 6150*27b03b36SApple OSS Distributions</registers> 6151*27b03b36SApple OSS Distributions 6152*27b03b36SApple OSS Distributions <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp> 6153*27b03b36SApple OSS Distributions</register_page>