xref: /xnu-8020.101.4/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision e7776783b89a353188416a9a346c6cdb4928faad)
1*e7776783SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*e7776783SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*e7776783SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*e7776783SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*e7776783SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*e7776783SApple OSS Distributions
7*e7776783SApple OSS Distributions
8*e7776783SApple OSS Distributions
9*e7776783SApple OSS Distributions
10*e7776783SApple OSS Distributions
11*e7776783SApple OSS Distributions
12*e7776783SApple OSS Distributions<register_page>
13*e7776783SApple OSS Distributions  <registers>
14*e7776783SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*e7776783SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*e7776783SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*e7776783SApple OSS Distributions
18*e7776783SApple OSS Distributions
19*e7776783SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*e7776783SApple OSS Distributions      <reg_mappings>
21*e7776783SApple OSS Distributions          <reg_mapping>
22*e7776783SApple OSS Distributions
23*e7776783SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*e7776783SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*e7776783SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*e7776783SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*e7776783SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*e7776783SApple OSS Distributions
29*e7776783SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*e7776783SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*e7776783SApple OSS Distributions
32*e7776783SApple OSS Distributions          </reg_mapping>
33*e7776783SApple OSS Distributions      </reg_mappings>
34*e7776783SApple OSS Distributions      <reg_purpose>
35*e7776783SApple OSS Distributions
36*e7776783SApple OSS Distributions
37*e7776783SApple OSS Distributions      <purpose_text>
38*e7776783SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*e7776783SApple OSS Distributions      </purpose_text>
40*e7776783SApple OSS Distributions
41*e7776783SApple OSS Distributions      </reg_purpose>
42*e7776783SApple OSS Distributions      <reg_groups>
43*e7776783SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*e7776783SApple OSS Distributions      </reg_groups>
45*e7776783SApple OSS Distributions      <reg_usage_constraints>
46*e7776783SApple OSS Distributions
47*e7776783SApple OSS Distributions
48*e7776783SApple OSS Distributions      </reg_usage_constraints>
49*e7776783SApple OSS Distributions      <reg_configuration>
50*e7776783SApple OSS Distributions
51*e7776783SApple OSS Distributions
52*e7776783SApple OSS Distributions      </reg_configuration>
53*e7776783SApple OSS Distributions      <reg_attributes>
54*e7776783SApple OSS Distributions          <attributes_text>
55*e7776783SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*e7776783SApple OSS Distributions          </attributes_text>
57*e7776783SApple OSS Distributions      </reg_attributes>
58*e7776783SApple OSS Distributions      <reg_fieldsets>
59*e7776783SApple OSS Distributions
60*e7776783SApple OSS Distributions
61*e7776783SApple OSS Distributions
62*e7776783SApple OSS Distributions
63*e7776783SApple OSS Distributions
64*e7776783SApple OSS Distributions
65*e7776783SApple OSS Distributions
66*e7776783SApple OSS Distributions
67*e7776783SApple OSS Distributions
68*e7776783SApple OSS Distributions
69*e7776783SApple OSS Distributions
70*e7776783SApple OSS Distributions
71*e7776783SApple OSS Distributions  <fields length="64">
72*e7776783SApple OSS Distributions    <text_before_fields>
73*e7776783SApple OSS Distributions
74*e7776783SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*e7776783SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*e7776783SApple OSS Distributions
77*e7776783SApple OSS Distributions    </text_before_fields>
78*e7776783SApple OSS Distributions
79*e7776783SApple OSS Distributions        <field
80*e7776783SApple OSS Distributions           id="0_63_32"
81*e7776783SApple OSS Distributions           is_variable_length="False"
82*e7776783SApple OSS Distributions           has_partial_fieldset="False"
83*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
85*e7776783SApple OSS Distributions           is_constant_value="False"
86*e7776783SApple OSS Distributions           rwtype="RES0"
87*e7776783SApple OSS Distributions        >
88*e7776783SApple OSS Distributions          <field_name>0</field_name>
89*e7776783SApple OSS Distributions        <field_msb>63</field_msb>
90*e7776783SApple OSS Distributions        <field_lsb>32</field_lsb>
91*e7776783SApple OSS Distributions        <field_description order="before">
92*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*e7776783SApple OSS Distributions        </field_description>
94*e7776783SApple OSS Distributions        <field_values>
95*e7776783SApple OSS Distributions        </field_values>
96*e7776783SApple OSS Distributions      </field>
97*e7776783SApple OSS Distributions        <field
98*e7776783SApple OSS Distributions           id="EC_31_26"
99*e7776783SApple OSS Distributions           is_variable_length="False"
100*e7776783SApple OSS Distributions           has_partial_fieldset="False"
101*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
103*e7776783SApple OSS Distributions           is_constant_value="False"
104*e7776783SApple OSS Distributions        >
105*e7776783SApple OSS Distributions          <field_name>EC</field_name>
106*e7776783SApple OSS Distributions        <field_msb>31</field_msb>
107*e7776783SApple OSS Distributions        <field_lsb>26</field_lsb>
108*e7776783SApple OSS Distributions        <field_description order="before">
109*e7776783SApple OSS Distributions
110*e7776783SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*e7776783SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*e7776783SApple OSS Distributions<list type="unordered">
113*e7776783SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*e7776783SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*e7776783SApple OSS Distributions</listitem></list>
116*e7776783SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*e7776783SApple OSS Distributions
118*e7776783SApple OSS Distributions        </field_description>
119*e7776783SApple OSS Distributions        <field_values>
120*e7776783SApple OSS Distributions
121*e7776783SApple OSS Distributions
122*e7776783SApple OSS Distributions                <field_value_instance>
123*e7776783SApple OSS Distributions          <field_value>0b000000</field_value>
124*e7776783SApple OSS Distributions        <field_value_description>
125*e7776783SApple OSS Distributions  <para>Unknown reason.</para>
126*e7776783SApple OSS Distributions</field_value_description>
127*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*e7776783SApple OSS Distributions    </field_value_instance>
129*e7776783SApple OSS Distributions                <field_value_instance>
130*e7776783SApple OSS Distributions          <field_value>0b000001</field_value>
131*e7776783SApple OSS Distributions        <field_value_description>
132*e7776783SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*e7776783SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*e7776783SApple OSS Distributions</field_value_description>
135*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*e7776783SApple OSS Distributions    </field_value_instance>
137*e7776783SApple OSS Distributions                <field_value_instance>
138*e7776783SApple OSS Distributions          <field_value>0b000011</field_value>
139*e7776783SApple OSS Distributions        <field_value_description>
140*e7776783SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*e7776783SApple OSS Distributions</field_value_description>
142*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*e7776783SApple OSS Distributions    </field_value_instance>
144*e7776783SApple OSS Distributions                <field_value_instance>
145*e7776783SApple OSS Distributions          <field_value>0b000100</field_value>
146*e7776783SApple OSS Distributions        <field_value_description>
147*e7776783SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*e7776783SApple OSS Distributions</field_value_description>
149*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*e7776783SApple OSS Distributions    </field_value_instance>
151*e7776783SApple OSS Distributions                <field_value_instance>
152*e7776783SApple OSS Distributions          <field_value>0b000101</field_value>
153*e7776783SApple OSS Distributions        <field_value_description>
154*e7776783SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*e7776783SApple OSS Distributions</field_value_description>
156*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*e7776783SApple OSS Distributions    </field_value_instance>
158*e7776783SApple OSS Distributions                <field_value_instance>
159*e7776783SApple OSS Distributions          <field_value>0b000110</field_value>
160*e7776783SApple OSS Distributions        <field_value_description>
161*e7776783SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*e7776783SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*e7776783SApple OSS Distributions<list type="unordered">
164*e7776783SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*e7776783SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*e7776783SApple OSS Distributions</listitem></list>
167*e7776783SApple OSS Distributions</field_value_description>
168*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*e7776783SApple OSS Distributions    </field_value_instance>
170*e7776783SApple OSS Distributions                <field_value_instance>
171*e7776783SApple OSS Distributions          <field_value>0b000111</field_value>
172*e7776783SApple OSS Distributions        <field_value_description>
173*e7776783SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*e7776783SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*e7776783SApple OSS Distributions</field_value_description>
176*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*e7776783SApple OSS Distributions    </field_value_instance>
178*e7776783SApple OSS Distributions                <field_value_instance>
179*e7776783SApple OSS Distributions          <field_value>0b001100</field_value>
180*e7776783SApple OSS Distributions        <field_value_description>
181*e7776783SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*e7776783SApple OSS Distributions</field_value_description>
183*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*e7776783SApple OSS Distributions    </field_value_instance>
185*e7776783SApple OSS Distributions                  <field_value_instance>
186*e7776783SApple OSS Distributions          <field_value>0b001101</field_value>
187*e7776783SApple OSS Distributions        <field_value_description>
188*e7776783SApple OSS Distributions  <para>Branch Target Exception.</para>
189*e7776783SApple OSS Distributions</field_value_description>
190*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*e7776783SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*e7776783SApple OSS Distributions    </field_value_instance>
193*e7776783SApple OSS Distributions                <field_value_instance>
194*e7776783SApple OSS Distributions          <field_value>0b001110</field_value>
195*e7776783SApple OSS Distributions        <field_value_description>
196*e7776783SApple OSS Distributions  <para>Illegal Execution state.</para>
197*e7776783SApple OSS Distributions</field_value_description>
198*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*e7776783SApple OSS Distributions    </field_value_instance>
200*e7776783SApple OSS Distributions                <field_value_instance>
201*e7776783SApple OSS Distributions          <field_value>0b010001</field_value>
202*e7776783SApple OSS Distributions        <field_value_description>
203*e7776783SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*e7776783SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*e7776783SApple OSS Distributions</field_value_description>
206*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*e7776783SApple OSS Distributions    </field_value_instance>
208*e7776783SApple OSS Distributions                <field_value_instance>
209*e7776783SApple OSS Distributions          <field_value>0b010101</field_value>
210*e7776783SApple OSS Distributions        <field_value_description>
211*e7776783SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*e7776783SApple OSS Distributions</field_value_description>
213*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*e7776783SApple OSS Distributions    </field_value_instance>
215*e7776783SApple OSS Distributions                <field_value_instance>
216*e7776783SApple OSS Distributions          <field_value>0b011000</field_value>
217*e7776783SApple OSS Distributions        <field_value_description>
218*e7776783SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*e7776783SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*e7776783SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*e7776783SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*e7776783SApple OSS Distributions</field_value_description>
223*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*e7776783SApple OSS Distributions    </field_value_instance>
225*e7776783SApple OSS Distributions                <field_value_instance>
226*e7776783SApple OSS Distributions          <field_value>0b011001</field_value>
227*e7776783SApple OSS Distributions        <field_value_description>
228*e7776783SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*e7776783SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*e7776783SApple OSS Distributions</field_value_description>
231*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*e7776783SApple OSS Distributions    </field_value_instance>
233*e7776783SApple OSS Distributions                <field_value_instance>
234*e7776783SApple OSS Distributions          <field_value>0b100000</field_value>
235*e7776783SApple OSS Distributions        <field_value_description>
236*e7776783SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*e7776783SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*e7776783SApple OSS Distributions</field_value_description>
239*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*e7776783SApple OSS Distributions    </field_value_instance>
241*e7776783SApple OSS Distributions                <field_value_instance>
242*e7776783SApple OSS Distributions          <field_value>0b100001</field_value>
243*e7776783SApple OSS Distributions        <field_value_description>
244*e7776783SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*e7776783SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*e7776783SApple OSS Distributions</field_value_description>
247*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*e7776783SApple OSS Distributions    </field_value_instance>
249*e7776783SApple OSS Distributions                <field_value_instance>
250*e7776783SApple OSS Distributions          <field_value>0b100010</field_value>
251*e7776783SApple OSS Distributions        <field_value_description>
252*e7776783SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*e7776783SApple OSS Distributions</field_value_description>
254*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*e7776783SApple OSS Distributions    </field_value_instance>
256*e7776783SApple OSS Distributions                <field_value_instance>
257*e7776783SApple OSS Distributions          <field_value>0b100100</field_value>
258*e7776783SApple OSS Distributions        <field_value_description>
259*e7776783SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*e7776783SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*e7776783SApple OSS Distributions</field_value_description>
262*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*e7776783SApple OSS Distributions    </field_value_instance>
264*e7776783SApple OSS Distributions                <field_value_instance>
265*e7776783SApple OSS Distributions          <field_value>0b100101</field_value>
266*e7776783SApple OSS Distributions        <field_value_description>
267*e7776783SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*e7776783SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*e7776783SApple OSS Distributions</field_value_description>
270*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*e7776783SApple OSS Distributions    </field_value_instance>
272*e7776783SApple OSS Distributions                <field_value_instance>
273*e7776783SApple OSS Distributions          <field_value>0b100110</field_value>
274*e7776783SApple OSS Distributions        <field_value_description>
275*e7776783SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*e7776783SApple OSS Distributions</field_value_description>
277*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*e7776783SApple OSS Distributions    </field_value_instance>
279*e7776783SApple OSS Distributions                <field_value_instance>
280*e7776783SApple OSS Distributions          <field_value>0b101000</field_value>
281*e7776783SApple OSS Distributions        <field_value_description>
282*e7776783SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*e7776783SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*e7776783SApple OSS Distributions</field_value_description>
285*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*e7776783SApple OSS Distributions    </field_value_instance>
287*e7776783SApple OSS Distributions                <field_value_instance>
288*e7776783SApple OSS Distributions          <field_value>0b101100</field_value>
289*e7776783SApple OSS Distributions        <field_value_description>
290*e7776783SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*e7776783SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*e7776783SApple OSS Distributions</field_value_description>
293*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*e7776783SApple OSS Distributions    </field_value_instance>
295*e7776783SApple OSS Distributions                <field_value_instance>
296*e7776783SApple OSS Distributions          <field_value>0b101111</field_value>
297*e7776783SApple OSS Distributions        <field_value_description>
298*e7776783SApple OSS Distributions  <para>SError interrupt.</para>
299*e7776783SApple OSS Distributions</field_value_description>
300*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*e7776783SApple OSS Distributions    </field_value_instance>
302*e7776783SApple OSS Distributions                <field_value_instance>
303*e7776783SApple OSS Distributions          <field_value>0b110000</field_value>
304*e7776783SApple OSS Distributions        <field_value_description>
305*e7776783SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*e7776783SApple OSS Distributions</field_value_description>
307*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*e7776783SApple OSS Distributions    </field_value_instance>
309*e7776783SApple OSS Distributions                <field_value_instance>
310*e7776783SApple OSS Distributions          <field_value>0b110001</field_value>
311*e7776783SApple OSS Distributions        <field_value_description>
312*e7776783SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*e7776783SApple OSS Distributions</field_value_description>
314*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*e7776783SApple OSS Distributions    </field_value_instance>
316*e7776783SApple OSS Distributions                <field_value_instance>
317*e7776783SApple OSS Distributions          <field_value>0b110010</field_value>
318*e7776783SApple OSS Distributions        <field_value_description>
319*e7776783SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*e7776783SApple OSS Distributions</field_value_description>
321*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*e7776783SApple OSS Distributions    </field_value_instance>
323*e7776783SApple OSS Distributions                <field_value_instance>
324*e7776783SApple OSS Distributions          <field_value>0b110011</field_value>
325*e7776783SApple OSS Distributions        <field_value_description>
326*e7776783SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*e7776783SApple OSS Distributions</field_value_description>
328*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*e7776783SApple OSS Distributions    </field_value_instance>
330*e7776783SApple OSS Distributions                <field_value_instance>
331*e7776783SApple OSS Distributions          <field_value>0b110100</field_value>
332*e7776783SApple OSS Distributions        <field_value_description>
333*e7776783SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*e7776783SApple OSS Distributions</field_value_description>
335*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*e7776783SApple OSS Distributions    </field_value_instance>
337*e7776783SApple OSS Distributions                <field_value_instance>
338*e7776783SApple OSS Distributions          <field_value>0b110101</field_value>
339*e7776783SApple OSS Distributions        <field_value_description>
340*e7776783SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*e7776783SApple OSS Distributions</field_value_description>
342*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*e7776783SApple OSS Distributions    </field_value_instance>
344*e7776783SApple OSS Distributions                <field_value_instance>
345*e7776783SApple OSS Distributions          <field_value>0b111000</field_value>
346*e7776783SApple OSS Distributions        <field_value_description>
347*e7776783SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*e7776783SApple OSS Distributions</field_value_description>
349*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*e7776783SApple OSS Distributions    </field_value_instance>
351*e7776783SApple OSS Distributions                <field_value_instance>
352*e7776783SApple OSS Distributions          <field_value>0b111100</field_value>
353*e7776783SApple OSS Distributions        <field_value_description>
354*e7776783SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*e7776783SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*e7776783SApple OSS Distributions</field_value_description>
357*e7776783SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*e7776783SApple OSS Distributions    </field_value_instance>
359*e7776783SApple OSS Distributions        </field_values>
360*e7776783SApple OSS Distributions            <field_description order="after">
361*e7776783SApple OSS Distributions
362*e7776783SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*e7776783SApple OSS Distributions<list type="unordered">
364*e7776783SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*e7776783SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*e7776783SApple OSS Distributions</listitem></list>
367*e7776783SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*e7776783SApple OSS Distributions
369*e7776783SApple OSS Distributions            </field_description>
370*e7776783SApple OSS Distributions          <field_resets>
371*e7776783SApple OSS Distributions
372*e7776783SApple OSS Distributions    <field_reset>
373*e7776783SApple OSS Distributions
374*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*e7776783SApple OSS Distributions
376*e7776783SApple OSS Distributions    </field_reset>
377*e7776783SApple OSS Distributions</field_resets>
378*e7776783SApple OSS Distributions      </field>
379*e7776783SApple OSS Distributions        <field
380*e7776783SApple OSS Distributions           id="IL_25_25"
381*e7776783SApple OSS Distributions           is_variable_length="False"
382*e7776783SApple OSS Distributions           has_partial_fieldset="False"
383*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
385*e7776783SApple OSS Distributions           is_constant_value="False"
386*e7776783SApple OSS Distributions        >
387*e7776783SApple OSS Distributions          <field_name>IL</field_name>
388*e7776783SApple OSS Distributions        <field_msb>25</field_msb>
389*e7776783SApple OSS Distributions        <field_lsb>25</field_lsb>
390*e7776783SApple OSS Distributions        <field_description order="before">
391*e7776783SApple OSS Distributions
392*e7776783SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*e7776783SApple OSS Distributions
394*e7776783SApple OSS Distributions        </field_description>
395*e7776783SApple OSS Distributions        <field_values>
396*e7776783SApple OSS Distributions
397*e7776783SApple OSS Distributions
398*e7776783SApple OSS Distributions                <field_value_instance>
399*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
400*e7776783SApple OSS Distributions        <field_value_description>
401*e7776783SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*e7776783SApple OSS Distributions</field_value_description>
403*e7776783SApple OSS Distributions    </field_value_instance>
404*e7776783SApple OSS Distributions                <field_value_instance>
405*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
406*e7776783SApple OSS Distributions        <field_value_description>
407*e7776783SApple OSS Distributions  <list type="unordered">
408*e7776783SApple OSS Distributions<listitem><content>
409*e7776783SApple OSS Distributions<para>An SError interrupt.</para>
410*e7776783SApple OSS Distributions</content>
411*e7776783SApple OSS Distributions</listitem><listitem><content>
412*e7776783SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*e7776783SApple OSS Distributions</content>
414*e7776783SApple OSS Distributions</listitem><listitem><content>
415*e7776783SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*e7776783SApple OSS Distributions</content>
417*e7776783SApple OSS Distributions</listitem><listitem><content>
418*e7776783SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*e7776783SApple OSS Distributions</content>
420*e7776783SApple OSS Distributions</listitem><listitem><content>
421*e7776783SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*e7776783SApple OSS Distributions</content>
423*e7776783SApple OSS Distributions</listitem><listitem><content>
424*e7776783SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*e7776783SApple OSS Distributions</content>
426*e7776783SApple OSS Distributions</listitem><listitem><content>
427*e7776783SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*e7776783SApple OSS Distributions<list type="unordered">
429*e7776783SApple OSS Distributions<listitem><content>
430*e7776783SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*e7776783SApple OSS Distributions</content>
432*e7776783SApple OSS Distributions</listitem><listitem><content>
433*e7776783SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*e7776783SApple OSS Distributions</content>
435*e7776783SApple OSS Distributions</listitem></list>
436*e7776783SApple OSS Distributions</content>
437*e7776783SApple OSS Distributions</listitem><listitem><content>
438*e7776783SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*e7776783SApple OSS Distributions</content>
440*e7776783SApple OSS Distributions</listitem></list>
441*e7776783SApple OSS Distributions</field_value_description>
442*e7776783SApple OSS Distributions    </field_value_instance>
443*e7776783SApple OSS Distributions        </field_values>
444*e7776783SApple OSS Distributions          <field_resets>
445*e7776783SApple OSS Distributions
446*e7776783SApple OSS Distributions    <field_reset>
447*e7776783SApple OSS Distributions
448*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*e7776783SApple OSS Distributions
450*e7776783SApple OSS Distributions    </field_reset>
451*e7776783SApple OSS Distributions</field_resets>
452*e7776783SApple OSS Distributions      </field>
453*e7776783SApple OSS Distributions        <field
454*e7776783SApple OSS Distributions           id="ISS_24_0"
455*e7776783SApple OSS Distributions           is_variable_length="False"
456*e7776783SApple OSS Distributions           has_partial_fieldset="True"
457*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
459*e7776783SApple OSS Distributions           is_constant_value="False"
460*e7776783SApple OSS Distributions        >
461*e7776783SApple OSS Distributions          <field_name>ISS</field_name>
462*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
463*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
464*e7776783SApple OSS Distributions        <field_description order="before">
465*e7776783SApple OSS Distributions
466*e7776783SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*e7776783SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*e7776783SApple OSS Distributions<list type="unordered">
469*e7776783SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*e7776783SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*e7776783SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*e7776783SApple OSS Distributions</listitem></list>
474*e7776783SApple OSS Distributions</content>
475*e7776783SApple OSS Distributions</listitem></list>
476*e7776783SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*e7776783SApple OSS Distributions
478*e7776783SApple OSS Distributions        </field_description>
479*e7776783SApple OSS Distributions        <field_values>
480*e7776783SApple OSS Distributions
481*e7776783SApple OSS Distributions               <field_value_name>I</field_value_name>
482*e7776783SApple OSS Distributions        </field_values>
483*e7776783SApple OSS Distributions          <field_resets>
484*e7776783SApple OSS Distributions
485*e7776783SApple OSS Distributions</field_resets>
486*e7776783SApple OSS Distributions            <partial_fieldset>
487*e7776783SApple OSS Distributions              <fields length="25">
488*e7776783SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*e7776783SApple OSS Distributions    <text_before_fields>
490*e7776783SApple OSS Distributions
491*e7776783SApple OSS Distributions
492*e7776783SApple OSS Distributions
493*e7776783SApple OSS Distributions    </text_before_fields>
494*e7776783SApple OSS Distributions
495*e7776783SApple OSS Distributions        <field
496*e7776783SApple OSS Distributions           id="0_24_0"
497*e7776783SApple OSS Distributions           is_variable_length="False"
498*e7776783SApple OSS Distributions           has_partial_fieldset="False"
499*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
501*e7776783SApple OSS Distributions           is_constant_value="False"
502*e7776783SApple OSS Distributions           rwtype="RES0"
503*e7776783SApple OSS Distributions        >
504*e7776783SApple OSS Distributions          <field_name>0</field_name>
505*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
506*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
507*e7776783SApple OSS Distributions        <field_description order="before">
508*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*e7776783SApple OSS Distributions        </field_description>
510*e7776783SApple OSS Distributions        <field_values>
511*e7776783SApple OSS Distributions        </field_values>
512*e7776783SApple OSS Distributions      </field>
513*e7776783SApple OSS Distributions    <text_after_fields>
514*e7776783SApple OSS Distributions
515*e7776783SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*e7776783SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*e7776783SApple OSS Distributions<list type="unordered">
518*e7776783SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*e7776783SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*e7776783SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*e7776783SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*e7776783SApple OSS Distributions</listitem></list>
523*e7776783SApple OSS Distributions</content>
524*e7776783SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*e7776783SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*e7776783SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*e7776783SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*e7776783SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*e7776783SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*e7776783SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*e7776783SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*e7776783SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*e7776783SApple OSS Distributions</listitem></list>
534*e7776783SApple OSS Distributions</content>
535*e7776783SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*e7776783SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*e7776783SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*e7776783SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*e7776783SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*e7776783SApple OSS Distributions</listitem></list>
541*e7776783SApple OSS Distributions</content>
542*e7776783SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*e7776783SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*e7776783SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*e7776783SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*e7776783SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*e7776783SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*e7776783SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*e7776783SApple OSS Distributions</listitem></list>
550*e7776783SApple OSS Distributions</content>
551*e7776783SApple OSS Distributions</listitem></list>
552*e7776783SApple OSS Distributions
553*e7776783SApple OSS Distributions    </text_after_fields>
554*e7776783SApple OSS Distributions  </fields>
555*e7776783SApple OSS Distributions              <reg_fieldset length="25">
556*e7776783SApple OSS Distributions
557*e7776783SApple OSS Distributions
558*e7776783SApple OSS Distributions
559*e7776783SApple OSS Distributions
560*e7776783SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*e7776783SApple OSS Distributions    </reg_fieldset>
562*e7776783SApple OSS Distributions            </partial_fieldset>
563*e7776783SApple OSS Distributions            <partial_fieldset>
564*e7776783SApple OSS Distributions              <fields length="25">
565*e7776783SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*e7776783SApple OSS Distributions    <text_before_fields>
567*e7776783SApple OSS Distributions
568*e7776783SApple OSS Distributions
569*e7776783SApple OSS Distributions
570*e7776783SApple OSS Distributions    </text_before_fields>
571*e7776783SApple OSS Distributions
572*e7776783SApple OSS Distributions        <field
573*e7776783SApple OSS Distributions           id="CV_24_24"
574*e7776783SApple OSS Distributions           is_variable_length="False"
575*e7776783SApple OSS Distributions           has_partial_fieldset="False"
576*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
578*e7776783SApple OSS Distributions           is_constant_value="False"
579*e7776783SApple OSS Distributions        >
580*e7776783SApple OSS Distributions          <field_name>CV</field_name>
581*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
582*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
583*e7776783SApple OSS Distributions        <field_description order="before">
584*e7776783SApple OSS Distributions
585*e7776783SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*e7776783SApple OSS Distributions
587*e7776783SApple OSS Distributions        </field_description>
588*e7776783SApple OSS Distributions        <field_values>
589*e7776783SApple OSS Distributions
590*e7776783SApple OSS Distributions
591*e7776783SApple OSS Distributions                <field_value_instance>
592*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
593*e7776783SApple OSS Distributions        <field_value_description>
594*e7776783SApple OSS Distributions  <para>The COND field is not valid.</para>
595*e7776783SApple OSS Distributions</field_value_description>
596*e7776783SApple OSS Distributions    </field_value_instance>
597*e7776783SApple OSS Distributions                <field_value_instance>
598*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
599*e7776783SApple OSS Distributions        <field_value_description>
600*e7776783SApple OSS Distributions  <para>The COND field is valid.</para>
601*e7776783SApple OSS Distributions</field_value_description>
602*e7776783SApple OSS Distributions    </field_value_instance>
603*e7776783SApple OSS Distributions        </field_values>
604*e7776783SApple OSS Distributions            <field_description order="after">
605*e7776783SApple OSS Distributions
606*e7776783SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*e7776783SApple OSS Distributions<list type="unordered">
609*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*e7776783SApple OSS Distributions</listitem></list>
612*e7776783SApple OSS Distributions
613*e7776783SApple OSS Distributions            </field_description>
614*e7776783SApple OSS Distributions          <field_resets>
615*e7776783SApple OSS Distributions
616*e7776783SApple OSS Distributions    <field_reset>
617*e7776783SApple OSS Distributions
618*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*e7776783SApple OSS Distributions
620*e7776783SApple OSS Distributions    </field_reset>
621*e7776783SApple OSS Distributions</field_resets>
622*e7776783SApple OSS Distributions      </field>
623*e7776783SApple OSS Distributions        <field
624*e7776783SApple OSS Distributions           id="COND_23_20"
625*e7776783SApple OSS Distributions           is_variable_length="False"
626*e7776783SApple OSS Distributions           has_partial_fieldset="False"
627*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
629*e7776783SApple OSS Distributions           is_constant_value="False"
630*e7776783SApple OSS Distributions        >
631*e7776783SApple OSS Distributions          <field_name>COND</field_name>
632*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
633*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
634*e7776783SApple OSS Distributions        <field_description order="before">
635*e7776783SApple OSS Distributions
636*e7776783SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*e7776783SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*e7776783SApple OSS Distributions<list type="unordered">
640*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*e7776783SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*e7776783SApple OSS Distributions</listitem></list>
644*e7776783SApple OSS Distributions</content>
645*e7776783SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*e7776783SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*e7776783SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*e7776783SApple OSS Distributions</listitem></list>
649*e7776783SApple OSS Distributions</content>
650*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*e7776783SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*e7776783SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*e7776783SApple OSS Distributions</listitem></list>
654*e7776783SApple OSS Distributions</content>
655*e7776783SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*e7776783SApple OSS Distributions</listitem></list>
657*e7776783SApple OSS Distributions
658*e7776783SApple OSS Distributions        </field_description>
659*e7776783SApple OSS Distributions        <field_values>
660*e7776783SApple OSS Distributions
661*e7776783SApple OSS Distributions
662*e7776783SApple OSS Distributions        </field_values>
663*e7776783SApple OSS Distributions          <field_resets>
664*e7776783SApple OSS Distributions
665*e7776783SApple OSS Distributions    <field_reset>
666*e7776783SApple OSS Distributions
667*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*e7776783SApple OSS Distributions
669*e7776783SApple OSS Distributions    </field_reset>
670*e7776783SApple OSS Distributions</field_resets>
671*e7776783SApple OSS Distributions      </field>
672*e7776783SApple OSS Distributions        <field
673*e7776783SApple OSS Distributions           id="0_19_1"
674*e7776783SApple OSS Distributions           is_variable_length="False"
675*e7776783SApple OSS Distributions           has_partial_fieldset="False"
676*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
678*e7776783SApple OSS Distributions           is_constant_value="False"
679*e7776783SApple OSS Distributions           rwtype="RES0"
680*e7776783SApple OSS Distributions        >
681*e7776783SApple OSS Distributions          <field_name>0</field_name>
682*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
683*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
684*e7776783SApple OSS Distributions        <field_description order="before">
685*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*e7776783SApple OSS Distributions        </field_description>
687*e7776783SApple OSS Distributions        <field_values>
688*e7776783SApple OSS Distributions        </field_values>
689*e7776783SApple OSS Distributions      </field>
690*e7776783SApple OSS Distributions        <field
691*e7776783SApple OSS Distributions           id="TI_0_0"
692*e7776783SApple OSS Distributions           is_variable_length="False"
693*e7776783SApple OSS Distributions           has_partial_fieldset="False"
694*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
696*e7776783SApple OSS Distributions           is_constant_value="False"
697*e7776783SApple OSS Distributions        >
698*e7776783SApple OSS Distributions          <field_name>TI</field_name>
699*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
700*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
701*e7776783SApple OSS Distributions        <field_description order="before">
702*e7776783SApple OSS Distributions
703*e7776783SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*e7776783SApple OSS Distributions
705*e7776783SApple OSS Distributions        </field_description>
706*e7776783SApple OSS Distributions        <field_values>
707*e7776783SApple OSS Distributions
708*e7776783SApple OSS Distributions
709*e7776783SApple OSS Distributions                <field_value_instance>
710*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
711*e7776783SApple OSS Distributions        <field_value_description>
712*e7776783SApple OSS Distributions  <para>WFI trapped.</para>
713*e7776783SApple OSS Distributions</field_value_description>
714*e7776783SApple OSS Distributions    </field_value_instance>
715*e7776783SApple OSS Distributions                <field_value_instance>
716*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
717*e7776783SApple OSS Distributions        <field_value_description>
718*e7776783SApple OSS Distributions  <para>WFE trapped.</para>
719*e7776783SApple OSS Distributions</field_value_description>
720*e7776783SApple OSS Distributions    </field_value_instance>
721*e7776783SApple OSS Distributions        </field_values>
722*e7776783SApple OSS Distributions          <field_resets>
723*e7776783SApple OSS Distributions
724*e7776783SApple OSS Distributions    <field_reset>
725*e7776783SApple OSS Distributions
726*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*e7776783SApple OSS Distributions
728*e7776783SApple OSS Distributions    </field_reset>
729*e7776783SApple OSS Distributions</field_resets>
730*e7776783SApple OSS Distributions      </field>
731*e7776783SApple OSS Distributions    <text_after_fields>
732*e7776783SApple OSS Distributions
733*e7776783SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*e7776783SApple OSS Distributions<list type="unordered">
735*e7776783SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*e7776783SApple OSS Distributions</listitem></list>
739*e7776783SApple OSS Distributions
740*e7776783SApple OSS Distributions    </text_after_fields>
741*e7776783SApple OSS Distributions  </fields>
742*e7776783SApple OSS Distributions              <reg_fieldset length="25">
743*e7776783SApple OSS Distributions
744*e7776783SApple OSS Distributions
745*e7776783SApple OSS Distributions
746*e7776783SApple OSS Distributions
747*e7776783SApple OSS Distributions
748*e7776783SApple OSS Distributions
749*e7776783SApple OSS Distributions
750*e7776783SApple OSS Distributions
751*e7776783SApple OSS Distributions
752*e7776783SApple OSS Distributions
753*e7776783SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*e7776783SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*e7776783SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*e7776783SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*e7776783SApple OSS Distributions    </reg_fieldset>
758*e7776783SApple OSS Distributions            </partial_fieldset>
759*e7776783SApple OSS Distributions            <partial_fieldset>
760*e7776783SApple OSS Distributions              <fields length="25">
761*e7776783SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*e7776783SApple OSS Distributions    <text_before_fields>
763*e7776783SApple OSS Distributions
764*e7776783SApple OSS Distributions
765*e7776783SApple OSS Distributions
766*e7776783SApple OSS Distributions    </text_before_fields>
767*e7776783SApple OSS Distributions
768*e7776783SApple OSS Distributions        <field
769*e7776783SApple OSS Distributions           id="CV_24_24"
770*e7776783SApple OSS Distributions           is_variable_length="False"
771*e7776783SApple OSS Distributions           has_partial_fieldset="False"
772*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
774*e7776783SApple OSS Distributions           is_constant_value="False"
775*e7776783SApple OSS Distributions        >
776*e7776783SApple OSS Distributions          <field_name>CV</field_name>
777*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
778*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
779*e7776783SApple OSS Distributions        <field_description order="before">
780*e7776783SApple OSS Distributions
781*e7776783SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*e7776783SApple OSS Distributions
783*e7776783SApple OSS Distributions        </field_description>
784*e7776783SApple OSS Distributions        <field_values>
785*e7776783SApple OSS Distributions
786*e7776783SApple OSS Distributions
787*e7776783SApple OSS Distributions                <field_value_instance>
788*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
789*e7776783SApple OSS Distributions        <field_value_description>
790*e7776783SApple OSS Distributions  <para>The COND field is not valid.</para>
791*e7776783SApple OSS Distributions</field_value_description>
792*e7776783SApple OSS Distributions    </field_value_instance>
793*e7776783SApple OSS Distributions                <field_value_instance>
794*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
795*e7776783SApple OSS Distributions        <field_value_description>
796*e7776783SApple OSS Distributions  <para>The COND field is valid.</para>
797*e7776783SApple OSS Distributions</field_value_description>
798*e7776783SApple OSS Distributions    </field_value_instance>
799*e7776783SApple OSS Distributions        </field_values>
800*e7776783SApple OSS Distributions            <field_description order="after">
801*e7776783SApple OSS Distributions
802*e7776783SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*e7776783SApple OSS Distributions<list type="unordered">
805*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*e7776783SApple OSS Distributions</listitem></list>
808*e7776783SApple OSS Distributions
809*e7776783SApple OSS Distributions            </field_description>
810*e7776783SApple OSS Distributions          <field_resets>
811*e7776783SApple OSS Distributions
812*e7776783SApple OSS Distributions    <field_reset>
813*e7776783SApple OSS Distributions
814*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*e7776783SApple OSS Distributions
816*e7776783SApple OSS Distributions    </field_reset>
817*e7776783SApple OSS Distributions</field_resets>
818*e7776783SApple OSS Distributions      </field>
819*e7776783SApple OSS Distributions        <field
820*e7776783SApple OSS Distributions           id="COND_23_20"
821*e7776783SApple OSS Distributions           is_variable_length="False"
822*e7776783SApple OSS Distributions           has_partial_fieldset="False"
823*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
825*e7776783SApple OSS Distributions           is_constant_value="False"
826*e7776783SApple OSS Distributions        >
827*e7776783SApple OSS Distributions          <field_name>COND</field_name>
828*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
829*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
830*e7776783SApple OSS Distributions        <field_description order="before">
831*e7776783SApple OSS Distributions
832*e7776783SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*e7776783SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*e7776783SApple OSS Distributions<list type="unordered">
836*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*e7776783SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*e7776783SApple OSS Distributions</listitem></list>
840*e7776783SApple OSS Distributions</content>
841*e7776783SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*e7776783SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*e7776783SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*e7776783SApple OSS Distributions</listitem></list>
845*e7776783SApple OSS Distributions</content>
846*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*e7776783SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*e7776783SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*e7776783SApple OSS Distributions</listitem></list>
850*e7776783SApple OSS Distributions</content>
851*e7776783SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*e7776783SApple OSS Distributions</listitem></list>
853*e7776783SApple OSS Distributions
854*e7776783SApple OSS Distributions        </field_description>
855*e7776783SApple OSS Distributions        <field_values>
856*e7776783SApple OSS Distributions
857*e7776783SApple OSS Distributions
858*e7776783SApple OSS Distributions        </field_values>
859*e7776783SApple OSS Distributions          <field_resets>
860*e7776783SApple OSS Distributions
861*e7776783SApple OSS Distributions    <field_reset>
862*e7776783SApple OSS Distributions
863*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*e7776783SApple OSS Distributions
865*e7776783SApple OSS Distributions    </field_reset>
866*e7776783SApple OSS Distributions</field_resets>
867*e7776783SApple OSS Distributions      </field>
868*e7776783SApple OSS Distributions        <field
869*e7776783SApple OSS Distributions           id="Opc2_19_17"
870*e7776783SApple OSS Distributions           is_variable_length="False"
871*e7776783SApple OSS Distributions           has_partial_fieldset="False"
872*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
874*e7776783SApple OSS Distributions           is_constant_value="False"
875*e7776783SApple OSS Distributions        >
876*e7776783SApple OSS Distributions          <field_name>Opc2</field_name>
877*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
878*e7776783SApple OSS Distributions        <field_lsb>17</field_lsb>
879*e7776783SApple OSS Distributions        <field_description order="before">
880*e7776783SApple OSS Distributions
881*e7776783SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*e7776783SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*e7776783SApple OSS Distributions
884*e7776783SApple OSS Distributions        </field_description>
885*e7776783SApple OSS Distributions        <field_values>
886*e7776783SApple OSS Distributions
887*e7776783SApple OSS Distributions
888*e7776783SApple OSS Distributions        </field_values>
889*e7776783SApple OSS Distributions          <field_resets>
890*e7776783SApple OSS Distributions
891*e7776783SApple OSS Distributions    <field_reset>
892*e7776783SApple OSS Distributions
893*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*e7776783SApple OSS Distributions
895*e7776783SApple OSS Distributions    </field_reset>
896*e7776783SApple OSS Distributions</field_resets>
897*e7776783SApple OSS Distributions      </field>
898*e7776783SApple OSS Distributions        <field
899*e7776783SApple OSS Distributions           id="Opc1_16_14"
900*e7776783SApple OSS Distributions           is_variable_length="False"
901*e7776783SApple OSS Distributions           has_partial_fieldset="False"
902*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
904*e7776783SApple OSS Distributions           is_constant_value="False"
905*e7776783SApple OSS Distributions        >
906*e7776783SApple OSS Distributions          <field_name>Opc1</field_name>
907*e7776783SApple OSS Distributions        <field_msb>16</field_msb>
908*e7776783SApple OSS Distributions        <field_lsb>14</field_lsb>
909*e7776783SApple OSS Distributions        <field_description order="before">
910*e7776783SApple OSS Distributions
911*e7776783SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*e7776783SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*e7776783SApple OSS Distributions
914*e7776783SApple OSS Distributions        </field_description>
915*e7776783SApple OSS Distributions        <field_values>
916*e7776783SApple OSS Distributions
917*e7776783SApple OSS Distributions
918*e7776783SApple OSS Distributions        </field_values>
919*e7776783SApple OSS Distributions          <field_resets>
920*e7776783SApple OSS Distributions
921*e7776783SApple OSS Distributions    <field_reset>
922*e7776783SApple OSS Distributions
923*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*e7776783SApple OSS Distributions
925*e7776783SApple OSS Distributions    </field_reset>
926*e7776783SApple OSS Distributions</field_resets>
927*e7776783SApple OSS Distributions      </field>
928*e7776783SApple OSS Distributions        <field
929*e7776783SApple OSS Distributions           id="CRn_13_10"
930*e7776783SApple OSS Distributions           is_variable_length="False"
931*e7776783SApple OSS Distributions           has_partial_fieldset="False"
932*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
934*e7776783SApple OSS Distributions           is_constant_value="False"
935*e7776783SApple OSS Distributions        >
936*e7776783SApple OSS Distributions          <field_name>CRn</field_name>
937*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
938*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
939*e7776783SApple OSS Distributions        <field_description order="before">
940*e7776783SApple OSS Distributions
941*e7776783SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*e7776783SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*e7776783SApple OSS Distributions
944*e7776783SApple OSS Distributions        </field_description>
945*e7776783SApple OSS Distributions        <field_values>
946*e7776783SApple OSS Distributions
947*e7776783SApple OSS Distributions
948*e7776783SApple OSS Distributions        </field_values>
949*e7776783SApple OSS Distributions          <field_resets>
950*e7776783SApple OSS Distributions
951*e7776783SApple OSS Distributions    <field_reset>
952*e7776783SApple OSS Distributions
953*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*e7776783SApple OSS Distributions
955*e7776783SApple OSS Distributions    </field_reset>
956*e7776783SApple OSS Distributions</field_resets>
957*e7776783SApple OSS Distributions      </field>
958*e7776783SApple OSS Distributions        <field
959*e7776783SApple OSS Distributions           id="Rt_9_5"
960*e7776783SApple OSS Distributions           is_variable_length="False"
961*e7776783SApple OSS Distributions           has_partial_fieldset="False"
962*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
964*e7776783SApple OSS Distributions           is_constant_value="False"
965*e7776783SApple OSS Distributions        >
966*e7776783SApple OSS Distributions          <field_name>Rt</field_name>
967*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
968*e7776783SApple OSS Distributions        <field_lsb>5</field_lsb>
969*e7776783SApple OSS Distributions        <field_description order="before">
970*e7776783SApple OSS Distributions
971*e7776783SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*e7776783SApple OSS Distributions
973*e7776783SApple OSS Distributions        </field_description>
974*e7776783SApple OSS Distributions        <field_values>
975*e7776783SApple OSS Distributions
976*e7776783SApple OSS Distributions
977*e7776783SApple OSS Distributions        </field_values>
978*e7776783SApple OSS Distributions          <field_resets>
979*e7776783SApple OSS Distributions
980*e7776783SApple OSS Distributions    <field_reset>
981*e7776783SApple OSS Distributions
982*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*e7776783SApple OSS Distributions
984*e7776783SApple OSS Distributions    </field_reset>
985*e7776783SApple OSS Distributions</field_resets>
986*e7776783SApple OSS Distributions      </field>
987*e7776783SApple OSS Distributions        <field
988*e7776783SApple OSS Distributions           id="CRm_4_1"
989*e7776783SApple OSS Distributions           is_variable_length="False"
990*e7776783SApple OSS Distributions           has_partial_fieldset="False"
991*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
993*e7776783SApple OSS Distributions           is_constant_value="False"
994*e7776783SApple OSS Distributions        >
995*e7776783SApple OSS Distributions          <field_name>CRm</field_name>
996*e7776783SApple OSS Distributions        <field_msb>4</field_msb>
997*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
998*e7776783SApple OSS Distributions        <field_description order="before">
999*e7776783SApple OSS Distributions
1000*e7776783SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*e7776783SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*e7776783SApple OSS Distributions
1003*e7776783SApple OSS Distributions        </field_description>
1004*e7776783SApple OSS Distributions        <field_values>
1005*e7776783SApple OSS Distributions
1006*e7776783SApple OSS Distributions
1007*e7776783SApple OSS Distributions        </field_values>
1008*e7776783SApple OSS Distributions          <field_resets>
1009*e7776783SApple OSS Distributions
1010*e7776783SApple OSS Distributions    <field_reset>
1011*e7776783SApple OSS Distributions
1012*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*e7776783SApple OSS Distributions
1014*e7776783SApple OSS Distributions    </field_reset>
1015*e7776783SApple OSS Distributions</field_resets>
1016*e7776783SApple OSS Distributions      </field>
1017*e7776783SApple OSS Distributions        <field
1018*e7776783SApple OSS Distributions           id="Direction_0_0"
1019*e7776783SApple OSS Distributions           is_variable_length="False"
1020*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1021*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1023*e7776783SApple OSS Distributions           is_constant_value="False"
1024*e7776783SApple OSS Distributions        >
1025*e7776783SApple OSS Distributions          <field_name>Direction</field_name>
1026*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
1027*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*e7776783SApple OSS Distributions        <field_description order="before">
1029*e7776783SApple OSS Distributions
1030*e7776783SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*e7776783SApple OSS Distributions
1032*e7776783SApple OSS Distributions        </field_description>
1033*e7776783SApple OSS Distributions        <field_values>
1034*e7776783SApple OSS Distributions
1035*e7776783SApple OSS Distributions
1036*e7776783SApple OSS Distributions                <field_value_instance>
1037*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1038*e7776783SApple OSS Distributions        <field_value_description>
1039*e7776783SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*e7776783SApple OSS Distributions</field_value_description>
1041*e7776783SApple OSS Distributions    </field_value_instance>
1042*e7776783SApple OSS Distributions                <field_value_instance>
1043*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1044*e7776783SApple OSS Distributions        <field_value_description>
1045*e7776783SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*e7776783SApple OSS Distributions</field_value_description>
1047*e7776783SApple OSS Distributions    </field_value_instance>
1048*e7776783SApple OSS Distributions        </field_values>
1049*e7776783SApple OSS Distributions          <field_resets>
1050*e7776783SApple OSS Distributions
1051*e7776783SApple OSS Distributions    <field_reset>
1052*e7776783SApple OSS Distributions
1053*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*e7776783SApple OSS Distributions
1055*e7776783SApple OSS Distributions    </field_reset>
1056*e7776783SApple OSS Distributions</field_resets>
1057*e7776783SApple OSS Distributions      </field>
1058*e7776783SApple OSS Distributions    <text_after_fields>
1059*e7776783SApple OSS Distributions
1060*e7776783SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*e7776783SApple OSS Distributions<list type="unordered">
1062*e7776783SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*e7776783SApple OSS Distributions</listitem></list>
1081*e7776783SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*e7776783SApple OSS Distributions<list type="unordered">
1083*e7776783SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*e7776783SApple OSS Distributions</listitem></list>
1094*e7776783SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*e7776783SApple OSS Distributions
1096*e7776783SApple OSS Distributions    </text_after_fields>
1097*e7776783SApple OSS Distributions  </fields>
1098*e7776783SApple OSS Distributions              <reg_fieldset length="25">
1099*e7776783SApple OSS Distributions
1100*e7776783SApple OSS Distributions
1101*e7776783SApple OSS Distributions
1102*e7776783SApple OSS Distributions
1103*e7776783SApple OSS Distributions
1104*e7776783SApple OSS Distributions
1105*e7776783SApple OSS Distributions
1106*e7776783SApple OSS Distributions
1107*e7776783SApple OSS Distributions
1108*e7776783SApple OSS Distributions
1109*e7776783SApple OSS Distributions
1110*e7776783SApple OSS Distributions
1111*e7776783SApple OSS Distributions
1112*e7776783SApple OSS Distributions
1113*e7776783SApple OSS Distributions
1114*e7776783SApple OSS Distributions
1115*e7776783SApple OSS Distributions
1116*e7776783SApple OSS Distributions
1117*e7776783SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*e7776783SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*e7776783SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*e7776783SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*e7776783SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*e7776783SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*e7776783SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*e7776783SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*e7776783SApple OSS Distributions    </reg_fieldset>
1126*e7776783SApple OSS Distributions            </partial_fieldset>
1127*e7776783SApple OSS Distributions            <partial_fieldset>
1128*e7776783SApple OSS Distributions              <fields length="25">
1129*e7776783SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*e7776783SApple OSS Distributions    <text_before_fields>
1131*e7776783SApple OSS Distributions
1132*e7776783SApple OSS Distributions
1133*e7776783SApple OSS Distributions
1134*e7776783SApple OSS Distributions    </text_before_fields>
1135*e7776783SApple OSS Distributions
1136*e7776783SApple OSS Distributions        <field
1137*e7776783SApple OSS Distributions           id="CV_24_24"
1138*e7776783SApple OSS Distributions           is_variable_length="False"
1139*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1140*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1142*e7776783SApple OSS Distributions           is_constant_value="False"
1143*e7776783SApple OSS Distributions        >
1144*e7776783SApple OSS Distributions          <field_name>CV</field_name>
1145*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
1146*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*e7776783SApple OSS Distributions        <field_description order="before">
1148*e7776783SApple OSS Distributions
1149*e7776783SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*e7776783SApple OSS Distributions
1151*e7776783SApple OSS Distributions        </field_description>
1152*e7776783SApple OSS Distributions        <field_values>
1153*e7776783SApple OSS Distributions
1154*e7776783SApple OSS Distributions
1155*e7776783SApple OSS Distributions                <field_value_instance>
1156*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1157*e7776783SApple OSS Distributions        <field_value_description>
1158*e7776783SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*e7776783SApple OSS Distributions</field_value_description>
1160*e7776783SApple OSS Distributions    </field_value_instance>
1161*e7776783SApple OSS Distributions                <field_value_instance>
1162*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1163*e7776783SApple OSS Distributions        <field_value_description>
1164*e7776783SApple OSS Distributions  <para>The COND field is valid.</para>
1165*e7776783SApple OSS Distributions</field_value_description>
1166*e7776783SApple OSS Distributions    </field_value_instance>
1167*e7776783SApple OSS Distributions        </field_values>
1168*e7776783SApple OSS Distributions            <field_description order="after">
1169*e7776783SApple OSS Distributions
1170*e7776783SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*e7776783SApple OSS Distributions<list type="unordered">
1173*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*e7776783SApple OSS Distributions</listitem></list>
1176*e7776783SApple OSS Distributions
1177*e7776783SApple OSS Distributions            </field_description>
1178*e7776783SApple OSS Distributions          <field_resets>
1179*e7776783SApple OSS Distributions
1180*e7776783SApple OSS Distributions    <field_reset>
1181*e7776783SApple OSS Distributions
1182*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*e7776783SApple OSS Distributions
1184*e7776783SApple OSS Distributions    </field_reset>
1185*e7776783SApple OSS Distributions</field_resets>
1186*e7776783SApple OSS Distributions      </field>
1187*e7776783SApple OSS Distributions        <field
1188*e7776783SApple OSS Distributions           id="COND_23_20"
1189*e7776783SApple OSS Distributions           is_variable_length="False"
1190*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1191*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1193*e7776783SApple OSS Distributions           is_constant_value="False"
1194*e7776783SApple OSS Distributions        >
1195*e7776783SApple OSS Distributions          <field_name>COND</field_name>
1196*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
1197*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*e7776783SApple OSS Distributions        <field_description order="before">
1199*e7776783SApple OSS Distributions
1200*e7776783SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*e7776783SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*e7776783SApple OSS Distributions<list type="unordered">
1204*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*e7776783SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*e7776783SApple OSS Distributions</listitem></list>
1208*e7776783SApple OSS Distributions</content>
1209*e7776783SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*e7776783SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*e7776783SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*e7776783SApple OSS Distributions</listitem></list>
1213*e7776783SApple OSS Distributions</content>
1214*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*e7776783SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*e7776783SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*e7776783SApple OSS Distributions</listitem></list>
1218*e7776783SApple OSS Distributions</content>
1219*e7776783SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*e7776783SApple OSS Distributions</listitem></list>
1221*e7776783SApple OSS Distributions
1222*e7776783SApple OSS Distributions        </field_description>
1223*e7776783SApple OSS Distributions        <field_values>
1224*e7776783SApple OSS Distributions
1225*e7776783SApple OSS Distributions
1226*e7776783SApple OSS Distributions        </field_values>
1227*e7776783SApple OSS Distributions          <field_resets>
1228*e7776783SApple OSS Distributions
1229*e7776783SApple OSS Distributions    <field_reset>
1230*e7776783SApple OSS Distributions
1231*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*e7776783SApple OSS Distributions
1233*e7776783SApple OSS Distributions    </field_reset>
1234*e7776783SApple OSS Distributions</field_resets>
1235*e7776783SApple OSS Distributions      </field>
1236*e7776783SApple OSS Distributions        <field
1237*e7776783SApple OSS Distributions           id="Opc1_19_16"
1238*e7776783SApple OSS Distributions           is_variable_length="False"
1239*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1240*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1242*e7776783SApple OSS Distributions           is_constant_value="False"
1243*e7776783SApple OSS Distributions        >
1244*e7776783SApple OSS Distributions          <field_name>Opc1</field_name>
1245*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
1246*e7776783SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*e7776783SApple OSS Distributions        <field_description order="before">
1248*e7776783SApple OSS Distributions
1249*e7776783SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*e7776783SApple OSS Distributions
1251*e7776783SApple OSS Distributions        </field_description>
1252*e7776783SApple OSS Distributions        <field_values>
1253*e7776783SApple OSS Distributions
1254*e7776783SApple OSS Distributions
1255*e7776783SApple OSS Distributions        </field_values>
1256*e7776783SApple OSS Distributions          <field_resets>
1257*e7776783SApple OSS Distributions
1258*e7776783SApple OSS Distributions    <field_reset>
1259*e7776783SApple OSS Distributions
1260*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*e7776783SApple OSS Distributions
1262*e7776783SApple OSS Distributions    </field_reset>
1263*e7776783SApple OSS Distributions</field_resets>
1264*e7776783SApple OSS Distributions      </field>
1265*e7776783SApple OSS Distributions        <field
1266*e7776783SApple OSS Distributions           id="0_15_15"
1267*e7776783SApple OSS Distributions           is_variable_length="False"
1268*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1269*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1271*e7776783SApple OSS Distributions           is_constant_value="False"
1272*e7776783SApple OSS Distributions           rwtype="RES0"
1273*e7776783SApple OSS Distributions        >
1274*e7776783SApple OSS Distributions          <field_name>0</field_name>
1275*e7776783SApple OSS Distributions        <field_msb>15</field_msb>
1276*e7776783SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*e7776783SApple OSS Distributions        <field_description order="before">
1278*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*e7776783SApple OSS Distributions        </field_description>
1280*e7776783SApple OSS Distributions        <field_values>
1281*e7776783SApple OSS Distributions        </field_values>
1282*e7776783SApple OSS Distributions      </field>
1283*e7776783SApple OSS Distributions        <field
1284*e7776783SApple OSS Distributions           id="Rt2_14_10"
1285*e7776783SApple OSS Distributions           is_variable_length="False"
1286*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1287*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1289*e7776783SApple OSS Distributions           is_constant_value="False"
1290*e7776783SApple OSS Distributions        >
1291*e7776783SApple OSS Distributions          <field_name>Rt2</field_name>
1292*e7776783SApple OSS Distributions        <field_msb>14</field_msb>
1293*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*e7776783SApple OSS Distributions        <field_description order="before">
1295*e7776783SApple OSS Distributions
1296*e7776783SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*e7776783SApple OSS Distributions
1298*e7776783SApple OSS Distributions        </field_description>
1299*e7776783SApple OSS Distributions        <field_values>
1300*e7776783SApple OSS Distributions
1301*e7776783SApple OSS Distributions
1302*e7776783SApple OSS Distributions        </field_values>
1303*e7776783SApple OSS Distributions          <field_resets>
1304*e7776783SApple OSS Distributions
1305*e7776783SApple OSS Distributions    <field_reset>
1306*e7776783SApple OSS Distributions
1307*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*e7776783SApple OSS Distributions
1309*e7776783SApple OSS Distributions    </field_reset>
1310*e7776783SApple OSS Distributions</field_resets>
1311*e7776783SApple OSS Distributions      </field>
1312*e7776783SApple OSS Distributions        <field
1313*e7776783SApple OSS Distributions           id="Rt_9_5"
1314*e7776783SApple OSS Distributions           is_variable_length="False"
1315*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1316*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1318*e7776783SApple OSS Distributions           is_constant_value="False"
1319*e7776783SApple OSS Distributions        >
1320*e7776783SApple OSS Distributions          <field_name>Rt</field_name>
1321*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
1322*e7776783SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*e7776783SApple OSS Distributions        <field_description order="before">
1324*e7776783SApple OSS Distributions
1325*e7776783SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*e7776783SApple OSS Distributions
1327*e7776783SApple OSS Distributions        </field_description>
1328*e7776783SApple OSS Distributions        <field_values>
1329*e7776783SApple OSS Distributions
1330*e7776783SApple OSS Distributions
1331*e7776783SApple OSS Distributions        </field_values>
1332*e7776783SApple OSS Distributions          <field_resets>
1333*e7776783SApple OSS Distributions
1334*e7776783SApple OSS Distributions    <field_reset>
1335*e7776783SApple OSS Distributions
1336*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*e7776783SApple OSS Distributions
1338*e7776783SApple OSS Distributions    </field_reset>
1339*e7776783SApple OSS Distributions</field_resets>
1340*e7776783SApple OSS Distributions      </field>
1341*e7776783SApple OSS Distributions        <field
1342*e7776783SApple OSS Distributions           id="CRm_4_1"
1343*e7776783SApple OSS Distributions           is_variable_length="False"
1344*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1345*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1347*e7776783SApple OSS Distributions           is_constant_value="False"
1348*e7776783SApple OSS Distributions        >
1349*e7776783SApple OSS Distributions          <field_name>CRm</field_name>
1350*e7776783SApple OSS Distributions        <field_msb>4</field_msb>
1351*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*e7776783SApple OSS Distributions        <field_description order="before">
1353*e7776783SApple OSS Distributions
1354*e7776783SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*e7776783SApple OSS Distributions
1356*e7776783SApple OSS Distributions        </field_description>
1357*e7776783SApple OSS Distributions        <field_values>
1358*e7776783SApple OSS Distributions
1359*e7776783SApple OSS Distributions
1360*e7776783SApple OSS Distributions        </field_values>
1361*e7776783SApple OSS Distributions          <field_resets>
1362*e7776783SApple OSS Distributions
1363*e7776783SApple OSS Distributions    <field_reset>
1364*e7776783SApple OSS Distributions
1365*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*e7776783SApple OSS Distributions
1367*e7776783SApple OSS Distributions    </field_reset>
1368*e7776783SApple OSS Distributions</field_resets>
1369*e7776783SApple OSS Distributions      </field>
1370*e7776783SApple OSS Distributions        <field
1371*e7776783SApple OSS Distributions           id="Direction_0_0"
1372*e7776783SApple OSS Distributions           is_variable_length="False"
1373*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1374*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1376*e7776783SApple OSS Distributions           is_constant_value="False"
1377*e7776783SApple OSS Distributions        >
1378*e7776783SApple OSS Distributions          <field_name>Direction</field_name>
1379*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
1380*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*e7776783SApple OSS Distributions        <field_description order="before">
1382*e7776783SApple OSS Distributions
1383*e7776783SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*e7776783SApple OSS Distributions
1385*e7776783SApple OSS Distributions        </field_description>
1386*e7776783SApple OSS Distributions        <field_values>
1387*e7776783SApple OSS Distributions
1388*e7776783SApple OSS Distributions
1389*e7776783SApple OSS Distributions                <field_value_instance>
1390*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1391*e7776783SApple OSS Distributions        <field_value_description>
1392*e7776783SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*e7776783SApple OSS Distributions</field_value_description>
1394*e7776783SApple OSS Distributions    </field_value_instance>
1395*e7776783SApple OSS Distributions                <field_value_instance>
1396*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1397*e7776783SApple OSS Distributions        <field_value_description>
1398*e7776783SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*e7776783SApple OSS Distributions</field_value_description>
1400*e7776783SApple OSS Distributions    </field_value_instance>
1401*e7776783SApple OSS Distributions        </field_values>
1402*e7776783SApple OSS Distributions          <field_resets>
1403*e7776783SApple OSS Distributions
1404*e7776783SApple OSS Distributions    <field_reset>
1405*e7776783SApple OSS Distributions
1406*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*e7776783SApple OSS Distributions
1408*e7776783SApple OSS Distributions    </field_reset>
1409*e7776783SApple OSS Distributions</field_resets>
1410*e7776783SApple OSS Distributions      </field>
1411*e7776783SApple OSS Distributions    <text_after_fields>
1412*e7776783SApple OSS Distributions
1413*e7776783SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*e7776783SApple OSS Distributions<list type="unordered">
1415*e7776783SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*e7776783SApple OSS Distributions</listitem></list>
1426*e7776783SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*e7776783SApple OSS Distributions<list type="unordered">
1428*e7776783SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*e7776783SApple OSS Distributions</listitem></list>
1436*e7776783SApple OSS Distributions
1437*e7776783SApple OSS Distributions    </text_after_fields>
1438*e7776783SApple OSS Distributions  </fields>
1439*e7776783SApple OSS Distributions              <reg_fieldset length="25">
1440*e7776783SApple OSS Distributions
1441*e7776783SApple OSS Distributions
1442*e7776783SApple OSS Distributions
1443*e7776783SApple OSS Distributions
1444*e7776783SApple OSS Distributions
1445*e7776783SApple OSS Distributions
1446*e7776783SApple OSS Distributions
1447*e7776783SApple OSS Distributions
1448*e7776783SApple OSS Distributions
1449*e7776783SApple OSS Distributions
1450*e7776783SApple OSS Distributions
1451*e7776783SApple OSS Distributions
1452*e7776783SApple OSS Distributions
1453*e7776783SApple OSS Distributions
1454*e7776783SApple OSS Distributions
1455*e7776783SApple OSS Distributions
1456*e7776783SApple OSS Distributions
1457*e7776783SApple OSS Distributions
1458*e7776783SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*e7776783SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*e7776783SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*e7776783SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*e7776783SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*e7776783SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*e7776783SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*e7776783SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*e7776783SApple OSS Distributions    </reg_fieldset>
1467*e7776783SApple OSS Distributions            </partial_fieldset>
1468*e7776783SApple OSS Distributions            <partial_fieldset>
1469*e7776783SApple OSS Distributions              <fields length="25">
1470*e7776783SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*e7776783SApple OSS Distributions    <text_before_fields>
1472*e7776783SApple OSS Distributions
1473*e7776783SApple OSS Distributions
1474*e7776783SApple OSS Distributions
1475*e7776783SApple OSS Distributions    </text_before_fields>
1476*e7776783SApple OSS Distributions
1477*e7776783SApple OSS Distributions        <field
1478*e7776783SApple OSS Distributions           id="CV_24_24"
1479*e7776783SApple OSS Distributions           is_variable_length="False"
1480*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1481*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1483*e7776783SApple OSS Distributions           is_constant_value="False"
1484*e7776783SApple OSS Distributions        >
1485*e7776783SApple OSS Distributions          <field_name>CV</field_name>
1486*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
1487*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*e7776783SApple OSS Distributions        <field_description order="before">
1489*e7776783SApple OSS Distributions
1490*e7776783SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*e7776783SApple OSS Distributions
1492*e7776783SApple OSS Distributions        </field_description>
1493*e7776783SApple OSS Distributions        <field_values>
1494*e7776783SApple OSS Distributions
1495*e7776783SApple OSS Distributions
1496*e7776783SApple OSS Distributions                <field_value_instance>
1497*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1498*e7776783SApple OSS Distributions        <field_value_description>
1499*e7776783SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*e7776783SApple OSS Distributions</field_value_description>
1501*e7776783SApple OSS Distributions    </field_value_instance>
1502*e7776783SApple OSS Distributions                <field_value_instance>
1503*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1504*e7776783SApple OSS Distributions        <field_value_description>
1505*e7776783SApple OSS Distributions  <para>The COND field is valid.</para>
1506*e7776783SApple OSS Distributions</field_value_description>
1507*e7776783SApple OSS Distributions    </field_value_instance>
1508*e7776783SApple OSS Distributions        </field_values>
1509*e7776783SApple OSS Distributions            <field_description order="after">
1510*e7776783SApple OSS Distributions
1511*e7776783SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*e7776783SApple OSS Distributions<list type="unordered">
1514*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*e7776783SApple OSS Distributions</listitem></list>
1517*e7776783SApple OSS Distributions
1518*e7776783SApple OSS Distributions            </field_description>
1519*e7776783SApple OSS Distributions          <field_resets>
1520*e7776783SApple OSS Distributions
1521*e7776783SApple OSS Distributions    <field_reset>
1522*e7776783SApple OSS Distributions
1523*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*e7776783SApple OSS Distributions
1525*e7776783SApple OSS Distributions    </field_reset>
1526*e7776783SApple OSS Distributions</field_resets>
1527*e7776783SApple OSS Distributions      </field>
1528*e7776783SApple OSS Distributions        <field
1529*e7776783SApple OSS Distributions           id="COND_23_20"
1530*e7776783SApple OSS Distributions           is_variable_length="False"
1531*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1532*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1534*e7776783SApple OSS Distributions           is_constant_value="False"
1535*e7776783SApple OSS Distributions        >
1536*e7776783SApple OSS Distributions          <field_name>COND</field_name>
1537*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
1538*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*e7776783SApple OSS Distributions        <field_description order="before">
1540*e7776783SApple OSS Distributions
1541*e7776783SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*e7776783SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*e7776783SApple OSS Distributions<list type="unordered">
1545*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*e7776783SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*e7776783SApple OSS Distributions</listitem></list>
1549*e7776783SApple OSS Distributions</content>
1550*e7776783SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*e7776783SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*e7776783SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*e7776783SApple OSS Distributions</listitem></list>
1554*e7776783SApple OSS Distributions</content>
1555*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*e7776783SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*e7776783SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*e7776783SApple OSS Distributions</listitem></list>
1559*e7776783SApple OSS Distributions</content>
1560*e7776783SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*e7776783SApple OSS Distributions</listitem></list>
1562*e7776783SApple OSS Distributions
1563*e7776783SApple OSS Distributions        </field_description>
1564*e7776783SApple OSS Distributions        <field_values>
1565*e7776783SApple OSS Distributions
1566*e7776783SApple OSS Distributions
1567*e7776783SApple OSS Distributions        </field_values>
1568*e7776783SApple OSS Distributions          <field_resets>
1569*e7776783SApple OSS Distributions
1570*e7776783SApple OSS Distributions    <field_reset>
1571*e7776783SApple OSS Distributions
1572*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*e7776783SApple OSS Distributions
1574*e7776783SApple OSS Distributions    </field_reset>
1575*e7776783SApple OSS Distributions</field_resets>
1576*e7776783SApple OSS Distributions      </field>
1577*e7776783SApple OSS Distributions        <field
1578*e7776783SApple OSS Distributions           id="imm8_19_12"
1579*e7776783SApple OSS Distributions           is_variable_length="False"
1580*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1581*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1583*e7776783SApple OSS Distributions           is_constant_value="False"
1584*e7776783SApple OSS Distributions        >
1585*e7776783SApple OSS Distributions          <field_name>imm8</field_name>
1586*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
1587*e7776783SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*e7776783SApple OSS Distributions        <field_description order="before">
1589*e7776783SApple OSS Distributions
1590*e7776783SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*e7776783SApple OSS Distributions
1592*e7776783SApple OSS Distributions        </field_description>
1593*e7776783SApple OSS Distributions        <field_values>
1594*e7776783SApple OSS Distributions
1595*e7776783SApple OSS Distributions
1596*e7776783SApple OSS Distributions        </field_values>
1597*e7776783SApple OSS Distributions          <field_resets>
1598*e7776783SApple OSS Distributions
1599*e7776783SApple OSS Distributions    <field_reset>
1600*e7776783SApple OSS Distributions
1601*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*e7776783SApple OSS Distributions
1603*e7776783SApple OSS Distributions    </field_reset>
1604*e7776783SApple OSS Distributions</field_resets>
1605*e7776783SApple OSS Distributions      </field>
1606*e7776783SApple OSS Distributions        <field
1607*e7776783SApple OSS Distributions           id="0_11_10"
1608*e7776783SApple OSS Distributions           is_variable_length="False"
1609*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1610*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1612*e7776783SApple OSS Distributions           is_constant_value="False"
1613*e7776783SApple OSS Distributions           rwtype="RES0"
1614*e7776783SApple OSS Distributions        >
1615*e7776783SApple OSS Distributions          <field_name>0</field_name>
1616*e7776783SApple OSS Distributions        <field_msb>11</field_msb>
1617*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*e7776783SApple OSS Distributions        <field_description order="before">
1619*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*e7776783SApple OSS Distributions        </field_description>
1621*e7776783SApple OSS Distributions        <field_values>
1622*e7776783SApple OSS Distributions        </field_values>
1623*e7776783SApple OSS Distributions      </field>
1624*e7776783SApple OSS Distributions        <field
1625*e7776783SApple OSS Distributions           id="Rn_9_5"
1626*e7776783SApple OSS Distributions           is_variable_length="False"
1627*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1628*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1630*e7776783SApple OSS Distributions           is_constant_value="False"
1631*e7776783SApple OSS Distributions        >
1632*e7776783SApple OSS Distributions          <field_name>Rn</field_name>
1633*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
1634*e7776783SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*e7776783SApple OSS Distributions        <field_description order="before">
1636*e7776783SApple OSS Distributions
1637*e7776783SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*e7776783SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*e7776783SApple OSS Distributions
1640*e7776783SApple OSS Distributions        </field_description>
1641*e7776783SApple OSS Distributions        <field_values>
1642*e7776783SApple OSS Distributions
1643*e7776783SApple OSS Distributions
1644*e7776783SApple OSS Distributions        </field_values>
1645*e7776783SApple OSS Distributions          <field_resets>
1646*e7776783SApple OSS Distributions
1647*e7776783SApple OSS Distributions    <field_reset>
1648*e7776783SApple OSS Distributions
1649*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*e7776783SApple OSS Distributions
1651*e7776783SApple OSS Distributions    </field_reset>
1652*e7776783SApple OSS Distributions</field_resets>
1653*e7776783SApple OSS Distributions      </field>
1654*e7776783SApple OSS Distributions        <field
1655*e7776783SApple OSS Distributions           id="Offset_4_4"
1656*e7776783SApple OSS Distributions           is_variable_length="False"
1657*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1658*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1660*e7776783SApple OSS Distributions           is_constant_value="False"
1661*e7776783SApple OSS Distributions        >
1662*e7776783SApple OSS Distributions          <field_name>Offset</field_name>
1663*e7776783SApple OSS Distributions        <field_msb>4</field_msb>
1664*e7776783SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*e7776783SApple OSS Distributions        <field_description order="before">
1666*e7776783SApple OSS Distributions
1667*e7776783SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*e7776783SApple OSS Distributions
1669*e7776783SApple OSS Distributions        </field_description>
1670*e7776783SApple OSS Distributions        <field_values>
1671*e7776783SApple OSS Distributions
1672*e7776783SApple OSS Distributions
1673*e7776783SApple OSS Distributions                <field_value_instance>
1674*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1675*e7776783SApple OSS Distributions        <field_value_description>
1676*e7776783SApple OSS Distributions  <para>Subtract offset.</para>
1677*e7776783SApple OSS Distributions</field_value_description>
1678*e7776783SApple OSS Distributions    </field_value_instance>
1679*e7776783SApple OSS Distributions                <field_value_instance>
1680*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1681*e7776783SApple OSS Distributions        <field_value_description>
1682*e7776783SApple OSS Distributions  <para>Add offset.</para>
1683*e7776783SApple OSS Distributions</field_value_description>
1684*e7776783SApple OSS Distributions    </field_value_instance>
1685*e7776783SApple OSS Distributions        </field_values>
1686*e7776783SApple OSS Distributions            <field_description order="after">
1687*e7776783SApple OSS Distributions
1688*e7776783SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*e7776783SApple OSS Distributions
1690*e7776783SApple OSS Distributions            </field_description>
1691*e7776783SApple OSS Distributions          <field_resets>
1692*e7776783SApple OSS Distributions
1693*e7776783SApple OSS Distributions    <field_reset>
1694*e7776783SApple OSS Distributions
1695*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*e7776783SApple OSS Distributions
1697*e7776783SApple OSS Distributions    </field_reset>
1698*e7776783SApple OSS Distributions</field_resets>
1699*e7776783SApple OSS Distributions      </field>
1700*e7776783SApple OSS Distributions        <field
1701*e7776783SApple OSS Distributions           id="AM_3_1"
1702*e7776783SApple OSS Distributions           is_variable_length="False"
1703*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1704*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1706*e7776783SApple OSS Distributions           is_constant_value="False"
1707*e7776783SApple OSS Distributions        >
1708*e7776783SApple OSS Distributions          <field_name>AM</field_name>
1709*e7776783SApple OSS Distributions        <field_msb>3</field_msb>
1710*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*e7776783SApple OSS Distributions        <field_description order="before">
1712*e7776783SApple OSS Distributions
1713*e7776783SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*e7776783SApple OSS Distributions
1715*e7776783SApple OSS Distributions        </field_description>
1716*e7776783SApple OSS Distributions        <field_values>
1717*e7776783SApple OSS Distributions
1718*e7776783SApple OSS Distributions
1719*e7776783SApple OSS Distributions                <field_value_instance>
1720*e7776783SApple OSS Distributions            <field_value>0b000</field_value>
1721*e7776783SApple OSS Distributions        <field_value_description>
1722*e7776783SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*e7776783SApple OSS Distributions</field_value_description>
1724*e7776783SApple OSS Distributions    </field_value_instance>
1725*e7776783SApple OSS Distributions                <field_value_instance>
1726*e7776783SApple OSS Distributions            <field_value>0b001</field_value>
1727*e7776783SApple OSS Distributions        <field_value_description>
1728*e7776783SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*e7776783SApple OSS Distributions</field_value_description>
1730*e7776783SApple OSS Distributions    </field_value_instance>
1731*e7776783SApple OSS Distributions                <field_value_instance>
1732*e7776783SApple OSS Distributions            <field_value>0b010</field_value>
1733*e7776783SApple OSS Distributions        <field_value_description>
1734*e7776783SApple OSS Distributions  <para>Immediate offset.</para>
1735*e7776783SApple OSS Distributions</field_value_description>
1736*e7776783SApple OSS Distributions    </field_value_instance>
1737*e7776783SApple OSS Distributions                <field_value_instance>
1738*e7776783SApple OSS Distributions            <field_value>0b011</field_value>
1739*e7776783SApple OSS Distributions        <field_value_description>
1740*e7776783SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*e7776783SApple OSS Distributions</field_value_description>
1742*e7776783SApple OSS Distributions    </field_value_instance>
1743*e7776783SApple OSS Distributions                <field_value_instance>
1744*e7776783SApple OSS Distributions            <field_value>0b100</field_value>
1745*e7776783SApple OSS Distributions        <field_value_description>
1746*e7776783SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*e7776783SApple OSS Distributions</field_value_description>
1748*e7776783SApple OSS Distributions    </field_value_instance>
1749*e7776783SApple OSS Distributions                <field_value_instance>
1750*e7776783SApple OSS Distributions            <field_value>0b110</field_value>
1751*e7776783SApple OSS Distributions        <field_value_description>
1752*e7776783SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*e7776783SApple OSS Distributions</field_value_description>
1754*e7776783SApple OSS Distributions    </field_value_instance>
1755*e7776783SApple OSS Distributions        </field_values>
1756*e7776783SApple OSS Distributions            <field_description order="after">
1757*e7776783SApple OSS Distributions
1758*e7776783SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*e7776783SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*e7776783SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*e7776783SApple OSS Distributions
1762*e7776783SApple OSS Distributions            </field_description>
1763*e7776783SApple OSS Distributions          <field_resets>
1764*e7776783SApple OSS Distributions
1765*e7776783SApple OSS Distributions    <field_reset>
1766*e7776783SApple OSS Distributions
1767*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*e7776783SApple OSS Distributions
1769*e7776783SApple OSS Distributions    </field_reset>
1770*e7776783SApple OSS Distributions</field_resets>
1771*e7776783SApple OSS Distributions      </field>
1772*e7776783SApple OSS Distributions        <field
1773*e7776783SApple OSS Distributions           id="Direction_0_0"
1774*e7776783SApple OSS Distributions           is_variable_length="False"
1775*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1776*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1778*e7776783SApple OSS Distributions           is_constant_value="False"
1779*e7776783SApple OSS Distributions        >
1780*e7776783SApple OSS Distributions          <field_name>Direction</field_name>
1781*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
1782*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*e7776783SApple OSS Distributions        <field_description order="before">
1784*e7776783SApple OSS Distributions
1785*e7776783SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*e7776783SApple OSS Distributions
1787*e7776783SApple OSS Distributions        </field_description>
1788*e7776783SApple OSS Distributions        <field_values>
1789*e7776783SApple OSS Distributions
1790*e7776783SApple OSS Distributions
1791*e7776783SApple OSS Distributions                <field_value_instance>
1792*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1793*e7776783SApple OSS Distributions        <field_value_description>
1794*e7776783SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*e7776783SApple OSS Distributions</field_value_description>
1796*e7776783SApple OSS Distributions    </field_value_instance>
1797*e7776783SApple OSS Distributions                <field_value_instance>
1798*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1799*e7776783SApple OSS Distributions        <field_value_description>
1800*e7776783SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*e7776783SApple OSS Distributions</field_value_description>
1802*e7776783SApple OSS Distributions    </field_value_instance>
1803*e7776783SApple OSS Distributions        </field_values>
1804*e7776783SApple OSS Distributions          <field_resets>
1805*e7776783SApple OSS Distributions
1806*e7776783SApple OSS Distributions    <field_reset>
1807*e7776783SApple OSS Distributions
1808*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*e7776783SApple OSS Distributions
1810*e7776783SApple OSS Distributions    </field_reset>
1811*e7776783SApple OSS Distributions</field_resets>
1812*e7776783SApple OSS Distributions      </field>
1813*e7776783SApple OSS Distributions    <text_after_fields>
1814*e7776783SApple OSS Distributions
1815*e7776783SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*e7776783SApple OSS Distributions<list type="unordered">
1817*e7776783SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*e7776783SApple OSS Distributions</listitem></list>
1821*e7776783SApple OSS Distributions
1822*e7776783SApple OSS Distributions    </text_after_fields>
1823*e7776783SApple OSS Distributions  </fields>
1824*e7776783SApple OSS Distributions              <reg_fieldset length="25">
1825*e7776783SApple OSS Distributions
1826*e7776783SApple OSS Distributions
1827*e7776783SApple OSS Distributions
1828*e7776783SApple OSS Distributions
1829*e7776783SApple OSS Distributions
1830*e7776783SApple OSS Distributions
1831*e7776783SApple OSS Distributions
1832*e7776783SApple OSS Distributions
1833*e7776783SApple OSS Distributions
1834*e7776783SApple OSS Distributions
1835*e7776783SApple OSS Distributions
1836*e7776783SApple OSS Distributions
1837*e7776783SApple OSS Distributions
1838*e7776783SApple OSS Distributions
1839*e7776783SApple OSS Distributions
1840*e7776783SApple OSS Distributions
1841*e7776783SApple OSS Distributions
1842*e7776783SApple OSS Distributions
1843*e7776783SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*e7776783SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*e7776783SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*e7776783SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*e7776783SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*e7776783SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*e7776783SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*e7776783SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*e7776783SApple OSS Distributions    </reg_fieldset>
1852*e7776783SApple OSS Distributions            </partial_fieldset>
1853*e7776783SApple OSS Distributions            <partial_fieldset>
1854*e7776783SApple OSS Distributions              <fields length="25">
1855*e7776783SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*e7776783SApple OSS Distributions    <text_before_fields>
1857*e7776783SApple OSS Distributions
1858*e7776783SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*e7776783SApple OSS Distributions<list type="unordered">
1860*e7776783SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*e7776783SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*e7776783SApple OSS Distributions</listitem></list>
1863*e7776783SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*e7776783SApple OSS Distributions
1865*e7776783SApple OSS Distributions    </text_before_fields>
1866*e7776783SApple OSS Distributions
1867*e7776783SApple OSS Distributions        <field
1868*e7776783SApple OSS Distributions           id="CV_24_24"
1869*e7776783SApple OSS Distributions           is_variable_length="False"
1870*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1871*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1873*e7776783SApple OSS Distributions           is_constant_value="False"
1874*e7776783SApple OSS Distributions        >
1875*e7776783SApple OSS Distributions          <field_name>CV</field_name>
1876*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
1877*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*e7776783SApple OSS Distributions        <field_description order="before">
1879*e7776783SApple OSS Distributions
1880*e7776783SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*e7776783SApple OSS Distributions
1882*e7776783SApple OSS Distributions        </field_description>
1883*e7776783SApple OSS Distributions        <field_values>
1884*e7776783SApple OSS Distributions
1885*e7776783SApple OSS Distributions
1886*e7776783SApple OSS Distributions                <field_value_instance>
1887*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
1888*e7776783SApple OSS Distributions        <field_value_description>
1889*e7776783SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*e7776783SApple OSS Distributions</field_value_description>
1891*e7776783SApple OSS Distributions    </field_value_instance>
1892*e7776783SApple OSS Distributions                <field_value_instance>
1893*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
1894*e7776783SApple OSS Distributions        <field_value_description>
1895*e7776783SApple OSS Distributions  <para>The COND field is valid.</para>
1896*e7776783SApple OSS Distributions</field_value_description>
1897*e7776783SApple OSS Distributions    </field_value_instance>
1898*e7776783SApple OSS Distributions        </field_values>
1899*e7776783SApple OSS Distributions            <field_description order="after">
1900*e7776783SApple OSS Distributions
1901*e7776783SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*e7776783SApple OSS Distributions<list type="unordered">
1904*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*e7776783SApple OSS Distributions</listitem></list>
1907*e7776783SApple OSS Distributions
1908*e7776783SApple OSS Distributions            </field_description>
1909*e7776783SApple OSS Distributions          <field_resets>
1910*e7776783SApple OSS Distributions
1911*e7776783SApple OSS Distributions    <field_reset>
1912*e7776783SApple OSS Distributions
1913*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*e7776783SApple OSS Distributions
1915*e7776783SApple OSS Distributions    </field_reset>
1916*e7776783SApple OSS Distributions</field_resets>
1917*e7776783SApple OSS Distributions      </field>
1918*e7776783SApple OSS Distributions        <field
1919*e7776783SApple OSS Distributions           id="COND_23_20"
1920*e7776783SApple OSS Distributions           is_variable_length="False"
1921*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1922*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1924*e7776783SApple OSS Distributions           is_constant_value="False"
1925*e7776783SApple OSS Distributions        >
1926*e7776783SApple OSS Distributions          <field_name>COND</field_name>
1927*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
1928*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*e7776783SApple OSS Distributions        <field_description order="before">
1930*e7776783SApple OSS Distributions
1931*e7776783SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*e7776783SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*e7776783SApple OSS Distributions<list type="unordered">
1935*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*e7776783SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*e7776783SApple OSS Distributions</listitem></list>
1939*e7776783SApple OSS Distributions</content>
1940*e7776783SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*e7776783SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*e7776783SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*e7776783SApple OSS Distributions</listitem></list>
1944*e7776783SApple OSS Distributions</content>
1945*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*e7776783SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*e7776783SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*e7776783SApple OSS Distributions</listitem></list>
1949*e7776783SApple OSS Distributions</content>
1950*e7776783SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*e7776783SApple OSS Distributions</listitem></list>
1952*e7776783SApple OSS Distributions
1953*e7776783SApple OSS Distributions        </field_description>
1954*e7776783SApple OSS Distributions        <field_values>
1955*e7776783SApple OSS Distributions
1956*e7776783SApple OSS Distributions
1957*e7776783SApple OSS Distributions        </field_values>
1958*e7776783SApple OSS Distributions          <field_resets>
1959*e7776783SApple OSS Distributions
1960*e7776783SApple OSS Distributions    <field_reset>
1961*e7776783SApple OSS Distributions
1962*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*e7776783SApple OSS Distributions
1964*e7776783SApple OSS Distributions    </field_reset>
1965*e7776783SApple OSS Distributions</field_resets>
1966*e7776783SApple OSS Distributions      </field>
1967*e7776783SApple OSS Distributions        <field
1968*e7776783SApple OSS Distributions           id="0_19_0"
1969*e7776783SApple OSS Distributions           is_variable_length="False"
1970*e7776783SApple OSS Distributions           has_partial_fieldset="False"
1971*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
1973*e7776783SApple OSS Distributions           is_constant_value="False"
1974*e7776783SApple OSS Distributions           rwtype="RES0"
1975*e7776783SApple OSS Distributions        >
1976*e7776783SApple OSS Distributions          <field_name>0</field_name>
1977*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
1978*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*e7776783SApple OSS Distributions        <field_description order="before">
1980*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*e7776783SApple OSS Distributions        </field_description>
1982*e7776783SApple OSS Distributions        <field_values>
1983*e7776783SApple OSS Distributions        </field_values>
1984*e7776783SApple OSS Distributions      </field>
1985*e7776783SApple OSS Distributions    <text_after_fields>
1986*e7776783SApple OSS Distributions
1987*e7776783SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*e7776783SApple OSS Distributions<list type="unordered">
1989*e7776783SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*e7776783SApple OSS Distributions</listitem></list>
1993*e7776783SApple OSS Distributions
1994*e7776783SApple OSS Distributions    </text_after_fields>
1995*e7776783SApple OSS Distributions  </fields>
1996*e7776783SApple OSS Distributions              <reg_fieldset length="25">
1997*e7776783SApple OSS Distributions
1998*e7776783SApple OSS Distributions
1999*e7776783SApple OSS Distributions
2000*e7776783SApple OSS Distributions
2001*e7776783SApple OSS Distributions
2002*e7776783SApple OSS Distributions
2003*e7776783SApple OSS Distributions
2004*e7776783SApple OSS Distributions
2005*e7776783SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*e7776783SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*e7776783SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*e7776783SApple OSS Distributions    </reg_fieldset>
2009*e7776783SApple OSS Distributions            </partial_fieldset>
2010*e7776783SApple OSS Distributions            <partial_fieldset>
2011*e7776783SApple OSS Distributions              <fields length="25">
2012*e7776783SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*e7776783SApple OSS Distributions    <text_before_fields>
2014*e7776783SApple OSS Distributions
2015*e7776783SApple OSS Distributions
2016*e7776783SApple OSS Distributions
2017*e7776783SApple OSS Distributions    </text_before_fields>
2018*e7776783SApple OSS Distributions
2019*e7776783SApple OSS Distributions        <field
2020*e7776783SApple OSS Distributions           id="0_24_0_1"
2021*e7776783SApple OSS Distributions           is_variable_length="False"
2022*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2023*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2025*e7776783SApple OSS Distributions           is_constant_value="False"
2026*e7776783SApple OSS Distributions           rwtype="RES0"
2027*e7776783SApple OSS Distributions        >
2028*e7776783SApple OSS Distributions          <field_name>0</field_name>
2029*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2030*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*e7776783SApple OSS Distributions        <field_description order="before">
2032*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*e7776783SApple OSS Distributions        </field_description>
2034*e7776783SApple OSS Distributions        <field_values>
2035*e7776783SApple OSS Distributions        </field_values>
2036*e7776783SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*e7776783SApple OSS Distributions      </field>
2038*e7776783SApple OSS Distributions        <field
2039*e7776783SApple OSS Distributions           id="0_24_0_2"
2040*e7776783SApple OSS Distributions           is_variable_length="False"
2041*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2042*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2044*e7776783SApple OSS Distributions           is_constant_value="False"
2045*e7776783SApple OSS Distributions           rwtype="RES0"
2046*e7776783SApple OSS Distributions        >
2047*e7776783SApple OSS Distributions          <field_name>0</field_name>
2048*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2049*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*e7776783SApple OSS Distributions        <field_description order="before">
2051*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*e7776783SApple OSS Distributions        </field_description>
2053*e7776783SApple OSS Distributions        <field_values>
2054*e7776783SApple OSS Distributions        </field_values>
2055*e7776783SApple OSS Distributions      </field>
2056*e7776783SApple OSS Distributions    <text_after_fields>
2057*e7776783SApple OSS Distributions
2058*e7776783SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*e7776783SApple OSS Distributions<list type="unordered">
2060*e7776783SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*e7776783SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*e7776783SApple OSS Distributions</listitem></list>
2063*e7776783SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*e7776783SApple OSS Distributions
2065*e7776783SApple OSS Distributions    </text_after_fields>
2066*e7776783SApple OSS Distributions  </fields>
2067*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2068*e7776783SApple OSS Distributions
2069*e7776783SApple OSS Distributions
2070*e7776783SApple OSS Distributions
2071*e7776783SApple OSS Distributions
2072*e7776783SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*e7776783SApple OSS Distributions    </reg_fieldset>
2074*e7776783SApple OSS Distributions            </partial_fieldset>
2075*e7776783SApple OSS Distributions            <partial_fieldset>
2076*e7776783SApple OSS Distributions              <fields length="25">
2077*e7776783SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*e7776783SApple OSS Distributions    <text_before_fields>
2079*e7776783SApple OSS Distributions
2080*e7776783SApple OSS Distributions
2081*e7776783SApple OSS Distributions
2082*e7776783SApple OSS Distributions    </text_before_fields>
2083*e7776783SApple OSS Distributions
2084*e7776783SApple OSS Distributions        <field
2085*e7776783SApple OSS Distributions           id="0_24_0"
2086*e7776783SApple OSS Distributions           is_variable_length="False"
2087*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2088*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2090*e7776783SApple OSS Distributions           is_constant_value="False"
2091*e7776783SApple OSS Distributions           rwtype="RES0"
2092*e7776783SApple OSS Distributions        >
2093*e7776783SApple OSS Distributions          <field_name>0</field_name>
2094*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2095*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*e7776783SApple OSS Distributions        <field_description order="before">
2097*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*e7776783SApple OSS Distributions        </field_description>
2099*e7776783SApple OSS Distributions        <field_values>
2100*e7776783SApple OSS Distributions        </field_values>
2101*e7776783SApple OSS Distributions      </field>
2102*e7776783SApple OSS Distributions    <text_after_fields>
2103*e7776783SApple OSS Distributions
2104*e7776783SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*e7776783SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*e7776783SApple OSS Distributions
2107*e7776783SApple OSS Distributions    </text_after_fields>
2108*e7776783SApple OSS Distributions  </fields>
2109*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2110*e7776783SApple OSS Distributions
2111*e7776783SApple OSS Distributions
2112*e7776783SApple OSS Distributions
2113*e7776783SApple OSS Distributions
2114*e7776783SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*e7776783SApple OSS Distributions    </reg_fieldset>
2116*e7776783SApple OSS Distributions            </partial_fieldset>
2117*e7776783SApple OSS Distributions            <partial_fieldset>
2118*e7776783SApple OSS Distributions              <fields length="25">
2119*e7776783SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*e7776783SApple OSS Distributions    <text_before_fields>
2121*e7776783SApple OSS Distributions
2122*e7776783SApple OSS Distributions
2123*e7776783SApple OSS Distributions
2124*e7776783SApple OSS Distributions    </text_before_fields>
2125*e7776783SApple OSS Distributions
2126*e7776783SApple OSS Distributions        <field
2127*e7776783SApple OSS Distributions           id="0_24_16"
2128*e7776783SApple OSS Distributions           is_variable_length="False"
2129*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2130*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2132*e7776783SApple OSS Distributions           is_constant_value="False"
2133*e7776783SApple OSS Distributions           rwtype="RES0"
2134*e7776783SApple OSS Distributions        >
2135*e7776783SApple OSS Distributions          <field_name>0</field_name>
2136*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2137*e7776783SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*e7776783SApple OSS Distributions        <field_description order="before">
2139*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*e7776783SApple OSS Distributions        </field_description>
2141*e7776783SApple OSS Distributions        <field_values>
2142*e7776783SApple OSS Distributions        </field_values>
2143*e7776783SApple OSS Distributions      </field>
2144*e7776783SApple OSS Distributions        <field
2145*e7776783SApple OSS Distributions           id="imm16_15_0"
2146*e7776783SApple OSS Distributions           is_variable_length="False"
2147*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2148*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2150*e7776783SApple OSS Distributions           is_constant_value="False"
2151*e7776783SApple OSS Distributions        >
2152*e7776783SApple OSS Distributions          <field_name>imm16</field_name>
2153*e7776783SApple OSS Distributions        <field_msb>15</field_msb>
2154*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*e7776783SApple OSS Distributions        <field_description order="before">
2156*e7776783SApple OSS Distributions
2157*e7776783SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*e7776783SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*e7776783SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*e7776783SApple OSS Distributions<list type="unordered">
2161*e7776783SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*e7776783SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*e7776783SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*e7776783SApple OSS Distributions</listitem></list>
2165*e7776783SApple OSS Distributions</content>
2166*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*e7776783SApple OSS Distributions</listitem></list>
2168*e7776783SApple OSS Distributions
2169*e7776783SApple OSS Distributions        </field_description>
2170*e7776783SApple OSS Distributions        <field_values>
2171*e7776783SApple OSS Distributions
2172*e7776783SApple OSS Distributions
2173*e7776783SApple OSS Distributions        </field_values>
2174*e7776783SApple OSS Distributions          <field_resets>
2175*e7776783SApple OSS Distributions
2176*e7776783SApple OSS Distributions    <field_reset>
2177*e7776783SApple OSS Distributions
2178*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*e7776783SApple OSS Distributions
2180*e7776783SApple OSS Distributions    </field_reset>
2181*e7776783SApple OSS Distributions</field_resets>
2182*e7776783SApple OSS Distributions      </field>
2183*e7776783SApple OSS Distributions    <text_after_fields>
2184*e7776783SApple OSS Distributions
2185*e7776783SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*e7776783SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*e7776783SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*e7776783SApple OSS Distributions
2189*e7776783SApple OSS Distributions    </text_after_fields>
2190*e7776783SApple OSS Distributions  </fields>
2191*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2192*e7776783SApple OSS Distributions
2193*e7776783SApple OSS Distributions
2194*e7776783SApple OSS Distributions
2195*e7776783SApple OSS Distributions
2196*e7776783SApple OSS Distributions
2197*e7776783SApple OSS Distributions
2198*e7776783SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*e7776783SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*e7776783SApple OSS Distributions    </reg_fieldset>
2201*e7776783SApple OSS Distributions            </partial_fieldset>
2202*e7776783SApple OSS Distributions            <partial_fieldset>
2203*e7776783SApple OSS Distributions              <fields length="25">
2204*e7776783SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*e7776783SApple OSS Distributions    <text_before_fields>
2206*e7776783SApple OSS Distributions
2207*e7776783SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*e7776783SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*e7776783SApple OSS Distributions
2210*e7776783SApple OSS Distributions    </text_before_fields>
2211*e7776783SApple OSS Distributions
2212*e7776783SApple OSS Distributions        <field
2213*e7776783SApple OSS Distributions           id="CV_24_24"
2214*e7776783SApple OSS Distributions           is_variable_length="False"
2215*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2216*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2218*e7776783SApple OSS Distributions           is_constant_value="False"
2219*e7776783SApple OSS Distributions        >
2220*e7776783SApple OSS Distributions          <field_name>CV</field_name>
2221*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2222*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*e7776783SApple OSS Distributions        <field_description order="before">
2224*e7776783SApple OSS Distributions
2225*e7776783SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*e7776783SApple OSS Distributions
2227*e7776783SApple OSS Distributions        </field_description>
2228*e7776783SApple OSS Distributions        <field_values>
2229*e7776783SApple OSS Distributions
2230*e7776783SApple OSS Distributions
2231*e7776783SApple OSS Distributions                <field_value_instance>
2232*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
2233*e7776783SApple OSS Distributions        <field_value_description>
2234*e7776783SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*e7776783SApple OSS Distributions</field_value_description>
2236*e7776783SApple OSS Distributions    </field_value_instance>
2237*e7776783SApple OSS Distributions                <field_value_instance>
2238*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
2239*e7776783SApple OSS Distributions        <field_value_description>
2240*e7776783SApple OSS Distributions  <para>The COND field is valid.</para>
2241*e7776783SApple OSS Distributions</field_value_description>
2242*e7776783SApple OSS Distributions    </field_value_instance>
2243*e7776783SApple OSS Distributions        </field_values>
2244*e7776783SApple OSS Distributions            <field_description order="after">
2245*e7776783SApple OSS Distributions
2246*e7776783SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*e7776783SApple OSS Distributions<list type="unordered">
2249*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*e7776783SApple OSS Distributions</listitem></list>
2252*e7776783SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*e7776783SApple OSS Distributions
2254*e7776783SApple OSS Distributions            </field_description>
2255*e7776783SApple OSS Distributions          <field_resets>
2256*e7776783SApple OSS Distributions
2257*e7776783SApple OSS Distributions    <field_reset>
2258*e7776783SApple OSS Distributions
2259*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*e7776783SApple OSS Distributions
2261*e7776783SApple OSS Distributions    </field_reset>
2262*e7776783SApple OSS Distributions</field_resets>
2263*e7776783SApple OSS Distributions      </field>
2264*e7776783SApple OSS Distributions        <field
2265*e7776783SApple OSS Distributions           id="COND_23_20"
2266*e7776783SApple OSS Distributions           is_variable_length="False"
2267*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2268*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2270*e7776783SApple OSS Distributions           is_constant_value="False"
2271*e7776783SApple OSS Distributions        >
2272*e7776783SApple OSS Distributions          <field_name>COND</field_name>
2273*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
2274*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*e7776783SApple OSS Distributions        <field_description order="before">
2276*e7776783SApple OSS Distributions
2277*e7776783SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*e7776783SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*e7776783SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*e7776783SApple OSS Distributions<list type="unordered">
2281*e7776783SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*e7776783SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*e7776783SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*e7776783SApple OSS Distributions</listitem></list>
2285*e7776783SApple OSS Distributions</content>
2286*e7776783SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*e7776783SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*e7776783SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*e7776783SApple OSS Distributions</listitem></list>
2290*e7776783SApple OSS Distributions</content>
2291*e7776783SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*e7776783SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*e7776783SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*e7776783SApple OSS Distributions</listitem></list>
2295*e7776783SApple OSS Distributions</content>
2296*e7776783SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*e7776783SApple OSS Distributions</listitem></list>
2298*e7776783SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*e7776783SApple OSS Distributions
2300*e7776783SApple OSS Distributions        </field_description>
2301*e7776783SApple OSS Distributions        <field_values>
2302*e7776783SApple OSS Distributions
2303*e7776783SApple OSS Distributions
2304*e7776783SApple OSS Distributions        </field_values>
2305*e7776783SApple OSS Distributions          <field_resets>
2306*e7776783SApple OSS Distributions
2307*e7776783SApple OSS Distributions    <field_reset>
2308*e7776783SApple OSS Distributions
2309*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*e7776783SApple OSS Distributions
2311*e7776783SApple OSS Distributions    </field_reset>
2312*e7776783SApple OSS Distributions</field_resets>
2313*e7776783SApple OSS Distributions      </field>
2314*e7776783SApple OSS Distributions        <field
2315*e7776783SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*e7776783SApple OSS Distributions           is_variable_length="False"
2317*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2318*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2320*e7776783SApple OSS Distributions           is_constant_value="False"
2321*e7776783SApple OSS Distributions        >
2322*e7776783SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
2324*e7776783SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*e7776783SApple OSS Distributions        <field_description order="before">
2326*e7776783SApple OSS Distributions
2327*e7776783SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*e7776783SApple OSS Distributions
2329*e7776783SApple OSS Distributions        </field_description>
2330*e7776783SApple OSS Distributions        <field_values>
2331*e7776783SApple OSS Distributions
2332*e7776783SApple OSS Distributions
2333*e7776783SApple OSS Distributions                <field_value_instance>
2334*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
2335*e7776783SApple OSS Distributions        <field_value_description>
2336*e7776783SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*e7776783SApple OSS Distributions</field_value_description>
2338*e7776783SApple OSS Distributions    </field_value_instance>
2339*e7776783SApple OSS Distributions                <field_value_instance>
2340*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
2341*e7776783SApple OSS Distributions        <field_value_description>
2342*e7776783SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*e7776783SApple OSS Distributions</field_value_description>
2344*e7776783SApple OSS Distributions    </field_value_instance>
2345*e7776783SApple OSS Distributions        </field_values>
2346*e7776783SApple OSS Distributions            <field_description order="after">
2347*e7776783SApple OSS Distributions
2348*e7776783SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*e7776783SApple OSS Distributions
2350*e7776783SApple OSS Distributions            </field_description>
2351*e7776783SApple OSS Distributions          <field_resets>
2352*e7776783SApple OSS Distributions
2353*e7776783SApple OSS Distributions    <field_reset>
2354*e7776783SApple OSS Distributions
2355*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*e7776783SApple OSS Distributions
2357*e7776783SApple OSS Distributions    </field_reset>
2358*e7776783SApple OSS Distributions</field_resets>
2359*e7776783SApple OSS Distributions      </field>
2360*e7776783SApple OSS Distributions        <field
2361*e7776783SApple OSS Distributions           id="0_18_0"
2362*e7776783SApple OSS Distributions           is_variable_length="False"
2363*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2364*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2366*e7776783SApple OSS Distributions           is_constant_value="False"
2367*e7776783SApple OSS Distributions           rwtype="RES0"
2368*e7776783SApple OSS Distributions        >
2369*e7776783SApple OSS Distributions          <field_name>0</field_name>
2370*e7776783SApple OSS Distributions        <field_msb>18</field_msb>
2371*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*e7776783SApple OSS Distributions        <field_description order="before">
2373*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*e7776783SApple OSS Distributions        </field_description>
2375*e7776783SApple OSS Distributions        <field_values>
2376*e7776783SApple OSS Distributions        </field_values>
2377*e7776783SApple OSS Distributions      </field>
2378*e7776783SApple OSS Distributions    <text_after_fields>
2379*e7776783SApple OSS Distributions
2380*e7776783SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*e7776783SApple OSS Distributions
2382*e7776783SApple OSS Distributions    </text_after_fields>
2383*e7776783SApple OSS Distributions  </fields>
2384*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2385*e7776783SApple OSS Distributions
2386*e7776783SApple OSS Distributions
2387*e7776783SApple OSS Distributions
2388*e7776783SApple OSS Distributions
2389*e7776783SApple OSS Distributions
2390*e7776783SApple OSS Distributions
2391*e7776783SApple OSS Distributions
2392*e7776783SApple OSS Distributions
2393*e7776783SApple OSS Distributions
2394*e7776783SApple OSS Distributions
2395*e7776783SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*e7776783SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*e7776783SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*e7776783SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*e7776783SApple OSS Distributions    </reg_fieldset>
2400*e7776783SApple OSS Distributions            </partial_fieldset>
2401*e7776783SApple OSS Distributions            <partial_fieldset>
2402*e7776783SApple OSS Distributions              <fields length="25">
2403*e7776783SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*e7776783SApple OSS Distributions    <text_before_fields>
2405*e7776783SApple OSS Distributions
2406*e7776783SApple OSS Distributions
2407*e7776783SApple OSS Distributions
2408*e7776783SApple OSS Distributions    </text_before_fields>
2409*e7776783SApple OSS Distributions
2410*e7776783SApple OSS Distributions        <field
2411*e7776783SApple OSS Distributions           id="0_24_16"
2412*e7776783SApple OSS Distributions           is_variable_length="False"
2413*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2414*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2416*e7776783SApple OSS Distributions           is_constant_value="False"
2417*e7776783SApple OSS Distributions           rwtype="RES0"
2418*e7776783SApple OSS Distributions        >
2419*e7776783SApple OSS Distributions          <field_name>0</field_name>
2420*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2421*e7776783SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*e7776783SApple OSS Distributions        <field_description order="before">
2423*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*e7776783SApple OSS Distributions        </field_description>
2425*e7776783SApple OSS Distributions        <field_values>
2426*e7776783SApple OSS Distributions        </field_values>
2427*e7776783SApple OSS Distributions      </field>
2428*e7776783SApple OSS Distributions        <field
2429*e7776783SApple OSS Distributions           id="imm16_15_0"
2430*e7776783SApple OSS Distributions           is_variable_length="False"
2431*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2432*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2434*e7776783SApple OSS Distributions           is_constant_value="False"
2435*e7776783SApple OSS Distributions        >
2436*e7776783SApple OSS Distributions          <field_name>imm16</field_name>
2437*e7776783SApple OSS Distributions        <field_msb>15</field_msb>
2438*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*e7776783SApple OSS Distributions        <field_description order="before">
2440*e7776783SApple OSS Distributions
2441*e7776783SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*e7776783SApple OSS Distributions
2443*e7776783SApple OSS Distributions        </field_description>
2444*e7776783SApple OSS Distributions        <field_values>
2445*e7776783SApple OSS Distributions
2446*e7776783SApple OSS Distributions
2447*e7776783SApple OSS Distributions        </field_values>
2448*e7776783SApple OSS Distributions          <field_resets>
2449*e7776783SApple OSS Distributions
2450*e7776783SApple OSS Distributions    <field_reset>
2451*e7776783SApple OSS Distributions
2452*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*e7776783SApple OSS Distributions
2454*e7776783SApple OSS Distributions    </field_reset>
2455*e7776783SApple OSS Distributions</field_resets>
2456*e7776783SApple OSS Distributions      </field>
2457*e7776783SApple OSS Distributions    <text_after_fields>
2458*e7776783SApple OSS Distributions
2459*e7776783SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*e7776783SApple OSS Distributions<list type="unordered">
2461*e7776783SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*e7776783SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*e7776783SApple OSS Distributions</listitem></list>
2464*e7776783SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*e7776783SApple OSS Distributions
2466*e7776783SApple OSS Distributions    </text_after_fields>
2467*e7776783SApple OSS Distributions  </fields>
2468*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2469*e7776783SApple OSS Distributions
2470*e7776783SApple OSS Distributions
2471*e7776783SApple OSS Distributions
2472*e7776783SApple OSS Distributions
2473*e7776783SApple OSS Distributions
2474*e7776783SApple OSS Distributions
2475*e7776783SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*e7776783SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*e7776783SApple OSS Distributions    </reg_fieldset>
2478*e7776783SApple OSS Distributions            </partial_fieldset>
2479*e7776783SApple OSS Distributions            <partial_fieldset>
2480*e7776783SApple OSS Distributions              <fields length="25">
2481*e7776783SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*e7776783SApple OSS Distributions    <text_before_fields>
2483*e7776783SApple OSS Distributions
2484*e7776783SApple OSS Distributions
2485*e7776783SApple OSS Distributions
2486*e7776783SApple OSS Distributions    </text_before_fields>
2487*e7776783SApple OSS Distributions
2488*e7776783SApple OSS Distributions        <field
2489*e7776783SApple OSS Distributions           id="0_24_22"
2490*e7776783SApple OSS Distributions           is_variable_length="False"
2491*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2492*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2494*e7776783SApple OSS Distributions           is_constant_value="False"
2495*e7776783SApple OSS Distributions           rwtype="RES0"
2496*e7776783SApple OSS Distributions        >
2497*e7776783SApple OSS Distributions          <field_name>0</field_name>
2498*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2499*e7776783SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*e7776783SApple OSS Distributions        <field_description order="before">
2501*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*e7776783SApple OSS Distributions        </field_description>
2503*e7776783SApple OSS Distributions        <field_values>
2504*e7776783SApple OSS Distributions        </field_values>
2505*e7776783SApple OSS Distributions      </field>
2506*e7776783SApple OSS Distributions        <field
2507*e7776783SApple OSS Distributions           id="Op0_21_20"
2508*e7776783SApple OSS Distributions           is_variable_length="False"
2509*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2510*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2512*e7776783SApple OSS Distributions           is_constant_value="False"
2513*e7776783SApple OSS Distributions        >
2514*e7776783SApple OSS Distributions          <field_name>Op0</field_name>
2515*e7776783SApple OSS Distributions        <field_msb>21</field_msb>
2516*e7776783SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*e7776783SApple OSS Distributions        <field_description order="before">
2518*e7776783SApple OSS Distributions
2519*e7776783SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*e7776783SApple OSS Distributions
2521*e7776783SApple OSS Distributions        </field_description>
2522*e7776783SApple OSS Distributions        <field_values>
2523*e7776783SApple OSS Distributions
2524*e7776783SApple OSS Distributions
2525*e7776783SApple OSS Distributions        </field_values>
2526*e7776783SApple OSS Distributions          <field_resets>
2527*e7776783SApple OSS Distributions
2528*e7776783SApple OSS Distributions    <field_reset>
2529*e7776783SApple OSS Distributions
2530*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*e7776783SApple OSS Distributions
2532*e7776783SApple OSS Distributions    </field_reset>
2533*e7776783SApple OSS Distributions</field_resets>
2534*e7776783SApple OSS Distributions      </field>
2535*e7776783SApple OSS Distributions        <field
2536*e7776783SApple OSS Distributions           id="Op2_19_17"
2537*e7776783SApple OSS Distributions           is_variable_length="False"
2538*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2539*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2541*e7776783SApple OSS Distributions           is_constant_value="False"
2542*e7776783SApple OSS Distributions        >
2543*e7776783SApple OSS Distributions          <field_name>Op2</field_name>
2544*e7776783SApple OSS Distributions        <field_msb>19</field_msb>
2545*e7776783SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*e7776783SApple OSS Distributions        <field_description order="before">
2547*e7776783SApple OSS Distributions
2548*e7776783SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*e7776783SApple OSS Distributions
2550*e7776783SApple OSS Distributions        </field_description>
2551*e7776783SApple OSS Distributions        <field_values>
2552*e7776783SApple OSS Distributions
2553*e7776783SApple OSS Distributions
2554*e7776783SApple OSS Distributions        </field_values>
2555*e7776783SApple OSS Distributions          <field_resets>
2556*e7776783SApple OSS Distributions
2557*e7776783SApple OSS Distributions    <field_reset>
2558*e7776783SApple OSS Distributions
2559*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*e7776783SApple OSS Distributions
2561*e7776783SApple OSS Distributions    </field_reset>
2562*e7776783SApple OSS Distributions</field_resets>
2563*e7776783SApple OSS Distributions      </field>
2564*e7776783SApple OSS Distributions        <field
2565*e7776783SApple OSS Distributions           id="Op1_16_14"
2566*e7776783SApple OSS Distributions           is_variable_length="False"
2567*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2568*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2570*e7776783SApple OSS Distributions           is_constant_value="False"
2571*e7776783SApple OSS Distributions        >
2572*e7776783SApple OSS Distributions          <field_name>Op1</field_name>
2573*e7776783SApple OSS Distributions        <field_msb>16</field_msb>
2574*e7776783SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*e7776783SApple OSS Distributions        <field_description order="before">
2576*e7776783SApple OSS Distributions
2577*e7776783SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*e7776783SApple OSS Distributions
2579*e7776783SApple OSS Distributions        </field_description>
2580*e7776783SApple OSS Distributions        <field_values>
2581*e7776783SApple OSS Distributions
2582*e7776783SApple OSS Distributions
2583*e7776783SApple OSS Distributions        </field_values>
2584*e7776783SApple OSS Distributions          <field_resets>
2585*e7776783SApple OSS Distributions
2586*e7776783SApple OSS Distributions    <field_reset>
2587*e7776783SApple OSS Distributions
2588*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*e7776783SApple OSS Distributions
2590*e7776783SApple OSS Distributions    </field_reset>
2591*e7776783SApple OSS Distributions</field_resets>
2592*e7776783SApple OSS Distributions      </field>
2593*e7776783SApple OSS Distributions        <field
2594*e7776783SApple OSS Distributions           id="CRn_13_10"
2595*e7776783SApple OSS Distributions           is_variable_length="False"
2596*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2597*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2599*e7776783SApple OSS Distributions           is_constant_value="False"
2600*e7776783SApple OSS Distributions        >
2601*e7776783SApple OSS Distributions          <field_name>CRn</field_name>
2602*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
2603*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*e7776783SApple OSS Distributions        <field_description order="before">
2605*e7776783SApple OSS Distributions
2606*e7776783SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*e7776783SApple OSS Distributions
2608*e7776783SApple OSS Distributions        </field_description>
2609*e7776783SApple OSS Distributions        <field_values>
2610*e7776783SApple OSS Distributions
2611*e7776783SApple OSS Distributions
2612*e7776783SApple OSS Distributions        </field_values>
2613*e7776783SApple OSS Distributions          <field_resets>
2614*e7776783SApple OSS Distributions
2615*e7776783SApple OSS Distributions    <field_reset>
2616*e7776783SApple OSS Distributions
2617*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*e7776783SApple OSS Distributions
2619*e7776783SApple OSS Distributions    </field_reset>
2620*e7776783SApple OSS Distributions</field_resets>
2621*e7776783SApple OSS Distributions      </field>
2622*e7776783SApple OSS Distributions        <field
2623*e7776783SApple OSS Distributions           id="Rt_9_5"
2624*e7776783SApple OSS Distributions           is_variable_length="False"
2625*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2626*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2628*e7776783SApple OSS Distributions           is_constant_value="False"
2629*e7776783SApple OSS Distributions        >
2630*e7776783SApple OSS Distributions          <field_name>Rt</field_name>
2631*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
2632*e7776783SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*e7776783SApple OSS Distributions        <field_description order="before">
2634*e7776783SApple OSS Distributions
2635*e7776783SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*e7776783SApple OSS Distributions
2637*e7776783SApple OSS Distributions        </field_description>
2638*e7776783SApple OSS Distributions        <field_values>
2639*e7776783SApple OSS Distributions
2640*e7776783SApple OSS Distributions
2641*e7776783SApple OSS Distributions        </field_values>
2642*e7776783SApple OSS Distributions          <field_resets>
2643*e7776783SApple OSS Distributions
2644*e7776783SApple OSS Distributions    <field_reset>
2645*e7776783SApple OSS Distributions
2646*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*e7776783SApple OSS Distributions
2648*e7776783SApple OSS Distributions    </field_reset>
2649*e7776783SApple OSS Distributions</field_resets>
2650*e7776783SApple OSS Distributions      </field>
2651*e7776783SApple OSS Distributions        <field
2652*e7776783SApple OSS Distributions           id="CRm_4_1"
2653*e7776783SApple OSS Distributions           is_variable_length="False"
2654*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2655*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2657*e7776783SApple OSS Distributions           is_constant_value="False"
2658*e7776783SApple OSS Distributions        >
2659*e7776783SApple OSS Distributions          <field_name>CRm</field_name>
2660*e7776783SApple OSS Distributions        <field_msb>4</field_msb>
2661*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*e7776783SApple OSS Distributions        <field_description order="before">
2663*e7776783SApple OSS Distributions
2664*e7776783SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*e7776783SApple OSS Distributions
2666*e7776783SApple OSS Distributions        </field_description>
2667*e7776783SApple OSS Distributions        <field_values>
2668*e7776783SApple OSS Distributions
2669*e7776783SApple OSS Distributions
2670*e7776783SApple OSS Distributions        </field_values>
2671*e7776783SApple OSS Distributions          <field_resets>
2672*e7776783SApple OSS Distributions
2673*e7776783SApple OSS Distributions    <field_reset>
2674*e7776783SApple OSS Distributions
2675*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*e7776783SApple OSS Distributions
2677*e7776783SApple OSS Distributions    </field_reset>
2678*e7776783SApple OSS Distributions</field_resets>
2679*e7776783SApple OSS Distributions      </field>
2680*e7776783SApple OSS Distributions        <field
2681*e7776783SApple OSS Distributions           id="Direction_0_0"
2682*e7776783SApple OSS Distributions           is_variable_length="False"
2683*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2684*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2686*e7776783SApple OSS Distributions           is_constant_value="False"
2687*e7776783SApple OSS Distributions        >
2688*e7776783SApple OSS Distributions          <field_name>Direction</field_name>
2689*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
2690*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*e7776783SApple OSS Distributions        <field_description order="before">
2692*e7776783SApple OSS Distributions
2693*e7776783SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*e7776783SApple OSS Distributions
2695*e7776783SApple OSS Distributions        </field_description>
2696*e7776783SApple OSS Distributions        <field_values>
2697*e7776783SApple OSS Distributions
2698*e7776783SApple OSS Distributions
2699*e7776783SApple OSS Distributions                <field_value_instance>
2700*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
2701*e7776783SApple OSS Distributions        <field_value_description>
2702*e7776783SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*e7776783SApple OSS Distributions</field_value_description>
2704*e7776783SApple OSS Distributions    </field_value_instance>
2705*e7776783SApple OSS Distributions                <field_value_instance>
2706*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
2707*e7776783SApple OSS Distributions        <field_value_description>
2708*e7776783SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*e7776783SApple OSS Distributions</field_value_description>
2710*e7776783SApple OSS Distributions    </field_value_instance>
2711*e7776783SApple OSS Distributions        </field_values>
2712*e7776783SApple OSS Distributions          <field_resets>
2713*e7776783SApple OSS Distributions
2714*e7776783SApple OSS Distributions    <field_reset>
2715*e7776783SApple OSS Distributions
2716*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*e7776783SApple OSS Distributions
2718*e7776783SApple OSS Distributions    </field_reset>
2719*e7776783SApple OSS Distributions</field_resets>
2720*e7776783SApple OSS Distributions      </field>
2721*e7776783SApple OSS Distributions    <text_after_fields>
2722*e7776783SApple OSS Distributions
2723*e7776783SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*e7776783SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*e7776783SApple OSS Distributions<list type="unordered">
2726*e7776783SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*e7776783SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*e7776783SApple OSS Distributions</listitem></list>
2737*e7776783SApple OSS Distributions</content>
2738*e7776783SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*e7776783SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*e7776783SApple OSS Distributions</listitem></list>
2759*e7776783SApple OSS Distributions</content>
2760*e7776783SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*e7776783SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*e7776783SApple OSS Distributions</listitem></list>
2769*e7776783SApple OSS Distributions</content>
2770*e7776783SApple OSS Distributions</listitem></list>
2771*e7776783SApple OSS Distributions
2772*e7776783SApple OSS Distributions    </text_after_fields>
2773*e7776783SApple OSS Distributions  </fields>
2774*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2775*e7776783SApple OSS Distributions
2776*e7776783SApple OSS Distributions
2777*e7776783SApple OSS Distributions
2778*e7776783SApple OSS Distributions
2779*e7776783SApple OSS Distributions
2780*e7776783SApple OSS Distributions
2781*e7776783SApple OSS Distributions
2782*e7776783SApple OSS Distributions
2783*e7776783SApple OSS Distributions
2784*e7776783SApple OSS Distributions
2785*e7776783SApple OSS Distributions
2786*e7776783SApple OSS Distributions
2787*e7776783SApple OSS Distributions
2788*e7776783SApple OSS Distributions
2789*e7776783SApple OSS Distributions
2790*e7776783SApple OSS Distributions
2791*e7776783SApple OSS Distributions
2792*e7776783SApple OSS Distributions
2793*e7776783SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*e7776783SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*e7776783SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*e7776783SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*e7776783SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*e7776783SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*e7776783SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*e7776783SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*e7776783SApple OSS Distributions    </reg_fieldset>
2802*e7776783SApple OSS Distributions            </partial_fieldset>
2803*e7776783SApple OSS Distributions            <partial_fieldset>
2804*e7776783SApple OSS Distributions              <fields length="25">
2805*e7776783SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*e7776783SApple OSS Distributions    <text_before_fields>
2807*e7776783SApple OSS Distributions
2808*e7776783SApple OSS Distributions
2809*e7776783SApple OSS Distributions
2810*e7776783SApple OSS Distributions    </text_before_fields>
2811*e7776783SApple OSS Distributions
2812*e7776783SApple OSS Distributions        <field
2813*e7776783SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*e7776783SApple OSS Distributions           is_variable_length="False"
2815*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2816*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2818*e7776783SApple OSS Distributions           is_constant_value="False"
2819*e7776783SApple OSS Distributions        >
2820*e7776783SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2822*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*e7776783SApple OSS Distributions        <field_description order="before">
2824*e7776783SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*e7776783SApple OSS Distributions
2826*e7776783SApple OSS Distributions
2827*e7776783SApple OSS Distributions
2828*e7776783SApple OSS Distributions        </field_description>
2829*e7776783SApple OSS Distributions        <field_values>
2830*e7776783SApple OSS Distributions
2831*e7776783SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*e7776783SApple OSS Distributions        </field_values>
2833*e7776783SApple OSS Distributions          <field_resets>
2834*e7776783SApple OSS Distributions
2835*e7776783SApple OSS Distributions    <field_reset>
2836*e7776783SApple OSS Distributions
2837*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*e7776783SApple OSS Distributions
2839*e7776783SApple OSS Distributions    </field_reset>
2840*e7776783SApple OSS Distributions</field_resets>
2841*e7776783SApple OSS Distributions      </field>
2842*e7776783SApple OSS Distributions    <text_after_fields>
2843*e7776783SApple OSS Distributions
2844*e7776783SApple OSS Distributions
2845*e7776783SApple OSS Distributions
2846*e7776783SApple OSS Distributions    </text_after_fields>
2847*e7776783SApple OSS Distributions  </fields>
2848*e7776783SApple OSS Distributions              <reg_fieldset length="25">
2849*e7776783SApple OSS Distributions
2850*e7776783SApple OSS Distributions
2851*e7776783SApple OSS Distributions
2852*e7776783SApple OSS Distributions
2853*e7776783SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*e7776783SApple OSS Distributions    </reg_fieldset>
2855*e7776783SApple OSS Distributions            </partial_fieldset>
2856*e7776783SApple OSS Distributions            <partial_fieldset>
2857*e7776783SApple OSS Distributions              <fields length="25">
2858*e7776783SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*e7776783SApple OSS Distributions    <text_before_fields>
2860*e7776783SApple OSS Distributions
2861*e7776783SApple OSS Distributions
2862*e7776783SApple OSS Distributions
2863*e7776783SApple OSS Distributions    </text_before_fields>
2864*e7776783SApple OSS Distributions
2865*e7776783SApple OSS Distributions        <field
2866*e7776783SApple OSS Distributions           id="0_24_13"
2867*e7776783SApple OSS Distributions           is_variable_length="False"
2868*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2869*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2871*e7776783SApple OSS Distributions           is_constant_value="False"
2872*e7776783SApple OSS Distributions           rwtype="RES0"
2873*e7776783SApple OSS Distributions        >
2874*e7776783SApple OSS Distributions          <field_name>0</field_name>
2875*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
2876*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*e7776783SApple OSS Distributions        <field_description order="before">
2878*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*e7776783SApple OSS Distributions        </field_description>
2880*e7776783SApple OSS Distributions        <field_values>
2881*e7776783SApple OSS Distributions        </field_values>
2882*e7776783SApple OSS Distributions      </field>
2883*e7776783SApple OSS Distributions        <field
2884*e7776783SApple OSS Distributions           id="SET_12_11"
2885*e7776783SApple OSS Distributions           is_variable_length="False"
2886*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2887*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2889*e7776783SApple OSS Distributions           is_constant_value="False"
2890*e7776783SApple OSS Distributions        >
2891*e7776783SApple OSS Distributions          <field_name>SET</field_name>
2892*e7776783SApple OSS Distributions        <field_msb>12</field_msb>
2893*e7776783SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*e7776783SApple OSS Distributions        <field_description order="before">
2895*e7776783SApple OSS Distributions
2896*e7776783SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*e7776783SApple OSS Distributions
2898*e7776783SApple OSS Distributions        </field_description>
2899*e7776783SApple OSS Distributions        <field_values>
2900*e7776783SApple OSS Distributions
2901*e7776783SApple OSS Distributions
2902*e7776783SApple OSS Distributions                <field_value_instance>
2903*e7776783SApple OSS Distributions            <field_value>0b00</field_value>
2904*e7776783SApple OSS Distributions        <field_value_description>
2905*e7776783SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*e7776783SApple OSS Distributions</field_value_description>
2907*e7776783SApple OSS Distributions    </field_value_instance>
2908*e7776783SApple OSS Distributions                <field_value_instance>
2909*e7776783SApple OSS Distributions            <field_value>0b10</field_value>
2910*e7776783SApple OSS Distributions        <field_value_description>
2911*e7776783SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*e7776783SApple OSS Distributions</field_value_description>
2913*e7776783SApple OSS Distributions    </field_value_instance>
2914*e7776783SApple OSS Distributions                <field_value_instance>
2915*e7776783SApple OSS Distributions            <field_value>0b11</field_value>
2916*e7776783SApple OSS Distributions        <field_value_description>
2917*e7776783SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*e7776783SApple OSS Distributions</field_value_description>
2919*e7776783SApple OSS Distributions    </field_value_instance>
2920*e7776783SApple OSS Distributions        </field_values>
2921*e7776783SApple OSS Distributions            <field_description order="after">
2922*e7776783SApple OSS Distributions
2923*e7776783SApple OSS Distributions  <para>All other values are reserved.</para>
2924*e7776783SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*e7776783SApple OSS Distributions<list type="unordered">
2926*e7776783SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*e7776783SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*e7776783SApple OSS Distributions</listitem></list>
2929*e7776783SApple OSS Distributions
2930*e7776783SApple OSS Distributions            </field_description>
2931*e7776783SApple OSS Distributions          <field_resets>
2932*e7776783SApple OSS Distributions
2933*e7776783SApple OSS Distributions    <field_reset>
2934*e7776783SApple OSS Distributions
2935*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*e7776783SApple OSS Distributions
2937*e7776783SApple OSS Distributions    </field_reset>
2938*e7776783SApple OSS Distributions</field_resets>
2939*e7776783SApple OSS Distributions      </field>
2940*e7776783SApple OSS Distributions        <field
2941*e7776783SApple OSS Distributions           id="FnV_10_10"
2942*e7776783SApple OSS Distributions           is_variable_length="False"
2943*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2944*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2946*e7776783SApple OSS Distributions           is_constant_value="False"
2947*e7776783SApple OSS Distributions        >
2948*e7776783SApple OSS Distributions          <field_name>FnV</field_name>
2949*e7776783SApple OSS Distributions        <field_msb>10</field_msb>
2950*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*e7776783SApple OSS Distributions        <field_description order="before">
2952*e7776783SApple OSS Distributions
2953*e7776783SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*e7776783SApple OSS Distributions
2955*e7776783SApple OSS Distributions        </field_description>
2956*e7776783SApple OSS Distributions        <field_values>
2957*e7776783SApple OSS Distributions
2958*e7776783SApple OSS Distributions
2959*e7776783SApple OSS Distributions                <field_value_instance>
2960*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
2961*e7776783SApple OSS Distributions        <field_value_description>
2962*e7776783SApple OSS Distributions  <para>FAR is valid.</para>
2963*e7776783SApple OSS Distributions</field_value_description>
2964*e7776783SApple OSS Distributions    </field_value_instance>
2965*e7776783SApple OSS Distributions                <field_value_instance>
2966*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
2967*e7776783SApple OSS Distributions        <field_value_description>
2968*e7776783SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*e7776783SApple OSS Distributions</field_value_description>
2970*e7776783SApple OSS Distributions    </field_value_instance>
2971*e7776783SApple OSS Distributions        </field_values>
2972*e7776783SApple OSS Distributions            <field_description order="after">
2973*e7776783SApple OSS Distributions
2974*e7776783SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*e7776783SApple OSS Distributions
2976*e7776783SApple OSS Distributions            </field_description>
2977*e7776783SApple OSS Distributions          <field_resets>
2978*e7776783SApple OSS Distributions
2979*e7776783SApple OSS Distributions    <field_reset>
2980*e7776783SApple OSS Distributions
2981*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*e7776783SApple OSS Distributions
2983*e7776783SApple OSS Distributions    </field_reset>
2984*e7776783SApple OSS Distributions</field_resets>
2985*e7776783SApple OSS Distributions      </field>
2986*e7776783SApple OSS Distributions        <field
2987*e7776783SApple OSS Distributions           id="EA_9_9"
2988*e7776783SApple OSS Distributions           is_variable_length="False"
2989*e7776783SApple OSS Distributions           has_partial_fieldset="False"
2990*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
2992*e7776783SApple OSS Distributions           is_constant_value="False"
2993*e7776783SApple OSS Distributions        >
2994*e7776783SApple OSS Distributions          <field_name>EA</field_name>
2995*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
2996*e7776783SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*e7776783SApple OSS Distributions        <field_description order="before">
2998*e7776783SApple OSS Distributions
2999*e7776783SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*e7776783SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*e7776783SApple OSS Distributions
3002*e7776783SApple OSS Distributions        </field_description>
3003*e7776783SApple OSS Distributions        <field_values>
3004*e7776783SApple OSS Distributions
3005*e7776783SApple OSS Distributions
3006*e7776783SApple OSS Distributions        </field_values>
3007*e7776783SApple OSS Distributions          <field_resets>
3008*e7776783SApple OSS Distributions
3009*e7776783SApple OSS Distributions    <field_reset>
3010*e7776783SApple OSS Distributions
3011*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*e7776783SApple OSS Distributions
3013*e7776783SApple OSS Distributions    </field_reset>
3014*e7776783SApple OSS Distributions</field_resets>
3015*e7776783SApple OSS Distributions      </field>
3016*e7776783SApple OSS Distributions        <field
3017*e7776783SApple OSS Distributions           id="0_8_8"
3018*e7776783SApple OSS Distributions           is_variable_length="False"
3019*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3020*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3022*e7776783SApple OSS Distributions           is_constant_value="False"
3023*e7776783SApple OSS Distributions           rwtype="RES0"
3024*e7776783SApple OSS Distributions        >
3025*e7776783SApple OSS Distributions          <field_name>0</field_name>
3026*e7776783SApple OSS Distributions        <field_msb>8</field_msb>
3027*e7776783SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*e7776783SApple OSS Distributions        <field_description order="before">
3029*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*e7776783SApple OSS Distributions        </field_description>
3031*e7776783SApple OSS Distributions        <field_values>
3032*e7776783SApple OSS Distributions        </field_values>
3033*e7776783SApple OSS Distributions      </field>
3034*e7776783SApple OSS Distributions        <field
3035*e7776783SApple OSS Distributions           id="S1PTW_7_7"
3036*e7776783SApple OSS Distributions           is_variable_length="False"
3037*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3038*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3040*e7776783SApple OSS Distributions           is_constant_value="False"
3041*e7776783SApple OSS Distributions        >
3042*e7776783SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*e7776783SApple OSS Distributions        <field_msb>7</field_msb>
3044*e7776783SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*e7776783SApple OSS Distributions        <field_description order="before">
3046*e7776783SApple OSS Distributions
3047*e7776783SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*e7776783SApple OSS Distributions
3049*e7776783SApple OSS Distributions        </field_description>
3050*e7776783SApple OSS Distributions        <field_values>
3051*e7776783SApple OSS Distributions
3052*e7776783SApple OSS Distributions
3053*e7776783SApple OSS Distributions                <field_value_instance>
3054*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3055*e7776783SApple OSS Distributions        <field_value_description>
3056*e7776783SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*e7776783SApple OSS Distributions</field_value_description>
3058*e7776783SApple OSS Distributions    </field_value_instance>
3059*e7776783SApple OSS Distributions                <field_value_instance>
3060*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3061*e7776783SApple OSS Distributions        <field_value_description>
3062*e7776783SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*e7776783SApple OSS Distributions</field_value_description>
3064*e7776783SApple OSS Distributions    </field_value_instance>
3065*e7776783SApple OSS Distributions        </field_values>
3066*e7776783SApple OSS Distributions            <field_description order="after">
3067*e7776783SApple OSS Distributions
3068*e7776783SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*e7776783SApple OSS Distributions
3070*e7776783SApple OSS Distributions            </field_description>
3071*e7776783SApple OSS Distributions          <field_resets>
3072*e7776783SApple OSS Distributions
3073*e7776783SApple OSS Distributions    <field_reset>
3074*e7776783SApple OSS Distributions
3075*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*e7776783SApple OSS Distributions
3077*e7776783SApple OSS Distributions    </field_reset>
3078*e7776783SApple OSS Distributions</field_resets>
3079*e7776783SApple OSS Distributions      </field>
3080*e7776783SApple OSS Distributions        <field
3081*e7776783SApple OSS Distributions           id="0_6_6"
3082*e7776783SApple OSS Distributions           is_variable_length="False"
3083*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3084*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3086*e7776783SApple OSS Distributions           is_constant_value="False"
3087*e7776783SApple OSS Distributions           rwtype="RES0"
3088*e7776783SApple OSS Distributions        >
3089*e7776783SApple OSS Distributions          <field_name>0</field_name>
3090*e7776783SApple OSS Distributions        <field_msb>6</field_msb>
3091*e7776783SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*e7776783SApple OSS Distributions        <field_description order="before">
3093*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*e7776783SApple OSS Distributions        </field_description>
3095*e7776783SApple OSS Distributions        <field_values>
3096*e7776783SApple OSS Distributions        </field_values>
3097*e7776783SApple OSS Distributions      </field>
3098*e7776783SApple OSS Distributions        <field
3099*e7776783SApple OSS Distributions           id="IFSC_5_0"
3100*e7776783SApple OSS Distributions           is_variable_length="False"
3101*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3102*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3104*e7776783SApple OSS Distributions           is_constant_value="False"
3105*e7776783SApple OSS Distributions        >
3106*e7776783SApple OSS Distributions          <field_name>IFSC</field_name>
3107*e7776783SApple OSS Distributions        <field_msb>5</field_msb>
3108*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*e7776783SApple OSS Distributions        <field_description order="before">
3110*e7776783SApple OSS Distributions
3111*e7776783SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*e7776783SApple OSS Distributions
3113*e7776783SApple OSS Distributions        </field_description>
3114*e7776783SApple OSS Distributions        <field_values>
3115*e7776783SApple OSS Distributions
3116*e7776783SApple OSS Distributions
3117*e7776783SApple OSS Distributions                <field_value_instance>
3118*e7776783SApple OSS Distributions            <field_value>0b000000</field_value>
3119*e7776783SApple OSS Distributions        <field_value_description>
3120*e7776783SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*e7776783SApple OSS Distributions</field_value_description>
3122*e7776783SApple OSS Distributions    </field_value_instance>
3123*e7776783SApple OSS Distributions                <field_value_instance>
3124*e7776783SApple OSS Distributions            <field_value>0b000001</field_value>
3125*e7776783SApple OSS Distributions        <field_value_description>
3126*e7776783SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*e7776783SApple OSS Distributions</field_value_description>
3128*e7776783SApple OSS Distributions    </field_value_instance>
3129*e7776783SApple OSS Distributions                <field_value_instance>
3130*e7776783SApple OSS Distributions            <field_value>0b000010</field_value>
3131*e7776783SApple OSS Distributions        <field_value_description>
3132*e7776783SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*e7776783SApple OSS Distributions</field_value_description>
3134*e7776783SApple OSS Distributions    </field_value_instance>
3135*e7776783SApple OSS Distributions                <field_value_instance>
3136*e7776783SApple OSS Distributions            <field_value>0b000011</field_value>
3137*e7776783SApple OSS Distributions        <field_value_description>
3138*e7776783SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*e7776783SApple OSS Distributions</field_value_description>
3140*e7776783SApple OSS Distributions    </field_value_instance>
3141*e7776783SApple OSS Distributions                <field_value_instance>
3142*e7776783SApple OSS Distributions            <field_value>0b000100</field_value>
3143*e7776783SApple OSS Distributions        <field_value_description>
3144*e7776783SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*e7776783SApple OSS Distributions</field_value_description>
3146*e7776783SApple OSS Distributions    </field_value_instance>
3147*e7776783SApple OSS Distributions                <field_value_instance>
3148*e7776783SApple OSS Distributions            <field_value>0b000101</field_value>
3149*e7776783SApple OSS Distributions        <field_value_description>
3150*e7776783SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*e7776783SApple OSS Distributions</field_value_description>
3152*e7776783SApple OSS Distributions    </field_value_instance>
3153*e7776783SApple OSS Distributions                <field_value_instance>
3154*e7776783SApple OSS Distributions            <field_value>0b000110</field_value>
3155*e7776783SApple OSS Distributions        <field_value_description>
3156*e7776783SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*e7776783SApple OSS Distributions</field_value_description>
3158*e7776783SApple OSS Distributions    </field_value_instance>
3159*e7776783SApple OSS Distributions                <field_value_instance>
3160*e7776783SApple OSS Distributions            <field_value>0b000111</field_value>
3161*e7776783SApple OSS Distributions        <field_value_description>
3162*e7776783SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*e7776783SApple OSS Distributions</field_value_description>
3164*e7776783SApple OSS Distributions    </field_value_instance>
3165*e7776783SApple OSS Distributions                <field_value_instance>
3166*e7776783SApple OSS Distributions            <field_value>0b001001</field_value>
3167*e7776783SApple OSS Distributions        <field_value_description>
3168*e7776783SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*e7776783SApple OSS Distributions</field_value_description>
3170*e7776783SApple OSS Distributions    </field_value_instance>
3171*e7776783SApple OSS Distributions                <field_value_instance>
3172*e7776783SApple OSS Distributions            <field_value>0b001010</field_value>
3173*e7776783SApple OSS Distributions        <field_value_description>
3174*e7776783SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*e7776783SApple OSS Distributions</field_value_description>
3176*e7776783SApple OSS Distributions    </field_value_instance>
3177*e7776783SApple OSS Distributions                <field_value_instance>
3178*e7776783SApple OSS Distributions            <field_value>0b001011</field_value>
3179*e7776783SApple OSS Distributions        <field_value_description>
3180*e7776783SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*e7776783SApple OSS Distributions</field_value_description>
3182*e7776783SApple OSS Distributions    </field_value_instance>
3183*e7776783SApple OSS Distributions                <field_value_instance>
3184*e7776783SApple OSS Distributions            <field_value>0b001101</field_value>
3185*e7776783SApple OSS Distributions        <field_value_description>
3186*e7776783SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*e7776783SApple OSS Distributions</field_value_description>
3188*e7776783SApple OSS Distributions    </field_value_instance>
3189*e7776783SApple OSS Distributions                <field_value_instance>
3190*e7776783SApple OSS Distributions            <field_value>0b001110</field_value>
3191*e7776783SApple OSS Distributions        <field_value_description>
3192*e7776783SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*e7776783SApple OSS Distributions</field_value_description>
3194*e7776783SApple OSS Distributions    </field_value_instance>
3195*e7776783SApple OSS Distributions                <field_value_instance>
3196*e7776783SApple OSS Distributions            <field_value>0b001111</field_value>
3197*e7776783SApple OSS Distributions        <field_value_description>
3198*e7776783SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*e7776783SApple OSS Distributions</field_value_description>
3200*e7776783SApple OSS Distributions    </field_value_instance>
3201*e7776783SApple OSS Distributions                <field_value_instance>
3202*e7776783SApple OSS Distributions            <field_value>0b010000</field_value>
3203*e7776783SApple OSS Distributions        <field_value_description>
3204*e7776783SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*e7776783SApple OSS Distributions</field_value_description>
3206*e7776783SApple OSS Distributions    </field_value_instance>
3207*e7776783SApple OSS Distributions                <field_value_instance>
3208*e7776783SApple OSS Distributions            <field_value>0b010100</field_value>
3209*e7776783SApple OSS Distributions        <field_value_description>
3210*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*e7776783SApple OSS Distributions</field_value_description>
3212*e7776783SApple OSS Distributions    </field_value_instance>
3213*e7776783SApple OSS Distributions                <field_value_instance>
3214*e7776783SApple OSS Distributions            <field_value>0b010101</field_value>
3215*e7776783SApple OSS Distributions        <field_value_description>
3216*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*e7776783SApple OSS Distributions</field_value_description>
3218*e7776783SApple OSS Distributions    </field_value_instance>
3219*e7776783SApple OSS Distributions                <field_value_instance>
3220*e7776783SApple OSS Distributions            <field_value>0b010110</field_value>
3221*e7776783SApple OSS Distributions        <field_value_description>
3222*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*e7776783SApple OSS Distributions</field_value_description>
3224*e7776783SApple OSS Distributions    </field_value_instance>
3225*e7776783SApple OSS Distributions                <field_value_instance>
3226*e7776783SApple OSS Distributions            <field_value>0b010111</field_value>
3227*e7776783SApple OSS Distributions        <field_value_description>
3228*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*e7776783SApple OSS Distributions</field_value_description>
3230*e7776783SApple OSS Distributions    </field_value_instance>
3231*e7776783SApple OSS Distributions                <field_value_instance>
3232*e7776783SApple OSS Distributions            <field_value>0b011000</field_value>
3233*e7776783SApple OSS Distributions        <field_value_description>
3234*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*e7776783SApple OSS Distributions</field_value_description>
3236*e7776783SApple OSS Distributions    </field_value_instance>
3237*e7776783SApple OSS Distributions                <field_value_instance>
3238*e7776783SApple OSS Distributions            <field_value>0b011100</field_value>
3239*e7776783SApple OSS Distributions        <field_value_description>
3240*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*e7776783SApple OSS Distributions</field_value_description>
3242*e7776783SApple OSS Distributions    </field_value_instance>
3243*e7776783SApple OSS Distributions                <field_value_instance>
3244*e7776783SApple OSS Distributions            <field_value>0b011101</field_value>
3245*e7776783SApple OSS Distributions        <field_value_description>
3246*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*e7776783SApple OSS Distributions</field_value_description>
3248*e7776783SApple OSS Distributions    </field_value_instance>
3249*e7776783SApple OSS Distributions                <field_value_instance>
3250*e7776783SApple OSS Distributions            <field_value>0b011110</field_value>
3251*e7776783SApple OSS Distributions        <field_value_description>
3252*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*e7776783SApple OSS Distributions</field_value_description>
3254*e7776783SApple OSS Distributions    </field_value_instance>
3255*e7776783SApple OSS Distributions                <field_value_instance>
3256*e7776783SApple OSS Distributions            <field_value>0b011111</field_value>
3257*e7776783SApple OSS Distributions        <field_value_description>
3258*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*e7776783SApple OSS Distributions</field_value_description>
3260*e7776783SApple OSS Distributions    </field_value_instance>
3261*e7776783SApple OSS Distributions                <field_value_instance>
3262*e7776783SApple OSS Distributions            <field_value>0b110000</field_value>
3263*e7776783SApple OSS Distributions        <field_value_description>
3264*e7776783SApple OSS Distributions  <para>TLB conflict abort</para>
3265*e7776783SApple OSS Distributions</field_value_description>
3266*e7776783SApple OSS Distributions    </field_value_instance>
3267*e7776783SApple OSS Distributions                <field_value_instance>
3268*e7776783SApple OSS Distributions            <field_value>0b110001</field_value>
3269*e7776783SApple OSS Distributions        <field_value_description>
3270*e7776783SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*e7776783SApple OSS Distributions</field_value_description>
3272*e7776783SApple OSS Distributions    </field_value_instance>
3273*e7776783SApple OSS Distributions        </field_values>
3274*e7776783SApple OSS Distributions            <field_description order="after">
3275*e7776783SApple OSS Distributions
3276*e7776783SApple OSS Distributions  <para>All other values are reserved.</para>
3277*e7776783SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*e7776783SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*e7776783SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*e7776783SApple OSS Distributions
3281*e7776783SApple OSS Distributions            </field_description>
3282*e7776783SApple OSS Distributions          <field_resets>
3283*e7776783SApple OSS Distributions
3284*e7776783SApple OSS Distributions    <field_reset>
3285*e7776783SApple OSS Distributions
3286*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*e7776783SApple OSS Distributions
3288*e7776783SApple OSS Distributions    </field_reset>
3289*e7776783SApple OSS Distributions</field_resets>
3290*e7776783SApple OSS Distributions      </field>
3291*e7776783SApple OSS Distributions    <text_after_fields>
3292*e7776783SApple OSS Distributions
3293*e7776783SApple OSS Distributions
3294*e7776783SApple OSS Distributions
3295*e7776783SApple OSS Distributions    </text_after_fields>
3296*e7776783SApple OSS Distributions  </fields>
3297*e7776783SApple OSS Distributions              <reg_fieldset length="25">
3298*e7776783SApple OSS Distributions
3299*e7776783SApple OSS Distributions
3300*e7776783SApple OSS Distributions
3301*e7776783SApple OSS Distributions
3302*e7776783SApple OSS Distributions
3303*e7776783SApple OSS Distributions
3304*e7776783SApple OSS Distributions
3305*e7776783SApple OSS Distributions
3306*e7776783SApple OSS Distributions
3307*e7776783SApple OSS Distributions
3308*e7776783SApple OSS Distributions
3309*e7776783SApple OSS Distributions
3310*e7776783SApple OSS Distributions
3311*e7776783SApple OSS Distributions
3312*e7776783SApple OSS Distributions
3313*e7776783SApple OSS Distributions
3314*e7776783SApple OSS Distributions
3315*e7776783SApple OSS Distributions
3316*e7776783SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*e7776783SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*e7776783SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*e7776783SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*e7776783SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*e7776783SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*e7776783SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*e7776783SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*e7776783SApple OSS Distributions    </reg_fieldset>
3325*e7776783SApple OSS Distributions            </partial_fieldset>
3326*e7776783SApple OSS Distributions            <partial_fieldset>
3327*e7776783SApple OSS Distributions              <fields length="25">
3328*e7776783SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*e7776783SApple OSS Distributions    <text_before_fields>
3330*e7776783SApple OSS Distributions
3331*e7776783SApple OSS Distributions
3332*e7776783SApple OSS Distributions
3333*e7776783SApple OSS Distributions    </text_before_fields>
3334*e7776783SApple OSS Distributions
3335*e7776783SApple OSS Distributions        <field
3336*e7776783SApple OSS Distributions           id="ISV_24_24"
3337*e7776783SApple OSS Distributions           is_variable_length="False"
3338*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3339*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3341*e7776783SApple OSS Distributions           is_constant_value="False"
3342*e7776783SApple OSS Distributions        >
3343*e7776783SApple OSS Distributions          <field_name>ISV</field_name>
3344*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
3345*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*e7776783SApple OSS Distributions        <field_description order="before">
3347*e7776783SApple OSS Distributions
3348*e7776783SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*e7776783SApple OSS Distributions
3350*e7776783SApple OSS Distributions        </field_description>
3351*e7776783SApple OSS Distributions        <field_values>
3352*e7776783SApple OSS Distributions
3353*e7776783SApple OSS Distributions
3354*e7776783SApple OSS Distributions                <field_value_instance>
3355*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3356*e7776783SApple OSS Distributions        <field_value_description>
3357*e7776783SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*e7776783SApple OSS Distributions</field_value_description>
3359*e7776783SApple OSS Distributions    </field_value_instance>
3360*e7776783SApple OSS Distributions                <field_value_instance>
3361*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3362*e7776783SApple OSS Distributions        <field_value_description>
3363*e7776783SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*e7776783SApple OSS Distributions</field_value_description>
3365*e7776783SApple OSS Distributions    </field_value_instance>
3366*e7776783SApple OSS Distributions        </field_values>
3367*e7776783SApple OSS Distributions            <field_description order="after">
3368*e7776783SApple OSS Distributions
3369*e7776783SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*e7776783SApple OSS Distributions<list type="unordered">
3371*e7776783SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*e7776783SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*e7776783SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*e7776783SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*e7776783SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*e7776783SApple OSS Distributions</listitem></list>
3377*e7776783SApple OSS Distributions</content>
3378*e7776783SApple OSS Distributions</listitem></list>
3379*e7776783SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*e7776783SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*e7776783SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*e7776783SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*e7776783SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*e7776783SApple OSS Distributions
3385*e7776783SApple OSS Distributions            </field_description>
3386*e7776783SApple OSS Distributions          <field_resets>
3387*e7776783SApple OSS Distributions
3388*e7776783SApple OSS Distributions    <field_reset>
3389*e7776783SApple OSS Distributions
3390*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*e7776783SApple OSS Distributions
3392*e7776783SApple OSS Distributions    </field_reset>
3393*e7776783SApple OSS Distributions</field_resets>
3394*e7776783SApple OSS Distributions      </field>
3395*e7776783SApple OSS Distributions        <field
3396*e7776783SApple OSS Distributions           id="SAS_23_22"
3397*e7776783SApple OSS Distributions           is_variable_length="False"
3398*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3399*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3401*e7776783SApple OSS Distributions           is_constant_value="False"
3402*e7776783SApple OSS Distributions        >
3403*e7776783SApple OSS Distributions          <field_name>SAS</field_name>
3404*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
3405*e7776783SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*e7776783SApple OSS Distributions        <field_description order="before">
3407*e7776783SApple OSS Distributions
3408*e7776783SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*e7776783SApple OSS Distributions
3410*e7776783SApple OSS Distributions        </field_description>
3411*e7776783SApple OSS Distributions        <field_values>
3412*e7776783SApple OSS Distributions
3413*e7776783SApple OSS Distributions
3414*e7776783SApple OSS Distributions                <field_value_instance>
3415*e7776783SApple OSS Distributions            <field_value>0b00</field_value>
3416*e7776783SApple OSS Distributions        <field_value_description>
3417*e7776783SApple OSS Distributions  <para>Byte</para>
3418*e7776783SApple OSS Distributions</field_value_description>
3419*e7776783SApple OSS Distributions    </field_value_instance>
3420*e7776783SApple OSS Distributions                <field_value_instance>
3421*e7776783SApple OSS Distributions            <field_value>0b01</field_value>
3422*e7776783SApple OSS Distributions        <field_value_description>
3423*e7776783SApple OSS Distributions  <para>Halfword</para>
3424*e7776783SApple OSS Distributions</field_value_description>
3425*e7776783SApple OSS Distributions    </field_value_instance>
3426*e7776783SApple OSS Distributions                <field_value_instance>
3427*e7776783SApple OSS Distributions            <field_value>0b10</field_value>
3428*e7776783SApple OSS Distributions        <field_value_description>
3429*e7776783SApple OSS Distributions  <para>Word</para>
3430*e7776783SApple OSS Distributions</field_value_description>
3431*e7776783SApple OSS Distributions    </field_value_instance>
3432*e7776783SApple OSS Distributions                <field_value_instance>
3433*e7776783SApple OSS Distributions            <field_value>0b11</field_value>
3434*e7776783SApple OSS Distributions        <field_value_description>
3435*e7776783SApple OSS Distributions  <para>Doubleword</para>
3436*e7776783SApple OSS Distributions</field_value_description>
3437*e7776783SApple OSS Distributions    </field_value_instance>
3438*e7776783SApple OSS Distributions        </field_values>
3439*e7776783SApple OSS Distributions            <field_description order="after">
3440*e7776783SApple OSS Distributions
3441*e7776783SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*e7776783SApple OSS Distributions
3444*e7776783SApple OSS Distributions            </field_description>
3445*e7776783SApple OSS Distributions          <field_resets>
3446*e7776783SApple OSS Distributions
3447*e7776783SApple OSS Distributions    <field_reset>
3448*e7776783SApple OSS Distributions
3449*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*e7776783SApple OSS Distributions
3451*e7776783SApple OSS Distributions    </field_reset>
3452*e7776783SApple OSS Distributions</field_resets>
3453*e7776783SApple OSS Distributions      </field>
3454*e7776783SApple OSS Distributions        <field
3455*e7776783SApple OSS Distributions           id="SSE_21_21"
3456*e7776783SApple OSS Distributions           is_variable_length="False"
3457*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3458*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3460*e7776783SApple OSS Distributions           is_constant_value="False"
3461*e7776783SApple OSS Distributions        >
3462*e7776783SApple OSS Distributions          <field_name>SSE</field_name>
3463*e7776783SApple OSS Distributions        <field_msb>21</field_msb>
3464*e7776783SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*e7776783SApple OSS Distributions        <field_description order="before">
3466*e7776783SApple OSS Distributions
3467*e7776783SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*e7776783SApple OSS Distributions
3469*e7776783SApple OSS Distributions        </field_description>
3470*e7776783SApple OSS Distributions        <field_values>
3471*e7776783SApple OSS Distributions
3472*e7776783SApple OSS Distributions
3473*e7776783SApple OSS Distributions                <field_value_instance>
3474*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3475*e7776783SApple OSS Distributions        <field_value_description>
3476*e7776783SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*e7776783SApple OSS Distributions</field_value_description>
3478*e7776783SApple OSS Distributions    </field_value_instance>
3479*e7776783SApple OSS Distributions                <field_value_instance>
3480*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3481*e7776783SApple OSS Distributions        <field_value_description>
3482*e7776783SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*e7776783SApple OSS Distributions</field_value_description>
3484*e7776783SApple OSS Distributions    </field_value_instance>
3485*e7776783SApple OSS Distributions        </field_values>
3486*e7776783SApple OSS Distributions            <field_description order="after">
3487*e7776783SApple OSS Distributions
3488*e7776783SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*e7776783SApple OSS Distributions
3492*e7776783SApple OSS Distributions            </field_description>
3493*e7776783SApple OSS Distributions          <field_resets>
3494*e7776783SApple OSS Distributions
3495*e7776783SApple OSS Distributions    <field_reset>
3496*e7776783SApple OSS Distributions
3497*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*e7776783SApple OSS Distributions
3499*e7776783SApple OSS Distributions    </field_reset>
3500*e7776783SApple OSS Distributions</field_resets>
3501*e7776783SApple OSS Distributions      </field>
3502*e7776783SApple OSS Distributions        <field
3503*e7776783SApple OSS Distributions           id="SRT_20_16"
3504*e7776783SApple OSS Distributions           is_variable_length="False"
3505*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3506*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3508*e7776783SApple OSS Distributions           is_constant_value="False"
3509*e7776783SApple OSS Distributions        >
3510*e7776783SApple OSS Distributions          <field_name>SRT</field_name>
3511*e7776783SApple OSS Distributions        <field_msb>20</field_msb>
3512*e7776783SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*e7776783SApple OSS Distributions        <field_description order="before">
3514*e7776783SApple OSS Distributions
3515*e7776783SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*e7776783SApple OSS Distributions
3519*e7776783SApple OSS Distributions        </field_description>
3520*e7776783SApple OSS Distributions        <field_values>
3521*e7776783SApple OSS Distributions
3522*e7776783SApple OSS Distributions
3523*e7776783SApple OSS Distributions        </field_values>
3524*e7776783SApple OSS Distributions          <field_resets>
3525*e7776783SApple OSS Distributions
3526*e7776783SApple OSS Distributions    <field_reset>
3527*e7776783SApple OSS Distributions
3528*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*e7776783SApple OSS Distributions
3530*e7776783SApple OSS Distributions    </field_reset>
3531*e7776783SApple OSS Distributions</field_resets>
3532*e7776783SApple OSS Distributions      </field>
3533*e7776783SApple OSS Distributions        <field
3534*e7776783SApple OSS Distributions           id="SF_15_15"
3535*e7776783SApple OSS Distributions           is_variable_length="False"
3536*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3537*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3539*e7776783SApple OSS Distributions           is_constant_value="False"
3540*e7776783SApple OSS Distributions        >
3541*e7776783SApple OSS Distributions          <field_name>SF</field_name>
3542*e7776783SApple OSS Distributions        <field_msb>15</field_msb>
3543*e7776783SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*e7776783SApple OSS Distributions        <field_description order="before">
3545*e7776783SApple OSS Distributions
3546*e7776783SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*e7776783SApple OSS Distributions
3548*e7776783SApple OSS Distributions        </field_description>
3549*e7776783SApple OSS Distributions        <field_values>
3550*e7776783SApple OSS Distributions
3551*e7776783SApple OSS Distributions
3552*e7776783SApple OSS Distributions                <field_value_instance>
3553*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3554*e7776783SApple OSS Distributions        <field_value_description>
3555*e7776783SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*e7776783SApple OSS Distributions</field_value_description>
3557*e7776783SApple OSS Distributions    </field_value_instance>
3558*e7776783SApple OSS Distributions                <field_value_instance>
3559*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3560*e7776783SApple OSS Distributions        <field_value_description>
3561*e7776783SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*e7776783SApple OSS Distributions</field_value_description>
3563*e7776783SApple OSS Distributions    </field_value_instance>
3564*e7776783SApple OSS Distributions        </field_values>
3565*e7776783SApple OSS Distributions            <field_description order="after">
3566*e7776783SApple OSS Distributions
3567*e7776783SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*e7776783SApple OSS Distributions
3570*e7776783SApple OSS Distributions            </field_description>
3571*e7776783SApple OSS Distributions          <field_resets>
3572*e7776783SApple OSS Distributions
3573*e7776783SApple OSS Distributions    <field_reset>
3574*e7776783SApple OSS Distributions
3575*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*e7776783SApple OSS Distributions
3577*e7776783SApple OSS Distributions    </field_reset>
3578*e7776783SApple OSS Distributions</field_resets>
3579*e7776783SApple OSS Distributions      </field>
3580*e7776783SApple OSS Distributions        <field
3581*e7776783SApple OSS Distributions           id="AR_14_14"
3582*e7776783SApple OSS Distributions           is_variable_length="False"
3583*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3584*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3586*e7776783SApple OSS Distributions           is_constant_value="False"
3587*e7776783SApple OSS Distributions        >
3588*e7776783SApple OSS Distributions          <field_name>AR</field_name>
3589*e7776783SApple OSS Distributions        <field_msb>14</field_msb>
3590*e7776783SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*e7776783SApple OSS Distributions        <field_description order="before">
3592*e7776783SApple OSS Distributions
3593*e7776783SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*e7776783SApple OSS Distributions
3595*e7776783SApple OSS Distributions        </field_description>
3596*e7776783SApple OSS Distributions        <field_values>
3597*e7776783SApple OSS Distributions
3598*e7776783SApple OSS Distributions
3599*e7776783SApple OSS Distributions                <field_value_instance>
3600*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3601*e7776783SApple OSS Distributions        <field_value_description>
3602*e7776783SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*e7776783SApple OSS Distributions</field_value_description>
3604*e7776783SApple OSS Distributions    </field_value_instance>
3605*e7776783SApple OSS Distributions                <field_value_instance>
3606*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3607*e7776783SApple OSS Distributions        <field_value_description>
3608*e7776783SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*e7776783SApple OSS Distributions</field_value_description>
3610*e7776783SApple OSS Distributions    </field_value_instance>
3611*e7776783SApple OSS Distributions        </field_values>
3612*e7776783SApple OSS Distributions            <field_description order="after">
3613*e7776783SApple OSS Distributions
3614*e7776783SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*e7776783SApple OSS Distributions
3617*e7776783SApple OSS Distributions            </field_description>
3618*e7776783SApple OSS Distributions          <field_resets>
3619*e7776783SApple OSS Distributions
3620*e7776783SApple OSS Distributions    <field_reset>
3621*e7776783SApple OSS Distributions
3622*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*e7776783SApple OSS Distributions
3624*e7776783SApple OSS Distributions    </field_reset>
3625*e7776783SApple OSS Distributions</field_resets>
3626*e7776783SApple OSS Distributions      </field>
3627*e7776783SApple OSS Distributions        <field
3628*e7776783SApple OSS Distributions           id="VNCR_13_13_1"
3629*e7776783SApple OSS Distributions           is_variable_length="False"
3630*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3631*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3633*e7776783SApple OSS Distributions           is_constant_value="False"
3634*e7776783SApple OSS Distributions        >
3635*e7776783SApple OSS Distributions          <field_name>VNCR</field_name>
3636*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
3637*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*e7776783SApple OSS Distributions        <field_description order="before">
3639*e7776783SApple OSS Distributions
3640*e7776783SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*e7776783SApple OSS Distributions
3642*e7776783SApple OSS Distributions        </field_description>
3643*e7776783SApple OSS Distributions        <field_values>
3644*e7776783SApple OSS Distributions
3645*e7776783SApple OSS Distributions
3646*e7776783SApple OSS Distributions                <field_value_instance>
3647*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3648*e7776783SApple OSS Distributions        <field_value_description>
3649*e7776783SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*e7776783SApple OSS Distributions</field_value_description>
3651*e7776783SApple OSS Distributions    </field_value_instance>
3652*e7776783SApple OSS Distributions                <field_value_instance>
3653*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3654*e7776783SApple OSS Distributions        <field_value_description>
3655*e7776783SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*e7776783SApple OSS Distributions</field_value_description>
3657*e7776783SApple OSS Distributions    </field_value_instance>
3658*e7776783SApple OSS Distributions        </field_values>
3659*e7776783SApple OSS Distributions            <field_description order="after">
3660*e7776783SApple OSS Distributions
3661*e7776783SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*e7776783SApple OSS Distributions
3663*e7776783SApple OSS Distributions            </field_description>
3664*e7776783SApple OSS Distributions          <field_resets>
3665*e7776783SApple OSS Distributions
3666*e7776783SApple OSS Distributions    <field_reset>
3667*e7776783SApple OSS Distributions
3668*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*e7776783SApple OSS Distributions
3670*e7776783SApple OSS Distributions    </field_reset>
3671*e7776783SApple OSS Distributions</field_resets>
3672*e7776783SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*e7776783SApple OSS Distributions      </field>
3674*e7776783SApple OSS Distributions        <field
3675*e7776783SApple OSS Distributions           id="0_13_13_2"
3676*e7776783SApple OSS Distributions           is_variable_length="False"
3677*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3678*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3680*e7776783SApple OSS Distributions           is_constant_value="False"
3681*e7776783SApple OSS Distributions           rwtype="RES0"
3682*e7776783SApple OSS Distributions        >
3683*e7776783SApple OSS Distributions          <field_name>0</field_name>
3684*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
3685*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*e7776783SApple OSS Distributions        <field_description order="before">
3687*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*e7776783SApple OSS Distributions        </field_description>
3689*e7776783SApple OSS Distributions        <field_values>
3690*e7776783SApple OSS Distributions        </field_values>
3691*e7776783SApple OSS Distributions      </field>
3692*e7776783SApple OSS Distributions        <field
3693*e7776783SApple OSS Distributions           id="SET_12_11"
3694*e7776783SApple OSS Distributions           is_variable_length="False"
3695*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3696*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3698*e7776783SApple OSS Distributions           is_constant_value="False"
3699*e7776783SApple OSS Distributions        >
3700*e7776783SApple OSS Distributions          <field_name>SET</field_name>
3701*e7776783SApple OSS Distributions        <field_msb>12</field_msb>
3702*e7776783SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*e7776783SApple OSS Distributions        <field_description order="before">
3704*e7776783SApple OSS Distributions
3705*e7776783SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*e7776783SApple OSS Distributions
3707*e7776783SApple OSS Distributions        </field_description>
3708*e7776783SApple OSS Distributions        <field_values>
3709*e7776783SApple OSS Distributions
3710*e7776783SApple OSS Distributions
3711*e7776783SApple OSS Distributions                <field_value_instance>
3712*e7776783SApple OSS Distributions            <field_value>0b00</field_value>
3713*e7776783SApple OSS Distributions        <field_value_description>
3714*e7776783SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*e7776783SApple OSS Distributions</field_value_description>
3716*e7776783SApple OSS Distributions    </field_value_instance>
3717*e7776783SApple OSS Distributions                <field_value_instance>
3718*e7776783SApple OSS Distributions            <field_value>0b10</field_value>
3719*e7776783SApple OSS Distributions        <field_value_description>
3720*e7776783SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*e7776783SApple OSS Distributions</field_value_description>
3722*e7776783SApple OSS Distributions    </field_value_instance>
3723*e7776783SApple OSS Distributions                <field_value_instance>
3724*e7776783SApple OSS Distributions            <field_value>0b11</field_value>
3725*e7776783SApple OSS Distributions        <field_value_description>
3726*e7776783SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*e7776783SApple OSS Distributions</field_value_description>
3728*e7776783SApple OSS Distributions    </field_value_instance>
3729*e7776783SApple OSS Distributions        </field_values>
3730*e7776783SApple OSS Distributions            <field_description order="after">
3731*e7776783SApple OSS Distributions
3732*e7776783SApple OSS Distributions  <para>All other values are reserved.</para>
3733*e7776783SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*e7776783SApple OSS Distributions<list type="unordered">
3735*e7776783SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*e7776783SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*e7776783SApple OSS Distributions</listitem></list>
3738*e7776783SApple OSS Distributions
3739*e7776783SApple OSS Distributions            </field_description>
3740*e7776783SApple OSS Distributions          <field_resets>
3741*e7776783SApple OSS Distributions
3742*e7776783SApple OSS Distributions    <field_reset>
3743*e7776783SApple OSS Distributions
3744*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*e7776783SApple OSS Distributions
3746*e7776783SApple OSS Distributions    </field_reset>
3747*e7776783SApple OSS Distributions</field_resets>
3748*e7776783SApple OSS Distributions      </field>
3749*e7776783SApple OSS Distributions        <field
3750*e7776783SApple OSS Distributions           id="FnV_10_10"
3751*e7776783SApple OSS Distributions           is_variable_length="False"
3752*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3753*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3755*e7776783SApple OSS Distributions           is_constant_value="False"
3756*e7776783SApple OSS Distributions        >
3757*e7776783SApple OSS Distributions          <field_name>FnV</field_name>
3758*e7776783SApple OSS Distributions        <field_msb>10</field_msb>
3759*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*e7776783SApple OSS Distributions        <field_description order="before">
3761*e7776783SApple OSS Distributions
3762*e7776783SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*e7776783SApple OSS Distributions
3764*e7776783SApple OSS Distributions        </field_description>
3765*e7776783SApple OSS Distributions        <field_values>
3766*e7776783SApple OSS Distributions
3767*e7776783SApple OSS Distributions
3768*e7776783SApple OSS Distributions                <field_value_instance>
3769*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3770*e7776783SApple OSS Distributions        <field_value_description>
3771*e7776783SApple OSS Distributions  <para>FAR is valid.</para>
3772*e7776783SApple OSS Distributions</field_value_description>
3773*e7776783SApple OSS Distributions    </field_value_instance>
3774*e7776783SApple OSS Distributions                <field_value_instance>
3775*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3776*e7776783SApple OSS Distributions        <field_value_description>
3777*e7776783SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*e7776783SApple OSS Distributions</field_value_description>
3779*e7776783SApple OSS Distributions    </field_value_instance>
3780*e7776783SApple OSS Distributions        </field_values>
3781*e7776783SApple OSS Distributions            <field_description order="after">
3782*e7776783SApple OSS Distributions
3783*e7776783SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*e7776783SApple OSS Distributions
3785*e7776783SApple OSS Distributions            </field_description>
3786*e7776783SApple OSS Distributions          <field_resets>
3787*e7776783SApple OSS Distributions
3788*e7776783SApple OSS Distributions    <field_reset>
3789*e7776783SApple OSS Distributions
3790*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*e7776783SApple OSS Distributions
3792*e7776783SApple OSS Distributions    </field_reset>
3793*e7776783SApple OSS Distributions</field_resets>
3794*e7776783SApple OSS Distributions      </field>
3795*e7776783SApple OSS Distributions        <field
3796*e7776783SApple OSS Distributions           id="EA_9_9"
3797*e7776783SApple OSS Distributions           is_variable_length="False"
3798*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3799*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3801*e7776783SApple OSS Distributions           is_constant_value="False"
3802*e7776783SApple OSS Distributions        >
3803*e7776783SApple OSS Distributions          <field_name>EA</field_name>
3804*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
3805*e7776783SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*e7776783SApple OSS Distributions        <field_description order="before">
3807*e7776783SApple OSS Distributions
3808*e7776783SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*e7776783SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*e7776783SApple OSS Distributions
3811*e7776783SApple OSS Distributions        </field_description>
3812*e7776783SApple OSS Distributions        <field_values>
3813*e7776783SApple OSS Distributions
3814*e7776783SApple OSS Distributions
3815*e7776783SApple OSS Distributions        </field_values>
3816*e7776783SApple OSS Distributions          <field_resets>
3817*e7776783SApple OSS Distributions
3818*e7776783SApple OSS Distributions    <field_reset>
3819*e7776783SApple OSS Distributions
3820*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*e7776783SApple OSS Distributions
3822*e7776783SApple OSS Distributions    </field_reset>
3823*e7776783SApple OSS Distributions</field_resets>
3824*e7776783SApple OSS Distributions      </field>
3825*e7776783SApple OSS Distributions        <field
3826*e7776783SApple OSS Distributions           id="CM_8_8"
3827*e7776783SApple OSS Distributions           is_variable_length="False"
3828*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3829*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3831*e7776783SApple OSS Distributions           is_constant_value="False"
3832*e7776783SApple OSS Distributions        >
3833*e7776783SApple OSS Distributions          <field_name>CM</field_name>
3834*e7776783SApple OSS Distributions        <field_msb>8</field_msb>
3835*e7776783SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*e7776783SApple OSS Distributions        <field_description order="before">
3837*e7776783SApple OSS Distributions
3838*e7776783SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*e7776783SApple OSS Distributions
3840*e7776783SApple OSS Distributions        </field_description>
3841*e7776783SApple OSS Distributions        <field_values>
3842*e7776783SApple OSS Distributions
3843*e7776783SApple OSS Distributions
3844*e7776783SApple OSS Distributions                <field_value_instance>
3845*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3846*e7776783SApple OSS Distributions        <field_value_description>
3847*e7776783SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*e7776783SApple OSS Distributions</field_value_description>
3849*e7776783SApple OSS Distributions    </field_value_instance>
3850*e7776783SApple OSS Distributions                <field_value_instance>
3851*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3852*e7776783SApple OSS Distributions        <field_value_description>
3853*e7776783SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*e7776783SApple OSS Distributions</field_value_description>
3855*e7776783SApple OSS Distributions    </field_value_instance>
3856*e7776783SApple OSS Distributions        </field_values>
3857*e7776783SApple OSS Distributions          <field_resets>
3858*e7776783SApple OSS Distributions
3859*e7776783SApple OSS Distributions    <field_reset>
3860*e7776783SApple OSS Distributions
3861*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*e7776783SApple OSS Distributions
3863*e7776783SApple OSS Distributions    </field_reset>
3864*e7776783SApple OSS Distributions</field_resets>
3865*e7776783SApple OSS Distributions      </field>
3866*e7776783SApple OSS Distributions        <field
3867*e7776783SApple OSS Distributions           id="S1PTW_7_7"
3868*e7776783SApple OSS Distributions           is_variable_length="False"
3869*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3870*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3872*e7776783SApple OSS Distributions           is_constant_value="False"
3873*e7776783SApple OSS Distributions        >
3874*e7776783SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*e7776783SApple OSS Distributions        <field_msb>7</field_msb>
3876*e7776783SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*e7776783SApple OSS Distributions        <field_description order="before">
3878*e7776783SApple OSS Distributions
3879*e7776783SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*e7776783SApple OSS Distributions
3881*e7776783SApple OSS Distributions        </field_description>
3882*e7776783SApple OSS Distributions        <field_values>
3883*e7776783SApple OSS Distributions
3884*e7776783SApple OSS Distributions
3885*e7776783SApple OSS Distributions                <field_value_instance>
3886*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3887*e7776783SApple OSS Distributions        <field_value_description>
3888*e7776783SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*e7776783SApple OSS Distributions</field_value_description>
3890*e7776783SApple OSS Distributions    </field_value_instance>
3891*e7776783SApple OSS Distributions                <field_value_instance>
3892*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3893*e7776783SApple OSS Distributions        <field_value_description>
3894*e7776783SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*e7776783SApple OSS Distributions</field_value_description>
3896*e7776783SApple OSS Distributions    </field_value_instance>
3897*e7776783SApple OSS Distributions        </field_values>
3898*e7776783SApple OSS Distributions            <field_description order="after">
3899*e7776783SApple OSS Distributions
3900*e7776783SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*e7776783SApple OSS Distributions
3902*e7776783SApple OSS Distributions            </field_description>
3903*e7776783SApple OSS Distributions          <field_resets>
3904*e7776783SApple OSS Distributions
3905*e7776783SApple OSS Distributions    <field_reset>
3906*e7776783SApple OSS Distributions
3907*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*e7776783SApple OSS Distributions
3909*e7776783SApple OSS Distributions    </field_reset>
3910*e7776783SApple OSS Distributions</field_resets>
3911*e7776783SApple OSS Distributions      </field>
3912*e7776783SApple OSS Distributions        <field
3913*e7776783SApple OSS Distributions           id="WnR_6_6"
3914*e7776783SApple OSS Distributions           is_variable_length="False"
3915*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3916*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3918*e7776783SApple OSS Distributions           is_constant_value="False"
3919*e7776783SApple OSS Distributions        >
3920*e7776783SApple OSS Distributions          <field_name>WnR</field_name>
3921*e7776783SApple OSS Distributions        <field_msb>6</field_msb>
3922*e7776783SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*e7776783SApple OSS Distributions        <field_description order="before">
3924*e7776783SApple OSS Distributions
3925*e7776783SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*e7776783SApple OSS Distributions
3927*e7776783SApple OSS Distributions        </field_description>
3928*e7776783SApple OSS Distributions        <field_values>
3929*e7776783SApple OSS Distributions
3930*e7776783SApple OSS Distributions
3931*e7776783SApple OSS Distributions                <field_value_instance>
3932*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
3933*e7776783SApple OSS Distributions        <field_value_description>
3934*e7776783SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*e7776783SApple OSS Distributions</field_value_description>
3936*e7776783SApple OSS Distributions    </field_value_instance>
3937*e7776783SApple OSS Distributions                <field_value_instance>
3938*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
3939*e7776783SApple OSS Distributions        <field_value_description>
3940*e7776783SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*e7776783SApple OSS Distributions</field_value_description>
3942*e7776783SApple OSS Distributions    </field_value_instance>
3943*e7776783SApple OSS Distributions        </field_values>
3944*e7776783SApple OSS Distributions            <field_description order="after">
3945*e7776783SApple OSS Distributions
3946*e7776783SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*e7776783SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*e7776783SApple OSS Distributions<list type="unordered">
3950*e7776783SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*e7776783SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*e7776783SApple OSS Distributions</listitem></list>
3953*e7776783SApple OSS Distributions
3954*e7776783SApple OSS Distributions            </field_description>
3955*e7776783SApple OSS Distributions          <field_resets>
3956*e7776783SApple OSS Distributions
3957*e7776783SApple OSS Distributions    <field_reset>
3958*e7776783SApple OSS Distributions
3959*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*e7776783SApple OSS Distributions
3961*e7776783SApple OSS Distributions    </field_reset>
3962*e7776783SApple OSS Distributions</field_resets>
3963*e7776783SApple OSS Distributions      </field>
3964*e7776783SApple OSS Distributions        <field
3965*e7776783SApple OSS Distributions           id="DFSC_5_0"
3966*e7776783SApple OSS Distributions           is_variable_length="False"
3967*e7776783SApple OSS Distributions           has_partial_fieldset="False"
3968*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
3970*e7776783SApple OSS Distributions           is_constant_value="False"
3971*e7776783SApple OSS Distributions        >
3972*e7776783SApple OSS Distributions          <field_name>DFSC</field_name>
3973*e7776783SApple OSS Distributions        <field_msb>5</field_msb>
3974*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*e7776783SApple OSS Distributions        <field_description order="before">
3976*e7776783SApple OSS Distributions
3977*e7776783SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*e7776783SApple OSS Distributions
3979*e7776783SApple OSS Distributions        </field_description>
3980*e7776783SApple OSS Distributions        <field_values>
3981*e7776783SApple OSS Distributions
3982*e7776783SApple OSS Distributions
3983*e7776783SApple OSS Distributions                <field_value_instance>
3984*e7776783SApple OSS Distributions            <field_value>0b000000</field_value>
3985*e7776783SApple OSS Distributions        <field_value_description>
3986*e7776783SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*e7776783SApple OSS Distributions</field_value_description>
3988*e7776783SApple OSS Distributions    </field_value_instance>
3989*e7776783SApple OSS Distributions                <field_value_instance>
3990*e7776783SApple OSS Distributions            <field_value>0b000001</field_value>
3991*e7776783SApple OSS Distributions        <field_value_description>
3992*e7776783SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*e7776783SApple OSS Distributions</field_value_description>
3994*e7776783SApple OSS Distributions    </field_value_instance>
3995*e7776783SApple OSS Distributions                <field_value_instance>
3996*e7776783SApple OSS Distributions            <field_value>0b000010</field_value>
3997*e7776783SApple OSS Distributions        <field_value_description>
3998*e7776783SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*e7776783SApple OSS Distributions</field_value_description>
4000*e7776783SApple OSS Distributions    </field_value_instance>
4001*e7776783SApple OSS Distributions                <field_value_instance>
4002*e7776783SApple OSS Distributions            <field_value>0b000011</field_value>
4003*e7776783SApple OSS Distributions        <field_value_description>
4004*e7776783SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*e7776783SApple OSS Distributions</field_value_description>
4006*e7776783SApple OSS Distributions    </field_value_instance>
4007*e7776783SApple OSS Distributions                <field_value_instance>
4008*e7776783SApple OSS Distributions            <field_value>0b000100</field_value>
4009*e7776783SApple OSS Distributions        <field_value_description>
4010*e7776783SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*e7776783SApple OSS Distributions</field_value_description>
4012*e7776783SApple OSS Distributions    </field_value_instance>
4013*e7776783SApple OSS Distributions                <field_value_instance>
4014*e7776783SApple OSS Distributions            <field_value>0b000101</field_value>
4015*e7776783SApple OSS Distributions        <field_value_description>
4016*e7776783SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*e7776783SApple OSS Distributions</field_value_description>
4018*e7776783SApple OSS Distributions    </field_value_instance>
4019*e7776783SApple OSS Distributions                <field_value_instance>
4020*e7776783SApple OSS Distributions            <field_value>0b000110</field_value>
4021*e7776783SApple OSS Distributions        <field_value_description>
4022*e7776783SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*e7776783SApple OSS Distributions</field_value_description>
4024*e7776783SApple OSS Distributions    </field_value_instance>
4025*e7776783SApple OSS Distributions                <field_value_instance>
4026*e7776783SApple OSS Distributions            <field_value>0b000111</field_value>
4027*e7776783SApple OSS Distributions        <field_value_description>
4028*e7776783SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*e7776783SApple OSS Distributions</field_value_description>
4030*e7776783SApple OSS Distributions    </field_value_instance>
4031*e7776783SApple OSS Distributions                <field_value_instance>
4032*e7776783SApple OSS Distributions            <field_value>0b001001</field_value>
4033*e7776783SApple OSS Distributions        <field_value_description>
4034*e7776783SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*e7776783SApple OSS Distributions</field_value_description>
4036*e7776783SApple OSS Distributions    </field_value_instance>
4037*e7776783SApple OSS Distributions                <field_value_instance>
4038*e7776783SApple OSS Distributions            <field_value>0b001010</field_value>
4039*e7776783SApple OSS Distributions        <field_value_description>
4040*e7776783SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*e7776783SApple OSS Distributions</field_value_description>
4042*e7776783SApple OSS Distributions    </field_value_instance>
4043*e7776783SApple OSS Distributions                <field_value_instance>
4044*e7776783SApple OSS Distributions            <field_value>0b001011</field_value>
4045*e7776783SApple OSS Distributions        <field_value_description>
4046*e7776783SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*e7776783SApple OSS Distributions</field_value_description>
4048*e7776783SApple OSS Distributions    </field_value_instance>
4049*e7776783SApple OSS Distributions                <field_value_instance>
4050*e7776783SApple OSS Distributions            <field_value>0b001101</field_value>
4051*e7776783SApple OSS Distributions        <field_value_description>
4052*e7776783SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*e7776783SApple OSS Distributions</field_value_description>
4054*e7776783SApple OSS Distributions    </field_value_instance>
4055*e7776783SApple OSS Distributions                <field_value_instance>
4056*e7776783SApple OSS Distributions            <field_value>0b001110</field_value>
4057*e7776783SApple OSS Distributions        <field_value_description>
4058*e7776783SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*e7776783SApple OSS Distributions</field_value_description>
4060*e7776783SApple OSS Distributions    </field_value_instance>
4061*e7776783SApple OSS Distributions                <field_value_instance>
4062*e7776783SApple OSS Distributions            <field_value>0b001111</field_value>
4063*e7776783SApple OSS Distributions        <field_value_description>
4064*e7776783SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*e7776783SApple OSS Distributions</field_value_description>
4066*e7776783SApple OSS Distributions    </field_value_instance>
4067*e7776783SApple OSS Distributions                <field_value_instance>
4068*e7776783SApple OSS Distributions            <field_value>0b010000</field_value>
4069*e7776783SApple OSS Distributions        <field_value_description>
4070*e7776783SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*e7776783SApple OSS Distributions</field_value_description>
4072*e7776783SApple OSS Distributions    </field_value_instance>
4073*e7776783SApple OSS Distributions                <field_value_instance>
4074*e7776783SApple OSS Distributions            <field_value>0b010001</field_value>
4075*e7776783SApple OSS Distributions        <field_value_description>
4076*e7776783SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*e7776783SApple OSS Distributions</field_value_description>
4078*e7776783SApple OSS Distributions    </field_value_instance>
4079*e7776783SApple OSS Distributions                <field_value_instance>
4080*e7776783SApple OSS Distributions            <field_value>0b010100</field_value>
4081*e7776783SApple OSS Distributions        <field_value_description>
4082*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*e7776783SApple OSS Distributions</field_value_description>
4084*e7776783SApple OSS Distributions    </field_value_instance>
4085*e7776783SApple OSS Distributions                <field_value_instance>
4086*e7776783SApple OSS Distributions            <field_value>0b010101</field_value>
4087*e7776783SApple OSS Distributions        <field_value_description>
4088*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*e7776783SApple OSS Distributions</field_value_description>
4090*e7776783SApple OSS Distributions    </field_value_instance>
4091*e7776783SApple OSS Distributions                <field_value_instance>
4092*e7776783SApple OSS Distributions            <field_value>0b010110</field_value>
4093*e7776783SApple OSS Distributions        <field_value_description>
4094*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*e7776783SApple OSS Distributions</field_value_description>
4096*e7776783SApple OSS Distributions    </field_value_instance>
4097*e7776783SApple OSS Distributions                <field_value_instance>
4098*e7776783SApple OSS Distributions            <field_value>0b010111</field_value>
4099*e7776783SApple OSS Distributions        <field_value_description>
4100*e7776783SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*e7776783SApple OSS Distributions</field_value_description>
4102*e7776783SApple OSS Distributions    </field_value_instance>
4103*e7776783SApple OSS Distributions                <field_value_instance>
4104*e7776783SApple OSS Distributions            <field_value>0b011000</field_value>
4105*e7776783SApple OSS Distributions        <field_value_description>
4106*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*e7776783SApple OSS Distributions</field_value_description>
4108*e7776783SApple OSS Distributions    </field_value_instance>
4109*e7776783SApple OSS Distributions                <field_value_instance>
4110*e7776783SApple OSS Distributions            <field_value>0b011100</field_value>
4111*e7776783SApple OSS Distributions        <field_value_description>
4112*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*e7776783SApple OSS Distributions</field_value_description>
4114*e7776783SApple OSS Distributions    </field_value_instance>
4115*e7776783SApple OSS Distributions                <field_value_instance>
4116*e7776783SApple OSS Distributions            <field_value>0b011101</field_value>
4117*e7776783SApple OSS Distributions        <field_value_description>
4118*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*e7776783SApple OSS Distributions</field_value_description>
4120*e7776783SApple OSS Distributions    </field_value_instance>
4121*e7776783SApple OSS Distributions                <field_value_instance>
4122*e7776783SApple OSS Distributions            <field_value>0b011110</field_value>
4123*e7776783SApple OSS Distributions        <field_value_description>
4124*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*e7776783SApple OSS Distributions</field_value_description>
4126*e7776783SApple OSS Distributions    </field_value_instance>
4127*e7776783SApple OSS Distributions                <field_value_instance>
4128*e7776783SApple OSS Distributions            <field_value>0b011111</field_value>
4129*e7776783SApple OSS Distributions        <field_value_description>
4130*e7776783SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*e7776783SApple OSS Distributions</field_value_description>
4132*e7776783SApple OSS Distributions    </field_value_instance>
4133*e7776783SApple OSS Distributions                <field_value_instance>
4134*e7776783SApple OSS Distributions            <field_value>0b100001</field_value>
4135*e7776783SApple OSS Distributions        <field_value_description>
4136*e7776783SApple OSS Distributions  <para>Alignment fault.</para>
4137*e7776783SApple OSS Distributions</field_value_description>
4138*e7776783SApple OSS Distributions    </field_value_instance>
4139*e7776783SApple OSS Distributions                <field_value_instance>
4140*e7776783SApple OSS Distributions            <field_value>0b110000</field_value>
4141*e7776783SApple OSS Distributions        <field_value_description>
4142*e7776783SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*e7776783SApple OSS Distributions</field_value_description>
4144*e7776783SApple OSS Distributions    </field_value_instance>
4145*e7776783SApple OSS Distributions                <field_value_instance>
4146*e7776783SApple OSS Distributions            <field_value>0b110001</field_value>
4147*e7776783SApple OSS Distributions        <field_value_description>
4148*e7776783SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*e7776783SApple OSS Distributions</field_value_description>
4150*e7776783SApple OSS Distributions    </field_value_instance>
4151*e7776783SApple OSS Distributions                <field_value_instance>
4152*e7776783SApple OSS Distributions            <field_value>0b110100</field_value>
4153*e7776783SApple OSS Distributions        <field_value_description>
4154*e7776783SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*e7776783SApple OSS Distributions</field_value_description>
4156*e7776783SApple OSS Distributions    </field_value_instance>
4157*e7776783SApple OSS Distributions                <field_value_instance>
4158*e7776783SApple OSS Distributions            <field_value>0b110101</field_value>
4159*e7776783SApple OSS Distributions        <field_value_description>
4160*e7776783SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*e7776783SApple OSS Distributions</field_value_description>
4162*e7776783SApple OSS Distributions    </field_value_instance>
4163*e7776783SApple OSS Distributions                <field_value_instance>
4164*e7776783SApple OSS Distributions            <field_value>0b111101</field_value>
4165*e7776783SApple OSS Distributions        <field_value_description>
4166*e7776783SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*e7776783SApple OSS Distributions</field_value_description>
4168*e7776783SApple OSS Distributions    </field_value_instance>
4169*e7776783SApple OSS Distributions                <field_value_instance>
4170*e7776783SApple OSS Distributions            <field_value>0b111110</field_value>
4171*e7776783SApple OSS Distributions        <field_value_description>
4172*e7776783SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*e7776783SApple OSS Distributions</field_value_description>
4174*e7776783SApple OSS Distributions    </field_value_instance>
4175*e7776783SApple OSS Distributions        </field_values>
4176*e7776783SApple OSS Distributions            <field_description order="after">
4177*e7776783SApple OSS Distributions
4178*e7776783SApple OSS Distributions  <para>All other values are reserved.</para>
4179*e7776783SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*e7776783SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*e7776783SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*e7776783SApple OSS Distributions
4183*e7776783SApple OSS Distributions            </field_description>
4184*e7776783SApple OSS Distributions          <field_resets>
4185*e7776783SApple OSS Distributions
4186*e7776783SApple OSS Distributions    <field_reset>
4187*e7776783SApple OSS Distributions
4188*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*e7776783SApple OSS Distributions
4190*e7776783SApple OSS Distributions    </field_reset>
4191*e7776783SApple OSS Distributions</field_resets>
4192*e7776783SApple OSS Distributions      </field>
4193*e7776783SApple OSS Distributions    <text_after_fields>
4194*e7776783SApple OSS Distributions
4195*e7776783SApple OSS Distributions
4196*e7776783SApple OSS Distributions
4197*e7776783SApple OSS Distributions    </text_after_fields>
4198*e7776783SApple OSS Distributions  </fields>
4199*e7776783SApple OSS Distributions              <reg_fieldset length="25">
4200*e7776783SApple OSS Distributions
4201*e7776783SApple OSS Distributions
4202*e7776783SApple OSS Distributions
4203*e7776783SApple OSS Distributions
4204*e7776783SApple OSS Distributions
4205*e7776783SApple OSS Distributions
4206*e7776783SApple OSS Distributions
4207*e7776783SApple OSS Distributions
4208*e7776783SApple OSS Distributions
4209*e7776783SApple OSS Distributions
4210*e7776783SApple OSS Distributions
4211*e7776783SApple OSS Distributions
4212*e7776783SApple OSS Distributions
4213*e7776783SApple OSS Distributions
4214*e7776783SApple OSS Distributions
4215*e7776783SApple OSS Distributions
4216*e7776783SApple OSS Distributions
4217*e7776783SApple OSS Distributions
4218*e7776783SApple OSS Distributions
4219*e7776783SApple OSS Distributions
4220*e7776783SApple OSS Distributions
4221*e7776783SApple OSS Distributions
4222*e7776783SApple OSS Distributions
4223*e7776783SApple OSS Distributions
4224*e7776783SApple OSS Distributions
4225*e7776783SApple OSS Distributions
4226*e7776783SApple OSS Distributions
4227*e7776783SApple OSS Distributions
4228*e7776783SApple OSS Distributions
4229*e7776783SApple OSS Distributions
4230*e7776783SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*e7776783SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*e7776783SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*e7776783SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*e7776783SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*e7776783SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*e7776783SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*e7776783SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*e7776783SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*e7776783SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*e7776783SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*e7776783SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*e7776783SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*e7776783SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*e7776783SApple OSS Distributions    </reg_fieldset>
4245*e7776783SApple OSS Distributions            </partial_fieldset>
4246*e7776783SApple OSS Distributions            <partial_fieldset>
4247*e7776783SApple OSS Distributions              <fields length="25">
4248*e7776783SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*e7776783SApple OSS Distributions    <text_before_fields>
4250*e7776783SApple OSS Distributions
4251*e7776783SApple OSS Distributions
4252*e7776783SApple OSS Distributions
4253*e7776783SApple OSS Distributions    </text_before_fields>
4254*e7776783SApple OSS Distributions
4255*e7776783SApple OSS Distributions        <field
4256*e7776783SApple OSS Distributions           id="0_24_24"
4257*e7776783SApple OSS Distributions           is_variable_length="False"
4258*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4259*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4261*e7776783SApple OSS Distributions           is_constant_value="False"
4262*e7776783SApple OSS Distributions           rwtype="RES0"
4263*e7776783SApple OSS Distributions        >
4264*e7776783SApple OSS Distributions          <field_name>0</field_name>
4265*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
4266*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*e7776783SApple OSS Distributions        <field_description order="before">
4268*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*e7776783SApple OSS Distributions        </field_description>
4270*e7776783SApple OSS Distributions        <field_values>
4271*e7776783SApple OSS Distributions        </field_values>
4272*e7776783SApple OSS Distributions      </field>
4273*e7776783SApple OSS Distributions        <field
4274*e7776783SApple OSS Distributions           id="TFV_23_23"
4275*e7776783SApple OSS Distributions           is_variable_length="False"
4276*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4277*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4279*e7776783SApple OSS Distributions           is_constant_value="False"
4280*e7776783SApple OSS Distributions        >
4281*e7776783SApple OSS Distributions          <field_name>TFV</field_name>
4282*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
4283*e7776783SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*e7776783SApple OSS Distributions        <field_description order="before">
4285*e7776783SApple OSS Distributions
4286*e7776783SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*e7776783SApple OSS Distributions
4288*e7776783SApple OSS Distributions        </field_description>
4289*e7776783SApple OSS Distributions        <field_values>
4290*e7776783SApple OSS Distributions
4291*e7776783SApple OSS Distributions
4292*e7776783SApple OSS Distributions                <field_value_instance>
4293*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4294*e7776783SApple OSS Distributions        <field_value_description>
4295*e7776783SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*e7776783SApple OSS Distributions</field_value_description>
4297*e7776783SApple OSS Distributions    </field_value_instance>
4298*e7776783SApple OSS Distributions                <field_value_instance>
4299*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4300*e7776783SApple OSS Distributions        <field_value_description>
4301*e7776783SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*e7776783SApple OSS Distributions</field_value_description>
4303*e7776783SApple OSS Distributions    </field_value_instance>
4304*e7776783SApple OSS Distributions        </field_values>
4305*e7776783SApple OSS Distributions            <field_description order="after">
4306*e7776783SApple OSS Distributions
4307*e7776783SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*e7776783SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*e7776783SApple OSS Distributions
4310*e7776783SApple OSS Distributions            </field_description>
4311*e7776783SApple OSS Distributions          <field_resets>
4312*e7776783SApple OSS Distributions
4313*e7776783SApple OSS Distributions    <field_reset>
4314*e7776783SApple OSS Distributions
4315*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*e7776783SApple OSS Distributions
4317*e7776783SApple OSS Distributions    </field_reset>
4318*e7776783SApple OSS Distributions</field_resets>
4319*e7776783SApple OSS Distributions      </field>
4320*e7776783SApple OSS Distributions        <field
4321*e7776783SApple OSS Distributions           id="0_22_11"
4322*e7776783SApple OSS Distributions           is_variable_length="False"
4323*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4324*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4326*e7776783SApple OSS Distributions           is_constant_value="False"
4327*e7776783SApple OSS Distributions           rwtype="RES0"
4328*e7776783SApple OSS Distributions        >
4329*e7776783SApple OSS Distributions          <field_name>0</field_name>
4330*e7776783SApple OSS Distributions        <field_msb>22</field_msb>
4331*e7776783SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*e7776783SApple OSS Distributions        <field_description order="before">
4333*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*e7776783SApple OSS Distributions        </field_description>
4335*e7776783SApple OSS Distributions        <field_values>
4336*e7776783SApple OSS Distributions        </field_values>
4337*e7776783SApple OSS Distributions      </field>
4338*e7776783SApple OSS Distributions        <field
4339*e7776783SApple OSS Distributions           id="VECITR_10_8"
4340*e7776783SApple OSS Distributions           is_variable_length="False"
4341*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4342*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4344*e7776783SApple OSS Distributions           is_constant_value="False"
4345*e7776783SApple OSS Distributions        >
4346*e7776783SApple OSS Distributions          <field_name>VECITR</field_name>
4347*e7776783SApple OSS Distributions        <field_msb>10</field_msb>
4348*e7776783SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*e7776783SApple OSS Distributions        <field_description order="before">
4350*e7776783SApple OSS Distributions
4351*e7776783SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*e7776783SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*e7776783SApple OSS Distributions
4354*e7776783SApple OSS Distributions        </field_description>
4355*e7776783SApple OSS Distributions        <field_values>
4356*e7776783SApple OSS Distributions
4357*e7776783SApple OSS Distributions
4358*e7776783SApple OSS Distributions        </field_values>
4359*e7776783SApple OSS Distributions          <field_resets>
4360*e7776783SApple OSS Distributions
4361*e7776783SApple OSS Distributions    <field_reset>
4362*e7776783SApple OSS Distributions
4363*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*e7776783SApple OSS Distributions
4365*e7776783SApple OSS Distributions    </field_reset>
4366*e7776783SApple OSS Distributions</field_resets>
4367*e7776783SApple OSS Distributions      </field>
4368*e7776783SApple OSS Distributions        <field
4369*e7776783SApple OSS Distributions           id="IDF_7_7"
4370*e7776783SApple OSS Distributions           is_variable_length="False"
4371*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4372*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4374*e7776783SApple OSS Distributions           is_constant_value="False"
4375*e7776783SApple OSS Distributions        >
4376*e7776783SApple OSS Distributions          <field_name>IDF</field_name>
4377*e7776783SApple OSS Distributions        <field_msb>7</field_msb>
4378*e7776783SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*e7776783SApple OSS Distributions        <field_description order="before">
4380*e7776783SApple OSS Distributions
4381*e7776783SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*e7776783SApple OSS Distributions
4383*e7776783SApple OSS Distributions        </field_description>
4384*e7776783SApple OSS Distributions        <field_values>
4385*e7776783SApple OSS Distributions
4386*e7776783SApple OSS Distributions
4387*e7776783SApple OSS Distributions                <field_value_instance>
4388*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4389*e7776783SApple OSS Distributions        <field_value_description>
4390*e7776783SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*e7776783SApple OSS Distributions</field_value_description>
4392*e7776783SApple OSS Distributions    </field_value_instance>
4393*e7776783SApple OSS Distributions                <field_value_instance>
4394*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4395*e7776783SApple OSS Distributions        <field_value_description>
4396*e7776783SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*e7776783SApple OSS Distributions</field_value_description>
4398*e7776783SApple OSS Distributions    </field_value_instance>
4399*e7776783SApple OSS Distributions        </field_values>
4400*e7776783SApple OSS Distributions          <field_resets>
4401*e7776783SApple OSS Distributions
4402*e7776783SApple OSS Distributions    <field_reset>
4403*e7776783SApple OSS Distributions
4404*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*e7776783SApple OSS Distributions
4406*e7776783SApple OSS Distributions    </field_reset>
4407*e7776783SApple OSS Distributions</field_resets>
4408*e7776783SApple OSS Distributions      </field>
4409*e7776783SApple OSS Distributions        <field
4410*e7776783SApple OSS Distributions           id="0_6_5"
4411*e7776783SApple OSS Distributions           is_variable_length="False"
4412*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4413*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4415*e7776783SApple OSS Distributions           is_constant_value="False"
4416*e7776783SApple OSS Distributions           rwtype="RES0"
4417*e7776783SApple OSS Distributions        >
4418*e7776783SApple OSS Distributions          <field_name>0</field_name>
4419*e7776783SApple OSS Distributions        <field_msb>6</field_msb>
4420*e7776783SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*e7776783SApple OSS Distributions        <field_description order="before">
4422*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*e7776783SApple OSS Distributions        </field_description>
4424*e7776783SApple OSS Distributions        <field_values>
4425*e7776783SApple OSS Distributions        </field_values>
4426*e7776783SApple OSS Distributions      </field>
4427*e7776783SApple OSS Distributions        <field
4428*e7776783SApple OSS Distributions           id="IXF_4_4"
4429*e7776783SApple OSS Distributions           is_variable_length="False"
4430*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4431*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4433*e7776783SApple OSS Distributions           is_constant_value="False"
4434*e7776783SApple OSS Distributions        >
4435*e7776783SApple OSS Distributions          <field_name>IXF</field_name>
4436*e7776783SApple OSS Distributions        <field_msb>4</field_msb>
4437*e7776783SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*e7776783SApple OSS Distributions        <field_description order="before">
4439*e7776783SApple OSS Distributions
4440*e7776783SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*e7776783SApple OSS Distributions
4442*e7776783SApple OSS Distributions        </field_description>
4443*e7776783SApple OSS Distributions        <field_values>
4444*e7776783SApple OSS Distributions
4445*e7776783SApple OSS Distributions
4446*e7776783SApple OSS Distributions                <field_value_instance>
4447*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4448*e7776783SApple OSS Distributions        <field_value_description>
4449*e7776783SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*e7776783SApple OSS Distributions</field_value_description>
4451*e7776783SApple OSS Distributions    </field_value_instance>
4452*e7776783SApple OSS Distributions                <field_value_instance>
4453*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4454*e7776783SApple OSS Distributions        <field_value_description>
4455*e7776783SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*e7776783SApple OSS Distributions</field_value_description>
4457*e7776783SApple OSS Distributions    </field_value_instance>
4458*e7776783SApple OSS Distributions        </field_values>
4459*e7776783SApple OSS Distributions          <field_resets>
4460*e7776783SApple OSS Distributions
4461*e7776783SApple OSS Distributions    <field_reset>
4462*e7776783SApple OSS Distributions
4463*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*e7776783SApple OSS Distributions
4465*e7776783SApple OSS Distributions    </field_reset>
4466*e7776783SApple OSS Distributions</field_resets>
4467*e7776783SApple OSS Distributions      </field>
4468*e7776783SApple OSS Distributions        <field
4469*e7776783SApple OSS Distributions           id="UFF_3_3"
4470*e7776783SApple OSS Distributions           is_variable_length="False"
4471*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4472*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4474*e7776783SApple OSS Distributions           is_constant_value="False"
4475*e7776783SApple OSS Distributions        >
4476*e7776783SApple OSS Distributions          <field_name>UFF</field_name>
4477*e7776783SApple OSS Distributions        <field_msb>3</field_msb>
4478*e7776783SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*e7776783SApple OSS Distributions        <field_description order="before">
4480*e7776783SApple OSS Distributions
4481*e7776783SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*e7776783SApple OSS Distributions
4483*e7776783SApple OSS Distributions        </field_description>
4484*e7776783SApple OSS Distributions        <field_values>
4485*e7776783SApple OSS Distributions
4486*e7776783SApple OSS Distributions
4487*e7776783SApple OSS Distributions                <field_value_instance>
4488*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4489*e7776783SApple OSS Distributions        <field_value_description>
4490*e7776783SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*e7776783SApple OSS Distributions</field_value_description>
4492*e7776783SApple OSS Distributions    </field_value_instance>
4493*e7776783SApple OSS Distributions                <field_value_instance>
4494*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4495*e7776783SApple OSS Distributions        <field_value_description>
4496*e7776783SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*e7776783SApple OSS Distributions</field_value_description>
4498*e7776783SApple OSS Distributions    </field_value_instance>
4499*e7776783SApple OSS Distributions        </field_values>
4500*e7776783SApple OSS Distributions          <field_resets>
4501*e7776783SApple OSS Distributions
4502*e7776783SApple OSS Distributions    <field_reset>
4503*e7776783SApple OSS Distributions
4504*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*e7776783SApple OSS Distributions
4506*e7776783SApple OSS Distributions    </field_reset>
4507*e7776783SApple OSS Distributions</field_resets>
4508*e7776783SApple OSS Distributions      </field>
4509*e7776783SApple OSS Distributions        <field
4510*e7776783SApple OSS Distributions           id="OFF_2_2"
4511*e7776783SApple OSS Distributions           is_variable_length="False"
4512*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4513*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4515*e7776783SApple OSS Distributions           is_constant_value="False"
4516*e7776783SApple OSS Distributions        >
4517*e7776783SApple OSS Distributions          <field_name>OFF</field_name>
4518*e7776783SApple OSS Distributions        <field_msb>2</field_msb>
4519*e7776783SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*e7776783SApple OSS Distributions        <field_description order="before">
4521*e7776783SApple OSS Distributions
4522*e7776783SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*e7776783SApple OSS Distributions
4524*e7776783SApple OSS Distributions        </field_description>
4525*e7776783SApple OSS Distributions        <field_values>
4526*e7776783SApple OSS Distributions
4527*e7776783SApple OSS Distributions
4528*e7776783SApple OSS Distributions                <field_value_instance>
4529*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4530*e7776783SApple OSS Distributions        <field_value_description>
4531*e7776783SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*e7776783SApple OSS Distributions</field_value_description>
4533*e7776783SApple OSS Distributions    </field_value_instance>
4534*e7776783SApple OSS Distributions                <field_value_instance>
4535*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4536*e7776783SApple OSS Distributions        <field_value_description>
4537*e7776783SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*e7776783SApple OSS Distributions</field_value_description>
4539*e7776783SApple OSS Distributions    </field_value_instance>
4540*e7776783SApple OSS Distributions        </field_values>
4541*e7776783SApple OSS Distributions          <field_resets>
4542*e7776783SApple OSS Distributions
4543*e7776783SApple OSS Distributions    <field_reset>
4544*e7776783SApple OSS Distributions
4545*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*e7776783SApple OSS Distributions
4547*e7776783SApple OSS Distributions    </field_reset>
4548*e7776783SApple OSS Distributions</field_resets>
4549*e7776783SApple OSS Distributions      </field>
4550*e7776783SApple OSS Distributions        <field
4551*e7776783SApple OSS Distributions           id="DZF_1_1"
4552*e7776783SApple OSS Distributions           is_variable_length="False"
4553*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4554*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4556*e7776783SApple OSS Distributions           is_constant_value="False"
4557*e7776783SApple OSS Distributions        >
4558*e7776783SApple OSS Distributions          <field_name>DZF</field_name>
4559*e7776783SApple OSS Distributions        <field_msb>1</field_msb>
4560*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*e7776783SApple OSS Distributions        <field_description order="before">
4562*e7776783SApple OSS Distributions
4563*e7776783SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*e7776783SApple OSS Distributions
4565*e7776783SApple OSS Distributions        </field_description>
4566*e7776783SApple OSS Distributions        <field_values>
4567*e7776783SApple OSS Distributions
4568*e7776783SApple OSS Distributions
4569*e7776783SApple OSS Distributions                <field_value_instance>
4570*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4571*e7776783SApple OSS Distributions        <field_value_description>
4572*e7776783SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*e7776783SApple OSS Distributions</field_value_description>
4574*e7776783SApple OSS Distributions    </field_value_instance>
4575*e7776783SApple OSS Distributions                <field_value_instance>
4576*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4577*e7776783SApple OSS Distributions        <field_value_description>
4578*e7776783SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*e7776783SApple OSS Distributions</field_value_description>
4580*e7776783SApple OSS Distributions    </field_value_instance>
4581*e7776783SApple OSS Distributions        </field_values>
4582*e7776783SApple OSS Distributions          <field_resets>
4583*e7776783SApple OSS Distributions
4584*e7776783SApple OSS Distributions    <field_reset>
4585*e7776783SApple OSS Distributions
4586*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*e7776783SApple OSS Distributions
4588*e7776783SApple OSS Distributions    </field_reset>
4589*e7776783SApple OSS Distributions</field_resets>
4590*e7776783SApple OSS Distributions      </field>
4591*e7776783SApple OSS Distributions        <field
4592*e7776783SApple OSS Distributions           id="IOF_0_0"
4593*e7776783SApple OSS Distributions           is_variable_length="False"
4594*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4595*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4597*e7776783SApple OSS Distributions           is_constant_value="False"
4598*e7776783SApple OSS Distributions        >
4599*e7776783SApple OSS Distributions          <field_name>IOF</field_name>
4600*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
4601*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*e7776783SApple OSS Distributions        <field_description order="before">
4603*e7776783SApple OSS Distributions
4604*e7776783SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*e7776783SApple OSS Distributions
4606*e7776783SApple OSS Distributions        </field_description>
4607*e7776783SApple OSS Distributions        <field_values>
4608*e7776783SApple OSS Distributions
4609*e7776783SApple OSS Distributions
4610*e7776783SApple OSS Distributions                <field_value_instance>
4611*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4612*e7776783SApple OSS Distributions        <field_value_description>
4613*e7776783SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*e7776783SApple OSS Distributions</field_value_description>
4615*e7776783SApple OSS Distributions    </field_value_instance>
4616*e7776783SApple OSS Distributions                <field_value_instance>
4617*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4618*e7776783SApple OSS Distributions        <field_value_description>
4619*e7776783SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*e7776783SApple OSS Distributions</field_value_description>
4621*e7776783SApple OSS Distributions    </field_value_instance>
4622*e7776783SApple OSS Distributions        </field_values>
4623*e7776783SApple OSS Distributions          <field_resets>
4624*e7776783SApple OSS Distributions
4625*e7776783SApple OSS Distributions    <field_reset>
4626*e7776783SApple OSS Distributions
4627*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*e7776783SApple OSS Distributions
4629*e7776783SApple OSS Distributions    </field_reset>
4630*e7776783SApple OSS Distributions</field_resets>
4631*e7776783SApple OSS Distributions      </field>
4632*e7776783SApple OSS Distributions    <text_after_fields>
4633*e7776783SApple OSS Distributions
4634*e7776783SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*e7776783SApple OSS Distributions<list type="unordered">
4636*e7776783SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*e7776783SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*e7776783SApple OSS Distributions</listitem></list>
4639*e7776783SApple OSS Distributions
4640*e7776783SApple OSS Distributions    </text_after_fields>
4641*e7776783SApple OSS Distributions  </fields>
4642*e7776783SApple OSS Distributions              <reg_fieldset length="25">
4643*e7776783SApple OSS Distributions
4644*e7776783SApple OSS Distributions
4645*e7776783SApple OSS Distributions
4646*e7776783SApple OSS Distributions
4647*e7776783SApple OSS Distributions
4648*e7776783SApple OSS Distributions
4649*e7776783SApple OSS Distributions
4650*e7776783SApple OSS Distributions
4651*e7776783SApple OSS Distributions
4652*e7776783SApple OSS Distributions
4653*e7776783SApple OSS Distributions
4654*e7776783SApple OSS Distributions
4655*e7776783SApple OSS Distributions
4656*e7776783SApple OSS Distributions
4657*e7776783SApple OSS Distributions
4658*e7776783SApple OSS Distributions
4659*e7776783SApple OSS Distributions
4660*e7776783SApple OSS Distributions
4661*e7776783SApple OSS Distributions
4662*e7776783SApple OSS Distributions
4663*e7776783SApple OSS Distributions
4664*e7776783SApple OSS Distributions
4665*e7776783SApple OSS Distributions
4666*e7776783SApple OSS Distributions
4667*e7776783SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*e7776783SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*e7776783SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*e7776783SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*e7776783SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*e7776783SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*e7776783SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*e7776783SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*e7776783SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*e7776783SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*e7776783SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*e7776783SApple OSS Distributions    </reg_fieldset>
4679*e7776783SApple OSS Distributions            </partial_fieldset>
4680*e7776783SApple OSS Distributions            <partial_fieldset>
4681*e7776783SApple OSS Distributions              <fields length="25">
4682*e7776783SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*e7776783SApple OSS Distributions    <text_before_fields>
4684*e7776783SApple OSS Distributions
4685*e7776783SApple OSS Distributions
4686*e7776783SApple OSS Distributions
4687*e7776783SApple OSS Distributions    </text_before_fields>
4688*e7776783SApple OSS Distributions
4689*e7776783SApple OSS Distributions        <field
4690*e7776783SApple OSS Distributions           id="IDS_24_24"
4691*e7776783SApple OSS Distributions           is_variable_length="False"
4692*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4693*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4695*e7776783SApple OSS Distributions           is_constant_value="False"
4696*e7776783SApple OSS Distributions        >
4697*e7776783SApple OSS Distributions          <field_name>IDS</field_name>
4698*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
4699*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*e7776783SApple OSS Distributions        <field_description order="before">
4701*e7776783SApple OSS Distributions
4702*e7776783SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*e7776783SApple OSS Distributions
4704*e7776783SApple OSS Distributions        </field_description>
4705*e7776783SApple OSS Distributions        <field_values>
4706*e7776783SApple OSS Distributions
4707*e7776783SApple OSS Distributions
4708*e7776783SApple OSS Distributions                <field_value_instance>
4709*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4710*e7776783SApple OSS Distributions        <field_value_description>
4711*e7776783SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*e7776783SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*e7776783SApple OSS Distributions</field_value_description>
4714*e7776783SApple OSS Distributions    </field_value_instance>
4715*e7776783SApple OSS Distributions                <field_value_instance>
4716*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4717*e7776783SApple OSS Distributions        <field_value_description>
4718*e7776783SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*e7776783SApple OSS Distributions</field_value_description>
4720*e7776783SApple OSS Distributions    </field_value_instance>
4721*e7776783SApple OSS Distributions        </field_values>
4722*e7776783SApple OSS Distributions            <field_description order="after">
4723*e7776783SApple OSS Distributions
4724*e7776783SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*e7776783SApple OSS Distributions
4726*e7776783SApple OSS Distributions            </field_description>
4727*e7776783SApple OSS Distributions          <field_resets>
4728*e7776783SApple OSS Distributions
4729*e7776783SApple OSS Distributions    <field_reset>
4730*e7776783SApple OSS Distributions
4731*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*e7776783SApple OSS Distributions
4733*e7776783SApple OSS Distributions    </field_reset>
4734*e7776783SApple OSS Distributions</field_resets>
4735*e7776783SApple OSS Distributions      </field>
4736*e7776783SApple OSS Distributions        <field
4737*e7776783SApple OSS Distributions           id="0_23_14"
4738*e7776783SApple OSS Distributions           is_variable_length="False"
4739*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4740*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4742*e7776783SApple OSS Distributions           is_constant_value="False"
4743*e7776783SApple OSS Distributions           rwtype="RES0"
4744*e7776783SApple OSS Distributions        >
4745*e7776783SApple OSS Distributions          <field_name>0</field_name>
4746*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
4747*e7776783SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*e7776783SApple OSS Distributions        <field_description order="before">
4749*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*e7776783SApple OSS Distributions        </field_description>
4751*e7776783SApple OSS Distributions        <field_values>
4752*e7776783SApple OSS Distributions        </field_values>
4753*e7776783SApple OSS Distributions      </field>
4754*e7776783SApple OSS Distributions        <field
4755*e7776783SApple OSS Distributions           id="IESB_13_13_1"
4756*e7776783SApple OSS Distributions           is_variable_length="False"
4757*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4758*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4760*e7776783SApple OSS Distributions           is_constant_value="False"
4761*e7776783SApple OSS Distributions        >
4762*e7776783SApple OSS Distributions          <field_name>IESB</field_name>
4763*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
4764*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*e7776783SApple OSS Distributions        <field_description order="before">
4766*e7776783SApple OSS Distributions
4767*e7776783SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*e7776783SApple OSS Distributions
4769*e7776783SApple OSS Distributions        </field_description>
4770*e7776783SApple OSS Distributions        <field_values>
4771*e7776783SApple OSS Distributions
4772*e7776783SApple OSS Distributions
4773*e7776783SApple OSS Distributions                <field_value_instance>
4774*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
4775*e7776783SApple OSS Distributions        <field_value_description>
4776*e7776783SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*e7776783SApple OSS Distributions</field_value_description>
4778*e7776783SApple OSS Distributions    </field_value_instance>
4779*e7776783SApple OSS Distributions                <field_value_instance>
4780*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
4781*e7776783SApple OSS Distributions        <field_value_description>
4782*e7776783SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*e7776783SApple OSS Distributions</field_value_description>
4784*e7776783SApple OSS Distributions    </field_value_instance>
4785*e7776783SApple OSS Distributions        </field_values>
4786*e7776783SApple OSS Distributions            <field_description order="after">
4787*e7776783SApple OSS Distributions
4788*e7776783SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*e7776783SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*e7776783SApple OSS Distributions
4791*e7776783SApple OSS Distributions            </field_description>
4792*e7776783SApple OSS Distributions          <field_resets>
4793*e7776783SApple OSS Distributions
4794*e7776783SApple OSS Distributions    <field_reset>
4795*e7776783SApple OSS Distributions
4796*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*e7776783SApple OSS Distributions
4798*e7776783SApple OSS Distributions    </field_reset>
4799*e7776783SApple OSS Distributions</field_resets>
4800*e7776783SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*e7776783SApple OSS Distributions      </field>
4802*e7776783SApple OSS Distributions        <field
4803*e7776783SApple OSS Distributions           id="0_13_13_2"
4804*e7776783SApple OSS Distributions           is_variable_length="False"
4805*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4806*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4808*e7776783SApple OSS Distributions           is_constant_value="False"
4809*e7776783SApple OSS Distributions           rwtype="RES0"
4810*e7776783SApple OSS Distributions        >
4811*e7776783SApple OSS Distributions          <field_name>0</field_name>
4812*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
4813*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*e7776783SApple OSS Distributions        <field_description order="before">
4815*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*e7776783SApple OSS Distributions        </field_description>
4817*e7776783SApple OSS Distributions        <field_values>
4818*e7776783SApple OSS Distributions        </field_values>
4819*e7776783SApple OSS Distributions      </field>
4820*e7776783SApple OSS Distributions        <field
4821*e7776783SApple OSS Distributions           id="AET_12_10"
4822*e7776783SApple OSS Distributions           is_variable_length="False"
4823*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4824*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4826*e7776783SApple OSS Distributions           is_constant_value="False"
4827*e7776783SApple OSS Distributions        >
4828*e7776783SApple OSS Distributions          <field_name>AET</field_name>
4829*e7776783SApple OSS Distributions        <field_msb>12</field_msb>
4830*e7776783SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*e7776783SApple OSS Distributions        <field_description order="before">
4832*e7776783SApple OSS Distributions
4833*e7776783SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*e7776783SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*e7776783SApple OSS Distributions
4836*e7776783SApple OSS Distributions        </field_description>
4837*e7776783SApple OSS Distributions        <field_values>
4838*e7776783SApple OSS Distributions
4839*e7776783SApple OSS Distributions
4840*e7776783SApple OSS Distributions                <field_value_instance>
4841*e7776783SApple OSS Distributions            <field_value>0b000</field_value>
4842*e7776783SApple OSS Distributions        <field_value_description>
4843*e7776783SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*e7776783SApple OSS Distributions</field_value_description>
4845*e7776783SApple OSS Distributions    </field_value_instance>
4846*e7776783SApple OSS Distributions                <field_value_instance>
4847*e7776783SApple OSS Distributions            <field_value>0b001</field_value>
4848*e7776783SApple OSS Distributions        <field_value_description>
4849*e7776783SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*e7776783SApple OSS Distributions</field_value_description>
4851*e7776783SApple OSS Distributions    </field_value_instance>
4852*e7776783SApple OSS Distributions                <field_value_instance>
4853*e7776783SApple OSS Distributions            <field_value>0b010</field_value>
4854*e7776783SApple OSS Distributions        <field_value_description>
4855*e7776783SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*e7776783SApple OSS Distributions</field_value_description>
4857*e7776783SApple OSS Distributions    </field_value_instance>
4858*e7776783SApple OSS Distributions                <field_value_instance>
4859*e7776783SApple OSS Distributions            <field_value>0b011</field_value>
4860*e7776783SApple OSS Distributions        <field_value_description>
4861*e7776783SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*e7776783SApple OSS Distributions</field_value_description>
4863*e7776783SApple OSS Distributions    </field_value_instance>
4864*e7776783SApple OSS Distributions                <field_value_instance>
4865*e7776783SApple OSS Distributions            <field_value>0b110</field_value>
4866*e7776783SApple OSS Distributions        <field_value_description>
4867*e7776783SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*e7776783SApple OSS Distributions</field_value_description>
4869*e7776783SApple OSS Distributions    </field_value_instance>
4870*e7776783SApple OSS Distributions        </field_values>
4871*e7776783SApple OSS Distributions            <field_description order="after">
4872*e7776783SApple OSS Distributions
4873*e7776783SApple OSS Distributions  <para>All other values are reserved.</para>
4874*e7776783SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*e7776783SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*e7776783SApple OSS Distributions<list type="unordered">
4877*e7776783SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*e7776783SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*e7776783SApple OSS Distributions</listitem></list>
4880*e7776783SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*e7776783SApple OSS Distributions
4882*e7776783SApple OSS Distributions            </field_description>
4883*e7776783SApple OSS Distributions          <field_resets>
4884*e7776783SApple OSS Distributions
4885*e7776783SApple OSS Distributions    <field_reset>
4886*e7776783SApple OSS Distributions
4887*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*e7776783SApple OSS Distributions
4889*e7776783SApple OSS Distributions    </field_reset>
4890*e7776783SApple OSS Distributions</field_resets>
4891*e7776783SApple OSS Distributions      </field>
4892*e7776783SApple OSS Distributions        <field
4893*e7776783SApple OSS Distributions           id="EA_9_9"
4894*e7776783SApple OSS Distributions           is_variable_length="False"
4895*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4896*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4898*e7776783SApple OSS Distributions           is_constant_value="False"
4899*e7776783SApple OSS Distributions        >
4900*e7776783SApple OSS Distributions          <field_name>EA</field_name>
4901*e7776783SApple OSS Distributions        <field_msb>9</field_msb>
4902*e7776783SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*e7776783SApple OSS Distributions        <field_description order="before">
4904*e7776783SApple OSS Distributions
4905*e7776783SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*e7776783SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*e7776783SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*e7776783SApple OSS Distributions<list type="unordered">
4909*e7776783SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*e7776783SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*e7776783SApple OSS Distributions</listitem></list>
4912*e7776783SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*e7776783SApple OSS Distributions
4914*e7776783SApple OSS Distributions        </field_description>
4915*e7776783SApple OSS Distributions        <field_values>
4916*e7776783SApple OSS Distributions
4917*e7776783SApple OSS Distributions
4918*e7776783SApple OSS Distributions        </field_values>
4919*e7776783SApple OSS Distributions          <field_resets>
4920*e7776783SApple OSS Distributions
4921*e7776783SApple OSS Distributions    <field_reset>
4922*e7776783SApple OSS Distributions
4923*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*e7776783SApple OSS Distributions
4925*e7776783SApple OSS Distributions    </field_reset>
4926*e7776783SApple OSS Distributions</field_resets>
4927*e7776783SApple OSS Distributions      </field>
4928*e7776783SApple OSS Distributions        <field
4929*e7776783SApple OSS Distributions           id="0_8_6"
4930*e7776783SApple OSS Distributions           is_variable_length="False"
4931*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4932*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4934*e7776783SApple OSS Distributions           is_constant_value="False"
4935*e7776783SApple OSS Distributions           rwtype="RES0"
4936*e7776783SApple OSS Distributions        >
4937*e7776783SApple OSS Distributions          <field_name>0</field_name>
4938*e7776783SApple OSS Distributions        <field_msb>8</field_msb>
4939*e7776783SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*e7776783SApple OSS Distributions        <field_description order="before">
4941*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*e7776783SApple OSS Distributions        </field_description>
4943*e7776783SApple OSS Distributions        <field_values>
4944*e7776783SApple OSS Distributions        </field_values>
4945*e7776783SApple OSS Distributions      </field>
4946*e7776783SApple OSS Distributions        <field
4947*e7776783SApple OSS Distributions           id="DFSC_5_0"
4948*e7776783SApple OSS Distributions           is_variable_length="False"
4949*e7776783SApple OSS Distributions           has_partial_fieldset="False"
4950*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
4952*e7776783SApple OSS Distributions           is_constant_value="False"
4953*e7776783SApple OSS Distributions        >
4954*e7776783SApple OSS Distributions          <field_name>DFSC</field_name>
4955*e7776783SApple OSS Distributions        <field_msb>5</field_msb>
4956*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*e7776783SApple OSS Distributions        <field_description order="before">
4958*e7776783SApple OSS Distributions
4959*e7776783SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*e7776783SApple OSS Distributions
4961*e7776783SApple OSS Distributions        </field_description>
4962*e7776783SApple OSS Distributions        <field_values>
4963*e7776783SApple OSS Distributions
4964*e7776783SApple OSS Distributions
4965*e7776783SApple OSS Distributions                <field_value_instance>
4966*e7776783SApple OSS Distributions            <field_value>0b000000</field_value>
4967*e7776783SApple OSS Distributions        <field_value_description>
4968*e7776783SApple OSS Distributions  <para>Uncategorized.</para>
4969*e7776783SApple OSS Distributions</field_value_description>
4970*e7776783SApple OSS Distributions    </field_value_instance>
4971*e7776783SApple OSS Distributions                <field_value_instance>
4972*e7776783SApple OSS Distributions            <field_value>0b010001</field_value>
4973*e7776783SApple OSS Distributions        <field_value_description>
4974*e7776783SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*e7776783SApple OSS Distributions</field_value_description>
4976*e7776783SApple OSS Distributions    </field_value_instance>
4977*e7776783SApple OSS Distributions        </field_values>
4978*e7776783SApple OSS Distributions            <field_description order="after">
4979*e7776783SApple OSS Distributions
4980*e7776783SApple OSS Distributions  <para>All other values are reserved.</para>
4981*e7776783SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*e7776783SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*e7776783SApple OSS Distributions
4984*e7776783SApple OSS Distributions            </field_description>
4985*e7776783SApple OSS Distributions          <field_resets>
4986*e7776783SApple OSS Distributions
4987*e7776783SApple OSS Distributions    <field_reset>
4988*e7776783SApple OSS Distributions
4989*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*e7776783SApple OSS Distributions
4991*e7776783SApple OSS Distributions    </field_reset>
4992*e7776783SApple OSS Distributions</field_resets>
4993*e7776783SApple OSS Distributions      </field>
4994*e7776783SApple OSS Distributions    <text_after_fields>
4995*e7776783SApple OSS Distributions
4996*e7776783SApple OSS Distributions
4997*e7776783SApple OSS Distributions
4998*e7776783SApple OSS Distributions    </text_after_fields>
4999*e7776783SApple OSS Distributions  </fields>
5000*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5001*e7776783SApple OSS Distributions
5002*e7776783SApple OSS Distributions
5003*e7776783SApple OSS Distributions
5004*e7776783SApple OSS Distributions
5005*e7776783SApple OSS Distributions
5006*e7776783SApple OSS Distributions
5007*e7776783SApple OSS Distributions
5008*e7776783SApple OSS Distributions
5009*e7776783SApple OSS Distributions
5010*e7776783SApple OSS Distributions
5011*e7776783SApple OSS Distributions
5012*e7776783SApple OSS Distributions
5013*e7776783SApple OSS Distributions
5014*e7776783SApple OSS Distributions
5015*e7776783SApple OSS Distributions
5016*e7776783SApple OSS Distributions
5017*e7776783SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*e7776783SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*e7776783SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*e7776783SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*e7776783SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*e7776783SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*e7776783SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*e7776783SApple OSS Distributions    </reg_fieldset>
5025*e7776783SApple OSS Distributions            </partial_fieldset>
5026*e7776783SApple OSS Distributions            <partial_fieldset>
5027*e7776783SApple OSS Distributions              <fields length="25">
5028*e7776783SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*e7776783SApple OSS Distributions    <text_before_fields>
5030*e7776783SApple OSS Distributions
5031*e7776783SApple OSS Distributions
5032*e7776783SApple OSS Distributions
5033*e7776783SApple OSS Distributions    </text_before_fields>
5034*e7776783SApple OSS Distributions
5035*e7776783SApple OSS Distributions        <field
5036*e7776783SApple OSS Distributions           id="0_24_6"
5037*e7776783SApple OSS Distributions           is_variable_length="False"
5038*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5039*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5041*e7776783SApple OSS Distributions           is_constant_value="False"
5042*e7776783SApple OSS Distributions           rwtype="RES0"
5043*e7776783SApple OSS Distributions        >
5044*e7776783SApple OSS Distributions          <field_name>0</field_name>
5045*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5046*e7776783SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*e7776783SApple OSS Distributions        <field_description order="before">
5048*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*e7776783SApple OSS Distributions        </field_description>
5050*e7776783SApple OSS Distributions        <field_values>
5051*e7776783SApple OSS Distributions        </field_values>
5052*e7776783SApple OSS Distributions      </field>
5053*e7776783SApple OSS Distributions        <field
5054*e7776783SApple OSS Distributions           id="IFSC_5_0"
5055*e7776783SApple OSS Distributions           is_variable_length="False"
5056*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5057*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5059*e7776783SApple OSS Distributions           is_constant_value="False"
5060*e7776783SApple OSS Distributions        >
5061*e7776783SApple OSS Distributions          <field_name>IFSC</field_name>
5062*e7776783SApple OSS Distributions        <field_msb>5</field_msb>
5063*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*e7776783SApple OSS Distributions        <field_description order="before">
5065*e7776783SApple OSS Distributions
5066*e7776783SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*e7776783SApple OSS Distributions
5068*e7776783SApple OSS Distributions        </field_description>
5069*e7776783SApple OSS Distributions        <field_values>
5070*e7776783SApple OSS Distributions
5071*e7776783SApple OSS Distributions
5072*e7776783SApple OSS Distributions        </field_values>
5073*e7776783SApple OSS Distributions          <field_resets>
5074*e7776783SApple OSS Distributions
5075*e7776783SApple OSS Distributions    <field_reset>
5076*e7776783SApple OSS Distributions
5077*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*e7776783SApple OSS Distributions
5079*e7776783SApple OSS Distributions    </field_reset>
5080*e7776783SApple OSS Distributions</field_resets>
5081*e7776783SApple OSS Distributions      </field>
5082*e7776783SApple OSS Distributions    <text_after_fields>
5083*e7776783SApple OSS Distributions
5084*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*e7776783SApple OSS Distributions<list type="unordered">
5086*e7776783SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*e7776783SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*e7776783SApple OSS Distributions</listitem></list>
5089*e7776783SApple OSS Distributions
5090*e7776783SApple OSS Distributions    </text_after_fields>
5091*e7776783SApple OSS Distributions  </fields>
5092*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5093*e7776783SApple OSS Distributions
5094*e7776783SApple OSS Distributions
5095*e7776783SApple OSS Distributions
5096*e7776783SApple OSS Distributions
5097*e7776783SApple OSS Distributions
5098*e7776783SApple OSS Distributions
5099*e7776783SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*e7776783SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*e7776783SApple OSS Distributions    </reg_fieldset>
5102*e7776783SApple OSS Distributions            </partial_fieldset>
5103*e7776783SApple OSS Distributions            <partial_fieldset>
5104*e7776783SApple OSS Distributions              <fields length="25">
5105*e7776783SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*e7776783SApple OSS Distributions    <text_before_fields>
5107*e7776783SApple OSS Distributions
5108*e7776783SApple OSS Distributions
5109*e7776783SApple OSS Distributions
5110*e7776783SApple OSS Distributions    </text_before_fields>
5111*e7776783SApple OSS Distributions
5112*e7776783SApple OSS Distributions        <field
5113*e7776783SApple OSS Distributions           id="ISV_24_24"
5114*e7776783SApple OSS Distributions           is_variable_length="False"
5115*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5116*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5118*e7776783SApple OSS Distributions           is_constant_value="False"
5119*e7776783SApple OSS Distributions        >
5120*e7776783SApple OSS Distributions          <field_name>ISV</field_name>
5121*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5122*e7776783SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*e7776783SApple OSS Distributions        <field_description order="before">
5124*e7776783SApple OSS Distributions
5125*e7776783SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*e7776783SApple OSS Distributions
5127*e7776783SApple OSS Distributions        </field_description>
5128*e7776783SApple OSS Distributions        <field_values>
5129*e7776783SApple OSS Distributions
5130*e7776783SApple OSS Distributions
5131*e7776783SApple OSS Distributions                <field_value_instance>
5132*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5133*e7776783SApple OSS Distributions        <field_value_description>
5134*e7776783SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*e7776783SApple OSS Distributions</field_value_description>
5136*e7776783SApple OSS Distributions    </field_value_instance>
5137*e7776783SApple OSS Distributions                <field_value_instance>
5138*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5139*e7776783SApple OSS Distributions        <field_value_description>
5140*e7776783SApple OSS Distributions  <para>EX bit is valid.</para>
5141*e7776783SApple OSS Distributions</field_value_description>
5142*e7776783SApple OSS Distributions    </field_value_instance>
5143*e7776783SApple OSS Distributions        </field_values>
5144*e7776783SApple OSS Distributions            <field_description order="after">
5145*e7776783SApple OSS Distributions
5146*e7776783SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*e7776783SApple OSS Distributions
5148*e7776783SApple OSS Distributions            </field_description>
5149*e7776783SApple OSS Distributions          <field_resets>
5150*e7776783SApple OSS Distributions
5151*e7776783SApple OSS Distributions    <field_reset>
5152*e7776783SApple OSS Distributions
5153*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*e7776783SApple OSS Distributions
5155*e7776783SApple OSS Distributions    </field_reset>
5156*e7776783SApple OSS Distributions</field_resets>
5157*e7776783SApple OSS Distributions      </field>
5158*e7776783SApple OSS Distributions        <field
5159*e7776783SApple OSS Distributions           id="0_23_7"
5160*e7776783SApple OSS Distributions           is_variable_length="False"
5161*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5162*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5164*e7776783SApple OSS Distributions           is_constant_value="False"
5165*e7776783SApple OSS Distributions           rwtype="RES0"
5166*e7776783SApple OSS Distributions        >
5167*e7776783SApple OSS Distributions          <field_name>0</field_name>
5168*e7776783SApple OSS Distributions        <field_msb>23</field_msb>
5169*e7776783SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*e7776783SApple OSS Distributions        <field_description order="before">
5171*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*e7776783SApple OSS Distributions        </field_description>
5173*e7776783SApple OSS Distributions        <field_values>
5174*e7776783SApple OSS Distributions        </field_values>
5175*e7776783SApple OSS Distributions      </field>
5176*e7776783SApple OSS Distributions        <field
5177*e7776783SApple OSS Distributions           id="EX_6_6"
5178*e7776783SApple OSS Distributions           is_variable_length="False"
5179*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5180*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5182*e7776783SApple OSS Distributions           is_constant_value="False"
5183*e7776783SApple OSS Distributions        >
5184*e7776783SApple OSS Distributions          <field_name>EX</field_name>
5185*e7776783SApple OSS Distributions        <field_msb>6</field_msb>
5186*e7776783SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*e7776783SApple OSS Distributions        <field_description order="before">
5188*e7776783SApple OSS Distributions
5189*e7776783SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*e7776783SApple OSS Distributions
5191*e7776783SApple OSS Distributions        </field_description>
5192*e7776783SApple OSS Distributions        <field_values>
5193*e7776783SApple OSS Distributions
5194*e7776783SApple OSS Distributions
5195*e7776783SApple OSS Distributions                <field_value_instance>
5196*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5197*e7776783SApple OSS Distributions        <field_value_description>
5198*e7776783SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*e7776783SApple OSS Distributions</field_value_description>
5200*e7776783SApple OSS Distributions    </field_value_instance>
5201*e7776783SApple OSS Distributions                <field_value_instance>
5202*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5203*e7776783SApple OSS Distributions        <field_value_description>
5204*e7776783SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*e7776783SApple OSS Distributions</field_value_description>
5206*e7776783SApple OSS Distributions    </field_value_instance>
5207*e7776783SApple OSS Distributions        </field_values>
5208*e7776783SApple OSS Distributions            <field_description order="after">
5209*e7776783SApple OSS Distributions
5210*e7776783SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*e7776783SApple OSS Distributions
5212*e7776783SApple OSS Distributions            </field_description>
5213*e7776783SApple OSS Distributions          <field_resets>
5214*e7776783SApple OSS Distributions
5215*e7776783SApple OSS Distributions    <field_reset>
5216*e7776783SApple OSS Distributions
5217*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*e7776783SApple OSS Distributions
5219*e7776783SApple OSS Distributions    </field_reset>
5220*e7776783SApple OSS Distributions</field_resets>
5221*e7776783SApple OSS Distributions      </field>
5222*e7776783SApple OSS Distributions        <field
5223*e7776783SApple OSS Distributions           id="IFSC_5_0"
5224*e7776783SApple OSS Distributions           is_variable_length="False"
5225*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5226*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5228*e7776783SApple OSS Distributions           is_constant_value="False"
5229*e7776783SApple OSS Distributions        >
5230*e7776783SApple OSS Distributions          <field_name>IFSC</field_name>
5231*e7776783SApple OSS Distributions        <field_msb>5</field_msb>
5232*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*e7776783SApple OSS Distributions        <field_description order="before">
5234*e7776783SApple OSS Distributions
5235*e7776783SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*e7776783SApple OSS Distributions
5237*e7776783SApple OSS Distributions        </field_description>
5238*e7776783SApple OSS Distributions        <field_values>
5239*e7776783SApple OSS Distributions
5240*e7776783SApple OSS Distributions
5241*e7776783SApple OSS Distributions        </field_values>
5242*e7776783SApple OSS Distributions          <field_resets>
5243*e7776783SApple OSS Distributions
5244*e7776783SApple OSS Distributions    <field_reset>
5245*e7776783SApple OSS Distributions
5246*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*e7776783SApple OSS Distributions
5248*e7776783SApple OSS Distributions    </field_reset>
5249*e7776783SApple OSS Distributions</field_resets>
5250*e7776783SApple OSS Distributions      </field>
5251*e7776783SApple OSS Distributions    <text_after_fields>
5252*e7776783SApple OSS Distributions
5253*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*e7776783SApple OSS Distributions
5255*e7776783SApple OSS Distributions    </text_after_fields>
5256*e7776783SApple OSS Distributions  </fields>
5257*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5258*e7776783SApple OSS Distributions
5259*e7776783SApple OSS Distributions
5260*e7776783SApple OSS Distributions
5261*e7776783SApple OSS Distributions
5262*e7776783SApple OSS Distributions
5263*e7776783SApple OSS Distributions
5264*e7776783SApple OSS Distributions
5265*e7776783SApple OSS Distributions
5266*e7776783SApple OSS Distributions
5267*e7776783SApple OSS Distributions
5268*e7776783SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*e7776783SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*e7776783SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*e7776783SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*e7776783SApple OSS Distributions    </reg_fieldset>
5273*e7776783SApple OSS Distributions            </partial_fieldset>
5274*e7776783SApple OSS Distributions            <partial_fieldset>
5275*e7776783SApple OSS Distributions              <fields length="25">
5276*e7776783SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*e7776783SApple OSS Distributions    <text_before_fields>
5278*e7776783SApple OSS Distributions
5279*e7776783SApple OSS Distributions
5280*e7776783SApple OSS Distributions
5281*e7776783SApple OSS Distributions    </text_before_fields>
5282*e7776783SApple OSS Distributions
5283*e7776783SApple OSS Distributions        <field
5284*e7776783SApple OSS Distributions           id="0_24_14"
5285*e7776783SApple OSS Distributions           is_variable_length="False"
5286*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5287*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5289*e7776783SApple OSS Distributions           is_constant_value="False"
5290*e7776783SApple OSS Distributions           rwtype="RES0"
5291*e7776783SApple OSS Distributions        >
5292*e7776783SApple OSS Distributions          <field_name>0</field_name>
5293*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5294*e7776783SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*e7776783SApple OSS Distributions        <field_description order="before">
5296*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*e7776783SApple OSS Distributions        </field_description>
5298*e7776783SApple OSS Distributions        <field_values>
5299*e7776783SApple OSS Distributions        </field_values>
5300*e7776783SApple OSS Distributions      </field>
5301*e7776783SApple OSS Distributions        <field
5302*e7776783SApple OSS Distributions           id="VNCR_13_13_1"
5303*e7776783SApple OSS Distributions           is_variable_length="False"
5304*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5305*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5307*e7776783SApple OSS Distributions           is_constant_value="False"
5308*e7776783SApple OSS Distributions        >
5309*e7776783SApple OSS Distributions          <field_name>VNCR</field_name>
5310*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
5311*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*e7776783SApple OSS Distributions        <field_description order="before">
5313*e7776783SApple OSS Distributions
5314*e7776783SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*e7776783SApple OSS Distributions
5316*e7776783SApple OSS Distributions        </field_description>
5317*e7776783SApple OSS Distributions        <field_values>
5318*e7776783SApple OSS Distributions
5319*e7776783SApple OSS Distributions
5320*e7776783SApple OSS Distributions                <field_value_instance>
5321*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5322*e7776783SApple OSS Distributions        <field_value_description>
5323*e7776783SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*e7776783SApple OSS Distributions</field_value_description>
5325*e7776783SApple OSS Distributions    </field_value_instance>
5326*e7776783SApple OSS Distributions                <field_value_instance>
5327*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5328*e7776783SApple OSS Distributions        <field_value_description>
5329*e7776783SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*e7776783SApple OSS Distributions</field_value_description>
5331*e7776783SApple OSS Distributions    </field_value_instance>
5332*e7776783SApple OSS Distributions        </field_values>
5333*e7776783SApple OSS Distributions            <field_description order="after">
5334*e7776783SApple OSS Distributions
5335*e7776783SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*e7776783SApple OSS Distributions
5337*e7776783SApple OSS Distributions            </field_description>
5338*e7776783SApple OSS Distributions          <field_resets>
5339*e7776783SApple OSS Distributions
5340*e7776783SApple OSS Distributions    <field_reset>
5341*e7776783SApple OSS Distributions
5342*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*e7776783SApple OSS Distributions
5344*e7776783SApple OSS Distributions    </field_reset>
5345*e7776783SApple OSS Distributions</field_resets>
5346*e7776783SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*e7776783SApple OSS Distributions      </field>
5348*e7776783SApple OSS Distributions        <field
5349*e7776783SApple OSS Distributions           id="0_13_13_2"
5350*e7776783SApple OSS Distributions           is_variable_length="False"
5351*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5352*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5354*e7776783SApple OSS Distributions           is_constant_value="False"
5355*e7776783SApple OSS Distributions           rwtype="RES0"
5356*e7776783SApple OSS Distributions        >
5357*e7776783SApple OSS Distributions          <field_name>0</field_name>
5358*e7776783SApple OSS Distributions        <field_msb>13</field_msb>
5359*e7776783SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*e7776783SApple OSS Distributions        <field_description order="before">
5361*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*e7776783SApple OSS Distributions        </field_description>
5363*e7776783SApple OSS Distributions        <field_values>
5364*e7776783SApple OSS Distributions        </field_values>
5365*e7776783SApple OSS Distributions      </field>
5366*e7776783SApple OSS Distributions        <field
5367*e7776783SApple OSS Distributions           id="0_12_9"
5368*e7776783SApple OSS Distributions           is_variable_length="False"
5369*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5370*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5372*e7776783SApple OSS Distributions           is_constant_value="False"
5373*e7776783SApple OSS Distributions           rwtype="RES0"
5374*e7776783SApple OSS Distributions        >
5375*e7776783SApple OSS Distributions          <field_name>0</field_name>
5376*e7776783SApple OSS Distributions        <field_msb>12</field_msb>
5377*e7776783SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*e7776783SApple OSS Distributions        <field_description order="before">
5379*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*e7776783SApple OSS Distributions        </field_description>
5381*e7776783SApple OSS Distributions        <field_values>
5382*e7776783SApple OSS Distributions        </field_values>
5383*e7776783SApple OSS Distributions      </field>
5384*e7776783SApple OSS Distributions        <field
5385*e7776783SApple OSS Distributions           id="CM_8_8"
5386*e7776783SApple OSS Distributions           is_variable_length="False"
5387*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5388*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5390*e7776783SApple OSS Distributions           is_constant_value="False"
5391*e7776783SApple OSS Distributions        >
5392*e7776783SApple OSS Distributions          <field_name>CM</field_name>
5393*e7776783SApple OSS Distributions        <field_msb>8</field_msb>
5394*e7776783SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*e7776783SApple OSS Distributions        <field_description order="before">
5396*e7776783SApple OSS Distributions
5397*e7776783SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*e7776783SApple OSS Distributions
5399*e7776783SApple OSS Distributions        </field_description>
5400*e7776783SApple OSS Distributions        <field_values>
5401*e7776783SApple OSS Distributions
5402*e7776783SApple OSS Distributions
5403*e7776783SApple OSS Distributions                <field_value_instance>
5404*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5405*e7776783SApple OSS Distributions        <field_value_description>
5406*e7776783SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*e7776783SApple OSS Distributions</field_value_description>
5408*e7776783SApple OSS Distributions    </field_value_instance>
5409*e7776783SApple OSS Distributions                <field_value_instance>
5410*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5411*e7776783SApple OSS Distributions        <field_value_description>
5412*e7776783SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*e7776783SApple OSS Distributions</field_value_description>
5414*e7776783SApple OSS Distributions    </field_value_instance>
5415*e7776783SApple OSS Distributions        </field_values>
5416*e7776783SApple OSS Distributions          <field_resets>
5417*e7776783SApple OSS Distributions
5418*e7776783SApple OSS Distributions    <field_reset>
5419*e7776783SApple OSS Distributions
5420*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*e7776783SApple OSS Distributions
5422*e7776783SApple OSS Distributions    </field_reset>
5423*e7776783SApple OSS Distributions</field_resets>
5424*e7776783SApple OSS Distributions      </field>
5425*e7776783SApple OSS Distributions        <field
5426*e7776783SApple OSS Distributions           id="0_7_7"
5427*e7776783SApple OSS Distributions           is_variable_length="False"
5428*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5429*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5431*e7776783SApple OSS Distributions           is_constant_value="False"
5432*e7776783SApple OSS Distributions           rwtype="RES0"
5433*e7776783SApple OSS Distributions        >
5434*e7776783SApple OSS Distributions          <field_name>0</field_name>
5435*e7776783SApple OSS Distributions        <field_msb>7</field_msb>
5436*e7776783SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*e7776783SApple OSS Distributions        <field_description order="before">
5438*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*e7776783SApple OSS Distributions        </field_description>
5440*e7776783SApple OSS Distributions        <field_values>
5441*e7776783SApple OSS Distributions        </field_values>
5442*e7776783SApple OSS Distributions      </field>
5443*e7776783SApple OSS Distributions        <field
5444*e7776783SApple OSS Distributions           id="WnR_6_6"
5445*e7776783SApple OSS Distributions           is_variable_length="False"
5446*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5447*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5449*e7776783SApple OSS Distributions           is_constant_value="False"
5450*e7776783SApple OSS Distributions        >
5451*e7776783SApple OSS Distributions          <field_name>WnR</field_name>
5452*e7776783SApple OSS Distributions        <field_msb>6</field_msb>
5453*e7776783SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*e7776783SApple OSS Distributions        <field_description order="before">
5455*e7776783SApple OSS Distributions
5456*e7776783SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*e7776783SApple OSS Distributions
5458*e7776783SApple OSS Distributions        </field_description>
5459*e7776783SApple OSS Distributions        <field_values>
5460*e7776783SApple OSS Distributions
5461*e7776783SApple OSS Distributions
5462*e7776783SApple OSS Distributions                <field_value_instance>
5463*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5464*e7776783SApple OSS Distributions        <field_value_description>
5465*e7776783SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*e7776783SApple OSS Distributions</field_value_description>
5467*e7776783SApple OSS Distributions    </field_value_instance>
5468*e7776783SApple OSS Distributions                <field_value_instance>
5469*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5470*e7776783SApple OSS Distributions        <field_value_description>
5471*e7776783SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*e7776783SApple OSS Distributions</field_value_description>
5473*e7776783SApple OSS Distributions    </field_value_instance>
5474*e7776783SApple OSS Distributions        </field_values>
5475*e7776783SApple OSS Distributions            <field_description order="after">
5476*e7776783SApple OSS Distributions
5477*e7776783SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*e7776783SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*e7776783SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*e7776783SApple OSS Distributions
5481*e7776783SApple OSS Distributions            </field_description>
5482*e7776783SApple OSS Distributions          <field_resets>
5483*e7776783SApple OSS Distributions
5484*e7776783SApple OSS Distributions    <field_reset>
5485*e7776783SApple OSS Distributions
5486*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*e7776783SApple OSS Distributions
5488*e7776783SApple OSS Distributions    </field_reset>
5489*e7776783SApple OSS Distributions</field_resets>
5490*e7776783SApple OSS Distributions      </field>
5491*e7776783SApple OSS Distributions        <field
5492*e7776783SApple OSS Distributions           id="DFSC_5_0"
5493*e7776783SApple OSS Distributions           is_variable_length="False"
5494*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5495*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5497*e7776783SApple OSS Distributions           is_constant_value="False"
5498*e7776783SApple OSS Distributions        >
5499*e7776783SApple OSS Distributions          <field_name>DFSC</field_name>
5500*e7776783SApple OSS Distributions        <field_msb>5</field_msb>
5501*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*e7776783SApple OSS Distributions        <field_description order="before">
5503*e7776783SApple OSS Distributions
5504*e7776783SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*e7776783SApple OSS Distributions
5506*e7776783SApple OSS Distributions        </field_description>
5507*e7776783SApple OSS Distributions        <field_values>
5508*e7776783SApple OSS Distributions
5509*e7776783SApple OSS Distributions
5510*e7776783SApple OSS Distributions        </field_values>
5511*e7776783SApple OSS Distributions          <field_resets>
5512*e7776783SApple OSS Distributions
5513*e7776783SApple OSS Distributions    <field_reset>
5514*e7776783SApple OSS Distributions
5515*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*e7776783SApple OSS Distributions
5517*e7776783SApple OSS Distributions    </field_reset>
5518*e7776783SApple OSS Distributions</field_resets>
5519*e7776783SApple OSS Distributions      </field>
5520*e7776783SApple OSS Distributions    <text_after_fields>
5521*e7776783SApple OSS Distributions
5522*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*e7776783SApple OSS Distributions
5524*e7776783SApple OSS Distributions    </text_after_fields>
5525*e7776783SApple OSS Distributions  </fields>
5526*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5527*e7776783SApple OSS Distributions
5528*e7776783SApple OSS Distributions
5529*e7776783SApple OSS Distributions
5530*e7776783SApple OSS Distributions
5531*e7776783SApple OSS Distributions
5532*e7776783SApple OSS Distributions
5533*e7776783SApple OSS Distributions
5534*e7776783SApple OSS Distributions
5535*e7776783SApple OSS Distributions
5536*e7776783SApple OSS Distributions
5537*e7776783SApple OSS Distributions
5538*e7776783SApple OSS Distributions
5539*e7776783SApple OSS Distributions
5540*e7776783SApple OSS Distributions
5541*e7776783SApple OSS Distributions
5542*e7776783SApple OSS Distributions
5543*e7776783SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*e7776783SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*e7776783SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*e7776783SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*e7776783SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*e7776783SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*e7776783SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*e7776783SApple OSS Distributions    </reg_fieldset>
5551*e7776783SApple OSS Distributions            </partial_fieldset>
5552*e7776783SApple OSS Distributions            <partial_fieldset>
5553*e7776783SApple OSS Distributions              <fields length="25">
5554*e7776783SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*e7776783SApple OSS Distributions    <text_before_fields>
5556*e7776783SApple OSS Distributions
5557*e7776783SApple OSS Distributions
5558*e7776783SApple OSS Distributions
5559*e7776783SApple OSS Distributions    </text_before_fields>
5560*e7776783SApple OSS Distributions
5561*e7776783SApple OSS Distributions        <field
5562*e7776783SApple OSS Distributions           id="0_24_16"
5563*e7776783SApple OSS Distributions           is_variable_length="False"
5564*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5565*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5567*e7776783SApple OSS Distributions           is_constant_value="False"
5568*e7776783SApple OSS Distributions           rwtype="RES0"
5569*e7776783SApple OSS Distributions        >
5570*e7776783SApple OSS Distributions          <field_name>0</field_name>
5571*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5572*e7776783SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*e7776783SApple OSS Distributions        <field_description order="before">
5574*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*e7776783SApple OSS Distributions        </field_description>
5576*e7776783SApple OSS Distributions        <field_values>
5577*e7776783SApple OSS Distributions        </field_values>
5578*e7776783SApple OSS Distributions      </field>
5579*e7776783SApple OSS Distributions        <field
5580*e7776783SApple OSS Distributions           id="Comment_15_0"
5581*e7776783SApple OSS Distributions           is_variable_length="False"
5582*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5583*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5585*e7776783SApple OSS Distributions           is_constant_value="False"
5586*e7776783SApple OSS Distributions        >
5587*e7776783SApple OSS Distributions          <field_name>Comment</field_name>
5588*e7776783SApple OSS Distributions        <field_msb>15</field_msb>
5589*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*e7776783SApple OSS Distributions        <field_description order="before">
5591*e7776783SApple OSS Distributions
5592*e7776783SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*e7776783SApple OSS Distributions
5594*e7776783SApple OSS Distributions        </field_description>
5595*e7776783SApple OSS Distributions        <field_values>
5596*e7776783SApple OSS Distributions
5597*e7776783SApple OSS Distributions
5598*e7776783SApple OSS Distributions        </field_values>
5599*e7776783SApple OSS Distributions          <field_resets>
5600*e7776783SApple OSS Distributions
5601*e7776783SApple OSS Distributions    <field_reset>
5602*e7776783SApple OSS Distributions
5603*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*e7776783SApple OSS Distributions
5605*e7776783SApple OSS Distributions    </field_reset>
5606*e7776783SApple OSS Distributions</field_resets>
5607*e7776783SApple OSS Distributions      </field>
5608*e7776783SApple OSS Distributions    <text_after_fields>
5609*e7776783SApple OSS Distributions
5610*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*e7776783SApple OSS Distributions
5612*e7776783SApple OSS Distributions    </text_after_fields>
5613*e7776783SApple OSS Distributions  </fields>
5614*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5615*e7776783SApple OSS Distributions
5616*e7776783SApple OSS Distributions
5617*e7776783SApple OSS Distributions
5618*e7776783SApple OSS Distributions
5619*e7776783SApple OSS Distributions
5620*e7776783SApple OSS Distributions
5621*e7776783SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*e7776783SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*e7776783SApple OSS Distributions    </reg_fieldset>
5624*e7776783SApple OSS Distributions            </partial_fieldset>
5625*e7776783SApple OSS Distributions            <partial_fieldset>
5626*e7776783SApple OSS Distributions              <fields length="25">
5627*e7776783SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*e7776783SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*e7776783SApple OSS Distributions    <text_before_fields>
5630*e7776783SApple OSS Distributions
5631*e7776783SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*e7776783SApple OSS Distributions
5633*e7776783SApple OSS Distributions    </text_before_fields>
5634*e7776783SApple OSS Distributions
5635*e7776783SApple OSS Distributions        <field
5636*e7776783SApple OSS Distributions           id="0_24_2"
5637*e7776783SApple OSS Distributions           is_variable_length="False"
5638*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5639*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5641*e7776783SApple OSS Distributions           is_constant_value="False"
5642*e7776783SApple OSS Distributions           rwtype="RES0"
5643*e7776783SApple OSS Distributions        >
5644*e7776783SApple OSS Distributions          <field_name>0</field_name>
5645*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5646*e7776783SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*e7776783SApple OSS Distributions        <field_description order="before">
5648*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*e7776783SApple OSS Distributions        </field_description>
5650*e7776783SApple OSS Distributions        <field_values>
5651*e7776783SApple OSS Distributions        </field_values>
5652*e7776783SApple OSS Distributions      </field>
5653*e7776783SApple OSS Distributions        <field
5654*e7776783SApple OSS Distributions           id="ERET_1_1"
5655*e7776783SApple OSS Distributions           is_variable_length="False"
5656*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5657*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5659*e7776783SApple OSS Distributions           is_constant_value="False"
5660*e7776783SApple OSS Distributions        >
5661*e7776783SApple OSS Distributions          <field_name>ERET</field_name>
5662*e7776783SApple OSS Distributions        <field_msb>1</field_msb>
5663*e7776783SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*e7776783SApple OSS Distributions        <field_description order="before">
5665*e7776783SApple OSS Distributions
5666*e7776783SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*e7776783SApple OSS Distributions
5668*e7776783SApple OSS Distributions        </field_description>
5669*e7776783SApple OSS Distributions        <field_values>
5670*e7776783SApple OSS Distributions
5671*e7776783SApple OSS Distributions
5672*e7776783SApple OSS Distributions                <field_value_instance>
5673*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5674*e7776783SApple OSS Distributions        <field_value_description>
5675*e7776783SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*e7776783SApple OSS Distributions</field_value_description>
5677*e7776783SApple OSS Distributions    </field_value_instance>
5678*e7776783SApple OSS Distributions                <field_value_instance>
5679*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5680*e7776783SApple OSS Distributions        <field_value_description>
5681*e7776783SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*e7776783SApple OSS Distributions</field_value_description>
5683*e7776783SApple OSS Distributions    </field_value_instance>
5684*e7776783SApple OSS Distributions        </field_values>
5685*e7776783SApple OSS Distributions            <field_description order="after">
5686*e7776783SApple OSS Distributions
5687*e7776783SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*e7776783SApple OSS Distributions
5689*e7776783SApple OSS Distributions            </field_description>
5690*e7776783SApple OSS Distributions          <field_resets>
5691*e7776783SApple OSS Distributions
5692*e7776783SApple OSS Distributions    <field_reset>
5693*e7776783SApple OSS Distributions
5694*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*e7776783SApple OSS Distributions
5696*e7776783SApple OSS Distributions    </field_reset>
5697*e7776783SApple OSS Distributions</field_resets>
5698*e7776783SApple OSS Distributions      </field>
5699*e7776783SApple OSS Distributions        <field
5700*e7776783SApple OSS Distributions           id="ERETA_0_0"
5701*e7776783SApple OSS Distributions           is_variable_length="False"
5702*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5703*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5705*e7776783SApple OSS Distributions           is_constant_value="False"
5706*e7776783SApple OSS Distributions        >
5707*e7776783SApple OSS Distributions          <field_name>ERETA</field_name>
5708*e7776783SApple OSS Distributions        <field_msb>0</field_msb>
5709*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*e7776783SApple OSS Distributions        <field_description order="before">
5711*e7776783SApple OSS Distributions
5712*e7776783SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*e7776783SApple OSS Distributions
5714*e7776783SApple OSS Distributions        </field_description>
5715*e7776783SApple OSS Distributions        <field_values>
5716*e7776783SApple OSS Distributions
5717*e7776783SApple OSS Distributions
5718*e7776783SApple OSS Distributions                <field_value_instance>
5719*e7776783SApple OSS Distributions            <field_value>0b0</field_value>
5720*e7776783SApple OSS Distributions        <field_value_description>
5721*e7776783SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*e7776783SApple OSS Distributions</field_value_description>
5723*e7776783SApple OSS Distributions    </field_value_instance>
5724*e7776783SApple OSS Distributions                <field_value_instance>
5725*e7776783SApple OSS Distributions            <field_value>0b1</field_value>
5726*e7776783SApple OSS Distributions        <field_value_description>
5727*e7776783SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*e7776783SApple OSS Distributions</field_value_description>
5729*e7776783SApple OSS Distributions    </field_value_instance>
5730*e7776783SApple OSS Distributions        </field_values>
5731*e7776783SApple OSS Distributions            <field_description order="after">
5732*e7776783SApple OSS Distributions
5733*e7776783SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*e7776783SApple OSS Distributions
5735*e7776783SApple OSS Distributions            </field_description>
5736*e7776783SApple OSS Distributions          <field_resets>
5737*e7776783SApple OSS Distributions
5738*e7776783SApple OSS Distributions    <field_reset>
5739*e7776783SApple OSS Distributions
5740*e7776783SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*e7776783SApple OSS Distributions
5742*e7776783SApple OSS Distributions    </field_reset>
5743*e7776783SApple OSS Distributions</field_resets>
5744*e7776783SApple OSS Distributions      </field>
5745*e7776783SApple OSS Distributions    <text_after_fields>
5746*e7776783SApple OSS Distributions
5747*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*e7776783SApple OSS Distributions
5749*e7776783SApple OSS Distributions    </text_after_fields>
5750*e7776783SApple OSS Distributions  </fields>
5751*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5752*e7776783SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*e7776783SApple OSS Distributions
5754*e7776783SApple OSS Distributions
5755*e7776783SApple OSS Distributions
5756*e7776783SApple OSS Distributions
5757*e7776783SApple OSS Distributions
5758*e7776783SApple OSS Distributions
5759*e7776783SApple OSS Distributions
5760*e7776783SApple OSS Distributions
5761*e7776783SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*e7776783SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*e7776783SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*e7776783SApple OSS Distributions    </reg_fieldset>
5765*e7776783SApple OSS Distributions            </partial_fieldset>
5766*e7776783SApple OSS Distributions            <partial_fieldset>
5767*e7776783SApple OSS Distributions              <fields length="25">
5768*e7776783SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*e7776783SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*e7776783SApple OSS Distributions    <text_before_fields>
5771*e7776783SApple OSS Distributions
5772*e7776783SApple OSS Distributions
5773*e7776783SApple OSS Distributions
5774*e7776783SApple OSS Distributions    </text_before_fields>
5775*e7776783SApple OSS Distributions
5776*e7776783SApple OSS Distributions        <field
5777*e7776783SApple OSS Distributions           id="0_24_2"
5778*e7776783SApple OSS Distributions           is_variable_length="False"
5779*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5780*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5782*e7776783SApple OSS Distributions           is_constant_value="False"
5783*e7776783SApple OSS Distributions           rwtype="RES0"
5784*e7776783SApple OSS Distributions        >
5785*e7776783SApple OSS Distributions          <field_name>0</field_name>
5786*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5787*e7776783SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*e7776783SApple OSS Distributions        <field_description order="before">
5789*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*e7776783SApple OSS Distributions        </field_description>
5791*e7776783SApple OSS Distributions        <field_values>
5792*e7776783SApple OSS Distributions        </field_values>
5793*e7776783SApple OSS Distributions      </field>
5794*e7776783SApple OSS Distributions        <field
5795*e7776783SApple OSS Distributions           id="BTYPE_1_0"
5796*e7776783SApple OSS Distributions           is_variable_length="False"
5797*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5798*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5800*e7776783SApple OSS Distributions           is_constant_value="False"
5801*e7776783SApple OSS Distributions        >
5802*e7776783SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*e7776783SApple OSS Distributions        <field_msb>1</field_msb>
5804*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*e7776783SApple OSS Distributions        <field_description order="before">
5806*e7776783SApple OSS Distributions
5807*e7776783SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*e7776783SApple OSS Distributions
5809*e7776783SApple OSS Distributions        </field_description>
5810*e7776783SApple OSS Distributions        <field_values>
5811*e7776783SApple OSS Distributions
5812*e7776783SApple OSS Distributions
5813*e7776783SApple OSS Distributions        </field_values>
5814*e7776783SApple OSS Distributions          <field_resets>
5815*e7776783SApple OSS Distributions
5816*e7776783SApple OSS Distributions</field_resets>
5817*e7776783SApple OSS Distributions      </field>
5818*e7776783SApple OSS Distributions    <text_after_fields>
5819*e7776783SApple OSS Distributions
5820*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*e7776783SApple OSS Distributions
5822*e7776783SApple OSS Distributions    </text_after_fields>
5823*e7776783SApple OSS Distributions  </fields>
5824*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5825*e7776783SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*e7776783SApple OSS Distributions
5827*e7776783SApple OSS Distributions
5828*e7776783SApple OSS Distributions
5829*e7776783SApple OSS Distributions
5830*e7776783SApple OSS Distributions
5831*e7776783SApple OSS Distributions
5832*e7776783SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*e7776783SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*e7776783SApple OSS Distributions    </reg_fieldset>
5835*e7776783SApple OSS Distributions            </partial_fieldset>
5836*e7776783SApple OSS Distributions            <partial_fieldset>
5837*e7776783SApple OSS Distributions              <fields length="25">
5838*e7776783SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*e7776783SApple OSS Distributions    <text_before_fields>
5840*e7776783SApple OSS Distributions
5841*e7776783SApple OSS Distributions
5842*e7776783SApple OSS Distributions
5843*e7776783SApple OSS Distributions    </text_before_fields>
5844*e7776783SApple OSS Distributions
5845*e7776783SApple OSS Distributions        <field
5846*e7776783SApple OSS Distributions           id="0_24_0"
5847*e7776783SApple OSS Distributions           is_variable_length="False"
5848*e7776783SApple OSS Distributions           has_partial_fieldset="False"
5849*e7776783SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*e7776783SApple OSS Distributions           is_access_restriction_possible="False"
5851*e7776783SApple OSS Distributions           is_constant_value="False"
5852*e7776783SApple OSS Distributions           rwtype="RES0"
5853*e7776783SApple OSS Distributions        >
5854*e7776783SApple OSS Distributions          <field_name>0</field_name>
5855*e7776783SApple OSS Distributions        <field_msb>24</field_msb>
5856*e7776783SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*e7776783SApple OSS Distributions        <field_description order="before">
5858*e7776783SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*e7776783SApple OSS Distributions        </field_description>
5860*e7776783SApple OSS Distributions        <field_values>
5861*e7776783SApple OSS Distributions        </field_values>
5862*e7776783SApple OSS Distributions      </field>
5863*e7776783SApple OSS Distributions    <text_after_fields>
5864*e7776783SApple OSS Distributions
5865*e7776783SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*e7776783SApple OSS Distributions<list type="unordered">
5867*e7776783SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*e7776783SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*e7776783SApple OSS Distributions</listitem></list>
5870*e7776783SApple OSS Distributions
5871*e7776783SApple OSS Distributions    </text_after_fields>
5872*e7776783SApple OSS Distributions  </fields>
5873*e7776783SApple OSS Distributions              <reg_fieldset length="25">
5874*e7776783SApple OSS Distributions
5875*e7776783SApple OSS Distributions
5876*e7776783SApple OSS Distributions
5877*e7776783SApple OSS Distributions
5878*e7776783SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*e7776783SApple OSS Distributions    </reg_fieldset>
5880*e7776783SApple OSS Distributions            </partial_fieldset>
5881*e7776783SApple OSS Distributions      </field>
5882*e7776783SApple OSS Distributions    <text_after_fields>
5883*e7776783SApple OSS Distributions
5884*e7776783SApple OSS Distributions
5885*e7776783SApple OSS Distributions
5886*e7776783SApple OSS Distributions    </text_after_fields>
5887*e7776783SApple OSS Distributions  </fields>
5888*e7776783SApple OSS Distributions  <reg_fieldset length="64">
5889*e7776783SApple OSS Distributions
5890*e7776783SApple OSS Distributions
5891*e7776783SApple OSS Distributions
5892*e7776783SApple OSS Distributions
5893*e7776783SApple OSS Distributions
5894*e7776783SApple OSS Distributions
5895*e7776783SApple OSS Distributions
5896*e7776783SApple OSS Distributions
5897*e7776783SApple OSS Distributions
5898*e7776783SApple OSS Distributions
5899*e7776783SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*e7776783SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*e7776783SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*e7776783SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*e7776783SApple OSS Distributions    </reg_fieldset>
5904*e7776783SApple OSS Distributions
5905*e7776783SApple OSS Distributions      </reg_fieldsets>
5906*e7776783SApple OSS Distributions
5907*e7776783SApple OSS Distributions
5908*e7776783SApple OSS Distributions
5909*e7776783SApple OSS Distributions<access_mechanisms>
5910*e7776783SApple OSS Distributions
5911*e7776783SApple OSS Distributions
5912*e7776783SApple OSS Distributions      <access_permission_text>
5913*e7776783SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*e7776783SApple OSS Distributions      </access_permission_text>
5915*e7776783SApple OSS Distributions
5916*e7776783SApple OSS Distributions
5917*e7776783SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*e7776783SApple OSS Distributions        <encoding>
5919*e7776783SApple OSS Distributions
5920*e7776783SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*e7776783SApple OSS Distributions
5922*e7776783SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*e7776783SApple OSS Distributions
5924*e7776783SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*e7776783SApple OSS Distributions
5926*e7776783SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*e7776783SApple OSS Distributions
5928*e7776783SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*e7776783SApple OSS Distributions
5930*e7776783SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*e7776783SApple OSS Distributions        </encoding>
5932*e7776783SApple OSS Distributions          <access_permission>
5933*e7776783SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*e7776783SApple OSS Distributions              <pstext>
5935*e7776783SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*e7776783SApple OSS Distributions    UNDEFINED;
5937*e7776783SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*e7776783SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*e7776783SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*e7776783SApple OSS Distributions        return NVMem[0x138];
5942*e7776783SApple OSS Distributions    else
5943*e7776783SApple OSS Distributions        return ESR_EL1;
5944*e7776783SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*e7776783SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*e7776783SApple OSS Distributions        return ESR_EL2;
5947*e7776783SApple OSS Distributions    else
5948*e7776783SApple OSS Distributions        return ESR_EL1;
5949*e7776783SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*e7776783SApple OSS Distributions    return ESR_EL1;
5951*e7776783SApple OSS Distributions              </pstext>
5952*e7776783SApple OSS Distributions            </ps>
5953*e7776783SApple OSS Distributions          </access_permission>
5954*e7776783SApple OSS Distributions      </access_mechanism>
5955*e7776783SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*e7776783SApple OSS Distributions        <encoding>
5957*e7776783SApple OSS Distributions
5958*e7776783SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*e7776783SApple OSS Distributions
5960*e7776783SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*e7776783SApple OSS Distributions
5962*e7776783SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*e7776783SApple OSS Distributions
5964*e7776783SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*e7776783SApple OSS Distributions
5966*e7776783SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*e7776783SApple OSS Distributions
5968*e7776783SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*e7776783SApple OSS Distributions        </encoding>
5970*e7776783SApple OSS Distributions          <access_permission>
5971*e7776783SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*e7776783SApple OSS Distributions              <pstext>
5973*e7776783SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*e7776783SApple OSS Distributions    UNDEFINED;
5975*e7776783SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*e7776783SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*e7776783SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*e7776783SApple OSS Distributions        NVMem[0x138] = X[t];
5980*e7776783SApple OSS Distributions    else
5981*e7776783SApple OSS Distributions        ESR_EL1 = X[t];
5982*e7776783SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*e7776783SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*e7776783SApple OSS Distributions        ESR_EL2 = X[t];
5985*e7776783SApple OSS Distributions    else
5986*e7776783SApple OSS Distributions        ESR_EL1 = X[t];
5987*e7776783SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*e7776783SApple OSS Distributions    ESR_EL1 = X[t];
5989*e7776783SApple OSS Distributions              </pstext>
5990*e7776783SApple OSS Distributions            </ps>
5991*e7776783SApple OSS Distributions          </access_permission>
5992*e7776783SApple OSS Distributions      </access_mechanism>
5993*e7776783SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*e7776783SApple OSS Distributions        <encoding>
5995*e7776783SApple OSS Distributions
5996*e7776783SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*e7776783SApple OSS Distributions
5998*e7776783SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*e7776783SApple OSS Distributions
6000*e7776783SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*e7776783SApple OSS Distributions
6002*e7776783SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*e7776783SApple OSS Distributions
6004*e7776783SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*e7776783SApple OSS Distributions
6006*e7776783SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*e7776783SApple OSS Distributions        </encoding>
6008*e7776783SApple OSS Distributions          <access_permission>
6009*e7776783SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*e7776783SApple OSS Distributions              <pstext>
6011*e7776783SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*e7776783SApple OSS Distributions    UNDEFINED;
6013*e7776783SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*e7776783SApple OSS Distributions        return NVMem[0x138];
6016*e7776783SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*e7776783SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*e7776783SApple OSS Distributions    else
6019*e7776783SApple OSS Distributions        UNDEFINED;
6020*e7776783SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*e7776783SApple OSS Distributions        return ESR_EL1;
6023*e7776783SApple OSS Distributions    else
6024*e7776783SApple OSS Distributions        UNDEFINED;
6025*e7776783SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*e7776783SApple OSS Distributions        return ESR_EL1;
6028*e7776783SApple OSS Distributions    else
6029*e7776783SApple OSS Distributions        UNDEFINED;
6030*e7776783SApple OSS Distributions              </pstext>
6031*e7776783SApple OSS Distributions            </ps>
6032*e7776783SApple OSS Distributions          </access_permission>
6033*e7776783SApple OSS Distributions      </access_mechanism>
6034*e7776783SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*e7776783SApple OSS Distributions        <encoding>
6036*e7776783SApple OSS Distributions
6037*e7776783SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*e7776783SApple OSS Distributions
6039*e7776783SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*e7776783SApple OSS Distributions
6041*e7776783SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*e7776783SApple OSS Distributions
6043*e7776783SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*e7776783SApple OSS Distributions
6045*e7776783SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*e7776783SApple OSS Distributions
6047*e7776783SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*e7776783SApple OSS Distributions        </encoding>
6049*e7776783SApple OSS Distributions          <access_permission>
6050*e7776783SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*e7776783SApple OSS Distributions              <pstext>
6052*e7776783SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*e7776783SApple OSS Distributions    UNDEFINED;
6054*e7776783SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*e7776783SApple OSS Distributions        NVMem[0x138] = X[t];
6057*e7776783SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*e7776783SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*e7776783SApple OSS Distributions    else
6060*e7776783SApple OSS Distributions        UNDEFINED;
6061*e7776783SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*e7776783SApple OSS Distributions        ESR_EL1 = X[t];
6064*e7776783SApple OSS Distributions    else
6065*e7776783SApple OSS Distributions        UNDEFINED;
6066*e7776783SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*e7776783SApple OSS Distributions        ESR_EL1 = X[t];
6069*e7776783SApple OSS Distributions    else
6070*e7776783SApple OSS Distributions        UNDEFINED;
6071*e7776783SApple OSS Distributions              </pstext>
6072*e7776783SApple OSS Distributions            </ps>
6073*e7776783SApple OSS Distributions          </access_permission>
6074*e7776783SApple OSS Distributions      </access_mechanism>
6075*e7776783SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*e7776783SApple OSS Distributions        <encoding>
6077*e7776783SApple OSS Distributions
6078*e7776783SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*e7776783SApple OSS Distributions
6080*e7776783SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*e7776783SApple OSS Distributions
6082*e7776783SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*e7776783SApple OSS Distributions
6084*e7776783SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*e7776783SApple OSS Distributions
6086*e7776783SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*e7776783SApple OSS Distributions
6088*e7776783SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*e7776783SApple OSS Distributions        </encoding>
6090*e7776783SApple OSS Distributions          <access_permission>
6091*e7776783SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*e7776783SApple OSS Distributions              <pstext>
6093*e7776783SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*e7776783SApple OSS Distributions    UNDEFINED;
6095*e7776783SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*e7776783SApple OSS Distributions        return ESR_EL1;
6098*e7776783SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*e7776783SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*e7776783SApple OSS Distributions    else
6101*e7776783SApple OSS Distributions        UNDEFINED;
6102*e7776783SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*e7776783SApple OSS Distributions    return ESR_EL2;
6104*e7776783SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*e7776783SApple OSS Distributions    return ESR_EL2;
6106*e7776783SApple OSS Distributions              </pstext>
6107*e7776783SApple OSS Distributions            </ps>
6108*e7776783SApple OSS Distributions          </access_permission>
6109*e7776783SApple OSS Distributions      </access_mechanism>
6110*e7776783SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*e7776783SApple OSS Distributions        <encoding>
6112*e7776783SApple OSS Distributions
6113*e7776783SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*e7776783SApple OSS Distributions
6115*e7776783SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*e7776783SApple OSS Distributions
6117*e7776783SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*e7776783SApple OSS Distributions
6119*e7776783SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*e7776783SApple OSS Distributions
6121*e7776783SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*e7776783SApple OSS Distributions
6123*e7776783SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*e7776783SApple OSS Distributions        </encoding>
6125*e7776783SApple OSS Distributions          <access_permission>
6126*e7776783SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*e7776783SApple OSS Distributions              <pstext>
6128*e7776783SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*e7776783SApple OSS Distributions    UNDEFINED;
6130*e7776783SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*e7776783SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*e7776783SApple OSS Distributions        ESR_EL1 = X[t];
6133*e7776783SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*e7776783SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*e7776783SApple OSS Distributions    else
6136*e7776783SApple OSS Distributions        UNDEFINED;
6137*e7776783SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*e7776783SApple OSS Distributions    ESR_EL2 = X[t];
6139*e7776783SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*e7776783SApple OSS Distributions    ESR_EL2 = X[t];
6141*e7776783SApple OSS Distributions              </pstext>
6142*e7776783SApple OSS Distributions            </ps>
6143*e7776783SApple OSS Distributions          </access_permission>
6144*e7776783SApple OSS Distributions      </access_mechanism>
6145*e7776783SApple OSS Distributions</access_mechanisms>
6146*e7776783SApple OSS Distributions
6147*e7776783SApple OSS Distributions      <arch_variants>
6148*e7776783SApple OSS Distributions      </arch_variants>
6149*e7776783SApple OSS Distributions  </register>
6150*e7776783SApple OSS Distributions</registers>
6151*e7776783SApple OSS Distributions
6152*e7776783SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*e7776783SApple OSS Distributions</register_page>