xref: /xnu-8019.80.24/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision a325d9c4a84054e40bbe985afedcb50ab80993ea)
1*a325d9c4SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*a325d9c4SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*a325d9c4SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*a325d9c4SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*a325d9c4SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*a325d9c4SApple OSS Distributions
7*a325d9c4SApple OSS Distributions
8*a325d9c4SApple OSS Distributions
9*a325d9c4SApple OSS Distributions
10*a325d9c4SApple OSS Distributions
11*a325d9c4SApple OSS Distributions
12*a325d9c4SApple OSS Distributions<register_page>
13*a325d9c4SApple OSS Distributions  <registers>
14*a325d9c4SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*a325d9c4SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*a325d9c4SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*a325d9c4SApple OSS Distributions
18*a325d9c4SApple OSS Distributions
19*a325d9c4SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*a325d9c4SApple OSS Distributions      <reg_mappings>
21*a325d9c4SApple OSS Distributions          <reg_mapping>
22*a325d9c4SApple OSS Distributions
23*a325d9c4SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*a325d9c4SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*a325d9c4SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*a325d9c4SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*a325d9c4SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*a325d9c4SApple OSS Distributions
29*a325d9c4SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*a325d9c4SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*a325d9c4SApple OSS Distributions
32*a325d9c4SApple OSS Distributions          </reg_mapping>
33*a325d9c4SApple OSS Distributions      </reg_mappings>
34*a325d9c4SApple OSS Distributions      <reg_purpose>
35*a325d9c4SApple OSS Distributions
36*a325d9c4SApple OSS Distributions
37*a325d9c4SApple OSS Distributions      <purpose_text>
38*a325d9c4SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*a325d9c4SApple OSS Distributions      </purpose_text>
40*a325d9c4SApple OSS Distributions
41*a325d9c4SApple OSS Distributions      </reg_purpose>
42*a325d9c4SApple OSS Distributions      <reg_groups>
43*a325d9c4SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*a325d9c4SApple OSS Distributions      </reg_groups>
45*a325d9c4SApple OSS Distributions      <reg_usage_constraints>
46*a325d9c4SApple OSS Distributions
47*a325d9c4SApple OSS Distributions
48*a325d9c4SApple OSS Distributions      </reg_usage_constraints>
49*a325d9c4SApple OSS Distributions      <reg_configuration>
50*a325d9c4SApple OSS Distributions
51*a325d9c4SApple OSS Distributions
52*a325d9c4SApple OSS Distributions      </reg_configuration>
53*a325d9c4SApple OSS Distributions      <reg_attributes>
54*a325d9c4SApple OSS Distributions          <attributes_text>
55*a325d9c4SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*a325d9c4SApple OSS Distributions          </attributes_text>
57*a325d9c4SApple OSS Distributions      </reg_attributes>
58*a325d9c4SApple OSS Distributions      <reg_fieldsets>
59*a325d9c4SApple OSS Distributions
60*a325d9c4SApple OSS Distributions
61*a325d9c4SApple OSS Distributions
62*a325d9c4SApple OSS Distributions
63*a325d9c4SApple OSS Distributions
64*a325d9c4SApple OSS Distributions
65*a325d9c4SApple OSS Distributions
66*a325d9c4SApple OSS Distributions
67*a325d9c4SApple OSS Distributions
68*a325d9c4SApple OSS Distributions
69*a325d9c4SApple OSS Distributions
70*a325d9c4SApple OSS Distributions
71*a325d9c4SApple OSS Distributions  <fields length="64">
72*a325d9c4SApple OSS Distributions    <text_before_fields>
73*a325d9c4SApple OSS Distributions
74*a325d9c4SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*a325d9c4SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*a325d9c4SApple OSS Distributions
77*a325d9c4SApple OSS Distributions    </text_before_fields>
78*a325d9c4SApple OSS Distributions
79*a325d9c4SApple OSS Distributions        <field
80*a325d9c4SApple OSS Distributions           id="0_63_32"
81*a325d9c4SApple OSS Distributions           is_variable_length="False"
82*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
83*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
85*a325d9c4SApple OSS Distributions           is_constant_value="False"
86*a325d9c4SApple OSS Distributions           rwtype="RES0"
87*a325d9c4SApple OSS Distributions        >
88*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
89*a325d9c4SApple OSS Distributions        <field_msb>63</field_msb>
90*a325d9c4SApple OSS Distributions        <field_lsb>32</field_lsb>
91*a325d9c4SApple OSS Distributions        <field_description order="before">
92*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*a325d9c4SApple OSS Distributions        </field_description>
94*a325d9c4SApple OSS Distributions        <field_values>
95*a325d9c4SApple OSS Distributions        </field_values>
96*a325d9c4SApple OSS Distributions      </field>
97*a325d9c4SApple OSS Distributions        <field
98*a325d9c4SApple OSS Distributions           id="EC_31_26"
99*a325d9c4SApple OSS Distributions           is_variable_length="False"
100*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
101*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
103*a325d9c4SApple OSS Distributions           is_constant_value="False"
104*a325d9c4SApple OSS Distributions        >
105*a325d9c4SApple OSS Distributions          <field_name>EC</field_name>
106*a325d9c4SApple OSS Distributions        <field_msb>31</field_msb>
107*a325d9c4SApple OSS Distributions        <field_lsb>26</field_lsb>
108*a325d9c4SApple OSS Distributions        <field_description order="before">
109*a325d9c4SApple OSS Distributions
110*a325d9c4SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*a325d9c4SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*a325d9c4SApple OSS Distributions<list type="unordered">
113*a325d9c4SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*a325d9c4SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*a325d9c4SApple OSS Distributions</listitem></list>
116*a325d9c4SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*a325d9c4SApple OSS Distributions
118*a325d9c4SApple OSS Distributions        </field_description>
119*a325d9c4SApple OSS Distributions        <field_values>
120*a325d9c4SApple OSS Distributions
121*a325d9c4SApple OSS Distributions
122*a325d9c4SApple OSS Distributions                <field_value_instance>
123*a325d9c4SApple OSS Distributions          <field_value>0b000000</field_value>
124*a325d9c4SApple OSS Distributions        <field_value_description>
125*a325d9c4SApple OSS Distributions  <para>Unknown reason.</para>
126*a325d9c4SApple OSS Distributions</field_value_description>
127*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*a325d9c4SApple OSS Distributions    </field_value_instance>
129*a325d9c4SApple OSS Distributions                <field_value_instance>
130*a325d9c4SApple OSS Distributions          <field_value>0b000001</field_value>
131*a325d9c4SApple OSS Distributions        <field_value_description>
132*a325d9c4SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*a325d9c4SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*a325d9c4SApple OSS Distributions</field_value_description>
135*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*a325d9c4SApple OSS Distributions    </field_value_instance>
137*a325d9c4SApple OSS Distributions                <field_value_instance>
138*a325d9c4SApple OSS Distributions          <field_value>0b000011</field_value>
139*a325d9c4SApple OSS Distributions        <field_value_description>
140*a325d9c4SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*a325d9c4SApple OSS Distributions</field_value_description>
142*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*a325d9c4SApple OSS Distributions    </field_value_instance>
144*a325d9c4SApple OSS Distributions                <field_value_instance>
145*a325d9c4SApple OSS Distributions          <field_value>0b000100</field_value>
146*a325d9c4SApple OSS Distributions        <field_value_description>
147*a325d9c4SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*a325d9c4SApple OSS Distributions</field_value_description>
149*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*a325d9c4SApple OSS Distributions    </field_value_instance>
151*a325d9c4SApple OSS Distributions                <field_value_instance>
152*a325d9c4SApple OSS Distributions          <field_value>0b000101</field_value>
153*a325d9c4SApple OSS Distributions        <field_value_description>
154*a325d9c4SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*a325d9c4SApple OSS Distributions</field_value_description>
156*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*a325d9c4SApple OSS Distributions    </field_value_instance>
158*a325d9c4SApple OSS Distributions                <field_value_instance>
159*a325d9c4SApple OSS Distributions          <field_value>0b000110</field_value>
160*a325d9c4SApple OSS Distributions        <field_value_description>
161*a325d9c4SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*a325d9c4SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*a325d9c4SApple OSS Distributions<list type="unordered">
164*a325d9c4SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*a325d9c4SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*a325d9c4SApple OSS Distributions</listitem></list>
167*a325d9c4SApple OSS Distributions</field_value_description>
168*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*a325d9c4SApple OSS Distributions    </field_value_instance>
170*a325d9c4SApple OSS Distributions                <field_value_instance>
171*a325d9c4SApple OSS Distributions          <field_value>0b000111</field_value>
172*a325d9c4SApple OSS Distributions        <field_value_description>
173*a325d9c4SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*a325d9c4SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*a325d9c4SApple OSS Distributions</field_value_description>
176*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*a325d9c4SApple OSS Distributions    </field_value_instance>
178*a325d9c4SApple OSS Distributions                <field_value_instance>
179*a325d9c4SApple OSS Distributions          <field_value>0b001100</field_value>
180*a325d9c4SApple OSS Distributions        <field_value_description>
181*a325d9c4SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*a325d9c4SApple OSS Distributions</field_value_description>
183*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*a325d9c4SApple OSS Distributions    </field_value_instance>
185*a325d9c4SApple OSS Distributions                  <field_value_instance>
186*a325d9c4SApple OSS Distributions          <field_value>0b001101</field_value>
187*a325d9c4SApple OSS Distributions        <field_value_description>
188*a325d9c4SApple OSS Distributions  <para>Branch Target Exception.</para>
189*a325d9c4SApple OSS Distributions</field_value_description>
190*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*a325d9c4SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*a325d9c4SApple OSS Distributions    </field_value_instance>
193*a325d9c4SApple OSS Distributions                <field_value_instance>
194*a325d9c4SApple OSS Distributions          <field_value>0b001110</field_value>
195*a325d9c4SApple OSS Distributions        <field_value_description>
196*a325d9c4SApple OSS Distributions  <para>Illegal Execution state.</para>
197*a325d9c4SApple OSS Distributions</field_value_description>
198*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*a325d9c4SApple OSS Distributions    </field_value_instance>
200*a325d9c4SApple OSS Distributions                <field_value_instance>
201*a325d9c4SApple OSS Distributions          <field_value>0b010001</field_value>
202*a325d9c4SApple OSS Distributions        <field_value_description>
203*a325d9c4SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*a325d9c4SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*a325d9c4SApple OSS Distributions</field_value_description>
206*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*a325d9c4SApple OSS Distributions    </field_value_instance>
208*a325d9c4SApple OSS Distributions                <field_value_instance>
209*a325d9c4SApple OSS Distributions          <field_value>0b010101</field_value>
210*a325d9c4SApple OSS Distributions        <field_value_description>
211*a325d9c4SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*a325d9c4SApple OSS Distributions</field_value_description>
213*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*a325d9c4SApple OSS Distributions    </field_value_instance>
215*a325d9c4SApple OSS Distributions                <field_value_instance>
216*a325d9c4SApple OSS Distributions          <field_value>0b011000</field_value>
217*a325d9c4SApple OSS Distributions        <field_value_description>
218*a325d9c4SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*a325d9c4SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*a325d9c4SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*a325d9c4SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*a325d9c4SApple OSS Distributions</field_value_description>
223*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*a325d9c4SApple OSS Distributions    </field_value_instance>
225*a325d9c4SApple OSS Distributions                <field_value_instance>
226*a325d9c4SApple OSS Distributions          <field_value>0b011001</field_value>
227*a325d9c4SApple OSS Distributions        <field_value_description>
228*a325d9c4SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*a325d9c4SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*a325d9c4SApple OSS Distributions</field_value_description>
231*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*a325d9c4SApple OSS Distributions    </field_value_instance>
233*a325d9c4SApple OSS Distributions                <field_value_instance>
234*a325d9c4SApple OSS Distributions          <field_value>0b100000</field_value>
235*a325d9c4SApple OSS Distributions        <field_value_description>
236*a325d9c4SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*a325d9c4SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*a325d9c4SApple OSS Distributions</field_value_description>
239*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*a325d9c4SApple OSS Distributions    </field_value_instance>
241*a325d9c4SApple OSS Distributions                <field_value_instance>
242*a325d9c4SApple OSS Distributions          <field_value>0b100001</field_value>
243*a325d9c4SApple OSS Distributions        <field_value_description>
244*a325d9c4SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*a325d9c4SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*a325d9c4SApple OSS Distributions</field_value_description>
247*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*a325d9c4SApple OSS Distributions    </field_value_instance>
249*a325d9c4SApple OSS Distributions                <field_value_instance>
250*a325d9c4SApple OSS Distributions          <field_value>0b100010</field_value>
251*a325d9c4SApple OSS Distributions        <field_value_description>
252*a325d9c4SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*a325d9c4SApple OSS Distributions</field_value_description>
254*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*a325d9c4SApple OSS Distributions    </field_value_instance>
256*a325d9c4SApple OSS Distributions                <field_value_instance>
257*a325d9c4SApple OSS Distributions          <field_value>0b100100</field_value>
258*a325d9c4SApple OSS Distributions        <field_value_description>
259*a325d9c4SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*a325d9c4SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*a325d9c4SApple OSS Distributions</field_value_description>
262*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*a325d9c4SApple OSS Distributions    </field_value_instance>
264*a325d9c4SApple OSS Distributions                <field_value_instance>
265*a325d9c4SApple OSS Distributions          <field_value>0b100101</field_value>
266*a325d9c4SApple OSS Distributions        <field_value_description>
267*a325d9c4SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*a325d9c4SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*a325d9c4SApple OSS Distributions</field_value_description>
270*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*a325d9c4SApple OSS Distributions    </field_value_instance>
272*a325d9c4SApple OSS Distributions                <field_value_instance>
273*a325d9c4SApple OSS Distributions          <field_value>0b100110</field_value>
274*a325d9c4SApple OSS Distributions        <field_value_description>
275*a325d9c4SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*a325d9c4SApple OSS Distributions</field_value_description>
277*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*a325d9c4SApple OSS Distributions    </field_value_instance>
279*a325d9c4SApple OSS Distributions                <field_value_instance>
280*a325d9c4SApple OSS Distributions          <field_value>0b101000</field_value>
281*a325d9c4SApple OSS Distributions        <field_value_description>
282*a325d9c4SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*a325d9c4SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*a325d9c4SApple OSS Distributions</field_value_description>
285*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*a325d9c4SApple OSS Distributions    </field_value_instance>
287*a325d9c4SApple OSS Distributions                <field_value_instance>
288*a325d9c4SApple OSS Distributions          <field_value>0b101100</field_value>
289*a325d9c4SApple OSS Distributions        <field_value_description>
290*a325d9c4SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*a325d9c4SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*a325d9c4SApple OSS Distributions</field_value_description>
293*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*a325d9c4SApple OSS Distributions    </field_value_instance>
295*a325d9c4SApple OSS Distributions                <field_value_instance>
296*a325d9c4SApple OSS Distributions          <field_value>0b101111</field_value>
297*a325d9c4SApple OSS Distributions        <field_value_description>
298*a325d9c4SApple OSS Distributions  <para>SError interrupt.</para>
299*a325d9c4SApple OSS Distributions</field_value_description>
300*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*a325d9c4SApple OSS Distributions    </field_value_instance>
302*a325d9c4SApple OSS Distributions                <field_value_instance>
303*a325d9c4SApple OSS Distributions          <field_value>0b110000</field_value>
304*a325d9c4SApple OSS Distributions        <field_value_description>
305*a325d9c4SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*a325d9c4SApple OSS Distributions</field_value_description>
307*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*a325d9c4SApple OSS Distributions    </field_value_instance>
309*a325d9c4SApple OSS Distributions                <field_value_instance>
310*a325d9c4SApple OSS Distributions          <field_value>0b110001</field_value>
311*a325d9c4SApple OSS Distributions        <field_value_description>
312*a325d9c4SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*a325d9c4SApple OSS Distributions</field_value_description>
314*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*a325d9c4SApple OSS Distributions    </field_value_instance>
316*a325d9c4SApple OSS Distributions                <field_value_instance>
317*a325d9c4SApple OSS Distributions          <field_value>0b110010</field_value>
318*a325d9c4SApple OSS Distributions        <field_value_description>
319*a325d9c4SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*a325d9c4SApple OSS Distributions</field_value_description>
321*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*a325d9c4SApple OSS Distributions    </field_value_instance>
323*a325d9c4SApple OSS Distributions                <field_value_instance>
324*a325d9c4SApple OSS Distributions          <field_value>0b110011</field_value>
325*a325d9c4SApple OSS Distributions        <field_value_description>
326*a325d9c4SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*a325d9c4SApple OSS Distributions</field_value_description>
328*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*a325d9c4SApple OSS Distributions    </field_value_instance>
330*a325d9c4SApple OSS Distributions                <field_value_instance>
331*a325d9c4SApple OSS Distributions          <field_value>0b110100</field_value>
332*a325d9c4SApple OSS Distributions        <field_value_description>
333*a325d9c4SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*a325d9c4SApple OSS Distributions</field_value_description>
335*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*a325d9c4SApple OSS Distributions    </field_value_instance>
337*a325d9c4SApple OSS Distributions                <field_value_instance>
338*a325d9c4SApple OSS Distributions          <field_value>0b110101</field_value>
339*a325d9c4SApple OSS Distributions        <field_value_description>
340*a325d9c4SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*a325d9c4SApple OSS Distributions</field_value_description>
342*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*a325d9c4SApple OSS Distributions    </field_value_instance>
344*a325d9c4SApple OSS Distributions                <field_value_instance>
345*a325d9c4SApple OSS Distributions          <field_value>0b111000</field_value>
346*a325d9c4SApple OSS Distributions        <field_value_description>
347*a325d9c4SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*a325d9c4SApple OSS Distributions</field_value_description>
349*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*a325d9c4SApple OSS Distributions    </field_value_instance>
351*a325d9c4SApple OSS Distributions                <field_value_instance>
352*a325d9c4SApple OSS Distributions          <field_value>0b111100</field_value>
353*a325d9c4SApple OSS Distributions        <field_value_description>
354*a325d9c4SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*a325d9c4SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*a325d9c4SApple OSS Distributions</field_value_description>
357*a325d9c4SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*a325d9c4SApple OSS Distributions    </field_value_instance>
359*a325d9c4SApple OSS Distributions        </field_values>
360*a325d9c4SApple OSS Distributions            <field_description order="after">
361*a325d9c4SApple OSS Distributions
362*a325d9c4SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*a325d9c4SApple OSS Distributions<list type="unordered">
364*a325d9c4SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*a325d9c4SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*a325d9c4SApple OSS Distributions</listitem></list>
367*a325d9c4SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*a325d9c4SApple OSS Distributions
369*a325d9c4SApple OSS Distributions            </field_description>
370*a325d9c4SApple OSS Distributions          <field_resets>
371*a325d9c4SApple OSS Distributions
372*a325d9c4SApple OSS Distributions    <field_reset>
373*a325d9c4SApple OSS Distributions
374*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*a325d9c4SApple OSS Distributions
376*a325d9c4SApple OSS Distributions    </field_reset>
377*a325d9c4SApple OSS Distributions</field_resets>
378*a325d9c4SApple OSS Distributions      </field>
379*a325d9c4SApple OSS Distributions        <field
380*a325d9c4SApple OSS Distributions           id="IL_25_25"
381*a325d9c4SApple OSS Distributions           is_variable_length="False"
382*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
383*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
385*a325d9c4SApple OSS Distributions           is_constant_value="False"
386*a325d9c4SApple OSS Distributions        >
387*a325d9c4SApple OSS Distributions          <field_name>IL</field_name>
388*a325d9c4SApple OSS Distributions        <field_msb>25</field_msb>
389*a325d9c4SApple OSS Distributions        <field_lsb>25</field_lsb>
390*a325d9c4SApple OSS Distributions        <field_description order="before">
391*a325d9c4SApple OSS Distributions
392*a325d9c4SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*a325d9c4SApple OSS Distributions
394*a325d9c4SApple OSS Distributions        </field_description>
395*a325d9c4SApple OSS Distributions        <field_values>
396*a325d9c4SApple OSS Distributions
397*a325d9c4SApple OSS Distributions
398*a325d9c4SApple OSS Distributions                <field_value_instance>
399*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
400*a325d9c4SApple OSS Distributions        <field_value_description>
401*a325d9c4SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*a325d9c4SApple OSS Distributions</field_value_description>
403*a325d9c4SApple OSS Distributions    </field_value_instance>
404*a325d9c4SApple OSS Distributions                <field_value_instance>
405*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
406*a325d9c4SApple OSS Distributions        <field_value_description>
407*a325d9c4SApple OSS Distributions  <list type="unordered">
408*a325d9c4SApple OSS Distributions<listitem><content>
409*a325d9c4SApple OSS Distributions<para>An SError interrupt.</para>
410*a325d9c4SApple OSS Distributions</content>
411*a325d9c4SApple OSS Distributions</listitem><listitem><content>
412*a325d9c4SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*a325d9c4SApple OSS Distributions</content>
414*a325d9c4SApple OSS Distributions</listitem><listitem><content>
415*a325d9c4SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*a325d9c4SApple OSS Distributions</content>
417*a325d9c4SApple OSS Distributions</listitem><listitem><content>
418*a325d9c4SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*a325d9c4SApple OSS Distributions</content>
420*a325d9c4SApple OSS Distributions</listitem><listitem><content>
421*a325d9c4SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*a325d9c4SApple OSS Distributions</content>
423*a325d9c4SApple OSS Distributions</listitem><listitem><content>
424*a325d9c4SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*a325d9c4SApple OSS Distributions</content>
426*a325d9c4SApple OSS Distributions</listitem><listitem><content>
427*a325d9c4SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*a325d9c4SApple OSS Distributions<list type="unordered">
429*a325d9c4SApple OSS Distributions<listitem><content>
430*a325d9c4SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*a325d9c4SApple OSS Distributions</content>
432*a325d9c4SApple OSS Distributions</listitem><listitem><content>
433*a325d9c4SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*a325d9c4SApple OSS Distributions</content>
435*a325d9c4SApple OSS Distributions</listitem></list>
436*a325d9c4SApple OSS Distributions</content>
437*a325d9c4SApple OSS Distributions</listitem><listitem><content>
438*a325d9c4SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*a325d9c4SApple OSS Distributions</content>
440*a325d9c4SApple OSS Distributions</listitem></list>
441*a325d9c4SApple OSS Distributions</field_value_description>
442*a325d9c4SApple OSS Distributions    </field_value_instance>
443*a325d9c4SApple OSS Distributions        </field_values>
444*a325d9c4SApple OSS Distributions          <field_resets>
445*a325d9c4SApple OSS Distributions
446*a325d9c4SApple OSS Distributions    <field_reset>
447*a325d9c4SApple OSS Distributions
448*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*a325d9c4SApple OSS Distributions
450*a325d9c4SApple OSS Distributions    </field_reset>
451*a325d9c4SApple OSS Distributions</field_resets>
452*a325d9c4SApple OSS Distributions      </field>
453*a325d9c4SApple OSS Distributions        <field
454*a325d9c4SApple OSS Distributions           id="ISS_24_0"
455*a325d9c4SApple OSS Distributions           is_variable_length="False"
456*a325d9c4SApple OSS Distributions           has_partial_fieldset="True"
457*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
459*a325d9c4SApple OSS Distributions           is_constant_value="False"
460*a325d9c4SApple OSS Distributions        >
461*a325d9c4SApple OSS Distributions          <field_name>ISS</field_name>
462*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
463*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
464*a325d9c4SApple OSS Distributions        <field_description order="before">
465*a325d9c4SApple OSS Distributions
466*a325d9c4SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*a325d9c4SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*a325d9c4SApple OSS Distributions<list type="unordered">
469*a325d9c4SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*a325d9c4SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*a325d9c4SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*a325d9c4SApple OSS Distributions</listitem></list>
474*a325d9c4SApple OSS Distributions</content>
475*a325d9c4SApple OSS Distributions</listitem></list>
476*a325d9c4SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*a325d9c4SApple OSS Distributions
478*a325d9c4SApple OSS Distributions        </field_description>
479*a325d9c4SApple OSS Distributions        <field_values>
480*a325d9c4SApple OSS Distributions
481*a325d9c4SApple OSS Distributions               <field_value_name>I</field_value_name>
482*a325d9c4SApple OSS Distributions        </field_values>
483*a325d9c4SApple OSS Distributions          <field_resets>
484*a325d9c4SApple OSS Distributions
485*a325d9c4SApple OSS Distributions</field_resets>
486*a325d9c4SApple OSS Distributions            <partial_fieldset>
487*a325d9c4SApple OSS Distributions              <fields length="25">
488*a325d9c4SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*a325d9c4SApple OSS Distributions    <text_before_fields>
490*a325d9c4SApple OSS Distributions
491*a325d9c4SApple OSS Distributions
492*a325d9c4SApple OSS Distributions
493*a325d9c4SApple OSS Distributions    </text_before_fields>
494*a325d9c4SApple OSS Distributions
495*a325d9c4SApple OSS Distributions        <field
496*a325d9c4SApple OSS Distributions           id="0_24_0"
497*a325d9c4SApple OSS Distributions           is_variable_length="False"
498*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
499*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
501*a325d9c4SApple OSS Distributions           is_constant_value="False"
502*a325d9c4SApple OSS Distributions           rwtype="RES0"
503*a325d9c4SApple OSS Distributions        >
504*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
505*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
506*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
507*a325d9c4SApple OSS Distributions        <field_description order="before">
508*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*a325d9c4SApple OSS Distributions        </field_description>
510*a325d9c4SApple OSS Distributions        <field_values>
511*a325d9c4SApple OSS Distributions        </field_values>
512*a325d9c4SApple OSS Distributions      </field>
513*a325d9c4SApple OSS Distributions    <text_after_fields>
514*a325d9c4SApple OSS Distributions
515*a325d9c4SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*a325d9c4SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*a325d9c4SApple OSS Distributions<list type="unordered">
518*a325d9c4SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*a325d9c4SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*a325d9c4SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*a325d9c4SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*a325d9c4SApple OSS Distributions</listitem></list>
523*a325d9c4SApple OSS Distributions</content>
524*a325d9c4SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*a325d9c4SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*a325d9c4SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*a325d9c4SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*a325d9c4SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*a325d9c4SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*a325d9c4SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*a325d9c4SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*a325d9c4SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*a325d9c4SApple OSS Distributions</listitem></list>
534*a325d9c4SApple OSS Distributions</content>
535*a325d9c4SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*a325d9c4SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*a325d9c4SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*a325d9c4SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*a325d9c4SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*a325d9c4SApple OSS Distributions</listitem></list>
541*a325d9c4SApple OSS Distributions</content>
542*a325d9c4SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*a325d9c4SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*a325d9c4SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*a325d9c4SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*a325d9c4SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*a325d9c4SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*a325d9c4SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*a325d9c4SApple OSS Distributions</listitem></list>
550*a325d9c4SApple OSS Distributions</content>
551*a325d9c4SApple OSS Distributions</listitem></list>
552*a325d9c4SApple OSS Distributions
553*a325d9c4SApple OSS Distributions    </text_after_fields>
554*a325d9c4SApple OSS Distributions  </fields>
555*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
556*a325d9c4SApple OSS Distributions
557*a325d9c4SApple OSS Distributions
558*a325d9c4SApple OSS Distributions
559*a325d9c4SApple OSS Distributions
560*a325d9c4SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*a325d9c4SApple OSS Distributions    </reg_fieldset>
562*a325d9c4SApple OSS Distributions            </partial_fieldset>
563*a325d9c4SApple OSS Distributions            <partial_fieldset>
564*a325d9c4SApple OSS Distributions              <fields length="25">
565*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*a325d9c4SApple OSS Distributions    <text_before_fields>
567*a325d9c4SApple OSS Distributions
568*a325d9c4SApple OSS Distributions
569*a325d9c4SApple OSS Distributions
570*a325d9c4SApple OSS Distributions    </text_before_fields>
571*a325d9c4SApple OSS Distributions
572*a325d9c4SApple OSS Distributions        <field
573*a325d9c4SApple OSS Distributions           id="CV_24_24"
574*a325d9c4SApple OSS Distributions           is_variable_length="False"
575*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
576*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
578*a325d9c4SApple OSS Distributions           is_constant_value="False"
579*a325d9c4SApple OSS Distributions        >
580*a325d9c4SApple OSS Distributions          <field_name>CV</field_name>
581*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
582*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
583*a325d9c4SApple OSS Distributions        <field_description order="before">
584*a325d9c4SApple OSS Distributions
585*a325d9c4SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*a325d9c4SApple OSS Distributions
587*a325d9c4SApple OSS Distributions        </field_description>
588*a325d9c4SApple OSS Distributions        <field_values>
589*a325d9c4SApple OSS Distributions
590*a325d9c4SApple OSS Distributions
591*a325d9c4SApple OSS Distributions                <field_value_instance>
592*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
593*a325d9c4SApple OSS Distributions        <field_value_description>
594*a325d9c4SApple OSS Distributions  <para>The COND field is not valid.</para>
595*a325d9c4SApple OSS Distributions</field_value_description>
596*a325d9c4SApple OSS Distributions    </field_value_instance>
597*a325d9c4SApple OSS Distributions                <field_value_instance>
598*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
599*a325d9c4SApple OSS Distributions        <field_value_description>
600*a325d9c4SApple OSS Distributions  <para>The COND field is valid.</para>
601*a325d9c4SApple OSS Distributions</field_value_description>
602*a325d9c4SApple OSS Distributions    </field_value_instance>
603*a325d9c4SApple OSS Distributions        </field_values>
604*a325d9c4SApple OSS Distributions            <field_description order="after">
605*a325d9c4SApple OSS Distributions
606*a325d9c4SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*a325d9c4SApple OSS Distributions<list type="unordered">
609*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*a325d9c4SApple OSS Distributions</listitem></list>
612*a325d9c4SApple OSS Distributions
613*a325d9c4SApple OSS Distributions            </field_description>
614*a325d9c4SApple OSS Distributions          <field_resets>
615*a325d9c4SApple OSS Distributions
616*a325d9c4SApple OSS Distributions    <field_reset>
617*a325d9c4SApple OSS Distributions
618*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*a325d9c4SApple OSS Distributions
620*a325d9c4SApple OSS Distributions    </field_reset>
621*a325d9c4SApple OSS Distributions</field_resets>
622*a325d9c4SApple OSS Distributions      </field>
623*a325d9c4SApple OSS Distributions        <field
624*a325d9c4SApple OSS Distributions           id="COND_23_20"
625*a325d9c4SApple OSS Distributions           is_variable_length="False"
626*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
627*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
629*a325d9c4SApple OSS Distributions           is_constant_value="False"
630*a325d9c4SApple OSS Distributions        >
631*a325d9c4SApple OSS Distributions          <field_name>COND</field_name>
632*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
633*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
634*a325d9c4SApple OSS Distributions        <field_description order="before">
635*a325d9c4SApple OSS Distributions
636*a325d9c4SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*a325d9c4SApple OSS Distributions<list type="unordered">
640*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*a325d9c4SApple OSS Distributions</listitem></list>
644*a325d9c4SApple OSS Distributions</content>
645*a325d9c4SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*a325d9c4SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*a325d9c4SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*a325d9c4SApple OSS Distributions</listitem></list>
649*a325d9c4SApple OSS Distributions</content>
650*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*a325d9c4SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*a325d9c4SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*a325d9c4SApple OSS Distributions</listitem></list>
654*a325d9c4SApple OSS Distributions</content>
655*a325d9c4SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*a325d9c4SApple OSS Distributions</listitem></list>
657*a325d9c4SApple OSS Distributions
658*a325d9c4SApple OSS Distributions        </field_description>
659*a325d9c4SApple OSS Distributions        <field_values>
660*a325d9c4SApple OSS Distributions
661*a325d9c4SApple OSS Distributions
662*a325d9c4SApple OSS Distributions        </field_values>
663*a325d9c4SApple OSS Distributions          <field_resets>
664*a325d9c4SApple OSS Distributions
665*a325d9c4SApple OSS Distributions    <field_reset>
666*a325d9c4SApple OSS Distributions
667*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*a325d9c4SApple OSS Distributions
669*a325d9c4SApple OSS Distributions    </field_reset>
670*a325d9c4SApple OSS Distributions</field_resets>
671*a325d9c4SApple OSS Distributions      </field>
672*a325d9c4SApple OSS Distributions        <field
673*a325d9c4SApple OSS Distributions           id="0_19_1"
674*a325d9c4SApple OSS Distributions           is_variable_length="False"
675*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
676*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
678*a325d9c4SApple OSS Distributions           is_constant_value="False"
679*a325d9c4SApple OSS Distributions           rwtype="RES0"
680*a325d9c4SApple OSS Distributions        >
681*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
682*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
683*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
684*a325d9c4SApple OSS Distributions        <field_description order="before">
685*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*a325d9c4SApple OSS Distributions        </field_description>
687*a325d9c4SApple OSS Distributions        <field_values>
688*a325d9c4SApple OSS Distributions        </field_values>
689*a325d9c4SApple OSS Distributions      </field>
690*a325d9c4SApple OSS Distributions        <field
691*a325d9c4SApple OSS Distributions           id="TI_0_0"
692*a325d9c4SApple OSS Distributions           is_variable_length="False"
693*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
694*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
696*a325d9c4SApple OSS Distributions           is_constant_value="False"
697*a325d9c4SApple OSS Distributions        >
698*a325d9c4SApple OSS Distributions          <field_name>TI</field_name>
699*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
700*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
701*a325d9c4SApple OSS Distributions        <field_description order="before">
702*a325d9c4SApple OSS Distributions
703*a325d9c4SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*a325d9c4SApple OSS Distributions
705*a325d9c4SApple OSS Distributions        </field_description>
706*a325d9c4SApple OSS Distributions        <field_values>
707*a325d9c4SApple OSS Distributions
708*a325d9c4SApple OSS Distributions
709*a325d9c4SApple OSS Distributions                <field_value_instance>
710*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
711*a325d9c4SApple OSS Distributions        <field_value_description>
712*a325d9c4SApple OSS Distributions  <para>WFI trapped.</para>
713*a325d9c4SApple OSS Distributions</field_value_description>
714*a325d9c4SApple OSS Distributions    </field_value_instance>
715*a325d9c4SApple OSS Distributions                <field_value_instance>
716*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
717*a325d9c4SApple OSS Distributions        <field_value_description>
718*a325d9c4SApple OSS Distributions  <para>WFE trapped.</para>
719*a325d9c4SApple OSS Distributions</field_value_description>
720*a325d9c4SApple OSS Distributions    </field_value_instance>
721*a325d9c4SApple OSS Distributions        </field_values>
722*a325d9c4SApple OSS Distributions          <field_resets>
723*a325d9c4SApple OSS Distributions
724*a325d9c4SApple OSS Distributions    <field_reset>
725*a325d9c4SApple OSS Distributions
726*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*a325d9c4SApple OSS Distributions
728*a325d9c4SApple OSS Distributions    </field_reset>
729*a325d9c4SApple OSS Distributions</field_resets>
730*a325d9c4SApple OSS Distributions      </field>
731*a325d9c4SApple OSS Distributions    <text_after_fields>
732*a325d9c4SApple OSS Distributions
733*a325d9c4SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*a325d9c4SApple OSS Distributions<list type="unordered">
735*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*a325d9c4SApple OSS Distributions</listitem></list>
739*a325d9c4SApple OSS Distributions
740*a325d9c4SApple OSS Distributions    </text_after_fields>
741*a325d9c4SApple OSS Distributions  </fields>
742*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
743*a325d9c4SApple OSS Distributions
744*a325d9c4SApple OSS Distributions
745*a325d9c4SApple OSS Distributions
746*a325d9c4SApple OSS Distributions
747*a325d9c4SApple OSS Distributions
748*a325d9c4SApple OSS Distributions
749*a325d9c4SApple OSS Distributions
750*a325d9c4SApple OSS Distributions
751*a325d9c4SApple OSS Distributions
752*a325d9c4SApple OSS Distributions
753*a325d9c4SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*a325d9c4SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*a325d9c4SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*a325d9c4SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*a325d9c4SApple OSS Distributions    </reg_fieldset>
758*a325d9c4SApple OSS Distributions            </partial_fieldset>
759*a325d9c4SApple OSS Distributions            <partial_fieldset>
760*a325d9c4SApple OSS Distributions              <fields length="25">
761*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*a325d9c4SApple OSS Distributions    <text_before_fields>
763*a325d9c4SApple OSS Distributions
764*a325d9c4SApple OSS Distributions
765*a325d9c4SApple OSS Distributions
766*a325d9c4SApple OSS Distributions    </text_before_fields>
767*a325d9c4SApple OSS Distributions
768*a325d9c4SApple OSS Distributions        <field
769*a325d9c4SApple OSS Distributions           id="CV_24_24"
770*a325d9c4SApple OSS Distributions           is_variable_length="False"
771*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
772*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
774*a325d9c4SApple OSS Distributions           is_constant_value="False"
775*a325d9c4SApple OSS Distributions        >
776*a325d9c4SApple OSS Distributions          <field_name>CV</field_name>
777*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
778*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
779*a325d9c4SApple OSS Distributions        <field_description order="before">
780*a325d9c4SApple OSS Distributions
781*a325d9c4SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*a325d9c4SApple OSS Distributions
783*a325d9c4SApple OSS Distributions        </field_description>
784*a325d9c4SApple OSS Distributions        <field_values>
785*a325d9c4SApple OSS Distributions
786*a325d9c4SApple OSS Distributions
787*a325d9c4SApple OSS Distributions                <field_value_instance>
788*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
789*a325d9c4SApple OSS Distributions        <field_value_description>
790*a325d9c4SApple OSS Distributions  <para>The COND field is not valid.</para>
791*a325d9c4SApple OSS Distributions</field_value_description>
792*a325d9c4SApple OSS Distributions    </field_value_instance>
793*a325d9c4SApple OSS Distributions                <field_value_instance>
794*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
795*a325d9c4SApple OSS Distributions        <field_value_description>
796*a325d9c4SApple OSS Distributions  <para>The COND field is valid.</para>
797*a325d9c4SApple OSS Distributions</field_value_description>
798*a325d9c4SApple OSS Distributions    </field_value_instance>
799*a325d9c4SApple OSS Distributions        </field_values>
800*a325d9c4SApple OSS Distributions            <field_description order="after">
801*a325d9c4SApple OSS Distributions
802*a325d9c4SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*a325d9c4SApple OSS Distributions<list type="unordered">
805*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*a325d9c4SApple OSS Distributions</listitem></list>
808*a325d9c4SApple OSS Distributions
809*a325d9c4SApple OSS Distributions            </field_description>
810*a325d9c4SApple OSS Distributions          <field_resets>
811*a325d9c4SApple OSS Distributions
812*a325d9c4SApple OSS Distributions    <field_reset>
813*a325d9c4SApple OSS Distributions
814*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*a325d9c4SApple OSS Distributions
816*a325d9c4SApple OSS Distributions    </field_reset>
817*a325d9c4SApple OSS Distributions</field_resets>
818*a325d9c4SApple OSS Distributions      </field>
819*a325d9c4SApple OSS Distributions        <field
820*a325d9c4SApple OSS Distributions           id="COND_23_20"
821*a325d9c4SApple OSS Distributions           is_variable_length="False"
822*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
823*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
825*a325d9c4SApple OSS Distributions           is_constant_value="False"
826*a325d9c4SApple OSS Distributions        >
827*a325d9c4SApple OSS Distributions          <field_name>COND</field_name>
828*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
829*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
830*a325d9c4SApple OSS Distributions        <field_description order="before">
831*a325d9c4SApple OSS Distributions
832*a325d9c4SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*a325d9c4SApple OSS Distributions<list type="unordered">
836*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*a325d9c4SApple OSS Distributions</listitem></list>
840*a325d9c4SApple OSS Distributions</content>
841*a325d9c4SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*a325d9c4SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*a325d9c4SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*a325d9c4SApple OSS Distributions</listitem></list>
845*a325d9c4SApple OSS Distributions</content>
846*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*a325d9c4SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*a325d9c4SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*a325d9c4SApple OSS Distributions</listitem></list>
850*a325d9c4SApple OSS Distributions</content>
851*a325d9c4SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*a325d9c4SApple OSS Distributions</listitem></list>
853*a325d9c4SApple OSS Distributions
854*a325d9c4SApple OSS Distributions        </field_description>
855*a325d9c4SApple OSS Distributions        <field_values>
856*a325d9c4SApple OSS Distributions
857*a325d9c4SApple OSS Distributions
858*a325d9c4SApple OSS Distributions        </field_values>
859*a325d9c4SApple OSS Distributions          <field_resets>
860*a325d9c4SApple OSS Distributions
861*a325d9c4SApple OSS Distributions    <field_reset>
862*a325d9c4SApple OSS Distributions
863*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*a325d9c4SApple OSS Distributions
865*a325d9c4SApple OSS Distributions    </field_reset>
866*a325d9c4SApple OSS Distributions</field_resets>
867*a325d9c4SApple OSS Distributions      </field>
868*a325d9c4SApple OSS Distributions        <field
869*a325d9c4SApple OSS Distributions           id="Opc2_19_17"
870*a325d9c4SApple OSS Distributions           is_variable_length="False"
871*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
872*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
874*a325d9c4SApple OSS Distributions           is_constant_value="False"
875*a325d9c4SApple OSS Distributions        >
876*a325d9c4SApple OSS Distributions          <field_name>Opc2</field_name>
877*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
878*a325d9c4SApple OSS Distributions        <field_lsb>17</field_lsb>
879*a325d9c4SApple OSS Distributions        <field_description order="before">
880*a325d9c4SApple OSS Distributions
881*a325d9c4SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*a325d9c4SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*a325d9c4SApple OSS Distributions
884*a325d9c4SApple OSS Distributions        </field_description>
885*a325d9c4SApple OSS Distributions        <field_values>
886*a325d9c4SApple OSS Distributions
887*a325d9c4SApple OSS Distributions
888*a325d9c4SApple OSS Distributions        </field_values>
889*a325d9c4SApple OSS Distributions          <field_resets>
890*a325d9c4SApple OSS Distributions
891*a325d9c4SApple OSS Distributions    <field_reset>
892*a325d9c4SApple OSS Distributions
893*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*a325d9c4SApple OSS Distributions
895*a325d9c4SApple OSS Distributions    </field_reset>
896*a325d9c4SApple OSS Distributions</field_resets>
897*a325d9c4SApple OSS Distributions      </field>
898*a325d9c4SApple OSS Distributions        <field
899*a325d9c4SApple OSS Distributions           id="Opc1_16_14"
900*a325d9c4SApple OSS Distributions           is_variable_length="False"
901*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
902*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
904*a325d9c4SApple OSS Distributions           is_constant_value="False"
905*a325d9c4SApple OSS Distributions        >
906*a325d9c4SApple OSS Distributions          <field_name>Opc1</field_name>
907*a325d9c4SApple OSS Distributions        <field_msb>16</field_msb>
908*a325d9c4SApple OSS Distributions        <field_lsb>14</field_lsb>
909*a325d9c4SApple OSS Distributions        <field_description order="before">
910*a325d9c4SApple OSS Distributions
911*a325d9c4SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*a325d9c4SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*a325d9c4SApple OSS Distributions
914*a325d9c4SApple OSS Distributions        </field_description>
915*a325d9c4SApple OSS Distributions        <field_values>
916*a325d9c4SApple OSS Distributions
917*a325d9c4SApple OSS Distributions
918*a325d9c4SApple OSS Distributions        </field_values>
919*a325d9c4SApple OSS Distributions          <field_resets>
920*a325d9c4SApple OSS Distributions
921*a325d9c4SApple OSS Distributions    <field_reset>
922*a325d9c4SApple OSS Distributions
923*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*a325d9c4SApple OSS Distributions
925*a325d9c4SApple OSS Distributions    </field_reset>
926*a325d9c4SApple OSS Distributions</field_resets>
927*a325d9c4SApple OSS Distributions      </field>
928*a325d9c4SApple OSS Distributions        <field
929*a325d9c4SApple OSS Distributions           id="CRn_13_10"
930*a325d9c4SApple OSS Distributions           is_variable_length="False"
931*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
932*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
934*a325d9c4SApple OSS Distributions           is_constant_value="False"
935*a325d9c4SApple OSS Distributions        >
936*a325d9c4SApple OSS Distributions          <field_name>CRn</field_name>
937*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
938*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
939*a325d9c4SApple OSS Distributions        <field_description order="before">
940*a325d9c4SApple OSS Distributions
941*a325d9c4SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*a325d9c4SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*a325d9c4SApple OSS Distributions
944*a325d9c4SApple OSS Distributions        </field_description>
945*a325d9c4SApple OSS Distributions        <field_values>
946*a325d9c4SApple OSS Distributions
947*a325d9c4SApple OSS Distributions
948*a325d9c4SApple OSS Distributions        </field_values>
949*a325d9c4SApple OSS Distributions          <field_resets>
950*a325d9c4SApple OSS Distributions
951*a325d9c4SApple OSS Distributions    <field_reset>
952*a325d9c4SApple OSS Distributions
953*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*a325d9c4SApple OSS Distributions
955*a325d9c4SApple OSS Distributions    </field_reset>
956*a325d9c4SApple OSS Distributions</field_resets>
957*a325d9c4SApple OSS Distributions      </field>
958*a325d9c4SApple OSS Distributions        <field
959*a325d9c4SApple OSS Distributions           id="Rt_9_5"
960*a325d9c4SApple OSS Distributions           is_variable_length="False"
961*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
962*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
964*a325d9c4SApple OSS Distributions           is_constant_value="False"
965*a325d9c4SApple OSS Distributions        >
966*a325d9c4SApple OSS Distributions          <field_name>Rt</field_name>
967*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
968*a325d9c4SApple OSS Distributions        <field_lsb>5</field_lsb>
969*a325d9c4SApple OSS Distributions        <field_description order="before">
970*a325d9c4SApple OSS Distributions
971*a325d9c4SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*a325d9c4SApple OSS Distributions
973*a325d9c4SApple OSS Distributions        </field_description>
974*a325d9c4SApple OSS Distributions        <field_values>
975*a325d9c4SApple OSS Distributions
976*a325d9c4SApple OSS Distributions
977*a325d9c4SApple OSS Distributions        </field_values>
978*a325d9c4SApple OSS Distributions          <field_resets>
979*a325d9c4SApple OSS Distributions
980*a325d9c4SApple OSS Distributions    <field_reset>
981*a325d9c4SApple OSS Distributions
982*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*a325d9c4SApple OSS Distributions
984*a325d9c4SApple OSS Distributions    </field_reset>
985*a325d9c4SApple OSS Distributions</field_resets>
986*a325d9c4SApple OSS Distributions      </field>
987*a325d9c4SApple OSS Distributions        <field
988*a325d9c4SApple OSS Distributions           id="CRm_4_1"
989*a325d9c4SApple OSS Distributions           is_variable_length="False"
990*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
991*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
993*a325d9c4SApple OSS Distributions           is_constant_value="False"
994*a325d9c4SApple OSS Distributions        >
995*a325d9c4SApple OSS Distributions          <field_name>CRm</field_name>
996*a325d9c4SApple OSS Distributions        <field_msb>4</field_msb>
997*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
998*a325d9c4SApple OSS Distributions        <field_description order="before">
999*a325d9c4SApple OSS Distributions
1000*a325d9c4SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*a325d9c4SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*a325d9c4SApple OSS Distributions
1003*a325d9c4SApple OSS Distributions        </field_description>
1004*a325d9c4SApple OSS Distributions        <field_values>
1005*a325d9c4SApple OSS Distributions
1006*a325d9c4SApple OSS Distributions
1007*a325d9c4SApple OSS Distributions        </field_values>
1008*a325d9c4SApple OSS Distributions          <field_resets>
1009*a325d9c4SApple OSS Distributions
1010*a325d9c4SApple OSS Distributions    <field_reset>
1011*a325d9c4SApple OSS Distributions
1012*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*a325d9c4SApple OSS Distributions
1014*a325d9c4SApple OSS Distributions    </field_reset>
1015*a325d9c4SApple OSS Distributions</field_resets>
1016*a325d9c4SApple OSS Distributions      </field>
1017*a325d9c4SApple OSS Distributions        <field
1018*a325d9c4SApple OSS Distributions           id="Direction_0_0"
1019*a325d9c4SApple OSS Distributions           is_variable_length="False"
1020*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1021*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1023*a325d9c4SApple OSS Distributions           is_constant_value="False"
1024*a325d9c4SApple OSS Distributions        >
1025*a325d9c4SApple OSS Distributions          <field_name>Direction</field_name>
1026*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
1027*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*a325d9c4SApple OSS Distributions        <field_description order="before">
1029*a325d9c4SApple OSS Distributions
1030*a325d9c4SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*a325d9c4SApple OSS Distributions
1032*a325d9c4SApple OSS Distributions        </field_description>
1033*a325d9c4SApple OSS Distributions        <field_values>
1034*a325d9c4SApple OSS Distributions
1035*a325d9c4SApple OSS Distributions
1036*a325d9c4SApple OSS Distributions                <field_value_instance>
1037*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1038*a325d9c4SApple OSS Distributions        <field_value_description>
1039*a325d9c4SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*a325d9c4SApple OSS Distributions</field_value_description>
1041*a325d9c4SApple OSS Distributions    </field_value_instance>
1042*a325d9c4SApple OSS Distributions                <field_value_instance>
1043*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1044*a325d9c4SApple OSS Distributions        <field_value_description>
1045*a325d9c4SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*a325d9c4SApple OSS Distributions</field_value_description>
1047*a325d9c4SApple OSS Distributions    </field_value_instance>
1048*a325d9c4SApple OSS Distributions        </field_values>
1049*a325d9c4SApple OSS Distributions          <field_resets>
1050*a325d9c4SApple OSS Distributions
1051*a325d9c4SApple OSS Distributions    <field_reset>
1052*a325d9c4SApple OSS Distributions
1053*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*a325d9c4SApple OSS Distributions
1055*a325d9c4SApple OSS Distributions    </field_reset>
1056*a325d9c4SApple OSS Distributions</field_resets>
1057*a325d9c4SApple OSS Distributions      </field>
1058*a325d9c4SApple OSS Distributions    <text_after_fields>
1059*a325d9c4SApple OSS Distributions
1060*a325d9c4SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*a325d9c4SApple OSS Distributions<list type="unordered">
1062*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*a325d9c4SApple OSS Distributions</listitem></list>
1081*a325d9c4SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*a325d9c4SApple OSS Distributions<list type="unordered">
1083*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*a325d9c4SApple OSS Distributions</listitem></list>
1094*a325d9c4SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*a325d9c4SApple OSS Distributions
1096*a325d9c4SApple OSS Distributions    </text_after_fields>
1097*a325d9c4SApple OSS Distributions  </fields>
1098*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
1099*a325d9c4SApple OSS Distributions
1100*a325d9c4SApple OSS Distributions
1101*a325d9c4SApple OSS Distributions
1102*a325d9c4SApple OSS Distributions
1103*a325d9c4SApple OSS Distributions
1104*a325d9c4SApple OSS Distributions
1105*a325d9c4SApple OSS Distributions
1106*a325d9c4SApple OSS Distributions
1107*a325d9c4SApple OSS Distributions
1108*a325d9c4SApple OSS Distributions
1109*a325d9c4SApple OSS Distributions
1110*a325d9c4SApple OSS Distributions
1111*a325d9c4SApple OSS Distributions
1112*a325d9c4SApple OSS Distributions
1113*a325d9c4SApple OSS Distributions
1114*a325d9c4SApple OSS Distributions
1115*a325d9c4SApple OSS Distributions
1116*a325d9c4SApple OSS Distributions
1117*a325d9c4SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*a325d9c4SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*a325d9c4SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*a325d9c4SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*a325d9c4SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*a325d9c4SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*a325d9c4SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*a325d9c4SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*a325d9c4SApple OSS Distributions    </reg_fieldset>
1126*a325d9c4SApple OSS Distributions            </partial_fieldset>
1127*a325d9c4SApple OSS Distributions            <partial_fieldset>
1128*a325d9c4SApple OSS Distributions              <fields length="25">
1129*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*a325d9c4SApple OSS Distributions    <text_before_fields>
1131*a325d9c4SApple OSS Distributions
1132*a325d9c4SApple OSS Distributions
1133*a325d9c4SApple OSS Distributions
1134*a325d9c4SApple OSS Distributions    </text_before_fields>
1135*a325d9c4SApple OSS Distributions
1136*a325d9c4SApple OSS Distributions        <field
1137*a325d9c4SApple OSS Distributions           id="CV_24_24"
1138*a325d9c4SApple OSS Distributions           is_variable_length="False"
1139*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1140*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1142*a325d9c4SApple OSS Distributions           is_constant_value="False"
1143*a325d9c4SApple OSS Distributions        >
1144*a325d9c4SApple OSS Distributions          <field_name>CV</field_name>
1145*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
1146*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*a325d9c4SApple OSS Distributions        <field_description order="before">
1148*a325d9c4SApple OSS Distributions
1149*a325d9c4SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*a325d9c4SApple OSS Distributions
1151*a325d9c4SApple OSS Distributions        </field_description>
1152*a325d9c4SApple OSS Distributions        <field_values>
1153*a325d9c4SApple OSS Distributions
1154*a325d9c4SApple OSS Distributions
1155*a325d9c4SApple OSS Distributions                <field_value_instance>
1156*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1157*a325d9c4SApple OSS Distributions        <field_value_description>
1158*a325d9c4SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*a325d9c4SApple OSS Distributions</field_value_description>
1160*a325d9c4SApple OSS Distributions    </field_value_instance>
1161*a325d9c4SApple OSS Distributions                <field_value_instance>
1162*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1163*a325d9c4SApple OSS Distributions        <field_value_description>
1164*a325d9c4SApple OSS Distributions  <para>The COND field is valid.</para>
1165*a325d9c4SApple OSS Distributions</field_value_description>
1166*a325d9c4SApple OSS Distributions    </field_value_instance>
1167*a325d9c4SApple OSS Distributions        </field_values>
1168*a325d9c4SApple OSS Distributions            <field_description order="after">
1169*a325d9c4SApple OSS Distributions
1170*a325d9c4SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*a325d9c4SApple OSS Distributions<list type="unordered">
1173*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*a325d9c4SApple OSS Distributions</listitem></list>
1176*a325d9c4SApple OSS Distributions
1177*a325d9c4SApple OSS Distributions            </field_description>
1178*a325d9c4SApple OSS Distributions          <field_resets>
1179*a325d9c4SApple OSS Distributions
1180*a325d9c4SApple OSS Distributions    <field_reset>
1181*a325d9c4SApple OSS Distributions
1182*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*a325d9c4SApple OSS Distributions
1184*a325d9c4SApple OSS Distributions    </field_reset>
1185*a325d9c4SApple OSS Distributions</field_resets>
1186*a325d9c4SApple OSS Distributions      </field>
1187*a325d9c4SApple OSS Distributions        <field
1188*a325d9c4SApple OSS Distributions           id="COND_23_20"
1189*a325d9c4SApple OSS Distributions           is_variable_length="False"
1190*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1191*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1193*a325d9c4SApple OSS Distributions           is_constant_value="False"
1194*a325d9c4SApple OSS Distributions        >
1195*a325d9c4SApple OSS Distributions          <field_name>COND</field_name>
1196*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
1197*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*a325d9c4SApple OSS Distributions        <field_description order="before">
1199*a325d9c4SApple OSS Distributions
1200*a325d9c4SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*a325d9c4SApple OSS Distributions<list type="unordered">
1204*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*a325d9c4SApple OSS Distributions</listitem></list>
1208*a325d9c4SApple OSS Distributions</content>
1209*a325d9c4SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*a325d9c4SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*a325d9c4SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*a325d9c4SApple OSS Distributions</listitem></list>
1213*a325d9c4SApple OSS Distributions</content>
1214*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*a325d9c4SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*a325d9c4SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*a325d9c4SApple OSS Distributions</listitem></list>
1218*a325d9c4SApple OSS Distributions</content>
1219*a325d9c4SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*a325d9c4SApple OSS Distributions</listitem></list>
1221*a325d9c4SApple OSS Distributions
1222*a325d9c4SApple OSS Distributions        </field_description>
1223*a325d9c4SApple OSS Distributions        <field_values>
1224*a325d9c4SApple OSS Distributions
1225*a325d9c4SApple OSS Distributions
1226*a325d9c4SApple OSS Distributions        </field_values>
1227*a325d9c4SApple OSS Distributions          <field_resets>
1228*a325d9c4SApple OSS Distributions
1229*a325d9c4SApple OSS Distributions    <field_reset>
1230*a325d9c4SApple OSS Distributions
1231*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*a325d9c4SApple OSS Distributions
1233*a325d9c4SApple OSS Distributions    </field_reset>
1234*a325d9c4SApple OSS Distributions</field_resets>
1235*a325d9c4SApple OSS Distributions      </field>
1236*a325d9c4SApple OSS Distributions        <field
1237*a325d9c4SApple OSS Distributions           id="Opc1_19_16"
1238*a325d9c4SApple OSS Distributions           is_variable_length="False"
1239*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1240*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1242*a325d9c4SApple OSS Distributions           is_constant_value="False"
1243*a325d9c4SApple OSS Distributions        >
1244*a325d9c4SApple OSS Distributions          <field_name>Opc1</field_name>
1245*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
1246*a325d9c4SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*a325d9c4SApple OSS Distributions        <field_description order="before">
1248*a325d9c4SApple OSS Distributions
1249*a325d9c4SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*a325d9c4SApple OSS Distributions
1251*a325d9c4SApple OSS Distributions        </field_description>
1252*a325d9c4SApple OSS Distributions        <field_values>
1253*a325d9c4SApple OSS Distributions
1254*a325d9c4SApple OSS Distributions
1255*a325d9c4SApple OSS Distributions        </field_values>
1256*a325d9c4SApple OSS Distributions          <field_resets>
1257*a325d9c4SApple OSS Distributions
1258*a325d9c4SApple OSS Distributions    <field_reset>
1259*a325d9c4SApple OSS Distributions
1260*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*a325d9c4SApple OSS Distributions
1262*a325d9c4SApple OSS Distributions    </field_reset>
1263*a325d9c4SApple OSS Distributions</field_resets>
1264*a325d9c4SApple OSS Distributions      </field>
1265*a325d9c4SApple OSS Distributions        <field
1266*a325d9c4SApple OSS Distributions           id="0_15_15"
1267*a325d9c4SApple OSS Distributions           is_variable_length="False"
1268*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1269*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1271*a325d9c4SApple OSS Distributions           is_constant_value="False"
1272*a325d9c4SApple OSS Distributions           rwtype="RES0"
1273*a325d9c4SApple OSS Distributions        >
1274*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
1275*a325d9c4SApple OSS Distributions        <field_msb>15</field_msb>
1276*a325d9c4SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*a325d9c4SApple OSS Distributions        <field_description order="before">
1278*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*a325d9c4SApple OSS Distributions        </field_description>
1280*a325d9c4SApple OSS Distributions        <field_values>
1281*a325d9c4SApple OSS Distributions        </field_values>
1282*a325d9c4SApple OSS Distributions      </field>
1283*a325d9c4SApple OSS Distributions        <field
1284*a325d9c4SApple OSS Distributions           id="Rt2_14_10"
1285*a325d9c4SApple OSS Distributions           is_variable_length="False"
1286*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1287*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1289*a325d9c4SApple OSS Distributions           is_constant_value="False"
1290*a325d9c4SApple OSS Distributions        >
1291*a325d9c4SApple OSS Distributions          <field_name>Rt2</field_name>
1292*a325d9c4SApple OSS Distributions        <field_msb>14</field_msb>
1293*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*a325d9c4SApple OSS Distributions        <field_description order="before">
1295*a325d9c4SApple OSS Distributions
1296*a325d9c4SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*a325d9c4SApple OSS Distributions
1298*a325d9c4SApple OSS Distributions        </field_description>
1299*a325d9c4SApple OSS Distributions        <field_values>
1300*a325d9c4SApple OSS Distributions
1301*a325d9c4SApple OSS Distributions
1302*a325d9c4SApple OSS Distributions        </field_values>
1303*a325d9c4SApple OSS Distributions          <field_resets>
1304*a325d9c4SApple OSS Distributions
1305*a325d9c4SApple OSS Distributions    <field_reset>
1306*a325d9c4SApple OSS Distributions
1307*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*a325d9c4SApple OSS Distributions
1309*a325d9c4SApple OSS Distributions    </field_reset>
1310*a325d9c4SApple OSS Distributions</field_resets>
1311*a325d9c4SApple OSS Distributions      </field>
1312*a325d9c4SApple OSS Distributions        <field
1313*a325d9c4SApple OSS Distributions           id="Rt_9_5"
1314*a325d9c4SApple OSS Distributions           is_variable_length="False"
1315*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1316*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1318*a325d9c4SApple OSS Distributions           is_constant_value="False"
1319*a325d9c4SApple OSS Distributions        >
1320*a325d9c4SApple OSS Distributions          <field_name>Rt</field_name>
1321*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
1322*a325d9c4SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*a325d9c4SApple OSS Distributions        <field_description order="before">
1324*a325d9c4SApple OSS Distributions
1325*a325d9c4SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*a325d9c4SApple OSS Distributions
1327*a325d9c4SApple OSS Distributions        </field_description>
1328*a325d9c4SApple OSS Distributions        <field_values>
1329*a325d9c4SApple OSS Distributions
1330*a325d9c4SApple OSS Distributions
1331*a325d9c4SApple OSS Distributions        </field_values>
1332*a325d9c4SApple OSS Distributions          <field_resets>
1333*a325d9c4SApple OSS Distributions
1334*a325d9c4SApple OSS Distributions    <field_reset>
1335*a325d9c4SApple OSS Distributions
1336*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*a325d9c4SApple OSS Distributions
1338*a325d9c4SApple OSS Distributions    </field_reset>
1339*a325d9c4SApple OSS Distributions</field_resets>
1340*a325d9c4SApple OSS Distributions      </field>
1341*a325d9c4SApple OSS Distributions        <field
1342*a325d9c4SApple OSS Distributions           id="CRm_4_1"
1343*a325d9c4SApple OSS Distributions           is_variable_length="False"
1344*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1345*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1347*a325d9c4SApple OSS Distributions           is_constant_value="False"
1348*a325d9c4SApple OSS Distributions        >
1349*a325d9c4SApple OSS Distributions          <field_name>CRm</field_name>
1350*a325d9c4SApple OSS Distributions        <field_msb>4</field_msb>
1351*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*a325d9c4SApple OSS Distributions        <field_description order="before">
1353*a325d9c4SApple OSS Distributions
1354*a325d9c4SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*a325d9c4SApple OSS Distributions
1356*a325d9c4SApple OSS Distributions        </field_description>
1357*a325d9c4SApple OSS Distributions        <field_values>
1358*a325d9c4SApple OSS Distributions
1359*a325d9c4SApple OSS Distributions
1360*a325d9c4SApple OSS Distributions        </field_values>
1361*a325d9c4SApple OSS Distributions          <field_resets>
1362*a325d9c4SApple OSS Distributions
1363*a325d9c4SApple OSS Distributions    <field_reset>
1364*a325d9c4SApple OSS Distributions
1365*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*a325d9c4SApple OSS Distributions
1367*a325d9c4SApple OSS Distributions    </field_reset>
1368*a325d9c4SApple OSS Distributions</field_resets>
1369*a325d9c4SApple OSS Distributions      </field>
1370*a325d9c4SApple OSS Distributions        <field
1371*a325d9c4SApple OSS Distributions           id="Direction_0_0"
1372*a325d9c4SApple OSS Distributions           is_variable_length="False"
1373*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1374*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1376*a325d9c4SApple OSS Distributions           is_constant_value="False"
1377*a325d9c4SApple OSS Distributions        >
1378*a325d9c4SApple OSS Distributions          <field_name>Direction</field_name>
1379*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
1380*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*a325d9c4SApple OSS Distributions        <field_description order="before">
1382*a325d9c4SApple OSS Distributions
1383*a325d9c4SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*a325d9c4SApple OSS Distributions
1385*a325d9c4SApple OSS Distributions        </field_description>
1386*a325d9c4SApple OSS Distributions        <field_values>
1387*a325d9c4SApple OSS Distributions
1388*a325d9c4SApple OSS Distributions
1389*a325d9c4SApple OSS Distributions                <field_value_instance>
1390*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1391*a325d9c4SApple OSS Distributions        <field_value_description>
1392*a325d9c4SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*a325d9c4SApple OSS Distributions</field_value_description>
1394*a325d9c4SApple OSS Distributions    </field_value_instance>
1395*a325d9c4SApple OSS Distributions                <field_value_instance>
1396*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1397*a325d9c4SApple OSS Distributions        <field_value_description>
1398*a325d9c4SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*a325d9c4SApple OSS Distributions</field_value_description>
1400*a325d9c4SApple OSS Distributions    </field_value_instance>
1401*a325d9c4SApple OSS Distributions        </field_values>
1402*a325d9c4SApple OSS Distributions          <field_resets>
1403*a325d9c4SApple OSS Distributions
1404*a325d9c4SApple OSS Distributions    <field_reset>
1405*a325d9c4SApple OSS Distributions
1406*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*a325d9c4SApple OSS Distributions
1408*a325d9c4SApple OSS Distributions    </field_reset>
1409*a325d9c4SApple OSS Distributions</field_resets>
1410*a325d9c4SApple OSS Distributions      </field>
1411*a325d9c4SApple OSS Distributions    <text_after_fields>
1412*a325d9c4SApple OSS Distributions
1413*a325d9c4SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*a325d9c4SApple OSS Distributions<list type="unordered">
1415*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*a325d9c4SApple OSS Distributions</listitem></list>
1426*a325d9c4SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*a325d9c4SApple OSS Distributions<list type="unordered">
1428*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*a325d9c4SApple OSS Distributions</listitem></list>
1436*a325d9c4SApple OSS Distributions
1437*a325d9c4SApple OSS Distributions    </text_after_fields>
1438*a325d9c4SApple OSS Distributions  </fields>
1439*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
1440*a325d9c4SApple OSS Distributions
1441*a325d9c4SApple OSS Distributions
1442*a325d9c4SApple OSS Distributions
1443*a325d9c4SApple OSS Distributions
1444*a325d9c4SApple OSS Distributions
1445*a325d9c4SApple OSS Distributions
1446*a325d9c4SApple OSS Distributions
1447*a325d9c4SApple OSS Distributions
1448*a325d9c4SApple OSS Distributions
1449*a325d9c4SApple OSS Distributions
1450*a325d9c4SApple OSS Distributions
1451*a325d9c4SApple OSS Distributions
1452*a325d9c4SApple OSS Distributions
1453*a325d9c4SApple OSS Distributions
1454*a325d9c4SApple OSS Distributions
1455*a325d9c4SApple OSS Distributions
1456*a325d9c4SApple OSS Distributions
1457*a325d9c4SApple OSS Distributions
1458*a325d9c4SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*a325d9c4SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*a325d9c4SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*a325d9c4SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*a325d9c4SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*a325d9c4SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*a325d9c4SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*a325d9c4SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*a325d9c4SApple OSS Distributions    </reg_fieldset>
1467*a325d9c4SApple OSS Distributions            </partial_fieldset>
1468*a325d9c4SApple OSS Distributions            <partial_fieldset>
1469*a325d9c4SApple OSS Distributions              <fields length="25">
1470*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*a325d9c4SApple OSS Distributions    <text_before_fields>
1472*a325d9c4SApple OSS Distributions
1473*a325d9c4SApple OSS Distributions
1474*a325d9c4SApple OSS Distributions
1475*a325d9c4SApple OSS Distributions    </text_before_fields>
1476*a325d9c4SApple OSS Distributions
1477*a325d9c4SApple OSS Distributions        <field
1478*a325d9c4SApple OSS Distributions           id="CV_24_24"
1479*a325d9c4SApple OSS Distributions           is_variable_length="False"
1480*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1481*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1483*a325d9c4SApple OSS Distributions           is_constant_value="False"
1484*a325d9c4SApple OSS Distributions        >
1485*a325d9c4SApple OSS Distributions          <field_name>CV</field_name>
1486*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
1487*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*a325d9c4SApple OSS Distributions        <field_description order="before">
1489*a325d9c4SApple OSS Distributions
1490*a325d9c4SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*a325d9c4SApple OSS Distributions
1492*a325d9c4SApple OSS Distributions        </field_description>
1493*a325d9c4SApple OSS Distributions        <field_values>
1494*a325d9c4SApple OSS Distributions
1495*a325d9c4SApple OSS Distributions
1496*a325d9c4SApple OSS Distributions                <field_value_instance>
1497*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1498*a325d9c4SApple OSS Distributions        <field_value_description>
1499*a325d9c4SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*a325d9c4SApple OSS Distributions</field_value_description>
1501*a325d9c4SApple OSS Distributions    </field_value_instance>
1502*a325d9c4SApple OSS Distributions                <field_value_instance>
1503*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1504*a325d9c4SApple OSS Distributions        <field_value_description>
1505*a325d9c4SApple OSS Distributions  <para>The COND field is valid.</para>
1506*a325d9c4SApple OSS Distributions</field_value_description>
1507*a325d9c4SApple OSS Distributions    </field_value_instance>
1508*a325d9c4SApple OSS Distributions        </field_values>
1509*a325d9c4SApple OSS Distributions            <field_description order="after">
1510*a325d9c4SApple OSS Distributions
1511*a325d9c4SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*a325d9c4SApple OSS Distributions<list type="unordered">
1514*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*a325d9c4SApple OSS Distributions</listitem></list>
1517*a325d9c4SApple OSS Distributions
1518*a325d9c4SApple OSS Distributions            </field_description>
1519*a325d9c4SApple OSS Distributions          <field_resets>
1520*a325d9c4SApple OSS Distributions
1521*a325d9c4SApple OSS Distributions    <field_reset>
1522*a325d9c4SApple OSS Distributions
1523*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*a325d9c4SApple OSS Distributions
1525*a325d9c4SApple OSS Distributions    </field_reset>
1526*a325d9c4SApple OSS Distributions</field_resets>
1527*a325d9c4SApple OSS Distributions      </field>
1528*a325d9c4SApple OSS Distributions        <field
1529*a325d9c4SApple OSS Distributions           id="COND_23_20"
1530*a325d9c4SApple OSS Distributions           is_variable_length="False"
1531*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1532*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1534*a325d9c4SApple OSS Distributions           is_constant_value="False"
1535*a325d9c4SApple OSS Distributions        >
1536*a325d9c4SApple OSS Distributions          <field_name>COND</field_name>
1537*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
1538*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*a325d9c4SApple OSS Distributions        <field_description order="before">
1540*a325d9c4SApple OSS Distributions
1541*a325d9c4SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*a325d9c4SApple OSS Distributions<list type="unordered">
1545*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*a325d9c4SApple OSS Distributions</listitem></list>
1549*a325d9c4SApple OSS Distributions</content>
1550*a325d9c4SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*a325d9c4SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*a325d9c4SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*a325d9c4SApple OSS Distributions</listitem></list>
1554*a325d9c4SApple OSS Distributions</content>
1555*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*a325d9c4SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*a325d9c4SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*a325d9c4SApple OSS Distributions</listitem></list>
1559*a325d9c4SApple OSS Distributions</content>
1560*a325d9c4SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*a325d9c4SApple OSS Distributions</listitem></list>
1562*a325d9c4SApple OSS Distributions
1563*a325d9c4SApple OSS Distributions        </field_description>
1564*a325d9c4SApple OSS Distributions        <field_values>
1565*a325d9c4SApple OSS Distributions
1566*a325d9c4SApple OSS Distributions
1567*a325d9c4SApple OSS Distributions        </field_values>
1568*a325d9c4SApple OSS Distributions          <field_resets>
1569*a325d9c4SApple OSS Distributions
1570*a325d9c4SApple OSS Distributions    <field_reset>
1571*a325d9c4SApple OSS Distributions
1572*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*a325d9c4SApple OSS Distributions
1574*a325d9c4SApple OSS Distributions    </field_reset>
1575*a325d9c4SApple OSS Distributions</field_resets>
1576*a325d9c4SApple OSS Distributions      </field>
1577*a325d9c4SApple OSS Distributions        <field
1578*a325d9c4SApple OSS Distributions           id="imm8_19_12"
1579*a325d9c4SApple OSS Distributions           is_variable_length="False"
1580*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1581*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1583*a325d9c4SApple OSS Distributions           is_constant_value="False"
1584*a325d9c4SApple OSS Distributions        >
1585*a325d9c4SApple OSS Distributions          <field_name>imm8</field_name>
1586*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
1587*a325d9c4SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*a325d9c4SApple OSS Distributions        <field_description order="before">
1589*a325d9c4SApple OSS Distributions
1590*a325d9c4SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*a325d9c4SApple OSS Distributions
1592*a325d9c4SApple OSS Distributions        </field_description>
1593*a325d9c4SApple OSS Distributions        <field_values>
1594*a325d9c4SApple OSS Distributions
1595*a325d9c4SApple OSS Distributions
1596*a325d9c4SApple OSS Distributions        </field_values>
1597*a325d9c4SApple OSS Distributions          <field_resets>
1598*a325d9c4SApple OSS Distributions
1599*a325d9c4SApple OSS Distributions    <field_reset>
1600*a325d9c4SApple OSS Distributions
1601*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*a325d9c4SApple OSS Distributions
1603*a325d9c4SApple OSS Distributions    </field_reset>
1604*a325d9c4SApple OSS Distributions</field_resets>
1605*a325d9c4SApple OSS Distributions      </field>
1606*a325d9c4SApple OSS Distributions        <field
1607*a325d9c4SApple OSS Distributions           id="0_11_10"
1608*a325d9c4SApple OSS Distributions           is_variable_length="False"
1609*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1610*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1612*a325d9c4SApple OSS Distributions           is_constant_value="False"
1613*a325d9c4SApple OSS Distributions           rwtype="RES0"
1614*a325d9c4SApple OSS Distributions        >
1615*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
1616*a325d9c4SApple OSS Distributions        <field_msb>11</field_msb>
1617*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*a325d9c4SApple OSS Distributions        <field_description order="before">
1619*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*a325d9c4SApple OSS Distributions        </field_description>
1621*a325d9c4SApple OSS Distributions        <field_values>
1622*a325d9c4SApple OSS Distributions        </field_values>
1623*a325d9c4SApple OSS Distributions      </field>
1624*a325d9c4SApple OSS Distributions        <field
1625*a325d9c4SApple OSS Distributions           id="Rn_9_5"
1626*a325d9c4SApple OSS Distributions           is_variable_length="False"
1627*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1628*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1630*a325d9c4SApple OSS Distributions           is_constant_value="False"
1631*a325d9c4SApple OSS Distributions        >
1632*a325d9c4SApple OSS Distributions          <field_name>Rn</field_name>
1633*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
1634*a325d9c4SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*a325d9c4SApple OSS Distributions        <field_description order="before">
1636*a325d9c4SApple OSS Distributions
1637*a325d9c4SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*a325d9c4SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*a325d9c4SApple OSS Distributions
1640*a325d9c4SApple OSS Distributions        </field_description>
1641*a325d9c4SApple OSS Distributions        <field_values>
1642*a325d9c4SApple OSS Distributions
1643*a325d9c4SApple OSS Distributions
1644*a325d9c4SApple OSS Distributions        </field_values>
1645*a325d9c4SApple OSS Distributions          <field_resets>
1646*a325d9c4SApple OSS Distributions
1647*a325d9c4SApple OSS Distributions    <field_reset>
1648*a325d9c4SApple OSS Distributions
1649*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*a325d9c4SApple OSS Distributions
1651*a325d9c4SApple OSS Distributions    </field_reset>
1652*a325d9c4SApple OSS Distributions</field_resets>
1653*a325d9c4SApple OSS Distributions      </field>
1654*a325d9c4SApple OSS Distributions        <field
1655*a325d9c4SApple OSS Distributions           id="Offset_4_4"
1656*a325d9c4SApple OSS Distributions           is_variable_length="False"
1657*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1658*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1660*a325d9c4SApple OSS Distributions           is_constant_value="False"
1661*a325d9c4SApple OSS Distributions        >
1662*a325d9c4SApple OSS Distributions          <field_name>Offset</field_name>
1663*a325d9c4SApple OSS Distributions        <field_msb>4</field_msb>
1664*a325d9c4SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*a325d9c4SApple OSS Distributions        <field_description order="before">
1666*a325d9c4SApple OSS Distributions
1667*a325d9c4SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*a325d9c4SApple OSS Distributions
1669*a325d9c4SApple OSS Distributions        </field_description>
1670*a325d9c4SApple OSS Distributions        <field_values>
1671*a325d9c4SApple OSS Distributions
1672*a325d9c4SApple OSS Distributions
1673*a325d9c4SApple OSS Distributions                <field_value_instance>
1674*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1675*a325d9c4SApple OSS Distributions        <field_value_description>
1676*a325d9c4SApple OSS Distributions  <para>Subtract offset.</para>
1677*a325d9c4SApple OSS Distributions</field_value_description>
1678*a325d9c4SApple OSS Distributions    </field_value_instance>
1679*a325d9c4SApple OSS Distributions                <field_value_instance>
1680*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1681*a325d9c4SApple OSS Distributions        <field_value_description>
1682*a325d9c4SApple OSS Distributions  <para>Add offset.</para>
1683*a325d9c4SApple OSS Distributions</field_value_description>
1684*a325d9c4SApple OSS Distributions    </field_value_instance>
1685*a325d9c4SApple OSS Distributions        </field_values>
1686*a325d9c4SApple OSS Distributions            <field_description order="after">
1687*a325d9c4SApple OSS Distributions
1688*a325d9c4SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*a325d9c4SApple OSS Distributions
1690*a325d9c4SApple OSS Distributions            </field_description>
1691*a325d9c4SApple OSS Distributions          <field_resets>
1692*a325d9c4SApple OSS Distributions
1693*a325d9c4SApple OSS Distributions    <field_reset>
1694*a325d9c4SApple OSS Distributions
1695*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*a325d9c4SApple OSS Distributions
1697*a325d9c4SApple OSS Distributions    </field_reset>
1698*a325d9c4SApple OSS Distributions</field_resets>
1699*a325d9c4SApple OSS Distributions      </field>
1700*a325d9c4SApple OSS Distributions        <field
1701*a325d9c4SApple OSS Distributions           id="AM_3_1"
1702*a325d9c4SApple OSS Distributions           is_variable_length="False"
1703*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1704*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1706*a325d9c4SApple OSS Distributions           is_constant_value="False"
1707*a325d9c4SApple OSS Distributions        >
1708*a325d9c4SApple OSS Distributions          <field_name>AM</field_name>
1709*a325d9c4SApple OSS Distributions        <field_msb>3</field_msb>
1710*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*a325d9c4SApple OSS Distributions        <field_description order="before">
1712*a325d9c4SApple OSS Distributions
1713*a325d9c4SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*a325d9c4SApple OSS Distributions
1715*a325d9c4SApple OSS Distributions        </field_description>
1716*a325d9c4SApple OSS Distributions        <field_values>
1717*a325d9c4SApple OSS Distributions
1718*a325d9c4SApple OSS Distributions
1719*a325d9c4SApple OSS Distributions                <field_value_instance>
1720*a325d9c4SApple OSS Distributions            <field_value>0b000</field_value>
1721*a325d9c4SApple OSS Distributions        <field_value_description>
1722*a325d9c4SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*a325d9c4SApple OSS Distributions</field_value_description>
1724*a325d9c4SApple OSS Distributions    </field_value_instance>
1725*a325d9c4SApple OSS Distributions                <field_value_instance>
1726*a325d9c4SApple OSS Distributions            <field_value>0b001</field_value>
1727*a325d9c4SApple OSS Distributions        <field_value_description>
1728*a325d9c4SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*a325d9c4SApple OSS Distributions</field_value_description>
1730*a325d9c4SApple OSS Distributions    </field_value_instance>
1731*a325d9c4SApple OSS Distributions                <field_value_instance>
1732*a325d9c4SApple OSS Distributions            <field_value>0b010</field_value>
1733*a325d9c4SApple OSS Distributions        <field_value_description>
1734*a325d9c4SApple OSS Distributions  <para>Immediate offset.</para>
1735*a325d9c4SApple OSS Distributions</field_value_description>
1736*a325d9c4SApple OSS Distributions    </field_value_instance>
1737*a325d9c4SApple OSS Distributions                <field_value_instance>
1738*a325d9c4SApple OSS Distributions            <field_value>0b011</field_value>
1739*a325d9c4SApple OSS Distributions        <field_value_description>
1740*a325d9c4SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*a325d9c4SApple OSS Distributions</field_value_description>
1742*a325d9c4SApple OSS Distributions    </field_value_instance>
1743*a325d9c4SApple OSS Distributions                <field_value_instance>
1744*a325d9c4SApple OSS Distributions            <field_value>0b100</field_value>
1745*a325d9c4SApple OSS Distributions        <field_value_description>
1746*a325d9c4SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*a325d9c4SApple OSS Distributions</field_value_description>
1748*a325d9c4SApple OSS Distributions    </field_value_instance>
1749*a325d9c4SApple OSS Distributions                <field_value_instance>
1750*a325d9c4SApple OSS Distributions            <field_value>0b110</field_value>
1751*a325d9c4SApple OSS Distributions        <field_value_description>
1752*a325d9c4SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*a325d9c4SApple OSS Distributions</field_value_description>
1754*a325d9c4SApple OSS Distributions    </field_value_instance>
1755*a325d9c4SApple OSS Distributions        </field_values>
1756*a325d9c4SApple OSS Distributions            <field_description order="after">
1757*a325d9c4SApple OSS Distributions
1758*a325d9c4SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*a325d9c4SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*a325d9c4SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*a325d9c4SApple OSS Distributions
1762*a325d9c4SApple OSS Distributions            </field_description>
1763*a325d9c4SApple OSS Distributions          <field_resets>
1764*a325d9c4SApple OSS Distributions
1765*a325d9c4SApple OSS Distributions    <field_reset>
1766*a325d9c4SApple OSS Distributions
1767*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*a325d9c4SApple OSS Distributions
1769*a325d9c4SApple OSS Distributions    </field_reset>
1770*a325d9c4SApple OSS Distributions</field_resets>
1771*a325d9c4SApple OSS Distributions      </field>
1772*a325d9c4SApple OSS Distributions        <field
1773*a325d9c4SApple OSS Distributions           id="Direction_0_0"
1774*a325d9c4SApple OSS Distributions           is_variable_length="False"
1775*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1776*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1778*a325d9c4SApple OSS Distributions           is_constant_value="False"
1779*a325d9c4SApple OSS Distributions        >
1780*a325d9c4SApple OSS Distributions          <field_name>Direction</field_name>
1781*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
1782*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*a325d9c4SApple OSS Distributions        <field_description order="before">
1784*a325d9c4SApple OSS Distributions
1785*a325d9c4SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*a325d9c4SApple OSS Distributions
1787*a325d9c4SApple OSS Distributions        </field_description>
1788*a325d9c4SApple OSS Distributions        <field_values>
1789*a325d9c4SApple OSS Distributions
1790*a325d9c4SApple OSS Distributions
1791*a325d9c4SApple OSS Distributions                <field_value_instance>
1792*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1793*a325d9c4SApple OSS Distributions        <field_value_description>
1794*a325d9c4SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*a325d9c4SApple OSS Distributions</field_value_description>
1796*a325d9c4SApple OSS Distributions    </field_value_instance>
1797*a325d9c4SApple OSS Distributions                <field_value_instance>
1798*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1799*a325d9c4SApple OSS Distributions        <field_value_description>
1800*a325d9c4SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*a325d9c4SApple OSS Distributions</field_value_description>
1802*a325d9c4SApple OSS Distributions    </field_value_instance>
1803*a325d9c4SApple OSS Distributions        </field_values>
1804*a325d9c4SApple OSS Distributions          <field_resets>
1805*a325d9c4SApple OSS Distributions
1806*a325d9c4SApple OSS Distributions    <field_reset>
1807*a325d9c4SApple OSS Distributions
1808*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*a325d9c4SApple OSS Distributions
1810*a325d9c4SApple OSS Distributions    </field_reset>
1811*a325d9c4SApple OSS Distributions</field_resets>
1812*a325d9c4SApple OSS Distributions      </field>
1813*a325d9c4SApple OSS Distributions    <text_after_fields>
1814*a325d9c4SApple OSS Distributions
1815*a325d9c4SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*a325d9c4SApple OSS Distributions<list type="unordered">
1817*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*a325d9c4SApple OSS Distributions</listitem></list>
1821*a325d9c4SApple OSS Distributions
1822*a325d9c4SApple OSS Distributions    </text_after_fields>
1823*a325d9c4SApple OSS Distributions  </fields>
1824*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
1825*a325d9c4SApple OSS Distributions
1826*a325d9c4SApple OSS Distributions
1827*a325d9c4SApple OSS Distributions
1828*a325d9c4SApple OSS Distributions
1829*a325d9c4SApple OSS Distributions
1830*a325d9c4SApple OSS Distributions
1831*a325d9c4SApple OSS Distributions
1832*a325d9c4SApple OSS Distributions
1833*a325d9c4SApple OSS Distributions
1834*a325d9c4SApple OSS Distributions
1835*a325d9c4SApple OSS Distributions
1836*a325d9c4SApple OSS Distributions
1837*a325d9c4SApple OSS Distributions
1838*a325d9c4SApple OSS Distributions
1839*a325d9c4SApple OSS Distributions
1840*a325d9c4SApple OSS Distributions
1841*a325d9c4SApple OSS Distributions
1842*a325d9c4SApple OSS Distributions
1843*a325d9c4SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*a325d9c4SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*a325d9c4SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*a325d9c4SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*a325d9c4SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*a325d9c4SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*a325d9c4SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*a325d9c4SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*a325d9c4SApple OSS Distributions    </reg_fieldset>
1852*a325d9c4SApple OSS Distributions            </partial_fieldset>
1853*a325d9c4SApple OSS Distributions            <partial_fieldset>
1854*a325d9c4SApple OSS Distributions              <fields length="25">
1855*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*a325d9c4SApple OSS Distributions    <text_before_fields>
1857*a325d9c4SApple OSS Distributions
1858*a325d9c4SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*a325d9c4SApple OSS Distributions<list type="unordered">
1860*a325d9c4SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*a325d9c4SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*a325d9c4SApple OSS Distributions</listitem></list>
1863*a325d9c4SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*a325d9c4SApple OSS Distributions
1865*a325d9c4SApple OSS Distributions    </text_before_fields>
1866*a325d9c4SApple OSS Distributions
1867*a325d9c4SApple OSS Distributions        <field
1868*a325d9c4SApple OSS Distributions           id="CV_24_24"
1869*a325d9c4SApple OSS Distributions           is_variable_length="False"
1870*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1871*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1873*a325d9c4SApple OSS Distributions           is_constant_value="False"
1874*a325d9c4SApple OSS Distributions        >
1875*a325d9c4SApple OSS Distributions          <field_name>CV</field_name>
1876*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
1877*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*a325d9c4SApple OSS Distributions        <field_description order="before">
1879*a325d9c4SApple OSS Distributions
1880*a325d9c4SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*a325d9c4SApple OSS Distributions
1882*a325d9c4SApple OSS Distributions        </field_description>
1883*a325d9c4SApple OSS Distributions        <field_values>
1884*a325d9c4SApple OSS Distributions
1885*a325d9c4SApple OSS Distributions
1886*a325d9c4SApple OSS Distributions                <field_value_instance>
1887*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
1888*a325d9c4SApple OSS Distributions        <field_value_description>
1889*a325d9c4SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*a325d9c4SApple OSS Distributions</field_value_description>
1891*a325d9c4SApple OSS Distributions    </field_value_instance>
1892*a325d9c4SApple OSS Distributions                <field_value_instance>
1893*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
1894*a325d9c4SApple OSS Distributions        <field_value_description>
1895*a325d9c4SApple OSS Distributions  <para>The COND field is valid.</para>
1896*a325d9c4SApple OSS Distributions</field_value_description>
1897*a325d9c4SApple OSS Distributions    </field_value_instance>
1898*a325d9c4SApple OSS Distributions        </field_values>
1899*a325d9c4SApple OSS Distributions            <field_description order="after">
1900*a325d9c4SApple OSS Distributions
1901*a325d9c4SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*a325d9c4SApple OSS Distributions<list type="unordered">
1904*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*a325d9c4SApple OSS Distributions</listitem></list>
1907*a325d9c4SApple OSS Distributions
1908*a325d9c4SApple OSS Distributions            </field_description>
1909*a325d9c4SApple OSS Distributions          <field_resets>
1910*a325d9c4SApple OSS Distributions
1911*a325d9c4SApple OSS Distributions    <field_reset>
1912*a325d9c4SApple OSS Distributions
1913*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*a325d9c4SApple OSS Distributions
1915*a325d9c4SApple OSS Distributions    </field_reset>
1916*a325d9c4SApple OSS Distributions</field_resets>
1917*a325d9c4SApple OSS Distributions      </field>
1918*a325d9c4SApple OSS Distributions        <field
1919*a325d9c4SApple OSS Distributions           id="COND_23_20"
1920*a325d9c4SApple OSS Distributions           is_variable_length="False"
1921*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1922*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1924*a325d9c4SApple OSS Distributions           is_constant_value="False"
1925*a325d9c4SApple OSS Distributions        >
1926*a325d9c4SApple OSS Distributions          <field_name>COND</field_name>
1927*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
1928*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*a325d9c4SApple OSS Distributions        <field_description order="before">
1930*a325d9c4SApple OSS Distributions
1931*a325d9c4SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*a325d9c4SApple OSS Distributions<list type="unordered">
1935*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*a325d9c4SApple OSS Distributions</listitem></list>
1939*a325d9c4SApple OSS Distributions</content>
1940*a325d9c4SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*a325d9c4SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*a325d9c4SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*a325d9c4SApple OSS Distributions</listitem></list>
1944*a325d9c4SApple OSS Distributions</content>
1945*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*a325d9c4SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*a325d9c4SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*a325d9c4SApple OSS Distributions</listitem></list>
1949*a325d9c4SApple OSS Distributions</content>
1950*a325d9c4SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*a325d9c4SApple OSS Distributions</listitem></list>
1952*a325d9c4SApple OSS Distributions
1953*a325d9c4SApple OSS Distributions        </field_description>
1954*a325d9c4SApple OSS Distributions        <field_values>
1955*a325d9c4SApple OSS Distributions
1956*a325d9c4SApple OSS Distributions
1957*a325d9c4SApple OSS Distributions        </field_values>
1958*a325d9c4SApple OSS Distributions          <field_resets>
1959*a325d9c4SApple OSS Distributions
1960*a325d9c4SApple OSS Distributions    <field_reset>
1961*a325d9c4SApple OSS Distributions
1962*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*a325d9c4SApple OSS Distributions
1964*a325d9c4SApple OSS Distributions    </field_reset>
1965*a325d9c4SApple OSS Distributions</field_resets>
1966*a325d9c4SApple OSS Distributions      </field>
1967*a325d9c4SApple OSS Distributions        <field
1968*a325d9c4SApple OSS Distributions           id="0_19_0"
1969*a325d9c4SApple OSS Distributions           is_variable_length="False"
1970*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
1971*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
1973*a325d9c4SApple OSS Distributions           is_constant_value="False"
1974*a325d9c4SApple OSS Distributions           rwtype="RES0"
1975*a325d9c4SApple OSS Distributions        >
1976*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
1977*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
1978*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*a325d9c4SApple OSS Distributions        <field_description order="before">
1980*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*a325d9c4SApple OSS Distributions        </field_description>
1982*a325d9c4SApple OSS Distributions        <field_values>
1983*a325d9c4SApple OSS Distributions        </field_values>
1984*a325d9c4SApple OSS Distributions      </field>
1985*a325d9c4SApple OSS Distributions    <text_after_fields>
1986*a325d9c4SApple OSS Distributions
1987*a325d9c4SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*a325d9c4SApple OSS Distributions<list type="unordered">
1989*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*a325d9c4SApple OSS Distributions</listitem></list>
1993*a325d9c4SApple OSS Distributions
1994*a325d9c4SApple OSS Distributions    </text_after_fields>
1995*a325d9c4SApple OSS Distributions  </fields>
1996*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
1997*a325d9c4SApple OSS Distributions
1998*a325d9c4SApple OSS Distributions
1999*a325d9c4SApple OSS Distributions
2000*a325d9c4SApple OSS Distributions
2001*a325d9c4SApple OSS Distributions
2002*a325d9c4SApple OSS Distributions
2003*a325d9c4SApple OSS Distributions
2004*a325d9c4SApple OSS Distributions
2005*a325d9c4SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*a325d9c4SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*a325d9c4SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*a325d9c4SApple OSS Distributions    </reg_fieldset>
2009*a325d9c4SApple OSS Distributions            </partial_fieldset>
2010*a325d9c4SApple OSS Distributions            <partial_fieldset>
2011*a325d9c4SApple OSS Distributions              <fields length="25">
2012*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*a325d9c4SApple OSS Distributions    <text_before_fields>
2014*a325d9c4SApple OSS Distributions
2015*a325d9c4SApple OSS Distributions
2016*a325d9c4SApple OSS Distributions
2017*a325d9c4SApple OSS Distributions    </text_before_fields>
2018*a325d9c4SApple OSS Distributions
2019*a325d9c4SApple OSS Distributions        <field
2020*a325d9c4SApple OSS Distributions           id="0_24_0_1"
2021*a325d9c4SApple OSS Distributions           is_variable_length="False"
2022*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2023*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2025*a325d9c4SApple OSS Distributions           is_constant_value="False"
2026*a325d9c4SApple OSS Distributions           rwtype="RES0"
2027*a325d9c4SApple OSS Distributions        >
2028*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2029*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2030*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*a325d9c4SApple OSS Distributions        <field_description order="before">
2032*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*a325d9c4SApple OSS Distributions        </field_description>
2034*a325d9c4SApple OSS Distributions        <field_values>
2035*a325d9c4SApple OSS Distributions        </field_values>
2036*a325d9c4SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*a325d9c4SApple OSS Distributions      </field>
2038*a325d9c4SApple OSS Distributions        <field
2039*a325d9c4SApple OSS Distributions           id="0_24_0_2"
2040*a325d9c4SApple OSS Distributions           is_variable_length="False"
2041*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2042*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2044*a325d9c4SApple OSS Distributions           is_constant_value="False"
2045*a325d9c4SApple OSS Distributions           rwtype="RES0"
2046*a325d9c4SApple OSS Distributions        >
2047*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2048*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2049*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*a325d9c4SApple OSS Distributions        <field_description order="before">
2051*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*a325d9c4SApple OSS Distributions        </field_description>
2053*a325d9c4SApple OSS Distributions        <field_values>
2054*a325d9c4SApple OSS Distributions        </field_values>
2055*a325d9c4SApple OSS Distributions      </field>
2056*a325d9c4SApple OSS Distributions    <text_after_fields>
2057*a325d9c4SApple OSS Distributions
2058*a325d9c4SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*a325d9c4SApple OSS Distributions<list type="unordered">
2060*a325d9c4SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*a325d9c4SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*a325d9c4SApple OSS Distributions</listitem></list>
2063*a325d9c4SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*a325d9c4SApple OSS Distributions
2065*a325d9c4SApple OSS Distributions    </text_after_fields>
2066*a325d9c4SApple OSS Distributions  </fields>
2067*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2068*a325d9c4SApple OSS Distributions
2069*a325d9c4SApple OSS Distributions
2070*a325d9c4SApple OSS Distributions
2071*a325d9c4SApple OSS Distributions
2072*a325d9c4SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*a325d9c4SApple OSS Distributions    </reg_fieldset>
2074*a325d9c4SApple OSS Distributions            </partial_fieldset>
2075*a325d9c4SApple OSS Distributions            <partial_fieldset>
2076*a325d9c4SApple OSS Distributions              <fields length="25">
2077*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*a325d9c4SApple OSS Distributions    <text_before_fields>
2079*a325d9c4SApple OSS Distributions
2080*a325d9c4SApple OSS Distributions
2081*a325d9c4SApple OSS Distributions
2082*a325d9c4SApple OSS Distributions    </text_before_fields>
2083*a325d9c4SApple OSS Distributions
2084*a325d9c4SApple OSS Distributions        <field
2085*a325d9c4SApple OSS Distributions           id="0_24_0"
2086*a325d9c4SApple OSS Distributions           is_variable_length="False"
2087*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2088*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2090*a325d9c4SApple OSS Distributions           is_constant_value="False"
2091*a325d9c4SApple OSS Distributions           rwtype="RES0"
2092*a325d9c4SApple OSS Distributions        >
2093*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2094*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2095*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*a325d9c4SApple OSS Distributions        <field_description order="before">
2097*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*a325d9c4SApple OSS Distributions        </field_description>
2099*a325d9c4SApple OSS Distributions        <field_values>
2100*a325d9c4SApple OSS Distributions        </field_values>
2101*a325d9c4SApple OSS Distributions      </field>
2102*a325d9c4SApple OSS Distributions    <text_after_fields>
2103*a325d9c4SApple OSS Distributions
2104*a325d9c4SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*a325d9c4SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*a325d9c4SApple OSS Distributions
2107*a325d9c4SApple OSS Distributions    </text_after_fields>
2108*a325d9c4SApple OSS Distributions  </fields>
2109*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2110*a325d9c4SApple OSS Distributions
2111*a325d9c4SApple OSS Distributions
2112*a325d9c4SApple OSS Distributions
2113*a325d9c4SApple OSS Distributions
2114*a325d9c4SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*a325d9c4SApple OSS Distributions    </reg_fieldset>
2116*a325d9c4SApple OSS Distributions            </partial_fieldset>
2117*a325d9c4SApple OSS Distributions            <partial_fieldset>
2118*a325d9c4SApple OSS Distributions              <fields length="25">
2119*a325d9c4SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*a325d9c4SApple OSS Distributions    <text_before_fields>
2121*a325d9c4SApple OSS Distributions
2122*a325d9c4SApple OSS Distributions
2123*a325d9c4SApple OSS Distributions
2124*a325d9c4SApple OSS Distributions    </text_before_fields>
2125*a325d9c4SApple OSS Distributions
2126*a325d9c4SApple OSS Distributions        <field
2127*a325d9c4SApple OSS Distributions           id="0_24_16"
2128*a325d9c4SApple OSS Distributions           is_variable_length="False"
2129*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2130*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2132*a325d9c4SApple OSS Distributions           is_constant_value="False"
2133*a325d9c4SApple OSS Distributions           rwtype="RES0"
2134*a325d9c4SApple OSS Distributions        >
2135*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2136*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2137*a325d9c4SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*a325d9c4SApple OSS Distributions        <field_description order="before">
2139*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*a325d9c4SApple OSS Distributions        </field_description>
2141*a325d9c4SApple OSS Distributions        <field_values>
2142*a325d9c4SApple OSS Distributions        </field_values>
2143*a325d9c4SApple OSS Distributions      </field>
2144*a325d9c4SApple OSS Distributions        <field
2145*a325d9c4SApple OSS Distributions           id="imm16_15_0"
2146*a325d9c4SApple OSS Distributions           is_variable_length="False"
2147*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2148*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2150*a325d9c4SApple OSS Distributions           is_constant_value="False"
2151*a325d9c4SApple OSS Distributions        >
2152*a325d9c4SApple OSS Distributions          <field_name>imm16</field_name>
2153*a325d9c4SApple OSS Distributions        <field_msb>15</field_msb>
2154*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*a325d9c4SApple OSS Distributions        <field_description order="before">
2156*a325d9c4SApple OSS Distributions
2157*a325d9c4SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*a325d9c4SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*a325d9c4SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*a325d9c4SApple OSS Distributions<list type="unordered">
2161*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*a325d9c4SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*a325d9c4SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*a325d9c4SApple OSS Distributions</listitem></list>
2165*a325d9c4SApple OSS Distributions</content>
2166*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*a325d9c4SApple OSS Distributions</listitem></list>
2168*a325d9c4SApple OSS Distributions
2169*a325d9c4SApple OSS Distributions        </field_description>
2170*a325d9c4SApple OSS Distributions        <field_values>
2171*a325d9c4SApple OSS Distributions
2172*a325d9c4SApple OSS Distributions
2173*a325d9c4SApple OSS Distributions        </field_values>
2174*a325d9c4SApple OSS Distributions          <field_resets>
2175*a325d9c4SApple OSS Distributions
2176*a325d9c4SApple OSS Distributions    <field_reset>
2177*a325d9c4SApple OSS Distributions
2178*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*a325d9c4SApple OSS Distributions
2180*a325d9c4SApple OSS Distributions    </field_reset>
2181*a325d9c4SApple OSS Distributions</field_resets>
2182*a325d9c4SApple OSS Distributions      </field>
2183*a325d9c4SApple OSS Distributions    <text_after_fields>
2184*a325d9c4SApple OSS Distributions
2185*a325d9c4SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*a325d9c4SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*a325d9c4SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*a325d9c4SApple OSS Distributions
2189*a325d9c4SApple OSS Distributions    </text_after_fields>
2190*a325d9c4SApple OSS Distributions  </fields>
2191*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2192*a325d9c4SApple OSS Distributions
2193*a325d9c4SApple OSS Distributions
2194*a325d9c4SApple OSS Distributions
2195*a325d9c4SApple OSS Distributions
2196*a325d9c4SApple OSS Distributions
2197*a325d9c4SApple OSS Distributions
2198*a325d9c4SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*a325d9c4SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*a325d9c4SApple OSS Distributions    </reg_fieldset>
2201*a325d9c4SApple OSS Distributions            </partial_fieldset>
2202*a325d9c4SApple OSS Distributions            <partial_fieldset>
2203*a325d9c4SApple OSS Distributions              <fields length="25">
2204*a325d9c4SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*a325d9c4SApple OSS Distributions    <text_before_fields>
2206*a325d9c4SApple OSS Distributions
2207*a325d9c4SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*a325d9c4SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*a325d9c4SApple OSS Distributions
2210*a325d9c4SApple OSS Distributions    </text_before_fields>
2211*a325d9c4SApple OSS Distributions
2212*a325d9c4SApple OSS Distributions        <field
2213*a325d9c4SApple OSS Distributions           id="CV_24_24"
2214*a325d9c4SApple OSS Distributions           is_variable_length="False"
2215*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2216*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2218*a325d9c4SApple OSS Distributions           is_constant_value="False"
2219*a325d9c4SApple OSS Distributions        >
2220*a325d9c4SApple OSS Distributions          <field_name>CV</field_name>
2221*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2222*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*a325d9c4SApple OSS Distributions        <field_description order="before">
2224*a325d9c4SApple OSS Distributions
2225*a325d9c4SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*a325d9c4SApple OSS Distributions
2227*a325d9c4SApple OSS Distributions        </field_description>
2228*a325d9c4SApple OSS Distributions        <field_values>
2229*a325d9c4SApple OSS Distributions
2230*a325d9c4SApple OSS Distributions
2231*a325d9c4SApple OSS Distributions                <field_value_instance>
2232*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
2233*a325d9c4SApple OSS Distributions        <field_value_description>
2234*a325d9c4SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*a325d9c4SApple OSS Distributions</field_value_description>
2236*a325d9c4SApple OSS Distributions    </field_value_instance>
2237*a325d9c4SApple OSS Distributions                <field_value_instance>
2238*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
2239*a325d9c4SApple OSS Distributions        <field_value_description>
2240*a325d9c4SApple OSS Distributions  <para>The COND field is valid.</para>
2241*a325d9c4SApple OSS Distributions</field_value_description>
2242*a325d9c4SApple OSS Distributions    </field_value_instance>
2243*a325d9c4SApple OSS Distributions        </field_values>
2244*a325d9c4SApple OSS Distributions            <field_description order="after">
2245*a325d9c4SApple OSS Distributions
2246*a325d9c4SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*a325d9c4SApple OSS Distributions<list type="unordered">
2249*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*a325d9c4SApple OSS Distributions</listitem></list>
2252*a325d9c4SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*a325d9c4SApple OSS Distributions
2254*a325d9c4SApple OSS Distributions            </field_description>
2255*a325d9c4SApple OSS Distributions          <field_resets>
2256*a325d9c4SApple OSS Distributions
2257*a325d9c4SApple OSS Distributions    <field_reset>
2258*a325d9c4SApple OSS Distributions
2259*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*a325d9c4SApple OSS Distributions
2261*a325d9c4SApple OSS Distributions    </field_reset>
2262*a325d9c4SApple OSS Distributions</field_resets>
2263*a325d9c4SApple OSS Distributions      </field>
2264*a325d9c4SApple OSS Distributions        <field
2265*a325d9c4SApple OSS Distributions           id="COND_23_20"
2266*a325d9c4SApple OSS Distributions           is_variable_length="False"
2267*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2268*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2270*a325d9c4SApple OSS Distributions           is_constant_value="False"
2271*a325d9c4SApple OSS Distributions        >
2272*a325d9c4SApple OSS Distributions          <field_name>COND</field_name>
2273*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
2274*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*a325d9c4SApple OSS Distributions        <field_description order="before">
2276*a325d9c4SApple OSS Distributions
2277*a325d9c4SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*a325d9c4SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*a325d9c4SApple OSS Distributions<list type="unordered">
2281*a325d9c4SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*a325d9c4SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*a325d9c4SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*a325d9c4SApple OSS Distributions</listitem></list>
2285*a325d9c4SApple OSS Distributions</content>
2286*a325d9c4SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*a325d9c4SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*a325d9c4SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*a325d9c4SApple OSS Distributions</listitem></list>
2290*a325d9c4SApple OSS Distributions</content>
2291*a325d9c4SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*a325d9c4SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*a325d9c4SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*a325d9c4SApple OSS Distributions</listitem></list>
2295*a325d9c4SApple OSS Distributions</content>
2296*a325d9c4SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*a325d9c4SApple OSS Distributions</listitem></list>
2298*a325d9c4SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*a325d9c4SApple OSS Distributions
2300*a325d9c4SApple OSS Distributions        </field_description>
2301*a325d9c4SApple OSS Distributions        <field_values>
2302*a325d9c4SApple OSS Distributions
2303*a325d9c4SApple OSS Distributions
2304*a325d9c4SApple OSS Distributions        </field_values>
2305*a325d9c4SApple OSS Distributions          <field_resets>
2306*a325d9c4SApple OSS Distributions
2307*a325d9c4SApple OSS Distributions    <field_reset>
2308*a325d9c4SApple OSS Distributions
2309*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*a325d9c4SApple OSS Distributions
2311*a325d9c4SApple OSS Distributions    </field_reset>
2312*a325d9c4SApple OSS Distributions</field_resets>
2313*a325d9c4SApple OSS Distributions      </field>
2314*a325d9c4SApple OSS Distributions        <field
2315*a325d9c4SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*a325d9c4SApple OSS Distributions           is_variable_length="False"
2317*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2318*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2320*a325d9c4SApple OSS Distributions           is_constant_value="False"
2321*a325d9c4SApple OSS Distributions        >
2322*a325d9c4SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
2324*a325d9c4SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*a325d9c4SApple OSS Distributions        <field_description order="before">
2326*a325d9c4SApple OSS Distributions
2327*a325d9c4SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*a325d9c4SApple OSS Distributions
2329*a325d9c4SApple OSS Distributions        </field_description>
2330*a325d9c4SApple OSS Distributions        <field_values>
2331*a325d9c4SApple OSS Distributions
2332*a325d9c4SApple OSS Distributions
2333*a325d9c4SApple OSS Distributions                <field_value_instance>
2334*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
2335*a325d9c4SApple OSS Distributions        <field_value_description>
2336*a325d9c4SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*a325d9c4SApple OSS Distributions</field_value_description>
2338*a325d9c4SApple OSS Distributions    </field_value_instance>
2339*a325d9c4SApple OSS Distributions                <field_value_instance>
2340*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
2341*a325d9c4SApple OSS Distributions        <field_value_description>
2342*a325d9c4SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*a325d9c4SApple OSS Distributions</field_value_description>
2344*a325d9c4SApple OSS Distributions    </field_value_instance>
2345*a325d9c4SApple OSS Distributions        </field_values>
2346*a325d9c4SApple OSS Distributions            <field_description order="after">
2347*a325d9c4SApple OSS Distributions
2348*a325d9c4SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*a325d9c4SApple OSS Distributions
2350*a325d9c4SApple OSS Distributions            </field_description>
2351*a325d9c4SApple OSS Distributions          <field_resets>
2352*a325d9c4SApple OSS Distributions
2353*a325d9c4SApple OSS Distributions    <field_reset>
2354*a325d9c4SApple OSS Distributions
2355*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*a325d9c4SApple OSS Distributions
2357*a325d9c4SApple OSS Distributions    </field_reset>
2358*a325d9c4SApple OSS Distributions</field_resets>
2359*a325d9c4SApple OSS Distributions      </field>
2360*a325d9c4SApple OSS Distributions        <field
2361*a325d9c4SApple OSS Distributions           id="0_18_0"
2362*a325d9c4SApple OSS Distributions           is_variable_length="False"
2363*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2364*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2366*a325d9c4SApple OSS Distributions           is_constant_value="False"
2367*a325d9c4SApple OSS Distributions           rwtype="RES0"
2368*a325d9c4SApple OSS Distributions        >
2369*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2370*a325d9c4SApple OSS Distributions        <field_msb>18</field_msb>
2371*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*a325d9c4SApple OSS Distributions        <field_description order="before">
2373*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*a325d9c4SApple OSS Distributions        </field_description>
2375*a325d9c4SApple OSS Distributions        <field_values>
2376*a325d9c4SApple OSS Distributions        </field_values>
2377*a325d9c4SApple OSS Distributions      </field>
2378*a325d9c4SApple OSS Distributions    <text_after_fields>
2379*a325d9c4SApple OSS Distributions
2380*a325d9c4SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*a325d9c4SApple OSS Distributions
2382*a325d9c4SApple OSS Distributions    </text_after_fields>
2383*a325d9c4SApple OSS Distributions  </fields>
2384*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2385*a325d9c4SApple OSS Distributions
2386*a325d9c4SApple OSS Distributions
2387*a325d9c4SApple OSS Distributions
2388*a325d9c4SApple OSS Distributions
2389*a325d9c4SApple OSS Distributions
2390*a325d9c4SApple OSS Distributions
2391*a325d9c4SApple OSS Distributions
2392*a325d9c4SApple OSS Distributions
2393*a325d9c4SApple OSS Distributions
2394*a325d9c4SApple OSS Distributions
2395*a325d9c4SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*a325d9c4SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*a325d9c4SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*a325d9c4SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*a325d9c4SApple OSS Distributions    </reg_fieldset>
2400*a325d9c4SApple OSS Distributions            </partial_fieldset>
2401*a325d9c4SApple OSS Distributions            <partial_fieldset>
2402*a325d9c4SApple OSS Distributions              <fields length="25">
2403*a325d9c4SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*a325d9c4SApple OSS Distributions    <text_before_fields>
2405*a325d9c4SApple OSS Distributions
2406*a325d9c4SApple OSS Distributions
2407*a325d9c4SApple OSS Distributions
2408*a325d9c4SApple OSS Distributions    </text_before_fields>
2409*a325d9c4SApple OSS Distributions
2410*a325d9c4SApple OSS Distributions        <field
2411*a325d9c4SApple OSS Distributions           id="0_24_16"
2412*a325d9c4SApple OSS Distributions           is_variable_length="False"
2413*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2414*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2416*a325d9c4SApple OSS Distributions           is_constant_value="False"
2417*a325d9c4SApple OSS Distributions           rwtype="RES0"
2418*a325d9c4SApple OSS Distributions        >
2419*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2420*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2421*a325d9c4SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*a325d9c4SApple OSS Distributions        <field_description order="before">
2423*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*a325d9c4SApple OSS Distributions        </field_description>
2425*a325d9c4SApple OSS Distributions        <field_values>
2426*a325d9c4SApple OSS Distributions        </field_values>
2427*a325d9c4SApple OSS Distributions      </field>
2428*a325d9c4SApple OSS Distributions        <field
2429*a325d9c4SApple OSS Distributions           id="imm16_15_0"
2430*a325d9c4SApple OSS Distributions           is_variable_length="False"
2431*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2432*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2434*a325d9c4SApple OSS Distributions           is_constant_value="False"
2435*a325d9c4SApple OSS Distributions        >
2436*a325d9c4SApple OSS Distributions          <field_name>imm16</field_name>
2437*a325d9c4SApple OSS Distributions        <field_msb>15</field_msb>
2438*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*a325d9c4SApple OSS Distributions        <field_description order="before">
2440*a325d9c4SApple OSS Distributions
2441*a325d9c4SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*a325d9c4SApple OSS Distributions
2443*a325d9c4SApple OSS Distributions        </field_description>
2444*a325d9c4SApple OSS Distributions        <field_values>
2445*a325d9c4SApple OSS Distributions
2446*a325d9c4SApple OSS Distributions
2447*a325d9c4SApple OSS Distributions        </field_values>
2448*a325d9c4SApple OSS Distributions          <field_resets>
2449*a325d9c4SApple OSS Distributions
2450*a325d9c4SApple OSS Distributions    <field_reset>
2451*a325d9c4SApple OSS Distributions
2452*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*a325d9c4SApple OSS Distributions
2454*a325d9c4SApple OSS Distributions    </field_reset>
2455*a325d9c4SApple OSS Distributions</field_resets>
2456*a325d9c4SApple OSS Distributions      </field>
2457*a325d9c4SApple OSS Distributions    <text_after_fields>
2458*a325d9c4SApple OSS Distributions
2459*a325d9c4SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*a325d9c4SApple OSS Distributions<list type="unordered">
2461*a325d9c4SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*a325d9c4SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*a325d9c4SApple OSS Distributions</listitem></list>
2464*a325d9c4SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*a325d9c4SApple OSS Distributions
2466*a325d9c4SApple OSS Distributions    </text_after_fields>
2467*a325d9c4SApple OSS Distributions  </fields>
2468*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2469*a325d9c4SApple OSS Distributions
2470*a325d9c4SApple OSS Distributions
2471*a325d9c4SApple OSS Distributions
2472*a325d9c4SApple OSS Distributions
2473*a325d9c4SApple OSS Distributions
2474*a325d9c4SApple OSS Distributions
2475*a325d9c4SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*a325d9c4SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*a325d9c4SApple OSS Distributions    </reg_fieldset>
2478*a325d9c4SApple OSS Distributions            </partial_fieldset>
2479*a325d9c4SApple OSS Distributions            <partial_fieldset>
2480*a325d9c4SApple OSS Distributions              <fields length="25">
2481*a325d9c4SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*a325d9c4SApple OSS Distributions    <text_before_fields>
2483*a325d9c4SApple OSS Distributions
2484*a325d9c4SApple OSS Distributions
2485*a325d9c4SApple OSS Distributions
2486*a325d9c4SApple OSS Distributions    </text_before_fields>
2487*a325d9c4SApple OSS Distributions
2488*a325d9c4SApple OSS Distributions        <field
2489*a325d9c4SApple OSS Distributions           id="0_24_22"
2490*a325d9c4SApple OSS Distributions           is_variable_length="False"
2491*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2492*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2494*a325d9c4SApple OSS Distributions           is_constant_value="False"
2495*a325d9c4SApple OSS Distributions           rwtype="RES0"
2496*a325d9c4SApple OSS Distributions        >
2497*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2498*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2499*a325d9c4SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*a325d9c4SApple OSS Distributions        <field_description order="before">
2501*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*a325d9c4SApple OSS Distributions        </field_description>
2503*a325d9c4SApple OSS Distributions        <field_values>
2504*a325d9c4SApple OSS Distributions        </field_values>
2505*a325d9c4SApple OSS Distributions      </field>
2506*a325d9c4SApple OSS Distributions        <field
2507*a325d9c4SApple OSS Distributions           id="Op0_21_20"
2508*a325d9c4SApple OSS Distributions           is_variable_length="False"
2509*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2510*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2512*a325d9c4SApple OSS Distributions           is_constant_value="False"
2513*a325d9c4SApple OSS Distributions        >
2514*a325d9c4SApple OSS Distributions          <field_name>Op0</field_name>
2515*a325d9c4SApple OSS Distributions        <field_msb>21</field_msb>
2516*a325d9c4SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*a325d9c4SApple OSS Distributions        <field_description order="before">
2518*a325d9c4SApple OSS Distributions
2519*a325d9c4SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*a325d9c4SApple OSS Distributions
2521*a325d9c4SApple OSS Distributions        </field_description>
2522*a325d9c4SApple OSS Distributions        <field_values>
2523*a325d9c4SApple OSS Distributions
2524*a325d9c4SApple OSS Distributions
2525*a325d9c4SApple OSS Distributions        </field_values>
2526*a325d9c4SApple OSS Distributions          <field_resets>
2527*a325d9c4SApple OSS Distributions
2528*a325d9c4SApple OSS Distributions    <field_reset>
2529*a325d9c4SApple OSS Distributions
2530*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*a325d9c4SApple OSS Distributions
2532*a325d9c4SApple OSS Distributions    </field_reset>
2533*a325d9c4SApple OSS Distributions</field_resets>
2534*a325d9c4SApple OSS Distributions      </field>
2535*a325d9c4SApple OSS Distributions        <field
2536*a325d9c4SApple OSS Distributions           id="Op2_19_17"
2537*a325d9c4SApple OSS Distributions           is_variable_length="False"
2538*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2539*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2541*a325d9c4SApple OSS Distributions           is_constant_value="False"
2542*a325d9c4SApple OSS Distributions        >
2543*a325d9c4SApple OSS Distributions          <field_name>Op2</field_name>
2544*a325d9c4SApple OSS Distributions        <field_msb>19</field_msb>
2545*a325d9c4SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*a325d9c4SApple OSS Distributions        <field_description order="before">
2547*a325d9c4SApple OSS Distributions
2548*a325d9c4SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*a325d9c4SApple OSS Distributions
2550*a325d9c4SApple OSS Distributions        </field_description>
2551*a325d9c4SApple OSS Distributions        <field_values>
2552*a325d9c4SApple OSS Distributions
2553*a325d9c4SApple OSS Distributions
2554*a325d9c4SApple OSS Distributions        </field_values>
2555*a325d9c4SApple OSS Distributions          <field_resets>
2556*a325d9c4SApple OSS Distributions
2557*a325d9c4SApple OSS Distributions    <field_reset>
2558*a325d9c4SApple OSS Distributions
2559*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*a325d9c4SApple OSS Distributions
2561*a325d9c4SApple OSS Distributions    </field_reset>
2562*a325d9c4SApple OSS Distributions</field_resets>
2563*a325d9c4SApple OSS Distributions      </field>
2564*a325d9c4SApple OSS Distributions        <field
2565*a325d9c4SApple OSS Distributions           id="Op1_16_14"
2566*a325d9c4SApple OSS Distributions           is_variable_length="False"
2567*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2568*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2570*a325d9c4SApple OSS Distributions           is_constant_value="False"
2571*a325d9c4SApple OSS Distributions        >
2572*a325d9c4SApple OSS Distributions          <field_name>Op1</field_name>
2573*a325d9c4SApple OSS Distributions        <field_msb>16</field_msb>
2574*a325d9c4SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*a325d9c4SApple OSS Distributions        <field_description order="before">
2576*a325d9c4SApple OSS Distributions
2577*a325d9c4SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*a325d9c4SApple OSS Distributions
2579*a325d9c4SApple OSS Distributions        </field_description>
2580*a325d9c4SApple OSS Distributions        <field_values>
2581*a325d9c4SApple OSS Distributions
2582*a325d9c4SApple OSS Distributions
2583*a325d9c4SApple OSS Distributions        </field_values>
2584*a325d9c4SApple OSS Distributions          <field_resets>
2585*a325d9c4SApple OSS Distributions
2586*a325d9c4SApple OSS Distributions    <field_reset>
2587*a325d9c4SApple OSS Distributions
2588*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*a325d9c4SApple OSS Distributions
2590*a325d9c4SApple OSS Distributions    </field_reset>
2591*a325d9c4SApple OSS Distributions</field_resets>
2592*a325d9c4SApple OSS Distributions      </field>
2593*a325d9c4SApple OSS Distributions        <field
2594*a325d9c4SApple OSS Distributions           id="CRn_13_10"
2595*a325d9c4SApple OSS Distributions           is_variable_length="False"
2596*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2597*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2599*a325d9c4SApple OSS Distributions           is_constant_value="False"
2600*a325d9c4SApple OSS Distributions        >
2601*a325d9c4SApple OSS Distributions          <field_name>CRn</field_name>
2602*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
2603*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*a325d9c4SApple OSS Distributions        <field_description order="before">
2605*a325d9c4SApple OSS Distributions
2606*a325d9c4SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*a325d9c4SApple OSS Distributions
2608*a325d9c4SApple OSS Distributions        </field_description>
2609*a325d9c4SApple OSS Distributions        <field_values>
2610*a325d9c4SApple OSS Distributions
2611*a325d9c4SApple OSS Distributions
2612*a325d9c4SApple OSS Distributions        </field_values>
2613*a325d9c4SApple OSS Distributions          <field_resets>
2614*a325d9c4SApple OSS Distributions
2615*a325d9c4SApple OSS Distributions    <field_reset>
2616*a325d9c4SApple OSS Distributions
2617*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*a325d9c4SApple OSS Distributions
2619*a325d9c4SApple OSS Distributions    </field_reset>
2620*a325d9c4SApple OSS Distributions</field_resets>
2621*a325d9c4SApple OSS Distributions      </field>
2622*a325d9c4SApple OSS Distributions        <field
2623*a325d9c4SApple OSS Distributions           id="Rt_9_5"
2624*a325d9c4SApple OSS Distributions           is_variable_length="False"
2625*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2626*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2628*a325d9c4SApple OSS Distributions           is_constant_value="False"
2629*a325d9c4SApple OSS Distributions        >
2630*a325d9c4SApple OSS Distributions          <field_name>Rt</field_name>
2631*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
2632*a325d9c4SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*a325d9c4SApple OSS Distributions        <field_description order="before">
2634*a325d9c4SApple OSS Distributions
2635*a325d9c4SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*a325d9c4SApple OSS Distributions
2637*a325d9c4SApple OSS Distributions        </field_description>
2638*a325d9c4SApple OSS Distributions        <field_values>
2639*a325d9c4SApple OSS Distributions
2640*a325d9c4SApple OSS Distributions
2641*a325d9c4SApple OSS Distributions        </field_values>
2642*a325d9c4SApple OSS Distributions          <field_resets>
2643*a325d9c4SApple OSS Distributions
2644*a325d9c4SApple OSS Distributions    <field_reset>
2645*a325d9c4SApple OSS Distributions
2646*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*a325d9c4SApple OSS Distributions
2648*a325d9c4SApple OSS Distributions    </field_reset>
2649*a325d9c4SApple OSS Distributions</field_resets>
2650*a325d9c4SApple OSS Distributions      </field>
2651*a325d9c4SApple OSS Distributions        <field
2652*a325d9c4SApple OSS Distributions           id="CRm_4_1"
2653*a325d9c4SApple OSS Distributions           is_variable_length="False"
2654*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2655*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2657*a325d9c4SApple OSS Distributions           is_constant_value="False"
2658*a325d9c4SApple OSS Distributions        >
2659*a325d9c4SApple OSS Distributions          <field_name>CRm</field_name>
2660*a325d9c4SApple OSS Distributions        <field_msb>4</field_msb>
2661*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*a325d9c4SApple OSS Distributions        <field_description order="before">
2663*a325d9c4SApple OSS Distributions
2664*a325d9c4SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*a325d9c4SApple OSS Distributions
2666*a325d9c4SApple OSS Distributions        </field_description>
2667*a325d9c4SApple OSS Distributions        <field_values>
2668*a325d9c4SApple OSS Distributions
2669*a325d9c4SApple OSS Distributions
2670*a325d9c4SApple OSS Distributions        </field_values>
2671*a325d9c4SApple OSS Distributions          <field_resets>
2672*a325d9c4SApple OSS Distributions
2673*a325d9c4SApple OSS Distributions    <field_reset>
2674*a325d9c4SApple OSS Distributions
2675*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*a325d9c4SApple OSS Distributions
2677*a325d9c4SApple OSS Distributions    </field_reset>
2678*a325d9c4SApple OSS Distributions</field_resets>
2679*a325d9c4SApple OSS Distributions      </field>
2680*a325d9c4SApple OSS Distributions        <field
2681*a325d9c4SApple OSS Distributions           id="Direction_0_0"
2682*a325d9c4SApple OSS Distributions           is_variable_length="False"
2683*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2684*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2686*a325d9c4SApple OSS Distributions           is_constant_value="False"
2687*a325d9c4SApple OSS Distributions        >
2688*a325d9c4SApple OSS Distributions          <field_name>Direction</field_name>
2689*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
2690*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*a325d9c4SApple OSS Distributions        <field_description order="before">
2692*a325d9c4SApple OSS Distributions
2693*a325d9c4SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*a325d9c4SApple OSS Distributions
2695*a325d9c4SApple OSS Distributions        </field_description>
2696*a325d9c4SApple OSS Distributions        <field_values>
2697*a325d9c4SApple OSS Distributions
2698*a325d9c4SApple OSS Distributions
2699*a325d9c4SApple OSS Distributions                <field_value_instance>
2700*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
2701*a325d9c4SApple OSS Distributions        <field_value_description>
2702*a325d9c4SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*a325d9c4SApple OSS Distributions</field_value_description>
2704*a325d9c4SApple OSS Distributions    </field_value_instance>
2705*a325d9c4SApple OSS Distributions                <field_value_instance>
2706*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
2707*a325d9c4SApple OSS Distributions        <field_value_description>
2708*a325d9c4SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*a325d9c4SApple OSS Distributions</field_value_description>
2710*a325d9c4SApple OSS Distributions    </field_value_instance>
2711*a325d9c4SApple OSS Distributions        </field_values>
2712*a325d9c4SApple OSS Distributions          <field_resets>
2713*a325d9c4SApple OSS Distributions
2714*a325d9c4SApple OSS Distributions    <field_reset>
2715*a325d9c4SApple OSS Distributions
2716*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*a325d9c4SApple OSS Distributions
2718*a325d9c4SApple OSS Distributions    </field_reset>
2719*a325d9c4SApple OSS Distributions</field_resets>
2720*a325d9c4SApple OSS Distributions      </field>
2721*a325d9c4SApple OSS Distributions    <text_after_fields>
2722*a325d9c4SApple OSS Distributions
2723*a325d9c4SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*a325d9c4SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*a325d9c4SApple OSS Distributions<list type="unordered">
2726*a325d9c4SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*a325d9c4SApple OSS Distributions</listitem></list>
2737*a325d9c4SApple OSS Distributions</content>
2738*a325d9c4SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*a325d9c4SApple OSS Distributions</listitem></list>
2759*a325d9c4SApple OSS Distributions</content>
2760*a325d9c4SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*a325d9c4SApple OSS Distributions</listitem></list>
2769*a325d9c4SApple OSS Distributions</content>
2770*a325d9c4SApple OSS Distributions</listitem></list>
2771*a325d9c4SApple OSS Distributions
2772*a325d9c4SApple OSS Distributions    </text_after_fields>
2773*a325d9c4SApple OSS Distributions  </fields>
2774*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2775*a325d9c4SApple OSS Distributions
2776*a325d9c4SApple OSS Distributions
2777*a325d9c4SApple OSS Distributions
2778*a325d9c4SApple OSS Distributions
2779*a325d9c4SApple OSS Distributions
2780*a325d9c4SApple OSS Distributions
2781*a325d9c4SApple OSS Distributions
2782*a325d9c4SApple OSS Distributions
2783*a325d9c4SApple OSS Distributions
2784*a325d9c4SApple OSS Distributions
2785*a325d9c4SApple OSS Distributions
2786*a325d9c4SApple OSS Distributions
2787*a325d9c4SApple OSS Distributions
2788*a325d9c4SApple OSS Distributions
2789*a325d9c4SApple OSS Distributions
2790*a325d9c4SApple OSS Distributions
2791*a325d9c4SApple OSS Distributions
2792*a325d9c4SApple OSS Distributions
2793*a325d9c4SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*a325d9c4SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*a325d9c4SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*a325d9c4SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*a325d9c4SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*a325d9c4SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*a325d9c4SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*a325d9c4SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*a325d9c4SApple OSS Distributions    </reg_fieldset>
2802*a325d9c4SApple OSS Distributions            </partial_fieldset>
2803*a325d9c4SApple OSS Distributions            <partial_fieldset>
2804*a325d9c4SApple OSS Distributions              <fields length="25">
2805*a325d9c4SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*a325d9c4SApple OSS Distributions    <text_before_fields>
2807*a325d9c4SApple OSS Distributions
2808*a325d9c4SApple OSS Distributions
2809*a325d9c4SApple OSS Distributions
2810*a325d9c4SApple OSS Distributions    </text_before_fields>
2811*a325d9c4SApple OSS Distributions
2812*a325d9c4SApple OSS Distributions        <field
2813*a325d9c4SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*a325d9c4SApple OSS Distributions           is_variable_length="False"
2815*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2816*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2818*a325d9c4SApple OSS Distributions           is_constant_value="False"
2819*a325d9c4SApple OSS Distributions        >
2820*a325d9c4SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2822*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*a325d9c4SApple OSS Distributions        <field_description order="before">
2824*a325d9c4SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*a325d9c4SApple OSS Distributions
2826*a325d9c4SApple OSS Distributions
2827*a325d9c4SApple OSS Distributions
2828*a325d9c4SApple OSS Distributions        </field_description>
2829*a325d9c4SApple OSS Distributions        <field_values>
2830*a325d9c4SApple OSS Distributions
2831*a325d9c4SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*a325d9c4SApple OSS Distributions        </field_values>
2833*a325d9c4SApple OSS Distributions          <field_resets>
2834*a325d9c4SApple OSS Distributions
2835*a325d9c4SApple OSS Distributions    <field_reset>
2836*a325d9c4SApple OSS Distributions
2837*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*a325d9c4SApple OSS Distributions
2839*a325d9c4SApple OSS Distributions    </field_reset>
2840*a325d9c4SApple OSS Distributions</field_resets>
2841*a325d9c4SApple OSS Distributions      </field>
2842*a325d9c4SApple OSS Distributions    <text_after_fields>
2843*a325d9c4SApple OSS Distributions
2844*a325d9c4SApple OSS Distributions
2845*a325d9c4SApple OSS Distributions
2846*a325d9c4SApple OSS Distributions    </text_after_fields>
2847*a325d9c4SApple OSS Distributions  </fields>
2848*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
2849*a325d9c4SApple OSS Distributions
2850*a325d9c4SApple OSS Distributions
2851*a325d9c4SApple OSS Distributions
2852*a325d9c4SApple OSS Distributions
2853*a325d9c4SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*a325d9c4SApple OSS Distributions    </reg_fieldset>
2855*a325d9c4SApple OSS Distributions            </partial_fieldset>
2856*a325d9c4SApple OSS Distributions            <partial_fieldset>
2857*a325d9c4SApple OSS Distributions              <fields length="25">
2858*a325d9c4SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*a325d9c4SApple OSS Distributions    <text_before_fields>
2860*a325d9c4SApple OSS Distributions
2861*a325d9c4SApple OSS Distributions
2862*a325d9c4SApple OSS Distributions
2863*a325d9c4SApple OSS Distributions    </text_before_fields>
2864*a325d9c4SApple OSS Distributions
2865*a325d9c4SApple OSS Distributions        <field
2866*a325d9c4SApple OSS Distributions           id="0_24_13"
2867*a325d9c4SApple OSS Distributions           is_variable_length="False"
2868*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2869*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2871*a325d9c4SApple OSS Distributions           is_constant_value="False"
2872*a325d9c4SApple OSS Distributions           rwtype="RES0"
2873*a325d9c4SApple OSS Distributions        >
2874*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
2875*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
2876*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*a325d9c4SApple OSS Distributions        <field_description order="before">
2878*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*a325d9c4SApple OSS Distributions        </field_description>
2880*a325d9c4SApple OSS Distributions        <field_values>
2881*a325d9c4SApple OSS Distributions        </field_values>
2882*a325d9c4SApple OSS Distributions      </field>
2883*a325d9c4SApple OSS Distributions        <field
2884*a325d9c4SApple OSS Distributions           id="SET_12_11"
2885*a325d9c4SApple OSS Distributions           is_variable_length="False"
2886*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2887*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2889*a325d9c4SApple OSS Distributions           is_constant_value="False"
2890*a325d9c4SApple OSS Distributions        >
2891*a325d9c4SApple OSS Distributions          <field_name>SET</field_name>
2892*a325d9c4SApple OSS Distributions        <field_msb>12</field_msb>
2893*a325d9c4SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*a325d9c4SApple OSS Distributions        <field_description order="before">
2895*a325d9c4SApple OSS Distributions
2896*a325d9c4SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*a325d9c4SApple OSS Distributions
2898*a325d9c4SApple OSS Distributions        </field_description>
2899*a325d9c4SApple OSS Distributions        <field_values>
2900*a325d9c4SApple OSS Distributions
2901*a325d9c4SApple OSS Distributions
2902*a325d9c4SApple OSS Distributions                <field_value_instance>
2903*a325d9c4SApple OSS Distributions            <field_value>0b00</field_value>
2904*a325d9c4SApple OSS Distributions        <field_value_description>
2905*a325d9c4SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*a325d9c4SApple OSS Distributions</field_value_description>
2907*a325d9c4SApple OSS Distributions    </field_value_instance>
2908*a325d9c4SApple OSS Distributions                <field_value_instance>
2909*a325d9c4SApple OSS Distributions            <field_value>0b10</field_value>
2910*a325d9c4SApple OSS Distributions        <field_value_description>
2911*a325d9c4SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*a325d9c4SApple OSS Distributions</field_value_description>
2913*a325d9c4SApple OSS Distributions    </field_value_instance>
2914*a325d9c4SApple OSS Distributions                <field_value_instance>
2915*a325d9c4SApple OSS Distributions            <field_value>0b11</field_value>
2916*a325d9c4SApple OSS Distributions        <field_value_description>
2917*a325d9c4SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*a325d9c4SApple OSS Distributions</field_value_description>
2919*a325d9c4SApple OSS Distributions    </field_value_instance>
2920*a325d9c4SApple OSS Distributions        </field_values>
2921*a325d9c4SApple OSS Distributions            <field_description order="after">
2922*a325d9c4SApple OSS Distributions
2923*a325d9c4SApple OSS Distributions  <para>All other values are reserved.</para>
2924*a325d9c4SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*a325d9c4SApple OSS Distributions<list type="unordered">
2926*a325d9c4SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*a325d9c4SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*a325d9c4SApple OSS Distributions</listitem></list>
2929*a325d9c4SApple OSS Distributions
2930*a325d9c4SApple OSS Distributions            </field_description>
2931*a325d9c4SApple OSS Distributions          <field_resets>
2932*a325d9c4SApple OSS Distributions
2933*a325d9c4SApple OSS Distributions    <field_reset>
2934*a325d9c4SApple OSS Distributions
2935*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*a325d9c4SApple OSS Distributions
2937*a325d9c4SApple OSS Distributions    </field_reset>
2938*a325d9c4SApple OSS Distributions</field_resets>
2939*a325d9c4SApple OSS Distributions      </field>
2940*a325d9c4SApple OSS Distributions        <field
2941*a325d9c4SApple OSS Distributions           id="FnV_10_10"
2942*a325d9c4SApple OSS Distributions           is_variable_length="False"
2943*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2944*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2946*a325d9c4SApple OSS Distributions           is_constant_value="False"
2947*a325d9c4SApple OSS Distributions        >
2948*a325d9c4SApple OSS Distributions          <field_name>FnV</field_name>
2949*a325d9c4SApple OSS Distributions        <field_msb>10</field_msb>
2950*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*a325d9c4SApple OSS Distributions        <field_description order="before">
2952*a325d9c4SApple OSS Distributions
2953*a325d9c4SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*a325d9c4SApple OSS Distributions
2955*a325d9c4SApple OSS Distributions        </field_description>
2956*a325d9c4SApple OSS Distributions        <field_values>
2957*a325d9c4SApple OSS Distributions
2958*a325d9c4SApple OSS Distributions
2959*a325d9c4SApple OSS Distributions                <field_value_instance>
2960*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
2961*a325d9c4SApple OSS Distributions        <field_value_description>
2962*a325d9c4SApple OSS Distributions  <para>FAR is valid.</para>
2963*a325d9c4SApple OSS Distributions</field_value_description>
2964*a325d9c4SApple OSS Distributions    </field_value_instance>
2965*a325d9c4SApple OSS Distributions                <field_value_instance>
2966*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
2967*a325d9c4SApple OSS Distributions        <field_value_description>
2968*a325d9c4SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*a325d9c4SApple OSS Distributions</field_value_description>
2970*a325d9c4SApple OSS Distributions    </field_value_instance>
2971*a325d9c4SApple OSS Distributions        </field_values>
2972*a325d9c4SApple OSS Distributions            <field_description order="after">
2973*a325d9c4SApple OSS Distributions
2974*a325d9c4SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*a325d9c4SApple OSS Distributions
2976*a325d9c4SApple OSS Distributions            </field_description>
2977*a325d9c4SApple OSS Distributions          <field_resets>
2978*a325d9c4SApple OSS Distributions
2979*a325d9c4SApple OSS Distributions    <field_reset>
2980*a325d9c4SApple OSS Distributions
2981*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*a325d9c4SApple OSS Distributions
2983*a325d9c4SApple OSS Distributions    </field_reset>
2984*a325d9c4SApple OSS Distributions</field_resets>
2985*a325d9c4SApple OSS Distributions      </field>
2986*a325d9c4SApple OSS Distributions        <field
2987*a325d9c4SApple OSS Distributions           id="EA_9_9"
2988*a325d9c4SApple OSS Distributions           is_variable_length="False"
2989*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
2990*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
2992*a325d9c4SApple OSS Distributions           is_constant_value="False"
2993*a325d9c4SApple OSS Distributions        >
2994*a325d9c4SApple OSS Distributions          <field_name>EA</field_name>
2995*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
2996*a325d9c4SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*a325d9c4SApple OSS Distributions        <field_description order="before">
2998*a325d9c4SApple OSS Distributions
2999*a325d9c4SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*a325d9c4SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*a325d9c4SApple OSS Distributions
3002*a325d9c4SApple OSS Distributions        </field_description>
3003*a325d9c4SApple OSS Distributions        <field_values>
3004*a325d9c4SApple OSS Distributions
3005*a325d9c4SApple OSS Distributions
3006*a325d9c4SApple OSS Distributions        </field_values>
3007*a325d9c4SApple OSS Distributions          <field_resets>
3008*a325d9c4SApple OSS Distributions
3009*a325d9c4SApple OSS Distributions    <field_reset>
3010*a325d9c4SApple OSS Distributions
3011*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*a325d9c4SApple OSS Distributions
3013*a325d9c4SApple OSS Distributions    </field_reset>
3014*a325d9c4SApple OSS Distributions</field_resets>
3015*a325d9c4SApple OSS Distributions      </field>
3016*a325d9c4SApple OSS Distributions        <field
3017*a325d9c4SApple OSS Distributions           id="0_8_8"
3018*a325d9c4SApple OSS Distributions           is_variable_length="False"
3019*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3020*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3022*a325d9c4SApple OSS Distributions           is_constant_value="False"
3023*a325d9c4SApple OSS Distributions           rwtype="RES0"
3024*a325d9c4SApple OSS Distributions        >
3025*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
3026*a325d9c4SApple OSS Distributions        <field_msb>8</field_msb>
3027*a325d9c4SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*a325d9c4SApple OSS Distributions        <field_description order="before">
3029*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*a325d9c4SApple OSS Distributions        </field_description>
3031*a325d9c4SApple OSS Distributions        <field_values>
3032*a325d9c4SApple OSS Distributions        </field_values>
3033*a325d9c4SApple OSS Distributions      </field>
3034*a325d9c4SApple OSS Distributions        <field
3035*a325d9c4SApple OSS Distributions           id="S1PTW_7_7"
3036*a325d9c4SApple OSS Distributions           is_variable_length="False"
3037*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3038*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3040*a325d9c4SApple OSS Distributions           is_constant_value="False"
3041*a325d9c4SApple OSS Distributions        >
3042*a325d9c4SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*a325d9c4SApple OSS Distributions        <field_msb>7</field_msb>
3044*a325d9c4SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*a325d9c4SApple OSS Distributions        <field_description order="before">
3046*a325d9c4SApple OSS Distributions
3047*a325d9c4SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*a325d9c4SApple OSS Distributions
3049*a325d9c4SApple OSS Distributions        </field_description>
3050*a325d9c4SApple OSS Distributions        <field_values>
3051*a325d9c4SApple OSS Distributions
3052*a325d9c4SApple OSS Distributions
3053*a325d9c4SApple OSS Distributions                <field_value_instance>
3054*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3055*a325d9c4SApple OSS Distributions        <field_value_description>
3056*a325d9c4SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*a325d9c4SApple OSS Distributions</field_value_description>
3058*a325d9c4SApple OSS Distributions    </field_value_instance>
3059*a325d9c4SApple OSS Distributions                <field_value_instance>
3060*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3061*a325d9c4SApple OSS Distributions        <field_value_description>
3062*a325d9c4SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*a325d9c4SApple OSS Distributions</field_value_description>
3064*a325d9c4SApple OSS Distributions    </field_value_instance>
3065*a325d9c4SApple OSS Distributions        </field_values>
3066*a325d9c4SApple OSS Distributions            <field_description order="after">
3067*a325d9c4SApple OSS Distributions
3068*a325d9c4SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*a325d9c4SApple OSS Distributions
3070*a325d9c4SApple OSS Distributions            </field_description>
3071*a325d9c4SApple OSS Distributions          <field_resets>
3072*a325d9c4SApple OSS Distributions
3073*a325d9c4SApple OSS Distributions    <field_reset>
3074*a325d9c4SApple OSS Distributions
3075*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*a325d9c4SApple OSS Distributions
3077*a325d9c4SApple OSS Distributions    </field_reset>
3078*a325d9c4SApple OSS Distributions</field_resets>
3079*a325d9c4SApple OSS Distributions      </field>
3080*a325d9c4SApple OSS Distributions        <field
3081*a325d9c4SApple OSS Distributions           id="0_6_6"
3082*a325d9c4SApple OSS Distributions           is_variable_length="False"
3083*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3084*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3086*a325d9c4SApple OSS Distributions           is_constant_value="False"
3087*a325d9c4SApple OSS Distributions           rwtype="RES0"
3088*a325d9c4SApple OSS Distributions        >
3089*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
3090*a325d9c4SApple OSS Distributions        <field_msb>6</field_msb>
3091*a325d9c4SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*a325d9c4SApple OSS Distributions        <field_description order="before">
3093*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*a325d9c4SApple OSS Distributions        </field_description>
3095*a325d9c4SApple OSS Distributions        <field_values>
3096*a325d9c4SApple OSS Distributions        </field_values>
3097*a325d9c4SApple OSS Distributions      </field>
3098*a325d9c4SApple OSS Distributions        <field
3099*a325d9c4SApple OSS Distributions           id="IFSC_5_0"
3100*a325d9c4SApple OSS Distributions           is_variable_length="False"
3101*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3102*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3104*a325d9c4SApple OSS Distributions           is_constant_value="False"
3105*a325d9c4SApple OSS Distributions        >
3106*a325d9c4SApple OSS Distributions          <field_name>IFSC</field_name>
3107*a325d9c4SApple OSS Distributions        <field_msb>5</field_msb>
3108*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*a325d9c4SApple OSS Distributions        <field_description order="before">
3110*a325d9c4SApple OSS Distributions
3111*a325d9c4SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*a325d9c4SApple OSS Distributions
3113*a325d9c4SApple OSS Distributions        </field_description>
3114*a325d9c4SApple OSS Distributions        <field_values>
3115*a325d9c4SApple OSS Distributions
3116*a325d9c4SApple OSS Distributions
3117*a325d9c4SApple OSS Distributions                <field_value_instance>
3118*a325d9c4SApple OSS Distributions            <field_value>0b000000</field_value>
3119*a325d9c4SApple OSS Distributions        <field_value_description>
3120*a325d9c4SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*a325d9c4SApple OSS Distributions</field_value_description>
3122*a325d9c4SApple OSS Distributions    </field_value_instance>
3123*a325d9c4SApple OSS Distributions                <field_value_instance>
3124*a325d9c4SApple OSS Distributions            <field_value>0b000001</field_value>
3125*a325d9c4SApple OSS Distributions        <field_value_description>
3126*a325d9c4SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*a325d9c4SApple OSS Distributions</field_value_description>
3128*a325d9c4SApple OSS Distributions    </field_value_instance>
3129*a325d9c4SApple OSS Distributions                <field_value_instance>
3130*a325d9c4SApple OSS Distributions            <field_value>0b000010</field_value>
3131*a325d9c4SApple OSS Distributions        <field_value_description>
3132*a325d9c4SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*a325d9c4SApple OSS Distributions</field_value_description>
3134*a325d9c4SApple OSS Distributions    </field_value_instance>
3135*a325d9c4SApple OSS Distributions                <field_value_instance>
3136*a325d9c4SApple OSS Distributions            <field_value>0b000011</field_value>
3137*a325d9c4SApple OSS Distributions        <field_value_description>
3138*a325d9c4SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*a325d9c4SApple OSS Distributions</field_value_description>
3140*a325d9c4SApple OSS Distributions    </field_value_instance>
3141*a325d9c4SApple OSS Distributions                <field_value_instance>
3142*a325d9c4SApple OSS Distributions            <field_value>0b000100</field_value>
3143*a325d9c4SApple OSS Distributions        <field_value_description>
3144*a325d9c4SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*a325d9c4SApple OSS Distributions</field_value_description>
3146*a325d9c4SApple OSS Distributions    </field_value_instance>
3147*a325d9c4SApple OSS Distributions                <field_value_instance>
3148*a325d9c4SApple OSS Distributions            <field_value>0b000101</field_value>
3149*a325d9c4SApple OSS Distributions        <field_value_description>
3150*a325d9c4SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*a325d9c4SApple OSS Distributions</field_value_description>
3152*a325d9c4SApple OSS Distributions    </field_value_instance>
3153*a325d9c4SApple OSS Distributions                <field_value_instance>
3154*a325d9c4SApple OSS Distributions            <field_value>0b000110</field_value>
3155*a325d9c4SApple OSS Distributions        <field_value_description>
3156*a325d9c4SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*a325d9c4SApple OSS Distributions</field_value_description>
3158*a325d9c4SApple OSS Distributions    </field_value_instance>
3159*a325d9c4SApple OSS Distributions                <field_value_instance>
3160*a325d9c4SApple OSS Distributions            <field_value>0b000111</field_value>
3161*a325d9c4SApple OSS Distributions        <field_value_description>
3162*a325d9c4SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*a325d9c4SApple OSS Distributions</field_value_description>
3164*a325d9c4SApple OSS Distributions    </field_value_instance>
3165*a325d9c4SApple OSS Distributions                <field_value_instance>
3166*a325d9c4SApple OSS Distributions            <field_value>0b001001</field_value>
3167*a325d9c4SApple OSS Distributions        <field_value_description>
3168*a325d9c4SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*a325d9c4SApple OSS Distributions</field_value_description>
3170*a325d9c4SApple OSS Distributions    </field_value_instance>
3171*a325d9c4SApple OSS Distributions                <field_value_instance>
3172*a325d9c4SApple OSS Distributions            <field_value>0b001010</field_value>
3173*a325d9c4SApple OSS Distributions        <field_value_description>
3174*a325d9c4SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*a325d9c4SApple OSS Distributions</field_value_description>
3176*a325d9c4SApple OSS Distributions    </field_value_instance>
3177*a325d9c4SApple OSS Distributions                <field_value_instance>
3178*a325d9c4SApple OSS Distributions            <field_value>0b001011</field_value>
3179*a325d9c4SApple OSS Distributions        <field_value_description>
3180*a325d9c4SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*a325d9c4SApple OSS Distributions</field_value_description>
3182*a325d9c4SApple OSS Distributions    </field_value_instance>
3183*a325d9c4SApple OSS Distributions                <field_value_instance>
3184*a325d9c4SApple OSS Distributions            <field_value>0b001101</field_value>
3185*a325d9c4SApple OSS Distributions        <field_value_description>
3186*a325d9c4SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*a325d9c4SApple OSS Distributions</field_value_description>
3188*a325d9c4SApple OSS Distributions    </field_value_instance>
3189*a325d9c4SApple OSS Distributions                <field_value_instance>
3190*a325d9c4SApple OSS Distributions            <field_value>0b001110</field_value>
3191*a325d9c4SApple OSS Distributions        <field_value_description>
3192*a325d9c4SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*a325d9c4SApple OSS Distributions</field_value_description>
3194*a325d9c4SApple OSS Distributions    </field_value_instance>
3195*a325d9c4SApple OSS Distributions                <field_value_instance>
3196*a325d9c4SApple OSS Distributions            <field_value>0b001111</field_value>
3197*a325d9c4SApple OSS Distributions        <field_value_description>
3198*a325d9c4SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*a325d9c4SApple OSS Distributions</field_value_description>
3200*a325d9c4SApple OSS Distributions    </field_value_instance>
3201*a325d9c4SApple OSS Distributions                <field_value_instance>
3202*a325d9c4SApple OSS Distributions            <field_value>0b010000</field_value>
3203*a325d9c4SApple OSS Distributions        <field_value_description>
3204*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*a325d9c4SApple OSS Distributions</field_value_description>
3206*a325d9c4SApple OSS Distributions    </field_value_instance>
3207*a325d9c4SApple OSS Distributions                <field_value_instance>
3208*a325d9c4SApple OSS Distributions            <field_value>0b010100</field_value>
3209*a325d9c4SApple OSS Distributions        <field_value_description>
3210*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*a325d9c4SApple OSS Distributions</field_value_description>
3212*a325d9c4SApple OSS Distributions    </field_value_instance>
3213*a325d9c4SApple OSS Distributions                <field_value_instance>
3214*a325d9c4SApple OSS Distributions            <field_value>0b010101</field_value>
3215*a325d9c4SApple OSS Distributions        <field_value_description>
3216*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*a325d9c4SApple OSS Distributions</field_value_description>
3218*a325d9c4SApple OSS Distributions    </field_value_instance>
3219*a325d9c4SApple OSS Distributions                <field_value_instance>
3220*a325d9c4SApple OSS Distributions            <field_value>0b010110</field_value>
3221*a325d9c4SApple OSS Distributions        <field_value_description>
3222*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*a325d9c4SApple OSS Distributions</field_value_description>
3224*a325d9c4SApple OSS Distributions    </field_value_instance>
3225*a325d9c4SApple OSS Distributions                <field_value_instance>
3226*a325d9c4SApple OSS Distributions            <field_value>0b010111</field_value>
3227*a325d9c4SApple OSS Distributions        <field_value_description>
3228*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*a325d9c4SApple OSS Distributions</field_value_description>
3230*a325d9c4SApple OSS Distributions    </field_value_instance>
3231*a325d9c4SApple OSS Distributions                <field_value_instance>
3232*a325d9c4SApple OSS Distributions            <field_value>0b011000</field_value>
3233*a325d9c4SApple OSS Distributions        <field_value_description>
3234*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*a325d9c4SApple OSS Distributions</field_value_description>
3236*a325d9c4SApple OSS Distributions    </field_value_instance>
3237*a325d9c4SApple OSS Distributions                <field_value_instance>
3238*a325d9c4SApple OSS Distributions            <field_value>0b011100</field_value>
3239*a325d9c4SApple OSS Distributions        <field_value_description>
3240*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*a325d9c4SApple OSS Distributions</field_value_description>
3242*a325d9c4SApple OSS Distributions    </field_value_instance>
3243*a325d9c4SApple OSS Distributions                <field_value_instance>
3244*a325d9c4SApple OSS Distributions            <field_value>0b011101</field_value>
3245*a325d9c4SApple OSS Distributions        <field_value_description>
3246*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*a325d9c4SApple OSS Distributions</field_value_description>
3248*a325d9c4SApple OSS Distributions    </field_value_instance>
3249*a325d9c4SApple OSS Distributions                <field_value_instance>
3250*a325d9c4SApple OSS Distributions            <field_value>0b011110</field_value>
3251*a325d9c4SApple OSS Distributions        <field_value_description>
3252*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*a325d9c4SApple OSS Distributions</field_value_description>
3254*a325d9c4SApple OSS Distributions    </field_value_instance>
3255*a325d9c4SApple OSS Distributions                <field_value_instance>
3256*a325d9c4SApple OSS Distributions            <field_value>0b011111</field_value>
3257*a325d9c4SApple OSS Distributions        <field_value_description>
3258*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*a325d9c4SApple OSS Distributions</field_value_description>
3260*a325d9c4SApple OSS Distributions    </field_value_instance>
3261*a325d9c4SApple OSS Distributions                <field_value_instance>
3262*a325d9c4SApple OSS Distributions            <field_value>0b110000</field_value>
3263*a325d9c4SApple OSS Distributions        <field_value_description>
3264*a325d9c4SApple OSS Distributions  <para>TLB conflict abort</para>
3265*a325d9c4SApple OSS Distributions</field_value_description>
3266*a325d9c4SApple OSS Distributions    </field_value_instance>
3267*a325d9c4SApple OSS Distributions                <field_value_instance>
3268*a325d9c4SApple OSS Distributions            <field_value>0b110001</field_value>
3269*a325d9c4SApple OSS Distributions        <field_value_description>
3270*a325d9c4SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*a325d9c4SApple OSS Distributions</field_value_description>
3272*a325d9c4SApple OSS Distributions    </field_value_instance>
3273*a325d9c4SApple OSS Distributions        </field_values>
3274*a325d9c4SApple OSS Distributions            <field_description order="after">
3275*a325d9c4SApple OSS Distributions
3276*a325d9c4SApple OSS Distributions  <para>All other values are reserved.</para>
3277*a325d9c4SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*a325d9c4SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*a325d9c4SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*a325d9c4SApple OSS Distributions
3281*a325d9c4SApple OSS Distributions            </field_description>
3282*a325d9c4SApple OSS Distributions          <field_resets>
3283*a325d9c4SApple OSS Distributions
3284*a325d9c4SApple OSS Distributions    <field_reset>
3285*a325d9c4SApple OSS Distributions
3286*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*a325d9c4SApple OSS Distributions
3288*a325d9c4SApple OSS Distributions    </field_reset>
3289*a325d9c4SApple OSS Distributions</field_resets>
3290*a325d9c4SApple OSS Distributions      </field>
3291*a325d9c4SApple OSS Distributions    <text_after_fields>
3292*a325d9c4SApple OSS Distributions
3293*a325d9c4SApple OSS Distributions
3294*a325d9c4SApple OSS Distributions
3295*a325d9c4SApple OSS Distributions    </text_after_fields>
3296*a325d9c4SApple OSS Distributions  </fields>
3297*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
3298*a325d9c4SApple OSS Distributions
3299*a325d9c4SApple OSS Distributions
3300*a325d9c4SApple OSS Distributions
3301*a325d9c4SApple OSS Distributions
3302*a325d9c4SApple OSS Distributions
3303*a325d9c4SApple OSS Distributions
3304*a325d9c4SApple OSS Distributions
3305*a325d9c4SApple OSS Distributions
3306*a325d9c4SApple OSS Distributions
3307*a325d9c4SApple OSS Distributions
3308*a325d9c4SApple OSS Distributions
3309*a325d9c4SApple OSS Distributions
3310*a325d9c4SApple OSS Distributions
3311*a325d9c4SApple OSS Distributions
3312*a325d9c4SApple OSS Distributions
3313*a325d9c4SApple OSS Distributions
3314*a325d9c4SApple OSS Distributions
3315*a325d9c4SApple OSS Distributions
3316*a325d9c4SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*a325d9c4SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*a325d9c4SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*a325d9c4SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*a325d9c4SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*a325d9c4SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*a325d9c4SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*a325d9c4SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*a325d9c4SApple OSS Distributions    </reg_fieldset>
3325*a325d9c4SApple OSS Distributions            </partial_fieldset>
3326*a325d9c4SApple OSS Distributions            <partial_fieldset>
3327*a325d9c4SApple OSS Distributions              <fields length="25">
3328*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*a325d9c4SApple OSS Distributions    <text_before_fields>
3330*a325d9c4SApple OSS Distributions
3331*a325d9c4SApple OSS Distributions
3332*a325d9c4SApple OSS Distributions
3333*a325d9c4SApple OSS Distributions    </text_before_fields>
3334*a325d9c4SApple OSS Distributions
3335*a325d9c4SApple OSS Distributions        <field
3336*a325d9c4SApple OSS Distributions           id="ISV_24_24"
3337*a325d9c4SApple OSS Distributions           is_variable_length="False"
3338*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3339*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3341*a325d9c4SApple OSS Distributions           is_constant_value="False"
3342*a325d9c4SApple OSS Distributions        >
3343*a325d9c4SApple OSS Distributions          <field_name>ISV</field_name>
3344*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
3345*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*a325d9c4SApple OSS Distributions        <field_description order="before">
3347*a325d9c4SApple OSS Distributions
3348*a325d9c4SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*a325d9c4SApple OSS Distributions
3350*a325d9c4SApple OSS Distributions        </field_description>
3351*a325d9c4SApple OSS Distributions        <field_values>
3352*a325d9c4SApple OSS Distributions
3353*a325d9c4SApple OSS Distributions
3354*a325d9c4SApple OSS Distributions                <field_value_instance>
3355*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3356*a325d9c4SApple OSS Distributions        <field_value_description>
3357*a325d9c4SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*a325d9c4SApple OSS Distributions</field_value_description>
3359*a325d9c4SApple OSS Distributions    </field_value_instance>
3360*a325d9c4SApple OSS Distributions                <field_value_instance>
3361*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3362*a325d9c4SApple OSS Distributions        <field_value_description>
3363*a325d9c4SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*a325d9c4SApple OSS Distributions</field_value_description>
3365*a325d9c4SApple OSS Distributions    </field_value_instance>
3366*a325d9c4SApple OSS Distributions        </field_values>
3367*a325d9c4SApple OSS Distributions            <field_description order="after">
3368*a325d9c4SApple OSS Distributions
3369*a325d9c4SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*a325d9c4SApple OSS Distributions<list type="unordered">
3371*a325d9c4SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*a325d9c4SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*a325d9c4SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*a325d9c4SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*a325d9c4SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*a325d9c4SApple OSS Distributions</listitem></list>
3377*a325d9c4SApple OSS Distributions</content>
3378*a325d9c4SApple OSS Distributions</listitem></list>
3379*a325d9c4SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*a325d9c4SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*a325d9c4SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*a325d9c4SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*a325d9c4SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*a325d9c4SApple OSS Distributions
3385*a325d9c4SApple OSS Distributions            </field_description>
3386*a325d9c4SApple OSS Distributions          <field_resets>
3387*a325d9c4SApple OSS Distributions
3388*a325d9c4SApple OSS Distributions    <field_reset>
3389*a325d9c4SApple OSS Distributions
3390*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*a325d9c4SApple OSS Distributions
3392*a325d9c4SApple OSS Distributions    </field_reset>
3393*a325d9c4SApple OSS Distributions</field_resets>
3394*a325d9c4SApple OSS Distributions      </field>
3395*a325d9c4SApple OSS Distributions        <field
3396*a325d9c4SApple OSS Distributions           id="SAS_23_22"
3397*a325d9c4SApple OSS Distributions           is_variable_length="False"
3398*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3399*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3401*a325d9c4SApple OSS Distributions           is_constant_value="False"
3402*a325d9c4SApple OSS Distributions        >
3403*a325d9c4SApple OSS Distributions          <field_name>SAS</field_name>
3404*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
3405*a325d9c4SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*a325d9c4SApple OSS Distributions        <field_description order="before">
3407*a325d9c4SApple OSS Distributions
3408*a325d9c4SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*a325d9c4SApple OSS Distributions
3410*a325d9c4SApple OSS Distributions        </field_description>
3411*a325d9c4SApple OSS Distributions        <field_values>
3412*a325d9c4SApple OSS Distributions
3413*a325d9c4SApple OSS Distributions
3414*a325d9c4SApple OSS Distributions                <field_value_instance>
3415*a325d9c4SApple OSS Distributions            <field_value>0b00</field_value>
3416*a325d9c4SApple OSS Distributions        <field_value_description>
3417*a325d9c4SApple OSS Distributions  <para>Byte</para>
3418*a325d9c4SApple OSS Distributions</field_value_description>
3419*a325d9c4SApple OSS Distributions    </field_value_instance>
3420*a325d9c4SApple OSS Distributions                <field_value_instance>
3421*a325d9c4SApple OSS Distributions            <field_value>0b01</field_value>
3422*a325d9c4SApple OSS Distributions        <field_value_description>
3423*a325d9c4SApple OSS Distributions  <para>Halfword</para>
3424*a325d9c4SApple OSS Distributions</field_value_description>
3425*a325d9c4SApple OSS Distributions    </field_value_instance>
3426*a325d9c4SApple OSS Distributions                <field_value_instance>
3427*a325d9c4SApple OSS Distributions            <field_value>0b10</field_value>
3428*a325d9c4SApple OSS Distributions        <field_value_description>
3429*a325d9c4SApple OSS Distributions  <para>Word</para>
3430*a325d9c4SApple OSS Distributions</field_value_description>
3431*a325d9c4SApple OSS Distributions    </field_value_instance>
3432*a325d9c4SApple OSS Distributions                <field_value_instance>
3433*a325d9c4SApple OSS Distributions            <field_value>0b11</field_value>
3434*a325d9c4SApple OSS Distributions        <field_value_description>
3435*a325d9c4SApple OSS Distributions  <para>Doubleword</para>
3436*a325d9c4SApple OSS Distributions</field_value_description>
3437*a325d9c4SApple OSS Distributions    </field_value_instance>
3438*a325d9c4SApple OSS Distributions        </field_values>
3439*a325d9c4SApple OSS Distributions            <field_description order="after">
3440*a325d9c4SApple OSS Distributions
3441*a325d9c4SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*a325d9c4SApple OSS Distributions
3444*a325d9c4SApple OSS Distributions            </field_description>
3445*a325d9c4SApple OSS Distributions          <field_resets>
3446*a325d9c4SApple OSS Distributions
3447*a325d9c4SApple OSS Distributions    <field_reset>
3448*a325d9c4SApple OSS Distributions
3449*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*a325d9c4SApple OSS Distributions
3451*a325d9c4SApple OSS Distributions    </field_reset>
3452*a325d9c4SApple OSS Distributions</field_resets>
3453*a325d9c4SApple OSS Distributions      </field>
3454*a325d9c4SApple OSS Distributions        <field
3455*a325d9c4SApple OSS Distributions           id="SSE_21_21"
3456*a325d9c4SApple OSS Distributions           is_variable_length="False"
3457*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3458*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3460*a325d9c4SApple OSS Distributions           is_constant_value="False"
3461*a325d9c4SApple OSS Distributions        >
3462*a325d9c4SApple OSS Distributions          <field_name>SSE</field_name>
3463*a325d9c4SApple OSS Distributions        <field_msb>21</field_msb>
3464*a325d9c4SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*a325d9c4SApple OSS Distributions        <field_description order="before">
3466*a325d9c4SApple OSS Distributions
3467*a325d9c4SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*a325d9c4SApple OSS Distributions
3469*a325d9c4SApple OSS Distributions        </field_description>
3470*a325d9c4SApple OSS Distributions        <field_values>
3471*a325d9c4SApple OSS Distributions
3472*a325d9c4SApple OSS Distributions
3473*a325d9c4SApple OSS Distributions                <field_value_instance>
3474*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3475*a325d9c4SApple OSS Distributions        <field_value_description>
3476*a325d9c4SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*a325d9c4SApple OSS Distributions</field_value_description>
3478*a325d9c4SApple OSS Distributions    </field_value_instance>
3479*a325d9c4SApple OSS Distributions                <field_value_instance>
3480*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3481*a325d9c4SApple OSS Distributions        <field_value_description>
3482*a325d9c4SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*a325d9c4SApple OSS Distributions</field_value_description>
3484*a325d9c4SApple OSS Distributions    </field_value_instance>
3485*a325d9c4SApple OSS Distributions        </field_values>
3486*a325d9c4SApple OSS Distributions            <field_description order="after">
3487*a325d9c4SApple OSS Distributions
3488*a325d9c4SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*a325d9c4SApple OSS Distributions
3492*a325d9c4SApple OSS Distributions            </field_description>
3493*a325d9c4SApple OSS Distributions          <field_resets>
3494*a325d9c4SApple OSS Distributions
3495*a325d9c4SApple OSS Distributions    <field_reset>
3496*a325d9c4SApple OSS Distributions
3497*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*a325d9c4SApple OSS Distributions
3499*a325d9c4SApple OSS Distributions    </field_reset>
3500*a325d9c4SApple OSS Distributions</field_resets>
3501*a325d9c4SApple OSS Distributions      </field>
3502*a325d9c4SApple OSS Distributions        <field
3503*a325d9c4SApple OSS Distributions           id="SRT_20_16"
3504*a325d9c4SApple OSS Distributions           is_variable_length="False"
3505*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3506*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3508*a325d9c4SApple OSS Distributions           is_constant_value="False"
3509*a325d9c4SApple OSS Distributions        >
3510*a325d9c4SApple OSS Distributions          <field_name>SRT</field_name>
3511*a325d9c4SApple OSS Distributions        <field_msb>20</field_msb>
3512*a325d9c4SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*a325d9c4SApple OSS Distributions        <field_description order="before">
3514*a325d9c4SApple OSS Distributions
3515*a325d9c4SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*a325d9c4SApple OSS Distributions
3519*a325d9c4SApple OSS Distributions        </field_description>
3520*a325d9c4SApple OSS Distributions        <field_values>
3521*a325d9c4SApple OSS Distributions
3522*a325d9c4SApple OSS Distributions
3523*a325d9c4SApple OSS Distributions        </field_values>
3524*a325d9c4SApple OSS Distributions          <field_resets>
3525*a325d9c4SApple OSS Distributions
3526*a325d9c4SApple OSS Distributions    <field_reset>
3527*a325d9c4SApple OSS Distributions
3528*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*a325d9c4SApple OSS Distributions
3530*a325d9c4SApple OSS Distributions    </field_reset>
3531*a325d9c4SApple OSS Distributions</field_resets>
3532*a325d9c4SApple OSS Distributions      </field>
3533*a325d9c4SApple OSS Distributions        <field
3534*a325d9c4SApple OSS Distributions           id="SF_15_15"
3535*a325d9c4SApple OSS Distributions           is_variable_length="False"
3536*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3537*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3539*a325d9c4SApple OSS Distributions           is_constant_value="False"
3540*a325d9c4SApple OSS Distributions        >
3541*a325d9c4SApple OSS Distributions          <field_name>SF</field_name>
3542*a325d9c4SApple OSS Distributions        <field_msb>15</field_msb>
3543*a325d9c4SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*a325d9c4SApple OSS Distributions        <field_description order="before">
3545*a325d9c4SApple OSS Distributions
3546*a325d9c4SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*a325d9c4SApple OSS Distributions
3548*a325d9c4SApple OSS Distributions        </field_description>
3549*a325d9c4SApple OSS Distributions        <field_values>
3550*a325d9c4SApple OSS Distributions
3551*a325d9c4SApple OSS Distributions
3552*a325d9c4SApple OSS Distributions                <field_value_instance>
3553*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3554*a325d9c4SApple OSS Distributions        <field_value_description>
3555*a325d9c4SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*a325d9c4SApple OSS Distributions</field_value_description>
3557*a325d9c4SApple OSS Distributions    </field_value_instance>
3558*a325d9c4SApple OSS Distributions                <field_value_instance>
3559*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3560*a325d9c4SApple OSS Distributions        <field_value_description>
3561*a325d9c4SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*a325d9c4SApple OSS Distributions</field_value_description>
3563*a325d9c4SApple OSS Distributions    </field_value_instance>
3564*a325d9c4SApple OSS Distributions        </field_values>
3565*a325d9c4SApple OSS Distributions            <field_description order="after">
3566*a325d9c4SApple OSS Distributions
3567*a325d9c4SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*a325d9c4SApple OSS Distributions
3570*a325d9c4SApple OSS Distributions            </field_description>
3571*a325d9c4SApple OSS Distributions          <field_resets>
3572*a325d9c4SApple OSS Distributions
3573*a325d9c4SApple OSS Distributions    <field_reset>
3574*a325d9c4SApple OSS Distributions
3575*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*a325d9c4SApple OSS Distributions
3577*a325d9c4SApple OSS Distributions    </field_reset>
3578*a325d9c4SApple OSS Distributions</field_resets>
3579*a325d9c4SApple OSS Distributions      </field>
3580*a325d9c4SApple OSS Distributions        <field
3581*a325d9c4SApple OSS Distributions           id="AR_14_14"
3582*a325d9c4SApple OSS Distributions           is_variable_length="False"
3583*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3584*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3586*a325d9c4SApple OSS Distributions           is_constant_value="False"
3587*a325d9c4SApple OSS Distributions        >
3588*a325d9c4SApple OSS Distributions          <field_name>AR</field_name>
3589*a325d9c4SApple OSS Distributions        <field_msb>14</field_msb>
3590*a325d9c4SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*a325d9c4SApple OSS Distributions        <field_description order="before">
3592*a325d9c4SApple OSS Distributions
3593*a325d9c4SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*a325d9c4SApple OSS Distributions
3595*a325d9c4SApple OSS Distributions        </field_description>
3596*a325d9c4SApple OSS Distributions        <field_values>
3597*a325d9c4SApple OSS Distributions
3598*a325d9c4SApple OSS Distributions
3599*a325d9c4SApple OSS Distributions                <field_value_instance>
3600*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3601*a325d9c4SApple OSS Distributions        <field_value_description>
3602*a325d9c4SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*a325d9c4SApple OSS Distributions</field_value_description>
3604*a325d9c4SApple OSS Distributions    </field_value_instance>
3605*a325d9c4SApple OSS Distributions                <field_value_instance>
3606*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3607*a325d9c4SApple OSS Distributions        <field_value_description>
3608*a325d9c4SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*a325d9c4SApple OSS Distributions</field_value_description>
3610*a325d9c4SApple OSS Distributions    </field_value_instance>
3611*a325d9c4SApple OSS Distributions        </field_values>
3612*a325d9c4SApple OSS Distributions            <field_description order="after">
3613*a325d9c4SApple OSS Distributions
3614*a325d9c4SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*a325d9c4SApple OSS Distributions
3617*a325d9c4SApple OSS Distributions            </field_description>
3618*a325d9c4SApple OSS Distributions          <field_resets>
3619*a325d9c4SApple OSS Distributions
3620*a325d9c4SApple OSS Distributions    <field_reset>
3621*a325d9c4SApple OSS Distributions
3622*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*a325d9c4SApple OSS Distributions
3624*a325d9c4SApple OSS Distributions    </field_reset>
3625*a325d9c4SApple OSS Distributions</field_resets>
3626*a325d9c4SApple OSS Distributions      </field>
3627*a325d9c4SApple OSS Distributions        <field
3628*a325d9c4SApple OSS Distributions           id="VNCR_13_13_1"
3629*a325d9c4SApple OSS Distributions           is_variable_length="False"
3630*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3631*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3633*a325d9c4SApple OSS Distributions           is_constant_value="False"
3634*a325d9c4SApple OSS Distributions        >
3635*a325d9c4SApple OSS Distributions          <field_name>VNCR</field_name>
3636*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
3637*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*a325d9c4SApple OSS Distributions        <field_description order="before">
3639*a325d9c4SApple OSS Distributions
3640*a325d9c4SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*a325d9c4SApple OSS Distributions
3642*a325d9c4SApple OSS Distributions        </field_description>
3643*a325d9c4SApple OSS Distributions        <field_values>
3644*a325d9c4SApple OSS Distributions
3645*a325d9c4SApple OSS Distributions
3646*a325d9c4SApple OSS Distributions                <field_value_instance>
3647*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3648*a325d9c4SApple OSS Distributions        <field_value_description>
3649*a325d9c4SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*a325d9c4SApple OSS Distributions</field_value_description>
3651*a325d9c4SApple OSS Distributions    </field_value_instance>
3652*a325d9c4SApple OSS Distributions                <field_value_instance>
3653*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3654*a325d9c4SApple OSS Distributions        <field_value_description>
3655*a325d9c4SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*a325d9c4SApple OSS Distributions</field_value_description>
3657*a325d9c4SApple OSS Distributions    </field_value_instance>
3658*a325d9c4SApple OSS Distributions        </field_values>
3659*a325d9c4SApple OSS Distributions            <field_description order="after">
3660*a325d9c4SApple OSS Distributions
3661*a325d9c4SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*a325d9c4SApple OSS Distributions
3663*a325d9c4SApple OSS Distributions            </field_description>
3664*a325d9c4SApple OSS Distributions          <field_resets>
3665*a325d9c4SApple OSS Distributions
3666*a325d9c4SApple OSS Distributions    <field_reset>
3667*a325d9c4SApple OSS Distributions
3668*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*a325d9c4SApple OSS Distributions
3670*a325d9c4SApple OSS Distributions    </field_reset>
3671*a325d9c4SApple OSS Distributions</field_resets>
3672*a325d9c4SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*a325d9c4SApple OSS Distributions      </field>
3674*a325d9c4SApple OSS Distributions        <field
3675*a325d9c4SApple OSS Distributions           id="0_13_13_2"
3676*a325d9c4SApple OSS Distributions           is_variable_length="False"
3677*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3678*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3680*a325d9c4SApple OSS Distributions           is_constant_value="False"
3681*a325d9c4SApple OSS Distributions           rwtype="RES0"
3682*a325d9c4SApple OSS Distributions        >
3683*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
3684*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
3685*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*a325d9c4SApple OSS Distributions        <field_description order="before">
3687*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*a325d9c4SApple OSS Distributions        </field_description>
3689*a325d9c4SApple OSS Distributions        <field_values>
3690*a325d9c4SApple OSS Distributions        </field_values>
3691*a325d9c4SApple OSS Distributions      </field>
3692*a325d9c4SApple OSS Distributions        <field
3693*a325d9c4SApple OSS Distributions           id="SET_12_11"
3694*a325d9c4SApple OSS Distributions           is_variable_length="False"
3695*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3696*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3698*a325d9c4SApple OSS Distributions           is_constant_value="False"
3699*a325d9c4SApple OSS Distributions        >
3700*a325d9c4SApple OSS Distributions          <field_name>SET</field_name>
3701*a325d9c4SApple OSS Distributions        <field_msb>12</field_msb>
3702*a325d9c4SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*a325d9c4SApple OSS Distributions        <field_description order="before">
3704*a325d9c4SApple OSS Distributions
3705*a325d9c4SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*a325d9c4SApple OSS Distributions
3707*a325d9c4SApple OSS Distributions        </field_description>
3708*a325d9c4SApple OSS Distributions        <field_values>
3709*a325d9c4SApple OSS Distributions
3710*a325d9c4SApple OSS Distributions
3711*a325d9c4SApple OSS Distributions                <field_value_instance>
3712*a325d9c4SApple OSS Distributions            <field_value>0b00</field_value>
3713*a325d9c4SApple OSS Distributions        <field_value_description>
3714*a325d9c4SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*a325d9c4SApple OSS Distributions</field_value_description>
3716*a325d9c4SApple OSS Distributions    </field_value_instance>
3717*a325d9c4SApple OSS Distributions                <field_value_instance>
3718*a325d9c4SApple OSS Distributions            <field_value>0b10</field_value>
3719*a325d9c4SApple OSS Distributions        <field_value_description>
3720*a325d9c4SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*a325d9c4SApple OSS Distributions</field_value_description>
3722*a325d9c4SApple OSS Distributions    </field_value_instance>
3723*a325d9c4SApple OSS Distributions                <field_value_instance>
3724*a325d9c4SApple OSS Distributions            <field_value>0b11</field_value>
3725*a325d9c4SApple OSS Distributions        <field_value_description>
3726*a325d9c4SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*a325d9c4SApple OSS Distributions</field_value_description>
3728*a325d9c4SApple OSS Distributions    </field_value_instance>
3729*a325d9c4SApple OSS Distributions        </field_values>
3730*a325d9c4SApple OSS Distributions            <field_description order="after">
3731*a325d9c4SApple OSS Distributions
3732*a325d9c4SApple OSS Distributions  <para>All other values are reserved.</para>
3733*a325d9c4SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*a325d9c4SApple OSS Distributions<list type="unordered">
3735*a325d9c4SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*a325d9c4SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*a325d9c4SApple OSS Distributions</listitem></list>
3738*a325d9c4SApple OSS Distributions
3739*a325d9c4SApple OSS Distributions            </field_description>
3740*a325d9c4SApple OSS Distributions          <field_resets>
3741*a325d9c4SApple OSS Distributions
3742*a325d9c4SApple OSS Distributions    <field_reset>
3743*a325d9c4SApple OSS Distributions
3744*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*a325d9c4SApple OSS Distributions
3746*a325d9c4SApple OSS Distributions    </field_reset>
3747*a325d9c4SApple OSS Distributions</field_resets>
3748*a325d9c4SApple OSS Distributions      </field>
3749*a325d9c4SApple OSS Distributions        <field
3750*a325d9c4SApple OSS Distributions           id="FnV_10_10"
3751*a325d9c4SApple OSS Distributions           is_variable_length="False"
3752*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3753*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3755*a325d9c4SApple OSS Distributions           is_constant_value="False"
3756*a325d9c4SApple OSS Distributions        >
3757*a325d9c4SApple OSS Distributions          <field_name>FnV</field_name>
3758*a325d9c4SApple OSS Distributions        <field_msb>10</field_msb>
3759*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*a325d9c4SApple OSS Distributions        <field_description order="before">
3761*a325d9c4SApple OSS Distributions
3762*a325d9c4SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*a325d9c4SApple OSS Distributions
3764*a325d9c4SApple OSS Distributions        </field_description>
3765*a325d9c4SApple OSS Distributions        <field_values>
3766*a325d9c4SApple OSS Distributions
3767*a325d9c4SApple OSS Distributions
3768*a325d9c4SApple OSS Distributions                <field_value_instance>
3769*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3770*a325d9c4SApple OSS Distributions        <field_value_description>
3771*a325d9c4SApple OSS Distributions  <para>FAR is valid.</para>
3772*a325d9c4SApple OSS Distributions</field_value_description>
3773*a325d9c4SApple OSS Distributions    </field_value_instance>
3774*a325d9c4SApple OSS Distributions                <field_value_instance>
3775*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3776*a325d9c4SApple OSS Distributions        <field_value_description>
3777*a325d9c4SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*a325d9c4SApple OSS Distributions</field_value_description>
3779*a325d9c4SApple OSS Distributions    </field_value_instance>
3780*a325d9c4SApple OSS Distributions        </field_values>
3781*a325d9c4SApple OSS Distributions            <field_description order="after">
3782*a325d9c4SApple OSS Distributions
3783*a325d9c4SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*a325d9c4SApple OSS Distributions
3785*a325d9c4SApple OSS Distributions            </field_description>
3786*a325d9c4SApple OSS Distributions          <field_resets>
3787*a325d9c4SApple OSS Distributions
3788*a325d9c4SApple OSS Distributions    <field_reset>
3789*a325d9c4SApple OSS Distributions
3790*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*a325d9c4SApple OSS Distributions
3792*a325d9c4SApple OSS Distributions    </field_reset>
3793*a325d9c4SApple OSS Distributions</field_resets>
3794*a325d9c4SApple OSS Distributions      </field>
3795*a325d9c4SApple OSS Distributions        <field
3796*a325d9c4SApple OSS Distributions           id="EA_9_9"
3797*a325d9c4SApple OSS Distributions           is_variable_length="False"
3798*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3799*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3801*a325d9c4SApple OSS Distributions           is_constant_value="False"
3802*a325d9c4SApple OSS Distributions        >
3803*a325d9c4SApple OSS Distributions          <field_name>EA</field_name>
3804*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
3805*a325d9c4SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*a325d9c4SApple OSS Distributions        <field_description order="before">
3807*a325d9c4SApple OSS Distributions
3808*a325d9c4SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*a325d9c4SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*a325d9c4SApple OSS Distributions
3811*a325d9c4SApple OSS Distributions        </field_description>
3812*a325d9c4SApple OSS Distributions        <field_values>
3813*a325d9c4SApple OSS Distributions
3814*a325d9c4SApple OSS Distributions
3815*a325d9c4SApple OSS Distributions        </field_values>
3816*a325d9c4SApple OSS Distributions          <field_resets>
3817*a325d9c4SApple OSS Distributions
3818*a325d9c4SApple OSS Distributions    <field_reset>
3819*a325d9c4SApple OSS Distributions
3820*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*a325d9c4SApple OSS Distributions
3822*a325d9c4SApple OSS Distributions    </field_reset>
3823*a325d9c4SApple OSS Distributions</field_resets>
3824*a325d9c4SApple OSS Distributions      </field>
3825*a325d9c4SApple OSS Distributions        <field
3826*a325d9c4SApple OSS Distributions           id="CM_8_8"
3827*a325d9c4SApple OSS Distributions           is_variable_length="False"
3828*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3829*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3831*a325d9c4SApple OSS Distributions           is_constant_value="False"
3832*a325d9c4SApple OSS Distributions        >
3833*a325d9c4SApple OSS Distributions          <field_name>CM</field_name>
3834*a325d9c4SApple OSS Distributions        <field_msb>8</field_msb>
3835*a325d9c4SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*a325d9c4SApple OSS Distributions        <field_description order="before">
3837*a325d9c4SApple OSS Distributions
3838*a325d9c4SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*a325d9c4SApple OSS Distributions
3840*a325d9c4SApple OSS Distributions        </field_description>
3841*a325d9c4SApple OSS Distributions        <field_values>
3842*a325d9c4SApple OSS Distributions
3843*a325d9c4SApple OSS Distributions
3844*a325d9c4SApple OSS Distributions                <field_value_instance>
3845*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3846*a325d9c4SApple OSS Distributions        <field_value_description>
3847*a325d9c4SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*a325d9c4SApple OSS Distributions</field_value_description>
3849*a325d9c4SApple OSS Distributions    </field_value_instance>
3850*a325d9c4SApple OSS Distributions                <field_value_instance>
3851*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3852*a325d9c4SApple OSS Distributions        <field_value_description>
3853*a325d9c4SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*a325d9c4SApple OSS Distributions</field_value_description>
3855*a325d9c4SApple OSS Distributions    </field_value_instance>
3856*a325d9c4SApple OSS Distributions        </field_values>
3857*a325d9c4SApple OSS Distributions          <field_resets>
3858*a325d9c4SApple OSS Distributions
3859*a325d9c4SApple OSS Distributions    <field_reset>
3860*a325d9c4SApple OSS Distributions
3861*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*a325d9c4SApple OSS Distributions
3863*a325d9c4SApple OSS Distributions    </field_reset>
3864*a325d9c4SApple OSS Distributions</field_resets>
3865*a325d9c4SApple OSS Distributions      </field>
3866*a325d9c4SApple OSS Distributions        <field
3867*a325d9c4SApple OSS Distributions           id="S1PTW_7_7"
3868*a325d9c4SApple OSS Distributions           is_variable_length="False"
3869*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3870*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3872*a325d9c4SApple OSS Distributions           is_constant_value="False"
3873*a325d9c4SApple OSS Distributions        >
3874*a325d9c4SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*a325d9c4SApple OSS Distributions        <field_msb>7</field_msb>
3876*a325d9c4SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*a325d9c4SApple OSS Distributions        <field_description order="before">
3878*a325d9c4SApple OSS Distributions
3879*a325d9c4SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*a325d9c4SApple OSS Distributions
3881*a325d9c4SApple OSS Distributions        </field_description>
3882*a325d9c4SApple OSS Distributions        <field_values>
3883*a325d9c4SApple OSS Distributions
3884*a325d9c4SApple OSS Distributions
3885*a325d9c4SApple OSS Distributions                <field_value_instance>
3886*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3887*a325d9c4SApple OSS Distributions        <field_value_description>
3888*a325d9c4SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*a325d9c4SApple OSS Distributions</field_value_description>
3890*a325d9c4SApple OSS Distributions    </field_value_instance>
3891*a325d9c4SApple OSS Distributions                <field_value_instance>
3892*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3893*a325d9c4SApple OSS Distributions        <field_value_description>
3894*a325d9c4SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*a325d9c4SApple OSS Distributions</field_value_description>
3896*a325d9c4SApple OSS Distributions    </field_value_instance>
3897*a325d9c4SApple OSS Distributions        </field_values>
3898*a325d9c4SApple OSS Distributions            <field_description order="after">
3899*a325d9c4SApple OSS Distributions
3900*a325d9c4SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*a325d9c4SApple OSS Distributions
3902*a325d9c4SApple OSS Distributions            </field_description>
3903*a325d9c4SApple OSS Distributions          <field_resets>
3904*a325d9c4SApple OSS Distributions
3905*a325d9c4SApple OSS Distributions    <field_reset>
3906*a325d9c4SApple OSS Distributions
3907*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*a325d9c4SApple OSS Distributions
3909*a325d9c4SApple OSS Distributions    </field_reset>
3910*a325d9c4SApple OSS Distributions</field_resets>
3911*a325d9c4SApple OSS Distributions      </field>
3912*a325d9c4SApple OSS Distributions        <field
3913*a325d9c4SApple OSS Distributions           id="WnR_6_6"
3914*a325d9c4SApple OSS Distributions           is_variable_length="False"
3915*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3916*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3918*a325d9c4SApple OSS Distributions           is_constant_value="False"
3919*a325d9c4SApple OSS Distributions        >
3920*a325d9c4SApple OSS Distributions          <field_name>WnR</field_name>
3921*a325d9c4SApple OSS Distributions        <field_msb>6</field_msb>
3922*a325d9c4SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*a325d9c4SApple OSS Distributions        <field_description order="before">
3924*a325d9c4SApple OSS Distributions
3925*a325d9c4SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*a325d9c4SApple OSS Distributions
3927*a325d9c4SApple OSS Distributions        </field_description>
3928*a325d9c4SApple OSS Distributions        <field_values>
3929*a325d9c4SApple OSS Distributions
3930*a325d9c4SApple OSS Distributions
3931*a325d9c4SApple OSS Distributions                <field_value_instance>
3932*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
3933*a325d9c4SApple OSS Distributions        <field_value_description>
3934*a325d9c4SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*a325d9c4SApple OSS Distributions</field_value_description>
3936*a325d9c4SApple OSS Distributions    </field_value_instance>
3937*a325d9c4SApple OSS Distributions                <field_value_instance>
3938*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
3939*a325d9c4SApple OSS Distributions        <field_value_description>
3940*a325d9c4SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*a325d9c4SApple OSS Distributions</field_value_description>
3942*a325d9c4SApple OSS Distributions    </field_value_instance>
3943*a325d9c4SApple OSS Distributions        </field_values>
3944*a325d9c4SApple OSS Distributions            <field_description order="after">
3945*a325d9c4SApple OSS Distributions
3946*a325d9c4SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*a325d9c4SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*a325d9c4SApple OSS Distributions<list type="unordered">
3950*a325d9c4SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*a325d9c4SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*a325d9c4SApple OSS Distributions</listitem></list>
3953*a325d9c4SApple OSS Distributions
3954*a325d9c4SApple OSS Distributions            </field_description>
3955*a325d9c4SApple OSS Distributions          <field_resets>
3956*a325d9c4SApple OSS Distributions
3957*a325d9c4SApple OSS Distributions    <field_reset>
3958*a325d9c4SApple OSS Distributions
3959*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*a325d9c4SApple OSS Distributions
3961*a325d9c4SApple OSS Distributions    </field_reset>
3962*a325d9c4SApple OSS Distributions</field_resets>
3963*a325d9c4SApple OSS Distributions      </field>
3964*a325d9c4SApple OSS Distributions        <field
3965*a325d9c4SApple OSS Distributions           id="DFSC_5_0"
3966*a325d9c4SApple OSS Distributions           is_variable_length="False"
3967*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
3968*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
3970*a325d9c4SApple OSS Distributions           is_constant_value="False"
3971*a325d9c4SApple OSS Distributions        >
3972*a325d9c4SApple OSS Distributions          <field_name>DFSC</field_name>
3973*a325d9c4SApple OSS Distributions        <field_msb>5</field_msb>
3974*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*a325d9c4SApple OSS Distributions        <field_description order="before">
3976*a325d9c4SApple OSS Distributions
3977*a325d9c4SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*a325d9c4SApple OSS Distributions
3979*a325d9c4SApple OSS Distributions        </field_description>
3980*a325d9c4SApple OSS Distributions        <field_values>
3981*a325d9c4SApple OSS Distributions
3982*a325d9c4SApple OSS Distributions
3983*a325d9c4SApple OSS Distributions                <field_value_instance>
3984*a325d9c4SApple OSS Distributions            <field_value>0b000000</field_value>
3985*a325d9c4SApple OSS Distributions        <field_value_description>
3986*a325d9c4SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*a325d9c4SApple OSS Distributions</field_value_description>
3988*a325d9c4SApple OSS Distributions    </field_value_instance>
3989*a325d9c4SApple OSS Distributions                <field_value_instance>
3990*a325d9c4SApple OSS Distributions            <field_value>0b000001</field_value>
3991*a325d9c4SApple OSS Distributions        <field_value_description>
3992*a325d9c4SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*a325d9c4SApple OSS Distributions</field_value_description>
3994*a325d9c4SApple OSS Distributions    </field_value_instance>
3995*a325d9c4SApple OSS Distributions                <field_value_instance>
3996*a325d9c4SApple OSS Distributions            <field_value>0b000010</field_value>
3997*a325d9c4SApple OSS Distributions        <field_value_description>
3998*a325d9c4SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*a325d9c4SApple OSS Distributions</field_value_description>
4000*a325d9c4SApple OSS Distributions    </field_value_instance>
4001*a325d9c4SApple OSS Distributions                <field_value_instance>
4002*a325d9c4SApple OSS Distributions            <field_value>0b000011</field_value>
4003*a325d9c4SApple OSS Distributions        <field_value_description>
4004*a325d9c4SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*a325d9c4SApple OSS Distributions</field_value_description>
4006*a325d9c4SApple OSS Distributions    </field_value_instance>
4007*a325d9c4SApple OSS Distributions                <field_value_instance>
4008*a325d9c4SApple OSS Distributions            <field_value>0b000100</field_value>
4009*a325d9c4SApple OSS Distributions        <field_value_description>
4010*a325d9c4SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*a325d9c4SApple OSS Distributions</field_value_description>
4012*a325d9c4SApple OSS Distributions    </field_value_instance>
4013*a325d9c4SApple OSS Distributions                <field_value_instance>
4014*a325d9c4SApple OSS Distributions            <field_value>0b000101</field_value>
4015*a325d9c4SApple OSS Distributions        <field_value_description>
4016*a325d9c4SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*a325d9c4SApple OSS Distributions</field_value_description>
4018*a325d9c4SApple OSS Distributions    </field_value_instance>
4019*a325d9c4SApple OSS Distributions                <field_value_instance>
4020*a325d9c4SApple OSS Distributions            <field_value>0b000110</field_value>
4021*a325d9c4SApple OSS Distributions        <field_value_description>
4022*a325d9c4SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*a325d9c4SApple OSS Distributions</field_value_description>
4024*a325d9c4SApple OSS Distributions    </field_value_instance>
4025*a325d9c4SApple OSS Distributions                <field_value_instance>
4026*a325d9c4SApple OSS Distributions            <field_value>0b000111</field_value>
4027*a325d9c4SApple OSS Distributions        <field_value_description>
4028*a325d9c4SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*a325d9c4SApple OSS Distributions</field_value_description>
4030*a325d9c4SApple OSS Distributions    </field_value_instance>
4031*a325d9c4SApple OSS Distributions                <field_value_instance>
4032*a325d9c4SApple OSS Distributions            <field_value>0b001001</field_value>
4033*a325d9c4SApple OSS Distributions        <field_value_description>
4034*a325d9c4SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*a325d9c4SApple OSS Distributions</field_value_description>
4036*a325d9c4SApple OSS Distributions    </field_value_instance>
4037*a325d9c4SApple OSS Distributions                <field_value_instance>
4038*a325d9c4SApple OSS Distributions            <field_value>0b001010</field_value>
4039*a325d9c4SApple OSS Distributions        <field_value_description>
4040*a325d9c4SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*a325d9c4SApple OSS Distributions</field_value_description>
4042*a325d9c4SApple OSS Distributions    </field_value_instance>
4043*a325d9c4SApple OSS Distributions                <field_value_instance>
4044*a325d9c4SApple OSS Distributions            <field_value>0b001011</field_value>
4045*a325d9c4SApple OSS Distributions        <field_value_description>
4046*a325d9c4SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*a325d9c4SApple OSS Distributions</field_value_description>
4048*a325d9c4SApple OSS Distributions    </field_value_instance>
4049*a325d9c4SApple OSS Distributions                <field_value_instance>
4050*a325d9c4SApple OSS Distributions            <field_value>0b001101</field_value>
4051*a325d9c4SApple OSS Distributions        <field_value_description>
4052*a325d9c4SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*a325d9c4SApple OSS Distributions</field_value_description>
4054*a325d9c4SApple OSS Distributions    </field_value_instance>
4055*a325d9c4SApple OSS Distributions                <field_value_instance>
4056*a325d9c4SApple OSS Distributions            <field_value>0b001110</field_value>
4057*a325d9c4SApple OSS Distributions        <field_value_description>
4058*a325d9c4SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*a325d9c4SApple OSS Distributions</field_value_description>
4060*a325d9c4SApple OSS Distributions    </field_value_instance>
4061*a325d9c4SApple OSS Distributions                <field_value_instance>
4062*a325d9c4SApple OSS Distributions            <field_value>0b001111</field_value>
4063*a325d9c4SApple OSS Distributions        <field_value_description>
4064*a325d9c4SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*a325d9c4SApple OSS Distributions</field_value_description>
4066*a325d9c4SApple OSS Distributions    </field_value_instance>
4067*a325d9c4SApple OSS Distributions                <field_value_instance>
4068*a325d9c4SApple OSS Distributions            <field_value>0b010000</field_value>
4069*a325d9c4SApple OSS Distributions        <field_value_description>
4070*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*a325d9c4SApple OSS Distributions</field_value_description>
4072*a325d9c4SApple OSS Distributions    </field_value_instance>
4073*a325d9c4SApple OSS Distributions                <field_value_instance>
4074*a325d9c4SApple OSS Distributions            <field_value>0b010001</field_value>
4075*a325d9c4SApple OSS Distributions        <field_value_description>
4076*a325d9c4SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*a325d9c4SApple OSS Distributions</field_value_description>
4078*a325d9c4SApple OSS Distributions    </field_value_instance>
4079*a325d9c4SApple OSS Distributions                <field_value_instance>
4080*a325d9c4SApple OSS Distributions            <field_value>0b010100</field_value>
4081*a325d9c4SApple OSS Distributions        <field_value_description>
4082*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*a325d9c4SApple OSS Distributions</field_value_description>
4084*a325d9c4SApple OSS Distributions    </field_value_instance>
4085*a325d9c4SApple OSS Distributions                <field_value_instance>
4086*a325d9c4SApple OSS Distributions            <field_value>0b010101</field_value>
4087*a325d9c4SApple OSS Distributions        <field_value_description>
4088*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*a325d9c4SApple OSS Distributions</field_value_description>
4090*a325d9c4SApple OSS Distributions    </field_value_instance>
4091*a325d9c4SApple OSS Distributions                <field_value_instance>
4092*a325d9c4SApple OSS Distributions            <field_value>0b010110</field_value>
4093*a325d9c4SApple OSS Distributions        <field_value_description>
4094*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*a325d9c4SApple OSS Distributions</field_value_description>
4096*a325d9c4SApple OSS Distributions    </field_value_instance>
4097*a325d9c4SApple OSS Distributions                <field_value_instance>
4098*a325d9c4SApple OSS Distributions            <field_value>0b010111</field_value>
4099*a325d9c4SApple OSS Distributions        <field_value_description>
4100*a325d9c4SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*a325d9c4SApple OSS Distributions</field_value_description>
4102*a325d9c4SApple OSS Distributions    </field_value_instance>
4103*a325d9c4SApple OSS Distributions                <field_value_instance>
4104*a325d9c4SApple OSS Distributions            <field_value>0b011000</field_value>
4105*a325d9c4SApple OSS Distributions        <field_value_description>
4106*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*a325d9c4SApple OSS Distributions</field_value_description>
4108*a325d9c4SApple OSS Distributions    </field_value_instance>
4109*a325d9c4SApple OSS Distributions                <field_value_instance>
4110*a325d9c4SApple OSS Distributions            <field_value>0b011100</field_value>
4111*a325d9c4SApple OSS Distributions        <field_value_description>
4112*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*a325d9c4SApple OSS Distributions</field_value_description>
4114*a325d9c4SApple OSS Distributions    </field_value_instance>
4115*a325d9c4SApple OSS Distributions                <field_value_instance>
4116*a325d9c4SApple OSS Distributions            <field_value>0b011101</field_value>
4117*a325d9c4SApple OSS Distributions        <field_value_description>
4118*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*a325d9c4SApple OSS Distributions</field_value_description>
4120*a325d9c4SApple OSS Distributions    </field_value_instance>
4121*a325d9c4SApple OSS Distributions                <field_value_instance>
4122*a325d9c4SApple OSS Distributions            <field_value>0b011110</field_value>
4123*a325d9c4SApple OSS Distributions        <field_value_description>
4124*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*a325d9c4SApple OSS Distributions</field_value_description>
4126*a325d9c4SApple OSS Distributions    </field_value_instance>
4127*a325d9c4SApple OSS Distributions                <field_value_instance>
4128*a325d9c4SApple OSS Distributions            <field_value>0b011111</field_value>
4129*a325d9c4SApple OSS Distributions        <field_value_description>
4130*a325d9c4SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*a325d9c4SApple OSS Distributions</field_value_description>
4132*a325d9c4SApple OSS Distributions    </field_value_instance>
4133*a325d9c4SApple OSS Distributions                <field_value_instance>
4134*a325d9c4SApple OSS Distributions            <field_value>0b100001</field_value>
4135*a325d9c4SApple OSS Distributions        <field_value_description>
4136*a325d9c4SApple OSS Distributions  <para>Alignment fault.</para>
4137*a325d9c4SApple OSS Distributions</field_value_description>
4138*a325d9c4SApple OSS Distributions    </field_value_instance>
4139*a325d9c4SApple OSS Distributions                <field_value_instance>
4140*a325d9c4SApple OSS Distributions            <field_value>0b110000</field_value>
4141*a325d9c4SApple OSS Distributions        <field_value_description>
4142*a325d9c4SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*a325d9c4SApple OSS Distributions</field_value_description>
4144*a325d9c4SApple OSS Distributions    </field_value_instance>
4145*a325d9c4SApple OSS Distributions                <field_value_instance>
4146*a325d9c4SApple OSS Distributions            <field_value>0b110001</field_value>
4147*a325d9c4SApple OSS Distributions        <field_value_description>
4148*a325d9c4SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*a325d9c4SApple OSS Distributions</field_value_description>
4150*a325d9c4SApple OSS Distributions    </field_value_instance>
4151*a325d9c4SApple OSS Distributions                <field_value_instance>
4152*a325d9c4SApple OSS Distributions            <field_value>0b110100</field_value>
4153*a325d9c4SApple OSS Distributions        <field_value_description>
4154*a325d9c4SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*a325d9c4SApple OSS Distributions</field_value_description>
4156*a325d9c4SApple OSS Distributions    </field_value_instance>
4157*a325d9c4SApple OSS Distributions                <field_value_instance>
4158*a325d9c4SApple OSS Distributions            <field_value>0b110101</field_value>
4159*a325d9c4SApple OSS Distributions        <field_value_description>
4160*a325d9c4SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*a325d9c4SApple OSS Distributions</field_value_description>
4162*a325d9c4SApple OSS Distributions    </field_value_instance>
4163*a325d9c4SApple OSS Distributions                <field_value_instance>
4164*a325d9c4SApple OSS Distributions            <field_value>0b111101</field_value>
4165*a325d9c4SApple OSS Distributions        <field_value_description>
4166*a325d9c4SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*a325d9c4SApple OSS Distributions</field_value_description>
4168*a325d9c4SApple OSS Distributions    </field_value_instance>
4169*a325d9c4SApple OSS Distributions                <field_value_instance>
4170*a325d9c4SApple OSS Distributions            <field_value>0b111110</field_value>
4171*a325d9c4SApple OSS Distributions        <field_value_description>
4172*a325d9c4SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*a325d9c4SApple OSS Distributions</field_value_description>
4174*a325d9c4SApple OSS Distributions    </field_value_instance>
4175*a325d9c4SApple OSS Distributions        </field_values>
4176*a325d9c4SApple OSS Distributions            <field_description order="after">
4177*a325d9c4SApple OSS Distributions
4178*a325d9c4SApple OSS Distributions  <para>All other values are reserved.</para>
4179*a325d9c4SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*a325d9c4SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*a325d9c4SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*a325d9c4SApple OSS Distributions
4183*a325d9c4SApple OSS Distributions            </field_description>
4184*a325d9c4SApple OSS Distributions          <field_resets>
4185*a325d9c4SApple OSS Distributions
4186*a325d9c4SApple OSS Distributions    <field_reset>
4187*a325d9c4SApple OSS Distributions
4188*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*a325d9c4SApple OSS Distributions
4190*a325d9c4SApple OSS Distributions    </field_reset>
4191*a325d9c4SApple OSS Distributions</field_resets>
4192*a325d9c4SApple OSS Distributions      </field>
4193*a325d9c4SApple OSS Distributions    <text_after_fields>
4194*a325d9c4SApple OSS Distributions
4195*a325d9c4SApple OSS Distributions
4196*a325d9c4SApple OSS Distributions
4197*a325d9c4SApple OSS Distributions    </text_after_fields>
4198*a325d9c4SApple OSS Distributions  </fields>
4199*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
4200*a325d9c4SApple OSS Distributions
4201*a325d9c4SApple OSS Distributions
4202*a325d9c4SApple OSS Distributions
4203*a325d9c4SApple OSS Distributions
4204*a325d9c4SApple OSS Distributions
4205*a325d9c4SApple OSS Distributions
4206*a325d9c4SApple OSS Distributions
4207*a325d9c4SApple OSS Distributions
4208*a325d9c4SApple OSS Distributions
4209*a325d9c4SApple OSS Distributions
4210*a325d9c4SApple OSS Distributions
4211*a325d9c4SApple OSS Distributions
4212*a325d9c4SApple OSS Distributions
4213*a325d9c4SApple OSS Distributions
4214*a325d9c4SApple OSS Distributions
4215*a325d9c4SApple OSS Distributions
4216*a325d9c4SApple OSS Distributions
4217*a325d9c4SApple OSS Distributions
4218*a325d9c4SApple OSS Distributions
4219*a325d9c4SApple OSS Distributions
4220*a325d9c4SApple OSS Distributions
4221*a325d9c4SApple OSS Distributions
4222*a325d9c4SApple OSS Distributions
4223*a325d9c4SApple OSS Distributions
4224*a325d9c4SApple OSS Distributions
4225*a325d9c4SApple OSS Distributions
4226*a325d9c4SApple OSS Distributions
4227*a325d9c4SApple OSS Distributions
4228*a325d9c4SApple OSS Distributions
4229*a325d9c4SApple OSS Distributions
4230*a325d9c4SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*a325d9c4SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*a325d9c4SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*a325d9c4SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*a325d9c4SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*a325d9c4SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*a325d9c4SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*a325d9c4SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*a325d9c4SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*a325d9c4SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*a325d9c4SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*a325d9c4SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*a325d9c4SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*a325d9c4SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*a325d9c4SApple OSS Distributions    </reg_fieldset>
4245*a325d9c4SApple OSS Distributions            </partial_fieldset>
4246*a325d9c4SApple OSS Distributions            <partial_fieldset>
4247*a325d9c4SApple OSS Distributions              <fields length="25">
4248*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*a325d9c4SApple OSS Distributions    <text_before_fields>
4250*a325d9c4SApple OSS Distributions
4251*a325d9c4SApple OSS Distributions
4252*a325d9c4SApple OSS Distributions
4253*a325d9c4SApple OSS Distributions    </text_before_fields>
4254*a325d9c4SApple OSS Distributions
4255*a325d9c4SApple OSS Distributions        <field
4256*a325d9c4SApple OSS Distributions           id="0_24_24"
4257*a325d9c4SApple OSS Distributions           is_variable_length="False"
4258*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4259*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4261*a325d9c4SApple OSS Distributions           is_constant_value="False"
4262*a325d9c4SApple OSS Distributions           rwtype="RES0"
4263*a325d9c4SApple OSS Distributions        >
4264*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
4265*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
4266*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*a325d9c4SApple OSS Distributions        <field_description order="before">
4268*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*a325d9c4SApple OSS Distributions        </field_description>
4270*a325d9c4SApple OSS Distributions        <field_values>
4271*a325d9c4SApple OSS Distributions        </field_values>
4272*a325d9c4SApple OSS Distributions      </field>
4273*a325d9c4SApple OSS Distributions        <field
4274*a325d9c4SApple OSS Distributions           id="TFV_23_23"
4275*a325d9c4SApple OSS Distributions           is_variable_length="False"
4276*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4277*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4279*a325d9c4SApple OSS Distributions           is_constant_value="False"
4280*a325d9c4SApple OSS Distributions        >
4281*a325d9c4SApple OSS Distributions          <field_name>TFV</field_name>
4282*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
4283*a325d9c4SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*a325d9c4SApple OSS Distributions        <field_description order="before">
4285*a325d9c4SApple OSS Distributions
4286*a325d9c4SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*a325d9c4SApple OSS Distributions
4288*a325d9c4SApple OSS Distributions        </field_description>
4289*a325d9c4SApple OSS Distributions        <field_values>
4290*a325d9c4SApple OSS Distributions
4291*a325d9c4SApple OSS Distributions
4292*a325d9c4SApple OSS Distributions                <field_value_instance>
4293*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4294*a325d9c4SApple OSS Distributions        <field_value_description>
4295*a325d9c4SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*a325d9c4SApple OSS Distributions</field_value_description>
4297*a325d9c4SApple OSS Distributions    </field_value_instance>
4298*a325d9c4SApple OSS Distributions                <field_value_instance>
4299*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4300*a325d9c4SApple OSS Distributions        <field_value_description>
4301*a325d9c4SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*a325d9c4SApple OSS Distributions</field_value_description>
4303*a325d9c4SApple OSS Distributions    </field_value_instance>
4304*a325d9c4SApple OSS Distributions        </field_values>
4305*a325d9c4SApple OSS Distributions            <field_description order="after">
4306*a325d9c4SApple OSS Distributions
4307*a325d9c4SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*a325d9c4SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*a325d9c4SApple OSS Distributions
4310*a325d9c4SApple OSS Distributions            </field_description>
4311*a325d9c4SApple OSS Distributions          <field_resets>
4312*a325d9c4SApple OSS Distributions
4313*a325d9c4SApple OSS Distributions    <field_reset>
4314*a325d9c4SApple OSS Distributions
4315*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*a325d9c4SApple OSS Distributions
4317*a325d9c4SApple OSS Distributions    </field_reset>
4318*a325d9c4SApple OSS Distributions</field_resets>
4319*a325d9c4SApple OSS Distributions      </field>
4320*a325d9c4SApple OSS Distributions        <field
4321*a325d9c4SApple OSS Distributions           id="0_22_11"
4322*a325d9c4SApple OSS Distributions           is_variable_length="False"
4323*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4324*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4326*a325d9c4SApple OSS Distributions           is_constant_value="False"
4327*a325d9c4SApple OSS Distributions           rwtype="RES0"
4328*a325d9c4SApple OSS Distributions        >
4329*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
4330*a325d9c4SApple OSS Distributions        <field_msb>22</field_msb>
4331*a325d9c4SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*a325d9c4SApple OSS Distributions        <field_description order="before">
4333*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*a325d9c4SApple OSS Distributions        </field_description>
4335*a325d9c4SApple OSS Distributions        <field_values>
4336*a325d9c4SApple OSS Distributions        </field_values>
4337*a325d9c4SApple OSS Distributions      </field>
4338*a325d9c4SApple OSS Distributions        <field
4339*a325d9c4SApple OSS Distributions           id="VECITR_10_8"
4340*a325d9c4SApple OSS Distributions           is_variable_length="False"
4341*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4342*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4344*a325d9c4SApple OSS Distributions           is_constant_value="False"
4345*a325d9c4SApple OSS Distributions        >
4346*a325d9c4SApple OSS Distributions          <field_name>VECITR</field_name>
4347*a325d9c4SApple OSS Distributions        <field_msb>10</field_msb>
4348*a325d9c4SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*a325d9c4SApple OSS Distributions        <field_description order="before">
4350*a325d9c4SApple OSS Distributions
4351*a325d9c4SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*a325d9c4SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*a325d9c4SApple OSS Distributions
4354*a325d9c4SApple OSS Distributions        </field_description>
4355*a325d9c4SApple OSS Distributions        <field_values>
4356*a325d9c4SApple OSS Distributions
4357*a325d9c4SApple OSS Distributions
4358*a325d9c4SApple OSS Distributions        </field_values>
4359*a325d9c4SApple OSS Distributions          <field_resets>
4360*a325d9c4SApple OSS Distributions
4361*a325d9c4SApple OSS Distributions    <field_reset>
4362*a325d9c4SApple OSS Distributions
4363*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*a325d9c4SApple OSS Distributions
4365*a325d9c4SApple OSS Distributions    </field_reset>
4366*a325d9c4SApple OSS Distributions</field_resets>
4367*a325d9c4SApple OSS Distributions      </field>
4368*a325d9c4SApple OSS Distributions        <field
4369*a325d9c4SApple OSS Distributions           id="IDF_7_7"
4370*a325d9c4SApple OSS Distributions           is_variable_length="False"
4371*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4372*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4374*a325d9c4SApple OSS Distributions           is_constant_value="False"
4375*a325d9c4SApple OSS Distributions        >
4376*a325d9c4SApple OSS Distributions          <field_name>IDF</field_name>
4377*a325d9c4SApple OSS Distributions        <field_msb>7</field_msb>
4378*a325d9c4SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*a325d9c4SApple OSS Distributions        <field_description order="before">
4380*a325d9c4SApple OSS Distributions
4381*a325d9c4SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*a325d9c4SApple OSS Distributions
4383*a325d9c4SApple OSS Distributions        </field_description>
4384*a325d9c4SApple OSS Distributions        <field_values>
4385*a325d9c4SApple OSS Distributions
4386*a325d9c4SApple OSS Distributions
4387*a325d9c4SApple OSS Distributions                <field_value_instance>
4388*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4389*a325d9c4SApple OSS Distributions        <field_value_description>
4390*a325d9c4SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*a325d9c4SApple OSS Distributions</field_value_description>
4392*a325d9c4SApple OSS Distributions    </field_value_instance>
4393*a325d9c4SApple OSS Distributions                <field_value_instance>
4394*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4395*a325d9c4SApple OSS Distributions        <field_value_description>
4396*a325d9c4SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*a325d9c4SApple OSS Distributions</field_value_description>
4398*a325d9c4SApple OSS Distributions    </field_value_instance>
4399*a325d9c4SApple OSS Distributions        </field_values>
4400*a325d9c4SApple OSS Distributions          <field_resets>
4401*a325d9c4SApple OSS Distributions
4402*a325d9c4SApple OSS Distributions    <field_reset>
4403*a325d9c4SApple OSS Distributions
4404*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*a325d9c4SApple OSS Distributions
4406*a325d9c4SApple OSS Distributions    </field_reset>
4407*a325d9c4SApple OSS Distributions</field_resets>
4408*a325d9c4SApple OSS Distributions      </field>
4409*a325d9c4SApple OSS Distributions        <field
4410*a325d9c4SApple OSS Distributions           id="0_6_5"
4411*a325d9c4SApple OSS Distributions           is_variable_length="False"
4412*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4413*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4415*a325d9c4SApple OSS Distributions           is_constant_value="False"
4416*a325d9c4SApple OSS Distributions           rwtype="RES0"
4417*a325d9c4SApple OSS Distributions        >
4418*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
4419*a325d9c4SApple OSS Distributions        <field_msb>6</field_msb>
4420*a325d9c4SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*a325d9c4SApple OSS Distributions        <field_description order="before">
4422*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*a325d9c4SApple OSS Distributions        </field_description>
4424*a325d9c4SApple OSS Distributions        <field_values>
4425*a325d9c4SApple OSS Distributions        </field_values>
4426*a325d9c4SApple OSS Distributions      </field>
4427*a325d9c4SApple OSS Distributions        <field
4428*a325d9c4SApple OSS Distributions           id="IXF_4_4"
4429*a325d9c4SApple OSS Distributions           is_variable_length="False"
4430*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4431*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4433*a325d9c4SApple OSS Distributions           is_constant_value="False"
4434*a325d9c4SApple OSS Distributions        >
4435*a325d9c4SApple OSS Distributions          <field_name>IXF</field_name>
4436*a325d9c4SApple OSS Distributions        <field_msb>4</field_msb>
4437*a325d9c4SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*a325d9c4SApple OSS Distributions        <field_description order="before">
4439*a325d9c4SApple OSS Distributions
4440*a325d9c4SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*a325d9c4SApple OSS Distributions
4442*a325d9c4SApple OSS Distributions        </field_description>
4443*a325d9c4SApple OSS Distributions        <field_values>
4444*a325d9c4SApple OSS Distributions
4445*a325d9c4SApple OSS Distributions
4446*a325d9c4SApple OSS Distributions                <field_value_instance>
4447*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4448*a325d9c4SApple OSS Distributions        <field_value_description>
4449*a325d9c4SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*a325d9c4SApple OSS Distributions</field_value_description>
4451*a325d9c4SApple OSS Distributions    </field_value_instance>
4452*a325d9c4SApple OSS Distributions                <field_value_instance>
4453*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4454*a325d9c4SApple OSS Distributions        <field_value_description>
4455*a325d9c4SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*a325d9c4SApple OSS Distributions</field_value_description>
4457*a325d9c4SApple OSS Distributions    </field_value_instance>
4458*a325d9c4SApple OSS Distributions        </field_values>
4459*a325d9c4SApple OSS Distributions          <field_resets>
4460*a325d9c4SApple OSS Distributions
4461*a325d9c4SApple OSS Distributions    <field_reset>
4462*a325d9c4SApple OSS Distributions
4463*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*a325d9c4SApple OSS Distributions
4465*a325d9c4SApple OSS Distributions    </field_reset>
4466*a325d9c4SApple OSS Distributions</field_resets>
4467*a325d9c4SApple OSS Distributions      </field>
4468*a325d9c4SApple OSS Distributions        <field
4469*a325d9c4SApple OSS Distributions           id="UFF_3_3"
4470*a325d9c4SApple OSS Distributions           is_variable_length="False"
4471*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4472*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4474*a325d9c4SApple OSS Distributions           is_constant_value="False"
4475*a325d9c4SApple OSS Distributions        >
4476*a325d9c4SApple OSS Distributions          <field_name>UFF</field_name>
4477*a325d9c4SApple OSS Distributions        <field_msb>3</field_msb>
4478*a325d9c4SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*a325d9c4SApple OSS Distributions        <field_description order="before">
4480*a325d9c4SApple OSS Distributions
4481*a325d9c4SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*a325d9c4SApple OSS Distributions
4483*a325d9c4SApple OSS Distributions        </field_description>
4484*a325d9c4SApple OSS Distributions        <field_values>
4485*a325d9c4SApple OSS Distributions
4486*a325d9c4SApple OSS Distributions
4487*a325d9c4SApple OSS Distributions                <field_value_instance>
4488*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4489*a325d9c4SApple OSS Distributions        <field_value_description>
4490*a325d9c4SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*a325d9c4SApple OSS Distributions</field_value_description>
4492*a325d9c4SApple OSS Distributions    </field_value_instance>
4493*a325d9c4SApple OSS Distributions                <field_value_instance>
4494*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4495*a325d9c4SApple OSS Distributions        <field_value_description>
4496*a325d9c4SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*a325d9c4SApple OSS Distributions</field_value_description>
4498*a325d9c4SApple OSS Distributions    </field_value_instance>
4499*a325d9c4SApple OSS Distributions        </field_values>
4500*a325d9c4SApple OSS Distributions          <field_resets>
4501*a325d9c4SApple OSS Distributions
4502*a325d9c4SApple OSS Distributions    <field_reset>
4503*a325d9c4SApple OSS Distributions
4504*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*a325d9c4SApple OSS Distributions
4506*a325d9c4SApple OSS Distributions    </field_reset>
4507*a325d9c4SApple OSS Distributions</field_resets>
4508*a325d9c4SApple OSS Distributions      </field>
4509*a325d9c4SApple OSS Distributions        <field
4510*a325d9c4SApple OSS Distributions           id="OFF_2_2"
4511*a325d9c4SApple OSS Distributions           is_variable_length="False"
4512*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4513*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4515*a325d9c4SApple OSS Distributions           is_constant_value="False"
4516*a325d9c4SApple OSS Distributions        >
4517*a325d9c4SApple OSS Distributions          <field_name>OFF</field_name>
4518*a325d9c4SApple OSS Distributions        <field_msb>2</field_msb>
4519*a325d9c4SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*a325d9c4SApple OSS Distributions        <field_description order="before">
4521*a325d9c4SApple OSS Distributions
4522*a325d9c4SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*a325d9c4SApple OSS Distributions
4524*a325d9c4SApple OSS Distributions        </field_description>
4525*a325d9c4SApple OSS Distributions        <field_values>
4526*a325d9c4SApple OSS Distributions
4527*a325d9c4SApple OSS Distributions
4528*a325d9c4SApple OSS Distributions                <field_value_instance>
4529*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4530*a325d9c4SApple OSS Distributions        <field_value_description>
4531*a325d9c4SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*a325d9c4SApple OSS Distributions</field_value_description>
4533*a325d9c4SApple OSS Distributions    </field_value_instance>
4534*a325d9c4SApple OSS Distributions                <field_value_instance>
4535*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4536*a325d9c4SApple OSS Distributions        <field_value_description>
4537*a325d9c4SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*a325d9c4SApple OSS Distributions</field_value_description>
4539*a325d9c4SApple OSS Distributions    </field_value_instance>
4540*a325d9c4SApple OSS Distributions        </field_values>
4541*a325d9c4SApple OSS Distributions          <field_resets>
4542*a325d9c4SApple OSS Distributions
4543*a325d9c4SApple OSS Distributions    <field_reset>
4544*a325d9c4SApple OSS Distributions
4545*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*a325d9c4SApple OSS Distributions
4547*a325d9c4SApple OSS Distributions    </field_reset>
4548*a325d9c4SApple OSS Distributions</field_resets>
4549*a325d9c4SApple OSS Distributions      </field>
4550*a325d9c4SApple OSS Distributions        <field
4551*a325d9c4SApple OSS Distributions           id="DZF_1_1"
4552*a325d9c4SApple OSS Distributions           is_variable_length="False"
4553*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4554*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4556*a325d9c4SApple OSS Distributions           is_constant_value="False"
4557*a325d9c4SApple OSS Distributions        >
4558*a325d9c4SApple OSS Distributions          <field_name>DZF</field_name>
4559*a325d9c4SApple OSS Distributions        <field_msb>1</field_msb>
4560*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*a325d9c4SApple OSS Distributions        <field_description order="before">
4562*a325d9c4SApple OSS Distributions
4563*a325d9c4SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*a325d9c4SApple OSS Distributions
4565*a325d9c4SApple OSS Distributions        </field_description>
4566*a325d9c4SApple OSS Distributions        <field_values>
4567*a325d9c4SApple OSS Distributions
4568*a325d9c4SApple OSS Distributions
4569*a325d9c4SApple OSS Distributions                <field_value_instance>
4570*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4571*a325d9c4SApple OSS Distributions        <field_value_description>
4572*a325d9c4SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*a325d9c4SApple OSS Distributions</field_value_description>
4574*a325d9c4SApple OSS Distributions    </field_value_instance>
4575*a325d9c4SApple OSS Distributions                <field_value_instance>
4576*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4577*a325d9c4SApple OSS Distributions        <field_value_description>
4578*a325d9c4SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*a325d9c4SApple OSS Distributions</field_value_description>
4580*a325d9c4SApple OSS Distributions    </field_value_instance>
4581*a325d9c4SApple OSS Distributions        </field_values>
4582*a325d9c4SApple OSS Distributions          <field_resets>
4583*a325d9c4SApple OSS Distributions
4584*a325d9c4SApple OSS Distributions    <field_reset>
4585*a325d9c4SApple OSS Distributions
4586*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*a325d9c4SApple OSS Distributions
4588*a325d9c4SApple OSS Distributions    </field_reset>
4589*a325d9c4SApple OSS Distributions</field_resets>
4590*a325d9c4SApple OSS Distributions      </field>
4591*a325d9c4SApple OSS Distributions        <field
4592*a325d9c4SApple OSS Distributions           id="IOF_0_0"
4593*a325d9c4SApple OSS Distributions           is_variable_length="False"
4594*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4595*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4597*a325d9c4SApple OSS Distributions           is_constant_value="False"
4598*a325d9c4SApple OSS Distributions        >
4599*a325d9c4SApple OSS Distributions          <field_name>IOF</field_name>
4600*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
4601*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*a325d9c4SApple OSS Distributions        <field_description order="before">
4603*a325d9c4SApple OSS Distributions
4604*a325d9c4SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*a325d9c4SApple OSS Distributions
4606*a325d9c4SApple OSS Distributions        </field_description>
4607*a325d9c4SApple OSS Distributions        <field_values>
4608*a325d9c4SApple OSS Distributions
4609*a325d9c4SApple OSS Distributions
4610*a325d9c4SApple OSS Distributions                <field_value_instance>
4611*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4612*a325d9c4SApple OSS Distributions        <field_value_description>
4613*a325d9c4SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*a325d9c4SApple OSS Distributions</field_value_description>
4615*a325d9c4SApple OSS Distributions    </field_value_instance>
4616*a325d9c4SApple OSS Distributions                <field_value_instance>
4617*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4618*a325d9c4SApple OSS Distributions        <field_value_description>
4619*a325d9c4SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*a325d9c4SApple OSS Distributions</field_value_description>
4621*a325d9c4SApple OSS Distributions    </field_value_instance>
4622*a325d9c4SApple OSS Distributions        </field_values>
4623*a325d9c4SApple OSS Distributions          <field_resets>
4624*a325d9c4SApple OSS Distributions
4625*a325d9c4SApple OSS Distributions    <field_reset>
4626*a325d9c4SApple OSS Distributions
4627*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*a325d9c4SApple OSS Distributions
4629*a325d9c4SApple OSS Distributions    </field_reset>
4630*a325d9c4SApple OSS Distributions</field_resets>
4631*a325d9c4SApple OSS Distributions      </field>
4632*a325d9c4SApple OSS Distributions    <text_after_fields>
4633*a325d9c4SApple OSS Distributions
4634*a325d9c4SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*a325d9c4SApple OSS Distributions<list type="unordered">
4636*a325d9c4SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*a325d9c4SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*a325d9c4SApple OSS Distributions</listitem></list>
4639*a325d9c4SApple OSS Distributions
4640*a325d9c4SApple OSS Distributions    </text_after_fields>
4641*a325d9c4SApple OSS Distributions  </fields>
4642*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
4643*a325d9c4SApple OSS Distributions
4644*a325d9c4SApple OSS Distributions
4645*a325d9c4SApple OSS Distributions
4646*a325d9c4SApple OSS Distributions
4647*a325d9c4SApple OSS Distributions
4648*a325d9c4SApple OSS Distributions
4649*a325d9c4SApple OSS Distributions
4650*a325d9c4SApple OSS Distributions
4651*a325d9c4SApple OSS Distributions
4652*a325d9c4SApple OSS Distributions
4653*a325d9c4SApple OSS Distributions
4654*a325d9c4SApple OSS Distributions
4655*a325d9c4SApple OSS Distributions
4656*a325d9c4SApple OSS Distributions
4657*a325d9c4SApple OSS Distributions
4658*a325d9c4SApple OSS Distributions
4659*a325d9c4SApple OSS Distributions
4660*a325d9c4SApple OSS Distributions
4661*a325d9c4SApple OSS Distributions
4662*a325d9c4SApple OSS Distributions
4663*a325d9c4SApple OSS Distributions
4664*a325d9c4SApple OSS Distributions
4665*a325d9c4SApple OSS Distributions
4666*a325d9c4SApple OSS Distributions
4667*a325d9c4SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*a325d9c4SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*a325d9c4SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*a325d9c4SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*a325d9c4SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*a325d9c4SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*a325d9c4SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*a325d9c4SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*a325d9c4SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*a325d9c4SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*a325d9c4SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*a325d9c4SApple OSS Distributions    </reg_fieldset>
4679*a325d9c4SApple OSS Distributions            </partial_fieldset>
4680*a325d9c4SApple OSS Distributions            <partial_fieldset>
4681*a325d9c4SApple OSS Distributions              <fields length="25">
4682*a325d9c4SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*a325d9c4SApple OSS Distributions    <text_before_fields>
4684*a325d9c4SApple OSS Distributions
4685*a325d9c4SApple OSS Distributions
4686*a325d9c4SApple OSS Distributions
4687*a325d9c4SApple OSS Distributions    </text_before_fields>
4688*a325d9c4SApple OSS Distributions
4689*a325d9c4SApple OSS Distributions        <field
4690*a325d9c4SApple OSS Distributions           id="IDS_24_24"
4691*a325d9c4SApple OSS Distributions           is_variable_length="False"
4692*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4693*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4695*a325d9c4SApple OSS Distributions           is_constant_value="False"
4696*a325d9c4SApple OSS Distributions        >
4697*a325d9c4SApple OSS Distributions          <field_name>IDS</field_name>
4698*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
4699*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*a325d9c4SApple OSS Distributions        <field_description order="before">
4701*a325d9c4SApple OSS Distributions
4702*a325d9c4SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*a325d9c4SApple OSS Distributions
4704*a325d9c4SApple OSS Distributions        </field_description>
4705*a325d9c4SApple OSS Distributions        <field_values>
4706*a325d9c4SApple OSS Distributions
4707*a325d9c4SApple OSS Distributions
4708*a325d9c4SApple OSS Distributions                <field_value_instance>
4709*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4710*a325d9c4SApple OSS Distributions        <field_value_description>
4711*a325d9c4SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*a325d9c4SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*a325d9c4SApple OSS Distributions</field_value_description>
4714*a325d9c4SApple OSS Distributions    </field_value_instance>
4715*a325d9c4SApple OSS Distributions                <field_value_instance>
4716*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4717*a325d9c4SApple OSS Distributions        <field_value_description>
4718*a325d9c4SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*a325d9c4SApple OSS Distributions</field_value_description>
4720*a325d9c4SApple OSS Distributions    </field_value_instance>
4721*a325d9c4SApple OSS Distributions        </field_values>
4722*a325d9c4SApple OSS Distributions            <field_description order="after">
4723*a325d9c4SApple OSS Distributions
4724*a325d9c4SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*a325d9c4SApple OSS Distributions
4726*a325d9c4SApple OSS Distributions            </field_description>
4727*a325d9c4SApple OSS Distributions          <field_resets>
4728*a325d9c4SApple OSS Distributions
4729*a325d9c4SApple OSS Distributions    <field_reset>
4730*a325d9c4SApple OSS Distributions
4731*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*a325d9c4SApple OSS Distributions
4733*a325d9c4SApple OSS Distributions    </field_reset>
4734*a325d9c4SApple OSS Distributions</field_resets>
4735*a325d9c4SApple OSS Distributions      </field>
4736*a325d9c4SApple OSS Distributions        <field
4737*a325d9c4SApple OSS Distributions           id="0_23_14"
4738*a325d9c4SApple OSS Distributions           is_variable_length="False"
4739*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4740*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4742*a325d9c4SApple OSS Distributions           is_constant_value="False"
4743*a325d9c4SApple OSS Distributions           rwtype="RES0"
4744*a325d9c4SApple OSS Distributions        >
4745*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
4746*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
4747*a325d9c4SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*a325d9c4SApple OSS Distributions        <field_description order="before">
4749*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*a325d9c4SApple OSS Distributions        </field_description>
4751*a325d9c4SApple OSS Distributions        <field_values>
4752*a325d9c4SApple OSS Distributions        </field_values>
4753*a325d9c4SApple OSS Distributions      </field>
4754*a325d9c4SApple OSS Distributions        <field
4755*a325d9c4SApple OSS Distributions           id="IESB_13_13_1"
4756*a325d9c4SApple OSS Distributions           is_variable_length="False"
4757*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4758*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4760*a325d9c4SApple OSS Distributions           is_constant_value="False"
4761*a325d9c4SApple OSS Distributions        >
4762*a325d9c4SApple OSS Distributions          <field_name>IESB</field_name>
4763*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
4764*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*a325d9c4SApple OSS Distributions        <field_description order="before">
4766*a325d9c4SApple OSS Distributions
4767*a325d9c4SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*a325d9c4SApple OSS Distributions
4769*a325d9c4SApple OSS Distributions        </field_description>
4770*a325d9c4SApple OSS Distributions        <field_values>
4771*a325d9c4SApple OSS Distributions
4772*a325d9c4SApple OSS Distributions
4773*a325d9c4SApple OSS Distributions                <field_value_instance>
4774*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
4775*a325d9c4SApple OSS Distributions        <field_value_description>
4776*a325d9c4SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*a325d9c4SApple OSS Distributions</field_value_description>
4778*a325d9c4SApple OSS Distributions    </field_value_instance>
4779*a325d9c4SApple OSS Distributions                <field_value_instance>
4780*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
4781*a325d9c4SApple OSS Distributions        <field_value_description>
4782*a325d9c4SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*a325d9c4SApple OSS Distributions</field_value_description>
4784*a325d9c4SApple OSS Distributions    </field_value_instance>
4785*a325d9c4SApple OSS Distributions        </field_values>
4786*a325d9c4SApple OSS Distributions            <field_description order="after">
4787*a325d9c4SApple OSS Distributions
4788*a325d9c4SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*a325d9c4SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*a325d9c4SApple OSS Distributions
4791*a325d9c4SApple OSS Distributions            </field_description>
4792*a325d9c4SApple OSS Distributions          <field_resets>
4793*a325d9c4SApple OSS Distributions
4794*a325d9c4SApple OSS Distributions    <field_reset>
4795*a325d9c4SApple OSS Distributions
4796*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*a325d9c4SApple OSS Distributions
4798*a325d9c4SApple OSS Distributions    </field_reset>
4799*a325d9c4SApple OSS Distributions</field_resets>
4800*a325d9c4SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*a325d9c4SApple OSS Distributions      </field>
4802*a325d9c4SApple OSS Distributions        <field
4803*a325d9c4SApple OSS Distributions           id="0_13_13_2"
4804*a325d9c4SApple OSS Distributions           is_variable_length="False"
4805*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4806*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4808*a325d9c4SApple OSS Distributions           is_constant_value="False"
4809*a325d9c4SApple OSS Distributions           rwtype="RES0"
4810*a325d9c4SApple OSS Distributions        >
4811*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
4812*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
4813*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*a325d9c4SApple OSS Distributions        <field_description order="before">
4815*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*a325d9c4SApple OSS Distributions        </field_description>
4817*a325d9c4SApple OSS Distributions        <field_values>
4818*a325d9c4SApple OSS Distributions        </field_values>
4819*a325d9c4SApple OSS Distributions      </field>
4820*a325d9c4SApple OSS Distributions        <field
4821*a325d9c4SApple OSS Distributions           id="AET_12_10"
4822*a325d9c4SApple OSS Distributions           is_variable_length="False"
4823*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4824*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4826*a325d9c4SApple OSS Distributions           is_constant_value="False"
4827*a325d9c4SApple OSS Distributions        >
4828*a325d9c4SApple OSS Distributions          <field_name>AET</field_name>
4829*a325d9c4SApple OSS Distributions        <field_msb>12</field_msb>
4830*a325d9c4SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*a325d9c4SApple OSS Distributions        <field_description order="before">
4832*a325d9c4SApple OSS Distributions
4833*a325d9c4SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*a325d9c4SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*a325d9c4SApple OSS Distributions
4836*a325d9c4SApple OSS Distributions        </field_description>
4837*a325d9c4SApple OSS Distributions        <field_values>
4838*a325d9c4SApple OSS Distributions
4839*a325d9c4SApple OSS Distributions
4840*a325d9c4SApple OSS Distributions                <field_value_instance>
4841*a325d9c4SApple OSS Distributions            <field_value>0b000</field_value>
4842*a325d9c4SApple OSS Distributions        <field_value_description>
4843*a325d9c4SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*a325d9c4SApple OSS Distributions</field_value_description>
4845*a325d9c4SApple OSS Distributions    </field_value_instance>
4846*a325d9c4SApple OSS Distributions                <field_value_instance>
4847*a325d9c4SApple OSS Distributions            <field_value>0b001</field_value>
4848*a325d9c4SApple OSS Distributions        <field_value_description>
4849*a325d9c4SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*a325d9c4SApple OSS Distributions</field_value_description>
4851*a325d9c4SApple OSS Distributions    </field_value_instance>
4852*a325d9c4SApple OSS Distributions                <field_value_instance>
4853*a325d9c4SApple OSS Distributions            <field_value>0b010</field_value>
4854*a325d9c4SApple OSS Distributions        <field_value_description>
4855*a325d9c4SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*a325d9c4SApple OSS Distributions</field_value_description>
4857*a325d9c4SApple OSS Distributions    </field_value_instance>
4858*a325d9c4SApple OSS Distributions                <field_value_instance>
4859*a325d9c4SApple OSS Distributions            <field_value>0b011</field_value>
4860*a325d9c4SApple OSS Distributions        <field_value_description>
4861*a325d9c4SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*a325d9c4SApple OSS Distributions</field_value_description>
4863*a325d9c4SApple OSS Distributions    </field_value_instance>
4864*a325d9c4SApple OSS Distributions                <field_value_instance>
4865*a325d9c4SApple OSS Distributions            <field_value>0b110</field_value>
4866*a325d9c4SApple OSS Distributions        <field_value_description>
4867*a325d9c4SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*a325d9c4SApple OSS Distributions</field_value_description>
4869*a325d9c4SApple OSS Distributions    </field_value_instance>
4870*a325d9c4SApple OSS Distributions        </field_values>
4871*a325d9c4SApple OSS Distributions            <field_description order="after">
4872*a325d9c4SApple OSS Distributions
4873*a325d9c4SApple OSS Distributions  <para>All other values are reserved.</para>
4874*a325d9c4SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*a325d9c4SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*a325d9c4SApple OSS Distributions<list type="unordered">
4877*a325d9c4SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*a325d9c4SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*a325d9c4SApple OSS Distributions</listitem></list>
4880*a325d9c4SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*a325d9c4SApple OSS Distributions
4882*a325d9c4SApple OSS Distributions            </field_description>
4883*a325d9c4SApple OSS Distributions          <field_resets>
4884*a325d9c4SApple OSS Distributions
4885*a325d9c4SApple OSS Distributions    <field_reset>
4886*a325d9c4SApple OSS Distributions
4887*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*a325d9c4SApple OSS Distributions
4889*a325d9c4SApple OSS Distributions    </field_reset>
4890*a325d9c4SApple OSS Distributions</field_resets>
4891*a325d9c4SApple OSS Distributions      </field>
4892*a325d9c4SApple OSS Distributions        <field
4893*a325d9c4SApple OSS Distributions           id="EA_9_9"
4894*a325d9c4SApple OSS Distributions           is_variable_length="False"
4895*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4896*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4898*a325d9c4SApple OSS Distributions           is_constant_value="False"
4899*a325d9c4SApple OSS Distributions        >
4900*a325d9c4SApple OSS Distributions          <field_name>EA</field_name>
4901*a325d9c4SApple OSS Distributions        <field_msb>9</field_msb>
4902*a325d9c4SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*a325d9c4SApple OSS Distributions        <field_description order="before">
4904*a325d9c4SApple OSS Distributions
4905*a325d9c4SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*a325d9c4SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*a325d9c4SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*a325d9c4SApple OSS Distributions<list type="unordered">
4909*a325d9c4SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*a325d9c4SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*a325d9c4SApple OSS Distributions</listitem></list>
4912*a325d9c4SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*a325d9c4SApple OSS Distributions
4914*a325d9c4SApple OSS Distributions        </field_description>
4915*a325d9c4SApple OSS Distributions        <field_values>
4916*a325d9c4SApple OSS Distributions
4917*a325d9c4SApple OSS Distributions
4918*a325d9c4SApple OSS Distributions        </field_values>
4919*a325d9c4SApple OSS Distributions          <field_resets>
4920*a325d9c4SApple OSS Distributions
4921*a325d9c4SApple OSS Distributions    <field_reset>
4922*a325d9c4SApple OSS Distributions
4923*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*a325d9c4SApple OSS Distributions
4925*a325d9c4SApple OSS Distributions    </field_reset>
4926*a325d9c4SApple OSS Distributions</field_resets>
4927*a325d9c4SApple OSS Distributions      </field>
4928*a325d9c4SApple OSS Distributions        <field
4929*a325d9c4SApple OSS Distributions           id="0_8_6"
4930*a325d9c4SApple OSS Distributions           is_variable_length="False"
4931*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4932*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4934*a325d9c4SApple OSS Distributions           is_constant_value="False"
4935*a325d9c4SApple OSS Distributions           rwtype="RES0"
4936*a325d9c4SApple OSS Distributions        >
4937*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
4938*a325d9c4SApple OSS Distributions        <field_msb>8</field_msb>
4939*a325d9c4SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*a325d9c4SApple OSS Distributions        <field_description order="before">
4941*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*a325d9c4SApple OSS Distributions        </field_description>
4943*a325d9c4SApple OSS Distributions        <field_values>
4944*a325d9c4SApple OSS Distributions        </field_values>
4945*a325d9c4SApple OSS Distributions      </field>
4946*a325d9c4SApple OSS Distributions        <field
4947*a325d9c4SApple OSS Distributions           id="DFSC_5_0"
4948*a325d9c4SApple OSS Distributions           is_variable_length="False"
4949*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
4950*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
4952*a325d9c4SApple OSS Distributions           is_constant_value="False"
4953*a325d9c4SApple OSS Distributions        >
4954*a325d9c4SApple OSS Distributions          <field_name>DFSC</field_name>
4955*a325d9c4SApple OSS Distributions        <field_msb>5</field_msb>
4956*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*a325d9c4SApple OSS Distributions        <field_description order="before">
4958*a325d9c4SApple OSS Distributions
4959*a325d9c4SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*a325d9c4SApple OSS Distributions
4961*a325d9c4SApple OSS Distributions        </field_description>
4962*a325d9c4SApple OSS Distributions        <field_values>
4963*a325d9c4SApple OSS Distributions
4964*a325d9c4SApple OSS Distributions
4965*a325d9c4SApple OSS Distributions                <field_value_instance>
4966*a325d9c4SApple OSS Distributions            <field_value>0b000000</field_value>
4967*a325d9c4SApple OSS Distributions        <field_value_description>
4968*a325d9c4SApple OSS Distributions  <para>Uncategorized.</para>
4969*a325d9c4SApple OSS Distributions</field_value_description>
4970*a325d9c4SApple OSS Distributions    </field_value_instance>
4971*a325d9c4SApple OSS Distributions                <field_value_instance>
4972*a325d9c4SApple OSS Distributions            <field_value>0b010001</field_value>
4973*a325d9c4SApple OSS Distributions        <field_value_description>
4974*a325d9c4SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*a325d9c4SApple OSS Distributions</field_value_description>
4976*a325d9c4SApple OSS Distributions    </field_value_instance>
4977*a325d9c4SApple OSS Distributions        </field_values>
4978*a325d9c4SApple OSS Distributions            <field_description order="after">
4979*a325d9c4SApple OSS Distributions
4980*a325d9c4SApple OSS Distributions  <para>All other values are reserved.</para>
4981*a325d9c4SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*a325d9c4SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*a325d9c4SApple OSS Distributions
4984*a325d9c4SApple OSS Distributions            </field_description>
4985*a325d9c4SApple OSS Distributions          <field_resets>
4986*a325d9c4SApple OSS Distributions
4987*a325d9c4SApple OSS Distributions    <field_reset>
4988*a325d9c4SApple OSS Distributions
4989*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*a325d9c4SApple OSS Distributions
4991*a325d9c4SApple OSS Distributions    </field_reset>
4992*a325d9c4SApple OSS Distributions</field_resets>
4993*a325d9c4SApple OSS Distributions      </field>
4994*a325d9c4SApple OSS Distributions    <text_after_fields>
4995*a325d9c4SApple OSS Distributions
4996*a325d9c4SApple OSS Distributions
4997*a325d9c4SApple OSS Distributions
4998*a325d9c4SApple OSS Distributions    </text_after_fields>
4999*a325d9c4SApple OSS Distributions  </fields>
5000*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5001*a325d9c4SApple OSS Distributions
5002*a325d9c4SApple OSS Distributions
5003*a325d9c4SApple OSS Distributions
5004*a325d9c4SApple OSS Distributions
5005*a325d9c4SApple OSS Distributions
5006*a325d9c4SApple OSS Distributions
5007*a325d9c4SApple OSS Distributions
5008*a325d9c4SApple OSS Distributions
5009*a325d9c4SApple OSS Distributions
5010*a325d9c4SApple OSS Distributions
5011*a325d9c4SApple OSS Distributions
5012*a325d9c4SApple OSS Distributions
5013*a325d9c4SApple OSS Distributions
5014*a325d9c4SApple OSS Distributions
5015*a325d9c4SApple OSS Distributions
5016*a325d9c4SApple OSS Distributions
5017*a325d9c4SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*a325d9c4SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*a325d9c4SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*a325d9c4SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*a325d9c4SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*a325d9c4SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*a325d9c4SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*a325d9c4SApple OSS Distributions    </reg_fieldset>
5025*a325d9c4SApple OSS Distributions            </partial_fieldset>
5026*a325d9c4SApple OSS Distributions            <partial_fieldset>
5027*a325d9c4SApple OSS Distributions              <fields length="25">
5028*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*a325d9c4SApple OSS Distributions    <text_before_fields>
5030*a325d9c4SApple OSS Distributions
5031*a325d9c4SApple OSS Distributions
5032*a325d9c4SApple OSS Distributions
5033*a325d9c4SApple OSS Distributions    </text_before_fields>
5034*a325d9c4SApple OSS Distributions
5035*a325d9c4SApple OSS Distributions        <field
5036*a325d9c4SApple OSS Distributions           id="0_24_6"
5037*a325d9c4SApple OSS Distributions           is_variable_length="False"
5038*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5039*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5041*a325d9c4SApple OSS Distributions           is_constant_value="False"
5042*a325d9c4SApple OSS Distributions           rwtype="RES0"
5043*a325d9c4SApple OSS Distributions        >
5044*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5045*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5046*a325d9c4SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*a325d9c4SApple OSS Distributions        <field_description order="before">
5048*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*a325d9c4SApple OSS Distributions        </field_description>
5050*a325d9c4SApple OSS Distributions        <field_values>
5051*a325d9c4SApple OSS Distributions        </field_values>
5052*a325d9c4SApple OSS Distributions      </field>
5053*a325d9c4SApple OSS Distributions        <field
5054*a325d9c4SApple OSS Distributions           id="IFSC_5_0"
5055*a325d9c4SApple OSS Distributions           is_variable_length="False"
5056*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5057*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5059*a325d9c4SApple OSS Distributions           is_constant_value="False"
5060*a325d9c4SApple OSS Distributions        >
5061*a325d9c4SApple OSS Distributions          <field_name>IFSC</field_name>
5062*a325d9c4SApple OSS Distributions        <field_msb>5</field_msb>
5063*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*a325d9c4SApple OSS Distributions        <field_description order="before">
5065*a325d9c4SApple OSS Distributions
5066*a325d9c4SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*a325d9c4SApple OSS Distributions
5068*a325d9c4SApple OSS Distributions        </field_description>
5069*a325d9c4SApple OSS Distributions        <field_values>
5070*a325d9c4SApple OSS Distributions
5071*a325d9c4SApple OSS Distributions
5072*a325d9c4SApple OSS Distributions        </field_values>
5073*a325d9c4SApple OSS Distributions          <field_resets>
5074*a325d9c4SApple OSS Distributions
5075*a325d9c4SApple OSS Distributions    <field_reset>
5076*a325d9c4SApple OSS Distributions
5077*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*a325d9c4SApple OSS Distributions
5079*a325d9c4SApple OSS Distributions    </field_reset>
5080*a325d9c4SApple OSS Distributions</field_resets>
5081*a325d9c4SApple OSS Distributions      </field>
5082*a325d9c4SApple OSS Distributions    <text_after_fields>
5083*a325d9c4SApple OSS Distributions
5084*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*a325d9c4SApple OSS Distributions<list type="unordered">
5086*a325d9c4SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*a325d9c4SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*a325d9c4SApple OSS Distributions</listitem></list>
5089*a325d9c4SApple OSS Distributions
5090*a325d9c4SApple OSS Distributions    </text_after_fields>
5091*a325d9c4SApple OSS Distributions  </fields>
5092*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5093*a325d9c4SApple OSS Distributions
5094*a325d9c4SApple OSS Distributions
5095*a325d9c4SApple OSS Distributions
5096*a325d9c4SApple OSS Distributions
5097*a325d9c4SApple OSS Distributions
5098*a325d9c4SApple OSS Distributions
5099*a325d9c4SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*a325d9c4SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*a325d9c4SApple OSS Distributions    </reg_fieldset>
5102*a325d9c4SApple OSS Distributions            </partial_fieldset>
5103*a325d9c4SApple OSS Distributions            <partial_fieldset>
5104*a325d9c4SApple OSS Distributions              <fields length="25">
5105*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*a325d9c4SApple OSS Distributions    <text_before_fields>
5107*a325d9c4SApple OSS Distributions
5108*a325d9c4SApple OSS Distributions
5109*a325d9c4SApple OSS Distributions
5110*a325d9c4SApple OSS Distributions    </text_before_fields>
5111*a325d9c4SApple OSS Distributions
5112*a325d9c4SApple OSS Distributions        <field
5113*a325d9c4SApple OSS Distributions           id="ISV_24_24"
5114*a325d9c4SApple OSS Distributions           is_variable_length="False"
5115*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5116*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5118*a325d9c4SApple OSS Distributions           is_constant_value="False"
5119*a325d9c4SApple OSS Distributions        >
5120*a325d9c4SApple OSS Distributions          <field_name>ISV</field_name>
5121*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5122*a325d9c4SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*a325d9c4SApple OSS Distributions        <field_description order="before">
5124*a325d9c4SApple OSS Distributions
5125*a325d9c4SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*a325d9c4SApple OSS Distributions
5127*a325d9c4SApple OSS Distributions        </field_description>
5128*a325d9c4SApple OSS Distributions        <field_values>
5129*a325d9c4SApple OSS Distributions
5130*a325d9c4SApple OSS Distributions
5131*a325d9c4SApple OSS Distributions                <field_value_instance>
5132*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5133*a325d9c4SApple OSS Distributions        <field_value_description>
5134*a325d9c4SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*a325d9c4SApple OSS Distributions</field_value_description>
5136*a325d9c4SApple OSS Distributions    </field_value_instance>
5137*a325d9c4SApple OSS Distributions                <field_value_instance>
5138*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5139*a325d9c4SApple OSS Distributions        <field_value_description>
5140*a325d9c4SApple OSS Distributions  <para>EX bit is valid.</para>
5141*a325d9c4SApple OSS Distributions</field_value_description>
5142*a325d9c4SApple OSS Distributions    </field_value_instance>
5143*a325d9c4SApple OSS Distributions        </field_values>
5144*a325d9c4SApple OSS Distributions            <field_description order="after">
5145*a325d9c4SApple OSS Distributions
5146*a325d9c4SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*a325d9c4SApple OSS Distributions
5148*a325d9c4SApple OSS Distributions            </field_description>
5149*a325d9c4SApple OSS Distributions          <field_resets>
5150*a325d9c4SApple OSS Distributions
5151*a325d9c4SApple OSS Distributions    <field_reset>
5152*a325d9c4SApple OSS Distributions
5153*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*a325d9c4SApple OSS Distributions
5155*a325d9c4SApple OSS Distributions    </field_reset>
5156*a325d9c4SApple OSS Distributions</field_resets>
5157*a325d9c4SApple OSS Distributions      </field>
5158*a325d9c4SApple OSS Distributions        <field
5159*a325d9c4SApple OSS Distributions           id="0_23_7"
5160*a325d9c4SApple OSS Distributions           is_variable_length="False"
5161*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5162*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5164*a325d9c4SApple OSS Distributions           is_constant_value="False"
5165*a325d9c4SApple OSS Distributions           rwtype="RES0"
5166*a325d9c4SApple OSS Distributions        >
5167*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5168*a325d9c4SApple OSS Distributions        <field_msb>23</field_msb>
5169*a325d9c4SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*a325d9c4SApple OSS Distributions        <field_description order="before">
5171*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*a325d9c4SApple OSS Distributions        </field_description>
5173*a325d9c4SApple OSS Distributions        <field_values>
5174*a325d9c4SApple OSS Distributions        </field_values>
5175*a325d9c4SApple OSS Distributions      </field>
5176*a325d9c4SApple OSS Distributions        <field
5177*a325d9c4SApple OSS Distributions           id="EX_6_6"
5178*a325d9c4SApple OSS Distributions           is_variable_length="False"
5179*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5180*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5182*a325d9c4SApple OSS Distributions           is_constant_value="False"
5183*a325d9c4SApple OSS Distributions        >
5184*a325d9c4SApple OSS Distributions          <field_name>EX</field_name>
5185*a325d9c4SApple OSS Distributions        <field_msb>6</field_msb>
5186*a325d9c4SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*a325d9c4SApple OSS Distributions        <field_description order="before">
5188*a325d9c4SApple OSS Distributions
5189*a325d9c4SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*a325d9c4SApple OSS Distributions
5191*a325d9c4SApple OSS Distributions        </field_description>
5192*a325d9c4SApple OSS Distributions        <field_values>
5193*a325d9c4SApple OSS Distributions
5194*a325d9c4SApple OSS Distributions
5195*a325d9c4SApple OSS Distributions                <field_value_instance>
5196*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5197*a325d9c4SApple OSS Distributions        <field_value_description>
5198*a325d9c4SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*a325d9c4SApple OSS Distributions</field_value_description>
5200*a325d9c4SApple OSS Distributions    </field_value_instance>
5201*a325d9c4SApple OSS Distributions                <field_value_instance>
5202*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5203*a325d9c4SApple OSS Distributions        <field_value_description>
5204*a325d9c4SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*a325d9c4SApple OSS Distributions</field_value_description>
5206*a325d9c4SApple OSS Distributions    </field_value_instance>
5207*a325d9c4SApple OSS Distributions        </field_values>
5208*a325d9c4SApple OSS Distributions            <field_description order="after">
5209*a325d9c4SApple OSS Distributions
5210*a325d9c4SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*a325d9c4SApple OSS Distributions
5212*a325d9c4SApple OSS Distributions            </field_description>
5213*a325d9c4SApple OSS Distributions          <field_resets>
5214*a325d9c4SApple OSS Distributions
5215*a325d9c4SApple OSS Distributions    <field_reset>
5216*a325d9c4SApple OSS Distributions
5217*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*a325d9c4SApple OSS Distributions
5219*a325d9c4SApple OSS Distributions    </field_reset>
5220*a325d9c4SApple OSS Distributions</field_resets>
5221*a325d9c4SApple OSS Distributions      </field>
5222*a325d9c4SApple OSS Distributions        <field
5223*a325d9c4SApple OSS Distributions           id="IFSC_5_0"
5224*a325d9c4SApple OSS Distributions           is_variable_length="False"
5225*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5226*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5228*a325d9c4SApple OSS Distributions           is_constant_value="False"
5229*a325d9c4SApple OSS Distributions        >
5230*a325d9c4SApple OSS Distributions          <field_name>IFSC</field_name>
5231*a325d9c4SApple OSS Distributions        <field_msb>5</field_msb>
5232*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*a325d9c4SApple OSS Distributions        <field_description order="before">
5234*a325d9c4SApple OSS Distributions
5235*a325d9c4SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*a325d9c4SApple OSS Distributions
5237*a325d9c4SApple OSS Distributions        </field_description>
5238*a325d9c4SApple OSS Distributions        <field_values>
5239*a325d9c4SApple OSS Distributions
5240*a325d9c4SApple OSS Distributions
5241*a325d9c4SApple OSS Distributions        </field_values>
5242*a325d9c4SApple OSS Distributions          <field_resets>
5243*a325d9c4SApple OSS Distributions
5244*a325d9c4SApple OSS Distributions    <field_reset>
5245*a325d9c4SApple OSS Distributions
5246*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*a325d9c4SApple OSS Distributions
5248*a325d9c4SApple OSS Distributions    </field_reset>
5249*a325d9c4SApple OSS Distributions</field_resets>
5250*a325d9c4SApple OSS Distributions      </field>
5251*a325d9c4SApple OSS Distributions    <text_after_fields>
5252*a325d9c4SApple OSS Distributions
5253*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*a325d9c4SApple OSS Distributions
5255*a325d9c4SApple OSS Distributions    </text_after_fields>
5256*a325d9c4SApple OSS Distributions  </fields>
5257*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5258*a325d9c4SApple OSS Distributions
5259*a325d9c4SApple OSS Distributions
5260*a325d9c4SApple OSS Distributions
5261*a325d9c4SApple OSS Distributions
5262*a325d9c4SApple OSS Distributions
5263*a325d9c4SApple OSS Distributions
5264*a325d9c4SApple OSS Distributions
5265*a325d9c4SApple OSS Distributions
5266*a325d9c4SApple OSS Distributions
5267*a325d9c4SApple OSS Distributions
5268*a325d9c4SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*a325d9c4SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*a325d9c4SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*a325d9c4SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*a325d9c4SApple OSS Distributions    </reg_fieldset>
5273*a325d9c4SApple OSS Distributions            </partial_fieldset>
5274*a325d9c4SApple OSS Distributions            <partial_fieldset>
5275*a325d9c4SApple OSS Distributions              <fields length="25">
5276*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*a325d9c4SApple OSS Distributions    <text_before_fields>
5278*a325d9c4SApple OSS Distributions
5279*a325d9c4SApple OSS Distributions
5280*a325d9c4SApple OSS Distributions
5281*a325d9c4SApple OSS Distributions    </text_before_fields>
5282*a325d9c4SApple OSS Distributions
5283*a325d9c4SApple OSS Distributions        <field
5284*a325d9c4SApple OSS Distributions           id="0_24_14"
5285*a325d9c4SApple OSS Distributions           is_variable_length="False"
5286*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5287*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5289*a325d9c4SApple OSS Distributions           is_constant_value="False"
5290*a325d9c4SApple OSS Distributions           rwtype="RES0"
5291*a325d9c4SApple OSS Distributions        >
5292*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5293*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5294*a325d9c4SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*a325d9c4SApple OSS Distributions        <field_description order="before">
5296*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*a325d9c4SApple OSS Distributions        </field_description>
5298*a325d9c4SApple OSS Distributions        <field_values>
5299*a325d9c4SApple OSS Distributions        </field_values>
5300*a325d9c4SApple OSS Distributions      </field>
5301*a325d9c4SApple OSS Distributions        <field
5302*a325d9c4SApple OSS Distributions           id="VNCR_13_13_1"
5303*a325d9c4SApple OSS Distributions           is_variable_length="False"
5304*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5305*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5307*a325d9c4SApple OSS Distributions           is_constant_value="False"
5308*a325d9c4SApple OSS Distributions        >
5309*a325d9c4SApple OSS Distributions          <field_name>VNCR</field_name>
5310*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
5311*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*a325d9c4SApple OSS Distributions        <field_description order="before">
5313*a325d9c4SApple OSS Distributions
5314*a325d9c4SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*a325d9c4SApple OSS Distributions
5316*a325d9c4SApple OSS Distributions        </field_description>
5317*a325d9c4SApple OSS Distributions        <field_values>
5318*a325d9c4SApple OSS Distributions
5319*a325d9c4SApple OSS Distributions
5320*a325d9c4SApple OSS Distributions                <field_value_instance>
5321*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5322*a325d9c4SApple OSS Distributions        <field_value_description>
5323*a325d9c4SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*a325d9c4SApple OSS Distributions</field_value_description>
5325*a325d9c4SApple OSS Distributions    </field_value_instance>
5326*a325d9c4SApple OSS Distributions                <field_value_instance>
5327*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5328*a325d9c4SApple OSS Distributions        <field_value_description>
5329*a325d9c4SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*a325d9c4SApple OSS Distributions</field_value_description>
5331*a325d9c4SApple OSS Distributions    </field_value_instance>
5332*a325d9c4SApple OSS Distributions        </field_values>
5333*a325d9c4SApple OSS Distributions            <field_description order="after">
5334*a325d9c4SApple OSS Distributions
5335*a325d9c4SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*a325d9c4SApple OSS Distributions
5337*a325d9c4SApple OSS Distributions            </field_description>
5338*a325d9c4SApple OSS Distributions          <field_resets>
5339*a325d9c4SApple OSS Distributions
5340*a325d9c4SApple OSS Distributions    <field_reset>
5341*a325d9c4SApple OSS Distributions
5342*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*a325d9c4SApple OSS Distributions
5344*a325d9c4SApple OSS Distributions    </field_reset>
5345*a325d9c4SApple OSS Distributions</field_resets>
5346*a325d9c4SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*a325d9c4SApple OSS Distributions      </field>
5348*a325d9c4SApple OSS Distributions        <field
5349*a325d9c4SApple OSS Distributions           id="0_13_13_2"
5350*a325d9c4SApple OSS Distributions           is_variable_length="False"
5351*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5352*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5354*a325d9c4SApple OSS Distributions           is_constant_value="False"
5355*a325d9c4SApple OSS Distributions           rwtype="RES0"
5356*a325d9c4SApple OSS Distributions        >
5357*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5358*a325d9c4SApple OSS Distributions        <field_msb>13</field_msb>
5359*a325d9c4SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*a325d9c4SApple OSS Distributions        <field_description order="before">
5361*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*a325d9c4SApple OSS Distributions        </field_description>
5363*a325d9c4SApple OSS Distributions        <field_values>
5364*a325d9c4SApple OSS Distributions        </field_values>
5365*a325d9c4SApple OSS Distributions      </field>
5366*a325d9c4SApple OSS Distributions        <field
5367*a325d9c4SApple OSS Distributions           id="0_12_9"
5368*a325d9c4SApple OSS Distributions           is_variable_length="False"
5369*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5370*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5372*a325d9c4SApple OSS Distributions           is_constant_value="False"
5373*a325d9c4SApple OSS Distributions           rwtype="RES0"
5374*a325d9c4SApple OSS Distributions        >
5375*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5376*a325d9c4SApple OSS Distributions        <field_msb>12</field_msb>
5377*a325d9c4SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*a325d9c4SApple OSS Distributions        <field_description order="before">
5379*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*a325d9c4SApple OSS Distributions        </field_description>
5381*a325d9c4SApple OSS Distributions        <field_values>
5382*a325d9c4SApple OSS Distributions        </field_values>
5383*a325d9c4SApple OSS Distributions      </field>
5384*a325d9c4SApple OSS Distributions        <field
5385*a325d9c4SApple OSS Distributions           id="CM_8_8"
5386*a325d9c4SApple OSS Distributions           is_variable_length="False"
5387*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5388*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5390*a325d9c4SApple OSS Distributions           is_constant_value="False"
5391*a325d9c4SApple OSS Distributions        >
5392*a325d9c4SApple OSS Distributions          <field_name>CM</field_name>
5393*a325d9c4SApple OSS Distributions        <field_msb>8</field_msb>
5394*a325d9c4SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*a325d9c4SApple OSS Distributions        <field_description order="before">
5396*a325d9c4SApple OSS Distributions
5397*a325d9c4SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*a325d9c4SApple OSS Distributions
5399*a325d9c4SApple OSS Distributions        </field_description>
5400*a325d9c4SApple OSS Distributions        <field_values>
5401*a325d9c4SApple OSS Distributions
5402*a325d9c4SApple OSS Distributions
5403*a325d9c4SApple OSS Distributions                <field_value_instance>
5404*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5405*a325d9c4SApple OSS Distributions        <field_value_description>
5406*a325d9c4SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*a325d9c4SApple OSS Distributions</field_value_description>
5408*a325d9c4SApple OSS Distributions    </field_value_instance>
5409*a325d9c4SApple OSS Distributions                <field_value_instance>
5410*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5411*a325d9c4SApple OSS Distributions        <field_value_description>
5412*a325d9c4SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*a325d9c4SApple OSS Distributions</field_value_description>
5414*a325d9c4SApple OSS Distributions    </field_value_instance>
5415*a325d9c4SApple OSS Distributions        </field_values>
5416*a325d9c4SApple OSS Distributions          <field_resets>
5417*a325d9c4SApple OSS Distributions
5418*a325d9c4SApple OSS Distributions    <field_reset>
5419*a325d9c4SApple OSS Distributions
5420*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*a325d9c4SApple OSS Distributions
5422*a325d9c4SApple OSS Distributions    </field_reset>
5423*a325d9c4SApple OSS Distributions</field_resets>
5424*a325d9c4SApple OSS Distributions      </field>
5425*a325d9c4SApple OSS Distributions        <field
5426*a325d9c4SApple OSS Distributions           id="0_7_7"
5427*a325d9c4SApple OSS Distributions           is_variable_length="False"
5428*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5429*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5431*a325d9c4SApple OSS Distributions           is_constant_value="False"
5432*a325d9c4SApple OSS Distributions           rwtype="RES0"
5433*a325d9c4SApple OSS Distributions        >
5434*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5435*a325d9c4SApple OSS Distributions        <field_msb>7</field_msb>
5436*a325d9c4SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*a325d9c4SApple OSS Distributions        <field_description order="before">
5438*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*a325d9c4SApple OSS Distributions        </field_description>
5440*a325d9c4SApple OSS Distributions        <field_values>
5441*a325d9c4SApple OSS Distributions        </field_values>
5442*a325d9c4SApple OSS Distributions      </field>
5443*a325d9c4SApple OSS Distributions        <field
5444*a325d9c4SApple OSS Distributions           id="WnR_6_6"
5445*a325d9c4SApple OSS Distributions           is_variable_length="False"
5446*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5447*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5449*a325d9c4SApple OSS Distributions           is_constant_value="False"
5450*a325d9c4SApple OSS Distributions        >
5451*a325d9c4SApple OSS Distributions          <field_name>WnR</field_name>
5452*a325d9c4SApple OSS Distributions        <field_msb>6</field_msb>
5453*a325d9c4SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*a325d9c4SApple OSS Distributions        <field_description order="before">
5455*a325d9c4SApple OSS Distributions
5456*a325d9c4SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*a325d9c4SApple OSS Distributions
5458*a325d9c4SApple OSS Distributions        </field_description>
5459*a325d9c4SApple OSS Distributions        <field_values>
5460*a325d9c4SApple OSS Distributions
5461*a325d9c4SApple OSS Distributions
5462*a325d9c4SApple OSS Distributions                <field_value_instance>
5463*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5464*a325d9c4SApple OSS Distributions        <field_value_description>
5465*a325d9c4SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*a325d9c4SApple OSS Distributions</field_value_description>
5467*a325d9c4SApple OSS Distributions    </field_value_instance>
5468*a325d9c4SApple OSS Distributions                <field_value_instance>
5469*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5470*a325d9c4SApple OSS Distributions        <field_value_description>
5471*a325d9c4SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*a325d9c4SApple OSS Distributions</field_value_description>
5473*a325d9c4SApple OSS Distributions    </field_value_instance>
5474*a325d9c4SApple OSS Distributions        </field_values>
5475*a325d9c4SApple OSS Distributions            <field_description order="after">
5476*a325d9c4SApple OSS Distributions
5477*a325d9c4SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*a325d9c4SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*a325d9c4SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*a325d9c4SApple OSS Distributions
5481*a325d9c4SApple OSS Distributions            </field_description>
5482*a325d9c4SApple OSS Distributions          <field_resets>
5483*a325d9c4SApple OSS Distributions
5484*a325d9c4SApple OSS Distributions    <field_reset>
5485*a325d9c4SApple OSS Distributions
5486*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*a325d9c4SApple OSS Distributions
5488*a325d9c4SApple OSS Distributions    </field_reset>
5489*a325d9c4SApple OSS Distributions</field_resets>
5490*a325d9c4SApple OSS Distributions      </field>
5491*a325d9c4SApple OSS Distributions        <field
5492*a325d9c4SApple OSS Distributions           id="DFSC_5_0"
5493*a325d9c4SApple OSS Distributions           is_variable_length="False"
5494*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5495*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5497*a325d9c4SApple OSS Distributions           is_constant_value="False"
5498*a325d9c4SApple OSS Distributions        >
5499*a325d9c4SApple OSS Distributions          <field_name>DFSC</field_name>
5500*a325d9c4SApple OSS Distributions        <field_msb>5</field_msb>
5501*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*a325d9c4SApple OSS Distributions        <field_description order="before">
5503*a325d9c4SApple OSS Distributions
5504*a325d9c4SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*a325d9c4SApple OSS Distributions
5506*a325d9c4SApple OSS Distributions        </field_description>
5507*a325d9c4SApple OSS Distributions        <field_values>
5508*a325d9c4SApple OSS Distributions
5509*a325d9c4SApple OSS Distributions
5510*a325d9c4SApple OSS Distributions        </field_values>
5511*a325d9c4SApple OSS Distributions          <field_resets>
5512*a325d9c4SApple OSS Distributions
5513*a325d9c4SApple OSS Distributions    <field_reset>
5514*a325d9c4SApple OSS Distributions
5515*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*a325d9c4SApple OSS Distributions
5517*a325d9c4SApple OSS Distributions    </field_reset>
5518*a325d9c4SApple OSS Distributions</field_resets>
5519*a325d9c4SApple OSS Distributions      </field>
5520*a325d9c4SApple OSS Distributions    <text_after_fields>
5521*a325d9c4SApple OSS Distributions
5522*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*a325d9c4SApple OSS Distributions
5524*a325d9c4SApple OSS Distributions    </text_after_fields>
5525*a325d9c4SApple OSS Distributions  </fields>
5526*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5527*a325d9c4SApple OSS Distributions
5528*a325d9c4SApple OSS Distributions
5529*a325d9c4SApple OSS Distributions
5530*a325d9c4SApple OSS Distributions
5531*a325d9c4SApple OSS Distributions
5532*a325d9c4SApple OSS Distributions
5533*a325d9c4SApple OSS Distributions
5534*a325d9c4SApple OSS Distributions
5535*a325d9c4SApple OSS Distributions
5536*a325d9c4SApple OSS Distributions
5537*a325d9c4SApple OSS Distributions
5538*a325d9c4SApple OSS Distributions
5539*a325d9c4SApple OSS Distributions
5540*a325d9c4SApple OSS Distributions
5541*a325d9c4SApple OSS Distributions
5542*a325d9c4SApple OSS Distributions
5543*a325d9c4SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*a325d9c4SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*a325d9c4SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*a325d9c4SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*a325d9c4SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*a325d9c4SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*a325d9c4SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*a325d9c4SApple OSS Distributions    </reg_fieldset>
5551*a325d9c4SApple OSS Distributions            </partial_fieldset>
5552*a325d9c4SApple OSS Distributions            <partial_fieldset>
5553*a325d9c4SApple OSS Distributions              <fields length="25">
5554*a325d9c4SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*a325d9c4SApple OSS Distributions    <text_before_fields>
5556*a325d9c4SApple OSS Distributions
5557*a325d9c4SApple OSS Distributions
5558*a325d9c4SApple OSS Distributions
5559*a325d9c4SApple OSS Distributions    </text_before_fields>
5560*a325d9c4SApple OSS Distributions
5561*a325d9c4SApple OSS Distributions        <field
5562*a325d9c4SApple OSS Distributions           id="0_24_16"
5563*a325d9c4SApple OSS Distributions           is_variable_length="False"
5564*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5565*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5567*a325d9c4SApple OSS Distributions           is_constant_value="False"
5568*a325d9c4SApple OSS Distributions           rwtype="RES0"
5569*a325d9c4SApple OSS Distributions        >
5570*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5571*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5572*a325d9c4SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*a325d9c4SApple OSS Distributions        <field_description order="before">
5574*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*a325d9c4SApple OSS Distributions        </field_description>
5576*a325d9c4SApple OSS Distributions        <field_values>
5577*a325d9c4SApple OSS Distributions        </field_values>
5578*a325d9c4SApple OSS Distributions      </field>
5579*a325d9c4SApple OSS Distributions        <field
5580*a325d9c4SApple OSS Distributions           id="Comment_15_0"
5581*a325d9c4SApple OSS Distributions           is_variable_length="False"
5582*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5583*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5585*a325d9c4SApple OSS Distributions           is_constant_value="False"
5586*a325d9c4SApple OSS Distributions        >
5587*a325d9c4SApple OSS Distributions          <field_name>Comment</field_name>
5588*a325d9c4SApple OSS Distributions        <field_msb>15</field_msb>
5589*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*a325d9c4SApple OSS Distributions        <field_description order="before">
5591*a325d9c4SApple OSS Distributions
5592*a325d9c4SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*a325d9c4SApple OSS Distributions
5594*a325d9c4SApple OSS Distributions        </field_description>
5595*a325d9c4SApple OSS Distributions        <field_values>
5596*a325d9c4SApple OSS Distributions
5597*a325d9c4SApple OSS Distributions
5598*a325d9c4SApple OSS Distributions        </field_values>
5599*a325d9c4SApple OSS Distributions          <field_resets>
5600*a325d9c4SApple OSS Distributions
5601*a325d9c4SApple OSS Distributions    <field_reset>
5602*a325d9c4SApple OSS Distributions
5603*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*a325d9c4SApple OSS Distributions
5605*a325d9c4SApple OSS Distributions    </field_reset>
5606*a325d9c4SApple OSS Distributions</field_resets>
5607*a325d9c4SApple OSS Distributions      </field>
5608*a325d9c4SApple OSS Distributions    <text_after_fields>
5609*a325d9c4SApple OSS Distributions
5610*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*a325d9c4SApple OSS Distributions
5612*a325d9c4SApple OSS Distributions    </text_after_fields>
5613*a325d9c4SApple OSS Distributions  </fields>
5614*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5615*a325d9c4SApple OSS Distributions
5616*a325d9c4SApple OSS Distributions
5617*a325d9c4SApple OSS Distributions
5618*a325d9c4SApple OSS Distributions
5619*a325d9c4SApple OSS Distributions
5620*a325d9c4SApple OSS Distributions
5621*a325d9c4SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*a325d9c4SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*a325d9c4SApple OSS Distributions    </reg_fieldset>
5624*a325d9c4SApple OSS Distributions            </partial_fieldset>
5625*a325d9c4SApple OSS Distributions            <partial_fieldset>
5626*a325d9c4SApple OSS Distributions              <fields length="25">
5627*a325d9c4SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*a325d9c4SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*a325d9c4SApple OSS Distributions    <text_before_fields>
5630*a325d9c4SApple OSS Distributions
5631*a325d9c4SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*a325d9c4SApple OSS Distributions
5633*a325d9c4SApple OSS Distributions    </text_before_fields>
5634*a325d9c4SApple OSS Distributions
5635*a325d9c4SApple OSS Distributions        <field
5636*a325d9c4SApple OSS Distributions           id="0_24_2"
5637*a325d9c4SApple OSS Distributions           is_variable_length="False"
5638*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5639*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5641*a325d9c4SApple OSS Distributions           is_constant_value="False"
5642*a325d9c4SApple OSS Distributions           rwtype="RES0"
5643*a325d9c4SApple OSS Distributions        >
5644*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5645*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5646*a325d9c4SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*a325d9c4SApple OSS Distributions        <field_description order="before">
5648*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*a325d9c4SApple OSS Distributions        </field_description>
5650*a325d9c4SApple OSS Distributions        <field_values>
5651*a325d9c4SApple OSS Distributions        </field_values>
5652*a325d9c4SApple OSS Distributions      </field>
5653*a325d9c4SApple OSS Distributions        <field
5654*a325d9c4SApple OSS Distributions           id="ERET_1_1"
5655*a325d9c4SApple OSS Distributions           is_variable_length="False"
5656*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5657*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5659*a325d9c4SApple OSS Distributions           is_constant_value="False"
5660*a325d9c4SApple OSS Distributions        >
5661*a325d9c4SApple OSS Distributions          <field_name>ERET</field_name>
5662*a325d9c4SApple OSS Distributions        <field_msb>1</field_msb>
5663*a325d9c4SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*a325d9c4SApple OSS Distributions        <field_description order="before">
5665*a325d9c4SApple OSS Distributions
5666*a325d9c4SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*a325d9c4SApple OSS Distributions
5668*a325d9c4SApple OSS Distributions        </field_description>
5669*a325d9c4SApple OSS Distributions        <field_values>
5670*a325d9c4SApple OSS Distributions
5671*a325d9c4SApple OSS Distributions
5672*a325d9c4SApple OSS Distributions                <field_value_instance>
5673*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5674*a325d9c4SApple OSS Distributions        <field_value_description>
5675*a325d9c4SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*a325d9c4SApple OSS Distributions</field_value_description>
5677*a325d9c4SApple OSS Distributions    </field_value_instance>
5678*a325d9c4SApple OSS Distributions                <field_value_instance>
5679*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5680*a325d9c4SApple OSS Distributions        <field_value_description>
5681*a325d9c4SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*a325d9c4SApple OSS Distributions</field_value_description>
5683*a325d9c4SApple OSS Distributions    </field_value_instance>
5684*a325d9c4SApple OSS Distributions        </field_values>
5685*a325d9c4SApple OSS Distributions            <field_description order="after">
5686*a325d9c4SApple OSS Distributions
5687*a325d9c4SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*a325d9c4SApple OSS Distributions
5689*a325d9c4SApple OSS Distributions            </field_description>
5690*a325d9c4SApple OSS Distributions          <field_resets>
5691*a325d9c4SApple OSS Distributions
5692*a325d9c4SApple OSS Distributions    <field_reset>
5693*a325d9c4SApple OSS Distributions
5694*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*a325d9c4SApple OSS Distributions
5696*a325d9c4SApple OSS Distributions    </field_reset>
5697*a325d9c4SApple OSS Distributions</field_resets>
5698*a325d9c4SApple OSS Distributions      </field>
5699*a325d9c4SApple OSS Distributions        <field
5700*a325d9c4SApple OSS Distributions           id="ERETA_0_0"
5701*a325d9c4SApple OSS Distributions           is_variable_length="False"
5702*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5703*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5705*a325d9c4SApple OSS Distributions           is_constant_value="False"
5706*a325d9c4SApple OSS Distributions        >
5707*a325d9c4SApple OSS Distributions          <field_name>ERETA</field_name>
5708*a325d9c4SApple OSS Distributions        <field_msb>0</field_msb>
5709*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*a325d9c4SApple OSS Distributions        <field_description order="before">
5711*a325d9c4SApple OSS Distributions
5712*a325d9c4SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*a325d9c4SApple OSS Distributions
5714*a325d9c4SApple OSS Distributions        </field_description>
5715*a325d9c4SApple OSS Distributions        <field_values>
5716*a325d9c4SApple OSS Distributions
5717*a325d9c4SApple OSS Distributions
5718*a325d9c4SApple OSS Distributions                <field_value_instance>
5719*a325d9c4SApple OSS Distributions            <field_value>0b0</field_value>
5720*a325d9c4SApple OSS Distributions        <field_value_description>
5721*a325d9c4SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*a325d9c4SApple OSS Distributions</field_value_description>
5723*a325d9c4SApple OSS Distributions    </field_value_instance>
5724*a325d9c4SApple OSS Distributions                <field_value_instance>
5725*a325d9c4SApple OSS Distributions            <field_value>0b1</field_value>
5726*a325d9c4SApple OSS Distributions        <field_value_description>
5727*a325d9c4SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*a325d9c4SApple OSS Distributions</field_value_description>
5729*a325d9c4SApple OSS Distributions    </field_value_instance>
5730*a325d9c4SApple OSS Distributions        </field_values>
5731*a325d9c4SApple OSS Distributions            <field_description order="after">
5732*a325d9c4SApple OSS Distributions
5733*a325d9c4SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*a325d9c4SApple OSS Distributions
5735*a325d9c4SApple OSS Distributions            </field_description>
5736*a325d9c4SApple OSS Distributions          <field_resets>
5737*a325d9c4SApple OSS Distributions
5738*a325d9c4SApple OSS Distributions    <field_reset>
5739*a325d9c4SApple OSS Distributions
5740*a325d9c4SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*a325d9c4SApple OSS Distributions
5742*a325d9c4SApple OSS Distributions    </field_reset>
5743*a325d9c4SApple OSS Distributions</field_resets>
5744*a325d9c4SApple OSS Distributions      </field>
5745*a325d9c4SApple OSS Distributions    <text_after_fields>
5746*a325d9c4SApple OSS Distributions
5747*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*a325d9c4SApple OSS Distributions
5749*a325d9c4SApple OSS Distributions    </text_after_fields>
5750*a325d9c4SApple OSS Distributions  </fields>
5751*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5752*a325d9c4SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*a325d9c4SApple OSS Distributions
5754*a325d9c4SApple OSS Distributions
5755*a325d9c4SApple OSS Distributions
5756*a325d9c4SApple OSS Distributions
5757*a325d9c4SApple OSS Distributions
5758*a325d9c4SApple OSS Distributions
5759*a325d9c4SApple OSS Distributions
5760*a325d9c4SApple OSS Distributions
5761*a325d9c4SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*a325d9c4SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*a325d9c4SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*a325d9c4SApple OSS Distributions    </reg_fieldset>
5765*a325d9c4SApple OSS Distributions            </partial_fieldset>
5766*a325d9c4SApple OSS Distributions            <partial_fieldset>
5767*a325d9c4SApple OSS Distributions              <fields length="25">
5768*a325d9c4SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*a325d9c4SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*a325d9c4SApple OSS Distributions    <text_before_fields>
5771*a325d9c4SApple OSS Distributions
5772*a325d9c4SApple OSS Distributions
5773*a325d9c4SApple OSS Distributions
5774*a325d9c4SApple OSS Distributions    </text_before_fields>
5775*a325d9c4SApple OSS Distributions
5776*a325d9c4SApple OSS Distributions        <field
5777*a325d9c4SApple OSS Distributions           id="0_24_2"
5778*a325d9c4SApple OSS Distributions           is_variable_length="False"
5779*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5780*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5782*a325d9c4SApple OSS Distributions           is_constant_value="False"
5783*a325d9c4SApple OSS Distributions           rwtype="RES0"
5784*a325d9c4SApple OSS Distributions        >
5785*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5786*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5787*a325d9c4SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*a325d9c4SApple OSS Distributions        <field_description order="before">
5789*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*a325d9c4SApple OSS Distributions        </field_description>
5791*a325d9c4SApple OSS Distributions        <field_values>
5792*a325d9c4SApple OSS Distributions        </field_values>
5793*a325d9c4SApple OSS Distributions      </field>
5794*a325d9c4SApple OSS Distributions        <field
5795*a325d9c4SApple OSS Distributions           id="BTYPE_1_0"
5796*a325d9c4SApple OSS Distributions           is_variable_length="False"
5797*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5798*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5800*a325d9c4SApple OSS Distributions           is_constant_value="False"
5801*a325d9c4SApple OSS Distributions        >
5802*a325d9c4SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*a325d9c4SApple OSS Distributions        <field_msb>1</field_msb>
5804*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*a325d9c4SApple OSS Distributions        <field_description order="before">
5806*a325d9c4SApple OSS Distributions
5807*a325d9c4SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*a325d9c4SApple OSS Distributions
5809*a325d9c4SApple OSS Distributions        </field_description>
5810*a325d9c4SApple OSS Distributions        <field_values>
5811*a325d9c4SApple OSS Distributions
5812*a325d9c4SApple OSS Distributions
5813*a325d9c4SApple OSS Distributions        </field_values>
5814*a325d9c4SApple OSS Distributions          <field_resets>
5815*a325d9c4SApple OSS Distributions
5816*a325d9c4SApple OSS Distributions</field_resets>
5817*a325d9c4SApple OSS Distributions      </field>
5818*a325d9c4SApple OSS Distributions    <text_after_fields>
5819*a325d9c4SApple OSS Distributions
5820*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*a325d9c4SApple OSS Distributions
5822*a325d9c4SApple OSS Distributions    </text_after_fields>
5823*a325d9c4SApple OSS Distributions  </fields>
5824*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5825*a325d9c4SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*a325d9c4SApple OSS Distributions
5827*a325d9c4SApple OSS Distributions
5828*a325d9c4SApple OSS Distributions
5829*a325d9c4SApple OSS Distributions
5830*a325d9c4SApple OSS Distributions
5831*a325d9c4SApple OSS Distributions
5832*a325d9c4SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*a325d9c4SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*a325d9c4SApple OSS Distributions    </reg_fieldset>
5835*a325d9c4SApple OSS Distributions            </partial_fieldset>
5836*a325d9c4SApple OSS Distributions            <partial_fieldset>
5837*a325d9c4SApple OSS Distributions              <fields length="25">
5838*a325d9c4SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*a325d9c4SApple OSS Distributions    <text_before_fields>
5840*a325d9c4SApple OSS Distributions
5841*a325d9c4SApple OSS Distributions
5842*a325d9c4SApple OSS Distributions
5843*a325d9c4SApple OSS Distributions    </text_before_fields>
5844*a325d9c4SApple OSS Distributions
5845*a325d9c4SApple OSS Distributions        <field
5846*a325d9c4SApple OSS Distributions           id="0_24_0"
5847*a325d9c4SApple OSS Distributions           is_variable_length="False"
5848*a325d9c4SApple OSS Distributions           has_partial_fieldset="False"
5849*a325d9c4SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*a325d9c4SApple OSS Distributions           is_access_restriction_possible="False"
5851*a325d9c4SApple OSS Distributions           is_constant_value="False"
5852*a325d9c4SApple OSS Distributions           rwtype="RES0"
5853*a325d9c4SApple OSS Distributions        >
5854*a325d9c4SApple OSS Distributions          <field_name>0</field_name>
5855*a325d9c4SApple OSS Distributions        <field_msb>24</field_msb>
5856*a325d9c4SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*a325d9c4SApple OSS Distributions        <field_description order="before">
5858*a325d9c4SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*a325d9c4SApple OSS Distributions        </field_description>
5860*a325d9c4SApple OSS Distributions        <field_values>
5861*a325d9c4SApple OSS Distributions        </field_values>
5862*a325d9c4SApple OSS Distributions      </field>
5863*a325d9c4SApple OSS Distributions    <text_after_fields>
5864*a325d9c4SApple OSS Distributions
5865*a325d9c4SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*a325d9c4SApple OSS Distributions<list type="unordered">
5867*a325d9c4SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*a325d9c4SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*a325d9c4SApple OSS Distributions</listitem></list>
5870*a325d9c4SApple OSS Distributions
5871*a325d9c4SApple OSS Distributions    </text_after_fields>
5872*a325d9c4SApple OSS Distributions  </fields>
5873*a325d9c4SApple OSS Distributions              <reg_fieldset length="25">
5874*a325d9c4SApple OSS Distributions
5875*a325d9c4SApple OSS Distributions
5876*a325d9c4SApple OSS Distributions
5877*a325d9c4SApple OSS Distributions
5878*a325d9c4SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*a325d9c4SApple OSS Distributions    </reg_fieldset>
5880*a325d9c4SApple OSS Distributions            </partial_fieldset>
5881*a325d9c4SApple OSS Distributions      </field>
5882*a325d9c4SApple OSS Distributions    <text_after_fields>
5883*a325d9c4SApple OSS Distributions
5884*a325d9c4SApple OSS Distributions
5885*a325d9c4SApple OSS Distributions
5886*a325d9c4SApple OSS Distributions    </text_after_fields>
5887*a325d9c4SApple OSS Distributions  </fields>
5888*a325d9c4SApple OSS Distributions  <reg_fieldset length="64">
5889*a325d9c4SApple OSS Distributions
5890*a325d9c4SApple OSS Distributions
5891*a325d9c4SApple OSS Distributions
5892*a325d9c4SApple OSS Distributions
5893*a325d9c4SApple OSS Distributions
5894*a325d9c4SApple OSS Distributions
5895*a325d9c4SApple OSS Distributions
5896*a325d9c4SApple OSS Distributions
5897*a325d9c4SApple OSS Distributions
5898*a325d9c4SApple OSS Distributions
5899*a325d9c4SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*a325d9c4SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*a325d9c4SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*a325d9c4SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*a325d9c4SApple OSS Distributions    </reg_fieldset>
5904*a325d9c4SApple OSS Distributions
5905*a325d9c4SApple OSS Distributions      </reg_fieldsets>
5906*a325d9c4SApple OSS Distributions
5907*a325d9c4SApple OSS Distributions
5908*a325d9c4SApple OSS Distributions
5909*a325d9c4SApple OSS Distributions<access_mechanisms>
5910*a325d9c4SApple OSS Distributions
5911*a325d9c4SApple OSS Distributions
5912*a325d9c4SApple OSS Distributions      <access_permission_text>
5913*a325d9c4SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*a325d9c4SApple OSS Distributions      </access_permission_text>
5915*a325d9c4SApple OSS Distributions
5916*a325d9c4SApple OSS Distributions
5917*a325d9c4SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*a325d9c4SApple OSS Distributions        <encoding>
5919*a325d9c4SApple OSS Distributions
5920*a325d9c4SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*a325d9c4SApple OSS Distributions
5922*a325d9c4SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*a325d9c4SApple OSS Distributions
5924*a325d9c4SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*a325d9c4SApple OSS Distributions
5926*a325d9c4SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*a325d9c4SApple OSS Distributions
5928*a325d9c4SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*a325d9c4SApple OSS Distributions
5930*a325d9c4SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*a325d9c4SApple OSS Distributions        </encoding>
5932*a325d9c4SApple OSS Distributions          <access_permission>
5933*a325d9c4SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*a325d9c4SApple OSS Distributions              <pstext>
5935*a325d9c4SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*a325d9c4SApple OSS Distributions    UNDEFINED;
5937*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*a325d9c4SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*a325d9c4SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*a325d9c4SApple OSS Distributions        return NVMem[0x138];
5942*a325d9c4SApple OSS Distributions    else
5943*a325d9c4SApple OSS Distributions        return ESR_EL1;
5944*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*a325d9c4SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*a325d9c4SApple OSS Distributions        return ESR_EL2;
5947*a325d9c4SApple OSS Distributions    else
5948*a325d9c4SApple OSS Distributions        return ESR_EL1;
5949*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*a325d9c4SApple OSS Distributions    return ESR_EL1;
5951*a325d9c4SApple OSS Distributions              </pstext>
5952*a325d9c4SApple OSS Distributions            </ps>
5953*a325d9c4SApple OSS Distributions          </access_permission>
5954*a325d9c4SApple OSS Distributions      </access_mechanism>
5955*a325d9c4SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*a325d9c4SApple OSS Distributions        <encoding>
5957*a325d9c4SApple OSS Distributions
5958*a325d9c4SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*a325d9c4SApple OSS Distributions
5960*a325d9c4SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*a325d9c4SApple OSS Distributions
5962*a325d9c4SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*a325d9c4SApple OSS Distributions
5964*a325d9c4SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*a325d9c4SApple OSS Distributions
5966*a325d9c4SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*a325d9c4SApple OSS Distributions
5968*a325d9c4SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*a325d9c4SApple OSS Distributions        </encoding>
5970*a325d9c4SApple OSS Distributions          <access_permission>
5971*a325d9c4SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*a325d9c4SApple OSS Distributions              <pstext>
5973*a325d9c4SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*a325d9c4SApple OSS Distributions    UNDEFINED;
5975*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*a325d9c4SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*a325d9c4SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*a325d9c4SApple OSS Distributions        NVMem[0x138] = X[t];
5980*a325d9c4SApple OSS Distributions    else
5981*a325d9c4SApple OSS Distributions        ESR_EL1 = X[t];
5982*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*a325d9c4SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*a325d9c4SApple OSS Distributions        ESR_EL2 = X[t];
5985*a325d9c4SApple OSS Distributions    else
5986*a325d9c4SApple OSS Distributions        ESR_EL1 = X[t];
5987*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*a325d9c4SApple OSS Distributions    ESR_EL1 = X[t];
5989*a325d9c4SApple OSS Distributions              </pstext>
5990*a325d9c4SApple OSS Distributions            </ps>
5991*a325d9c4SApple OSS Distributions          </access_permission>
5992*a325d9c4SApple OSS Distributions      </access_mechanism>
5993*a325d9c4SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*a325d9c4SApple OSS Distributions        <encoding>
5995*a325d9c4SApple OSS Distributions
5996*a325d9c4SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*a325d9c4SApple OSS Distributions
5998*a325d9c4SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*a325d9c4SApple OSS Distributions
6000*a325d9c4SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*a325d9c4SApple OSS Distributions
6002*a325d9c4SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*a325d9c4SApple OSS Distributions
6004*a325d9c4SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*a325d9c4SApple OSS Distributions
6006*a325d9c4SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*a325d9c4SApple OSS Distributions        </encoding>
6008*a325d9c4SApple OSS Distributions          <access_permission>
6009*a325d9c4SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*a325d9c4SApple OSS Distributions              <pstext>
6011*a325d9c4SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*a325d9c4SApple OSS Distributions    UNDEFINED;
6013*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*a325d9c4SApple OSS Distributions        return NVMem[0x138];
6016*a325d9c4SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*a325d9c4SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*a325d9c4SApple OSS Distributions    else
6019*a325d9c4SApple OSS Distributions        UNDEFINED;
6020*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*a325d9c4SApple OSS Distributions        return ESR_EL1;
6023*a325d9c4SApple OSS Distributions    else
6024*a325d9c4SApple OSS Distributions        UNDEFINED;
6025*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*a325d9c4SApple OSS Distributions        return ESR_EL1;
6028*a325d9c4SApple OSS Distributions    else
6029*a325d9c4SApple OSS Distributions        UNDEFINED;
6030*a325d9c4SApple OSS Distributions              </pstext>
6031*a325d9c4SApple OSS Distributions            </ps>
6032*a325d9c4SApple OSS Distributions          </access_permission>
6033*a325d9c4SApple OSS Distributions      </access_mechanism>
6034*a325d9c4SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*a325d9c4SApple OSS Distributions        <encoding>
6036*a325d9c4SApple OSS Distributions
6037*a325d9c4SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*a325d9c4SApple OSS Distributions
6039*a325d9c4SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*a325d9c4SApple OSS Distributions
6041*a325d9c4SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*a325d9c4SApple OSS Distributions
6043*a325d9c4SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*a325d9c4SApple OSS Distributions
6045*a325d9c4SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*a325d9c4SApple OSS Distributions
6047*a325d9c4SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*a325d9c4SApple OSS Distributions        </encoding>
6049*a325d9c4SApple OSS Distributions          <access_permission>
6050*a325d9c4SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*a325d9c4SApple OSS Distributions              <pstext>
6052*a325d9c4SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*a325d9c4SApple OSS Distributions    UNDEFINED;
6054*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*a325d9c4SApple OSS Distributions        NVMem[0x138] = X[t];
6057*a325d9c4SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*a325d9c4SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*a325d9c4SApple OSS Distributions    else
6060*a325d9c4SApple OSS Distributions        UNDEFINED;
6061*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*a325d9c4SApple OSS Distributions        ESR_EL1 = X[t];
6064*a325d9c4SApple OSS Distributions    else
6065*a325d9c4SApple OSS Distributions        UNDEFINED;
6066*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*a325d9c4SApple OSS Distributions        ESR_EL1 = X[t];
6069*a325d9c4SApple OSS Distributions    else
6070*a325d9c4SApple OSS Distributions        UNDEFINED;
6071*a325d9c4SApple OSS Distributions              </pstext>
6072*a325d9c4SApple OSS Distributions            </ps>
6073*a325d9c4SApple OSS Distributions          </access_permission>
6074*a325d9c4SApple OSS Distributions      </access_mechanism>
6075*a325d9c4SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*a325d9c4SApple OSS Distributions        <encoding>
6077*a325d9c4SApple OSS Distributions
6078*a325d9c4SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*a325d9c4SApple OSS Distributions
6080*a325d9c4SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*a325d9c4SApple OSS Distributions
6082*a325d9c4SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*a325d9c4SApple OSS Distributions
6084*a325d9c4SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*a325d9c4SApple OSS Distributions
6086*a325d9c4SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*a325d9c4SApple OSS Distributions
6088*a325d9c4SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*a325d9c4SApple OSS Distributions        </encoding>
6090*a325d9c4SApple OSS Distributions          <access_permission>
6091*a325d9c4SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*a325d9c4SApple OSS Distributions              <pstext>
6093*a325d9c4SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*a325d9c4SApple OSS Distributions    UNDEFINED;
6095*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*a325d9c4SApple OSS Distributions        return ESR_EL1;
6098*a325d9c4SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*a325d9c4SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*a325d9c4SApple OSS Distributions    else
6101*a325d9c4SApple OSS Distributions        UNDEFINED;
6102*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*a325d9c4SApple OSS Distributions    return ESR_EL2;
6104*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*a325d9c4SApple OSS Distributions    return ESR_EL2;
6106*a325d9c4SApple OSS Distributions              </pstext>
6107*a325d9c4SApple OSS Distributions            </ps>
6108*a325d9c4SApple OSS Distributions          </access_permission>
6109*a325d9c4SApple OSS Distributions      </access_mechanism>
6110*a325d9c4SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*a325d9c4SApple OSS Distributions        <encoding>
6112*a325d9c4SApple OSS Distributions
6113*a325d9c4SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*a325d9c4SApple OSS Distributions
6115*a325d9c4SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*a325d9c4SApple OSS Distributions
6117*a325d9c4SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*a325d9c4SApple OSS Distributions
6119*a325d9c4SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*a325d9c4SApple OSS Distributions
6121*a325d9c4SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*a325d9c4SApple OSS Distributions
6123*a325d9c4SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*a325d9c4SApple OSS Distributions        </encoding>
6125*a325d9c4SApple OSS Distributions          <access_permission>
6126*a325d9c4SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*a325d9c4SApple OSS Distributions              <pstext>
6128*a325d9c4SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*a325d9c4SApple OSS Distributions    UNDEFINED;
6130*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*a325d9c4SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*a325d9c4SApple OSS Distributions        ESR_EL1 = X[t];
6133*a325d9c4SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*a325d9c4SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*a325d9c4SApple OSS Distributions    else
6136*a325d9c4SApple OSS Distributions        UNDEFINED;
6137*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*a325d9c4SApple OSS Distributions    ESR_EL2 = X[t];
6139*a325d9c4SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*a325d9c4SApple OSS Distributions    ESR_EL2 = X[t];
6141*a325d9c4SApple OSS Distributions              </pstext>
6142*a325d9c4SApple OSS Distributions            </ps>
6143*a325d9c4SApple OSS Distributions          </access_permission>
6144*a325d9c4SApple OSS Distributions      </access_mechanism>
6145*a325d9c4SApple OSS Distributions</access_mechanisms>
6146*a325d9c4SApple OSS Distributions
6147*a325d9c4SApple OSS Distributions      <arch_variants>
6148*a325d9c4SApple OSS Distributions      </arch_variants>
6149*a325d9c4SApple OSS Distributions  </register>
6150*a325d9c4SApple OSS Distributions</registers>
6151*a325d9c4SApple OSS Distributions
6152*a325d9c4SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*a325d9c4SApple OSS Distributions</register_page>