xref: /xnu-12377.81.4/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 043036a2b3718f7f0be807e2870f8f47d3fa0796)
1*043036a2SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*043036a2SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*043036a2SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*043036a2SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*043036a2SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*043036a2SApple OSS Distributions
7*043036a2SApple OSS Distributions
8*043036a2SApple OSS Distributions
9*043036a2SApple OSS Distributions
10*043036a2SApple OSS Distributions
11*043036a2SApple OSS Distributions
12*043036a2SApple OSS Distributions<register_page>
13*043036a2SApple OSS Distributions  <registers>
14*043036a2SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*043036a2SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*043036a2SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*043036a2SApple OSS Distributions
18*043036a2SApple OSS Distributions
19*043036a2SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*043036a2SApple OSS Distributions      <reg_mappings>
21*043036a2SApple OSS Distributions          <reg_mapping>
22*043036a2SApple OSS Distributions
23*043036a2SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*043036a2SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*043036a2SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*043036a2SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*043036a2SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*043036a2SApple OSS Distributions
29*043036a2SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*043036a2SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*043036a2SApple OSS Distributions
32*043036a2SApple OSS Distributions          </reg_mapping>
33*043036a2SApple OSS Distributions      </reg_mappings>
34*043036a2SApple OSS Distributions      <reg_purpose>
35*043036a2SApple OSS Distributions
36*043036a2SApple OSS Distributions
37*043036a2SApple OSS Distributions      <purpose_text>
38*043036a2SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*043036a2SApple OSS Distributions      </purpose_text>
40*043036a2SApple OSS Distributions
41*043036a2SApple OSS Distributions      </reg_purpose>
42*043036a2SApple OSS Distributions      <reg_groups>
43*043036a2SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*043036a2SApple OSS Distributions      </reg_groups>
45*043036a2SApple OSS Distributions      <reg_usage_constraints>
46*043036a2SApple OSS Distributions
47*043036a2SApple OSS Distributions
48*043036a2SApple OSS Distributions      </reg_usage_constraints>
49*043036a2SApple OSS Distributions      <reg_configuration>
50*043036a2SApple OSS Distributions
51*043036a2SApple OSS Distributions
52*043036a2SApple OSS Distributions      </reg_configuration>
53*043036a2SApple OSS Distributions      <reg_attributes>
54*043036a2SApple OSS Distributions          <attributes_text>
55*043036a2SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*043036a2SApple OSS Distributions          </attributes_text>
57*043036a2SApple OSS Distributions      </reg_attributes>
58*043036a2SApple OSS Distributions      <reg_fieldsets>
59*043036a2SApple OSS Distributions
60*043036a2SApple OSS Distributions
61*043036a2SApple OSS Distributions
62*043036a2SApple OSS Distributions
63*043036a2SApple OSS Distributions
64*043036a2SApple OSS Distributions
65*043036a2SApple OSS Distributions
66*043036a2SApple OSS Distributions
67*043036a2SApple OSS Distributions
68*043036a2SApple OSS Distributions
69*043036a2SApple OSS Distributions
70*043036a2SApple OSS Distributions
71*043036a2SApple OSS Distributions  <fields length="64">
72*043036a2SApple OSS Distributions    <text_before_fields>
73*043036a2SApple OSS Distributions
74*043036a2SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*043036a2SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*043036a2SApple OSS Distributions
77*043036a2SApple OSS Distributions    </text_before_fields>
78*043036a2SApple OSS Distributions
79*043036a2SApple OSS Distributions        <field
80*043036a2SApple OSS Distributions           id="0_63_32"
81*043036a2SApple OSS Distributions           is_variable_length="False"
82*043036a2SApple OSS Distributions           has_partial_fieldset="False"
83*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
85*043036a2SApple OSS Distributions           is_constant_value="False"
86*043036a2SApple OSS Distributions           rwtype="RES0"
87*043036a2SApple OSS Distributions        >
88*043036a2SApple OSS Distributions          <field_name>0</field_name>
89*043036a2SApple OSS Distributions        <field_msb>63</field_msb>
90*043036a2SApple OSS Distributions        <field_lsb>32</field_lsb>
91*043036a2SApple OSS Distributions        <field_description order="before">
92*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*043036a2SApple OSS Distributions        </field_description>
94*043036a2SApple OSS Distributions        <field_values>
95*043036a2SApple OSS Distributions        </field_values>
96*043036a2SApple OSS Distributions      </field>
97*043036a2SApple OSS Distributions        <field
98*043036a2SApple OSS Distributions           id="EC_31_26"
99*043036a2SApple OSS Distributions           is_variable_length="False"
100*043036a2SApple OSS Distributions           has_partial_fieldset="False"
101*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
103*043036a2SApple OSS Distributions           is_constant_value="False"
104*043036a2SApple OSS Distributions        >
105*043036a2SApple OSS Distributions          <field_name>EC</field_name>
106*043036a2SApple OSS Distributions        <field_msb>31</field_msb>
107*043036a2SApple OSS Distributions        <field_lsb>26</field_lsb>
108*043036a2SApple OSS Distributions        <field_description order="before">
109*043036a2SApple OSS Distributions
110*043036a2SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*043036a2SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*043036a2SApple OSS Distributions<list type="unordered">
113*043036a2SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*043036a2SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*043036a2SApple OSS Distributions</listitem></list>
116*043036a2SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*043036a2SApple OSS Distributions
118*043036a2SApple OSS Distributions        </field_description>
119*043036a2SApple OSS Distributions        <field_values>
120*043036a2SApple OSS Distributions
121*043036a2SApple OSS Distributions
122*043036a2SApple OSS Distributions                <field_value_instance>
123*043036a2SApple OSS Distributions          <field_value>0b000000</field_value>
124*043036a2SApple OSS Distributions        <field_value_description>
125*043036a2SApple OSS Distributions  <para>Unknown reason.</para>
126*043036a2SApple OSS Distributions</field_value_description>
127*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*043036a2SApple OSS Distributions    </field_value_instance>
129*043036a2SApple OSS Distributions                <field_value_instance>
130*043036a2SApple OSS Distributions          <field_value>0b000001</field_value>
131*043036a2SApple OSS Distributions        <field_value_description>
132*043036a2SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*043036a2SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*043036a2SApple OSS Distributions</field_value_description>
135*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*043036a2SApple OSS Distributions    </field_value_instance>
137*043036a2SApple OSS Distributions                <field_value_instance>
138*043036a2SApple OSS Distributions          <field_value>0b000011</field_value>
139*043036a2SApple OSS Distributions        <field_value_description>
140*043036a2SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*043036a2SApple OSS Distributions</field_value_description>
142*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*043036a2SApple OSS Distributions    </field_value_instance>
144*043036a2SApple OSS Distributions                <field_value_instance>
145*043036a2SApple OSS Distributions          <field_value>0b000100</field_value>
146*043036a2SApple OSS Distributions        <field_value_description>
147*043036a2SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*043036a2SApple OSS Distributions</field_value_description>
149*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*043036a2SApple OSS Distributions    </field_value_instance>
151*043036a2SApple OSS Distributions                <field_value_instance>
152*043036a2SApple OSS Distributions          <field_value>0b000101</field_value>
153*043036a2SApple OSS Distributions        <field_value_description>
154*043036a2SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*043036a2SApple OSS Distributions</field_value_description>
156*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*043036a2SApple OSS Distributions    </field_value_instance>
158*043036a2SApple OSS Distributions                <field_value_instance>
159*043036a2SApple OSS Distributions          <field_value>0b000110</field_value>
160*043036a2SApple OSS Distributions        <field_value_description>
161*043036a2SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*043036a2SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*043036a2SApple OSS Distributions<list type="unordered">
164*043036a2SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*043036a2SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*043036a2SApple OSS Distributions</listitem></list>
167*043036a2SApple OSS Distributions</field_value_description>
168*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*043036a2SApple OSS Distributions    </field_value_instance>
170*043036a2SApple OSS Distributions                <field_value_instance>
171*043036a2SApple OSS Distributions          <field_value>0b000111</field_value>
172*043036a2SApple OSS Distributions        <field_value_description>
173*043036a2SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*043036a2SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*043036a2SApple OSS Distributions</field_value_description>
176*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*043036a2SApple OSS Distributions    </field_value_instance>
178*043036a2SApple OSS Distributions                <field_value_instance>
179*043036a2SApple OSS Distributions          <field_value>0b001100</field_value>
180*043036a2SApple OSS Distributions        <field_value_description>
181*043036a2SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*043036a2SApple OSS Distributions</field_value_description>
183*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*043036a2SApple OSS Distributions    </field_value_instance>
185*043036a2SApple OSS Distributions                  <field_value_instance>
186*043036a2SApple OSS Distributions          <field_value>0b001101</field_value>
187*043036a2SApple OSS Distributions        <field_value_description>
188*043036a2SApple OSS Distributions  <para>Branch Target Exception.</para>
189*043036a2SApple OSS Distributions</field_value_description>
190*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*043036a2SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*043036a2SApple OSS Distributions    </field_value_instance>
193*043036a2SApple OSS Distributions                <field_value_instance>
194*043036a2SApple OSS Distributions          <field_value>0b001110</field_value>
195*043036a2SApple OSS Distributions        <field_value_description>
196*043036a2SApple OSS Distributions  <para>Illegal Execution state.</para>
197*043036a2SApple OSS Distributions</field_value_description>
198*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*043036a2SApple OSS Distributions    </field_value_instance>
200*043036a2SApple OSS Distributions                <field_value_instance>
201*043036a2SApple OSS Distributions          <field_value>0b010001</field_value>
202*043036a2SApple OSS Distributions        <field_value_description>
203*043036a2SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*043036a2SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*043036a2SApple OSS Distributions</field_value_description>
206*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*043036a2SApple OSS Distributions    </field_value_instance>
208*043036a2SApple OSS Distributions                <field_value_instance>
209*043036a2SApple OSS Distributions          <field_value>0b010101</field_value>
210*043036a2SApple OSS Distributions        <field_value_description>
211*043036a2SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*043036a2SApple OSS Distributions</field_value_description>
213*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*043036a2SApple OSS Distributions    </field_value_instance>
215*043036a2SApple OSS Distributions                <field_value_instance>
216*043036a2SApple OSS Distributions          <field_value>0b011000</field_value>
217*043036a2SApple OSS Distributions        <field_value_description>
218*043036a2SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*043036a2SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*043036a2SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*043036a2SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*043036a2SApple OSS Distributions</field_value_description>
223*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*043036a2SApple OSS Distributions    </field_value_instance>
225*043036a2SApple OSS Distributions                <field_value_instance>
226*043036a2SApple OSS Distributions          <field_value>0b011001</field_value>
227*043036a2SApple OSS Distributions        <field_value_description>
228*043036a2SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*043036a2SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*043036a2SApple OSS Distributions</field_value_description>
231*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*043036a2SApple OSS Distributions    </field_value_instance>
233*043036a2SApple OSS Distributions                <field_value_instance>
234*043036a2SApple OSS Distributions          <field_value>0b100000</field_value>
235*043036a2SApple OSS Distributions        <field_value_description>
236*043036a2SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*043036a2SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*043036a2SApple OSS Distributions</field_value_description>
239*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*043036a2SApple OSS Distributions    </field_value_instance>
241*043036a2SApple OSS Distributions                <field_value_instance>
242*043036a2SApple OSS Distributions          <field_value>0b100001</field_value>
243*043036a2SApple OSS Distributions        <field_value_description>
244*043036a2SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*043036a2SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*043036a2SApple OSS Distributions</field_value_description>
247*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*043036a2SApple OSS Distributions    </field_value_instance>
249*043036a2SApple OSS Distributions                <field_value_instance>
250*043036a2SApple OSS Distributions          <field_value>0b100010</field_value>
251*043036a2SApple OSS Distributions        <field_value_description>
252*043036a2SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*043036a2SApple OSS Distributions</field_value_description>
254*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*043036a2SApple OSS Distributions    </field_value_instance>
256*043036a2SApple OSS Distributions                <field_value_instance>
257*043036a2SApple OSS Distributions          <field_value>0b100100</field_value>
258*043036a2SApple OSS Distributions        <field_value_description>
259*043036a2SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*043036a2SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*043036a2SApple OSS Distributions</field_value_description>
262*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*043036a2SApple OSS Distributions    </field_value_instance>
264*043036a2SApple OSS Distributions                <field_value_instance>
265*043036a2SApple OSS Distributions          <field_value>0b100101</field_value>
266*043036a2SApple OSS Distributions        <field_value_description>
267*043036a2SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*043036a2SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*043036a2SApple OSS Distributions</field_value_description>
270*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*043036a2SApple OSS Distributions    </field_value_instance>
272*043036a2SApple OSS Distributions                <field_value_instance>
273*043036a2SApple OSS Distributions          <field_value>0b100110</field_value>
274*043036a2SApple OSS Distributions        <field_value_description>
275*043036a2SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*043036a2SApple OSS Distributions</field_value_description>
277*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*043036a2SApple OSS Distributions    </field_value_instance>
279*043036a2SApple OSS Distributions                <field_value_instance>
280*043036a2SApple OSS Distributions          <field_value>0b101000</field_value>
281*043036a2SApple OSS Distributions        <field_value_description>
282*043036a2SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*043036a2SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*043036a2SApple OSS Distributions</field_value_description>
285*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*043036a2SApple OSS Distributions    </field_value_instance>
287*043036a2SApple OSS Distributions                <field_value_instance>
288*043036a2SApple OSS Distributions          <field_value>0b101100</field_value>
289*043036a2SApple OSS Distributions        <field_value_description>
290*043036a2SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*043036a2SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*043036a2SApple OSS Distributions</field_value_description>
293*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*043036a2SApple OSS Distributions    </field_value_instance>
295*043036a2SApple OSS Distributions                <field_value_instance>
296*043036a2SApple OSS Distributions          <field_value>0b101111</field_value>
297*043036a2SApple OSS Distributions        <field_value_description>
298*043036a2SApple OSS Distributions  <para>SError interrupt.</para>
299*043036a2SApple OSS Distributions</field_value_description>
300*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*043036a2SApple OSS Distributions    </field_value_instance>
302*043036a2SApple OSS Distributions                <field_value_instance>
303*043036a2SApple OSS Distributions          <field_value>0b110000</field_value>
304*043036a2SApple OSS Distributions        <field_value_description>
305*043036a2SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*043036a2SApple OSS Distributions</field_value_description>
307*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*043036a2SApple OSS Distributions    </field_value_instance>
309*043036a2SApple OSS Distributions                <field_value_instance>
310*043036a2SApple OSS Distributions          <field_value>0b110001</field_value>
311*043036a2SApple OSS Distributions        <field_value_description>
312*043036a2SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*043036a2SApple OSS Distributions</field_value_description>
314*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*043036a2SApple OSS Distributions    </field_value_instance>
316*043036a2SApple OSS Distributions                <field_value_instance>
317*043036a2SApple OSS Distributions          <field_value>0b110010</field_value>
318*043036a2SApple OSS Distributions        <field_value_description>
319*043036a2SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*043036a2SApple OSS Distributions</field_value_description>
321*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*043036a2SApple OSS Distributions    </field_value_instance>
323*043036a2SApple OSS Distributions                <field_value_instance>
324*043036a2SApple OSS Distributions          <field_value>0b110011</field_value>
325*043036a2SApple OSS Distributions        <field_value_description>
326*043036a2SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*043036a2SApple OSS Distributions</field_value_description>
328*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*043036a2SApple OSS Distributions    </field_value_instance>
330*043036a2SApple OSS Distributions                <field_value_instance>
331*043036a2SApple OSS Distributions          <field_value>0b110100</field_value>
332*043036a2SApple OSS Distributions        <field_value_description>
333*043036a2SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*043036a2SApple OSS Distributions</field_value_description>
335*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*043036a2SApple OSS Distributions    </field_value_instance>
337*043036a2SApple OSS Distributions                <field_value_instance>
338*043036a2SApple OSS Distributions          <field_value>0b110101</field_value>
339*043036a2SApple OSS Distributions        <field_value_description>
340*043036a2SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*043036a2SApple OSS Distributions</field_value_description>
342*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*043036a2SApple OSS Distributions    </field_value_instance>
344*043036a2SApple OSS Distributions                <field_value_instance>
345*043036a2SApple OSS Distributions          <field_value>0b111000</field_value>
346*043036a2SApple OSS Distributions        <field_value_description>
347*043036a2SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*043036a2SApple OSS Distributions</field_value_description>
349*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*043036a2SApple OSS Distributions    </field_value_instance>
351*043036a2SApple OSS Distributions                <field_value_instance>
352*043036a2SApple OSS Distributions          <field_value>0b111100</field_value>
353*043036a2SApple OSS Distributions        <field_value_description>
354*043036a2SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*043036a2SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*043036a2SApple OSS Distributions</field_value_description>
357*043036a2SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*043036a2SApple OSS Distributions    </field_value_instance>
359*043036a2SApple OSS Distributions        </field_values>
360*043036a2SApple OSS Distributions            <field_description order="after">
361*043036a2SApple OSS Distributions
362*043036a2SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*043036a2SApple OSS Distributions<list type="unordered">
364*043036a2SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*043036a2SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*043036a2SApple OSS Distributions</listitem></list>
367*043036a2SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*043036a2SApple OSS Distributions
369*043036a2SApple OSS Distributions            </field_description>
370*043036a2SApple OSS Distributions          <field_resets>
371*043036a2SApple OSS Distributions
372*043036a2SApple OSS Distributions    <field_reset>
373*043036a2SApple OSS Distributions
374*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*043036a2SApple OSS Distributions
376*043036a2SApple OSS Distributions    </field_reset>
377*043036a2SApple OSS Distributions</field_resets>
378*043036a2SApple OSS Distributions      </field>
379*043036a2SApple OSS Distributions        <field
380*043036a2SApple OSS Distributions           id="IL_25_25"
381*043036a2SApple OSS Distributions           is_variable_length="False"
382*043036a2SApple OSS Distributions           has_partial_fieldset="False"
383*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
385*043036a2SApple OSS Distributions           is_constant_value="False"
386*043036a2SApple OSS Distributions        >
387*043036a2SApple OSS Distributions          <field_name>IL</field_name>
388*043036a2SApple OSS Distributions        <field_msb>25</field_msb>
389*043036a2SApple OSS Distributions        <field_lsb>25</field_lsb>
390*043036a2SApple OSS Distributions        <field_description order="before">
391*043036a2SApple OSS Distributions
392*043036a2SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*043036a2SApple OSS Distributions
394*043036a2SApple OSS Distributions        </field_description>
395*043036a2SApple OSS Distributions        <field_values>
396*043036a2SApple OSS Distributions
397*043036a2SApple OSS Distributions
398*043036a2SApple OSS Distributions                <field_value_instance>
399*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
400*043036a2SApple OSS Distributions        <field_value_description>
401*043036a2SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*043036a2SApple OSS Distributions</field_value_description>
403*043036a2SApple OSS Distributions    </field_value_instance>
404*043036a2SApple OSS Distributions                <field_value_instance>
405*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
406*043036a2SApple OSS Distributions        <field_value_description>
407*043036a2SApple OSS Distributions  <list type="unordered">
408*043036a2SApple OSS Distributions<listitem><content>
409*043036a2SApple OSS Distributions<para>An SError interrupt.</para>
410*043036a2SApple OSS Distributions</content>
411*043036a2SApple OSS Distributions</listitem><listitem><content>
412*043036a2SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*043036a2SApple OSS Distributions</content>
414*043036a2SApple OSS Distributions</listitem><listitem><content>
415*043036a2SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*043036a2SApple OSS Distributions</content>
417*043036a2SApple OSS Distributions</listitem><listitem><content>
418*043036a2SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*043036a2SApple OSS Distributions</content>
420*043036a2SApple OSS Distributions</listitem><listitem><content>
421*043036a2SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*043036a2SApple OSS Distributions</content>
423*043036a2SApple OSS Distributions</listitem><listitem><content>
424*043036a2SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*043036a2SApple OSS Distributions</content>
426*043036a2SApple OSS Distributions</listitem><listitem><content>
427*043036a2SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*043036a2SApple OSS Distributions<list type="unordered">
429*043036a2SApple OSS Distributions<listitem><content>
430*043036a2SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*043036a2SApple OSS Distributions</content>
432*043036a2SApple OSS Distributions</listitem><listitem><content>
433*043036a2SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*043036a2SApple OSS Distributions</content>
435*043036a2SApple OSS Distributions</listitem></list>
436*043036a2SApple OSS Distributions</content>
437*043036a2SApple OSS Distributions</listitem><listitem><content>
438*043036a2SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*043036a2SApple OSS Distributions</content>
440*043036a2SApple OSS Distributions</listitem></list>
441*043036a2SApple OSS Distributions</field_value_description>
442*043036a2SApple OSS Distributions    </field_value_instance>
443*043036a2SApple OSS Distributions        </field_values>
444*043036a2SApple OSS Distributions          <field_resets>
445*043036a2SApple OSS Distributions
446*043036a2SApple OSS Distributions    <field_reset>
447*043036a2SApple OSS Distributions
448*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*043036a2SApple OSS Distributions
450*043036a2SApple OSS Distributions    </field_reset>
451*043036a2SApple OSS Distributions</field_resets>
452*043036a2SApple OSS Distributions      </field>
453*043036a2SApple OSS Distributions        <field
454*043036a2SApple OSS Distributions           id="ISS_24_0"
455*043036a2SApple OSS Distributions           is_variable_length="False"
456*043036a2SApple OSS Distributions           has_partial_fieldset="True"
457*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
459*043036a2SApple OSS Distributions           is_constant_value="False"
460*043036a2SApple OSS Distributions        >
461*043036a2SApple OSS Distributions          <field_name>ISS</field_name>
462*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
463*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
464*043036a2SApple OSS Distributions        <field_description order="before">
465*043036a2SApple OSS Distributions
466*043036a2SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*043036a2SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*043036a2SApple OSS Distributions<list type="unordered">
469*043036a2SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*043036a2SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*043036a2SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*043036a2SApple OSS Distributions</listitem></list>
474*043036a2SApple OSS Distributions</content>
475*043036a2SApple OSS Distributions</listitem></list>
476*043036a2SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*043036a2SApple OSS Distributions
478*043036a2SApple OSS Distributions        </field_description>
479*043036a2SApple OSS Distributions        <field_values>
480*043036a2SApple OSS Distributions
481*043036a2SApple OSS Distributions               <field_value_name>I</field_value_name>
482*043036a2SApple OSS Distributions        </field_values>
483*043036a2SApple OSS Distributions          <field_resets>
484*043036a2SApple OSS Distributions
485*043036a2SApple OSS Distributions</field_resets>
486*043036a2SApple OSS Distributions            <partial_fieldset>
487*043036a2SApple OSS Distributions              <fields length="25">
488*043036a2SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*043036a2SApple OSS Distributions    <text_before_fields>
490*043036a2SApple OSS Distributions
491*043036a2SApple OSS Distributions
492*043036a2SApple OSS Distributions
493*043036a2SApple OSS Distributions    </text_before_fields>
494*043036a2SApple OSS Distributions
495*043036a2SApple OSS Distributions        <field
496*043036a2SApple OSS Distributions           id="0_24_0"
497*043036a2SApple OSS Distributions           is_variable_length="False"
498*043036a2SApple OSS Distributions           has_partial_fieldset="False"
499*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
501*043036a2SApple OSS Distributions           is_constant_value="False"
502*043036a2SApple OSS Distributions           rwtype="RES0"
503*043036a2SApple OSS Distributions        >
504*043036a2SApple OSS Distributions          <field_name>0</field_name>
505*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
506*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
507*043036a2SApple OSS Distributions        <field_description order="before">
508*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*043036a2SApple OSS Distributions        </field_description>
510*043036a2SApple OSS Distributions        <field_values>
511*043036a2SApple OSS Distributions        </field_values>
512*043036a2SApple OSS Distributions      </field>
513*043036a2SApple OSS Distributions    <text_after_fields>
514*043036a2SApple OSS Distributions
515*043036a2SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*043036a2SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*043036a2SApple OSS Distributions<list type="unordered">
518*043036a2SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*043036a2SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*043036a2SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*043036a2SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*043036a2SApple OSS Distributions</listitem></list>
523*043036a2SApple OSS Distributions</content>
524*043036a2SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*043036a2SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*043036a2SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*043036a2SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*043036a2SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*043036a2SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*043036a2SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*043036a2SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*043036a2SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*043036a2SApple OSS Distributions</listitem></list>
534*043036a2SApple OSS Distributions</content>
535*043036a2SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*043036a2SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*043036a2SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*043036a2SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*043036a2SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*043036a2SApple OSS Distributions</listitem></list>
541*043036a2SApple OSS Distributions</content>
542*043036a2SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*043036a2SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*043036a2SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*043036a2SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*043036a2SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*043036a2SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*043036a2SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*043036a2SApple OSS Distributions</listitem></list>
550*043036a2SApple OSS Distributions</content>
551*043036a2SApple OSS Distributions</listitem></list>
552*043036a2SApple OSS Distributions
553*043036a2SApple OSS Distributions    </text_after_fields>
554*043036a2SApple OSS Distributions  </fields>
555*043036a2SApple OSS Distributions              <reg_fieldset length="25">
556*043036a2SApple OSS Distributions
557*043036a2SApple OSS Distributions
558*043036a2SApple OSS Distributions
559*043036a2SApple OSS Distributions
560*043036a2SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*043036a2SApple OSS Distributions    </reg_fieldset>
562*043036a2SApple OSS Distributions            </partial_fieldset>
563*043036a2SApple OSS Distributions            <partial_fieldset>
564*043036a2SApple OSS Distributions              <fields length="25">
565*043036a2SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*043036a2SApple OSS Distributions    <text_before_fields>
567*043036a2SApple OSS Distributions
568*043036a2SApple OSS Distributions
569*043036a2SApple OSS Distributions
570*043036a2SApple OSS Distributions    </text_before_fields>
571*043036a2SApple OSS Distributions
572*043036a2SApple OSS Distributions        <field
573*043036a2SApple OSS Distributions           id="CV_24_24"
574*043036a2SApple OSS Distributions           is_variable_length="False"
575*043036a2SApple OSS Distributions           has_partial_fieldset="False"
576*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
578*043036a2SApple OSS Distributions           is_constant_value="False"
579*043036a2SApple OSS Distributions        >
580*043036a2SApple OSS Distributions          <field_name>CV</field_name>
581*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
582*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
583*043036a2SApple OSS Distributions        <field_description order="before">
584*043036a2SApple OSS Distributions
585*043036a2SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*043036a2SApple OSS Distributions
587*043036a2SApple OSS Distributions        </field_description>
588*043036a2SApple OSS Distributions        <field_values>
589*043036a2SApple OSS Distributions
590*043036a2SApple OSS Distributions
591*043036a2SApple OSS Distributions                <field_value_instance>
592*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
593*043036a2SApple OSS Distributions        <field_value_description>
594*043036a2SApple OSS Distributions  <para>The COND field is not valid.</para>
595*043036a2SApple OSS Distributions</field_value_description>
596*043036a2SApple OSS Distributions    </field_value_instance>
597*043036a2SApple OSS Distributions                <field_value_instance>
598*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
599*043036a2SApple OSS Distributions        <field_value_description>
600*043036a2SApple OSS Distributions  <para>The COND field is valid.</para>
601*043036a2SApple OSS Distributions</field_value_description>
602*043036a2SApple OSS Distributions    </field_value_instance>
603*043036a2SApple OSS Distributions        </field_values>
604*043036a2SApple OSS Distributions            <field_description order="after">
605*043036a2SApple OSS Distributions
606*043036a2SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*043036a2SApple OSS Distributions<list type="unordered">
609*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*043036a2SApple OSS Distributions</listitem></list>
612*043036a2SApple OSS Distributions
613*043036a2SApple OSS Distributions            </field_description>
614*043036a2SApple OSS Distributions          <field_resets>
615*043036a2SApple OSS Distributions
616*043036a2SApple OSS Distributions    <field_reset>
617*043036a2SApple OSS Distributions
618*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*043036a2SApple OSS Distributions
620*043036a2SApple OSS Distributions    </field_reset>
621*043036a2SApple OSS Distributions</field_resets>
622*043036a2SApple OSS Distributions      </field>
623*043036a2SApple OSS Distributions        <field
624*043036a2SApple OSS Distributions           id="COND_23_20"
625*043036a2SApple OSS Distributions           is_variable_length="False"
626*043036a2SApple OSS Distributions           has_partial_fieldset="False"
627*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
629*043036a2SApple OSS Distributions           is_constant_value="False"
630*043036a2SApple OSS Distributions        >
631*043036a2SApple OSS Distributions          <field_name>COND</field_name>
632*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
633*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
634*043036a2SApple OSS Distributions        <field_description order="before">
635*043036a2SApple OSS Distributions
636*043036a2SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*043036a2SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*043036a2SApple OSS Distributions<list type="unordered">
640*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*043036a2SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*043036a2SApple OSS Distributions</listitem></list>
644*043036a2SApple OSS Distributions</content>
645*043036a2SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*043036a2SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*043036a2SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*043036a2SApple OSS Distributions</listitem></list>
649*043036a2SApple OSS Distributions</content>
650*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*043036a2SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*043036a2SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*043036a2SApple OSS Distributions</listitem></list>
654*043036a2SApple OSS Distributions</content>
655*043036a2SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*043036a2SApple OSS Distributions</listitem></list>
657*043036a2SApple OSS Distributions
658*043036a2SApple OSS Distributions        </field_description>
659*043036a2SApple OSS Distributions        <field_values>
660*043036a2SApple OSS Distributions
661*043036a2SApple OSS Distributions
662*043036a2SApple OSS Distributions        </field_values>
663*043036a2SApple OSS Distributions          <field_resets>
664*043036a2SApple OSS Distributions
665*043036a2SApple OSS Distributions    <field_reset>
666*043036a2SApple OSS Distributions
667*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*043036a2SApple OSS Distributions
669*043036a2SApple OSS Distributions    </field_reset>
670*043036a2SApple OSS Distributions</field_resets>
671*043036a2SApple OSS Distributions      </field>
672*043036a2SApple OSS Distributions        <field
673*043036a2SApple OSS Distributions           id="0_19_1"
674*043036a2SApple OSS Distributions           is_variable_length="False"
675*043036a2SApple OSS Distributions           has_partial_fieldset="False"
676*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
678*043036a2SApple OSS Distributions           is_constant_value="False"
679*043036a2SApple OSS Distributions           rwtype="RES0"
680*043036a2SApple OSS Distributions        >
681*043036a2SApple OSS Distributions          <field_name>0</field_name>
682*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
683*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
684*043036a2SApple OSS Distributions        <field_description order="before">
685*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*043036a2SApple OSS Distributions        </field_description>
687*043036a2SApple OSS Distributions        <field_values>
688*043036a2SApple OSS Distributions        </field_values>
689*043036a2SApple OSS Distributions      </field>
690*043036a2SApple OSS Distributions        <field
691*043036a2SApple OSS Distributions           id="TI_0_0"
692*043036a2SApple OSS Distributions           is_variable_length="False"
693*043036a2SApple OSS Distributions           has_partial_fieldset="False"
694*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
696*043036a2SApple OSS Distributions           is_constant_value="False"
697*043036a2SApple OSS Distributions        >
698*043036a2SApple OSS Distributions          <field_name>TI</field_name>
699*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
700*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
701*043036a2SApple OSS Distributions        <field_description order="before">
702*043036a2SApple OSS Distributions
703*043036a2SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*043036a2SApple OSS Distributions
705*043036a2SApple OSS Distributions        </field_description>
706*043036a2SApple OSS Distributions        <field_values>
707*043036a2SApple OSS Distributions
708*043036a2SApple OSS Distributions
709*043036a2SApple OSS Distributions                <field_value_instance>
710*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
711*043036a2SApple OSS Distributions        <field_value_description>
712*043036a2SApple OSS Distributions  <para>WFI trapped.</para>
713*043036a2SApple OSS Distributions</field_value_description>
714*043036a2SApple OSS Distributions    </field_value_instance>
715*043036a2SApple OSS Distributions                <field_value_instance>
716*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
717*043036a2SApple OSS Distributions        <field_value_description>
718*043036a2SApple OSS Distributions  <para>WFE trapped.</para>
719*043036a2SApple OSS Distributions</field_value_description>
720*043036a2SApple OSS Distributions    </field_value_instance>
721*043036a2SApple OSS Distributions        </field_values>
722*043036a2SApple OSS Distributions          <field_resets>
723*043036a2SApple OSS Distributions
724*043036a2SApple OSS Distributions    <field_reset>
725*043036a2SApple OSS Distributions
726*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*043036a2SApple OSS Distributions
728*043036a2SApple OSS Distributions    </field_reset>
729*043036a2SApple OSS Distributions</field_resets>
730*043036a2SApple OSS Distributions      </field>
731*043036a2SApple OSS Distributions    <text_after_fields>
732*043036a2SApple OSS Distributions
733*043036a2SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*043036a2SApple OSS Distributions<list type="unordered">
735*043036a2SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*043036a2SApple OSS Distributions</listitem></list>
739*043036a2SApple OSS Distributions
740*043036a2SApple OSS Distributions    </text_after_fields>
741*043036a2SApple OSS Distributions  </fields>
742*043036a2SApple OSS Distributions              <reg_fieldset length="25">
743*043036a2SApple OSS Distributions
744*043036a2SApple OSS Distributions
745*043036a2SApple OSS Distributions
746*043036a2SApple OSS Distributions
747*043036a2SApple OSS Distributions
748*043036a2SApple OSS Distributions
749*043036a2SApple OSS Distributions
750*043036a2SApple OSS Distributions
751*043036a2SApple OSS Distributions
752*043036a2SApple OSS Distributions
753*043036a2SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*043036a2SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*043036a2SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*043036a2SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*043036a2SApple OSS Distributions    </reg_fieldset>
758*043036a2SApple OSS Distributions            </partial_fieldset>
759*043036a2SApple OSS Distributions            <partial_fieldset>
760*043036a2SApple OSS Distributions              <fields length="25">
761*043036a2SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*043036a2SApple OSS Distributions    <text_before_fields>
763*043036a2SApple OSS Distributions
764*043036a2SApple OSS Distributions
765*043036a2SApple OSS Distributions
766*043036a2SApple OSS Distributions    </text_before_fields>
767*043036a2SApple OSS Distributions
768*043036a2SApple OSS Distributions        <field
769*043036a2SApple OSS Distributions           id="CV_24_24"
770*043036a2SApple OSS Distributions           is_variable_length="False"
771*043036a2SApple OSS Distributions           has_partial_fieldset="False"
772*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
774*043036a2SApple OSS Distributions           is_constant_value="False"
775*043036a2SApple OSS Distributions        >
776*043036a2SApple OSS Distributions          <field_name>CV</field_name>
777*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
778*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
779*043036a2SApple OSS Distributions        <field_description order="before">
780*043036a2SApple OSS Distributions
781*043036a2SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*043036a2SApple OSS Distributions
783*043036a2SApple OSS Distributions        </field_description>
784*043036a2SApple OSS Distributions        <field_values>
785*043036a2SApple OSS Distributions
786*043036a2SApple OSS Distributions
787*043036a2SApple OSS Distributions                <field_value_instance>
788*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
789*043036a2SApple OSS Distributions        <field_value_description>
790*043036a2SApple OSS Distributions  <para>The COND field is not valid.</para>
791*043036a2SApple OSS Distributions</field_value_description>
792*043036a2SApple OSS Distributions    </field_value_instance>
793*043036a2SApple OSS Distributions                <field_value_instance>
794*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
795*043036a2SApple OSS Distributions        <field_value_description>
796*043036a2SApple OSS Distributions  <para>The COND field is valid.</para>
797*043036a2SApple OSS Distributions</field_value_description>
798*043036a2SApple OSS Distributions    </field_value_instance>
799*043036a2SApple OSS Distributions        </field_values>
800*043036a2SApple OSS Distributions            <field_description order="after">
801*043036a2SApple OSS Distributions
802*043036a2SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*043036a2SApple OSS Distributions<list type="unordered">
805*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*043036a2SApple OSS Distributions</listitem></list>
808*043036a2SApple OSS Distributions
809*043036a2SApple OSS Distributions            </field_description>
810*043036a2SApple OSS Distributions          <field_resets>
811*043036a2SApple OSS Distributions
812*043036a2SApple OSS Distributions    <field_reset>
813*043036a2SApple OSS Distributions
814*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*043036a2SApple OSS Distributions
816*043036a2SApple OSS Distributions    </field_reset>
817*043036a2SApple OSS Distributions</field_resets>
818*043036a2SApple OSS Distributions      </field>
819*043036a2SApple OSS Distributions        <field
820*043036a2SApple OSS Distributions           id="COND_23_20"
821*043036a2SApple OSS Distributions           is_variable_length="False"
822*043036a2SApple OSS Distributions           has_partial_fieldset="False"
823*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
825*043036a2SApple OSS Distributions           is_constant_value="False"
826*043036a2SApple OSS Distributions        >
827*043036a2SApple OSS Distributions          <field_name>COND</field_name>
828*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
829*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
830*043036a2SApple OSS Distributions        <field_description order="before">
831*043036a2SApple OSS Distributions
832*043036a2SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*043036a2SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*043036a2SApple OSS Distributions<list type="unordered">
836*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*043036a2SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*043036a2SApple OSS Distributions</listitem></list>
840*043036a2SApple OSS Distributions</content>
841*043036a2SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*043036a2SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*043036a2SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*043036a2SApple OSS Distributions</listitem></list>
845*043036a2SApple OSS Distributions</content>
846*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*043036a2SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*043036a2SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*043036a2SApple OSS Distributions</listitem></list>
850*043036a2SApple OSS Distributions</content>
851*043036a2SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*043036a2SApple OSS Distributions</listitem></list>
853*043036a2SApple OSS Distributions
854*043036a2SApple OSS Distributions        </field_description>
855*043036a2SApple OSS Distributions        <field_values>
856*043036a2SApple OSS Distributions
857*043036a2SApple OSS Distributions
858*043036a2SApple OSS Distributions        </field_values>
859*043036a2SApple OSS Distributions          <field_resets>
860*043036a2SApple OSS Distributions
861*043036a2SApple OSS Distributions    <field_reset>
862*043036a2SApple OSS Distributions
863*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*043036a2SApple OSS Distributions
865*043036a2SApple OSS Distributions    </field_reset>
866*043036a2SApple OSS Distributions</field_resets>
867*043036a2SApple OSS Distributions      </field>
868*043036a2SApple OSS Distributions        <field
869*043036a2SApple OSS Distributions           id="Opc2_19_17"
870*043036a2SApple OSS Distributions           is_variable_length="False"
871*043036a2SApple OSS Distributions           has_partial_fieldset="False"
872*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
874*043036a2SApple OSS Distributions           is_constant_value="False"
875*043036a2SApple OSS Distributions        >
876*043036a2SApple OSS Distributions          <field_name>Opc2</field_name>
877*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
878*043036a2SApple OSS Distributions        <field_lsb>17</field_lsb>
879*043036a2SApple OSS Distributions        <field_description order="before">
880*043036a2SApple OSS Distributions
881*043036a2SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*043036a2SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*043036a2SApple OSS Distributions
884*043036a2SApple OSS Distributions        </field_description>
885*043036a2SApple OSS Distributions        <field_values>
886*043036a2SApple OSS Distributions
887*043036a2SApple OSS Distributions
888*043036a2SApple OSS Distributions        </field_values>
889*043036a2SApple OSS Distributions          <field_resets>
890*043036a2SApple OSS Distributions
891*043036a2SApple OSS Distributions    <field_reset>
892*043036a2SApple OSS Distributions
893*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*043036a2SApple OSS Distributions
895*043036a2SApple OSS Distributions    </field_reset>
896*043036a2SApple OSS Distributions</field_resets>
897*043036a2SApple OSS Distributions      </field>
898*043036a2SApple OSS Distributions        <field
899*043036a2SApple OSS Distributions           id="Opc1_16_14"
900*043036a2SApple OSS Distributions           is_variable_length="False"
901*043036a2SApple OSS Distributions           has_partial_fieldset="False"
902*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
904*043036a2SApple OSS Distributions           is_constant_value="False"
905*043036a2SApple OSS Distributions        >
906*043036a2SApple OSS Distributions          <field_name>Opc1</field_name>
907*043036a2SApple OSS Distributions        <field_msb>16</field_msb>
908*043036a2SApple OSS Distributions        <field_lsb>14</field_lsb>
909*043036a2SApple OSS Distributions        <field_description order="before">
910*043036a2SApple OSS Distributions
911*043036a2SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*043036a2SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*043036a2SApple OSS Distributions
914*043036a2SApple OSS Distributions        </field_description>
915*043036a2SApple OSS Distributions        <field_values>
916*043036a2SApple OSS Distributions
917*043036a2SApple OSS Distributions
918*043036a2SApple OSS Distributions        </field_values>
919*043036a2SApple OSS Distributions          <field_resets>
920*043036a2SApple OSS Distributions
921*043036a2SApple OSS Distributions    <field_reset>
922*043036a2SApple OSS Distributions
923*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*043036a2SApple OSS Distributions
925*043036a2SApple OSS Distributions    </field_reset>
926*043036a2SApple OSS Distributions</field_resets>
927*043036a2SApple OSS Distributions      </field>
928*043036a2SApple OSS Distributions        <field
929*043036a2SApple OSS Distributions           id="CRn_13_10"
930*043036a2SApple OSS Distributions           is_variable_length="False"
931*043036a2SApple OSS Distributions           has_partial_fieldset="False"
932*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
934*043036a2SApple OSS Distributions           is_constant_value="False"
935*043036a2SApple OSS Distributions        >
936*043036a2SApple OSS Distributions          <field_name>CRn</field_name>
937*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
938*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
939*043036a2SApple OSS Distributions        <field_description order="before">
940*043036a2SApple OSS Distributions
941*043036a2SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*043036a2SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*043036a2SApple OSS Distributions
944*043036a2SApple OSS Distributions        </field_description>
945*043036a2SApple OSS Distributions        <field_values>
946*043036a2SApple OSS Distributions
947*043036a2SApple OSS Distributions
948*043036a2SApple OSS Distributions        </field_values>
949*043036a2SApple OSS Distributions          <field_resets>
950*043036a2SApple OSS Distributions
951*043036a2SApple OSS Distributions    <field_reset>
952*043036a2SApple OSS Distributions
953*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*043036a2SApple OSS Distributions
955*043036a2SApple OSS Distributions    </field_reset>
956*043036a2SApple OSS Distributions</field_resets>
957*043036a2SApple OSS Distributions      </field>
958*043036a2SApple OSS Distributions        <field
959*043036a2SApple OSS Distributions           id="Rt_9_5"
960*043036a2SApple OSS Distributions           is_variable_length="False"
961*043036a2SApple OSS Distributions           has_partial_fieldset="False"
962*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
964*043036a2SApple OSS Distributions           is_constant_value="False"
965*043036a2SApple OSS Distributions        >
966*043036a2SApple OSS Distributions          <field_name>Rt</field_name>
967*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
968*043036a2SApple OSS Distributions        <field_lsb>5</field_lsb>
969*043036a2SApple OSS Distributions        <field_description order="before">
970*043036a2SApple OSS Distributions
971*043036a2SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*043036a2SApple OSS Distributions
973*043036a2SApple OSS Distributions        </field_description>
974*043036a2SApple OSS Distributions        <field_values>
975*043036a2SApple OSS Distributions
976*043036a2SApple OSS Distributions
977*043036a2SApple OSS Distributions        </field_values>
978*043036a2SApple OSS Distributions          <field_resets>
979*043036a2SApple OSS Distributions
980*043036a2SApple OSS Distributions    <field_reset>
981*043036a2SApple OSS Distributions
982*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*043036a2SApple OSS Distributions
984*043036a2SApple OSS Distributions    </field_reset>
985*043036a2SApple OSS Distributions</field_resets>
986*043036a2SApple OSS Distributions      </field>
987*043036a2SApple OSS Distributions        <field
988*043036a2SApple OSS Distributions           id="CRm_4_1"
989*043036a2SApple OSS Distributions           is_variable_length="False"
990*043036a2SApple OSS Distributions           has_partial_fieldset="False"
991*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
993*043036a2SApple OSS Distributions           is_constant_value="False"
994*043036a2SApple OSS Distributions        >
995*043036a2SApple OSS Distributions          <field_name>CRm</field_name>
996*043036a2SApple OSS Distributions        <field_msb>4</field_msb>
997*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
998*043036a2SApple OSS Distributions        <field_description order="before">
999*043036a2SApple OSS Distributions
1000*043036a2SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*043036a2SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*043036a2SApple OSS Distributions
1003*043036a2SApple OSS Distributions        </field_description>
1004*043036a2SApple OSS Distributions        <field_values>
1005*043036a2SApple OSS Distributions
1006*043036a2SApple OSS Distributions
1007*043036a2SApple OSS Distributions        </field_values>
1008*043036a2SApple OSS Distributions          <field_resets>
1009*043036a2SApple OSS Distributions
1010*043036a2SApple OSS Distributions    <field_reset>
1011*043036a2SApple OSS Distributions
1012*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*043036a2SApple OSS Distributions
1014*043036a2SApple OSS Distributions    </field_reset>
1015*043036a2SApple OSS Distributions</field_resets>
1016*043036a2SApple OSS Distributions      </field>
1017*043036a2SApple OSS Distributions        <field
1018*043036a2SApple OSS Distributions           id="Direction_0_0"
1019*043036a2SApple OSS Distributions           is_variable_length="False"
1020*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1021*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1023*043036a2SApple OSS Distributions           is_constant_value="False"
1024*043036a2SApple OSS Distributions        >
1025*043036a2SApple OSS Distributions          <field_name>Direction</field_name>
1026*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
1027*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*043036a2SApple OSS Distributions        <field_description order="before">
1029*043036a2SApple OSS Distributions
1030*043036a2SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*043036a2SApple OSS Distributions
1032*043036a2SApple OSS Distributions        </field_description>
1033*043036a2SApple OSS Distributions        <field_values>
1034*043036a2SApple OSS Distributions
1035*043036a2SApple OSS Distributions
1036*043036a2SApple OSS Distributions                <field_value_instance>
1037*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1038*043036a2SApple OSS Distributions        <field_value_description>
1039*043036a2SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*043036a2SApple OSS Distributions</field_value_description>
1041*043036a2SApple OSS Distributions    </field_value_instance>
1042*043036a2SApple OSS Distributions                <field_value_instance>
1043*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1044*043036a2SApple OSS Distributions        <field_value_description>
1045*043036a2SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*043036a2SApple OSS Distributions</field_value_description>
1047*043036a2SApple OSS Distributions    </field_value_instance>
1048*043036a2SApple OSS Distributions        </field_values>
1049*043036a2SApple OSS Distributions          <field_resets>
1050*043036a2SApple OSS Distributions
1051*043036a2SApple OSS Distributions    <field_reset>
1052*043036a2SApple OSS Distributions
1053*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*043036a2SApple OSS Distributions
1055*043036a2SApple OSS Distributions    </field_reset>
1056*043036a2SApple OSS Distributions</field_resets>
1057*043036a2SApple OSS Distributions      </field>
1058*043036a2SApple OSS Distributions    <text_after_fields>
1059*043036a2SApple OSS Distributions
1060*043036a2SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*043036a2SApple OSS Distributions<list type="unordered">
1062*043036a2SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*043036a2SApple OSS Distributions</listitem></list>
1081*043036a2SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*043036a2SApple OSS Distributions<list type="unordered">
1083*043036a2SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*043036a2SApple OSS Distributions</listitem></list>
1094*043036a2SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*043036a2SApple OSS Distributions
1096*043036a2SApple OSS Distributions    </text_after_fields>
1097*043036a2SApple OSS Distributions  </fields>
1098*043036a2SApple OSS Distributions              <reg_fieldset length="25">
1099*043036a2SApple OSS Distributions
1100*043036a2SApple OSS Distributions
1101*043036a2SApple OSS Distributions
1102*043036a2SApple OSS Distributions
1103*043036a2SApple OSS Distributions
1104*043036a2SApple OSS Distributions
1105*043036a2SApple OSS Distributions
1106*043036a2SApple OSS Distributions
1107*043036a2SApple OSS Distributions
1108*043036a2SApple OSS Distributions
1109*043036a2SApple OSS Distributions
1110*043036a2SApple OSS Distributions
1111*043036a2SApple OSS Distributions
1112*043036a2SApple OSS Distributions
1113*043036a2SApple OSS Distributions
1114*043036a2SApple OSS Distributions
1115*043036a2SApple OSS Distributions
1116*043036a2SApple OSS Distributions
1117*043036a2SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*043036a2SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*043036a2SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*043036a2SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*043036a2SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*043036a2SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*043036a2SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*043036a2SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*043036a2SApple OSS Distributions    </reg_fieldset>
1126*043036a2SApple OSS Distributions            </partial_fieldset>
1127*043036a2SApple OSS Distributions            <partial_fieldset>
1128*043036a2SApple OSS Distributions              <fields length="25">
1129*043036a2SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*043036a2SApple OSS Distributions    <text_before_fields>
1131*043036a2SApple OSS Distributions
1132*043036a2SApple OSS Distributions
1133*043036a2SApple OSS Distributions
1134*043036a2SApple OSS Distributions    </text_before_fields>
1135*043036a2SApple OSS Distributions
1136*043036a2SApple OSS Distributions        <field
1137*043036a2SApple OSS Distributions           id="CV_24_24"
1138*043036a2SApple OSS Distributions           is_variable_length="False"
1139*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1140*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1142*043036a2SApple OSS Distributions           is_constant_value="False"
1143*043036a2SApple OSS Distributions        >
1144*043036a2SApple OSS Distributions          <field_name>CV</field_name>
1145*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
1146*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*043036a2SApple OSS Distributions        <field_description order="before">
1148*043036a2SApple OSS Distributions
1149*043036a2SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*043036a2SApple OSS Distributions
1151*043036a2SApple OSS Distributions        </field_description>
1152*043036a2SApple OSS Distributions        <field_values>
1153*043036a2SApple OSS Distributions
1154*043036a2SApple OSS Distributions
1155*043036a2SApple OSS Distributions                <field_value_instance>
1156*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1157*043036a2SApple OSS Distributions        <field_value_description>
1158*043036a2SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*043036a2SApple OSS Distributions</field_value_description>
1160*043036a2SApple OSS Distributions    </field_value_instance>
1161*043036a2SApple OSS Distributions                <field_value_instance>
1162*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1163*043036a2SApple OSS Distributions        <field_value_description>
1164*043036a2SApple OSS Distributions  <para>The COND field is valid.</para>
1165*043036a2SApple OSS Distributions</field_value_description>
1166*043036a2SApple OSS Distributions    </field_value_instance>
1167*043036a2SApple OSS Distributions        </field_values>
1168*043036a2SApple OSS Distributions            <field_description order="after">
1169*043036a2SApple OSS Distributions
1170*043036a2SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*043036a2SApple OSS Distributions<list type="unordered">
1173*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*043036a2SApple OSS Distributions</listitem></list>
1176*043036a2SApple OSS Distributions
1177*043036a2SApple OSS Distributions            </field_description>
1178*043036a2SApple OSS Distributions          <field_resets>
1179*043036a2SApple OSS Distributions
1180*043036a2SApple OSS Distributions    <field_reset>
1181*043036a2SApple OSS Distributions
1182*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*043036a2SApple OSS Distributions
1184*043036a2SApple OSS Distributions    </field_reset>
1185*043036a2SApple OSS Distributions</field_resets>
1186*043036a2SApple OSS Distributions      </field>
1187*043036a2SApple OSS Distributions        <field
1188*043036a2SApple OSS Distributions           id="COND_23_20"
1189*043036a2SApple OSS Distributions           is_variable_length="False"
1190*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1191*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1193*043036a2SApple OSS Distributions           is_constant_value="False"
1194*043036a2SApple OSS Distributions        >
1195*043036a2SApple OSS Distributions          <field_name>COND</field_name>
1196*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
1197*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*043036a2SApple OSS Distributions        <field_description order="before">
1199*043036a2SApple OSS Distributions
1200*043036a2SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*043036a2SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*043036a2SApple OSS Distributions<list type="unordered">
1204*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*043036a2SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*043036a2SApple OSS Distributions</listitem></list>
1208*043036a2SApple OSS Distributions</content>
1209*043036a2SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*043036a2SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*043036a2SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*043036a2SApple OSS Distributions</listitem></list>
1213*043036a2SApple OSS Distributions</content>
1214*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*043036a2SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*043036a2SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*043036a2SApple OSS Distributions</listitem></list>
1218*043036a2SApple OSS Distributions</content>
1219*043036a2SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*043036a2SApple OSS Distributions</listitem></list>
1221*043036a2SApple OSS Distributions
1222*043036a2SApple OSS Distributions        </field_description>
1223*043036a2SApple OSS Distributions        <field_values>
1224*043036a2SApple OSS Distributions
1225*043036a2SApple OSS Distributions
1226*043036a2SApple OSS Distributions        </field_values>
1227*043036a2SApple OSS Distributions          <field_resets>
1228*043036a2SApple OSS Distributions
1229*043036a2SApple OSS Distributions    <field_reset>
1230*043036a2SApple OSS Distributions
1231*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*043036a2SApple OSS Distributions
1233*043036a2SApple OSS Distributions    </field_reset>
1234*043036a2SApple OSS Distributions</field_resets>
1235*043036a2SApple OSS Distributions      </field>
1236*043036a2SApple OSS Distributions        <field
1237*043036a2SApple OSS Distributions           id="Opc1_19_16"
1238*043036a2SApple OSS Distributions           is_variable_length="False"
1239*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1240*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1242*043036a2SApple OSS Distributions           is_constant_value="False"
1243*043036a2SApple OSS Distributions        >
1244*043036a2SApple OSS Distributions          <field_name>Opc1</field_name>
1245*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
1246*043036a2SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*043036a2SApple OSS Distributions        <field_description order="before">
1248*043036a2SApple OSS Distributions
1249*043036a2SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*043036a2SApple OSS Distributions
1251*043036a2SApple OSS Distributions        </field_description>
1252*043036a2SApple OSS Distributions        <field_values>
1253*043036a2SApple OSS Distributions
1254*043036a2SApple OSS Distributions
1255*043036a2SApple OSS Distributions        </field_values>
1256*043036a2SApple OSS Distributions          <field_resets>
1257*043036a2SApple OSS Distributions
1258*043036a2SApple OSS Distributions    <field_reset>
1259*043036a2SApple OSS Distributions
1260*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*043036a2SApple OSS Distributions
1262*043036a2SApple OSS Distributions    </field_reset>
1263*043036a2SApple OSS Distributions</field_resets>
1264*043036a2SApple OSS Distributions      </field>
1265*043036a2SApple OSS Distributions        <field
1266*043036a2SApple OSS Distributions           id="0_15_15"
1267*043036a2SApple OSS Distributions           is_variable_length="False"
1268*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1269*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1271*043036a2SApple OSS Distributions           is_constant_value="False"
1272*043036a2SApple OSS Distributions           rwtype="RES0"
1273*043036a2SApple OSS Distributions        >
1274*043036a2SApple OSS Distributions          <field_name>0</field_name>
1275*043036a2SApple OSS Distributions        <field_msb>15</field_msb>
1276*043036a2SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*043036a2SApple OSS Distributions        <field_description order="before">
1278*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*043036a2SApple OSS Distributions        </field_description>
1280*043036a2SApple OSS Distributions        <field_values>
1281*043036a2SApple OSS Distributions        </field_values>
1282*043036a2SApple OSS Distributions      </field>
1283*043036a2SApple OSS Distributions        <field
1284*043036a2SApple OSS Distributions           id="Rt2_14_10"
1285*043036a2SApple OSS Distributions           is_variable_length="False"
1286*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1287*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1289*043036a2SApple OSS Distributions           is_constant_value="False"
1290*043036a2SApple OSS Distributions        >
1291*043036a2SApple OSS Distributions          <field_name>Rt2</field_name>
1292*043036a2SApple OSS Distributions        <field_msb>14</field_msb>
1293*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*043036a2SApple OSS Distributions        <field_description order="before">
1295*043036a2SApple OSS Distributions
1296*043036a2SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*043036a2SApple OSS Distributions
1298*043036a2SApple OSS Distributions        </field_description>
1299*043036a2SApple OSS Distributions        <field_values>
1300*043036a2SApple OSS Distributions
1301*043036a2SApple OSS Distributions
1302*043036a2SApple OSS Distributions        </field_values>
1303*043036a2SApple OSS Distributions          <field_resets>
1304*043036a2SApple OSS Distributions
1305*043036a2SApple OSS Distributions    <field_reset>
1306*043036a2SApple OSS Distributions
1307*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*043036a2SApple OSS Distributions
1309*043036a2SApple OSS Distributions    </field_reset>
1310*043036a2SApple OSS Distributions</field_resets>
1311*043036a2SApple OSS Distributions      </field>
1312*043036a2SApple OSS Distributions        <field
1313*043036a2SApple OSS Distributions           id="Rt_9_5"
1314*043036a2SApple OSS Distributions           is_variable_length="False"
1315*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1316*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1318*043036a2SApple OSS Distributions           is_constant_value="False"
1319*043036a2SApple OSS Distributions        >
1320*043036a2SApple OSS Distributions          <field_name>Rt</field_name>
1321*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
1322*043036a2SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*043036a2SApple OSS Distributions        <field_description order="before">
1324*043036a2SApple OSS Distributions
1325*043036a2SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*043036a2SApple OSS Distributions
1327*043036a2SApple OSS Distributions        </field_description>
1328*043036a2SApple OSS Distributions        <field_values>
1329*043036a2SApple OSS Distributions
1330*043036a2SApple OSS Distributions
1331*043036a2SApple OSS Distributions        </field_values>
1332*043036a2SApple OSS Distributions          <field_resets>
1333*043036a2SApple OSS Distributions
1334*043036a2SApple OSS Distributions    <field_reset>
1335*043036a2SApple OSS Distributions
1336*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*043036a2SApple OSS Distributions
1338*043036a2SApple OSS Distributions    </field_reset>
1339*043036a2SApple OSS Distributions</field_resets>
1340*043036a2SApple OSS Distributions      </field>
1341*043036a2SApple OSS Distributions        <field
1342*043036a2SApple OSS Distributions           id="CRm_4_1"
1343*043036a2SApple OSS Distributions           is_variable_length="False"
1344*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1345*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1347*043036a2SApple OSS Distributions           is_constant_value="False"
1348*043036a2SApple OSS Distributions        >
1349*043036a2SApple OSS Distributions          <field_name>CRm</field_name>
1350*043036a2SApple OSS Distributions        <field_msb>4</field_msb>
1351*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*043036a2SApple OSS Distributions        <field_description order="before">
1353*043036a2SApple OSS Distributions
1354*043036a2SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*043036a2SApple OSS Distributions
1356*043036a2SApple OSS Distributions        </field_description>
1357*043036a2SApple OSS Distributions        <field_values>
1358*043036a2SApple OSS Distributions
1359*043036a2SApple OSS Distributions
1360*043036a2SApple OSS Distributions        </field_values>
1361*043036a2SApple OSS Distributions          <field_resets>
1362*043036a2SApple OSS Distributions
1363*043036a2SApple OSS Distributions    <field_reset>
1364*043036a2SApple OSS Distributions
1365*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*043036a2SApple OSS Distributions
1367*043036a2SApple OSS Distributions    </field_reset>
1368*043036a2SApple OSS Distributions</field_resets>
1369*043036a2SApple OSS Distributions      </field>
1370*043036a2SApple OSS Distributions        <field
1371*043036a2SApple OSS Distributions           id="Direction_0_0"
1372*043036a2SApple OSS Distributions           is_variable_length="False"
1373*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1374*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1376*043036a2SApple OSS Distributions           is_constant_value="False"
1377*043036a2SApple OSS Distributions        >
1378*043036a2SApple OSS Distributions          <field_name>Direction</field_name>
1379*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
1380*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*043036a2SApple OSS Distributions        <field_description order="before">
1382*043036a2SApple OSS Distributions
1383*043036a2SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*043036a2SApple OSS Distributions
1385*043036a2SApple OSS Distributions        </field_description>
1386*043036a2SApple OSS Distributions        <field_values>
1387*043036a2SApple OSS Distributions
1388*043036a2SApple OSS Distributions
1389*043036a2SApple OSS Distributions                <field_value_instance>
1390*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1391*043036a2SApple OSS Distributions        <field_value_description>
1392*043036a2SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*043036a2SApple OSS Distributions</field_value_description>
1394*043036a2SApple OSS Distributions    </field_value_instance>
1395*043036a2SApple OSS Distributions                <field_value_instance>
1396*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1397*043036a2SApple OSS Distributions        <field_value_description>
1398*043036a2SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*043036a2SApple OSS Distributions</field_value_description>
1400*043036a2SApple OSS Distributions    </field_value_instance>
1401*043036a2SApple OSS Distributions        </field_values>
1402*043036a2SApple OSS Distributions          <field_resets>
1403*043036a2SApple OSS Distributions
1404*043036a2SApple OSS Distributions    <field_reset>
1405*043036a2SApple OSS Distributions
1406*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*043036a2SApple OSS Distributions
1408*043036a2SApple OSS Distributions    </field_reset>
1409*043036a2SApple OSS Distributions</field_resets>
1410*043036a2SApple OSS Distributions      </field>
1411*043036a2SApple OSS Distributions    <text_after_fields>
1412*043036a2SApple OSS Distributions
1413*043036a2SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*043036a2SApple OSS Distributions<list type="unordered">
1415*043036a2SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*043036a2SApple OSS Distributions</listitem></list>
1426*043036a2SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*043036a2SApple OSS Distributions<list type="unordered">
1428*043036a2SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*043036a2SApple OSS Distributions</listitem></list>
1436*043036a2SApple OSS Distributions
1437*043036a2SApple OSS Distributions    </text_after_fields>
1438*043036a2SApple OSS Distributions  </fields>
1439*043036a2SApple OSS Distributions              <reg_fieldset length="25">
1440*043036a2SApple OSS Distributions
1441*043036a2SApple OSS Distributions
1442*043036a2SApple OSS Distributions
1443*043036a2SApple OSS Distributions
1444*043036a2SApple OSS Distributions
1445*043036a2SApple OSS Distributions
1446*043036a2SApple OSS Distributions
1447*043036a2SApple OSS Distributions
1448*043036a2SApple OSS Distributions
1449*043036a2SApple OSS Distributions
1450*043036a2SApple OSS Distributions
1451*043036a2SApple OSS Distributions
1452*043036a2SApple OSS Distributions
1453*043036a2SApple OSS Distributions
1454*043036a2SApple OSS Distributions
1455*043036a2SApple OSS Distributions
1456*043036a2SApple OSS Distributions
1457*043036a2SApple OSS Distributions
1458*043036a2SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*043036a2SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*043036a2SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*043036a2SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*043036a2SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*043036a2SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*043036a2SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*043036a2SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*043036a2SApple OSS Distributions    </reg_fieldset>
1467*043036a2SApple OSS Distributions            </partial_fieldset>
1468*043036a2SApple OSS Distributions            <partial_fieldset>
1469*043036a2SApple OSS Distributions              <fields length="25">
1470*043036a2SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*043036a2SApple OSS Distributions    <text_before_fields>
1472*043036a2SApple OSS Distributions
1473*043036a2SApple OSS Distributions
1474*043036a2SApple OSS Distributions
1475*043036a2SApple OSS Distributions    </text_before_fields>
1476*043036a2SApple OSS Distributions
1477*043036a2SApple OSS Distributions        <field
1478*043036a2SApple OSS Distributions           id="CV_24_24"
1479*043036a2SApple OSS Distributions           is_variable_length="False"
1480*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1481*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1483*043036a2SApple OSS Distributions           is_constant_value="False"
1484*043036a2SApple OSS Distributions        >
1485*043036a2SApple OSS Distributions          <field_name>CV</field_name>
1486*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
1487*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*043036a2SApple OSS Distributions        <field_description order="before">
1489*043036a2SApple OSS Distributions
1490*043036a2SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*043036a2SApple OSS Distributions
1492*043036a2SApple OSS Distributions        </field_description>
1493*043036a2SApple OSS Distributions        <field_values>
1494*043036a2SApple OSS Distributions
1495*043036a2SApple OSS Distributions
1496*043036a2SApple OSS Distributions                <field_value_instance>
1497*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1498*043036a2SApple OSS Distributions        <field_value_description>
1499*043036a2SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*043036a2SApple OSS Distributions</field_value_description>
1501*043036a2SApple OSS Distributions    </field_value_instance>
1502*043036a2SApple OSS Distributions                <field_value_instance>
1503*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1504*043036a2SApple OSS Distributions        <field_value_description>
1505*043036a2SApple OSS Distributions  <para>The COND field is valid.</para>
1506*043036a2SApple OSS Distributions</field_value_description>
1507*043036a2SApple OSS Distributions    </field_value_instance>
1508*043036a2SApple OSS Distributions        </field_values>
1509*043036a2SApple OSS Distributions            <field_description order="after">
1510*043036a2SApple OSS Distributions
1511*043036a2SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*043036a2SApple OSS Distributions<list type="unordered">
1514*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*043036a2SApple OSS Distributions</listitem></list>
1517*043036a2SApple OSS Distributions
1518*043036a2SApple OSS Distributions            </field_description>
1519*043036a2SApple OSS Distributions          <field_resets>
1520*043036a2SApple OSS Distributions
1521*043036a2SApple OSS Distributions    <field_reset>
1522*043036a2SApple OSS Distributions
1523*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*043036a2SApple OSS Distributions
1525*043036a2SApple OSS Distributions    </field_reset>
1526*043036a2SApple OSS Distributions</field_resets>
1527*043036a2SApple OSS Distributions      </field>
1528*043036a2SApple OSS Distributions        <field
1529*043036a2SApple OSS Distributions           id="COND_23_20"
1530*043036a2SApple OSS Distributions           is_variable_length="False"
1531*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1532*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1534*043036a2SApple OSS Distributions           is_constant_value="False"
1535*043036a2SApple OSS Distributions        >
1536*043036a2SApple OSS Distributions          <field_name>COND</field_name>
1537*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
1538*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*043036a2SApple OSS Distributions        <field_description order="before">
1540*043036a2SApple OSS Distributions
1541*043036a2SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*043036a2SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*043036a2SApple OSS Distributions<list type="unordered">
1545*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*043036a2SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*043036a2SApple OSS Distributions</listitem></list>
1549*043036a2SApple OSS Distributions</content>
1550*043036a2SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*043036a2SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*043036a2SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*043036a2SApple OSS Distributions</listitem></list>
1554*043036a2SApple OSS Distributions</content>
1555*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*043036a2SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*043036a2SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*043036a2SApple OSS Distributions</listitem></list>
1559*043036a2SApple OSS Distributions</content>
1560*043036a2SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*043036a2SApple OSS Distributions</listitem></list>
1562*043036a2SApple OSS Distributions
1563*043036a2SApple OSS Distributions        </field_description>
1564*043036a2SApple OSS Distributions        <field_values>
1565*043036a2SApple OSS Distributions
1566*043036a2SApple OSS Distributions
1567*043036a2SApple OSS Distributions        </field_values>
1568*043036a2SApple OSS Distributions          <field_resets>
1569*043036a2SApple OSS Distributions
1570*043036a2SApple OSS Distributions    <field_reset>
1571*043036a2SApple OSS Distributions
1572*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*043036a2SApple OSS Distributions
1574*043036a2SApple OSS Distributions    </field_reset>
1575*043036a2SApple OSS Distributions</field_resets>
1576*043036a2SApple OSS Distributions      </field>
1577*043036a2SApple OSS Distributions        <field
1578*043036a2SApple OSS Distributions           id="imm8_19_12"
1579*043036a2SApple OSS Distributions           is_variable_length="False"
1580*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1581*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1583*043036a2SApple OSS Distributions           is_constant_value="False"
1584*043036a2SApple OSS Distributions        >
1585*043036a2SApple OSS Distributions          <field_name>imm8</field_name>
1586*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
1587*043036a2SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*043036a2SApple OSS Distributions        <field_description order="before">
1589*043036a2SApple OSS Distributions
1590*043036a2SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*043036a2SApple OSS Distributions
1592*043036a2SApple OSS Distributions        </field_description>
1593*043036a2SApple OSS Distributions        <field_values>
1594*043036a2SApple OSS Distributions
1595*043036a2SApple OSS Distributions
1596*043036a2SApple OSS Distributions        </field_values>
1597*043036a2SApple OSS Distributions          <field_resets>
1598*043036a2SApple OSS Distributions
1599*043036a2SApple OSS Distributions    <field_reset>
1600*043036a2SApple OSS Distributions
1601*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*043036a2SApple OSS Distributions
1603*043036a2SApple OSS Distributions    </field_reset>
1604*043036a2SApple OSS Distributions</field_resets>
1605*043036a2SApple OSS Distributions      </field>
1606*043036a2SApple OSS Distributions        <field
1607*043036a2SApple OSS Distributions           id="0_11_10"
1608*043036a2SApple OSS Distributions           is_variable_length="False"
1609*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1610*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1612*043036a2SApple OSS Distributions           is_constant_value="False"
1613*043036a2SApple OSS Distributions           rwtype="RES0"
1614*043036a2SApple OSS Distributions        >
1615*043036a2SApple OSS Distributions          <field_name>0</field_name>
1616*043036a2SApple OSS Distributions        <field_msb>11</field_msb>
1617*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*043036a2SApple OSS Distributions        <field_description order="before">
1619*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*043036a2SApple OSS Distributions        </field_description>
1621*043036a2SApple OSS Distributions        <field_values>
1622*043036a2SApple OSS Distributions        </field_values>
1623*043036a2SApple OSS Distributions      </field>
1624*043036a2SApple OSS Distributions        <field
1625*043036a2SApple OSS Distributions           id="Rn_9_5"
1626*043036a2SApple OSS Distributions           is_variable_length="False"
1627*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1628*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1630*043036a2SApple OSS Distributions           is_constant_value="False"
1631*043036a2SApple OSS Distributions        >
1632*043036a2SApple OSS Distributions          <field_name>Rn</field_name>
1633*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
1634*043036a2SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*043036a2SApple OSS Distributions        <field_description order="before">
1636*043036a2SApple OSS Distributions
1637*043036a2SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*043036a2SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*043036a2SApple OSS Distributions
1640*043036a2SApple OSS Distributions        </field_description>
1641*043036a2SApple OSS Distributions        <field_values>
1642*043036a2SApple OSS Distributions
1643*043036a2SApple OSS Distributions
1644*043036a2SApple OSS Distributions        </field_values>
1645*043036a2SApple OSS Distributions          <field_resets>
1646*043036a2SApple OSS Distributions
1647*043036a2SApple OSS Distributions    <field_reset>
1648*043036a2SApple OSS Distributions
1649*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*043036a2SApple OSS Distributions
1651*043036a2SApple OSS Distributions    </field_reset>
1652*043036a2SApple OSS Distributions</field_resets>
1653*043036a2SApple OSS Distributions      </field>
1654*043036a2SApple OSS Distributions        <field
1655*043036a2SApple OSS Distributions           id="Offset_4_4"
1656*043036a2SApple OSS Distributions           is_variable_length="False"
1657*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1658*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1660*043036a2SApple OSS Distributions           is_constant_value="False"
1661*043036a2SApple OSS Distributions        >
1662*043036a2SApple OSS Distributions          <field_name>Offset</field_name>
1663*043036a2SApple OSS Distributions        <field_msb>4</field_msb>
1664*043036a2SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*043036a2SApple OSS Distributions        <field_description order="before">
1666*043036a2SApple OSS Distributions
1667*043036a2SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*043036a2SApple OSS Distributions
1669*043036a2SApple OSS Distributions        </field_description>
1670*043036a2SApple OSS Distributions        <field_values>
1671*043036a2SApple OSS Distributions
1672*043036a2SApple OSS Distributions
1673*043036a2SApple OSS Distributions                <field_value_instance>
1674*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1675*043036a2SApple OSS Distributions        <field_value_description>
1676*043036a2SApple OSS Distributions  <para>Subtract offset.</para>
1677*043036a2SApple OSS Distributions</field_value_description>
1678*043036a2SApple OSS Distributions    </field_value_instance>
1679*043036a2SApple OSS Distributions                <field_value_instance>
1680*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1681*043036a2SApple OSS Distributions        <field_value_description>
1682*043036a2SApple OSS Distributions  <para>Add offset.</para>
1683*043036a2SApple OSS Distributions</field_value_description>
1684*043036a2SApple OSS Distributions    </field_value_instance>
1685*043036a2SApple OSS Distributions        </field_values>
1686*043036a2SApple OSS Distributions            <field_description order="after">
1687*043036a2SApple OSS Distributions
1688*043036a2SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*043036a2SApple OSS Distributions
1690*043036a2SApple OSS Distributions            </field_description>
1691*043036a2SApple OSS Distributions          <field_resets>
1692*043036a2SApple OSS Distributions
1693*043036a2SApple OSS Distributions    <field_reset>
1694*043036a2SApple OSS Distributions
1695*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*043036a2SApple OSS Distributions
1697*043036a2SApple OSS Distributions    </field_reset>
1698*043036a2SApple OSS Distributions</field_resets>
1699*043036a2SApple OSS Distributions      </field>
1700*043036a2SApple OSS Distributions        <field
1701*043036a2SApple OSS Distributions           id="AM_3_1"
1702*043036a2SApple OSS Distributions           is_variable_length="False"
1703*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1704*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1706*043036a2SApple OSS Distributions           is_constant_value="False"
1707*043036a2SApple OSS Distributions        >
1708*043036a2SApple OSS Distributions          <field_name>AM</field_name>
1709*043036a2SApple OSS Distributions        <field_msb>3</field_msb>
1710*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*043036a2SApple OSS Distributions        <field_description order="before">
1712*043036a2SApple OSS Distributions
1713*043036a2SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*043036a2SApple OSS Distributions
1715*043036a2SApple OSS Distributions        </field_description>
1716*043036a2SApple OSS Distributions        <field_values>
1717*043036a2SApple OSS Distributions
1718*043036a2SApple OSS Distributions
1719*043036a2SApple OSS Distributions                <field_value_instance>
1720*043036a2SApple OSS Distributions            <field_value>0b000</field_value>
1721*043036a2SApple OSS Distributions        <field_value_description>
1722*043036a2SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*043036a2SApple OSS Distributions</field_value_description>
1724*043036a2SApple OSS Distributions    </field_value_instance>
1725*043036a2SApple OSS Distributions                <field_value_instance>
1726*043036a2SApple OSS Distributions            <field_value>0b001</field_value>
1727*043036a2SApple OSS Distributions        <field_value_description>
1728*043036a2SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*043036a2SApple OSS Distributions</field_value_description>
1730*043036a2SApple OSS Distributions    </field_value_instance>
1731*043036a2SApple OSS Distributions                <field_value_instance>
1732*043036a2SApple OSS Distributions            <field_value>0b010</field_value>
1733*043036a2SApple OSS Distributions        <field_value_description>
1734*043036a2SApple OSS Distributions  <para>Immediate offset.</para>
1735*043036a2SApple OSS Distributions</field_value_description>
1736*043036a2SApple OSS Distributions    </field_value_instance>
1737*043036a2SApple OSS Distributions                <field_value_instance>
1738*043036a2SApple OSS Distributions            <field_value>0b011</field_value>
1739*043036a2SApple OSS Distributions        <field_value_description>
1740*043036a2SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*043036a2SApple OSS Distributions</field_value_description>
1742*043036a2SApple OSS Distributions    </field_value_instance>
1743*043036a2SApple OSS Distributions                <field_value_instance>
1744*043036a2SApple OSS Distributions            <field_value>0b100</field_value>
1745*043036a2SApple OSS Distributions        <field_value_description>
1746*043036a2SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*043036a2SApple OSS Distributions</field_value_description>
1748*043036a2SApple OSS Distributions    </field_value_instance>
1749*043036a2SApple OSS Distributions                <field_value_instance>
1750*043036a2SApple OSS Distributions            <field_value>0b110</field_value>
1751*043036a2SApple OSS Distributions        <field_value_description>
1752*043036a2SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*043036a2SApple OSS Distributions</field_value_description>
1754*043036a2SApple OSS Distributions    </field_value_instance>
1755*043036a2SApple OSS Distributions        </field_values>
1756*043036a2SApple OSS Distributions            <field_description order="after">
1757*043036a2SApple OSS Distributions
1758*043036a2SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*043036a2SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*043036a2SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*043036a2SApple OSS Distributions
1762*043036a2SApple OSS Distributions            </field_description>
1763*043036a2SApple OSS Distributions          <field_resets>
1764*043036a2SApple OSS Distributions
1765*043036a2SApple OSS Distributions    <field_reset>
1766*043036a2SApple OSS Distributions
1767*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*043036a2SApple OSS Distributions
1769*043036a2SApple OSS Distributions    </field_reset>
1770*043036a2SApple OSS Distributions</field_resets>
1771*043036a2SApple OSS Distributions      </field>
1772*043036a2SApple OSS Distributions        <field
1773*043036a2SApple OSS Distributions           id="Direction_0_0"
1774*043036a2SApple OSS Distributions           is_variable_length="False"
1775*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1776*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1778*043036a2SApple OSS Distributions           is_constant_value="False"
1779*043036a2SApple OSS Distributions        >
1780*043036a2SApple OSS Distributions          <field_name>Direction</field_name>
1781*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
1782*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*043036a2SApple OSS Distributions        <field_description order="before">
1784*043036a2SApple OSS Distributions
1785*043036a2SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*043036a2SApple OSS Distributions
1787*043036a2SApple OSS Distributions        </field_description>
1788*043036a2SApple OSS Distributions        <field_values>
1789*043036a2SApple OSS Distributions
1790*043036a2SApple OSS Distributions
1791*043036a2SApple OSS Distributions                <field_value_instance>
1792*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1793*043036a2SApple OSS Distributions        <field_value_description>
1794*043036a2SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*043036a2SApple OSS Distributions</field_value_description>
1796*043036a2SApple OSS Distributions    </field_value_instance>
1797*043036a2SApple OSS Distributions                <field_value_instance>
1798*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1799*043036a2SApple OSS Distributions        <field_value_description>
1800*043036a2SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*043036a2SApple OSS Distributions</field_value_description>
1802*043036a2SApple OSS Distributions    </field_value_instance>
1803*043036a2SApple OSS Distributions        </field_values>
1804*043036a2SApple OSS Distributions          <field_resets>
1805*043036a2SApple OSS Distributions
1806*043036a2SApple OSS Distributions    <field_reset>
1807*043036a2SApple OSS Distributions
1808*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*043036a2SApple OSS Distributions
1810*043036a2SApple OSS Distributions    </field_reset>
1811*043036a2SApple OSS Distributions</field_resets>
1812*043036a2SApple OSS Distributions      </field>
1813*043036a2SApple OSS Distributions    <text_after_fields>
1814*043036a2SApple OSS Distributions
1815*043036a2SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*043036a2SApple OSS Distributions<list type="unordered">
1817*043036a2SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*043036a2SApple OSS Distributions</listitem></list>
1821*043036a2SApple OSS Distributions
1822*043036a2SApple OSS Distributions    </text_after_fields>
1823*043036a2SApple OSS Distributions  </fields>
1824*043036a2SApple OSS Distributions              <reg_fieldset length="25">
1825*043036a2SApple OSS Distributions
1826*043036a2SApple OSS Distributions
1827*043036a2SApple OSS Distributions
1828*043036a2SApple OSS Distributions
1829*043036a2SApple OSS Distributions
1830*043036a2SApple OSS Distributions
1831*043036a2SApple OSS Distributions
1832*043036a2SApple OSS Distributions
1833*043036a2SApple OSS Distributions
1834*043036a2SApple OSS Distributions
1835*043036a2SApple OSS Distributions
1836*043036a2SApple OSS Distributions
1837*043036a2SApple OSS Distributions
1838*043036a2SApple OSS Distributions
1839*043036a2SApple OSS Distributions
1840*043036a2SApple OSS Distributions
1841*043036a2SApple OSS Distributions
1842*043036a2SApple OSS Distributions
1843*043036a2SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*043036a2SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*043036a2SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*043036a2SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*043036a2SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*043036a2SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*043036a2SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*043036a2SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*043036a2SApple OSS Distributions    </reg_fieldset>
1852*043036a2SApple OSS Distributions            </partial_fieldset>
1853*043036a2SApple OSS Distributions            <partial_fieldset>
1854*043036a2SApple OSS Distributions              <fields length="25">
1855*043036a2SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*043036a2SApple OSS Distributions    <text_before_fields>
1857*043036a2SApple OSS Distributions
1858*043036a2SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*043036a2SApple OSS Distributions<list type="unordered">
1860*043036a2SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*043036a2SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*043036a2SApple OSS Distributions</listitem></list>
1863*043036a2SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*043036a2SApple OSS Distributions
1865*043036a2SApple OSS Distributions    </text_before_fields>
1866*043036a2SApple OSS Distributions
1867*043036a2SApple OSS Distributions        <field
1868*043036a2SApple OSS Distributions           id="CV_24_24"
1869*043036a2SApple OSS Distributions           is_variable_length="False"
1870*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1871*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1873*043036a2SApple OSS Distributions           is_constant_value="False"
1874*043036a2SApple OSS Distributions        >
1875*043036a2SApple OSS Distributions          <field_name>CV</field_name>
1876*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
1877*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*043036a2SApple OSS Distributions        <field_description order="before">
1879*043036a2SApple OSS Distributions
1880*043036a2SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*043036a2SApple OSS Distributions
1882*043036a2SApple OSS Distributions        </field_description>
1883*043036a2SApple OSS Distributions        <field_values>
1884*043036a2SApple OSS Distributions
1885*043036a2SApple OSS Distributions
1886*043036a2SApple OSS Distributions                <field_value_instance>
1887*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
1888*043036a2SApple OSS Distributions        <field_value_description>
1889*043036a2SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*043036a2SApple OSS Distributions</field_value_description>
1891*043036a2SApple OSS Distributions    </field_value_instance>
1892*043036a2SApple OSS Distributions                <field_value_instance>
1893*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
1894*043036a2SApple OSS Distributions        <field_value_description>
1895*043036a2SApple OSS Distributions  <para>The COND field is valid.</para>
1896*043036a2SApple OSS Distributions</field_value_description>
1897*043036a2SApple OSS Distributions    </field_value_instance>
1898*043036a2SApple OSS Distributions        </field_values>
1899*043036a2SApple OSS Distributions            <field_description order="after">
1900*043036a2SApple OSS Distributions
1901*043036a2SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*043036a2SApple OSS Distributions<list type="unordered">
1904*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*043036a2SApple OSS Distributions</listitem></list>
1907*043036a2SApple OSS Distributions
1908*043036a2SApple OSS Distributions            </field_description>
1909*043036a2SApple OSS Distributions          <field_resets>
1910*043036a2SApple OSS Distributions
1911*043036a2SApple OSS Distributions    <field_reset>
1912*043036a2SApple OSS Distributions
1913*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*043036a2SApple OSS Distributions
1915*043036a2SApple OSS Distributions    </field_reset>
1916*043036a2SApple OSS Distributions</field_resets>
1917*043036a2SApple OSS Distributions      </field>
1918*043036a2SApple OSS Distributions        <field
1919*043036a2SApple OSS Distributions           id="COND_23_20"
1920*043036a2SApple OSS Distributions           is_variable_length="False"
1921*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1922*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1924*043036a2SApple OSS Distributions           is_constant_value="False"
1925*043036a2SApple OSS Distributions        >
1926*043036a2SApple OSS Distributions          <field_name>COND</field_name>
1927*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
1928*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*043036a2SApple OSS Distributions        <field_description order="before">
1930*043036a2SApple OSS Distributions
1931*043036a2SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*043036a2SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*043036a2SApple OSS Distributions<list type="unordered">
1935*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*043036a2SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*043036a2SApple OSS Distributions</listitem></list>
1939*043036a2SApple OSS Distributions</content>
1940*043036a2SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*043036a2SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*043036a2SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*043036a2SApple OSS Distributions</listitem></list>
1944*043036a2SApple OSS Distributions</content>
1945*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*043036a2SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*043036a2SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*043036a2SApple OSS Distributions</listitem></list>
1949*043036a2SApple OSS Distributions</content>
1950*043036a2SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*043036a2SApple OSS Distributions</listitem></list>
1952*043036a2SApple OSS Distributions
1953*043036a2SApple OSS Distributions        </field_description>
1954*043036a2SApple OSS Distributions        <field_values>
1955*043036a2SApple OSS Distributions
1956*043036a2SApple OSS Distributions
1957*043036a2SApple OSS Distributions        </field_values>
1958*043036a2SApple OSS Distributions          <field_resets>
1959*043036a2SApple OSS Distributions
1960*043036a2SApple OSS Distributions    <field_reset>
1961*043036a2SApple OSS Distributions
1962*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*043036a2SApple OSS Distributions
1964*043036a2SApple OSS Distributions    </field_reset>
1965*043036a2SApple OSS Distributions</field_resets>
1966*043036a2SApple OSS Distributions      </field>
1967*043036a2SApple OSS Distributions        <field
1968*043036a2SApple OSS Distributions           id="0_19_0"
1969*043036a2SApple OSS Distributions           is_variable_length="False"
1970*043036a2SApple OSS Distributions           has_partial_fieldset="False"
1971*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
1973*043036a2SApple OSS Distributions           is_constant_value="False"
1974*043036a2SApple OSS Distributions           rwtype="RES0"
1975*043036a2SApple OSS Distributions        >
1976*043036a2SApple OSS Distributions          <field_name>0</field_name>
1977*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
1978*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*043036a2SApple OSS Distributions        <field_description order="before">
1980*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*043036a2SApple OSS Distributions        </field_description>
1982*043036a2SApple OSS Distributions        <field_values>
1983*043036a2SApple OSS Distributions        </field_values>
1984*043036a2SApple OSS Distributions      </field>
1985*043036a2SApple OSS Distributions    <text_after_fields>
1986*043036a2SApple OSS Distributions
1987*043036a2SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*043036a2SApple OSS Distributions<list type="unordered">
1989*043036a2SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*043036a2SApple OSS Distributions</listitem></list>
1993*043036a2SApple OSS Distributions
1994*043036a2SApple OSS Distributions    </text_after_fields>
1995*043036a2SApple OSS Distributions  </fields>
1996*043036a2SApple OSS Distributions              <reg_fieldset length="25">
1997*043036a2SApple OSS Distributions
1998*043036a2SApple OSS Distributions
1999*043036a2SApple OSS Distributions
2000*043036a2SApple OSS Distributions
2001*043036a2SApple OSS Distributions
2002*043036a2SApple OSS Distributions
2003*043036a2SApple OSS Distributions
2004*043036a2SApple OSS Distributions
2005*043036a2SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*043036a2SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*043036a2SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*043036a2SApple OSS Distributions    </reg_fieldset>
2009*043036a2SApple OSS Distributions            </partial_fieldset>
2010*043036a2SApple OSS Distributions            <partial_fieldset>
2011*043036a2SApple OSS Distributions              <fields length="25">
2012*043036a2SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*043036a2SApple OSS Distributions    <text_before_fields>
2014*043036a2SApple OSS Distributions
2015*043036a2SApple OSS Distributions
2016*043036a2SApple OSS Distributions
2017*043036a2SApple OSS Distributions    </text_before_fields>
2018*043036a2SApple OSS Distributions
2019*043036a2SApple OSS Distributions        <field
2020*043036a2SApple OSS Distributions           id="0_24_0_1"
2021*043036a2SApple OSS Distributions           is_variable_length="False"
2022*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2023*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2025*043036a2SApple OSS Distributions           is_constant_value="False"
2026*043036a2SApple OSS Distributions           rwtype="RES0"
2027*043036a2SApple OSS Distributions        >
2028*043036a2SApple OSS Distributions          <field_name>0</field_name>
2029*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2030*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*043036a2SApple OSS Distributions        <field_description order="before">
2032*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*043036a2SApple OSS Distributions        </field_description>
2034*043036a2SApple OSS Distributions        <field_values>
2035*043036a2SApple OSS Distributions        </field_values>
2036*043036a2SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*043036a2SApple OSS Distributions      </field>
2038*043036a2SApple OSS Distributions        <field
2039*043036a2SApple OSS Distributions           id="0_24_0_2"
2040*043036a2SApple OSS Distributions           is_variable_length="False"
2041*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2042*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2044*043036a2SApple OSS Distributions           is_constant_value="False"
2045*043036a2SApple OSS Distributions           rwtype="RES0"
2046*043036a2SApple OSS Distributions        >
2047*043036a2SApple OSS Distributions          <field_name>0</field_name>
2048*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2049*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*043036a2SApple OSS Distributions        <field_description order="before">
2051*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*043036a2SApple OSS Distributions        </field_description>
2053*043036a2SApple OSS Distributions        <field_values>
2054*043036a2SApple OSS Distributions        </field_values>
2055*043036a2SApple OSS Distributions      </field>
2056*043036a2SApple OSS Distributions    <text_after_fields>
2057*043036a2SApple OSS Distributions
2058*043036a2SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*043036a2SApple OSS Distributions<list type="unordered">
2060*043036a2SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*043036a2SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*043036a2SApple OSS Distributions</listitem></list>
2063*043036a2SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*043036a2SApple OSS Distributions
2065*043036a2SApple OSS Distributions    </text_after_fields>
2066*043036a2SApple OSS Distributions  </fields>
2067*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2068*043036a2SApple OSS Distributions
2069*043036a2SApple OSS Distributions
2070*043036a2SApple OSS Distributions
2071*043036a2SApple OSS Distributions
2072*043036a2SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*043036a2SApple OSS Distributions    </reg_fieldset>
2074*043036a2SApple OSS Distributions            </partial_fieldset>
2075*043036a2SApple OSS Distributions            <partial_fieldset>
2076*043036a2SApple OSS Distributions              <fields length="25">
2077*043036a2SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*043036a2SApple OSS Distributions    <text_before_fields>
2079*043036a2SApple OSS Distributions
2080*043036a2SApple OSS Distributions
2081*043036a2SApple OSS Distributions
2082*043036a2SApple OSS Distributions    </text_before_fields>
2083*043036a2SApple OSS Distributions
2084*043036a2SApple OSS Distributions        <field
2085*043036a2SApple OSS Distributions           id="0_24_0"
2086*043036a2SApple OSS Distributions           is_variable_length="False"
2087*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2088*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2090*043036a2SApple OSS Distributions           is_constant_value="False"
2091*043036a2SApple OSS Distributions           rwtype="RES0"
2092*043036a2SApple OSS Distributions        >
2093*043036a2SApple OSS Distributions          <field_name>0</field_name>
2094*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2095*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*043036a2SApple OSS Distributions        <field_description order="before">
2097*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*043036a2SApple OSS Distributions        </field_description>
2099*043036a2SApple OSS Distributions        <field_values>
2100*043036a2SApple OSS Distributions        </field_values>
2101*043036a2SApple OSS Distributions      </field>
2102*043036a2SApple OSS Distributions    <text_after_fields>
2103*043036a2SApple OSS Distributions
2104*043036a2SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*043036a2SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*043036a2SApple OSS Distributions
2107*043036a2SApple OSS Distributions    </text_after_fields>
2108*043036a2SApple OSS Distributions  </fields>
2109*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2110*043036a2SApple OSS Distributions
2111*043036a2SApple OSS Distributions
2112*043036a2SApple OSS Distributions
2113*043036a2SApple OSS Distributions
2114*043036a2SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*043036a2SApple OSS Distributions    </reg_fieldset>
2116*043036a2SApple OSS Distributions            </partial_fieldset>
2117*043036a2SApple OSS Distributions            <partial_fieldset>
2118*043036a2SApple OSS Distributions              <fields length="25">
2119*043036a2SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*043036a2SApple OSS Distributions    <text_before_fields>
2121*043036a2SApple OSS Distributions
2122*043036a2SApple OSS Distributions
2123*043036a2SApple OSS Distributions
2124*043036a2SApple OSS Distributions    </text_before_fields>
2125*043036a2SApple OSS Distributions
2126*043036a2SApple OSS Distributions        <field
2127*043036a2SApple OSS Distributions           id="0_24_16"
2128*043036a2SApple OSS Distributions           is_variable_length="False"
2129*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2130*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2132*043036a2SApple OSS Distributions           is_constant_value="False"
2133*043036a2SApple OSS Distributions           rwtype="RES0"
2134*043036a2SApple OSS Distributions        >
2135*043036a2SApple OSS Distributions          <field_name>0</field_name>
2136*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2137*043036a2SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*043036a2SApple OSS Distributions        <field_description order="before">
2139*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*043036a2SApple OSS Distributions        </field_description>
2141*043036a2SApple OSS Distributions        <field_values>
2142*043036a2SApple OSS Distributions        </field_values>
2143*043036a2SApple OSS Distributions      </field>
2144*043036a2SApple OSS Distributions        <field
2145*043036a2SApple OSS Distributions           id="imm16_15_0"
2146*043036a2SApple OSS Distributions           is_variable_length="False"
2147*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2148*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2150*043036a2SApple OSS Distributions           is_constant_value="False"
2151*043036a2SApple OSS Distributions        >
2152*043036a2SApple OSS Distributions          <field_name>imm16</field_name>
2153*043036a2SApple OSS Distributions        <field_msb>15</field_msb>
2154*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*043036a2SApple OSS Distributions        <field_description order="before">
2156*043036a2SApple OSS Distributions
2157*043036a2SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*043036a2SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*043036a2SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*043036a2SApple OSS Distributions<list type="unordered">
2161*043036a2SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*043036a2SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*043036a2SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*043036a2SApple OSS Distributions</listitem></list>
2165*043036a2SApple OSS Distributions</content>
2166*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*043036a2SApple OSS Distributions</listitem></list>
2168*043036a2SApple OSS Distributions
2169*043036a2SApple OSS Distributions        </field_description>
2170*043036a2SApple OSS Distributions        <field_values>
2171*043036a2SApple OSS Distributions
2172*043036a2SApple OSS Distributions
2173*043036a2SApple OSS Distributions        </field_values>
2174*043036a2SApple OSS Distributions          <field_resets>
2175*043036a2SApple OSS Distributions
2176*043036a2SApple OSS Distributions    <field_reset>
2177*043036a2SApple OSS Distributions
2178*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*043036a2SApple OSS Distributions
2180*043036a2SApple OSS Distributions    </field_reset>
2181*043036a2SApple OSS Distributions</field_resets>
2182*043036a2SApple OSS Distributions      </field>
2183*043036a2SApple OSS Distributions    <text_after_fields>
2184*043036a2SApple OSS Distributions
2185*043036a2SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*043036a2SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*043036a2SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*043036a2SApple OSS Distributions
2189*043036a2SApple OSS Distributions    </text_after_fields>
2190*043036a2SApple OSS Distributions  </fields>
2191*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2192*043036a2SApple OSS Distributions
2193*043036a2SApple OSS Distributions
2194*043036a2SApple OSS Distributions
2195*043036a2SApple OSS Distributions
2196*043036a2SApple OSS Distributions
2197*043036a2SApple OSS Distributions
2198*043036a2SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*043036a2SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*043036a2SApple OSS Distributions    </reg_fieldset>
2201*043036a2SApple OSS Distributions            </partial_fieldset>
2202*043036a2SApple OSS Distributions            <partial_fieldset>
2203*043036a2SApple OSS Distributions              <fields length="25">
2204*043036a2SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*043036a2SApple OSS Distributions    <text_before_fields>
2206*043036a2SApple OSS Distributions
2207*043036a2SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*043036a2SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*043036a2SApple OSS Distributions
2210*043036a2SApple OSS Distributions    </text_before_fields>
2211*043036a2SApple OSS Distributions
2212*043036a2SApple OSS Distributions        <field
2213*043036a2SApple OSS Distributions           id="CV_24_24"
2214*043036a2SApple OSS Distributions           is_variable_length="False"
2215*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2216*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2218*043036a2SApple OSS Distributions           is_constant_value="False"
2219*043036a2SApple OSS Distributions        >
2220*043036a2SApple OSS Distributions          <field_name>CV</field_name>
2221*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2222*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*043036a2SApple OSS Distributions        <field_description order="before">
2224*043036a2SApple OSS Distributions
2225*043036a2SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*043036a2SApple OSS Distributions
2227*043036a2SApple OSS Distributions        </field_description>
2228*043036a2SApple OSS Distributions        <field_values>
2229*043036a2SApple OSS Distributions
2230*043036a2SApple OSS Distributions
2231*043036a2SApple OSS Distributions                <field_value_instance>
2232*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
2233*043036a2SApple OSS Distributions        <field_value_description>
2234*043036a2SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*043036a2SApple OSS Distributions</field_value_description>
2236*043036a2SApple OSS Distributions    </field_value_instance>
2237*043036a2SApple OSS Distributions                <field_value_instance>
2238*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
2239*043036a2SApple OSS Distributions        <field_value_description>
2240*043036a2SApple OSS Distributions  <para>The COND field is valid.</para>
2241*043036a2SApple OSS Distributions</field_value_description>
2242*043036a2SApple OSS Distributions    </field_value_instance>
2243*043036a2SApple OSS Distributions        </field_values>
2244*043036a2SApple OSS Distributions            <field_description order="after">
2245*043036a2SApple OSS Distributions
2246*043036a2SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*043036a2SApple OSS Distributions<list type="unordered">
2249*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*043036a2SApple OSS Distributions</listitem></list>
2252*043036a2SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*043036a2SApple OSS Distributions
2254*043036a2SApple OSS Distributions            </field_description>
2255*043036a2SApple OSS Distributions          <field_resets>
2256*043036a2SApple OSS Distributions
2257*043036a2SApple OSS Distributions    <field_reset>
2258*043036a2SApple OSS Distributions
2259*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*043036a2SApple OSS Distributions
2261*043036a2SApple OSS Distributions    </field_reset>
2262*043036a2SApple OSS Distributions</field_resets>
2263*043036a2SApple OSS Distributions      </field>
2264*043036a2SApple OSS Distributions        <field
2265*043036a2SApple OSS Distributions           id="COND_23_20"
2266*043036a2SApple OSS Distributions           is_variable_length="False"
2267*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2268*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2270*043036a2SApple OSS Distributions           is_constant_value="False"
2271*043036a2SApple OSS Distributions        >
2272*043036a2SApple OSS Distributions          <field_name>COND</field_name>
2273*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
2274*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*043036a2SApple OSS Distributions        <field_description order="before">
2276*043036a2SApple OSS Distributions
2277*043036a2SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*043036a2SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*043036a2SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*043036a2SApple OSS Distributions<list type="unordered">
2281*043036a2SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*043036a2SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*043036a2SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*043036a2SApple OSS Distributions</listitem></list>
2285*043036a2SApple OSS Distributions</content>
2286*043036a2SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*043036a2SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*043036a2SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*043036a2SApple OSS Distributions</listitem></list>
2290*043036a2SApple OSS Distributions</content>
2291*043036a2SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*043036a2SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*043036a2SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*043036a2SApple OSS Distributions</listitem></list>
2295*043036a2SApple OSS Distributions</content>
2296*043036a2SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*043036a2SApple OSS Distributions</listitem></list>
2298*043036a2SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*043036a2SApple OSS Distributions
2300*043036a2SApple OSS Distributions        </field_description>
2301*043036a2SApple OSS Distributions        <field_values>
2302*043036a2SApple OSS Distributions
2303*043036a2SApple OSS Distributions
2304*043036a2SApple OSS Distributions        </field_values>
2305*043036a2SApple OSS Distributions          <field_resets>
2306*043036a2SApple OSS Distributions
2307*043036a2SApple OSS Distributions    <field_reset>
2308*043036a2SApple OSS Distributions
2309*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*043036a2SApple OSS Distributions
2311*043036a2SApple OSS Distributions    </field_reset>
2312*043036a2SApple OSS Distributions</field_resets>
2313*043036a2SApple OSS Distributions      </field>
2314*043036a2SApple OSS Distributions        <field
2315*043036a2SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*043036a2SApple OSS Distributions           is_variable_length="False"
2317*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2318*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2320*043036a2SApple OSS Distributions           is_constant_value="False"
2321*043036a2SApple OSS Distributions        >
2322*043036a2SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
2324*043036a2SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*043036a2SApple OSS Distributions        <field_description order="before">
2326*043036a2SApple OSS Distributions
2327*043036a2SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*043036a2SApple OSS Distributions
2329*043036a2SApple OSS Distributions        </field_description>
2330*043036a2SApple OSS Distributions        <field_values>
2331*043036a2SApple OSS Distributions
2332*043036a2SApple OSS Distributions
2333*043036a2SApple OSS Distributions                <field_value_instance>
2334*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
2335*043036a2SApple OSS Distributions        <field_value_description>
2336*043036a2SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*043036a2SApple OSS Distributions</field_value_description>
2338*043036a2SApple OSS Distributions    </field_value_instance>
2339*043036a2SApple OSS Distributions                <field_value_instance>
2340*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
2341*043036a2SApple OSS Distributions        <field_value_description>
2342*043036a2SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*043036a2SApple OSS Distributions</field_value_description>
2344*043036a2SApple OSS Distributions    </field_value_instance>
2345*043036a2SApple OSS Distributions        </field_values>
2346*043036a2SApple OSS Distributions            <field_description order="after">
2347*043036a2SApple OSS Distributions
2348*043036a2SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*043036a2SApple OSS Distributions
2350*043036a2SApple OSS Distributions            </field_description>
2351*043036a2SApple OSS Distributions          <field_resets>
2352*043036a2SApple OSS Distributions
2353*043036a2SApple OSS Distributions    <field_reset>
2354*043036a2SApple OSS Distributions
2355*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*043036a2SApple OSS Distributions
2357*043036a2SApple OSS Distributions    </field_reset>
2358*043036a2SApple OSS Distributions</field_resets>
2359*043036a2SApple OSS Distributions      </field>
2360*043036a2SApple OSS Distributions        <field
2361*043036a2SApple OSS Distributions           id="0_18_0"
2362*043036a2SApple OSS Distributions           is_variable_length="False"
2363*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2364*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2366*043036a2SApple OSS Distributions           is_constant_value="False"
2367*043036a2SApple OSS Distributions           rwtype="RES0"
2368*043036a2SApple OSS Distributions        >
2369*043036a2SApple OSS Distributions          <field_name>0</field_name>
2370*043036a2SApple OSS Distributions        <field_msb>18</field_msb>
2371*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*043036a2SApple OSS Distributions        <field_description order="before">
2373*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*043036a2SApple OSS Distributions        </field_description>
2375*043036a2SApple OSS Distributions        <field_values>
2376*043036a2SApple OSS Distributions        </field_values>
2377*043036a2SApple OSS Distributions      </field>
2378*043036a2SApple OSS Distributions    <text_after_fields>
2379*043036a2SApple OSS Distributions
2380*043036a2SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*043036a2SApple OSS Distributions
2382*043036a2SApple OSS Distributions    </text_after_fields>
2383*043036a2SApple OSS Distributions  </fields>
2384*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2385*043036a2SApple OSS Distributions
2386*043036a2SApple OSS Distributions
2387*043036a2SApple OSS Distributions
2388*043036a2SApple OSS Distributions
2389*043036a2SApple OSS Distributions
2390*043036a2SApple OSS Distributions
2391*043036a2SApple OSS Distributions
2392*043036a2SApple OSS Distributions
2393*043036a2SApple OSS Distributions
2394*043036a2SApple OSS Distributions
2395*043036a2SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*043036a2SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*043036a2SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*043036a2SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*043036a2SApple OSS Distributions    </reg_fieldset>
2400*043036a2SApple OSS Distributions            </partial_fieldset>
2401*043036a2SApple OSS Distributions            <partial_fieldset>
2402*043036a2SApple OSS Distributions              <fields length="25">
2403*043036a2SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*043036a2SApple OSS Distributions    <text_before_fields>
2405*043036a2SApple OSS Distributions
2406*043036a2SApple OSS Distributions
2407*043036a2SApple OSS Distributions
2408*043036a2SApple OSS Distributions    </text_before_fields>
2409*043036a2SApple OSS Distributions
2410*043036a2SApple OSS Distributions        <field
2411*043036a2SApple OSS Distributions           id="0_24_16"
2412*043036a2SApple OSS Distributions           is_variable_length="False"
2413*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2414*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2416*043036a2SApple OSS Distributions           is_constant_value="False"
2417*043036a2SApple OSS Distributions           rwtype="RES0"
2418*043036a2SApple OSS Distributions        >
2419*043036a2SApple OSS Distributions          <field_name>0</field_name>
2420*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2421*043036a2SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*043036a2SApple OSS Distributions        <field_description order="before">
2423*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*043036a2SApple OSS Distributions        </field_description>
2425*043036a2SApple OSS Distributions        <field_values>
2426*043036a2SApple OSS Distributions        </field_values>
2427*043036a2SApple OSS Distributions      </field>
2428*043036a2SApple OSS Distributions        <field
2429*043036a2SApple OSS Distributions           id="imm16_15_0"
2430*043036a2SApple OSS Distributions           is_variable_length="False"
2431*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2432*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2434*043036a2SApple OSS Distributions           is_constant_value="False"
2435*043036a2SApple OSS Distributions        >
2436*043036a2SApple OSS Distributions          <field_name>imm16</field_name>
2437*043036a2SApple OSS Distributions        <field_msb>15</field_msb>
2438*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*043036a2SApple OSS Distributions        <field_description order="before">
2440*043036a2SApple OSS Distributions
2441*043036a2SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*043036a2SApple OSS Distributions
2443*043036a2SApple OSS Distributions        </field_description>
2444*043036a2SApple OSS Distributions        <field_values>
2445*043036a2SApple OSS Distributions
2446*043036a2SApple OSS Distributions
2447*043036a2SApple OSS Distributions        </field_values>
2448*043036a2SApple OSS Distributions          <field_resets>
2449*043036a2SApple OSS Distributions
2450*043036a2SApple OSS Distributions    <field_reset>
2451*043036a2SApple OSS Distributions
2452*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*043036a2SApple OSS Distributions
2454*043036a2SApple OSS Distributions    </field_reset>
2455*043036a2SApple OSS Distributions</field_resets>
2456*043036a2SApple OSS Distributions      </field>
2457*043036a2SApple OSS Distributions    <text_after_fields>
2458*043036a2SApple OSS Distributions
2459*043036a2SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*043036a2SApple OSS Distributions<list type="unordered">
2461*043036a2SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*043036a2SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*043036a2SApple OSS Distributions</listitem></list>
2464*043036a2SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*043036a2SApple OSS Distributions
2466*043036a2SApple OSS Distributions    </text_after_fields>
2467*043036a2SApple OSS Distributions  </fields>
2468*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2469*043036a2SApple OSS Distributions
2470*043036a2SApple OSS Distributions
2471*043036a2SApple OSS Distributions
2472*043036a2SApple OSS Distributions
2473*043036a2SApple OSS Distributions
2474*043036a2SApple OSS Distributions
2475*043036a2SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*043036a2SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*043036a2SApple OSS Distributions    </reg_fieldset>
2478*043036a2SApple OSS Distributions            </partial_fieldset>
2479*043036a2SApple OSS Distributions            <partial_fieldset>
2480*043036a2SApple OSS Distributions              <fields length="25">
2481*043036a2SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*043036a2SApple OSS Distributions    <text_before_fields>
2483*043036a2SApple OSS Distributions
2484*043036a2SApple OSS Distributions
2485*043036a2SApple OSS Distributions
2486*043036a2SApple OSS Distributions    </text_before_fields>
2487*043036a2SApple OSS Distributions
2488*043036a2SApple OSS Distributions        <field
2489*043036a2SApple OSS Distributions           id="0_24_22"
2490*043036a2SApple OSS Distributions           is_variable_length="False"
2491*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2492*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2494*043036a2SApple OSS Distributions           is_constant_value="False"
2495*043036a2SApple OSS Distributions           rwtype="RES0"
2496*043036a2SApple OSS Distributions        >
2497*043036a2SApple OSS Distributions          <field_name>0</field_name>
2498*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2499*043036a2SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*043036a2SApple OSS Distributions        <field_description order="before">
2501*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*043036a2SApple OSS Distributions        </field_description>
2503*043036a2SApple OSS Distributions        <field_values>
2504*043036a2SApple OSS Distributions        </field_values>
2505*043036a2SApple OSS Distributions      </field>
2506*043036a2SApple OSS Distributions        <field
2507*043036a2SApple OSS Distributions           id="Op0_21_20"
2508*043036a2SApple OSS Distributions           is_variable_length="False"
2509*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2510*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2512*043036a2SApple OSS Distributions           is_constant_value="False"
2513*043036a2SApple OSS Distributions        >
2514*043036a2SApple OSS Distributions          <field_name>Op0</field_name>
2515*043036a2SApple OSS Distributions        <field_msb>21</field_msb>
2516*043036a2SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*043036a2SApple OSS Distributions        <field_description order="before">
2518*043036a2SApple OSS Distributions
2519*043036a2SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*043036a2SApple OSS Distributions
2521*043036a2SApple OSS Distributions        </field_description>
2522*043036a2SApple OSS Distributions        <field_values>
2523*043036a2SApple OSS Distributions
2524*043036a2SApple OSS Distributions
2525*043036a2SApple OSS Distributions        </field_values>
2526*043036a2SApple OSS Distributions          <field_resets>
2527*043036a2SApple OSS Distributions
2528*043036a2SApple OSS Distributions    <field_reset>
2529*043036a2SApple OSS Distributions
2530*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*043036a2SApple OSS Distributions
2532*043036a2SApple OSS Distributions    </field_reset>
2533*043036a2SApple OSS Distributions</field_resets>
2534*043036a2SApple OSS Distributions      </field>
2535*043036a2SApple OSS Distributions        <field
2536*043036a2SApple OSS Distributions           id="Op2_19_17"
2537*043036a2SApple OSS Distributions           is_variable_length="False"
2538*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2539*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2541*043036a2SApple OSS Distributions           is_constant_value="False"
2542*043036a2SApple OSS Distributions        >
2543*043036a2SApple OSS Distributions          <field_name>Op2</field_name>
2544*043036a2SApple OSS Distributions        <field_msb>19</field_msb>
2545*043036a2SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*043036a2SApple OSS Distributions        <field_description order="before">
2547*043036a2SApple OSS Distributions
2548*043036a2SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*043036a2SApple OSS Distributions
2550*043036a2SApple OSS Distributions        </field_description>
2551*043036a2SApple OSS Distributions        <field_values>
2552*043036a2SApple OSS Distributions
2553*043036a2SApple OSS Distributions
2554*043036a2SApple OSS Distributions        </field_values>
2555*043036a2SApple OSS Distributions          <field_resets>
2556*043036a2SApple OSS Distributions
2557*043036a2SApple OSS Distributions    <field_reset>
2558*043036a2SApple OSS Distributions
2559*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*043036a2SApple OSS Distributions
2561*043036a2SApple OSS Distributions    </field_reset>
2562*043036a2SApple OSS Distributions</field_resets>
2563*043036a2SApple OSS Distributions      </field>
2564*043036a2SApple OSS Distributions        <field
2565*043036a2SApple OSS Distributions           id="Op1_16_14"
2566*043036a2SApple OSS Distributions           is_variable_length="False"
2567*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2568*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2570*043036a2SApple OSS Distributions           is_constant_value="False"
2571*043036a2SApple OSS Distributions        >
2572*043036a2SApple OSS Distributions          <field_name>Op1</field_name>
2573*043036a2SApple OSS Distributions        <field_msb>16</field_msb>
2574*043036a2SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*043036a2SApple OSS Distributions        <field_description order="before">
2576*043036a2SApple OSS Distributions
2577*043036a2SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*043036a2SApple OSS Distributions
2579*043036a2SApple OSS Distributions        </field_description>
2580*043036a2SApple OSS Distributions        <field_values>
2581*043036a2SApple OSS Distributions
2582*043036a2SApple OSS Distributions
2583*043036a2SApple OSS Distributions        </field_values>
2584*043036a2SApple OSS Distributions          <field_resets>
2585*043036a2SApple OSS Distributions
2586*043036a2SApple OSS Distributions    <field_reset>
2587*043036a2SApple OSS Distributions
2588*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*043036a2SApple OSS Distributions
2590*043036a2SApple OSS Distributions    </field_reset>
2591*043036a2SApple OSS Distributions</field_resets>
2592*043036a2SApple OSS Distributions      </field>
2593*043036a2SApple OSS Distributions        <field
2594*043036a2SApple OSS Distributions           id="CRn_13_10"
2595*043036a2SApple OSS Distributions           is_variable_length="False"
2596*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2597*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2599*043036a2SApple OSS Distributions           is_constant_value="False"
2600*043036a2SApple OSS Distributions        >
2601*043036a2SApple OSS Distributions          <field_name>CRn</field_name>
2602*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
2603*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*043036a2SApple OSS Distributions        <field_description order="before">
2605*043036a2SApple OSS Distributions
2606*043036a2SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*043036a2SApple OSS Distributions
2608*043036a2SApple OSS Distributions        </field_description>
2609*043036a2SApple OSS Distributions        <field_values>
2610*043036a2SApple OSS Distributions
2611*043036a2SApple OSS Distributions
2612*043036a2SApple OSS Distributions        </field_values>
2613*043036a2SApple OSS Distributions          <field_resets>
2614*043036a2SApple OSS Distributions
2615*043036a2SApple OSS Distributions    <field_reset>
2616*043036a2SApple OSS Distributions
2617*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*043036a2SApple OSS Distributions
2619*043036a2SApple OSS Distributions    </field_reset>
2620*043036a2SApple OSS Distributions</field_resets>
2621*043036a2SApple OSS Distributions      </field>
2622*043036a2SApple OSS Distributions        <field
2623*043036a2SApple OSS Distributions           id="Rt_9_5"
2624*043036a2SApple OSS Distributions           is_variable_length="False"
2625*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2626*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2628*043036a2SApple OSS Distributions           is_constant_value="False"
2629*043036a2SApple OSS Distributions        >
2630*043036a2SApple OSS Distributions          <field_name>Rt</field_name>
2631*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
2632*043036a2SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*043036a2SApple OSS Distributions        <field_description order="before">
2634*043036a2SApple OSS Distributions
2635*043036a2SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*043036a2SApple OSS Distributions
2637*043036a2SApple OSS Distributions        </field_description>
2638*043036a2SApple OSS Distributions        <field_values>
2639*043036a2SApple OSS Distributions
2640*043036a2SApple OSS Distributions
2641*043036a2SApple OSS Distributions        </field_values>
2642*043036a2SApple OSS Distributions          <field_resets>
2643*043036a2SApple OSS Distributions
2644*043036a2SApple OSS Distributions    <field_reset>
2645*043036a2SApple OSS Distributions
2646*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*043036a2SApple OSS Distributions
2648*043036a2SApple OSS Distributions    </field_reset>
2649*043036a2SApple OSS Distributions</field_resets>
2650*043036a2SApple OSS Distributions      </field>
2651*043036a2SApple OSS Distributions        <field
2652*043036a2SApple OSS Distributions           id="CRm_4_1"
2653*043036a2SApple OSS Distributions           is_variable_length="False"
2654*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2655*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2657*043036a2SApple OSS Distributions           is_constant_value="False"
2658*043036a2SApple OSS Distributions        >
2659*043036a2SApple OSS Distributions          <field_name>CRm</field_name>
2660*043036a2SApple OSS Distributions        <field_msb>4</field_msb>
2661*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*043036a2SApple OSS Distributions        <field_description order="before">
2663*043036a2SApple OSS Distributions
2664*043036a2SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*043036a2SApple OSS Distributions
2666*043036a2SApple OSS Distributions        </field_description>
2667*043036a2SApple OSS Distributions        <field_values>
2668*043036a2SApple OSS Distributions
2669*043036a2SApple OSS Distributions
2670*043036a2SApple OSS Distributions        </field_values>
2671*043036a2SApple OSS Distributions          <field_resets>
2672*043036a2SApple OSS Distributions
2673*043036a2SApple OSS Distributions    <field_reset>
2674*043036a2SApple OSS Distributions
2675*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*043036a2SApple OSS Distributions
2677*043036a2SApple OSS Distributions    </field_reset>
2678*043036a2SApple OSS Distributions</field_resets>
2679*043036a2SApple OSS Distributions      </field>
2680*043036a2SApple OSS Distributions        <field
2681*043036a2SApple OSS Distributions           id="Direction_0_0"
2682*043036a2SApple OSS Distributions           is_variable_length="False"
2683*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2684*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2686*043036a2SApple OSS Distributions           is_constant_value="False"
2687*043036a2SApple OSS Distributions        >
2688*043036a2SApple OSS Distributions          <field_name>Direction</field_name>
2689*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
2690*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*043036a2SApple OSS Distributions        <field_description order="before">
2692*043036a2SApple OSS Distributions
2693*043036a2SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*043036a2SApple OSS Distributions
2695*043036a2SApple OSS Distributions        </field_description>
2696*043036a2SApple OSS Distributions        <field_values>
2697*043036a2SApple OSS Distributions
2698*043036a2SApple OSS Distributions
2699*043036a2SApple OSS Distributions                <field_value_instance>
2700*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
2701*043036a2SApple OSS Distributions        <field_value_description>
2702*043036a2SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*043036a2SApple OSS Distributions</field_value_description>
2704*043036a2SApple OSS Distributions    </field_value_instance>
2705*043036a2SApple OSS Distributions                <field_value_instance>
2706*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
2707*043036a2SApple OSS Distributions        <field_value_description>
2708*043036a2SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*043036a2SApple OSS Distributions</field_value_description>
2710*043036a2SApple OSS Distributions    </field_value_instance>
2711*043036a2SApple OSS Distributions        </field_values>
2712*043036a2SApple OSS Distributions          <field_resets>
2713*043036a2SApple OSS Distributions
2714*043036a2SApple OSS Distributions    <field_reset>
2715*043036a2SApple OSS Distributions
2716*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*043036a2SApple OSS Distributions
2718*043036a2SApple OSS Distributions    </field_reset>
2719*043036a2SApple OSS Distributions</field_resets>
2720*043036a2SApple OSS Distributions      </field>
2721*043036a2SApple OSS Distributions    <text_after_fields>
2722*043036a2SApple OSS Distributions
2723*043036a2SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*043036a2SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*043036a2SApple OSS Distributions<list type="unordered">
2726*043036a2SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*043036a2SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*043036a2SApple OSS Distributions</listitem></list>
2737*043036a2SApple OSS Distributions</content>
2738*043036a2SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*043036a2SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*043036a2SApple OSS Distributions</listitem></list>
2759*043036a2SApple OSS Distributions</content>
2760*043036a2SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*043036a2SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*043036a2SApple OSS Distributions</listitem></list>
2769*043036a2SApple OSS Distributions</content>
2770*043036a2SApple OSS Distributions</listitem></list>
2771*043036a2SApple OSS Distributions
2772*043036a2SApple OSS Distributions    </text_after_fields>
2773*043036a2SApple OSS Distributions  </fields>
2774*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2775*043036a2SApple OSS Distributions
2776*043036a2SApple OSS Distributions
2777*043036a2SApple OSS Distributions
2778*043036a2SApple OSS Distributions
2779*043036a2SApple OSS Distributions
2780*043036a2SApple OSS Distributions
2781*043036a2SApple OSS Distributions
2782*043036a2SApple OSS Distributions
2783*043036a2SApple OSS Distributions
2784*043036a2SApple OSS Distributions
2785*043036a2SApple OSS Distributions
2786*043036a2SApple OSS Distributions
2787*043036a2SApple OSS Distributions
2788*043036a2SApple OSS Distributions
2789*043036a2SApple OSS Distributions
2790*043036a2SApple OSS Distributions
2791*043036a2SApple OSS Distributions
2792*043036a2SApple OSS Distributions
2793*043036a2SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*043036a2SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*043036a2SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*043036a2SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*043036a2SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*043036a2SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*043036a2SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*043036a2SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*043036a2SApple OSS Distributions    </reg_fieldset>
2802*043036a2SApple OSS Distributions            </partial_fieldset>
2803*043036a2SApple OSS Distributions            <partial_fieldset>
2804*043036a2SApple OSS Distributions              <fields length="25">
2805*043036a2SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*043036a2SApple OSS Distributions    <text_before_fields>
2807*043036a2SApple OSS Distributions
2808*043036a2SApple OSS Distributions
2809*043036a2SApple OSS Distributions
2810*043036a2SApple OSS Distributions    </text_before_fields>
2811*043036a2SApple OSS Distributions
2812*043036a2SApple OSS Distributions        <field
2813*043036a2SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*043036a2SApple OSS Distributions           is_variable_length="False"
2815*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2816*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2818*043036a2SApple OSS Distributions           is_constant_value="False"
2819*043036a2SApple OSS Distributions        >
2820*043036a2SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2822*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*043036a2SApple OSS Distributions        <field_description order="before">
2824*043036a2SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*043036a2SApple OSS Distributions
2826*043036a2SApple OSS Distributions
2827*043036a2SApple OSS Distributions
2828*043036a2SApple OSS Distributions        </field_description>
2829*043036a2SApple OSS Distributions        <field_values>
2830*043036a2SApple OSS Distributions
2831*043036a2SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*043036a2SApple OSS Distributions        </field_values>
2833*043036a2SApple OSS Distributions          <field_resets>
2834*043036a2SApple OSS Distributions
2835*043036a2SApple OSS Distributions    <field_reset>
2836*043036a2SApple OSS Distributions
2837*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*043036a2SApple OSS Distributions
2839*043036a2SApple OSS Distributions    </field_reset>
2840*043036a2SApple OSS Distributions</field_resets>
2841*043036a2SApple OSS Distributions      </field>
2842*043036a2SApple OSS Distributions    <text_after_fields>
2843*043036a2SApple OSS Distributions
2844*043036a2SApple OSS Distributions
2845*043036a2SApple OSS Distributions
2846*043036a2SApple OSS Distributions    </text_after_fields>
2847*043036a2SApple OSS Distributions  </fields>
2848*043036a2SApple OSS Distributions              <reg_fieldset length="25">
2849*043036a2SApple OSS Distributions
2850*043036a2SApple OSS Distributions
2851*043036a2SApple OSS Distributions
2852*043036a2SApple OSS Distributions
2853*043036a2SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*043036a2SApple OSS Distributions    </reg_fieldset>
2855*043036a2SApple OSS Distributions            </partial_fieldset>
2856*043036a2SApple OSS Distributions            <partial_fieldset>
2857*043036a2SApple OSS Distributions              <fields length="25">
2858*043036a2SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*043036a2SApple OSS Distributions    <text_before_fields>
2860*043036a2SApple OSS Distributions
2861*043036a2SApple OSS Distributions
2862*043036a2SApple OSS Distributions
2863*043036a2SApple OSS Distributions    </text_before_fields>
2864*043036a2SApple OSS Distributions
2865*043036a2SApple OSS Distributions        <field
2866*043036a2SApple OSS Distributions           id="0_24_13"
2867*043036a2SApple OSS Distributions           is_variable_length="False"
2868*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2869*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2871*043036a2SApple OSS Distributions           is_constant_value="False"
2872*043036a2SApple OSS Distributions           rwtype="RES0"
2873*043036a2SApple OSS Distributions        >
2874*043036a2SApple OSS Distributions          <field_name>0</field_name>
2875*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
2876*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*043036a2SApple OSS Distributions        <field_description order="before">
2878*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*043036a2SApple OSS Distributions        </field_description>
2880*043036a2SApple OSS Distributions        <field_values>
2881*043036a2SApple OSS Distributions        </field_values>
2882*043036a2SApple OSS Distributions      </field>
2883*043036a2SApple OSS Distributions        <field
2884*043036a2SApple OSS Distributions           id="SET_12_11"
2885*043036a2SApple OSS Distributions           is_variable_length="False"
2886*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2887*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2889*043036a2SApple OSS Distributions           is_constant_value="False"
2890*043036a2SApple OSS Distributions        >
2891*043036a2SApple OSS Distributions          <field_name>SET</field_name>
2892*043036a2SApple OSS Distributions        <field_msb>12</field_msb>
2893*043036a2SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*043036a2SApple OSS Distributions        <field_description order="before">
2895*043036a2SApple OSS Distributions
2896*043036a2SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*043036a2SApple OSS Distributions
2898*043036a2SApple OSS Distributions        </field_description>
2899*043036a2SApple OSS Distributions        <field_values>
2900*043036a2SApple OSS Distributions
2901*043036a2SApple OSS Distributions
2902*043036a2SApple OSS Distributions                <field_value_instance>
2903*043036a2SApple OSS Distributions            <field_value>0b00</field_value>
2904*043036a2SApple OSS Distributions        <field_value_description>
2905*043036a2SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*043036a2SApple OSS Distributions</field_value_description>
2907*043036a2SApple OSS Distributions    </field_value_instance>
2908*043036a2SApple OSS Distributions                <field_value_instance>
2909*043036a2SApple OSS Distributions            <field_value>0b10</field_value>
2910*043036a2SApple OSS Distributions        <field_value_description>
2911*043036a2SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*043036a2SApple OSS Distributions</field_value_description>
2913*043036a2SApple OSS Distributions    </field_value_instance>
2914*043036a2SApple OSS Distributions                <field_value_instance>
2915*043036a2SApple OSS Distributions            <field_value>0b11</field_value>
2916*043036a2SApple OSS Distributions        <field_value_description>
2917*043036a2SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*043036a2SApple OSS Distributions</field_value_description>
2919*043036a2SApple OSS Distributions    </field_value_instance>
2920*043036a2SApple OSS Distributions        </field_values>
2921*043036a2SApple OSS Distributions            <field_description order="after">
2922*043036a2SApple OSS Distributions
2923*043036a2SApple OSS Distributions  <para>All other values are reserved.</para>
2924*043036a2SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*043036a2SApple OSS Distributions<list type="unordered">
2926*043036a2SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*043036a2SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*043036a2SApple OSS Distributions</listitem></list>
2929*043036a2SApple OSS Distributions
2930*043036a2SApple OSS Distributions            </field_description>
2931*043036a2SApple OSS Distributions          <field_resets>
2932*043036a2SApple OSS Distributions
2933*043036a2SApple OSS Distributions    <field_reset>
2934*043036a2SApple OSS Distributions
2935*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*043036a2SApple OSS Distributions
2937*043036a2SApple OSS Distributions    </field_reset>
2938*043036a2SApple OSS Distributions</field_resets>
2939*043036a2SApple OSS Distributions      </field>
2940*043036a2SApple OSS Distributions        <field
2941*043036a2SApple OSS Distributions           id="FnV_10_10"
2942*043036a2SApple OSS Distributions           is_variable_length="False"
2943*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2944*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2946*043036a2SApple OSS Distributions           is_constant_value="False"
2947*043036a2SApple OSS Distributions        >
2948*043036a2SApple OSS Distributions          <field_name>FnV</field_name>
2949*043036a2SApple OSS Distributions        <field_msb>10</field_msb>
2950*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*043036a2SApple OSS Distributions        <field_description order="before">
2952*043036a2SApple OSS Distributions
2953*043036a2SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*043036a2SApple OSS Distributions
2955*043036a2SApple OSS Distributions        </field_description>
2956*043036a2SApple OSS Distributions        <field_values>
2957*043036a2SApple OSS Distributions
2958*043036a2SApple OSS Distributions
2959*043036a2SApple OSS Distributions                <field_value_instance>
2960*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
2961*043036a2SApple OSS Distributions        <field_value_description>
2962*043036a2SApple OSS Distributions  <para>FAR is valid.</para>
2963*043036a2SApple OSS Distributions</field_value_description>
2964*043036a2SApple OSS Distributions    </field_value_instance>
2965*043036a2SApple OSS Distributions                <field_value_instance>
2966*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
2967*043036a2SApple OSS Distributions        <field_value_description>
2968*043036a2SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*043036a2SApple OSS Distributions</field_value_description>
2970*043036a2SApple OSS Distributions    </field_value_instance>
2971*043036a2SApple OSS Distributions        </field_values>
2972*043036a2SApple OSS Distributions            <field_description order="after">
2973*043036a2SApple OSS Distributions
2974*043036a2SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*043036a2SApple OSS Distributions
2976*043036a2SApple OSS Distributions            </field_description>
2977*043036a2SApple OSS Distributions          <field_resets>
2978*043036a2SApple OSS Distributions
2979*043036a2SApple OSS Distributions    <field_reset>
2980*043036a2SApple OSS Distributions
2981*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*043036a2SApple OSS Distributions
2983*043036a2SApple OSS Distributions    </field_reset>
2984*043036a2SApple OSS Distributions</field_resets>
2985*043036a2SApple OSS Distributions      </field>
2986*043036a2SApple OSS Distributions        <field
2987*043036a2SApple OSS Distributions           id="EA_9_9"
2988*043036a2SApple OSS Distributions           is_variable_length="False"
2989*043036a2SApple OSS Distributions           has_partial_fieldset="False"
2990*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
2992*043036a2SApple OSS Distributions           is_constant_value="False"
2993*043036a2SApple OSS Distributions        >
2994*043036a2SApple OSS Distributions          <field_name>EA</field_name>
2995*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
2996*043036a2SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*043036a2SApple OSS Distributions        <field_description order="before">
2998*043036a2SApple OSS Distributions
2999*043036a2SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*043036a2SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*043036a2SApple OSS Distributions
3002*043036a2SApple OSS Distributions        </field_description>
3003*043036a2SApple OSS Distributions        <field_values>
3004*043036a2SApple OSS Distributions
3005*043036a2SApple OSS Distributions
3006*043036a2SApple OSS Distributions        </field_values>
3007*043036a2SApple OSS Distributions          <field_resets>
3008*043036a2SApple OSS Distributions
3009*043036a2SApple OSS Distributions    <field_reset>
3010*043036a2SApple OSS Distributions
3011*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*043036a2SApple OSS Distributions
3013*043036a2SApple OSS Distributions    </field_reset>
3014*043036a2SApple OSS Distributions</field_resets>
3015*043036a2SApple OSS Distributions      </field>
3016*043036a2SApple OSS Distributions        <field
3017*043036a2SApple OSS Distributions           id="0_8_8"
3018*043036a2SApple OSS Distributions           is_variable_length="False"
3019*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3020*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3022*043036a2SApple OSS Distributions           is_constant_value="False"
3023*043036a2SApple OSS Distributions           rwtype="RES0"
3024*043036a2SApple OSS Distributions        >
3025*043036a2SApple OSS Distributions          <field_name>0</field_name>
3026*043036a2SApple OSS Distributions        <field_msb>8</field_msb>
3027*043036a2SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*043036a2SApple OSS Distributions        <field_description order="before">
3029*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*043036a2SApple OSS Distributions        </field_description>
3031*043036a2SApple OSS Distributions        <field_values>
3032*043036a2SApple OSS Distributions        </field_values>
3033*043036a2SApple OSS Distributions      </field>
3034*043036a2SApple OSS Distributions        <field
3035*043036a2SApple OSS Distributions           id="S1PTW_7_7"
3036*043036a2SApple OSS Distributions           is_variable_length="False"
3037*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3038*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3040*043036a2SApple OSS Distributions           is_constant_value="False"
3041*043036a2SApple OSS Distributions        >
3042*043036a2SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*043036a2SApple OSS Distributions        <field_msb>7</field_msb>
3044*043036a2SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*043036a2SApple OSS Distributions        <field_description order="before">
3046*043036a2SApple OSS Distributions
3047*043036a2SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*043036a2SApple OSS Distributions
3049*043036a2SApple OSS Distributions        </field_description>
3050*043036a2SApple OSS Distributions        <field_values>
3051*043036a2SApple OSS Distributions
3052*043036a2SApple OSS Distributions
3053*043036a2SApple OSS Distributions                <field_value_instance>
3054*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3055*043036a2SApple OSS Distributions        <field_value_description>
3056*043036a2SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*043036a2SApple OSS Distributions</field_value_description>
3058*043036a2SApple OSS Distributions    </field_value_instance>
3059*043036a2SApple OSS Distributions                <field_value_instance>
3060*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3061*043036a2SApple OSS Distributions        <field_value_description>
3062*043036a2SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*043036a2SApple OSS Distributions</field_value_description>
3064*043036a2SApple OSS Distributions    </field_value_instance>
3065*043036a2SApple OSS Distributions        </field_values>
3066*043036a2SApple OSS Distributions            <field_description order="after">
3067*043036a2SApple OSS Distributions
3068*043036a2SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*043036a2SApple OSS Distributions
3070*043036a2SApple OSS Distributions            </field_description>
3071*043036a2SApple OSS Distributions          <field_resets>
3072*043036a2SApple OSS Distributions
3073*043036a2SApple OSS Distributions    <field_reset>
3074*043036a2SApple OSS Distributions
3075*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*043036a2SApple OSS Distributions
3077*043036a2SApple OSS Distributions    </field_reset>
3078*043036a2SApple OSS Distributions</field_resets>
3079*043036a2SApple OSS Distributions      </field>
3080*043036a2SApple OSS Distributions        <field
3081*043036a2SApple OSS Distributions           id="0_6_6"
3082*043036a2SApple OSS Distributions           is_variable_length="False"
3083*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3084*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3086*043036a2SApple OSS Distributions           is_constant_value="False"
3087*043036a2SApple OSS Distributions           rwtype="RES0"
3088*043036a2SApple OSS Distributions        >
3089*043036a2SApple OSS Distributions          <field_name>0</field_name>
3090*043036a2SApple OSS Distributions        <field_msb>6</field_msb>
3091*043036a2SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*043036a2SApple OSS Distributions        <field_description order="before">
3093*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*043036a2SApple OSS Distributions        </field_description>
3095*043036a2SApple OSS Distributions        <field_values>
3096*043036a2SApple OSS Distributions        </field_values>
3097*043036a2SApple OSS Distributions      </field>
3098*043036a2SApple OSS Distributions        <field
3099*043036a2SApple OSS Distributions           id="IFSC_5_0"
3100*043036a2SApple OSS Distributions           is_variable_length="False"
3101*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3102*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3104*043036a2SApple OSS Distributions           is_constant_value="False"
3105*043036a2SApple OSS Distributions        >
3106*043036a2SApple OSS Distributions          <field_name>IFSC</field_name>
3107*043036a2SApple OSS Distributions        <field_msb>5</field_msb>
3108*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*043036a2SApple OSS Distributions        <field_description order="before">
3110*043036a2SApple OSS Distributions
3111*043036a2SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*043036a2SApple OSS Distributions
3113*043036a2SApple OSS Distributions        </field_description>
3114*043036a2SApple OSS Distributions        <field_values>
3115*043036a2SApple OSS Distributions
3116*043036a2SApple OSS Distributions
3117*043036a2SApple OSS Distributions                <field_value_instance>
3118*043036a2SApple OSS Distributions            <field_value>0b000000</field_value>
3119*043036a2SApple OSS Distributions        <field_value_description>
3120*043036a2SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*043036a2SApple OSS Distributions</field_value_description>
3122*043036a2SApple OSS Distributions    </field_value_instance>
3123*043036a2SApple OSS Distributions                <field_value_instance>
3124*043036a2SApple OSS Distributions            <field_value>0b000001</field_value>
3125*043036a2SApple OSS Distributions        <field_value_description>
3126*043036a2SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*043036a2SApple OSS Distributions</field_value_description>
3128*043036a2SApple OSS Distributions    </field_value_instance>
3129*043036a2SApple OSS Distributions                <field_value_instance>
3130*043036a2SApple OSS Distributions            <field_value>0b000010</field_value>
3131*043036a2SApple OSS Distributions        <field_value_description>
3132*043036a2SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*043036a2SApple OSS Distributions</field_value_description>
3134*043036a2SApple OSS Distributions    </field_value_instance>
3135*043036a2SApple OSS Distributions                <field_value_instance>
3136*043036a2SApple OSS Distributions            <field_value>0b000011</field_value>
3137*043036a2SApple OSS Distributions        <field_value_description>
3138*043036a2SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*043036a2SApple OSS Distributions</field_value_description>
3140*043036a2SApple OSS Distributions    </field_value_instance>
3141*043036a2SApple OSS Distributions                <field_value_instance>
3142*043036a2SApple OSS Distributions            <field_value>0b000100</field_value>
3143*043036a2SApple OSS Distributions        <field_value_description>
3144*043036a2SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*043036a2SApple OSS Distributions</field_value_description>
3146*043036a2SApple OSS Distributions    </field_value_instance>
3147*043036a2SApple OSS Distributions                <field_value_instance>
3148*043036a2SApple OSS Distributions            <field_value>0b000101</field_value>
3149*043036a2SApple OSS Distributions        <field_value_description>
3150*043036a2SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*043036a2SApple OSS Distributions</field_value_description>
3152*043036a2SApple OSS Distributions    </field_value_instance>
3153*043036a2SApple OSS Distributions                <field_value_instance>
3154*043036a2SApple OSS Distributions            <field_value>0b000110</field_value>
3155*043036a2SApple OSS Distributions        <field_value_description>
3156*043036a2SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*043036a2SApple OSS Distributions</field_value_description>
3158*043036a2SApple OSS Distributions    </field_value_instance>
3159*043036a2SApple OSS Distributions                <field_value_instance>
3160*043036a2SApple OSS Distributions            <field_value>0b000111</field_value>
3161*043036a2SApple OSS Distributions        <field_value_description>
3162*043036a2SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*043036a2SApple OSS Distributions</field_value_description>
3164*043036a2SApple OSS Distributions    </field_value_instance>
3165*043036a2SApple OSS Distributions                <field_value_instance>
3166*043036a2SApple OSS Distributions            <field_value>0b001001</field_value>
3167*043036a2SApple OSS Distributions        <field_value_description>
3168*043036a2SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*043036a2SApple OSS Distributions</field_value_description>
3170*043036a2SApple OSS Distributions    </field_value_instance>
3171*043036a2SApple OSS Distributions                <field_value_instance>
3172*043036a2SApple OSS Distributions            <field_value>0b001010</field_value>
3173*043036a2SApple OSS Distributions        <field_value_description>
3174*043036a2SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*043036a2SApple OSS Distributions</field_value_description>
3176*043036a2SApple OSS Distributions    </field_value_instance>
3177*043036a2SApple OSS Distributions                <field_value_instance>
3178*043036a2SApple OSS Distributions            <field_value>0b001011</field_value>
3179*043036a2SApple OSS Distributions        <field_value_description>
3180*043036a2SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*043036a2SApple OSS Distributions</field_value_description>
3182*043036a2SApple OSS Distributions    </field_value_instance>
3183*043036a2SApple OSS Distributions                <field_value_instance>
3184*043036a2SApple OSS Distributions            <field_value>0b001101</field_value>
3185*043036a2SApple OSS Distributions        <field_value_description>
3186*043036a2SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*043036a2SApple OSS Distributions</field_value_description>
3188*043036a2SApple OSS Distributions    </field_value_instance>
3189*043036a2SApple OSS Distributions                <field_value_instance>
3190*043036a2SApple OSS Distributions            <field_value>0b001110</field_value>
3191*043036a2SApple OSS Distributions        <field_value_description>
3192*043036a2SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*043036a2SApple OSS Distributions</field_value_description>
3194*043036a2SApple OSS Distributions    </field_value_instance>
3195*043036a2SApple OSS Distributions                <field_value_instance>
3196*043036a2SApple OSS Distributions            <field_value>0b001111</field_value>
3197*043036a2SApple OSS Distributions        <field_value_description>
3198*043036a2SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*043036a2SApple OSS Distributions</field_value_description>
3200*043036a2SApple OSS Distributions    </field_value_instance>
3201*043036a2SApple OSS Distributions                <field_value_instance>
3202*043036a2SApple OSS Distributions            <field_value>0b010000</field_value>
3203*043036a2SApple OSS Distributions        <field_value_description>
3204*043036a2SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*043036a2SApple OSS Distributions</field_value_description>
3206*043036a2SApple OSS Distributions    </field_value_instance>
3207*043036a2SApple OSS Distributions                <field_value_instance>
3208*043036a2SApple OSS Distributions            <field_value>0b010100</field_value>
3209*043036a2SApple OSS Distributions        <field_value_description>
3210*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*043036a2SApple OSS Distributions</field_value_description>
3212*043036a2SApple OSS Distributions    </field_value_instance>
3213*043036a2SApple OSS Distributions                <field_value_instance>
3214*043036a2SApple OSS Distributions            <field_value>0b010101</field_value>
3215*043036a2SApple OSS Distributions        <field_value_description>
3216*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*043036a2SApple OSS Distributions</field_value_description>
3218*043036a2SApple OSS Distributions    </field_value_instance>
3219*043036a2SApple OSS Distributions                <field_value_instance>
3220*043036a2SApple OSS Distributions            <field_value>0b010110</field_value>
3221*043036a2SApple OSS Distributions        <field_value_description>
3222*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*043036a2SApple OSS Distributions</field_value_description>
3224*043036a2SApple OSS Distributions    </field_value_instance>
3225*043036a2SApple OSS Distributions                <field_value_instance>
3226*043036a2SApple OSS Distributions            <field_value>0b010111</field_value>
3227*043036a2SApple OSS Distributions        <field_value_description>
3228*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*043036a2SApple OSS Distributions</field_value_description>
3230*043036a2SApple OSS Distributions    </field_value_instance>
3231*043036a2SApple OSS Distributions                <field_value_instance>
3232*043036a2SApple OSS Distributions            <field_value>0b011000</field_value>
3233*043036a2SApple OSS Distributions        <field_value_description>
3234*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*043036a2SApple OSS Distributions</field_value_description>
3236*043036a2SApple OSS Distributions    </field_value_instance>
3237*043036a2SApple OSS Distributions                <field_value_instance>
3238*043036a2SApple OSS Distributions            <field_value>0b011100</field_value>
3239*043036a2SApple OSS Distributions        <field_value_description>
3240*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*043036a2SApple OSS Distributions</field_value_description>
3242*043036a2SApple OSS Distributions    </field_value_instance>
3243*043036a2SApple OSS Distributions                <field_value_instance>
3244*043036a2SApple OSS Distributions            <field_value>0b011101</field_value>
3245*043036a2SApple OSS Distributions        <field_value_description>
3246*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*043036a2SApple OSS Distributions</field_value_description>
3248*043036a2SApple OSS Distributions    </field_value_instance>
3249*043036a2SApple OSS Distributions                <field_value_instance>
3250*043036a2SApple OSS Distributions            <field_value>0b011110</field_value>
3251*043036a2SApple OSS Distributions        <field_value_description>
3252*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*043036a2SApple OSS Distributions</field_value_description>
3254*043036a2SApple OSS Distributions    </field_value_instance>
3255*043036a2SApple OSS Distributions                <field_value_instance>
3256*043036a2SApple OSS Distributions            <field_value>0b011111</field_value>
3257*043036a2SApple OSS Distributions        <field_value_description>
3258*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*043036a2SApple OSS Distributions</field_value_description>
3260*043036a2SApple OSS Distributions    </field_value_instance>
3261*043036a2SApple OSS Distributions                <field_value_instance>
3262*043036a2SApple OSS Distributions            <field_value>0b110000</field_value>
3263*043036a2SApple OSS Distributions        <field_value_description>
3264*043036a2SApple OSS Distributions  <para>TLB conflict abort</para>
3265*043036a2SApple OSS Distributions</field_value_description>
3266*043036a2SApple OSS Distributions    </field_value_instance>
3267*043036a2SApple OSS Distributions                <field_value_instance>
3268*043036a2SApple OSS Distributions            <field_value>0b110001</field_value>
3269*043036a2SApple OSS Distributions        <field_value_description>
3270*043036a2SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*043036a2SApple OSS Distributions</field_value_description>
3272*043036a2SApple OSS Distributions    </field_value_instance>
3273*043036a2SApple OSS Distributions        </field_values>
3274*043036a2SApple OSS Distributions            <field_description order="after">
3275*043036a2SApple OSS Distributions
3276*043036a2SApple OSS Distributions  <para>All other values are reserved.</para>
3277*043036a2SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*043036a2SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*043036a2SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*043036a2SApple OSS Distributions
3281*043036a2SApple OSS Distributions            </field_description>
3282*043036a2SApple OSS Distributions          <field_resets>
3283*043036a2SApple OSS Distributions
3284*043036a2SApple OSS Distributions    <field_reset>
3285*043036a2SApple OSS Distributions
3286*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*043036a2SApple OSS Distributions
3288*043036a2SApple OSS Distributions    </field_reset>
3289*043036a2SApple OSS Distributions</field_resets>
3290*043036a2SApple OSS Distributions      </field>
3291*043036a2SApple OSS Distributions    <text_after_fields>
3292*043036a2SApple OSS Distributions
3293*043036a2SApple OSS Distributions
3294*043036a2SApple OSS Distributions
3295*043036a2SApple OSS Distributions    </text_after_fields>
3296*043036a2SApple OSS Distributions  </fields>
3297*043036a2SApple OSS Distributions              <reg_fieldset length="25">
3298*043036a2SApple OSS Distributions
3299*043036a2SApple OSS Distributions
3300*043036a2SApple OSS Distributions
3301*043036a2SApple OSS Distributions
3302*043036a2SApple OSS Distributions
3303*043036a2SApple OSS Distributions
3304*043036a2SApple OSS Distributions
3305*043036a2SApple OSS Distributions
3306*043036a2SApple OSS Distributions
3307*043036a2SApple OSS Distributions
3308*043036a2SApple OSS Distributions
3309*043036a2SApple OSS Distributions
3310*043036a2SApple OSS Distributions
3311*043036a2SApple OSS Distributions
3312*043036a2SApple OSS Distributions
3313*043036a2SApple OSS Distributions
3314*043036a2SApple OSS Distributions
3315*043036a2SApple OSS Distributions
3316*043036a2SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*043036a2SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*043036a2SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*043036a2SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*043036a2SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*043036a2SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*043036a2SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*043036a2SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*043036a2SApple OSS Distributions    </reg_fieldset>
3325*043036a2SApple OSS Distributions            </partial_fieldset>
3326*043036a2SApple OSS Distributions            <partial_fieldset>
3327*043036a2SApple OSS Distributions              <fields length="25">
3328*043036a2SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*043036a2SApple OSS Distributions    <text_before_fields>
3330*043036a2SApple OSS Distributions
3331*043036a2SApple OSS Distributions
3332*043036a2SApple OSS Distributions
3333*043036a2SApple OSS Distributions    </text_before_fields>
3334*043036a2SApple OSS Distributions
3335*043036a2SApple OSS Distributions        <field
3336*043036a2SApple OSS Distributions           id="ISV_24_24"
3337*043036a2SApple OSS Distributions           is_variable_length="False"
3338*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3339*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3341*043036a2SApple OSS Distributions           is_constant_value="False"
3342*043036a2SApple OSS Distributions        >
3343*043036a2SApple OSS Distributions          <field_name>ISV</field_name>
3344*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
3345*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*043036a2SApple OSS Distributions        <field_description order="before">
3347*043036a2SApple OSS Distributions
3348*043036a2SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*043036a2SApple OSS Distributions
3350*043036a2SApple OSS Distributions        </field_description>
3351*043036a2SApple OSS Distributions        <field_values>
3352*043036a2SApple OSS Distributions
3353*043036a2SApple OSS Distributions
3354*043036a2SApple OSS Distributions                <field_value_instance>
3355*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3356*043036a2SApple OSS Distributions        <field_value_description>
3357*043036a2SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*043036a2SApple OSS Distributions</field_value_description>
3359*043036a2SApple OSS Distributions    </field_value_instance>
3360*043036a2SApple OSS Distributions                <field_value_instance>
3361*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3362*043036a2SApple OSS Distributions        <field_value_description>
3363*043036a2SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*043036a2SApple OSS Distributions</field_value_description>
3365*043036a2SApple OSS Distributions    </field_value_instance>
3366*043036a2SApple OSS Distributions        </field_values>
3367*043036a2SApple OSS Distributions            <field_description order="after">
3368*043036a2SApple OSS Distributions
3369*043036a2SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*043036a2SApple OSS Distributions<list type="unordered">
3371*043036a2SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*043036a2SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*043036a2SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*043036a2SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*043036a2SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*043036a2SApple OSS Distributions</listitem></list>
3377*043036a2SApple OSS Distributions</content>
3378*043036a2SApple OSS Distributions</listitem></list>
3379*043036a2SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*043036a2SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*043036a2SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*043036a2SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*043036a2SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*043036a2SApple OSS Distributions
3385*043036a2SApple OSS Distributions            </field_description>
3386*043036a2SApple OSS Distributions          <field_resets>
3387*043036a2SApple OSS Distributions
3388*043036a2SApple OSS Distributions    <field_reset>
3389*043036a2SApple OSS Distributions
3390*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*043036a2SApple OSS Distributions
3392*043036a2SApple OSS Distributions    </field_reset>
3393*043036a2SApple OSS Distributions</field_resets>
3394*043036a2SApple OSS Distributions      </field>
3395*043036a2SApple OSS Distributions        <field
3396*043036a2SApple OSS Distributions           id="SAS_23_22"
3397*043036a2SApple OSS Distributions           is_variable_length="False"
3398*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3399*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3401*043036a2SApple OSS Distributions           is_constant_value="False"
3402*043036a2SApple OSS Distributions        >
3403*043036a2SApple OSS Distributions          <field_name>SAS</field_name>
3404*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
3405*043036a2SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*043036a2SApple OSS Distributions        <field_description order="before">
3407*043036a2SApple OSS Distributions
3408*043036a2SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*043036a2SApple OSS Distributions
3410*043036a2SApple OSS Distributions        </field_description>
3411*043036a2SApple OSS Distributions        <field_values>
3412*043036a2SApple OSS Distributions
3413*043036a2SApple OSS Distributions
3414*043036a2SApple OSS Distributions                <field_value_instance>
3415*043036a2SApple OSS Distributions            <field_value>0b00</field_value>
3416*043036a2SApple OSS Distributions        <field_value_description>
3417*043036a2SApple OSS Distributions  <para>Byte</para>
3418*043036a2SApple OSS Distributions</field_value_description>
3419*043036a2SApple OSS Distributions    </field_value_instance>
3420*043036a2SApple OSS Distributions                <field_value_instance>
3421*043036a2SApple OSS Distributions            <field_value>0b01</field_value>
3422*043036a2SApple OSS Distributions        <field_value_description>
3423*043036a2SApple OSS Distributions  <para>Halfword</para>
3424*043036a2SApple OSS Distributions</field_value_description>
3425*043036a2SApple OSS Distributions    </field_value_instance>
3426*043036a2SApple OSS Distributions                <field_value_instance>
3427*043036a2SApple OSS Distributions            <field_value>0b10</field_value>
3428*043036a2SApple OSS Distributions        <field_value_description>
3429*043036a2SApple OSS Distributions  <para>Word</para>
3430*043036a2SApple OSS Distributions</field_value_description>
3431*043036a2SApple OSS Distributions    </field_value_instance>
3432*043036a2SApple OSS Distributions                <field_value_instance>
3433*043036a2SApple OSS Distributions            <field_value>0b11</field_value>
3434*043036a2SApple OSS Distributions        <field_value_description>
3435*043036a2SApple OSS Distributions  <para>Doubleword</para>
3436*043036a2SApple OSS Distributions</field_value_description>
3437*043036a2SApple OSS Distributions    </field_value_instance>
3438*043036a2SApple OSS Distributions        </field_values>
3439*043036a2SApple OSS Distributions            <field_description order="after">
3440*043036a2SApple OSS Distributions
3441*043036a2SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*043036a2SApple OSS Distributions
3444*043036a2SApple OSS Distributions            </field_description>
3445*043036a2SApple OSS Distributions          <field_resets>
3446*043036a2SApple OSS Distributions
3447*043036a2SApple OSS Distributions    <field_reset>
3448*043036a2SApple OSS Distributions
3449*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*043036a2SApple OSS Distributions
3451*043036a2SApple OSS Distributions    </field_reset>
3452*043036a2SApple OSS Distributions</field_resets>
3453*043036a2SApple OSS Distributions      </field>
3454*043036a2SApple OSS Distributions        <field
3455*043036a2SApple OSS Distributions           id="SSE_21_21"
3456*043036a2SApple OSS Distributions           is_variable_length="False"
3457*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3458*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3460*043036a2SApple OSS Distributions           is_constant_value="False"
3461*043036a2SApple OSS Distributions        >
3462*043036a2SApple OSS Distributions          <field_name>SSE</field_name>
3463*043036a2SApple OSS Distributions        <field_msb>21</field_msb>
3464*043036a2SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*043036a2SApple OSS Distributions        <field_description order="before">
3466*043036a2SApple OSS Distributions
3467*043036a2SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*043036a2SApple OSS Distributions
3469*043036a2SApple OSS Distributions        </field_description>
3470*043036a2SApple OSS Distributions        <field_values>
3471*043036a2SApple OSS Distributions
3472*043036a2SApple OSS Distributions
3473*043036a2SApple OSS Distributions                <field_value_instance>
3474*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3475*043036a2SApple OSS Distributions        <field_value_description>
3476*043036a2SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*043036a2SApple OSS Distributions</field_value_description>
3478*043036a2SApple OSS Distributions    </field_value_instance>
3479*043036a2SApple OSS Distributions                <field_value_instance>
3480*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3481*043036a2SApple OSS Distributions        <field_value_description>
3482*043036a2SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*043036a2SApple OSS Distributions</field_value_description>
3484*043036a2SApple OSS Distributions    </field_value_instance>
3485*043036a2SApple OSS Distributions        </field_values>
3486*043036a2SApple OSS Distributions            <field_description order="after">
3487*043036a2SApple OSS Distributions
3488*043036a2SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*043036a2SApple OSS Distributions
3492*043036a2SApple OSS Distributions            </field_description>
3493*043036a2SApple OSS Distributions          <field_resets>
3494*043036a2SApple OSS Distributions
3495*043036a2SApple OSS Distributions    <field_reset>
3496*043036a2SApple OSS Distributions
3497*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*043036a2SApple OSS Distributions
3499*043036a2SApple OSS Distributions    </field_reset>
3500*043036a2SApple OSS Distributions</field_resets>
3501*043036a2SApple OSS Distributions      </field>
3502*043036a2SApple OSS Distributions        <field
3503*043036a2SApple OSS Distributions           id="SRT_20_16"
3504*043036a2SApple OSS Distributions           is_variable_length="False"
3505*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3506*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3508*043036a2SApple OSS Distributions           is_constant_value="False"
3509*043036a2SApple OSS Distributions        >
3510*043036a2SApple OSS Distributions          <field_name>SRT</field_name>
3511*043036a2SApple OSS Distributions        <field_msb>20</field_msb>
3512*043036a2SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*043036a2SApple OSS Distributions        <field_description order="before">
3514*043036a2SApple OSS Distributions
3515*043036a2SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*043036a2SApple OSS Distributions
3519*043036a2SApple OSS Distributions        </field_description>
3520*043036a2SApple OSS Distributions        <field_values>
3521*043036a2SApple OSS Distributions
3522*043036a2SApple OSS Distributions
3523*043036a2SApple OSS Distributions        </field_values>
3524*043036a2SApple OSS Distributions          <field_resets>
3525*043036a2SApple OSS Distributions
3526*043036a2SApple OSS Distributions    <field_reset>
3527*043036a2SApple OSS Distributions
3528*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*043036a2SApple OSS Distributions
3530*043036a2SApple OSS Distributions    </field_reset>
3531*043036a2SApple OSS Distributions</field_resets>
3532*043036a2SApple OSS Distributions      </field>
3533*043036a2SApple OSS Distributions        <field
3534*043036a2SApple OSS Distributions           id="SF_15_15"
3535*043036a2SApple OSS Distributions           is_variable_length="False"
3536*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3537*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3539*043036a2SApple OSS Distributions           is_constant_value="False"
3540*043036a2SApple OSS Distributions        >
3541*043036a2SApple OSS Distributions          <field_name>SF</field_name>
3542*043036a2SApple OSS Distributions        <field_msb>15</field_msb>
3543*043036a2SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*043036a2SApple OSS Distributions        <field_description order="before">
3545*043036a2SApple OSS Distributions
3546*043036a2SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*043036a2SApple OSS Distributions
3548*043036a2SApple OSS Distributions        </field_description>
3549*043036a2SApple OSS Distributions        <field_values>
3550*043036a2SApple OSS Distributions
3551*043036a2SApple OSS Distributions
3552*043036a2SApple OSS Distributions                <field_value_instance>
3553*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3554*043036a2SApple OSS Distributions        <field_value_description>
3555*043036a2SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*043036a2SApple OSS Distributions</field_value_description>
3557*043036a2SApple OSS Distributions    </field_value_instance>
3558*043036a2SApple OSS Distributions                <field_value_instance>
3559*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3560*043036a2SApple OSS Distributions        <field_value_description>
3561*043036a2SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*043036a2SApple OSS Distributions</field_value_description>
3563*043036a2SApple OSS Distributions    </field_value_instance>
3564*043036a2SApple OSS Distributions        </field_values>
3565*043036a2SApple OSS Distributions            <field_description order="after">
3566*043036a2SApple OSS Distributions
3567*043036a2SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*043036a2SApple OSS Distributions
3570*043036a2SApple OSS Distributions            </field_description>
3571*043036a2SApple OSS Distributions          <field_resets>
3572*043036a2SApple OSS Distributions
3573*043036a2SApple OSS Distributions    <field_reset>
3574*043036a2SApple OSS Distributions
3575*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*043036a2SApple OSS Distributions
3577*043036a2SApple OSS Distributions    </field_reset>
3578*043036a2SApple OSS Distributions</field_resets>
3579*043036a2SApple OSS Distributions      </field>
3580*043036a2SApple OSS Distributions        <field
3581*043036a2SApple OSS Distributions           id="AR_14_14"
3582*043036a2SApple OSS Distributions           is_variable_length="False"
3583*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3584*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3586*043036a2SApple OSS Distributions           is_constant_value="False"
3587*043036a2SApple OSS Distributions        >
3588*043036a2SApple OSS Distributions          <field_name>AR</field_name>
3589*043036a2SApple OSS Distributions        <field_msb>14</field_msb>
3590*043036a2SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*043036a2SApple OSS Distributions        <field_description order="before">
3592*043036a2SApple OSS Distributions
3593*043036a2SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*043036a2SApple OSS Distributions
3595*043036a2SApple OSS Distributions        </field_description>
3596*043036a2SApple OSS Distributions        <field_values>
3597*043036a2SApple OSS Distributions
3598*043036a2SApple OSS Distributions
3599*043036a2SApple OSS Distributions                <field_value_instance>
3600*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3601*043036a2SApple OSS Distributions        <field_value_description>
3602*043036a2SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*043036a2SApple OSS Distributions</field_value_description>
3604*043036a2SApple OSS Distributions    </field_value_instance>
3605*043036a2SApple OSS Distributions                <field_value_instance>
3606*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3607*043036a2SApple OSS Distributions        <field_value_description>
3608*043036a2SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*043036a2SApple OSS Distributions</field_value_description>
3610*043036a2SApple OSS Distributions    </field_value_instance>
3611*043036a2SApple OSS Distributions        </field_values>
3612*043036a2SApple OSS Distributions            <field_description order="after">
3613*043036a2SApple OSS Distributions
3614*043036a2SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*043036a2SApple OSS Distributions
3617*043036a2SApple OSS Distributions            </field_description>
3618*043036a2SApple OSS Distributions          <field_resets>
3619*043036a2SApple OSS Distributions
3620*043036a2SApple OSS Distributions    <field_reset>
3621*043036a2SApple OSS Distributions
3622*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*043036a2SApple OSS Distributions
3624*043036a2SApple OSS Distributions    </field_reset>
3625*043036a2SApple OSS Distributions</field_resets>
3626*043036a2SApple OSS Distributions      </field>
3627*043036a2SApple OSS Distributions        <field
3628*043036a2SApple OSS Distributions           id="VNCR_13_13_1"
3629*043036a2SApple OSS Distributions           is_variable_length="False"
3630*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3631*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3633*043036a2SApple OSS Distributions           is_constant_value="False"
3634*043036a2SApple OSS Distributions        >
3635*043036a2SApple OSS Distributions          <field_name>VNCR</field_name>
3636*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
3637*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*043036a2SApple OSS Distributions        <field_description order="before">
3639*043036a2SApple OSS Distributions
3640*043036a2SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*043036a2SApple OSS Distributions
3642*043036a2SApple OSS Distributions        </field_description>
3643*043036a2SApple OSS Distributions        <field_values>
3644*043036a2SApple OSS Distributions
3645*043036a2SApple OSS Distributions
3646*043036a2SApple OSS Distributions                <field_value_instance>
3647*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3648*043036a2SApple OSS Distributions        <field_value_description>
3649*043036a2SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*043036a2SApple OSS Distributions</field_value_description>
3651*043036a2SApple OSS Distributions    </field_value_instance>
3652*043036a2SApple OSS Distributions                <field_value_instance>
3653*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3654*043036a2SApple OSS Distributions        <field_value_description>
3655*043036a2SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*043036a2SApple OSS Distributions</field_value_description>
3657*043036a2SApple OSS Distributions    </field_value_instance>
3658*043036a2SApple OSS Distributions        </field_values>
3659*043036a2SApple OSS Distributions            <field_description order="after">
3660*043036a2SApple OSS Distributions
3661*043036a2SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*043036a2SApple OSS Distributions
3663*043036a2SApple OSS Distributions            </field_description>
3664*043036a2SApple OSS Distributions          <field_resets>
3665*043036a2SApple OSS Distributions
3666*043036a2SApple OSS Distributions    <field_reset>
3667*043036a2SApple OSS Distributions
3668*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*043036a2SApple OSS Distributions
3670*043036a2SApple OSS Distributions    </field_reset>
3671*043036a2SApple OSS Distributions</field_resets>
3672*043036a2SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*043036a2SApple OSS Distributions      </field>
3674*043036a2SApple OSS Distributions        <field
3675*043036a2SApple OSS Distributions           id="0_13_13_2"
3676*043036a2SApple OSS Distributions           is_variable_length="False"
3677*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3678*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3680*043036a2SApple OSS Distributions           is_constant_value="False"
3681*043036a2SApple OSS Distributions           rwtype="RES0"
3682*043036a2SApple OSS Distributions        >
3683*043036a2SApple OSS Distributions          <field_name>0</field_name>
3684*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
3685*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*043036a2SApple OSS Distributions        <field_description order="before">
3687*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*043036a2SApple OSS Distributions        </field_description>
3689*043036a2SApple OSS Distributions        <field_values>
3690*043036a2SApple OSS Distributions        </field_values>
3691*043036a2SApple OSS Distributions      </field>
3692*043036a2SApple OSS Distributions        <field
3693*043036a2SApple OSS Distributions           id="SET_12_11"
3694*043036a2SApple OSS Distributions           is_variable_length="False"
3695*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3696*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3698*043036a2SApple OSS Distributions           is_constant_value="False"
3699*043036a2SApple OSS Distributions        >
3700*043036a2SApple OSS Distributions          <field_name>SET</field_name>
3701*043036a2SApple OSS Distributions        <field_msb>12</field_msb>
3702*043036a2SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*043036a2SApple OSS Distributions        <field_description order="before">
3704*043036a2SApple OSS Distributions
3705*043036a2SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*043036a2SApple OSS Distributions
3707*043036a2SApple OSS Distributions        </field_description>
3708*043036a2SApple OSS Distributions        <field_values>
3709*043036a2SApple OSS Distributions
3710*043036a2SApple OSS Distributions
3711*043036a2SApple OSS Distributions                <field_value_instance>
3712*043036a2SApple OSS Distributions            <field_value>0b00</field_value>
3713*043036a2SApple OSS Distributions        <field_value_description>
3714*043036a2SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*043036a2SApple OSS Distributions</field_value_description>
3716*043036a2SApple OSS Distributions    </field_value_instance>
3717*043036a2SApple OSS Distributions                <field_value_instance>
3718*043036a2SApple OSS Distributions            <field_value>0b10</field_value>
3719*043036a2SApple OSS Distributions        <field_value_description>
3720*043036a2SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*043036a2SApple OSS Distributions</field_value_description>
3722*043036a2SApple OSS Distributions    </field_value_instance>
3723*043036a2SApple OSS Distributions                <field_value_instance>
3724*043036a2SApple OSS Distributions            <field_value>0b11</field_value>
3725*043036a2SApple OSS Distributions        <field_value_description>
3726*043036a2SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*043036a2SApple OSS Distributions</field_value_description>
3728*043036a2SApple OSS Distributions    </field_value_instance>
3729*043036a2SApple OSS Distributions        </field_values>
3730*043036a2SApple OSS Distributions            <field_description order="after">
3731*043036a2SApple OSS Distributions
3732*043036a2SApple OSS Distributions  <para>All other values are reserved.</para>
3733*043036a2SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*043036a2SApple OSS Distributions<list type="unordered">
3735*043036a2SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*043036a2SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*043036a2SApple OSS Distributions</listitem></list>
3738*043036a2SApple OSS Distributions
3739*043036a2SApple OSS Distributions            </field_description>
3740*043036a2SApple OSS Distributions          <field_resets>
3741*043036a2SApple OSS Distributions
3742*043036a2SApple OSS Distributions    <field_reset>
3743*043036a2SApple OSS Distributions
3744*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*043036a2SApple OSS Distributions
3746*043036a2SApple OSS Distributions    </field_reset>
3747*043036a2SApple OSS Distributions</field_resets>
3748*043036a2SApple OSS Distributions      </field>
3749*043036a2SApple OSS Distributions        <field
3750*043036a2SApple OSS Distributions           id="FnV_10_10"
3751*043036a2SApple OSS Distributions           is_variable_length="False"
3752*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3753*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3755*043036a2SApple OSS Distributions           is_constant_value="False"
3756*043036a2SApple OSS Distributions        >
3757*043036a2SApple OSS Distributions          <field_name>FnV</field_name>
3758*043036a2SApple OSS Distributions        <field_msb>10</field_msb>
3759*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*043036a2SApple OSS Distributions        <field_description order="before">
3761*043036a2SApple OSS Distributions
3762*043036a2SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*043036a2SApple OSS Distributions
3764*043036a2SApple OSS Distributions        </field_description>
3765*043036a2SApple OSS Distributions        <field_values>
3766*043036a2SApple OSS Distributions
3767*043036a2SApple OSS Distributions
3768*043036a2SApple OSS Distributions                <field_value_instance>
3769*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3770*043036a2SApple OSS Distributions        <field_value_description>
3771*043036a2SApple OSS Distributions  <para>FAR is valid.</para>
3772*043036a2SApple OSS Distributions</field_value_description>
3773*043036a2SApple OSS Distributions    </field_value_instance>
3774*043036a2SApple OSS Distributions                <field_value_instance>
3775*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3776*043036a2SApple OSS Distributions        <field_value_description>
3777*043036a2SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*043036a2SApple OSS Distributions</field_value_description>
3779*043036a2SApple OSS Distributions    </field_value_instance>
3780*043036a2SApple OSS Distributions        </field_values>
3781*043036a2SApple OSS Distributions            <field_description order="after">
3782*043036a2SApple OSS Distributions
3783*043036a2SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*043036a2SApple OSS Distributions
3785*043036a2SApple OSS Distributions            </field_description>
3786*043036a2SApple OSS Distributions          <field_resets>
3787*043036a2SApple OSS Distributions
3788*043036a2SApple OSS Distributions    <field_reset>
3789*043036a2SApple OSS Distributions
3790*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*043036a2SApple OSS Distributions
3792*043036a2SApple OSS Distributions    </field_reset>
3793*043036a2SApple OSS Distributions</field_resets>
3794*043036a2SApple OSS Distributions      </field>
3795*043036a2SApple OSS Distributions        <field
3796*043036a2SApple OSS Distributions           id="EA_9_9"
3797*043036a2SApple OSS Distributions           is_variable_length="False"
3798*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3799*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3801*043036a2SApple OSS Distributions           is_constant_value="False"
3802*043036a2SApple OSS Distributions        >
3803*043036a2SApple OSS Distributions          <field_name>EA</field_name>
3804*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
3805*043036a2SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*043036a2SApple OSS Distributions        <field_description order="before">
3807*043036a2SApple OSS Distributions
3808*043036a2SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*043036a2SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*043036a2SApple OSS Distributions
3811*043036a2SApple OSS Distributions        </field_description>
3812*043036a2SApple OSS Distributions        <field_values>
3813*043036a2SApple OSS Distributions
3814*043036a2SApple OSS Distributions
3815*043036a2SApple OSS Distributions        </field_values>
3816*043036a2SApple OSS Distributions          <field_resets>
3817*043036a2SApple OSS Distributions
3818*043036a2SApple OSS Distributions    <field_reset>
3819*043036a2SApple OSS Distributions
3820*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*043036a2SApple OSS Distributions
3822*043036a2SApple OSS Distributions    </field_reset>
3823*043036a2SApple OSS Distributions</field_resets>
3824*043036a2SApple OSS Distributions      </field>
3825*043036a2SApple OSS Distributions        <field
3826*043036a2SApple OSS Distributions           id="CM_8_8"
3827*043036a2SApple OSS Distributions           is_variable_length="False"
3828*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3829*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3831*043036a2SApple OSS Distributions           is_constant_value="False"
3832*043036a2SApple OSS Distributions        >
3833*043036a2SApple OSS Distributions          <field_name>CM</field_name>
3834*043036a2SApple OSS Distributions        <field_msb>8</field_msb>
3835*043036a2SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*043036a2SApple OSS Distributions        <field_description order="before">
3837*043036a2SApple OSS Distributions
3838*043036a2SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*043036a2SApple OSS Distributions
3840*043036a2SApple OSS Distributions        </field_description>
3841*043036a2SApple OSS Distributions        <field_values>
3842*043036a2SApple OSS Distributions
3843*043036a2SApple OSS Distributions
3844*043036a2SApple OSS Distributions                <field_value_instance>
3845*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3846*043036a2SApple OSS Distributions        <field_value_description>
3847*043036a2SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*043036a2SApple OSS Distributions</field_value_description>
3849*043036a2SApple OSS Distributions    </field_value_instance>
3850*043036a2SApple OSS Distributions                <field_value_instance>
3851*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3852*043036a2SApple OSS Distributions        <field_value_description>
3853*043036a2SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*043036a2SApple OSS Distributions</field_value_description>
3855*043036a2SApple OSS Distributions    </field_value_instance>
3856*043036a2SApple OSS Distributions        </field_values>
3857*043036a2SApple OSS Distributions          <field_resets>
3858*043036a2SApple OSS Distributions
3859*043036a2SApple OSS Distributions    <field_reset>
3860*043036a2SApple OSS Distributions
3861*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*043036a2SApple OSS Distributions
3863*043036a2SApple OSS Distributions    </field_reset>
3864*043036a2SApple OSS Distributions</field_resets>
3865*043036a2SApple OSS Distributions      </field>
3866*043036a2SApple OSS Distributions        <field
3867*043036a2SApple OSS Distributions           id="S1PTW_7_7"
3868*043036a2SApple OSS Distributions           is_variable_length="False"
3869*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3870*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3872*043036a2SApple OSS Distributions           is_constant_value="False"
3873*043036a2SApple OSS Distributions        >
3874*043036a2SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*043036a2SApple OSS Distributions        <field_msb>7</field_msb>
3876*043036a2SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*043036a2SApple OSS Distributions        <field_description order="before">
3878*043036a2SApple OSS Distributions
3879*043036a2SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*043036a2SApple OSS Distributions
3881*043036a2SApple OSS Distributions        </field_description>
3882*043036a2SApple OSS Distributions        <field_values>
3883*043036a2SApple OSS Distributions
3884*043036a2SApple OSS Distributions
3885*043036a2SApple OSS Distributions                <field_value_instance>
3886*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3887*043036a2SApple OSS Distributions        <field_value_description>
3888*043036a2SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*043036a2SApple OSS Distributions</field_value_description>
3890*043036a2SApple OSS Distributions    </field_value_instance>
3891*043036a2SApple OSS Distributions                <field_value_instance>
3892*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3893*043036a2SApple OSS Distributions        <field_value_description>
3894*043036a2SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*043036a2SApple OSS Distributions</field_value_description>
3896*043036a2SApple OSS Distributions    </field_value_instance>
3897*043036a2SApple OSS Distributions        </field_values>
3898*043036a2SApple OSS Distributions            <field_description order="after">
3899*043036a2SApple OSS Distributions
3900*043036a2SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*043036a2SApple OSS Distributions
3902*043036a2SApple OSS Distributions            </field_description>
3903*043036a2SApple OSS Distributions          <field_resets>
3904*043036a2SApple OSS Distributions
3905*043036a2SApple OSS Distributions    <field_reset>
3906*043036a2SApple OSS Distributions
3907*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*043036a2SApple OSS Distributions
3909*043036a2SApple OSS Distributions    </field_reset>
3910*043036a2SApple OSS Distributions</field_resets>
3911*043036a2SApple OSS Distributions      </field>
3912*043036a2SApple OSS Distributions        <field
3913*043036a2SApple OSS Distributions           id="WnR_6_6"
3914*043036a2SApple OSS Distributions           is_variable_length="False"
3915*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3916*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3918*043036a2SApple OSS Distributions           is_constant_value="False"
3919*043036a2SApple OSS Distributions        >
3920*043036a2SApple OSS Distributions          <field_name>WnR</field_name>
3921*043036a2SApple OSS Distributions        <field_msb>6</field_msb>
3922*043036a2SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*043036a2SApple OSS Distributions        <field_description order="before">
3924*043036a2SApple OSS Distributions
3925*043036a2SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*043036a2SApple OSS Distributions
3927*043036a2SApple OSS Distributions        </field_description>
3928*043036a2SApple OSS Distributions        <field_values>
3929*043036a2SApple OSS Distributions
3930*043036a2SApple OSS Distributions
3931*043036a2SApple OSS Distributions                <field_value_instance>
3932*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
3933*043036a2SApple OSS Distributions        <field_value_description>
3934*043036a2SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*043036a2SApple OSS Distributions</field_value_description>
3936*043036a2SApple OSS Distributions    </field_value_instance>
3937*043036a2SApple OSS Distributions                <field_value_instance>
3938*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
3939*043036a2SApple OSS Distributions        <field_value_description>
3940*043036a2SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*043036a2SApple OSS Distributions</field_value_description>
3942*043036a2SApple OSS Distributions    </field_value_instance>
3943*043036a2SApple OSS Distributions        </field_values>
3944*043036a2SApple OSS Distributions            <field_description order="after">
3945*043036a2SApple OSS Distributions
3946*043036a2SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*043036a2SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*043036a2SApple OSS Distributions<list type="unordered">
3950*043036a2SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*043036a2SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*043036a2SApple OSS Distributions</listitem></list>
3953*043036a2SApple OSS Distributions
3954*043036a2SApple OSS Distributions            </field_description>
3955*043036a2SApple OSS Distributions          <field_resets>
3956*043036a2SApple OSS Distributions
3957*043036a2SApple OSS Distributions    <field_reset>
3958*043036a2SApple OSS Distributions
3959*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*043036a2SApple OSS Distributions
3961*043036a2SApple OSS Distributions    </field_reset>
3962*043036a2SApple OSS Distributions</field_resets>
3963*043036a2SApple OSS Distributions      </field>
3964*043036a2SApple OSS Distributions        <field
3965*043036a2SApple OSS Distributions           id="DFSC_5_0"
3966*043036a2SApple OSS Distributions           is_variable_length="False"
3967*043036a2SApple OSS Distributions           has_partial_fieldset="False"
3968*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
3970*043036a2SApple OSS Distributions           is_constant_value="False"
3971*043036a2SApple OSS Distributions        >
3972*043036a2SApple OSS Distributions          <field_name>DFSC</field_name>
3973*043036a2SApple OSS Distributions        <field_msb>5</field_msb>
3974*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*043036a2SApple OSS Distributions        <field_description order="before">
3976*043036a2SApple OSS Distributions
3977*043036a2SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*043036a2SApple OSS Distributions
3979*043036a2SApple OSS Distributions        </field_description>
3980*043036a2SApple OSS Distributions        <field_values>
3981*043036a2SApple OSS Distributions
3982*043036a2SApple OSS Distributions
3983*043036a2SApple OSS Distributions                <field_value_instance>
3984*043036a2SApple OSS Distributions            <field_value>0b000000</field_value>
3985*043036a2SApple OSS Distributions        <field_value_description>
3986*043036a2SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*043036a2SApple OSS Distributions</field_value_description>
3988*043036a2SApple OSS Distributions    </field_value_instance>
3989*043036a2SApple OSS Distributions                <field_value_instance>
3990*043036a2SApple OSS Distributions            <field_value>0b000001</field_value>
3991*043036a2SApple OSS Distributions        <field_value_description>
3992*043036a2SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*043036a2SApple OSS Distributions</field_value_description>
3994*043036a2SApple OSS Distributions    </field_value_instance>
3995*043036a2SApple OSS Distributions                <field_value_instance>
3996*043036a2SApple OSS Distributions            <field_value>0b000010</field_value>
3997*043036a2SApple OSS Distributions        <field_value_description>
3998*043036a2SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*043036a2SApple OSS Distributions</field_value_description>
4000*043036a2SApple OSS Distributions    </field_value_instance>
4001*043036a2SApple OSS Distributions                <field_value_instance>
4002*043036a2SApple OSS Distributions            <field_value>0b000011</field_value>
4003*043036a2SApple OSS Distributions        <field_value_description>
4004*043036a2SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*043036a2SApple OSS Distributions</field_value_description>
4006*043036a2SApple OSS Distributions    </field_value_instance>
4007*043036a2SApple OSS Distributions                <field_value_instance>
4008*043036a2SApple OSS Distributions            <field_value>0b000100</field_value>
4009*043036a2SApple OSS Distributions        <field_value_description>
4010*043036a2SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*043036a2SApple OSS Distributions</field_value_description>
4012*043036a2SApple OSS Distributions    </field_value_instance>
4013*043036a2SApple OSS Distributions                <field_value_instance>
4014*043036a2SApple OSS Distributions            <field_value>0b000101</field_value>
4015*043036a2SApple OSS Distributions        <field_value_description>
4016*043036a2SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*043036a2SApple OSS Distributions</field_value_description>
4018*043036a2SApple OSS Distributions    </field_value_instance>
4019*043036a2SApple OSS Distributions                <field_value_instance>
4020*043036a2SApple OSS Distributions            <field_value>0b000110</field_value>
4021*043036a2SApple OSS Distributions        <field_value_description>
4022*043036a2SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*043036a2SApple OSS Distributions</field_value_description>
4024*043036a2SApple OSS Distributions    </field_value_instance>
4025*043036a2SApple OSS Distributions                <field_value_instance>
4026*043036a2SApple OSS Distributions            <field_value>0b000111</field_value>
4027*043036a2SApple OSS Distributions        <field_value_description>
4028*043036a2SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*043036a2SApple OSS Distributions</field_value_description>
4030*043036a2SApple OSS Distributions    </field_value_instance>
4031*043036a2SApple OSS Distributions                <field_value_instance>
4032*043036a2SApple OSS Distributions            <field_value>0b001001</field_value>
4033*043036a2SApple OSS Distributions        <field_value_description>
4034*043036a2SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*043036a2SApple OSS Distributions</field_value_description>
4036*043036a2SApple OSS Distributions    </field_value_instance>
4037*043036a2SApple OSS Distributions                <field_value_instance>
4038*043036a2SApple OSS Distributions            <field_value>0b001010</field_value>
4039*043036a2SApple OSS Distributions        <field_value_description>
4040*043036a2SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*043036a2SApple OSS Distributions</field_value_description>
4042*043036a2SApple OSS Distributions    </field_value_instance>
4043*043036a2SApple OSS Distributions                <field_value_instance>
4044*043036a2SApple OSS Distributions            <field_value>0b001011</field_value>
4045*043036a2SApple OSS Distributions        <field_value_description>
4046*043036a2SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*043036a2SApple OSS Distributions</field_value_description>
4048*043036a2SApple OSS Distributions    </field_value_instance>
4049*043036a2SApple OSS Distributions                <field_value_instance>
4050*043036a2SApple OSS Distributions            <field_value>0b001101</field_value>
4051*043036a2SApple OSS Distributions        <field_value_description>
4052*043036a2SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*043036a2SApple OSS Distributions</field_value_description>
4054*043036a2SApple OSS Distributions    </field_value_instance>
4055*043036a2SApple OSS Distributions                <field_value_instance>
4056*043036a2SApple OSS Distributions            <field_value>0b001110</field_value>
4057*043036a2SApple OSS Distributions        <field_value_description>
4058*043036a2SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*043036a2SApple OSS Distributions</field_value_description>
4060*043036a2SApple OSS Distributions    </field_value_instance>
4061*043036a2SApple OSS Distributions                <field_value_instance>
4062*043036a2SApple OSS Distributions            <field_value>0b001111</field_value>
4063*043036a2SApple OSS Distributions        <field_value_description>
4064*043036a2SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*043036a2SApple OSS Distributions</field_value_description>
4066*043036a2SApple OSS Distributions    </field_value_instance>
4067*043036a2SApple OSS Distributions                <field_value_instance>
4068*043036a2SApple OSS Distributions            <field_value>0b010000</field_value>
4069*043036a2SApple OSS Distributions        <field_value_description>
4070*043036a2SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*043036a2SApple OSS Distributions</field_value_description>
4072*043036a2SApple OSS Distributions    </field_value_instance>
4073*043036a2SApple OSS Distributions                <field_value_instance>
4074*043036a2SApple OSS Distributions            <field_value>0b010001</field_value>
4075*043036a2SApple OSS Distributions        <field_value_description>
4076*043036a2SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*043036a2SApple OSS Distributions</field_value_description>
4078*043036a2SApple OSS Distributions    </field_value_instance>
4079*043036a2SApple OSS Distributions                <field_value_instance>
4080*043036a2SApple OSS Distributions            <field_value>0b010100</field_value>
4081*043036a2SApple OSS Distributions        <field_value_description>
4082*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*043036a2SApple OSS Distributions</field_value_description>
4084*043036a2SApple OSS Distributions    </field_value_instance>
4085*043036a2SApple OSS Distributions                <field_value_instance>
4086*043036a2SApple OSS Distributions            <field_value>0b010101</field_value>
4087*043036a2SApple OSS Distributions        <field_value_description>
4088*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*043036a2SApple OSS Distributions</field_value_description>
4090*043036a2SApple OSS Distributions    </field_value_instance>
4091*043036a2SApple OSS Distributions                <field_value_instance>
4092*043036a2SApple OSS Distributions            <field_value>0b010110</field_value>
4093*043036a2SApple OSS Distributions        <field_value_description>
4094*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*043036a2SApple OSS Distributions</field_value_description>
4096*043036a2SApple OSS Distributions    </field_value_instance>
4097*043036a2SApple OSS Distributions                <field_value_instance>
4098*043036a2SApple OSS Distributions            <field_value>0b010111</field_value>
4099*043036a2SApple OSS Distributions        <field_value_description>
4100*043036a2SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*043036a2SApple OSS Distributions</field_value_description>
4102*043036a2SApple OSS Distributions    </field_value_instance>
4103*043036a2SApple OSS Distributions                <field_value_instance>
4104*043036a2SApple OSS Distributions            <field_value>0b011000</field_value>
4105*043036a2SApple OSS Distributions        <field_value_description>
4106*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*043036a2SApple OSS Distributions</field_value_description>
4108*043036a2SApple OSS Distributions    </field_value_instance>
4109*043036a2SApple OSS Distributions                <field_value_instance>
4110*043036a2SApple OSS Distributions            <field_value>0b011100</field_value>
4111*043036a2SApple OSS Distributions        <field_value_description>
4112*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*043036a2SApple OSS Distributions</field_value_description>
4114*043036a2SApple OSS Distributions    </field_value_instance>
4115*043036a2SApple OSS Distributions                <field_value_instance>
4116*043036a2SApple OSS Distributions            <field_value>0b011101</field_value>
4117*043036a2SApple OSS Distributions        <field_value_description>
4118*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*043036a2SApple OSS Distributions</field_value_description>
4120*043036a2SApple OSS Distributions    </field_value_instance>
4121*043036a2SApple OSS Distributions                <field_value_instance>
4122*043036a2SApple OSS Distributions            <field_value>0b011110</field_value>
4123*043036a2SApple OSS Distributions        <field_value_description>
4124*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*043036a2SApple OSS Distributions</field_value_description>
4126*043036a2SApple OSS Distributions    </field_value_instance>
4127*043036a2SApple OSS Distributions                <field_value_instance>
4128*043036a2SApple OSS Distributions            <field_value>0b011111</field_value>
4129*043036a2SApple OSS Distributions        <field_value_description>
4130*043036a2SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*043036a2SApple OSS Distributions</field_value_description>
4132*043036a2SApple OSS Distributions    </field_value_instance>
4133*043036a2SApple OSS Distributions                <field_value_instance>
4134*043036a2SApple OSS Distributions            <field_value>0b100001</field_value>
4135*043036a2SApple OSS Distributions        <field_value_description>
4136*043036a2SApple OSS Distributions  <para>Alignment fault.</para>
4137*043036a2SApple OSS Distributions</field_value_description>
4138*043036a2SApple OSS Distributions    </field_value_instance>
4139*043036a2SApple OSS Distributions                <field_value_instance>
4140*043036a2SApple OSS Distributions            <field_value>0b110000</field_value>
4141*043036a2SApple OSS Distributions        <field_value_description>
4142*043036a2SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*043036a2SApple OSS Distributions</field_value_description>
4144*043036a2SApple OSS Distributions    </field_value_instance>
4145*043036a2SApple OSS Distributions                <field_value_instance>
4146*043036a2SApple OSS Distributions            <field_value>0b110001</field_value>
4147*043036a2SApple OSS Distributions        <field_value_description>
4148*043036a2SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*043036a2SApple OSS Distributions</field_value_description>
4150*043036a2SApple OSS Distributions    </field_value_instance>
4151*043036a2SApple OSS Distributions                <field_value_instance>
4152*043036a2SApple OSS Distributions            <field_value>0b110100</field_value>
4153*043036a2SApple OSS Distributions        <field_value_description>
4154*043036a2SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*043036a2SApple OSS Distributions</field_value_description>
4156*043036a2SApple OSS Distributions    </field_value_instance>
4157*043036a2SApple OSS Distributions                <field_value_instance>
4158*043036a2SApple OSS Distributions            <field_value>0b110101</field_value>
4159*043036a2SApple OSS Distributions        <field_value_description>
4160*043036a2SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*043036a2SApple OSS Distributions</field_value_description>
4162*043036a2SApple OSS Distributions    </field_value_instance>
4163*043036a2SApple OSS Distributions                <field_value_instance>
4164*043036a2SApple OSS Distributions            <field_value>0b111101</field_value>
4165*043036a2SApple OSS Distributions        <field_value_description>
4166*043036a2SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*043036a2SApple OSS Distributions</field_value_description>
4168*043036a2SApple OSS Distributions    </field_value_instance>
4169*043036a2SApple OSS Distributions                <field_value_instance>
4170*043036a2SApple OSS Distributions            <field_value>0b111110</field_value>
4171*043036a2SApple OSS Distributions        <field_value_description>
4172*043036a2SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*043036a2SApple OSS Distributions</field_value_description>
4174*043036a2SApple OSS Distributions    </field_value_instance>
4175*043036a2SApple OSS Distributions        </field_values>
4176*043036a2SApple OSS Distributions            <field_description order="after">
4177*043036a2SApple OSS Distributions
4178*043036a2SApple OSS Distributions  <para>All other values are reserved.</para>
4179*043036a2SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*043036a2SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*043036a2SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*043036a2SApple OSS Distributions
4183*043036a2SApple OSS Distributions            </field_description>
4184*043036a2SApple OSS Distributions          <field_resets>
4185*043036a2SApple OSS Distributions
4186*043036a2SApple OSS Distributions    <field_reset>
4187*043036a2SApple OSS Distributions
4188*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*043036a2SApple OSS Distributions
4190*043036a2SApple OSS Distributions    </field_reset>
4191*043036a2SApple OSS Distributions</field_resets>
4192*043036a2SApple OSS Distributions      </field>
4193*043036a2SApple OSS Distributions    <text_after_fields>
4194*043036a2SApple OSS Distributions
4195*043036a2SApple OSS Distributions
4196*043036a2SApple OSS Distributions
4197*043036a2SApple OSS Distributions    </text_after_fields>
4198*043036a2SApple OSS Distributions  </fields>
4199*043036a2SApple OSS Distributions              <reg_fieldset length="25">
4200*043036a2SApple OSS Distributions
4201*043036a2SApple OSS Distributions
4202*043036a2SApple OSS Distributions
4203*043036a2SApple OSS Distributions
4204*043036a2SApple OSS Distributions
4205*043036a2SApple OSS Distributions
4206*043036a2SApple OSS Distributions
4207*043036a2SApple OSS Distributions
4208*043036a2SApple OSS Distributions
4209*043036a2SApple OSS Distributions
4210*043036a2SApple OSS Distributions
4211*043036a2SApple OSS Distributions
4212*043036a2SApple OSS Distributions
4213*043036a2SApple OSS Distributions
4214*043036a2SApple OSS Distributions
4215*043036a2SApple OSS Distributions
4216*043036a2SApple OSS Distributions
4217*043036a2SApple OSS Distributions
4218*043036a2SApple OSS Distributions
4219*043036a2SApple OSS Distributions
4220*043036a2SApple OSS Distributions
4221*043036a2SApple OSS Distributions
4222*043036a2SApple OSS Distributions
4223*043036a2SApple OSS Distributions
4224*043036a2SApple OSS Distributions
4225*043036a2SApple OSS Distributions
4226*043036a2SApple OSS Distributions
4227*043036a2SApple OSS Distributions
4228*043036a2SApple OSS Distributions
4229*043036a2SApple OSS Distributions
4230*043036a2SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*043036a2SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*043036a2SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*043036a2SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*043036a2SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*043036a2SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*043036a2SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*043036a2SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*043036a2SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*043036a2SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*043036a2SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*043036a2SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*043036a2SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*043036a2SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*043036a2SApple OSS Distributions    </reg_fieldset>
4245*043036a2SApple OSS Distributions            </partial_fieldset>
4246*043036a2SApple OSS Distributions            <partial_fieldset>
4247*043036a2SApple OSS Distributions              <fields length="25">
4248*043036a2SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*043036a2SApple OSS Distributions    <text_before_fields>
4250*043036a2SApple OSS Distributions
4251*043036a2SApple OSS Distributions
4252*043036a2SApple OSS Distributions
4253*043036a2SApple OSS Distributions    </text_before_fields>
4254*043036a2SApple OSS Distributions
4255*043036a2SApple OSS Distributions        <field
4256*043036a2SApple OSS Distributions           id="0_24_24"
4257*043036a2SApple OSS Distributions           is_variable_length="False"
4258*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4259*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4261*043036a2SApple OSS Distributions           is_constant_value="False"
4262*043036a2SApple OSS Distributions           rwtype="RES0"
4263*043036a2SApple OSS Distributions        >
4264*043036a2SApple OSS Distributions          <field_name>0</field_name>
4265*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
4266*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*043036a2SApple OSS Distributions        <field_description order="before">
4268*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*043036a2SApple OSS Distributions        </field_description>
4270*043036a2SApple OSS Distributions        <field_values>
4271*043036a2SApple OSS Distributions        </field_values>
4272*043036a2SApple OSS Distributions      </field>
4273*043036a2SApple OSS Distributions        <field
4274*043036a2SApple OSS Distributions           id="TFV_23_23"
4275*043036a2SApple OSS Distributions           is_variable_length="False"
4276*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4277*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4279*043036a2SApple OSS Distributions           is_constant_value="False"
4280*043036a2SApple OSS Distributions        >
4281*043036a2SApple OSS Distributions          <field_name>TFV</field_name>
4282*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
4283*043036a2SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*043036a2SApple OSS Distributions        <field_description order="before">
4285*043036a2SApple OSS Distributions
4286*043036a2SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*043036a2SApple OSS Distributions
4288*043036a2SApple OSS Distributions        </field_description>
4289*043036a2SApple OSS Distributions        <field_values>
4290*043036a2SApple OSS Distributions
4291*043036a2SApple OSS Distributions
4292*043036a2SApple OSS Distributions                <field_value_instance>
4293*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4294*043036a2SApple OSS Distributions        <field_value_description>
4295*043036a2SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*043036a2SApple OSS Distributions</field_value_description>
4297*043036a2SApple OSS Distributions    </field_value_instance>
4298*043036a2SApple OSS Distributions                <field_value_instance>
4299*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4300*043036a2SApple OSS Distributions        <field_value_description>
4301*043036a2SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*043036a2SApple OSS Distributions</field_value_description>
4303*043036a2SApple OSS Distributions    </field_value_instance>
4304*043036a2SApple OSS Distributions        </field_values>
4305*043036a2SApple OSS Distributions            <field_description order="after">
4306*043036a2SApple OSS Distributions
4307*043036a2SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*043036a2SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*043036a2SApple OSS Distributions
4310*043036a2SApple OSS Distributions            </field_description>
4311*043036a2SApple OSS Distributions          <field_resets>
4312*043036a2SApple OSS Distributions
4313*043036a2SApple OSS Distributions    <field_reset>
4314*043036a2SApple OSS Distributions
4315*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*043036a2SApple OSS Distributions
4317*043036a2SApple OSS Distributions    </field_reset>
4318*043036a2SApple OSS Distributions</field_resets>
4319*043036a2SApple OSS Distributions      </field>
4320*043036a2SApple OSS Distributions        <field
4321*043036a2SApple OSS Distributions           id="0_22_11"
4322*043036a2SApple OSS Distributions           is_variable_length="False"
4323*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4324*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4326*043036a2SApple OSS Distributions           is_constant_value="False"
4327*043036a2SApple OSS Distributions           rwtype="RES0"
4328*043036a2SApple OSS Distributions        >
4329*043036a2SApple OSS Distributions          <field_name>0</field_name>
4330*043036a2SApple OSS Distributions        <field_msb>22</field_msb>
4331*043036a2SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*043036a2SApple OSS Distributions        <field_description order="before">
4333*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*043036a2SApple OSS Distributions        </field_description>
4335*043036a2SApple OSS Distributions        <field_values>
4336*043036a2SApple OSS Distributions        </field_values>
4337*043036a2SApple OSS Distributions      </field>
4338*043036a2SApple OSS Distributions        <field
4339*043036a2SApple OSS Distributions           id="VECITR_10_8"
4340*043036a2SApple OSS Distributions           is_variable_length="False"
4341*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4342*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4344*043036a2SApple OSS Distributions           is_constant_value="False"
4345*043036a2SApple OSS Distributions        >
4346*043036a2SApple OSS Distributions          <field_name>VECITR</field_name>
4347*043036a2SApple OSS Distributions        <field_msb>10</field_msb>
4348*043036a2SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*043036a2SApple OSS Distributions        <field_description order="before">
4350*043036a2SApple OSS Distributions
4351*043036a2SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*043036a2SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*043036a2SApple OSS Distributions
4354*043036a2SApple OSS Distributions        </field_description>
4355*043036a2SApple OSS Distributions        <field_values>
4356*043036a2SApple OSS Distributions
4357*043036a2SApple OSS Distributions
4358*043036a2SApple OSS Distributions        </field_values>
4359*043036a2SApple OSS Distributions          <field_resets>
4360*043036a2SApple OSS Distributions
4361*043036a2SApple OSS Distributions    <field_reset>
4362*043036a2SApple OSS Distributions
4363*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*043036a2SApple OSS Distributions
4365*043036a2SApple OSS Distributions    </field_reset>
4366*043036a2SApple OSS Distributions</field_resets>
4367*043036a2SApple OSS Distributions      </field>
4368*043036a2SApple OSS Distributions        <field
4369*043036a2SApple OSS Distributions           id="IDF_7_7"
4370*043036a2SApple OSS Distributions           is_variable_length="False"
4371*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4372*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4374*043036a2SApple OSS Distributions           is_constant_value="False"
4375*043036a2SApple OSS Distributions        >
4376*043036a2SApple OSS Distributions          <field_name>IDF</field_name>
4377*043036a2SApple OSS Distributions        <field_msb>7</field_msb>
4378*043036a2SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*043036a2SApple OSS Distributions        <field_description order="before">
4380*043036a2SApple OSS Distributions
4381*043036a2SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*043036a2SApple OSS Distributions
4383*043036a2SApple OSS Distributions        </field_description>
4384*043036a2SApple OSS Distributions        <field_values>
4385*043036a2SApple OSS Distributions
4386*043036a2SApple OSS Distributions
4387*043036a2SApple OSS Distributions                <field_value_instance>
4388*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4389*043036a2SApple OSS Distributions        <field_value_description>
4390*043036a2SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*043036a2SApple OSS Distributions</field_value_description>
4392*043036a2SApple OSS Distributions    </field_value_instance>
4393*043036a2SApple OSS Distributions                <field_value_instance>
4394*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4395*043036a2SApple OSS Distributions        <field_value_description>
4396*043036a2SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*043036a2SApple OSS Distributions</field_value_description>
4398*043036a2SApple OSS Distributions    </field_value_instance>
4399*043036a2SApple OSS Distributions        </field_values>
4400*043036a2SApple OSS Distributions          <field_resets>
4401*043036a2SApple OSS Distributions
4402*043036a2SApple OSS Distributions    <field_reset>
4403*043036a2SApple OSS Distributions
4404*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*043036a2SApple OSS Distributions
4406*043036a2SApple OSS Distributions    </field_reset>
4407*043036a2SApple OSS Distributions</field_resets>
4408*043036a2SApple OSS Distributions      </field>
4409*043036a2SApple OSS Distributions        <field
4410*043036a2SApple OSS Distributions           id="0_6_5"
4411*043036a2SApple OSS Distributions           is_variable_length="False"
4412*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4413*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4415*043036a2SApple OSS Distributions           is_constant_value="False"
4416*043036a2SApple OSS Distributions           rwtype="RES0"
4417*043036a2SApple OSS Distributions        >
4418*043036a2SApple OSS Distributions          <field_name>0</field_name>
4419*043036a2SApple OSS Distributions        <field_msb>6</field_msb>
4420*043036a2SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*043036a2SApple OSS Distributions        <field_description order="before">
4422*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*043036a2SApple OSS Distributions        </field_description>
4424*043036a2SApple OSS Distributions        <field_values>
4425*043036a2SApple OSS Distributions        </field_values>
4426*043036a2SApple OSS Distributions      </field>
4427*043036a2SApple OSS Distributions        <field
4428*043036a2SApple OSS Distributions           id="IXF_4_4"
4429*043036a2SApple OSS Distributions           is_variable_length="False"
4430*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4431*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4433*043036a2SApple OSS Distributions           is_constant_value="False"
4434*043036a2SApple OSS Distributions        >
4435*043036a2SApple OSS Distributions          <field_name>IXF</field_name>
4436*043036a2SApple OSS Distributions        <field_msb>4</field_msb>
4437*043036a2SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*043036a2SApple OSS Distributions        <field_description order="before">
4439*043036a2SApple OSS Distributions
4440*043036a2SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*043036a2SApple OSS Distributions
4442*043036a2SApple OSS Distributions        </field_description>
4443*043036a2SApple OSS Distributions        <field_values>
4444*043036a2SApple OSS Distributions
4445*043036a2SApple OSS Distributions
4446*043036a2SApple OSS Distributions                <field_value_instance>
4447*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4448*043036a2SApple OSS Distributions        <field_value_description>
4449*043036a2SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*043036a2SApple OSS Distributions</field_value_description>
4451*043036a2SApple OSS Distributions    </field_value_instance>
4452*043036a2SApple OSS Distributions                <field_value_instance>
4453*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4454*043036a2SApple OSS Distributions        <field_value_description>
4455*043036a2SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*043036a2SApple OSS Distributions</field_value_description>
4457*043036a2SApple OSS Distributions    </field_value_instance>
4458*043036a2SApple OSS Distributions        </field_values>
4459*043036a2SApple OSS Distributions          <field_resets>
4460*043036a2SApple OSS Distributions
4461*043036a2SApple OSS Distributions    <field_reset>
4462*043036a2SApple OSS Distributions
4463*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*043036a2SApple OSS Distributions
4465*043036a2SApple OSS Distributions    </field_reset>
4466*043036a2SApple OSS Distributions</field_resets>
4467*043036a2SApple OSS Distributions      </field>
4468*043036a2SApple OSS Distributions        <field
4469*043036a2SApple OSS Distributions           id="UFF_3_3"
4470*043036a2SApple OSS Distributions           is_variable_length="False"
4471*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4472*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4474*043036a2SApple OSS Distributions           is_constant_value="False"
4475*043036a2SApple OSS Distributions        >
4476*043036a2SApple OSS Distributions          <field_name>UFF</field_name>
4477*043036a2SApple OSS Distributions        <field_msb>3</field_msb>
4478*043036a2SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*043036a2SApple OSS Distributions        <field_description order="before">
4480*043036a2SApple OSS Distributions
4481*043036a2SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*043036a2SApple OSS Distributions
4483*043036a2SApple OSS Distributions        </field_description>
4484*043036a2SApple OSS Distributions        <field_values>
4485*043036a2SApple OSS Distributions
4486*043036a2SApple OSS Distributions
4487*043036a2SApple OSS Distributions                <field_value_instance>
4488*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4489*043036a2SApple OSS Distributions        <field_value_description>
4490*043036a2SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*043036a2SApple OSS Distributions</field_value_description>
4492*043036a2SApple OSS Distributions    </field_value_instance>
4493*043036a2SApple OSS Distributions                <field_value_instance>
4494*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4495*043036a2SApple OSS Distributions        <field_value_description>
4496*043036a2SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*043036a2SApple OSS Distributions</field_value_description>
4498*043036a2SApple OSS Distributions    </field_value_instance>
4499*043036a2SApple OSS Distributions        </field_values>
4500*043036a2SApple OSS Distributions          <field_resets>
4501*043036a2SApple OSS Distributions
4502*043036a2SApple OSS Distributions    <field_reset>
4503*043036a2SApple OSS Distributions
4504*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*043036a2SApple OSS Distributions
4506*043036a2SApple OSS Distributions    </field_reset>
4507*043036a2SApple OSS Distributions</field_resets>
4508*043036a2SApple OSS Distributions      </field>
4509*043036a2SApple OSS Distributions        <field
4510*043036a2SApple OSS Distributions           id="OFF_2_2"
4511*043036a2SApple OSS Distributions           is_variable_length="False"
4512*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4513*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4515*043036a2SApple OSS Distributions           is_constant_value="False"
4516*043036a2SApple OSS Distributions        >
4517*043036a2SApple OSS Distributions          <field_name>OFF</field_name>
4518*043036a2SApple OSS Distributions        <field_msb>2</field_msb>
4519*043036a2SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*043036a2SApple OSS Distributions        <field_description order="before">
4521*043036a2SApple OSS Distributions
4522*043036a2SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*043036a2SApple OSS Distributions
4524*043036a2SApple OSS Distributions        </field_description>
4525*043036a2SApple OSS Distributions        <field_values>
4526*043036a2SApple OSS Distributions
4527*043036a2SApple OSS Distributions
4528*043036a2SApple OSS Distributions                <field_value_instance>
4529*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4530*043036a2SApple OSS Distributions        <field_value_description>
4531*043036a2SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*043036a2SApple OSS Distributions</field_value_description>
4533*043036a2SApple OSS Distributions    </field_value_instance>
4534*043036a2SApple OSS Distributions                <field_value_instance>
4535*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4536*043036a2SApple OSS Distributions        <field_value_description>
4537*043036a2SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*043036a2SApple OSS Distributions</field_value_description>
4539*043036a2SApple OSS Distributions    </field_value_instance>
4540*043036a2SApple OSS Distributions        </field_values>
4541*043036a2SApple OSS Distributions          <field_resets>
4542*043036a2SApple OSS Distributions
4543*043036a2SApple OSS Distributions    <field_reset>
4544*043036a2SApple OSS Distributions
4545*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*043036a2SApple OSS Distributions
4547*043036a2SApple OSS Distributions    </field_reset>
4548*043036a2SApple OSS Distributions</field_resets>
4549*043036a2SApple OSS Distributions      </field>
4550*043036a2SApple OSS Distributions        <field
4551*043036a2SApple OSS Distributions           id="DZF_1_1"
4552*043036a2SApple OSS Distributions           is_variable_length="False"
4553*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4554*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4556*043036a2SApple OSS Distributions           is_constant_value="False"
4557*043036a2SApple OSS Distributions        >
4558*043036a2SApple OSS Distributions          <field_name>DZF</field_name>
4559*043036a2SApple OSS Distributions        <field_msb>1</field_msb>
4560*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*043036a2SApple OSS Distributions        <field_description order="before">
4562*043036a2SApple OSS Distributions
4563*043036a2SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*043036a2SApple OSS Distributions
4565*043036a2SApple OSS Distributions        </field_description>
4566*043036a2SApple OSS Distributions        <field_values>
4567*043036a2SApple OSS Distributions
4568*043036a2SApple OSS Distributions
4569*043036a2SApple OSS Distributions                <field_value_instance>
4570*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4571*043036a2SApple OSS Distributions        <field_value_description>
4572*043036a2SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*043036a2SApple OSS Distributions</field_value_description>
4574*043036a2SApple OSS Distributions    </field_value_instance>
4575*043036a2SApple OSS Distributions                <field_value_instance>
4576*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4577*043036a2SApple OSS Distributions        <field_value_description>
4578*043036a2SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*043036a2SApple OSS Distributions</field_value_description>
4580*043036a2SApple OSS Distributions    </field_value_instance>
4581*043036a2SApple OSS Distributions        </field_values>
4582*043036a2SApple OSS Distributions          <field_resets>
4583*043036a2SApple OSS Distributions
4584*043036a2SApple OSS Distributions    <field_reset>
4585*043036a2SApple OSS Distributions
4586*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*043036a2SApple OSS Distributions
4588*043036a2SApple OSS Distributions    </field_reset>
4589*043036a2SApple OSS Distributions</field_resets>
4590*043036a2SApple OSS Distributions      </field>
4591*043036a2SApple OSS Distributions        <field
4592*043036a2SApple OSS Distributions           id="IOF_0_0"
4593*043036a2SApple OSS Distributions           is_variable_length="False"
4594*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4595*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4597*043036a2SApple OSS Distributions           is_constant_value="False"
4598*043036a2SApple OSS Distributions        >
4599*043036a2SApple OSS Distributions          <field_name>IOF</field_name>
4600*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
4601*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*043036a2SApple OSS Distributions        <field_description order="before">
4603*043036a2SApple OSS Distributions
4604*043036a2SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*043036a2SApple OSS Distributions
4606*043036a2SApple OSS Distributions        </field_description>
4607*043036a2SApple OSS Distributions        <field_values>
4608*043036a2SApple OSS Distributions
4609*043036a2SApple OSS Distributions
4610*043036a2SApple OSS Distributions                <field_value_instance>
4611*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4612*043036a2SApple OSS Distributions        <field_value_description>
4613*043036a2SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*043036a2SApple OSS Distributions</field_value_description>
4615*043036a2SApple OSS Distributions    </field_value_instance>
4616*043036a2SApple OSS Distributions                <field_value_instance>
4617*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4618*043036a2SApple OSS Distributions        <field_value_description>
4619*043036a2SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*043036a2SApple OSS Distributions</field_value_description>
4621*043036a2SApple OSS Distributions    </field_value_instance>
4622*043036a2SApple OSS Distributions        </field_values>
4623*043036a2SApple OSS Distributions          <field_resets>
4624*043036a2SApple OSS Distributions
4625*043036a2SApple OSS Distributions    <field_reset>
4626*043036a2SApple OSS Distributions
4627*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*043036a2SApple OSS Distributions
4629*043036a2SApple OSS Distributions    </field_reset>
4630*043036a2SApple OSS Distributions</field_resets>
4631*043036a2SApple OSS Distributions      </field>
4632*043036a2SApple OSS Distributions    <text_after_fields>
4633*043036a2SApple OSS Distributions
4634*043036a2SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*043036a2SApple OSS Distributions<list type="unordered">
4636*043036a2SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*043036a2SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*043036a2SApple OSS Distributions</listitem></list>
4639*043036a2SApple OSS Distributions
4640*043036a2SApple OSS Distributions    </text_after_fields>
4641*043036a2SApple OSS Distributions  </fields>
4642*043036a2SApple OSS Distributions              <reg_fieldset length="25">
4643*043036a2SApple OSS Distributions
4644*043036a2SApple OSS Distributions
4645*043036a2SApple OSS Distributions
4646*043036a2SApple OSS Distributions
4647*043036a2SApple OSS Distributions
4648*043036a2SApple OSS Distributions
4649*043036a2SApple OSS Distributions
4650*043036a2SApple OSS Distributions
4651*043036a2SApple OSS Distributions
4652*043036a2SApple OSS Distributions
4653*043036a2SApple OSS Distributions
4654*043036a2SApple OSS Distributions
4655*043036a2SApple OSS Distributions
4656*043036a2SApple OSS Distributions
4657*043036a2SApple OSS Distributions
4658*043036a2SApple OSS Distributions
4659*043036a2SApple OSS Distributions
4660*043036a2SApple OSS Distributions
4661*043036a2SApple OSS Distributions
4662*043036a2SApple OSS Distributions
4663*043036a2SApple OSS Distributions
4664*043036a2SApple OSS Distributions
4665*043036a2SApple OSS Distributions
4666*043036a2SApple OSS Distributions
4667*043036a2SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*043036a2SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*043036a2SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*043036a2SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*043036a2SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*043036a2SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*043036a2SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*043036a2SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*043036a2SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*043036a2SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*043036a2SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*043036a2SApple OSS Distributions    </reg_fieldset>
4679*043036a2SApple OSS Distributions            </partial_fieldset>
4680*043036a2SApple OSS Distributions            <partial_fieldset>
4681*043036a2SApple OSS Distributions              <fields length="25">
4682*043036a2SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*043036a2SApple OSS Distributions    <text_before_fields>
4684*043036a2SApple OSS Distributions
4685*043036a2SApple OSS Distributions
4686*043036a2SApple OSS Distributions
4687*043036a2SApple OSS Distributions    </text_before_fields>
4688*043036a2SApple OSS Distributions
4689*043036a2SApple OSS Distributions        <field
4690*043036a2SApple OSS Distributions           id="IDS_24_24"
4691*043036a2SApple OSS Distributions           is_variable_length="False"
4692*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4693*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4695*043036a2SApple OSS Distributions           is_constant_value="False"
4696*043036a2SApple OSS Distributions        >
4697*043036a2SApple OSS Distributions          <field_name>IDS</field_name>
4698*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
4699*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*043036a2SApple OSS Distributions        <field_description order="before">
4701*043036a2SApple OSS Distributions
4702*043036a2SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*043036a2SApple OSS Distributions
4704*043036a2SApple OSS Distributions        </field_description>
4705*043036a2SApple OSS Distributions        <field_values>
4706*043036a2SApple OSS Distributions
4707*043036a2SApple OSS Distributions
4708*043036a2SApple OSS Distributions                <field_value_instance>
4709*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4710*043036a2SApple OSS Distributions        <field_value_description>
4711*043036a2SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*043036a2SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*043036a2SApple OSS Distributions</field_value_description>
4714*043036a2SApple OSS Distributions    </field_value_instance>
4715*043036a2SApple OSS Distributions                <field_value_instance>
4716*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4717*043036a2SApple OSS Distributions        <field_value_description>
4718*043036a2SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*043036a2SApple OSS Distributions</field_value_description>
4720*043036a2SApple OSS Distributions    </field_value_instance>
4721*043036a2SApple OSS Distributions        </field_values>
4722*043036a2SApple OSS Distributions            <field_description order="after">
4723*043036a2SApple OSS Distributions
4724*043036a2SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*043036a2SApple OSS Distributions
4726*043036a2SApple OSS Distributions            </field_description>
4727*043036a2SApple OSS Distributions          <field_resets>
4728*043036a2SApple OSS Distributions
4729*043036a2SApple OSS Distributions    <field_reset>
4730*043036a2SApple OSS Distributions
4731*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*043036a2SApple OSS Distributions
4733*043036a2SApple OSS Distributions    </field_reset>
4734*043036a2SApple OSS Distributions</field_resets>
4735*043036a2SApple OSS Distributions      </field>
4736*043036a2SApple OSS Distributions        <field
4737*043036a2SApple OSS Distributions           id="0_23_14"
4738*043036a2SApple OSS Distributions           is_variable_length="False"
4739*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4740*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4742*043036a2SApple OSS Distributions           is_constant_value="False"
4743*043036a2SApple OSS Distributions           rwtype="RES0"
4744*043036a2SApple OSS Distributions        >
4745*043036a2SApple OSS Distributions          <field_name>0</field_name>
4746*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
4747*043036a2SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*043036a2SApple OSS Distributions        <field_description order="before">
4749*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*043036a2SApple OSS Distributions        </field_description>
4751*043036a2SApple OSS Distributions        <field_values>
4752*043036a2SApple OSS Distributions        </field_values>
4753*043036a2SApple OSS Distributions      </field>
4754*043036a2SApple OSS Distributions        <field
4755*043036a2SApple OSS Distributions           id="IESB_13_13_1"
4756*043036a2SApple OSS Distributions           is_variable_length="False"
4757*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4758*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4760*043036a2SApple OSS Distributions           is_constant_value="False"
4761*043036a2SApple OSS Distributions        >
4762*043036a2SApple OSS Distributions          <field_name>IESB</field_name>
4763*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
4764*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*043036a2SApple OSS Distributions        <field_description order="before">
4766*043036a2SApple OSS Distributions
4767*043036a2SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*043036a2SApple OSS Distributions
4769*043036a2SApple OSS Distributions        </field_description>
4770*043036a2SApple OSS Distributions        <field_values>
4771*043036a2SApple OSS Distributions
4772*043036a2SApple OSS Distributions
4773*043036a2SApple OSS Distributions                <field_value_instance>
4774*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
4775*043036a2SApple OSS Distributions        <field_value_description>
4776*043036a2SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*043036a2SApple OSS Distributions</field_value_description>
4778*043036a2SApple OSS Distributions    </field_value_instance>
4779*043036a2SApple OSS Distributions                <field_value_instance>
4780*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
4781*043036a2SApple OSS Distributions        <field_value_description>
4782*043036a2SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*043036a2SApple OSS Distributions</field_value_description>
4784*043036a2SApple OSS Distributions    </field_value_instance>
4785*043036a2SApple OSS Distributions        </field_values>
4786*043036a2SApple OSS Distributions            <field_description order="after">
4787*043036a2SApple OSS Distributions
4788*043036a2SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*043036a2SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*043036a2SApple OSS Distributions
4791*043036a2SApple OSS Distributions            </field_description>
4792*043036a2SApple OSS Distributions          <field_resets>
4793*043036a2SApple OSS Distributions
4794*043036a2SApple OSS Distributions    <field_reset>
4795*043036a2SApple OSS Distributions
4796*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*043036a2SApple OSS Distributions
4798*043036a2SApple OSS Distributions    </field_reset>
4799*043036a2SApple OSS Distributions</field_resets>
4800*043036a2SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*043036a2SApple OSS Distributions      </field>
4802*043036a2SApple OSS Distributions        <field
4803*043036a2SApple OSS Distributions           id="0_13_13_2"
4804*043036a2SApple OSS Distributions           is_variable_length="False"
4805*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4806*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4808*043036a2SApple OSS Distributions           is_constant_value="False"
4809*043036a2SApple OSS Distributions           rwtype="RES0"
4810*043036a2SApple OSS Distributions        >
4811*043036a2SApple OSS Distributions          <field_name>0</field_name>
4812*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
4813*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*043036a2SApple OSS Distributions        <field_description order="before">
4815*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*043036a2SApple OSS Distributions        </field_description>
4817*043036a2SApple OSS Distributions        <field_values>
4818*043036a2SApple OSS Distributions        </field_values>
4819*043036a2SApple OSS Distributions      </field>
4820*043036a2SApple OSS Distributions        <field
4821*043036a2SApple OSS Distributions           id="AET_12_10"
4822*043036a2SApple OSS Distributions           is_variable_length="False"
4823*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4824*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4826*043036a2SApple OSS Distributions           is_constant_value="False"
4827*043036a2SApple OSS Distributions        >
4828*043036a2SApple OSS Distributions          <field_name>AET</field_name>
4829*043036a2SApple OSS Distributions        <field_msb>12</field_msb>
4830*043036a2SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*043036a2SApple OSS Distributions        <field_description order="before">
4832*043036a2SApple OSS Distributions
4833*043036a2SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*043036a2SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*043036a2SApple OSS Distributions
4836*043036a2SApple OSS Distributions        </field_description>
4837*043036a2SApple OSS Distributions        <field_values>
4838*043036a2SApple OSS Distributions
4839*043036a2SApple OSS Distributions
4840*043036a2SApple OSS Distributions                <field_value_instance>
4841*043036a2SApple OSS Distributions            <field_value>0b000</field_value>
4842*043036a2SApple OSS Distributions        <field_value_description>
4843*043036a2SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*043036a2SApple OSS Distributions</field_value_description>
4845*043036a2SApple OSS Distributions    </field_value_instance>
4846*043036a2SApple OSS Distributions                <field_value_instance>
4847*043036a2SApple OSS Distributions            <field_value>0b001</field_value>
4848*043036a2SApple OSS Distributions        <field_value_description>
4849*043036a2SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*043036a2SApple OSS Distributions</field_value_description>
4851*043036a2SApple OSS Distributions    </field_value_instance>
4852*043036a2SApple OSS Distributions                <field_value_instance>
4853*043036a2SApple OSS Distributions            <field_value>0b010</field_value>
4854*043036a2SApple OSS Distributions        <field_value_description>
4855*043036a2SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*043036a2SApple OSS Distributions</field_value_description>
4857*043036a2SApple OSS Distributions    </field_value_instance>
4858*043036a2SApple OSS Distributions                <field_value_instance>
4859*043036a2SApple OSS Distributions            <field_value>0b011</field_value>
4860*043036a2SApple OSS Distributions        <field_value_description>
4861*043036a2SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*043036a2SApple OSS Distributions</field_value_description>
4863*043036a2SApple OSS Distributions    </field_value_instance>
4864*043036a2SApple OSS Distributions                <field_value_instance>
4865*043036a2SApple OSS Distributions            <field_value>0b110</field_value>
4866*043036a2SApple OSS Distributions        <field_value_description>
4867*043036a2SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*043036a2SApple OSS Distributions</field_value_description>
4869*043036a2SApple OSS Distributions    </field_value_instance>
4870*043036a2SApple OSS Distributions        </field_values>
4871*043036a2SApple OSS Distributions            <field_description order="after">
4872*043036a2SApple OSS Distributions
4873*043036a2SApple OSS Distributions  <para>All other values are reserved.</para>
4874*043036a2SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*043036a2SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*043036a2SApple OSS Distributions<list type="unordered">
4877*043036a2SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*043036a2SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*043036a2SApple OSS Distributions</listitem></list>
4880*043036a2SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*043036a2SApple OSS Distributions
4882*043036a2SApple OSS Distributions            </field_description>
4883*043036a2SApple OSS Distributions          <field_resets>
4884*043036a2SApple OSS Distributions
4885*043036a2SApple OSS Distributions    <field_reset>
4886*043036a2SApple OSS Distributions
4887*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*043036a2SApple OSS Distributions
4889*043036a2SApple OSS Distributions    </field_reset>
4890*043036a2SApple OSS Distributions</field_resets>
4891*043036a2SApple OSS Distributions      </field>
4892*043036a2SApple OSS Distributions        <field
4893*043036a2SApple OSS Distributions           id="EA_9_9"
4894*043036a2SApple OSS Distributions           is_variable_length="False"
4895*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4896*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4898*043036a2SApple OSS Distributions           is_constant_value="False"
4899*043036a2SApple OSS Distributions        >
4900*043036a2SApple OSS Distributions          <field_name>EA</field_name>
4901*043036a2SApple OSS Distributions        <field_msb>9</field_msb>
4902*043036a2SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*043036a2SApple OSS Distributions        <field_description order="before">
4904*043036a2SApple OSS Distributions
4905*043036a2SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*043036a2SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*043036a2SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*043036a2SApple OSS Distributions<list type="unordered">
4909*043036a2SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*043036a2SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*043036a2SApple OSS Distributions</listitem></list>
4912*043036a2SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*043036a2SApple OSS Distributions
4914*043036a2SApple OSS Distributions        </field_description>
4915*043036a2SApple OSS Distributions        <field_values>
4916*043036a2SApple OSS Distributions
4917*043036a2SApple OSS Distributions
4918*043036a2SApple OSS Distributions        </field_values>
4919*043036a2SApple OSS Distributions          <field_resets>
4920*043036a2SApple OSS Distributions
4921*043036a2SApple OSS Distributions    <field_reset>
4922*043036a2SApple OSS Distributions
4923*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*043036a2SApple OSS Distributions
4925*043036a2SApple OSS Distributions    </field_reset>
4926*043036a2SApple OSS Distributions</field_resets>
4927*043036a2SApple OSS Distributions      </field>
4928*043036a2SApple OSS Distributions        <field
4929*043036a2SApple OSS Distributions           id="0_8_6"
4930*043036a2SApple OSS Distributions           is_variable_length="False"
4931*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4932*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4934*043036a2SApple OSS Distributions           is_constant_value="False"
4935*043036a2SApple OSS Distributions           rwtype="RES0"
4936*043036a2SApple OSS Distributions        >
4937*043036a2SApple OSS Distributions          <field_name>0</field_name>
4938*043036a2SApple OSS Distributions        <field_msb>8</field_msb>
4939*043036a2SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*043036a2SApple OSS Distributions        <field_description order="before">
4941*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*043036a2SApple OSS Distributions        </field_description>
4943*043036a2SApple OSS Distributions        <field_values>
4944*043036a2SApple OSS Distributions        </field_values>
4945*043036a2SApple OSS Distributions      </field>
4946*043036a2SApple OSS Distributions        <field
4947*043036a2SApple OSS Distributions           id="DFSC_5_0"
4948*043036a2SApple OSS Distributions           is_variable_length="False"
4949*043036a2SApple OSS Distributions           has_partial_fieldset="False"
4950*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
4952*043036a2SApple OSS Distributions           is_constant_value="False"
4953*043036a2SApple OSS Distributions        >
4954*043036a2SApple OSS Distributions          <field_name>DFSC</field_name>
4955*043036a2SApple OSS Distributions        <field_msb>5</field_msb>
4956*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*043036a2SApple OSS Distributions        <field_description order="before">
4958*043036a2SApple OSS Distributions
4959*043036a2SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*043036a2SApple OSS Distributions
4961*043036a2SApple OSS Distributions        </field_description>
4962*043036a2SApple OSS Distributions        <field_values>
4963*043036a2SApple OSS Distributions
4964*043036a2SApple OSS Distributions
4965*043036a2SApple OSS Distributions                <field_value_instance>
4966*043036a2SApple OSS Distributions            <field_value>0b000000</field_value>
4967*043036a2SApple OSS Distributions        <field_value_description>
4968*043036a2SApple OSS Distributions  <para>Uncategorized.</para>
4969*043036a2SApple OSS Distributions</field_value_description>
4970*043036a2SApple OSS Distributions    </field_value_instance>
4971*043036a2SApple OSS Distributions                <field_value_instance>
4972*043036a2SApple OSS Distributions            <field_value>0b010001</field_value>
4973*043036a2SApple OSS Distributions        <field_value_description>
4974*043036a2SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*043036a2SApple OSS Distributions</field_value_description>
4976*043036a2SApple OSS Distributions    </field_value_instance>
4977*043036a2SApple OSS Distributions        </field_values>
4978*043036a2SApple OSS Distributions            <field_description order="after">
4979*043036a2SApple OSS Distributions
4980*043036a2SApple OSS Distributions  <para>All other values are reserved.</para>
4981*043036a2SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*043036a2SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*043036a2SApple OSS Distributions
4984*043036a2SApple OSS Distributions            </field_description>
4985*043036a2SApple OSS Distributions          <field_resets>
4986*043036a2SApple OSS Distributions
4987*043036a2SApple OSS Distributions    <field_reset>
4988*043036a2SApple OSS Distributions
4989*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*043036a2SApple OSS Distributions
4991*043036a2SApple OSS Distributions    </field_reset>
4992*043036a2SApple OSS Distributions</field_resets>
4993*043036a2SApple OSS Distributions      </field>
4994*043036a2SApple OSS Distributions    <text_after_fields>
4995*043036a2SApple OSS Distributions
4996*043036a2SApple OSS Distributions
4997*043036a2SApple OSS Distributions
4998*043036a2SApple OSS Distributions    </text_after_fields>
4999*043036a2SApple OSS Distributions  </fields>
5000*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5001*043036a2SApple OSS Distributions
5002*043036a2SApple OSS Distributions
5003*043036a2SApple OSS Distributions
5004*043036a2SApple OSS Distributions
5005*043036a2SApple OSS Distributions
5006*043036a2SApple OSS Distributions
5007*043036a2SApple OSS Distributions
5008*043036a2SApple OSS Distributions
5009*043036a2SApple OSS Distributions
5010*043036a2SApple OSS Distributions
5011*043036a2SApple OSS Distributions
5012*043036a2SApple OSS Distributions
5013*043036a2SApple OSS Distributions
5014*043036a2SApple OSS Distributions
5015*043036a2SApple OSS Distributions
5016*043036a2SApple OSS Distributions
5017*043036a2SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*043036a2SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*043036a2SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*043036a2SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*043036a2SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*043036a2SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*043036a2SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*043036a2SApple OSS Distributions    </reg_fieldset>
5025*043036a2SApple OSS Distributions            </partial_fieldset>
5026*043036a2SApple OSS Distributions            <partial_fieldset>
5027*043036a2SApple OSS Distributions              <fields length="25">
5028*043036a2SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*043036a2SApple OSS Distributions    <text_before_fields>
5030*043036a2SApple OSS Distributions
5031*043036a2SApple OSS Distributions
5032*043036a2SApple OSS Distributions
5033*043036a2SApple OSS Distributions    </text_before_fields>
5034*043036a2SApple OSS Distributions
5035*043036a2SApple OSS Distributions        <field
5036*043036a2SApple OSS Distributions           id="0_24_6"
5037*043036a2SApple OSS Distributions           is_variable_length="False"
5038*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5039*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5041*043036a2SApple OSS Distributions           is_constant_value="False"
5042*043036a2SApple OSS Distributions           rwtype="RES0"
5043*043036a2SApple OSS Distributions        >
5044*043036a2SApple OSS Distributions          <field_name>0</field_name>
5045*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5046*043036a2SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*043036a2SApple OSS Distributions        <field_description order="before">
5048*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*043036a2SApple OSS Distributions        </field_description>
5050*043036a2SApple OSS Distributions        <field_values>
5051*043036a2SApple OSS Distributions        </field_values>
5052*043036a2SApple OSS Distributions      </field>
5053*043036a2SApple OSS Distributions        <field
5054*043036a2SApple OSS Distributions           id="IFSC_5_0"
5055*043036a2SApple OSS Distributions           is_variable_length="False"
5056*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5057*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5059*043036a2SApple OSS Distributions           is_constant_value="False"
5060*043036a2SApple OSS Distributions        >
5061*043036a2SApple OSS Distributions          <field_name>IFSC</field_name>
5062*043036a2SApple OSS Distributions        <field_msb>5</field_msb>
5063*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*043036a2SApple OSS Distributions        <field_description order="before">
5065*043036a2SApple OSS Distributions
5066*043036a2SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*043036a2SApple OSS Distributions
5068*043036a2SApple OSS Distributions        </field_description>
5069*043036a2SApple OSS Distributions        <field_values>
5070*043036a2SApple OSS Distributions
5071*043036a2SApple OSS Distributions
5072*043036a2SApple OSS Distributions        </field_values>
5073*043036a2SApple OSS Distributions          <field_resets>
5074*043036a2SApple OSS Distributions
5075*043036a2SApple OSS Distributions    <field_reset>
5076*043036a2SApple OSS Distributions
5077*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*043036a2SApple OSS Distributions
5079*043036a2SApple OSS Distributions    </field_reset>
5080*043036a2SApple OSS Distributions</field_resets>
5081*043036a2SApple OSS Distributions      </field>
5082*043036a2SApple OSS Distributions    <text_after_fields>
5083*043036a2SApple OSS Distributions
5084*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*043036a2SApple OSS Distributions<list type="unordered">
5086*043036a2SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*043036a2SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*043036a2SApple OSS Distributions</listitem></list>
5089*043036a2SApple OSS Distributions
5090*043036a2SApple OSS Distributions    </text_after_fields>
5091*043036a2SApple OSS Distributions  </fields>
5092*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5093*043036a2SApple OSS Distributions
5094*043036a2SApple OSS Distributions
5095*043036a2SApple OSS Distributions
5096*043036a2SApple OSS Distributions
5097*043036a2SApple OSS Distributions
5098*043036a2SApple OSS Distributions
5099*043036a2SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*043036a2SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*043036a2SApple OSS Distributions    </reg_fieldset>
5102*043036a2SApple OSS Distributions            </partial_fieldset>
5103*043036a2SApple OSS Distributions            <partial_fieldset>
5104*043036a2SApple OSS Distributions              <fields length="25">
5105*043036a2SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*043036a2SApple OSS Distributions    <text_before_fields>
5107*043036a2SApple OSS Distributions
5108*043036a2SApple OSS Distributions
5109*043036a2SApple OSS Distributions
5110*043036a2SApple OSS Distributions    </text_before_fields>
5111*043036a2SApple OSS Distributions
5112*043036a2SApple OSS Distributions        <field
5113*043036a2SApple OSS Distributions           id="ISV_24_24"
5114*043036a2SApple OSS Distributions           is_variable_length="False"
5115*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5116*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5118*043036a2SApple OSS Distributions           is_constant_value="False"
5119*043036a2SApple OSS Distributions        >
5120*043036a2SApple OSS Distributions          <field_name>ISV</field_name>
5121*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5122*043036a2SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*043036a2SApple OSS Distributions        <field_description order="before">
5124*043036a2SApple OSS Distributions
5125*043036a2SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*043036a2SApple OSS Distributions
5127*043036a2SApple OSS Distributions        </field_description>
5128*043036a2SApple OSS Distributions        <field_values>
5129*043036a2SApple OSS Distributions
5130*043036a2SApple OSS Distributions
5131*043036a2SApple OSS Distributions                <field_value_instance>
5132*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5133*043036a2SApple OSS Distributions        <field_value_description>
5134*043036a2SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*043036a2SApple OSS Distributions</field_value_description>
5136*043036a2SApple OSS Distributions    </field_value_instance>
5137*043036a2SApple OSS Distributions                <field_value_instance>
5138*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5139*043036a2SApple OSS Distributions        <field_value_description>
5140*043036a2SApple OSS Distributions  <para>EX bit is valid.</para>
5141*043036a2SApple OSS Distributions</field_value_description>
5142*043036a2SApple OSS Distributions    </field_value_instance>
5143*043036a2SApple OSS Distributions        </field_values>
5144*043036a2SApple OSS Distributions            <field_description order="after">
5145*043036a2SApple OSS Distributions
5146*043036a2SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*043036a2SApple OSS Distributions
5148*043036a2SApple OSS Distributions            </field_description>
5149*043036a2SApple OSS Distributions          <field_resets>
5150*043036a2SApple OSS Distributions
5151*043036a2SApple OSS Distributions    <field_reset>
5152*043036a2SApple OSS Distributions
5153*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*043036a2SApple OSS Distributions
5155*043036a2SApple OSS Distributions    </field_reset>
5156*043036a2SApple OSS Distributions</field_resets>
5157*043036a2SApple OSS Distributions      </field>
5158*043036a2SApple OSS Distributions        <field
5159*043036a2SApple OSS Distributions           id="0_23_7"
5160*043036a2SApple OSS Distributions           is_variable_length="False"
5161*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5162*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5164*043036a2SApple OSS Distributions           is_constant_value="False"
5165*043036a2SApple OSS Distributions           rwtype="RES0"
5166*043036a2SApple OSS Distributions        >
5167*043036a2SApple OSS Distributions          <field_name>0</field_name>
5168*043036a2SApple OSS Distributions        <field_msb>23</field_msb>
5169*043036a2SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*043036a2SApple OSS Distributions        <field_description order="before">
5171*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*043036a2SApple OSS Distributions        </field_description>
5173*043036a2SApple OSS Distributions        <field_values>
5174*043036a2SApple OSS Distributions        </field_values>
5175*043036a2SApple OSS Distributions      </field>
5176*043036a2SApple OSS Distributions        <field
5177*043036a2SApple OSS Distributions           id="EX_6_6"
5178*043036a2SApple OSS Distributions           is_variable_length="False"
5179*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5180*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5182*043036a2SApple OSS Distributions           is_constant_value="False"
5183*043036a2SApple OSS Distributions        >
5184*043036a2SApple OSS Distributions          <field_name>EX</field_name>
5185*043036a2SApple OSS Distributions        <field_msb>6</field_msb>
5186*043036a2SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*043036a2SApple OSS Distributions        <field_description order="before">
5188*043036a2SApple OSS Distributions
5189*043036a2SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*043036a2SApple OSS Distributions
5191*043036a2SApple OSS Distributions        </field_description>
5192*043036a2SApple OSS Distributions        <field_values>
5193*043036a2SApple OSS Distributions
5194*043036a2SApple OSS Distributions
5195*043036a2SApple OSS Distributions                <field_value_instance>
5196*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5197*043036a2SApple OSS Distributions        <field_value_description>
5198*043036a2SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*043036a2SApple OSS Distributions</field_value_description>
5200*043036a2SApple OSS Distributions    </field_value_instance>
5201*043036a2SApple OSS Distributions                <field_value_instance>
5202*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5203*043036a2SApple OSS Distributions        <field_value_description>
5204*043036a2SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*043036a2SApple OSS Distributions</field_value_description>
5206*043036a2SApple OSS Distributions    </field_value_instance>
5207*043036a2SApple OSS Distributions        </field_values>
5208*043036a2SApple OSS Distributions            <field_description order="after">
5209*043036a2SApple OSS Distributions
5210*043036a2SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*043036a2SApple OSS Distributions
5212*043036a2SApple OSS Distributions            </field_description>
5213*043036a2SApple OSS Distributions          <field_resets>
5214*043036a2SApple OSS Distributions
5215*043036a2SApple OSS Distributions    <field_reset>
5216*043036a2SApple OSS Distributions
5217*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*043036a2SApple OSS Distributions
5219*043036a2SApple OSS Distributions    </field_reset>
5220*043036a2SApple OSS Distributions</field_resets>
5221*043036a2SApple OSS Distributions      </field>
5222*043036a2SApple OSS Distributions        <field
5223*043036a2SApple OSS Distributions           id="IFSC_5_0"
5224*043036a2SApple OSS Distributions           is_variable_length="False"
5225*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5226*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5228*043036a2SApple OSS Distributions           is_constant_value="False"
5229*043036a2SApple OSS Distributions        >
5230*043036a2SApple OSS Distributions          <field_name>IFSC</field_name>
5231*043036a2SApple OSS Distributions        <field_msb>5</field_msb>
5232*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*043036a2SApple OSS Distributions        <field_description order="before">
5234*043036a2SApple OSS Distributions
5235*043036a2SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*043036a2SApple OSS Distributions
5237*043036a2SApple OSS Distributions        </field_description>
5238*043036a2SApple OSS Distributions        <field_values>
5239*043036a2SApple OSS Distributions
5240*043036a2SApple OSS Distributions
5241*043036a2SApple OSS Distributions        </field_values>
5242*043036a2SApple OSS Distributions          <field_resets>
5243*043036a2SApple OSS Distributions
5244*043036a2SApple OSS Distributions    <field_reset>
5245*043036a2SApple OSS Distributions
5246*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*043036a2SApple OSS Distributions
5248*043036a2SApple OSS Distributions    </field_reset>
5249*043036a2SApple OSS Distributions</field_resets>
5250*043036a2SApple OSS Distributions      </field>
5251*043036a2SApple OSS Distributions    <text_after_fields>
5252*043036a2SApple OSS Distributions
5253*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*043036a2SApple OSS Distributions
5255*043036a2SApple OSS Distributions    </text_after_fields>
5256*043036a2SApple OSS Distributions  </fields>
5257*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5258*043036a2SApple OSS Distributions
5259*043036a2SApple OSS Distributions
5260*043036a2SApple OSS Distributions
5261*043036a2SApple OSS Distributions
5262*043036a2SApple OSS Distributions
5263*043036a2SApple OSS Distributions
5264*043036a2SApple OSS Distributions
5265*043036a2SApple OSS Distributions
5266*043036a2SApple OSS Distributions
5267*043036a2SApple OSS Distributions
5268*043036a2SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*043036a2SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*043036a2SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*043036a2SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*043036a2SApple OSS Distributions    </reg_fieldset>
5273*043036a2SApple OSS Distributions            </partial_fieldset>
5274*043036a2SApple OSS Distributions            <partial_fieldset>
5275*043036a2SApple OSS Distributions              <fields length="25">
5276*043036a2SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*043036a2SApple OSS Distributions    <text_before_fields>
5278*043036a2SApple OSS Distributions
5279*043036a2SApple OSS Distributions
5280*043036a2SApple OSS Distributions
5281*043036a2SApple OSS Distributions    </text_before_fields>
5282*043036a2SApple OSS Distributions
5283*043036a2SApple OSS Distributions        <field
5284*043036a2SApple OSS Distributions           id="0_24_14"
5285*043036a2SApple OSS Distributions           is_variable_length="False"
5286*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5287*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5289*043036a2SApple OSS Distributions           is_constant_value="False"
5290*043036a2SApple OSS Distributions           rwtype="RES0"
5291*043036a2SApple OSS Distributions        >
5292*043036a2SApple OSS Distributions          <field_name>0</field_name>
5293*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5294*043036a2SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*043036a2SApple OSS Distributions        <field_description order="before">
5296*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*043036a2SApple OSS Distributions        </field_description>
5298*043036a2SApple OSS Distributions        <field_values>
5299*043036a2SApple OSS Distributions        </field_values>
5300*043036a2SApple OSS Distributions      </field>
5301*043036a2SApple OSS Distributions        <field
5302*043036a2SApple OSS Distributions           id="VNCR_13_13_1"
5303*043036a2SApple OSS Distributions           is_variable_length="False"
5304*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5305*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5307*043036a2SApple OSS Distributions           is_constant_value="False"
5308*043036a2SApple OSS Distributions        >
5309*043036a2SApple OSS Distributions          <field_name>VNCR</field_name>
5310*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
5311*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*043036a2SApple OSS Distributions        <field_description order="before">
5313*043036a2SApple OSS Distributions
5314*043036a2SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*043036a2SApple OSS Distributions
5316*043036a2SApple OSS Distributions        </field_description>
5317*043036a2SApple OSS Distributions        <field_values>
5318*043036a2SApple OSS Distributions
5319*043036a2SApple OSS Distributions
5320*043036a2SApple OSS Distributions                <field_value_instance>
5321*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5322*043036a2SApple OSS Distributions        <field_value_description>
5323*043036a2SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*043036a2SApple OSS Distributions</field_value_description>
5325*043036a2SApple OSS Distributions    </field_value_instance>
5326*043036a2SApple OSS Distributions                <field_value_instance>
5327*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5328*043036a2SApple OSS Distributions        <field_value_description>
5329*043036a2SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*043036a2SApple OSS Distributions</field_value_description>
5331*043036a2SApple OSS Distributions    </field_value_instance>
5332*043036a2SApple OSS Distributions        </field_values>
5333*043036a2SApple OSS Distributions            <field_description order="after">
5334*043036a2SApple OSS Distributions
5335*043036a2SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*043036a2SApple OSS Distributions
5337*043036a2SApple OSS Distributions            </field_description>
5338*043036a2SApple OSS Distributions          <field_resets>
5339*043036a2SApple OSS Distributions
5340*043036a2SApple OSS Distributions    <field_reset>
5341*043036a2SApple OSS Distributions
5342*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*043036a2SApple OSS Distributions
5344*043036a2SApple OSS Distributions    </field_reset>
5345*043036a2SApple OSS Distributions</field_resets>
5346*043036a2SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*043036a2SApple OSS Distributions      </field>
5348*043036a2SApple OSS Distributions        <field
5349*043036a2SApple OSS Distributions           id="0_13_13_2"
5350*043036a2SApple OSS Distributions           is_variable_length="False"
5351*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5352*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5354*043036a2SApple OSS Distributions           is_constant_value="False"
5355*043036a2SApple OSS Distributions           rwtype="RES0"
5356*043036a2SApple OSS Distributions        >
5357*043036a2SApple OSS Distributions          <field_name>0</field_name>
5358*043036a2SApple OSS Distributions        <field_msb>13</field_msb>
5359*043036a2SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*043036a2SApple OSS Distributions        <field_description order="before">
5361*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*043036a2SApple OSS Distributions        </field_description>
5363*043036a2SApple OSS Distributions        <field_values>
5364*043036a2SApple OSS Distributions        </field_values>
5365*043036a2SApple OSS Distributions      </field>
5366*043036a2SApple OSS Distributions        <field
5367*043036a2SApple OSS Distributions           id="0_12_9"
5368*043036a2SApple OSS Distributions           is_variable_length="False"
5369*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5370*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5372*043036a2SApple OSS Distributions           is_constant_value="False"
5373*043036a2SApple OSS Distributions           rwtype="RES0"
5374*043036a2SApple OSS Distributions        >
5375*043036a2SApple OSS Distributions          <field_name>0</field_name>
5376*043036a2SApple OSS Distributions        <field_msb>12</field_msb>
5377*043036a2SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*043036a2SApple OSS Distributions        <field_description order="before">
5379*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*043036a2SApple OSS Distributions        </field_description>
5381*043036a2SApple OSS Distributions        <field_values>
5382*043036a2SApple OSS Distributions        </field_values>
5383*043036a2SApple OSS Distributions      </field>
5384*043036a2SApple OSS Distributions        <field
5385*043036a2SApple OSS Distributions           id="CM_8_8"
5386*043036a2SApple OSS Distributions           is_variable_length="False"
5387*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5388*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5390*043036a2SApple OSS Distributions           is_constant_value="False"
5391*043036a2SApple OSS Distributions        >
5392*043036a2SApple OSS Distributions          <field_name>CM</field_name>
5393*043036a2SApple OSS Distributions        <field_msb>8</field_msb>
5394*043036a2SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*043036a2SApple OSS Distributions        <field_description order="before">
5396*043036a2SApple OSS Distributions
5397*043036a2SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*043036a2SApple OSS Distributions
5399*043036a2SApple OSS Distributions        </field_description>
5400*043036a2SApple OSS Distributions        <field_values>
5401*043036a2SApple OSS Distributions
5402*043036a2SApple OSS Distributions
5403*043036a2SApple OSS Distributions                <field_value_instance>
5404*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5405*043036a2SApple OSS Distributions        <field_value_description>
5406*043036a2SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*043036a2SApple OSS Distributions</field_value_description>
5408*043036a2SApple OSS Distributions    </field_value_instance>
5409*043036a2SApple OSS Distributions                <field_value_instance>
5410*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5411*043036a2SApple OSS Distributions        <field_value_description>
5412*043036a2SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*043036a2SApple OSS Distributions</field_value_description>
5414*043036a2SApple OSS Distributions    </field_value_instance>
5415*043036a2SApple OSS Distributions        </field_values>
5416*043036a2SApple OSS Distributions          <field_resets>
5417*043036a2SApple OSS Distributions
5418*043036a2SApple OSS Distributions    <field_reset>
5419*043036a2SApple OSS Distributions
5420*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*043036a2SApple OSS Distributions
5422*043036a2SApple OSS Distributions    </field_reset>
5423*043036a2SApple OSS Distributions</field_resets>
5424*043036a2SApple OSS Distributions      </field>
5425*043036a2SApple OSS Distributions        <field
5426*043036a2SApple OSS Distributions           id="0_7_7"
5427*043036a2SApple OSS Distributions           is_variable_length="False"
5428*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5429*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5431*043036a2SApple OSS Distributions           is_constant_value="False"
5432*043036a2SApple OSS Distributions           rwtype="RES0"
5433*043036a2SApple OSS Distributions        >
5434*043036a2SApple OSS Distributions          <field_name>0</field_name>
5435*043036a2SApple OSS Distributions        <field_msb>7</field_msb>
5436*043036a2SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*043036a2SApple OSS Distributions        <field_description order="before">
5438*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*043036a2SApple OSS Distributions        </field_description>
5440*043036a2SApple OSS Distributions        <field_values>
5441*043036a2SApple OSS Distributions        </field_values>
5442*043036a2SApple OSS Distributions      </field>
5443*043036a2SApple OSS Distributions        <field
5444*043036a2SApple OSS Distributions           id="WnR_6_6"
5445*043036a2SApple OSS Distributions           is_variable_length="False"
5446*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5447*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5449*043036a2SApple OSS Distributions           is_constant_value="False"
5450*043036a2SApple OSS Distributions        >
5451*043036a2SApple OSS Distributions          <field_name>WnR</field_name>
5452*043036a2SApple OSS Distributions        <field_msb>6</field_msb>
5453*043036a2SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*043036a2SApple OSS Distributions        <field_description order="before">
5455*043036a2SApple OSS Distributions
5456*043036a2SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*043036a2SApple OSS Distributions
5458*043036a2SApple OSS Distributions        </field_description>
5459*043036a2SApple OSS Distributions        <field_values>
5460*043036a2SApple OSS Distributions
5461*043036a2SApple OSS Distributions
5462*043036a2SApple OSS Distributions                <field_value_instance>
5463*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5464*043036a2SApple OSS Distributions        <field_value_description>
5465*043036a2SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*043036a2SApple OSS Distributions</field_value_description>
5467*043036a2SApple OSS Distributions    </field_value_instance>
5468*043036a2SApple OSS Distributions                <field_value_instance>
5469*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5470*043036a2SApple OSS Distributions        <field_value_description>
5471*043036a2SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*043036a2SApple OSS Distributions</field_value_description>
5473*043036a2SApple OSS Distributions    </field_value_instance>
5474*043036a2SApple OSS Distributions        </field_values>
5475*043036a2SApple OSS Distributions            <field_description order="after">
5476*043036a2SApple OSS Distributions
5477*043036a2SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*043036a2SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*043036a2SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*043036a2SApple OSS Distributions
5481*043036a2SApple OSS Distributions            </field_description>
5482*043036a2SApple OSS Distributions          <field_resets>
5483*043036a2SApple OSS Distributions
5484*043036a2SApple OSS Distributions    <field_reset>
5485*043036a2SApple OSS Distributions
5486*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*043036a2SApple OSS Distributions
5488*043036a2SApple OSS Distributions    </field_reset>
5489*043036a2SApple OSS Distributions</field_resets>
5490*043036a2SApple OSS Distributions      </field>
5491*043036a2SApple OSS Distributions        <field
5492*043036a2SApple OSS Distributions           id="DFSC_5_0"
5493*043036a2SApple OSS Distributions           is_variable_length="False"
5494*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5495*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5497*043036a2SApple OSS Distributions           is_constant_value="False"
5498*043036a2SApple OSS Distributions        >
5499*043036a2SApple OSS Distributions          <field_name>DFSC</field_name>
5500*043036a2SApple OSS Distributions        <field_msb>5</field_msb>
5501*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*043036a2SApple OSS Distributions        <field_description order="before">
5503*043036a2SApple OSS Distributions
5504*043036a2SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*043036a2SApple OSS Distributions
5506*043036a2SApple OSS Distributions        </field_description>
5507*043036a2SApple OSS Distributions        <field_values>
5508*043036a2SApple OSS Distributions
5509*043036a2SApple OSS Distributions
5510*043036a2SApple OSS Distributions        </field_values>
5511*043036a2SApple OSS Distributions          <field_resets>
5512*043036a2SApple OSS Distributions
5513*043036a2SApple OSS Distributions    <field_reset>
5514*043036a2SApple OSS Distributions
5515*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*043036a2SApple OSS Distributions
5517*043036a2SApple OSS Distributions    </field_reset>
5518*043036a2SApple OSS Distributions</field_resets>
5519*043036a2SApple OSS Distributions      </field>
5520*043036a2SApple OSS Distributions    <text_after_fields>
5521*043036a2SApple OSS Distributions
5522*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*043036a2SApple OSS Distributions
5524*043036a2SApple OSS Distributions    </text_after_fields>
5525*043036a2SApple OSS Distributions  </fields>
5526*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5527*043036a2SApple OSS Distributions
5528*043036a2SApple OSS Distributions
5529*043036a2SApple OSS Distributions
5530*043036a2SApple OSS Distributions
5531*043036a2SApple OSS Distributions
5532*043036a2SApple OSS Distributions
5533*043036a2SApple OSS Distributions
5534*043036a2SApple OSS Distributions
5535*043036a2SApple OSS Distributions
5536*043036a2SApple OSS Distributions
5537*043036a2SApple OSS Distributions
5538*043036a2SApple OSS Distributions
5539*043036a2SApple OSS Distributions
5540*043036a2SApple OSS Distributions
5541*043036a2SApple OSS Distributions
5542*043036a2SApple OSS Distributions
5543*043036a2SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*043036a2SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*043036a2SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*043036a2SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*043036a2SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*043036a2SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*043036a2SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*043036a2SApple OSS Distributions    </reg_fieldset>
5551*043036a2SApple OSS Distributions            </partial_fieldset>
5552*043036a2SApple OSS Distributions            <partial_fieldset>
5553*043036a2SApple OSS Distributions              <fields length="25">
5554*043036a2SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*043036a2SApple OSS Distributions    <text_before_fields>
5556*043036a2SApple OSS Distributions
5557*043036a2SApple OSS Distributions
5558*043036a2SApple OSS Distributions
5559*043036a2SApple OSS Distributions    </text_before_fields>
5560*043036a2SApple OSS Distributions
5561*043036a2SApple OSS Distributions        <field
5562*043036a2SApple OSS Distributions           id="0_24_16"
5563*043036a2SApple OSS Distributions           is_variable_length="False"
5564*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5565*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5567*043036a2SApple OSS Distributions           is_constant_value="False"
5568*043036a2SApple OSS Distributions           rwtype="RES0"
5569*043036a2SApple OSS Distributions        >
5570*043036a2SApple OSS Distributions          <field_name>0</field_name>
5571*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5572*043036a2SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*043036a2SApple OSS Distributions        <field_description order="before">
5574*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*043036a2SApple OSS Distributions        </field_description>
5576*043036a2SApple OSS Distributions        <field_values>
5577*043036a2SApple OSS Distributions        </field_values>
5578*043036a2SApple OSS Distributions      </field>
5579*043036a2SApple OSS Distributions        <field
5580*043036a2SApple OSS Distributions           id="Comment_15_0"
5581*043036a2SApple OSS Distributions           is_variable_length="False"
5582*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5583*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5585*043036a2SApple OSS Distributions           is_constant_value="False"
5586*043036a2SApple OSS Distributions        >
5587*043036a2SApple OSS Distributions          <field_name>Comment</field_name>
5588*043036a2SApple OSS Distributions        <field_msb>15</field_msb>
5589*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*043036a2SApple OSS Distributions        <field_description order="before">
5591*043036a2SApple OSS Distributions
5592*043036a2SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*043036a2SApple OSS Distributions
5594*043036a2SApple OSS Distributions        </field_description>
5595*043036a2SApple OSS Distributions        <field_values>
5596*043036a2SApple OSS Distributions
5597*043036a2SApple OSS Distributions
5598*043036a2SApple OSS Distributions        </field_values>
5599*043036a2SApple OSS Distributions          <field_resets>
5600*043036a2SApple OSS Distributions
5601*043036a2SApple OSS Distributions    <field_reset>
5602*043036a2SApple OSS Distributions
5603*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*043036a2SApple OSS Distributions
5605*043036a2SApple OSS Distributions    </field_reset>
5606*043036a2SApple OSS Distributions</field_resets>
5607*043036a2SApple OSS Distributions      </field>
5608*043036a2SApple OSS Distributions    <text_after_fields>
5609*043036a2SApple OSS Distributions
5610*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*043036a2SApple OSS Distributions
5612*043036a2SApple OSS Distributions    </text_after_fields>
5613*043036a2SApple OSS Distributions  </fields>
5614*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5615*043036a2SApple OSS Distributions
5616*043036a2SApple OSS Distributions
5617*043036a2SApple OSS Distributions
5618*043036a2SApple OSS Distributions
5619*043036a2SApple OSS Distributions
5620*043036a2SApple OSS Distributions
5621*043036a2SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*043036a2SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*043036a2SApple OSS Distributions    </reg_fieldset>
5624*043036a2SApple OSS Distributions            </partial_fieldset>
5625*043036a2SApple OSS Distributions            <partial_fieldset>
5626*043036a2SApple OSS Distributions              <fields length="25">
5627*043036a2SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*043036a2SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*043036a2SApple OSS Distributions    <text_before_fields>
5630*043036a2SApple OSS Distributions
5631*043036a2SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*043036a2SApple OSS Distributions
5633*043036a2SApple OSS Distributions    </text_before_fields>
5634*043036a2SApple OSS Distributions
5635*043036a2SApple OSS Distributions        <field
5636*043036a2SApple OSS Distributions           id="0_24_2"
5637*043036a2SApple OSS Distributions           is_variable_length="False"
5638*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5639*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5641*043036a2SApple OSS Distributions           is_constant_value="False"
5642*043036a2SApple OSS Distributions           rwtype="RES0"
5643*043036a2SApple OSS Distributions        >
5644*043036a2SApple OSS Distributions          <field_name>0</field_name>
5645*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5646*043036a2SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*043036a2SApple OSS Distributions        <field_description order="before">
5648*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*043036a2SApple OSS Distributions        </field_description>
5650*043036a2SApple OSS Distributions        <field_values>
5651*043036a2SApple OSS Distributions        </field_values>
5652*043036a2SApple OSS Distributions      </field>
5653*043036a2SApple OSS Distributions        <field
5654*043036a2SApple OSS Distributions           id="ERET_1_1"
5655*043036a2SApple OSS Distributions           is_variable_length="False"
5656*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5657*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5659*043036a2SApple OSS Distributions           is_constant_value="False"
5660*043036a2SApple OSS Distributions        >
5661*043036a2SApple OSS Distributions          <field_name>ERET</field_name>
5662*043036a2SApple OSS Distributions        <field_msb>1</field_msb>
5663*043036a2SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*043036a2SApple OSS Distributions        <field_description order="before">
5665*043036a2SApple OSS Distributions
5666*043036a2SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*043036a2SApple OSS Distributions
5668*043036a2SApple OSS Distributions        </field_description>
5669*043036a2SApple OSS Distributions        <field_values>
5670*043036a2SApple OSS Distributions
5671*043036a2SApple OSS Distributions
5672*043036a2SApple OSS Distributions                <field_value_instance>
5673*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5674*043036a2SApple OSS Distributions        <field_value_description>
5675*043036a2SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*043036a2SApple OSS Distributions</field_value_description>
5677*043036a2SApple OSS Distributions    </field_value_instance>
5678*043036a2SApple OSS Distributions                <field_value_instance>
5679*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5680*043036a2SApple OSS Distributions        <field_value_description>
5681*043036a2SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*043036a2SApple OSS Distributions</field_value_description>
5683*043036a2SApple OSS Distributions    </field_value_instance>
5684*043036a2SApple OSS Distributions        </field_values>
5685*043036a2SApple OSS Distributions            <field_description order="after">
5686*043036a2SApple OSS Distributions
5687*043036a2SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*043036a2SApple OSS Distributions
5689*043036a2SApple OSS Distributions            </field_description>
5690*043036a2SApple OSS Distributions          <field_resets>
5691*043036a2SApple OSS Distributions
5692*043036a2SApple OSS Distributions    <field_reset>
5693*043036a2SApple OSS Distributions
5694*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*043036a2SApple OSS Distributions
5696*043036a2SApple OSS Distributions    </field_reset>
5697*043036a2SApple OSS Distributions</field_resets>
5698*043036a2SApple OSS Distributions      </field>
5699*043036a2SApple OSS Distributions        <field
5700*043036a2SApple OSS Distributions           id="ERETA_0_0"
5701*043036a2SApple OSS Distributions           is_variable_length="False"
5702*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5703*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5705*043036a2SApple OSS Distributions           is_constant_value="False"
5706*043036a2SApple OSS Distributions        >
5707*043036a2SApple OSS Distributions          <field_name>ERETA</field_name>
5708*043036a2SApple OSS Distributions        <field_msb>0</field_msb>
5709*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*043036a2SApple OSS Distributions        <field_description order="before">
5711*043036a2SApple OSS Distributions
5712*043036a2SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*043036a2SApple OSS Distributions
5714*043036a2SApple OSS Distributions        </field_description>
5715*043036a2SApple OSS Distributions        <field_values>
5716*043036a2SApple OSS Distributions
5717*043036a2SApple OSS Distributions
5718*043036a2SApple OSS Distributions                <field_value_instance>
5719*043036a2SApple OSS Distributions            <field_value>0b0</field_value>
5720*043036a2SApple OSS Distributions        <field_value_description>
5721*043036a2SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*043036a2SApple OSS Distributions</field_value_description>
5723*043036a2SApple OSS Distributions    </field_value_instance>
5724*043036a2SApple OSS Distributions                <field_value_instance>
5725*043036a2SApple OSS Distributions            <field_value>0b1</field_value>
5726*043036a2SApple OSS Distributions        <field_value_description>
5727*043036a2SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*043036a2SApple OSS Distributions</field_value_description>
5729*043036a2SApple OSS Distributions    </field_value_instance>
5730*043036a2SApple OSS Distributions        </field_values>
5731*043036a2SApple OSS Distributions            <field_description order="after">
5732*043036a2SApple OSS Distributions
5733*043036a2SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*043036a2SApple OSS Distributions
5735*043036a2SApple OSS Distributions            </field_description>
5736*043036a2SApple OSS Distributions          <field_resets>
5737*043036a2SApple OSS Distributions
5738*043036a2SApple OSS Distributions    <field_reset>
5739*043036a2SApple OSS Distributions
5740*043036a2SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*043036a2SApple OSS Distributions
5742*043036a2SApple OSS Distributions    </field_reset>
5743*043036a2SApple OSS Distributions</field_resets>
5744*043036a2SApple OSS Distributions      </field>
5745*043036a2SApple OSS Distributions    <text_after_fields>
5746*043036a2SApple OSS Distributions
5747*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*043036a2SApple OSS Distributions
5749*043036a2SApple OSS Distributions    </text_after_fields>
5750*043036a2SApple OSS Distributions  </fields>
5751*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5752*043036a2SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*043036a2SApple OSS Distributions
5754*043036a2SApple OSS Distributions
5755*043036a2SApple OSS Distributions
5756*043036a2SApple OSS Distributions
5757*043036a2SApple OSS Distributions
5758*043036a2SApple OSS Distributions
5759*043036a2SApple OSS Distributions
5760*043036a2SApple OSS Distributions
5761*043036a2SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*043036a2SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*043036a2SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*043036a2SApple OSS Distributions    </reg_fieldset>
5765*043036a2SApple OSS Distributions            </partial_fieldset>
5766*043036a2SApple OSS Distributions            <partial_fieldset>
5767*043036a2SApple OSS Distributions              <fields length="25">
5768*043036a2SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*043036a2SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*043036a2SApple OSS Distributions    <text_before_fields>
5771*043036a2SApple OSS Distributions
5772*043036a2SApple OSS Distributions
5773*043036a2SApple OSS Distributions
5774*043036a2SApple OSS Distributions    </text_before_fields>
5775*043036a2SApple OSS Distributions
5776*043036a2SApple OSS Distributions        <field
5777*043036a2SApple OSS Distributions           id="0_24_2"
5778*043036a2SApple OSS Distributions           is_variable_length="False"
5779*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5780*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5782*043036a2SApple OSS Distributions           is_constant_value="False"
5783*043036a2SApple OSS Distributions           rwtype="RES0"
5784*043036a2SApple OSS Distributions        >
5785*043036a2SApple OSS Distributions          <field_name>0</field_name>
5786*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5787*043036a2SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*043036a2SApple OSS Distributions        <field_description order="before">
5789*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*043036a2SApple OSS Distributions        </field_description>
5791*043036a2SApple OSS Distributions        <field_values>
5792*043036a2SApple OSS Distributions        </field_values>
5793*043036a2SApple OSS Distributions      </field>
5794*043036a2SApple OSS Distributions        <field
5795*043036a2SApple OSS Distributions           id="BTYPE_1_0"
5796*043036a2SApple OSS Distributions           is_variable_length="False"
5797*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5798*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5800*043036a2SApple OSS Distributions           is_constant_value="False"
5801*043036a2SApple OSS Distributions        >
5802*043036a2SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*043036a2SApple OSS Distributions        <field_msb>1</field_msb>
5804*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*043036a2SApple OSS Distributions        <field_description order="before">
5806*043036a2SApple OSS Distributions
5807*043036a2SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*043036a2SApple OSS Distributions
5809*043036a2SApple OSS Distributions        </field_description>
5810*043036a2SApple OSS Distributions        <field_values>
5811*043036a2SApple OSS Distributions
5812*043036a2SApple OSS Distributions
5813*043036a2SApple OSS Distributions        </field_values>
5814*043036a2SApple OSS Distributions          <field_resets>
5815*043036a2SApple OSS Distributions
5816*043036a2SApple OSS Distributions</field_resets>
5817*043036a2SApple OSS Distributions      </field>
5818*043036a2SApple OSS Distributions    <text_after_fields>
5819*043036a2SApple OSS Distributions
5820*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*043036a2SApple OSS Distributions
5822*043036a2SApple OSS Distributions    </text_after_fields>
5823*043036a2SApple OSS Distributions  </fields>
5824*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5825*043036a2SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*043036a2SApple OSS Distributions
5827*043036a2SApple OSS Distributions
5828*043036a2SApple OSS Distributions
5829*043036a2SApple OSS Distributions
5830*043036a2SApple OSS Distributions
5831*043036a2SApple OSS Distributions
5832*043036a2SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*043036a2SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*043036a2SApple OSS Distributions    </reg_fieldset>
5835*043036a2SApple OSS Distributions            </partial_fieldset>
5836*043036a2SApple OSS Distributions            <partial_fieldset>
5837*043036a2SApple OSS Distributions              <fields length="25">
5838*043036a2SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*043036a2SApple OSS Distributions    <text_before_fields>
5840*043036a2SApple OSS Distributions
5841*043036a2SApple OSS Distributions
5842*043036a2SApple OSS Distributions
5843*043036a2SApple OSS Distributions    </text_before_fields>
5844*043036a2SApple OSS Distributions
5845*043036a2SApple OSS Distributions        <field
5846*043036a2SApple OSS Distributions           id="0_24_0"
5847*043036a2SApple OSS Distributions           is_variable_length="False"
5848*043036a2SApple OSS Distributions           has_partial_fieldset="False"
5849*043036a2SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*043036a2SApple OSS Distributions           is_access_restriction_possible="False"
5851*043036a2SApple OSS Distributions           is_constant_value="False"
5852*043036a2SApple OSS Distributions           rwtype="RES0"
5853*043036a2SApple OSS Distributions        >
5854*043036a2SApple OSS Distributions          <field_name>0</field_name>
5855*043036a2SApple OSS Distributions        <field_msb>24</field_msb>
5856*043036a2SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*043036a2SApple OSS Distributions        <field_description order="before">
5858*043036a2SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*043036a2SApple OSS Distributions        </field_description>
5860*043036a2SApple OSS Distributions        <field_values>
5861*043036a2SApple OSS Distributions        </field_values>
5862*043036a2SApple OSS Distributions      </field>
5863*043036a2SApple OSS Distributions    <text_after_fields>
5864*043036a2SApple OSS Distributions
5865*043036a2SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*043036a2SApple OSS Distributions<list type="unordered">
5867*043036a2SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*043036a2SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*043036a2SApple OSS Distributions</listitem></list>
5870*043036a2SApple OSS Distributions
5871*043036a2SApple OSS Distributions    </text_after_fields>
5872*043036a2SApple OSS Distributions  </fields>
5873*043036a2SApple OSS Distributions              <reg_fieldset length="25">
5874*043036a2SApple OSS Distributions
5875*043036a2SApple OSS Distributions
5876*043036a2SApple OSS Distributions
5877*043036a2SApple OSS Distributions
5878*043036a2SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*043036a2SApple OSS Distributions    </reg_fieldset>
5880*043036a2SApple OSS Distributions            </partial_fieldset>
5881*043036a2SApple OSS Distributions      </field>
5882*043036a2SApple OSS Distributions    <text_after_fields>
5883*043036a2SApple OSS Distributions
5884*043036a2SApple OSS Distributions
5885*043036a2SApple OSS Distributions
5886*043036a2SApple OSS Distributions    </text_after_fields>
5887*043036a2SApple OSS Distributions  </fields>
5888*043036a2SApple OSS Distributions  <reg_fieldset length="64">
5889*043036a2SApple OSS Distributions
5890*043036a2SApple OSS Distributions
5891*043036a2SApple OSS Distributions
5892*043036a2SApple OSS Distributions
5893*043036a2SApple OSS Distributions
5894*043036a2SApple OSS Distributions
5895*043036a2SApple OSS Distributions
5896*043036a2SApple OSS Distributions
5897*043036a2SApple OSS Distributions
5898*043036a2SApple OSS Distributions
5899*043036a2SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*043036a2SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*043036a2SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*043036a2SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*043036a2SApple OSS Distributions    </reg_fieldset>
5904*043036a2SApple OSS Distributions
5905*043036a2SApple OSS Distributions      </reg_fieldsets>
5906*043036a2SApple OSS Distributions
5907*043036a2SApple OSS Distributions
5908*043036a2SApple OSS Distributions
5909*043036a2SApple OSS Distributions<access_mechanisms>
5910*043036a2SApple OSS Distributions
5911*043036a2SApple OSS Distributions
5912*043036a2SApple OSS Distributions      <access_permission_text>
5913*043036a2SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*043036a2SApple OSS Distributions      </access_permission_text>
5915*043036a2SApple OSS Distributions
5916*043036a2SApple OSS Distributions
5917*043036a2SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*043036a2SApple OSS Distributions        <encoding>
5919*043036a2SApple OSS Distributions
5920*043036a2SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*043036a2SApple OSS Distributions
5922*043036a2SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*043036a2SApple OSS Distributions
5924*043036a2SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*043036a2SApple OSS Distributions
5926*043036a2SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*043036a2SApple OSS Distributions
5928*043036a2SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*043036a2SApple OSS Distributions
5930*043036a2SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*043036a2SApple OSS Distributions        </encoding>
5932*043036a2SApple OSS Distributions          <access_permission>
5933*043036a2SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*043036a2SApple OSS Distributions              <pstext>
5935*043036a2SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*043036a2SApple OSS Distributions    UNDEFINED;
5937*043036a2SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*043036a2SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*043036a2SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*043036a2SApple OSS Distributions        return NVMem[0x138];
5942*043036a2SApple OSS Distributions    else
5943*043036a2SApple OSS Distributions        return ESR_EL1;
5944*043036a2SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*043036a2SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*043036a2SApple OSS Distributions        return ESR_EL2;
5947*043036a2SApple OSS Distributions    else
5948*043036a2SApple OSS Distributions        return ESR_EL1;
5949*043036a2SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*043036a2SApple OSS Distributions    return ESR_EL1;
5951*043036a2SApple OSS Distributions              </pstext>
5952*043036a2SApple OSS Distributions            </ps>
5953*043036a2SApple OSS Distributions          </access_permission>
5954*043036a2SApple OSS Distributions      </access_mechanism>
5955*043036a2SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*043036a2SApple OSS Distributions        <encoding>
5957*043036a2SApple OSS Distributions
5958*043036a2SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*043036a2SApple OSS Distributions
5960*043036a2SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*043036a2SApple OSS Distributions
5962*043036a2SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*043036a2SApple OSS Distributions
5964*043036a2SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*043036a2SApple OSS Distributions
5966*043036a2SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*043036a2SApple OSS Distributions
5968*043036a2SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*043036a2SApple OSS Distributions        </encoding>
5970*043036a2SApple OSS Distributions          <access_permission>
5971*043036a2SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*043036a2SApple OSS Distributions              <pstext>
5973*043036a2SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*043036a2SApple OSS Distributions    UNDEFINED;
5975*043036a2SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*043036a2SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*043036a2SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*043036a2SApple OSS Distributions        NVMem[0x138] = X[t];
5980*043036a2SApple OSS Distributions    else
5981*043036a2SApple OSS Distributions        ESR_EL1 = X[t];
5982*043036a2SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*043036a2SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*043036a2SApple OSS Distributions        ESR_EL2 = X[t];
5985*043036a2SApple OSS Distributions    else
5986*043036a2SApple OSS Distributions        ESR_EL1 = X[t];
5987*043036a2SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*043036a2SApple OSS Distributions    ESR_EL1 = X[t];
5989*043036a2SApple OSS Distributions              </pstext>
5990*043036a2SApple OSS Distributions            </ps>
5991*043036a2SApple OSS Distributions          </access_permission>
5992*043036a2SApple OSS Distributions      </access_mechanism>
5993*043036a2SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*043036a2SApple OSS Distributions        <encoding>
5995*043036a2SApple OSS Distributions
5996*043036a2SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*043036a2SApple OSS Distributions
5998*043036a2SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*043036a2SApple OSS Distributions
6000*043036a2SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*043036a2SApple OSS Distributions
6002*043036a2SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*043036a2SApple OSS Distributions
6004*043036a2SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*043036a2SApple OSS Distributions
6006*043036a2SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*043036a2SApple OSS Distributions        </encoding>
6008*043036a2SApple OSS Distributions          <access_permission>
6009*043036a2SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*043036a2SApple OSS Distributions              <pstext>
6011*043036a2SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*043036a2SApple OSS Distributions    UNDEFINED;
6013*043036a2SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*043036a2SApple OSS Distributions        return NVMem[0x138];
6016*043036a2SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*043036a2SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*043036a2SApple OSS Distributions    else
6019*043036a2SApple OSS Distributions        UNDEFINED;
6020*043036a2SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*043036a2SApple OSS Distributions        return ESR_EL1;
6023*043036a2SApple OSS Distributions    else
6024*043036a2SApple OSS Distributions        UNDEFINED;
6025*043036a2SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*043036a2SApple OSS Distributions        return ESR_EL1;
6028*043036a2SApple OSS Distributions    else
6029*043036a2SApple OSS Distributions        UNDEFINED;
6030*043036a2SApple OSS Distributions              </pstext>
6031*043036a2SApple OSS Distributions            </ps>
6032*043036a2SApple OSS Distributions          </access_permission>
6033*043036a2SApple OSS Distributions      </access_mechanism>
6034*043036a2SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*043036a2SApple OSS Distributions        <encoding>
6036*043036a2SApple OSS Distributions
6037*043036a2SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*043036a2SApple OSS Distributions
6039*043036a2SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*043036a2SApple OSS Distributions
6041*043036a2SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*043036a2SApple OSS Distributions
6043*043036a2SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*043036a2SApple OSS Distributions
6045*043036a2SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*043036a2SApple OSS Distributions
6047*043036a2SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*043036a2SApple OSS Distributions        </encoding>
6049*043036a2SApple OSS Distributions          <access_permission>
6050*043036a2SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*043036a2SApple OSS Distributions              <pstext>
6052*043036a2SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*043036a2SApple OSS Distributions    UNDEFINED;
6054*043036a2SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*043036a2SApple OSS Distributions        NVMem[0x138] = X[t];
6057*043036a2SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*043036a2SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*043036a2SApple OSS Distributions    else
6060*043036a2SApple OSS Distributions        UNDEFINED;
6061*043036a2SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*043036a2SApple OSS Distributions        ESR_EL1 = X[t];
6064*043036a2SApple OSS Distributions    else
6065*043036a2SApple OSS Distributions        UNDEFINED;
6066*043036a2SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*043036a2SApple OSS Distributions        ESR_EL1 = X[t];
6069*043036a2SApple OSS Distributions    else
6070*043036a2SApple OSS Distributions        UNDEFINED;
6071*043036a2SApple OSS Distributions              </pstext>
6072*043036a2SApple OSS Distributions            </ps>
6073*043036a2SApple OSS Distributions          </access_permission>
6074*043036a2SApple OSS Distributions      </access_mechanism>
6075*043036a2SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*043036a2SApple OSS Distributions        <encoding>
6077*043036a2SApple OSS Distributions
6078*043036a2SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*043036a2SApple OSS Distributions
6080*043036a2SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*043036a2SApple OSS Distributions
6082*043036a2SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*043036a2SApple OSS Distributions
6084*043036a2SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*043036a2SApple OSS Distributions
6086*043036a2SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*043036a2SApple OSS Distributions
6088*043036a2SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*043036a2SApple OSS Distributions        </encoding>
6090*043036a2SApple OSS Distributions          <access_permission>
6091*043036a2SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*043036a2SApple OSS Distributions              <pstext>
6093*043036a2SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*043036a2SApple OSS Distributions    UNDEFINED;
6095*043036a2SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*043036a2SApple OSS Distributions        return ESR_EL1;
6098*043036a2SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*043036a2SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*043036a2SApple OSS Distributions    else
6101*043036a2SApple OSS Distributions        UNDEFINED;
6102*043036a2SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*043036a2SApple OSS Distributions    return ESR_EL2;
6104*043036a2SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*043036a2SApple OSS Distributions    return ESR_EL2;
6106*043036a2SApple OSS Distributions              </pstext>
6107*043036a2SApple OSS Distributions            </ps>
6108*043036a2SApple OSS Distributions          </access_permission>
6109*043036a2SApple OSS Distributions      </access_mechanism>
6110*043036a2SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*043036a2SApple OSS Distributions        <encoding>
6112*043036a2SApple OSS Distributions
6113*043036a2SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*043036a2SApple OSS Distributions
6115*043036a2SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*043036a2SApple OSS Distributions
6117*043036a2SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*043036a2SApple OSS Distributions
6119*043036a2SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*043036a2SApple OSS Distributions
6121*043036a2SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*043036a2SApple OSS Distributions
6123*043036a2SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*043036a2SApple OSS Distributions        </encoding>
6125*043036a2SApple OSS Distributions          <access_permission>
6126*043036a2SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*043036a2SApple OSS Distributions              <pstext>
6128*043036a2SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*043036a2SApple OSS Distributions    UNDEFINED;
6130*043036a2SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*043036a2SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*043036a2SApple OSS Distributions        ESR_EL1 = X[t];
6133*043036a2SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*043036a2SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*043036a2SApple OSS Distributions    else
6136*043036a2SApple OSS Distributions        UNDEFINED;
6137*043036a2SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*043036a2SApple OSS Distributions    ESR_EL2 = X[t];
6139*043036a2SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*043036a2SApple OSS Distributions    ESR_EL2 = X[t];
6141*043036a2SApple OSS Distributions              </pstext>
6142*043036a2SApple OSS Distributions            </ps>
6143*043036a2SApple OSS Distributions          </access_permission>
6144*043036a2SApple OSS Distributions      </access_mechanism>
6145*043036a2SApple OSS Distributions</access_mechanisms>
6146*043036a2SApple OSS Distributions
6147*043036a2SApple OSS Distributions      <arch_variants>
6148*043036a2SApple OSS Distributions      </arch_variants>
6149*043036a2SApple OSS Distributions  </register>
6150*043036a2SApple OSS Distributions</registers>
6151*043036a2SApple OSS Distributions
6152*043036a2SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*043036a2SApple OSS Distributions</register_page>