xref: /xnu-12377.61.12/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 4d495c6e23c53686cf65f45067f79024cf5dcee8)
1*4d495c6eSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*4d495c6eSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*4d495c6eSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*4d495c6eSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*4d495c6eSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*4d495c6eSApple OSS Distributions
7*4d495c6eSApple OSS Distributions
8*4d495c6eSApple OSS Distributions
9*4d495c6eSApple OSS Distributions
10*4d495c6eSApple OSS Distributions
11*4d495c6eSApple OSS Distributions
12*4d495c6eSApple OSS Distributions<register_page>
13*4d495c6eSApple OSS Distributions  <registers>
14*4d495c6eSApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*4d495c6eSApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*4d495c6eSApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*4d495c6eSApple OSS Distributions
18*4d495c6eSApple OSS Distributions
19*4d495c6eSApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*4d495c6eSApple OSS Distributions      <reg_mappings>
21*4d495c6eSApple OSS Distributions          <reg_mapping>
22*4d495c6eSApple OSS Distributions
23*4d495c6eSApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*4d495c6eSApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*4d495c6eSApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*4d495c6eSApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*4d495c6eSApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*4d495c6eSApple OSS Distributions
29*4d495c6eSApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*4d495c6eSApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*4d495c6eSApple OSS Distributions
32*4d495c6eSApple OSS Distributions          </reg_mapping>
33*4d495c6eSApple OSS Distributions      </reg_mappings>
34*4d495c6eSApple OSS Distributions      <reg_purpose>
35*4d495c6eSApple OSS Distributions
36*4d495c6eSApple OSS Distributions
37*4d495c6eSApple OSS Distributions      <purpose_text>
38*4d495c6eSApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*4d495c6eSApple OSS Distributions      </purpose_text>
40*4d495c6eSApple OSS Distributions
41*4d495c6eSApple OSS Distributions      </reg_purpose>
42*4d495c6eSApple OSS Distributions      <reg_groups>
43*4d495c6eSApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*4d495c6eSApple OSS Distributions      </reg_groups>
45*4d495c6eSApple OSS Distributions      <reg_usage_constraints>
46*4d495c6eSApple OSS Distributions
47*4d495c6eSApple OSS Distributions
48*4d495c6eSApple OSS Distributions      </reg_usage_constraints>
49*4d495c6eSApple OSS Distributions      <reg_configuration>
50*4d495c6eSApple OSS Distributions
51*4d495c6eSApple OSS Distributions
52*4d495c6eSApple OSS Distributions      </reg_configuration>
53*4d495c6eSApple OSS Distributions      <reg_attributes>
54*4d495c6eSApple OSS Distributions          <attributes_text>
55*4d495c6eSApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*4d495c6eSApple OSS Distributions          </attributes_text>
57*4d495c6eSApple OSS Distributions      </reg_attributes>
58*4d495c6eSApple OSS Distributions      <reg_fieldsets>
59*4d495c6eSApple OSS Distributions
60*4d495c6eSApple OSS Distributions
61*4d495c6eSApple OSS Distributions
62*4d495c6eSApple OSS Distributions
63*4d495c6eSApple OSS Distributions
64*4d495c6eSApple OSS Distributions
65*4d495c6eSApple OSS Distributions
66*4d495c6eSApple OSS Distributions
67*4d495c6eSApple OSS Distributions
68*4d495c6eSApple OSS Distributions
69*4d495c6eSApple OSS Distributions
70*4d495c6eSApple OSS Distributions
71*4d495c6eSApple OSS Distributions  <fields length="64">
72*4d495c6eSApple OSS Distributions    <text_before_fields>
73*4d495c6eSApple OSS Distributions
74*4d495c6eSApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*4d495c6eSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*4d495c6eSApple OSS Distributions
77*4d495c6eSApple OSS Distributions    </text_before_fields>
78*4d495c6eSApple OSS Distributions
79*4d495c6eSApple OSS Distributions        <field
80*4d495c6eSApple OSS Distributions           id="0_63_32"
81*4d495c6eSApple OSS Distributions           is_variable_length="False"
82*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
83*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
85*4d495c6eSApple OSS Distributions           is_constant_value="False"
86*4d495c6eSApple OSS Distributions           rwtype="RES0"
87*4d495c6eSApple OSS Distributions        >
88*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
89*4d495c6eSApple OSS Distributions        <field_msb>63</field_msb>
90*4d495c6eSApple OSS Distributions        <field_lsb>32</field_lsb>
91*4d495c6eSApple OSS Distributions        <field_description order="before">
92*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*4d495c6eSApple OSS Distributions        </field_description>
94*4d495c6eSApple OSS Distributions        <field_values>
95*4d495c6eSApple OSS Distributions        </field_values>
96*4d495c6eSApple OSS Distributions      </field>
97*4d495c6eSApple OSS Distributions        <field
98*4d495c6eSApple OSS Distributions           id="EC_31_26"
99*4d495c6eSApple OSS Distributions           is_variable_length="False"
100*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
101*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
103*4d495c6eSApple OSS Distributions           is_constant_value="False"
104*4d495c6eSApple OSS Distributions        >
105*4d495c6eSApple OSS Distributions          <field_name>EC</field_name>
106*4d495c6eSApple OSS Distributions        <field_msb>31</field_msb>
107*4d495c6eSApple OSS Distributions        <field_lsb>26</field_lsb>
108*4d495c6eSApple OSS Distributions        <field_description order="before">
109*4d495c6eSApple OSS Distributions
110*4d495c6eSApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*4d495c6eSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*4d495c6eSApple OSS Distributions<list type="unordered">
113*4d495c6eSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*4d495c6eSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*4d495c6eSApple OSS Distributions</listitem></list>
116*4d495c6eSApple OSS Distributions<para>Possible values of the EC field are:</para>
117*4d495c6eSApple OSS Distributions
118*4d495c6eSApple OSS Distributions        </field_description>
119*4d495c6eSApple OSS Distributions        <field_values>
120*4d495c6eSApple OSS Distributions
121*4d495c6eSApple OSS Distributions
122*4d495c6eSApple OSS Distributions                <field_value_instance>
123*4d495c6eSApple OSS Distributions          <field_value>0b000000</field_value>
124*4d495c6eSApple OSS Distributions        <field_value_description>
125*4d495c6eSApple OSS Distributions  <para>Unknown reason.</para>
126*4d495c6eSApple OSS Distributions</field_value_description>
127*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*4d495c6eSApple OSS Distributions    </field_value_instance>
129*4d495c6eSApple OSS Distributions                <field_value_instance>
130*4d495c6eSApple OSS Distributions          <field_value>0b000001</field_value>
131*4d495c6eSApple OSS Distributions        <field_value_description>
132*4d495c6eSApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*4d495c6eSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*4d495c6eSApple OSS Distributions</field_value_description>
135*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*4d495c6eSApple OSS Distributions    </field_value_instance>
137*4d495c6eSApple OSS Distributions                <field_value_instance>
138*4d495c6eSApple OSS Distributions          <field_value>0b000011</field_value>
139*4d495c6eSApple OSS Distributions        <field_value_description>
140*4d495c6eSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*4d495c6eSApple OSS Distributions</field_value_description>
142*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*4d495c6eSApple OSS Distributions    </field_value_instance>
144*4d495c6eSApple OSS Distributions                <field_value_instance>
145*4d495c6eSApple OSS Distributions          <field_value>0b000100</field_value>
146*4d495c6eSApple OSS Distributions        <field_value_description>
147*4d495c6eSApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*4d495c6eSApple OSS Distributions</field_value_description>
149*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*4d495c6eSApple OSS Distributions    </field_value_instance>
151*4d495c6eSApple OSS Distributions                <field_value_instance>
152*4d495c6eSApple OSS Distributions          <field_value>0b000101</field_value>
153*4d495c6eSApple OSS Distributions        <field_value_description>
154*4d495c6eSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*4d495c6eSApple OSS Distributions</field_value_description>
156*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*4d495c6eSApple OSS Distributions    </field_value_instance>
158*4d495c6eSApple OSS Distributions                <field_value_instance>
159*4d495c6eSApple OSS Distributions          <field_value>0b000110</field_value>
160*4d495c6eSApple OSS Distributions        <field_value_description>
161*4d495c6eSApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*4d495c6eSApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*4d495c6eSApple OSS Distributions<list type="unordered">
164*4d495c6eSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*4d495c6eSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*4d495c6eSApple OSS Distributions</listitem></list>
167*4d495c6eSApple OSS Distributions</field_value_description>
168*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*4d495c6eSApple OSS Distributions    </field_value_instance>
170*4d495c6eSApple OSS Distributions                <field_value_instance>
171*4d495c6eSApple OSS Distributions          <field_value>0b000111</field_value>
172*4d495c6eSApple OSS Distributions        <field_value_description>
173*4d495c6eSApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*4d495c6eSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*4d495c6eSApple OSS Distributions</field_value_description>
176*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*4d495c6eSApple OSS Distributions    </field_value_instance>
178*4d495c6eSApple OSS Distributions                <field_value_instance>
179*4d495c6eSApple OSS Distributions          <field_value>0b001100</field_value>
180*4d495c6eSApple OSS Distributions        <field_value_description>
181*4d495c6eSApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*4d495c6eSApple OSS Distributions</field_value_description>
183*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*4d495c6eSApple OSS Distributions    </field_value_instance>
185*4d495c6eSApple OSS Distributions                  <field_value_instance>
186*4d495c6eSApple OSS Distributions          <field_value>0b001101</field_value>
187*4d495c6eSApple OSS Distributions        <field_value_description>
188*4d495c6eSApple OSS Distributions  <para>Branch Target Exception.</para>
189*4d495c6eSApple OSS Distributions</field_value_description>
190*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*4d495c6eSApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*4d495c6eSApple OSS Distributions    </field_value_instance>
193*4d495c6eSApple OSS Distributions                <field_value_instance>
194*4d495c6eSApple OSS Distributions          <field_value>0b001110</field_value>
195*4d495c6eSApple OSS Distributions        <field_value_description>
196*4d495c6eSApple OSS Distributions  <para>Illegal Execution state.</para>
197*4d495c6eSApple OSS Distributions</field_value_description>
198*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*4d495c6eSApple OSS Distributions    </field_value_instance>
200*4d495c6eSApple OSS Distributions                <field_value_instance>
201*4d495c6eSApple OSS Distributions          <field_value>0b010001</field_value>
202*4d495c6eSApple OSS Distributions        <field_value_description>
203*4d495c6eSApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*4d495c6eSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*4d495c6eSApple OSS Distributions</field_value_description>
206*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*4d495c6eSApple OSS Distributions    </field_value_instance>
208*4d495c6eSApple OSS Distributions                <field_value_instance>
209*4d495c6eSApple OSS Distributions          <field_value>0b010101</field_value>
210*4d495c6eSApple OSS Distributions        <field_value_description>
211*4d495c6eSApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*4d495c6eSApple OSS Distributions</field_value_description>
213*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*4d495c6eSApple OSS Distributions    </field_value_instance>
215*4d495c6eSApple OSS Distributions                <field_value_instance>
216*4d495c6eSApple OSS Distributions          <field_value>0b011000</field_value>
217*4d495c6eSApple OSS Distributions        <field_value_description>
218*4d495c6eSApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*4d495c6eSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*4d495c6eSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*4d495c6eSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*4d495c6eSApple OSS Distributions</field_value_description>
223*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*4d495c6eSApple OSS Distributions    </field_value_instance>
225*4d495c6eSApple OSS Distributions                <field_value_instance>
226*4d495c6eSApple OSS Distributions          <field_value>0b011001</field_value>
227*4d495c6eSApple OSS Distributions        <field_value_description>
228*4d495c6eSApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*4d495c6eSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*4d495c6eSApple OSS Distributions</field_value_description>
231*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*4d495c6eSApple OSS Distributions    </field_value_instance>
233*4d495c6eSApple OSS Distributions                <field_value_instance>
234*4d495c6eSApple OSS Distributions          <field_value>0b100000</field_value>
235*4d495c6eSApple OSS Distributions        <field_value_description>
236*4d495c6eSApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*4d495c6eSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*4d495c6eSApple OSS Distributions</field_value_description>
239*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*4d495c6eSApple OSS Distributions    </field_value_instance>
241*4d495c6eSApple OSS Distributions                <field_value_instance>
242*4d495c6eSApple OSS Distributions          <field_value>0b100001</field_value>
243*4d495c6eSApple OSS Distributions        <field_value_description>
244*4d495c6eSApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*4d495c6eSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*4d495c6eSApple OSS Distributions</field_value_description>
247*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*4d495c6eSApple OSS Distributions    </field_value_instance>
249*4d495c6eSApple OSS Distributions                <field_value_instance>
250*4d495c6eSApple OSS Distributions          <field_value>0b100010</field_value>
251*4d495c6eSApple OSS Distributions        <field_value_description>
252*4d495c6eSApple OSS Distributions  <para>PC alignment fault exception.</para>
253*4d495c6eSApple OSS Distributions</field_value_description>
254*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*4d495c6eSApple OSS Distributions    </field_value_instance>
256*4d495c6eSApple OSS Distributions                <field_value_instance>
257*4d495c6eSApple OSS Distributions          <field_value>0b100100</field_value>
258*4d495c6eSApple OSS Distributions        <field_value_description>
259*4d495c6eSApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*4d495c6eSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*4d495c6eSApple OSS Distributions</field_value_description>
262*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*4d495c6eSApple OSS Distributions    </field_value_instance>
264*4d495c6eSApple OSS Distributions                <field_value_instance>
265*4d495c6eSApple OSS Distributions          <field_value>0b100101</field_value>
266*4d495c6eSApple OSS Distributions        <field_value_description>
267*4d495c6eSApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*4d495c6eSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*4d495c6eSApple OSS Distributions</field_value_description>
270*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*4d495c6eSApple OSS Distributions    </field_value_instance>
272*4d495c6eSApple OSS Distributions                <field_value_instance>
273*4d495c6eSApple OSS Distributions          <field_value>0b100110</field_value>
274*4d495c6eSApple OSS Distributions        <field_value_description>
275*4d495c6eSApple OSS Distributions  <para>SP alignment fault exception.</para>
276*4d495c6eSApple OSS Distributions</field_value_description>
277*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*4d495c6eSApple OSS Distributions    </field_value_instance>
279*4d495c6eSApple OSS Distributions                <field_value_instance>
280*4d495c6eSApple OSS Distributions          <field_value>0b101000</field_value>
281*4d495c6eSApple OSS Distributions        <field_value_description>
282*4d495c6eSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*4d495c6eSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*4d495c6eSApple OSS Distributions</field_value_description>
285*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*4d495c6eSApple OSS Distributions    </field_value_instance>
287*4d495c6eSApple OSS Distributions                <field_value_instance>
288*4d495c6eSApple OSS Distributions          <field_value>0b101100</field_value>
289*4d495c6eSApple OSS Distributions        <field_value_description>
290*4d495c6eSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*4d495c6eSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*4d495c6eSApple OSS Distributions</field_value_description>
293*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*4d495c6eSApple OSS Distributions    </field_value_instance>
295*4d495c6eSApple OSS Distributions                <field_value_instance>
296*4d495c6eSApple OSS Distributions          <field_value>0b101111</field_value>
297*4d495c6eSApple OSS Distributions        <field_value_description>
298*4d495c6eSApple OSS Distributions  <para>SError interrupt.</para>
299*4d495c6eSApple OSS Distributions</field_value_description>
300*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*4d495c6eSApple OSS Distributions    </field_value_instance>
302*4d495c6eSApple OSS Distributions                <field_value_instance>
303*4d495c6eSApple OSS Distributions          <field_value>0b110000</field_value>
304*4d495c6eSApple OSS Distributions        <field_value_description>
305*4d495c6eSApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*4d495c6eSApple OSS Distributions</field_value_description>
307*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*4d495c6eSApple OSS Distributions    </field_value_instance>
309*4d495c6eSApple OSS Distributions                <field_value_instance>
310*4d495c6eSApple OSS Distributions          <field_value>0b110001</field_value>
311*4d495c6eSApple OSS Distributions        <field_value_description>
312*4d495c6eSApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*4d495c6eSApple OSS Distributions</field_value_description>
314*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*4d495c6eSApple OSS Distributions    </field_value_instance>
316*4d495c6eSApple OSS Distributions                <field_value_instance>
317*4d495c6eSApple OSS Distributions          <field_value>0b110010</field_value>
318*4d495c6eSApple OSS Distributions        <field_value_description>
319*4d495c6eSApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*4d495c6eSApple OSS Distributions</field_value_description>
321*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*4d495c6eSApple OSS Distributions    </field_value_instance>
323*4d495c6eSApple OSS Distributions                <field_value_instance>
324*4d495c6eSApple OSS Distributions          <field_value>0b110011</field_value>
325*4d495c6eSApple OSS Distributions        <field_value_description>
326*4d495c6eSApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*4d495c6eSApple OSS Distributions</field_value_description>
328*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*4d495c6eSApple OSS Distributions    </field_value_instance>
330*4d495c6eSApple OSS Distributions                <field_value_instance>
331*4d495c6eSApple OSS Distributions          <field_value>0b110100</field_value>
332*4d495c6eSApple OSS Distributions        <field_value_description>
333*4d495c6eSApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*4d495c6eSApple OSS Distributions</field_value_description>
335*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*4d495c6eSApple OSS Distributions    </field_value_instance>
337*4d495c6eSApple OSS Distributions                <field_value_instance>
338*4d495c6eSApple OSS Distributions          <field_value>0b110101</field_value>
339*4d495c6eSApple OSS Distributions        <field_value_description>
340*4d495c6eSApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*4d495c6eSApple OSS Distributions</field_value_description>
342*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*4d495c6eSApple OSS Distributions    </field_value_instance>
344*4d495c6eSApple OSS Distributions                <field_value_instance>
345*4d495c6eSApple OSS Distributions          <field_value>0b111000</field_value>
346*4d495c6eSApple OSS Distributions        <field_value_description>
347*4d495c6eSApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*4d495c6eSApple OSS Distributions</field_value_description>
349*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*4d495c6eSApple OSS Distributions    </field_value_instance>
351*4d495c6eSApple OSS Distributions                <field_value_instance>
352*4d495c6eSApple OSS Distributions          <field_value>0b111100</field_value>
353*4d495c6eSApple OSS Distributions        <field_value_description>
354*4d495c6eSApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*4d495c6eSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*4d495c6eSApple OSS Distributions</field_value_description>
357*4d495c6eSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*4d495c6eSApple OSS Distributions    </field_value_instance>
359*4d495c6eSApple OSS Distributions        </field_values>
360*4d495c6eSApple OSS Distributions            <field_description order="after">
361*4d495c6eSApple OSS Distributions
362*4d495c6eSApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*4d495c6eSApple OSS Distributions<list type="unordered">
364*4d495c6eSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*4d495c6eSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*4d495c6eSApple OSS Distributions</listitem></list>
367*4d495c6eSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*4d495c6eSApple OSS Distributions
369*4d495c6eSApple OSS Distributions            </field_description>
370*4d495c6eSApple OSS Distributions          <field_resets>
371*4d495c6eSApple OSS Distributions
372*4d495c6eSApple OSS Distributions    <field_reset>
373*4d495c6eSApple OSS Distributions
374*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*4d495c6eSApple OSS Distributions
376*4d495c6eSApple OSS Distributions    </field_reset>
377*4d495c6eSApple OSS Distributions</field_resets>
378*4d495c6eSApple OSS Distributions      </field>
379*4d495c6eSApple OSS Distributions        <field
380*4d495c6eSApple OSS Distributions           id="IL_25_25"
381*4d495c6eSApple OSS Distributions           is_variable_length="False"
382*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
383*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
385*4d495c6eSApple OSS Distributions           is_constant_value="False"
386*4d495c6eSApple OSS Distributions        >
387*4d495c6eSApple OSS Distributions          <field_name>IL</field_name>
388*4d495c6eSApple OSS Distributions        <field_msb>25</field_msb>
389*4d495c6eSApple OSS Distributions        <field_lsb>25</field_lsb>
390*4d495c6eSApple OSS Distributions        <field_description order="before">
391*4d495c6eSApple OSS Distributions
392*4d495c6eSApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*4d495c6eSApple OSS Distributions
394*4d495c6eSApple OSS Distributions        </field_description>
395*4d495c6eSApple OSS Distributions        <field_values>
396*4d495c6eSApple OSS Distributions
397*4d495c6eSApple OSS Distributions
398*4d495c6eSApple OSS Distributions                <field_value_instance>
399*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
400*4d495c6eSApple OSS Distributions        <field_value_description>
401*4d495c6eSApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*4d495c6eSApple OSS Distributions</field_value_description>
403*4d495c6eSApple OSS Distributions    </field_value_instance>
404*4d495c6eSApple OSS Distributions                <field_value_instance>
405*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
406*4d495c6eSApple OSS Distributions        <field_value_description>
407*4d495c6eSApple OSS Distributions  <list type="unordered">
408*4d495c6eSApple OSS Distributions<listitem><content>
409*4d495c6eSApple OSS Distributions<para>An SError interrupt.</para>
410*4d495c6eSApple OSS Distributions</content>
411*4d495c6eSApple OSS Distributions</listitem><listitem><content>
412*4d495c6eSApple OSS Distributions<para>An Instruction Abort exception.</para>
413*4d495c6eSApple OSS Distributions</content>
414*4d495c6eSApple OSS Distributions</listitem><listitem><content>
415*4d495c6eSApple OSS Distributions<para>A PC alignment fault exception.</para>
416*4d495c6eSApple OSS Distributions</content>
417*4d495c6eSApple OSS Distributions</listitem><listitem><content>
418*4d495c6eSApple OSS Distributions<para>An SP alignment fault exception.</para>
419*4d495c6eSApple OSS Distributions</content>
420*4d495c6eSApple OSS Distributions</listitem><listitem><content>
421*4d495c6eSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*4d495c6eSApple OSS Distributions</content>
423*4d495c6eSApple OSS Distributions</listitem><listitem><content>
424*4d495c6eSApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*4d495c6eSApple OSS Distributions</content>
426*4d495c6eSApple OSS Distributions</listitem><listitem><content>
427*4d495c6eSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*4d495c6eSApple OSS Distributions<list type="unordered">
429*4d495c6eSApple OSS Distributions<listitem><content>
430*4d495c6eSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*4d495c6eSApple OSS Distributions</content>
432*4d495c6eSApple OSS Distributions</listitem><listitem><content>
433*4d495c6eSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*4d495c6eSApple OSS Distributions</content>
435*4d495c6eSApple OSS Distributions</listitem></list>
436*4d495c6eSApple OSS Distributions</content>
437*4d495c6eSApple OSS Distributions</listitem><listitem><content>
438*4d495c6eSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*4d495c6eSApple OSS Distributions</content>
440*4d495c6eSApple OSS Distributions</listitem></list>
441*4d495c6eSApple OSS Distributions</field_value_description>
442*4d495c6eSApple OSS Distributions    </field_value_instance>
443*4d495c6eSApple OSS Distributions        </field_values>
444*4d495c6eSApple OSS Distributions          <field_resets>
445*4d495c6eSApple OSS Distributions
446*4d495c6eSApple OSS Distributions    <field_reset>
447*4d495c6eSApple OSS Distributions
448*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*4d495c6eSApple OSS Distributions
450*4d495c6eSApple OSS Distributions    </field_reset>
451*4d495c6eSApple OSS Distributions</field_resets>
452*4d495c6eSApple OSS Distributions      </field>
453*4d495c6eSApple OSS Distributions        <field
454*4d495c6eSApple OSS Distributions           id="ISS_24_0"
455*4d495c6eSApple OSS Distributions           is_variable_length="False"
456*4d495c6eSApple OSS Distributions           has_partial_fieldset="True"
457*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
459*4d495c6eSApple OSS Distributions           is_constant_value="False"
460*4d495c6eSApple OSS Distributions        >
461*4d495c6eSApple OSS Distributions          <field_name>ISS</field_name>
462*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
463*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
464*4d495c6eSApple OSS Distributions        <field_description order="before">
465*4d495c6eSApple OSS Distributions
466*4d495c6eSApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*4d495c6eSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*4d495c6eSApple OSS Distributions<list type="unordered">
469*4d495c6eSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*4d495c6eSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*4d495c6eSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*4d495c6eSApple OSS Distributions</listitem></list>
474*4d495c6eSApple OSS Distributions</content>
475*4d495c6eSApple OSS Distributions</listitem></list>
476*4d495c6eSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*4d495c6eSApple OSS Distributions
478*4d495c6eSApple OSS Distributions        </field_description>
479*4d495c6eSApple OSS Distributions        <field_values>
480*4d495c6eSApple OSS Distributions
481*4d495c6eSApple OSS Distributions               <field_value_name>I</field_value_name>
482*4d495c6eSApple OSS Distributions        </field_values>
483*4d495c6eSApple OSS Distributions          <field_resets>
484*4d495c6eSApple OSS Distributions
485*4d495c6eSApple OSS Distributions</field_resets>
486*4d495c6eSApple OSS Distributions            <partial_fieldset>
487*4d495c6eSApple OSS Distributions              <fields length="25">
488*4d495c6eSApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*4d495c6eSApple OSS Distributions    <text_before_fields>
490*4d495c6eSApple OSS Distributions
491*4d495c6eSApple OSS Distributions
492*4d495c6eSApple OSS Distributions
493*4d495c6eSApple OSS Distributions    </text_before_fields>
494*4d495c6eSApple OSS Distributions
495*4d495c6eSApple OSS Distributions        <field
496*4d495c6eSApple OSS Distributions           id="0_24_0"
497*4d495c6eSApple OSS Distributions           is_variable_length="False"
498*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
499*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
501*4d495c6eSApple OSS Distributions           is_constant_value="False"
502*4d495c6eSApple OSS Distributions           rwtype="RES0"
503*4d495c6eSApple OSS Distributions        >
504*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
505*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
506*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
507*4d495c6eSApple OSS Distributions        <field_description order="before">
508*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*4d495c6eSApple OSS Distributions        </field_description>
510*4d495c6eSApple OSS Distributions        <field_values>
511*4d495c6eSApple OSS Distributions        </field_values>
512*4d495c6eSApple OSS Distributions      </field>
513*4d495c6eSApple OSS Distributions    <text_after_fields>
514*4d495c6eSApple OSS Distributions
515*4d495c6eSApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*4d495c6eSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*4d495c6eSApple OSS Distributions<list type="unordered">
518*4d495c6eSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*4d495c6eSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*4d495c6eSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*4d495c6eSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*4d495c6eSApple OSS Distributions</listitem></list>
523*4d495c6eSApple OSS Distributions</content>
524*4d495c6eSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*4d495c6eSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*4d495c6eSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*4d495c6eSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*4d495c6eSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*4d495c6eSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*4d495c6eSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*4d495c6eSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*4d495c6eSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*4d495c6eSApple OSS Distributions</listitem></list>
534*4d495c6eSApple OSS Distributions</content>
535*4d495c6eSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*4d495c6eSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*4d495c6eSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*4d495c6eSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*4d495c6eSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*4d495c6eSApple OSS Distributions</listitem></list>
541*4d495c6eSApple OSS Distributions</content>
542*4d495c6eSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*4d495c6eSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*4d495c6eSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*4d495c6eSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*4d495c6eSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*4d495c6eSApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*4d495c6eSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*4d495c6eSApple OSS Distributions</listitem></list>
550*4d495c6eSApple OSS Distributions</content>
551*4d495c6eSApple OSS Distributions</listitem></list>
552*4d495c6eSApple OSS Distributions
553*4d495c6eSApple OSS Distributions    </text_after_fields>
554*4d495c6eSApple OSS Distributions  </fields>
555*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
556*4d495c6eSApple OSS Distributions
557*4d495c6eSApple OSS Distributions
558*4d495c6eSApple OSS Distributions
559*4d495c6eSApple OSS Distributions
560*4d495c6eSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*4d495c6eSApple OSS Distributions    </reg_fieldset>
562*4d495c6eSApple OSS Distributions            </partial_fieldset>
563*4d495c6eSApple OSS Distributions            <partial_fieldset>
564*4d495c6eSApple OSS Distributions              <fields length="25">
565*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*4d495c6eSApple OSS Distributions    <text_before_fields>
567*4d495c6eSApple OSS Distributions
568*4d495c6eSApple OSS Distributions
569*4d495c6eSApple OSS Distributions
570*4d495c6eSApple OSS Distributions    </text_before_fields>
571*4d495c6eSApple OSS Distributions
572*4d495c6eSApple OSS Distributions        <field
573*4d495c6eSApple OSS Distributions           id="CV_24_24"
574*4d495c6eSApple OSS Distributions           is_variable_length="False"
575*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
576*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
578*4d495c6eSApple OSS Distributions           is_constant_value="False"
579*4d495c6eSApple OSS Distributions        >
580*4d495c6eSApple OSS Distributions          <field_name>CV</field_name>
581*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
582*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
583*4d495c6eSApple OSS Distributions        <field_description order="before">
584*4d495c6eSApple OSS Distributions
585*4d495c6eSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*4d495c6eSApple OSS Distributions
587*4d495c6eSApple OSS Distributions        </field_description>
588*4d495c6eSApple OSS Distributions        <field_values>
589*4d495c6eSApple OSS Distributions
590*4d495c6eSApple OSS Distributions
591*4d495c6eSApple OSS Distributions                <field_value_instance>
592*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
593*4d495c6eSApple OSS Distributions        <field_value_description>
594*4d495c6eSApple OSS Distributions  <para>The COND field is not valid.</para>
595*4d495c6eSApple OSS Distributions</field_value_description>
596*4d495c6eSApple OSS Distributions    </field_value_instance>
597*4d495c6eSApple OSS Distributions                <field_value_instance>
598*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
599*4d495c6eSApple OSS Distributions        <field_value_description>
600*4d495c6eSApple OSS Distributions  <para>The COND field is valid.</para>
601*4d495c6eSApple OSS Distributions</field_value_description>
602*4d495c6eSApple OSS Distributions    </field_value_instance>
603*4d495c6eSApple OSS Distributions        </field_values>
604*4d495c6eSApple OSS Distributions            <field_description order="after">
605*4d495c6eSApple OSS Distributions
606*4d495c6eSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*4d495c6eSApple OSS Distributions<list type="unordered">
609*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*4d495c6eSApple OSS Distributions</listitem></list>
612*4d495c6eSApple OSS Distributions
613*4d495c6eSApple OSS Distributions            </field_description>
614*4d495c6eSApple OSS Distributions          <field_resets>
615*4d495c6eSApple OSS Distributions
616*4d495c6eSApple OSS Distributions    <field_reset>
617*4d495c6eSApple OSS Distributions
618*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*4d495c6eSApple OSS Distributions
620*4d495c6eSApple OSS Distributions    </field_reset>
621*4d495c6eSApple OSS Distributions</field_resets>
622*4d495c6eSApple OSS Distributions      </field>
623*4d495c6eSApple OSS Distributions        <field
624*4d495c6eSApple OSS Distributions           id="COND_23_20"
625*4d495c6eSApple OSS Distributions           is_variable_length="False"
626*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
627*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
629*4d495c6eSApple OSS Distributions           is_constant_value="False"
630*4d495c6eSApple OSS Distributions        >
631*4d495c6eSApple OSS Distributions          <field_name>COND</field_name>
632*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
633*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
634*4d495c6eSApple OSS Distributions        <field_description order="before">
635*4d495c6eSApple OSS Distributions
636*4d495c6eSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*4d495c6eSApple OSS Distributions<list type="unordered">
640*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*4d495c6eSApple OSS Distributions</listitem></list>
644*4d495c6eSApple OSS Distributions</content>
645*4d495c6eSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*4d495c6eSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*4d495c6eSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*4d495c6eSApple OSS Distributions</listitem></list>
649*4d495c6eSApple OSS Distributions</content>
650*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*4d495c6eSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*4d495c6eSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*4d495c6eSApple OSS Distributions</listitem></list>
654*4d495c6eSApple OSS Distributions</content>
655*4d495c6eSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*4d495c6eSApple OSS Distributions</listitem></list>
657*4d495c6eSApple OSS Distributions
658*4d495c6eSApple OSS Distributions        </field_description>
659*4d495c6eSApple OSS Distributions        <field_values>
660*4d495c6eSApple OSS Distributions
661*4d495c6eSApple OSS Distributions
662*4d495c6eSApple OSS Distributions        </field_values>
663*4d495c6eSApple OSS Distributions          <field_resets>
664*4d495c6eSApple OSS Distributions
665*4d495c6eSApple OSS Distributions    <field_reset>
666*4d495c6eSApple OSS Distributions
667*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*4d495c6eSApple OSS Distributions
669*4d495c6eSApple OSS Distributions    </field_reset>
670*4d495c6eSApple OSS Distributions</field_resets>
671*4d495c6eSApple OSS Distributions      </field>
672*4d495c6eSApple OSS Distributions        <field
673*4d495c6eSApple OSS Distributions           id="0_19_1"
674*4d495c6eSApple OSS Distributions           is_variable_length="False"
675*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
676*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
678*4d495c6eSApple OSS Distributions           is_constant_value="False"
679*4d495c6eSApple OSS Distributions           rwtype="RES0"
680*4d495c6eSApple OSS Distributions        >
681*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
682*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
683*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
684*4d495c6eSApple OSS Distributions        <field_description order="before">
685*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*4d495c6eSApple OSS Distributions        </field_description>
687*4d495c6eSApple OSS Distributions        <field_values>
688*4d495c6eSApple OSS Distributions        </field_values>
689*4d495c6eSApple OSS Distributions      </field>
690*4d495c6eSApple OSS Distributions        <field
691*4d495c6eSApple OSS Distributions           id="TI_0_0"
692*4d495c6eSApple OSS Distributions           is_variable_length="False"
693*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
694*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
696*4d495c6eSApple OSS Distributions           is_constant_value="False"
697*4d495c6eSApple OSS Distributions        >
698*4d495c6eSApple OSS Distributions          <field_name>TI</field_name>
699*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
700*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
701*4d495c6eSApple OSS Distributions        <field_description order="before">
702*4d495c6eSApple OSS Distributions
703*4d495c6eSApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*4d495c6eSApple OSS Distributions
705*4d495c6eSApple OSS Distributions        </field_description>
706*4d495c6eSApple OSS Distributions        <field_values>
707*4d495c6eSApple OSS Distributions
708*4d495c6eSApple OSS Distributions
709*4d495c6eSApple OSS Distributions                <field_value_instance>
710*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
711*4d495c6eSApple OSS Distributions        <field_value_description>
712*4d495c6eSApple OSS Distributions  <para>WFI trapped.</para>
713*4d495c6eSApple OSS Distributions</field_value_description>
714*4d495c6eSApple OSS Distributions    </field_value_instance>
715*4d495c6eSApple OSS Distributions                <field_value_instance>
716*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
717*4d495c6eSApple OSS Distributions        <field_value_description>
718*4d495c6eSApple OSS Distributions  <para>WFE trapped.</para>
719*4d495c6eSApple OSS Distributions</field_value_description>
720*4d495c6eSApple OSS Distributions    </field_value_instance>
721*4d495c6eSApple OSS Distributions        </field_values>
722*4d495c6eSApple OSS Distributions          <field_resets>
723*4d495c6eSApple OSS Distributions
724*4d495c6eSApple OSS Distributions    <field_reset>
725*4d495c6eSApple OSS Distributions
726*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*4d495c6eSApple OSS Distributions
728*4d495c6eSApple OSS Distributions    </field_reset>
729*4d495c6eSApple OSS Distributions</field_resets>
730*4d495c6eSApple OSS Distributions      </field>
731*4d495c6eSApple OSS Distributions    <text_after_fields>
732*4d495c6eSApple OSS Distributions
733*4d495c6eSApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*4d495c6eSApple OSS Distributions<list type="unordered">
735*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*4d495c6eSApple OSS Distributions</listitem></list>
739*4d495c6eSApple OSS Distributions
740*4d495c6eSApple OSS Distributions    </text_after_fields>
741*4d495c6eSApple OSS Distributions  </fields>
742*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
743*4d495c6eSApple OSS Distributions
744*4d495c6eSApple OSS Distributions
745*4d495c6eSApple OSS Distributions
746*4d495c6eSApple OSS Distributions
747*4d495c6eSApple OSS Distributions
748*4d495c6eSApple OSS Distributions
749*4d495c6eSApple OSS Distributions
750*4d495c6eSApple OSS Distributions
751*4d495c6eSApple OSS Distributions
752*4d495c6eSApple OSS Distributions
753*4d495c6eSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*4d495c6eSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*4d495c6eSApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*4d495c6eSApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*4d495c6eSApple OSS Distributions    </reg_fieldset>
758*4d495c6eSApple OSS Distributions            </partial_fieldset>
759*4d495c6eSApple OSS Distributions            <partial_fieldset>
760*4d495c6eSApple OSS Distributions              <fields length="25">
761*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*4d495c6eSApple OSS Distributions    <text_before_fields>
763*4d495c6eSApple OSS Distributions
764*4d495c6eSApple OSS Distributions
765*4d495c6eSApple OSS Distributions
766*4d495c6eSApple OSS Distributions    </text_before_fields>
767*4d495c6eSApple OSS Distributions
768*4d495c6eSApple OSS Distributions        <field
769*4d495c6eSApple OSS Distributions           id="CV_24_24"
770*4d495c6eSApple OSS Distributions           is_variable_length="False"
771*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
772*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
774*4d495c6eSApple OSS Distributions           is_constant_value="False"
775*4d495c6eSApple OSS Distributions        >
776*4d495c6eSApple OSS Distributions          <field_name>CV</field_name>
777*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
778*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
779*4d495c6eSApple OSS Distributions        <field_description order="before">
780*4d495c6eSApple OSS Distributions
781*4d495c6eSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*4d495c6eSApple OSS Distributions
783*4d495c6eSApple OSS Distributions        </field_description>
784*4d495c6eSApple OSS Distributions        <field_values>
785*4d495c6eSApple OSS Distributions
786*4d495c6eSApple OSS Distributions
787*4d495c6eSApple OSS Distributions                <field_value_instance>
788*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
789*4d495c6eSApple OSS Distributions        <field_value_description>
790*4d495c6eSApple OSS Distributions  <para>The COND field is not valid.</para>
791*4d495c6eSApple OSS Distributions</field_value_description>
792*4d495c6eSApple OSS Distributions    </field_value_instance>
793*4d495c6eSApple OSS Distributions                <field_value_instance>
794*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
795*4d495c6eSApple OSS Distributions        <field_value_description>
796*4d495c6eSApple OSS Distributions  <para>The COND field is valid.</para>
797*4d495c6eSApple OSS Distributions</field_value_description>
798*4d495c6eSApple OSS Distributions    </field_value_instance>
799*4d495c6eSApple OSS Distributions        </field_values>
800*4d495c6eSApple OSS Distributions            <field_description order="after">
801*4d495c6eSApple OSS Distributions
802*4d495c6eSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*4d495c6eSApple OSS Distributions<list type="unordered">
805*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*4d495c6eSApple OSS Distributions</listitem></list>
808*4d495c6eSApple OSS Distributions
809*4d495c6eSApple OSS Distributions            </field_description>
810*4d495c6eSApple OSS Distributions          <field_resets>
811*4d495c6eSApple OSS Distributions
812*4d495c6eSApple OSS Distributions    <field_reset>
813*4d495c6eSApple OSS Distributions
814*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*4d495c6eSApple OSS Distributions
816*4d495c6eSApple OSS Distributions    </field_reset>
817*4d495c6eSApple OSS Distributions</field_resets>
818*4d495c6eSApple OSS Distributions      </field>
819*4d495c6eSApple OSS Distributions        <field
820*4d495c6eSApple OSS Distributions           id="COND_23_20"
821*4d495c6eSApple OSS Distributions           is_variable_length="False"
822*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
823*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
825*4d495c6eSApple OSS Distributions           is_constant_value="False"
826*4d495c6eSApple OSS Distributions        >
827*4d495c6eSApple OSS Distributions          <field_name>COND</field_name>
828*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
829*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
830*4d495c6eSApple OSS Distributions        <field_description order="before">
831*4d495c6eSApple OSS Distributions
832*4d495c6eSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*4d495c6eSApple OSS Distributions<list type="unordered">
836*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*4d495c6eSApple OSS Distributions</listitem></list>
840*4d495c6eSApple OSS Distributions</content>
841*4d495c6eSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*4d495c6eSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*4d495c6eSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*4d495c6eSApple OSS Distributions</listitem></list>
845*4d495c6eSApple OSS Distributions</content>
846*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*4d495c6eSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*4d495c6eSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*4d495c6eSApple OSS Distributions</listitem></list>
850*4d495c6eSApple OSS Distributions</content>
851*4d495c6eSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*4d495c6eSApple OSS Distributions</listitem></list>
853*4d495c6eSApple OSS Distributions
854*4d495c6eSApple OSS Distributions        </field_description>
855*4d495c6eSApple OSS Distributions        <field_values>
856*4d495c6eSApple OSS Distributions
857*4d495c6eSApple OSS Distributions
858*4d495c6eSApple OSS Distributions        </field_values>
859*4d495c6eSApple OSS Distributions          <field_resets>
860*4d495c6eSApple OSS Distributions
861*4d495c6eSApple OSS Distributions    <field_reset>
862*4d495c6eSApple OSS Distributions
863*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*4d495c6eSApple OSS Distributions
865*4d495c6eSApple OSS Distributions    </field_reset>
866*4d495c6eSApple OSS Distributions</field_resets>
867*4d495c6eSApple OSS Distributions      </field>
868*4d495c6eSApple OSS Distributions        <field
869*4d495c6eSApple OSS Distributions           id="Opc2_19_17"
870*4d495c6eSApple OSS Distributions           is_variable_length="False"
871*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
872*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
874*4d495c6eSApple OSS Distributions           is_constant_value="False"
875*4d495c6eSApple OSS Distributions        >
876*4d495c6eSApple OSS Distributions          <field_name>Opc2</field_name>
877*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
878*4d495c6eSApple OSS Distributions        <field_lsb>17</field_lsb>
879*4d495c6eSApple OSS Distributions        <field_description order="before">
880*4d495c6eSApple OSS Distributions
881*4d495c6eSApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*4d495c6eSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*4d495c6eSApple OSS Distributions
884*4d495c6eSApple OSS Distributions        </field_description>
885*4d495c6eSApple OSS Distributions        <field_values>
886*4d495c6eSApple OSS Distributions
887*4d495c6eSApple OSS Distributions
888*4d495c6eSApple OSS Distributions        </field_values>
889*4d495c6eSApple OSS Distributions          <field_resets>
890*4d495c6eSApple OSS Distributions
891*4d495c6eSApple OSS Distributions    <field_reset>
892*4d495c6eSApple OSS Distributions
893*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*4d495c6eSApple OSS Distributions
895*4d495c6eSApple OSS Distributions    </field_reset>
896*4d495c6eSApple OSS Distributions</field_resets>
897*4d495c6eSApple OSS Distributions      </field>
898*4d495c6eSApple OSS Distributions        <field
899*4d495c6eSApple OSS Distributions           id="Opc1_16_14"
900*4d495c6eSApple OSS Distributions           is_variable_length="False"
901*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
902*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
904*4d495c6eSApple OSS Distributions           is_constant_value="False"
905*4d495c6eSApple OSS Distributions        >
906*4d495c6eSApple OSS Distributions          <field_name>Opc1</field_name>
907*4d495c6eSApple OSS Distributions        <field_msb>16</field_msb>
908*4d495c6eSApple OSS Distributions        <field_lsb>14</field_lsb>
909*4d495c6eSApple OSS Distributions        <field_description order="before">
910*4d495c6eSApple OSS Distributions
911*4d495c6eSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*4d495c6eSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*4d495c6eSApple OSS Distributions
914*4d495c6eSApple OSS Distributions        </field_description>
915*4d495c6eSApple OSS Distributions        <field_values>
916*4d495c6eSApple OSS Distributions
917*4d495c6eSApple OSS Distributions
918*4d495c6eSApple OSS Distributions        </field_values>
919*4d495c6eSApple OSS Distributions          <field_resets>
920*4d495c6eSApple OSS Distributions
921*4d495c6eSApple OSS Distributions    <field_reset>
922*4d495c6eSApple OSS Distributions
923*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*4d495c6eSApple OSS Distributions
925*4d495c6eSApple OSS Distributions    </field_reset>
926*4d495c6eSApple OSS Distributions</field_resets>
927*4d495c6eSApple OSS Distributions      </field>
928*4d495c6eSApple OSS Distributions        <field
929*4d495c6eSApple OSS Distributions           id="CRn_13_10"
930*4d495c6eSApple OSS Distributions           is_variable_length="False"
931*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
932*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
934*4d495c6eSApple OSS Distributions           is_constant_value="False"
935*4d495c6eSApple OSS Distributions        >
936*4d495c6eSApple OSS Distributions          <field_name>CRn</field_name>
937*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
938*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
939*4d495c6eSApple OSS Distributions        <field_description order="before">
940*4d495c6eSApple OSS Distributions
941*4d495c6eSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*4d495c6eSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*4d495c6eSApple OSS Distributions
944*4d495c6eSApple OSS Distributions        </field_description>
945*4d495c6eSApple OSS Distributions        <field_values>
946*4d495c6eSApple OSS Distributions
947*4d495c6eSApple OSS Distributions
948*4d495c6eSApple OSS Distributions        </field_values>
949*4d495c6eSApple OSS Distributions          <field_resets>
950*4d495c6eSApple OSS Distributions
951*4d495c6eSApple OSS Distributions    <field_reset>
952*4d495c6eSApple OSS Distributions
953*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*4d495c6eSApple OSS Distributions
955*4d495c6eSApple OSS Distributions    </field_reset>
956*4d495c6eSApple OSS Distributions</field_resets>
957*4d495c6eSApple OSS Distributions      </field>
958*4d495c6eSApple OSS Distributions        <field
959*4d495c6eSApple OSS Distributions           id="Rt_9_5"
960*4d495c6eSApple OSS Distributions           is_variable_length="False"
961*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
962*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
964*4d495c6eSApple OSS Distributions           is_constant_value="False"
965*4d495c6eSApple OSS Distributions        >
966*4d495c6eSApple OSS Distributions          <field_name>Rt</field_name>
967*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
968*4d495c6eSApple OSS Distributions        <field_lsb>5</field_lsb>
969*4d495c6eSApple OSS Distributions        <field_description order="before">
970*4d495c6eSApple OSS Distributions
971*4d495c6eSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*4d495c6eSApple OSS Distributions
973*4d495c6eSApple OSS Distributions        </field_description>
974*4d495c6eSApple OSS Distributions        <field_values>
975*4d495c6eSApple OSS Distributions
976*4d495c6eSApple OSS Distributions
977*4d495c6eSApple OSS Distributions        </field_values>
978*4d495c6eSApple OSS Distributions          <field_resets>
979*4d495c6eSApple OSS Distributions
980*4d495c6eSApple OSS Distributions    <field_reset>
981*4d495c6eSApple OSS Distributions
982*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*4d495c6eSApple OSS Distributions
984*4d495c6eSApple OSS Distributions    </field_reset>
985*4d495c6eSApple OSS Distributions</field_resets>
986*4d495c6eSApple OSS Distributions      </field>
987*4d495c6eSApple OSS Distributions        <field
988*4d495c6eSApple OSS Distributions           id="CRm_4_1"
989*4d495c6eSApple OSS Distributions           is_variable_length="False"
990*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
991*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
993*4d495c6eSApple OSS Distributions           is_constant_value="False"
994*4d495c6eSApple OSS Distributions        >
995*4d495c6eSApple OSS Distributions          <field_name>CRm</field_name>
996*4d495c6eSApple OSS Distributions        <field_msb>4</field_msb>
997*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
998*4d495c6eSApple OSS Distributions        <field_description order="before">
999*4d495c6eSApple OSS Distributions
1000*4d495c6eSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*4d495c6eSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*4d495c6eSApple OSS Distributions
1003*4d495c6eSApple OSS Distributions        </field_description>
1004*4d495c6eSApple OSS Distributions        <field_values>
1005*4d495c6eSApple OSS Distributions
1006*4d495c6eSApple OSS Distributions
1007*4d495c6eSApple OSS Distributions        </field_values>
1008*4d495c6eSApple OSS Distributions          <field_resets>
1009*4d495c6eSApple OSS Distributions
1010*4d495c6eSApple OSS Distributions    <field_reset>
1011*4d495c6eSApple OSS Distributions
1012*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*4d495c6eSApple OSS Distributions
1014*4d495c6eSApple OSS Distributions    </field_reset>
1015*4d495c6eSApple OSS Distributions</field_resets>
1016*4d495c6eSApple OSS Distributions      </field>
1017*4d495c6eSApple OSS Distributions        <field
1018*4d495c6eSApple OSS Distributions           id="Direction_0_0"
1019*4d495c6eSApple OSS Distributions           is_variable_length="False"
1020*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1021*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1023*4d495c6eSApple OSS Distributions           is_constant_value="False"
1024*4d495c6eSApple OSS Distributions        >
1025*4d495c6eSApple OSS Distributions          <field_name>Direction</field_name>
1026*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
1027*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
1028*4d495c6eSApple OSS Distributions        <field_description order="before">
1029*4d495c6eSApple OSS Distributions
1030*4d495c6eSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*4d495c6eSApple OSS Distributions
1032*4d495c6eSApple OSS Distributions        </field_description>
1033*4d495c6eSApple OSS Distributions        <field_values>
1034*4d495c6eSApple OSS Distributions
1035*4d495c6eSApple OSS Distributions
1036*4d495c6eSApple OSS Distributions                <field_value_instance>
1037*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1038*4d495c6eSApple OSS Distributions        <field_value_description>
1039*4d495c6eSApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*4d495c6eSApple OSS Distributions</field_value_description>
1041*4d495c6eSApple OSS Distributions    </field_value_instance>
1042*4d495c6eSApple OSS Distributions                <field_value_instance>
1043*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1044*4d495c6eSApple OSS Distributions        <field_value_description>
1045*4d495c6eSApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*4d495c6eSApple OSS Distributions</field_value_description>
1047*4d495c6eSApple OSS Distributions    </field_value_instance>
1048*4d495c6eSApple OSS Distributions        </field_values>
1049*4d495c6eSApple OSS Distributions          <field_resets>
1050*4d495c6eSApple OSS Distributions
1051*4d495c6eSApple OSS Distributions    <field_reset>
1052*4d495c6eSApple OSS Distributions
1053*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*4d495c6eSApple OSS Distributions
1055*4d495c6eSApple OSS Distributions    </field_reset>
1056*4d495c6eSApple OSS Distributions</field_resets>
1057*4d495c6eSApple OSS Distributions      </field>
1058*4d495c6eSApple OSS Distributions    <text_after_fields>
1059*4d495c6eSApple OSS Distributions
1060*4d495c6eSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*4d495c6eSApple OSS Distributions<list type="unordered">
1062*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*4d495c6eSApple OSS Distributions</listitem></list>
1081*4d495c6eSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*4d495c6eSApple OSS Distributions<list type="unordered">
1083*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*4d495c6eSApple OSS Distributions</listitem></list>
1094*4d495c6eSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*4d495c6eSApple OSS Distributions
1096*4d495c6eSApple OSS Distributions    </text_after_fields>
1097*4d495c6eSApple OSS Distributions  </fields>
1098*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
1099*4d495c6eSApple OSS Distributions
1100*4d495c6eSApple OSS Distributions
1101*4d495c6eSApple OSS Distributions
1102*4d495c6eSApple OSS Distributions
1103*4d495c6eSApple OSS Distributions
1104*4d495c6eSApple OSS Distributions
1105*4d495c6eSApple OSS Distributions
1106*4d495c6eSApple OSS Distributions
1107*4d495c6eSApple OSS Distributions
1108*4d495c6eSApple OSS Distributions
1109*4d495c6eSApple OSS Distributions
1110*4d495c6eSApple OSS Distributions
1111*4d495c6eSApple OSS Distributions
1112*4d495c6eSApple OSS Distributions
1113*4d495c6eSApple OSS Distributions
1114*4d495c6eSApple OSS Distributions
1115*4d495c6eSApple OSS Distributions
1116*4d495c6eSApple OSS Distributions
1117*4d495c6eSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*4d495c6eSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*4d495c6eSApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*4d495c6eSApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*4d495c6eSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*4d495c6eSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*4d495c6eSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*4d495c6eSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*4d495c6eSApple OSS Distributions    </reg_fieldset>
1126*4d495c6eSApple OSS Distributions            </partial_fieldset>
1127*4d495c6eSApple OSS Distributions            <partial_fieldset>
1128*4d495c6eSApple OSS Distributions              <fields length="25">
1129*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*4d495c6eSApple OSS Distributions    <text_before_fields>
1131*4d495c6eSApple OSS Distributions
1132*4d495c6eSApple OSS Distributions
1133*4d495c6eSApple OSS Distributions
1134*4d495c6eSApple OSS Distributions    </text_before_fields>
1135*4d495c6eSApple OSS Distributions
1136*4d495c6eSApple OSS Distributions        <field
1137*4d495c6eSApple OSS Distributions           id="CV_24_24"
1138*4d495c6eSApple OSS Distributions           is_variable_length="False"
1139*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1140*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1142*4d495c6eSApple OSS Distributions           is_constant_value="False"
1143*4d495c6eSApple OSS Distributions        >
1144*4d495c6eSApple OSS Distributions          <field_name>CV</field_name>
1145*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
1146*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
1147*4d495c6eSApple OSS Distributions        <field_description order="before">
1148*4d495c6eSApple OSS Distributions
1149*4d495c6eSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*4d495c6eSApple OSS Distributions
1151*4d495c6eSApple OSS Distributions        </field_description>
1152*4d495c6eSApple OSS Distributions        <field_values>
1153*4d495c6eSApple OSS Distributions
1154*4d495c6eSApple OSS Distributions
1155*4d495c6eSApple OSS Distributions                <field_value_instance>
1156*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1157*4d495c6eSApple OSS Distributions        <field_value_description>
1158*4d495c6eSApple OSS Distributions  <para>The COND field is not valid.</para>
1159*4d495c6eSApple OSS Distributions</field_value_description>
1160*4d495c6eSApple OSS Distributions    </field_value_instance>
1161*4d495c6eSApple OSS Distributions                <field_value_instance>
1162*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1163*4d495c6eSApple OSS Distributions        <field_value_description>
1164*4d495c6eSApple OSS Distributions  <para>The COND field is valid.</para>
1165*4d495c6eSApple OSS Distributions</field_value_description>
1166*4d495c6eSApple OSS Distributions    </field_value_instance>
1167*4d495c6eSApple OSS Distributions        </field_values>
1168*4d495c6eSApple OSS Distributions            <field_description order="after">
1169*4d495c6eSApple OSS Distributions
1170*4d495c6eSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*4d495c6eSApple OSS Distributions<list type="unordered">
1173*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*4d495c6eSApple OSS Distributions</listitem></list>
1176*4d495c6eSApple OSS Distributions
1177*4d495c6eSApple OSS Distributions            </field_description>
1178*4d495c6eSApple OSS Distributions          <field_resets>
1179*4d495c6eSApple OSS Distributions
1180*4d495c6eSApple OSS Distributions    <field_reset>
1181*4d495c6eSApple OSS Distributions
1182*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*4d495c6eSApple OSS Distributions
1184*4d495c6eSApple OSS Distributions    </field_reset>
1185*4d495c6eSApple OSS Distributions</field_resets>
1186*4d495c6eSApple OSS Distributions      </field>
1187*4d495c6eSApple OSS Distributions        <field
1188*4d495c6eSApple OSS Distributions           id="COND_23_20"
1189*4d495c6eSApple OSS Distributions           is_variable_length="False"
1190*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1191*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1193*4d495c6eSApple OSS Distributions           is_constant_value="False"
1194*4d495c6eSApple OSS Distributions        >
1195*4d495c6eSApple OSS Distributions          <field_name>COND</field_name>
1196*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
1197*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
1198*4d495c6eSApple OSS Distributions        <field_description order="before">
1199*4d495c6eSApple OSS Distributions
1200*4d495c6eSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*4d495c6eSApple OSS Distributions<list type="unordered">
1204*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*4d495c6eSApple OSS Distributions</listitem></list>
1208*4d495c6eSApple OSS Distributions</content>
1209*4d495c6eSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*4d495c6eSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*4d495c6eSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*4d495c6eSApple OSS Distributions</listitem></list>
1213*4d495c6eSApple OSS Distributions</content>
1214*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*4d495c6eSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*4d495c6eSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*4d495c6eSApple OSS Distributions</listitem></list>
1218*4d495c6eSApple OSS Distributions</content>
1219*4d495c6eSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*4d495c6eSApple OSS Distributions</listitem></list>
1221*4d495c6eSApple OSS Distributions
1222*4d495c6eSApple OSS Distributions        </field_description>
1223*4d495c6eSApple OSS Distributions        <field_values>
1224*4d495c6eSApple OSS Distributions
1225*4d495c6eSApple OSS Distributions
1226*4d495c6eSApple OSS Distributions        </field_values>
1227*4d495c6eSApple OSS Distributions          <field_resets>
1228*4d495c6eSApple OSS Distributions
1229*4d495c6eSApple OSS Distributions    <field_reset>
1230*4d495c6eSApple OSS Distributions
1231*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*4d495c6eSApple OSS Distributions
1233*4d495c6eSApple OSS Distributions    </field_reset>
1234*4d495c6eSApple OSS Distributions</field_resets>
1235*4d495c6eSApple OSS Distributions      </field>
1236*4d495c6eSApple OSS Distributions        <field
1237*4d495c6eSApple OSS Distributions           id="Opc1_19_16"
1238*4d495c6eSApple OSS Distributions           is_variable_length="False"
1239*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1240*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1242*4d495c6eSApple OSS Distributions           is_constant_value="False"
1243*4d495c6eSApple OSS Distributions        >
1244*4d495c6eSApple OSS Distributions          <field_name>Opc1</field_name>
1245*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
1246*4d495c6eSApple OSS Distributions        <field_lsb>16</field_lsb>
1247*4d495c6eSApple OSS Distributions        <field_description order="before">
1248*4d495c6eSApple OSS Distributions
1249*4d495c6eSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*4d495c6eSApple OSS Distributions
1251*4d495c6eSApple OSS Distributions        </field_description>
1252*4d495c6eSApple OSS Distributions        <field_values>
1253*4d495c6eSApple OSS Distributions
1254*4d495c6eSApple OSS Distributions
1255*4d495c6eSApple OSS Distributions        </field_values>
1256*4d495c6eSApple OSS Distributions          <field_resets>
1257*4d495c6eSApple OSS Distributions
1258*4d495c6eSApple OSS Distributions    <field_reset>
1259*4d495c6eSApple OSS Distributions
1260*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*4d495c6eSApple OSS Distributions
1262*4d495c6eSApple OSS Distributions    </field_reset>
1263*4d495c6eSApple OSS Distributions</field_resets>
1264*4d495c6eSApple OSS Distributions      </field>
1265*4d495c6eSApple OSS Distributions        <field
1266*4d495c6eSApple OSS Distributions           id="0_15_15"
1267*4d495c6eSApple OSS Distributions           is_variable_length="False"
1268*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1269*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1271*4d495c6eSApple OSS Distributions           is_constant_value="False"
1272*4d495c6eSApple OSS Distributions           rwtype="RES0"
1273*4d495c6eSApple OSS Distributions        >
1274*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
1275*4d495c6eSApple OSS Distributions        <field_msb>15</field_msb>
1276*4d495c6eSApple OSS Distributions        <field_lsb>15</field_lsb>
1277*4d495c6eSApple OSS Distributions        <field_description order="before">
1278*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*4d495c6eSApple OSS Distributions        </field_description>
1280*4d495c6eSApple OSS Distributions        <field_values>
1281*4d495c6eSApple OSS Distributions        </field_values>
1282*4d495c6eSApple OSS Distributions      </field>
1283*4d495c6eSApple OSS Distributions        <field
1284*4d495c6eSApple OSS Distributions           id="Rt2_14_10"
1285*4d495c6eSApple OSS Distributions           is_variable_length="False"
1286*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1287*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1289*4d495c6eSApple OSS Distributions           is_constant_value="False"
1290*4d495c6eSApple OSS Distributions        >
1291*4d495c6eSApple OSS Distributions          <field_name>Rt2</field_name>
1292*4d495c6eSApple OSS Distributions        <field_msb>14</field_msb>
1293*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
1294*4d495c6eSApple OSS Distributions        <field_description order="before">
1295*4d495c6eSApple OSS Distributions
1296*4d495c6eSApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*4d495c6eSApple OSS Distributions
1298*4d495c6eSApple OSS Distributions        </field_description>
1299*4d495c6eSApple OSS Distributions        <field_values>
1300*4d495c6eSApple OSS Distributions
1301*4d495c6eSApple OSS Distributions
1302*4d495c6eSApple OSS Distributions        </field_values>
1303*4d495c6eSApple OSS Distributions          <field_resets>
1304*4d495c6eSApple OSS Distributions
1305*4d495c6eSApple OSS Distributions    <field_reset>
1306*4d495c6eSApple OSS Distributions
1307*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*4d495c6eSApple OSS Distributions
1309*4d495c6eSApple OSS Distributions    </field_reset>
1310*4d495c6eSApple OSS Distributions</field_resets>
1311*4d495c6eSApple OSS Distributions      </field>
1312*4d495c6eSApple OSS Distributions        <field
1313*4d495c6eSApple OSS Distributions           id="Rt_9_5"
1314*4d495c6eSApple OSS Distributions           is_variable_length="False"
1315*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1316*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1318*4d495c6eSApple OSS Distributions           is_constant_value="False"
1319*4d495c6eSApple OSS Distributions        >
1320*4d495c6eSApple OSS Distributions          <field_name>Rt</field_name>
1321*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
1322*4d495c6eSApple OSS Distributions        <field_lsb>5</field_lsb>
1323*4d495c6eSApple OSS Distributions        <field_description order="before">
1324*4d495c6eSApple OSS Distributions
1325*4d495c6eSApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*4d495c6eSApple OSS Distributions
1327*4d495c6eSApple OSS Distributions        </field_description>
1328*4d495c6eSApple OSS Distributions        <field_values>
1329*4d495c6eSApple OSS Distributions
1330*4d495c6eSApple OSS Distributions
1331*4d495c6eSApple OSS Distributions        </field_values>
1332*4d495c6eSApple OSS Distributions          <field_resets>
1333*4d495c6eSApple OSS Distributions
1334*4d495c6eSApple OSS Distributions    <field_reset>
1335*4d495c6eSApple OSS Distributions
1336*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*4d495c6eSApple OSS Distributions
1338*4d495c6eSApple OSS Distributions    </field_reset>
1339*4d495c6eSApple OSS Distributions</field_resets>
1340*4d495c6eSApple OSS Distributions      </field>
1341*4d495c6eSApple OSS Distributions        <field
1342*4d495c6eSApple OSS Distributions           id="CRm_4_1"
1343*4d495c6eSApple OSS Distributions           is_variable_length="False"
1344*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1345*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1347*4d495c6eSApple OSS Distributions           is_constant_value="False"
1348*4d495c6eSApple OSS Distributions        >
1349*4d495c6eSApple OSS Distributions          <field_name>CRm</field_name>
1350*4d495c6eSApple OSS Distributions        <field_msb>4</field_msb>
1351*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
1352*4d495c6eSApple OSS Distributions        <field_description order="before">
1353*4d495c6eSApple OSS Distributions
1354*4d495c6eSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*4d495c6eSApple OSS Distributions
1356*4d495c6eSApple OSS Distributions        </field_description>
1357*4d495c6eSApple OSS Distributions        <field_values>
1358*4d495c6eSApple OSS Distributions
1359*4d495c6eSApple OSS Distributions
1360*4d495c6eSApple OSS Distributions        </field_values>
1361*4d495c6eSApple OSS Distributions          <field_resets>
1362*4d495c6eSApple OSS Distributions
1363*4d495c6eSApple OSS Distributions    <field_reset>
1364*4d495c6eSApple OSS Distributions
1365*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*4d495c6eSApple OSS Distributions
1367*4d495c6eSApple OSS Distributions    </field_reset>
1368*4d495c6eSApple OSS Distributions</field_resets>
1369*4d495c6eSApple OSS Distributions      </field>
1370*4d495c6eSApple OSS Distributions        <field
1371*4d495c6eSApple OSS Distributions           id="Direction_0_0"
1372*4d495c6eSApple OSS Distributions           is_variable_length="False"
1373*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1374*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1376*4d495c6eSApple OSS Distributions           is_constant_value="False"
1377*4d495c6eSApple OSS Distributions        >
1378*4d495c6eSApple OSS Distributions          <field_name>Direction</field_name>
1379*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
1380*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
1381*4d495c6eSApple OSS Distributions        <field_description order="before">
1382*4d495c6eSApple OSS Distributions
1383*4d495c6eSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*4d495c6eSApple OSS Distributions
1385*4d495c6eSApple OSS Distributions        </field_description>
1386*4d495c6eSApple OSS Distributions        <field_values>
1387*4d495c6eSApple OSS Distributions
1388*4d495c6eSApple OSS Distributions
1389*4d495c6eSApple OSS Distributions                <field_value_instance>
1390*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1391*4d495c6eSApple OSS Distributions        <field_value_description>
1392*4d495c6eSApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*4d495c6eSApple OSS Distributions</field_value_description>
1394*4d495c6eSApple OSS Distributions    </field_value_instance>
1395*4d495c6eSApple OSS Distributions                <field_value_instance>
1396*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1397*4d495c6eSApple OSS Distributions        <field_value_description>
1398*4d495c6eSApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*4d495c6eSApple OSS Distributions</field_value_description>
1400*4d495c6eSApple OSS Distributions    </field_value_instance>
1401*4d495c6eSApple OSS Distributions        </field_values>
1402*4d495c6eSApple OSS Distributions          <field_resets>
1403*4d495c6eSApple OSS Distributions
1404*4d495c6eSApple OSS Distributions    <field_reset>
1405*4d495c6eSApple OSS Distributions
1406*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*4d495c6eSApple OSS Distributions
1408*4d495c6eSApple OSS Distributions    </field_reset>
1409*4d495c6eSApple OSS Distributions</field_resets>
1410*4d495c6eSApple OSS Distributions      </field>
1411*4d495c6eSApple OSS Distributions    <text_after_fields>
1412*4d495c6eSApple OSS Distributions
1413*4d495c6eSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*4d495c6eSApple OSS Distributions<list type="unordered">
1415*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*4d495c6eSApple OSS Distributions</listitem></list>
1426*4d495c6eSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*4d495c6eSApple OSS Distributions<list type="unordered">
1428*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*4d495c6eSApple OSS Distributions</listitem></list>
1436*4d495c6eSApple OSS Distributions
1437*4d495c6eSApple OSS Distributions    </text_after_fields>
1438*4d495c6eSApple OSS Distributions  </fields>
1439*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
1440*4d495c6eSApple OSS Distributions
1441*4d495c6eSApple OSS Distributions
1442*4d495c6eSApple OSS Distributions
1443*4d495c6eSApple OSS Distributions
1444*4d495c6eSApple OSS Distributions
1445*4d495c6eSApple OSS Distributions
1446*4d495c6eSApple OSS Distributions
1447*4d495c6eSApple OSS Distributions
1448*4d495c6eSApple OSS Distributions
1449*4d495c6eSApple OSS Distributions
1450*4d495c6eSApple OSS Distributions
1451*4d495c6eSApple OSS Distributions
1452*4d495c6eSApple OSS Distributions
1453*4d495c6eSApple OSS Distributions
1454*4d495c6eSApple OSS Distributions
1455*4d495c6eSApple OSS Distributions
1456*4d495c6eSApple OSS Distributions
1457*4d495c6eSApple OSS Distributions
1458*4d495c6eSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*4d495c6eSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*4d495c6eSApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*4d495c6eSApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*4d495c6eSApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*4d495c6eSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*4d495c6eSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*4d495c6eSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*4d495c6eSApple OSS Distributions    </reg_fieldset>
1467*4d495c6eSApple OSS Distributions            </partial_fieldset>
1468*4d495c6eSApple OSS Distributions            <partial_fieldset>
1469*4d495c6eSApple OSS Distributions              <fields length="25">
1470*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*4d495c6eSApple OSS Distributions    <text_before_fields>
1472*4d495c6eSApple OSS Distributions
1473*4d495c6eSApple OSS Distributions
1474*4d495c6eSApple OSS Distributions
1475*4d495c6eSApple OSS Distributions    </text_before_fields>
1476*4d495c6eSApple OSS Distributions
1477*4d495c6eSApple OSS Distributions        <field
1478*4d495c6eSApple OSS Distributions           id="CV_24_24"
1479*4d495c6eSApple OSS Distributions           is_variable_length="False"
1480*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1481*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1483*4d495c6eSApple OSS Distributions           is_constant_value="False"
1484*4d495c6eSApple OSS Distributions        >
1485*4d495c6eSApple OSS Distributions          <field_name>CV</field_name>
1486*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
1487*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
1488*4d495c6eSApple OSS Distributions        <field_description order="before">
1489*4d495c6eSApple OSS Distributions
1490*4d495c6eSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*4d495c6eSApple OSS Distributions
1492*4d495c6eSApple OSS Distributions        </field_description>
1493*4d495c6eSApple OSS Distributions        <field_values>
1494*4d495c6eSApple OSS Distributions
1495*4d495c6eSApple OSS Distributions
1496*4d495c6eSApple OSS Distributions                <field_value_instance>
1497*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1498*4d495c6eSApple OSS Distributions        <field_value_description>
1499*4d495c6eSApple OSS Distributions  <para>The COND field is not valid.</para>
1500*4d495c6eSApple OSS Distributions</field_value_description>
1501*4d495c6eSApple OSS Distributions    </field_value_instance>
1502*4d495c6eSApple OSS Distributions                <field_value_instance>
1503*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1504*4d495c6eSApple OSS Distributions        <field_value_description>
1505*4d495c6eSApple OSS Distributions  <para>The COND field is valid.</para>
1506*4d495c6eSApple OSS Distributions</field_value_description>
1507*4d495c6eSApple OSS Distributions    </field_value_instance>
1508*4d495c6eSApple OSS Distributions        </field_values>
1509*4d495c6eSApple OSS Distributions            <field_description order="after">
1510*4d495c6eSApple OSS Distributions
1511*4d495c6eSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*4d495c6eSApple OSS Distributions<list type="unordered">
1514*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*4d495c6eSApple OSS Distributions</listitem></list>
1517*4d495c6eSApple OSS Distributions
1518*4d495c6eSApple OSS Distributions            </field_description>
1519*4d495c6eSApple OSS Distributions          <field_resets>
1520*4d495c6eSApple OSS Distributions
1521*4d495c6eSApple OSS Distributions    <field_reset>
1522*4d495c6eSApple OSS Distributions
1523*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*4d495c6eSApple OSS Distributions
1525*4d495c6eSApple OSS Distributions    </field_reset>
1526*4d495c6eSApple OSS Distributions</field_resets>
1527*4d495c6eSApple OSS Distributions      </field>
1528*4d495c6eSApple OSS Distributions        <field
1529*4d495c6eSApple OSS Distributions           id="COND_23_20"
1530*4d495c6eSApple OSS Distributions           is_variable_length="False"
1531*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1532*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1534*4d495c6eSApple OSS Distributions           is_constant_value="False"
1535*4d495c6eSApple OSS Distributions        >
1536*4d495c6eSApple OSS Distributions          <field_name>COND</field_name>
1537*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
1538*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
1539*4d495c6eSApple OSS Distributions        <field_description order="before">
1540*4d495c6eSApple OSS Distributions
1541*4d495c6eSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*4d495c6eSApple OSS Distributions<list type="unordered">
1545*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*4d495c6eSApple OSS Distributions</listitem></list>
1549*4d495c6eSApple OSS Distributions</content>
1550*4d495c6eSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*4d495c6eSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*4d495c6eSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*4d495c6eSApple OSS Distributions</listitem></list>
1554*4d495c6eSApple OSS Distributions</content>
1555*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*4d495c6eSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*4d495c6eSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*4d495c6eSApple OSS Distributions</listitem></list>
1559*4d495c6eSApple OSS Distributions</content>
1560*4d495c6eSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*4d495c6eSApple OSS Distributions</listitem></list>
1562*4d495c6eSApple OSS Distributions
1563*4d495c6eSApple OSS Distributions        </field_description>
1564*4d495c6eSApple OSS Distributions        <field_values>
1565*4d495c6eSApple OSS Distributions
1566*4d495c6eSApple OSS Distributions
1567*4d495c6eSApple OSS Distributions        </field_values>
1568*4d495c6eSApple OSS Distributions          <field_resets>
1569*4d495c6eSApple OSS Distributions
1570*4d495c6eSApple OSS Distributions    <field_reset>
1571*4d495c6eSApple OSS Distributions
1572*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*4d495c6eSApple OSS Distributions
1574*4d495c6eSApple OSS Distributions    </field_reset>
1575*4d495c6eSApple OSS Distributions</field_resets>
1576*4d495c6eSApple OSS Distributions      </field>
1577*4d495c6eSApple OSS Distributions        <field
1578*4d495c6eSApple OSS Distributions           id="imm8_19_12"
1579*4d495c6eSApple OSS Distributions           is_variable_length="False"
1580*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1581*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1583*4d495c6eSApple OSS Distributions           is_constant_value="False"
1584*4d495c6eSApple OSS Distributions        >
1585*4d495c6eSApple OSS Distributions          <field_name>imm8</field_name>
1586*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
1587*4d495c6eSApple OSS Distributions        <field_lsb>12</field_lsb>
1588*4d495c6eSApple OSS Distributions        <field_description order="before">
1589*4d495c6eSApple OSS Distributions
1590*4d495c6eSApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*4d495c6eSApple OSS Distributions
1592*4d495c6eSApple OSS Distributions        </field_description>
1593*4d495c6eSApple OSS Distributions        <field_values>
1594*4d495c6eSApple OSS Distributions
1595*4d495c6eSApple OSS Distributions
1596*4d495c6eSApple OSS Distributions        </field_values>
1597*4d495c6eSApple OSS Distributions          <field_resets>
1598*4d495c6eSApple OSS Distributions
1599*4d495c6eSApple OSS Distributions    <field_reset>
1600*4d495c6eSApple OSS Distributions
1601*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*4d495c6eSApple OSS Distributions
1603*4d495c6eSApple OSS Distributions    </field_reset>
1604*4d495c6eSApple OSS Distributions</field_resets>
1605*4d495c6eSApple OSS Distributions      </field>
1606*4d495c6eSApple OSS Distributions        <field
1607*4d495c6eSApple OSS Distributions           id="0_11_10"
1608*4d495c6eSApple OSS Distributions           is_variable_length="False"
1609*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1610*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1612*4d495c6eSApple OSS Distributions           is_constant_value="False"
1613*4d495c6eSApple OSS Distributions           rwtype="RES0"
1614*4d495c6eSApple OSS Distributions        >
1615*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
1616*4d495c6eSApple OSS Distributions        <field_msb>11</field_msb>
1617*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
1618*4d495c6eSApple OSS Distributions        <field_description order="before">
1619*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*4d495c6eSApple OSS Distributions        </field_description>
1621*4d495c6eSApple OSS Distributions        <field_values>
1622*4d495c6eSApple OSS Distributions        </field_values>
1623*4d495c6eSApple OSS Distributions      </field>
1624*4d495c6eSApple OSS Distributions        <field
1625*4d495c6eSApple OSS Distributions           id="Rn_9_5"
1626*4d495c6eSApple OSS Distributions           is_variable_length="False"
1627*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1628*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1630*4d495c6eSApple OSS Distributions           is_constant_value="False"
1631*4d495c6eSApple OSS Distributions        >
1632*4d495c6eSApple OSS Distributions          <field_name>Rn</field_name>
1633*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
1634*4d495c6eSApple OSS Distributions        <field_lsb>5</field_lsb>
1635*4d495c6eSApple OSS Distributions        <field_description order="before">
1636*4d495c6eSApple OSS Distributions
1637*4d495c6eSApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*4d495c6eSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*4d495c6eSApple OSS Distributions
1640*4d495c6eSApple OSS Distributions        </field_description>
1641*4d495c6eSApple OSS Distributions        <field_values>
1642*4d495c6eSApple OSS Distributions
1643*4d495c6eSApple OSS Distributions
1644*4d495c6eSApple OSS Distributions        </field_values>
1645*4d495c6eSApple OSS Distributions          <field_resets>
1646*4d495c6eSApple OSS Distributions
1647*4d495c6eSApple OSS Distributions    <field_reset>
1648*4d495c6eSApple OSS Distributions
1649*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*4d495c6eSApple OSS Distributions
1651*4d495c6eSApple OSS Distributions    </field_reset>
1652*4d495c6eSApple OSS Distributions</field_resets>
1653*4d495c6eSApple OSS Distributions      </field>
1654*4d495c6eSApple OSS Distributions        <field
1655*4d495c6eSApple OSS Distributions           id="Offset_4_4"
1656*4d495c6eSApple OSS Distributions           is_variable_length="False"
1657*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1658*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1660*4d495c6eSApple OSS Distributions           is_constant_value="False"
1661*4d495c6eSApple OSS Distributions        >
1662*4d495c6eSApple OSS Distributions          <field_name>Offset</field_name>
1663*4d495c6eSApple OSS Distributions        <field_msb>4</field_msb>
1664*4d495c6eSApple OSS Distributions        <field_lsb>4</field_lsb>
1665*4d495c6eSApple OSS Distributions        <field_description order="before">
1666*4d495c6eSApple OSS Distributions
1667*4d495c6eSApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*4d495c6eSApple OSS Distributions
1669*4d495c6eSApple OSS Distributions        </field_description>
1670*4d495c6eSApple OSS Distributions        <field_values>
1671*4d495c6eSApple OSS Distributions
1672*4d495c6eSApple OSS Distributions
1673*4d495c6eSApple OSS Distributions                <field_value_instance>
1674*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1675*4d495c6eSApple OSS Distributions        <field_value_description>
1676*4d495c6eSApple OSS Distributions  <para>Subtract offset.</para>
1677*4d495c6eSApple OSS Distributions</field_value_description>
1678*4d495c6eSApple OSS Distributions    </field_value_instance>
1679*4d495c6eSApple OSS Distributions                <field_value_instance>
1680*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1681*4d495c6eSApple OSS Distributions        <field_value_description>
1682*4d495c6eSApple OSS Distributions  <para>Add offset.</para>
1683*4d495c6eSApple OSS Distributions</field_value_description>
1684*4d495c6eSApple OSS Distributions    </field_value_instance>
1685*4d495c6eSApple OSS Distributions        </field_values>
1686*4d495c6eSApple OSS Distributions            <field_description order="after">
1687*4d495c6eSApple OSS Distributions
1688*4d495c6eSApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*4d495c6eSApple OSS Distributions
1690*4d495c6eSApple OSS Distributions            </field_description>
1691*4d495c6eSApple OSS Distributions          <field_resets>
1692*4d495c6eSApple OSS Distributions
1693*4d495c6eSApple OSS Distributions    <field_reset>
1694*4d495c6eSApple OSS Distributions
1695*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*4d495c6eSApple OSS Distributions
1697*4d495c6eSApple OSS Distributions    </field_reset>
1698*4d495c6eSApple OSS Distributions</field_resets>
1699*4d495c6eSApple OSS Distributions      </field>
1700*4d495c6eSApple OSS Distributions        <field
1701*4d495c6eSApple OSS Distributions           id="AM_3_1"
1702*4d495c6eSApple OSS Distributions           is_variable_length="False"
1703*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1704*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1706*4d495c6eSApple OSS Distributions           is_constant_value="False"
1707*4d495c6eSApple OSS Distributions        >
1708*4d495c6eSApple OSS Distributions          <field_name>AM</field_name>
1709*4d495c6eSApple OSS Distributions        <field_msb>3</field_msb>
1710*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
1711*4d495c6eSApple OSS Distributions        <field_description order="before">
1712*4d495c6eSApple OSS Distributions
1713*4d495c6eSApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*4d495c6eSApple OSS Distributions
1715*4d495c6eSApple OSS Distributions        </field_description>
1716*4d495c6eSApple OSS Distributions        <field_values>
1717*4d495c6eSApple OSS Distributions
1718*4d495c6eSApple OSS Distributions
1719*4d495c6eSApple OSS Distributions                <field_value_instance>
1720*4d495c6eSApple OSS Distributions            <field_value>0b000</field_value>
1721*4d495c6eSApple OSS Distributions        <field_value_description>
1722*4d495c6eSApple OSS Distributions  <para>Immediate unindexed.</para>
1723*4d495c6eSApple OSS Distributions</field_value_description>
1724*4d495c6eSApple OSS Distributions    </field_value_instance>
1725*4d495c6eSApple OSS Distributions                <field_value_instance>
1726*4d495c6eSApple OSS Distributions            <field_value>0b001</field_value>
1727*4d495c6eSApple OSS Distributions        <field_value_description>
1728*4d495c6eSApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*4d495c6eSApple OSS Distributions</field_value_description>
1730*4d495c6eSApple OSS Distributions    </field_value_instance>
1731*4d495c6eSApple OSS Distributions                <field_value_instance>
1732*4d495c6eSApple OSS Distributions            <field_value>0b010</field_value>
1733*4d495c6eSApple OSS Distributions        <field_value_description>
1734*4d495c6eSApple OSS Distributions  <para>Immediate offset.</para>
1735*4d495c6eSApple OSS Distributions</field_value_description>
1736*4d495c6eSApple OSS Distributions    </field_value_instance>
1737*4d495c6eSApple OSS Distributions                <field_value_instance>
1738*4d495c6eSApple OSS Distributions            <field_value>0b011</field_value>
1739*4d495c6eSApple OSS Distributions        <field_value_description>
1740*4d495c6eSApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*4d495c6eSApple OSS Distributions</field_value_description>
1742*4d495c6eSApple OSS Distributions    </field_value_instance>
1743*4d495c6eSApple OSS Distributions                <field_value_instance>
1744*4d495c6eSApple OSS Distributions            <field_value>0b100</field_value>
1745*4d495c6eSApple OSS Distributions        <field_value_description>
1746*4d495c6eSApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*4d495c6eSApple OSS Distributions</field_value_description>
1748*4d495c6eSApple OSS Distributions    </field_value_instance>
1749*4d495c6eSApple OSS Distributions                <field_value_instance>
1750*4d495c6eSApple OSS Distributions            <field_value>0b110</field_value>
1751*4d495c6eSApple OSS Distributions        <field_value_description>
1752*4d495c6eSApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*4d495c6eSApple OSS Distributions</field_value_description>
1754*4d495c6eSApple OSS Distributions    </field_value_instance>
1755*4d495c6eSApple OSS Distributions        </field_values>
1756*4d495c6eSApple OSS Distributions            <field_description order="after">
1757*4d495c6eSApple OSS Distributions
1758*4d495c6eSApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*4d495c6eSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*4d495c6eSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*4d495c6eSApple OSS Distributions
1762*4d495c6eSApple OSS Distributions            </field_description>
1763*4d495c6eSApple OSS Distributions          <field_resets>
1764*4d495c6eSApple OSS Distributions
1765*4d495c6eSApple OSS Distributions    <field_reset>
1766*4d495c6eSApple OSS Distributions
1767*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*4d495c6eSApple OSS Distributions
1769*4d495c6eSApple OSS Distributions    </field_reset>
1770*4d495c6eSApple OSS Distributions</field_resets>
1771*4d495c6eSApple OSS Distributions      </field>
1772*4d495c6eSApple OSS Distributions        <field
1773*4d495c6eSApple OSS Distributions           id="Direction_0_0"
1774*4d495c6eSApple OSS Distributions           is_variable_length="False"
1775*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1776*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1778*4d495c6eSApple OSS Distributions           is_constant_value="False"
1779*4d495c6eSApple OSS Distributions        >
1780*4d495c6eSApple OSS Distributions          <field_name>Direction</field_name>
1781*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
1782*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
1783*4d495c6eSApple OSS Distributions        <field_description order="before">
1784*4d495c6eSApple OSS Distributions
1785*4d495c6eSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*4d495c6eSApple OSS Distributions
1787*4d495c6eSApple OSS Distributions        </field_description>
1788*4d495c6eSApple OSS Distributions        <field_values>
1789*4d495c6eSApple OSS Distributions
1790*4d495c6eSApple OSS Distributions
1791*4d495c6eSApple OSS Distributions                <field_value_instance>
1792*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1793*4d495c6eSApple OSS Distributions        <field_value_description>
1794*4d495c6eSApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*4d495c6eSApple OSS Distributions</field_value_description>
1796*4d495c6eSApple OSS Distributions    </field_value_instance>
1797*4d495c6eSApple OSS Distributions                <field_value_instance>
1798*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1799*4d495c6eSApple OSS Distributions        <field_value_description>
1800*4d495c6eSApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*4d495c6eSApple OSS Distributions</field_value_description>
1802*4d495c6eSApple OSS Distributions    </field_value_instance>
1803*4d495c6eSApple OSS Distributions        </field_values>
1804*4d495c6eSApple OSS Distributions          <field_resets>
1805*4d495c6eSApple OSS Distributions
1806*4d495c6eSApple OSS Distributions    <field_reset>
1807*4d495c6eSApple OSS Distributions
1808*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*4d495c6eSApple OSS Distributions
1810*4d495c6eSApple OSS Distributions    </field_reset>
1811*4d495c6eSApple OSS Distributions</field_resets>
1812*4d495c6eSApple OSS Distributions      </field>
1813*4d495c6eSApple OSS Distributions    <text_after_fields>
1814*4d495c6eSApple OSS Distributions
1815*4d495c6eSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*4d495c6eSApple OSS Distributions<list type="unordered">
1817*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*4d495c6eSApple OSS Distributions</listitem></list>
1821*4d495c6eSApple OSS Distributions
1822*4d495c6eSApple OSS Distributions    </text_after_fields>
1823*4d495c6eSApple OSS Distributions  </fields>
1824*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
1825*4d495c6eSApple OSS Distributions
1826*4d495c6eSApple OSS Distributions
1827*4d495c6eSApple OSS Distributions
1828*4d495c6eSApple OSS Distributions
1829*4d495c6eSApple OSS Distributions
1830*4d495c6eSApple OSS Distributions
1831*4d495c6eSApple OSS Distributions
1832*4d495c6eSApple OSS Distributions
1833*4d495c6eSApple OSS Distributions
1834*4d495c6eSApple OSS Distributions
1835*4d495c6eSApple OSS Distributions
1836*4d495c6eSApple OSS Distributions
1837*4d495c6eSApple OSS Distributions
1838*4d495c6eSApple OSS Distributions
1839*4d495c6eSApple OSS Distributions
1840*4d495c6eSApple OSS Distributions
1841*4d495c6eSApple OSS Distributions
1842*4d495c6eSApple OSS Distributions
1843*4d495c6eSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*4d495c6eSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*4d495c6eSApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*4d495c6eSApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*4d495c6eSApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*4d495c6eSApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*4d495c6eSApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*4d495c6eSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*4d495c6eSApple OSS Distributions    </reg_fieldset>
1852*4d495c6eSApple OSS Distributions            </partial_fieldset>
1853*4d495c6eSApple OSS Distributions            <partial_fieldset>
1854*4d495c6eSApple OSS Distributions              <fields length="25">
1855*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*4d495c6eSApple OSS Distributions    <text_before_fields>
1857*4d495c6eSApple OSS Distributions
1858*4d495c6eSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*4d495c6eSApple OSS Distributions<list type="unordered">
1860*4d495c6eSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*4d495c6eSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*4d495c6eSApple OSS Distributions</listitem></list>
1863*4d495c6eSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*4d495c6eSApple OSS Distributions
1865*4d495c6eSApple OSS Distributions    </text_before_fields>
1866*4d495c6eSApple OSS Distributions
1867*4d495c6eSApple OSS Distributions        <field
1868*4d495c6eSApple OSS Distributions           id="CV_24_24"
1869*4d495c6eSApple OSS Distributions           is_variable_length="False"
1870*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1871*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1873*4d495c6eSApple OSS Distributions           is_constant_value="False"
1874*4d495c6eSApple OSS Distributions        >
1875*4d495c6eSApple OSS Distributions          <field_name>CV</field_name>
1876*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
1877*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
1878*4d495c6eSApple OSS Distributions        <field_description order="before">
1879*4d495c6eSApple OSS Distributions
1880*4d495c6eSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*4d495c6eSApple OSS Distributions
1882*4d495c6eSApple OSS Distributions        </field_description>
1883*4d495c6eSApple OSS Distributions        <field_values>
1884*4d495c6eSApple OSS Distributions
1885*4d495c6eSApple OSS Distributions
1886*4d495c6eSApple OSS Distributions                <field_value_instance>
1887*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
1888*4d495c6eSApple OSS Distributions        <field_value_description>
1889*4d495c6eSApple OSS Distributions  <para>The COND field is not valid.</para>
1890*4d495c6eSApple OSS Distributions</field_value_description>
1891*4d495c6eSApple OSS Distributions    </field_value_instance>
1892*4d495c6eSApple OSS Distributions                <field_value_instance>
1893*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
1894*4d495c6eSApple OSS Distributions        <field_value_description>
1895*4d495c6eSApple OSS Distributions  <para>The COND field is valid.</para>
1896*4d495c6eSApple OSS Distributions</field_value_description>
1897*4d495c6eSApple OSS Distributions    </field_value_instance>
1898*4d495c6eSApple OSS Distributions        </field_values>
1899*4d495c6eSApple OSS Distributions            <field_description order="after">
1900*4d495c6eSApple OSS Distributions
1901*4d495c6eSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*4d495c6eSApple OSS Distributions<list type="unordered">
1904*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*4d495c6eSApple OSS Distributions</listitem></list>
1907*4d495c6eSApple OSS Distributions
1908*4d495c6eSApple OSS Distributions            </field_description>
1909*4d495c6eSApple OSS Distributions          <field_resets>
1910*4d495c6eSApple OSS Distributions
1911*4d495c6eSApple OSS Distributions    <field_reset>
1912*4d495c6eSApple OSS Distributions
1913*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*4d495c6eSApple OSS Distributions
1915*4d495c6eSApple OSS Distributions    </field_reset>
1916*4d495c6eSApple OSS Distributions</field_resets>
1917*4d495c6eSApple OSS Distributions      </field>
1918*4d495c6eSApple OSS Distributions        <field
1919*4d495c6eSApple OSS Distributions           id="COND_23_20"
1920*4d495c6eSApple OSS Distributions           is_variable_length="False"
1921*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1922*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1924*4d495c6eSApple OSS Distributions           is_constant_value="False"
1925*4d495c6eSApple OSS Distributions        >
1926*4d495c6eSApple OSS Distributions          <field_name>COND</field_name>
1927*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
1928*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
1929*4d495c6eSApple OSS Distributions        <field_description order="before">
1930*4d495c6eSApple OSS Distributions
1931*4d495c6eSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*4d495c6eSApple OSS Distributions<list type="unordered">
1935*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*4d495c6eSApple OSS Distributions</listitem></list>
1939*4d495c6eSApple OSS Distributions</content>
1940*4d495c6eSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*4d495c6eSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*4d495c6eSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*4d495c6eSApple OSS Distributions</listitem></list>
1944*4d495c6eSApple OSS Distributions</content>
1945*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*4d495c6eSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*4d495c6eSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*4d495c6eSApple OSS Distributions</listitem></list>
1949*4d495c6eSApple OSS Distributions</content>
1950*4d495c6eSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*4d495c6eSApple OSS Distributions</listitem></list>
1952*4d495c6eSApple OSS Distributions
1953*4d495c6eSApple OSS Distributions        </field_description>
1954*4d495c6eSApple OSS Distributions        <field_values>
1955*4d495c6eSApple OSS Distributions
1956*4d495c6eSApple OSS Distributions
1957*4d495c6eSApple OSS Distributions        </field_values>
1958*4d495c6eSApple OSS Distributions          <field_resets>
1959*4d495c6eSApple OSS Distributions
1960*4d495c6eSApple OSS Distributions    <field_reset>
1961*4d495c6eSApple OSS Distributions
1962*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*4d495c6eSApple OSS Distributions
1964*4d495c6eSApple OSS Distributions    </field_reset>
1965*4d495c6eSApple OSS Distributions</field_resets>
1966*4d495c6eSApple OSS Distributions      </field>
1967*4d495c6eSApple OSS Distributions        <field
1968*4d495c6eSApple OSS Distributions           id="0_19_0"
1969*4d495c6eSApple OSS Distributions           is_variable_length="False"
1970*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
1971*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
1973*4d495c6eSApple OSS Distributions           is_constant_value="False"
1974*4d495c6eSApple OSS Distributions           rwtype="RES0"
1975*4d495c6eSApple OSS Distributions        >
1976*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
1977*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
1978*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
1979*4d495c6eSApple OSS Distributions        <field_description order="before">
1980*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*4d495c6eSApple OSS Distributions        </field_description>
1982*4d495c6eSApple OSS Distributions        <field_values>
1983*4d495c6eSApple OSS Distributions        </field_values>
1984*4d495c6eSApple OSS Distributions      </field>
1985*4d495c6eSApple OSS Distributions    <text_after_fields>
1986*4d495c6eSApple OSS Distributions
1987*4d495c6eSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*4d495c6eSApple OSS Distributions<list type="unordered">
1989*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*4d495c6eSApple OSS Distributions</listitem></list>
1993*4d495c6eSApple OSS Distributions
1994*4d495c6eSApple OSS Distributions    </text_after_fields>
1995*4d495c6eSApple OSS Distributions  </fields>
1996*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
1997*4d495c6eSApple OSS Distributions
1998*4d495c6eSApple OSS Distributions
1999*4d495c6eSApple OSS Distributions
2000*4d495c6eSApple OSS Distributions
2001*4d495c6eSApple OSS Distributions
2002*4d495c6eSApple OSS Distributions
2003*4d495c6eSApple OSS Distributions
2004*4d495c6eSApple OSS Distributions
2005*4d495c6eSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*4d495c6eSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*4d495c6eSApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*4d495c6eSApple OSS Distributions    </reg_fieldset>
2009*4d495c6eSApple OSS Distributions            </partial_fieldset>
2010*4d495c6eSApple OSS Distributions            <partial_fieldset>
2011*4d495c6eSApple OSS Distributions              <fields length="25">
2012*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*4d495c6eSApple OSS Distributions    <text_before_fields>
2014*4d495c6eSApple OSS Distributions
2015*4d495c6eSApple OSS Distributions
2016*4d495c6eSApple OSS Distributions
2017*4d495c6eSApple OSS Distributions    </text_before_fields>
2018*4d495c6eSApple OSS Distributions
2019*4d495c6eSApple OSS Distributions        <field
2020*4d495c6eSApple OSS Distributions           id="0_24_0_1"
2021*4d495c6eSApple OSS Distributions           is_variable_length="False"
2022*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2023*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2025*4d495c6eSApple OSS Distributions           is_constant_value="False"
2026*4d495c6eSApple OSS Distributions           rwtype="RES0"
2027*4d495c6eSApple OSS Distributions        >
2028*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2029*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2030*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2031*4d495c6eSApple OSS Distributions        <field_description order="before">
2032*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*4d495c6eSApple OSS Distributions        </field_description>
2034*4d495c6eSApple OSS Distributions        <field_values>
2035*4d495c6eSApple OSS Distributions        </field_values>
2036*4d495c6eSApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*4d495c6eSApple OSS Distributions      </field>
2038*4d495c6eSApple OSS Distributions        <field
2039*4d495c6eSApple OSS Distributions           id="0_24_0_2"
2040*4d495c6eSApple OSS Distributions           is_variable_length="False"
2041*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2042*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2044*4d495c6eSApple OSS Distributions           is_constant_value="False"
2045*4d495c6eSApple OSS Distributions           rwtype="RES0"
2046*4d495c6eSApple OSS Distributions        >
2047*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2048*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2049*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2050*4d495c6eSApple OSS Distributions        <field_description order="before">
2051*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*4d495c6eSApple OSS Distributions        </field_description>
2053*4d495c6eSApple OSS Distributions        <field_values>
2054*4d495c6eSApple OSS Distributions        </field_values>
2055*4d495c6eSApple OSS Distributions      </field>
2056*4d495c6eSApple OSS Distributions    <text_after_fields>
2057*4d495c6eSApple OSS Distributions
2058*4d495c6eSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*4d495c6eSApple OSS Distributions<list type="unordered">
2060*4d495c6eSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*4d495c6eSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*4d495c6eSApple OSS Distributions</listitem></list>
2063*4d495c6eSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*4d495c6eSApple OSS Distributions
2065*4d495c6eSApple OSS Distributions    </text_after_fields>
2066*4d495c6eSApple OSS Distributions  </fields>
2067*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2068*4d495c6eSApple OSS Distributions
2069*4d495c6eSApple OSS Distributions
2070*4d495c6eSApple OSS Distributions
2071*4d495c6eSApple OSS Distributions
2072*4d495c6eSApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*4d495c6eSApple OSS Distributions    </reg_fieldset>
2074*4d495c6eSApple OSS Distributions            </partial_fieldset>
2075*4d495c6eSApple OSS Distributions            <partial_fieldset>
2076*4d495c6eSApple OSS Distributions              <fields length="25">
2077*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*4d495c6eSApple OSS Distributions    <text_before_fields>
2079*4d495c6eSApple OSS Distributions
2080*4d495c6eSApple OSS Distributions
2081*4d495c6eSApple OSS Distributions
2082*4d495c6eSApple OSS Distributions    </text_before_fields>
2083*4d495c6eSApple OSS Distributions
2084*4d495c6eSApple OSS Distributions        <field
2085*4d495c6eSApple OSS Distributions           id="0_24_0"
2086*4d495c6eSApple OSS Distributions           is_variable_length="False"
2087*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2088*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2090*4d495c6eSApple OSS Distributions           is_constant_value="False"
2091*4d495c6eSApple OSS Distributions           rwtype="RES0"
2092*4d495c6eSApple OSS Distributions        >
2093*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2094*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2095*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2096*4d495c6eSApple OSS Distributions        <field_description order="before">
2097*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*4d495c6eSApple OSS Distributions        </field_description>
2099*4d495c6eSApple OSS Distributions        <field_values>
2100*4d495c6eSApple OSS Distributions        </field_values>
2101*4d495c6eSApple OSS Distributions      </field>
2102*4d495c6eSApple OSS Distributions    <text_after_fields>
2103*4d495c6eSApple OSS Distributions
2104*4d495c6eSApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*4d495c6eSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*4d495c6eSApple OSS Distributions
2107*4d495c6eSApple OSS Distributions    </text_after_fields>
2108*4d495c6eSApple OSS Distributions  </fields>
2109*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2110*4d495c6eSApple OSS Distributions
2111*4d495c6eSApple OSS Distributions
2112*4d495c6eSApple OSS Distributions
2113*4d495c6eSApple OSS Distributions
2114*4d495c6eSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*4d495c6eSApple OSS Distributions    </reg_fieldset>
2116*4d495c6eSApple OSS Distributions            </partial_fieldset>
2117*4d495c6eSApple OSS Distributions            <partial_fieldset>
2118*4d495c6eSApple OSS Distributions              <fields length="25">
2119*4d495c6eSApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*4d495c6eSApple OSS Distributions    <text_before_fields>
2121*4d495c6eSApple OSS Distributions
2122*4d495c6eSApple OSS Distributions
2123*4d495c6eSApple OSS Distributions
2124*4d495c6eSApple OSS Distributions    </text_before_fields>
2125*4d495c6eSApple OSS Distributions
2126*4d495c6eSApple OSS Distributions        <field
2127*4d495c6eSApple OSS Distributions           id="0_24_16"
2128*4d495c6eSApple OSS Distributions           is_variable_length="False"
2129*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2130*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2132*4d495c6eSApple OSS Distributions           is_constant_value="False"
2133*4d495c6eSApple OSS Distributions           rwtype="RES0"
2134*4d495c6eSApple OSS Distributions        >
2135*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2136*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2137*4d495c6eSApple OSS Distributions        <field_lsb>16</field_lsb>
2138*4d495c6eSApple OSS Distributions        <field_description order="before">
2139*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*4d495c6eSApple OSS Distributions        </field_description>
2141*4d495c6eSApple OSS Distributions        <field_values>
2142*4d495c6eSApple OSS Distributions        </field_values>
2143*4d495c6eSApple OSS Distributions      </field>
2144*4d495c6eSApple OSS Distributions        <field
2145*4d495c6eSApple OSS Distributions           id="imm16_15_0"
2146*4d495c6eSApple OSS Distributions           is_variable_length="False"
2147*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2148*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2150*4d495c6eSApple OSS Distributions           is_constant_value="False"
2151*4d495c6eSApple OSS Distributions        >
2152*4d495c6eSApple OSS Distributions          <field_name>imm16</field_name>
2153*4d495c6eSApple OSS Distributions        <field_msb>15</field_msb>
2154*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2155*4d495c6eSApple OSS Distributions        <field_description order="before">
2156*4d495c6eSApple OSS Distributions
2157*4d495c6eSApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*4d495c6eSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*4d495c6eSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*4d495c6eSApple OSS Distributions<list type="unordered">
2161*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*4d495c6eSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*4d495c6eSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*4d495c6eSApple OSS Distributions</listitem></list>
2165*4d495c6eSApple OSS Distributions</content>
2166*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*4d495c6eSApple OSS Distributions</listitem></list>
2168*4d495c6eSApple OSS Distributions
2169*4d495c6eSApple OSS Distributions        </field_description>
2170*4d495c6eSApple OSS Distributions        <field_values>
2171*4d495c6eSApple OSS Distributions
2172*4d495c6eSApple OSS Distributions
2173*4d495c6eSApple OSS Distributions        </field_values>
2174*4d495c6eSApple OSS Distributions          <field_resets>
2175*4d495c6eSApple OSS Distributions
2176*4d495c6eSApple OSS Distributions    <field_reset>
2177*4d495c6eSApple OSS Distributions
2178*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*4d495c6eSApple OSS Distributions
2180*4d495c6eSApple OSS Distributions    </field_reset>
2181*4d495c6eSApple OSS Distributions</field_resets>
2182*4d495c6eSApple OSS Distributions      </field>
2183*4d495c6eSApple OSS Distributions    <text_after_fields>
2184*4d495c6eSApple OSS Distributions
2185*4d495c6eSApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*4d495c6eSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*4d495c6eSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*4d495c6eSApple OSS Distributions
2189*4d495c6eSApple OSS Distributions    </text_after_fields>
2190*4d495c6eSApple OSS Distributions  </fields>
2191*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2192*4d495c6eSApple OSS Distributions
2193*4d495c6eSApple OSS Distributions
2194*4d495c6eSApple OSS Distributions
2195*4d495c6eSApple OSS Distributions
2196*4d495c6eSApple OSS Distributions
2197*4d495c6eSApple OSS Distributions
2198*4d495c6eSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*4d495c6eSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*4d495c6eSApple OSS Distributions    </reg_fieldset>
2201*4d495c6eSApple OSS Distributions            </partial_fieldset>
2202*4d495c6eSApple OSS Distributions            <partial_fieldset>
2203*4d495c6eSApple OSS Distributions              <fields length="25">
2204*4d495c6eSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*4d495c6eSApple OSS Distributions    <text_before_fields>
2206*4d495c6eSApple OSS Distributions
2207*4d495c6eSApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*4d495c6eSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*4d495c6eSApple OSS Distributions
2210*4d495c6eSApple OSS Distributions    </text_before_fields>
2211*4d495c6eSApple OSS Distributions
2212*4d495c6eSApple OSS Distributions        <field
2213*4d495c6eSApple OSS Distributions           id="CV_24_24"
2214*4d495c6eSApple OSS Distributions           is_variable_length="False"
2215*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2216*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2218*4d495c6eSApple OSS Distributions           is_constant_value="False"
2219*4d495c6eSApple OSS Distributions        >
2220*4d495c6eSApple OSS Distributions          <field_name>CV</field_name>
2221*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2222*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
2223*4d495c6eSApple OSS Distributions        <field_description order="before">
2224*4d495c6eSApple OSS Distributions
2225*4d495c6eSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*4d495c6eSApple OSS Distributions
2227*4d495c6eSApple OSS Distributions        </field_description>
2228*4d495c6eSApple OSS Distributions        <field_values>
2229*4d495c6eSApple OSS Distributions
2230*4d495c6eSApple OSS Distributions
2231*4d495c6eSApple OSS Distributions                <field_value_instance>
2232*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
2233*4d495c6eSApple OSS Distributions        <field_value_description>
2234*4d495c6eSApple OSS Distributions  <para>The COND field is not valid.</para>
2235*4d495c6eSApple OSS Distributions</field_value_description>
2236*4d495c6eSApple OSS Distributions    </field_value_instance>
2237*4d495c6eSApple OSS Distributions                <field_value_instance>
2238*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
2239*4d495c6eSApple OSS Distributions        <field_value_description>
2240*4d495c6eSApple OSS Distributions  <para>The COND field is valid.</para>
2241*4d495c6eSApple OSS Distributions</field_value_description>
2242*4d495c6eSApple OSS Distributions    </field_value_instance>
2243*4d495c6eSApple OSS Distributions        </field_values>
2244*4d495c6eSApple OSS Distributions            <field_description order="after">
2245*4d495c6eSApple OSS Distributions
2246*4d495c6eSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*4d495c6eSApple OSS Distributions<list type="unordered">
2249*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*4d495c6eSApple OSS Distributions</listitem></list>
2252*4d495c6eSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*4d495c6eSApple OSS Distributions
2254*4d495c6eSApple OSS Distributions            </field_description>
2255*4d495c6eSApple OSS Distributions          <field_resets>
2256*4d495c6eSApple OSS Distributions
2257*4d495c6eSApple OSS Distributions    <field_reset>
2258*4d495c6eSApple OSS Distributions
2259*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*4d495c6eSApple OSS Distributions
2261*4d495c6eSApple OSS Distributions    </field_reset>
2262*4d495c6eSApple OSS Distributions</field_resets>
2263*4d495c6eSApple OSS Distributions      </field>
2264*4d495c6eSApple OSS Distributions        <field
2265*4d495c6eSApple OSS Distributions           id="COND_23_20"
2266*4d495c6eSApple OSS Distributions           is_variable_length="False"
2267*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2268*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2270*4d495c6eSApple OSS Distributions           is_constant_value="False"
2271*4d495c6eSApple OSS Distributions        >
2272*4d495c6eSApple OSS Distributions          <field_name>COND</field_name>
2273*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
2274*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
2275*4d495c6eSApple OSS Distributions        <field_description order="before">
2276*4d495c6eSApple OSS Distributions
2277*4d495c6eSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*4d495c6eSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*4d495c6eSApple OSS Distributions<list type="unordered">
2281*4d495c6eSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*4d495c6eSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*4d495c6eSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*4d495c6eSApple OSS Distributions</listitem></list>
2285*4d495c6eSApple OSS Distributions</content>
2286*4d495c6eSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*4d495c6eSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*4d495c6eSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*4d495c6eSApple OSS Distributions</listitem></list>
2290*4d495c6eSApple OSS Distributions</content>
2291*4d495c6eSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*4d495c6eSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*4d495c6eSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*4d495c6eSApple OSS Distributions</listitem></list>
2295*4d495c6eSApple OSS Distributions</content>
2296*4d495c6eSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*4d495c6eSApple OSS Distributions</listitem></list>
2298*4d495c6eSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*4d495c6eSApple OSS Distributions
2300*4d495c6eSApple OSS Distributions        </field_description>
2301*4d495c6eSApple OSS Distributions        <field_values>
2302*4d495c6eSApple OSS Distributions
2303*4d495c6eSApple OSS Distributions
2304*4d495c6eSApple OSS Distributions        </field_values>
2305*4d495c6eSApple OSS Distributions          <field_resets>
2306*4d495c6eSApple OSS Distributions
2307*4d495c6eSApple OSS Distributions    <field_reset>
2308*4d495c6eSApple OSS Distributions
2309*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*4d495c6eSApple OSS Distributions
2311*4d495c6eSApple OSS Distributions    </field_reset>
2312*4d495c6eSApple OSS Distributions</field_resets>
2313*4d495c6eSApple OSS Distributions      </field>
2314*4d495c6eSApple OSS Distributions        <field
2315*4d495c6eSApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*4d495c6eSApple OSS Distributions           is_variable_length="False"
2317*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2318*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2320*4d495c6eSApple OSS Distributions           is_constant_value="False"
2321*4d495c6eSApple OSS Distributions        >
2322*4d495c6eSApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
2324*4d495c6eSApple OSS Distributions        <field_lsb>19</field_lsb>
2325*4d495c6eSApple OSS Distributions        <field_description order="before">
2326*4d495c6eSApple OSS Distributions
2327*4d495c6eSApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*4d495c6eSApple OSS Distributions
2329*4d495c6eSApple OSS Distributions        </field_description>
2330*4d495c6eSApple OSS Distributions        <field_values>
2331*4d495c6eSApple OSS Distributions
2332*4d495c6eSApple OSS Distributions
2333*4d495c6eSApple OSS Distributions                <field_value_instance>
2334*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
2335*4d495c6eSApple OSS Distributions        <field_value_description>
2336*4d495c6eSApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*4d495c6eSApple OSS Distributions</field_value_description>
2338*4d495c6eSApple OSS Distributions    </field_value_instance>
2339*4d495c6eSApple OSS Distributions                <field_value_instance>
2340*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
2341*4d495c6eSApple OSS Distributions        <field_value_description>
2342*4d495c6eSApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*4d495c6eSApple OSS Distributions</field_value_description>
2344*4d495c6eSApple OSS Distributions    </field_value_instance>
2345*4d495c6eSApple OSS Distributions        </field_values>
2346*4d495c6eSApple OSS Distributions            <field_description order="after">
2347*4d495c6eSApple OSS Distributions
2348*4d495c6eSApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*4d495c6eSApple OSS Distributions
2350*4d495c6eSApple OSS Distributions            </field_description>
2351*4d495c6eSApple OSS Distributions          <field_resets>
2352*4d495c6eSApple OSS Distributions
2353*4d495c6eSApple OSS Distributions    <field_reset>
2354*4d495c6eSApple OSS Distributions
2355*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*4d495c6eSApple OSS Distributions
2357*4d495c6eSApple OSS Distributions    </field_reset>
2358*4d495c6eSApple OSS Distributions</field_resets>
2359*4d495c6eSApple OSS Distributions      </field>
2360*4d495c6eSApple OSS Distributions        <field
2361*4d495c6eSApple OSS Distributions           id="0_18_0"
2362*4d495c6eSApple OSS Distributions           is_variable_length="False"
2363*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2364*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2366*4d495c6eSApple OSS Distributions           is_constant_value="False"
2367*4d495c6eSApple OSS Distributions           rwtype="RES0"
2368*4d495c6eSApple OSS Distributions        >
2369*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2370*4d495c6eSApple OSS Distributions        <field_msb>18</field_msb>
2371*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2372*4d495c6eSApple OSS Distributions        <field_description order="before">
2373*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*4d495c6eSApple OSS Distributions        </field_description>
2375*4d495c6eSApple OSS Distributions        <field_values>
2376*4d495c6eSApple OSS Distributions        </field_values>
2377*4d495c6eSApple OSS Distributions      </field>
2378*4d495c6eSApple OSS Distributions    <text_after_fields>
2379*4d495c6eSApple OSS Distributions
2380*4d495c6eSApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*4d495c6eSApple OSS Distributions
2382*4d495c6eSApple OSS Distributions    </text_after_fields>
2383*4d495c6eSApple OSS Distributions  </fields>
2384*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2385*4d495c6eSApple OSS Distributions
2386*4d495c6eSApple OSS Distributions
2387*4d495c6eSApple OSS Distributions
2388*4d495c6eSApple OSS Distributions
2389*4d495c6eSApple OSS Distributions
2390*4d495c6eSApple OSS Distributions
2391*4d495c6eSApple OSS Distributions
2392*4d495c6eSApple OSS Distributions
2393*4d495c6eSApple OSS Distributions
2394*4d495c6eSApple OSS Distributions
2395*4d495c6eSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*4d495c6eSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*4d495c6eSApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*4d495c6eSApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*4d495c6eSApple OSS Distributions    </reg_fieldset>
2400*4d495c6eSApple OSS Distributions            </partial_fieldset>
2401*4d495c6eSApple OSS Distributions            <partial_fieldset>
2402*4d495c6eSApple OSS Distributions              <fields length="25">
2403*4d495c6eSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*4d495c6eSApple OSS Distributions    <text_before_fields>
2405*4d495c6eSApple OSS Distributions
2406*4d495c6eSApple OSS Distributions
2407*4d495c6eSApple OSS Distributions
2408*4d495c6eSApple OSS Distributions    </text_before_fields>
2409*4d495c6eSApple OSS Distributions
2410*4d495c6eSApple OSS Distributions        <field
2411*4d495c6eSApple OSS Distributions           id="0_24_16"
2412*4d495c6eSApple OSS Distributions           is_variable_length="False"
2413*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2414*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2416*4d495c6eSApple OSS Distributions           is_constant_value="False"
2417*4d495c6eSApple OSS Distributions           rwtype="RES0"
2418*4d495c6eSApple OSS Distributions        >
2419*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2420*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2421*4d495c6eSApple OSS Distributions        <field_lsb>16</field_lsb>
2422*4d495c6eSApple OSS Distributions        <field_description order="before">
2423*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*4d495c6eSApple OSS Distributions        </field_description>
2425*4d495c6eSApple OSS Distributions        <field_values>
2426*4d495c6eSApple OSS Distributions        </field_values>
2427*4d495c6eSApple OSS Distributions      </field>
2428*4d495c6eSApple OSS Distributions        <field
2429*4d495c6eSApple OSS Distributions           id="imm16_15_0"
2430*4d495c6eSApple OSS Distributions           is_variable_length="False"
2431*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2432*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2434*4d495c6eSApple OSS Distributions           is_constant_value="False"
2435*4d495c6eSApple OSS Distributions        >
2436*4d495c6eSApple OSS Distributions          <field_name>imm16</field_name>
2437*4d495c6eSApple OSS Distributions        <field_msb>15</field_msb>
2438*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2439*4d495c6eSApple OSS Distributions        <field_description order="before">
2440*4d495c6eSApple OSS Distributions
2441*4d495c6eSApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*4d495c6eSApple OSS Distributions
2443*4d495c6eSApple OSS Distributions        </field_description>
2444*4d495c6eSApple OSS Distributions        <field_values>
2445*4d495c6eSApple OSS Distributions
2446*4d495c6eSApple OSS Distributions
2447*4d495c6eSApple OSS Distributions        </field_values>
2448*4d495c6eSApple OSS Distributions          <field_resets>
2449*4d495c6eSApple OSS Distributions
2450*4d495c6eSApple OSS Distributions    <field_reset>
2451*4d495c6eSApple OSS Distributions
2452*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*4d495c6eSApple OSS Distributions
2454*4d495c6eSApple OSS Distributions    </field_reset>
2455*4d495c6eSApple OSS Distributions</field_resets>
2456*4d495c6eSApple OSS Distributions      </field>
2457*4d495c6eSApple OSS Distributions    <text_after_fields>
2458*4d495c6eSApple OSS Distributions
2459*4d495c6eSApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*4d495c6eSApple OSS Distributions<list type="unordered">
2461*4d495c6eSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*4d495c6eSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*4d495c6eSApple OSS Distributions</listitem></list>
2464*4d495c6eSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*4d495c6eSApple OSS Distributions
2466*4d495c6eSApple OSS Distributions    </text_after_fields>
2467*4d495c6eSApple OSS Distributions  </fields>
2468*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2469*4d495c6eSApple OSS Distributions
2470*4d495c6eSApple OSS Distributions
2471*4d495c6eSApple OSS Distributions
2472*4d495c6eSApple OSS Distributions
2473*4d495c6eSApple OSS Distributions
2474*4d495c6eSApple OSS Distributions
2475*4d495c6eSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*4d495c6eSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*4d495c6eSApple OSS Distributions    </reg_fieldset>
2478*4d495c6eSApple OSS Distributions            </partial_fieldset>
2479*4d495c6eSApple OSS Distributions            <partial_fieldset>
2480*4d495c6eSApple OSS Distributions              <fields length="25">
2481*4d495c6eSApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*4d495c6eSApple OSS Distributions    <text_before_fields>
2483*4d495c6eSApple OSS Distributions
2484*4d495c6eSApple OSS Distributions
2485*4d495c6eSApple OSS Distributions
2486*4d495c6eSApple OSS Distributions    </text_before_fields>
2487*4d495c6eSApple OSS Distributions
2488*4d495c6eSApple OSS Distributions        <field
2489*4d495c6eSApple OSS Distributions           id="0_24_22"
2490*4d495c6eSApple OSS Distributions           is_variable_length="False"
2491*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2492*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2494*4d495c6eSApple OSS Distributions           is_constant_value="False"
2495*4d495c6eSApple OSS Distributions           rwtype="RES0"
2496*4d495c6eSApple OSS Distributions        >
2497*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2498*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2499*4d495c6eSApple OSS Distributions        <field_lsb>22</field_lsb>
2500*4d495c6eSApple OSS Distributions        <field_description order="before">
2501*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*4d495c6eSApple OSS Distributions        </field_description>
2503*4d495c6eSApple OSS Distributions        <field_values>
2504*4d495c6eSApple OSS Distributions        </field_values>
2505*4d495c6eSApple OSS Distributions      </field>
2506*4d495c6eSApple OSS Distributions        <field
2507*4d495c6eSApple OSS Distributions           id="Op0_21_20"
2508*4d495c6eSApple OSS Distributions           is_variable_length="False"
2509*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2510*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2512*4d495c6eSApple OSS Distributions           is_constant_value="False"
2513*4d495c6eSApple OSS Distributions        >
2514*4d495c6eSApple OSS Distributions          <field_name>Op0</field_name>
2515*4d495c6eSApple OSS Distributions        <field_msb>21</field_msb>
2516*4d495c6eSApple OSS Distributions        <field_lsb>20</field_lsb>
2517*4d495c6eSApple OSS Distributions        <field_description order="before">
2518*4d495c6eSApple OSS Distributions
2519*4d495c6eSApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*4d495c6eSApple OSS Distributions
2521*4d495c6eSApple OSS Distributions        </field_description>
2522*4d495c6eSApple OSS Distributions        <field_values>
2523*4d495c6eSApple OSS Distributions
2524*4d495c6eSApple OSS Distributions
2525*4d495c6eSApple OSS Distributions        </field_values>
2526*4d495c6eSApple OSS Distributions          <field_resets>
2527*4d495c6eSApple OSS Distributions
2528*4d495c6eSApple OSS Distributions    <field_reset>
2529*4d495c6eSApple OSS Distributions
2530*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*4d495c6eSApple OSS Distributions
2532*4d495c6eSApple OSS Distributions    </field_reset>
2533*4d495c6eSApple OSS Distributions</field_resets>
2534*4d495c6eSApple OSS Distributions      </field>
2535*4d495c6eSApple OSS Distributions        <field
2536*4d495c6eSApple OSS Distributions           id="Op2_19_17"
2537*4d495c6eSApple OSS Distributions           is_variable_length="False"
2538*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2539*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2541*4d495c6eSApple OSS Distributions           is_constant_value="False"
2542*4d495c6eSApple OSS Distributions        >
2543*4d495c6eSApple OSS Distributions          <field_name>Op2</field_name>
2544*4d495c6eSApple OSS Distributions        <field_msb>19</field_msb>
2545*4d495c6eSApple OSS Distributions        <field_lsb>17</field_lsb>
2546*4d495c6eSApple OSS Distributions        <field_description order="before">
2547*4d495c6eSApple OSS Distributions
2548*4d495c6eSApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*4d495c6eSApple OSS Distributions
2550*4d495c6eSApple OSS Distributions        </field_description>
2551*4d495c6eSApple OSS Distributions        <field_values>
2552*4d495c6eSApple OSS Distributions
2553*4d495c6eSApple OSS Distributions
2554*4d495c6eSApple OSS Distributions        </field_values>
2555*4d495c6eSApple OSS Distributions          <field_resets>
2556*4d495c6eSApple OSS Distributions
2557*4d495c6eSApple OSS Distributions    <field_reset>
2558*4d495c6eSApple OSS Distributions
2559*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*4d495c6eSApple OSS Distributions
2561*4d495c6eSApple OSS Distributions    </field_reset>
2562*4d495c6eSApple OSS Distributions</field_resets>
2563*4d495c6eSApple OSS Distributions      </field>
2564*4d495c6eSApple OSS Distributions        <field
2565*4d495c6eSApple OSS Distributions           id="Op1_16_14"
2566*4d495c6eSApple OSS Distributions           is_variable_length="False"
2567*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2568*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2570*4d495c6eSApple OSS Distributions           is_constant_value="False"
2571*4d495c6eSApple OSS Distributions        >
2572*4d495c6eSApple OSS Distributions          <field_name>Op1</field_name>
2573*4d495c6eSApple OSS Distributions        <field_msb>16</field_msb>
2574*4d495c6eSApple OSS Distributions        <field_lsb>14</field_lsb>
2575*4d495c6eSApple OSS Distributions        <field_description order="before">
2576*4d495c6eSApple OSS Distributions
2577*4d495c6eSApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*4d495c6eSApple OSS Distributions
2579*4d495c6eSApple OSS Distributions        </field_description>
2580*4d495c6eSApple OSS Distributions        <field_values>
2581*4d495c6eSApple OSS Distributions
2582*4d495c6eSApple OSS Distributions
2583*4d495c6eSApple OSS Distributions        </field_values>
2584*4d495c6eSApple OSS Distributions          <field_resets>
2585*4d495c6eSApple OSS Distributions
2586*4d495c6eSApple OSS Distributions    <field_reset>
2587*4d495c6eSApple OSS Distributions
2588*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*4d495c6eSApple OSS Distributions
2590*4d495c6eSApple OSS Distributions    </field_reset>
2591*4d495c6eSApple OSS Distributions</field_resets>
2592*4d495c6eSApple OSS Distributions      </field>
2593*4d495c6eSApple OSS Distributions        <field
2594*4d495c6eSApple OSS Distributions           id="CRn_13_10"
2595*4d495c6eSApple OSS Distributions           is_variable_length="False"
2596*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2597*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2599*4d495c6eSApple OSS Distributions           is_constant_value="False"
2600*4d495c6eSApple OSS Distributions        >
2601*4d495c6eSApple OSS Distributions          <field_name>CRn</field_name>
2602*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
2603*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
2604*4d495c6eSApple OSS Distributions        <field_description order="before">
2605*4d495c6eSApple OSS Distributions
2606*4d495c6eSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*4d495c6eSApple OSS Distributions
2608*4d495c6eSApple OSS Distributions        </field_description>
2609*4d495c6eSApple OSS Distributions        <field_values>
2610*4d495c6eSApple OSS Distributions
2611*4d495c6eSApple OSS Distributions
2612*4d495c6eSApple OSS Distributions        </field_values>
2613*4d495c6eSApple OSS Distributions          <field_resets>
2614*4d495c6eSApple OSS Distributions
2615*4d495c6eSApple OSS Distributions    <field_reset>
2616*4d495c6eSApple OSS Distributions
2617*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*4d495c6eSApple OSS Distributions
2619*4d495c6eSApple OSS Distributions    </field_reset>
2620*4d495c6eSApple OSS Distributions</field_resets>
2621*4d495c6eSApple OSS Distributions      </field>
2622*4d495c6eSApple OSS Distributions        <field
2623*4d495c6eSApple OSS Distributions           id="Rt_9_5"
2624*4d495c6eSApple OSS Distributions           is_variable_length="False"
2625*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2626*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2628*4d495c6eSApple OSS Distributions           is_constant_value="False"
2629*4d495c6eSApple OSS Distributions        >
2630*4d495c6eSApple OSS Distributions          <field_name>Rt</field_name>
2631*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
2632*4d495c6eSApple OSS Distributions        <field_lsb>5</field_lsb>
2633*4d495c6eSApple OSS Distributions        <field_description order="before">
2634*4d495c6eSApple OSS Distributions
2635*4d495c6eSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*4d495c6eSApple OSS Distributions
2637*4d495c6eSApple OSS Distributions        </field_description>
2638*4d495c6eSApple OSS Distributions        <field_values>
2639*4d495c6eSApple OSS Distributions
2640*4d495c6eSApple OSS Distributions
2641*4d495c6eSApple OSS Distributions        </field_values>
2642*4d495c6eSApple OSS Distributions          <field_resets>
2643*4d495c6eSApple OSS Distributions
2644*4d495c6eSApple OSS Distributions    <field_reset>
2645*4d495c6eSApple OSS Distributions
2646*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*4d495c6eSApple OSS Distributions
2648*4d495c6eSApple OSS Distributions    </field_reset>
2649*4d495c6eSApple OSS Distributions</field_resets>
2650*4d495c6eSApple OSS Distributions      </field>
2651*4d495c6eSApple OSS Distributions        <field
2652*4d495c6eSApple OSS Distributions           id="CRm_4_1"
2653*4d495c6eSApple OSS Distributions           is_variable_length="False"
2654*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2655*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2657*4d495c6eSApple OSS Distributions           is_constant_value="False"
2658*4d495c6eSApple OSS Distributions        >
2659*4d495c6eSApple OSS Distributions          <field_name>CRm</field_name>
2660*4d495c6eSApple OSS Distributions        <field_msb>4</field_msb>
2661*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
2662*4d495c6eSApple OSS Distributions        <field_description order="before">
2663*4d495c6eSApple OSS Distributions
2664*4d495c6eSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*4d495c6eSApple OSS Distributions
2666*4d495c6eSApple OSS Distributions        </field_description>
2667*4d495c6eSApple OSS Distributions        <field_values>
2668*4d495c6eSApple OSS Distributions
2669*4d495c6eSApple OSS Distributions
2670*4d495c6eSApple OSS Distributions        </field_values>
2671*4d495c6eSApple OSS Distributions          <field_resets>
2672*4d495c6eSApple OSS Distributions
2673*4d495c6eSApple OSS Distributions    <field_reset>
2674*4d495c6eSApple OSS Distributions
2675*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*4d495c6eSApple OSS Distributions
2677*4d495c6eSApple OSS Distributions    </field_reset>
2678*4d495c6eSApple OSS Distributions</field_resets>
2679*4d495c6eSApple OSS Distributions      </field>
2680*4d495c6eSApple OSS Distributions        <field
2681*4d495c6eSApple OSS Distributions           id="Direction_0_0"
2682*4d495c6eSApple OSS Distributions           is_variable_length="False"
2683*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2684*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2686*4d495c6eSApple OSS Distributions           is_constant_value="False"
2687*4d495c6eSApple OSS Distributions        >
2688*4d495c6eSApple OSS Distributions          <field_name>Direction</field_name>
2689*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
2690*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2691*4d495c6eSApple OSS Distributions        <field_description order="before">
2692*4d495c6eSApple OSS Distributions
2693*4d495c6eSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*4d495c6eSApple OSS Distributions
2695*4d495c6eSApple OSS Distributions        </field_description>
2696*4d495c6eSApple OSS Distributions        <field_values>
2697*4d495c6eSApple OSS Distributions
2698*4d495c6eSApple OSS Distributions
2699*4d495c6eSApple OSS Distributions                <field_value_instance>
2700*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
2701*4d495c6eSApple OSS Distributions        <field_value_description>
2702*4d495c6eSApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*4d495c6eSApple OSS Distributions</field_value_description>
2704*4d495c6eSApple OSS Distributions    </field_value_instance>
2705*4d495c6eSApple OSS Distributions                <field_value_instance>
2706*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
2707*4d495c6eSApple OSS Distributions        <field_value_description>
2708*4d495c6eSApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*4d495c6eSApple OSS Distributions</field_value_description>
2710*4d495c6eSApple OSS Distributions    </field_value_instance>
2711*4d495c6eSApple OSS Distributions        </field_values>
2712*4d495c6eSApple OSS Distributions          <field_resets>
2713*4d495c6eSApple OSS Distributions
2714*4d495c6eSApple OSS Distributions    <field_reset>
2715*4d495c6eSApple OSS Distributions
2716*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*4d495c6eSApple OSS Distributions
2718*4d495c6eSApple OSS Distributions    </field_reset>
2719*4d495c6eSApple OSS Distributions</field_resets>
2720*4d495c6eSApple OSS Distributions      </field>
2721*4d495c6eSApple OSS Distributions    <text_after_fields>
2722*4d495c6eSApple OSS Distributions
2723*4d495c6eSApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*4d495c6eSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*4d495c6eSApple OSS Distributions<list type="unordered">
2726*4d495c6eSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*4d495c6eSApple OSS Distributions</listitem></list>
2737*4d495c6eSApple OSS Distributions</content>
2738*4d495c6eSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*4d495c6eSApple OSS Distributions</listitem></list>
2759*4d495c6eSApple OSS Distributions</content>
2760*4d495c6eSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*4d495c6eSApple OSS Distributions</listitem></list>
2769*4d495c6eSApple OSS Distributions</content>
2770*4d495c6eSApple OSS Distributions</listitem></list>
2771*4d495c6eSApple OSS Distributions
2772*4d495c6eSApple OSS Distributions    </text_after_fields>
2773*4d495c6eSApple OSS Distributions  </fields>
2774*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2775*4d495c6eSApple OSS Distributions
2776*4d495c6eSApple OSS Distributions
2777*4d495c6eSApple OSS Distributions
2778*4d495c6eSApple OSS Distributions
2779*4d495c6eSApple OSS Distributions
2780*4d495c6eSApple OSS Distributions
2781*4d495c6eSApple OSS Distributions
2782*4d495c6eSApple OSS Distributions
2783*4d495c6eSApple OSS Distributions
2784*4d495c6eSApple OSS Distributions
2785*4d495c6eSApple OSS Distributions
2786*4d495c6eSApple OSS Distributions
2787*4d495c6eSApple OSS Distributions
2788*4d495c6eSApple OSS Distributions
2789*4d495c6eSApple OSS Distributions
2790*4d495c6eSApple OSS Distributions
2791*4d495c6eSApple OSS Distributions
2792*4d495c6eSApple OSS Distributions
2793*4d495c6eSApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*4d495c6eSApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*4d495c6eSApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*4d495c6eSApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*4d495c6eSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*4d495c6eSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*4d495c6eSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*4d495c6eSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*4d495c6eSApple OSS Distributions    </reg_fieldset>
2802*4d495c6eSApple OSS Distributions            </partial_fieldset>
2803*4d495c6eSApple OSS Distributions            <partial_fieldset>
2804*4d495c6eSApple OSS Distributions              <fields length="25">
2805*4d495c6eSApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*4d495c6eSApple OSS Distributions    <text_before_fields>
2807*4d495c6eSApple OSS Distributions
2808*4d495c6eSApple OSS Distributions
2809*4d495c6eSApple OSS Distributions
2810*4d495c6eSApple OSS Distributions    </text_before_fields>
2811*4d495c6eSApple OSS Distributions
2812*4d495c6eSApple OSS Distributions        <field
2813*4d495c6eSApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*4d495c6eSApple OSS Distributions           is_variable_length="False"
2815*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2816*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2818*4d495c6eSApple OSS Distributions           is_constant_value="False"
2819*4d495c6eSApple OSS Distributions        >
2820*4d495c6eSApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2822*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
2823*4d495c6eSApple OSS Distributions        <field_description order="before">
2824*4d495c6eSApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*4d495c6eSApple OSS Distributions
2826*4d495c6eSApple OSS Distributions
2827*4d495c6eSApple OSS Distributions
2828*4d495c6eSApple OSS Distributions        </field_description>
2829*4d495c6eSApple OSS Distributions        <field_values>
2830*4d495c6eSApple OSS Distributions
2831*4d495c6eSApple OSS Distributions               <field_value_name>I</field_value_name>
2832*4d495c6eSApple OSS Distributions        </field_values>
2833*4d495c6eSApple OSS Distributions          <field_resets>
2834*4d495c6eSApple OSS Distributions
2835*4d495c6eSApple OSS Distributions    <field_reset>
2836*4d495c6eSApple OSS Distributions
2837*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*4d495c6eSApple OSS Distributions
2839*4d495c6eSApple OSS Distributions    </field_reset>
2840*4d495c6eSApple OSS Distributions</field_resets>
2841*4d495c6eSApple OSS Distributions      </field>
2842*4d495c6eSApple OSS Distributions    <text_after_fields>
2843*4d495c6eSApple OSS Distributions
2844*4d495c6eSApple OSS Distributions
2845*4d495c6eSApple OSS Distributions
2846*4d495c6eSApple OSS Distributions    </text_after_fields>
2847*4d495c6eSApple OSS Distributions  </fields>
2848*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
2849*4d495c6eSApple OSS Distributions
2850*4d495c6eSApple OSS Distributions
2851*4d495c6eSApple OSS Distributions
2852*4d495c6eSApple OSS Distributions
2853*4d495c6eSApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*4d495c6eSApple OSS Distributions    </reg_fieldset>
2855*4d495c6eSApple OSS Distributions            </partial_fieldset>
2856*4d495c6eSApple OSS Distributions            <partial_fieldset>
2857*4d495c6eSApple OSS Distributions              <fields length="25">
2858*4d495c6eSApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*4d495c6eSApple OSS Distributions    <text_before_fields>
2860*4d495c6eSApple OSS Distributions
2861*4d495c6eSApple OSS Distributions
2862*4d495c6eSApple OSS Distributions
2863*4d495c6eSApple OSS Distributions    </text_before_fields>
2864*4d495c6eSApple OSS Distributions
2865*4d495c6eSApple OSS Distributions        <field
2866*4d495c6eSApple OSS Distributions           id="0_24_13"
2867*4d495c6eSApple OSS Distributions           is_variable_length="False"
2868*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2869*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2871*4d495c6eSApple OSS Distributions           is_constant_value="False"
2872*4d495c6eSApple OSS Distributions           rwtype="RES0"
2873*4d495c6eSApple OSS Distributions        >
2874*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
2875*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
2876*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
2877*4d495c6eSApple OSS Distributions        <field_description order="before">
2878*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*4d495c6eSApple OSS Distributions        </field_description>
2880*4d495c6eSApple OSS Distributions        <field_values>
2881*4d495c6eSApple OSS Distributions        </field_values>
2882*4d495c6eSApple OSS Distributions      </field>
2883*4d495c6eSApple OSS Distributions        <field
2884*4d495c6eSApple OSS Distributions           id="SET_12_11"
2885*4d495c6eSApple OSS Distributions           is_variable_length="False"
2886*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2887*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2889*4d495c6eSApple OSS Distributions           is_constant_value="False"
2890*4d495c6eSApple OSS Distributions        >
2891*4d495c6eSApple OSS Distributions          <field_name>SET</field_name>
2892*4d495c6eSApple OSS Distributions        <field_msb>12</field_msb>
2893*4d495c6eSApple OSS Distributions        <field_lsb>11</field_lsb>
2894*4d495c6eSApple OSS Distributions        <field_description order="before">
2895*4d495c6eSApple OSS Distributions
2896*4d495c6eSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*4d495c6eSApple OSS Distributions
2898*4d495c6eSApple OSS Distributions        </field_description>
2899*4d495c6eSApple OSS Distributions        <field_values>
2900*4d495c6eSApple OSS Distributions
2901*4d495c6eSApple OSS Distributions
2902*4d495c6eSApple OSS Distributions                <field_value_instance>
2903*4d495c6eSApple OSS Distributions            <field_value>0b00</field_value>
2904*4d495c6eSApple OSS Distributions        <field_value_description>
2905*4d495c6eSApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*4d495c6eSApple OSS Distributions</field_value_description>
2907*4d495c6eSApple OSS Distributions    </field_value_instance>
2908*4d495c6eSApple OSS Distributions                <field_value_instance>
2909*4d495c6eSApple OSS Distributions            <field_value>0b10</field_value>
2910*4d495c6eSApple OSS Distributions        <field_value_description>
2911*4d495c6eSApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*4d495c6eSApple OSS Distributions</field_value_description>
2913*4d495c6eSApple OSS Distributions    </field_value_instance>
2914*4d495c6eSApple OSS Distributions                <field_value_instance>
2915*4d495c6eSApple OSS Distributions            <field_value>0b11</field_value>
2916*4d495c6eSApple OSS Distributions        <field_value_description>
2917*4d495c6eSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*4d495c6eSApple OSS Distributions</field_value_description>
2919*4d495c6eSApple OSS Distributions    </field_value_instance>
2920*4d495c6eSApple OSS Distributions        </field_values>
2921*4d495c6eSApple OSS Distributions            <field_description order="after">
2922*4d495c6eSApple OSS Distributions
2923*4d495c6eSApple OSS Distributions  <para>All other values are reserved.</para>
2924*4d495c6eSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*4d495c6eSApple OSS Distributions<list type="unordered">
2926*4d495c6eSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*4d495c6eSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*4d495c6eSApple OSS Distributions</listitem></list>
2929*4d495c6eSApple OSS Distributions
2930*4d495c6eSApple OSS Distributions            </field_description>
2931*4d495c6eSApple OSS Distributions          <field_resets>
2932*4d495c6eSApple OSS Distributions
2933*4d495c6eSApple OSS Distributions    <field_reset>
2934*4d495c6eSApple OSS Distributions
2935*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*4d495c6eSApple OSS Distributions
2937*4d495c6eSApple OSS Distributions    </field_reset>
2938*4d495c6eSApple OSS Distributions</field_resets>
2939*4d495c6eSApple OSS Distributions      </field>
2940*4d495c6eSApple OSS Distributions        <field
2941*4d495c6eSApple OSS Distributions           id="FnV_10_10"
2942*4d495c6eSApple OSS Distributions           is_variable_length="False"
2943*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2944*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2946*4d495c6eSApple OSS Distributions           is_constant_value="False"
2947*4d495c6eSApple OSS Distributions        >
2948*4d495c6eSApple OSS Distributions          <field_name>FnV</field_name>
2949*4d495c6eSApple OSS Distributions        <field_msb>10</field_msb>
2950*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
2951*4d495c6eSApple OSS Distributions        <field_description order="before">
2952*4d495c6eSApple OSS Distributions
2953*4d495c6eSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*4d495c6eSApple OSS Distributions
2955*4d495c6eSApple OSS Distributions        </field_description>
2956*4d495c6eSApple OSS Distributions        <field_values>
2957*4d495c6eSApple OSS Distributions
2958*4d495c6eSApple OSS Distributions
2959*4d495c6eSApple OSS Distributions                <field_value_instance>
2960*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
2961*4d495c6eSApple OSS Distributions        <field_value_description>
2962*4d495c6eSApple OSS Distributions  <para>FAR is valid.</para>
2963*4d495c6eSApple OSS Distributions</field_value_description>
2964*4d495c6eSApple OSS Distributions    </field_value_instance>
2965*4d495c6eSApple OSS Distributions                <field_value_instance>
2966*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
2967*4d495c6eSApple OSS Distributions        <field_value_description>
2968*4d495c6eSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*4d495c6eSApple OSS Distributions</field_value_description>
2970*4d495c6eSApple OSS Distributions    </field_value_instance>
2971*4d495c6eSApple OSS Distributions        </field_values>
2972*4d495c6eSApple OSS Distributions            <field_description order="after">
2973*4d495c6eSApple OSS Distributions
2974*4d495c6eSApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*4d495c6eSApple OSS Distributions
2976*4d495c6eSApple OSS Distributions            </field_description>
2977*4d495c6eSApple OSS Distributions          <field_resets>
2978*4d495c6eSApple OSS Distributions
2979*4d495c6eSApple OSS Distributions    <field_reset>
2980*4d495c6eSApple OSS Distributions
2981*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*4d495c6eSApple OSS Distributions
2983*4d495c6eSApple OSS Distributions    </field_reset>
2984*4d495c6eSApple OSS Distributions</field_resets>
2985*4d495c6eSApple OSS Distributions      </field>
2986*4d495c6eSApple OSS Distributions        <field
2987*4d495c6eSApple OSS Distributions           id="EA_9_9"
2988*4d495c6eSApple OSS Distributions           is_variable_length="False"
2989*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
2990*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
2992*4d495c6eSApple OSS Distributions           is_constant_value="False"
2993*4d495c6eSApple OSS Distributions        >
2994*4d495c6eSApple OSS Distributions          <field_name>EA</field_name>
2995*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
2996*4d495c6eSApple OSS Distributions        <field_lsb>9</field_lsb>
2997*4d495c6eSApple OSS Distributions        <field_description order="before">
2998*4d495c6eSApple OSS Distributions
2999*4d495c6eSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*4d495c6eSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*4d495c6eSApple OSS Distributions
3002*4d495c6eSApple OSS Distributions        </field_description>
3003*4d495c6eSApple OSS Distributions        <field_values>
3004*4d495c6eSApple OSS Distributions
3005*4d495c6eSApple OSS Distributions
3006*4d495c6eSApple OSS Distributions        </field_values>
3007*4d495c6eSApple OSS Distributions          <field_resets>
3008*4d495c6eSApple OSS Distributions
3009*4d495c6eSApple OSS Distributions    <field_reset>
3010*4d495c6eSApple OSS Distributions
3011*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*4d495c6eSApple OSS Distributions
3013*4d495c6eSApple OSS Distributions    </field_reset>
3014*4d495c6eSApple OSS Distributions</field_resets>
3015*4d495c6eSApple OSS Distributions      </field>
3016*4d495c6eSApple OSS Distributions        <field
3017*4d495c6eSApple OSS Distributions           id="0_8_8"
3018*4d495c6eSApple OSS Distributions           is_variable_length="False"
3019*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3020*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3022*4d495c6eSApple OSS Distributions           is_constant_value="False"
3023*4d495c6eSApple OSS Distributions           rwtype="RES0"
3024*4d495c6eSApple OSS Distributions        >
3025*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
3026*4d495c6eSApple OSS Distributions        <field_msb>8</field_msb>
3027*4d495c6eSApple OSS Distributions        <field_lsb>8</field_lsb>
3028*4d495c6eSApple OSS Distributions        <field_description order="before">
3029*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*4d495c6eSApple OSS Distributions        </field_description>
3031*4d495c6eSApple OSS Distributions        <field_values>
3032*4d495c6eSApple OSS Distributions        </field_values>
3033*4d495c6eSApple OSS Distributions      </field>
3034*4d495c6eSApple OSS Distributions        <field
3035*4d495c6eSApple OSS Distributions           id="S1PTW_7_7"
3036*4d495c6eSApple OSS Distributions           is_variable_length="False"
3037*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3038*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3040*4d495c6eSApple OSS Distributions           is_constant_value="False"
3041*4d495c6eSApple OSS Distributions        >
3042*4d495c6eSApple OSS Distributions          <field_name>S1PTW</field_name>
3043*4d495c6eSApple OSS Distributions        <field_msb>7</field_msb>
3044*4d495c6eSApple OSS Distributions        <field_lsb>7</field_lsb>
3045*4d495c6eSApple OSS Distributions        <field_description order="before">
3046*4d495c6eSApple OSS Distributions
3047*4d495c6eSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*4d495c6eSApple OSS Distributions
3049*4d495c6eSApple OSS Distributions        </field_description>
3050*4d495c6eSApple OSS Distributions        <field_values>
3051*4d495c6eSApple OSS Distributions
3052*4d495c6eSApple OSS Distributions
3053*4d495c6eSApple OSS Distributions                <field_value_instance>
3054*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3055*4d495c6eSApple OSS Distributions        <field_value_description>
3056*4d495c6eSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*4d495c6eSApple OSS Distributions</field_value_description>
3058*4d495c6eSApple OSS Distributions    </field_value_instance>
3059*4d495c6eSApple OSS Distributions                <field_value_instance>
3060*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3061*4d495c6eSApple OSS Distributions        <field_value_description>
3062*4d495c6eSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*4d495c6eSApple OSS Distributions</field_value_description>
3064*4d495c6eSApple OSS Distributions    </field_value_instance>
3065*4d495c6eSApple OSS Distributions        </field_values>
3066*4d495c6eSApple OSS Distributions            <field_description order="after">
3067*4d495c6eSApple OSS Distributions
3068*4d495c6eSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*4d495c6eSApple OSS Distributions
3070*4d495c6eSApple OSS Distributions            </field_description>
3071*4d495c6eSApple OSS Distributions          <field_resets>
3072*4d495c6eSApple OSS Distributions
3073*4d495c6eSApple OSS Distributions    <field_reset>
3074*4d495c6eSApple OSS Distributions
3075*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*4d495c6eSApple OSS Distributions
3077*4d495c6eSApple OSS Distributions    </field_reset>
3078*4d495c6eSApple OSS Distributions</field_resets>
3079*4d495c6eSApple OSS Distributions      </field>
3080*4d495c6eSApple OSS Distributions        <field
3081*4d495c6eSApple OSS Distributions           id="0_6_6"
3082*4d495c6eSApple OSS Distributions           is_variable_length="False"
3083*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3084*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3086*4d495c6eSApple OSS Distributions           is_constant_value="False"
3087*4d495c6eSApple OSS Distributions           rwtype="RES0"
3088*4d495c6eSApple OSS Distributions        >
3089*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
3090*4d495c6eSApple OSS Distributions        <field_msb>6</field_msb>
3091*4d495c6eSApple OSS Distributions        <field_lsb>6</field_lsb>
3092*4d495c6eSApple OSS Distributions        <field_description order="before">
3093*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*4d495c6eSApple OSS Distributions        </field_description>
3095*4d495c6eSApple OSS Distributions        <field_values>
3096*4d495c6eSApple OSS Distributions        </field_values>
3097*4d495c6eSApple OSS Distributions      </field>
3098*4d495c6eSApple OSS Distributions        <field
3099*4d495c6eSApple OSS Distributions           id="IFSC_5_0"
3100*4d495c6eSApple OSS Distributions           is_variable_length="False"
3101*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3102*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3104*4d495c6eSApple OSS Distributions           is_constant_value="False"
3105*4d495c6eSApple OSS Distributions        >
3106*4d495c6eSApple OSS Distributions          <field_name>IFSC</field_name>
3107*4d495c6eSApple OSS Distributions        <field_msb>5</field_msb>
3108*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
3109*4d495c6eSApple OSS Distributions        <field_description order="before">
3110*4d495c6eSApple OSS Distributions
3111*4d495c6eSApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*4d495c6eSApple OSS Distributions
3113*4d495c6eSApple OSS Distributions        </field_description>
3114*4d495c6eSApple OSS Distributions        <field_values>
3115*4d495c6eSApple OSS Distributions
3116*4d495c6eSApple OSS Distributions
3117*4d495c6eSApple OSS Distributions                <field_value_instance>
3118*4d495c6eSApple OSS Distributions            <field_value>0b000000</field_value>
3119*4d495c6eSApple OSS Distributions        <field_value_description>
3120*4d495c6eSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*4d495c6eSApple OSS Distributions</field_value_description>
3122*4d495c6eSApple OSS Distributions    </field_value_instance>
3123*4d495c6eSApple OSS Distributions                <field_value_instance>
3124*4d495c6eSApple OSS Distributions            <field_value>0b000001</field_value>
3125*4d495c6eSApple OSS Distributions        <field_value_description>
3126*4d495c6eSApple OSS Distributions  <para>Address size fault, level 1</para>
3127*4d495c6eSApple OSS Distributions</field_value_description>
3128*4d495c6eSApple OSS Distributions    </field_value_instance>
3129*4d495c6eSApple OSS Distributions                <field_value_instance>
3130*4d495c6eSApple OSS Distributions            <field_value>0b000010</field_value>
3131*4d495c6eSApple OSS Distributions        <field_value_description>
3132*4d495c6eSApple OSS Distributions  <para>Address size fault, level 2</para>
3133*4d495c6eSApple OSS Distributions</field_value_description>
3134*4d495c6eSApple OSS Distributions    </field_value_instance>
3135*4d495c6eSApple OSS Distributions                <field_value_instance>
3136*4d495c6eSApple OSS Distributions            <field_value>0b000011</field_value>
3137*4d495c6eSApple OSS Distributions        <field_value_description>
3138*4d495c6eSApple OSS Distributions  <para>Address size fault, level 3</para>
3139*4d495c6eSApple OSS Distributions</field_value_description>
3140*4d495c6eSApple OSS Distributions    </field_value_instance>
3141*4d495c6eSApple OSS Distributions                <field_value_instance>
3142*4d495c6eSApple OSS Distributions            <field_value>0b000100</field_value>
3143*4d495c6eSApple OSS Distributions        <field_value_description>
3144*4d495c6eSApple OSS Distributions  <para>Translation fault, level 0</para>
3145*4d495c6eSApple OSS Distributions</field_value_description>
3146*4d495c6eSApple OSS Distributions    </field_value_instance>
3147*4d495c6eSApple OSS Distributions                <field_value_instance>
3148*4d495c6eSApple OSS Distributions            <field_value>0b000101</field_value>
3149*4d495c6eSApple OSS Distributions        <field_value_description>
3150*4d495c6eSApple OSS Distributions  <para>Translation fault, level 1</para>
3151*4d495c6eSApple OSS Distributions</field_value_description>
3152*4d495c6eSApple OSS Distributions    </field_value_instance>
3153*4d495c6eSApple OSS Distributions                <field_value_instance>
3154*4d495c6eSApple OSS Distributions            <field_value>0b000110</field_value>
3155*4d495c6eSApple OSS Distributions        <field_value_description>
3156*4d495c6eSApple OSS Distributions  <para>Translation fault, level 2</para>
3157*4d495c6eSApple OSS Distributions</field_value_description>
3158*4d495c6eSApple OSS Distributions    </field_value_instance>
3159*4d495c6eSApple OSS Distributions                <field_value_instance>
3160*4d495c6eSApple OSS Distributions            <field_value>0b000111</field_value>
3161*4d495c6eSApple OSS Distributions        <field_value_description>
3162*4d495c6eSApple OSS Distributions  <para>Translation fault, level 3</para>
3163*4d495c6eSApple OSS Distributions</field_value_description>
3164*4d495c6eSApple OSS Distributions    </field_value_instance>
3165*4d495c6eSApple OSS Distributions                <field_value_instance>
3166*4d495c6eSApple OSS Distributions            <field_value>0b001001</field_value>
3167*4d495c6eSApple OSS Distributions        <field_value_description>
3168*4d495c6eSApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*4d495c6eSApple OSS Distributions</field_value_description>
3170*4d495c6eSApple OSS Distributions    </field_value_instance>
3171*4d495c6eSApple OSS Distributions                <field_value_instance>
3172*4d495c6eSApple OSS Distributions            <field_value>0b001010</field_value>
3173*4d495c6eSApple OSS Distributions        <field_value_description>
3174*4d495c6eSApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*4d495c6eSApple OSS Distributions</field_value_description>
3176*4d495c6eSApple OSS Distributions    </field_value_instance>
3177*4d495c6eSApple OSS Distributions                <field_value_instance>
3178*4d495c6eSApple OSS Distributions            <field_value>0b001011</field_value>
3179*4d495c6eSApple OSS Distributions        <field_value_description>
3180*4d495c6eSApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*4d495c6eSApple OSS Distributions</field_value_description>
3182*4d495c6eSApple OSS Distributions    </field_value_instance>
3183*4d495c6eSApple OSS Distributions                <field_value_instance>
3184*4d495c6eSApple OSS Distributions            <field_value>0b001101</field_value>
3185*4d495c6eSApple OSS Distributions        <field_value_description>
3186*4d495c6eSApple OSS Distributions  <para>Permission fault, level 1</para>
3187*4d495c6eSApple OSS Distributions</field_value_description>
3188*4d495c6eSApple OSS Distributions    </field_value_instance>
3189*4d495c6eSApple OSS Distributions                <field_value_instance>
3190*4d495c6eSApple OSS Distributions            <field_value>0b001110</field_value>
3191*4d495c6eSApple OSS Distributions        <field_value_description>
3192*4d495c6eSApple OSS Distributions  <para>Permission fault, level 2</para>
3193*4d495c6eSApple OSS Distributions</field_value_description>
3194*4d495c6eSApple OSS Distributions    </field_value_instance>
3195*4d495c6eSApple OSS Distributions                <field_value_instance>
3196*4d495c6eSApple OSS Distributions            <field_value>0b001111</field_value>
3197*4d495c6eSApple OSS Distributions        <field_value_description>
3198*4d495c6eSApple OSS Distributions  <para>Permission fault, level 3</para>
3199*4d495c6eSApple OSS Distributions</field_value_description>
3200*4d495c6eSApple OSS Distributions    </field_value_instance>
3201*4d495c6eSApple OSS Distributions                <field_value_instance>
3202*4d495c6eSApple OSS Distributions            <field_value>0b010000</field_value>
3203*4d495c6eSApple OSS Distributions        <field_value_description>
3204*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*4d495c6eSApple OSS Distributions</field_value_description>
3206*4d495c6eSApple OSS Distributions    </field_value_instance>
3207*4d495c6eSApple OSS Distributions                <field_value_instance>
3208*4d495c6eSApple OSS Distributions            <field_value>0b010100</field_value>
3209*4d495c6eSApple OSS Distributions        <field_value_description>
3210*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*4d495c6eSApple OSS Distributions</field_value_description>
3212*4d495c6eSApple OSS Distributions    </field_value_instance>
3213*4d495c6eSApple OSS Distributions                <field_value_instance>
3214*4d495c6eSApple OSS Distributions            <field_value>0b010101</field_value>
3215*4d495c6eSApple OSS Distributions        <field_value_description>
3216*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*4d495c6eSApple OSS Distributions</field_value_description>
3218*4d495c6eSApple OSS Distributions    </field_value_instance>
3219*4d495c6eSApple OSS Distributions                <field_value_instance>
3220*4d495c6eSApple OSS Distributions            <field_value>0b010110</field_value>
3221*4d495c6eSApple OSS Distributions        <field_value_description>
3222*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*4d495c6eSApple OSS Distributions</field_value_description>
3224*4d495c6eSApple OSS Distributions    </field_value_instance>
3225*4d495c6eSApple OSS Distributions                <field_value_instance>
3226*4d495c6eSApple OSS Distributions            <field_value>0b010111</field_value>
3227*4d495c6eSApple OSS Distributions        <field_value_description>
3228*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*4d495c6eSApple OSS Distributions</field_value_description>
3230*4d495c6eSApple OSS Distributions    </field_value_instance>
3231*4d495c6eSApple OSS Distributions                <field_value_instance>
3232*4d495c6eSApple OSS Distributions            <field_value>0b011000</field_value>
3233*4d495c6eSApple OSS Distributions        <field_value_description>
3234*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*4d495c6eSApple OSS Distributions</field_value_description>
3236*4d495c6eSApple OSS Distributions    </field_value_instance>
3237*4d495c6eSApple OSS Distributions                <field_value_instance>
3238*4d495c6eSApple OSS Distributions            <field_value>0b011100</field_value>
3239*4d495c6eSApple OSS Distributions        <field_value_description>
3240*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*4d495c6eSApple OSS Distributions</field_value_description>
3242*4d495c6eSApple OSS Distributions    </field_value_instance>
3243*4d495c6eSApple OSS Distributions                <field_value_instance>
3244*4d495c6eSApple OSS Distributions            <field_value>0b011101</field_value>
3245*4d495c6eSApple OSS Distributions        <field_value_description>
3246*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*4d495c6eSApple OSS Distributions</field_value_description>
3248*4d495c6eSApple OSS Distributions    </field_value_instance>
3249*4d495c6eSApple OSS Distributions                <field_value_instance>
3250*4d495c6eSApple OSS Distributions            <field_value>0b011110</field_value>
3251*4d495c6eSApple OSS Distributions        <field_value_description>
3252*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*4d495c6eSApple OSS Distributions</field_value_description>
3254*4d495c6eSApple OSS Distributions    </field_value_instance>
3255*4d495c6eSApple OSS Distributions                <field_value_instance>
3256*4d495c6eSApple OSS Distributions            <field_value>0b011111</field_value>
3257*4d495c6eSApple OSS Distributions        <field_value_description>
3258*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*4d495c6eSApple OSS Distributions</field_value_description>
3260*4d495c6eSApple OSS Distributions    </field_value_instance>
3261*4d495c6eSApple OSS Distributions                <field_value_instance>
3262*4d495c6eSApple OSS Distributions            <field_value>0b110000</field_value>
3263*4d495c6eSApple OSS Distributions        <field_value_description>
3264*4d495c6eSApple OSS Distributions  <para>TLB conflict abort</para>
3265*4d495c6eSApple OSS Distributions</field_value_description>
3266*4d495c6eSApple OSS Distributions    </field_value_instance>
3267*4d495c6eSApple OSS Distributions                <field_value_instance>
3268*4d495c6eSApple OSS Distributions            <field_value>0b110001</field_value>
3269*4d495c6eSApple OSS Distributions        <field_value_description>
3270*4d495c6eSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*4d495c6eSApple OSS Distributions</field_value_description>
3272*4d495c6eSApple OSS Distributions    </field_value_instance>
3273*4d495c6eSApple OSS Distributions        </field_values>
3274*4d495c6eSApple OSS Distributions            <field_description order="after">
3275*4d495c6eSApple OSS Distributions
3276*4d495c6eSApple OSS Distributions  <para>All other values are reserved.</para>
3277*4d495c6eSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*4d495c6eSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*4d495c6eSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*4d495c6eSApple OSS Distributions
3281*4d495c6eSApple OSS Distributions            </field_description>
3282*4d495c6eSApple OSS Distributions          <field_resets>
3283*4d495c6eSApple OSS Distributions
3284*4d495c6eSApple OSS Distributions    <field_reset>
3285*4d495c6eSApple OSS Distributions
3286*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*4d495c6eSApple OSS Distributions
3288*4d495c6eSApple OSS Distributions    </field_reset>
3289*4d495c6eSApple OSS Distributions</field_resets>
3290*4d495c6eSApple OSS Distributions      </field>
3291*4d495c6eSApple OSS Distributions    <text_after_fields>
3292*4d495c6eSApple OSS Distributions
3293*4d495c6eSApple OSS Distributions
3294*4d495c6eSApple OSS Distributions
3295*4d495c6eSApple OSS Distributions    </text_after_fields>
3296*4d495c6eSApple OSS Distributions  </fields>
3297*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
3298*4d495c6eSApple OSS Distributions
3299*4d495c6eSApple OSS Distributions
3300*4d495c6eSApple OSS Distributions
3301*4d495c6eSApple OSS Distributions
3302*4d495c6eSApple OSS Distributions
3303*4d495c6eSApple OSS Distributions
3304*4d495c6eSApple OSS Distributions
3305*4d495c6eSApple OSS Distributions
3306*4d495c6eSApple OSS Distributions
3307*4d495c6eSApple OSS Distributions
3308*4d495c6eSApple OSS Distributions
3309*4d495c6eSApple OSS Distributions
3310*4d495c6eSApple OSS Distributions
3311*4d495c6eSApple OSS Distributions
3312*4d495c6eSApple OSS Distributions
3313*4d495c6eSApple OSS Distributions
3314*4d495c6eSApple OSS Distributions
3315*4d495c6eSApple OSS Distributions
3316*4d495c6eSApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*4d495c6eSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*4d495c6eSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*4d495c6eSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*4d495c6eSApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*4d495c6eSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*4d495c6eSApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*4d495c6eSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*4d495c6eSApple OSS Distributions    </reg_fieldset>
3325*4d495c6eSApple OSS Distributions            </partial_fieldset>
3326*4d495c6eSApple OSS Distributions            <partial_fieldset>
3327*4d495c6eSApple OSS Distributions              <fields length="25">
3328*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*4d495c6eSApple OSS Distributions    <text_before_fields>
3330*4d495c6eSApple OSS Distributions
3331*4d495c6eSApple OSS Distributions
3332*4d495c6eSApple OSS Distributions
3333*4d495c6eSApple OSS Distributions    </text_before_fields>
3334*4d495c6eSApple OSS Distributions
3335*4d495c6eSApple OSS Distributions        <field
3336*4d495c6eSApple OSS Distributions           id="ISV_24_24"
3337*4d495c6eSApple OSS Distributions           is_variable_length="False"
3338*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3339*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3341*4d495c6eSApple OSS Distributions           is_constant_value="False"
3342*4d495c6eSApple OSS Distributions        >
3343*4d495c6eSApple OSS Distributions          <field_name>ISV</field_name>
3344*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
3345*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
3346*4d495c6eSApple OSS Distributions        <field_description order="before">
3347*4d495c6eSApple OSS Distributions
3348*4d495c6eSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*4d495c6eSApple OSS Distributions
3350*4d495c6eSApple OSS Distributions        </field_description>
3351*4d495c6eSApple OSS Distributions        <field_values>
3352*4d495c6eSApple OSS Distributions
3353*4d495c6eSApple OSS Distributions
3354*4d495c6eSApple OSS Distributions                <field_value_instance>
3355*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3356*4d495c6eSApple OSS Distributions        <field_value_description>
3357*4d495c6eSApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*4d495c6eSApple OSS Distributions</field_value_description>
3359*4d495c6eSApple OSS Distributions    </field_value_instance>
3360*4d495c6eSApple OSS Distributions                <field_value_instance>
3361*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3362*4d495c6eSApple OSS Distributions        <field_value_description>
3363*4d495c6eSApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*4d495c6eSApple OSS Distributions</field_value_description>
3365*4d495c6eSApple OSS Distributions    </field_value_instance>
3366*4d495c6eSApple OSS Distributions        </field_values>
3367*4d495c6eSApple OSS Distributions            <field_description order="after">
3368*4d495c6eSApple OSS Distributions
3369*4d495c6eSApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*4d495c6eSApple OSS Distributions<list type="unordered">
3371*4d495c6eSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*4d495c6eSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*4d495c6eSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*4d495c6eSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*4d495c6eSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*4d495c6eSApple OSS Distributions</listitem></list>
3377*4d495c6eSApple OSS Distributions</content>
3378*4d495c6eSApple OSS Distributions</listitem></list>
3379*4d495c6eSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*4d495c6eSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*4d495c6eSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*4d495c6eSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*4d495c6eSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*4d495c6eSApple OSS Distributions
3385*4d495c6eSApple OSS Distributions            </field_description>
3386*4d495c6eSApple OSS Distributions          <field_resets>
3387*4d495c6eSApple OSS Distributions
3388*4d495c6eSApple OSS Distributions    <field_reset>
3389*4d495c6eSApple OSS Distributions
3390*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*4d495c6eSApple OSS Distributions
3392*4d495c6eSApple OSS Distributions    </field_reset>
3393*4d495c6eSApple OSS Distributions</field_resets>
3394*4d495c6eSApple OSS Distributions      </field>
3395*4d495c6eSApple OSS Distributions        <field
3396*4d495c6eSApple OSS Distributions           id="SAS_23_22"
3397*4d495c6eSApple OSS Distributions           is_variable_length="False"
3398*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3399*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3401*4d495c6eSApple OSS Distributions           is_constant_value="False"
3402*4d495c6eSApple OSS Distributions        >
3403*4d495c6eSApple OSS Distributions          <field_name>SAS</field_name>
3404*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
3405*4d495c6eSApple OSS Distributions        <field_lsb>22</field_lsb>
3406*4d495c6eSApple OSS Distributions        <field_description order="before">
3407*4d495c6eSApple OSS Distributions
3408*4d495c6eSApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*4d495c6eSApple OSS Distributions
3410*4d495c6eSApple OSS Distributions        </field_description>
3411*4d495c6eSApple OSS Distributions        <field_values>
3412*4d495c6eSApple OSS Distributions
3413*4d495c6eSApple OSS Distributions
3414*4d495c6eSApple OSS Distributions                <field_value_instance>
3415*4d495c6eSApple OSS Distributions            <field_value>0b00</field_value>
3416*4d495c6eSApple OSS Distributions        <field_value_description>
3417*4d495c6eSApple OSS Distributions  <para>Byte</para>
3418*4d495c6eSApple OSS Distributions</field_value_description>
3419*4d495c6eSApple OSS Distributions    </field_value_instance>
3420*4d495c6eSApple OSS Distributions                <field_value_instance>
3421*4d495c6eSApple OSS Distributions            <field_value>0b01</field_value>
3422*4d495c6eSApple OSS Distributions        <field_value_description>
3423*4d495c6eSApple OSS Distributions  <para>Halfword</para>
3424*4d495c6eSApple OSS Distributions</field_value_description>
3425*4d495c6eSApple OSS Distributions    </field_value_instance>
3426*4d495c6eSApple OSS Distributions                <field_value_instance>
3427*4d495c6eSApple OSS Distributions            <field_value>0b10</field_value>
3428*4d495c6eSApple OSS Distributions        <field_value_description>
3429*4d495c6eSApple OSS Distributions  <para>Word</para>
3430*4d495c6eSApple OSS Distributions</field_value_description>
3431*4d495c6eSApple OSS Distributions    </field_value_instance>
3432*4d495c6eSApple OSS Distributions                <field_value_instance>
3433*4d495c6eSApple OSS Distributions            <field_value>0b11</field_value>
3434*4d495c6eSApple OSS Distributions        <field_value_description>
3435*4d495c6eSApple OSS Distributions  <para>Doubleword</para>
3436*4d495c6eSApple OSS Distributions</field_value_description>
3437*4d495c6eSApple OSS Distributions    </field_value_instance>
3438*4d495c6eSApple OSS Distributions        </field_values>
3439*4d495c6eSApple OSS Distributions            <field_description order="after">
3440*4d495c6eSApple OSS Distributions
3441*4d495c6eSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*4d495c6eSApple OSS Distributions
3444*4d495c6eSApple OSS Distributions            </field_description>
3445*4d495c6eSApple OSS Distributions          <field_resets>
3446*4d495c6eSApple OSS Distributions
3447*4d495c6eSApple OSS Distributions    <field_reset>
3448*4d495c6eSApple OSS Distributions
3449*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*4d495c6eSApple OSS Distributions
3451*4d495c6eSApple OSS Distributions    </field_reset>
3452*4d495c6eSApple OSS Distributions</field_resets>
3453*4d495c6eSApple OSS Distributions      </field>
3454*4d495c6eSApple OSS Distributions        <field
3455*4d495c6eSApple OSS Distributions           id="SSE_21_21"
3456*4d495c6eSApple OSS Distributions           is_variable_length="False"
3457*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3458*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3460*4d495c6eSApple OSS Distributions           is_constant_value="False"
3461*4d495c6eSApple OSS Distributions        >
3462*4d495c6eSApple OSS Distributions          <field_name>SSE</field_name>
3463*4d495c6eSApple OSS Distributions        <field_msb>21</field_msb>
3464*4d495c6eSApple OSS Distributions        <field_lsb>21</field_lsb>
3465*4d495c6eSApple OSS Distributions        <field_description order="before">
3466*4d495c6eSApple OSS Distributions
3467*4d495c6eSApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*4d495c6eSApple OSS Distributions
3469*4d495c6eSApple OSS Distributions        </field_description>
3470*4d495c6eSApple OSS Distributions        <field_values>
3471*4d495c6eSApple OSS Distributions
3472*4d495c6eSApple OSS Distributions
3473*4d495c6eSApple OSS Distributions                <field_value_instance>
3474*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3475*4d495c6eSApple OSS Distributions        <field_value_description>
3476*4d495c6eSApple OSS Distributions  <para>Sign-extension not required.</para>
3477*4d495c6eSApple OSS Distributions</field_value_description>
3478*4d495c6eSApple OSS Distributions    </field_value_instance>
3479*4d495c6eSApple OSS Distributions                <field_value_instance>
3480*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3481*4d495c6eSApple OSS Distributions        <field_value_description>
3482*4d495c6eSApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*4d495c6eSApple OSS Distributions</field_value_description>
3484*4d495c6eSApple OSS Distributions    </field_value_instance>
3485*4d495c6eSApple OSS Distributions        </field_values>
3486*4d495c6eSApple OSS Distributions            <field_description order="after">
3487*4d495c6eSApple OSS Distributions
3488*4d495c6eSApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*4d495c6eSApple OSS Distributions
3492*4d495c6eSApple OSS Distributions            </field_description>
3493*4d495c6eSApple OSS Distributions          <field_resets>
3494*4d495c6eSApple OSS Distributions
3495*4d495c6eSApple OSS Distributions    <field_reset>
3496*4d495c6eSApple OSS Distributions
3497*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*4d495c6eSApple OSS Distributions
3499*4d495c6eSApple OSS Distributions    </field_reset>
3500*4d495c6eSApple OSS Distributions</field_resets>
3501*4d495c6eSApple OSS Distributions      </field>
3502*4d495c6eSApple OSS Distributions        <field
3503*4d495c6eSApple OSS Distributions           id="SRT_20_16"
3504*4d495c6eSApple OSS Distributions           is_variable_length="False"
3505*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3506*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3508*4d495c6eSApple OSS Distributions           is_constant_value="False"
3509*4d495c6eSApple OSS Distributions        >
3510*4d495c6eSApple OSS Distributions          <field_name>SRT</field_name>
3511*4d495c6eSApple OSS Distributions        <field_msb>20</field_msb>
3512*4d495c6eSApple OSS Distributions        <field_lsb>16</field_lsb>
3513*4d495c6eSApple OSS Distributions        <field_description order="before">
3514*4d495c6eSApple OSS Distributions
3515*4d495c6eSApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*4d495c6eSApple OSS Distributions
3519*4d495c6eSApple OSS Distributions        </field_description>
3520*4d495c6eSApple OSS Distributions        <field_values>
3521*4d495c6eSApple OSS Distributions
3522*4d495c6eSApple OSS Distributions
3523*4d495c6eSApple OSS Distributions        </field_values>
3524*4d495c6eSApple OSS Distributions          <field_resets>
3525*4d495c6eSApple OSS Distributions
3526*4d495c6eSApple OSS Distributions    <field_reset>
3527*4d495c6eSApple OSS Distributions
3528*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*4d495c6eSApple OSS Distributions
3530*4d495c6eSApple OSS Distributions    </field_reset>
3531*4d495c6eSApple OSS Distributions</field_resets>
3532*4d495c6eSApple OSS Distributions      </field>
3533*4d495c6eSApple OSS Distributions        <field
3534*4d495c6eSApple OSS Distributions           id="SF_15_15"
3535*4d495c6eSApple OSS Distributions           is_variable_length="False"
3536*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3537*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3539*4d495c6eSApple OSS Distributions           is_constant_value="False"
3540*4d495c6eSApple OSS Distributions        >
3541*4d495c6eSApple OSS Distributions          <field_name>SF</field_name>
3542*4d495c6eSApple OSS Distributions        <field_msb>15</field_msb>
3543*4d495c6eSApple OSS Distributions        <field_lsb>15</field_lsb>
3544*4d495c6eSApple OSS Distributions        <field_description order="before">
3545*4d495c6eSApple OSS Distributions
3546*4d495c6eSApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*4d495c6eSApple OSS Distributions
3548*4d495c6eSApple OSS Distributions        </field_description>
3549*4d495c6eSApple OSS Distributions        <field_values>
3550*4d495c6eSApple OSS Distributions
3551*4d495c6eSApple OSS Distributions
3552*4d495c6eSApple OSS Distributions                <field_value_instance>
3553*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3554*4d495c6eSApple OSS Distributions        <field_value_description>
3555*4d495c6eSApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*4d495c6eSApple OSS Distributions</field_value_description>
3557*4d495c6eSApple OSS Distributions    </field_value_instance>
3558*4d495c6eSApple OSS Distributions                <field_value_instance>
3559*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3560*4d495c6eSApple OSS Distributions        <field_value_description>
3561*4d495c6eSApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*4d495c6eSApple OSS Distributions</field_value_description>
3563*4d495c6eSApple OSS Distributions    </field_value_instance>
3564*4d495c6eSApple OSS Distributions        </field_values>
3565*4d495c6eSApple OSS Distributions            <field_description order="after">
3566*4d495c6eSApple OSS Distributions
3567*4d495c6eSApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*4d495c6eSApple OSS Distributions
3570*4d495c6eSApple OSS Distributions            </field_description>
3571*4d495c6eSApple OSS Distributions          <field_resets>
3572*4d495c6eSApple OSS Distributions
3573*4d495c6eSApple OSS Distributions    <field_reset>
3574*4d495c6eSApple OSS Distributions
3575*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*4d495c6eSApple OSS Distributions
3577*4d495c6eSApple OSS Distributions    </field_reset>
3578*4d495c6eSApple OSS Distributions</field_resets>
3579*4d495c6eSApple OSS Distributions      </field>
3580*4d495c6eSApple OSS Distributions        <field
3581*4d495c6eSApple OSS Distributions           id="AR_14_14"
3582*4d495c6eSApple OSS Distributions           is_variable_length="False"
3583*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3584*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3586*4d495c6eSApple OSS Distributions           is_constant_value="False"
3587*4d495c6eSApple OSS Distributions        >
3588*4d495c6eSApple OSS Distributions          <field_name>AR</field_name>
3589*4d495c6eSApple OSS Distributions        <field_msb>14</field_msb>
3590*4d495c6eSApple OSS Distributions        <field_lsb>14</field_lsb>
3591*4d495c6eSApple OSS Distributions        <field_description order="before">
3592*4d495c6eSApple OSS Distributions
3593*4d495c6eSApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*4d495c6eSApple OSS Distributions
3595*4d495c6eSApple OSS Distributions        </field_description>
3596*4d495c6eSApple OSS Distributions        <field_values>
3597*4d495c6eSApple OSS Distributions
3598*4d495c6eSApple OSS Distributions
3599*4d495c6eSApple OSS Distributions                <field_value_instance>
3600*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3601*4d495c6eSApple OSS Distributions        <field_value_description>
3602*4d495c6eSApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*4d495c6eSApple OSS Distributions</field_value_description>
3604*4d495c6eSApple OSS Distributions    </field_value_instance>
3605*4d495c6eSApple OSS Distributions                <field_value_instance>
3606*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3607*4d495c6eSApple OSS Distributions        <field_value_description>
3608*4d495c6eSApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*4d495c6eSApple OSS Distributions</field_value_description>
3610*4d495c6eSApple OSS Distributions    </field_value_instance>
3611*4d495c6eSApple OSS Distributions        </field_values>
3612*4d495c6eSApple OSS Distributions            <field_description order="after">
3613*4d495c6eSApple OSS Distributions
3614*4d495c6eSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*4d495c6eSApple OSS Distributions
3617*4d495c6eSApple OSS Distributions            </field_description>
3618*4d495c6eSApple OSS Distributions          <field_resets>
3619*4d495c6eSApple OSS Distributions
3620*4d495c6eSApple OSS Distributions    <field_reset>
3621*4d495c6eSApple OSS Distributions
3622*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*4d495c6eSApple OSS Distributions
3624*4d495c6eSApple OSS Distributions    </field_reset>
3625*4d495c6eSApple OSS Distributions</field_resets>
3626*4d495c6eSApple OSS Distributions      </field>
3627*4d495c6eSApple OSS Distributions        <field
3628*4d495c6eSApple OSS Distributions           id="VNCR_13_13_1"
3629*4d495c6eSApple OSS Distributions           is_variable_length="False"
3630*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3631*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3633*4d495c6eSApple OSS Distributions           is_constant_value="False"
3634*4d495c6eSApple OSS Distributions        >
3635*4d495c6eSApple OSS Distributions          <field_name>VNCR</field_name>
3636*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
3637*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
3638*4d495c6eSApple OSS Distributions        <field_description order="before">
3639*4d495c6eSApple OSS Distributions
3640*4d495c6eSApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*4d495c6eSApple OSS Distributions
3642*4d495c6eSApple OSS Distributions        </field_description>
3643*4d495c6eSApple OSS Distributions        <field_values>
3644*4d495c6eSApple OSS Distributions
3645*4d495c6eSApple OSS Distributions
3646*4d495c6eSApple OSS Distributions                <field_value_instance>
3647*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3648*4d495c6eSApple OSS Distributions        <field_value_description>
3649*4d495c6eSApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*4d495c6eSApple OSS Distributions</field_value_description>
3651*4d495c6eSApple OSS Distributions    </field_value_instance>
3652*4d495c6eSApple OSS Distributions                <field_value_instance>
3653*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3654*4d495c6eSApple OSS Distributions        <field_value_description>
3655*4d495c6eSApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*4d495c6eSApple OSS Distributions</field_value_description>
3657*4d495c6eSApple OSS Distributions    </field_value_instance>
3658*4d495c6eSApple OSS Distributions        </field_values>
3659*4d495c6eSApple OSS Distributions            <field_description order="after">
3660*4d495c6eSApple OSS Distributions
3661*4d495c6eSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*4d495c6eSApple OSS Distributions
3663*4d495c6eSApple OSS Distributions            </field_description>
3664*4d495c6eSApple OSS Distributions          <field_resets>
3665*4d495c6eSApple OSS Distributions
3666*4d495c6eSApple OSS Distributions    <field_reset>
3667*4d495c6eSApple OSS Distributions
3668*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*4d495c6eSApple OSS Distributions
3670*4d495c6eSApple OSS Distributions    </field_reset>
3671*4d495c6eSApple OSS Distributions</field_resets>
3672*4d495c6eSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*4d495c6eSApple OSS Distributions      </field>
3674*4d495c6eSApple OSS Distributions        <field
3675*4d495c6eSApple OSS Distributions           id="0_13_13_2"
3676*4d495c6eSApple OSS Distributions           is_variable_length="False"
3677*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3678*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3680*4d495c6eSApple OSS Distributions           is_constant_value="False"
3681*4d495c6eSApple OSS Distributions           rwtype="RES0"
3682*4d495c6eSApple OSS Distributions        >
3683*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
3684*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
3685*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
3686*4d495c6eSApple OSS Distributions        <field_description order="before">
3687*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*4d495c6eSApple OSS Distributions        </field_description>
3689*4d495c6eSApple OSS Distributions        <field_values>
3690*4d495c6eSApple OSS Distributions        </field_values>
3691*4d495c6eSApple OSS Distributions      </field>
3692*4d495c6eSApple OSS Distributions        <field
3693*4d495c6eSApple OSS Distributions           id="SET_12_11"
3694*4d495c6eSApple OSS Distributions           is_variable_length="False"
3695*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3696*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3698*4d495c6eSApple OSS Distributions           is_constant_value="False"
3699*4d495c6eSApple OSS Distributions        >
3700*4d495c6eSApple OSS Distributions          <field_name>SET</field_name>
3701*4d495c6eSApple OSS Distributions        <field_msb>12</field_msb>
3702*4d495c6eSApple OSS Distributions        <field_lsb>11</field_lsb>
3703*4d495c6eSApple OSS Distributions        <field_description order="before">
3704*4d495c6eSApple OSS Distributions
3705*4d495c6eSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*4d495c6eSApple OSS Distributions
3707*4d495c6eSApple OSS Distributions        </field_description>
3708*4d495c6eSApple OSS Distributions        <field_values>
3709*4d495c6eSApple OSS Distributions
3710*4d495c6eSApple OSS Distributions
3711*4d495c6eSApple OSS Distributions                <field_value_instance>
3712*4d495c6eSApple OSS Distributions            <field_value>0b00</field_value>
3713*4d495c6eSApple OSS Distributions        <field_value_description>
3714*4d495c6eSApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*4d495c6eSApple OSS Distributions</field_value_description>
3716*4d495c6eSApple OSS Distributions    </field_value_instance>
3717*4d495c6eSApple OSS Distributions                <field_value_instance>
3718*4d495c6eSApple OSS Distributions            <field_value>0b10</field_value>
3719*4d495c6eSApple OSS Distributions        <field_value_description>
3720*4d495c6eSApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*4d495c6eSApple OSS Distributions</field_value_description>
3722*4d495c6eSApple OSS Distributions    </field_value_instance>
3723*4d495c6eSApple OSS Distributions                <field_value_instance>
3724*4d495c6eSApple OSS Distributions            <field_value>0b11</field_value>
3725*4d495c6eSApple OSS Distributions        <field_value_description>
3726*4d495c6eSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*4d495c6eSApple OSS Distributions</field_value_description>
3728*4d495c6eSApple OSS Distributions    </field_value_instance>
3729*4d495c6eSApple OSS Distributions        </field_values>
3730*4d495c6eSApple OSS Distributions            <field_description order="after">
3731*4d495c6eSApple OSS Distributions
3732*4d495c6eSApple OSS Distributions  <para>All other values are reserved.</para>
3733*4d495c6eSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*4d495c6eSApple OSS Distributions<list type="unordered">
3735*4d495c6eSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*4d495c6eSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*4d495c6eSApple OSS Distributions</listitem></list>
3738*4d495c6eSApple OSS Distributions
3739*4d495c6eSApple OSS Distributions            </field_description>
3740*4d495c6eSApple OSS Distributions          <field_resets>
3741*4d495c6eSApple OSS Distributions
3742*4d495c6eSApple OSS Distributions    <field_reset>
3743*4d495c6eSApple OSS Distributions
3744*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*4d495c6eSApple OSS Distributions
3746*4d495c6eSApple OSS Distributions    </field_reset>
3747*4d495c6eSApple OSS Distributions</field_resets>
3748*4d495c6eSApple OSS Distributions      </field>
3749*4d495c6eSApple OSS Distributions        <field
3750*4d495c6eSApple OSS Distributions           id="FnV_10_10"
3751*4d495c6eSApple OSS Distributions           is_variable_length="False"
3752*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3753*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3755*4d495c6eSApple OSS Distributions           is_constant_value="False"
3756*4d495c6eSApple OSS Distributions        >
3757*4d495c6eSApple OSS Distributions          <field_name>FnV</field_name>
3758*4d495c6eSApple OSS Distributions        <field_msb>10</field_msb>
3759*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
3760*4d495c6eSApple OSS Distributions        <field_description order="before">
3761*4d495c6eSApple OSS Distributions
3762*4d495c6eSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*4d495c6eSApple OSS Distributions
3764*4d495c6eSApple OSS Distributions        </field_description>
3765*4d495c6eSApple OSS Distributions        <field_values>
3766*4d495c6eSApple OSS Distributions
3767*4d495c6eSApple OSS Distributions
3768*4d495c6eSApple OSS Distributions                <field_value_instance>
3769*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3770*4d495c6eSApple OSS Distributions        <field_value_description>
3771*4d495c6eSApple OSS Distributions  <para>FAR is valid.</para>
3772*4d495c6eSApple OSS Distributions</field_value_description>
3773*4d495c6eSApple OSS Distributions    </field_value_instance>
3774*4d495c6eSApple OSS Distributions                <field_value_instance>
3775*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3776*4d495c6eSApple OSS Distributions        <field_value_description>
3777*4d495c6eSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*4d495c6eSApple OSS Distributions</field_value_description>
3779*4d495c6eSApple OSS Distributions    </field_value_instance>
3780*4d495c6eSApple OSS Distributions        </field_values>
3781*4d495c6eSApple OSS Distributions            <field_description order="after">
3782*4d495c6eSApple OSS Distributions
3783*4d495c6eSApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*4d495c6eSApple OSS Distributions
3785*4d495c6eSApple OSS Distributions            </field_description>
3786*4d495c6eSApple OSS Distributions          <field_resets>
3787*4d495c6eSApple OSS Distributions
3788*4d495c6eSApple OSS Distributions    <field_reset>
3789*4d495c6eSApple OSS Distributions
3790*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*4d495c6eSApple OSS Distributions
3792*4d495c6eSApple OSS Distributions    </field_reset>
3793*4d495c6eSApple OSS Distributions</field_resets>
3794*4d495c6eSApple OSS Distributions      </field>
3795*4d495c6eSApple OSS Distributions        <field
3796*4d495c6eSApple OSS Distributions           id="EA_9_9"
3797*4d495c6eSApple OSS Distributions           is_variable_length="False"
3798*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3799*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3801*4d495c6eSApple OSS Distributions           is_constant_value="False"
3802*4d495c6eSApple OSS Distributions        >
3803*4d495c6eSApple OSS Distributions          <field_name>EA</field_name>
3804*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
3805*4d495c6eSApple OSS Distributions        <field_lsb>9</field_lsb>
3806*4d495c6eSApple OSS Distributions        <field_description order="before">
3807*4d495c6eSApple OSS Distributions
3808*4d495c6eSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*4d495c6eSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*4d495c6eSApple OSS Distributions
3811*4d495c6eSApple OSS Distributions        </field_description>
3812*4d495c6eSApple OSS Distributions        <field_values>
3813*4d495c6eSApple OSS Distributions
3814*4d495c6eSApple OSS Distributions
3815*4d495c6eSApple OSS Distributions        </field_values>
3816*4d495c6eSApple OSS Distributions          <field_resets>
3817*4d495c6eSApple OSS Distributions
3818*4d495c6eSApple OSS Distributions    <field_reset>
3819*4d495c6eSApple OSS Distributions
3820*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*4d495c6eSApple OSS Distributions
3822*4d495c6eSApple OSS Distributions    </field_reset>
3823*4d495c6eSApple OSS Distributions</field_resets>
3824*4d495c6eSApple OSS Distributions      </field>
3825*4d495c6eSApple OSS Distributions        <field
3826*4d495c6eSApple OSS Distributions           id="CM_8_8"
3827*4d495c6eSApple OSS Distributions           is_variable_length="False"
3828*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3829*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3831*4d495c6eSApple OSS Distributions           is_constant_value="False"
3832*4d495c6eSApple OSS Distributions        >
3833*4d495c6eSApple OSS Distributions          <field_name>CM</field_name>
3834*4d495c6eSApple OSS Distributions        <field_msb>8</field_msb>
3835*4d495c6eSApple OSS Distributions        <field_lsb>8</field_lsb>
3836*4d495c6eSApple OSS Distributions        <field_description order="before">
3837*4d495c6eSApple OSS Distributions
3838*4d495c6eSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*4d495c6eSApple OSS Distributions
3840*4d495c6eSApple OSS Distributions        </field_description>
3841*4d495c6eSApple OSS Distributions        <field_values>
3842*4d495c6eSApple OSS Distributions
3843*4d495c6eSApple OSS Distributions
3844*4d495c6eSApple OSS Distributions                <field_value_instance>
3845*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3846*4d495c6eSApple OSS Distributions        <field_value_description>
3847*4d495c6eSApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*4d495c6eSApple OSS Distributions</field_value_description>
3849*4d495c6eSApple OSS Distributions    </field_value_instance>
3850*4d495c6eSApple OSS Distributions                <field_value_instance>
3851*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3852*4d495c6eSApple OSS Distributions        <field_value_description>
3853*4d495c6eSApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*4d495c6eSApple OSS Distributions</field_value_description>
3855*4d495c6eSApple OSS Distributions    </field_value_instance>
3856*4d495c6eSApple OSS Distributions        </field_values>
3857*4d495c6eSApple OSS Distributions          <field_resets>
3858*4d495c6eSApple OSS Distributions
3859*4d495c6eSApple OSS Distributions    <field_reset>
3860*4d495c6eSApple OSS Distributions
3861*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*4d495c6eSApple OSS Distributions
3863*4d495c6eSApple OSS Distributions    </field_reset>
3864*4d495c6eSApple OSS Distributions</field_resets>
3865*4d495c6eSApple OSS Distributions      </field>
3866*4d495c6eSApple OSS Distributions        <field
3867*4d495c6eSApple OSS Distributions           id="S1PTW_7_7"
3868*4d495c6eSApple OSS Distributions           is_variable_length="False"
3869*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3870*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3872*4d495c6eSApple OSS Distributions           is_constant_value="False"
3873*4d495c6eSApple OSS Distributions        >
3874*4d495c6eSApple OSS Distributions          <field_name>S1PTW</field_name>
3875*4d495c6eSApple OSS Distributions        <field_msb>7</field_msb>
3876*4d495c6eSApple OSS Distributions        <field_lsb>7</field_lsb>
3877*4d495c6eSApple OSS Distributions        <field_description order="before">
3878*4d495c6eSApple OSS Distributions
3879*4d495c6eSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*4d495c6eSApple OSS Distributions
3881*4d495c6eSApple OSS Distributions        </field_description>
3882*4d495c6eSApple OSS Distributions        <field_values>
3883*4d495c6eSApple OSS Distributions
3884*4d495c6eSApple OSS Distributions
3885*4d495c6eSApple OSS Distributions                <field_value_instance>
3886*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3887*4d495c6eSApple OSS Distributions        <field_value_description>
3888*4d495c6eSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*4d495c6eSApple OSS Distributions</field_value_description>
3890*4d495c6eSApple OSS Distributions    </field_value_instance>
3891*4d495c6eSApple OSS Distributions                <field_value_instance>
3892*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3893*4d495c6eSApple OSS Distributions        <field_value_description>
3894*4d495c6eSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*4d495c6eSApple OSS Distributions</field_value_description>
3896*4d495c6eSApple OSS Distributions    </field_value_instance>
3897*4d495c6eSApple OSS Distributions        </field_values>
3898*4d495c6eSApple OSS Distributions            <field_description order="after">
3899*4d495c6eSApple OSS Distributions
3900*4d495c6eSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*4d495c6eSApple OSS Distributions
3902*4d495c6eSApple OSS Distributions            </field_description>
3903*4d495c6eSApple OSS Distributions          <field_resets>
3904*4d495c6eSApple OSS Distributions
3905*4d495c6eSApple OSS Distributions    <field_reset>
3906*4d495c6eSApple OSS Distributions
3907*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*4d495c6eSApple OSS Distributions
3909*4d495c6eSApple OSS Distributions    </field_reset>
3910*4d495c6eSApple OSS Distributions</field_resets>
3911*4d495c6eSApple OSS Distributions      </field>
3912*4d495c6eSApple OSS Distributions        <field
3913*4d495c6eSApple OSS Distributions           id="WnR_6_6"
3914*4d495c6eSApple OSS Distributions           is_variable_length="False"
3915*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3916*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3918*4d495c6eSApple OSS Distributions           is_constant_value="False"
3919*4d495c6eSApple OSS Distributions        >
3920*4d495c6eSApple OSS Distributions          <field_name>WnR</field_name>
3921*4d495c6eSApple OSS Distributions        <field_msb>6</field_msb>
3922*4d495c6eSApple OSS Distributions        <field_lsb>6</field_lsb>
3923*4d495c6eSApple OSS Distributions        <field_description order="before">
3924*4d495c6eSApple OSS Distributions
3925*4d495c6eSApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*4d495c6eSApple OSS Distributions
3927*4d495c6eSApple OSS Distributions        </field_description>
3928*4d495c6eSApple OSS Distributions        <field_values>
3929*4d495c6eSApple OSS Distributions
3930*4d495c6eSApple OSS Distributions
3931*4d495c6eSApple OSS Distributions                <field_value_instance>
3932*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
3933*4d495c6eSApple OSS Distributions        <field_value_description>
3934*4d495c6eSApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*4d495c6eSApple OSS Distributions</field_value_description>
3936*4d495c6eSApple OSS Distributions    </field_value_instance>
3937*4d495c6eSApple OSS Distributions                <field_value_instance>
3938*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
3939*4d495c6eSApple OSS Distributions        <field_value_description>
3940*4d495c6eSApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*4d495c6eSApple OSS Distributions</field_value_description>
3942*4d495c6eSApple OSS Distributions    </field_value_instance>
3943*4d495c6eSApple OSS Distributions        </field_values>
3944*4d495c6eSApple OSS Distributions            <field_description order="after">
3945*4d495c6eSApple OSS Distributions
3946*4d495c6eSApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*4d495c6eSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*4d495c6eSApple OSS Distributions<list type="unordered">
3950*4d495c6eSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*4d495c6eSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*4d495c6eSApple OSS Distributions</listitem></list>
3953*4d495c6eSApple OSS Distributions
3954*4d495c6eSApple OSS Distributions            </field_description>
3955*4d495c6eSApple OSS Distributions          <field_resets>
3956*4d495c6eSApple OSS Distributions
3957*4d495c6eSApple OSS Distributions    <field_reset>
3958*4d495c6eSApple OSS Distributions
3959*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*4d495c6eSApple OSS Distributions
3961*4d495c6eSApple OSS Distributions    </field_reset>
3962*4d495c6eSApple OSS Distributions</field_resets>
3963*4d495c6eSApple OSS Distributions      </field>
3964*4d495c6eSApple OSS Distributions        <field
3965*4d495c6eSApple OSS Distributions           id="DFSC_5_0"
3966*4d495c6eSApple OSS Distributions           is_variable_length="False"
3967*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
3968*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
3970*4d495c6eSApple OSS Distributions           is_constant_value="False"
3971*4d495c6eSApple OSS Distributions        >
3972*4d495c6eSApple OSS Distributions          <field_name>DFSC</field_name>
3973*4d495c6eSApple OSS Distributions        <field_msb>5</field_msb>
3974*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
3975*4d495c6eSApple OSS Distributions        <field_description order="before">
3976*4d495c6eSApple OSS Distributions
3977*4d495c6eSApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*4d495c6eSApple OSS Distributions
3979*4d495c6eSApple OSS Distributions        </field_description>
3980*4d495c6eSApple OSS Distributions        <field_values>
3981*4d495c6eSApple OSS Distributions
3982*4d495c6eSApple OSS Distributions
3983*4d495c6eSApple OSS Distributions                <field_value_instance>
3984*4d495c6eSApple OSS Distributions            <field_value>0b000000</field_value>
3985*4d495c6eSApple OSS Distributions        <field_value_description>
3986*4d495c6eSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*4d495c6eSApple OSS Distributions</field_value_description>
3988*4d495c6eSApple OSS Distributions    </field_value_instance>
3989*4d495c6eSApple OSS Distributions                <field_value_instance>
3990*4d495c6eSApple OSS Distributions            <field_value>0b000001</field_value>
3991*4d495c6eSApple OSS Distributions        <field_value_description>
3992*4d495c6eSApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*4d495c6eSApple OSS Distributions</field_value_description>
3994*4d495c6eSApple OSS Distributions    </field_value_instance>
3995*4d495c6eSApple OSS Distributions                <field_value_instance>
3996*4d495c6eSApple OSS Distributions            <field_value>0b000010</field_value>
3997*4d495c6eSApple OSS Distributions        <field_value_description>
3998*4d495c6eSApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*4d495c6eSApple OSS Distributions</field_value_description>
4000*4d495c6eSApple OSS Distributions    </field_value_instance>
4001*4d495c6eSApple OSS Distributions                <field_value_instance>
4002*4d495c6eSApple OSS Distributions            <field_value>0b000011</field_value>
4003*4d495c6eSApple OSS Distributions        <field_value_description>
4004*4d495c6eSApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*4d495c6eSApple OSS Distributions</field_value_description>
4006*4d495c6eSApple OSS Distributions    </field_value_instance>
4007*4d495c6eSApple OSS Distributions                <field_value_instance>
4008*4d495c6eSApple OSS Distributions            <field_value>0b000100</field_value>
4009*4d495c6eSApple OSS Distributions        <field_value_description>
4010*4d495c6eSApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*4d495c6eSApple OSS Distributions</field_value_description>
4012*4d495c6eSApple OSS Distributions    </field_value_instance>
4013*4d495c6eSApple OSS Distributions                <field_value_instance>
4014*4d495c6eSApple OSS Distributions            <field_value>0b000101</field_value>
4015*4d495c6eSApple OSS Distributions        <field_value_description>
4016*4d495c6eSApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*4d495c6eSApple OSS Distributions</field_value_description>
4018*4d495c6eSApple OSS Distributions    </field_value_instance>
4019*4d495c6eSApple OSS Distributions                <field_value_instance>
4020*4d495c6eSApple OSS Distributions            <field_value>0b000110</field_value>
4021*4d495c6eSApple OSS Distributions        <field_value_description>
4022*4d495c6eSApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*4d495c6eSApple OSS Distributions</field_value_description>
4024*4d495c6eSApple OSS Distributions    </field_value_instance>
4025*4d495c6eSApple OSS Distributions                <field_value_instance>
4026*4d495c6eSApple OSS Distributions            <field_value>0b000111</field_value>
4027*4d495c6eSApple OSS Distributions        <field_value_description>
4028*4d495c6eSApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*4d495c6eSApple OSS Distributions</field_value_description>
4030*4d495c6eSApple OSS Distributions    </field_value_instance>
4031*4d495c6eSApple OSS Distributions                <field_value_instance>
4032*4d495c6eSApple OSS Distributions            <field_value>0b001001</field_value>
4033*4d495c6eSApple OSS Distributions        <field_value_description>
4034*4d495c6eSApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*4d495c6eSApple OSS Distributions</field_value_description>
4036*4d495c6eSApple OSS Distributions    </field_value_instance>
4037*4d495c6eSApple OSS Distributions                <field_value_instance>
4038*4d495c6eSApple OSS Distributions            <field_value>0b001010</field_value>
4039*4d495c6eSApple OSS Distributions        <field_value_description>
4040*4d495c6eSApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*4d495c6eSApple OSS Distributions</field_value_description>
4042*4d495c6eSApple OSS Distributions    </field_value_instance>
4043*4d495c6eSApple OSS Distributions                <field_value_instance>
4044*4d495c6eSApple OSS Distributions            <field_value>0b001011</field_value>
4045*4d495c6eSApple OSS Distributions        <field_value_description>
4046*4d495c6eSApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*4d495c6eSApple OSS Distributions</field_value_description>
4048*4d495c6eSApple OSS Distributions    </field_value_instance>
4049*4d495c6eSApple OSS Distributions                <field_value_instance>
4050*4d495c6eSApple OSS Distributions            <field_value>0b001101</field_value>
4051*4d495c6eSApple OSS Distributions        <field_value_description>
4052*4d495c6eSApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*4d495c6eSApple OSS Distributions</field_value_description>
4054*4d495c6eSApple OSS Distributions    </field_value_instance>
4055*4d495c6eSApple OSS Distributions                <field_value_instance>
4056*4d495c6eSApple OSS Distributions            <field_value>0b001110</field_value>
4057*4d495c6eSApple OSS Distributions        <field_value_description>
4058*4d495c6eSApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*4d495c6eSApple OSS Distributions</field_value_description>
4060*4d495c6eSApple OSS Distributions    </field_value_instance>
4061*4d495c6eSApple OSS Distributions                <field_value_instance>
4062*4d495c6eSApple OSS Distributions            <field_value>0b001111</field_value>
4063*4d495c6eSApple OSS Distributions        <field_value_description>
4064*4d495c6eSApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*4d495c6eSApple OSS Distributions</field_value_description>
4066*4d495c6eSApple OSS Distributions    </field_value_instance>
4067*4d495c6eSApple OSS Distributions                <field_value_instance>
4068*4d495c6eSApple OSS Distributions            <field_value>0b010000</field_value>
4069*4d495c6eSApple OSS Distributions        <field_value_description>
4070*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*4d495c6eSApple OSS Distributions</field_value_description>
4072*4d495c6eSApple OSS Distributions    </field_value_instance>
4073*4d495c6eSApple OSS Distributions                <field_value_instance>
4074*4d495c6eSApple OSS Distributions            <field_value>0b010001</field_value>
4075*4d495c6eSApple OSS Distributions        <field_value_description>
4076*4d495c6eSApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*4d495c6eSApple OSS Distributions</field_value_description>
4078*4d495c6eSApple OSS Distributions    </field_value_instance>
4079*4d495c6eSApple OSS Distributions                <field_value_instance>
4080*4d495c6eSApple OSS Distributions            <field_value>0b010100</field_value>
4081*4d495c6eSApple OSS Distributions        <field_value_description>
4082*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*4d495c6eSApple OSS Distributions</field_value_description>
4084*4d495c6eSApple OSS Distributions    </field_value_instance>
4085*4d495c6eSApple OSS Distributions                <field_value_instance>
4086*4d495c6eSApple OSS Distributions            <field_value>0b010101</field_value>
4087*4d495c6eSApple OSS Distributions        <field_value_description>
4088*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*4d495c6eSApple OSS Distributions</field_value_description>
4090*4d495c6eSApple OSS Distributions    </field_value_instance>
4091*4d495c6eSApple OSS Distributions                <field_value_instance>
4092*4d495c6eSApple OSS Distributions            <field_value>0b010110</field_value>
4093*4d495c6eSApple OSS Distributions        <field_value_description>
4094*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*4d495c6eSApple OSS Distributions</field_value_description>
4096*4d495c6eSApple OSS Distributions    </field_value_instance>
4097*4d495c6eSApple OSS Distributions                <field_value_instance>
4098*4d495c6eSApple OSS Distributions            <field_value>0b010111</field_value>
4099*4d495c6eSApple OSS Distributions        <field_value_description>
4100*4d495c6eSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*4d495c6eSApple OSS Distributions</field_value_description>
4102*4d495c6eSApple OSS Distributions    </field_value_instance>
4103*4d495c6eSApple OSS Distributions                <field_value_instance>
4104*4d495c6eSApple OSS Distributions            <field_value>0b011000</field_value>
4105*4d495c6eSApple OSS Distributions        <field_value_description>
4106*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*4d495c6eSApple OSS Distributions</field_value_description>
4108*4d495c6eSApple OSS Distributions    </field_value_instance>
4109*4d495c6eSApple OSS Distributions                <field_value_instance>
4110*4d495c6eSApple OSS Distributions            <field_value>0b011100</field_value>
4111*4d495c6eSApple OSS Distributions        <field_value_description>
4112*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*4d495c6eSApple OSS Distributions</field_value_description>
4114*4d495c6eSApple OSS Distributions    </field_value_instance>
4115*4d495c6eSApple OSS Distributions                <field_value_instance>
4116*4d495c6eSApple OSS Distributions            <field_value>0b011101</field_value>
4117*4d495c6eSApple OSS Distributions        <field_value_description>
4118*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*4d495c6eSApple OSS Distributions</field_value_description>
4120*4d495c6eSApple OSS Distributions    </field_value_instance>
4121*4d495c6eSApple OSS Distributions                <field_value_instance>
4122*4d495c6eSApple OSS Distributions            <field_value>0b011110</field_value>
4123*4d495c6eSApple OSS Distributions        <field_value_description>
4124*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*4d495c6eSApple OSS Distributions</field_value_description>
4126*4d495c6eSApple OSS Distributions    </field_value_instance>
4127*4d495c6eSApple OSS Distributions                <field_value_instance>
4128*4d495c6eSApple OSS Distributions            <field_value>0b011111</field_value>
4129*4d495c6eSApple OSS Distributions        <field_value_description>
4130*4d495c6eSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*4d495c6eSApple OSS Distributions</field_value_description>
4132*4d495c6eSApple OSS Distributions    </field_value_instance>
4133*4d495c6eSApple OSS Distributions                <field_value_instance>
4134*4d495c6eSApple OSS Distributions            <field_value>0b100001</field_value>
4135*4d495c6eSApple OSS Distributions        <field_value_description>
4136*4d495c6eSApple OSS Distributions  <para>Alignment fault.</para>
4137*4d495c6eSApple OSS Distributions</field_value_description>
4138*4d495c6eSApple OSS Distributions    </field_value_instance>
4139*4d495c6eSApple OSS Distributions                <field_value_instance>
4140*4d495c6eSApple OSS Distributions            <field_value>0b110000</field_value>
4141*4d495c6eSApple OSS Distributions        <field_value_description>
4142*4d495c6eSApple OSS Distributions  <para>TLB conflict abort.</para>
4143*4d495c6eSApple OSS Distributions</field_value_description>
4144*4d495c6eSApple OSS Distributions    </field_value_instance>
4145*4d495c6eSApple OSS Distributions                <field_value_instance>
4146*4d495c6eSApple OSS Distributions            <field_value>0b110001</field_value>
4147*4d495c6eSApple OSS Distributions        <field_value_description>
4148*4d495c6eSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*4d495c6eSApple OSS Distributions</field_value_description>
4150*4d495c6eSApple OSS Distributions    </field_value_instance>
4151*4d495c6eSApple OSS Distributions                <field_value_instance>
4152*4d495c6eSApple OSS Distributions            <field_value>0b110100</field_value>
4153*4d495c6eSApple OSS Distributions        <field_value_description>
4154*4d495c6eSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*4d495c6eSApple OSS Distributions</field_value_description>
4156*4d495c6eSApple OSS Distributions    </field_value_instance>
4157*4d495c6eSApple OSS Distributions                <field_value_instance>
4158*4d495c6eSApple OSS Distributions            <field_value>0b110101</field_value>
4159*4d495c6eSApple OSS Distributions        <field_value_description>
4160*4d495c6eSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*4d495c6eSApple OSS Distributions</field_value_description>
4162*4d495c6eSApple OSS Distributions    </field_value_instance>
4163*4d495c6eSApple OSS Distributions                <field_value_instance>
4164*4d495c6eSApple OSS Distributions            <field_value>0b111101</field_value>
4165*4d495c6eSApple OSS Distributions        <field_value_description>
4166*4d495c6eSApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*4d495c6eSApple OSS Distributions</field_value_description>
4168*4d495c6eSApple OSS Distributions    </field_value_instance>
4169*4d495c6eSApple OSS Distributions                <field_value_instance>
4170*4d495c6eSApple OSS Distributions            <field_value>0b111110</field_value>
4171*4d495c6eSApple OSS Distributions        <field_value_description>
4172*4d495c6eSApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*4d495c6eSApple OSS Distributions</field_value_description>
4174*4d495c6eSApple OSS Distributions    </field_value_instance>
4175*4d495c6eSApple OSS Distributions        </field_values>
4176*4d495c6eSApple OSS Distributions            <field_description order="after">
4177*4d495c6eSApple OSS Distributions
4178*4d495c6eSApple OSS Distributions  <para>All other values are reserved.</para>
4179*4d495c6eSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*4d495c6eSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*4d495c6eSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*4d495c6eSApple OSS Distributions
4183*4d495c6eSApple OSS Distributions            </field_description>
4184*4d495c6eSApple OSS Distributions          <field_resets>
4185*4d495c6eSApple OSS Distributions
4186*4d495c6eSApple OSS Distributions    <field_reset>
4187*4d495c6eSApple OSS Distributions
4188*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*4d495c6eSApple OSS Distributions
4190*4d495c6eSApple OSS Distributions    </field_reset>
4191*4d495c6eSApple OSS Distributions</field_resets>
4192*4d495c6eSApple OSS Distributions      </field>
4193*4d495c6eSApple OSS Distributions    <text_after_fields>
4194*4d495c6eSApple OSS Distributions
4195*4d495c6eSApple OSS Distributions
4196*4d495c6eSApple OSS Distributions
4197*4d495c6eSApple OSS Distributions    </text_after_fields>
4198*4d495c6eSApple OSS Distributions  </fields>
4199*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
4200*4d495c6eSApple OSS Distributions
4201*4d495c6eSApple OSS Distributions
4202*4d495c6eSApple OSS Distributions
4203*4d495c6eSApple OSS Distributions
4204*4d495c6eSApple OSS Distributions
4205*4d495c6eSApple OSS Distributions
4206*4d495c6eSApple OSS Distributions
4207*4d495c6eSApple OSS Distributions
4208*4d495c6eSApple OSS Distributions
4209*4d495c6eSApple OSS Distributions
4210*4d495c6eSApple OSS Distributions
4211*4d495c6eSApple OSS Distributions
4212*4d495c6eSApple OSS Distributions
4213*4d495c6eSApple OSS Distributions
4214*4d495c6eSApple OSS Distributions
4215*4d495c6eSApple OSS Distributions
4216*4d495c6eSApple OSS Distributions
4217*4d495c6eSApple OSS Distributions
4218*4d495c6eSApple OSS Distributions
4219*4d495c6eSApple OSS Distributions
4220*4d495c6eSApple OSS Distributions
4221*4d495c6eSApple OSS Distributions
4222*4d495c6eSApple OSS Distributions
4223*4d495c6eSApple OSS Distributions
4224*4d495c6eSApple OSS Distributions
4225*4d495c6eSApple OSS Distributions
4226*4d495c6eSApple OSS Distributions
4227*4d495c6eSApple OSS Distributions
4228*4d495c6eSApple OSS Distributions
4229*4d495c6eSApple OSS Distributions
4230*4d495c6eSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*4d495c6eSApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*4d495c6eSApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*4d495c6eSApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*4d495c6eSApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*4d495c6eSApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*4d495c6eSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*4d495c6eSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*4d495c6eSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*4d495c6eSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*4d495c6eSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*4d495c6eSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*4d495c6eSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*4d495c6eSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*4d495c6eSApple OSS Distributions    </reg_fieldset>
4245*4d495c6eSApple OSS Distributions            </partial_fieldset>
4246*4d495c6eSApple OSS Distributions            <partial_fieldset>
4247*4d495c6eSApple OSS Distributions              <fields length="25">
4248*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*4d495c6eSApple OSS Distributions    <text_before_fields>
4250*4d495c6eSApple OSS Distributions
4251*4d495c6eSApple OSS Distributions
4252*4d495c6eSApple OSS Distributions
4253*4d495c6eSApple OSS Distributions    </text_before_fields>
4254*4d495c6eSApple OSS Distributions
4255*4d495c6eSApple OSS Distributions        <field
4256*4d495c6eSApple OSS Distributions           id="0_24_24"
4257*4d495c6eSApple OSS Distributions           is_variable_length="False"
4258*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4259*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4261*4d495c6eSApple OSS Distributions           is_constant_value="False"
4262*4d495c6eSApple OSS Distributions           rwtype="RES0"
4263*4d495c6eSApple OSS Distributions        >
4264*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
4265*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
4266*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
4267*4d495c6eSApple OSS Distributions        <field_description order="before">
4268*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*4d495c6eSApple OSS Distributions        </field_description>
4270*4d495c6eSApple OSS Distributions        <field_values>
4271*4d495c6eSApple OSS Distributions        </field_values>
4272*4d495c6eSApple OSS Distributions      </field>
4273*4d495c6eSApple OSS Distributions        <field
4274*4d495c6eSApple OSS Distributions           id="TFV_23_23"
4275*4d495c6eSApple OSS Distributions           is_variable_length="False"
4276*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4277*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4279*4d495c6eSApple OSS Distributions           is_constant_value="False"
4280*4d495c6eSApple OSS Distributions        >
4281*4d495c6eSApple OSS Distributions          <field_name>TFV</field_name>
4282*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
4283*4d495c6eSApple OSS Distributions        <field_lsb>23</field_lsb>
4284*4d495c6eSApple OSS Distributions        <field_description order="before">
4285*4d495c6eSApple OSS Distributions
4286*4d495c6eSApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*4d495c6eSApple OSS Distributions
4288*4d495c6eSApple OSS Distributions        </field_description>
4289*4d495c6eSApple OSS Distributions        <field_values>
4290*4d495c6eSApple OSS Distributions
4291*4d495c6eSApple OSS Distributions
4292*4d495c6eSApple OSS Distributions                <field_value_instance>
4293*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4294*4d495c6eSApple OSS Distributions        <field_value_description>
4295*4d495c6eSApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*4d495c6eSApple OSS Distributions</field_value_description>
4297*4d495c6eSApple OSS Distributions    </field_value_instance>
4298*4d495c6eSApple OSS Distributions                <field_value_instance>
4299*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4300*4d495c6eSApple OSS Distributions        <field_value_description>
4301*4d495c6eSApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*4d495c6eSApple OSS Distributions</field_value_description>
4303*4d495c6eSApple OSS Distributions    </field_value_instance>
4304*4d495c6eSApple OSS Distributions        </field_values>
4305*4d495c6eSApple OSS Distributions            <field_description order="after">
4306*4d495c6eSApple OSS Distributions
4307*4d495c6eSApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*4d495c6eSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*4d495c6eSApple OSS Distributions
4310*4d495c6eSApple OSS Distributions            </field_description>
4311*4d495c6eSApple OSS Distributions          <field_resets>
4312*4d495c6eSApple OSS Distributions
4313*4d495c6eSApple OSS Distributions    <field_reset>
4314*4d495c6eSApple OSS Distributions
4315*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*4d495c6eSApple OSS Distributions
4317*4d495c6eSApple OSS Distributions    </field_reset>
4318*4d495c6eSApple OSS Distributions</field_resets>
4319*4d495c6eSApple OSS Distributions      </field>
4320*4d495c6eSApple OSS Distributions        <field
4321*4d495c6eSApple OSS Distributions           id="0_22_11"
4322*4d495c6eSApple OSS Distributions           is_variable_length="False"
4323*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4324*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4326*4d495c6eSApple OSS Distributions           is_constant_value="False"
4327*4d495c6eSApple OSS Distributions           rwtype="RES0"
4328*4d495c6eSApple OSS Distributions        >
4329*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
4330*4d495c6eSApple OSS Distributions        <field_msb>22</field_msb>
4331*4d495c6eSApple OSS Distributions        <field_lsb>11</field_lsb>
4332*4d495c6eSApple OSS Distributions        <field_description order="before">
4333*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*4d495c6eSApple OSS Distributions        </field_description>
4335*4d495c6eSApple OSS Distributions        <field_values>
4336*4d495c6eSApple OSS Distributions        </field_values>
4337*4d495c6eSApple OSS Distributions      </field>
4338*4d495c6eSApple OSS Distributions        <field
4339*4d495c6eSApple OSS Distributions           id="VECITR_10_8"
4340*4d495c6eSApple OSS Distributions           is_variable_length="False"
4341*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4342*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4344*4d495c6eSApple OSS Distributions           is_constant_value="False"
4345*4d495c6eSApple OSS Distributions        >
4346*4d495c6eSApple OSS Distributions          <field_name>VECITR</field_name>
4347*4d495c6eSApple OSS Distributions        <field_msb>10</field_msb>
4348*4d495c6eSApple OSS Distributions        <field_lsb>8</field_lsb>
4349*4d495c6eSApple OSS Distributions        <field_description order="before">
4350*4d495c6eSApple OSS Distributions
4351*4d495c6eSApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*4d495c6eSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*4d495c6eSApple OSS Distributions
4354*4d495c6eSApple OSS Distributions        </field_description>
4355*4d495c6eSApple OSS Distributions        <field_values>
4356*4d495c6eSApple OSS Distributions
4357*4d495c6eSApple OSS Distributions
4358*4d495c6eSApple OSS Distributions        </field_values>
4359*4d495c6eSApple OSS Distributions          <field_resets>
4360*4d495c6eSApple OSS Distributions
4361*4d495c6eSApple OSS Distributions    <field_reset>
4362*4d495c6eSApple OSS Distributions
4363*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*4d495c6eSApple OSS Distributions
4365*4d495c6eSApple OSS Distributions    </field_reset>
4366*4d495c6eSApple OSS Distributions</field_resets>
4367*4d495c6eSApple OSS Distributions      </field>
4368*4d495c6eSApple OSS Distributions        <field
4369*4d495c6eSApple OSS Distributions           id="IDF_7_7"
4370*4d495c6eSApple OSS Distributions           is_variable_length="False"
4371*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4372*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4374*4d495c6eSApple OSS Distributions           is_constant_value="False"
4375*4d495c6eSApple OSS Distributions        >
4376*4d495c6eSApple OSS Distributions          <field_name>IDF</field_name>
4377*4d495c6eSApple OSS Distributions        <field_msb>7</field_msb>
4378*4d495c6eSApple OSS Distributions        <field_lsb>7</field_lsb>
4379*4d495c6eSApple OSS Distributions        <field_description order="before">
4380*4d495c6eSApple OSS Distributions
4381*4d495c6eSApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*4d495c6eSApple OSS Distributions
4383*4d495c6eSApple OSS Distributions        </field_description>
4384*4d495c6eSApple OSS Distributions        <field_values>
4385*4d495c6eSApple OSS Distributions
4386*4d495c6eSApple OSS Distributions
4387*4d495c6eSApple OSS Distributions                <field_value_instance>
4388*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4389*4d495c6eSApple OSS Distributions        <field_value_description>
4390*4d495c6eSApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*4d495c6eSApple OSS Distributions</field_value_description>
4392*4d495c6eSApple OSS Distributions    </field_value_instance>
4393*4d495c6eSApple OSS Distributions                <field_value_instance>
4394*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4395*4d495c6eSApple OSS Distributions        <field_value_description>
4396*4d495c6eSApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*4d495c6eSApple OSS Distributions</field_value_description>
4398*4d495c6eSApple OSS Distributions    </field_value_instance>
4399*4d495c6eSApple OSS Distributions        </field_values>
4400*4d495c6eSApple OSS Distributions          <field_resets>
4401*4d495c6eSApple OSS Distributions
4402*4d495c6eSApple OSS Distributions    <field_reset>
4403*4d495c6eSApple OSS Distributions
4404*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*4d495c6eSApple OSS Distributions
4406*4d495c6eSApple OSS Distributions    </field_reset>
4407*4d495c6eSApple OSS Distributions</field_resets>
4408*4d495c6eSApple OSS Distributions      </field>
4409*4d495c6eSApple OSS Distributions        <field
4410*4d495c6eSApple OSS Distributions           id="0_6_5"
4411*4d495c6eSApple OSS Distributions           is_variable_length="False"
4412*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4413*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4415*4d495c6eSApple OSS Distributions           is_constant_value="False"
4416*4d495c6eSApple OSS Distributions           rwtype="RES0"
4417*4d495c6eSApple OSS Distributions        >
4418*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
4419*4d495c6eSApple OSS Distributions        <field_msb>6</field_msb>
4420*4d495c6eSApple OSS Distributions        <field_lsb>5</field_lsb>
4421*4d495c6eSApple OSS Distributions        <field_description order="before">
4422*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*4d495c6eSApple OSS Distributions        </field_description>
4424*4d495c6eSApple OSS Distributions        <field_values>
4425*4d495c6eSApple OSS Distributions        </field_values>
4426*4d495c6eSApple OSS Distributions      </field>
4427*4d495c6eSApple OSS Distributions        <field
4428*4d495c6eSApple OSS Distributions           id="IXF_4_4"
4429*4d495c6eSApple OSS Distributions           is_variable_length="False"
4430*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4431*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4433*4d495c6eSApple OSS Distributions           is_constant_value="False"
4434*4d495c6eSApple OSS Distributions        >
4435*4d495c6eSApple OSS Distributions          <field_name>IXF</field_name>
4436*4d495c6eSApple OSS Distributions        <field_msb>4</field_msb>
4437*4d495c6eSApple OSS Distributions        <field_lsb>4</field_lsb>
4438*4d495c6eSApple OSS Distributions        <field_description order="before">
4439*4d495c6eSApple OSS Distributions
4440*4d495c6eSApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*4d495c6eSApple OSS Distributions
4442*4d495c6eSApple OSS Distributions        </field_description>
4443*4d495c6eSApple OSS Distributions        <field_values>
4444*4d495c6eSApple OSS Distributions
4445*4d495c6eSApple OSS Distributions
4446*4d495c6eSApple OSS Distributions                <field_value_instance>
4447*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4448*4d495c6eSApple OSS Distributions        <field_value_description>
4449*4d495c6eSApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*4d495c6eSApple OSS Distributions</field_value_description>
4451*4d495c6eSApple OSS Distributions    </field_value_instance>
4452*4d495c6eSApple OSS Distributions                <field_value_instance>
4453*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4454*4d495c6eSApple OSS Distributions        <field_value_description>
4455*4d495c6eSApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*4d495c6eSApple OSS Distributions</field_value_description>
4457*4d495c6eSApple OSS Distributions    </field_value_instance>
4458*4d495c6eSApple OSS Distributions        </field_values>
4459*4d495c6eSApple OSS Distributions          <field_resets>
4460*4d495c6eSApple OSS Distributions
4461*4d495c6eSApple OSS Distributions    <field_reset>
4462*4d495c6eSApple OSS Distributions
4463*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*4d495c6eSApple OSS Distributions
4465*4d495c6eSApple OSS Distributions    </field_reset>
4466*4d495c6eSApple OSS Distributions</field_resets>
4467*4d495c6eSApple OSS Distributions      </field>
4468*4d495c6eSApple OSS Distributions        <field
4469*4d495c6eSApple OSS Distributions           id="UFF_3_3"
4470*4d495c6eSApple OSS Distributions           is_variable_length="False"
4471*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4472*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4474*4d495c6eSApple OSS Distributions           is_constant_value="False"
4475*4d495c6eSApple OSS Distributions        >
4476*4d495c6eSApple OSS Distributions          <field_name>UFF</field_name>
4477*4d495c6eSApple OSS Distributions        <field_msb>3</field_msb>
4478*4d495c6eSApple OSS Distributions        <field_lsb>3</field_lsb>
4479*4d495c6eSApple OSS Distributions        <field_description order="before">
4480*4d495c6eSApple OSS Distributions
4481*4d495c6eSApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*4d495c6eSApple OSS Distributions
4483*4d495c6eSApple OSS Distributions        </field_description>
4484*4d495c6eSApple OSS Distributions        <field_values>
4485*4d495c6eSApple OSS Distributions
4486*4d495c6eSApple OSS Distributions
4487*4d495c6eSApple OSS Distributions                <field_value_instance>
4488*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4489*4d495c6eSApple OSS Distributions        <field_value_description>
4490*4d495c6eSApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*4d495c6eSApple OSS Distributions</field_value_description>
4492*4d495c6eSApple OSS Distributions    </field_value_instance>
4493*4d495c6eSApple OSS Distributions                <field_value_instance>
4494*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4495*4d495c6eSApple OSS Distributions        <field_value_description>
4496*4d495c6eSApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*4d495c6eSApple OSS Distributions</field_value_description>
4498*4d495c6eSApple OSS Distributions    </field_value_instance>
4499*4d495c6eSApple OSS Distributions        </field_values>
4500*4d495c6eSApple OSS Distributions          <field_resets>
4501*4d495c6eSApple OSS Distributions
4502*4d495c6eSApple OSS Distributions    <field_reset>
4503*4d495c6eSApple OSS Distributions
4504*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*4d495c6eSApple OSS Distributions
4506*4d495c6eSApple OSS Distributions    </field_reset>
4507*4d495c6eSApple OSS Distributions</field_resets>
4508*4d495c6eSApple OSS Distributions      </field>
4509*4d495c6eSApple OSS Distributions        <field
4510*4d495c6eSApple OSS Distributions           id="OFF_2_2"
4511*4d495c6eSApple OSS Distributions           is_variable_length="False"
4512*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4513*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4515*4d495c6eSApple OSS Distributions           is_constant_value="False"
4516*4d495c6eSApple OSS Distributions        >
4517*4d495c6eSApple OSS Distributions          <field_name>OFF</field_name>
4518*4d495c6eSApple OSS Distributions        <field_msb>2</field_msb>
4519*4d495c6eSApple OSS Distributions        <field_lsb>2</field_lsb>
4520*4d495c6eSApple OSS Distributions        <field_description order="before">
4521*4d495c6eSApple OSS Distributions
4522*4d495c6eSApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*4d495c6eSApple OSS Distributions
4524*4d495c6eSApple OSS Distributions        </field_description>
4525*4d495c6eSApple OSS Distributions        <field_values>
4526*4d495c6eSApple OSS Distributions
4527*4d495c6eSApple OSS Distributions
4528*4d495c6eSApple OSS Distributions                <field_value_instance>
4529*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4530*4d495c6eSApple OSS Distributions        <field_value_description>
4531*4d495c6eSApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*4d495c6eSApple OSS Distributions</field_value_description>
4533*4d495c6eSApple OSS Distributions    </field_value_instance>
4534*4d495c6eSApple OSS Distributions                <field_value_instance>
4535*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4536*4d495c6eSApple OSS Distributions        <field_value_description>
4537*4d495c6eSApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*4d495c6eSApple OSS Distributions</field_value_description>
4539*4d495c6eSApple OSS Distributions    </field_value_instance>
4540*4d495c6eSApple OSS Distributions        </field_values>
4541*4d495c6eSApple OSS Distributions          <field_resets>
4542*4d495c6eSApple OSS Distributions
4543*4d495c6eSApple OSS Distributions    <field_reset>
4544*4d495c6eSApple OSS Distributions
4545*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*4d495c6eSApple OSS Distributions
4547*4d495c6eSApple OSS Distributions    </field_reset>
4548*4d495c6eSApple OSS Distributions</field_resets>
4549*4d495c6eSApple OSS Distributions      </field>
4550*4d495c6eSApple OSS Distributions        <field
4551*4d495c6eSApple OSS Distributions           id="DZF_1_1"
4552*4d495c6eSApple OSS Distributions           is_variable_length="False"
4553*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4554*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4556*4d495c6eSApple OSS Distributions           is_constant_value="False"
4557*4d495c6eSApple OSS Distributions        >
4558*4d495c6eSApple OSS Distributions          <field_name>DZF</field_name>
4559*4d495c6eSApple OSS Distributions        <field_msb>1</field_msb>
4560*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
4561*4d495c6eSApple OSS Distributions        <field_description order="before">
4562*4d495c6eSApple OSS Distributions
4563*4d495c6eSApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*4d495c6eSApple OSS Distributions
4565*4d495c6eSApple OSS Distributions        </field_description>
4566*4d495c6eSApple OSS Distributions        <field_values>
4567*4d495c6eSApple OSS Distributions
4568*4d495c6eSApple OSS Distributions
4569*4d495c6eSApple OSS Distributions                <field_value_instance>
4570*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4571*4d495c6eSApple OSS Distributions        <field_value_description>
4572*4d495c6eSApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*4d495c6eSApple OSS Distributions</field_value_description>
4574*4d495c6eSApple OSS Distributions    </field_value_instance>
4575*4d495c6eSApple OSS Distributions                <field_value_instance>
4576*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4577*4d495c6eSApple OSS Distributions        <field_value_description>
4578*4d495c6eSApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*4d495c6eSApple OSS Distributions</field_value_description>
4580*4d495c6eSApple OSS Distributions    </field_value_instance>
4581*4d495c6eSApple OSS Distributions        </field_values>
4582*4d495c6eSApple OSS Distributions          <field_resets>
4583*4d495c6eSApple OSS Distributions
4584*4d495c6eSApple OSS Distributions    <field_reset>
4585*4d495c6eSApple OSS Distributions
4586*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*4d495c6eSApple OSS Distributions
4588*4d495c6eSApple OSS Distributions    </field_reset>
4589*4d495c6eSApple OSS Distributions</field_resets>
4590*4d495c6eSApple OSS Distributions      </field>
4591*4d495c6eSApple OSS Distributions        <field
4592*4d495c6eSApple OSS Distributions           id="IOF_0_0"
4593*4d495c6eSApple OSS Distributions           is_variable_length="False"
4594*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4595*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4597*4d495c6eSApple OSS Distributions           is_constant_value="False"
4598*4d495c6eSApple OSS Distributions        >
4599*4d495c6eSApple OSS Distributions          <field_name>IOF</field_name>
4600*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
4601*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
4602*4d495c6eSApple OSS Distributions        <field_description order="before">
4603*4d495c6eSApple OSS Distributions
4604*4d495c6eSApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*4d495c6eSApple OSS Distributions
4606*4d495c6eSApple OSS Distributions        </field_description>
4607*4d495c6eSApple OSS Distributions        <field_values>
4608*4d495c6eSApple OSS Distributions
4609*4d495c6eSApple OSS Distributions
4610*4d495c6eSApple OSS Distributions                <field_value_instance>
4611*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4612*4d495c6eSApple OSS Distributions        <field_value_description>
4613*4d495c6eSApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*4d495c6eSApple OSS Distributions</field_value_description>
4615*4d495c6eSApple OSS Distributions    </field_value_instance>
4616*4d495c6eSApple OSS Distributions                <field_value_instance>
4617*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4618*4d495c6eSApple OSS Distributions        <field_value_description>
4619*4d495c6eSApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*4d495c6eSApple OSS Distributions</field_value_description>
4621*4d495c6eSApple OSS Distributions    </field_value_instance>
4622*4d495c6eSApple OSS Distributions        </field_values>
4623*4d495c6eSApple OSS Distributions          <field_resets>
4624*4d495c6eSApple OSS Distributions
4625*4d495c6eSApple OSS Distributions    <field_reset>
4626*4d495c6eSApple OSS Distributions
4627*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*4d495c6eSApple OSS Distributions
4629*4d495c6eSApple OSS Distributions    </field_reset>
4630*4d495c6eSApple OSS Distributions</field_resets>
4631*4d495c6eSApple OSS Distributions      </field>
4632*4d495c6eSApple OSS Distributions    <text_after_fields>
4633*4d495c6eSApple OSS Distributions
4634*4d495c6eSApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*4d495c6eSApple OSS Distributions<list type="unordered">
4636*4d495c6eSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*4d495c6eSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*4d495c6eSApple OSS Distributions</listitem></list>
4639*4d495c6eSApple OSS Distributions
4640*4d495c6eSApple OSS Distributions    </text_after_fields>
4641*4d495c6eSApple OSS Distributions  </fields>
4642*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
4643*4d495c6eSApple OSS Distributions
4644*4d495c6eSApple OSS Distributions
4645*4d495c6eSApple OSS Distributions
4646*4d495c6eSApple OSS Distributions
4647*4d495c6eSApple OSS Distributions
4648*4d495c6eSApple OSS Distributions
4649*4d495c6eSApple OSS Distributions
4650*4d495c6eSApple OSS Distributions
4651*4d495c6eSApple OSS Distributions
4652*4d495c6eSApple OSS Distributions
4653*4d495c6eSApple OSS Distributions
4654*4d495c6eSApple OSS Distributions
4655*4d495c6eSApple OSS Distributions
4656*4d495c6eSApple OSS Distributions
4657*4d495c6eSApple OSS Distributions
4658*4d495c6eSApple OSS Distributions
4659*4d495c6eSApple OSS Distributions
4660*4d495c6eSApple OSS Distributions
4661*4d495c6eSApple OSS Distributions
4662*4d495c6eSApple OSS Distributions
4663*4d495c6eSApple OSS Distributions
4664*4d495c6eSApple OSS Distributions
4665*4d495c6eSApple OSS Distributions
4666*4d495c6eSApple OSS Distributions
4667*4d495c6eSApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*4d495c6eSApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*4d495c6eSApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*4d495c6eSApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*4d495c6eSApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*4d495c6eSApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*4d495c6eSApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*4d495c6eSApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*4d495c6eSApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*4d495c6eSApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*4d495c6eSApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*4d495c6eSApple OSS Distributions    </reg_fieldset>
4679*4d495c6eSApple OSS Distributions            </partial_fieldset>
4680*4d495c6eSApple OSS Distributions            <partial_fieldset>
4681*4d495c6eSApple OSS Distributions              <fields length="25">
4682*4d495c6eSApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*4d495c6eSApple OSS Distributions    <text_before_fields>
4684*4d495c6eSApple OSS Distributions
4685*4d495c6eSApple OSS Distributions
4686*4d495c6eSApple OSS Distributions
4687*4d495c6eSApple OSS Distributions    </text_before_fields>
4688*4d495c6eSApple OSS Distributions
4689*4d495c6eSApple OSS Distributions        <field
4690*4d495c6eSApple OSS Distributions           id="IDS_24_24"
4691*4d495c6eSApple OSS Distributions           is_variable_length="False"
4692*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4693*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4695*4d495c6eSApple OSS Distributions           is_constant_value="False"
4696*4d495c6eSApple OSS Distributions        >
4697*4d495c6eSApple OSS Distributions          <field_name>IDS</field_name>
4698*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
4699*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
4700*4d495c6eSApple OSS Distributions        <field_description order="before">
4701*4d495c6eSApple OSS Distributions
4702*4d495c6eSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*4d495c6eSApple OSS Distributions
4704*4d495c6eSApple OSS Distributions        </field_description>
4705*4d495c6eSApple OSS Distributions        <field_values>
4706*4d495c6eSApple OSS Distributions
4707*4d495c6eSApple OSS Distributions
4708*4d495c6eSApple OSS Distributions                <field_value_instance>
4709*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4710*4d495c6eSApple OSS Distributions        <field_value_description>
4711*4d495c6eSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*4d495c6eSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*4d495c6eSApple OSS Distributions</field_value_description>
4714*4d495c6eSApple OSS Distributions    </field_value_instance>
4715*4d495c6eSApple OSS Distributions                <field_value_instance>
4716*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4717*4d495c6eSApple OSS Distributions        <field_value_description>
4718*4d495c6eSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*4d495c6eSApple OSS Distributions</field_value_description>
4720*4d495c6eSApple OSS Distributions    </field_value_instance>
4721*4d495c6eSApple OSS Distributions        </field_values>
4722*4d495c6eSApple OSS Distributions            <field_description order="after">
4723*4d495c6eSApple OSS Distributions
4724*4d495c6eSApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*4d495c6eSApple OSS Distributions
4726*4d495c6eSApple OSS Distributions            </field_description>
4727*4d495c6eSApple OSS Distributions          <field_resets>
4728*4d495c6eSApple OSS Distributions
4729*4d495c6eSApple OSS Distributions    <field_reset>
4730*4d495c6eSApple OSS Distributions
4731*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*4d495c6eSApple OSS Distributions
4733*4d495c6eSApple OSS Distributions    </field_reset>
4734*4d495c6eSApple OSS Distributions</field_resets>
4735*4d495c6eSApple OSS Distributions      </field>
4736*4d495c6eSApple OSS Distributions        <field
4737*4d495c6eSApple OSS Distributions           id="0_23_14"
4738*4d495c6eSApple OSS Distributions           is_variable_length="False"
4739*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4740*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4742*4d495c6eSApple OSS Distributions           is_constant_value="False"
4743*4d495c6eSApple OSS Distributions           rwtype="RES0"
4744*4d495c6eSApple OSS Distributions        >
4745*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
4746*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
4747*4d495c6eSApple OSS Distributions        <field_lsb>14</field_lsb>
4748*4d495c6eSApple OSS Distributions        <field_description order="before">
4749*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*4d495c6eSApple OSS Distributions        </field_description>
4751*4d495c6eSApple OSS Distributions        <field_values>
4752*4d495c6eSApple OSS Distributions        </field_values>
4753*4d495c6eSApple OSS Distributions      </field>
4754*4d495c6eSApple OSS Distributions        <field
4755*4d495c6eSApple OSS Distributions           id="IESB_13_13_1"
4756*4d495c6eSApple OSS Distributions           is_variable_length="False"
4757*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4758*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4760*4d495c6eSApple OSS Distributions           is_constant_value="False"
4761*4d495c6eSApple OSS Distributions        >
4762*4d495c6eSApple OSS Distributions          <field_name>IESB</field_name>
4763*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
4764*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
4765*4d495c6eSApple OSS Distributions        <field_description order="before">
4766*4d495c6eSApple OSS Distributions
4767*4d495c6eSApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*4d495c6eSApple OSS Distributions
4769*4d495c6eSApple OSS Distributions        </field_description>
4770*4d495c6eSApple OSS Distributions        <field_values>
4771*4d495c6eSApple OSS Distributions
4772*4d495c6eSApple OSS Distributions
4773*4d495c6eSApple OSS Distributions                <field_value_instance>
4774*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
4775*4d495c6eSApple OSS Distributions        <field_value_description>
4776*4d495c6eSApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*4d495c6eSApple OSS Distributions</field_value_description>
4778*4d495c6eSApple OSS Distributions    </field_value_instance>
4779*4d495c6eSApple OSS Distributions                <field_value_instance>
4780*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
4781*4d495c6eSApple OSS Distributions        <field_value_description>
4782*4d495c6eSApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*4d495c6eSApple OSS Distributions</field_value_description>
4784*4d495c6eSApple OSS Distributions    </field_value_instance>
4785*4d495c6eSApple OSS Distributions        </field_values>
4786*4d495c6eSApple OSS Distributions            <field_description order="after">
4787*4d495c6eSApple OSS Distributions
4788*4d495c6eSApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*4d495c6eSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*4d495c6eSApple OSS Distributions
4791*4d495c6eSApple OSS Distributions            </field_description>
4792*4d495c6eSApple OSS Distributions          <field_resets>
4793*4d495c6eSApple OSS Distributions
4794*4d495c6eSApple OSS Distributions    <field_reset>
4795*4d495c6eSApple OSS Distributions
4796*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*4d495c6eSApple OSS Distributions
4798*4d495c6eSApple OSS Distributions    </field_reset>
4799*4d495c6eSApple OSS Distributions</field_resets>
4800*4d495c6eSApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*4d495c6eSApple OSS Distributions      </field>
4802*4d495c6eSApple OSS Distributions        <field
4803*4d495c6eSApple OSS Distributions           id="0_13_13_2"
4804*4d495c6eSApple OSS Distributions           is_variable_length="False"
4805*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4806*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4808*4d495c6eSApple OSS Distributions           is_constant_value="False"
4809*4d495c6eSApple OSS Distributions           rwtype="RES0"
4810*4d495c6eSApple OSS Distributions        >
4811*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
4812*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
4813*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
4814*4d495c6eSApple OSS Distributions        <field_description order="before">
4815*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*4d495c6eSApple OSS Distributions        </field_description>
4817*4d495c6eSApple OSS Distributions        <field_values>
4818*4d495c6eSApple OSS Distributions        </field_values>
4819*4d495c6eSApple OSS Distributions      </field>
4820*4d495c6eSApple OSS Distributions        <field
4821*4d495c6eSApple OSS Distributions           id="AET_12_10"
4822*4d495c6eSApple OSS Distributions           is_variable_length="False"
4823*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4824*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4826*4d495c6eSApple OSS Distributions           is_constant_value="False"
4827*4d495c6eSApple OSS Distributions        >
4828*4d495c6eSApple OSS Distributions          <field_name>AET</field_name>
4829*4d495c6eSApple OSS Distributions        <field_msb>12</field_msb>
4830*4d495c6eSApple OSS Distributions        <field_lsb>10</field_lsb>
4831*4d495c6eSApple OSS Distributions        <field_description order="before">
4832*4d495c6eSApple OSS Distributions
4833*4d495c6eSApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*4d495c6eSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*4d495c6eSApple OSS Distributions
4836*4d495c6eSApple OSS Distributions        </field_description>
4837*4d495c6eSApple OSS Distributions        <field_values>
4838*4d495c6eSApple OSS Distributions
4839*4d495c6eSApple OSS Distributions
4840*4d495c6eSApple OSS Distributions                <field_value_instance>
4841*4d495c6eSApple OSS Distributions            <field_value>0b000</field_value>
4842*4d495c6eSApple OSS Distributions        <field_value_description>
4843*4d495c6eSApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*4d495c6eSApple OSS Distributions</field_value_description>
4845*4d495c6eSApple OSS Distributions    </field_value_instance>
4846*4d495c6eSApple OSS Distributions                <field_value_instance>
4847*4d495c6eSApple OSS Distributions            <field_value>0b001</field_value>
4848*4d495c6eSApple OSS Distributions        <field_value_description>
4849*4d495c6eSApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*4d495c6eSApple OSS Distributions</field_value_description>
4851*4d495c6eSApple OSS Distributions    </field_value_instance>
4852*4d495c6eSApple OSS Distributions                <field_value_instance>
4853*4d495c6eSApple OSS Distributions            <field_value>0b010</field_value>
4854*4d495c6eSApple OSS Distributions        <field_value_description>
4855*4d495c6eSApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*4d495c6eSApple OSS Distributions</field_value_description>
4857*4d495c6eSApple OSS Distributions    </field_value_instance>
4858*4d495c6eSApple OSS Distributions                <field_value_instance>
4859*4d495c6eSApple OSS Distributions            <field_value>0b011</field_value>
4860*4d495c6eSApple OSS Distributions        <field_value_description>
4861*4d495c6eSApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*4d495c6eSApple OSS Distributions</field_value_description>
4863*4d495c6eSApple OSS Distributions    </field_value_instance>
4864*4d495c6eSApple OSS Distributions                <field_value_instance>
4865*4d495c6eSApple OSS Distributions            <field_value>0b110</field_value>
4866*4d495c6eSApple OSS Distributions        <field_value_description>
4867*4d495c6eSApple OSS Distributions  <para>Corrected error (CE).</para>
4868*4d495c6eSApple OSS Distributions</field_value_description>
4869*4d495c6eSApple OSS Distributions    </field_value_instance>
4870*4d495c6eSApple OSS Distributions        </field_values>
4871*4d495c6eSApple OSS Distributions            <field_description order="after">
4872*4d495c6eSApple OSS Distributions
4873*4d495c6eSApple OSS Distributions  <para>All other values are reserved.</para>
4874*4d495c6eSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*4d495c6eSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*4d495c6eSApple OSS Distributions<list type="unordered">
4877*4d495c6eSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*4d495c6eSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*4d495c6eSApple OSS Distributions</listitem></list>
4880*4d495c6eSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*4d495c6eSApple OSS Distributions
4882*4d495c6eSApple OSS Distributions            </field_description>
4883*4d495c6eSApple OSS Distributions          <field_resets>
4884*4d495c6eSApple OSS Distributions
4885*4d495c6eSApple OSS Distributions    <field_reset>
4886*4d495c6eSApple OSS Distributions
4887*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*4d495c6eSApple OSS Distributions
4889*4d495c6eSApple OSS Distributions    </field_reset>
4890*4d495c6eSApple OSS Distributions</field_resets>
4891*4d495c6eSApple OSS Distributions      </field>
4892*4d495c6eSApple OSS Distributions        <field
4893*4d495c6eSApple OSS Distributions           id="EA_9_9"
4894*4d495c6eSApple OSS Distributions           is_variable_length="False"
4895*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4896*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4898*4d495c6eSApple OSS Distributions           is_constant_value="False"
4899*4d495c6eSApple OSS Distributions        >
4900*4d495c6eSApple OSS Distributions          <field_name>EA</field_name>
4901*4d495c6eSApple OSS Distributions        <field_msb>9</field_msb>
4902*4d495c6eSApple OSS Distributions        <field_lsb>9</field_lsb>
4903*4d495c6eSApple OSS Distributions        <field_description order="before">
4904*4d495c6eSApple OSS Distributions
4905*4d495c6eSApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*4d495c6eSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*4d495c6eSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*4d495c6eSApple OSS Distributions<list type="unordered">
4909*4d495c6eSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*4d495c6eSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*4d495c6eSApple OSS Distributions</listitem></list>
4912*4d495c6eSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*4d495c6eSApple OSS Distributions
4914*4d495c6eSApple OSS Distributions        </field_description>
4915*4d495c6eSApple OSS Distributions        <field_values>
4916*4d495c6eSApple OSS Distributions
4917*4d495c6eSApple OSS Distributions
4918*4d495c6eSApple OSS Distributions        </field_values>
4919*4d495c6eSApple OSS Distributions          <field_resets>
4920*4d495c6eSApple OSS Distributions
4921*4d495c6eSApple OSS Distributions    <field_reset>
4922*4d495c6eSApple OSS Distributions
4923*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*4d495c6eSApple OSS Distributions
4925*4d495c6eSApple OSS Distributions    </field_reset>
4926*4d495c6eSApple OSS Distributions</field_resets>
4927*4d495c6eSApple OSS Distributions      </field>
4928*4d495c6eSApple OSS Distributions        <field
4929*4d495c6eSApple OSS Distributions           id="0_8_6"
4930*4d495c6eSApple OSS Distributions           is_variable_length="False"
4931*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4932*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4934*4d495c6eSApple OSS Distributions           is_constant_value="False"
4935*4d495c6eSApple OSS Distributions           rwtype="RES0"
4936*4d495c6eSApple OSS Distributions        >
4937*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
4938*4d495c6eSApple OSS Distributions        <field_msb>8</field_msb>
4939*4d495c6eSApple OSS Distributions        <field_lsb>6</field_lsb>
4940*4d495c6eSApple OSS Distributions        <field_description order="before">
4941*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*4d495c6eSApple OSS Distributions        </field_description>
4943*4d495c6eSApple OSS Distributions        <field_values>
4944*4d495c6eSApple OSS Distributions        </field_values>
4945*4d495c6eSApple OSS Distributions      </field>
4946*4d495c6eSApple OSS Distributions        <field
4947*4d495c6eSApple OSS Distributions           id="DFSC_5_0"
4948*4d495c6eSApple OSS Distributions           is_variable_length="False"
4949*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
4950*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
4952*4d495c6eSApple OSS Distributions           is_constant_value="False"
4953*4d495c6eSApple OSS Distributions        >
4954*4d495c6eSApple OSS Distributions          <field_name>DFSC</field_name>
4955*4d495c6eSApple OSS Distributions        <field_msb>5</field_msb>
4956*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
4957*4d495c6eSApple OSS Distributions        <field_description order="before">
4958*4d495c6eSApple OSS Distributions
4959*4d495c6eSApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*4d495c6eSApple OSS Distributions
4961*4d495c6eSApple OSS Distributions        </field_description>
4962*4d495c6eSApple OSS Distributions        <field_values>
4963*4d495c6eSApple OSS Distributions
4964*4d495c6eSApple OSS Distributions
4965*4d495c6eSApple OSS Distributions                <field_value_instance>
4966*4d495c6eSApple OSS Distributions            <field_value>0b000000</field_value>
4967*4d495c6eSApple OSS Distributions        <field_value_description>
4968*4d495c6eSApple OSS Distributions  <para>Uncategorized.</para>
4969*4d495c6eSApple OSS Distributions</field_value_description>
4970*4d495c6eSApple OSS Distributions    </field_value_instance>
4971*4d495c6eSApple OSS Distributions                <field_value_instance>
4972*4d495c6eSApple OSS Distributions            <field_value>0b010001</field_value>
4973*4d495c6eSApple OSS Distributions        <field_value_description>
4974*4d495c6eSApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*4d495c6eSApple OSS Distributions</field_value_description>
4976*4d495c6eSApple OSS Distributions    </field_value_instance>
4977*4d495c6eSApple OSS Distributions        </field_values>
4978*4d495c6eSApple OSS Distributions            <field_description order="after">
4979*4d495c6eSApple OSS Distributions
4980*4d495c6eSApple OSS Distributions  <para>All other values are reserved.</para>
4981*4d495c6eSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*4d495c6eSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*4d495c6eSApple OSS Distributions
4984*4d495c6eSApple OSS Distributions            </field_description>
4985*4d495c6eSApple OSS Distributions          <field_resets>
4986*4d495c6eSApple OSS Distributions
4987*4d495c6eSApple OSS Distributions    <field_reset>
4988*4d495c6eSApple OSS Distributions
4989*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*4d495c6eSApple OSS Distributions
4991*4d495c6eSApple OSS Distributions    </field_reset>
4992*4d495c6eSApple OSS Distributions</field_resets>
4993*4d495c6eSApple OSS Distributions      </field>
4994*4d495c6eSApple OSS Distributions    <text_after_fields>
4995*4d495c6eSApple OSS Distributions
4996*4d495c6eSApple OSS Distributions
4997*4d495c6eSApple OSS Distributions
4998*4d495c6eSApple OSS Distributions    </text_after_fields>
4999*4d495c6eSApple OSS Distributions  </fields>
5000*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5001*4d495c6eSApple OSS Distributions
5002*4d495c6eSApple OSS Distributions
5003*4d495c6eSApple OSS Distributions
5004*4d495c6eSApple OSS Distributions
5005*4d495c6eSApple OSS Distributions
5006*4d495c6eSApple OSS Distributions
5007*4d495c6eSApple OSS Distributions
5008*4d495c6eSApple OSS Distributions
5009*4d495c6eSApple OSS Distributions
5010*4d495c6eSApple OSS Distributions
5011*4d495c6eSApple OSS Distributions
5012*4d495c6eSApple OSS Distributions
5013*4d495c6eSApple OSS Distributions
5014*4d495c6eSApple OSS Distributions
5015*4d495c6eSApple OSS Distributions
5016*4d495c6eSApple OSS Distributions
5017*4d495c6eSApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*4d495c6eSApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*4d495c6eSApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*4d495c6eSApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*4d495c6eSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*4d495c6eSApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*4d495c6eSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*4d495c6eSApple OSS Distributions    </reg_fieldset>
5025*4d495c6eSApple OSS Distributions            </partial_fieldset>
5026*4d495c6eSApple OSS Distributions            <partial_fieldset>
5027*4d495c6eSApple OSS Distributions              <fields length="25">
5028*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*4d495c6eSApple OSS Distributions    <text_before_fields>
5030*4d495c6eSApple OSS Distributions
5031*4d495c6eSApple OSS Distributions
5032*4d495c6eSApple OSS Distributions
5033*4d495c6eSApple OSS Distributions    </text_before_fields>
5034*4d495c6eSApple OSS Distributions
5035*4d495c6eSApple OSS Distributions        <field
5036*4d495c6eSApple OSS Distributions           id="0_24_6"
5037*4d495c6eSApple OSS Distributions           is_variable_length="False"
5038*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5039*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5041*4d495c6eSApple OSS Distributions           is_constant_value="False"
5042*4d495c6eSApple OSS Distributions           rwtype="RES0"
5043*4d495c6eSApple OSS Distributions        >
5044*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5045*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5046*4d495c6eSApple OSS Distributions        <field_lsb>6</field_lsb>
5047*4d495c6eSApple OSS Distributions        <field_description order="before">
5048*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*4d495c6eSApple OSS Distributions        </field_description>
5050*4d495c6eSApple OSS Distributions        <field_values>
5051*4d495c6eSApple OSS Distributions        </field_values>
5052*4d495c6eSApple OSS Distributions      </field>
5053*4d495c6eSApple OSS Distributions        <field
5054*4d495c6eSApple OSS Distributions           id="IFSC_5_0"
5055*4d495c6eSApple OSS Distributions           is_variable_length="False"
5056*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5057*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5059*4d495c6eSApple OSS Distributions           is_constant_value="False"
5060*4d495c6eSApple OSS Distributions        >
5061*4d495c6eSApple OSS Distributions          <field_name>IFSC</field_name>
5062*4d495c6eSApple OSS Distributions        <field_msb>5</field_msb>
5063*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5064*4d495c6eSApple OSS Distributions        <field_description order="before">
5065*4d495c6eSApple OSS Distributions
5066*4d495c6eSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*4d495c6eSApple OSS Distributions
5068*4d495c6eSApple OSS Distributions        </field_description>
5069*4d495c6eSApple OSS Distributions        <field_values>
5070*4d495c6eSApple OSS Distributions
5071*4d495c6eSApple OSS Distributions
5072*4d495c6eSApple OSS Distributions        </field_values>
5073*4d495c6eSApple OSS Distributions          <field_resets>
5074*4d495c6eSApple OSS Distributions
5075*4d495c6eSApple OSS Distributions    <field_reset>
5076*4d495c6eSApple OSS Distributions
5077*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*4d495c6eSApple OSS Distributions
5079*4d495c6eSApple OSS Distributions    </field_reset>
5080*4d495c6eSApple OSS Distributions</field_resets>
5081*4d495c6eSApple OSS Distributions      </field>
5082*4d495c6eSApple OSS Distributions    <text_after_fields>
5083*4d495c6eSApple OSS Distributions
5084*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*4d495c6eSApple OSS Distributions<list type="unordered">
5086*4d495c6eSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*4d495c6eSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*4d495c6eSApple OSS Distributions</listitem></list>
5089*4d495c6eSApple OSS Distributions
5090*4d495c6eSApple OSS Distributions    </text_after_fields>
5091*4d495c6eSApple OSS Distributions  </fields>
5092*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5093*4d495c6eSApple OSS Distributions
5094*4d495c6eSApple OSS Distributions
5095*4d495c6eSApple OSS Distributions
5096*4d495c6eSApple OSS Distributions
5097*4d495c6eSApple OSS Distributions
5098*4d495c6eSApple OSS Distributions
5099*4d495c6eSApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*4d495c6eSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*4d495c6eSApple OSS Distributions    </reg_fieldset>
5102*4d495c6eSApple OSS Distributions            </partial_fieldset>
5103*4d495c6eSApple OSS Distributions            <partial_fieldset>
5104*4d495c6eSApple OSS Distributions              <fields length="25">
5105*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*4d495c6eSApple OSS Distributions    <text_before_fields>
5107*4d495c6eSApple OSS Distributions
5108*4d495c6eSApple OSS Distributions
5109*4d495c6eSApple OSS Distributions
5110*4d495c6eSApple OSS Distributions    </text_before_fields>
5111*4d495c6eSApple OSS Distributions
5112*4d495c6eSApple OSS Distributions        <field
5113*4d495c6eSApple OSS Distributions           id="ISV_24_24"
5114*4d495c6eSApple OSS Distributions           is_variable_length="False"
5115*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5116*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5118*4d495c6eSApple OSS Distributions           is_constant_value="False"
5119*4d495c6eSApple OSS Distributions        >
5120*4d495c6eSApple OSS Distributions          <field_name>ISV</field_name>
5121*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5122*4d495c6eSApple OSS Distributions        <field_lsb>24</field_lsb>
5123*4d495c6eSApple OSS Distributions        <field_description order="before">
5124*4d495c6eSApple OSS Distributions
5125*4d495c6eSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*4d495c6eSApple OSS Distributions
5127*4d495c6eSApple OSS Distributions        </field_description>
5128*4d495c6eSApple OSS Distributions        <field_values>
5129*4d495c6eSApple OSS Distributions
5130*4d495c6eSApple OSS Distributions
5131*4d495c6eSApple OSS Distributions                <field_value_instance>
5132*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5133*4d495c6eSApple OSS Distributions        <field_value_description>
5134*4d495c6eSApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*4d495c6eSApple OSS Distributions</field_value_description>
5136*4d495c6eSApple OSS Distributions    </field_value_instance>
5137*4d495c6eSApple OSS Distributions                <field_value_instance>
5138*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5139*4d495c6eSApple OSS Distributions        <field_value_description>
5140*4d495c6eSApple OSS Distributions  <para>EX bit is valid.</para>
5141*4d495c6eSApple OSS Distributions</field_value_description>
5142*4d495c6eSApple OSS Distributions    </field_value_instance>
5143*4d495c6eSApple OSS Distributions        </field_values>
5144*4d495c6eSApple OSS Distributions            <field_description order="after">
5145*4d495c6eSApple OSS Distributions
5146*4d495c6eSApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*4d495c6eSApple OSS Distributions
5148*4d495c6eSApple OSS Distributions            </field_description>
5149*4d495c6eSApple OSS Distributions          <field_resets>
5150*4d495c6eSApple OSS Distributions
5151*4d495c6eSApple OSS Distributions    <field_reset>
5152*4d495c6eSApple OSS Distributions
5153*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*4d495c6eSApple OSS Distributions
5155*4d495c6eSApple OSS Distributions    </field_reset>
5156*4d495c6eSApple OSS Distributions</field_resets>
5157*4d495c6eSApple OSS Distributions      </field>
5158*4d495c6eSApple OSS Distributions        <field
5159*4d495c6eSApple OSS Distributions           id="0_23_7"
5160*4d495c6eSApple OSS Distributions           is_variable_length="False"
5161*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5162*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5164*4d495c6eSApple OSS Distributions           is_constant_value="False"
5165*4d495c6eSApple OSS Distributions           rwtype="RES0"
5166*4d495c6eSApple OSS Distributions        >
5167*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5168*4d495c6eSApple OSS Distributions        <field_msb>23</field_msb>
5169*4d495c6eSApple OSS Distributions        <field_lsb>7</field_lsb>
5170*4d495c6eSApple OSS Distributions        <field_description order="before">
5171*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*4d495c6eSApple OSS Distributions        </field_description>
5173*4d495c6eSApple OSS Distributions        <field_values>
5174*4d495c6eSApple OSS Distributions        </field_values>
5175*4d495c6eSApple OSS Distributions      </field>
5176*4d495c6eSApple OSS Distributions        <field
5177*4d495c6eSApple OSS Distributions           id="EX_6_6"
5178*4d495c6eSApple OSS Distributions           is_variable_length="False"
5179*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5180*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5182*4d495c6eSApple OSS Distributions           is_constant_value="False"
5183*4d495c6eSApple OSS Distributions        >
5184*4d495c6eSApple OSS Distributions          <field_name>EX</field_name>
5185*4d495c6eSApple OSS Distributions        <field_msb>6</field_msb>
5186*4d495c6eSApple OSS Distributions        <field_lsb>6</field_lsb>
5187*4d495c6eSApple OSS Distributions        <field_description order="before">
5188*4d495c6eSApple OSS Distributions
5189*4d495c6eSApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*4d495c6eSApple OSS Distributions
5191*4d495c6eSApple OSS Distributions        </field_description>
5192*4d495c6eSApple OSS Distributions        <field_values>
5193*4d495c6eSApple OSS Distributions
5194*4d495c6eSApple OSS Distributions
5195*4d495c6eSApple OSS Distributions                <field_value_instance>
5196*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5197*4d495c6eSApple OSS Distributions        <field_value_description>
5198*4d495c6eSApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*4d495c6eSApple OSS Distributions</field_value_description>
5200*4d495c6eSApple OSS Distributions    </field_value_instance>
5201*4d495c6eSApple OSS Distributions                <field_value_instance>
5202*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5203*4d495c6eSApple OSS Distributions        <field_value_description>
5204*4d495c6eSApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*4d495c6eSApple OSS Distributions</field_value_description>
5206*4d495c6eSApple OSS Distributions    </field_value_instance>
5207*4d495c6eSApple OSS Distributions        </field_values>
5208*4d495c6eSApple OSS Distributions            <field_description order="after">
5209*4d495c6eSApple OSS Distributions
5210*4d495c6eSApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*4d495c6eSApple OSS Distributions
5212*4d495c6eSApple OSS Distributions            </field_description>
5213*4d495c6eSApple OSS Distributions          <field_resets>
5214*4d495c6eSApple OSS Distributions
5215*4d495c6eSApple OSS Distributions    <field_reset>
5216*4d495c6eSApple OSS Distributions
5217*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*4d495c6eSApple OSS Distributions
5219*4d495c6eSApple OSS Distributions    </field_reset>
5220*4d495c6eSApple OSS Distributions</field_resets>
5221*4d495c6eSApple OSS Distributions      </field>
5222*4d495c6eSApple OSS Distributions        <field
5223*4d495c6eSApple OSS Distributions           id="IFSC_5_0"
5224*4d495c6eSApple OSS Distributions           is_variable_length="False"
5225*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5226*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5228*4d495c6eSApple OSS Distributions           is_constant_value="False"
5229*4d495c6eSApple OSS Distributions        >
5230*4d495c6eSApple OSS Distributions          <field_name>IFSC</field_name>
5231*4d495c6eSApple OSS Distributions        <field_msb>5</field_msb>
5232*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5233*4d495c6eSApple OSS Distributions        <field_description order="before">
5234*4d495c6eSApple OSS Distributions
5235*4d495c6eSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*4d495c6eSApple OSS Distributions
5237*4d495c6eSApple OSS Distributions        </field_description>
5238*4d495c6eSApple OSS Distributions        <field_values>
5239*4d495c6eSApple OSS Distributions
5240*4d495c6eSApple OSS Distributions
5241*4d495c6eSApple OSS Distributions        </field_values>
5242*4d495c6eSApple OSS Distributions          <field_resets>
5243*4d495c6eSApple OSS Distributions
5244*4d495c6eSApple OSS Distributions    <field_reset>
5245*4d495c6eSApple OSS Distributions
5246*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*4d495c6eSApple OSS Distributions
5248*4d495c6eSApple OSS Distributions    </field_reset>
5249*4d495c6eSApple OSS Distributions</field_resets>
5250*4d495c6eSApple OSS Distributions      </field>
5251*4d495c6eSApple OSS Distributions    <text_after_fields>
5252*4d495c6eSApple OSS Distributions
5253*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*4d495c6eSApple OSS Distributions
5255*4d495c6eSApple OSS Distributions    </text_after_fields>
5256*4d495c6eSApple OSS Distributions  </fields>
5257*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5258*4d495c6eSApple OSS Distributions
5259*4d495c6eSApple OSS Distributions
5260*4d495c6eSApple OSS Distributions
5261*4d495c6eSApple OSS Distributions
5262*4d495c6eSApple OSS Distributions
5263*4d495c6eSApple OSS Distributions
5264*4d495c6eSApple OSS Distributions
5265*4d495c6eSApple OSS Distributions
5266*4d495c6eSApple OSS Distributions
5267*4d495c6eSApple OSS Distributions
5268*4d495c6eSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*4d495c6eSApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*4d495c6eSApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*4d495c6eSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*4d495c6eSApple OSS Distributions    </reg_fieldset>
5273*4d495c6eSApple OSS Distributions            </partial_fieldset>
5274*4d495c6eSApple OSS Distributions            <partial_fieldset>
5275*4d495c6eSApple OSS Distributions              <fields length="25">
5276*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*4d495c6eSApple OSS Distributions    <text_before_fields>
5278*4d495c6eSApple OSS Distributions
5279*4d495c6eSApple OSS Distributions
5280*4d495c6eSApple OSS Distributions
5281*4d495c6eSApple OSS Distributions    </text_before_fields>
5282*4d495c6eSApple OSS Distributions
5283*4d495c6eSApple OSS Distributions        <field
5284*4d495c6eSApple OSS Distributions           id="0_24_14"
5285*4d495c6eSApple OSS Distributions           is_variable_length="False"
5286*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5287*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5289*4d495c6eSApple OSS Distributions           is_constant_value="False"
5290*4d495c6eSApple OSS Distributions           rwtype="RES0"
5291*4d495c6eSApple OSS Distributions        >
5292*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5293*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5294*4d495c6eSApple OSS Distributions        <field_lsb>14</field_lsb>
5295*4d495c6eSApple OSS Distributions        <field_description order="before">
5296*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*4d495c6eSApple OSS Distributions        </field_description>
5298*4d495c6eSApple OSS Distributions        <field_values>
5299*4d495c6eSApple OSS Distributions        </field_values>
5300*4d495c6eSApple OSS Distributions      </field>
5301*4d495c6eSApple OSS Distributions        <field
5302*4d495c6eSApple OSS Distributions           id="VNCR_13_13_1"
5303*4d495c6eSApple OSS Distributions           is_variable_length="False"
5304*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5305*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5307*4d495c6eSApple OSS Distributions           is_constant_value="False"
5308*4d495c6eSApple OSS Distributions        >
5309*4d495c6eSApple OSS Distributions          <field_name>VNCR</field_name>
5310*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
5311*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
5312*4d495c6eSApple OSS Distributions        <field_description order="before">
5313*4d495c6eSApple OSS Distributions
5314*4d495c6eSApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*4d495c6eSApple OSS Distributions
5316*4d495c6eSApple OSS Distributions        </field_description>
5317*4d495c6eSApple OSS Distributions        <field_values>
5318*4d495c6eSApple OSS Distributions
5319*4d495c6eSApple OSS Distributions
5320*4d495c6eSApple OSS Distributions                <field_value_instance>
5321*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5322*4d495c6eSApple OSS Distributions        <field_value_description>
5323*4d495c6eSApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*4d495c6eSApple OSS Distributions</field_value_description>
5325*4d495c6eSApple OSS Distributions    </field_value_instance>
5326*4d495c6eSApple OSS Distributions                <field_value_instance>
5327*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5328*4d495c6eSApple OSS Distributions        <field_value_description>
5329*4d495c6eSApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*4d495c6eSApple OSS Distributions</field_value_description>
5331*4d495c6eSApple OSS Distributions    </field_value_instance>
5332*4d495c6eSApple OSS Distributions        </field_values>
5333*4d495c6eSApple OSS Distributions            <field_description order="after">
5334*4d495c6eSApple OSS Distributions
5335*4d495c6eSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*4d495c6eSApple OSS Distributions
5337*4d495c6eSApple OSS Distributions            </field_description>
5338*4d495c6eSApple OSS Distributions          <field_resets>
5339*4d495c6eSApple OSS Distributions
5340*4d495c6eSApple OSS Distributions    <field_reset>
5341*4d495c6eSApple OSS Distributions
5342*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*4d495c6eSApple OSS Distributions
5344*4d495c6eSApple OSS Distributions    </field_reset>
5345*4d495c6eSApple OSS Distributions</field_resets>
5346*4d495c6eSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*4d495c6eSApple OSS Distributions      </field>
5348*4d495c6eSApple OSS Distributions        <field
5349*4d495c6eSApple OSS Distributions           id="0_13_13_2"
5350*4d495c6eSApple OSS Distributions           is_variable_length="False"
5351*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5352*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5354*4d495c6eSApple OSS Distributions           is_constant_value="False"
5355*4d495c6eSApple OSS Distributions           rwtype="RES0"
5356*4d495c6eSApple OSS Distributions        >
5357*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5358*4d495c6eSApple OSS Distributions        <field_msb>13</field_msb>
5359*4d495c6eSApple OSS Distributions        <field_lsb>13</field_lsb>
5360*4d495c6eSApple OSS Distributions        <field_description order="before">
5361*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*4d495c6eSApple OSS Distributions        </field_description>
5363*4d495c6eSApple OSS Distributions        <field_values>
5364*4d495c6eSApple OSS Distributions        </field_values>
5365*4d495c6eSApple OSS Distributions      </field>
5366*4d495c6eSApple OSS Distributions        <field
5367*4d495c6eSApple OSS Distributions           id="0_12_9"
5368*4d495c6eSApple OSS Distributions           is_variable_length="False"
5369*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5370*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5372*4d495c6eSApple OSS Distributions           is_constant_value="False"
5373*4d495c6eSApple OSS Distributions           rwtype="RES0"
5374*4d495c6eSApple OSS Distributions        >
5375*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5376*4d495c6eSApple OSS Distributions        <field_msb>12</field_msb>
5377*4d495c6eSApple OSS Distributions        <field_lsb>9</field_lsb>
5378*4d495c6eSApple OSS Distributions        <field_description order="before">
5379*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*4d495c6eSApple OSS Distributions        </field_description>
5381*4d495c6eSApple OSS Distributions        <field_values>
5382*4d495c6eSApple OSS Distributions        </field_values>
5383*4d495c6eSApple OSS Distributions      </field>
5384*4d495c6eSApple OSS Distributions        <field
5385*4d495c6eSApple OSS Distributions           id="CM_8_8"
5386*4d495c6eSApple OSS Distributions           is_variable_length="False"
5387*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5388*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5390*4d495c6eSApple OSS Distributions           is_constant_value="False"
5391*4d495c6eSApple OSS Distributions        >
5392*4d495c6eSApple OSS Distributions          <field_name>CM</field_name>
5393*4d495c6eSApple OSS Distributions        <field_msb>8</field_msb>
5394*4d495c6eSApple OSS Distributions        <field_lsb>8</field_lsb>
5395*4d495c6eSApple OSS Distributions        <field_description order="before">
5396*4d495c6eSApple OSS Distributions
5397*4d495c6eSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*4d495c6eSApple OSS Distributions
5399*4d495c6eSApple OSS Distributions        </field_description>
5400*4d495c6eSApple OSS Distributions        <field_values>
5401*4d495c6eSApple OSS Distributions
5402*4d495c6eSApple OSS Distributions
5403*4d495c6eSApple OSS Distributions                <field_value_instance>
5404*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5405*4d495c6eSApple OSS Distributions        <field_value_description>
5406*4d495c6eSApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*4d495c6eSApple OSS Distributions</field_value_description>
5408*4d495c6eSApple OSS Distributions    </field_value_instance>
5409*4d495c6eSApple OSS Distributions                <field_value_instance>
5410*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5411*4d495c6eSApple OSS Distributions        <field_value_description>
5412*4d495c6eSApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*4d495c6eSApple OSS Distributions</field_value_description>
5414*4d495c6eSApple OSS Distributions    </field_value_instance>
5415*4d495c6eSApple OSS Distributions        </field_values>
5416*4d495c6eSApple OSS Distributions          <field_resets>
5417*4d495c6eSApple OSS Distributions
5418*4d495c6eSApple OSS Distributions    <field_reset>
5419*4d495c6eSApple OSS Distributions
5420*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*4d495c6eSApple OSS Distributions
5422*4d495c6eSApple OSS Distributions    </field_reset>
5423*4d495c6eSApple OSS Distributions</field_resets>
5424*4d495c6eSApple OSS Distributions      </field>
5425*4d495c6eSApple OSS Distributions        <field
5426*4d495c6eSApple OSS Distributions           id="0_7_7"
5427*4d495c6eSApple OSS Distributions           is_variable_length="False"
5428*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5429*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5431*4d495c6eSApple OSS Distributions           is_constant_value="False"
5432*4d495c6eSApple OSS Distributions           rwtype="RES0"
5433*4d495c6eSApple OSS Distributions        >
5434*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5435*4d495c6eSApple OSS Distributions        <field_msb>7</field_msb>
5436*4d495c6eSApple OSS Distributions        <field_lsb>7</field_lsb>
5437*4d495c6eSApple OSS Distributions        <field_description order="before">
5438*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*4d495c6eSApple OSS Distributions        </field_description>
5440*4d495c6eSApple OSS Distributions        <field_values>
5441*4d495c6eSApple OSS Distributions        </field_values>
5442*4d495c6eSApple OSS Distributions      </field>
5443*4d495c6eSApple OSS Distributions        <field
5444*4d495c6eSApple OSS Distributions           id="WnR_6_6"
5445*4d495c6eSApple OSS Distributions           is_variable_length="False"
5446*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5447*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5449*4d495c6eSApple OSS Distributions           is_constant_value="False"
5450*4d495c6eSApple OSS Distributions        >
5451*4d495c6eSApple OSS Distributions          <field_name>WnR</field_name>
5452*4d495c6eSApple OSS Distributions        <field_msb>6</field_msb>
5453*4d495c6eSApple OSS Distributions        <field_lsb>6</field_lsb>
5454*4d495c6eSApple OSS Distributions        <field_description order="before">
5455*4d495c6eSApple OSS Distributions
5456*4d495c6eSApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*4d495c6eSApple OSS Distributions
5458*4d495c6eSApple OSS Distributions        </field_description>
5459*4d495c6eSApple OSS Distributions        <field_values>
5460*4d495c6eSApple OSS Distributions
5461*4d495c6eSApple OSS Distributions
5462*4d495c6eSApple OSS Distributions                <field_value_instance>
5463*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5464*4d495c6eSApple OSS Distributions        <field_value_description>
5465*4d495c6eSApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*4d495c6eSApple OSS Distributions</field_value_description>
5467*4d495c6eSApple OSS Distributions    </field_value_instance>
5468*4d495c6eSApple OSS Distributions                <field_value_instance>
5469*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5470*4d495c6eSApple OSS Distributions        <field_value_description>
5471*4d495c6eSApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*4d495c6eSApple OSS Distributions</field_value_description>
5473*4d495c6eSApple OSS Distributions    </field_value_instance>
5474*4d495c6eSApple OSS Distributions        </field_values>
5475*4d495c6eSApple OSS Distributions            <field_description order="after">
5476*4d495c6eSApple OSS Distributions
5477*4d495c6eSApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*4d495c6eSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*4d495c6eSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*4d495c6eSApple OSS Distributions
5481*4d495c6eSApple OSS Distributions            </field_description>
5482*4d495c6eSApple OSS Distributions          <field_resets>
5483*4d495c6eSApple OSS Distributions
5484*4d495c6eSApple OSS Distributions    <field_reset>
5485*4d495c6eSApple OSS Distributions
5486*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*4d495c6eSApple OSS Distributions
5488*4d495c6eSApple OSS Distributions    </field_reset>
5489*4d495c6eSApple OSS Distributions</field_resets>
5490*4d495c6eSApple OSS Distributions      </field>
5491*4d495c6eSApple OSS Distributions        <field
5492*4d495c6eSApple OSS Distributions           id="DFSC_5_0"
5493*4d495c6eSApple OSS Distributions           is_variable_length="False"
5494*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5495*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5497*4d495c6eSApple OSS Distributions           is_constant_value="False"
5498*4d495c6eSApple OSS Distributions        >
5499*4d495c6eSApple OSS Distributions          <field_name>DFSC</field_name>
5500*4d495c6eSApple OSS Distributions        <field_msb>5</field_msb>
5501*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5502*4d495c6eSApple OSS Distributions        <field_description order="before">
5503*4d495c6eSApple OSS Distributions
5504*4d495c6eSApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*4d495c6eSApple OSS Distributions
5506*4d495c6eSApple OSS Distributions        </field_description>
5507*4d495c6eSApple OSS Distributions        <field_values>
5508*4d495c6eSApple OSS Distributions
5509*4d495c6eSApple OSS Distributions
5510*4d495c6eSApple OSS Distributions        </field_values>
5511*4d495c6eSApple OSS Distributions          <field_resets>
5512*4d495c6eSApple OSS Distributions
5513*4d495c6eSApple OSS Distributions    <field_reset>
5514*4d495c6eSApple OSS Distributions
5515*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*4d495c6eSApple OSS Distributions
5517*4d495c6eSApple OSS Distributions    </field_reset>
5518*4d495c6eSApple OSS Distributions</field_resets>
5519*4d495c6eSApple OSS Distributions      </field>
5520*4d495c6eSApple OSS Distributions    <text_after_fields>
5521*4d495c6eSApple OSS Distributions
5522*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*4d495c6eSApple OSS Distributions
5524*4d495c6eSApple OSS Distributions    </text_after_fields>
5525*4d495c6eSApple OSS Distributions  </fields>
5526*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5527*4d495c6eSApple OSS Distributions
5528*4d495c6eSApple OSS Distributions
5529*4d495c6eSApple OSS Distributions
5530*4d495c6eSApple OSS Distributions
5531*4d495c6eSApple OSS Distributions
5532*4d495c6eSApple OSS Distributions
5533*4d495c6eSApple OSS Distributions
5534*4d495c6eSApple OSS Distributions
5535*4d495c6eSApple OSS Distributions
5536*4d495c6eSApple OSS Distributions
5537*4d495c6eSApple OSS Distributions
5538*4d495c6eSApple OSS Distributions
5539*4d495c6eSApple OSS Distributions
5540*4d495c6eSApple OSS Distributions
5541*4d495c6eSApple OSS Distributions
5542*4d495c6eSApple OSS Distributions
5543*4d495c6eSApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*4d495c6eSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*4d495c6eSApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*4d495c6eSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*4d495c6eSApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*4d495c6eSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*4d495c6eSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*4d495c6eSApple OSS Distributions    </reg_fieldset>
5551*4d495c6eSApple OSS Distributions            </partial_fieldset>
5552*4d495c6eSApple OSS Distributions            <partial_fieldset>
5553*4d495c6eSApple OSS Distributions              <fields length="25">
5554*4d495c6eSApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*4d495c6eSApple OSS Distributions    <text_before_fields>
5556*4d495c6eSApple OSS Distributions
5557*4d495c6eSApple OSS Distributions
5558*4d495c6eSApple OSS Distributions
5559*4d495c6eSApple OSS Distributions    </text_before_fields>
5560*4d495c6eSApple OSS Distributions
5561*4d495c6eSApple OSS Distributions        <field
5562*4d495c6eSApple OSS Distributions           id="0_24_16"
5563*4d495c6eSApple OSS Distributions           is_variable_length="False"
5564*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5565*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5567*4d495c6eSApple OSS Distributions           is_constant_value="False"
5568*4d495c6eSApple OSS Distributions           rwtype="RES0"
5569*4d495c6eSApple OSS Distributions        >
5570*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5571*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5572*4d495c6eSApple OSS Distributions        <field_lsb>16</field_lsb>
5573*4d495c6eSApple OSS Distributions        <field_description order="before">
5574*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*4d495c6eSApple OSS Distributions        </field_description>
5576*4d495c6eSApple OSS Distributions        <field_values>
5577*4d495c6eSApple OSS Distributions        </field_values>
5578*4d495c6eSApple OSS Distributions      </field>
5579*4d495c6eSApple OSS Distributions        <field
5580*4d495c6eSApple OSS Distributions           id="Comment_15_0"
5581*4d495c6eSApple OSS Distributions           is_variable_length="False"
5582*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5583*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5585*4d495c6eSApple OSS Distributions           is_constant_value="False"
5586*4d495c6eSApple OSS Distributions        >
5587*4d495c6eSApple OSS Distributions          <field_name>Comment</field_name>
5588*4d495c6eSApple OSS Distributions        <field_msb>15</field_msb>
5589*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5590*4d495c6eSApple OSS Distributions        <field_description order="before">
5591*4d495c6eSApple OSS Distributions
5592*4d495c6eSApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*4d495c6eSApple OSS Distributions
5594*4d495c6eSApple OSS Distributions        </field_description>
5595*4d495c6eSApple OSS Distributions        <field_values>
5596*4d495c6eSApple OSS Distributions
5597*4d495c6eSApple OSS Distributions
5598*4d495c6eSApple OSS Distributions        </field_values>
5599*4d495c6eSApple OSS Distributions          <field_resets>
5600*4d495c6eSApple OSS Distributions
5601*4d495c6eSApple OSS Distributions    <field_reset>
5602*4d495c6eSApple OSS Distributions
5603*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*4d495c6eSApple OSS Distributions
5605*4d495c6eSApple OSS Distributions    </field_reset>
5606*4d495c6eSApple OSS Distributions</field_resets>
5607*4d495c6eSApple OSS Distributions      </field>
5608*4d495c6eSApple OSS Distributions    <text_after_fields>
5609*4d495c6eSApple OSS Distributions
5610*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*4d495c6eSApple OSS Distributions
5612*4d495c6eSApple OSS Distributions    </text_after_fields>
5613*4d495c6eSApple OSS Distributions  </fields>
5614*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5615*4d495c6eSApple OSS Distributions
5616*4d495c6eSApple OSS Distributions
5617*4d495c6eSApple OSS Distributions
5618*4d495c6eSApple OSS Distributions
5619*4d495c6eSApple OSS Distributions
5620*4d495c6eSApple OSS Distributions
5621*4d495c6eSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*4d495c6eSApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*4d495c6eSApple OSS Distributions    </reg_fieldset>
5624*4d495c6eSApple OSS Distributions            </partial_fieldset>
5625*4d495c6eSApple OSS Distributions            <partial_fieldset>
5626*4d495c6eSApple OSS Distributions              <fields length="25">
5627*4d495c6eSApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*4d495c6eSApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*4d495c6eSApple OSS Distributions    <text_before_fields>
5630*4d495c6eSApple OSS Distributions
5631*4d495c6eSApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*4d495c6eSApple OSS Distributions
5633*4d495c6eSApple OSS Distributions    </text_before_fields>
5634*4d495c6eSApple OSS Distributions
5635*4d495c6eSApple OSS Distributions        <field
5636*4d495c6eSApple OSS Distributions           id="0_24_2"
5637*4d495c6eSApple OSS Distributions           is_variable_length="False"
5638*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5639*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5641*4d495c6eSApple OSS Distributions           is_constant_value="False"
5642*4d495c6eSApple OSS Distributions           rwtype="RES0"
5643*4d495c6eSApple OSS Distributions        >
5644*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5645*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5646*4d495c6eSApple OSS Distributions        <field_lsb>2</field_lsb>
5647*4d495c6eSApple OSS Distributions        <field_description order="before">
5648*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*4d495c6eSApple OSS Distributions        </field_description>
5650*4d495c6eSApple OSS Distributions        <field_values>
5651*4d495c6eSApple OSS Distributions        </field_values>
5652*4d495c6eSApple OSS Distributions      </field>
5653*4d495c6eSApple OSS Distributions        <field
5654*4d495c6eSApple OSS Distributions           id="ERET_1_1"
5655*4d495c6eSApple OSS Distributions           is_variable_length="False"
5656*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5657*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5659*4d495c6eSApple OSS Distributions           is_constant_value="False"
5660*4d495c6eSApple OSS Distributions        >
5661*4d495c6eSApple OSS Distributions          <field_name>ERET</field_name>
5662*4d495c6eSApple OSS Distributions        <field_msb>1</field_msb>
5663*4d495c6eSApple OSS Distributions        <field_lsb>1</field_lsb>
5664*4d495c6eSApple OSS Distributions        <field_description order="before">
5665*4d495c6eSApple OSS Distributions
5666*4d495c6eSApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*4d495c6eSApple OSS Distributions
5668*4d495c6eSApple OSS Distributions        </field_description>
5669*4d495c6eSApple OSS Distributions        <field_values>
5670*4d495c6eSApple OSS Distributions
5671*4d495c6eSApple OSS Distributions
5672*4d495c6eSApple OSS Distributions                <field_value_instance>
5673*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5674*4d495c6eSApple OSS Distributions        <field_value_description>
5675*4d495c6eSApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*4d495c6eSApple OSS Distributions</field_value_description>
5677*4d495c6eSApple OSS Distributions    </field_value_instance>
5678*4d495c6eSApple OSS Distributions                <field_value_instance>
5679*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5680*4d495c6eSApple OSS Distributions        <field_value_description>
5681*4d495c6eSApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*4d495c6eSApple OSS Distributions</field_value_description>
5683*4d495c6eSApple OSS Distributions    </field_value_instance>
5684*4d495c6eSApple OSS Distributions        </field_values>
5685*4d495c6eSApple OSS Distributions            <field_description order="after">
5686*4d495c6eSApple OSS Distributions
5687*4d495c6eSApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*4d495c6eSApple OSS Distributions
5689*4d495c6eSApple OSS Distributions            </field_description>
5690*4d495c6eSApple OSS Distributions          <field_resets>
5691*4d495c6eSApple OSS Distributions
5692*4d495c6eSApple OSS Distributions    <field_reset>
5693*4d495c6eSApple OSS Distributions
5694*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*4d495c6eSApple OSS Distributions
5696*4d495c6eSApple OSS Distributions    </field_reset>
5697*4d495c6eSApple OSS Distributions</field_resets>
5698*4d495c6eSApple OSS Distributions      </field>
5699*4d495c6eSApple OSS Distributions        <field
5700*4d495c6eSApple OSS Distributions           id="ERETA_0_0"
5701*4d495c6eSApple OSS Distributions           is_variable_length="False"
5702*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5703*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5705*4d495c6eSApple OSS Distributions           is_constant_value="False"
5706*4d495c6eSApple OSS Distributions        >
5707*4d495c6eSApple OSS Distributions          <field_name>ERETA</field_name>
5708*4d495c6eSApple OSS Distributions        <field_msb>0</field_msb>
5709*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5710*4d495c6eSApple OSS Distributions        <field_description order="before">
5711*4d495c6eSApple OSS Distributions
5712*4d495c6eSApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*4d495c6eSApple OSS Distributions
5714*4d495c6eSApple OSS Distributions        </field_description>
5715*4d495c6eSApple OSS Distributions        <field_values>
5716*4d495c6eSApple OSS Distributions
5717*4d495c6eSApple OSS Distributions
5718*4d495c6eSApple OSS Distributions                <field_value_instance>
5719*4d495c6eSApple OSS Distributions            <field_value>0b0</field_value>
5720*4d495c6eSApple OSS Distributions        <field_value_description>
5721*4d495c6eSApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*4d495c6eSApple OSS Distributions</field_value_description>
5723*4d495c6eSApple OSS Distributions    </field_value_instance>
5724*4d495c6eSApple OSS Distributions                <field_value_instance>
5725*4d495c6eSApple OSS Distributions            <field_value>0b1</field_value>
5726*4d495c6eSApple OSS Distributions        <field_value_description>
5727*4d495c6eSApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*4d495c6eSApple OSS Distributions</field_value_description>
5729*4d495c6eSApple OSS Distributions    </field_value_instance>
5730*4d495c6eSApple OSS Distributions        </field_values>
5731*4d495c6eSApple OSS Distributions            <field_description order="after">
5732*4d495c6eSApple OSS Distributions
5733*4d495c6eSApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*4d495c6eSApple OSS Distributions
5735*4d495c6eSApple OSS Distributions            </field_description>
5736*4d495c6eSApple OSS Distributions          <field_resets>
5737*4d495c6eSApple OSS Distributions
5738*4d495c6eSApple OSS Distributions    <field_reset>
5739*4d495c6eSApple OSS Distributions
5740*4d495c6eSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*4d495c6eSApple OSS Distributions
5742*4d495c6eSApple OSS Distributions    </field_reset>
5743*4d495c6eSApple OSS Distributions</field_resets>
5744*4d495c6eSApple OSS Distributions      </field>
5745*4d495c6eSApple OSS Distributions    <text_after_fields>
5746*4d495c6eSApple OSS Distributions
5747*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*4d495c6eSApple OSS Distributions
5749*4d495c6eSApple OSS Distributions    </text_after_fields>
5750*4d495c6eSApple OSS Distributions  </fields>
5751*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5752*4d495c6eSApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*4d495c6eSApple OSS Distributions
5754*4d495c6eSApple OSS Distributions
5755*4d495c6eSApple OSS Distributions
5756*4d495c6eSApple OSS Distributions
5757*4d495c6eSApple OSS Distributions
5758*4d495c6eSApple OSS Distributions
5759*4d495c6eSApple OSS Distributions
5760*4d495c6eSApple OSS Distributions
5761*4d495c6eSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*4d495c6eSApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*4d495c6eSApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*4d495c6eSApple OSS Distributions    </reg_fieldset>
5765*4d495c6eSApple OSS Distributions            </partial_fieldset>
5766*4d495c6eSApple OSS Distributions            <partial_fieldset>
5767*4d495c6eSApple OSS Distributions              <fields length="25">
5768*4d495c6eSApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*4d495c6eSApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*4d495c6eSApple OSS Distributions    <text_before_fields>
5771*4d495c6eSApple OSS Distributions
5772*4d495c6eSApple OSS Distributions
5773*4d495c6eSApple OSS Distributions
5774*4d495c6eSApple OSS Distributions    </text_before_fields>
5775*4d495c6eSApple OSS Distributions
5776*4d495c6eSApple OSS Distributions        <field
5777*4d495c6eSApple OSS Distributions           id="0_24_2"
5778*4d495c6eSApple OSS Distributions           is_variable_length="False"
5779*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5780*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5782*4d495c6eSApple OSS Distributions           is_constant_value="False"
5783*4d495c6eSApple OSS Distributions           rwtype="RES0"
5784*4d495c6eSApple OSS Distributions        >
5785*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5786*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5787*4d495c6eSApple OSS Distributions        <field_lsb>2</field_lsb>
5788*4d495c6eSApple OSS Distributions        <field_description order="before">
5789*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*4d495c6eSApple OSS Distributions        </field_description>
5791*4d495c6eSApple OSS Distributions        <field_values>
5792*4d495c6eSApple OSS Distributions        </field_values>
5793*4d495c6eSApple OSS Distributions      </field>
5794*4d495c6eSApple OSS Distributions        <field
5795*4d495c6eSApple OSS Distributions           id="BTYPE_1_0"
5796*4d495c6eSApple OSS Distributions           is_variable_length="False"
5797*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5798*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5800*4d495c6eSApple OSS Distributions           is_constant_value="False"
5801*4d495c6eSApple OSS Distributions        >
5802*4d495c6eSApple OSS Distributions          <field_name>BTYPE</field_name>
5803*4d495c6eSApple OSS Distributions        <field_msb>1</field_msb>
5804*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5805*4d495c6eSApple OSS Distributions        <field_description order="before">
5806*4d495c6eSApple OSS Distributions
5807*4d495c6eSApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*4d495c6eSApple OSS Distributions
5809*4d495c6eSApple OSS Distributions        </field_description>
5810*4d495c6eSApple OSS Distributions        <field_values>
5811*4d495c6eSApple OSS Distributions
5812*4d495c6eSApple OSS Distributions
5813*4d495c6eSApple OSS Distributions        </field_values>
5814*4d495c6eSApple OSS Distributions          <field_resets>
5815*4d495c6eSApple OSS Distributions
5816*4d495c6eSApple OSS Distributions</field_resets>
5817*4d495c6eSApple OSS Distributions      </field>
5818*4d495c6eSApple OSS Distributions    <text_after_fields>
5819*4d495c6eSApple OSS Distributions
5820*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*4d495c6eSApple OSS Distributions
5822*4d495c6eSApple OSS Distributions    </text_after_fields>
5823*4d495c6eSApple OSS Distributions  </fields>
5824*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5825*4d495c6eSApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*4d495c6eSApple OSS Distributions
5827*4d495c6eSApple OSS Distributions
5828*4d495c6eSApple OSS Distributions
5829*4d495c6eSApple OSS Distributions
5830*4d495c6eSApple OSS Distributions
5831*4d495c6eSApple OSS Distributions
5832*4d495c6eSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*4d495c6eSApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*4d495c6eSApple OSS Distributions    </reg_fieldset>
5835*4d495c6eSApple OSS Distributions            </partial_fieldset>
5836*4d495c6eSApple OSS Distributions            <partial_fieldset>
5837*4d495c6eSApple OSS Distributions              <fields length="25">
5838*4d495c6eSApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*4d495c6eSApple OSS Distributions    <text_before_fields>
5840*4d495c6eSApple OSS Distributions
5841*4d495c6eSApple OSS Distributions
5842*4d495c6eSApple OSS Distributions
5843*4d495c6eSApple OSS Distributions    </text_before_fields>
5844*4d495c6eSApple OSS Distributions
5845*4d495c6eSApple OSS Distributions        <field
5846*4d495c6eSApple OSS Distributions           id="0_24_0"
5847*4d495c6eSApple OSS Distributions           is_variable_length="False"
5848*4d495c6eSApple OSS Distributions           has_partial_fieldset="False"
5849*4d495c6eSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*4d495c6eSApple OSS Distributions           is_access_restriction_possible="False"
5851*4d495c6eSApple OSS Distributions           is_constant_value="False"
5852*4d495c6eSApple OSS Distributions           rwtype="RES0"
5853*4d495c6eSApple OSS Distributions        >
5854*4d495c6eSApple OSS Distributions          <field_name>0</field_name>
5855*4d495c6eSApple OSS Distributions        <field_msb>24</field_msb>
5856*4d495c6eSApple OSS Distributions        <field_lsb>0</field_lsb>
5857*4d495c6eSApple OSS Distributions        <field_description order="before">
5858*4d495c6eSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*4d495c6eSApple OSS Distributions        </field_description>
5860*4d495c6eSApple OSS Distributions        <field_values>
5861*4d495c6eSApple OSS Distributions        </field_values>
5862*4d495c6eSApple OSS Distributions      </field>
5863*4d495c6eSApple OSS Distributions    <text_after_fields>
5864*4d495c6eSApple OSS Distributions
5865*4d495c6eSApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*4d495c6eSApple OSS Distributions<list type="unordered">
5867*4d495c6eSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*4d495c6eSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*4d495c6eSApple OSS Distributions</listitem></list>
5870*4d495c6eSApple OSS Distributions
5871*4d495c6eSApple OSS Distributions    </text_after_fields>
5872*4d495c6eSApple OSS Distributions  </fields>
5873*4d495c6eSApple OSS Distributions              <reg_fieldset length="25">
5874*4d495c6eSApple OSS Distributions
5875*4d495c6eSApple OSS Distributions
5876*4d495c6eSApple OSS Distributions
5877*4d495c6eSApple OSS Distributions
5878*4d495c6eSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*4d495c6eSApple OSS Distributions    </reg_fieldset>
5880*4d495c6eSApple OSS Distributions            </partial_fieldset>
5881*4d495c6eSApple OSS Distributions      </field>
5882*4d495c6eSApple OSS Distributions    <text_after_fields>
5883*4d495c6eSApple OSS Distributions
5884*4d495c6eSApple OSS Distributions
5885*4d495c6eSApple OSS Distributions
5886*4d495c6eSApple OSS Distributions    </text_after_fields>
5887*4d495c6eSApple OSS Distributions  </fields>
5888*4d495c6eSApple OSS Distributions  <reg_fieldset length="64">
5889*4d495c6eSApple OSS Distributions
5890*4d495c6eSApple OSS Distributions
5891*4d495c6eSApple OSS Distributions
5892*4d495c6eSApple OSS Distributions
5893*4d495c6eSApple OSS Distributions
5894*4d495c6eSApple OSS Distributions
5895*4d495c6eSApple OSS Distributions
5896*4d495c6eSApple OSS Distributions
5897*4d495c6eSApple OSS Distributions
5898*4d495c6eSApple OSS Distributions
5899*4d495c6eSApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*4d495c6eSApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*4d495c6eSApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*4d495c6eSApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*4d495c6eSApple OSS Distributions    </reg_fieldset>
5904*4d495c6eSApple OSS Distributions
5905*4d495c6eSApple OSS Distributions      </reg_fieldsets>
5906*4d495c6eSApple OSS Distributions
5907*4d495c6eSApple OSS Distributions
5908*4d495c6eSApple OSS Distributions
5909*4d495c6eSApple OSS Distributions<access_mechanisms>
5910*4d495c6eSApple OSS Distributions
5911*4d495c6eSApple OSS Distributions
5912*4d495c6eSApple OSS Distributions      <access_permission_text>
5913*4d495c6eSApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*4d495c6eSApple OSS Distributions      </access_permission_text>
5915*4d495c6eSApple OSS Distributions
5916*4d495c6eSApple OSS Distributions
5917*4d495c6eSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*4d495c6eSApple OSS Distributions        <encoding>
5919*4d495c6eSApple OSS Distributions
5920*4d495c6eSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*4d495c6eSApple OSS Distributions
5922*4d495c6eSApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*4d495c6eSApple OSS Distributions
5924*4d495c6eSApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*4d495c6eSApple OSS Distributions
5926*4d495c6eSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*4d495c6eSApple OSS Distributions
5928*4d495c6eSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*4d495c6eSApple OSS Distributions
5930*4d495c6eSApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*4d495c6eSApple OSS Distributions        </encoding>
5932*4d495c6eSApple OSS Distributions          <access_permission>
5933*4d495c6eSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*4d495c6eSApple OSS Distributions              <pstext>
5935*4d495c6eSApple OSS Distributionsif PSTATE.EL == EL0 then
5936*4d495c6eSApple OSS Distributions    UNDEFINED;
5937*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*4d495c6eSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*4d495c6eSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*4d495c6eSApple OSS Distributions        return NVMem[0x138];
5942*4d495c6eSApple OSS Distributions    else
5943*4d495c6eSApple OSS Distributions        return ESR_EL1;
5944*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*4d495c6eSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*4d495c6eSApple OSS Distributions        return ESR_EL2;
5947*4d495c6eSApple OSS Distributions    else
5948*4d495c6eSApple OSS Distributions        return ESR_EL1;
5949*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*4d495c6eSApple OSS Distributions    return ESR_EL1;
5951*4d495c6eSApple OSS Distributions              </pstext>
5952*4d495c6eSApple OSS Distributions            </ps>
5953*4d495c6eSApple OSS Distributions          </access_permission>
5954*4d495c6eSApple OSS Distributions      </access_mechanism>
5955*4d495c6eSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*4d495c6eSApple OSS Distributions        <encoding>
5957*4d495c6eSApple OSS Distributions
5958*4d495c6eSApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*4d495c6eSApple OSS Distributions
5960*4d495c6eSApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*4d495c6eSApple OSS Distributions
5962*4d495c6eSApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*4d495c6eSApple OSS Distributions
5964*4d495c6eSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*4d495c6eSApple OSS Distributions
5966*4d495c6eSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*4d495c6eSApple OSS Distributions
5968*4d495c6eSApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*4d495c6eSApple OSS Distributions        </encoding>
5970*4d495c6eSApple OSS Distributions          <access_permission>
5971*4d495c6eSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*4d495c6eSApple OSS Distributions              <pstext>
5973*4d495c6eSApple OSS Distributionsif PSTATE.EL == EL0 then
5974*4d495c6eSApple OSS Distributions    UNDEFINED;
5975*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*4d495c6eSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*4d495c6eSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*4d495c6eSApple OSS Distributions        NVMem[0x138] = X[t];
5980*4d495c6eSApple OSS Distributions    else
5981*4d495c6eSApple OSS Distributions        ESR_EL1 = X[t];
5982*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*4d495c6eSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*4d495c6eSApple OSS Distributions        ESR_EL2 = X[t];
5985*4d495c6eSApple OSS Distributions    else
5986*4d495c6eSApple OSS Distributions        ESR_EL1 = X[t];
5987*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*4d495c6eSApple OSS Distributions    ESR_EL1 = X[t];
5989*4d495c6eSApple OSS Distributions              </pstext>
5990*4d495c6eSApple OSS Distributions            </ps>
5991*4d495c6eSApple OSS Distributions          </access_permission>
5992*4d495c6eSApple OSS Distributions      </access_mechanism>
5993*4d495c6eSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*4d495c6eSApple OSS Distributions        <encoding>
5995*4d495c6eSApple OSS Distributions
5996*4d495c6eSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*4d495c6eSApple OSS Distributions
5998*4d495c6eSApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*4d495c6eSApple OSS Distributions
6000*4d495c6eSApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*4d495c6eSApple OSS Distributions
6002*4d495c6eSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*4d495c6eSApple OSS Distributions
6004*4d495c6eSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*4d495c6eSApple OSS Distributions
6006*4d495c6eSApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*4d495c6eSApple OSS Distributions        </encoding>
6008*4d495c6eSApple OSS Distributions          <access_permission>
6009*4d495c6eSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*4d495c6eSApple OSS Distributions              <pstext>
6011*4d495c6eSApple OSS Distributionsif PSTATE.EL == EL0 then
6012*4d495c6eSApple OSS Distributions    UNDEFINED;
6013*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*4d495c6eSApple OSS Distributions        return NVMem[0x138];
6016*4d495c6eSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*4d495c6eSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*4d495c6eSApple OSS Distributions    else
6019*4d495c6eSApple OSS Distributions        UNDEFINED;
6020*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*4d495c6eSApple OSS Distributions        return ESR_EL1;
6023*4d495c6eSApple OSS Distributions    else
6024*4d495c6eSApple OSS Distributions        UNDEFINED;
6025*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*4d495c6eSApple OSS Distributions        return ESR_EL1;
6028*4d495c6eSApple OSS Distributions    else
6029*4d495c6eSApple OSS Distributions        UNDEFINED;
6030*4d495c6eSApple OSS Distributions              </pstext>
6031*4d495c6eSApple OSS Distributions            </ps>
6032*4d495c6eSApple OSS Distributions          </access_permission>
6033*4d495c6eSApple OSS Distributions      </access_mechanism>
6034*4d495c6eSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*4d495c6eSApple OSS Distributions        <encoding>
6036*4d495c6eSApple OSS Distributions
6037*4d495c6eSApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*4d495c6eSApple OSS Distributions
6039*4d495c6eSApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*4d495c6eSApple OSS Distributions
6041*4d495c6eSApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*4d495c6eSApple OSS Distributions
6043*4d495c6eSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*4d495c6eSApple OSS Distributions
6045*4d495c6eSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*4d495c6eSApple OSS Distributions
6047*4d495c6eSApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*4d495c6eSApple OSS Distributions        </encoding>
6049*4d495c6eSApple OSS Distributions          <access_permission>
6050*4d495c6eSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*4d495c6eSApple OSS Distributions              <pstext>
6052*4d495c6eSApple OSS Distributionsif PSTATE.EL == EL0 then
6053*4d495c6eSApple OSS Distributions    UNDEFINED;
6054*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*4d495c6eSApple OSS Distributions        NVMem[0x138] = X[t];
6057*4d495c6eSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*4d495c6eSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*4d495c6eSApple OSS Distributions    else
6060*4d495c6eSApple OSS Distributions        UNDEFINED;
6061*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*4d495c6eSApple OSS Distributions        ESR_EL1 = X[t];
6064*4d495c6eSApple OSS Distributions    else
6065*4d495c6eSApple OSS Distributions        UNDEFINED;
6066*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*4d495c6eSApple OSS Distributions        ESR_EL1 = X[t];
6069*4d495c6eSApple OSS Distributions    else
6070*4d495c6eSApple OSS Distributions        UNDEFINED;
6071*4d495c6eSApple OSS Distributions              </pstext>
6072*4d495c6eSApple OSS Distributions            </ps>
6073*4d495c6eSApple OSS Distributions          </access_permission>
6074*4d495c6eSApple OSS Distributions      </access_mechanism>
6075*4d495c6eSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*4d495c6eSApple OSS Distributions        <encoding>
6077*4d495c6eSApple OSS Distributions
6078*4d495c6eSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*4d495c6eSApple OSS Distributions
6080*4d495c6eSApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*4d495c6eSApple OSS Distributions
6082*4d495c6eSApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*4d495c6eSApple OSS Distributions
6084*4d495c6eSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*4d495c6eSApple OSS Distributions
6086*4d495c6eSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*4d495c6eSApple OSS Distributions
6088*4d495c6eSApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*4d495c6eSApple OSS Distributions        </encoding>
6090*4d495c6eSApple OSS Distributions          <access_permission>
6091*4d495c6eSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*4d495c6eSApple OSS Distributions              <pstext>
6093*4d495c6eSApple OSS Distributionsif PSTATE.EL == EL0 then
6094*4d495c6eSApple OSS Distributions    UNDEFINED;
6095*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*4d495c6eSApple OSS Distributions        return ESR_EL1;
6098*4d495c6eSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*4d495c6eSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*4d495c6eSApple OSS Distributions    else
6101*4d495c6eSApple OSS Distributions        UNDEFINED;
6102*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*4d495c6eSApple OSS Distributions    return ESR_EL2;
6104*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*4d495c6eSApple OSS Distributions    return ESR_EL2;
6106*4d495c6eSApple OSS Distributions              </pstext>
6107*4d495c6eSApple OSS Distributions            </ps>
6108*4d495c6eSApple OSS Distributions          </access_permission>
6109*4d495c6eSApple OSS Distributions      </access_mechanism>
6110*4d495c6eSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*4d495c6eSApple OSS Distributions        <encoding>
6112*4d495c6eSApple OSS Distributions
6113*4d495c6eSApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*4d495c6eSApple OSS Distributions
6115*4d495c6eSApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*4d495c6eSApple OSS Distributions
6117*4d495c6eSApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*4d495c6eSApple OSS Distributions
6119*4d495c6eSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*4d495c6eSApple OSS Distributions
6121*4d495c6eSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*4d495c6eSApple OSS Distributions
6123*4d495c6eSApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*4d495c6eSApple OSS Distributions        </encoding>
6125*4d495c6eSApple OSS Distributions          <access_permission>
6126*4d495c6eSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*4d495c6eSApple OSS Distributions              <pstext>
6128*4d495c6eSApple OSS Distributionsif PSTATE.EL == EL0 then
6129*4d495c6eSApple OSS Distributions    UNDEFINED;
6130*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*4d495c6eSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*4d495c6eSApple OSS Distributions        ESR_EL1 = X[t];
6133*4d495c6eSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*4d495c6eSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*4d495c6eSApple OSS Distributions    else
6136*4d495c6eSApple OSS Distributions        UNDEFINED;
6137*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*4d495c6eSApple OSS Distributions    ESR_EL2 = X[t];
6139*4d495c6eSApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*4d495c6eSApple OSS Distributions    ESR_EL2 = X[t];
6141*4d495c6eSApple OSS Distributions              </pstext>
6142*4d495c6eSApple OSS Distributions            </ps>
6143*4d495c6eSApple OSS Distributions          </access_permission>
6144*4d495c6eSApple OSS Distributions      </access_mechanism>
6145*4d495c6eSApple OSS Distributions</access_mechanisms>
6146*4d495c6eSApple OSS Distributions
6147*4d495c6eSApple OSS Distributions      <arch_variants>
6148*4d495c6eSApple OSS Distributions      </arch_variants>
6149*4d495c6eSApple OSS Distributions  </register>
6150*4d495c6eSApple OSS Distributions</registers>
6151*4d495c6eSApple OSS Distributions
6152*4d495c6eSApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*4d495c6eSApple OSS Distributions</register_page>