xref: /xnu-12377.61.12/tests/fp_exception.c (revision 4d495c6e23c53686cf65f45067f79024cf5dcee8)
1*4d495c6eSApple OSS Distributions /*
2*4d495c6eSApple OSS Distributions  * Copyright (c) 2019 Apple Computer, Inc. All rights reserved.
3*4d495c6eSApple OSS Distributions  *
4*4d495c6eSApple OSS Distributions  * @APPLE_OSREFERENCE_LICENSE_HEADER_START@
5*4d495c6eSApple OSS Distributions  *
6*4d495c6eSApple OSS Distributions  * This file contains Original Code and/or Modifications of Original Code
7*4d495c6eSApple OSS Distributions  * as defined in and that are subject to the Apple Public Source License
8*4d495c6eSApple OSS Distributions  * Version 2.0 (the 'License'). You may not use this file except in
9*4d495c6eSApple OSS Distributions  * compliance with the License. The rights granted to you under the License
10*4d495c6eSApple OSS Distributions  * may not be used to create, or enable the creation or redistribution of,
11*4d495c6eSApple OSS Distributions  * unlawful or unlicensed copies of an Apple operating system, or to
12*4d495c6eSApple OSS Distributions  * circumvent, violate, or enable the circumvention or violation of, any
13*4d495c6eSApple OSS Distributions  * terms of an Apple operating system software license agreement.
14*4d495c6eSApple OSS Distributions  *
15*4d495c6eSApple OSS Distributions  * Please obtain a copy of the License at
16*4d495c6eSApple OSS Distributions  * http://www.opensource.apple.com/apsl/ and read it before using this file.
17*4d495c6eSApple OSS Distributions  *
18*4d495c6eSApple OSS Distributions  * The Original Code and all software distributed under the License are
19*4d495c6eSApple OSS Distributions  * distributed on an 'AS IS' basis, WITHOUT WARRANTY OF ANY KIND, EITHER
20*4d495c6eSApple OSS Distributions  * EXPRESS OR IMPLIED, AND APPLE HEREBY DISCLAIMS ALL SUCH WARRANTIES,
21*4d495c6eSApple OSS Distributions  * INCLUDING WITHOUT LIMITATION, ANY WARRANTIES OF MERCHANTABILITY,
22*4d495c6eSApple OSS Distributions  * FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT OR NON-INFRINGEMENT.
23*4d495c6eSApple OSS Distributions  * Please see the License for the specific language governing rights and
24*4d495c6eSApple OSS Distributions  * limitations under the License.
25*4d495c6eSApple OSS Distributions  *
26*4d495c6eSApple OSS Distributions  * @APPLE_OSREFERENCE_LICENSE_HEADER_END@
27*4d495c6eSApple OSS Distributions  */
28*4d495c6eSApple OSS Distributions /**
29*4d495c6eSApple OSS Distributions  * On devices that support it, this test ensures that a mach exception is
30*4d495c6eSApple OSS Distributions  * generated when an ARMv8 floating point exception is triggered.
31*4d495c6eSApple OSS Distributions  * Also verifies that the main thread's FPCR value matches its expected default.
32*4d495c6eSApple OSS Distributions  */
33*4d495c6eSApple OSS Distributions #include <darwintest.h>
34*4d495c6eSApple OSS Distributions #include <stdbool.h>
35*4d495c6eSApple OSS Distributions #include <stdint.h>
36*4d495c6eSApple OSS Distributions #include <stdio.h>
37*4d495c6eSApple OSS Distributions #include <stdlib.h>
38*4d495c6eSApple OSS Distributions #include <mach/mach.h>
39*4d495c6eSApple OSS Distributions #include <mach/thread_status.h>
40*4d495c6eSApple OSS Distributions #include <sys/sysctl.h>
41*4d495c6eSApple OSS Distributions #include <inttypes.h>
42*4d495c6eSApple OSS Distributions 
43*4d495c6eSApple OSS Distributions #include "exc_helpers.h"
44*4d495c6eSApple OSS Distributions 
45*4d495c6eSApple OSS Distributions T_GLOBAL_META(
46*4d495c6eSApple OSS Distributions 	T_META_RADAR_COMPONENT_NAME("xnu"),
47*4d495c6eSApple OSS Distributions 	T_META_RADAR_COMPONENT_VERSION("arm"),
48*4d495c6eSApple OSS Distributions 	T_META_OWNER("devon_andrade"),
49*4d495c6eSApple OSS Distributions 	T_META_RUN_CONCURRENTLY(true),
50*4d495c6eSApple OSS Distributions 	T_META_TAG_VM_NOT_ELIGIBLE);
51*4d495c6eSApple OSS Distributions 
52*4d495c6eSApple OSS Distributions #ifdef __arm64__
53*4d495c6eSApple OSS Distributions 
54*4d495c6eSApple OSS Distributions /* The bit to set in FPCR to enable the divide-by-zero floating point exception. */
55*4d495c6eSApple OSS Distributions #define FPCR_DIV_EXC 0x200
56*4d495c6eSApple OSS Distributions #define FPCR_INIT (0x0)
57*4d495c6eSApple OSS Distributions 
58*4d495c6eSApple OSS Distributions /* Whether we caught the EXC_ARITHMETIC mach exception or not. */
59*4d495c6eSApple OSS Distributions static volatile bool mach_exc_caught = false;
60*4d495c6eSApple OSS Distributions 
61*4d495c6eSApple OSS Distributions static size_t
exc_arithmetic_handler(__unused mach_port_t task,__unused mach_port_t thread,exception_type_t type,mach_exception_data_t codes_64,__unused uint64_t exception_pc)62*4d495c6eSApple OSS Distributions exc_arithmetic_handler(
63*4d495c6eSApple OSS Distributions 	__unused mach_port_t task,
64*4d495c6eSApple OSS Distributions 	__unused mach_port_t thread,
65*4d495c6eSApple OSS Distributions 	exception_type_t type,
66*4d495c6eSApple OSS Distributions 	mach_exception_data_t codes_64,
67*4d495c6eSApple OSS Distributions 	__unused uint64_t exception_pc)
68*4d495c6eSApple OSS Distributions {
69*4d495c6eSApple OSS Distributions 	/* Floating point divide by zero should cause an EXC_ARITHMETIC exception. */
70*4d495c6eSApple OSS Distributions 	T_ASSERT_EQ(type, EXC_ARITHMETIC, "Caught an EXC_ARITHMETIC exception");
71*4d495c6eSApple OSS Distributions 
72*4d495c6eSApple OSS Distributions 	/* Verify the exception is a floating point divide-by-zero exception. */
73*4d495c6eSApple OSS Distributions 	T_ASSERT_EQ(codes_64[0], (mach_exception_data_type_t)EXC_ARM_FP_DZ, "The subcode is EXC_ARM_FP_DZ (floating point divide-by-zero)");
74*4d495c6eSApple OSS Distributions 
75*4d495c6eSApple OSS Distributions 	mach_exc_caught = true;
76*4d495c6eSApple OSS Distributions 	return 4;
77*4d495c6eSApple OSS Distributions }
78*4d495c6eSApple OSS Distributions 
79*4d495c6eSApple OSS Distributions #define KERNEL_BOOTARGS_MAX_SIZE 1024
80*4d495c6eSApple OSS Distributions static char kernel_bootargs[KERNEL_BOOTARGS_MAX_SIZE];
81*4d495c6eSApple OSS Distributions 
82*4d495c6eSApple OSS Distributions #endif  /* __arm64__ */
83*4d495c6eSApple OSS Distributions 
84*4d495c6eSApple OSS Distributions T_DECL(armv8_fp_exception,
85*4d495c6eSApple OSS Distributions     "Test that ARMv8 floating point exceptions generate Mach exceptions, verify default FPCR value.")
86*4d495c6eSApple OSS Distributions {
87*4d495c6eSApple OSS Distributions #ifndef __arm64__
88*4d495c6eSApple OSS Distributions 	T_SKIP("Running on non-arm64 target, skipping...");
89*4d495c6eSApple OSS Distributions #else
90*4d495c6eSApple OSS Distributions 	mach_port_t exc_port = MACH_PORT_NULL;
91*4d495c6eSApple OSS Distributions 	size_t kernel_bootargs_len;
92*4d495c6eSApple OSS Distributions 
93*4d495c6eSApple OSS Distributions 	uint64_t fpcr = __builtin_arm_rsr64("FPCR");
94*4d495c6eSApple OSS Distributions 
95*4d495c6eSApple OSS Distributions 	if (fpcr != FPCR_INIT) {
96*4d495c6eSApple OSS Distributions 		T_FAIL("The floating point control register has a non-default value" "%" PRIx64, fpcr);
97*4d495c6eSApple OSS Distributions 	}
98*4d495c6eSApple OSS Distributions 
99*4d495c6eSApple OSS Distributions 	/* Attempt to enable Divide-by-Zero floating point exceptions in hardware. */
100*4d495c6eSApple OSS Distributions 	uint64_t fpcr_divexc = fpcr | FPCR_DIV_EXC;
101*4d495c6eSApple OSS Distributions 	__builtin_arm_wsr64("FPCR", fpcr_divexc);
102*4d495c6eSApple OSS Distributions #define DSB_ISH 0xb
103*4d495c6eSApple OSS Distributions 	__builtin_arm_dsb(DSB_ISH);
104*4d495c6eSApple OSS Distributions 
105*4d495c6eSApple OSS Distributions 	/* Devices that don't support floating point exceptions have FPCR as RAZ/WI. */
106*4d495c6eSApple OSS Distributions 	if (__builtin_arm_rsr64("FPCR") != fpcr_divexc) {
107*4d495c6eSApple OSS Distributions 		T_SKIP("Running on a device that doesn't support floating point exceptions, skipping...");
108*4d495c6eSApple OSS Distributions 	}
109*4d495c6eSApple OSS Distributions 
110*4d495c6eSApple OSS Distributions 	/* Check if floating-point exceptions are enabled */
111*4d495c6eSApple OSS Distributions 	kernel_bootargs_len = sizeof(kernel_bootargs);
112*4d495c6eSApple OSS Distributions 	kern_return_t kr = sysctlbyname("kern.bootargs", kernel_bootargs, &kernel_bootargs_len, NULL, 0);
113*4d495c6eSApple OSS Distributions 	if (kr != 0) {
114*4d495c6eSApple OSS Distributions 		T_SKIP("Could not get kernel bootargs, skipping...");
115*4d495c6eSApple OSS Distributions 	}
116*4d495c6eSApple OSS Distributions 
117*4d495c6eSApple OSS Distributions 	if (NULL == strstr(kernel_bootargs, "-fp_exceptions")) {
118*4d495c6eSApple OSS Distributions 		T_SKIP("Floating-point exceptions are disabled, skipping...");
119*4d495c6eSApple OSS Distributions 	}
120*4d495c6eSApple OSS Distributions 
121*4d495c6eSApple OSS Distributions 	/* Create the mach port the exception messages will be sent to. */
122*4d495c6eSApple OSS Distributions 	exc_port = create_exception_port(EXC_MASK_ARITHMETIC);
123*4d495c6eSApple OSS Distributions 	/* Spawn the exception server's thread. */
124*4d495c6eSApple OSS Distributions 	run_exception_handler(exc_port, exc_arithmetic_handler);
125*4d495c6eSApple OSS Distributions 
126*4d495c6eSApple OSS Distributions 	/**
127*4d495c6eSApple OSS Distributions 	 * This should cause a floating point divide-by-zero exception to get triggered.
128*4d495c6eSApple OSS Distributions 	 *
129*4d495c6eSApple OSS Distributions 	 * The kernel shouldn't resume this thread until the mach exception is handled
130*4d495c6eSApple OSS Distributions 	 * by the exception server that was just spawned. The exception handler will
131*4d495c6eSApple OSS Distributions 	 * explicitly increment the PC += 4 to move to the next instruction.
132*4d495c6eSApple OSS Distributions 	 */
133*4d495c6eSApple OSS Distributions 	float a = 6.5f;
134*4d495c6eSApple OSS Distributions 	float b = 0.0f;
135*4d495c6eSApple OSS Distributions 	__asm volatile ("fdiv %s0, %s1, %s2" : "=w" (a) : "w" (a), "w" (b));
136*4d495c6eSApple OSS Distributions 
137*4d495c6eSApple OSS Distributions 	if (mach_exc_caught) {
138*4d495c6eSApple OSS Distributions 		T_PASS("The expected floating point divide-by-zero exception was caught!");
139*4d495c6eSApple OSS Distributions 	} else {
140*4d495c6eSApple OSS Distributions 		T_FAIL("The floating point divide-by-zero exception was not captured :(");
141*4d495c6eSApple OSS Distributions 	}
142*4d495c6eSApple OSS Distributions #endif /* __arm64__ */
143*4d495c6eSApple OSS Distributions }
144