xref: /xnu-12377.1.9/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision f6217f891ac0bb64f3d375211650a4c1ff8ca1ea)
1*f6217f89SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*f6217f89SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*f6217f89SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*f6217f89SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*f6217f89SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*f6217f89SApple OSS Distributions
7*f6217f89SApple OSS Distributions
8*f6217f89SApple OSS Distributions
9*f6217f89SApple OSS Distributions
10*f6217f89SApple OSS Distributions
11*f6217f89SApple OSS Distributions
12*f6217f89SApple OSS Distributions<register_page>
13*f6217f89SApple OSS Distributions  <registers>
14*f6217f89SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*f6217f89SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*f6217f89SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*f6217f89SApple OSS Distributions
18*f6217f89SApple OSS Distributions
19*f6217f89SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*f6217f89SApple OSS Distributions      <reg_mappings>
21*f6217f89SApple OSS Distributions          <reg_mapping>
22*f6217f89SApple OSS Distributions
23*f6217f89SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*f6217f89SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*f6217f89SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*f6217f89SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*f6217f89SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*f6217f89SApple OSS Distributions
29*f6217f89SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*f6217f89SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*f6217f89SApple OSS Distributions
32*f6217f89SApple OSS Distributions          </reg_mapping>
33*f6217f89SApple OSS Distributions      </reg_mappings>
34*f6217f89SApple OSS Distributions      <reg_purpose>
35*f6217f89SApple OSS Distributions
36*f6217f89SApple OSS Distributions
37*f6217f89SApple OSS Distributions      <purpose_text>
38*f6217f89SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*f6217f89SApple OSS Distributions      </purpose_text>
40*f6217f89SApple OSS Distributions
41*f6217f89SApple OSS Distributions      </reg_purpose>
42*f6217f89SApple OSS Distributions      <reg_groups>
43*f6217f89SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*f6217f89SApple OSS Distributions      </reg_groups>
45*f6217f89SApple OSS Distributions      <reg_usage_constraints>
46*f6217f89SApple OSS Distributions
47*f6217f89SApple OSS Distributions
48*f6217f89SApple OSS Distributions      </reg_usage_constraints>
49*f6217f89SApple OSS Distributions      <reg_configuration>
50*f6217f89SApple OSS Distributions
51*f6217f89SApple OSS Distributions
52*f6217f89SApple OSS Distributions      </reg_configuration>
53*f6217f89SApple OSS Distributions      <reg_attributes>
54*f6217f89SApple OSS Distributions          <attributes_text>
55*f6217f89SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*f6217f89SApple OSS Distributions          </attributes_text>
57*f6217f89SApple OSS Distributions      </reg_attributes>
58*f6217f89SApple OSS Distributions      <reg_fieldsets>
59*f6217f89SApple OSS Distributions
60*f6217f89SApple OSS Distributions
61*f6217f89SApple OSS Distributions
62*f6217f89SApple OSS Distributions
63*f6217f89SApple OSS Distributions
64*f6217f89SApple OSS Distributions
65*f6217f89SApple OSS Distributions
66*f6217f89SApple OSS Distributions
67*f6217f89SApple OSS Distributions
68*f6217f89SApple OSS Distributions
69*f6217f89SApple OSS Distributions
70*f6217f89SApple OSS Distributions
71*f6217f89SApple OSS Distributions  <fields length="64">
72*f6217f89SApple OSS Distributions    <text_before_fields>
73*f6217f89SApple OSS Distributions
74*f6217f89SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*f6217f89SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*f6217f89SApple OSS Distributions
77*f6217f89SApple OSS Distributions    </text_before_fields>
78*f6217f89SApple OSS Distributions
79*f6217f89SApple OSS Distributions        <field
80*f6217f89SApple OSS Distributions           id="0_63_32"
81*f6217f89SApple OSS Distributions           is_variable_length="False"
82*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
83*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
85*f6217f89SApple OSS Distributions           is_constant_value="False"
86*f6217f89SApple OSS Distributions           rwtype="RES0"
87*f6217f89SApple OSS Distributions        >
88*f6217f89SApple OSS Distributions          <field_name>0</field_name>
89*f6217f89SApple OSS Distributions        <field_msb>63</field_msb>
90*f6217f89SApple OSS Distributions        <field_lsb>32</field_lsb>
91*f6217f89SApple OSS Distributions        <field_description order="before">
92*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*f6217f89SApple OSS Distributions        </field_description>
94*f6217f89SApple OSS Distributions        <field_values>
95*f6217f89SApple OSS Distributions        </field_values>
96*f6217f89SApple OSS Distributions      </field>
97*f6217f89SApple OSS Distributions        <field
98*f6217f89SApple OSS Distributions           id="EC_31_26"
99*f6217f89SApple OSS Distributions           is_variable_length="False"
100*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
101*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
103*f6217f89SApple OSS Distributions           is_constant_value="False"
104*f6217f89SApple OSS Distributions        >
105*f6217f89SApple OSS Distributions          <field_name>EC</field_name>
106*f6217f89SApple OSS Distributions        <field_msb>31</field_msb>
107*f6217f89SApple OSS Distributions        <field_lsb>26</field_lsb>
108*f6217f89SApple OSS Distributions        <field_description order="before">
109*f6217f89SApple OSS Distributions
110*f6217f89SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*f6217f89SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*f6217f89SApple OSS Distributions<list type="unordered">
113*f6217f89SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*f6217f89SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*f6217f89SApple OSS Distributions</listitem></list>
116*f6217f89SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*f6217f89SApple OSS Distributions
118*f6217f89SApple OSS Distributions        </field_description>
119*f6217f89SApple OSS Distributions        <field_values>
120*f6217f89SApple OSS Distributions
121*f6217f89SApple OSS Distributions
122*f6217f89SApple OSS Distributions                <field_value_instance>
123*f6217f89SApple OSS Distributions          <field_value>0b000000</field_value>
124*f6217f89SApple OSS Distributions        <field_value_description>
125*f6217f89SApple OSS Distributions  <para>Unknown reason.</para>
126*f6217f89SApple OSS Distributions</field_value_description>
127*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*f6217f89SApple OSS Distributions    </field_value_instance>
129*f6217f89SApple OSS Distributions                <field_value_instance>
130*f6217f89SApple OSS Distributions          <field_value>0b000001</field_value>
131*f6217f89SApple OSS Distributions        <field_value_description>
132*f6217f89SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*f6217f89SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*f6217f89SApple OSS Distributions</field_value_description>
135*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*f6217f89SApple OSS Distributions    </field_value_instance>
137*f6217f89SApple OSS Distributions                <field_value_instance>
138*f6217f89SApple OSS Distributions          <field_value>0b000011</field_value>
139*f6217f89SApple OSS Distributions        <field_value_description>
140*f6217f89SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*f6217f89SApple OSS Distributions</field_value_description>
142*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*f6217f89SApple OSS Distributions    </field_value_instance>
144*f6217f89SApple OSS Distributions                <field_value_instance>
145*f6217f89SApple OSS Distributions          <field_value>0b000100</field_value>
146*f6217f89SApple OSS Distributions        <field_value_description>
147*f6217f89SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*f6217f89SApple OSS Distributions</field_value_description>
149*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*f6217f89SApple OSS Distributions    </field_value_instance>
151*f6217f89SApple OSS Distributions                <field_value_instance>
152*f6217f89SApple OSS Distributions          <field_value>0b000101</field_value>
153*f6217f89SApple OSS Distributions        <field_value_description>
154*f6217f89SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*f6217f89SApple OSS Distributions</field_value_description>
156*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*f6217f89SApple OSS Distributions    </field_value_instance>
158*f6217f89SApple OSS Distributions                <field_value_instance>
159*f6217f89SApple OSS Distributions          <field_value>0b000110</field_value>
160*f6217f89SApple OSS Distributions        <field_value_description>
161*f6217f89SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*f6217f89SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*f6217f89SApple OSS Distributions<list type="unordered">
164*f6217f89SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*f6217f89SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*f6217f89SApple OSS Distributions</listitem></list>
167*f6217f89SApple OSS Distributions</field_value_description>
168*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*f6217f89SApple OSS Distributions    </field_value_instance>
170*f6217f89SApple OSS Distributions                <field_value_instance>
171*f6217f89SApple OSS Distributions          <field_value>0b000111</field_value>
172*f6217f89SApple OSS Distributions        <field_value_description>
173*f6217f89SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*f6217f89SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*f6217f89SApple OSS Distributions</field_value_description>
176*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*f6217f89SApple OSS Distributions    </field_value_instance>
178*f6217f89SApple OSS Distributions                <field_value_instance>
179*f6217f89SApple OSS Distributions          <field_value>0b001100</field_value>
180*f6217f89SApple OSS Distributions        <field_value_description>
181*f6217f89SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*f6217f89SApple OSS Distributions</field_value_description>
183*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*f6217f89SApple OSS Distributions    </field_value_instance>
185*f6217f89SApple OSS Distributions                  <field_value_instance>
186*f6217f89SApple OSS Distributions          <field_value>0b001101</field_value>
187*f6217f89SApple OSS Distributions        <field_value_description>
188*f6217f89SApple OSS Distributions  <para>Branch Target Exception.</para>
189*f6217f89SApple OSS Distributions</field_value_description>
190*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*f6217f89SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*f6217f89SApple OSS Distributions    </field_value_instance>
193*f6217f89SApple OSS Distributions                <field_value_instance>
194*f6217f89SApple OSS Distributions          <field_value>0b001110</field_value>
195*f6217f89SApple OSS Distributions        <field_value_description>
196*f6217f89SApple OSS Distributions  <para>Illegal Execution state.</para>
197*f6217f89SApple OSS Distributions</field_value_description>
198*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*f6217f89SApple OSS Distributions    </field_value_instance>
200*f6217f89SApple OSS Distributions                <field_value_instance>
201*f6217f89SApple OSS Distributions          <field_value>0b010001</field_value>
202*f6217f89SApple OSS Distributions        <field_value_description>
203*f6217f89SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*f6217f89SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*f6217f89SApple OSS Distributions</field_value_description>
206*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*f6217f89SApple OSS Distributions    </field_value_instance>
208*f6217f89SApple OSS Distributions                <field_value_instance>
209*f6217f89SApple OSS Distributions          <field_value>0b010101</field_value>
210*f6217f89SApple OSS Distributions        <field_value_description>
211*f6217f89SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*f6217f89SApple OSS Distributions</field_value_description>
213*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*f6217f89SApple OSS Distributions    </field_value_instance>
215*f6217f89SApple OSS Distributions                <field_value_instance>
216*f6217f89SApple OSS Distributions          <field_value>0b011000</field_value>
217*f6217f89SApple OSS Distributions        <field_value_description>
218*f6217f89SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*f6217f89SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*f6217f89SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*f6217f89SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*f6217f89SApple OSS Distributions</field_value_description>
223*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*f6217f89SApple OSS Distributions    </field_value_instance>
225*f6217f89SApple OSS Distributions                <field_value_instance>
226*f6217f89SApple OSS Distributions          <field_value>0b011001</field_value>
227*f6217f89SApple OSS Distributions        <field_value_description>
228*f6217f89SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*f6217f89SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*f6217f89SApple OSS Distributions</field_value_description>
231*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*f6217f89SApple OSS Distributions    </field_value_instance>
233*f6217f89SApple OSS Distributions                <field_value_instance>
234*f6217f89SApple OSS Distributions          <field_value>0b100000</field_value>
235*f6217f89SApple OSS Distributions        <field_value_description>
236*f6217f89SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*f6217f89SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*f6217f89SApple OSS Distributions</field_value_description>
239*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*f6217f89SApple OSS Distributions    </field_value_instance>
241*f6217f89SApple OSS Distributions                <field_value_instance>
242*f6217f89SApple OSS Distributions          <field_value>0b100001</field_value>
243*f6217f89SApple OSS Distributions        <field_value_description>
244*f6217f89SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*f6217f89SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*f6217f89SApple OSS Distributions</field_value_description>
247*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*f6217f89SApple OSS Distributions    </field_value_instance>
249*f6217f89SApple OSS Distributions                <field_value_instance>
250*f6217f89SApple OSS Distributions          <field_value>0b100010</field_value>
251*f6217f89SApple OSS Distributions        <field_value_description>
252*f6217f89SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*f6217f89SApple OSS Distributions</field_value_description>
254*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*f6217f89SApple OSS Distributions    </field_value_instance>
256*f6217f89SApple OSS Distributions                <field_value_instance>
257*f6217f89SApple OSS Distributions          <field_value>0b100100</field_value>
258*f6217f89SApple OSS Distributions        <field_value_description>
259*f6217f89SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*f6217f89SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*f6217f89SApple OSS Distributions</field_value_description>
262*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*f6217f89SApple OSS Distributions    </field_value_instance>
264*f6217f89SApple OSS Distributions                <field_value_instance>
265*f6217f89SApple OSS Distributions          <field_value>0b100101</field_value>
266*f6217f89SApple OSS Distributions        <field_value_description>
267*f6217f89SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*f6217f89SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*f6217f89SApple OSS Distributions</field_value_description>
270*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*f6217f89SApple OSS Distributions    </field_value_instance>
272*f6217f89SApple OSS Distributions                <field_value_instance>
273*f6217f89SApple OSS Distributions          <field_value>0b100110</field_value>
274*f6217f89SApple OSS Distributions        <field_value_description>
275*f6217f89SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*f6217f89SApple OSS Distributions</field_value_description>
277*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*f6217f89SApple OSS Distributions    </field_value_instance>
279*f6217f89SApple OSS Distributions                <field_value_instance>
280*f6217f89SApple OSS Distributions          <field_value>0b101000</field_value>
281*f6217f89SApple OSS Distributions        <field_value_description>
282*f6217f89SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*f6217f89SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*f6217f89SApple OSS Distributions</field_value_description>
285*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*f6217f89SApple OSS Distributions    </field_value_instance>
287*f6217f89SApple OSS Distributions                <field_value_instance>
288*f6217f89SApple OSS Distributions          <field_value>0b101100</field_value>
289*f6217f89SApple OSS Distributions        <field_value_description>
290*f6217f89SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*f6217f89SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*f6217f89SApple OSS Distributions</field_value_description>
293*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*f6217f89SApple OSS Distributions    </field_value_instance>
295*f6217f89SApple OSS Distributions                <field_value_instance>
296*f6217f89SApple OSS Distributions          <field_value>0b101111</field_value>
297*f6217f89SApple OSS Distributions        <field_value_description>
298*f6217f89SApple OSS Distributions  <para>SError interrupt.</para>
299*f6217f89SApple OSS Distributions</field_value_description>
300*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*f6217f89SApple OSS Distributions    </field_value_instance>
302*f6217f89SApple OSS Distributions                <field_value_instance>
303*f6217f89SApple OSS Distributions          <field_value>0b110000</field_value>
304*f6217f89SApple OSS Distributions        <field_value_description>
305*f6217f89SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*f6217f89SApple OSS Distributions</field_value_description>
307*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*f6217f89SApple OSS Distributions    </field_value_instance>
309*f6217f89SApple OSS Distributions                <field_value_instance>
310*f6217f89SApple OSS Distributions          <field_value>0b110001</field_value>
311*f6217f89SApple OSS Distributions        <field_value_description>
312*f6217f89SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*f6217f89SApple OSS Distributions</field_value_description>
314*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*f6217f89SApple OSS Distributions    </field_value_instance>
316*f6217f89SApple OSS Distributions                <field_value_instance>
317*f6217f89SApple OSS Distributions          <field_value>0b110010</field_value>
318*f6217f89SApple OSS Distributions        <field_value_description>
319*f6217f89SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*f6217f89SApple OSS Distributions</field_value_description>
321*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*f6217f89SApple OSS Distributions    </field_value_instance>
323*f6217f89SApple OSS Distributions                <field_value_instance>
324*f6217f89SApple OSS Distributions          <field_value>0b110011</field_value>
325*f6217f89SApple OSS Distributions        <field_value_description>
326*f6217f89SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*f6217f89SApple OSS Distributions</field_value_description>
328*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*f6217f89SApple OSS Distributions    </field_value_instance>
330*f6217f89SApple OSS Distributions                <field_value_instance>
331*f6217f89SApple OSS Distributions          <field_value>0b110100</field_value>
332*f6217f89SApple OSS Distributions        <field_value_description>
333*f6217f89SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*f6217f89SApple OSS Distributions</field_value_description>
335*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*f6217f89SApple OSS Distributions    </field_value_instance>
337*f6217f89SApple OSS Distributions                <field_value_instance>
338*f6217f89SApple OSS Distributions          <field_value>0b110101</field_value>
339*f6217f89SApple OSS Distributions        <field_value_description>
340*f6217f89SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*f6217f89SApple OSS Distributions</field_value_description>
342*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*f6217f89SApple OSS Distributions    </field_value_instance>
344*f6217f89SApple OSS Distributions                <field_value_instance>
345*f6217f89SApple OSS Distributions          <field_value>0b111000</field_value>
346*f6217f89SApple OSS Distributions        <field_value_description>
347*f6217f89SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*f6217f89SApple OSS Distributions</field_value_description>
349*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*f6217f89SApple OSS Distributions    </field_value_instance>
351*f6217f89SApple OSS Distributions                <field_value_instance>
352*f6217f89SApple OSS Distributions          <field_value>0b111100</field_value>
353*f6217f89SApple OSS Distributions        <field_value_description>
354*f6217f89SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*f6217f89SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*f6217f89SApple OSS Distributions</field_value_description>
357*f6217f89SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*f6217f89SApple OSS Distributions    </field_value_instance>
359*f6217f89SApple OSS Distributions        </field_values>
360*f6217f89SApple OSS Distributions            <field_description order="after">
361*f6217f89SApple OSS Distributions
362*f6217f89SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*f6217f89SApple OSS Distributions<list type="unordered">
364*f6217f89SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*f6217f89SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*f6217f89SApple OSS Distributions</listitem></list>
367*f6217f89SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*f6217f89SApple OSS Distributions
369*f6217f89SApple OSS Distributions            </field_description>
370*f6217f89SApple OSS Distributions          <field_resets>
371*f6217f89SApple OSS Distributions
372*f6217f89SApple OSS Distributions    <field_reset>
373*f6217f89SApple OSS Distributions
374*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*f6217f89SApple OSS Distributions
376*f6217f89SApple OSS Distributions    </field_reset>
377*f6217f89SApple OSS Distributions</field_resets>
378*f6217f89SApple OSS Distributions      </field>
379*f6217f89SApple OSS Distributions        <field
380*f6217f89SApple OSS Distributions           id="IL_25_25"
381*f6217f89SApple OSS Distributions           is_variable_length="False"
382*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
383*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
385*f6217f89SApple OSS Distributions           is_constant_value="False"
386*f6217f89SApple OSS Distributions        >
387*f6217f89SApple OSS Distributions          <field_name>IL</field_name>
388*f6217f89SApple OSS Distributions        <field_msb>25</field_msb>
389*f6217f89SApple OSS Distributions        <field_lsb>25</field_lsb>
390*f6217f89SApple OSS Distributions        <field_description order="before">
391*f6217f89SApple OSS Distributions
392*f6217f89SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*f6217f89SApple OSS Distributions
394*f6217f89SApple OSS Distributions        </field_description>
395*f6217f89SApple OSS Distributions        <field_values>
396*f6217f89SApple OSS Distributions
397*f6217f89SApple OSS Distributions
398*f6217f89SApple OSS Distributions                <field_value_instance>
399*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
400*f6217f89SApple OSS Distributions        <field_value_description>
401*f6217f89SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*f6217f89SApple OSS Distributions</field_value_description>
403*f6217f89SApple OSS Distributions    </field_value_instance>
404*f6217f89SApple OSS Distributions                <field_value_instance>
405*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
406*f6217f89SApple OSS Distributions        <field_value_description>
407*f6217f89SApple OSS Distributions  <list type="unordered">
408*f6217f89SApple OSS Distributions<listitem><content>
409*f6217f89SApple OSS Distributions<para>An SError interrupt.</para>
410*f6217f89SApple OSS Distributions</content>
411*f6217f89SApple OSS Distributions</listitem><listitem><content>
412*f6217f89SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*f6217f89SApple OSS Distributions</content>
414*f6217f89SApple OSS Distributions</listitem><listitem><content>
415*f6217f89SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*f6217f89SApple OSS Distributions</content>
417*f6217f89SApple OSS Distributions</listitem><listitem><content>
418*f6217f89SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*f6217f89SApple OSS Distributions</content>
420*f6217f89SApple OSS Distributions</listitem><listitem><content>
421*f6217f89SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*f6217f89SApple OSS Distributions</content>
423*f6217f89SApple OSS Distributions</listitem><listitem><content>
424*f6217f89SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*f6217f89SApple OSS Distributions</content>
426*f6217f89SApple OSS Distributions</listitem><listitem><content>
427*f6217f89SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*f6217f89SApple OSS Distributions<list type="unordered">
429*f6217f89SApple OSS Distributions<listitem><content>
430*f6217f89SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*f6217f89SApple OSS Distributions</content>
432*f6217f89SApple OSS Distributions</listitem><listitem><content>
433*f6217f89SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*f6217f89SApple OSS Distributions</content>
435*f6217f89SApple OSS Distributions</listitem></list>
436*f6217f89SApple OSS Distributions</content>
437*f6217f89SApple OSS Distributions</listitem><listitem><content>
438*f6217f89SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*f6217f89SApple OSS Distributions</content>
440*f6217f89SApple OSS Distributions</listitem></list>
441*f6217f89SApple OSS Distributions</field_value_description>
442*f6217f89SApple OSS Distributions    </field_value_instance>
443*f6217f89SApple OSS Distributions        </field_values>
444*f6217f89SApple OSS Distributions          <field_resets>
445*f6217f89SApple OSS Distributions
446*f6217f89SApple OSS Distributions    <field_reset>
447*f6217f89SApple OSS Distributions
448*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*f6217f89SApple OSS Distributions
450*f6217f89SApple OSS Distributions    </field_reset>
451*f6217f89SApple OSS Distributions</field_resets>
452*f6217f89SApple OSS Distributions      </field>
453*f6217f89SApple OSS Distributions        <field
454*f6217f89SApple OSS Distributions           id="ISS_24_0"
455*f6217f89SApple OSS Distributions           is_variable_length="False"
456*f6217f89SApple OSS Distributions           has_partial_fieldset="True"
457*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
459*f6217f89SApple OSS Distributions           is_constant_value="False"
460*f6217f89SApple OSS Distributions        >
461*f6217f89SApple OSS Distributions          <field_name>ISS</field_name>
462*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
463*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
464*f6217f89SApple OSS Distributions        <field_description order="before">
465*f6217f89SApple OSS Distributions
466*f6217f89SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*f6217f89SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*f6217f89SApple OSS Distributions<list type="unordered">
469*f6217f89SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*f6217f89SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*f6217f89SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*f6217f89SApple OSS Distributions</listitem></list>
474*f6217f89SApple OSS Distributions</content>
475*f6217f89SApple OSS Distributions</listitem></list>
476*f6217f89SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*f6217f89SApple OSS Distributions
478*f6217f89SApple OSS Distributions        </field_description>
479*f6217f89SApple OSS Distributions        <field_values>
480*f6217f89SApple OSS Distributions
481*f6217f89SApple OSS Distributions               <field_value_name>I</field_value_name>
482*f6217f89SApple OSS Distributions        </field_values>
483*f6217f89SApple OSS Distributions          <field_resets>
484*f6217f89SApple OSS Distributions
485*f6217f89SApple OSS Distributions</field_resets>
486*f6217f89SApple OSS Distributions            <partial_fieldset>
487*f6217f89SApple OSS Distributions              <fields length="25">
488*f6217f89SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*f6217f89SApple OSS Distributions    <text_before_fields>
490*f6217f89SApple OSS Distributions
491*f6217f89SApple OSS Distributions
492*f6217f89SApple OSS Distributions
493*f6217f89SApple OSS Distributions    </text_before_fields>
494*f6217f89SApple OSS Distributions
495*f6217f89SApple OSS Distributions        <field
496*f6217f89SApple OSS Distributions           id="0_24_0"
497*f6217f89SApple OSS Distributions           is_variable_length="False"
498*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
499*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
501*f6217f89SApple OSS Distributions           is_constant_value="False"
502*f6217f89SApple OSS Distributions           rwtype="RES0"
503*f6217f89SApple OSS Distributions        >
504*f6217f89SApple OSS Distributions          <field_name>0</field_name>
505*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
506*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
507*f6217f89SApple OSS Distributions        <field_description order="before">
508*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*f6217f89SApple OSS Distributions        </field_description>
510*f6217f89SApple OSS Distributions        <field_values>
511*f6217f89SApple OSS Distributions        </field_values>
512*f6217f89SApple OSS Distributions      </field>
513*f6217f89SApple OSS Distributions    <text_after_fields>
514*f6217f89SApple OSS Distributions
515*f6217f89SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*f6217f89SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*f6217f89SApple OSS Distributions<list type="unordered">
518*f6217f89SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*f6217f89SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*f6217f89SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*f6217f89SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*f6217f89SApple OSS Distributions</listitem></list>
523*f6217f89SApple OSS Distributions</content>
524*f6217f89SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*f6217f89SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*f6217f89SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*f6217f89SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*f6217f89SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*f6217f89SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*f6217f89SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*f6217f89SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*f6217f89SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*f6217f89SApple OSS Distributions</listitem></list>
534*f6217f89SApple OSS Distributions</content>
535*f6217f89SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*f6217f89SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*f6217f89SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*f6217f89SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*f6217f89SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*f6217f89SApple OSS Distributions</listitem></list>
541*f6217f89SApple OSS Distributions</content>
542*f6217f89SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*f6217f89SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*f6217f89SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*f6217f89SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*f6217f89SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*f6217f89SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*f6217f89SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*f6217f89SApple OSS Distributions</listitem></list>
550*f6217f89SApple OSS Distributions</content>
551*f6217f89SApple OSS Distributions</listitem></list>
552*f6217f89SApple OSS Distributions
553*f6217f89SApple OSS Distributions    </text_after_fields>
554*f6217f89SApple OSS Distributions  </fields>
555*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
556*f6217f89SApple OSS Distributions
557*f6217f89SApple OSS Distributions
558*f6217f89SApple OSS Distributions
559*f6217f89SApple OSS Distributions
560*f6217f89SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*f6217f89SApple OSS Distributions    </reg_fieldset>
562*f6217f89SApple OSS Distributions            </partial_fieldset>
563*f6217f89SApple OSS Distributions            <partial_fieldset>
564*f6217f89SApple OSS Distributions              <fields length="25">
565*f6217f89SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*f6217f89SApple OSS Distributions    <text_before_fields>
567*f6217f89SApple OSS Distributions
568*f6217f89SApple OSS Distributions
569*f6217f89SApple OSS Distributions
570*f6217f89SApple OSS Distributions    </text_before_fields>
571*f6217f89SApple OSS Distributions
572*f6217f89SApple OSS Distributions        <field
573*f6217f89SApple OSS Distributions           id="CV_24_24"
574*f6217f89SApple OSS Distributions           is_variable_length="False"
575*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
576*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
578*f6217f89SApple OSS Distributions           is_constant_value="False"
579*f6217f89SApple OSS Distributions        >
580*f6217f89SApple OSS Distributions          <field_name>CV</field_name>
581*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
582*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
583*f6217f89SApple OSS Distributions        <field_description order="before">
584*f6217f89SApple OSS Distributions
585*f6217f89SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*f6217f89SApple OSS Distributions
587*f6217f89SApple OSS Distributions        </field_description>
588*f6217f89SApple OSS Distributions        <field_values>
589*f6217f89SApple OSS Distributions
590*f6217f89SApple OSS Distributions
591*f6217f89SApple OSS Distributions                <field_value_instance>
592*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
593*f6217f89SApple OSS Distributions        <field_value_description>
594*f6217f89SApple OSS Distributions  <para>The COND field is not valid.</para>
595*f6217f89SApple OSS Distributions</field_value_description>
596*f6217f89SApple OSS Distributions    </field_value_instance>
597*f6217f89SApple OSS Distributions                <field_value_instance>
598*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
599*f6217f89SApple OSS Distributions        <field_value_description>
600*f6217f89SApple OSS Distributions  <para>The COND field is valid.</para>
601*f6217f89SApple OSS Distributions</field_value_description>
602*f6217f89SApple OSS Distributions    </field_value_instance>
603*f6217f89SApple OSS Distributions        </field_values>
604*f6217f89SApple OSS Distributions            <field_description order="after">
605*f6217f89SApple OSS Distributions
606*f6217f89SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*f6217f89SApple OSS Distributions<list type="unordered">
609*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*f6217f89SApple OSS Distributions</listitem></list>
612*f6217f89SApple OSS Distributions
613*f6217f89SApple OSS Distributions            </field_description>
614*f6217f89SApple OSS Distributions          <field_resets>
615*f6217f89SApple OSS Distributions
616*f6217f89SApple OSS Distributions    <field_reset>
617*f6217f89SApple OSS Distributions
618*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*f6217f89SApple OSS Distributions
620*f6217f89SApple OSS Distributions    </field_reset>
621*f6217f89SApple OSS Distributions</field_resets>
622*f6217f89SApple OSS Distributions      </field>
623*f6217f89SApple OSS Distributions        <field
624*f6217f89SApple OSS Distributions           id="COND_23_20"
625*f6217f89SApple OSS Distributions           is_variable_length="False"
626*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
627*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
629*f6217f89SApple OSS Distributions           is_constant_value="False"
630*f6217f89SApple OSS Distributions        >
631*f6217f89SApple OSS Distributions          <field_name>COND</field_name>
632*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
633*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
634*f6217f89SApple OSS Distributions        <field_description order="before">
635*f6217f89SApple OSS Distributions
636*f6217f89SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*f6217f89SApple OSS Distributions<list type="unordered">
640*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*f6217f89SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*f6217f89SApple OSS Distributions</listitem></list>
644*f6217f89SApple OSS Distributions</content>
645*f6217f89SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*f6217f89SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*f6217f89SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*f6217f89SApple OSS Distributions</listitem></list>
649*f6217f89SApple OSS Distributions</content>
650*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*f6217f89SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*f6217f89SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*f6217f89SApple OSS Distributions</listitem></list>
654*f6217f89SApple OSS Distributions</content>
655*f6217f89SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*f6217f89SApple OSS Distributions</listitem></list>
657*f6217f89SApple OSS Distributions
658*f6217f89SApple OSS Distributions        </field_description>
659*f6217f89SApple OSS Distributions        <field_values>
660*f6217f89SApple OSS Distributions
661*f6217f89SApple OSS Distributions
662*f6217f89SApple OSS Distributions        </field_values>
663*f6217f89SApple OSS Distributions          <field_resets>
664*f6217f89SApple OSS Distributions
665*f6217f89SApple OSS Distributions    <field_reset>
666*f6217f89SApple OSS Distributions
667*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*f6217f89SApple OSS Distributions
669*f6217f89SApple OSS Distributions    </field_reset>
670*f6217f89SApple OSS Distributions</field_resets>
671*f6217f89SApple OSS Distributions      </field>
672*f6217f89SApple OSS Distributions        <field
673*f6217f89SApple OSS Distributions           id="0_19_1"
674*f6217f89SApple OSS Distributions           is_variable_length="False"
675*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
676*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
678*f6217f89SApple OSS Distributions           is_constant_value="False"
679*f6217f89SApple OSS Distributions           rwtype="RES0"
680*f6217f89SApple OSS Distributions        >
681*f6217f89SApple OSS Distributions          <field_name>0</field_name>
682*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
683*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
684*f6217f89SApple OSS Distributions        <field_description order="before">
685*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*f6217f89SApple OSS Distributions        </field_description>
687*f6217f89SApple OSS Distributions        <field_values>
688*f6217f89SApple OSS Distributions        </field_values>
689*f6217f89SApple OSS Distributions      </field>
690*f6217f89SApple OSS Distributions        <field
691*f6217f89SApple OSS Distributions           id="TI_0_0"
692*f6217f89SApple OSS Distributions           is_variable_length="False"
693*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
694*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
696*f6217f89SApple OSS Distributions           is_constant_value="False"
697*f6217f89SApple OSS Distributions        >
698*f6217f89SApple OSS Distributions          <field_name>TI</field_name>
699*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
700*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
701*f6217f89SApple OSS Distributions        <field_description order="before">
702*f6217f89SApple OSS Distributions
703*f6217f89SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*f6217f89SApple OSS Distributions
705*f6217f89SApple OSS Distributions        </field_description>
706*f6217f89SApple OSS Distributions        <field_values>
707*f6217f89SApple OSS Distributions
708*f6217f89SApple OSS Distributions
709*f6217f89SApple OSS Distributions                <field_value_instance>
710*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
711*f6217f89SApple OSS Distributions        <field_value_description>
712*f6217f89SApple OSS Distributions  <para>WFI trapped.</para>
713*f6217f89SApple OSS Distributions</field_value_description>
714*f6217f89SApple OSS Distributions    </field_value_instance>
715*f6217f89SApple OSS Distributions                <field_value_instance>
716*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
717*f6217f89SApple OSS Distributions        <field_value_description>
718*f6217f89SApple OSS Distributions  <para>WFE trapped.</para>
719*f6217f89SApple OSS Distributions</field_value_description>
720*f6217f89SApple OSS Distributions    </field_value_instance>
721*f6217f89SApple OSS Distributions        </field_values>
722*f6217f89SApple OSS Distributions          <field_resets>
723*f6217f89SApple OSS Distributions
724*f6217f89SApple OSS Distributions    <field_reset>
725*f6217f89SApple OSS Distributions
726*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*f6217f89SApple OSS Distributions
728*f6217f89SApple OSS Distributions    </field_reset>
729*f6217f89SApple OSS Distributions</field_resets>
730*f6217f89SApple OSS Distributions      </field>
731*f6217f89SApple OSS Distributions    <text_after_fields>
732*f6217f89SApple OSS Distributions
733*f6217f89SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*f6217f89SApple OSS Distributions<list type="unordered">
735*f6217f89SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*f6217f89SApple OSS Distributions</listitem></list>
739*f6217f89SApple OSS Distributions
740*f6217f89SApple OSS Distributions    </text_after_fields>
741*f6217f89SApple OSS Distributions  </fields>
742*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
743*f6217f89SApple OSS Distributions
744*f6217f89SApple OSS Distributions
745*f6217f89SApple OSS Distributions
746*f6217f89SApple OSS Distributions
747*f6217f89SApple OSS Distributions
748*f6217f89SApple OSS Distributions
749*f6217f89SApple OSS Distributions
750*f6217f89SApple OSS Distributions
751*f6217f89SApple OSS Distributions
752*f6217f89SApple OSS Distributions
753*f6217f89SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*f6217f89SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*f6217f89SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*f6217f89SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*f6217f89SApple OSS Distributions    </reg_fieldset>
758*f6217f89SApple OSS Distributions            </partial_fieldset>
759*f6217f89SApple OSS Distributions            <partial_fieldset>
760*f6217f89SApple OSS Distributions              <fields length="25">
761*f6217f89SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*f6217f89SApple OSS Distributions    <text_before_fields>
763*f6217f89SApple OSS Distributions
764*f6217f89SApple OSS Distributions
765*f6217f89SApple OSS Distributions
766*f6217f89SApple OSS Distributions    </text_before_fields>
767*f6217f89SApple OSS Distributions
768*f6217f89SApple OSS Distributions        <field
769*f6217f89SApple OSS Distributions           id="CV_24_24"
770*f6217f89SApple OSS Distributions           is_variable_length="False"
771*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
772*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
774*f6217f89SApple OSS Distributions           is_constant_value="False"
775*f6217f89SApple OSS Distributions        >
776*f6217f89SApple OSS Distributions          <field_name>CV</field_name>
777*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
778*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
779*f6217f89SApple OSS Distributions        <field_description order="before">
780*f6217f89SApple OSS Distributions
781*f6217f89SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*f6217f89SApple OSS Distributions
783*f6217f89SApple OSS Distributions        </field_description>
784*f6217f89SApple OSS Distributions        <field_values>
785*f6217f89SApple OSS Distributions
786*f6217f89SApple OSS Distributions
787*f6217f89SApple OSS Distributions                <field_value_instance>
788*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
789*f6217f89SApple OSS Distributions        <field_value_description>
790*f6217f89SApple OSS Distributions  <para>The COND field is not valid.</para>
791*f6217f89SApple OSS Distributions</field_value_description>
792*f6217f89SApple OSS Distributions    </field_value_instance>
793*f6217f89SApple OSS Distributions                <field_value_instance>
794*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
795*f6217f89SApple OSS Distributions        <field_value_description>
796*f6217f89SApple OSS Distributions  <para>The COND field is valid.</para>
797*f6217f89SApple OSS Distributions</field_value_description>
798*f6217f89SApple OSS Distributions    </field_value_instance>
799*f6217f89SApple OSS Distributions        </field_values>
800*f6217f89SApple OSS Distributions            <field_description order="after">
801*f6217f89SApple OSS Distributions
802*f6217f89SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*f6217f89SApple OSS Distributions<list type="unordered">
805*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*f6217f89SApple OSS Distributions</listitem></list>
808*f6217f89SApple OSS Distributions
809*f6217f89SApple OSS Distributions            </field_description>
810*f6217f89SApple OSS Distributions          <field_resets>
811*f6217f89SApple OSS Distributions
812*f6217f89SApple OSS Distributions    <field_reset>
813*f6217f89SApple OSS Distributions
814*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*f6217f89SApple OSS Distributions
816*f6217f89SApple OSS Distributions    </field_reset>
817*f6217f89SApple OSS Distributions</field_resets>
818*f6217f89SApple OSS Distributions      </field>
819*f6217f89SApple OSS Distributions        <field
820*f6217f89SApple OSS Distributions           id="COND_23_20"
821*f6217f89SApple OSS Distributions           is_variable_length="False"
822*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
823*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
825*f6217f89SApple OSS Distributions           is_constant_value="False"
826*f6217f89SApple OSS Distributions        >
827*f6217f89SApple OSS Distributions          <field_name>COND</field_name>
828*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
829*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
830*f6217f89SApple OSS Distributions        <field_description order="before">
831*f6217f89SApple OSS Distributions
832*f6217f89SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*f6217f89SApple OSS Distributions<list type="unordered">
836*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*f6217f89SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*f6217f89SApple OSS Distributions</listitem></list>
840*f6217f89SApple OSS Distributions</content>
841*f6217f89SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*f6217f89SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*f6217f89SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*f6217f89SApple OSS Distributions</listitem></list>
845*f6217f89SApple OSS Distributions</content>
846*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*f6217f89SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*f6217f89SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*f6217f89SApple OSS Distributions</listitem></list>
850*f6217f89SApple OSS Distributions</content>
851*f6217f89SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*f6217f89SApple OSS Distributions</listitem></list>
853*f6217f89SApple OSS Distributions
854*f6217f89SApple OSS Distributions        </field_description>
855*f6217f89SApple OSS Distributions        <field_values>
856*f6217f89SApple OSS Distributions
857*f6217f89SApple OSS Distributions
858*f6217f89SApple OSS Distributions        </field_values>
859*f6217f89SApple OSS Distributions          <field_resets>
860*f6217f89SApple OSS Distributions
861*f6217f89SApple OSS Distributions    <field_reset>
862*f6217f89SApple OSS Distributions
863*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*f6217f89SApple OSS Distributions
865*f6217f89SApple OSS Distributions    </field_reset>
866*f6217f89SApple OSS Distributions</field_resets>
867*f6217f89SApple OSS Distributions      </field>
868*f6217f89SApple OSS Distributions        <field
869*f6217f89SApple OSS Distributions           id="Opc2_19_17"
870*f6217f89SApple OSS Distributions           is_variable_length="False"
871*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
872*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
874*f6217f89SApple OSS Distributions           is_constant_value="False"
875*f6217f89SApple OSS Distributions        >
876*f6217f89SApple OSS Distributions          <field_name>Opc2</field_name>
877*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
878*f6217f89SApple OSS Distributions        <field_lsb>17</field_lsb>
879*f6217f89SApple OSS Distributions        <field_description order="before">
880*f6217f89SApple OSS Distributions
881*f6217f89SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*f6217f89SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*f6217f89SApple OSS Distributions
884*f6217f89SApple OSS Distributions        </field_description>
885*f6217f89SApple OSS Distributions        <field_values>
886*f6217f89SApple OSS Distributions
887*f6217f89SApple OSS Distributions
888*f6217f89SApple OSS Distributions        </field_values>
889*f6217f89SApple OSS Distributions          <field_resets>
890*f6217f89SApple OSS Distributions
891*f6217f89SApple OSS Distributions    <field_reset>
892*f6217f89SApple OSS Distributions
893*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*f6217f89SApple OSS Distributions
895*f6217f89SApple OSS Distributions    </field_reset>
896*f6217f89SApple OSS Distributions</field_resets>
897*f6217f89SApple OSS Distributions      </field>
898*f6217f89SApple OSS Distributions        <field
899*f6217f89SApple OSS Distributions           id="Opc1_16_14"
900*f6217f89SApple OSS Distributions           is_variable_length="False"
901*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
902*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
904*f6217f89SApple OSS Distributions           is_constant_value="False"
905*f6217f89SApple OSS Distributions        >
906*f6217f89SApple OSS Distributions          <field_name>Opc1</field_name>
907*f6217f89SApple OSS Distributions        <field_msb>16</field_msb>
908*f6217f89SApple OSS Distributions        <field_lsb>14</field_lsb>
909*f6217f89SApple OSS Distributions        <field_description order="before">
910*f6217f89SApple OSS Distributions
911*f6217f89SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*f6217f89SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*f6217f89SApple OSS Distributions
914*f6217f89SApple OSS Distributions        </field_description>
915*f6217f89SApple OSS Distributions        <field_values>
916*f6217f89SApple OSS Distributions
917*f6217f89SApple OSS Distributions
918*f6217f89SApple OSS Distributions        </field_values>
919*f6217f89SApple OSS Distributions          <field_resets>
920*f6217f89SApple OSS Distributions
921*f6217f89SApple OSS Distributions    <field_reset>
922*f6217f89SApple OSS Distributions
923*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*f6217f89SApple OSS Distributions
925*f6217f89SApple OSS Distributions    </field_reset>
926*f6217f89SApple OSS Distributions</field_resets>
927*f6217f89SApple OSS Distributions      </field>
928*f6217f89SApple OSS Distributions        <field
929*f6217f89SApple OSS Distributions           id="CRn_13_10"
930*f6217f89SApple OSS Distributions           is_variable_length="False"
931*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
932*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
934*f6217f89SApple OSS Distributions           is_constant_value="False"
935*f6217f89SApple OSS Distributions        >
936*f6217f89SApple OSS Distributions          <field_name>CRn</field_name>
937*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
938*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
939*f6217f89SApple OSS Distributions        <field_description order="before">
940*f6217f89SApple OSS Distributions
941*f6217f89SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*f6217f89SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*f6217f89SApple OSS Distributions
944*f6217f89SApple OSS Distributions        </field_description>
945*f6217f89SApple OSS Distributions        <field_values>
946*f6217f89SApple OSS Distributions
947*f6217f89SApple OSS Distributions
948*f6217f89SApple OSS Distributions        </field_values>
949*f6217f89SApple OSS Distributions          <field_resets>
950*f6217f89SApple OSS Distributions
951*f6217f89SApple OSS Distributions    <field_reset>
952*f6217f89SApple OSS Distributions
953*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*f6217f89SApple OSS Distributions
955*f6217f89SApple OSS Distributions    </field_reset>
956*f6217f89SApple OSS Distributions</field_resets>
957*f6217f89SApple OSS Distributions      </field>
958*f6217f89SApple OSS Distributions        <field
959*f6217f89SApple OSS Distributions           id="Rt_9_5"
960*f6217f89SApple OSS Distributions           is_variable_length="False"
961*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
962*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
964*f6217f89SApple OSS Distributions           is_constant_value="False"
965*f6217f89SApple OSS Distributions        >
966*f6217f89SApple OSS Distributions          <field_name>Rt</field_name>
967*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
968*f6217f89SApple OSS Distributions        <field_lsb>5</field_lsb>
969*f6217f89SApple OSS Distributions        <field_description order="before">
970*f6217f89SApple OSS Distributions
971*f6217f89SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*f6217f89SApple OSS Distributions
973*f6217f89SApple OSS Distributions        </field_description>
974*f6217f89SApple OSS Distributions        <field_values>
975*f6217f89SApple OSS Distributions
976*f6217f89SApple OSS Distributions
977*f6217f89SApple OSS Distributions        </field_values>
978*f6217f89SApple OSS Distributions          <field_resets>
979*f6217f89SApple OSS Distributions
980*f6217f89SApple OSS Distributions    <field_reset>
981*f6217f89SApple OSS Distributions
982*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*f6217f89SApple OSS Distributions
984*f6217f89SApple OSS Distributions    </field_reset>
985*f6217f89SApple OSS Distributions</field_resets>
986*f6217f89SApple OSS Distributions      </field>
987*f6217f89SApple OSS Distributions        <field
988*f6217f89SApple OSS Distributions           id="CRm_4_1"
989*f6217f89SApple OSS Distributions           is_variable_length="False"
990*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
991*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
993*f6217f89SApple OSS Distributions           is_constant_value="False"
994*f6217f89SApple OSS Distributions        >
995*f6217f89SApple OSS Distributions          <field_name>CRm</field_name>
996*f6217f89SApple OSS Distributions        <field_msb>4</field_msb>
997*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
998*f6217f89SApple OSS Distributions        <field_description order="before">
999*f6217f89SApple OSS Distributions
1000*f6217f89SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*f6217f89SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*f6217f89SApple OSS Distributions
1003*f6217f89SApple OSS Distributions        </field_description>
1004*f6217f89SApple OSS Distributions        <field_values>
1005*f6217f89SApple OSS Distributions
1006*f6217f89SApple OSS Distributions
1007*f6217f89SApple OSS Distributions        </field_values>
1008*f6217f89SApple OSS Distributions          <field_resets>
1009*f6217f89SApple OSS Distributions
1010*f6217f89SApple OSS Distributions    <field_reset>
1011*f6217f89SApple OSS Distributions
1012*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*f6217f89SApple OSS Distributions
1014*f6217f89SApple OSS Distributions    </field_reset>
1015*f6217f89SApple OSS Distributions</field_resets>
1016*f6217f89SApple OSS Distributions      </field>
1017*f6217f89SApple OSS Distributions        <field
1018*f6217f89SApple OSS Distributions           id="Direction_0_0"
1019*f6217f89SApple OSS Distributions           is_variable_length="False"
1020*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1021*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1023*f6217f89SApple OSS Distributions           is_constant_value="False"
1024*f6217f89SApple OSS Distributions        >
1025*f6217f89SApple OSS Distributions          <field_name>Direction</field_name>
1026*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
1027*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*f6217f89SApple OSS Distributions        <field_description order="before">
1029*f6217f89SApple OSS Distributions
1030*f6217f89SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*f6217f89SApple OSS Distributions
1032*f6217f89SApple OSS Distributions        </field_description>
1033*f6217f89SApple OSS Distributions        <field_values>
1034*f6217f89SApple OSS Distributions
1035*f6217f89SApple OSS Distributions
1036*f6217f89SApple OSS Distributions                <field_value_instance>
1037*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1038*f6217f89SApple OSS Distributions        <field_value_description>
1039*f6217f89SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*f6217f89SApple OSS Distributions</field_value_description>
1041*f6217f89SApple OSS Distributions    </field_value_instance>
1042*f6217f89SApple OSS Distributions                <field_value_instance>
1043*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1044*f6217f89SApple OSS Distributions        <field_value_description>
1045*f6217f89SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*f6217f89SApple OSS Distributions</field_value_description>
1047*f6217f89SApple OSS Distributions    </field_value_instance>
1048*f6217f89SApple OSS Distributions        </field_values>
1049*f6217f89SApple OSS Distributions          <field_resets>
1050*f6217f89SApple OSS Distributions
1051*f6217f89SApple OSS Distributions    <field_reset>
1052*f6217f89SApple OSS Distributions
1053*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*f6217f89SApple OSS Distributions
1055*f6217f89SApple OSS Distributions    </field_reset>
1056*f6217f89SApple OSS Distributions</field_resets>
1057*f6217f89SApple OSS Distributions      </field>
1058*f6217f89SApple OSS Distributions    <text_after_fields>
1059*f6217f89SApple OSS Distributions
1060*f6217f89SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*f6217f89SApple OSS Distributions<list type="unordered">
1062*f6217f89SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*f6217f89SApple OSS Distributions</listitem></list>
1081*f6217f89SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*f6217f89SApple OSS Distributions<list type="unordered">
1083*f6217f89SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*f6217f89SApple OSS Distributions</listitem></list>
1094*f6217f89SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*f6217f89SApple OSS Distributions
1096*f6217f89SApple OSS Distributions    </text_after_fields>
1097*f6217f89SApple OSS Distributions  </fields>
1098*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
1099*f6217f89SApple OSS Distributions
1100*f6217f89SApple OSS Distributions
1101*f6217f89SApple OSS Distributions
1102*f6217f89SApple OSS Distributions
1103*f6217f89SApple OSS Distributions
1104*f6217f89SApple OSS Distributions
1105*f6217f89SApple OSS Distributions
1106*f6217f89SApple OSS Distributions
1107*f6217f89SApple OSS Distributions
1108*f6217f89SApple OSS Distributions
1109*f6217f89SApple OSS Distributions
1110*f6217f89SApple OSS Distributions
1111*f6217f89SApple OSS Distributions
1112*f6217f89SApple OSS Distributions
1113*f6217f89SApple OSS Distributions
1114*f6217f89SApple OSS Distributions
1115*f6217f89SApple OSS Distributions
1116*f6217f89SApple OSS Distributions
1117*f6217f89SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*f6217f89SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*f6217f89SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*f6217f89SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*f6217f89SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*f6217f89SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*f6217f89SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*f6217f89SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*f6217f89SApple OSS Distributions    </reg_fieldset>
1126*f6217f89SApple OSS Distributions            </partial_fieldset>
1127*f6217f89SApple OSS Distributions            <partial_fieldset>
1128*f6217f89SApple OSS Distributions              <fields length="25">
1129*f6217f89SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*f6217f89SApple OSS Distributions    <text_before_fields>
1131*f6217f89SApple OSS Distributions
1132*f6217f89SApple OSS Distributions
1133*f6217f89SApple OSS Distributions
1134*f6217f89SApple OSS Distributions    </text_before_fields>
1135*f6217f89SApple OSS Distributions
1136*f6217f89SApple OSS Distributions        <field
1137*f6217f89SApple OSS Distributions           id="CV_24_24"
1138*f6217f89SApple OSS Distributions           is_variable_length="False"
1139*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1140*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1142*f6217f89SApple OSS Distributions           is_constant_value="False"
1143*f6217f89SApple OSS Distributions        >
1144*f6217f89SApple OSS Distributions          <field_name>CV</field_name>
1145*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
1146*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*f6217f89SApple OSS Distributions        <field_description order="before">
1148*f6217f89SApple OSS Distributions
1149*f6217f89SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*f6217f89SApple OSS Distributions
1151*f6217f89SApple OSS Distributions        </field_description>
1152*f6217f89SApple OSS Distributions        <field_values>
1153*f6217f89SApple OSS Distributions
1154*f6217f89SApple OSS Distributions
1155*f6217f89SApple OSS Distributions                <field_value_instance>
1156*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1157*f6217f89SApple OSS Distributions        <field_value_description>
1158*f6217f89SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*f6217f89SApple OSS Distributions</field_value_description>
1160*f6217f89SApple OSS Distributions    </field_value_instance>
1161*f6217f89SApple OSS Distributions                <field_value_instance>
1162*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1163*f6217f89SApple OSS Distributions        <field_value_description>
1164*f6217f89SApple OSS Distributions  <para>The COND field is valid.</para>
1165*f6217f89SApple OSS Distributions</field_value_description>
1166*f6217f89SApple OSS Distributions    </field_value_instance>
1167*f6217f89SApple OSS Distributions        </field_values>
1168*f6217f89SApple OSS Distributions            <field_description order="after">
1169*f6217f89SApple OSS Distributions
1170*f6217f89SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*f6217f89SApple OSS Distributions<list type="unordered">
1173*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*f6217f89SApple OSS Distributions</listitem></list>
1176*f6217f89SApple OSS Distributions
1177*f6217f89SApple OSS Distributions            </field_description>
1178*f6217f89SApple OSS Distributions          <field_resets>
1179*f6217f89SApple OSS Distributions
1180*f6217f89SApple OSS Distributions    <field_reset>
1181*f6217f89SApple OSS Distributions
1182*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*f6217f89SApple OSS Distributions
1184*f6217f89SApple OSS Distributions    </field_reset>
1185*f6217f89SApple OSS Distributions</field_resets>
1186*f6217f89SApple OSS Distributions      </field>
1187*f6217f89SApple OSS Distributions        <field
1188*f6217f89SApple OSS Distributions           id="COND_23_20"
1189*f6217f89SApple OSS Distributions           is_variable_length="False"
1190*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1191*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1193*f6217f89SApple OSS Distributions           is_constant_value="False"
1194*f6217f89SApple OSS Distributions        >
1195*f6217f89SApple OSS Distributions          <field_name>COND</field_name>
1196*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
1197*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*f6217f89SApple OSS Distributions        <field_description order="before">
1199*f6217f89SApple OSS Distributions
1200*f6217f89SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*f6217f89SApple OSS Distributions<list type="unordered">
1204*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*f6217f89SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*f6217f89SApple OSS Distributions</listitem></list>
1208*f6217f89SApple OSS Distributions</content>
1209*f6217f89SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*f6217f89SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*f6217f89SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*f6217f89SApple OSS Distributions</listitem></list>
1213*f6217f89SApple OSS Distributions</content>
1214*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*f6217f89SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*f6217f89SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*f6217f89SApple OSS Distributions</listitem></list>
1218*f6217f89SApple OSS Distributions</content>
1219*f6217f89SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*f6217f89SApple OSS Distributions</listitem></list>
1221*f6217f89SApple OSS Distributions
1222*f6217f89SApple OSS Distributions        </field_description>
1223*f6217f89SApple OSS Distributions        <field_values>
1224*f6217f89SApple OSS Distributions
1225*f6217f89SApple OSS Distributions
1226*f6217f89SApple OSS Distributions        </field_values>
1227*f6217f89SApple OSS Distributions          <field_resets>
1228*f6217f89SApple OSS Distributions
1229*f6217f89SApple OSS Distributions    <field_reset>
1230*f6217f89SApple OSS Distributions
1231*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*f6217f89SApple OSS Distributions
1233*f6217f89SApple OSS Distributions    </field_reset>
1234*f6217f89SApple OSS Distributions</field_resets>
1235*f6217f89SApple OSS Distributions      </field>
1236*f6217f89SApple OSS Distributions        <field
1237*f6217f89SApple OSS Distributions           id="Opc1_19_16"
1238*f6217f89SApple OSS Distributions           is_variable_length="False"
1239*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1240*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1242*f6217f89SApple OSS Distributions           is_constant_value="False"
1243*f6217f89SApple OSS Distributions        >
1244*f6217f89SApple OSS Distributions          <field_name>Opc1</field_name>
1245*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
1246*f6217f89SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*f6217f89SApple OSS Distributions        <field_description order="before">
1248*f6217f89SApple OSS Distributions
1249*f6217f89SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*f6217f89SApple OSS Distributions
1251*f6217f89SApple OSS Distributions        </field_description>
1252*f6217f89SApple OSS Distributions        <field_values>
1253*f6217f89SApple OSS Distributions
1254*f6217f89SApple OSS Distributions
1255*f6217f89SApple OSS Distributions        </field_values>
1256*f6217f89SApple OSS Distributions          <field_resets>
1257*f6217f89SApple OSS Distributions
1258*f6217f89SApple OSS Distributions    <field_reset>
1259*f6217f89SApple OSS Distributions
1260*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*f6217f89SApple OSS Distributions
1262*f6217f89SApple OSS Distributions    </field_reset>
1263*f6217f89SApple OSS Distributions</field_resets>
1264*f6217f89SApple OSS Distributions      </field>
1265*f6217f89SApple OSS Distributions        <field
1266*f6217f89SApple OSS Distributions           id="0_15_15"
1267*f6217f89SApple OSS Distributions           is_variable_length="False"
1268*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1269*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1271*f6217f89SApple OSS Distributions           is_constant_value="False"
1272*f6217f89SApple OSS Distributions           rwtype="RES0"
1273*f6217f89SApple OSS Distributions        >
1274*f6217f89SApple OSS Distributions          <field_name>0</field_name>
1275*f6217f89SApple OSS Distributions        <field_msb>15</field_msb>
1276*f6217f89SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*f6217f89SApple OSS Distributions        <field_description order="before">
1278*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*f6217f89SApple OSS Distributions        </field_description>
1280*f6217f89SApple OSS Distributions        <field_values>
1281*f6217f89SApple OSS Distributions        </field_values>
1282*f6217f89SApple OSS Distributions      </field>
1283*f6217f89SApple OSS Distributions        <field
1284*f6217f89SApple OSS Distributions           id="Rt2_14_10"
1285*f6217f89SApple OSS Distributions           is_variable_length="False"
1286*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1287*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1289*f6217f89SApple OSS Distributions           is_constant_value="False"
1290*f6217f89SApple OSS Distributions        >
1291*f6217f89SApple OSS Distributions          <field_name>Rt2</field_name>
1292*f6217f89SApple OSS Distributions        <field_msb>14</field_msb>
1293*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*f6217f89SApple OSS Distributions        <field_description order="before">
1295*f6217f89SApple OSS Distributions
1296*f6217f89SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*f6217f89SApple OSS Distributions
1298*f6217f89SApple OSS Distributions        </field_description>
1299*f6217f89SApple OSS Distributions        <field_values>
1300*f6217f89SApple OSS Distributions
1301*f6217f89SApple OSS Distributions
1302*f6217f89SApple OSS Distributions        </field_values>
1303*f6217f89SApple OSS Distributions          <field_resets>
1304*f6217f89SApple OSS Distributions
1305*f6217f89SApple OSS Distributions    <field_reset>
1306*f6217f89SApple OSS Distributions
1307*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*f6217f89SApple OSS Distributions
1309*f6217f89SApple OSS Distributions    </field_reset>
1310*f6217f89SApple OSS Distributions</field_resets>
1311*f6217f89SApple OSS Distributions      </field>
1312*f6217f89SApple OSS Distributions        <field
1313*f6217f89SApple OSS Distributions           id="Rt_9_5"
1314*f6217f89SApple OSS Distributions           is_variable_length="False"
1315*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1316*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1318*f6217f89SApple OSS Distributions           is_constant_value="False"
1319*f6217f89SApple OSS Distributions        >
1320*f6217f89SApple OSS Distributions          <field_name>Rt</field_name>
1321*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
1322*f6217f89SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*f6217f89SApple OSS Distributions        <field_description order="before">
1324*f6217f89SApple OSS Distributions
1325*f6217f89SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*f6217f89SApple OSS Distributions
1327*f6217f89SApple OSS Distributions        </field_description>
1328*f6217f89SApple OSS Distributions        <field_values>
1329*f6217f89SApple OSS Distributions
1330*f6217f89SApple OSS Distributions
1331*f6217f89SApple OSS Distributions        </field_values>
1332*f6217f89SApple OSS Distributions          <field_resets>
1333*f6217f89SApple OSS Distributions
1334*f6217f89SApple OSS Distributions    <field_reset>
1335*f6217f89SApple OSS Distributions
1336*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*f6217f89SApple OSS Distributions
1338*f6217f89SApple OSS Distributions    </field_reset>
1339*f6217f89SApple OSS Distributions</field_resets>
1340*f6217f89SApple OSS Distributions      </field>
1341*f6217f89SApple OSS Distributions        <field
1342*f6217f89SApple OSS Distributions           id="CRm_4_1"
1343*f6217f89SApple OSS Distributions           is_variable_length="False"
1344*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1345*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1347*f6217f89SApple OSS Distributions           is_constant_value="False"
1348*f6217f89SApple OSS Distributions        >
1349*f6217f89SApple OSS Distributions          <field_name>CRm</field_name>
1350*f6217f89SApple OSS Distributions        <field_msb>4</field_msb>
1351*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*f6217f89SApple OSS Distributions        <field_description order="before">
1353*f6217f89SApple OSS Distributions
1354*f6217f89SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*f6217f89SApple OSS Distributions
1356*f6217f89SApple OSS Distributions        </field_description>
1357*f6217f89SApple OSS Distributions        <field_values>
1358*f6217f89SApple OSS Distributions
1359*f6217f89SApple OSS Distributions
1360*f6217f89SApple OSS Distributions        </field_values>
1361*f6217f89SApple OSS Distributions          <field_resets>
1362*f6217f89SApple OSS Distributions
1363*f6217f89SApple OSS Distributions    <field_reset>
1364*f6217f89SApple OSS Distributions
1365*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*f6217f89SApple OSS Distributions
1367*f6217f89SApple OSS Distributions    </field_reset>
1368*f6217f89SApple OSS Distributions</field_resets>
1369*f6217f89SApple OSS Distributions      </field>
1370*f6217f89SApple OSS Distributions        <field
1371*f6217f89SApple OSS Distributions           id="Direction_0_0"
1372*f6217f89SApple OSS Distributions           is_variable_length="False"
1373*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1374*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1376*f6217f89SApple OSS Distributions           is_constant_value="False"
1377*f6217f89SApple OSS Distributions        >
1378*f6217f89SApple OSS Distributions          <field_name>Direction</field_name>
1379*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
1380*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*f6217f89SApple OSS Distributions        <field_description order="before">
1382*f6217f89SApple OSS Distributions
1383*f6217f89SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*f6217f89SApple OSS Distributions
1385*f6217f89SApple OSS Distributions        </field_description>
1386*f6217f89SApple OSS Distributions        <field_values>
1387*f6217f89SApple OSS Distributions
1388*f6217f89SApple OSS Distributions
1389*f6217f89SApple OSS Distributions                <field_value_instance>
1390*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1391*f6217f89SApple OSS Distributions        <field_value_description>
1392*f6217f89SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*f6217f89SApple OSS Distributions</field_value_description>
1394*f6217f89SApple OSS Distributions    </field_value_instance>
1395*f6217f89SApple OSS Distributions                <field_value_instance>
1396*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1397*f6217f89SApple OSS Distributions        <field_value_description>
1398*f6217f89SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*f6217f89SApple OSS Distributions</field_value_description>
1400*f6217f89SApple OSS Distributions    </field_value_instance>
1401*f6217f89SApple OSS Distributions        </field_values>
1402*f6217f89SApple OSS Distributions          <field_resets>
1403*f6217f89SApple OSS Distributions
1404*f6217f89SApple OSS Distributions    <field_reset>
1405*f6217f89SApple OSS Distributions
1406*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*f6217f89SApple OSS Distributions
1408*f6217f89SApple OSS Distributions    </field_reset>
1409*f6217f89SApple OSS Distributions</field_resets>
1410*f6217f89SApple OSS Distributions      </field>
1411*f6217f89SApple OSS Distributions    <text_after_fields>
1412*f6217f89SApple OSS Distributions
1413*f6217f89SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*f6217f89SApple OSS Distributions<list type="unordered">
1415*f6217f89SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*f6217f89SApple OSS Distributions</listitem></list>
1426*f6217f89SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*f6217f89SApple OSS Distributions<list type="unordered">
1428*f6217f89SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*f6217f89SApple OSS Distributions</listitem></list>
1436*f6217f89SApple OSS Distributions
1437*f6217f89SApple OSS Distributions    </text_after_fields>
1438*f6217f89SApple OSS Distributions  </fields>
1439*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
1440*f6217f89SApple OSS Distributions
1441*f6217f89SApple OSS Distributions
1442*f6217f89SApple OSS Distributions
1443*f6217f89SApple OSS Distributions
1444*f6217f89SApple OSS Distributions
1445*f6217f89SApple OSS Distributions
1446*f6217f89SApple OSS Distributions
1447*f6217f89SApple OSS Distributions
1448*f6217f89SApple OSS Distributions
1449*f6217f89SApple OSS Distributions
1450*f6217f89SApple OSS Distributions
1451*f6217f89SApple OSS Distributions
1452*f6217f89SApple OSS Distributions
1453*f6217f89SApple OSS Distributions
1454*f6217f89SApple OSS Distributions
1455*f6217f89SApple OSS Distributions
1456*f6217f89SApple OSS Distributions
1457*f6217f89SApple OSS Distributions
1458*f6217f89SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*f6217f89SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*f6217f89SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*f6217f89SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*f6217f89SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*f6217f89SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*f6217f89SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*f6217f89SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*f6217f89SApple OSS Distributions    </reg_fieldset>
1467*f6217f89SApple OSS Distributions            </partial_fieldset>
1468*f6217f89SApple OSS Distributions            <partial_fieldset>
1469*f6217f89SApple OSS Distributions              <fields length="25">
1470*f6217f89SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*f6217f89SApple OSS Distributions    <text_before_fields>
1472*f6217f89SApple OSS Distributions
1473*f6217f89SApple OSS Distributions
1474*f6217f89SApple OSS Distributions
1475*f6217f89SApple OSS Distributions    </text_before_fields>
1476*f6217f89SApple OSS Distributions
1477*f6217f89SApple OSS Distributions        <field
1478*f6217f89SApple OSS Distributions           id="CV_24_24"
1479*f6217f89SApple OSS Distributions           is_variable_length="False"
1480*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1481*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1483*f6217f89SApple OSS Distributions           is_constant_value="False"
1484*f6217f89SApple OSS Distributions        >
1485*f6217f89SApple OSS Distributions          <field_name>CV</field_name>
1486*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
1487*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*f6217f89SApple OSS Distributions        <field_description order="before">
1489*f6217f89SApple OSS Distributions
1490*f6217f89SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*f6217f89SApple OSS Distributions
1492*f6217f89SApple OSS Distributions        </field_description>
1493*f6217f89SApple OSS Distributions        <field_values>
1494*f6217f89SApple OSS Distributions
1495*f6217f89SApple OSS Distributions
1496*f6217f89SApple OSS Distributions                <field_value_instance>
1497*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1498*f6217f89SApple OSS Distributions        <field_value_description>
1499*f6217f89SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*f6217f89SApple OSS Distributions</field_value_description>
1501*f6217f89SApple OSS Distributions    </field_value_instance>
1502*f6217f89SApple OSS Distributions                <field_value_instance>
1503*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1504*f6217f89SApple OSS Distributions        <field_value_description>
1505*f6217f89SApple OSS Distributions  <para>The COND field is valid.</para>
1506*f6217f89SApple OSS Distributions</field_value_description>
1507*f6217f89SApple OSS Distributions    </field_value_instance>
1508*f6217f89SApple OSS Distributions        </field_values>
1509*f6217f89SApple OSS Distributions            <field_description order="after">
1510*f6217f89SApple OSS Distributions
1511*f6217f89SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*f6217f89SApple OSS Distributions<list type="unordered">
1514*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*f6217f89SApple OSS Distributions</listitem></list>
1517*f6217f89SApple OSS Distributions
1518*f6217f89SApple OSS Distributions            </field_description>
1519*f6217f89SApple OSS Distributions          <field_resets>
1520*f6217f89SApple OSS Distributions
1521*f6217f89SApple OSS Distributions    <field_reset>
1522*f6217f89SApple OSS Distributions
1523*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*f6217f89SApple OSS Distributions
1525*f6217f89SApple OSS Distributions    </field_reset>
1526*f6217f89SApple OSS Distributions</field_resets>
1527*f6217f89SApple OSS Distributions      </field>
1528*f6217f89SApple OSS Distributions        <field
1529*f6217f89SApple OSS Distributions           id="COND_23_20"
1530*f6217f89SApple OSS Distributions           is_variable_length="False"
1531*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1532*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1534*f6217f89SApple OSS Distributions           is_constant_value="False"
1535*f6217f89SApple OSS Distributions        >
1536*f6217f89SApple OSS Distributions          <field_name>COND</field_name>
1537*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
1538*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*f6217f89SApple OSS Distributions        <field_description order="before">
1540*f6217f89SApple OSS Distributions
1541*f6217f89SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*f6217f89SApple OSS Distributions<list type="unordered">
1545*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*f6217f89SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*f6217f89SApple OSS Distributions</listitem></list>
1549*f6217f89SApple OSS Distributions</content>
1550*f6217f89SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*f6217f89SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*f6217f89SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*f6217f89SApple OSS Distributions</listitem></list>
1554*f6217f89SApple OSS Distributions</content>
1555*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*f6217f89SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*f6217f89SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*f6217f89SApple OSS Distributions</listitem></list>
1559*f6217f89SApple OSS Distributions</content>
1560*f6217f89SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*f6217f89SApple OSS Distributions</listitem></list>
1562*f6217f89SApple OSS Distributions
1563*f6217f89SApple OSS Distributions        </field_description>
1564*f6217f89SApple OSS Distributions        <field_values>
1565*f6217f89SApple OSS Distributions
1566*f6217f89SApple OSS Distributions
1567*f6217f89SApple OSS Distributions        </field_values>
1568*f6217f89SApple OSS Distributions          <field_resets>
1569*f6217f89SApple OSS Distributions
1570*f6217f89SApple OSS Distributions    <field_reset>
1571*f6217f89SApple OSS Distributions
1572*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*f6217f89SApple OSS Distributions
1574*f6217f89SApple OSS Distributions    </field_reset>
1575*f6217f89SApple OSS Distributions</field_resets>
1576*f6217f89SApple OSS Distributions      </field>
1577*f6217f89SApple OSS Distributions        <field
1578*f6217f89SApple OSS Distributions           id="imm8_19_12"
1579*f6217f89SApple OSS Distributions           is_variable_length="False"
1580*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1581*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1583*f6217f89SApple OSS Distributions           is_constant_value="False"
1584*f6217f89SApple OSS Distributions        >
1585*f6217f89SApple OSS Distributions          <field_name>imm8</field_name>
1586*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
1587*f6217f89SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*f6217f89SApple OSS Distributions        <field_description order="before">
1589*f6217f89SApple OSS Distributions
1590*f6217f89SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*f6217f89SApple OSS Distributions
1592*f6217f89SApple OSS Distributions        </field_description>
1593*f6217f89SApple OSS Distributions        <field_values>
1594*f6217f89SApple OSS Distributions
1595*f6217f89SApple OSS Distributions
1596*f6217f89SApple OSS Distributions        </field_values>
1597*f6217f89SApple OSS Distributions          <field_resets>
1598*f6217f89SApple OSS Distributions
1599*f6217f89SApple OSS Distributions    <field_reset>
1600*f6217f89SApple OSS Distributions
1601*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*f6217f89SApple OSS Distributions
1603*f6217f89SApple OSS Distributions    </field_reset>
1604*f6217f89SApple OSS Distributions</field_resets>
1605*f6217f89SApple OSS Distributions      </field>
1606*f6217f89SApple OSS Distributions        <field
1607*f6217f89SApple OSS Distributions           id="0_11_10"
1608*f6217f89SApple OSS Distributions           is_variable_length="False"
1609*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1610*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1612*f6217f89SApple OSS Distributions           is_constant_value="False"
1613*f6217f89SApple OSS Distributions           rwtype="RES0"
1614*f6217f89SApple OSS Distributions        >
1615*f6217f89SApple OSS Distributions          <field_name>0</field_name>
1616*f6217f89SApple OSS Distributions        <field_msb>11</field_msb>
1617*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*f6217f89SApple OSS Distributions        <field_description order="before">
1619*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*f6217f89SApple OSS Distributions        </field_description>
1621*f6217f89SApple OSS Distributions        <field_values>
1622*f6217f89SApple OSS Distributions        </field_values>
1623*f6217f89SApple OSS Distributions      </field>
1624*f6217f89SApple OSS Distributions        <field
1625*f6217f89SApple OSS Distributions           id="Rn_9_5"
1626*f6217f89SApple OSS Distributions           is_variable_length="False"
1627*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1628*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1630*f6217f89SApple OSS Distributions           is_constant_value="False"
1631*f6217f89SApple OSS Distributions        >
1632*f6217f89SApple OSS Distributions          <field_name>Rn</field_name>
1633*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
1634*f6217f89SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*f6217f89SApple OSS Distributions        <field_description order="before">
1636*f6217f89SApple OSS Distributions
1637*f6217f89SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*f6217f89SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*f6217f89SApple OSS Distributions
1640*f6217f89SApple OSS Distributions        </field_description>
1641*f6217f89SApple OSS Distributions        <field_values>
1642*f6217f89SApple OSS Distributions
1643*f6217f89SApple OSS Distributions
1644*f6217f89SApple OSS Distributions        </field_values>
1645*f6217f89SApple OSS Distributions          <field_resets>
1646*f6217f89SApple OSS Distributions
1647*f6217f89SApple OSS Distributions    <field_reset>
1648*f6217f89SApple OSS Distributions
1649*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*f6217f89SApple OSS Distributions
1651*f6217f89SApple OSS Distributions    </field_reset>
1652*f6217f89SApple OSS Distributions</field_resets>
1653*f6217f89SApple OSS Distributions      </field>
1654*f6217f89SApple OSS Distributions        <field
1655*f6217f89SApple OSS Distributions           id="Offset_4_4"
1656*f6217f89SApple OSS Distributions           is_variable_length="False"
1657*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1658*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1660*f6217f89SApple OSS Distributions           is_constant_value="False"
1661*f6217f89SApple OSS Distributions        >
1662*f6217f89SApple OSS Distributions          <field_name>Offset</field_name>
1663*f6217f89SApple OSS Distributions        <field_msb>4</field_msb>
1664*f6217f89SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*f6217f89SApple OSS Distributions        <field_description order="before">
1666*f6217f89SApple OSS Distributions
1667*f6217f89SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*f6217f89SApple OSS Distributions
1669*f6217f89SApple OSS Distributions        </field_description>
1670*f6217f89SApple OSS Distributions        <field_values>
1671*f6217f89SApple OSS Distributions
1672*f6217f89SApple OSS Distributions
1673*f6217f89SApple OSS Distributions                <field_value_instance>
1674*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1675*f6217f89SApple OSS Distributions        <field_value_description>
1676*f6217f89SApple OSS Distributions  <para>Subtract offset.</para>
1677*f6217f89SApple OSS Distributions</field_value_description>
1678*f6217f89SApple OSS Distributions    </field_value_instance>
1679*f6217f89SApple OSS Distributions                <field_value_instance>
1680*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1681*f6217f89SApple OSS Distributions        <field_value_description>
1682*f6217f89SApple OSS Distributions  <para>Add offset.</para>
1683*f6217f89SApple OSS Distributions</field_value_description>
1684*f6217f89SApple OSS Distributions    </field_value_instance>
1685*f6217f89SApple OSS Distributions        </field_values>
1686*f6217f89SApple OSS Distributions            <field_description order="after">
1687*f6217f89SApple OSS Distributions
1688*f6217f89SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*f6217f89SApple OSS Distributions
1690*f6217f89SApple OSS Distributions            </field_description>
1691*f6217f89SApple OSS Distributions          <field_resets>
1692*f6217f89SApple OSS Distributions
1693*f6217f89SApple OSS Distributions    <field_reset>
1694*f6217f89SApple OSS Distributions
1695*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*f6217f89SApple OSS Distributions
1697*f6217f89SApple OSS Distributions    </field_reset>
1698*f6217f89SApple OSS Distributions</field_resets>
1699*f6217f89SApple OSS Distributions      </field>
1700*f6217f89SApple OSS Distributions        <field
1701*f6217f89SApple OSS Distributions           id="AM_3_1"
1702*f6217f89SApple OSS Distributions           is_variable_length="False"
1703*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1704*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1706*f6217f89SApple OSS Distributions           is_constant_value="False"
1707*f6217f89SApple OSS Distributions        >
1708*f6217f89SApple OSS Distributions          <field_name>AM</field_name>
1709*f6217f89SApple OSS Distributions        <field_msb>3</field_msb>
1710*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*f6217f89SApple OSS Distributions        <field_description order="before">
1712*f6217f89SApple OSS Distributions
1713*f6217f89SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*f6217f89SApple OSS Distributions
1715*f6217f89SApple OSS Distributions        </field_description>
1716*f6217f89SApple OSS Distributions        <field_values>
1717*f6217f89SApple OSS Distributions
1718*f6217f89SApple OSS Distributions
1719*f6217f89SApple OSS Distributions                <field_value_instance>
1720*f6217f89SApple OSS Distributions            <field_value>0b000</field_value>
1721*f6217f89SApple OSS Distributions        <field_value_description>
1722*f6217f89SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*f6217f89SApple OSS Distributions</field_value_description>
1724*f6217f89SApple OSS Distributions    </field_value_instance>
1725*f6217f89SApple OSS Distributions                <field_value_instance>
1726*f6217f89SApple OSS Distributions            <field_value>0b001</field_value>
1727*f6217f89SApple OSS Distributions        <field_value_description>
1728*f6217f89SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*f6217f89SApple OSS Distributions</field_value_description>
1730*f6217f89SApple OSS Distributions    </field_value_instance>
1731*f6217f89SApple OSS Distributions                <field_value_instance>
1732*f6217f89SApple OSS Distributions            <field_value>0b010</field_value>
1733*f6217f89SApple OSS Distributions        <field_value_description>
1734*f6217f89SApple OSS Distributions  <para>Immediate offset.</para>
1735*f6217f89SApple OSS Distributions</field_value_description>
1736*f6217f89SApple OSS Distributions    </field_value_instance>
1737*f6217f89SApple OSS Distributions                <field_value_instance>
1738*f6217f89SApple OSS Distributions            <field_value>0b011</field_value>
1739*f6217f89SApple OSS Distributions        <field_value_description>
1740*f6217f89SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*f6217f89SApple OSS Distributions</field_value_description>
1742*f6217f89SApple OSS Distributions    </field_value_instance>
1743*f6217f89SApple OSS Distributions                <field_value_instance>
1744*f6217f89SApple OSS Distributions            <field_value>0b100</field_value>
1745*f6217f89SApple OSS Distributions        <field_value_description>
1746*f6217f89SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*f6217f89SApple OSS Distributions</field_value_description>
1748*f6217f89SApple OSS Distributions    </field_value_instance>
1749*f6217f89SApple OSS Distributions                <field_value_instance>
1750*f6217f89SApple OSS Distributions            <field_value>0b110</field_value>
1751*f6217f89SApple OSS Distributions        <field_value_description>
1752*f6217f89SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*f6217f89SApple OSS Distributions</field_value_description>
1754*f6217f89SApple OSS Distributions    </field_value_instance>
1755*f6217f89SApple OSS Distributions        </field_values>
1756*f6217f89SApple OSS Distributions            <field_description order="after">
1757*f6217f89SApple OSS Distributions
1758*f6217f89SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*f6217f89SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*f6217f89SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*f6217f89SApple OSS Distributions
1762*f6217f89SApple OSS Distributions            </field_description>
1763*f6217f89SApple OSS Distributions          <field_resets>
1764*f6217f89SApple OSS Distributions
1765*f6217f89SApple OSS Distributions    <field_reset>
1766*f6217f89SApple OSS Distributions
1767*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*f6217f89SApple OSS Distributions
1769*f6217f89SApple OSS Distributions    </field_reset>
1770*f6217f89SApple OSS Distributions</field_resets>
1771*f6217f89SApple OSS Distributions      </field>
1772*f6217f89SApple OSS Distributions        <field
1773*f6217f89SApple OSS Distributions           id="Direction_0_0"
1774*f6217f89SApple OSS Distributions           is_variable_length="False"
1775*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1776*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1778*f6217f89SApple OSS Distributions           is_constant_value="False"
1779*f6217f89SApple OSS Distributions        >
1780*f6217f89SApple OSS Distributions          <field_name>Direction</field_name>
1781*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
1782*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*f6217f89SApple OSS Distributions        <field_description order="before">
1784*f6217f89SApple OSS Distributions
1785*f6217f89SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*f6217f89SApple OSS Distributions
1787*f6217f89SApple OSS Distributions        </field_description>
1788*f6217f89SApple OSS Distributions        <field_values>
1789*f6217f89SApple OSS Distributions
1790*f6217f89SApple OSS Distributions
1791*f6217f89SApple OSS Distributions                <field_value_instance>
1792*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1793*f6217f89SApple OSS Distributions        <field_value_description>
1794*f6217f89SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*f6217f89SApple OSS Distributions</field_value_description>
1796*f6217f89SApple OSS Distributions    </field_value_instance>
1797*f6217f89SApple OSS Distributions                <field_value_instance>
1798*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1799*f6217f89SApple OSS Distributions        <field_value_description>
1800*f6217f89SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*f6217f89SApple OSS Distributions</field_value_description>
1802*f6217f89SApple OSS Distributions    </field_value_instance>
1803*f6217f89SApple OSS Distributions        </field_values>
1804*f6217f89SApple OSS Distributions          <field_resets>
1805*f6217f89SApple OSS Distributions
1806*f6217f89SApple OSS Distributions    <field_reset>
1807*f6217f89SApple OSS Distributions
1808*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*f6217f89SApple OSS Distributions
1810*f6217f89SApple OSS Distributions    </field_reset>
1811*f6217f89SApple OSS Distributions</field_resets>
1812*f6217f89SApple OSS Distributions      </field>
1813*f6217f89SApple OSS Distributions    <text_after_fields>
1814*f6217f89SApple OSS Distributions
1815*f6217f89SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*f6217f89SApple OSS Distributions<list type="unordered">
1817*f6217f89SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*f6217f89SApple OSS Distributions</listitem></list>
1821*f6217f89SApple OSS Distributions
1822*f6217f89SApple OSS Distributions    </text_after_fields>
1823*f6217f89SApple OSS Distributions  </fields>
1824*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
1825*f6217f89SApple OSS Distributions
1826*f6217f89SApple OSS Distributions
1827*f6217f89SApple OSS Distributions
1828*f6217f89SApple OSS Distributions
1829*f6217f89SApple OSS Distributions
1830*f6217f89SApple OSS Distributions
1831*f6217f89SApple OSS Distributions
1832*f6217f89SApple OSS Distributions
1833*f6217f89SApple OSS Distributions
1834*f6217f89SApple OSS Distributions
1835*f6217f89SApple OSS Distributions
1836*f6217f89SApple OSS Distributions
1837*f6217f89SApple OSS Distributions
1838*f6217f89SApple OSS Distributions
1839*f6217f89SApple OSS Distributions
1840*f6217f89SApple OSS Distributions
1841*f6217f89SApple OSS Distributions
1842*f6217f89SApple OSS Distributions
1843*f6217f89SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*f6217f89SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*f6217f89SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*f6217f89SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*f6217f89SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*f6217f89SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*f6217f89SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*f6217f89SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*f6217f89SApple OSS Distributions    </reg_fieldset>
1852*f6217f89SApple OSS Distributions            </partial_fieldset>
1853*f6217f89SApple OSS Distributions            <partial_fieldset>
1854*f6217f89SApple OSS Distributions              <fields length="25">
1855*f6217f89SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*f6217f89SApple OSS Distributions    <text_before_fields>
1857*f6217f89SApple OSS Distributions
1858*f6217f89SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*f6217f89SApple OSS Distributions<list type="unordered">
1860*f6217f89SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*f6217f89SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*f6217f89SApple OSS Distributions</listitem></list>
1863*f6217f89SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*f6217f89SApple OSS Distributions
1865*f6217f89SApple OSS Distributions    </text_before_fields>
1866*f6217f89SApple OSS Distributions
1867*f6217f89SApple OSS Distributions        <field
1868*f6217f89SApple OSS Distributions           id="CV_24_24"
1869*f6217f89SApple OSS Distributions           is_variable_length="False"
1870*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1871*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1873*f6217f89SApple OSS Distributions           is_constant_value="False"
1874*f6217f89SApple OSS Distributions        >
1875*f6217f89SApple OSS Distributions          <field_name>CV</field_name>
1876*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
1877*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*f6217f89SApple OSS Distributions        <field_description order="before">
1879*f6217f89SApple OSS Distributions
1880*f6217f89SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*f6217f89SApple OSS Distributions
1882*f6217f89SApple OSS Distributions        </field_description>
1883*f6217f89SApple OSS Distributions        <field_values>
1884*f6217f89SApple OSS Distributions
1885*f6217f89SApple OSS Distributions
1886*f6217f89SApple OSS Distributions                <field_value_instance>
1887*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
1888*f6217f89SApple OSS Distributions        <field_value_description>
1889*f6217f89SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*f6217f89SApple OSS Distributions</field_value_description>
1891*f6217f89SApple OSS Distributions    </field_value_instance>
1892*f6217f89SApple OSS Distributions                <field_value_instance>
1893*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
1894*f6217f89SApple OSS Distributions        <field_value_description>
1895*f6217f89SApple OSS Distributions  <para>The COND field is valid.</para>
1896*f6217f89SApple OSS Distributions</field_value_description>
1897*f6217f89SApple OSS Distributions    </field_value_instance>
1898*f6217f89SApple OSS Distributions        </field_values>
1899*f6217f89SApple OSS Distributions            <field_description order="after">
1900*f6217f89SApple OSS Distributions
1901*f6217f89SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*f6217f89SApple OSS Distributions<list type="unordered">
1904*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*f6217f89SApple OSS Distributions</listitem></list>
1907*f6217f89SApple OSS Distributions
1908*f6217f89SApple OSS Distributions            </field_description>
1909*f6217f89SApple OSS Distributions          <field_resets>
1910*f6217f89SApple OSS Distributions
1911*f6217f89SApple OSS Distributions    <field_reset>
1912*f6217f89SApple OSS Distributions
1913*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*f6217f89SApple OSS Distributions
1915*f6217f89SApple OSS Distributions    </field_reset>
1916*f6217f89SApple OSS Distributions</field_resets>
1917*f6217f89SApple OSS Distributions      </field>
1918*f6217f89SApple OSS Distributions        <field
1919*f6217f89SApple OSS Distributions           id="COND_23_20"
1920*f6217f89SApple OSS Distributions           is_variable_length="False"
1921*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1922*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1924*f6217f89SApple OSS Distributions           is_constant_value="False"
1925*f6217f89SApple OSS Distributions        >
1926*f6217f89SApple OSS Distributions          <field_name>COND</field_name>
1927*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
1928*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*f6217f89SApple OSS Distributions        <field_description order="before">
1930*f6217f89SApple OSS Distributions
1931*f6217f89SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*f6217f89SApple OSS Distributions<list type="unordered">
1935*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*f6217f89SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*f6217f89SApple OSS Distributions</listitem></list>
1939*f6217f89SApple OSS Distributions</content>
1940*f6217f89SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*f6217f89SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*f6217f89SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*f6217f89SApple OSS Distributions</listitem></list>
1944*f6217f89SApple OSS Distributions</content>
1945*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*f6217f89SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*f6217f89SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*f6217f89SApple OSS Distributions</listitem></list>
1949*f6217f89SApple OSS Distributions</content>
1950*f6217f89SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*f6217f89SApple OSS Distributions</listitem></list>
1952*f6217f89SApple OSS Distributions
1953*f6217f89SApple OSS Distributions        </field_description>
1954*f6217f89SApple OSS Distributions        <field_values>
1955*f6217f89SApple OSS Distributions
1956*f6217f89SApple OSS Distributions
1957*f6217f89SApple OSS Distributions        </field_values>
1958*f6217f89SApple OSS Distributions          <field_resets>
1959*f6217f89SApple OSS Distributions
1960*f6217f89SApple OSS Distributions    <field_reset>
1961*f6217f89SApple OSS Distributions
1962*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*f6217f89SApple OSS Distributions
1964*f6217f89SApple OSS Distributions    </field_reset>
1965*f6217f89SApple OSS Distributions</field_resets>
1966*f6217f89SApple OSS Distributions      </field>
1967*f6217f89SApple OSS Distributions        <field
1968*f6217f89SApple OSS Distributions           id="0_19_0"
1969*f6217f89SApple OSS Distributions           is_variable_length="False"
1970*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
1971*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
1973*f6217f89SApple OSS Distributions           is_constant_value="False"
1974*f6217f89SApple OSS Distributions           rwtype="RES0"
1975*f6217f89SApple OSS Distributions        >
1976*f6217f89SApple OSS Distributions          <field_name>0</field_name>
1977*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
1978*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*f6217f89SApple OSS Distributions        <field_description order="before">
1980*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*f6217f89SApple OSS Distributions        </field_description>
1982*f6217f89SApple OSS Distributions        <field_values>
1983*f6217f89SApple OSS Distributions        </field_values>
1984*f6217f89SApple OSS Distributions      </field>
1985*f6217f89SApple OSS Distributions    <text_after_fields>
1986*f6217f89SApple OSS Distributions
1987*f6217f89SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*f6217f89SApple OSS Distributions<list type="unordered">
1989*f6217f89SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*f6217f89SApple OSS Distributions</listitem></list>
1993*f6217f89SApple OSS Distributions
1994*f6217f89SApple OSS Distributions    </text_after_fields>
1995*f6217f89SApple OSS Distributions  </fields>
1996*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
1997*f6217f89SApple OSS Distributions
1998*f6217f89SApple OSS Distributions
1999*f6217f89SApple OSS Distributions
2000*f6217f89SApple OSS Distributions
2001*f6217f89SApple OSS Distributions
2002*f6217f89SApple OSS Distributions
2003*f6217f89SApple OSS Distributions
2004*f6217f89SApple OSS Distributions
2005*f6217f89SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*f6217f89SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*f6217f89SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*f6217f89SApple OSS Distributions    </reg_fieldset>
2009*f6217f89SApple OSS Distributions            </partial_fieldset>
2010*f6217f89SApple OSS Distributions            <partial_fieldset>
2011*f6217f89SApple OSS Distributions              <fields length="25">
2012*f6217f89SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*f6217f89SApple OSS Distributions    <text_before_fields>
2014*f6217f89SApple OSS Distributions
2015*f6217f89SApple OSS Distributions
2016*f6217f89SApple OSS Distributions
2017*f6217f89SApple OSS Distributions    </text_before_fields>
2018*f6217f89SApple OSS Distributions
2019*f6217f89SApple OSS Distributions        <field
2020*f6217f89SApple OSS Distributions           id="0_24_0_1"
2021*f6217f89SApple OSS Distributions           is_variable_length="False"
2022*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2023*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2025*f6217f89SApple OSS Distributions           is_constant_value="False"
2026*f6217f89SApple OSS Distributions           rwtype="RES0"
2027*f6217f89SApple OSS Distributions        >
2028*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2029*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2030*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*f6217f89SApple OSS Distributions        <field_description order="before">
2032*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*f6217f89SApple OSS Distributions        </field_description>
2034*f6217f89SApple OSS Distributions        <field_values>
2035*f6217f89SApple OSS Distributions        </field_values>
2036*f6217f89SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*f6217f89SApple OSS Distributions      </field>
2038*f6217f89SApple OSS Distributions        <field
2039*f6217f89SApple OSS Distributions           id="0_24_0_2"
2040*f6217f89SApple OSS Distributions           is_variable_length="False"
2041*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2042*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2044*f6217f89SApple OSS Distributions           is_constant_value="False"
2045*f6217f89SApple OSS Distributions           rwtype="RES0"
2046*f6217f89SApple OSS Distributions        >
2047*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2048*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2049*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*f6217f89SApple OSS Distributions        <field_description order="before">
2051*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*f6217f89SApple OSS Distributions        </field_description>
2053*f6217f89SApple OSS Distributions        <field_values>
2054*f6217f89SApple OSS Distributions        </field_values>
2055*f6217f89SApple OSS Distributions      </field>
2056*f6217f89SApple OSS Distributions    <text_after_fields>
2057*f6217f89SApple OSS Distributions
2058*f6217f89SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*f6217f89SApple OSS Distributions<list type="unordered">
2060*f6217f89SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*f6217f89SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*f6217f89SApple OSS Distributions</listitem></list>
2063*f6217f89SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*f6217f89SApple OSS Distributions
2065*f6217f89SApple OSS Distributions    </text_after_fields>
2066*f6217f89SApple OSS Distributions  </fields>
2067*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2068*f6217f89SApple OSS Distributions
2069*f6217f89SApple OSS Distributions
2070*f6217f89SApple OSS Distributions
2071*f6217f89SApple OSS Distributions
2072*f6217f89SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*f6217f89SApple OSS Distributions    </reg_fieldset>
2074*f6217f89SApple OSS Distributions            </partial_fieldset>
2075*f6217f89SApple OSS Distributions            <partial_fieldset>
2076*f6217f89SApple OSS Distributions              <fields length="25">
2077*f6217f89SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*f6217f89SApple OSS Distributions    <text_before_fields>
2079*f6217f89SApple OSS Distributions
2080*f6217f89SApple OSS Distributions
2081*f6217f89SApple OSS Distributions
2082*f6217f89SApple OSS Distributions    </text_before_fields>
2083*f6217f89SApple OSS Distributions
2084*f6217f89SApple OSS Distributions        <field
2085*f6217f89SApple OSS Distributions           id="0_24_0"
2086*f6217f89SApple OSS Distributions           is_variable_length="False"
2087*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2088*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2090*f6217f89SApple OSS Distributions           is_constant_value="False"
2091*f6217f89SApple OSS Distributions           rwtype="RES0"
2092*f6217f89SApple OSS Distributions        >
2093*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2094*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2095*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*f6217f89SApple OSS Distributions        <field_description order="before">
2097*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*f6217f89SApple OSS Distributions        </field_description>
2099*f6217f89SApple OSS Distributions        <field_values>
2100*f6217f89SApple OSS Distributions        </field_values>
2101*f6217f89SApple OSS Distributions      </field>
2102*f6217f89SApple OSS Distributions    <text_after_fields>
2103*f6217f89SApple OSS Distributions
2104*f6217f89SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*f6217f89SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*f6217f89SApple OSS Distributions
2107*f6217f89SApple OSS Distributions    </text_after_fields>
2108*f6217f89SApple OSS Distributions  </fields>
2109*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2110*f6217f89SApple OSS Distributions
2111*f6217f89SApple OSS Distributions
2112*f6217f89SApple OSS Distributions
2113*f6217f89SApple OSS Distributions
2114*f6217f89SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*f6217f89SApple OSS Distributions    </reg_fieldset>
2116*f6217f89SApple OSS Distributions            </partial_fieldset>
2117*f6217f89SApple OSS Distributions            <partial_fieldset>
2118*f6217f89SApple OSS Distributions              <fields length="25">
2119*f6217f89SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*f6217f89SApple OSS Distributions    <text_before_fields>
2121*f6217f89SApple OSS Distributions
2122*f6217f89SApple OSS Distributions
2123*f6217f89SApple OSS Distributions
2124*f6217f89SApple OSS Distributions    </text_before_fields>
2125*f6217f89SApple OSS Distributions
2126*f6217f89SApple OSS Distributions        <field
2127*f6217f89SApple OSS Distributions           id="0_24_16"
2128*f6217f89SApple OSS Distributions           is_variable_length="False"
2129*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2130*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2132*f6217f89SApple OSS Distributions           is_constant_value="False"
2133*f6217f89SApple OSS Distributions           rwtype="RES0"
2134*f6217f89SApple OSS Distributions        >
2135*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2136*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2137*f6217f89SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*f6217f89SApple OSS Distributions        <field_description order="before">
2139*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*f6217f89SApple OSS Distributions        </field_description>
2141*f6217f89SApple OSS Distributions        <field_values>
2142*f6217f89SApple OSS Distributions        </field_values>
2143*f6217f89SApple OSS Distributions      </field>
2144*f6217f89SApple OSS Distributions        <field
2145*f6217f89SApple OSS Distributions           id="imm16_15_0"
2146*f6217f89SApple OSS Distributions           is_variable_length="False"
2147*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2148*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2150*f6217f89SApple OSS Distributions           is_constant_value="False"
2151*f6217f89SApple OSS Distributions        >
2152*f6217f89SApple OSS Distributions          <field_name>imm16</field_name>
2153*f6217f89SApple OSS Distributions        <field_msb>15</field_msb>
2154*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*f6217f89SApple OSS Distributions        <field_description order="before">
2156*f6217f89SApple OSS Distributions
2157*f6217f89SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*f6217f89SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*f6217f89SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*f6217f89SApple OSS Distributions<list type="unordered">
2161*f6217f89SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*f6217f89SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*f6217f89SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*f6217f89SApple OSS Distributions</listitem></list>
2165*f6217f89SApple OSS Distributions</content>
2166*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*f6217f89SApple OSS Distributions</listitem></list>
2168*f6217f89SApple OSS Distributions
2169*f6217f89SApple OSS Distributions        </field_description>
2170*f6217f89SApple OSS Distributions        <field_values>
2171*f6217f89SApple OSS Distributions
2172*f6217f89SApple OSS Distributions
2173*f6217f89SApple OSS Distributions        </field_values>
2174*f6217f89SApple OSS Distributions          <field_resets>
2175*f6217f89SApple OSS Distributions
2176*f6217f89SApple OSS Distributions    <field_reset>
2177*f6217f89SApple OSS Distributions
2178*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*f6217f89SApple OSS Distributions
2180*f6217f89SApple OSS Distributions    </field_reset>
2181*f6217f89SApple OSS Distributions</field_resets>
2182*f6217f89SApple OSS Distributions      </field>
2183*f6217f89SApple OSS Distributions    <text_after_fields>
2184*f6217f89SApple OSS Distributions
2185*f6217f89SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*f6217f89SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*f6217f89SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*f6217f89SApple OSS Distributions
2189*f6217f89SApple OSS Distributions    </text_after_fields>
2190*f6217f89SApple OSS Distributions  </fields>
2191*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2192*f6217f89SApple OSS Distributions
2193*f6217f89SApple OSS Distributions
2194*f6217f89SApple OSS Distributions
2195*f6217f89SApple OSS Distributions
2196*f6217f89SApple OSS Distributions
2197*f6217f89SApple OSS Distributions
2198*f6217f89SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*f6217f89SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*f6217f89SApple OSS Distributions    </reg_fieldset>
2201*f6217f89SApple OSS Distributions            </partial_fieldset>
2202*f6217f89SApple OSS Distributions            <partial_fieldset>
2203*f6217f89SApple OSS Distributions              <fields length="25">
2204*f6217f89SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*f6217f89SApple OSS Distributions    <text_before_fields>
2206*f6217f89SApple OSS Distributions
2207*f6217f89SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*f6217f89SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*f6217f89SApple OSS Distributions
2210*f6217f89SApple OSS Distributions    </text_before_fields>
2211*f6217f89SApple OSS Distributions
2212*f6217f89SApple OSS Distributions        <field
2213*f6217f89SApple OSS Distributions           id="CV_24_24"
2214*f6217f89SApple OSS Distributions           is_variable_length="False"
2215*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2216*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2218*f6217f89SApple OSS Distributions           is_constant_value="False"
2219*f6217f89SApple OSS Distributions        >
2220*f6217f89SApple OSS Distributions          <field_name>CV</field_name>
2221*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2222*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*f6217f89SApple OSS Distributions        <field_description order="before">
2224*f6217f89SApple OSS Distributions
2225*f6217f89SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*f6217f89SApple OSS Distributions
2227*f6217f89SApple OSS Distributions        </field_description>
2228*f6217f89SApple OSS Distributions        <field_values>
2229*f6217f89SApple OSS Distributions
2230*f6217f89SApple OSS Distributions
2231*f6217f89SApple OSS Distributions                <field_value_instance>
2232*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
2233*f6217f89SApple OSS Distributions        <field_value_description>
2234*f6217f89SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*f6217f89SApple OSS Distributions</field_value_description>
2236*f6217f89SApple OSS Distributions    </field_value_instance>
2237*f6217f89SApple OSS Distributions                <field_value_instance>
2238*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
2239*f6217f89SApple OSS Distributions        <field_value_description>
2240*f6217f89SApple OSS Distributions  <para>The COND field is valid.</para>
2241*f6217f89SApple OSS Distributions</field_value_description>
2242*f6217f89SApple OSS Distributions    </field_value_instance>
2243*f6217f89SApple OSS Distributions        </field_values>
2244*f6217f89SApple OSS Distributions            <field_description order="after">
2245*f6217f89SApple OSS Distributions
2246*f6217f89SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*f6217f89SApple OSS Distributions<list type="unordered">
2249*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*f6217f89SApple OSS Distributions</listitem></list>
2252*f6217f89SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*f6217f89SApple OSS Distributions
2254*f6217f89SApple OSS Distributions            </field_description>
2255*f6217f89SApple OSS Distributions          <field_resets>
2256*f6217f89SApple OSS Distributions
2257*f6217f89SApple OSS Distributions    <field_reset>
2258*f6217f89SApple OSS Distributions
2259*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*f6217f89SApple OSS Distributions
2261*f6217f89SApple OSS Distributions    </field_reset>
2262*f6217f89SApple OSS Distributions</field_resets>
2263*f6217f89SApple OSS Distributions      </field>
2264*f6217f89SApple OSS Distributions        <field
2265*f6217f89SApple OSS Distributions           id="COND_23_20"
2266*f6217f89SApple OSS Distributions           is_variable_length="False"
2267*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2268*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2270*f6217f89SApple OSS Distributions           is_constant_value="False"
2271*f6217f89SApple OSS Distributions        >
2272*f6217f89SApple OSS Distributions          <field_name>COND</field_name>
2273*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
2274*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*f6217f89SApple OSS Distributions        <field_description order="before">
2276*f6217f89SApple OSS Distributions
2277*f6217f89SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*f6217f89SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*f6217f89SApple OSS Distributions<list type="unordered">
2281*f6217f89SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*f6217f89SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*f6217f89SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*f6217f89SApple OSS Distributions</listitem></list>
2285*f6217f89SApple OSS Distributions</content>
2286*f6217f89SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*f6217f89SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*f6217f89SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*f6217f89SApple OSS Distributions</listitem></list>
2290*f6217f89SApple OSS Distributions</content>
2291*f6217f89SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*f6217f89SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*f6217f89SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*f6217f89SApple OSS Distributions</listitem></list>
2295*f6217f89SApple OSS Distributions</content>
2296*f6217f89SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*f6217f89SApple OSS Distributions</listitem></list>
2298*f6217f89SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*f6217f89SApple OSS Distributions
2300*f6217f89SApple OSS Distributions        </field_description>
2301*f6217f89SApple OSS Distributions        <field_values>
2302*f6217f89SApple OSS Distributions
2303*f6217f89SApple OSS Distributions
2304*f6217f89SApple OSS Distributions        </field_values>
2305*f6217f89SApple OSS Distributions          <field_resets>
2306*f6217f89SApple OSS Distributions
2307*f6217f89SApple OSS Distributions    <field_reset>
2308*f6217f89SApple OSS Distributions
2309*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*f6217f89SApple OSS Distributions
2311*f6217f89SApple OSS Distributions    </field_reset>
2312*f6217f89SApple OSS Distributions</field_resets>
2313*f6217f89SApple OSS Distributions      </field>
2314*f6217f89SApple OSS Distributions        <field
2315*f6217f89SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*f6217f89SApple OSS Distributions           is_variable_length="False"
2317*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2318*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2320*f6217f89SApple OSS Distributions           is_constant_value="False"
2321*f6217f89SApple OSS Distributions        >
2322*f6217f89SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
2324*f6217f89SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*f6217f89SApple OSS Distributions        <field_description order="before">
2326*f6217f89SApple OSS Distributions
2327*f6217f89SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*f6217f89SApple OSS Distributions
2329*f6217f89SApple OSS Distributions        </field_description>
2330*f6217f89SApple OSS Distributions        <field_values>
2331*f6217f89SApple OSS Distributions
2332*f6217f89SApple OSS Distributions
2333*f6217f89SApple OSS Distributions                <field_value_instance>
2334*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
2335*f6217f89SApple OSS Distributions        <field_value_description>
2336*f6217f89SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*f6217f89SApple OSS Distributions</field_value_description>
2338*f6217f89SApple OSS Distributions    </field_value_instance>
2339*f6217f89SApple OSS Distributions                <field_value_instance>
2340*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
2341*f6217f89SApple OSS Distributions        <field_value_description>
2342*f6217f89SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*f6217f89SApple OSS Distributions</field_value_description>
2344*f6217f89SApple OSS Distributions    </field_value_instance>
2345*f6217f89SApple OSS Distributions        </field_values>
2346*f6217f89SApple OSS Distributions            <field_description order="after">
2347*f6217f89SApple OSS Distributions
2348*f6217f89SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*f6217f89SApple OSS Distributions
2350*f6217f89SApple OSS Distributions            </field_description>
2351*f6217f89SApple OSS Distributions          <field_resets>
2352*f6217f89SApple OSS Distributions
2353*f6217f89SApple OSS Distributions    <field_reset>
2354*f6217f89SApple OSS Distributions
2355*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*f6217f89SApple OSS Distributions
2357*f6217f89SApple OSS Distributions    </field_reset>
2358*f6217f89SApple OSS Distributions</field_resets>
2359*f6217f89SApple OSS Distributions      </field>
2360*f6217f89SApple OSS Distributions        <field
2361*f6217f89SApple OSS Distributions           id="0_18_0"
2362*f6217f89SApple OSS Distributions           is_variable_length="False"
2363*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2364*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2366*f6217f89SApple OSS Distributions           is_constant_value="False"
2367*f6217f89SApple OSS Distributions           rwtype="RES0"
2368*f6217f89SApple OSS Distributions        >
2369*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2370*f6217f89SApple OSS Distributions        <field_msb>18</field_msb>
2371*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*f6217f89SApple OSS Distributions        <field_description order="before">
2373*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*f6217f89SApple OSS Distributions        </field_description>
2375*f6217f89SApple OSS Distributions        <field_values>
2376*f6217f89SApple OSS Distributions        </field_values>
2377*f6217f89SApple OSS Distributions      </field>
2378*f6217f89SApple OSS Distributions    <text_after_fields>
2379*f6217f89SApple OSS Distributions
2380*f6217f89SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*f6217f89SApple OSS Distributions
2382*f6217f89SApple OSS Distributions    </text_after_fields>
2383*f6217f89SApple OSS Distributions  </fields>
2384*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2385*f6217f89SApple OSS Distributions
2386*f6217f89SApple OSS Distributions
2387*f6217f89SApple OSS Distributions
2388*f6217f89SApple OSS Distributions
2389*f6217f89SApple OSS Distributions
2390*f6217f89SApple OSS Distributions
2391*f6217f89SApple OSS Distributions
2392*f6217f89SApple OSS Distributions
2393*f6217f89SApple OSS Distributions
2394*f6217f89SApple OSS Distributions
2395*f6217f89SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*f6217f89SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*f6217f89SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*f6217f89SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*f6217f89SApple OSS Distributions    </reg_fieldset>
2400*f6217f89SApple OSS Distributions            </partial_fieldset>
2401*f6217f89SApple OSS Distributions            <partial_fieldset>
2402*f6217f89SApple OSS Distributions              <fields length="25">
2403*f6217f89SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*f6217f89SApple OSS Distributions    <text_before_fields>
2405*f6217f89SApple OSS Distributions
2406*f6217f89SApple OSS Distributions
2407*f6217f89SApple OSS Distributions
2408*f6217f89SApple OSS Distributions    </text_before_fields>
2409*f6217f89SApple OSS Distributions
2410*f6217f89SApple OSS Distributions        <field
2411*f6217f89SApple OSS Distributions           id="0_24_16"
2412*f6217f89SApple OSS Distributions           is_variable_length="False"
2413*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2414*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2416*f6217f89SApple OSS Distributions           is_constant_value="False"
2417*f6217f89SApple OSS Distributions           rwtype="RES0"
2418*f6217f89SApple OSS Distributions        >
2419*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2420*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2421*f6217f89SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*f6217f89SApple OSS Distributions        <field_description order="before">
2423*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*f6217f89SApple OSS Distributions        </field_description>
2425*f6217f89SApple OSS Distributions        <field_values>
2426*f6217f89SApple OSS Distributions        </field_values>
2427*f6217f89SApple OSS Distributions      </field>
2428*f6217f89SApple OSS Distributions        <field
2429*f6217f89SApple OSS Distributions           id="imm16_15_0"
2430*f6217f89SApple OSS Distributions           is_variable_length="False"
2431*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2432*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2434*f6217f89SApple OSS Distributions           is_constant_value="False"
2435*f6217f89SApple OSS Distributions        >
2436*f6217f89SApple OSS Distributions          <field_name>imm16</field_name>
2437*f6217f89SApple OSS Distributions        <field_msb>15</field_msb>
2438*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*f6217f89SApple OSS Distributions        <field_description order="before">
2440*f6217f89SApple OSS Distributions
2441*f6217f89SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*f6217f89SApple OSS Distributions
2443*f6217f89SApple OSS Distributions        </field_description>
2444*f6217f89SApple OSS Distributions        <field_values>
2445*f6217f89SApple OSS Distributions
2446*f6217f89SApple OSS Distributions
2447*f6217f89SApple OSS Distributions        </field_values>
2448*f6217f89SApple OSS Distributions          <field_resets>
2449*f6217f89SApple OSS Distributions
2450*f6217f89SApple OSS Distributions    <field_reset>
2451*f6217f89SApple OSS Distributions
2452*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*f6217f89SApple OSS Distributions
2454*f6217f89SApple OSS Distributions    </field_reset>
2455*f6217f89SApple OSS Distributions</field_resets>
2456*f6217f89SApple OSS Distributions      </field>
2457*f6217f89SApple OSS Distributions    <text_after_fields>
2458*f6217f89SApple OSS Distributions
2459*f6217f89SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*f6217f89SApple OSS Distributions<list type="unordered">
2461*f6217f89SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*f6217f89SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*f6217f89SApple OSS Distributions</listitem></list>
2464*f6217f89SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*f6217f89SApple OSS Distributions
2466*f6217f89SApple OSS Distributions    </text_after_fields>
2467*f6217f89SApple OSS Distributions  </fields>
2468*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2469*f6217f89SApple OSS Distributions
2470*f6217f89SApple OSS Distributions
2471*f6217f89SApple OSS Distributions
2472*f6217f89SApple OSS Distributions
2473*f6217f89SApple OSS Distributions
2474*f6217f89SApple OSS Distributions
2475*f6217f89SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*f6217f89SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*f6217f89SApple OSS Distributions    </reg_fieldset>
2478*f6217f89SApple OSS Distributions            </partial_fieldset>
2479*f6217f89SApple OSS Distributions            <partial_fieldset>
2480*f6217f89SApple OSS Distributions              <fields length="25">
2481*f6217f89SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*f6217f89SApple OSS Distributions    <text_before_fields>
2483*f6217f89SApple OSS Distributions
2484*f6217f89SApple OSS Distributions
2485*f6217f89SApple OSS Distributions
2486*f6217f89SApple OSS Distributions    </text_before_fields>
2487*f6217f89SApple OSS Distributions
2488*f6217f89SApple OSS Distributions        <field
2489*f6217f89SApple OSS Distributions           id="0_24_22"
2490*f6217f89SApple OSS Distributions           is_variable_length="False"
2491*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2492*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2494*f6217f89SApple OSS Distributions           is_constant_value="False"
2495*f6217f89SApple OSS Distributions           rwtype="RES0"
2496*f6217f89SApple OSS Distributions        >
2497*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2498*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2499*f6217f89SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*f6217f89SApple OSS Distributions        <field_description order="before">
2501*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*f6217f89SApple OSS Distributions        </field_description>
2503*f6217f89SApple OSS Distributions        <field_values>
2504*f6217f89SApple OSS Distributions        </field_values>
2505*f6217f89SApple OSS Distributions      </field>
2506*f6217f89SApple OSS Distributions        <field
2507*f6217f89SApple OSS Distributions           id="Op0_21_20"
2508*f6217f89SApple OSS Distributions           is_variable_length="False"
2509*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2510*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2512*f6217f89SApple OSS Distributions           is_constant_value="False"
2513*f6217f89SApple OSS Distributions        >
2514*f6217f89SApple OSS Distributions          <field_name>Op0</field_name>
2515*f6217f89SApple OSS Distributions        <field_msb>21</field_msb>
2516*f6217f89SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*f6217f89SApple OSS Distributions        <field_description order="before">
2518*f6217f89SApple OSS Distributions
2519*f6217f89SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*f6217f89SApple OSS Distributions
2521*f6217f89SApple OSS Distributions        </field_description>
2522*f6217f89SApple OSS Distributions        <field_values>
2523*f6217f89SApple OSS Distributions
2524*f6217f89SApple OSS Distributions
2525*f6217f89SApple OSS Distributions        </field_values>
2526*f6217f89SApple OSS Distributions          <field_resets>
2527*f6217f89SApple OSS Distributions
2528*f6217f89SApple OSS Distributions    <field_reset>
2529*f6217f89SApple OSS Distributions
2530*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*f6217f89SApple OSS Distributions
2532*f6217f89SApple OSS Distributions    </field_reset>
2533*f6217f89SApple OSS Distributions</field_resets>
2534*f6217f89SApple OSS Distributions      </field>
2535*f6217f89SApple OSS Distributions        <field
2536*f6217f89SApple OSS Distributions           id="Op2_19_17"
2537*f6217f89SApple OSS Distributions           is_variable_length="False"
2538*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2539*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2541*f6217f89SApple OSS Distributions           is_constant_value="False"
2542*f6217f89SApple OSS Distributions        >
2543*f6217f89SApple OSS Distributions          <field_name>Op2</field_name>
2544*f6217f89SApple OSS Distributions        <field_msb>19</field_msb>
2545*f6217f89SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*f6217f89SApple OSS Distributions        <field_description order="before">
2547*f6217f89SApple OSS Distributions
2548*f6217f89SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*f6217f89SApple OSS Distributions
2550*f6217f89SApple OSS Distributions        </field_description>
2551*f6217f89SApple OSS Distributions        <field_values>
2552*f6217f89SApple OSS Distributions
2553*f6217f89SApple OSS Distributions
2554*f6217f89SApple OSS Distributions        </field_values>
2555*f6217f89SApple OSS Distributions          <field_resets>
2556*f6217f89SApple OSS Distributions
2557*f6217f89SApple OSS Distributions    <field_reset>
2558*f6217f89SApple OSS Distributions
2559*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*f6217f89SApple OSS Distributions
2561*f6217f89SApple OSS Distributions    </field_reset>
2562*f6217f89SApple OSS Distributions</field_resets>
2563*f6217f89SApple OSS Distributions      </field>
2564*f6217f89SApple OSS Distributions        <field
2565*f6217f89SApple OSS Distributions           id="Op1_16_14"
2566*f6217f89SApple OSS Distributions           is_variable_length="False"
2567*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2568*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2570*f6217f89SApple OSS Distributions           is_constant_value="False"
2571*f6217f89SApple OSS Distributions        >
2572*f6217f89SApple OSS Distributions          <field_name>Op1</field_name>
2573*f6217f89SApple OSS Distributions        <field_msb>16</field_msb>
2574*f6217f89SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*f6217f89SApple OSS Distributions        <field_description order="before">
2576*f6217f89SApple OSS Distributions
2577*f6217f89SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*f6217f89SApple OSS Distributions
2579*f6217f89SApple OSS Distributions        </field_description>
2580*f6217f89SApple OSS Distributions        <field_values>
2581*f6217f89SApple OSS Distributions
2582*f6217f89SApple OSS Distributions
2583*f6217f89SApple OSS Distributions        </field_values>
2584*f6217f89SApple OSS Distributions          <field_resets>
2585*f6217f89SApple OSS Distributions
2586*f6217f89SApple OSS Distributions    <field_reset>
2587*f6217f89SApple OSS Distributions
2588*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*f6217f89SApple OSS Distributions
2590*f6217f89SApple OSS Distributions    </field_reset>
2591*f6217f89SApple OSS Distributions</field_resets>
2592*f6217f89SApple OSS Distributions      </field>
2593*f6217f89SApple OSS Distributions        <field
2594*f6217f89SApple OSS Distributions           id="CRn_13_10"
2595*f6217f89SApple OSS Distributions           is_variable_length="False"
2596*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2597*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2599*f6217f89SApple OSS Distributions           is_constant_value="False"
2600*f6217f89SApple OSS Distributions        >
2601*f6217f89SApple OSS Distributions          <field_name>CRn</field_name>
2602*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
2603*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*f6217f89SApple OSS Distributions        <field_description order="before">
2605*f6217f89SApple OSS Distributions
2606*f6217f89SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*f6217f89SApple OSS Distributions
2608*f6217f89SApple OSS Distributions        </field_description>
2609*f6217f89SApple OSS Distributions        <field_values>
2610*f6217f89SApple OSS Distributions
2611*f6217f89SApple OSS Distributions
2612*f6217f89SApple OSS Distributions        </field_values>
2613*f6217f89SApple OSS Distributions          <field_resets>
2614*f6217f89SApple OSS Distributions
2615*f6217f89SApple OSS Distributions    <field_reset>
2616*f6217f89SApple OSS Distributions
2617*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*f6217f89SApple OSS Distributions
2619*f6217f89SApple OSS Distributions    </field_reset>
2620*f6217f89SApple OSS Distributions</field_resets>
2621*f6217f89SApple OSS Distributions      </field>
2622*f6217f89SApple OSS Distributions        <field
2623*f6217f89SApple OSS Distributions           id="Rt_9_5"
2624*f6217f89SApple OSS Distributions           is_variable_length="False"
2625*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2626*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2628*f6217f89SApple OSS Distributions           is_constant_value="False"
2629*f6217f89SApple OSS Distributions        >
2630*f6217f89SApple OSS Distributions          <field_name>Rt</field_name>
2631*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
2632*f6217f89SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*f6217f89SApple OSS Distributions        <field_description order="before">
2634*f6217f89SApple OSS Distributions
2635*f6217f89SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*f6217f89SApple OSS Distributions
2637*f6217f89SApple OSS Distributions        </field_description>
2638*f6217f89SApple OSS Distributions        <field_values>
2639*f6217f89SApple OSS Distributions
2640*f6217f89SApple OSS Distributions
2641*f6217f89SApple OSS Distributions        </field_values>
2642*f6217f89SApple OSS Distributions          <field_resets>
2643*f6217f89SApple OSS Distributions
2644*f6217f89SApple OSS Distributions    <field_reset>
2645*f6217f89SApple OSS Distributions
2646*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*f6217f89SApple OSS Distributions
2648*f6217f89SApple OSS Distributions    </field_reset>
2649*f6217f89SApple OSS Distributions</field_resets>
2650*f6217f89SApple OSS Distributions      </field>
2651*f6217f89SApple OSS Distributions        <field
2652*f6217f89SApple OSS Distributions           id="CRm_4_1"
2653*f6217f89SApple OSS Distributions           is_variable_length="False"
2654*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2655*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2657*f6217f89SApple OSS Distributions           is_constant_value="False"
2658*f6217f89SApple OSS Distributions        >
2659*f6217f89SApple OSS Distributions          <field_name>CRm</field_name>
2660*f6217f89SApple OSS Distributions        <field_msb>4</field_msb>
2661*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*f6217f89SApple OSS Distributions        <field_description order="before">
2663*f6217f89SApple OSS Distributions
2664*f6217f89SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*f6217f89SApple OSS Distributions
2666*f6217f89SApple OSS Distributions        </field_description>
2667*f6217f89SApple OSS Distributions        <field_values>
2668*f6217f89SApple OSS Distributions
2669*f6217f89SApple OSS Distributions
2670*f6217f89SApple OSS Distributions        </field_values>
2671*f6217f89SApple OSS Distributions          <field_resets>
2672*f6217f89SApple OSS Distributions
2673*f6217f89SApple OSS Distributions    <field_reset>
2674*f6217f89SApple OSS Distributions
2675*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*f6217f89SApple OSS Distributions
2677*f6217f89SApple OSS Distributions    </field_reset>
2678*f6217f89SApple OSS Distributions</field_resets>
2679*f6217f89SApple OSS Distributions      </field>
2680*f6217f89SApple OSS Distributions        <field
2681*f6217f89SApple OSS Distributions           id="Direction_0_0"
2682*f6217f89SApple OSS Distributions           is_variable_length="False"
2683*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2684*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2686*f6217f89SApple OSS Distributions           is_constant_value="False"
2687*f6217f89SApple OSS Distributions        >
2688*f6217f89SApple OSS Distributions          <field_name>Direction</field_name>
2689*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
2690*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*f6217f89SApple OSS Distributions        <field_description order="before">
2692*f6217f89SApple OSS Distributions
2693*f6217f89SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*f6217f89SApple OSS Distributions
2695*f6217f89SApple OSS Distributions        </field_description>
2696*f6217f89SApple OSS Distributions        <field_values>
2697*f6217f89SApple OSS Distributions
2698*f6217f89SApple OSS Distributions
2699*f6217f89SApple OSS Distributions                <field_value_instance>
2700*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
2701*f6217f89SApple OSS Distributions        <field_value_description>
2702*f6217f89SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*f6217f89SApple OSS Distributions</field_value_description>
2704*f6217f89SApple OSS Distributions    </field_value_instance>
2705*f6217f89SApple OSS Distributions                <field_value_instance>
2706*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
2707*f6217f89SApple OSS Distributions        <field_value_description>
2708*f6217f89SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*f6217f89SApple OSS Distributions</field_value_description>
2710*f6217f89SApple OSS Distributions    </field_value_instance>
2711*f6217f89SApple OSS Distributions        </field_values>
2712*f6217f89SApple OSS Distributions          <field_resets>
2713*f6217f89SApple OSS Distributions
2714*f6217f89SApple OSS Distributions    <field_reset>
2715*f6217f89SApple OSS Distributions
2716*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*f6217f89SApple OSS Distributions
2718*f6217f89SApple OSS Distributions    </field_reset>
2719*f6217f89SApple OSS Distributions</field_resets>
2720*f6217f89SApple OSS Distributions      </field>
2721*f6217f89SApple OSS Distributions    <text_after_fields>
2722*f6217f89SApple OSS Distributions
2723*f6217f89SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*f6217f89SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*f6217f89SApple OSS Distributions<list type="unordered">
2726*f6217f89SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*f6217f89SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*f6217f89SApple OSS Distributions</listitem></list>
2737*f6217f89SApple OSS Distributions</content>
2738*f6217f89SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*f6217f89SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*f6217f89SApple OSS Distributions</listitem></list>
2759*f6217f89SApple OSS Distributions</content>
2760*f6217f89SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*f6217f89SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*f6217f89SApple OSS Distributions</listitem></list>
2769*f6217f89SApple OSS Distributions</content>
2770*f6217f89SApple OSS Distributions</listitem></list>
2771*f6217f89SApple OSS Distributions
2772*f6217f89SApple OSS Distributions    </text_after_fields>
2773*f6217f89SApple OSS Distributions  </fields>
2774*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2775*f6217f89SApple OSS Distributions
2776*f6217f89SApple OSS Distributions
2777*f6217f89SApple OSS Distributions
2778*f6217f89SApple OSS Distributions
2779*f6217f89SApple OSS Distributions
2780*f6217f89SApple OSS Distributions
2781*f6217f89SApple OSS Distributions
2782*f6217f89SApple OSS Distributions
2783*f6217f89SApple OSS Distributions
2784*f6217f89SApple OSS Distributions
2785*f6217f89SApple OSS Distributions
2786*f6217f89SApple OSS Distributions
2787*f6217f89SApple OSS Distributions
2788*f6217f89SApple OSS Distributions
2789*f6217f89SApple OSS Distributions
2790*f6217f89SApple OSS Distributions
2791*f6217f89SApple OSS Distributions
2792*f6217f89SApple OSS Distributions
2793*f6217f89SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*f6217f89SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*f6217f89SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*f6217f89SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*f6217f89SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*f6217f89SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*f6217f89SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*f6217f89SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*f6217f89SApple OSS Distributions    </reg_fieldset>
2802*f6217f89SApple OSS Distributions            </partial_fieldset>
2803*f6217f89SApple OSS Distributions            <partial_fieldset>
2804*f6217f89SApple OSS Distributions              <fields length="25">
2805*f6217f89SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*f6217f89SApple OSS Distributions    <text_before_fields>
2807*f6217f89SApple OSS Distributions
2808*f6217f89SApple OSS Distributions
2809*f6217f89SApple OSS Distributions
2810*f6217f89SApple OSS Distributions    </text_before_fields>
2811*f6217f89SApple OSS Distributions
2812*f6217f89SApple OSS Distributions        <field
2813*f6217f89SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*f6217f89SApple OSS Distributions           is_variable_length="False"
2815*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2816*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2818*f6217f89SApple OSS Distributions           is_constant_value="False"
2819*f6217f89SApple OSS Distributions        >
2820*f6217f89SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2822*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*f6217f89SApple OSS Distributions        <field_description order="before">
2824*f6217f89SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*f6217f89SApple OSS Distributions
2826*f6217f89SApple OSS Distributions
2827*f6217f89SApple OSS Distributions
2828*f6217f89SApple OSS Distributions        </field_description>
2829*f6217f89SApple OSS Distributions        <field_values>
2830*f6217f89SApple OSS Distributions
2831*f6217f89SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*f6217f89SApple OSS Distributions        </field_values>
2833*f6217f89SApple OSS Distributions          <field_resets>
2834*f6217f89SApple OSS Distributions
2835*f6217f89SApple OSS Distributions    <field_reset>
2836*f6217f89SApple OSS Distributions
2837*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*f6217f89SApple OSS Distributions
2839*f6217f89SApple OSS Distributions    </field_reset>
2840*f6217f89SApple OSS Distributions</field_resets>
2841*f6217f89SApple OSS Distributions      </field>
2842*f6217f89SApple OSS Distributions    <text_after_fields>
2843*f6217f89SApple OSS Distributions
2844*f6217f89SApple OSS Distributions
2845*f6217f89SApple OSS Distributions
2846*f6217f89SApple OSS Distributions    </text_after_fields>
2847*f6217f89SApple OSS Distributions  </fields>
2848*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
2849*f6217f89SApple OSS Distributions
2850*f6217f89SApple OSS Distributions
2851*f6217f89SApple OSS Distributions
2852*f6217f89SApple OSS Distributions
2853*f6217f89SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*f6217f89SApple OSS Distributions    </reg_fieldset>
2855*f6217f89SApple OSS Distributions            </partial_fieldset>
2856*f6217f89SApple OSS Distributions            <partial_fieldset>
2857*f6217f89SApple OSS Distributions              <fields length="25">
2858*f6217f89SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*f6217f89SApple OSS Distributions    <text_before_fields>
2860*f6217f89SApple OSS Distributions
2861*f6217f89SApple OSS Distributions
2862*f6217f89SApple OSS Distributions
2863*f6217f89SApple OSS Distributions    </text_before_fields>
2864*f6217f89SApple OSS Distributions
2865*f6217f89SApple OSS Distributions        <field
2866*f6217f89SApple OSS Distributions           id="0_24_13"
2867*f6217f89SApple OSS Distributions           is_variable_length="False"
2868*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2869*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2871*f6217f89SApple OSS Distributions           is_constant_value="False"
2872*f6217f89SApple OSS Distributions           rwtype="RES0"
2873*f6217f89SApple OSS Distributions        >
2874*f6217f89SApple OSS Distributions          <field_name>0</field_name>
2875*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
2876*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*f6217f89SApple OSS Distributions        <field_description order="before">
2878*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*f6217f89SApple OSS Distributions        </field_description>
2880*f6217f89SApple OSS Distributions        <field_values>
2881*f6217f89SApple OSS Distributions        </field_values>
2882*f6217f89SApple OSS Distributions      </field>
2883*f6217f89SApple OSS Distributions        <field
2884*f6217f89SApple OSS Distributions           id="SET_12_11"
2885*f6217f89SApple OSS Distributions           is_variable_length="False"
2886*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2887*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2889*f6217f89SApple OSS Distributions           is_constant_value="False"
2890*f6217f89SApple OSS Distributions        >
2891*f6217f89SApple OSS Distributions          <field_name>SET</field_name>
2892*f6217f89SApple OSS Distributions        <field_msb>12</field_msb>
2893*f6217f89SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*f6217f89SApple OSS Distributions        <field_description order="before">
2895*f6217f89SApple OSS Distributions
2896*f6217f89SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*f6217f89SApple OSS Distributions
2898*f6217f89SApple OSS Distributions        </field_description>
2899*f6217f89SApple OSS Distributions        <field_values>
2900*f6217f89SApple OSS Distributions
2901*f6217f89SApple OSS Distributions
2902*f6217f89SApple OSS Distributions                <field_value_instance>
2903*f6217f89SApple OSS Distributions            <field_value>0b00</field_value>
2904*f6217f89SApple OSS Distributions        <field_value_description>
2905*f6217f89SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*f6217f89SApple OSS Distributions</field_value_description>
2907*f6217f89SApple OSS Distributions    </field_value_instance>
2908*f6217f89SApple OSS Distributions                <field_value_instance>
2909*f6217f89SApple OSS Distributions            <field_value>0b10</field_value>
2910*f6217f89SApple OSS Distributions        <field_value_description>
2911*f6217f89SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*f6217f89SApple OSS Distributions</field_value_description>
2913*f6217f89SApple OSS Distributions    </field_value_instance>
2914*f6217f89SApple OSS Distributions                <field_value_instance>
2915*f6217f89SApple OSS Distributions            <field_value>0b11</field_value>
2916*f6217f89SApple OSS Distributions        <field_value_description>
2917*f6217f89SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*f6217f89SApple OSS Distributions</field_value_description>
2919*f6217f89SApple OSS Distributions    </field_value_instance>
2920*f6217f89SApple OSS Distributions        </field_values>
2921*f6217f89SApple OSS Distributions            <field_description order="after">
2922*f6217f89SApple OSS Distributions
2923*f6217f89SApple OSS Distributions  <para>All other values are reserved.</para>
2924*f6217f89SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*f6217f89SApple OSS Distributions<list type="unordered">
2926*f6217f89SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*f6217f89SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*f6217f89SApple OSS Distributions</listitem></list>
2929*f6217f89SApple OSS Distributions
2930*f6217f89SApple OSS Distributions            </field_description>
2931*f6217f89SApple OSS Distributions          <field_resets>
2932*f6217f89SApple OSS Distributions
2933*f6217f89SApple OSS Distributions    <field_reset>
2934*f6217f89SApple OSS Distributions
2935*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*f6217f89SApple OSS Distributions
2937*f6217f89SApple OSS Distributions    </field_reset>
2938*f6217f89SApple OSS Distributions</field_resets>
2939*f6217f89SApple OSS Distributions      </field>
2940*f6217f89SApple OSS Distributions        <field
2941*f6217f89SApple OSS Distributions           id="FnV_10_10"
2942*f6217f89SApple OSS Distributions           is_variable_length="False"
2943*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2944*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2946*f6217f89SApple OSS Distributions           is_constant_value="False"
2947*f6217f89SApple OSS Distributions        >
2948*f6217f89SApple OSS Distributions          <field_name>FnV</field_name>
2949*f6217f89SApple OSS Distributions        <field_msb>10</field_msb>
2950*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*f6217f89SApple OSS Distributions        <field_description order="before">
2952*f6217f89SApple OSS Distributions
2953*f6217f89SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*f6217f89SApple OSS Distributions
2955*f6217f89SApple OSS Distributions        </field_description>
2956*f6217f89SApple OSS Distributions        <field_values>
2957*f6217f89SApple OSS Distributions
2958*f6217f89SApple OSS Distributions
2959*f6217f89SApple OSS Distributions                <field_value_instance>
2960*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
2961*f6217f89SApple OSS Distributions        <field_value_description>
2962*f6217f89SApple OSS Distributions  <para>FAR is valid.</para>
2963*f6217f89SApple OSS Distributions</field_value_description>
2964*f6217f89SApple OSS Distributions    </field_value_instance>
2965*f6217f89SApple OSS Distributions                <field_value_instance>
2966*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
2967*f6217f89SApple OSS Distributions        <field_value_description>
2968*f6217f89SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*f6217f89SApple OSS Distributions</field_value_description>
2970*f6217f89SApple OSS Distributions    </field_value_instance>
2971*f6217f89SApple OSS Distributions        </field_values>
2972*f6217f89SApple OSS Distributions            <field_description order="after">
2973*f6217f89SApple OSS Distributions
2974*f6217f89SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*f6217f89SApple OSS Distributions
2976*f6217f89SApple OSS Distributions            </field_description>
2977*f6217f89SApple OSS Distributions          <field_resets>
2978*f6217f89SApple OSS Distributions
2979*f6217f89SApple OSS Distributions    <field_reset>
2980*f6217f89SApple OSS Distributions
2981*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*f6217f89SApple OSS Distributions
2983*f6217f89SApple OSS Distributions    </field_reset>
2984*f6217f89SApple OSS Distributions</field_resets>
2985*f6217f89SApple OSS Distributions      </field>
2986*f6217f89SApple OSS Distributions        <field
2987*f6217f89SApple OSS Distributions           id="EA_9_9"
2988*f6217f89SApple OSS Distributions           is_variable_length="False"
2989*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
2990*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
2992*f6217f89SApple OSS Distributions           is_constant_value="False"
2993*f6217f89SApple OSS Distributions        >
2994*f6217f89SApple OSS Distributions          <field_name>EA</field_name>
2995*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
2996*f6217f89SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*f6217f89SApple OSS Distributions        <field_description order="before">
2998*f6217f89SApple OSS Distributions
2999*f6217f89SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*f6217f89SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*f6217f89SApple OSS Distributions
3002*f6217f89SApple OSS Distributions        </field_description>
3003*f6217f89SApple OSS Distributions        <field_values>
3004*f6217f89SApple OSS Distributions
3005*f6217f89SApple OSS Distributions
3006*f6217f89SApple OSS Distributions        </field_values>
3007*f6217f89SApple OSS Distributions          <field_resets>
3008*f6217f89SApple OSS Distributions
3009*f6217f89SApple OSS Distributions    <field_reset>
3010*f6217f89SApple OSS Distributions
3011*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*f6217f89SApple OSS Distributions
3013*f6217f89SApple OSS Distributions    </field_reset>
3014*f6217f89SApple OSS Distributions</field_resets>
3015*f6217f89SApple OSS Distributions      </field>
3016*f6217f89SApple OSS Distributions        <field
3017*f6217f89SApple OSS Distributions           id="0_8_8"
3018*f6217f89SApple OSS Distributions           is_variable_length="False"
3019*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3020*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3022*f6217f89SApple OSS Distributions           is_constant_value="False"
3023*f6217f89SApple OSS Distributions           rwtype="RES0"
3024*f6217f89SApple OSS Distributions        >
3025*f6217f89SApple OSS Distributions          <field_name>0</field_name>
3026*f6217f89SApple OSS Distributions        <field_msb>8</field_msb>
3027*f6217f89SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*f6217f89SApple OSS Distributions        <field_description order="before">
3029*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*f6217f89SApple OSS Distributions        </field_description>
3031*f6217f89SApple OSS Distributions        <field_values>
3032*f6217f89SApple OSS Distributions        </field_values>
3033*f6217f89SApple OSS Distributions      </field>
3034*f6217f89SApple OSS Distributions        <field
3035*f6217f89SApple OSS Distributions           id="S1PTW_7_7"
3036*f6217f89SApple OSS Distributions           is_variable_length="False"
3037*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3038*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3040*f6217f89SApple OSS Distributions           is_constant_value="False"
3041*f6217f89SApple OSS Distributions        >
3042*f6217f89SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*f6217f89SApple OSS Distributions        <field_msb>7</field_msb>
3044*f6217f89SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*f6217f89SApple OSS Distributions        <field_description order="before">
3046*f6217f89SApple OSS Distributions
3047*f6217f89SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*f6217f89SApple OSS Distributions
3049*f6217f89SApple OSS Distributions        </field_description>
3050*f6217f89SApple OSS Distributions        <field_values>
3051*f6217f89SApple OSS Distributions
3052*f6217f89SApple OSS Distributions
3053*f6217f89SApple OSS Distributions                <field_value_instance>
3054*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3055*f6217f89SApple OSS Distributions        <field_value_description>
3056*f6217f89SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*f6217f89SApple OSS Distributions</field_value_description>
3058*f6217f89SApple OSS Distributions    </field_value_instance>
3059*f6217f89SApple OSS Distributions                <field_value_instance>
3060*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3061*f6217f89SApple OSS Distributions        <field_value_description>
3062*f6217f89SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*f6217f89SApple OSS Distributions</field_value_description>
3064*f6217f89SApple OSS Distributions    </field_value_instance>
3065*f6217f89SApple OSS Distributions        </field_values>
3066*f6217f89SApple OSS Distributions            <field_description order="after">
3067*f6217f89SApple OSS Distributions
3068*f6217f89SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*f6217f89SApple OSS Distributions
3070*f6217f89SApple OSS Distributions            </field_description>
3071*f6217f89SApple OSS Distributions          <field_resets>
3072*f6217f89SApple OSS Distributions
3073*f6217f89SApple OSS Distributions    <field_reset>
3074*f6217f89SApple OSS Distributions
3075*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*f6217f89SApple OSS Distributions
3077*f6217f89SApple OSS Distributions    </field_reset>
3078*f6217f89SApple OSS Distributions</field_resets>
3079*f6217f89SApple OSS Distributions      </field>
3080*f6217f89SApple OSS Distributions        <field
3081*f6217f89SApple OSS Distributions           id="0_6_6"
3082*f6217f89SApple OSS Distributions           is_variable_length="False"
3083*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3084*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3086*f6217f89SApple OSS Distributions           is_constant_value="False"
3087*f6217f89SApple OSS Distributions           rwtype="RES0"
3088*f6217f89SApple OSS Distributions        >
3089*f6217f89SApple OSS Distributions          <field_name>0</field_name>
3090*f6217f89SApple OSS Distributions        <field_msb>6</field_msb>
3091*f6217f89SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*f6217f89SApple OSS Distributions        <field_description order="before">
3093*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*f6217f89SApple OSS Distributions        </field_description>
3095*f6217f89SApple OSS Distributions        <field_values>
3096*f6217f89SApple OSS Distributions        </field_values>
3097*f6217f89SApple OSS Distributions      </field>
3098*f6217f89SApple OSS Distributions        <field
3099*f6217f89SApple OSS Distributions           id="IFSC_5_0"
3100*f6217f89SApple OSS Distributions           is_variable_length="False"
3101*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3102*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3104*f6217f89SApple OSS Distributions           is_constant_value="False"
3105*f6217f89SApple OSS Distributions        >
3106*f6217f89SApple OSS Distributions          <field_name>IFSC</field_name>
3107*f6217f89SApple OSS Distributions        <field_msb>5</field_msb>
3108*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*f6217f89SApple OSS Distributions        <field_description order="before">
3110*f6217f89SApple OSS Distributions
3111*f6217f89SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*f6217f89SApple OSS Distributions
3113*f6217f89SApple OSS Distributions        </field_description>
3114*f6217f89SApple OSS Distributions        <field_values>
3115*f6217f89SApple OSS Distributions
3116*f6217f89SApple OSS Distributions
3117*f6217f89SApple OSS Distributions                <field_value_instance>
3118*f6217f89SApple OSS Distributions            <field_value>0b000000</field_value>
3119*f6217f89SApple OSS Distributions        <field_value_description>
3120*f6217f89SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*f6217f89SApple OSS Distributions</field_value_description>
3122*f6217f89SApple OSS Distributions    </field_value_instance>
3123*f6217f89SApple OSS Distributions                <field_value_instance>
3124*f6217f89SApple OSS Distributions            <field_value>0b000001</field_value>
3125*f6217f89SApple OSS Distributions        <field_value_description>
3126*f6217f89SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*f6217f89SApple OSS Distributions</field_value_description>
3128*f6217f89SApple OSS Distributions    </field_value_instance>
3129*f6217f89SApple OSS Distributions                <field_value_instance>
3130*f6217f89SApple OSS Distributions            <field_value>0b000010</field_value>
3131*f6217f89SApple OSS Distributions        <field_value_description>
3132*f6217f89SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*f6217f89SApple OSS Distributions</field_value_description>
3134*f6217f89SApple OSS Distributions    </field_value_instance>
3135*f6217f89SApple OSS Distributions                <field_value_instance>
3136*f6217f89SApple OSS Distributions            <field_value>0b000011</field_value>
3137*f6217f89SApple OSS Distributions        <field_value_description>
3138*f6217f89SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*f6217f89SApple OSS Distributions</field_value_description>
3140*f6217f89SApple OSS Distributions    </field_value_instance>
3141*f6217f89SApple OSS Distributions                <field_value_instance>
3142*f6217f89SApple OSS Distributions            <field_value>0b000100</field_value>
3143*f6217f89SApple OSS Distributions        <field_value_description>
3144*f6217f89SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*f6217f89SApple OSS Distributions</field_value_description>
3146*f6217f89SApple OSS Distributions    </field_value_instance>
3147*f6217f89SApple OSS Distributions                <field_value_instance>
3148*f6217f89SApple OSS Distributions            <field_value>0b000101</field_value>
3149*f6217f89SApple OSS Distributions        <field_value_description>
3150*f6217f89SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*f6217f89SApple OSS Distributions</field_value_description>
3152*f6217f89SApple OSS Distributions    </field_value_instance>
3153*f6217f89SApple OSS Distributions                <field_value_instance>
3154*f6217f89SApple OSS Distributions            <field_value>0b000110</field_value>
3155*f6217f89SApple OSS Distributions        <field_value_description>
3156*f6217f89SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*f6217f89SApple OSS Distributions</field_value_description>
3158*f6217f89SApple OSS Distributions    </field_value_instance>
3159*f6217f89SApple OSS Distributions                <field_value_instance>
3160*f6217f89SApple OSS Distributions            <field_value>0b000111</field_value>
3161*f6217f89SApple OSS Distributions        <field_value_description>
3162*f6217f89SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*f6217f89SApple OSS Distributions</field_value_description>
3164*f6217f89SApple OSS Distributions    </field_value_instance>
3165*f6217f89SApple OSS Distributions                <field_value_instance>
3166*f6217f89SApple OSS Distributions            <field_value>0b001001</field_value>
3167*f6217f89SApple OSS Distributions        <field_value_description>
3168*f6217f89SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*f6217f89SApple OSS Distributions</field_value_description>
3170*f6217f89SApple OSS Distributions    </field_value_instance>
3171*f6217f89SApple OSS Distributions                <field_value_instance>
3172*f6217f89SApple OSS Distributions            <field_value>0b001010</field_value>
3173*f6217f89SApple OSS Distributions        <field_value_description>
3174*f6217f89SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*f6217f89SApple OSS Distributions</field_value_description>
3176*f6217f89SApple OSS Distributions    </field_value_instance>
3177*f6217f89SApple OSS Distributions                <field_value_instance>
3178*f6217f89SApple OSS Distributions            <field_value>0b001011</field_value>
3179*f6217f89SApple OSS Distributions        <field_value_description>
3180*f6217f89SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*f6217f89SApple OSS Distributions</field_value_description>
3182*f6217f89SApple OSS Distributions    </field_value_instance>
3183*f6217f89SApple OSS Distributions                <field_value_instance>
3184*f6217f89SApple OSS Distributions            <field_value>0b001101</field_value>
3185*f6217f89SApple OSS Distributions        <field_value_description>
3186*f6217f89SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*f6217f89SApple OSS Distributions</field_value_description>
3188*f6217f89SApple OSS Distributions    </field_value_instance>
3189*f6217f89SApple OSS Distributions                <field_value_instance>
3190*f6217f89SApple OSS Distributions            <field_value>0b001110</field_value>
3191*f6217f89SApple OSS Distributions        <field_value_description>
3192*f6217f89SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*f6217f89SApple OSS Distributions</field_value_description>
3194*f6217f89SApple OSS Distributions    </field_value_instance>
3195*f6217f89SApple OSS Distributions                <field_value_instance>
3196*f6217f89SApple OSS Distributions            <field_value>0b001111</field_value>
3197*f6217f89SApple OSS Distributions        <field_value_description>
3198*f6217f89SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*f6217f89SApple OSS Distributions</field_value_description>
3200*f6217f89SApple OSS Distributions    </field_value_instance>
3201*f6217f89SApple OSS Distributions                <field_value_instance>
3202*f6217f89SApple OSS Distributions            <field_value>0b010000</field_value>
3203*f6217f89SApple OSS Distributions        <field_value_description>
3204*f6217f89SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*f6217f89SApple OSS Distributions</field_value_description>
3206*f6217f89SApple OSS Distributions    </field_value_instance>
3207*f6217f89SApple OSS Distributions                <field_value_instance>
3208*f6217f89SApple OSS Distributions            <field_value>0b010100</field_value>
3209*f6217f89SApple OSS Distributions        <field_value_description>
3210*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*f6217f89SApple OSS Distributions</field_value_description>
3212*f6217f89SApple OSS Distributions    </field_value_instance>
3213*f6217f89SApple OSS Distributions                <field_value_instance>
3214*f6217f89SApple OSS Distributions            <field_value>0b010101</field_value>
3215*f6217f89SApple OSS Distributions        <field_value_description>
3216*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*f6217f89SApple OSS Distributions</field_value_description>
3218*f6217f89SApple OSS Distributions    </field_value_instance>
3219*f6217f89SApple OSS Distributions                <field_value_instance>
3220*f6217f89SApple OSS Distributions            <field_value>0b010110</field_value>
3221*f6217f89SApple OSS Distributions        <field_value_description>
3222*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*f6217f89SApple OSS Distributions</field_value_description>
3224*f6217f89SApple OSS Distributions    </field_value_instance>
3225*f6217f89SApple OSS Distributions                <field_value_instance>
3226*f6217f89SApple OSS Distributions            <field_value>0b010111</field_value>
3227*f6217f89SApple OSS Distributions        <field_value_description>
3228*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*f6217f89SApple OSS Distributions</field_value_description>
3230*f6217f89SApple OSS Distributions    </field_value_instance>
3231*f6217f89SApple OSS Distributions                <field_value_instance>
3232*f6217f89SApple OSS Distributions            <field_value>0b011000</field_value>
3233*f6217f89SApple OSS Distributions        <field_value_description>
3234*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*f6217f89SApple OSS Distributions</field_value_description>
3236*f6217f89SApple OSS Distributions    </field_value_instance>
3237*f6217f89SApple OSS Distributions                <field_value_instance>
3238*f6217f89SApple OSS Distributions            <field_value>0b011100</field_value>
3239*f6217f89SApple OSS Distributions        <field_value_description>
3240*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*f6217f89SApple OSS Distributions</field_value_description>
3242*f6217f89SApple OSS Distributions    </field_value_instance>
3243*f6217f89SApple OSS Distributions                <field_value_instance>
3244*f6217f89SApple OSS Distributions            <field_value>0b011101</field_value>
3245*f6217f89SApple OSS Distributions        <field_value_description>
3246*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*f6217f89SApple OSS Distributions</field_value_description>
3248*f6217f89SApple OSS Distributions    </field_value_instance>
3249*f6217f89SApple OSS Distributions                <field_value_instance>
3250*f6217f89SApple OSS Distributions            <field_value>0b011110</field_value>
3251*f6217f89SApple OSS Distributions        <field_value_description>
3252*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*f6217f89SApple OSS Distributions</field_value_description>
3254*f6217f89SApple OSS Distributions    </field_value_instance>
3255*f6217f89SApple OSS Distributions                <field_value_instance>
3256*f6217f89SApple OSS Distributions            <field_value>0b011111</field_value>
3257*f6217f89SApple OSS Distributions        <field_value_description>
3258*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*f6217f89SApple OSS Distributions</field_value_description>
3260*f6217f89SApple OSS Distributions    </field_value_instance>
3261*f6217f89SApple OSS Distributions                <field_value_instance>
3262*f6217f89SApple OSS Distributions            <field_value>0b110000</field_value>
3263*f6217f89SApple OSS Distributions        <field_value_description>
3264*f6217f89SApple OSS Distributions  <para>TLB conflict abort</para>
3265*f6217f89SApple OSS Distributions</field_value_description>
3266*f6217f89SApple OSS Distributions    </field_value_instance>
3267*f6217f89SApple OSS Distributions                <field_value_instance>
3268*f6217f89SApple OSS Distributions            <field_value>0b110001</field_value>
3269*f6217f89SApple OSS Distributions        <field_value_description>
3270*f6217f89SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*f6217f89SApple OSS Distributions</field_value_description>
3272*f6217f89SApple OSS Distributions    </field_value_instance>
3273*f6217f89SApple OSS Distributions        </field_values>
3274*f6217f89SApple OSS Distributions            <field_description order="after">
3275*f6217f89SApple OSS Distributions
3276*f6217f89SApple OSS Distributions  <para>All other values are reserved.</para>
3277*f6217f89SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*f6217f89SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*f6217f89SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*f6217f89SApple OSS Distributions
3281*f6217f89SApple OSS Distributions            </field_description>
3282*f6217f89SApple OSS Distributions          <field_resets>
3283*f6217f89SApple OSS Distributions
3284*f6217f89SApple OSS Distributions    <field_reset>
3285*f6217f89SApple OSS Distributions
3286*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*f6217f89SApple OSS Distributions
3288*f6217f89SApple OSS Distributions    </field_reset>
3289*f6217f89SApple OSS Distributions</field_resets>
3290*f6217f89SApple OSS Distributions      </field>
3291*f6217f89SApple OSS Distributions    <text_after_fields>
3292*f6217f89SApple OSS Distributions
3293*f6217f89SApple OSS Distributions
3294*f6217f89SApple OSS Distributions
3295*f6217f89SApple OSS Distributions    </text_after_fields>
3296*f6217f89SApple OSS Distributions  </fields>
3297*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
3298*f6217f89SApple OSS Distributions
3299*f6217f89SApple OSS Distributions
3300*f6217f89SApple OSS Distributions
3301*f6217f89SApple OSS Distributions
3302*f6217f89SApple OSS Distributions
3303*f6217f89SApple OSS Distributions
3304*f6217f89SApple OSS Distributions
3305*f6217f89SApple OSS Distributions
3306*f6217f89SApple OSS Distributions
3307*f6217f89SApple OSS Distributions
3308*f6217f89SApple OSS Distributions
3309*f6217f89SApple OSS Distributions
3310*f6217f89SApple OSS Distributions
3311*f6217f89SApple OSS Distributions
3312*f6217f89SApple OSS Distributions
3313*f6217f89SApple OSS Distributions
3314*f6217f89SApple OSS Distributions
3315*f6217f89SApple OSS Distributions
3316*f6217f89SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*f6217f89SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*f6217f89SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*f6217f89SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*f6217f89SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*f6217f89SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*f6217f89SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*f6217f89SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*f6217f89SApple OSS Distributions    </reg_fieldset>
3325*f6217f89SApple OSS Distributions            </partial_fieldset>
3326*f6217f89SApple OSS Distributions            <partial_fieldset>
3327*f6217f89SApple OSS Distributions              <fields length="25">
3328*f6217f89SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*f6217f89SApple OSS Distributions    <text_before_fields>
3330*f6217f89SApple OSS Distributions
3331*f6217f89SApple OSS Distributions
3332*f6217f89SApple OSS Distributions
3333*f6217f89SApple OSS Distributions    </text_before_fields>
3334*f6217f89SApple OSS Distributions
3335*f6217f89SApple OSS Distributions        <field
3336*f6217f89SApple OSS Distributions           id="ISV_24_24"
3337*f6217f89SApple OSS Distributions           is_variable_length="False"
3338*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3339*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3341*f6217f89SApple OSS Distributions           is_constant_value="False"
3342*f6217f89SApple OSS Distributions        >
3343*f6217f89SApple OSS Distributions          <field_name>ISV</field_name>
3344*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
3345*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*f6217f89SApple OSS Distributions        <field_description order="before">
3347*f6217f89SApple OSS Distributions
3348*f6217f89SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*f6217f89SApple OSS Distributions
3350*f6217f89SApple OSS Distributions        </field_description>
3351*f6217f89SApple OSS Distributions        <field_values>
3352*f6217f89SApple OSS Distributions
3353*f6217f89SApple OSS Distributions
3354*f6217f89SApple OSS Distributions                <field_value_instance>
3355*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3356*f6217f89SApple OSS Distributions        <field_value_description>
3357*f6217f89SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*f6217f89SApple OSS Distributions</field_value_description>
3359*f6217f89SApple OSS Distributions    </field_value_instance>
3360*f6217f89SApple OSS Distributions                <field_value_instance>
3361*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3362*f6217f89SApple OSS Distributions        <field_value_description>
3363*f6217f89SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*f6217f89SApple OSS Distributions</field_value_description>
3365*f6217f89SApple OSS Distributions    </field_value_instance>
3366*f6217f89SApple OSS Distributions        </field_values>
3367*f6217f89SApple OSS Distributions            <field_description order="after">
3368*f6217f89SApple OSS Distributions
3369*f6217f89SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*f6217f89SApple OSS Distributions<list type="unordered">
3371*f6217f89SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*f6217f89SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*f6217f89SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*f6217f89SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*f6217f89SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*f6217f89SApple OSS Distributions</listitem></list>
3377*f6217f89SApple OSS Distributions</content>
3378*f6217f89SApple OSS Distributions</listitem></list>
3379*f6217f89SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*f6217f89SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*f6217f89SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*f6217f89SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*f6217f89SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*f6217f89SApple OSS Distributions
3385*f6217f89SApple OSS Distributions            </field_description>
3386*f6217f89SApple OSS Distributions          <field_resets>
3387*f6217f89SApple OSS Distributions
3388*f6217f89SApple OSS Distributions    <field_reset>
3389*f6217f89SApple OSS Distributions
3390*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*f6217f89SApple OSS Distributions
3392*f6217f89SApple OSS Distributions    </field_reset>
3393*f6217f89SApple OSS Distributions</field_resets>
3394*f6217f89SApple OSS Distributions      </field>
3395*f6217f89SApple OSS Distributions        <field
3396*f6217f89SApple OSS Distributions           id="SAS_23_22"
3397*f6217f89SApple OSS Distributions           is_variable_length="False"
3398*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3399*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3401*f6217f89SApple OSS Distributions           is_constant_value="False"
3402*f6217f89SApple OSS Distributions        >
3403*f6217f89SApple OSS Distributions          <field_name>SAS</field_name>
3404*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
3405*f6217f89SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*f6217f89SApple OSS Distributions        <field_description order="before">
3407*f6217f89SApple OSS Distributions
3408*f6217f89SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*f6217f89SApple OSS Distributions
3410*f6217f89SApple OSS Distributions        </field_description>
3411*f6217f89SApple OSS Distributions        <field_values>
3412*f6217f89SApple OSS Distributions
3413*f6217f89SApple OSS Distributions
3414*f6217f89SApple OSS Distributions                <field_value_instance>
3415*f6217f89SApple OSS Distributions            <field_value>0b00</field_value>
3416*f6217f89SApple OSS Distributions        <field_value_description>
3417*f6217f89SApple OSS Distributions  <para>Byte</para>
3418*f6217f89SApple OSS Distributions</field_value_description>
3419*f6217f89SApple OSS Distributions    </field_value_instance>
3420*f6217f89SApple OSS Distributions                <field_value_instance>
3421*f6217f89SApple OSS Distributions            <field_value>0b01</field_value>
3422*f6217f89SApple OSS Distributions        <field_value_description>
3423*f6217f89SApple OSS Distributions  <para>Halfword</para>
3424*f6217f89SApple OSS Distributions</field_value_description>
3425*f6217f89SApple OSS Distributions    </field_value_instance>
3426*f6217f89SApple OSS Distributions                <field_value_instance>
3427*f6217f89SApple OSS Distributions            <field_value>0b10</field_value>
3428*f6217f89SApple OSS Distributions        <field_value_description>
3429*f6217f89SApple OSS Distributions  <para>Word</para>
3430*f6217f89SApple OSS Distributions</field_value_description>
3431*f6217f89SApple OSS Distributions    </field_value_instance>
3432*f6217f89SApple OSS Distributions                <field_value_instance>
3433*f6217f89SApple OSS Distributions            <field_value>0b11</field_value>
3434*f6217f89SApple OSS Distributions        <field_value_description>
3435*f6217f89SApple OSS Distributions  <para>Doubleword</para>
3436*f6217f89SApple OSS Distributions</field_value_description>
3437*f6217f89SApple OSS Distributions    </field_value_instance>
3438*f6217f89SApple OSS Distributions        </field_values>
3439*f6217f89SApple OSS Distributions            <field_description order="after">
3440*f6217f89SApple OSS Distributions
3441*f6217f89SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*f6217f89SApple OSS Distributions
3444*f6217f89SApple OSS Distributions            </field_description>
3445*f6217f89SApple OSS Distributions          <field_resets>
3446*f6217f89SApple OSS Distributions
3447*f6217f89SApple OSS Distributions    <field_reset>
3448*f6217f89SApple OSS Distributions
3449*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*f6217f89SApple OSS Distributions
3451*f6217f89SApple OSS Distributions    </field_reset>
3452*f6217f89SApple OSS Distributions</field_resets>
3453*f6217f89SApple OSS Distributions      </field>
3454*f6217f89SApple OSS Distributions        <field
3455*f6217f89SApple OSS Distributions           id="SSE_21_21"
3456*f6217f89SApple OSS Distributions           is_variable_length="False"
3457*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3458*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3460*f6217f89SApple OSS Distributions           is_constant_value="False"
3461*f6217f89SApple OSS Distributions        >
3462*f6217f89SApple OSS Distributions          <field_name>SSE</field_name>
3463*f6217f89SApple OSS Distributions        <field_msb>21</field_msb>
3464*f6217f89SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*f6217f89SApple OSS Distributions        <field_description order="before">
3466*f6217f89SApple OSS Distributions
3467*f6217f89SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*f6217f89SApple OSS Distributions
3469*f6217f89SApple OSS Distributions        </field_description>
3470*f6217f89SApple OSS Distributions        <field_values>
3471*f6217f89SApple OSS Distributions
3472*f6217f89SApple OSS Distributions
3473*f6217f89SApple OSS Distributions                <field_value_instance>
3474*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3475*f6217f89SApple OSS Distributions        <field_value_description>
3476*f6217f89SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*f6217f89SApple OSS Distributions</field_value_description>
3478*f6217f89SApple OSS Distributions    </field_value_instance>
3479*f6217f89SApple OSS Distributions                <field_value_instance>
3480*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3481*f6217f89SApple OSS Distributions        <field_value_description>
3482*f6217f89SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*f6217f89SApple OSS Distributions</field_value_description>
3484*f6217f89SApple OSS Distributions    </field_value_instance>
3485*f6217f89SApple OSS Distributions        </field_values>
3486*f6217f89SApple OSS Distributions            <field_description order="after">
3487*f6217f89SApple OSS Distributions
3488*f6217f89SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*f6217f89SApple OSS Distributions
3492*f6217f89SApple OSS Distributions            </field_description>
3493*f6217f89SApple OSS Distributions          <field_resets>
3494*f6217f89SApple OSS Distributions
3495*f6217f89SApple OSS Distributions    <field_reset>
3496*f6217f89SApple OSS Distributions
3497*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*f6217f89SApple OSS Distributions
3499*f6217f89SApple OSS Distributions    </field_reset>
3500*f6217f89SApple OSS Distributions</field_resets>
3501*f6217f89SApple OSS Distributions      </field>
3502*f6217f89SApple OSS Distributions        <field
3503*f6217f89SApple OSS Distributions           id="SRT_20_16"
3504*f6217f89SApple OSS Distributions           is_variable_length="False"
3505*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3506*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3508*f6217f89SApple OSS Distributions           is_constant_value="False"
3509*f6217f89SApple OSS Distributions        >
3510*f6217f89SApple OSS Distributions          <field_name>SRT</field_name>
3511*f6217f89SApple OSS Distributions        <field_msb>20</field_msb>
3512*f6217f89SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*f6217f89SApple OSS Distributions        <field_description order="before">
3514*f6217f89SApple OSS Distributions
3515*f6217f89SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*f6217f89SApple OSS Distributions
3519*f6217f89SApple OSS Distributions        </field_description>
3520*f6217f89SApple OSS Distributions        <field_values>
3521*f6217f89SApple OSS Distributions
3522*f6217f89SApple OSS Distributions
3523*f6217f89SApple OSS Distributions        </field_values>
3524*f6217f89SApple OSS Distributions          <field_resets>
3525*f6217f89SApple OSS Distributions
3526*f6217f89SApple OSS Distributions    <field_reset>
3527*f6217f89SApple OSS Distributions
3528*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*f6217f89SApple OSS Distributions
3530*f6217f89SApple OSS Distributions    </field_reset>
3531*f6217f89SApple OSS Distributions</field_resets>
3532*f6217f89SApple OSS Distributions      </field>
3533*f6217f89SApple OSS Distributions        <field
3534*f6217f89SApple OSS Distributions           id="SF_15_15"
3535*f6217f89SApple OSS Distributions           is_variable_length="False"
3536*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3537*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3539*f6217f89SApple OSS Distributions           is_constant_value="False"
3540*f6217f89SApple OSS Distributions        >
3541*f6217f89SApple OSS Distributions          <field_name>SF</field_name>
3542*f6217f89SApple OSS Distributions        <field_msb>15</field_msb>
3543*f6217f89SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*f6217f89SApple OSS Distributions        <field_description order="before">
3545*f6217f89SApple OSS Distributions
3546*f6217f89SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*f6217f89SApple OSS Distributions
3548*f6217f89SApple OSS Distributions        </field_description>
3549*f6217f89SApple OSS Distributions        <field_values>
3550*f6217f89SApple OSS Distributions
3551*f6217f89SApple OSS Distributions
3552*f6217f89SApple OSS Distributions                <field_value_instance>
3553*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3554*f6217f89SApple OSS Distributions        <field_value_description>
3555*f6217f89SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*f6217f89SApple OSS Distributions</field_value_description>
3557*f6217f89SApple OSS Distributions    </field_value_instance>
3558*f6217f89SApple OSS Distributions                <field_value_instance>
3559*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3560*f6217f89SApple OSS Distributions        <field_value_description>
3561*f6217f89SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*f6217f89SApple OSS Distributions</field_value_description>
3563*f6217f89SApple OSS Distributions    </field_value_instance>
3564*f6217f89SApple OSS Distributions        </field_values>
3565*f6217f89SApple OSS Distributions            <field_description order="after">
3566*f6217f89SApple OSS Distributions
3567*f6217f89SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*f6217f89SApple OSS Distributions
3570*f6217f89SApple OSS Distributions            </field_description>
3571*f6217f89SApple OSS Distributions          <field_resets>
3572*f6217f89SApple OSS Distributions
3573*f6217f89SApple OSS Distributions    <field_reset>
3574*f6217f89SApple OSS Distributions
3575*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*f6217f89SApple OSS Distributions
3577*f6217f89SApple OSS Distributions    </field_reset>
3578*f6217f89SApple OSS Distributions</field_resets>
3579*f6217f89SApple OSS Distributions      </field>
3580*f6217f89SApple OSS Distributions        <field
3581*f6217f89SApple OSS Distributions           id="AR_14_14"
3582*f6217f89SApple OSS Distributions           is_variable_length="False"
3583*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3584*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3586*f6217f89SApple OSS Distributions           is_constant_value="False"
3587*f6217f89SApple OSS Distributions        >
3588*f6217f89SApple OSS Distributions          <field_name>AR</field_name>
3589*f6217f89SApple OSS Distributions        <field_msb>14</field_msb>
3590*f6217f89SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*f6217f89SApple OSS Distributions        <field_description order="before">
3592*f6217f89SApple OSS Distributions
3593*f6217f89SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*f6217f89SApple OSS Distributions
3595*f6217f89SApple OSS Distributions        </field_description>
3596*f6217f89SApple OSS Distributions        <field_values>
3597*f6217f89SApple OSS Distributions
3598*f6217f89SApple OSS Distributions
3599*f6217f89SApple OSS Distributions                <field_value_instance>
3600*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3601*f6217f89SApple OSS Distributions        <field_value_description>
3602*f6217f89SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*f6217f89SApple OSS Distributions</field_value_description>
3604*f6217f89SApple OSS Distributions    </field_value_instance>
3605*f6217f89SApple OSS Distributions                <field_value_instance>
3606*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3607*f6217f89SApple OSS Distributions        <field_value_description>
3608*f6217f89SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*f6217f89SApple OSS Distributions</field_value_description>
3610*f6217f89SApple OSS Distributions    </field_value_instance>
3611*f6217f89SApple OSS Distributions        </field_values>
3612*f6217f89SApple OSS Distributions            <field_description order="after">
3613*f6217f89SApple OSS Distributions
3614*f6217f89SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*f6217f89SApple OSS Distributions
3617*f6217f89SApple OSS Distributions            </field_description>
3618*f6217f89SApple OSS Distributions          <field_resets>
3619*f6217f89SApple OSS Distributions
3620*f6217f89SApple OSS Distributions    <field_reset>
3621*f6217f89SApple OSS Distributions
3622*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*f6217f89SApple OSS Distributions
3624*f6217f89SApple OSS Distributions    </field_reset>
3625*f6217f89SApple OSS Distributions</field_resets>
3626*f6217f89SApple OSS Distributions      </field>
3627*f6217f89SApple OSS Distributions        <field
3628*f6217f89SApple OSS Distributions           id="VNCR_13_13_1"
3629*f6217f89SApple OSS Distributions           is_variable_length="False"
3630*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3631*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3633*f6217f89SApple OSS Distributions           is_constant_value="False"
3634*f6217f89SApple OSS Distributions        >
3635*f6217f89SApple OSS Distributions          <field_name>VNCR</field_name>
3636*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
3637*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*f6217f89SApple OSS Distributions        <field_description order="before">
3639*f6217f89SApple OSS Distributions
3640*f6217f89SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*f6217f89SApple OSS Distributions
3642*f6217f89SApple OSS Distributions        </field_description>
3643*f6217f89SApple OSS Distributions        <field_values>
3644*f6217f89SApple OSS Distributions
3645*f6217f89SApple OSS Distributions
3646*f6217f89SApple OSS Distributions                <field_value_instance>
3647*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3648*f6217f89SApple OSS Distributions        <field_value_description>
3649*f6217f89SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*f6217f89SApple OSS Distributions</field_value_description>
3651*f6217f89SApple OSS Distributions    </field_value_instance>
3652*f6217f89SApple OSS Distributions                <field_value_instance>
3653*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3654*f6217f89SApple OSS Distributions        <field_value_description>
3655*f6217f89SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*f6217f89SApple OSS Distributions</field_value_description>
3657*f6217f89SApple OSS Distributions    </field_value_instance>
3658*f6217f89SApple OSS Distributions        </field_values>
3659*f6217f89SApple OSS Distributions            <field_description order="after">
3660*f6217f89SApple OSS Distributions
3661*f6217f89SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*f6217f89SApple OSS Distributions
3663*f6217f89SApple OSS Distributions            </field_description>
3664*f6217f89SApple OSS Distributions          <field_resets>
3665*f6217f89SApple OSS Distributions
3666*f6217f89SApple OSS Distributions    <field_reset>
3667*f6217f89SApple OSS Distributions
3668*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*f6217f89SApple OSS Distributions
3670*f6217f89SApple OSS Distributions    </field_reset>
3671*f6217f89SApple OSS Distributions</field_resets>
3672*f6217f89SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*f6217f89SApple OSS Distributions      </field>
3674*f6217f89SApple OSS Distributions        <field
3675*f6217f89SApple OSS Distributions           id="0_13_13_2"
3676*f6217f89SApple OSS Distributions           is_variable_length="False"
3677*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3678*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3680*f6217f89SApple OSS Distributions           is_constant_value="False"
3681*f6217f89SApple OSS Distributions           rwtype="RES0"
3682*f6217f89SApple OSS Distributions        >
3683*f6217f89SApple OSS Distributions          <field_name>0</field_name>
3684*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
3685*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*f6217f89SApple OSS Distributions        <field_description order="before">
3687*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*f6217f89SApple OSS Distributions        </field_description>
3689*f6217f89SApple OSS Distributions        <field_values>
3690*f6217f89SApple OSS Distributions        </field_values>
3691*f6217f89SApple OSS Distributions      </field>
3692*f6217f89SApple OSS Distributions        <field
3693*f6217f89SApple OSS Distributions           id="SET_12_11"
3694*f6217f89SApple OSS Distributions           is_variable_length="False"
3695*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3696*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3698*f6217f89SApple OSS Distributions           is_constant_value="False"
3699*f6217f89SApple OSS Distributions        >
3700*f6217f89SApple OSS Distributions          <field_name>SET</field_name>
3701*f6217f89SApple OSS Distributions        <field_msb>12</field_msb>
3702*f6217f89SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*f6217f89SApple OSS Distributions        <field_description order="before">
3704*f6217f89SApple OSS Distributions
3705*f6217f89SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*f6217f89SApple OSS Distributions
3707*f6217f89SApple OSS Distributions        </field_description>
3708*f6217f89SApple OSS Distributions        <field_values>
3709*f6217f89SApple OSS Distributions
3710*f6217f89SApple OSS Distributions
3711*f6217f89SApple OSS Distributions                <field_value_instance>
3712*f6217f89SApple OSS Distributions            <field_value>0b00</field_value>
3713*f6217f89SApple OSS Distributions        <field_value_description>
3714*f6217f89SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*f6217f89SApple OSS Distributions</field_value_description>
3716*f6217f89SApple OSS Distributions    </field_value_instance>
3717*f6217f89SApple OSS Distributions                <field_value_instance>
3718*f6217f89SApple OSS Distributions            <field_value>0b10</field_value>
3719*f6217f89SApple OSS Distributions        <field_value_description>
3720*f6217f89SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*f6217f89SApple OSS Distributions</field_value_description>
3722*f6217f89SApple OSS Distributions    </field_value_instance>
3723*f6217f89SApple OSS Distributions                <field_value_instance>
3724*f6217f89SApple OSS Distributions            <field_value>0b11</field_value>
3725*f6217f89SApple OSS Distributions        <field_value_description>
3726*f6217f89SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*f6217f89SApple OSS Distributions</field_value_description>
3728*f6217f89SApple OSS Distributions    </field_value_instance>
3729*f6217f89SApple OSS Distributions        </field_values>
3730*f6217f89SApple OSS Distributions            <field_description order="after">
3731*f6217f89SApple OSS Distributions
3732*f6217f89SApple OSS Distributions  <para>All other values are reserved.</para>
3733*f6217f89SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*f6217f89SApple OSS Distributions<list type="unordered">
3735*f6217f89SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*f6217f89SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*f6217f89SApple OSS Distributions</listitem></list>
3738*f6217f89SApple OSS Distributions
3739*f6217f89SApple OSS Distributions            </field_description>
3740*f6217f89SApple OSS Distributions          <field_resets>
3741*f6217f89SApple OSS Distributions
3742*f6217f89SApple OSS Distributions    <field_reset>
3743*f6217f89SApple OSS Distributions
3744*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*f6217f89SApple OSS Distributions
3746*f6217f89SApple OSS Distributions    </field_reset>
3747*f6217f89SApple OSS Distributions</field_resets>
3748*f6217f89SApple OSS Distributions      </field>
3749*f6217f89SApple OSS Distributions        <field
3750*f6217f89SApple OSS Distributions           id="FnV_10_10"
3751*f6217f89SApple OSS Distributions           is_variable_length="False"
3752*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3753*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3755*f6217f89SApple OSS Distributions           is_constant_value="False"
3756*f6217f89SApple OSS Distributions        >
3757*f6217f89SApple OSS Distributions          <field_name>FnV</field_name>
3758*f6217f89SApple OSS Distributions        <field_msb>10</field_msb>
3759*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*f6217f89SApple OSS Distributions        <field_description order="before">
3761*f6217f89SApple OSS Distributions
3762*f6217f89SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*f6217f89SApple OSS Distributions
3764*f6217f89SApple OSS Distributions        </field_description>
3765*f6217f89SApple OSS Distributions        <field_values>
3766*f6217f89SApple OSS Distributions
3767*f6217f89SApple OSS Distributions
3768*f6217f89SApple OSS Distributions                <field_value_instance>
3769*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3770*f6217f89SApple OSS Distributions        <field_value_description>
3771*f6217f89SApple OSS Distributions  <para>FAR is valid.</para>
3772*f6217f89SApple OSS Distributions</field_value_description>
3773*f6217f89SApple OSS Distributions    </field_value_instance>
3774*f6217f89SApple OSS Distributions                <field_value_instance>
3775*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3776*f6217f89SApple OSS Distributions        <field_value_description>
3777*f6217f89SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*f6217f89SApple OSS Distributions</field_value_description>
3779*f6217f89SApple OSS Distributions    </field_value_instance>
3780*f6217f89SApple OSS Distributions        </field_values>
3781*f6217f89SApple OSS Distributions            <field_description order="after">
3782*f6217f89SApple OSS Distributions
3783*f6217f89SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*f6217f89SApple OSS Distributions
3785*f6217f89SApple OSS Distributions            </field_description>
3786*f6217f89SApple OSS Distributions          <field_resets>
3787*f6217f89SApple OSS Distributions
3788*f6217f89SApple OSS Distributions    <field_reset>
3789*f6217f89SApple OSS Distributions
3790*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*f6217f89SApple OSS Distributions
3792*f6217f89SApple OSS Distributions    </field_reset>
3793*f6217f89SApple OSS Distributions</field_resets>
3794*f6217f89SApple OSS Distributions      </field>
3795*f6217f89SApple OSS Distributions        <field
3796*f6217f89SApple OSS Distributions           id="EA_9_9"
3797*f6217f89SApple OSS Distributions           is_variable_length="False"
3798*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3799*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3801*f6217f89SApple OSS Distributions           is_constant_value="False"
3802*f6217f89SApple OSS Distributions        >
3803*f6217f89SApple OSS Distributions          <field_name>EA</field_name>
3804*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
3805*f6217f89SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*f6217f89SApple OSS Distributions        <field_description order="before">
3807*f6217f89SApple OSS Distributions
3808*f6217f89SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*f6217f89SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*f6217f89SApple OSS Distributions
3811*f6217f89SApple OSS Distributions        </field_description>
3812*f6217f89SApple OSS Distributions        <field_values>
3813*f6217f89SApple OSS Distributions
3814*f6217f89SApple OSS Distributions
3815*f6217f89SApple OSS Distributions        </field_values>
3816*f6217f89SApple OSS Distributions          <field_resets>
3817*f6217f89SApple OSS Distributions
3818*f6217f89SApple OSS Distributions    <field_reset>
3819*f6217f89SApple OSS Distributions
3820*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*f6217f89SApple OSS Distributions
3822*f6217f89SApple OSS Distributions    </field_reset>
3823*f6217f89SApple OSS Distributions</field_resets>
3824*f6217f89SApple OSS Distributions      </field>
3825*f6217f89SApple OSS Distributions        <field
3826*f6217f89SApple OSS Distributions           id="CM_8_8"
3827*f6217f89SApple OSS Distributions           is_variable_length="False"
3828*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3829*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3831*f6217f89SApple OSS Distributions           is_constant_value="False"
3832*f6217f89SApple OSS Distributions        >
3833*f6217f89SApple OSS Distributions          <field_name>CM</field_name>
3834*f6217f89SApple OSS Distributions        <field_msb>8</field_msb>
3835*f6217f89SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*f6217f89SApple OSS Distributions        <field_description order="before">
3837*f6217f89SApple OSS Distributions
3838*f6217f89SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*f6217f89SApple OSS Distributions
3840*f6217f89SApple OSS Distributions        </field_description>
3841*f6217f89SApple OSS Distributions        <field_values>
3842*f6217f89SApple OSS Distributions
3843*f6217f89SApple OSS Distributions
3844*f6217f89SApple OSS Distributions                <field_value_instance>
3845*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3846*f6217f89SApple OSS Distributions        <field_value_description>
3847*f6217f89SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*f6217f89SApple OSS Distributions</field_value_description>
3849*f6217f89SApple OSS Distributions    </field_value_instance>
3850*f6217f89SApple OSS Distributions                <field_value_instance>
3851*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3852*f6217f89SApple OSS Distributions        <field_value_description>
3853*f6217f89SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*f6217f89SApple OSS Distributions</field_value_description>
3855*f6217f89SApple OSS Distributions    </field_value_instance>
3856*f6217f89SApple OSS Distributions        </field_values>
3857*f6217f89SApple OSS Distributions          <field_resets>
3858*f6217f89SApple OSS Distributions
3859*f6217f89SApple OSS Distributions    <field_reset>
3860*f6217f89SApple OSS Distributions
3861*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*f6217f89SApple OSS Distributions
3863*f6217f89SApple OSS Distributions    </field_reset>
3864*f6217f89SApple OSS Distributions</field_resets>
3865*f6217f89SApple OSS Distributions      </field>
3866*f6217f89SApple OSS Distributions        <field
3867*f6217f89SApple OSS Distributions           id="S1PTW_7_7"
3868*f6217f89SApple OSS Distributions           is_variable_length="False"
3869*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3870*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3872*f6217f89SApple OSS Distributions           is_constant_value="False"
3873*f6217f89SApple OSS Distributions        >
3874*f6217f89SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*f6217f89SApple OSS Distributions        <field_msb>7</field_msb>
3876*f6217f89SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*f6217f89SApple OSS Distributions        <field_description order="before">
3878*f6217f89SApple OSS Distributions
3879*f6217f89SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*f6217f89SApple OSS Distributions
3881*f6217f89SApple OSS Distributions        </field_description>
3882*f6217f89SApple OSS Distributions        <field_values>
3883*f6217f89SApple OSS Distributions
3884*f6217f89SApple OSS Distributions
3885*f6217f89SApple OSS Distributions                <field_value_instance>
3886*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3887*f6217f89SApple OSS Distributions        <field_value_description>
3888*f6217f89SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*f6217f89SApple OSS Distributions</field_value_description>
3890*f6217f89SApple OSS Distributions    </field_value_instance>
3891*f6217f89SApple OSS Distributions                <field_value_instance>
3892*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3893*f6217f89SApple OSS Distributions        <field_value_description>
3894*f6217f89SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*f6217f89SApple OSS Distributions</field_value_description>
3896*f6217f89SApple OSS Distributions    </field_value_instance>
3897*f6217f89SApple OSS Distributions        </field_values>
3898*f6217f89SApple OSS Distributions            <field_description order="after">
3899*f6217f89SApple OSS Distributions
3900*f6217f89SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*f6217f89SApple OSS Distributions
3902*f6217f89SApple OSS Distributions            </field_description>
3903*f6217f89SApple OSS Distributions          <field_resets>
3904*f6217f89SApple OSS Distributions
3905*f6217f89SApple OSS Distributions    <field_reset>
3906*f6217f89SApple OSS Distributions
3907*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*f6217f89SApple OSS Distributions
3909*f6217f89SApple OSS Distributions    </field_reset>
3910*f6217f89SApple OSS Distributions</field_resets>
3911*f6217f89SApple OSS Distributions      </field>
3912*f6217f89SApple OSS Distributions        <field
3913*f6217f89SApple OSS Distributions           id="WnR_6_6"
3914*f6217f89SApple OSS Distributions           is_variable_length="False"
3915*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3916*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3918*f6217f89SApple OSS Distributions           is_constant_value="False"
3919*f6217f89SApple OSS Distributions        >
3920*f6217f89SApple OSS Distributions          <field_name>WnR</field_name>
3921*f6217f89SApple OSS Distributions        <field_msb>6</field_msb>
3922*f6217f89SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*f6217f89SApple OSS Distributions        <field_description order="before">
3924*f6217f89SApple OSS Distributions
3925*f6217f89SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*f6217f89SApple OSS Distributions
3927*f6217f89SApple OSS Distributions        </field_description>
3928*f6217f89SApple OSS Distributions        <field_values>
3929*f6217f89SApple OSS Distributions
3930*f6217f89SApple OSS Distributions
3931*f6217f89SApple OSS Distributions                <field_value_instance>
3932*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
3933*f6217f89SApple OSS Distributions        <field_value_description>
3934*f6217f89SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*f6217f89SApple OSS Distributions</field_value_description>
3936*f6217f89SApple OSS Distributions    </field_value_instance>
3937*f6217f89SApple OSS Distributions                <field_value_instance>
3938*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
3939*f6217f89SApple OSS Distributions        <field_value_description>
3940*f6217f89SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*f6217f89SApple OSS Distributions</field_value_description>
3942*f6217f89SApple OSS Distributions    </field_value_instance>
3943*f6217f89SApple OSS Distributions        </field_values>
3944*f6217f89SApple OSS Distributions            <field_description order="after">
3945*f6217f89SApple OSS Distributions
3946*f6217f89SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*f6217f89SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*f6217f89SApple OSS Distributions<list type="unordered">
3950*f6217f89SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*f6217f89SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*f6217f89SApple OSS Distributions</listitem></list>
3953*f6217f89SApple OSS Distributions
3954*f6217f89SApple OSS Distributions            </field_description>
3955*f6217f89SApple OSS Distributions          <field_resets>
3956*f6217f89SApple OSS Distributions
3957*f6217f89SApple OSS Distributions    <field_reset>
3958*f6217f89SApple OSS Distributions
3959*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*f6217f89SApple OSS Distributions
3961*f6217f89SApple OSS Distributions    </field_reset>
3962*f6217f89SApple OSS Distributions</field_resets>
3963*f6217f89SApple OSS Distributions      </field>
3964*f6217f89SApple OSS Distributions        <field
3965*f6217f89SApple OSS Distributions           id="DFSC_5_0"
3966*f6217f89SApple OSS Distributions           is_variable_length="False"
3967*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
3968*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
3970*f6217f89SApple OSS Distributions           is_constant_value="False"
3971*f6217f89SApple OSS Distributions        >
3972*f6217f89SApple OSS Distributions          <field_name>DFSC</field_name>
3973*f6217f89SApple OSS Distributions        <field_msb>5</field_msb>
3974*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*f6217f89SApple OSS Distributions        <field_description order="before">
3976*f6217f89SApple OSS Distributions
3977*f6217f89SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*f6217f89SApple OSS Distributions
3979*f6217f89SApple OSS Distributions        </field_description>
3980*f6217f89SApple OSS Distributions        <field_values>
3981*f6217f89SApple OSS Distributions
3982*f6217f89SApple OSS Distributions
3983*f6217f89SApple OSS Distributions                <field_value_instance>
3984*f6217f89SApple OSS Distributions            <field_value>0b000000</field_value>
3985*f6217f89SApple OSS Distributions        <field_value_description>
3986*f6217f89SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*f6217f89SApple OSS Distributions</field_value_description>
3988*f6217f89SApple OSS Distributions    </field_value_instance>
3989*f6217f89SApple OSS Distributions                <field_value_instance>
3990*f6217f89SApple OSS Distributions            <field_value>0b000001</field_value>
3991*f6217f89SApple OSS Distributions        <field_value_description>
3992*f6217f89SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*f6217f89SApple OSS Distributions</field_value_description>
3994*f6217f89SApple OSS Distributions    </field_value_instance>
3995*f6217f89SApple OSS Distributions                <field_value_instance>
3996*f6217f89SApple OSS Distributions            <field_value>0b000010</field_value>
3997*f6217f89SApple OSS Distributions        <field_value_description>
3998*f6217f89SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*f6217f89SApple OSS Distributions</field_value_description>
4000*f6217f89SApple OSS Distributions    </field_value_instance>
4001*f6217f89SApple OSS Distributions                <field_value_instance>
4002*f6217f89SApple OSS Distributions            <field_value>0b000011</field_value>
4003*f6217f89SApple OSS Distributions        <field_value_description>
4004*f6217f89SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*f6217f89SApple OSS Distributions</field_value_description>
4006*f6217f89SApple OSS Distributions    </field_value_instance>
4007*f6217f89SApple OSS Distributions                <field_value_instance>
4008*f6217f89SApple OSS Distributions            <field_value>0b000100</field_value>
4009*f6217f89SApple OSS Distributions        <field_value_description>
4010*f6217f89SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*f6217f89SApple OSS Distributions</field_value_description>
4012*f6217f89SApple OSS Distributions    </field_value_instance>
4013*f6217f89SApple OSS Distributions                <field_value_instance>
4014*f6217f89SApple OSS Distributions            <field_value>0b000101</field_value>
4015*f6217f89SApple OSS Distributions        <field_value_description>
4016*f6217f89SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*f6217f89SApple OSS Distributions</field_value_description>
4018*f6217f89SApple OSS Distributions    </field_value_instance>
4019*f6217f89SApple OSS Distributions                <field_value_instance>
4020*f6217f89SApple OSS Distributions            <field_value>0b000110</field_value>
4021*f6217f89SApple OSS Distributions        <field_value_description>
4022*f6217f89SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*f6217f89SApple OSS Distributions</field_value_description>
4024*f6217f89SApple OSS Distributions    </field_value_instance>
4025*f6217f89SApple OSS Distributions                <field_value_instance>
4026*f6217f89SApple OSS Distributions            <field_value>0b000111</field_value>
4027*f6217f89SApple OSS Distributions        <field_value_description>
4028*f6217f89SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*f6217f89SApple OSS Distributions</field_value_description>
4030*f6217f89SApple OSS Distributions    </field_value_instance>
4031*f6217f89SApple OSS Distributions                <field_value_instance>
4032*f6217f89SApple OSS Distributions            <field_value>0b001001</field_value>
4033*f6217f89SApple OSS Distributions        <field_value_description>
4034*f6217f89SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*f6217f89SApple OSS Distributions</field_value_description>
4036*f6217f89SApple OSS Distributions    </field_value_instance>
4037*f6217f89SApple OSS Distributions                <field_value_instance>
4038*f6217f89SApple OSS Distributions            <field_value>0b001010</field_value>
4039*f6217f89SApple OSS Distributions        <field_value_description>
4040*f6217f89SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*f6217f89SApple OSS Distributions</field_value_description>
4042*f6217f89SApple OSS Distributions    </field_value_instance>
4043*f6217f89SApple OSS Distributions                <field_value_instance>
4044*f6217f89SApple OSS Distributions            <field_value>0b001011</field_value>
4045*f6217f89SApple OSS Distributions        <field_value_description>
4046*f6217f89SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*f6217f89SApple OSS Distributions</field_value_description>
4048*f6217f89SApple OSS Distributions    </field_value_instance>
4049*f6217f89SApple OSS Distributions                <field_value_instance>
4050*f6217f89SApple OSS Distributions            <field_value>0b001101</field_value>
4051*f6217f89SApple OSS Distributions        <field_value_description>
4052*f6217f89SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*f6217f89SApple OSS Distributions</field_value_description>
4054*f6217f89SApple OSS Distributions    </field_value_instance>
4055*f6217f89SApple OSS Distributions                <field_value_instance>
4056*f6217f89SApple OSS Distributions            <field_value>0b001110</field_value>
4057*f6217f89SApple OSS Distributions        <field_value_description>
4058*f6217f89SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*f6217f89SApple OSS Distributions</field_value_description>
4060*f6217f89SApple OSS Distributions    </field_value_instance>
4061*f6217f89SApple OSS Distributions                <field_value_instance>
4062*f6217f89SApple OSS Distributions            <field_value>0b001111</field_value>
4063*f6217f89SApple OSS Distributions        <field_value_description>
4064*f6217f89SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*f6217f89SApple OSS Distributions</field_value_description>
4066*f6217f89SApple OSS Distributions    </field_value_instance>
4067*f6217f89SApple OSS Distributions                <field_value_instance>
4068*f6217f89SApple OSS Distributions            <field_value>0b010000</field_value>
4069*f6217f89SApple OSS Distributions        <field_value_description>
4070*f6217f89SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*f6217f89SApple OSS Distributions</field_value_description>
4072*f6217f89SApple OSS Distributions    </field_value_instance>
4073*f6217f89SApple OSS Distributions                <field_value_instance>
4074*f6217f89SApple OSS Distributions            <field_value>0b010001</field_value>
4075*f6217f89SApple OSS Distributions        <field_value_description>
4076*f6217f89SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*f6217f89SApple OSS Distributions</field_value_description>
4078*f6217f89SApple OSS Distributions    </field_value_instance>
4079*f6217f89SApple OSS Distributions                <field_value_instance>
4080*f6217f89SApple OSS Distributions            <field_value>0b010100</field_value>
4081*f6217f89SApple OSS Distributions        <field_value_description>
4082*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*f6217f89SApple OSS Distributions</field_value_description>
4084*f6217f89SApple OSS Distributions    </field_value_instance>
4085*f6217f89SApple OSS Distributions                <field_value_instance>
4086*f6217f89SApple OSS Distributions            <field_value>0b010101</field_value>
4087*f6217f89SApple OSS Distributions        <field_value_description>
4088*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*f6217f89SApple OSS Distributions</field_value_description>
4090*f6217f89SApple OSS Distributions    </field_value_instance>
4091*f6217f89SApple OSS Distributions                <field_value_instance>
4092*f6217f89SApple OSS Distributions            <field_value>0b010110</field_value>
4093*f6217f89SApple OSS Distributions        <field_value_description>
4094*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*f6217f89SApple OSS Distributions</field_value_description>
4096*f6217f89SApple OSS Distributions    </field_value_instance>
4097*f6217f89SApple OSS Distributions                <field_value_instance>
4098*f6217f89SApple OSS Distributions            <field_value>0b010111</field_value>
4099*f6217f89SApple OSS Distributions        <field_value_description>
4100*f6217f89SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*f6217f89SApple OSS Distributions</field_value_description>
4102*f6217f89SApple OSS Distributions    </field_value_instance>
4103*f6217f89SApple OSS Distributions                <field_value_instance>
4104*f6217f89SApple OSS Distributions            <field_value>0b011000</field_value>
4105*f6217f89SApple OSS Distributions        <field_value_description>
4106*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*f6217f89SApple OSS Distributions</field_value_description>
4108*f6217f89SApple OSS Distributions    </field_value_instance>
4109*f6217f89SApple OSS Distributions                <field_value_instance>
4110*f6217f89SApple OSS Distributions            <field_value>0b011100</field_value>
4111*f6217f89SApple OSS Distributions        <field_value_description>
4112*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*f6217f89SApple OSS Distributions</field_value_description>
4114*f6217f89SApple OSS Distributions    </field_value_instance>
4115*f6217f89SApple OSS Distributions                <field_value_instance>
4116*f6217f89SApple OSS Distributions            <field_value>0b011101</field_value>
4117*f6217f89SApple OSS Distributions        <field_value_description>
4118*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*f6217f89SApple OSS Distributions</field_value_description>
4120*f6217f89SApple OSS Distributions    </field_value_instance>
4121*f6217f89SApple OSS Distributions                <field_value_instance>
4122*f6217f89SApple OSS Distributions            <field_value>0b011110</field_value>
4123*f6217f89SApple OSS Distributions        <field_value_description>
4124*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*f6217f89SApple OSS Distributions</field_value_description>
4126*f6217f89SApple OSS Distributions    </field_value_instance>
4127*f6217f89SApple OSS Distributions                <field_value_instance>
4128*f6217f89SApple OSS Distributions            <field_value>0b011111</field_value>
4129*f6217f89SApple OSS Distributions        <field_value_description>
4130*f6217f89SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*f6217f89SApple OSS Distributions</field_value_description>
4132*f6217f89SApple OSS Distributions    </field_value_instance>
4133*f6217f89SApple OSS Distributions                <field_value_instance>
4134*f6217f89SApple OSS Distributions            <field_value>0b100001</field_value>
4135*f6217f89SApple OSS Distributions        <field_value_description>
4136*f6217f89SApple OSS Distributions  <para>Alignment fault.</para>
4137*f6217f89SApple OSS Distributions</field_value_description>
4138*f6217f89SApple OSS Distributions    </field_value_instance>
4139*f6217f89SApple OSS Distributions                <field_value_instance>
4140*f6217f89SApple OSS Distributions            <field_value>0b110000</field_value>
4141*f6217f89SApple OSS Distributions        <field_value_description>
4142*f6217f89SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*f6217f89SApple OSS Distributions</field_value_description>
4144*f6217f89SApple OSS Distributions    </field_value_instance>
4145*f6217f89SApple OSS Distributions                <field_value_instance>
4146*f6217f89SApple OSS Distributions            <field_value>0b110001</field_value>
4147*f6217f89SApple OSS Distributions        <field_value_description>
4148*f6217f89SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*f6217f89SApple OSS Distributions</field_value_description>
4150*f6217f89SApple OSS Distributions    </field_value_instance>
4151*f6217f89SApple OSS Distributions                <field_value_instance>
4152*f6217f89SApple OSS Distributions            <field_value>0b110100</field_value>
4153*f6217f89SApple OSS Distributions        <field_value_description>
4154*f6217f89SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*f6217f89SApple OSS Distributions</field_value_description>
4156*f6217f89SApple OSS Distributions    </field_value_instance>
4157*f6217f89SApple OSS Distributions                <field_value_instance>
4158*f6217f89SApple OSS Distributions            <field_value>0b110101</field_value>
4159*f6217f89SApple OSS Distributions        <field_value_description>
4160*f6217f89SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*f6217f89SApple OSS Distributions</field_value_description>
4162*f6217f89SApple OSS Distributions    </field_value_instance>
4163*f6217f89SApple OSS Distributions                <field_value_instance>
4164*f6217f89SApple OSS Distributions            <field_value>0b111101</field_value>
4165*f6217f89SApple OSS Distributions        <field_value_description>
4166*f6217f89SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*f6217f89SApple OSS Distributions</field_value_description>
4168*f6217f89SApple OSS Distributions    </field_value_instance>
4169*f6217f89SApple OSS Distributions                <field_value_instance>
4170*f6217f89SApple OSS Distributions            <field_value>0b111110</field_value>
4171*f6217f89SApple OSS Distributions        <field_value_description>
4172*f6217f89SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*f6217f89SApple OSS Distributions</field_value_description>
4174*f6217f89SApple OSS Distributions    </field_value_instance>
4175*f6217f89SApple OSS Distributions        </field_values>
4176*f6217f89SApple OSS Distributions            <field_description order="after">
4177*f6217f89SApple OSS Distributions
4178*f6217f89SApple OSS Distributions  <para>All other values are reserved.</para>
4179*f6217f89SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*f6217f89SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*f6217f89SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*f6217f89SApple OSS Distributions
4183*f6217f89SApple OSS Distributions            </field_description>
4184*f6217f89SApple OSS Distributions          <field_resets>
4185*f6217f89SApple OSS Distributions
4186*f6217f89SApple OSS Distributions    <field_reset>
4187*f6217f89SApple OSS Distributions
4188*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*f6217f89SApple OSS Distributions
4190*f6217f89SApple OSS Distributions    </field_reset>
4191*f6217f89SApple OSS Distributions</field_resets>
4192*f6217f89SApple OSS Distributions      </field>
4193*f6217f89SApple OSS Distributions    <text_after_fields>
4194*f6217f89SApple OSS Distributions
4195*f6217f89SApple OSS Distributions
4196*f6217f89SApple OSS Distributions
4197*f6217f89SApple OSS Distributions    </text_after_fields>
4198*f6217f89SApple OSS Distributions  </fields>
4199*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
4200*f6217f89SApple OSS Distributions
4201*f6217f89SApple OSS Distributions
4202*f6217f89SApple OSS Distributions
4203*f6217f89SApple OSS Distributions
4204*f6217f89SApple OSS Distributions
4205*f6217f89SApple OSS Distributions
4206*f6217f89SApple OSS Distributions
4207*f6217f89SApple OSS Distributions
4208*f6217f89SApple OSS Distributions
4209*f6217f89SApple OSS Distributions
4210*f6217f89SApple OSS Distributions
4211*f6217f89SApple OSS Distributions
4212*f6217f89SApple OSS Distributions
4213*f6217f89SApple OSS Distributions
4214*f6217f89SApple OSS Distributions
4215*f6217f89SApple OSS Distributions
4216*f6217f89SApple OSS Distributions
4217*f6217f89SApple OSS Distributions
4218*f6217f89SApple OSS Distributions
4219*f6217f89SApple OSS Distributions
4220*f6217f89SApple OSS Distributions
4221*f6217f89SApple OSS Distributions
4222*f6217f89SApple OSS Distributions
4223*f6217f89SApple OSS Distributions
4224*f6217f89SApple OSS Distributions
4225*f6217f89SApple OSS Distributions
4226*f6217f89SApple OSS Distributions
4227*f6217f89SApple OSS Distributions
4228*f6217f89SApple OSS Distributions
4229*f6217f89SApple OSS Distributions
4230*f6217f89SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*f6217f89SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*f6217f89SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*f6217f89SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*f6217f89SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*f6217f89SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*f6217f89SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*f6217f89SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*f6217f89SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*f6217f89SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*f6217f89SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*f6217f89SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*f6217f89SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*f6217f89SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*f6217f89SApple OSS Distributions    </reg_fieldset>
4245*f6217f89SApple OSS Distributions            </partial_fieldset>
4246*f6217f89SApple OSS Distributions            <partial_fieldset>
4247*f6217f89SApple OSS Distributions              <fields length="25">
4248*f6217f89SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*f6217f89SApple OSS Distributions    <text_before_fields>
4250*f6217f89SApple OSS Distributions
4251*f6217f89SApple OSS Distributions
4252*f6217f89SApple OSS Distributions
4253*f6217f89SApple OSS Distributions    </text_before_fields>
4254*f6217f89SApple OSS Distributions
4255*f6217f89SApple OSS Distributions        <field
4256*f6217f89SApple OSS Distributions           id="0_24_24"
4257*f6217f89SApple OSS Distributions           is_variable_length="False"
4258*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4259*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4261*f6217f89SApple OSS Distributions           is_constant_value="False"
4262*f6217f89SApple OSS Distributions           rwtype="RES0"
4263*f6217f89SApple OSS Distributions        >
4264*f6217f89SApple OSS Distributions          <field_name>0</field_name>
4265*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
4266*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*f6217f89SApple OSS Distributions        <field_description order="before">
4268*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*f6217f89SApple OSS Distributions        </field_description>
4270*f6217f89SApple OSS Distributions        <field_values>
4271*f6217f89SApple OSS Distributions        </field_values>
4272*f6217f89SApple OSS Distributions      </field>
4273*f6217f89SApple OSS Distributions        <field
4274*f6217f89SApple OSS Distributions           id="TFV_23_23"
4275*f6217f89SApple OSS Distributions           is_variable_length="False"
4276*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4277*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4279*f6217f89SApple OSS Distributions           is_constant_value="False"
4280*f6217f89SApple OSS Distributions        >
4281*f6217f89SApple OSS Distributions          <field_name>TFV</field_name>
4282*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
4283*f6217f89SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*f6217f89SApple OSS Distributions        <field_description order="before">
4285*f6217f89SApple OSS Distributions
4286*f6217f89SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*f6217f89SApple OSS Distributions
4288*f6217f89SApple OSS Distributions        </field_description>
4289*f6217f89SApple OSS Distributions        <field_values>
4290*f6217f89SApple OSS Distributions
4291*f6217f89SApple OSS Distributions
4292*f6217f89SApple OSS Distributions                <field_value_instance>
4293*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4294*f6217f89SApple OSS Distributions        <field_value_description>
4295*f6217f89SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*f6217f89SApple OSS Distributions</field_value_description>
4297*f6217f89SApple OSS Distributions    </field_value_instance>
4298*f6217f89SApple OSS Distributions                <field_value_instance>
4299*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4300*f6217f89SApple OSS Distributions        <field_value_description>
4301*f6217f89SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*f6217f89SApple OSS Distributions</field_value_description>
4303*f6217f89SApple OSS Distributions    </field_value_instance>
4304*f6217f89SApple OSS Distributions        </field_values>
4305*f6217f89SApple OSS Distributions            <field_description order="after">
4306*f6217f89SApple OSS Distributions
4307*f6217f89SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*f6217f89SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*f6217f89SApple OSS Distributions
4310*f6217f89SApple OSS Distributions            </field_description>
4311*f6217f89SApple OSS Distributions          <field_resets>
4312*f6217f89SApple OSS Distributions
4313*f6217f89SApple OSS Distributions    <field_reset>
4314*f6217f89SApple OSS Distributions
4315*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*f6217f89SApple OSS Distributions
4317*f6217f89SApple OSS Distributions    </field_reset>
4318*f6217f89SApple OSS Distributions</field_resets>
4319*f6217f89SApple OSS Distributions      </field>
4320*f6217f89SApple OSS Distributions        <field
4321*f6217f89SApple OSS Distributions           id="0_22_11"
4322*f6217f89SApple OSS Distributions           is_variable_length="False"
4323*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4324*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4326*f6217f89SApple OSS Distributions           is_constant_value="False"
4327*f6217f89SApple OSS Distributions           rwtype="RES0"
4328*f6217f89SApple OSS Distributions        >
4329*f6217f89SApple OSS Distributions          <field_name>0</field_name>
4330*f6217f89SApple OSS Distributions        <field_msb>22</field_msb>
4331*f6217f89SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*f6217f89SApple OSS Distributions        <field_description order="before">
4333*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*f6217f89SApple OSS Distributions        </field_description>
4335*f6217f89SApple OSS Distributions        <field_values>
4336*f6217f89SApple OSS Distributions        </field_values>
4337*f6217f89SApple OSS Distributions      </field>
4338*f6217f89SApple OSS Distributions        <field
4339*f6217f89SApple OSS Distributions           id="VECITR_10_8"
4340*f6217f89SApple OSS Distributions           is_variable_length="False"
4341*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4342*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4344*f6217f89SApple OSS Distributions           is_constant_value="False"
4345*f6217f89SApple OSS Distributions        >
4346*f6217f89SApple OSS Distributions          <field_name>VECITR</field_name>
4347*f6217f89SApple OSS Distributions        <field_msb>10</field_msb>
4348*f6217f89SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*f6217f89SApple OSS Distributions        <field_description order="before">
4350*f6217f89SApple OSS Distributions
4351*f6217f89SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*f6217f89SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*f6217f89SApple OSS Distributions
4354*f6217f89SApple OSS Distributions        </field_description>
4355*f6217f89SApple OSS Distributions        <field_values>
4356*f6217f89SApple OSS Distributions
4357*f6217f89SApple OSS Distributions
4358*f6217f89SApple OSS Distributions        </field_values>
4359*f6217f89SApple OSS Distributions          <field_resets>
4360*f6217f89SApple OSS Distributions
4361*f6217f89SApple OSS Distributions    <field_reset>
4362*f6217f89SApple OSS Distributions
4363*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*f6217f89SApple OSS Distributions
4365*f6217f89SApple OSS Distributions    </field_reset>
4366*f6217f89SApple OSS Distributions</field_resets>
4367*f6217f89SApple OSS Distributions      </field>
4368*f6217f89SApple OSS Distributions        <field
4369*f6217f89SApple OSS Distributions           id="IDF_7_7"
4370*f6217f89SApple OSS Distributions           is_variable_length="False"
4371*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4372*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4374*f6217f89SApple OSS Distributions           is_constant_value="False"
4375*f6217f89SApple OSS Distributions        >
4376*f6217f89SApple OSS Distributions          <field_name>IDF</field_name>
4377*f6217f89SApple OSS Distributions        <field_msb>7</field_msb>
4378*f6217f89SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*f6217f89SApple OSS Distributions        <field_description order="before">
4380*f6217f89SApple OSS Distributions
4381*f6217f89SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*f6217f89SApple OSS Distributions
4383*f6217f89SApple OSS Distributions        </field_description>
4384*f6217f89SApple OSS Distributions        <field_values>
4385*f6217f89SApple OSS Distributions
4386*f6217f89SApple OSS Distributions
4387*f6217f89SApple OSS Distributions                <field_value_instance>
4388*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4389*f6217f89SApple OSS Distributions        <field_value_description>
4390*f6217f89SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*f6217f89SApple OSS Distributions</field_value_description>
4392*f6217f89SApple OSS Distributions    </field_value_instance>
4393*f6217f89SApple OSS Distributions                <field_value_instance>
4394*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4395*f6217f89SApple OSS Distributions        <field_value_description>
4396*f6217f89SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*f6217f89SApple OSS Distributions</field_value_description>
4398*f6217f89SApple OSS Distributions    </field_value_instance>
4399*f6217f89SApple OSS Distributions        </field_values>
4400*f6217f89SApple OSS Distributions          <field_resets>
4401*f6217f89SApple OSS Distributions
4402*f6217f89SApple OSS Distributions    <field_reset>
4403*f6217f89SApple OSS Distributions
4404*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*f6217f89SApple OSS Distributions
4406*f6217f89SApple OSS Distributions    </field_reset>
4407*f6217f89SApple OSS Distributions</field_resets>
4408*f6217f89SApple OSS Distributions      </field>
4409*f6217f89SApple OSS Distributions        <field
4410*f6217f89SApple OSS Distributions           id="0_6_5"
4411*f6217f89SApple OSS Distributions           is_variable_length="False"
4412*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4413*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4415*f6217f89SApple OSS Distributions           is_constant_value="False"
4416*f6217f89SApple OSS Distributions           rwtype="RES0"
4417*f6217f89SApple OSS Distributions        >
4418*f6217f89SApple OSS Distributions          <field_name>0</field_name>
4419*f6217f89SApple OSS Distributions        <field_msb>6</field_msb>
4420*f6217f89SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*f6217f89SApple OSS Distributions        <field_description order="before">
4422*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*f6217f89SApple OSS Distributions        </field_description>
4424*f6217f89SApple OSS Distributions        <field_values>
4425*f6217f89SApple OSS Distributions        </field_values>
4426*f6217f89SApple OSS Distributions      </field>
4427*f6217f89SApple OSS Distributions        <field
4428*f6217f89SApple OSS Distributions           id="IXF_4_4"
4429*f6217f89SApple OSS Distributions           is_variable_length="False"
4430*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4431*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4433*f6217f89SApple OSS Distributions           is_constant_value="False"
4434*f6217f89SApple OSS Distributions        >
4435*f6217f89SApple OSS Distributions          <field_name>IXF</field_name>
4436*f6217f89SApple OSS Distributions        <field_msb>4</field_msb>
4437*f6217f89SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*f6217f89SApple OSS Distributions        <field_description order="before">
4439*f6217f89SApple OSS Distributions
4440*f6217f89SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*f6217f89SApple OSS Distributions
4442*f6217f89SApple OSS Distributions        </field_description>
4443*f6217f89SApple OSS Distributions        <field_values>
4444*f6217f89SApple OSS Distributions
4445*f6217f89SApple OSS Distributions
4446*f6217f89SApple OSS Distributions                <field_value_instance>
4447*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4448*f6217f89SApple OSS Distributions        <field_value_description>
4449*f6217f89SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*f6217f89SApple OSS Distributions</field_value_description>
4451*f6217f89SApple OSS Distributions    </field_value_instance>
4452*f6217f89SApple OSS Distributions                <field_value_instance>
4453*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4454*f6217f89SApple OSS Distributions        <field_value_description>
4455*f6217f89SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*f6217f89SApple OSS Distributions</field_value_description>
4457*f6217f89SApple OSS Distributions    </field_value_instance>
4458*f6217f89SApple OSS Distributions        </field_values>
4459*f6217f89SApple OSS Distributions          <field_resets>
4460*f6217f89SApple OSS Distributions
4461*f6217f89SApple OSS Distributions    <field_reset>
4462*f6217f89SApple OSS Distributions
4463*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*f6217f89SApple OSS Distributions
4465*f6217f89SApple OSS Distributions    </field_reset>
4466*f6217f89SApple OSS Distributions</field_resets>
4467*f6217f89SApple OSS Distributions      </field>
4468*f6217f89SApple OSS Distributions        <field
4469*f6217f89SApple OSS Distributions           id="UFF_3_3"
4470*f6217f89SApple OSS Distributions           is_variable_length="False"
4471*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4472*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4474*f6217f89SApple OSS Distributions           is_constant_value="False"
4475*f6217f89SApple OSS Distributions        >
4476*f6217f89SApple OSS Distributions          <field_name>UFF</field_name>
4477*f6217f89SApple OSS Distributions        <field_msb>3</field_msb>
4478*f6217f89SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*f6217f89SApple OSS Distributions        <field_description order="before">
4480*f6217f89SApple OSS Distributions
4481*f6217f89SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*f6217f89SApple OSS Distributions
4483*f6217f89SApple OSS Distributions        </field_description>
4484*f6217f89SApple OSS Distributions        <field_values>
4485*f6217f89SApple OSS Distributions
4486*f6217f89SApple OSS Distributions
4487*f6217f89SApple OSS Distributions                <field_value_instance>
4488*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4489*f6217f89SApple OSS Distributions        <field_value_description>
4490*f6217f89SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*f6217f89SApple OSS Distributions</field_value_description>
4492*f6217f89SApple OSS Distributions    </field_value_instance>
4493*f6217f89SApple OSS Distributions                <field_value_instance>
4494*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4495*f6217f89SApple OSS Distributions        <field_value_description>
4496*f6217f89SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*f6217f89SApple OSS Distributions</field_value_description>
4498*f6217f89SApple OSS Distributions    </field_value_instance>
4499*f6217f89SApple OSS Distributions        </field_values>
4500*f6217f89SApple OSS Distributions          <field_resets>
4501*f6217f89SApple OSS Distributions
4502*f6217f89SApple OSS Distributions    <field_reset>
4503*f6217f89SApple OSS Distributions
4504*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*f6217f89SApple OSS Distributions
4506*f6217f89SApple OSS Distributions    </field_reset>
4507*f6217f89SApple OSS Distributions</field_resets>
4508*f6217f89SApple OSS Distributions      </field>
4509*f6217f89SApple OSS Distributions        <field
4510*f6217f89SApple OSS Distributions           id="OFF_2_2"
4511*f6217f89SApple OSS Distributions           is_variable_length="False"
4512*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4513*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4515*f6217f89SApple OSS Distributions           is_constant_value="False"
4516*f6217f89SApple OSS Distributions        >
4517*f6217f89SApple OSS Distributions          <field_name>OFF</field_name>
4518*f6217f89SApple OSS Distributions        <field_msb>2</field_msb>
4519*f6217f89SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*f6217f89SApple OSS Distributions        <field_description order="before">
4521*f6217f89SApple OSS Distributions
4522*f6217f89SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*f6217f89SApple OSS Distributions
4524*f6217f89SApple OSS Distributions        </field_description>
4525*f6217f89SApple OSS Distributions        <field_values>
4526*f6217f89SApple OSS Distributions
4527*f6217f89SApple OSS Distributions
4528*f6217f89SApple OSS Distributions                <field_value_instance>
4529*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4530*f6217f89SApple OSS Distributions        <field_value_description>
4531*f6217f89SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*f6217f89SApple OSS Distributions</field_value_description>
4533*f6217f89SApple OSS Distributions    </field_value_instance>
4534*f6217f89SApple OSS Distributions                <field_value_instance>
4535*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4536*f6217f89SApple OSS Distributions        <field_value_description>
4537*f6217f89SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*f6217f89SApple OSS Distributions</field_value_description>
4539*f6217f89SApple OSS Distributions    </field_value_instance>
4540*f6217f89SApple OSS Distributions        </field_values>
4541*f6217f89SApple OSS Distributions          <field_resets>
4542*f6217f89SApple OSS Distributions
4543*f6217f89SApple OSS Distributions    <field_reset>
4544*f6217f89SApple OSS Distributions
4545*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*f6217f89SApple OSS Distributions
4547*f6217f89SApple OSS Distributions    </field_reset>
4548*f6217f89SApple OSS Distributions</field_resets>
4549*f6217f89SApple OSS Distributions      </field>
4550*f6217f89SApple OSS Distributions        <field
4551*f6217f89SApple OSS Distributions           id="DZF_1_1"
4552*f6217f89SApple OSS Distributions           is_variable_length="False"
4553*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4554*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4556*f6217f89SApple OSS Distributions           is_constant_value="False"
4557*f6217f89SApple OSS Distributions        >
4558*f6217f89SApple OSS Distributions          <field_name>DZF</field_name>
4559*f6217f89SApple OSS Distributions        <field_msb>1</field_msb>
4560*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*f6217f89SApple OSS Distributions        <field_description order="before">
4562*f6217f89SApple OSS Distributions
4563*f6217f89SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*f6217f89SApple OSS Distributions
4565*f6217f89SApple OSS Distributions        </field_description>
4566*f6217f89SApple OSS Distributions        <field_values>
4567*f6217f89SApple OSS Distributions
4568*f6217f89SApple OSS Distributions
4569*f6217f89SApple OSS Distributions                <field_value_instance>
4570*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4571*f6217f89SApple OSS Distributions        <field_value_description>
4572*f6217f89SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*f6217f89SApple OSS Distributions</field_value_description>
4574*f6217f89SApple OSS Distributions    </field_value_instance>
4575*f6217f89SApple OSS Distributions                <field_value_instance>
4576*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4577*f6217f89SApple OSS Distributions        <field_value_description>
4578*f6217f89SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*f6217f89SApple OSS Distributions</field_value_description>
4580*f6217f89SApple OSS Distributions    </field_value_instance>
4581*f6217f89SApple OSS Distributions        </field_values>
4582*f6217f89SApple OSS Distributions          <field_resets>
4583*f6217f89SApple OSS Distributions
4584*f6217f89SApple OSS Distributions    <field_reset>
4585*f6217f89SApple OSS Distributions
4586*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*f6217f89SApple OSS Distributions
4588*f6217f89SApple OSS Distributions    </field_reset>
4589*f6217f89SApple OSS Distributions</field_resets>
4590*f6217f89SApple OSS Distributions      </field>
4591*f6217f89SApple OSS Distributions        <field
4592*f6217f89SApple OSS Distributions           id="IOF_0_0"
4593*f6217f89SApple OSS Distributions           is_variable_length="False"
4594*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4595*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4597*f6217f89SApple OSS Distributions           is_constant_value="False"
4598*f6217f89SApple OSS Distributions        >
4599*f6217f89SApple OSS Distributions          <field_name>IOF</field_name>
4600*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
4601*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*f6217f89SApple OSS Distributions        <field_description order="before">
4603*f6217f89SApple OSS Distributions
4604*f6217f89SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*f6217f89SApple OSS Distributions
4606*f6217f89SApple OSS Distributions        </field_description>
4607*f6217f89SApple OSS Distributions        <field_values>
4608*f6217f89SApple OSS Distributions
4609*f6217f89SApple OSS Distributions
4610*f6217f89SApple OSS Distributions                <field_value_instance>
4611*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4612*f6217f89SApple OSS Distributions        <field_value_description>
4613*f6217f89SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*f6217f89SApple OSS Distributions</field_value_description>
4615*f6217f89SApple OSS Distributions    </field_value_instance>
4616*f6217f89SApple OSS Distributions                <field_value_instance>
4617*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4618*f6217f89SApple OSS Distributions        <field_value_description>
4619*f6217f89SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*f6217f89SApple OSS Distributions</field_value_description>
4621*f6217f89SApple OSS Distributions    </field_value_instance>
4622*f6217f89SApple OSS Distributions        </field_values>
4623*f6217f89SApple OSS Distributions          <field_resets>
4624*f6217f89SApple OSS Distributions
4625*f6217f89SApple OSS Distributions    <field_reset>
4626*f6217f89SApple OSS Distributions
4627*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*f6217f89SApple OSS Distributions
4629*f6217f89SApple OSS Distributions    </field_reset>
4630*f6217f89SApple OSS Distributions</field_resets>
4631*f6217f89SApple OSS Distributions      </field>
4632*f6217f89SApple OSS Distributions    <text_after_fields>
4633*f6217f89SApple OSS Distributions
4634*f6217f89SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*f6217f89SApple OSS Distributions<list type="unordered">
4636*f6217f89SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*f6217f89SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*f6217f89SApple OSS Distributions</listitem></list>
4639*f6217f89SApple OSS Distributions
4640*f6217f89SApple OSS Distributions    </text_after_fields>
4641*f6217f89SApple OSS Distributions  </fields>
4642*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
4643*f6217f89SApple OSS Distributions
4644*f6217f89SApple OSS Distributions
4645*f6217f89SApple OSS Distributions
4646*f6217f89SApple OSS Distributions
4647*f6217f89SApple OSS Distributions
4648*f6217f89SApple OSS Distributions
4649*f6217f89SApple OSS Distributions
4650*f6217f89SApple OSS Distributions
4651*f6217f89SApple OSS Distributions
4652*f6217f89SApple OSS Distributions
4653*f6217f89SApple OSS Distributions
4654*f6217f89SApple OSS Distributions
4655*f6217f89SApple OSS Distributions
4656*f6217f89SApple OSS Distributions
4657*f6217f89SApple OSS Distributions
4658*f6217f89SApple OSS Distributions
4659*f6217f89SApple OSS Distributions
4660*f6217f89SApple OSS Distributions
4661*f6217f89SApple OSS Distributions
4662*f6217f89SApple OSS Distributions
4663*f6217f89SApple OSS Distributions
4664*f6217f89SApple OSS Distributions
4665*f6217f89SApple OSS Distributions
4666*f6217f89SApple OSS Distributions
4667*f6217f89SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*f6217f89SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*f6217f89SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*f6217f89SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*f6217f89SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*f6217f89SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*f6217f89SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*f6217f89SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*f6217f89SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*f6217f89SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*f6217f89SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*f6217f89SApple OSS Distributions    </reg_fieldset>
4679*f6217f89SApple OSS Distributions            </partial_fieldset>
4680*f6217f89SApple OSS Distributions            <partial_fieldset>
4681*f6217f89SApple OSS Distributions              <fields length="25">
4682*f6217f89SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*f6217f89SApple OSS Distributions    <text_before_fields>
4684*f6217f89SApple OSS Distributions
4685*f6217f89SApple OSS Distributions
4686*f6217f89SApple OSS Distributions
4687*f6217f89SApple OSS Distributions    </text_before_fields>
4688*f6217f89SApple OSS Distributions
4689*f6217f89SApple OSS Distributions        <field
4690*f6217f89SApple OSS Distributions           id="IDS_24_24"
4691*f6217f89SApple OSS Distributions           is_variable_length="False"
4692*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4693*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4695*f6217f89SApple OSS Distributions           is_constant_value="False"
4696*f6217f89SApple OSS Distributions        >
4697*f6217f89SApple OSS Distributions          <field_name>IDS</field_name>
4698*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
4699*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*f6217f89SApple OSS Distributions        <field_description order="before">
4701*f6217f89SApple OSS Distributions
4702*f6217f89SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*f6217f89SApple OSS Distributions
4704*f6217f89SApple OSS Distributions        </field_description>
4705*f6217f89SApple OSS Distributions        <field_values>
4706*f6217f89SApple OSS Distributions
4707*f6217f89SApple OSS Distributions
4708*f6217f89SApple OSS Distributions                <field_value_instance>
4709*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4710*f6217f89SApple OSS Distributions        <field_value_description>
4711*f6217f89SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*f6217f89SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*f6217f89SApple OSS Distributions</field_value_description>
4714*f6217f89SApple OSS Distributions    </field_value_instance>
4715*f6217f89SApple OSS Distributions                <field_value_instance>
4716*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4717*f6217f89SApple OSS Distributions        <field_value_description>
4718*f6217f89SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*f6217f89SApple OSS Distributions</field_value_description>
4720*f6217f89SApple OSS Distributions    </field_value_instance>
4721*f6217f89SApple OSS Distributions        </field_values>
4722*f6217f89SApple OSS Distributions            <field_description order="after">
4723*f6217f89SApple OSS Distributions
4724*f6217f89SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*f6217f89SApple OSS Distributions
4726*f6217f89SApple OSS Distributions            </field_description>
4727*f6217f89SApple OSS Distributions          <field_resets>
4728*f6217f89SApple OSS Distributions
4729*f6217f89SApple OSS Distributions    <field_reset>
4730*f6217f89SApple OSS Distributions
4731*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*f6217f89SApple OSS Distributions
4733*f6217f89SApple OSS Distributions    </field_reset>
4734*f6217f89SApple OSS Distributions</field_resets>
4735*f6217f89SApple OSS Distributions      </field>
4736*f6217f89SApple OSS Distributions        <field
4737*f6217f89SApple OSS Distributions           id="0_23_14"
4738*f6217f89SApple OSS Distributions           is_variable_length="False"
4739*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4740*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4742*f6217f89SApple OSS Distributions           is_constant_value="False"
4743*f6217f89SApple OSS Distributions           rwtype="RES0"
4744*f6217f89SApple OSS Distributions        >
4745*f6217f89SApple OSS Distributions          <field_name>0</field_name>
4746*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
4747*f6217f89SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*f6217f89SApple OSS Distributions        <field_description order="before">
4749*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*f6217f89SApple OSS Distributions        </field_description>
4751*f6217f89SApple OSS Distributions        <field_values>
4752*f6217f89SApple OSS Distributions        </field_values>
4753*f6217f89SApple OSS Distributions      </field>
4754*f6217f89SApple OSS Distributions        <field
4755*f6217f89SApple OSS Distributions           id="IESB_13_13_1"
4756*f6217f89SApple OSS Distributions           is_variable_length="False"
4757*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4758*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4760*f6217f89SApple OSS Distributions           is_constant_value="False"
4761*f6217f89SApple OSS Distributions        >
4762*f6217f89SApple OSS Distributions          <field_name>IESB</field_name>
4763*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
4764*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*f6217f89SApple OSS Distributions        <field_description order="before">
4766*f6217f89SApple OSS Distributions
4767*f6217f89SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*f6217f89SApple OSS Distributions
4769*f6217f89SApple OSS Distributions        </field_description>
4770*f6217f89SApple OSS Distributions        <field_values>
4771*f6217f89SApple OSS Distributions
4772*f6217f89SApple OSS Distributions
4773*f6217f89SApple OSS Distributions                <field_value_instance>
4774*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
4775*f6217f89SApple OSS Distributions        <field_value_description>
4776*f6217f89SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*f6217f89SApple OSS Distributions</field_value_description>
4778*f6217f89SApple OSS Distributions    </field_value_instance>
4779*f6217f89SApple OSS Distributions                <field_value_instance>
4780*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
4781*f6217f89SApple OSS Distributions        <field_value_description>
4782*f6217f89SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*f6217f89SApple OSS Distributions</field_value_description>
4784*f6217f89SApple OSS Distributions    </field_value_instance>
4785*f6217f89SApple OSS Distributions        </field_values>
4786*f6217f89SApple OSS Distributions            <field_description order="after">
4787*f6217f89SApple OSS Distributions
4788*f6217f89SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*f6217f89SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*f6217f89SApple OSS Distributions
4791*f6217f89SApple OSS Distributions            </field_description>
4792*f6217f89SApple OSS Distributions          <field_resets>
4793*f6217f89SApple OSS Distributions
4794*f6217f89SApple OSS Distributions    <field_reset>
4795*f6217f89SApple OSS Distributions
4796*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*f6217f89SApple OSS Distributions
4798*f6217f89SApple OSS Distributions    </field_reset>
4799*f6217f89SApple OSS Distributions</field_resets>
4800*f6217f89SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*f6217f89SApple OSS Distributions      </field>
4802*f6217f89SApple OSS Distributions        <field
4803*f6217f89SApple OSS Distributions           id="0_13_13_2"
4804*f6217f89SApple OSS Distributions           is_variable_length="False"
4805*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4806*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4808*f6217f89SApple OSS Distributions           is_constant_value="False"
4809*f6217f89SApple OSS Distributions           rwtype="RES0"
4810*f6217f89SApple OSS Distributions        >
4811*f6217f89SApple OSS Distributions          <field_name>0</field_name>
4812*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
4813*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*f6217f89SApple OSS Distributions        <field_description order="before">
4815*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*f6217f89SApple OSS Distributions        </field_description>
4817*f6217f89SApple OSS Distributions        <field_values>
4818*f6217f89SApple OSS Distributions        </field_values>
4819*f6217f89SApple OSS Distributions      </field>
4820*f6217f89SApple OSS Distributions        <field
4821*f6217f89SApple OSS Distributions           id="AET_12_10"
4822*f6217f89SApple OSS Distributions           is_variable_length="False"
4823*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4824*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4826*f6217f89SApple OSS Distributions           is_constant_value="False"
4827*f6217f89SApple OSS Distributions        >
4828*f6217f89SApple OSS Distributions          <field_name>AET</field_name>
4829*f6217f89SApple OSS Distributions        <field_msb>12</field_msb>
4830*f6217f89SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*f6217f89SApple OSS Distributions        <field_description order="before">
4832*f6217f89SApple OSS Distributions
4833*f6217f89SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*f6217f89SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*f6217f89SApple OSS Distributions
4836*f6217f89SApple OSS Distributions        </field_description>
4837*f6217f89SApple OSS Distributions        <field_values>
4838*f6217f89SApple OSS Distributions
4839*f6217f89SApple OSS Distributions
4840*f6217f89SApple OSS Distributions                <field_value_instance>
4841*f6217f89SApple OSS Distributions            <field_value>0b000</field_value>
4842*f6217f89SApple OSS Distributions        <field_value_description>
4843*f6217f89SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*f6217f89SApple OSS Distributions</field_value_description>
4845*f6217f89SApple OSS Distributions    </field_value_instance>
4846*f6217f89SApple OSS Distributions                <field_value_instance>
4847*f6217f89SApple OSS Distributions            <field_value>0b001</field_value>
4848*f6217f89SApple OSS Distributions        <field_value_description>
4849*f6217f89SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*f6217f89SApple OSS Distributions</field_value_description>
4851*f6217f89SApple OSS Distributions    </field_value_instance>
4852*f6217f89SApple OSS Distributions                <field_value_instance>
4853*f6217f89SApple OSS Distributions            <field_value>0b010</field_value>
4854*f6217f89SApple OSS Distributions        <field_value_description>
4855*f6217f89SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*f6217f89SApple OSS Distributions</field_value_description>
4857*f6217f89SApple OSS Distributions    </field_value_instance>
4858*f6217f89SApple OSS Distributions                <field_value_instance>
4859*f6217f89SApple OSS Distributions            <field_value>0b011</field_value>
4860*f6217f89SApple OSS Distributions        <field_value_description>
4861*f6217f89SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*f6217f89SApple OSS Distributions</field_value_description>
4863*f6217f89SApple OSS Distributions    </field_value_instance>
4864*f6217f89SApple OSS Distributions                <field_value_instance>
4865*f6217f89SApple OSS Distributions            <field_value>0b110</field_value>
4866*f6217f89SApple OSS Distributions        <field_value_description>
4867*f6217f89SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*f6217f89SApple OSS Distributions</field_value_description>
4869*f6217f89SApple OSS Distributions    </field_value_instance>
4870*f6217f89SApple OSS Distributions        </field_values>
4871*f6217f89SApple OSS Distributions            <field_description order="after">
4872*f6217f89SApple OSS Distributions
4873*f6217f89SApple OSS Distributions  <para>All other values are reserved.</para>
4874*f6217f89SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*f6217f89SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*f6217f89SApple OSS Distributions<list type="unordered">
4877*f6217f89SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*f6217f89SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*f6217f89SApple OSS Distributions</listitem></list>
4880*f6217f89SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*f6217f89SApple OSS Distributions
4882*f6217f89SApple OSS Distributions            </field_description>
4883*f6217f89SApple OSS Distributions          <field_resets>
4884*f6217f89SApple OSS Distributions
4885*f6217f89SApple OSS Distributions    <field_reset>
4886*f6217f89SApple OSS Distributions
4887*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*f6217f89SApple OSS Distributions
4889*f6217f89SApple OSS Distributions    </field_reset>
4890*f6217f89SApple OSS Distributions</field_resets>
4891*f6217f89SApple OSS Distributions      </field>
4892*f6217f89SApple OSS Distributions        <field
4893*f6217f89SApple OSS Distributions           id="EA_9_9"
4894*f6217f89SApple OSS Distributions           is_variable_length="False"
4895*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4896*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4898*f6217f89SApple OSS Distributions           is_constant_value="False"
4899*f6217f89SApple OSS Distributions        >
4900*f6217f89SApple OSS Distributions          <field_name>EA</field_name>
4901*f6217f89SApple OSS Distributions        <field_msb>9</field_msb>
4902*f6217f89SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*f6217f89SApple OSS Distributions        <field_description order="before">
4904*f6217f89SApple OSS Distributions
4905*f6217f89SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*f6217f89SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*f6217f89SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*f6217f89SApple OSS Distributions<list type="unordered">
4909*f6217f89SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*f6217f89SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*f6217f89SApple OSS Distributions</listitem></list>
4912*f6217f89SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*f6217f89SApple OSS Distributions
4914*f6217f89SApple OSS Distributions        </field_description>
4915*f6217f89SApple OSS Distributions        <field_values>
4916*f6217f89SApple OSS Distributions
4917*f6217f89SApple OSS Distributions
4918*f6217f89SApple OSS Distributions        </field_values>
4919*f6217f89SApple OSS Distributions          <field_resets>
4920*f6217f89SApple OSS Distributions
4921*f6217f89SApple OSS Distributions    <field_reset>
4922*f6217f89SApple OSS Distributions
4923*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*f6217f89SApple OSS Distributions
4925*f6217f89SApple OSS Distributions    </field_reset>
4926*f6217f89SApple OSS Distributions</field_resets>
4927*f6217f89SApple OSS Distributions      </field>
4928*f6217f89SApple OSS Distributions        <field
4929*f6217f89SApple OSS Distributions           id="0_8_6"
4930*f6217f89SApple OSS Distributions           is_variable_length="False"
4931*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4932*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4934*f6217f89SApple OSS Distributions           is_constant_value="False"
4935*f6217f89SApple OSS Distributions           rwtype="RES0"
4936*f6217f89SApple OSS Distributions        >
4937*f6217f89SApple OSS Distributions          <field_name>0</field_name>
4938*f6217f89SApple OSS Distributions        <field_msb>8</field_msb>
4939*f6217f89SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*f6217f89SApple OSS Distributions        <field_description order="before">
4941*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*f6217f89SApple OSS Distributions        </field_description>
4943*f6217f89SApple OSS Distributions        <field_values>
4944*f6217f89SApple OSS Distributions        </field_values>
4945*f6217f89SApple OSS Distributions      </field>
4946*f6217f89SApple OSS Distributions        <field
4947*f6217f89SApple OSS Distributions           id="DFSC_5_0"
4948*f6217f89SApple OSS Distributions           is_variable_length="False"
4949*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
4950*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
4952*f6217f89SApple OSS Distributions           is_constant_value="False"
4953*f6217f89SApple OSS Distributions        >
4954*f6217f89SApple OSS Distributions          <field_name>DFSC</field_name>
4955*f6217f89SApple OSS Distributions        <field_msb>5</field_msb>
4956*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*f6217f89SApple OSS Distributions        <field_description order="before">
4958*f6217f89SApple OSS Distributions
4959*f6217f89SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*f6217f89SApple OSS Distributions
4961*f6217f89SApple OSS Distributions        </field_description>
4962*f6217f89SApple OSS Distributions        <field_values>
4963*f6217f89SApple OSS Distributions
4964*f6217f89SApple OSS Distributions
4965*f6217f89SApple OSS Distributions                <field_value_instance>
4966*f6217f89SApple OSS Distributions            <field_value>0b000000</field_value>
4967*f6217f89SApple OSS Distributions        <field_value_description>
4968*f6217f89SApple OSS Distributions  <para>Uncategorized.</para>
4969*f6217f89SApple OSS Distributions</field_value_description>
4970*f6217f89SApple OSS Distributions    </field_value_instance>
4971*f6217f89SApple OSS Distributions                <field_value_instance>
4972*f6217f89SApple OSS Distributions            <field_value>0b010001</field_value>
4973*f6217f89SApple OSS Distributions        <field_value_description>
4974*f6217f89SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*f6217f89SApple OSS Distributions</field_value_description>
4976*f6217f89SApple OSS Distributions    </field_value_instance>
4977*f6217f89SApple OSS Distributions        </field_values>
4978*f6217f89SApple OSS Distributions            <field_description order="after">
4979*f6217f89SApple OSS Distributions
4980*f6217f89SApple OSS Distributions  <para>All other values are reserved.</para>
4981*f6217f89SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*f6217f89SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*f6217f89SApple OSS Distributions
4984*f6217f89SApple OSS Distributions            </field_description>
4985*f6217f89SApple OSS Distributions          <field_resets>
4986*f6217f89SApple OSS Distributions
4987*f6217f89SApple OSS Distributions    <field_reset>
4988*f6217f89SApple OSS Distributions
4989*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*f6217f89SApple OSS Distributions
4991*f6217f89SApple OSS Distributions    </field_reset>
4992*f6217f89SApple OSS Distributions</field_resets>
4993*f6217f89SApple OSS Distributions      </field>
4994*f6217f89SApple OSS Distributions    <text_after_fields>
4995*f6217f89SApple OSS Distributions
4996*f6217f89SApple OSS Distributions
4997*f6217f89SApple OSS Distributions
4998*f6217f89SApple OSS Distributions    </text_after_fields>
4999*f6217f89SApple OSS Distributions  </fields>
5000*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5001*f6217f89SApple OSS Distributions
5002*f6217f89SApple OSS Distributions
5003*f6217f89SApple OSS Distributions
5004*f6217f89SApple OSS Distributions
5005*f6217f89SApple OSS Distributions
5006*f6217f89SApple OSS Distributions
5007*f6217f89SApple OSS Distributions
5008*f6217f89SApple OSS Distributions
5009*f6217f89SApple OSS Distributions
5010*f6217f89SApple OSS Distributions
5011*f6217f89SApple OSS Distributions
5012*f6217f89SApple OSS Distributions
5013*f6217f89SApple OSS Distributions
5014*f6217f89SApple OSS Distributions
5015*f6217f89SApple OSS Distributions
5016*f6217f89SApple OSS Distributions
5017*f6217f89SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*f6217f89SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*f6217f89SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*f6217f89SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*f6217f89SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*f6217f89SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*f6217f89SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*f6217f89SApple OSS Distributions    </reg_fieldset>
5025*f6217f89SApple OSS Distributions            </partial_fieldset>
5026*f6217f89SApple OSS Distributions            <partial_fieldset>
5027*f6217f89SApple OSS Distributions              <fields length="25">
5028*f6217f89SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*f6217f89SApple OSS Distributions    <text_before_fields>
5030*f6217f89SApple OSS Distributions
5031*f6217f89SApple OSS Distributions
5032*f6217f89SApple OSS Distributions
5033*f6217f89SApple OSS Distributions    </text_before_fields>
5034*f6217f89SApple OSS Distributions
5035*f6217f89SApple OSS Distributions        <field
5036*f6217f89SApple OSS Distributions           id="0_24_6"
5037*f6217f89SApple OSS Distributions           is_variable_length="False"
5038*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5039*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5041*f6217f89SApple OSS Distributions           is_constant_value="False"
5042*f6217f89SApple OSS Distributions           rwtype="RES0"
5043*f6217f89SApple OSS Distributions        >
5044*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5045*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5046*f6217f89SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*f6217f89SApple OSS Distributions        <field_description order="before">
5048*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*f6217f89SApple OSS Distributions        </field_description>
5050*f6217f89SApple OSS Distributions        <field_values>
5051*f6217f89SApple OSS Distributions        </field_values>
5052*f6217f89SApple OSS Distributions      </field>
5053*f6217f89SApple OSS Distributions        <field
5054*f6217f89SApple OSS Distributions           id="IFSC_5_0"
5055*f6217f89SApple OSS Distributions           is_variable_length="False"
5056*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5057*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5059*f6217f89SApple OSS Distributions           is_constant_value="False"
5060*f6217f89SApple OSS Distributions        >
5061*f6217f89SApple OSS Distributions          <field_name>IFSC</field_name>
5062*f6217f89SApple OSS Distributions        <field_msb>5</field_msb>
5063*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*f6217f89SApple OSS Distributions        <field_description order="before">
5065*f6217f89SApple OSS Distributions
5066*f6217f89SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*f6217f89SApple OSS Distributions
5068*f6217f89SApple OSS Distributions        </field_description>
5069*f6217f89SApple OSS Distributions        <field_values>
5070*f6217f89SApple OSS Distributions
5071*f6217f89SApple OSS Distributions
5072*f6217f89SApple OSS Distributions        </field_values>
5073*f6217f89SApple OSS Distributions          <field_resets>
5074*f6217f89SApple OSS Distributions
5075*f6217f89SApple OSS Distributions    <field_reset>
5076*f6217f89SApple OSS Distributions
5077*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*f6217f89SApple OSS Distributions
5079*f6217f89SApple OSS Distributions    </field_reset>
5080*f6217f89SApple OSS Distributions</field_resets>
5081*f6217f89SApple OSS Distributions      </field>
5082*f6217f89SApple OSS Distributions    <text_after_fields>
5083*f6217f89SApple OSS Distributions
5084*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*f6217f89SApple OSS Distributions<list type="unordered">
5086*f6217f89SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*f6217f89SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*f6217f89SApple OSS Distributions</listitem></list>
5089*f6217f89SApple OSS Distributions
5090*f6217f89SApple OSS Distributions    </text_after_fields>
5091*f6217f89SApple OSS Distributions  </fields>
5092*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5093*f6217f89SApple OSS Distributions
5094*f6217f89SApple OSS Distributions
5095*f6217f89SApple OSS Distributions
5096*f6217f89SApple OSS Distributions
5097*f6217f89SApple OSS Distributions
5098*f6217f89SApple OSS Distributions
5099*f6217f89SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*f6217f89SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*f6217f89SApple OSS Distributions    </reg_fieldset>
5102*f6217f89SApple OSS Distributions            </partial_fieldset>
5103*f6217f89SApple OSS Distributions            <partial_fieldset>
5104*f6217f89SApple OSS Distributions              <fields length="25">
5105*f6217f89SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*f6217f89SApple OSS Distributions    <text_before_fields>
5107*f6217f89SApple OSS Distributions
5108*f6217f89SApple OSS Distributions
5109*f6217f89SApple OSS Distributions
5110*f6217f89SApple OSS Distributions    </text_before_fields>
5111*f6217f89SApple OSS Distributions
5112*f6217f89SApple OSS Distributions        <field
5113*f6217f89SApple OSS Distributions           id="ISV_24_24"
5114*f6217f89SApple OSS Distributions           is_variable_length="False"
5115*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5116*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5118*f6217f89SApple OSS Distributions           is_constant_value="False"
5119*f6217f89SApple OSS Distributions        >
5120*f6217f89SApple OSS Distributions          <field_name>ISV</field_name>
5121*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5122*f6217f89SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*f6217f89SApple OSS Distributions        <field_description order="before">
5124*f6217f89SApple OSS Distributions
5125*f6217f89SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*f6217f89SApple OSS Distributions
5127*f6217f89SApple OSS Distributions        </field_description>
5128*f6217f89SApple OSS Distributions        <field_values>
5129*f6217f89SApple OSS Distributions
5130*f6217f89SApple OSS Distributions
5131*f6217f89SApple OSS Distributions                <field_value_instance>
5132*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5133*f6217f89SApple OSS Distributions        <field_value_description>
5134*f6217f89SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*f6217f89SApple OSS Distributions</field_value_description>
5136*f6217f89SApple OSS Distributions    </field_value_instance>
5137*f6217f89SApple OSS Distributions                <field_value_instance>
5138*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5139*f6217f89SApple OSS Distributions        <field_value_description>
5140*f6217f89SApple OSS Distributions  <para>EX bit is valid.</para>
5141*f6217f89SApple OSS Distributions</field_value_description>
5142*f6217f89SApple OSS Distributions    </field_value_instance>
5143*f6217f89SApple OSS Distributions        </field_values>
5144*f6217f89SApple OSS Distributions            <field_description order="after">
5145*f6217f89SApple OSS Distributions
5146*f6217f89SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*f6217f89SApple OSS Distributions
5148*f6217f89SApple OSS Distributions            </field_description>
5149*f6217f89SApple OSS Distributions          <field_resets>
5150*f6217f89SApple OSS Distributions
5151*f6217f89SApple OSS Distributions    <field_reset>
5152*f6217f89SApple OSS Distributions
5153*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*f6217f89SApple OSS Distributions
5155*f6217f89SApple OSS Distributions    </field_reset>
5156*f6217f89SApple OSS Distributions</field_resets>
5157*f6217f89SApple OSS Distributions      </field>
5158*f6217f89SApple OSS Distributions        <field
5159*f6217f89SApple OSS Distributions           id="0_23_7"
5160*f6217f89SApple OSS Distributions           is_variable_length="False"
5161*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5162*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5164*f6217f89SApple OSS Distributions           is_constant_value="False"
5165*f6217f89SApple OSS Distributions           rwtype="RES0"
5166*f6217f89SApple OSS Distributions        >
5167*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5168*f6217f89SApple OSS Distributions        <field_msb>23</field_msb>
5169*f6217f89SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*f6217f89SApple OSS Distributions        <field_description order="before">
5171*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*f6217f89SApple OSS Distributions        </field_description>
5173*f6217f89SApple OSS Distributions        <field_values>
5174*f6217f89SApple OSS Distributions        </field_values>
5175*f6217f89SApple OSS Distributions      </field>
5176*f6217f89SApple OSS Distributions        <field
5177*f6217f89SApple OSS Distributions           id="EX_6_6"
5178*f6217f89SApple OSS Distributions           is_variable_length="False"
5179*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5180*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5182*f6217f89SApple OSS Distributions           is_constant_value="False"
5183*f6217f89SApple OSS Distributions        >
5184*f6217f89SApple OSS Distributions          <field_name>EX</field_name>
5185*f6217f89SApple OSS Distributions        <field_msb>6</field_msb>
5186*f6217f89SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*f6217f89SApple OSS Distributions        <field_description order="before">
5188*f6217f89SApple OSS Distributions
5189*f6217f89SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*f6217f89SApple OSS Distributions
5191*f6217f89SApple OSS Distributions        </field_description>
5192*f6217f89SApple OSS Distributions        <field_values>
5193*f6217f89SApple OSS Distributions
5194*f6217f89SApple OSS Distributions
5195*f6217f89SApple OSS Distributions                <field_value_instance>
5196*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5197*f6217f89SApple OSS Distributions        <field_value_description>
5198*f6217f89SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*f6217f89SApple OSS Distributions</field_value_description>
5200*f6217f89SApple OSS Distributions    </field_value_instance>
5201*f6217f89SApple OSS Distributions                <field_value_instance>
5202*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5203*f6217f89SApple OSS Distributions        <field_value_description>
5204*f6217f89SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*f6217f89SApple OSS Distributions</field_value_description>
5206*f6217f89SApple OSS Distributions    </field_value_instance>
5207*f6217f89SApple OSS Distributions        </field_values>
5208*f6217f89SApple OSS Distributions            <field_description order="after">
5209*f6217f89SApple OSS Distributions
5210*f6217f89SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*f6217f89SApple OSS Distributions
5212*f6217f89SApple OSS Distributions            </field_description>
5213*f6217f89SApple OSS Distributions          <field_resets>
5214*f6217f89SApple OSS Distributions
5215*f6217f89SApple OSS Distributions    <field_reset>
5216*f6217f89SApple OSS Distributions
5217*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*f6217f89SApple OSS Distributions
5219*f6217f89SApple OSS Distributions    </field_reset>
5220*f6217f89SApple OSS Distributions</field_resets>
5221*f6217f89SApple OSS Distributions      </field>
5222*f6217f89SApple OSS Distributions        <field
5223*f6217f89SApple OSS Distributions           id="IFSC_5_0"
5224*f6217f89SApple OSS Distributions           is_variable_length="False"
5225*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5226*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5228*f6217f89SApple OSS Distributions           is_constant_value="False"
5229*f6217f89SApple OSS Distributions        >
5230*f6217f89SApple OSS Distributions          <field_name>IFSC</field_name>
5231*f6217f89SApple OSS Distributions        <field_msb>5</field_msb>
5232*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*f6217f89SApple OSS Distributions        <field_description order="before">
5234*f6217f89SApple OSS Distributions
5235*f6217f89SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*f6217f89SApple OSS Distributions
5237*f6217f89SApple OSS Distributions        </field_description>
5238*f6217f89SApple OSS Distributions        <field_values>
5239*f6217f89SApple OSS Distributions
5240*f6217f89SApple OSS Distributions
5241*f6217f89SApple OSS Distributions        </field_values>
5242*f6217f89SApple OSS Distributions          <field_resets>
5243*f6217f89SApple OSS Distributions
5244*f6217f89SApple OSS Distributions    <field_reset>
5245*f6217f89SApple OSS Distributions
5246*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*f6217f89SApple OSS Distributions
5248*f6217f89SApple OSS Distributions    </field_reset>
5249*f6217f89SApple OSS Distributions</field_resets>
5250*f6217f89SApple OSS Distributions      </field>
5251*f6217f89SApple OSS Distributions    <text_after_fields>
5252*f6217f89SApple OSS Distributions
5253*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*f6217f89SApple OSS Distributions
5255*f6217f89SApple OSS Distributions    </text_after_fields>
5256*f6217f89SApple OSS Distributions  </fields>
5257*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5258*f6217f89SApple OSS Distributions
5259*f6217f89SApple OSS Distributions
5260*f6217f89SApple OSS Distributions
5261*f6217f89SApple OSS Distributions
5262*f6217f89SApple OSS Distributions
5263*f6217f89SApple OSS Distributions
5264*f6217f89SApple OSS Distributions
5265*f6217f89SApple OSS Distributions
5266*f6217f89SApple OSS Distributions
5267*f6217f89SApple OSS Distributions
5268*f6217f89SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*f6217f89SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*f6217f89SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*f6217f89SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*f6217f89SApple OSS Distributions    </reg_fieldset>
5273*f6217f89SApple OSS Distributions            </partial_fieldset>
5274*f6217f89SApple OSS Distributions            <partial_fieldset>
5275*f6217f89SApple OSS Distributions              <fields length="25">
5276*f6217f89SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*f6217f89SApple OSS Distributions    <text_before_fields>
5278*f6217f89SApple OSS Distributions
5279*f6217f89SApple OSS Distributions
5280*f6217f89SApple OSS Distributions
5281*f6217f89SApple OSS Distributions    </text_before_fields>
5282*f6217f89SApple OSS Distributions
5283*f6217f89SApple OSS Distributions        <field
5284*f6217f89SApple OSS Distributions           id="0_24_14"
5285*f6217f89SApple OSS Distributions           is_variable_length="False"
5286*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5287*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5289*f6217f89SApple OSS Distributions           is_constant_value="False"
5290*f6217f89SApple OSS Distributions           rwtype="RES0"
5291*f6217f89SApple OSS Distributions        >
5292*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5293*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5294*f6217f89SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*f6217f89SApple OSS Distributions        <field_description order="before">
5296*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*f6217f89SApple OSS Distributions        </field_description>
5298*f6217f89SApple OSS Distributions        <field_values>
5299*f6217f89SApple OSS Distributions        </field_values>
5300*f6217f89SApple OSS Distributions      </field>
5301*f6217f89SApple OSS Distributions        <field
5302*f6217f89SApple OSS Distributions           id="VNCR_13_13_1"
5303*f6217f89SApple OSS Distributions           is_variable_length="False"
5304*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5305*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5307*f6217f89SApple OSS Distributions           is_constant_value="False"
5308*f6217f89SApple OSS Distributions        >
5309*f6217f89SApple OSS Distributions          <field_name>VNCR</field_name>
5310*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
5311*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*f6217f89SApple OSS Distributions        <field_description order="before">
5313*f6217f89SApple OSS Distributions
5314*f6217f89SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*f6217f89SApple OSS Distributions
5316*f6217f89SApple OSS Distributions        </field_description>
5317*f6217f89SApple OSS Distributions        <field_values>
5318*f6217f89SApple OSS Distributions
5319*f6217f89SApple OSS Distributions
5320*f6217f89SApple OSS Distributions                <field_value_instance>
5321*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5322*f6217f89SApple OSS Distributions        <field_value_description>
5323*f6217f89SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*f6217f89SApple OSS Distributions</field_value_description>
5325*f6217f89SApple OSS Distributions    </field_value_instance>
5326*f6217f89SApple OSS Distributions                <field_value_instance>
5327*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5328*f6217f89SApple OSS Distributions        <field_value_description>
5329*f6217f89SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*f6217f89SApple OSS Distributions</field_value_description>
5331*f6217f89SApple OSS Distributions    </field_value_instance>
5332*f6217f89SApple OSS Distributions        </field_values>
5333*f6217f89SApple OSS Distributions            <field_description order="after">
5334*f6217f89SApple OSS Distributions
5335*f6217f89SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*f6217f89SApple OSS Distributions
5337*f6217f89SApple OSS Distributions            </field_description>
5338*f6217f89SApple OSS Distributions          <field_resets>
5339*f6217f89SApple OSS Distributions
5340*f6217f89SApple OSS Distributions    <field_reset>
5341*f6217f89SApple OSS Distributions
5342*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*f6217f89SApple OSS Distributions
5344*f6217f89SApple OSS Distributions    </field_reset>
5345*f6217f89SApple OSS Distributions</field_resets>
5346*f6217f89SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*f6217f89SApple OSS Distributions      </field>
5348*f6217f89SApple OSS Distributions        <field
5349*f6217f89SApple OSS Distributions           id="0_13_13_2"
5350*f6217f89SApple OSS Distributions           is_variable_length="False"
5351*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5352*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5354*f6217f89SApple OSS Distributions           is_constant_value="False"
5355*f6217f89SApple OSS Distributions           rwtype="RES0"
5356*f6217f89SApple OSS Distributions        >
5357*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5358*f6217f89SApple OSS Distributions        <field_msb>13</field_msb>
5359*f6217f89SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*f6217f89SApple OSS Distributions        <field_description order="before">
5361*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*f6217f89SApple OSS Distributions        </field_description>
5363*f6217f89SApple OSS Distributions        <field_values>
5364*f6217f89SApple OSS Distributions        </field_values>
5365*f6217f89SApple OSS Distributions      </field>
5366*f6217f89SApple OSS Distributions        <field
5367*f6217f89SApple OSS Distributions           id="0_12_9"
5368*f6217f89SApple OSS Distributions           is_variable_length="False"
5369*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5370*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5372*f6217f89SApple OSS Distributions           is_constant_value="False"
5373*f6217f89SApple OSS Distributions           rwtype="RES0"
5374*f6217f89SApple OSS Distributions        >
5375*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5376*f6217f89SApple OSS Distributions        <field_msb>12</field_msb>
5377*f6217f89SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*f6217f89SApple OSS Distributions        <field_description order="before">
5379*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*f6217f89SApple OSS Distributions        </field_description>
5381*f6217f89SApple OSS Distributions        <field_values>
5382*f6217f89SApple OSS Distributions        </field_values>
5383*f6217f89SApple OSS Distributions      </field>
5384*f6217f89SApple OSS Distributions        <field
5385*f6217f89SApple OSS Distributions           id="CM_8_8"
5386*f6217f89SApple OSS Distributions           is_variable_length="False"
5387*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5388*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5390*f6217f89SApple OSS Distributions           is_constant_value="False"
5391*f6217f89SApple OSS Distributions        >
5392*f6217f89SApple OSS Distributions          <field_name>CM</field_name>
5393*f6217f89SApple OSS Distributions        <field_msb>8</field_msb>
5394*f6217f89SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*f6217f89SApple OSS Distributions        <field_description order="before">
5396*f6217f89SApple OSS Distributions
5397*f6217f89SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*f6217f89SApple OSS Distributions
5399*f6217f89SApple OSS Distributions        </field_description>
5400*f6217f89SApple OSS Distributions        <field_values>
5401*f6217f89SApple OSS Distributions
5402*f6217f89SApple OSS Distributions
5403*f6217f89SApple OSS Distributions                <field_value_instance>
5404*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5405*f6217f89SApple OSS Distributions        <field_value_description>
5406*f6217f89SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*f6217f89SApple OSS Distributions</field_value_description>
5408*f6217f89SApple OSS Distributions    </field_value_instance>
5409*f6217f89SApple OSS Distributions                <field_value_instance>
5410*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5411*f6217f89SApple OSS Distributions        <field_value_description>
5412*f6217f89SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*f6217f89SApple OSS Distributions</field_value_description>
5414*f6217f89SApple OSS Distributions    </field_value_instance>
5415*f6217f89SApple OSS Distributions        </field_values>
5416*f6217f89SApple OSS Distributions          <field_resets>
5417*f6217f89SApple OSS Distributions
5418*f6217f89SApple OSS Distributions    <field_reset>
5419*f6217f89SApple OSS Distributions
5420*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*f6217f89SApple OSS Distributions
5422*f6217f89SApple OSS Distributions    </field_reset>
5423*f6217f89SApple OSS Distributions</field_resets>
5424*f6217f89SApple OSS Distributions      </field>
5425*f6217f89SApple OSS Distributions        <field
5426*f6217f89SApple OSS Distributions           id="0_7_7"
5427*f6217f89SApple OSS Distributions           is_variable_length="False"
5428*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5429*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5431*f6217f89SApple OSS Distributions           is_constant_value="False"
5432*f6217f89SApple OSS Distributions           rwtype="RES0"
5433*f6217f89SApple OSS Distributions        >
5434*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5435*f6217f89SApple OSS Distributions        <field_msb>7</field_msb>
5436*f6217f89SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*f6217f89SApple OSS Distributions        <field_description order="before">
5438*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*f6217f89SApple OSS Distributions        </field_description>
5440*f6217f89SApple OSS Distributions        <field_values>
5441*f6217f89SApple OSS Distributions        </field_values>
5442*f6217f89SApple OSS Distributions      </field>
5443*f6217f89SApple OSS Distributions        <field
5444*f6217f89SApple OSS Distributions           id="WnR_6_6"
5445*f6217f89SApple OSS Distributions           is_variable_length="False"
5446*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5447*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5449*f6217f89SApple OSS Distributions           is_constant_value="False"
5450*f6217f89SApple OSS Distributions        >
5451*f6217f89SApple OSS Distributions          <field_name>WnR</field_name>
5452*f6217f89SApple OSS Distributions        <field_msb>6</field_msb>
5453*f6217f89SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*f6217f89SApple OSS Distributions        <field_description order="before">
5455*f6217f89SApple OSS Distributions
5456*f6217f89SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*f6217f89SApple OSS Distributions
5458*f6217f89SApple OSS Distributions        </field_description>
5459*f6217f89SApple OSS Distributions        <field_values>
5460*f6217f89SApple OSS Distributions
5461*f6217f89SApple OSS Distributions
5462*f6217f89SApple OSS Distributions                <field_value_instance>
5463*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5464*f6217f89SApple OSS Distributions        <field_value_description>
5465*f6217f89SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*f6217f89SApple OSS Distributions</field_value_description>
5467*f6217f89SApple OSS Distributions    </field_value_instance>
5468*f6217f89SApple OSS Distributions                <field_value_instance>
5469*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5470*f6217f89SApple OSS Distributions        <field_value_description>
5471*f6217f89SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*f6217f89SApple OSS Distributions</field_value_description>
5473*f6217f89SApple OSS Distributions    </field_value_instance>
5474*f6217f89SApple OSS Distributions        </field_values>
5475*f6217f89SApple OSS Distributions            <field_description order="after">
5476*f6217f89SApple OSS Distributions
5477*f6217f89SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*f6217f89SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*f6217f89SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*f6217f89SApple OSS Distributions
5481*f6217f89SApple OSS Distributions            </field_description>
5482*f6217f89SApple OSS Distributions          <field_resets>
5483*f6217f89SApple OSS Distributions
5484*f6217f89SApple OSS Distributions    <field_reset>
5485*f6217f89SApple OSS Distributions
5486*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*f6217f89SApple OSS Distributions
5488*f6217f89SApple OSS Distributions    </field_reset>
5489*f6217f89SApple OSS Distributions</field_resets>
5490*f6217f89SApple OSS Distributions      </field>
5491*f6217f89SApple OSS Distributions        <field
5492*f6217f89SApple OSS Distributions           id="DFSC_5_0"
5493*f6217f89SApple OSS Distributions           is_variable_length="False"
5494*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5495*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5497*f6217f89SApple OSS Distributions           is_constant_value="False"
5498*f6217f89SApple OSS Distributions        >
5499*f6217f89SApple OSS Distributions          <field_name>DFSC</field_name>
5500*f6217f89SApple OSS Distributions        <field_msb>5</field_msb>
5501*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*f6217f89SApple OSS Distributions        <field_description order="before">
5503*f6217f89SApple OSS Distributions
5504*f6217f89SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*f6217f89SApple OSS Distributions
5506*f6217f89SApple OSS Distributions        </field_description>
5507*f6217f89SApple OSS Distributions        <field_values>
5508*f6217f89SApple OSS Distributions
5509*f6217f89SApple OSS Distributions
5510*f6217f89SApple OSS Distributions        </field_values>
5511*f6217f89SApple OSS Distributions          <field_resets>
5512*f6217f89SApple OSS Distributions
5513*f6217f89SApple OSS Distributions    <field_reset>
5514*f6217f89SApple OSS Distributions
5515*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*f6217f89SApple OSS Distributions
5517*f6217f89SApple OSS Distributions    </field_reset>
5518*f6217f89SApple OSS Distributions</field_resets>
5519*f6217f89SApple OSS Distributions      </field>
5520*f6217f89SApple OSS Distributions    <text_after_fields>
5521*f6217f89SApple OSS Distributions
5522*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*f6217f89SApple OSS Distributions
5524*f6217f89SApple OSS Distributions    </text_after_fields>
5525*f6217f89SApple OSS Distributions  </fields>
5526*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5527*f6217f89SApple OSS Distributions
5528*f6217f89SApple OSS Distributions
5529*f6217f89SApple OSS Distributions
5530*f6217f89SApple OSS Distributions
5531*f6217f89SApple OSS Distributions
5532*f6217f89SApple OSS Distributions
5533*f6217f89SApple OSS Distributions
5534*f6217f89SApple OSS Distributions
5535*f6217f89SApple OSS Distributions
5536*f6217f89SApple OSS Distributions
5537*f6217f89SApple OSS Distributions
5538*f6217f89SApple OSS Distributions
5539*f6217f89SApple OSS Distributions
5540*f6217f89SApple OSS Distributions
5541*f6217f89SApple OSS Distributions
5542*f6217f89SApple OSS Distributions
5543*f6217f89SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*f6217f89SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*f6217f89SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*f6217f89SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*f6217f89SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*f6217f89SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*f6217f89SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*f6217f89SApple OSS Distributions    </reg_fieldset>
5551*f6217f89SApple OSS Distributions            </partial_fieldset>
5552*f6217f89SApple OSS Distributions            <partial_fieldset>
5553*f6217f89SApple OSS Distributions              <fields length="25">
5554*f6217f89SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*f6217f89SApple OSS Distributions    <text_before_fields>
5556*f6217f89SApple OSS Distributions
5557*f6217f89SApple OSS Distributions
5558*f6217f89SApple OSS Distributions
5559*f6217f89SApple OSS Distributions    </text_before_fields>
5560*f6217f89SApple OSS Distributions
5561*f6217f89SApple OSS Distributions        <field
5562*f6217f89SApple OSS Distributions           id="0_24_16"
5563*f6217f89SApple OSS Distributions           is_variable_length="False"
5564*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5565*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5567*f6217f89SApple OSS Distributions           is_constant_value="False"
5568*f6217f89SApple OSS Distributions           rwtype="RES0"
5569*f6217f89SApple OSS Distributions        >
5570*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5571*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5572*f6217f89SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*f6217f89SApple OSS Distributions        <field_description order="before">
5574*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*f6217f89SApple OSS Distributions        </field_description>
5576*f6217f89SApple OSS Distributions        <field_values>
5577*f6217f89SApple OSS Distributions        </field_values>
5578*f6217f89SApple OSS Distributions      </field>
5579*f6217f89SApple OSS Distributions        <field
5580*f6217f89SApple OSS Distributions           id="Comment_15_0"
5581*f6217f89SApple OSS Distributions           is_variable_length="False"
5582*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5583*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5585*f6217f89SApple OSS Distributions           is_constant_value="False"
5586*f6217f89SApple OSS Distributions        >
5587*f6217f89SApple OSS Distributions          <field_name>Comment</field_name>
5588*f6217f89SApple OSS Distributions        <field_msb>15</field_msb>
5589*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*f6217f89SApple OSS Distributions        <field_description order="before">
5591*f6217f89SApple OSS Distributions
5592*f6217f89SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*f6217f89SApple OSS Distributions
5594*f6217f89SApple OSS Distributions        </field_description>
5595*f6217f89SApple OSS Distributions        <field_values>
5596*f6217f89SApple OSS Distributions
5597*f6217f89SApple OSS Distributions
5598*f6217f89SApple OSS Distributions        </field_values>
5599*f6217f89SApple OSS Distributions          <field_resets>
5600*f6217f89SApple OSS Distributions
5601*f6217f89SApple OSS Distributions    <field_reset>
5602*f6217f89SApple OSS Distributions
5603*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*f6217f89SApple OSS Distributions
5605*f6217f89SApple OSS Distributions    </field_reset>
5606*f6217f89SApple OSS Distributions</field_resets>
5607*f6217f89SApple OSS Distributions      </field>
5608*f6217f89SApple OSS Distributions    <text_after_fields>
5609*f6217f89SApple OSS Distributions
5610*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*f6217f89SApple OSS Distributions
5612*f6217f89SApple OSS Distributions    </text_after_fields>
5613*f6217f89SApple OSS Distributions  </fields>
5614*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5615*f6217f89SApple OSS Distributions
5616*f6217f89SApple OSS Distributions
5617*f6217f89SApple OSS Distributions
5618*f6217f89SApple OSS Distributions
5619*f6217f89SApple OSS Distributions
5620*f6217f89SApple OSS Distributions
5621*f6217f89SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*f6217f89SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*f6217f89SApple OSS Distributions    </reg_fieldset>
5624*f6217f89SApple OSS Distributions            </partial_fieldset>
5625*f6217f89SApple OSS Distributions            <partial_fieldset>
5626*f6217f89SApple OSS Distributions              <fields length="25">
5627*f6217f89SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*f6217f89SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*f6217f89SApple OSS Distributions    <text_before_fields>
5630*f6217f89SApple OSS Distributions
5631*f6217f89SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*f6217f89SApple OSS Distributions
5633*f6217f89SApple OSS Distributions    </text_before_fields>
5634*f6217f89SApple OSS Distributions
5635*f6217f89SApple OSS Distributions        <field
5636*f6217f89SApple OSS Distributions           id="0_24_2"
5637*f6217f89SApple OSS Distributions           is_variable_length="False"
5638*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5639*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5641*f6217f89SApple OSS Distributions           is_constant_value="False"
5642*f6217f89SApple OSS Distributions           rwtype="RES0"
5643*f6217f89SApple OSS Distributions        >
5644*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5645*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5646*f6217f89SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*f6217f89SApple OSS Distributions        <field_description order="before">
5648*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*f6217f89SApple OSS Distributions        </field_description>
5650*f6217f89SApple OSS Distributions        <field_values>
5651*f6217f89SApple OSS Distributions        </field_values>
5652*f6217f89SApple OSS Distributions      </field>
5653*f6217f89SApple OSS Distributions        <field
5654*f6217f89SApple OSS Distributions           id="ERET_1_1"
5655*f6217f89SApple OSS Distributions           is_variable_length="False"
5656*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5657*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5659*f6217f89SApple OSS Distributions           is_constant_value="False"
5660*f6217f89SApple OSS Distributions        >
5661*f6217f89SApple OSS Distributions          <field_name>ERET</field_name>
5662*f6217f89SApple OSS Distributions        <field_msb>1</field_msb>
5663*f6217f89SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*f6217f89SApple OSS Distributions        <field_description order="before">
5665*f6217f89SApple OSS Distributions
5666*f6217f89SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*f6217f89SApple OSS Distributions
5668*f6217f89SApple OSS Distributions        </field_description>
5669*f6217f89SApple OSS Distributions        <field_values>
5670*f6217f89SApple OSS Distributions
5671*f6217f89SApple OSS Distributions
5672*f6217f89SApple OSS Distributions                <field_value_instance>
5673*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5674*f6217f89SApple OSS Distributions        <field_value_description>
5675*f6217f89SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*f6217f89SApple OSS Distributions</field_value_description>
5677*f6217f89SApple OSS Distributions    </field_value_instance>
5678*f6217f89SApple OSS Distributions                <field_value_instance>
5679*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5680*f6217f89SApple OSS Distributions        <field_value_description>
5681*f6217f89SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*f6217f89SApple OSS Distributions</field_value_description>
5683*f6217f89SApple OSS Distributions    </field_value_instance>
5684*f6217f89SApple OSS Distributions        </field_values>
5685*f6217f89SApple OSS Distributions            <field_description order="after">
5686*f6217f89SApple OSS Distributions
5687*f6217f89SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*f6217f89SApple OSS Distributions
5689*f6217f89SApple OSS Distributions            </field_description>
5690*f6217f89SApple OSS Distributions          <field_resets>
5691*f6217f89SApple OSS Distributions
5692*f6217f89SApple OSS Distributions    <field_reset>
5693*f6217f89SApple OSS Distributions
5694*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*f6217f89SApple OSS Distributions
5696*f6217f89SApple OSS Distributions    </field_reset>
5697*f6217f89SApple OSS Distributions</field_resets>
5698*f6217f89SApple OSS Distributions      </field>
5699*f6217f89SApple OSS Distributions        <field
5700*f6217f89SApple OSS Distributions           id="ERETA_0_0"
5701*f6217f89SApple OSS Distributions           is_variable_length="False"
5702*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5703*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5705*f6217f89SApple OSS Distributions           is_constant_value="False"
5706*f6217f89SApple OSS Distributions        >
5707*f6217f89SApple OSS Distributions          <field_name>ERETA</field_name>
5708*f6217f89SApple OSS Distributions        <field_msb>0</field_msb>
5709*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*f6217f89SApple OSS Distributions        <field_description order="before">
5711*f6217f89SApple OSS Distributions
5712*f6217f89SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*f6217f89SApple OSS Distributions
5714*f6217f89SApple OSS Distributions        </field_description>
5715*f6217f89SApple OSS Distributions        <field_values>
5716*f6217f89SApple OSS Distributions
5717*f6217f89SApple OSS Distributions
5718*f6217f89SApple OSS Distributions                <field_value_instance>
5719*f6217f89SApple OSS Distributions            <field_value>0b0</field_value>
5720*f6217f89SApple OSS Distributions        <field_value_description>
5721*f6217f89SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*f6217f89SApple OSS Distributions</field_value_description>
5723*f6217f89SApple OSS Distributions    </field_value_instance>
5724*f6217f89SApple OSS Distributions                <field_value_instance>
5725*f6217f89SApple OSS Distributions            <field_value>0b1</field_value>
5726*f6217f89SApple OSS Distributions        <field_value_description>
5727*f6217f89SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*f6217f89SApple OSS Distributions</field_value_description>
5729*f6217f89SApple OSS Distributions    </field_value_instance>
5730*f6217f89SApple OSS Distributions        </field_values>
5731*f6217f89SApple OSS Distributions            <field_description order="after">
5732*f6217f89SApple OSS Distributions
5733*f6217f89SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*f6217f89SApple OSS Distributions
5735*f6217f89SApple OSS Distributions            </field_description>
5736*f6217f89SApple OSS Distributions          <field_resets>
5737*f6217f89SApple OSS Distributions
5738*f6217f89SApple OSS Distributions    <field_reset>
5739*f6217f89SApple OSS Distributions
5740*f6217f89SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*f6217f89SApple OSS Distributions
5742*f6217f89SApple OSS Distributions    </field_reset>
5743*f6217f89SApple OSS Distributions</field_resets>
5744*f6217f89SApple OSS Distributions      </field>
5745*f6217f89SApple OSS Distributions    <text_after_fields>
5746*f6217f89SApple OSS Distributions
5747*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*f6217f89SApple OSS Distributions
5749*f6217f89SApple OSS Distributions    </text_after_fields>
5750*f6217f89SApple OSS Distributions  </fields>
5751*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5752*f6217f89SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*f6217f89SApple OSS Distributions
5754*f6217f89SApple OSS Distributions
5755*f6217f89SApple OSS Distributions
5756*f6217f89SApple OSS Distributions
5757*f6217f89SApple OSS Distributions
5758*f6217f89SApple OSS Distributions
5759*f6217f89SApple OSS Distributions
5760*f6217f89SApple OSS Distributions
5761*f6217f89SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*f6217f89SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*f6217f89SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*f6217f89SApple OSS Distributions    </reg_fieldset>
5765*f6217f89SApple OSS Distributions            </partial_fieldset>
5766*f6217f89SApple OSS Distributions            <partial_fieldset>
5767*f6217f89SApple OSS Distributions              <fields length="25">
5768*f6217f89SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*f6217f89SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*f6217f89SApple OSS Distributions    <text_before_fields>
5771*f6217f89SApple OSS Distributions
5772*f6217f89SApple OSS Distributions
5773*f6217f89SApple OSS Distributions
5774*f6217f89SApple OSS Distributions    </text_before_fields>
5775*f6217f89SApple OSS Distributions
5776*f6217f89SApple OSS Distributions        <field
5777*f6217f89SApple OSS Distributions           id="0_24_2"
5778*f6217f89SApple OSS Distributions           is_variable_length="False"
5779*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5780*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5782*f6217f89SApple OSS Distributions           is_constant_value="False"
5783*f6217f89SApple OSS Distributions           rwtype="RES0"
5784*f6217f89SApple OSS Distributions        >
5785*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5786*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5787*f6217f89SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*f6217f89SApple OSS Distributions        <field_description order="before">
5789*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*f6217f89SApple OSS Distributions        </field_description>
5791*f6217f89SApple OSS Distributions        <field_values>
5792*f6217f89SApple OSS Distributions        </field_values>
5793*f6217f89SApple OSS Distributions      </field>
5794*f6217f89SApple OSS Distributions        <field
5795*f6217f89SApple OSS Distributions           id="BTYPE_1_0"
5796*f6217f89SApple OSS Distributions           is_variable_length="False"
5797*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5798*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5800*f6217f89SApple OSS Distributions           is_constant_value="False"
5801*f6217f89SApple OSS Distributions        >
5802*f6217f89SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*f6217f89SApple OSS Distributions        <field_msb>1</field_msb>
5804*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*f6217f89SApple OSS Distributions        <field_description order="before">
5806*f6217f89SApple OSS Distributions
5807*f6217f89SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*f6217f89SApple OSS Distributions
5809*f6217f89SApple OSS Distributions        </field_description>
5810*f6217f89SApple OSS Distributions        <field_values>
5811*f6217f89SApple OSS Distributions
5812*f6217f89SApple OSS Distributions
5813*f6217f89SApple OSS Distributions        </field_values>
5814*f6217f89SApple OSS Distributions          <field_resets>
5815*f6217f89SApple OSS Distributions
5816*f6217f89SApple OSS Distributions</field_resets>
5817*f6217f89SApple OSS Distributions      </field>
5818*f6217f89SApple OSS Distributions    <text_after_fields>
5819*f6217f89SApple OSS Distributions
5820*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*f6217f89SApple OSS Distributions
5822*f6217f89SApple OSS Distributions    </text_after_fields>
5823*f6217f89SApple OSS Distributions  </fields>
5824*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5825*f6217f89SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*f6217f89SApple OSS Distributions
5827*f6217f89SApple OSS Distributions
5828*f6217f89SApple OSS Distributions
5829*f6217f89SApple OSS Distributions
5830*f6217f89SApple OSS Distributions
5831*f6217f89SApple OSS Distributions
5832*f6217f89SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*f6217f89SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*f6217f89SApple OSS Distributions    </reg_fieldset>
5835*f6217f89SApple OSS Distributions            </partial_fieldset>
5836*f6217f89SApple OSS Distributions            <partial_fieldset>
5837*f6217f89SApple OSS Distributions              <fields length="25">
5838*f6217f89SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*f6217f89SApple OSS Distributions    <text_before_fields>
5840*f6217f89SApple OSS Distributions
5841*f6217f89SApple OSS Distributions
5842*f6217f89SApple OSS Distributions
5843*f6217f89SApple OSS Distributions    </text_before_fields>
5844*f6217f89SApple OSS Distributions
5845*f6217f89SApple OSS Distributions        <field
5846*f6217f89SApple OSS Distributions           id="0_24_0"
5847*f6217f89SApple OSS Distributions           is_variable_length="False"
5848*f6217f89SApple OSS Distributions           has_partial_fieldset="False"
5849*f6217f89SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*f6217f89SApple OSS Distributions           is_access_restriction_possible="False"
5851*f6217f89SApple OSS Distributions           is_constant_value="False"
5852*f6217f89SApple OSS Distributions           rwtype="RES0"
5853*f6217f89SApple OSS Distributions        >
5854*f6217f89SApple OSS Distributions          <field_name>0</field_name>
5855*f6217f89SApple OSS Distributions        <field_msb>24</field_msb>
5856*f6217f89SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*f6217f89SApple OSS Distributions        <field_description order="before">
5858*f6217f89SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*f6217f89SApple OSS Distributions        </field_description>
5860*f6217f89SApple OSS Distributions        <field_values>
5861*f6217f89SApple OSS Distributions        </field_values>
5862*f6217f89SApple OSS Distributions      </field>
5863*f6217f89SApple OSS Distributions    <text_after_fields>
5864*f6217f89SApple OSS Distributions
5865*f6217f89SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*f6217f89SApple OSS Distributions<list type="unordered">
5867*f6217f89SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*f6217f89SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*f6217f89SApple OSS Distributions</listitem></list>
5870*f6217f89SApple OSS Distributions
5871*f6217f89SApple OSS Distributions    </text_after_fields>
5872*f6217f89SApple OSS Distributions  </fields>
5873*f6217f89SApple OSS Distributions              <reg_fieldset length="25">
5874*f6217f89SApple OSS Distributions
5875*f6217f89SApple OSS Distributions
5876*f6217f89SApple OSS Distributions
5877*f6217f89SApple OSS Distributions
5878*f6217f89SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*f6217f89SApple OSS Distributions    </reg_fieldset>
5880*f6217f89SApple OSS Distributions            </partial_fieldset>
5881*f6217f89SApple OSS Distributions      </field>
5882*f6217f89SApple OSS Distributions    <text_after_fields>
5883*f6217f89SApple OSS Distributions
5884*f6217f89SApple OSS Distributions
5885*f6217f89SApple OSS Distributions
5886*f6217f89SApple OSS Distributions    </text_after_fields>
5887*f6217f89SApple OSS Distributions  </fields>
5888*f6217f89SApple OSS Distributions  <reg_fieldset length="64">
5889*f6217f89SApple OSS Distributions
5890*f6217f89SApple OSS Distributions
5891*f6217f89SApple OSS Distributions
5892*f6217f89SApple OSS Distributions
5893*f6217f89SApple OSS Distributions
5894*f6217f89SApple OSS Distributions
5895*f6217f89SApple OSS Distributions
5896*f6217f89SApple OSS Distributions
5897*f6217f89SApple OSS Distributions
5898*f6217f89SApple OSS Distributions
5899*f6217f89SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*f6217f89SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*f6217f89SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*f6217f89SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*f6217f89SApple OSS Distributions    </reg_fieldset>
5904*f6217f89SApple OSS Distributions
5905*f6217f89SApple OSS Distributions      </reg_fieldsets>
5906*f6217f89SApple OSS Distributions
5907*f6217f89SApple OSS Distributions
5908*f6217f89SApple OSS Distributions
5909*f6217f89SApple OSS Distributions<access_mechanisms>
5910*f6217f89SApple OSS Distributions
5911*f6217f89SApple OSS Distributions
5912*f6217f89SApple OSS Distributions      <access_permission_text>
5913*f6217f89SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*f6217f89SApple OSS Distributions      </access_permission_text>
5915*f6217f89SApple OSS Distributions
5916*f6217f89SApple OSS Distributions
5917*f6217f89SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*f6217f89SApple OSS Distributions        <encoding>
5919*f6217f89SApple OSS Distributions
5920*f6217f89SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*f6217f89SApple OSS Distributions
5922*f6217f89SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*f6217f89SApple OSS Distributions
5924*f6217f89SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*f6217f89SApple OSS Distributions
5926*f6217f89SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*f6217f89SApple OSS Distributions
5928*f6217f89SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*f6217f89SApple OSS Distributions
5930*f6217f89SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*f6217f89SApple OSS Distributions        </encoding>
5932*f6217f89SApple OSS Distributions          <access_permission>
5933*f6217f89SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*f6217f89SApple OSS Distributions              <pstext>
5935*f6217f89SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*f6217f89SApple OSS Distributions    UNDEFINED;
5937*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*f6217f89SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*f6217f89SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*f6217f89SApple OSS Distributions        return NVMem[0x138];
5942*f6217f89SApple OSS Distributions    else
5943*f6217f89SApple OSS Distributions        return ESR_EL1;
5944*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*f6217f89SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*f6217f89SApple OSS Distributions        return ESR_EL2;
5947*f6217f89SApple OSS Distributions    else
5948*f6217f89SApple OSS Distributions        return ESR_EL1;
5949*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*f6217f89SApple OSS Distributions    return ESR_EL1;
5951*f6217f89SApple OSS Distributions              </pstext>
5952*f6217f89SApple OSS Distributions            </ps>
5953*f6217f89SApple OSS Distributions          </access_permission>
5954*f6217f89SApple OSS Distributions      </access_mechanism>
5955*f6217f89SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*f6217f89SApple OSS Distributions        <encoding>
5957*f6217f89SApple OSS Distributions
5958*f6217f89SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*f6217f89SApple OSS Distributions
5960*f6217f89SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*f6217f89SApple OSS Distributions
5962*f6217f89SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*f6217f89SApple OSS Distributions
5964*f6217f89SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*f6217f89SApple OSS Distributions
5966*f6217f89SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*f6217f89SApple OSS Distributions
5968*f6217f89SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*f6217f89SApple OSS Distributions        </encoding>
5970*f6217f89SApple OSS Distributions          <access_permission>
5971*f6217f89SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*f6217f89SApple OSS Distributions              <pstext>
5973*f6217f89SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*f6217f89SApple OSS Distributions    UNDEFINED;
5975*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*f6217f89SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*f6217f89SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*f6217f89SApple OSS Distributions        NVMem[0x138] = X[t];
5980*f6217f89SApple OSS Distributions    else
5981*f6217f89SApple OSS Distributions        ESR_EL1 = X[t];
5982*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*f6217f89SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*f6217f89SApple OSS Distributions        ESR_EL2 = X[t];
5985*f6217f89SApple OSS Distributions    else
5986*f6217f89SApple OSS Distributions        ESR_EL1 = X[t];
5987*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*f6217f89SApple OSS Distributions    ESR_EL1 = X[t];
5989*f6217f89SApple OSS Distributions              </pstext>
5990*f6217f89SApple OSS Distributions            </ps>
5991*f6217f89SApple OSS Distributions          </access_permission>
5992*f6217f89SApple OSS Distributions      </access_mechanism>
5993*f6217f89SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*f6217f89SApple OSS Distributions        <encoding>
5995*f6217f89SApple OSS Distributions
5996*f6217f89SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*f6217f89SApple OSS Distributions
5998*f6217f89SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*f6217f89SApple OSS Distributions
6000*f6217f89SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*f6217f89SApple OSS Distributions
6002*f6217f89SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*f6217f89SApple OSS Distributions
6004*f6217f89SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*f6217f89SApple OSS Distributions
6006*f6217f89SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*f6217f89SApple OSS Distributions        </encoding>
6008*f6217f89SApple OSS Distributions          <access_permission>
6009*f6217f89SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*f6217f89SApple OSS Distributions              <pstext>
6011*f6217f89SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*f6217f89SApple OSS Distributions    UNDEFINED;
6013*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*f6217f89SApple OSS Distributions        return NVMem[0x138];
6016*f6217f89SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*f6217f89SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*f6217f89SApple OSS Distributions    else
6019*f6217f89SApple OSS Distributions        UNDEFINED;
6020*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*f6217f89SApple OSS Distributions        return ESR_EL1;
6023*f6217f89SApple OSS Distributions    else
6024*f6217f89SApple OSS Distributions        UNDEFINED;
6025*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*f6217f89SApple OSS Distributions        return ESR_EL1;
6028*f6217f89SApple OSS Distributions    else
6029*f6217f89SApple OSS Distributions        UNDEFINED;
6030*f6217f89SApple OSS Distributions              </pstext>
6031*f6217f89SApple OSS Distributions            </ps>
6032*f6217f89SApple OSS Distributions          </access_permission>
6033*f6217f89SApple OSS Distributions      </access_mechanism>
6034*f6217f89SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*f6217f89SApple OSS Distributions        <encoding>
6036*f6217f89SApple OSS Distributions
6037*f6217f89SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*f6217f89SApple OSS Distributions
6039*f6217f89SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*f6217f89SApple OSS Distributions
6041*f6217f89SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*f6217f89SApple OSS Distributions
6043*f6217f89SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*f6217f89SApple OSS Distributions
6045*f6217f89SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*f6217f89SApple OSS Distributions
6047*f6217f89SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*f6217f89SApple OSS Distributions        </encoding>
6049*f6217f89SApple OSS Distributions          <access_permission>
6050*f6217f89SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*f6217f89SApple OSS Distributions              <pstext>
6052*f6217f89SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*f6217f89SApple OSS Distributions    UNDEFINED;
6054*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*f6217f89SApple OSS Distributions        NVMem[0x138] = X[t];
6057*f6217f89SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*f6217f89SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*f6217f89SApple OSS Distributions    else
6060*f6217f89SApple OSS Distributions        UNDEFINED;
6061*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*f6217f89SApple OSS Distributions        ESR_EL1 = X[t];
6064*f6217f89SApple OSS Distributions    else
6065*f6217f89SApple OSS Distributions        UNDEFINED;
6066*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*f6217f89SApple OSS Distributions        ESR_EL1 = X[t];
6069*f6217f89SApple OSS Distributions    else
6070*f6217f89SApple OSS Distributions        UNDEFINED;
6071*f6217f89SApple OSS Distributions              </pstext>
6072*f6217f89SApple OSS Distributions            </ps>
6073*f6217f89SApple OSS Distributions          </access_permission>
6074*f6217f89SApple OSS Distributions      </access_mechanism>
6075*f6217f89SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*f6217f89SApple OSS Distributions        <encoding>
6077*f6217f89SApple OSS Distributions
6078*f6217f89SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*f6217f89SApple OSS Distributions
6080*f6217f89SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*f6217f89SApple OSS Distributions
6082*f6217f89SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*f6217f89SApple OSS Distributions
6084*f6217f89SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*f6217f89SApple OSS Distributions
6086*f6217f89SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*f6217f89SApple OSS Distributions
6088*f6217f89SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*f6217f89SApple OSS Distributions        </encoding>
6090*f6217f89SApple OSS Distributions          <access_permission>
6091*f6217f89SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*f6217f89SApple OSS Distributions              <pstext>
6093*f6217f89SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*f6217f89SApple OSS Distributions    UNDEFINED;
6095*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*f6217f89SApple OSS Distributions        return ESR_EL1;
6098*f6217f89SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*f6217f89SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*f6217f89SApple OSS Distributions    else
6101*f6217f89SApple OSS Distributions        UNDEFINED;
6102*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*f6217f89SApple OSS Distributions    return ESR_EL2;
6104*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*f6217f89SApple OSS Distributions    return ESR_EL2;
6106*f6217f89SApple OSS Distributions              </pstext>
6107*f6217f89SApple OSS Distributions            </ps>
6108*f6217f89SApple OSS Distributions          </access_permission>
6109*f6217f89SApple OSS Distributions      </access_mechanism>
6110*f6217f89SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*f6217f89SApple OSS Distributions        <encoding>
6112*f6217f89SApple OSS Distributions
6113*f6217f89SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*f6217f89SApple OSS Distributions
6115*f6217f89SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*f6217f89SApple OSS Distributions
6117*f6217f89SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*f6217f89SApple OSS Distributions
6119*f6217f89SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*f6217f89SApple OSS Distributions
6121*f6217f89SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*f6217f89SApple OSS Distributions
6123*f6217f89SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*f6217f89SApple OSS Distributions        </encoding>
6125*f6217f89SApple OSS Distributions          <access_permission>
6126*f6217f89SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*f6217f89SApple OSS Distributions              <pstext>
6128*f6217f89SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*f6217f89SApple OSS Distributions    UNDEFINED;
6130*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*f6217f89SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*f6217f89SApple OSS Distributions        ESR_EL1 = X[t];
6133*f6217f89SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*f6217f89SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*f6217f89SApple OSS Distributions    else
6136*f6217f89SApple OSS Distributions        UNDEFINED;
6137*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*f6217f89SApple OSS Distributions    ESR_EL2 = X[t];
6139*f6217f89SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*f6217f89SApple OSS Distributions    ESR_EL2 = X[t];
6141*f6217f89SApple OSS Distributions              </pstext>
6142*f6217f89SApple OSS Distributions            </ps>
6143*f6217f89SApple OSS Distributions          </access_permission>
6144*f6217f89SApple OSS Distributions      </access_mechanism>
6145*f6217f89SApple OSS Distributions</access_mechanisms>
6146*f6217f89SApple OSS Distributions
6147*f6217f89SApple OSS Distributions      <arch_variants>
6148*f6217f89SApple OSS Distributions      </arch_variants>
6149*f6217f89SApple OSS Distributions  </register>
6150*f6217f89SApple OSS Distributions</registers>
6151*f6217f89SApple OSS Distributions
6152*f6217f89SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*f6217f89SApple OSS Distributions</register_page>