1*f6217f89SApple OSS Distributions /*
2*f6217f89SApple OSS Distributions * Copyright (c) 2019 Apple Computer, Inc. All rights reserved.
3*f6217f89SApple OSS Distributions *
4*f6217f89SApple OSS Distributions * @APPLE_OSREFERENCE_LICENSE_HEADER_START@
5*f6217f89SApple OSS Distributions *
6*f6217f89SApple OSS Distributions * This file contains Original Code and/or Modifications of Original Code
7*f6217f89SApple OSS Distributions * as defined in and that are subject to the Apple Public Source License
8*f6217f89SApple OSS Distributions * Version 2.0 (the 'License'). You may not use this file except in
9*f6217f89SApple OSS Distributions * compliance with the License. The rights granted to you under the License
10*f6217f89SApple OSS Distributions * may not be used to create, or enable the creation or redistribution of,
11*f6217f89SApple OSS Distributions * unlawful or unlicensed copies of an Apple operating system, or to
12*f6217f89SApple OSS Distributions * circumvent, violate, or enable the circumvention or violation of, any
13*f6217f89SApple OSS Distributions * terms of an Apple operating system software license agreement.
14*f6217f89SApple OSS Distributions *
15*f6217f89SApple OSS Distributions * Please obtain a copy of the License at
16*f6217f89SApple OSS Distributions * http://www.opensource.apple.com/apsl/ and read it before using this file.
17*f6217f89SApple OSS Distributions *
18*f6217f89SApple OSS Distributions * The Original Code and all software distributed under the License are
19*f6217f89SApple OSS Distributions * distributed on an 'AS IS' basis, WITHOUT WARRANTY OF ANY KIND, EITHER
20*f6217f89SApple OSS Distributions * EXPRESS OR IMPLIED, AND APPLE HEREBY DISCLAIMS ALL SUCH WARRANTIES,
21*f6217f89SApple OSS Distributions * INCLUDING WITHOUT LIMITATION, ANY WARRANTIES OF MERCHANTABILITY,
22*f6217f89SApple OSS Distributions * FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT OR NON-INFRINGEMENT.
23*f6217f89SApple OSS Distributions * Please see the License for the specific language governing rights and
24*f6217f89SApple OSS Distributions * limitations under the License.
25*f6217f89SApple OSS Distributions *
26*f6217f89SApple OSS Distributions * @APPLE_OSREFERENCE_LICENSE_HEADER_END@
27*f6217f89SApple OSS Distributions */
28*f6217f89SApple OSS Distributions
29*f6217f89SApple OSS Distributions #include <stdlib.h>
30*f6217f89SApple OSS Distributions #include <darwintest.h>
31*f6217f89SApple OSS Distributions #include <mach/mach.h>
32*f6217f89SApple OSS Distributions #include <mach/thread_status.h>
33*f6217f89SApple OSS Distributions
34*f6217f89SApple OSS Distributions T_GLOBAL_META(
35*f6217f89SApple OSS Distributions T_META_NAMESPACE("xnu.arm"),
36*f6217f89SApple OSS Distributions T_META_RADAR_COMPONENT_NAME("xnu"),
37*f6217f89SApple OSS Distributions T_META_RADAR_COMPONENT_VERSION("arm"),
38*f6217f89SApple OSS Distributions T_META_OWNER("justin_unger"),
39*f6217f89SApple OSS Distributions T_META_RUN_CONCURRENTLY(true)
40*f6217f89SApple OSS Distributions );
41*f6217f89SApple OSS Distributions
42*f6217f89SApple OSS Distributions #define PSR64_USER_MASK (0xFU << 28)
43*f6217f89SApple OSS Distributions #define PSR64_OPT_BITS (0x01 << 12) // user-writeable bits that may or may not be set, depending on hardware/device/OS/moon phase
44*f6217f89SApple OSS Distributions
45*f6217f89SApple OSS Distributions #if __arm64__
46*f6217f89SApple OSS Distributions __attribute__((noreturn))
47*f6217f89SApple OSS Distributions static void
phase2()48*f6217f89SApple OSS Distributions phase2()
49*f6217f89SApple OSS Distributions {
50*f6217f89SApple OSS Distributions kern_return_t err;
51*f6217f89SApple OSS Distributions arm_thread_state64_t ts;
52*f6217f89SApple OSS Distributions mach_msg_type_number_t count = ARM_THREAD_STATE64_COUNT;
53*f6217f89SApple OSS Distributions uint32_t nzcv = (uint32_t) __builtin_arm_rsr64("NZCV");
54*f6217f89SApple OSS Distributions
55*f6217f89SApple OSS Distributions T_QUIET; T_ASSERT_EQ(nzcv & PSR64_USER_MASK, PSR64_USER_MASK, "All condition flags are set");
56*f6217f89SApple OSS Distributions
57*f6217f89SApple OSS Distributions err = thread_get_state(mach_thread_self(), ARM_THREAD_STATE64, (thread_state_t)&ts, &count);
58*f6217f89SApple OSS Distributions T_QUIET; T_ASSERT_EQ(err, KERN_SUCCESS, "Got own thread state after corrupting CPSR");
59*f6217f89SApple OSS Distributions
60*f6217f89SApple OSS Distributions T_QUIET; T_ASSERT_EQ(ts.__cpsr & ~(PSR64_USER_MASK | PSR64_OPT_BITS), 0, "No privileged fields in CPSR are set");
61*f6217f89SApple OSS Distributions
62*f6217f89SApple OSS Distributions exit(0);
63*f6217f89SApple OSS Distributions }
64*f6217f89SApple OSS Distributions #endif
65*f6217f89SApple OSS Distributions
66*f6217f89SApple OSS Distributions T_DECL(thread_set_state_arm64_cpsr,
67*f6217f89SApple OSS Distributions "Test that user mode cannot control privileged fields in CPSR/PSTATE.", T_META_TAG_VM_NOT_ELIGIBLE)
68*f6217f89SApple OSS Distributions {
69*f6217f89SApple OSS Distributions #if !__arm64__
70*f6217f89SApple OSS Distributions T_SKIP("Running on non-arm64 target, skipping...");
71*f6217f89SApple OSS Distributions #else
72*f6217f89SApple OSS Distributions kern_return_t err;
73*f6217f89SApple OSS Distributions mach_msg_type_number_t count;
74*f6217f89SApple OSS Distributions arm_thread_state64_t ts;
75*f6217f89SApple OSS Distributions
76*f6217f89SApple OSS Distributions count = ARM_THREAD_STATE64_COUNT;
77*f6217f89SApple OSS Distributions err = thread_get_state(mach_thread_self(), ARM_THREAD_STATE64, (thread_state_t)&ts, &count);
78*f6217f89SApple OSS Distributions T_QUIET; T_ASSERT_EQ(err, KERN_SUCCESS, "Got own thread state");
79*f6217f89SApple OSS Distributions
80*f6217f89SApple OSS Distributions /*
81*f6217f89SApple OSS Distributions * jump to the second phase while attempting to set all the bits
82*f6217f89SApple OSS Distributions * in CPSR. If we survive the jump and read back CPSR without any
83*f6217f89SApple OSS Distributions * bits besides condition flags set, the test passes. If kernel
84*f6217f89SApple OSS Distributions * does not mask out the privileged CPSR bits correctly, we can
85*f6217f89SApple OSS Distributions * expect an illegal instruction set panic due to SPSR.IL being
86*f6217f89SApple OSS Distributions * set upon ERET to user mode.
87*f6217f89SApple OSS Distributions */
88*f6217f89SApple OSS Distributions
89*f6217f89SApple OSS Distributions void *new_pc = (void *)&phase2;
90*f6217f89SApple OSS Distributions arm_thread_state64_set_pc_fptr(ts, new_pc);
91*f6217f89SApple OSS Distributions ts.__cpsr = ~0U;
92*f6217f89SApple OSS Distributions
93*f6217f89SApple OSS Distributions err = thread_set_state(mach_thread_self(), ARM_THREAD_STATE64, (thread_state_t)&ts, ARM_THREAD_STATE64_COUNT);
94*f6217f89SApple OSS Distributions
95*f6217f89SApple OSS Distributions /* NOT REACHED */
96*f6217f89SApple OSS Distributions
97*f6217f89SApple OSS Distributions T_ASSERT_FAIL("Thread did not reach expected state. err = %d", err);
98*f6217f89SApple OSS Distributions
99*f6217f89SApple OSS Distributions #endif
100*f6217f89SApple OSS Distributions }
101