xref: /xnu-11417.140.69/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 43a90889846e00bfb5cf1d255cdc0a701a1e05a4)
1*43a90889SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*43a90889SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*43a90889SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*43a90889SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*43a90889SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*43a90889SApple OSS Distributions
7*43a90889SApple OSS Distributions
8*43a90889SApple OSS Distributions
9*43a90889SApple OSS Distributions
10*43a90889SApple OSS Distributions
11*43a90889SApple OSS Distributions
12*43a90889SApple OSS Distributions<register_page>
13*43a90889SApple OSS Distributions  <registers>
14*43a90889SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*43a90889SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*43a90889SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*43a90889SApple OSS Distributions
18*43a90889SApple OSS Distributions
19*43a90889SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*43a90889SApple OSS Distributions      <reg_mappings>
21*43a90889SApple OSS Distributions          <reg_mapping>
22*43a90889SApple OSS Distributions
23*43a90889SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*43a90889SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*43a90889SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*43a90889SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*43a90889SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*43a90889SApple OSS Distributions
29*43a90889SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*43a90889SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*43a90889SApple OSS Distributions
32*43a90889SApple OSS Distributions          </reg_mapping>
33*43a90889SApple OSS Distributions      </reg_mappings>
34*43a90889SApple OSS Distributions      <reg_purpose>
35*43a90889SApple OSS Distributions
36*43a90889SApple OSS Distributions
37*43a90889SApple OSS Distributions      <purpose_text>
38*43a90889SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*43a90889SApple OSS Distributions      </purpose_text>
40*43a90889SApple OSS Distributions
41*43a90889SApple OSS Distributions      </reg_purpose>
42*43a90889SApple OSS Distributions      <reg_groups>
43*43a90889SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*43a90889SApple OSS Distributions      </reg_groups>
45*43a90889SApple OSS Distributions      <reg_usage_constraints>
46*43a90889SApple OSS Distributions
47*43a90889SApple OSS Distributions
48*43a90889SApple OSS Distributions      </reg_usage_constraints>
49*43a90889SApple OSS Distributions      <reg_configuration>
50*43a90889SApple OSS Distributions
51*43a90889SApple OSS Distributions
52*43a90889SApple OSS Distributions      </reg_configuration>
53*43a90889SApple OSS Distributions      <reg_attributes>
54*43a90889SApple OSS Distributions          <attributes_text>
55*43a90889SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*43a90889SApple OSS Distributions          </attributes_text>
57*43a90889SApple OSS Distributions      </reg_attributes>
58*43a90889SApple OSS Distributions      <reg_fieldsets>
59*43a90889SApple OSS Distributions
60*43a90889SApple OSS Distributions
61*43a90889SApple OSS Distributions
62*43a90889SApple OSS Distributions
63*43a90889SApple OSS Distributions
64*43a90889SApple OSS Distributions
65*43a90889SApple OSS Distributions
66*43a90889SApple OSS Distributions
67*43a90889SApple OSS Distributions
68*43a90889SApple OSS Distributions
69*43a90889SApple OSS Distributions
70*43a90889SApple OSS Distributions
71*43a90889SApple OSS Distributions  <fields length="64">
72*43a90889SApple OSS Distributions    <text_before_fields>
73*43a90889SApple OSS Distributions
74*43a90889SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*43a90889SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*43a90889SApple OSS Distributions
77*43a90889SApple OSS Distributions    </text_before_fields>
78*43a90889SApple OSS Distributions
79*43a90889SApple OSS Distributions        <field
80*43a90889SApple OSS Distributions           id="0_63_32"
81*43a90889SApple OSS Distributions           is_variable_length="False"
82*43a90889SApple OSS Distributions           has_partial_fieldset="False"
83*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
85*43a90889SApple OSS Distributions           is_constant_value="False"
86*43a90889SApple OSS Distributions           rwtype="RES0"
87*43a90889SApple OSS Distributions        >
88*43a90889SApple OSS Distributions          <field_name>0</field_name>
89*43a90889SApple OSS Distributions        <field_msb>63</field_msb>
90*43a90889SApple OSS Distributions        <field_lsb>32</field_lsb>
91*43a90889SApple OSS Distributions        <field_description order="before">
92*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*43a90889SApple OSS Distributions        </field_description>
94*43a90889SApple OSS Distributions        <field_values>
95*43a90889SApple OSS Distributions        </field_values>
96*43a90889SApple OSS Distributions      </field>
97*43a90889SApple OSS Distributions        <field
98*43a90889SApple OSS Distributions           id="EC_31_26"
99*43a90889SApple OSS Distributions           is_variable_length="False"
100*43a90889SApple OSS Distributions           has_partial_fieldset="False"
101*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
103*43a90889SApple OSS Distributions           is_constant_value="False"
104*43a90889SApple OSS Distributions        >
105*43a90889SApple OSS Distributions          <field_name>EC</field_name>
106*43a90889SApple OSS Distributions        <field_msb>31</field_msb>
107*43a90889SApple OSS Distributions        <field_lsb>26</field_lsb>
108*43a90889SApple OSS Distributions        <field_description order="before">
109*43a90889SApple OSS Distributions
110*43a90889SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*43a90889SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*43a90889SApple OSS Distributions<list type="unordered">
113*43a90889SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*43a90889SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*43a90889SApple OSS Distributions</listitem></list>
116*43a90889SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*43a90889SApple OSS Distributions
118*43a90889SApple OSS Distributions        </field_description>
119*43a90889SApple OSS Distributions        <field_values>
120*43a90889SApple OSS Distributions
121*43a90889SApple OSS Distributions
122*43a90889SApple OSS Distributions                <field_value_instance>
123*43a90889SApple OSS Distributions          <field_value>0b000000</field_value>
124*43a90889SApple OSS Distributions        <field_value_description>
125*43a90889SApple OSS Distributions  <para>Unknown reason.</para>
126*43a90889SApple OSS Distributions</field_value_description>
127*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*43a90889SApple OSS Distributions    </field_value_instance>
129*43a90889SApple OSS Distributions                <field_value_instance>
130*43a90889SApple OSS Distributions          <field_value>0b000001</field_value>
131*43a90889SApple OSS Distributions        <field_value_description>
132*43a90889SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*43a90889SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*43a90889SApple OSS Distributions</field_value_description>
135*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*43a90889SApple OSS Distributions    </field_value_instance>
137*43a90889SApple OSS Distributions                <field_value_instance>
138*43a90889SApple OSS Distributions          <field_value>0b000011</field_value>
139*43a90889SApple OSS Distributions        <field_value_description>
140*43a90889SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*43a90889SApple OSS Distributions</field_value_description>
142*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*43a90889SApple OSS Distributions    </field_value_instance>
144*43a90889SApple OSS Distributions                <field_value_instance>
145*43a90889SApple OSS Distributions          <field_value>0b000100</field_value>
146*43a90889SApple OSS Distributions        <field_value_description>
147*43a90889SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*43a90889SApple OSS Distributions</field_value_description>
149*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*43a90889SApple OSS Distributions    </field_value_instance>
151*43a90889SApple OSS Distributions                <field_value_instance>
152*43a90889SApple OSS Distributions          <field_value>0b000101</field_value>
153*43a90889SApple OSS Distributions        <field_value_description>
154*43a90889SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*43a90889SApple OSS Distributions</field_value_description>
156*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*43a90889SApple OSS Distributions    </field_value_instance>
158*43a90889SApple OSS Distributions                <field_value_instance>
159*43a90889SApple OSS Distributions          <field_value>0b000110</field_value>
160*43a90889SApple OSS Distributions        <field_value_description>
161*43a90889SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*43a90889SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*43a90889SApple OSS Distributions<list type="unordered">
164*43a90889SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*43a90889SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*43a90889SApple OSS Distributions</listitem></list>
167*43a90889SApple OSS Distributions</field_value_description>
168*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*43a90889SApple OSS Distributions    </field_value_instance>
170*43a90889SApple OSS Distributions                <field_value_instance>
171*43a90889SApple OSS Distributions          <field_value>0b000111</field_value>
172*43a90889SApple OSS Distributions        <field_value_description>
173*43a90889SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*43a90889SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*43a90889SApple OSS Distributions</field_value_description>
176*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*43a90889SApple OSS Distributions    </field_value_instance>
178*43a90889SApple OSS Distributions                <field_value_instance>
179*43a90889SApple OSS Distributions          <field_value>0b001100</field_value>
180*43a90889SApple OSS Distributions        <field_value_description>
181*43a90889SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*43a90889SApple OSS Distributions</field_value_description>
183*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*43a90889SApple OSS Distributions    </field_value_instance>
185*43a90889SApple OSS Distributions                  <field_value_instance>
186*43a90889SApple OSS Distributions          <field_value>0b001101</field_value>
187*43a90889SApple OSS Distributions        <field_value_description>
188*43a90889SApple OSS Distributions  <para>Branch Target Exception.</para>
189*43a90889SApple OSS Distributions</field_value_description>
190*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*43a90889SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*43a90889SApple OSS Distributions    </field_value_instance>
193*43a90889SApple OSS Distributions                <field_value_instance>
194*43a90889SApple OSS Distributions          <field_value>0b001110</field_value>
195*43a90889SApple OSS Distributions        <field_value_description>
196*43a90889SApple OSS Distributions  <para>Illegal Execution state.</para>
197*43a90889SApple OSS Distributions</field_value_description>
198*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*43a90889SApple OSS Distributions    </field_value_instance>
200*43a90889SApple OSS Distributions                <field_value_instance>
201*43a90889SApple OSS Distributions          <field_value>0b010001</field_value>
202*43a90889SApple OSS Distributions        <field_value_description>
203*43a90889SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*43a90889SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*43a90889SApple OSS Distributions</field_value_description>
206*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*43a90889SApple OSS Distributions    </field_value_instance>
208*43a90889SApple OSS Distributions                <field_value_instance>
209*43a90889SApple OSS Distributions          <field_value>0b010101</field_value>
210*43a90889SApple OSS Distributions        <field_value_description>
211*43a90889SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*43a90889SApple OSS Distributions</field_value_description>
213*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*43a90889SApple OSS Distributions    </field_value_instance>
215*43a90889SApple OSS Distributions                <field_value_instance>
216*43a90889SApple OSS Distributions          <field_value>0b011000</field_value>
217*43a90889SApple OSS Distributions        <field_value_description>
218*43a90889SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*43a90889SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*43a90889SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*43a90889SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*43a90889SApple OSS Distributions</field_value_description>
223*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*43a90889SApple OSS Distributions    </field_value_instance>
225*43a90889SApple OSS Distributions                <field_value_instance>
226*43a90889SApple OSS Distributions          <field_value>0b011001</field_value>
227*43a90889SApple OSS Distributions        <field_value_description>
228*43a90889SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*43a90889SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*43a90889SApple OSS Distributions</field_value_description>
231*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*43a90889SApple OSS Distributions    </field_value_instance>
233*43a90889SApple OSS Distributions                <field_value_instance>
234*43a90889SApple OSS Distributions          <field_value>0b100000</field_value>
235*43a90889SApple OSS Distributions        <field_value_description>
236*43a90889SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*43a90889SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*43a90889SApple OSS Distributions</field_value_description>
239*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*43a90889SApple OSS Distributions    </field_value_instance>
241*43a90889SApple OSS Distributions                <field_value_instance>
242*43a90889SApple OSS Distributions          <field_value>0b100001</field_value>
243*43a90889SApple OSS Distributions        <field_value_description>
244*43a90889SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*43a90889SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*43a90889SApple OSS Distributions</field_value_description>
247*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*43a90889SApple OSS Distributions    </field_value_instance>
249*43a90889SApple OSS Distributions                <field_value_instance>
250*43a90889SApple OSS Distributions          <field_value>0b100010</field_value>
251*43a90889SApple OSS Distributions        <field_value_description>
252*43a90889SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*43a90889SApple OSS Distributions</field_value_description>
254*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*43a90889SApple OSS Distributions    </field_value_instance>
256*43a90889SApple OSS Distributions                <field_value_instance>
257*43a90889SApple OSS Distributions          <field_value>0b100100</field_value>
258*43a90889SApple OSS Distributions        <field_value_description>
259*43a90889SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*43a90889SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*43a90889SApple OSS Distributions</field_value_description>
262*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*43a90889SApple OSS Distributions    </field_value_instance>
264*43a90889SApple OSS Distributions                <field_value_instance>
265*43a90889SApple OSS Distributions          <field_value>0b100101</field_value>
266*43a90889SApple OSS Distributions        <field_value_description>
267*43a90889SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*43a90889SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*43a90889SApple OSS Distributions</field_value_description>
270*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*43a90889SApple OSS Distributions    </field_value_instance>
272*43a90889SApple OSS Distributions                <field_value_instance>
273*43a90889SApple OSS Distributions          <field_value>0b100110</field_value>
274*43a90889SApple OSS Distributions        <field_value_description>
275*43a90889SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*43a90889SApple OSS Distributions</field_value_description>
277*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*43a90889SApple OSS Distributions    </field_value_instance>
279*43a90889SApple OSS Distributions                <field_value_instance>
280*43a90889SApple OSS Distributions          <field_value>0b101000</field_value>
281*43a90889SApple OSS Distributions        <field_value_description>
282*43a90889SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*43a90889SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*43a90889SApple OSS Distributions</field_value_description>
285*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*43a90889SApple OSS Distributions    </field_value_instance>
287*43a90889SApple OSS Distributions                <field_value_instance>
288*43a90889SApple OSS Distributions          <field_value>0b101100</field_value>
289*43a90889SApple OSS Distributions        <field_value_description>
290*43a90889SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*43a90889SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*43a90889SApple OSS Distributions</field_value_description>
293*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*43a90889SApple OSS Distributions    </field_value_instance>
295*43a90889SApple OSS Distributions                <field_value_instance>
296*43a90889SApple OSS Distributions          <field_value>0b101111</field_value>
297*43a90889SApple OSS Distributions        <field_value_description>
298*43a90889SApple OSS Distributions  <para>SError interrupt.</para>
299*43a90889SApple OSS Distributions</field_value_description>
300*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*43a90889SApple OSS Distributions    </field_value_instance>
302*43a90889SApple OSS Distributions                <field_value_instance>
303*43a90889SApple OSS Distributions          <field_value>0b110000</field_value>
304*43a90889SApple OSS Distributions        <field_value_description>
305*43a90889SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*43a90889SApple OSS Distributions</field_value_description>
307*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*43a90889SApple OSS Distributions    </field_value_instance>
309*43a90889SApple OSS Distributions                <field_value_instance>
310*43a90889SApple OSS Distributions          <field_value>0b110001</field_value>
311*43a90889SApple OSS Distributions        <field_value_description>
312*43a90889SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*43a90889SApple OSS Distributions</field_value_description>
314*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*43a90889SApple OSS Distributions    </field_value_instance>
316*43a90889SApple OSS Distributions                <field_value_instance>
317*43a90889SApple OSS Distributions          <field_value>0b110010</field_value>
318*43a90889SApple OSS Distributions        <field_value_description>
319*43a90889SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*43a90889SApple OSS Distributions</field_value_description>
321*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*43a90889SApple OSS Distributions    </field_value_instance>
323*43a90889SApple OSS Distributions                <field_value_instance>
324*43a90889SApple OSS Distributions          <field_value>0b110011</field_value>
325*43a90889SApple OSS Distributions        <field_value_description>
326*43a90889SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*43a90889SApple OSS Distributions</field_value_description>
328*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*43a90889SApple OSS Distributions    </field_value_instance>
330*43a90889SApple OSS Distributions                <field_value_instance>
331*43a90889SApple OSS Distributions          <field_value>0b110100</field_value>
332*43a90889SApple OSS Distributions        <field_value_description>
333*43a90889SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*43a90889SApple OSS Distributions</field_value_description>
335*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*43a90889SApple OSS Distributions    </field_value_instance>
337*43a90889SApple OSS Distributions                <field_value_instance>
338*43a90889SApple OSS Distributions          <field_value>0b110101</field_value>
339*43a90889SApple OSS Distributions        <field_value_description>
340*43a90889SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*43a90889SApple OSS Distributions</field_value_description>
342*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*43a90889SApple OSS Distributions    </field_value_instance>
344*43a90889SApple OSS Distributions                <field_value_instance>
345*43a90889SApple OSS Distributions          <field_value>0b111000</field_value>
346*43a90889SApple OSS Distributions        <field_value_description>
347*43a90889SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*43a90889SApple OSS Distributions</field_value_description>
349*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*43a90889SApple OSS Distributions    </field_value_instance>
351*43a90889SApple OSS Distributions                <field_value_instance>
352*43a90889SApple OSS Distributions          <field_value>0b111100</field_value>
353*43a90889SApple OSS Distributions        <field_value_description>
354*43a90889SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*43a90889SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*43a90889SApple OSS Distributions</field_value_description>
357*43a90889SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*43a90889SApple OSS Distributions    </field_value_instance>
359*43a90889SApple OSS Distributions        </field_values>
360*43a90889SApple OSS Distributions            <field_description order="after">
361*43a90889SApple OSS Distributions
362*43a90889SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*43a90889SApple OSS Distributions<list type="unordered">
364*43a90889SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*43a90889SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*43a90889SApple OSS Distributions</listitem></list>
367*43a90889SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*43a90889SApple OSS Distributions
369*43a90889SApple OSS Distributions            </field_description>
370*43a90889SApple OSS Distributions          <field_resets>
371*43a90889SApple OSS Distributions
372*43a90889SApple OSS Distributions    <field_reset>
373*43a90889SApple OSS Distributions
374*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*43a90889SApple OSS Distributions
376*43a90889SApple OSS Distributions    </field_reset>
377*43a90889SApple OSS Distributions</field_resets>
378*43a90889SApple OSS Distributions      </field>
379*43a90889SApple OSS Distributions        <field
380*43a90889SApple OSS Distributions           id="IL_25_25"
381*43a90889SApple OSS Distributions           is_variable_length="False"
382*43a90889SApple OSS Distributions           has_partial_fieldset="False"
383*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
385*43a90889SApple OSS Distributions           is_constant_value="False"
386*43a90889SApple OSS Distributions        >
387*43a90889SApple OSS Distributions          <field_name>IL</field_name>
388*43a90889SApple OSS Distributions        <field_msb>25</field_msb>
389*43a90889SApple OSS Distributions        <field_lsb>25</field_lsb>
390*43a90889SApple OSS Distributions        <field_description order="before">
391*43a90889SApple OSS Distributions
392*43a90889SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*43a90889SApple OSS Distributions
394*43a90889SApple OSS Distributions        </field_description>
395*43a90889SApple OSS Distributions        <field_values>
396*43a90889SApple OSS Distributions
397*43a90889SApple OSS Distributions
398*43a90889SApple OSS Distributions                <field_value_instance>
399*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
400*43a90889SApple OSS Distributions        <field_value_description>
401*43a90889SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*43a90889SApple OSS Distributions</field_value_description>
403*43a90889SApple OSS Distributions    </field_value_instance>
404*43a90889SApple OSS Distributions                <field_value_instance>
405*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
406*43a90889SApple OSS Distributions        <field_value_description>
407*43a90889SApple OSS Distributions  <list type="unordered">
408*43a90889SApple OSS Distributions<listitem><content>
409*43a90889SApple OSS Distributions<para>An SError interrupt.</para>
410*43a90889SApple OSS Distributions</content>
411*43a90889SApple OSS Distributions</listitem><listitem><content>
412*43a90889SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*43a90889SApple OSS Distributions</content>
414*43a90889SApple OSS Distributions</listitem><listitem><content>
415*43a90889SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*43a90889SApple OSS Distributions</content>
417*43a90889SApple OSS Distributions</listitem><listitem><content>
418*43a90889SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*43a90889SApple OSS Distributions</content>
420*43a90889SApple OSS Distributions</listitem><listitem><content>
421*43a90889SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*43a90889SApple OSS Distributions</content>
423*43a90889SApple OSS Distributions</listitem><listitem><content>
424*43a90889SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*43a90889SApple OSS Distributions</content>
426*43a90889SApple OSS Distributions</listitem><listitem><content>
427*43a90889SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*43a90889SApple OSS Distributions<list type="unordered">
429*43a90889SApple OSS Distributions<listitem><content>
430*43a90889SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*43a90889SApple OSS Distributions</content>
432*43a90889SApple OSS Distributions</listitem><listitem><content>
433*43a90889SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*43a90889SApple OSS Distributions</content>
435*43a90889SApple OSS Distributions</listitem></list>
436*43a90889SApple OSS Distributions</content>
437*43a90889SApple OSS Distributions</listitem><listitem><content>
438*43a90889SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*43a90889SApple OSS Distributions</content>
440*43a90889SApple OSS Distributions</listitem></list>
441*43a90889SApple OSS Distributions</field_value_description>
442*43a90889SApple OSS Distributions    </field_value_instance>
443*43a90889SApple OSS Distributions        </field_values>
444*43a90889SApple OSS Distributions          <field_resets>
445*43a90889SApple OSS Distributions
446*43a90889SApple OSS Distributions    <field_reset>
447*43a90889SApple OSS Distributions
448*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*43a90889SApple OSS Distributions
450*43a90889SApple OSS Distributions    </field_reset>
451*43a90889SApple OSS Distributions</field_resets>
452*43a90889SApple OSS Distributions      </field>
453*43a90889SApple OSS Distributions        <field
454*43a90889SApple OSS Distributions           id="ISS_24_0"
455*43a90889SApple OSS Distributions           is_variable_length="False"
456*43a90889SApple OSS Distributions           has_partial_fieldset="True"
457*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
459*43a90889SApple OSS Distributions           is_constant_value="False"
460*43a90889SApple OSS Distributions        >
461*43a90889SApple OSS Distributions          <field_name>ISS</field_name>
462*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
463*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
464*43a90889SApple OSS Distributions        <field_description order="before">
465*43a90889SApple OSS Distributions
466*43a90889SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*43a90889SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*43a90889SApple OSS Distributions<list type="unordered">
469*43a90889SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*43a90889SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*43a90889SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*43a90889SApple OSS Distributions</listitem></list>
474*43a90889SApple OSS Distributions</content>
475*43a90889SApple OSS Distributions</listitem></list>
476*43a90889SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*43a90889SApple OSS Distributions
478*43a90889SApple OSS Distributions        </field_description>
479*43a90889SApple OSS Distributions        <field_values>
480*43a90889SApple OSS Distributions
481*43a90889SApple OSS Distributions               <field_value_name>I</field_value_name>
482*43a90889SApple OSS Distributions        </field_values>
483*43a90889SApple OSS Distributions          <field_resets>
484*43a90889SApple OSS Distributions
485*43a90889SApple OSS Distributions</field_resets>
486*43a90889SApple OSS Distributions            <partial_fieldset>
487*43a90889SApple OSS Distributions              <fields length="25">
488*43a90889SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*43a90889SApple OSS Distributions    <text_before_fields>
490*43a90889SApple OSS Distributions
491*43a90889SApple OSS Distributions
492*43a90889SApple OSS Distributions
493*43a90889SApple OSS Distributions    </text_before_fields>
494*43a90889SApple OSS Distributions
495*43a90889SApple OSS Distributions        <field
496*43a90889SApple OSS Distributions           id="0_24_0"
497*43a90889SApple OSS Distributions           is_variable_length="False"
498*43a90889SApple OSS Distributions           has_partial_fieldset="False"
499*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
501*43a90889SApple OSS Distributions           is_constant_value="False"
502*43a90889SApple OSS Distributions           rwtype="RES0"
503*43a90889SApple OSS Distributions        >
504*43a90889SApple OSS Distributions          <field_name>0</field_name>
505*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
506*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
507*43a90889SApple OSS Distributions        <field_description order="before">
508*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*43a90889SApple OSS Distributions        </field_description>
510*43a90889SApple OSS Distributions        <field_values>
511*43a90889SApple OSS Distributions        </field_values>
512*43a90889SApple OSS Distributions      </field>
513*43a90889SApple OSS Distributions    <text_after_fields>
514*43a90889SApple OSS Distributions
515*43a90889SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*43a90889SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*43a90889SApple OSS Distributions<list type="unordered">
518*43a90889SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*43a90889SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*43a90889SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*43a90889SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*43a90889SApple OSS Distributions</listitem></list>
523*43a90889SApple OSS Distributions</content>
524*43a90889SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*43a90889SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*43a90889SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*43a90889SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*43a90889SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*43a90889SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*43a90889SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*43a90889SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*43a90889SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*43a90889SApple OSS Distributions</listitem></list>
534*43a90889SApple OSS Distributions</content>
535*43a90889SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*43a90889SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*43a90889SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*43a90889SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*43a90889SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*43a90889SApple OSS Distributions</listitem></list>
541*43a90889SApple OSS Distributions</content>
542*43a90889SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*43a90889SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*43a90889SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*43a90889SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*43a90889SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*43a90889SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*43a90889SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*43a90889SApple OSS Distributions</listitem></list>
550*43a90889SApple OSS Distributions</content>
551*43a90889SApple OSS Distributions</listitem></list>
552*43a90889SApple OSS Distributions
553*43a90889SApple OSS Distributions    </text_after_fields>
554*43a90889SApple OSS Distributions  </fields>
555*43a90889SApple OSS Distributions              <reg_fieldset length="25">
556*43a90889SApple OSS Distributions
557*43a90889SApple OSS Distributions
558*43a90889SApple OSS Distributions
559*43a90889SApple OSS Distributions
560*43a90889SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*43a90889SApple OSS Distributions    </reg_fieldset>
562*43a90889SApple OSS Distributions            </partial_fieldset>
563*43a90889SApple OSS Distributions            <partial_fieldset>
564*43a90889SApple OSS Distributions              <fields length="25">
565*43a90889SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*43a90889SApple OSS Distributions    <text_before_fields>
567*43a90889SApple OSS Distributions
568*43a90889SApple OSS Distributions
569*43a90889SApple OSS Distributions
570*43a90889SApple OSS Distributions    </text_before_fields>
571*43a90889SApple OSS Distributions
572*43a90889SApple OSS Distributions        <field
573*43a90889SApple OSS Distributions           id="CV_24_24"
574*43a90889SApple OSS Distributions           is_variable_length="False"
575*43a90889SApple OSS Distributions           has_partial_fieldset="False"
576*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
578*43a90889SApple OSS Distributions           is_constant_value="False"
579*43a90889SApple OSS Distributions        >
580*43a90889SApple OSS Distributions          <field_name>CV</field_name>
581*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
582*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
583*43a90889SApple OSS Distributions        <field_description order="before">
584*43a90889SApple OSS Distributions
585*43a90889SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*43a90889SApple OSS Distributions
587*43a90889SApple OSS Distributions        </field_description>
588*43a90889SApple OSS Distributions        <field_values>
589*43a90889SApple OSS Distributions
590*43a90889SApple OSS Distributions
591*43a90889SApple OSS Distributions                <field_value_instance>
592*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
593*43a90889SApple OSS Distributions        <field_value_description>
594*43a90889SApple OSS Distributions  <para>The COND field is not valid.</para>
595*43a90889SApple OSS Distributions</field_value_description>
596*43a90889SApple OSS Distributions    </field_value_instance>
597*43a90889SApple OSS Distributions                <field_value_instance>
598*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
599*43a90889SApple OSS Distributions        <field_value_description>
600*43a90889SApple OSS Distributions  <para>The COND field is valid.</para>
601*43a90889SApple OSS Distributions</field_value_description>
602*43a90889SApple OSS Distributions    </field_value_instance>
603*43a90889SApple OSS Distributions        </field_values>
604*43a90889SApple OSS Distributions            <field_description order="after">
605*43a90889SApple OSS Distributions
606*43a90889SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*43a90889SApple OSS Distributions<list type="unordered">
609*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*43a90889SApple OSS Distributions</listitem></list>
612*43a90889SApple OSS Distributions
613*43a90889SApple OSS Distributions            </field_description>
614*43a90889SApple OSS Distributions          <field_resets>
615*43a90889SApple OSS Distributions
616*43a90889SApple OSS Distributions    <field_reset>
617*43a90889SApple OSS Distributions
618*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*43a90889SApple OSS Distributions
620*43a90889SApple OSS Distributions    </field_reset>
621*43a90889SApple OSS Distributions</field_resets>
622*43a90889SApple OSS Distributions      </field>
623*43a90889SApple OSS Distributions        <field
624*43a90889SApple OSS Distributions           id="COND_23_20"
625*43a90889SApple OSS Distributions           is_variable_length="False"
626*43a90889SApple OSS Distributions           has_partial_fieldset="False"
627*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
629*43a90889SApple OSS Distributions           is_constant_value="False"
630*43a90889SApple OSS Distributions        >
631*43a90889SApple OSS Distributions          <field_name>COND</field_name>
632*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
633*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
634*43a90889SApple OSS Distributions        <field_description order="before">
635*43a90889SApple OSS Distributions
636*43a90889SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*43a90889SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*43a90889SApple OSS Distributions<list type="unordered">
640*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*43a90889SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*43a90889SApple OSS Distributions</listitem></list>
644*43a90889SApple OSS Distributions</content>
645*43a90889SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*43a90889SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*43a90889SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*43a90889SApple OSS Distributions</listitem></list>
649*43a90889SApple OSS Distributions</content>
650*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*43a90889SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*43a90889SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*43a90889SApple OSS Distributions</listitem></list>
654*43a90889SApple OSS Distributions</content>
655*43a90889SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*43a90889SApple OSS Distributions</listitem></list>
657*43a90889SApple OSS Distributions
658*43a90889SApple OSS Distributions        </field_description>
659*43a90889SApple OSS Distributions        <field_values>
660*43a90889SApple OSS Distributions
661*43a90889SApple OSS Distributions
662*43a90889SApple OSS Distributions        </field_values>
663*43a90889SApple OSS Distributions          <field_resets>
664*43a90889SApple OSS Distributions
665*43a90889SApple OSS Distributions    <field_reset>
666*43a90889SApple OSS Distributions
667*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*43a90889SApple OSS Distributions
669*43a90889SApple OSS Distributions    </field_reset>
670*43a90889SApple OSS Distributions</field_resets>
671*43a90889SApple OSS Distributions      </field>
672*43a90889SApple OSS Distributions        <field
673*43a90889SApple OSS Distributions           id="0_19_1"
674*43a90889SApple OSS Distributions           is_variable_length="False"
675*43a90889SApple OSS Distributions           has_partial_fieldset="False"
676*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
678*43a90889SApple OSS Distributions           is_constant_value="False"
679*43a90889SApple OSS Distributions           rwtype="RES0"
680*43a90889SApple OSS Distributions        >
681*43a90889SApple OSS Distributions          <field_name>0</field_name>
682*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
683*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
684*43a90889SApple OSS Distributions        <field_description order="before">
685*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*43a90889SApple OSS Distributions        </field_description>
687*43a90889SApple OSS Distributions        <field_values>
688*43a90889SApple OSS Distributions        </field_values>
689*43a90889SApple OSS Distributions      </field>
690*43a90889SApple OSS Distributions        <field
691*43a90889SApple OSS Distributions           id="TI_0_0"
692*43a90889SApple OSS Distributions           is_variable_length="False"
693*43a90889SApple OSS Distributions           has_partial_fieldset="False"
694*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
696*43a90889SApple OSS Distributions           is_constant_value="False"
697*43a90889SApple OSS Distributions        >
698*43a90889SApple OSS Distributions          <field_name>TI</field_name>
699*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
700*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
701*43a90889SApple OSS Distributions        <field_description order="before">
702*43a90889SApple OSS Distributions
703*43a90889SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*43a90889SApple OSS Distributions
705*43a90889SApple OSS Distributions        </field_description>
706*43a90889SApple OSS Distributions        <field_values>
707*43a90889SApple OSS Distributions
708*43a90889SApple OSS Distributions
709*43a90889SApple OSS Distributions                <field_value_instance>
710*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
711*43a90889SApple OSS Distributions        <field_value_description>
712*43a90889SApple OSS Distributions  <para>WFI trapped.</para>
713*43a90889SApple OSS Distributions</field_value_description>
714*43a90889SApple OSS Distributions    </field_value_instance>
715*43a90889SApple OSS Distributions                <field_value_instance>
716*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
717*43a90889SApple OSS Distributions        <field_value_description>
718*43a90889SApple OSS Distributions  <para>WFE trapped.</para>
719*43a90889SApple OSS Distributions</field_value_description>
720*43a90889SApple OSS Distributions    </field_value_instance>
721*43a90889SApple OSS Distributions        </field_values>
722*43a90889SApple OSS Distributions          <field_resets>
723*43a90889SApple OSS Distributions
724*43a90889SApple OSS Distributions    <field_reset>
725*43a90889SApple OSS Distributions
726*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*43a90889SApple OSS Distributions
728*43a90889SApple OSS Distributions    </field_reset>
729*43a90889SApple OSS Distributions</field_resets>
730*43a90889SApple OSS Distributions      </field>
731*43a90889SApple OSS Distributions    <text_after_fields>
732*43a90889SApple OSS Distributions
733*43a90889SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*43a90889SApple OSS Distributions<list type="unordered">
735*43a90889SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*43a90889SApple OSS Distributions</listitem></list>
739*43a90889SApple OSS Distributions
740*43a90889SApple OSS Distributions    </text_after_fields>
741*43a90889SApple OSS Distributions  </fields>
742*43a90889SApple OSS Distributions              <reg_fieldset length="25">
743*43a90889SApple OSS Distributions
744*43a90889SApple OSS Distributions
745*43a90889SApple OSS Distributions
746*43a90889SApple OSS Distributions
747*43a90889SApple OSS Distributions
748*43a90889SApple OSS Distributions
749*43a90889SApple OSS Distributions
750*43a90889SApple OSS Distributions
751*43a90889SApple OSS Distributions
752*43a90889SApple OSS Distributions
753*43a90889SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*43a90889SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*43a90889SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*43a90889SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*43a90889SApple OSS Distributions    </reg_fieldset>
758*43a90889SApple OSS Distributions            </partial_fieldset>
759*43a90889SApple OSS Distributions            <partial_fieldset>
760*43a90889SApple OSS Distributions              <fields length="25">
761*43a90889SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*43a90889SApple OSS Distributions    <text_before_fields>
763*43a90889SApple OSS Distributions
764*43a90889SApple OSS Distributions
765*43a90889SApple OSS Distributions
766*43a90889SApple OSS Distributions    </text_before_fields>
767*43a90889SApple OSS Distributions
768*43a90889SApple OSS Distributions        <field
769*43a90889SApple OSS Distributions           id="CV_24_24"
770*43a90889SApple OSS Distributions           is_variable_length="False"
771*43a90889SApple OSS Distributions           has_partial_fieldset="False"
772*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
774*43a90889SApple OSS Distributions           is_constant_value="False"
775*43a90889SApple OSS Distributions        >
776*43a90889SApple OSS Distributions          <field_name>CV</field_name>
777*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
778*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
779*43a90889SApple OSS Distributions        <field_description order="before">
780*43a90889SApple OSS Distributions
781*43a90889SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*43a90889SApple OSS Distributions
783*43a90889SApple OSS Distributions        </field_description>
784*43a90889SApple OSS Distributions        <field_values>
785*43a90889SApple OSS Distributions
786*43a90889SApple OSS Distributions
787*43a90889SApple OSS Distributions                <field_value_instance>
788*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
789*43a90889SApple OSS Distributions        <field_value_description>
790*43a90889SApple OSS Distributions  <para>The COND field is not valid.</para>
791*43a90889SApple OSS Distributions</field_value_description>
792*43a90889SApple OSS Distributions    </field_value_instance>
793*43a90889SApple OSS Distributions                <field_value_instance>
794*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
795*43a90889SApple OSS Distributions        <field_value_description>
796*43a90889SApple OSS Distributions  <para>The COND field is valid.</para>
797*43a90889SApple OSS Distributions</field_value_description>
798*43a90889SApple OSS Distributions    </field_value_instance>
799*43a90889SApple OSS Distributions        </field_values>
800*43a90889SApple OSS Distributions            <field_description order="after">
801*43a90889SApple OSS Distributions
802*43a90889SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*43a90889SApple OSS Distributions<list type="unordered">
805*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*43a90889SApple OSS Distributions</listitem></list>
808*43a90889SApple OSS Distributions
809*43a90889SApple OSS Distributions            </field_description>
810*43a90889SApple OSS Distributions          <field_resets>
811*43a90889SApple OSS Distributions
812*43a90889SApple OSS Distributions    <field_reset>
813*43a90889SApple OSS Distributions
814*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*43a90889SApple OSS Distributions
816*43a90889SApple OSS Distributions    </field_reset>
817*43a90889SApple OSS Distributions</field_resets>
818*43a90889SApple OSS Distributions      </field>
819*43a90889SApple OSS Distributions        <field
820*43a90889SApple OSS Distributions           id="COND_23_20"
821*43a90889SApple OSS Distributions           is_variable_length="False"
822*43a90889SApple OSS Distributions           has_partial_fieldset="False"
823*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
825*43a90889SApple OSS Distributions           is_constant_value="False"
826*43a90889SApple OSS Distributions        >
827*43a90889SApple OSS Distributions          <field_name>COND</field_name>
828*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
829*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
830*43a90889SApple OSS Distributions        <field_description order="before">
831*43a90889SApple OSS Distributions
832*43a90889SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*43a90889SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*43a90889SApple OSS Distributions<list type="unordered">
836*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*43a90889SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*43a90889SApple OSS Distributions</listitem></list>
840*43a90889SApple OSS Distributions</content>
841*43a90889SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*43a90889SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*43a90889SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*43a90889SApple OSS Distributions</listitem></list>
845*43a90889SApple OSS Distributions</content>
846*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*43a90889SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*43a90889SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*43a90889SApple OSS Distributions</listitem></list>
850*43a90889SApple OSS Distributions</content>
851*43a90889SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*43a90889SApple OSS Distributions</listitem></list>
853*43a90889SApple OSS Distributions
854*43a90889SApple OSS Distributions        </field_description>
855*43a90889SApple OSS Distributions        <field_values>
856*43a90889SApple OSS Distributions
857*43a90889SApple OSS Distributions
858*43a90889SApple OSS Distributions        </field_values>
859*43a90889SApple OSS Distributions          <field_resets>
860*43a90889SApple OSS Distributions
861*43a90889SApple OSS Distributions    <field_reset>
862*43a90889SApple OSS Distributions
863*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*43a90889SApple OSS Distributions
865*43a90889SApple OSS Distributions    </field_reset>
866*43a90889SApple OSS Distributions</field_resets>
867*43a90889SApple OSS Distributions      </field>
868*43a90889SApple OSS Distributions        <field
869*43a90889SApple OSS Distributions           id="Opc2_19_17"
870*43a90889SApple OSS Distributions           is_variable_length="False"
871*43a90889SApple OSS Distributions           has_partial_fieldset="False"
872*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
874*43a90889SApple OSS Distributions           is_constant_value="False"
875*43a90889SApple OSS Distributions        >
876*43a90889SApple OSS Distributions          <field_name>Opc2</field_name>
877*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
878*43a90889SApple OSS Distributions        <field_lsb>17</field_lsb>
879*43a90889SApple OSS Distributions        <field_description order="before">
880*43a90889SApple OSS Distributions
881*43a90889SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*43a90889SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*43a90889SApple OSS Distributions
884*43a90889SApple OSS Distributions        </field_description>
885*43a90889SApple OSS Distributions        <field_values>
886*43a90889SApple OSS Distributions
887*43a90889SApple OSS Distributions
888*43a90889SApple OSS Distributions        </field_values>
889*43a90889SApple OSS Distributions          <field_resets>
890*43a90889SApple OSS Distributions
891*43a90889SApple OSS Distributions    <field_reset>
892*43a90889SApple OSS Distributions
893*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*43a90889SApple OSS Distributions
895*43a90889SApple OSS Distributions    </field_reset>
896*43a90889SApple OSS Distributions</field_resets>
897*43a90889SApple OSS Distributions      </field>
898*43a90889SApple OSS Distributions        <field
899*43a90889SApple OSS Distributions           id="Opc1_16_14"
900*43a90889SApple OSS Distributions           is_variable_length="False"
901*43a90889SApple OSS Distributions           has_partial_fieldset="False"
902*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
904*43a90889SApple OSS Distributions           is_constant_value="False"
905*43a90889SApple OSS Distributions        >
906*43a90889SApple OSS Distributions          <field_name>Opc1</field_name>
907*43a90889SApple OSS Distributions        <field_msb>16</field_msb>
908*43a90889SApple OSS Distributions        <field_lsb>14</field_lsb>
909*43a90889SApple OSS Distributions        <field_description order="before">
910*43a90889SApple OSS Distributions
911*43a90889SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*43a90889SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*43a90889SApple OSS Distributions
914*43a90889SApple OSS Distributions        </field_description>
915*43a90889SApple OSS Distributions        <field_values>
916*43a90889SApple OSS Distributions
917*43a90889SApple OSS Distributions
918*43a90889SApple OSS Distributions        </field_values>
919*43a90889SApple OSS Distributions          <field_resets>
920*43a90889SApple OSS Distributions
921*43a90889SApple OSS Distributions    <field_reset>
922*43a90889SApple OSS Distributions
923*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*43a90889SApple OSS Distributions
925*43a90889SApple OSS Distributions    </field_reset>
926*43a90889SApple OSS Distributions</field_resets>
927*43a90889SApple OSS Distributions      </field>
928*43a90889SApple OSS Distributions        <field
929*43a90889SApple OSS Distributions           id="CRn_13_10"
930*43a90889SApple OSS Distributions           is_variable_length="False"
931*43a90889SApple OSS Distributions           has_partial_fieldset="False"
932*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
934*43a90889SApple OSS Distributions           is_constant_value="False"
935*43a90889SApple OSS Distributions        >
936*43a90889SApple OSS Distributions          <field_name>CRn</field_name>
937*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
938*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
939*43a90889SApple OSS Distributions        <field_description order="before">
940*43a90889SApple OSS Distributions
941*43a90889SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*43a90889SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*43a90889SApple OSS Distributions
944*43a90889SApple OSS Distributions        </field_description>
945*43a90889SApple OSS Distributions        <field_values>
946*43a90889SApple OSS Distributions
947*43a90889SApple OSS Distributions
948*43a90889SApple OSS Distributions        </field_values>
949*43a90889SApple OSS Distributions          <field_resets>
950*43a90889SApple OSS Distributions
951*43a90889SApple OSS Distributions    <field_reset>
952*43a90889SApple OSS Distributions
953*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*43a90889SApple OSS Distributions
955*43a90889SApple OSS Distributions    </field_reset>
956*43a90889SApple OSS Distributions</field_resets>
957*43a90889SApple OSS Distributions      </field>
958*43a90889SApple OSS Distributions        <field
959*43a90889SApple OSS Distributions           id="Rt_9_5"
960*43a90889SApple OSS Distributions           is_variable_length="False"
961*43a90889SApple OSS Distributions           has_partial_fieldset="False"
962*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
964*43a90889SApple OSS Distributions           is_constant_value="False"
965*43a90889SApple OSS Distributions        >
966*43a90889SApple OSS Distributions          <field_name>Rt</field_name>
967*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
968*43a90889SApple OSS Distributions        <field_lsb>5</field_lsb>
969*43a90889SApple OSS Distributions        <field_description order="before">
970*43a90889SApple OSS Distributions
971*43a90889SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*43a90889SApple OSS Distributions
973*43a90889SApple OSS Distributions        </field_description>
974*43a90889SApple OSS Distributions        <field_values>
975*43a90889SApple OSS Distributions
976*43a90889SApple OSS Distributions
977*43a90889SApple OSS Distributions        </field_values>
978*43a90889SApple OSS Distributions          <field_resets>
979*43a90889SApple OSS Distributions
980*43a90889SApple OSS Distributions    <field_reset>
981*43a90889SApple OSS Distributions
982*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*43a90889SApple OSS Distributions
984*43a90889SApple OSS Distributions    </field_reset>
985*43a90889SApple OSS Distributions</field_resets>
986*43a90889SApple OSS Distributions      </field>
987*43a90889SApple OSS Distributions        <field
988*43a90889SApple OSS Distributions           id="CRm_4_1"
989*43a90889SApple OSS Distributions           is_variable_length="False"
990*43a90889SApple OSS Distributions           has_partial_fieldset="False"
991*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
993*43a90889SApple OSS Distributions           is_constant_value="False"
994*43a90889SApple OSS Distributions        >
995*43a90889SApple OSS Distributions          <field_name>CRm</field_name>
996*43a90889SApple OSS Distributions        <field_msb>4</field_msb>
997*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
998*43a90889SApple OSS Distributions        <field_description order="before">
999*43a90889SApple OSS Distributions
1000*43a90889SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*43a90889SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*43a90889SApple OSS Distributions
1003*43a90889SApple OSS Distributions        </field_description>
1004*43a90889SApple OSS Distributions        <field_values>
1005*43a90889SApple OSS Distributions
1006*43a90889SApple OSS Distributions
1007*43a90889SApple OSS Distributions        </field_values>
1008*43a90889SApple OSS Distributions          <field_resets>
1009*43a90889SApple OSS Distributions
1010*43a90889SApple OSS Distributions    <field_reset>
1011*43a90889SApple OSS Distributions
1012*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*43a90889SApple OSS Distributions
1014*43a90889SApple OSS Distributions    </field_reset>
1015*43a90889SApple OSS Distributions</field_resets>
1016*43a90889SApple OSS Distributions      </field>
1017*43a90889SApple OSS Distributions        <field
1018*43a90889SApple OSS Distributions           id="Direction_0_0"
1019*43a90889SApple OSS Distributions           is_variable_length="False"
1020*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1021*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1023*43a90889SApple OSS Distributions           is_constant_value="False"
1024*43a90889SApple OSS Distributions        >
1025*43a90889SApple OSS Distributions          <field_name>Direction</field_name>
1026*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
1027*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*43a90889SApple OSS Distributions        <field_description order="before">
1029*43a90889SApple OSS Distributions
1030*43a90889SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*43a90889SApple OSS Distributions
1032*43a90889SApple OSS Distributions        </field_description>
1033*43a90889SApple OSS Distributions        <field_values>
1034*43a90889SApple OSS Distributions
1035*43a90889SApple OSS Distributions
1036*43a90889SApple OSS Distributions                <field_value_instance>
1037*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1038*43a90889SApple OSS Distributions        <field_value_description>
1039*43a90889SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*43a90889SApple OSS Distributions</field_value_description>
1041*43a90889SApple OSS Distributions    </field_value_instance>
1042*43a90889SApple OSS Distributions                <field_value_instance>
1043*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1044*43a90889SApple OSS Distributions        <field_value_description>
1045*43a90889SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*43a90889SApple OSS Distributions</field_value_description>
1047*43a90889SApple OSS Distributions    </field_value_instance>
1048*43a90889SApple OSS Distributions        </field_values>
1049*43a90889SApple OSS Distributions          <field_resets>
1050*43a90889SApple OSS Distributions
1051*43a90889SApple OSS Distributions    <field_reset>
1052*43a90889SApple OSS Distributions
1053*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*43a90889SApple OSS Distributions
1055*43a90889SApple OSS Distributions    </field_reset>
1056*43a90889SApple OSS Distributions</field_resets>
1057*43a90889SApple OSS Distributions      </field>
1058*43a90889SApple OSS Distributions    <text_after_fields>
1059*43a90889SApple OSS Distributions
1060*43a90889SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*43a90889SApple OSS Distributions<list type="unordered">
1062*43a90889SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*43a90889SApple OSS Distributions</listitem></list>
1081*43a90889SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*43a90889SApple OSS Distributions<list type="unordered">
1083*43a90889SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*43a90889SApple OSS Distributions</listitem></list>
1094*43a90889SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*43a90889SApple OSS Distributions
1096*43a90889SApple OSS Distributions    </text_after_fields>
1097*43a90889SApple OSS Distributions  </fields>
1098*43a90889SApple OSS Distributions              <reg_fieldset length="25">
1099*43a90889SApple OSS Distributions
1100*43a90889SApple OSS Distributions
1101*43a90889SApple OSS Distributions
1102*43a90889SApple OSS Distributions
1103*43a90889SApple OSS Distributions
1104*43a90889SApple OSS Distributions
1105*43a90889SApple OSS Distributions
1106*43a90889SApple OSS Distributions
1107*43a90889SApple OSS Distributions
1108*43a90889SApple OSS Distributions
1109*43a90889SApple OSS Distributions
1110*43a90889SApple OSS Distributions
1111*43a90889SApple OSS Distributions
1112*43a90889SApple OSS Distributions
1113*43a90889SApple OSS Distributions
1114*43a90889SApple OSS Distributions
1115*43a90889SApple OSS Distributions
1116*43a90889SApple OSS Distributions
1117*43a90889SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*43a90889SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*43a90889SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*43a90889SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*43a90889SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*43a90889SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*43a90889SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*43a90889SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*43a90889SApple OSS Distributions    </reg_fieldset>
1126*43a90889SApple OSS Distributions            </partial_fieldset>
1127*43a90889SApple OSS Distributions            <partial_fieldset>
1128*43a90889SApple OSS Distributions              <fields length="25">
1129*43a90889SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*43a90889SApple OSS Distributions    <text_before_fields>
1131*43a90889SApple OSS Distributions
1132*43a90889SApple OSS Distributions
1133*43a90889SApple OSS Distributions
1134*43a90889SApple OSS Distributions    </text_before_fields>
1135*43a90889SApple OSS Distributions
1136*43a90889SApple OSS Distributions        <field
1137*43a90889SApple OSS Distributions           id="CV_24_24"
1138*43a90889SApple OSS Distributions           is_variable_length="False"
1139*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1140*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1142*43a90889SApple OSS Distributions           is_constant_value="False"
1143*43a90889SApple OSS Distributions        >
1144*43a90889SApple OSS Distributions          <field_name>CV</field_name>
1145*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
1146*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*43a90889SApple OSS Distributions        <field_description order="before">
1148*43a90889SApple OSS Distributions
1149*43a90889SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*43a90889SApple OSS Distributions
1151*43a90889SApple OSS Distributions        </field_description>
1152*43a90889SApple OSS Distributions        <field_values>
1153*43a90889SApple OSS Distributions
1154*43a90889SApple OSS Distributions
1155*43a90889SApple OSS Distributions                <field_value_instance>
1156*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1157*43a90889SApple OSS Distributions        <field_value_description>
1158*43a90889SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*43a90889SApple OSS Distributions</field_value_description>
1160*43a90889SApple OSS Distributions    </field_value_instance>
1161*43a90889SApple OSS Distributions                <field_value_instance>
1162*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1163*43a90889SApple OSS Distributions        <field_value_description>
1164*43a90889SApple OSS Distributions  <para>The COND field is valid.</para>
1165*43a90889SApple OSS Distributions</field_value_description>
1166*43a90889SApple OSS Distributions    </field_value_instance>
1167*43a90889SApple OSS Distributions        </field_values>
1168*43a90889SApple OSS Distributions            <field_description order="after">
1169*43a90889SApple OSS Distributions
1170*43a90889SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*43a90889SApple OSS Distributions<list type="unordered">
1173*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*43a90889SApple OSS Distributions</listitem></list>
1176*43a90889SApple OSS Distributions
1177*43a90889SApple OSS Distributions            </field_description>
1178*43a90889SApple OSS Distributions          <field_resets>
1179*43a90889SApple OSS Distributions
1180*43a90889SApple OSS Distributions    <field_reset>
1181*43a90889SApple OSS Distributions
1182*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*43a90889SApple OSS Distributions
1184*43a90889SApple OSS Distributions    </field_reset>
1185*43a90889SApple OSS Distributions</field_resets>
1186*43a90889SApple OSS Distributions      </field>
1187*43a90889SApple OSS Distributions        <field
1188*43a90889SApple OSS Distributions           id="COND_23_20"
1189*43a90889SApple OSS Distributions           is_variable_length="False"
1190*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1191*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1193*43a90889SApple OSS Distributions           is_constant_value="False"
1194*43a90889SApple OSS Distributions        >
1195*43a90889SApple OSS Distributions          <field_name>COND</field_name>
1196*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
1197*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*43a90889SApple OSS Distributions        <field_description order="before">
1199*43a90889SApple OSS Distributions
1200*43a90889SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*43a90889SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*43a90889SApple OSS Distributions<list type="unordered">
1204*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*43a90889SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*43a90889SApple OSS Distributions</listitem></list>
1208*43a90889SApple OSS Distributions</content>
1209*43a90889SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*43a90889SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*43a90889SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*43a90889SApple OSS Distributions</listitem></list>
1213*43a90889SApple OSS Distributions</content>
1214*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*43a90889SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*43a90889SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*43a90889SApple OSS Distributions</listitem></list>
1218*43a90889SApple OSS Distributions</content>
1219*43a90889SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*43a90889SApple OSS Distributions</listitem></list>
1221*43a90889SApple OSS Distributions
1222*43a90889SApple OSS Distributions        </field_description>
1223*43a90889SApple OSS Distributions        <field_values>
1224*43a90889SApple OSS Distributions
1225*43a90889SApple OSS Distributions
1226*43a90889SApple OSS Distributions        </field_values>
1227*43a90889SApple OSS Distributions          <field_resets>
1228*43a90889SApple OSS Distributions
1229*43a90889SApple OSS Distributions    <field_reset>
1230*43a90889SApple OSS Distributions
1231*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*43a90889SApple OSS Distributions
1233*43a90889SApple OSS Distributions    </field_reset>
1234*43a90889SApple OSS Distributions</field_resets>
1235*43a90889SApple OSS Distributions      </field>
1236*43a90889SApple OSS Distributions        <field
1237*43a90889SApple OSS Distributions           id="Opc1_19_16"
1238*43a90889SApple OSS Distributions           is_variable_length="False"
1239*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1240*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1242*43a90889SApple OSS Distributions           is_constant_value="False"
1243*43a90889SApple OSS Distributions        >
1244*43a90889SApple OSS Distributions          <field_name>Opc1</field_name>
1245*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
1246*43a90889SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*43a90889SApple OSS Distributions        <field_description order="before">
1248*43a90889SApple OSS Distributions
1249*43a90889SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*43a90889SApple OSS Distributions
1251*43a90889SApple OSS Distributions        </field_description>
1252*43a90889SApple OSS Distributions        <field_values>
1253*43a90889SApple OSS Distributions
1254*43a90889SApple OSS Distributions
1255*43a90889SApple OSS Distributions        </field_values>
1256*43a90889SApple OSS Distributions          <field_resets>
1257*43a90889SApple OSS Distributions
1258*43a90889SApple OSS Distributions    <field_reset>
1259*43a90889SApple OSS Distributions
1260*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*43a90889SApple OSS Distributions
1262*43a90889SApple OSS Distributions    </field_reset>
1263*43a90889SApple OSS Distributions</field_resets>
1264*43a90889SApple OSS Distributions      </field>
1265*43a90889SApple OSS Distributions        <field
1266*43a90889SApple OSS Distributions           id="0_15_15"
1267*43a90889SApple OSS Distributions           is_variable_length="False"
1268*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1269*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1271*43a90889SApple OSS Distributions           is_constant_value="False"
1272*43a90889SApple OSS Distributions           rwtype="RES0"
1273*43a90889SApple OSS Distributions        >
1274*43a90889SApple OSS Distributions          <field_name>0</field_name>
1275*43a90889SApple OSS Distributions        <field_msb>15</field_msb>
1276*43a90889SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*43a90889SApple OSS Distributions        <field_description order="before">
1278*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*43a90889SApple OSS Distributions        </field_description>
1280*43a90889SApple OSS Distributions        <field_values>
1281*43a90889SApple OSS Distributions        </field_values>
1282*43a90889SApple OSS Distributions      </field>
1283*43a90889SApple OSS Distributions        <field
1284*43a90889SApple OSS Distributions           id="Rt2_14_10"
1285*43a90889SApple OSS Distributions           is_variable_length="False"
1286*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1287*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1289*43a90889SApple OSS Distributions           is_constant_value="False"
1290*43a90889SApple OSS Distributions        >
1291*43a90889SApple OSS Distributions          <field_name>Rt2</field_name>
1292*43a90889SApple OSS Distributions        <field_msb>14</field_msb>
1293*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*43a90889SApple OSS Distributions        <field_description order="before">
1295*43a90889SApple OSS Distributions
1296*43a90889SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*43a90889SApple OSS Distributions
1298*43a90889SApple OSS Distributions        </field_description>
1299*43a90889SApple OSS Distributions        <field_values>
1300*43a90889SApple OSS Distributions
1301*43a90889SApple OSS Distributions
1302*43a90889SApple OSS Distributions        </field_values>
1303*43a90889SApple OSS Distributions          <field_resets>
1304*43a90889SApple OSS Distributions
1305*43a90889SApple OSS Distributions    <field_reset>
1306*43a90889SApple OSS Distributions
1307*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*43a90889SApple OSS Distributions
1309*43a90889SApple OSS Distributions    </field_reset>
1310*43a90889SApple OSS Distributions</field_resets>
1311*43a90889SApple OSS Distributions      </field>
1312*43a90889SApple OSS Distributions        <field
1313*43a90889SApple OSS Distributions           id="Rt_9_5"
1314*43a90889SApple OSS Distributions           is_variable_length="False"
1315*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1316*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1318*43a90889SApple OSS Distributions           is_constant_value="False"
1319*43a90889SApple OSS Distributions        >
1320*43a90889SApple OSS Distributions          <field_name>Rt</field_name>
1321*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
1322*43a90889SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*43a90889SApple OSS Distributions        <field_description order="before">
1324*43a90889SApple OSS Distributions
1325*43a90889SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*43a90889SApple OSS Distributions
1327*43a90889SApple OSS Distributions        </field_description>
1328*43a90889SApple OSS Distributions        <field_values>
1329*43a90889SApple OSS Distributions
1330*43a90889SApple OSS Distributions
1331*43a90889SApple OSS Distributions        </field_values>
1332*43a90889SApple OSS Distributions          <field_resets>
1333*43a90889SApple OSS Distributions
1334*43a90889SApple OSS Distributions    <field_reset>
1335*43a90889SApple OSS Distributions
1336*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*43a90889SApple OSS Distributions
1338*43a90889SApple OSS Distributions    </field_reset>
1339*43a90889SApple OSS Distributions</field_resets>
1340*43a90889SApple OSS Distributions      </field>
1341*43a90889SApple OSS Distributions        <field
1342*43a90889SApple OSS Distributions           id="CRm_4_1"
1343*43a90889SApple OSS Distributions           is_variable_length="False"
1344*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1345*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1347*43a90889SApple OSS Distributions           is_constant_value="False"
1348*43a90889SApple OSS Distributions        >
1349*43a90889SApple OSS Distributions          <field_name>CRm</field_name>
1350*43a90889SApple OSS Distributions        <field_msb>4</field_msb>
1351*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*43a90889SApple OSS Distributions        <field_description order="before">
1353*43a90889SApple OSS Distributions
1354*43a90889SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*43a90889SApple OSS Distributions
1356*43a90889SApple OSS Distributions        </field_description>
1357*43a90889SApple OSS Distributions        <field_values>
1358*43a90889SApple OSS Distributions
1359*43a90889SApple OSS Distributions
1360*43a90889SApple OSS Distributions        </field_values>
1361*43a90889SApple OSS Distributions          <field_resets>
1362*43a90889SApple OSS Distributions
1363*43a90889SApple OSS Distributions    <field_reset>
1364*43a90889SApple OSS Distributions
1365*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*43a90889SApple OSS Distributions
1367*43a90889SApple OSS Distributions    </field_reset>
1368*43a90889SApple OSS Distributions</field_resets>
1369*43a90889SApple OSS Distributions      </field>
1370*43a90889SApple OSS Distributions        <field
1371*43a90889SApple OSS Distributions           id="Direction_0_0"
1372*43a90889SApple OSS Distributions           is_variable_length="False"
1373*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1374*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1376*43a90889SApple OSS Distributions           is_constant_value="False"
1377*43a90889SApple OSS Distributions        >
1378*43a90889SApple OSS Distributions          <field_name>Direction</field_name>
1379*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
1380*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*43a90889SApple OSS Distributions        <field_description order="before">
1382*43a90889SApple OSS Distributions
1383*43a90889SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*43a90889SApple OSS Distributions
1385*43a90889SApple OSS Distributions        </field_description>
1386*43a90889SApple OSS Distributions        <field_values>
1387*43a90889SApple OSS Distributions
1388*43a90889SApple OSS Distributions
1389*43a90889SApple OSS Distributions                <field_value_instance>
1390*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1391*43a90889SApple OSS Distributions        <field_value_description>
1392*43a90889SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*43a90889SApple OSS Distributions</field_value_description>
1394*43a90889SApple OSS Distributions    </field_value_instance>
1395*43a90889SApple OSS Distributions                <field_value_instance>
1396*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1397*43a90889SApple OSS Distributions        <field_value_description>
1398*43a90889SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*43a90889SApple OSS Distributions</field_value_description>
1400*43a90889SApple OSS Distributions    </field_value_instance>
1401*43a90889SApple OSS Distributions        </field_values>
1402*43a90889SApple OSS Distributions          <field_resets>
1403*43a90889SApple OSS Distributions
1404*43a90889SApple OSS Distributions    <field_reset>
1405*43a90889SApple OSS Distributions
1406*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*43a90889SApple OSS Distributions
1408*43a90889SApple OSS Distributions    </field_reset>
1409*43a90889SApple OSS Distributions</field_resets>
1410*43a90889SApple OSS Distributions      </field>
1411*43a90889SApple OSS Distributions    <text_after_fields>
1412*43a90889SApple OSS Distributions
1413*43a90889SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*43a90889SApple OSS Distributions<list type="unordered">
1415*43a90889SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*43a90889SApple OSS Distributions</listitem></list>
1426*43a90889SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*43a90889SApple OSS Distributions<list type="unordered">
1428*43a90889SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*43a90889SApple OSS Distributions</listitem></list>
1436*43a90889SApple OSS Distributions
1437*43a90889SApple OSS Distributions    </text_after_fields>
1438*43a90889SApple OSS Distributions  </fields>
1439*43a90889SApple OSS Distributions              <reg_fieldset length="25">
1440*43a90889SApple OSS Distributions
1441*43a90889SApple OSS Distributions
1442*43a90889SApple OSS Distributions
1443*43a90889SApple OSS Distributions
1444*43a90889SApple OSS Distributions
1445*43a90889SApple OSS Distributions
1446*43a90889SApple OSS Distributions
1447*43a90889SApple OSS Distributions
1448*43a90889SApple OSS Distributions
1449*43a90889SApple OSS Distributions
1450*43a90889SApple OSS Distributions
1451*43a90889SApple OSS Distributions
1452*43a90889SApple OSS Distributions
1453*43a90889SApple OSS Distributions
1454*43a90889SApple OSS Distributions
1455*43a90889SApple OSS Distributions
1456*43a90889SApple OSS Distributions
1457*43a90889SApple OSS Distributions
1458*43a90889SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*43a90889SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*43a90889SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*43a90889SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*43a90889SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*43a90889SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*43a90889SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*43a90889SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*43a90889SApple OSS Distributions    </reg_fieldset>
1467*43a90889SApple OSS Distributions            </partial_fieldset>
1468*43a90889SApple OSS Distributions            <partial_fieldset>
1469*43a90889SApple OSS Distributions              <fields length="25">
1470*43a90889SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*43a90889SApple OSS Distributions    <text_before_fields>
1472*43a90889SApple OSS Distributions
1473*43a90889SApple OSS Distributions
1474*43a90889SApple OSS Distributions
1475*43a90889SApple OSS Distributions    </text_before_fields>
1476*43a90889SApple OSS Distributions
1477*43a90889SApple OSS Distributions        <field
1478*43a90889SApple OSS Distributions           id="CV_24_24"
1479*43a90889SApple OSS Distributions           is_variable_length="False"
1480*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1481*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1483*43a90889SApple OSS Distributions           is_constant_value="False"
1484*43a90889SApple OSS Distributions        >
1485*43a90889SApple OSS Distributions          <field_name>CV</field_name>
1486*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
1487*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*43a90889SApple OSS Distributions        <field_description order="before">
1489*43a90889SApple OSS Distributions
1490*43a90889SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*43a90889SApple OSS Distributions
1492*43a90889SApple OSS Distributions        </field_description>
1493*43a90889SApple OSS Distributions        <field_values>
1494*43a90889SApple OSS Distributions
1495*43a90889SApple OSS Distributions
1496*43a90889SApple OSS Distributions                <field_value_instance>
1497*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1498*43a90889SApple OSS Distributions        <field_value_description>
1499*43a90889SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*43a90889SApple OSS Distributions</field_value_description>
1501*43a90889SApple OSS Distributions    </field_value_instance>
1502*43a90889SApple OSS Distributions                <field_value_instance>
1503*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1504*43a90889SApple OSS Distributions        <field_value_description>
1505*43a90889SApple OSS Distributions  <para>The COND field is valid.</para>
1506*43a90889SApple OSS Distributions</field_value_description>
1507*43a90889SApple OSS Distributions    </field_value_instance>
1508*43a90889SApple OSS Distributions        </field_values>
1509*43a90889SApple OSS Distributions            <field_description order="after">
1510*43a90889SApple OSS Distributions
1511*43a90889SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*43a90889SApple OSS Distributions<list type="unordered">
1514*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*43a90889SApple OSS Distributions</listitem></list>
1517*43a90889SApple OSS Distributions
1518*43a90889SApple OSS Distributions            </field_description>
1519*43a90889SApple OSS Distributions          <field_resets>
1520*43a90889SApple OSS Distributions
1521*43a90889SApple OSS Distributions    <field_reset>
1522*43a90889SApple OSS Distributions
1523*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*43a90889SApple OSS Distributions
1525*43a90889SApple OSS Distributions    </field_reset>
1526*43a90889SApple OSS Distributions</field_resets>
1527*43a90889SApple OSS Distributions      </field>
1528*43a90889SApple OSS Distributions        <field
1529*43a90889SApple OSS Distributions           id="COND_23_20"
1530*43a90889SApple OSS Distributions           is_variable_length="False"
1531*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1532*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1534*43a90889SApple OSS Distributions           is_constant_value="False"
1535*43a90889SApple OSS Distributions        >
1536*43a90889SApple OSS Distributions          <field_name>COND</field_name>
1537*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
1538*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*43a90889SApple OSS Distributions        <field_description order="before">
1540*43a90889SApple OSS Distributions
1541*43a90889SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*43a90889SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*43a90889SApple OSS Distributions<list type="unordered">
1545*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*43a90889SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*43a90889SApple OSS Distributions</listitem></list>
1549*43a90889SApple OSS Distributions</content>
1550*43a90889SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*43a90889SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*43a90889SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*43a90889SApple OSS Distributions</listitem></list>
1554*43a90889SApple OSS Distributions</content>
1555*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*43a90889SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*43a90889SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*43a90889SApple OSS Distributions</listitem></list>
1559*43a90889SApple OSS Distributions</content>
1560*43a90889SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*43a90889SApple OSS Distributions</listitem></list>
1562*43a90889SApple OSS Distributions
1563*43a90889SApple OSS Distributions        </field_description>
1564*43a90889SApple OSS Distributions        <field_values>
1565*43a90889SApple OSS Distributions
1566*43a90889SApple OSS Distributions
1567*43a90889SApple OSS Distributions        </field_values>
1568*43a90889SApple OSS Distributions          <field_resets>
1569*43a90889SApple OSS Distributions
1570*43a90889SApple OSS Distributions    <field_reset>
1571*43a90889SApple OSS Distributions
1572*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*43a90889SApple OSS Distributions
1574*43a90889SApple OSS Distributions    </field_reset>
1575*43a90889SApple OSS Distributions</field_resets>
1576*43a90889SApple OSS Distributions      </field>
1577*43a90889SApple OSS Distributions        <field
1578*43a90889SApple OSS Distributions           id="imm8_19_12"
1579*43a90889SApple OSS Distributions           is_variable_length="False"
1580*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1581*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1583*43a90889SApple OSS Distributions           is_constant_value="False"
1584*43a90889SApple OSS Distributions        >
1585*43a90889SApple OSS Distributions          <field_name>imm8</field_name>
1586*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
1587*43a90889SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*43a90889SApple OSS Distributions        <field_description order="before">
1589*43a90889SApple OSS Distributions
1590*43a90889SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*43a90889SApple OSS Distributions
1592*43a90889SApple OSS Distributions        </field_description>
1593*43a90889SApple OSS Distributions        <field_values>
1594*43a90889SApple OSS Distributions
1595*43a90889SApple OSS Distributions
1596*43a90889SApple OSS Distributions        </field_values>
1597*43a90889SApple OSS Distributions          <field_resets>
1598*43a90889SApple OSS Distributions
1599*43a90889SApple OSS Distributions    <field_reset>
1600*43a90889SApple OSS Distributions
1601*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*43a90889SApple OSS Distributions
1603*43a90889SApple OSS Distributions    </field_reset>
1604*43a90889SApple OSS Distributions</field_resets>
1605*43a90889SApple OSS Distributions      </field>
1606*43a90889SApple OSS Distributions        <field
1607*43a90889SApple OSS Distributions           id="0_11_10"
1608*43a90889SApple OSS Distributions           is_variable_length="False"
1609*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1610*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1612*43a90889SApple OSS Distributions           is_constant_value="False"
1613*43a90889SApple OSS Distributions           rwtype="RES0"
1614*43a90889SApple OSS Distributions        >
1615*43a90889SApple OSS Distributions          <field_name>0</field_name>
1616*43a90889SApple OSS Distributions        <field_msb>11</field_msb>
1617*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*43a90889SApple OSS Distributions        <field_description order="before">
1619*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*43a90889SApple OSS Distributions        </field_description>
1621*43a90889SApple OSS Distributions        <field_values>
1622*43a90889SApple OSS Distributions        </field_values>
1623*43a90889SApple OSS Distributions      </field>
1624*43a90889SApple OSS Distributions        <field
1625*43a90889SApple OSS Distributions           id="Rn_9_5"
1626*43a90889SApple OSS Distributions           is_variable_length="False"
1627*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1628*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1630*43a90889SApple OSS Distributions           is_constant_value="False"
1631*43a90889SApple OSS Distributions        >
1632*43a90889SApple OSS Distributions          <field_name>Rn</field_name>
1633*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
1634*43a90889SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*43a90889SApple OSS Distributions        <field_description order="before">
1636*43a90889SApple OSS Distributions
1637*43a90889SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*43a90889SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*43a90889SApple OSS Distributions
1640*43a90889SApple OSS Distributions        </field_description>
1641*43a90889SApple OSS Distributions        <field_values>
1642*43a90889SApple OSS Distributions
1643*43a90889SApple OSS Distributions
1644*43a90889SApple OSS Distributions        </field_values>
1645*43a90889SApple OSS Distributions          <field_resets>
1646*43a90889SApple OSS Distributions
1647*43a90889SApple OSS Distributions    <field_reset>
1648*43a90889SApple OSS Distributions
1649*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*43a90889SApple OSS Distributions
1651*43a90889SApple OSS Distributions    </field_reset>
1652*43a90889SApple OSS Distributions</field_resets>
1653*43a90889SApple OSS Distributions      </field>
1654*43a90889SApple OSS Distributions        <field
1655*43a90889SApple OSS Distributions           id="Offset_4_4"
1656*43a90889SApple OSS Distributions           is_variable_length="False"
1657*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1658*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1660*43a90889SApple OSS Distributions           is_constant_value="False"
1661*43a90889SApple OSS Distributions        >
1662*43a90889SApple OSS Distributions          <field_name>Offset</field_name>
1663*43a90889SApple OSS Distributions        <field_msb>4</field_msb>
1664*43a90889SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*43a90889SApple OSS Distributions        <field_description order="before">
1666*43a90889SApple OSS Distributions
1667*43a90889SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*43a90889SApple OSS Distributions
1669*43a90889SApple OSS Distributions        </field_description>
1670*43a90889SApple OSS Distributions        <field_values>
1671*43a90889SApple OSS Distributions
1672*43a90889SApple OSS Distributions
1673*43a90889SApple OSS Distributions                <field_value_instance>
1674*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1675*43a90889SApple OSS Distributions        <field_value_description>
1676*43a90889SApple OSS Distributions  <para>Subtract offset.</para>
1677*43a90889SApple OSS Distributions</field_value_description>
1678*43a90889SApple OSS Distributions    </field_value_instance>
1679*43a90889SApple OSS Distributions                <field_value_instance>
1680*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1681*43a90889SApple OSS Distributions        <field_value_description>
1682*43a90889SApple OSS Distributions  <para>Add offset.</para>
1683*43a90889SApple OSS Distributions</field_value_description>
1684*43a90889SApple OSS Distributions    </field_value_instance>
1685*43a90889SApple OSS Distributions        </field_values>
1686*43a90889SApple OSS Distributions            <field_description order="after">
1687*43a90889SApple OSS Distributions
1688*43a90889SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*43a90889SApple OSS Distributions
1690*43a90889SApple OSS Distributions            </field_description>
1691*43a90889SApple OSS Distributions          <field_resets>
1692*43a90889SApple OSS Distributions
1693*43a90889SApple OSS Distributions    <field_reset>
1694*43a90889SApple OSS Distributions
1695*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*43a90889SApple OSS Distributions
1697*43a90889SApple OSS Distributions    </field_reset>
1698*43a90889SApple OSS Distributions</field_resets>
1699*43a90889SApple OSS Distributions      </field>
1700*43a90889SApple OSS Distributions        <field
1701*43a90889SApple OSS Distributions           id="AM_3_1"
1702*43a90889SApple OSS Distributions           is_variable_length="False"
1703*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1704*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1706*43a90889SApple OSS Distributions           is_constant_value="False"
1707*43a90889SApple OSS Distributions        >
1708*43a90889SApple OSS Distributions          <field_name>AM</field_name>
1709*43a90889SApple OSS Distributions        <field_msb>3</field_msb>
1710*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*43a90889SApple OSS Distributions        <field_description order="before">
1712*43a90889SApple OSS Distributions
1713*43a90889SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*43a90889SApple OSS Distributions
1715*43a90889SApple OSS Distributions        </field_description>
1716*43a90889SApple OSS Distributions        <field_values>
1717*43a90889SApple OSS Distributions
1718*43a90889SApple OSS Distributions
1719*43a90889SApple OSS Distributions                <field_value_instance>
1720*43a90889SApple OSS Distributions            <field_value>0b000</field_value>
1721*43a90889SApple OSS Distributions        <field_value_description>
1722*43a90889SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*43a90889SApple OSS Distributions</field_value_description>
1724*43a90889SApple OSS Distributions    </field_value_instance>
1725*43a90889SApple OSS Distributions                <field_value_instance>
1726*43a90889SApple OSS Distributions            <field_value>0b001</field_value>
1727*43a90889SApple OSS Distributions        <field_value_description>
1728*43a90889SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*43a90889SApple OSS Distributions</field_value_description>
1730*43a90889SApple OSS Distributions    </field_value_instance>
1731*43a90889SApple OSS Distributions                <field_value_instance>
1732*43a90889SApple OSS Distributions            <field_value>0b010</field_value>
1733*43a90889SApple OSS Distributions        <field_value_description>
1734*43a90889SApple OSS Distributions  <para>Immediate offset.</para>
1735*43a90889SApple OSS Distributions</field_value_description>
1736*43a90889SApple OSS Distributions    </field_value_instance>
1737*43a90889SApple OSS Distributions                <field_value_instance>
1738*43a90889SApple OSS Distributions            <field_value>0b011</field_value>
1739*43a90889SApple OSS Distributions        <field_value_description>
1740*43a90889SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*43a90889SApple OSS Distributions</field_value_description>
1742*43a90889SApple OSS Distributions    </field_value_instance>
1743*43a90889SApple OSS Distributions                <field_value_instance>
1744*43a90889SApple OSS Distributions            <field_value>0b100</field_value>
1745*43a90889SApple OSS Distributions        <field_value_description>
1746*43a90889SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*43a90889SApple OSS Distributions</field_value_description>
1748*43a90889SApple OSS Distributions    </field_value_instance>
1749*43a90889SApple OSS Distributions                <field_value_instance>
1750*43a90889SApple OSS Distributions            <field_value>0b110</field_value>
1751*43a90889SApple OSS Distributions        <field_value_description>
1752*43a90889SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*43a90889SApple OSS Distributions</field_value_description>
1754*43a90889SApple OSS Distributions    </field_value_instance>
1755*43a90889SApple OSS Distributions        </field_values>
1756*43a90889SApple OSS Distributions            <field_description order="after">
1757*43a90889SApple OSS Distributions
1758*43a90889SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*43a90889SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*43a90889SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*43a90889SApple OSS Distributions
1762*43a90889SApple OSS Distributions            </field_description>
1763*43a90889SApple OSS Distributions          <field_resets>
1764*43a90889SApple OSS Distributions
1765*43a90889SApple OSS Distributions    <field_reset>
1766*43a90889SApple OSS Distributions
1767*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*43a90889SApple OSS Distributions
1769*43a90889SApple OSS Distributions    </field_reset>
1770*43a90889SApple OSS Distributions</field_resets>
1771*43a90889SApple OSS Distributions      </field>
1772*43a90889SApple OSS Distributions        <field
1773*43a90889SApple OSS Distributions           id="Direction_0_0"
1774*43a90889SApple OSS Distributions           is_variable_length="False"
1775*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1776*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1778*43a90889SApple OSS Distributions           is_constant_value="False"
1779*43a90889SApple OSS Distributions        >
1780*43a90889SApple OSS Distributions          <field_name>Direction</field_name>
1781*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
1782*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*43a90889SApple OSS Distributions        <field_description order="before">
1784*43a90889SApple OSS Distributions
1785*43a90889SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*43a90889SApple OSS Distributions
1787*43a90889SApple OSS Distributions        </field_description>
1788*43a90889SApple OSS Distributions        <field_values>
1789*43a90889SApple OSS Distributions
1790*43a90889SApple OSS Distributions
1791*43a90889SApple OSS Distributions                <field_value_instance>
1792*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1793*43a90889SApple OSS Distributions        <field_value_description>
1794*43a90889SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*43a90889SApple OSS Distributions</field_value_description>
1796*43a90889SApple OSS Distributions    </field_value_instance>
1797*43a90889SApple OSS Distributions                <field_value_instance>
1798*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1799*43a90889SApple OSS Distributions        <field_value_description>
1800*43a90889SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*43a90889SApple OSS Distributions</field_value_description>
1802*43a90889SApple OSS Distributions    </field_value_instance>
1803*43a90889SApple OSS Distributions        </field_values>
1804*43a90889SApple OSS Distributions          <field_resets>
1805*43a90889SApple OSS Distributions
1806*43a90889SApple OSS Distributions    <field_reset>
1807*43a90889SApple OSS Distributions
1808*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*43a90889SApple OSS Distributions
1810*43a90889SApple OSS Distributions    </field_reset>
1811*43a90889SApple OSS Distributions</field_resets>
1812*43a90889SApple OSS Distributions      </field>
1813*43a90889SApple OSS Distributions    <text_after_fields>
1814*43a90889SApple OSS Distributions
1815*43a90889SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*43a90889SApple OSS Distributions<list type="unordered">
1817*43a90889SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*43a90889SApple OSS Distributions</listitem></list>
1821*43a90889SApple OSS Distributions
1822*43a90889SApple OSS Distributions    </text_after_fields>
1823*43a90889SApple OSS Distributions  </fields>
1824*43a90889SApple OSS Distributions              <reg_fieldset length="25">
1825*43a90889SApple OSS Distributions
1826*43a90889SApple OSS Distributions
1827*43a90889SApple OSS Distributions
1828*43a90889SApple OSS Distributions
1829*43a90889SApple OSS Distributions
1830*43a90889SApple OSS Distributions
1831*43a90889SApple OSS Distributions
1832*43a90889SApple OSS Distributions
1833*43a90889SApple OSS Distributions
1834*43a90889SApple OSS Distributions
1835*43a90889SApple OSS Distributions
1836*43a90889SApple OSS Distributions
1837*43a90889SApple OSS Distributions
1838*43a90889SApple OSS Distributions
1839*43a90889SApple OSS Distributions
1840*43a90889SApple OSS Distributions
1841*43a90889SApple OSS Distributions
1842*43a90889SApple OSS Distributions
1843*43a90889SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*43a90889SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*43a90889SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*43a90889SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*43a90889SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*43a90889SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*43a90889SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*43a90889SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*43a90889SApple OSS Distributions    </reg_fieldset>
1852*43a90889SApple OSS Distributions            </partial_fieldset>
1853*43a90889SApple OSS Distributions            <partial_fieldset>
1854*43a90889SApple OSS Distributions              <fields length="25">
1855*43a90889SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*43a90889SApple OSS Distributions    <text_before_fields>
1857*43a90889SApple OSS Distributions
1858*43a90889SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*43a90889SApple OSS Distributions<list type="unordered">
1860*43a90889SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*43a90889SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*43a90889SApple OSS Distributions</listitem></list>
1863*43a90889SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*43a90889SApple OSS Distributions
1865*43a90889SApple OSS Distributions    </text_before_fields>
1866*43a90889SApple OSS Distributions
1867*43a90889SApple OSS Distributions        <field
1868*43a90889SApple OSS Distributions           id="CV_24_24"
1869*43a90889SApple OSS Distributions           is_variable_length="False"
1870*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1871*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1873*43a90889SApple OSS Distributions           is_constant_value="False"
1874*43a90889SApple OSS Distributions        >
1875*43a90889SApple OSS Distributions          <field_name>CV</field_name>
1876*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
1877*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*43a90889SApple OSS Distributions        <field_description order="before">
1879*43a90889SApple OSS Distributions
1880*43a90889SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*43a90889SApple OSS Distributions
1882*43a90889SApple OSS Distributions        </field_description>
1883*43a90889SApple OSS Distributions        <field_values>
1884*43a90889SApple OSS Distributions
1885*43a90889SApple OSS Distributions
1886*43a90889SApple OSS Distributions                <field_value_instance>
1887*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
1888*43a90889SApple OSS Distributions        <field_value_description>
1889*43a90889SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*43a90889SApple OSS Distributions</field_value_description>
1891*43a90889SApple OSS Distributions    </field_value_instance>
1892*43a90889SApple OSS Distributions                <field_value_instance>
1893*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
1894*43a90889SApple OSS Distributions        <field_value_description>
1895*43a90889SApple OSS Distributions  <para>The COND field is valid.</para>
1896*43a90889SApple OSS Distributions</field_value_description>
1897*43a90889SApple OSS Distributions    </field_value_instance>
1898*43a90889SApple OSS Distributions        </field_values>
1899*43a90889SApple OSS Distributions            <field_description order="after">
1900*43a90889SApple OSS Distributions
1901*43a90889SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*43a90889SApple OSS Distributions<list type="unordered">
1904*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*43a90889SApple OSS Distributions</listitem></list>
1907*43a90889SApple OSS Distributions
1908*43a90889SApple OSS Distributions            </field_description>
1909*43a90889SApple OSS Distributions          <field_resets>
1910*43a90889SApple OSS Distributions
1911*43a90889SApple OSS Distributions    <field_reset>
1912*43a90889SApple OSS Distributions
1913*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*43a90889SApple OSS Distributions
1915*43a90889SApple OSS Distributions    </field_reset>
1916*43a90889SApple OSS Distributions</field_resets>
1917*43a90889SApple OSS Distributions      </field>
1918*43a90889SApple OSS Distributions        <field
1919*43a90889SApple OSS Distributions           id="COND_23_20"
1920*43a90889SApple OSS Distributions           is_variable_length="False"
1921*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1922*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1924*43a90889SApple OSS Distributions           is_constant_value="False"
1925*43a90889SApple OSS Distributions        >
1926*43a90889SApple OSS Distributions          <field_name>COND</field_name>
1927*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
1928*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*43a90889SApple OSS Distributions        <field_description order="before">
1930*43a90889SApple OSS Distributions
1931*43a90889SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*43a90889SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*43a90889SApple OSS Distributions<list type="unordered">
1935*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*43a90889SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*43a90889SApple OSS Distributions</listitem></list>
1939*43a90889SApple OSS Distributions</content>
1940*43a90889SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*43a90889SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*43a90889SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*43a90889SApple OSS Distributions</listitem></list>
1944*43a90889SApple OSS Distributions</content>
1945*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*43a90889SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*43a90889SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*43a90889SApple OSS Distributions</listitem></list>
1949*43a90889SApple OSS Distributions</content>
1950*43a90889SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*43a90889SApple OSS Distributions</listitem></list>
1952*43a90889SApple OSS Distributions
1953*43a90889SApple OSS Distributions        </field_description>
1954*43a90889SApple OSS Distributions        <field_values>
1955*43a90889SApple OSS Distributions
1956*43a90889SApple OSS Distributions
1957*43a90889SApple OSS Distributions        </field_values>
1958*43a90889SApple OSS Distributions          <field_resets>
1959*43a90889SApple OSS Distributions
1960*43a90889SApple OSS Distributions    <field_reset>
1961*43a90889SApple OSS Distributions
1962*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*43a90889SApple OSS Distributions
1964*43a90889SApple OSS Distributions    </field_reset>
1965*43a90889SApple OSS Distributions</field_resets>
1966*43a90889SApple OSS Distributions      </field>
1967*43a90889SApple OSS Distributions        <field
1968*43a90889SApple OSS Distributions           id="0_19_0"
1969*43a90889SApple OSS Distributions           is_variable_length="False"
1970*43a90889SApple OSS Distributions           has_partial_fieldset="False"
1971*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
1973*43a90889SApple OSS Distributions           is_constant_value="False"
1974*43a90889SApple OSS Distributions           rwtype="RES0"
1975*43a90889SApple OSS Distributions        >
1976*43a90889SApple OSS Distributions          <field_name>0</field_name>
1977*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
1978*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*43a90889SApple OSS Distributions        <field_description order="before">
1980*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*43a90889SApple OSS Distributions        </field_description>
1982*43a90889SApple OSS Distributions        <field_values>
1983*43a90889SApple OSS Distributions        </field_values>
1984*43a90889SApple OSS Distributions      </field>
1985*43a90889SApple OSS Distributions    <text_after_fields>
1986*43a90889SApple OSS Distributions
1987*43a90889SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*43a90889SApple OSS Distributions<list type="unordered">
1989*43a90889SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*43a90889SApple OSS Distributions</listitem></list>
1993*43a90889SApple OSS Distributions
1994*43a90889SApple OSS Distributions    </text_after_fields>
1995*43a90889SApple OSS Distributions  </fields>
1996*43a90889SApple OSS Distributions              <reg_fieldset length="25">
1997*43a90889SApple OSS Distributions
1998*43a90889SApple OSS Distributions
1999*43a90889SApple OSS Distributions
2000*43a90889SApple OSS Distributions
2001*43a90889SApple OSS Distributions
2002*43a90889SApple OSS Distributions
2003*43a90889SApple OSS Distributions
2004*43a90889SApple OSS Distributions
2005*43a90889SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*43a90889SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*43a90889SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*43a90889SApple OSS Distributions    </reg_fieldset>
2009*43a90889SApple OSS Distributions            </partial_fieldset>
2010*43a90889SApple OSS Distributions            <partial_fieldset>
2011*43a90889SApple OSS Distributions              <fields length="25">
2012*43a90889SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*43a90889SApple OSS Distributions    <text_before_fields>
2014*43a90889SApple OSS Distributions
2015*43a90889SApple OSS Distributions
2016*43a90889SApple OSS Distributions
2017*43a90889SApple OSS Distributions    </text_before_fields>
2018*43a90889SApple OSS Distributions
2019*43a90889SApple OSS Distributions        <field
2020*43a90889SApple OSS Distributions           id="0_24_0_1"
2021*43a90889SApple OSS Distributions           is_variable_length="False"
2022*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2023*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2025*43a90889SApple OSS Distributions           is_constant_value="False"
2026*43a90889SApple OSS Distributions           rwtype="RES0"
2027*43a90889SApple OSS Distributions        >
2028*43a90889SApple OSS Distributions          <field_name>0</field_name>
2029*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2030*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*43a90889SApple OSS Distributions        <field_description order="before">
2032*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*43a90889SApple OSS Distributions        </field_description>
2034*43a90889SApple OSS Distributions        <field_values>
2035*43a90889SApple OSS Distributions        </field_values>
2036*43a90889SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*43a90889SApple OSS Distributions      </field>
2038*43a90889SApple OSS Distributions        <field
2039*43a90889SApple OSS Distributions           id="0_24_0_2"
2040*43a90889SApple OSS Distributions           is_variable_length="False"
2041*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2042*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2044*43a90889SApple OSS Distributions           is_constant_value="False"
2045*43a90889SApple OSS Distributions           rwtype="RES0"
2046*43a90889SApple OSS Distributions        >
2047*43a90889SApple OSS Distributions          <field_name>0</field_name>
2048*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2049*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*43a90889SApple OSS Distributions        <field_description order="before">
2051*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*43a90889SApple OSS Distributions        </field_description>
2053*43a90889SApple OSS Distributions        <field_values>
2054*43a90889SApple OSS Distributions        </field_values>
2055*43a90889SApple OSS Distributions      </field>
2056*43a90889SApple OSS Distributions    <text_after_fields>
2057*43a90889SApple OSS Distributions
2058*43a90889SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*43a90889SApple OSS Distributions<list type="unordered">
2060*43a90889SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*43a90889SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*43a90889SApple OSS Distributions</listitem></list>
2063*43a90889SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*43a90889SApple OSS Distributions
2065*43a90889SApple OSS Distributions    </text_after_fields>
2066*43a90889SApple OSS Distributions  </fields>
2067*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2068*43a90889SApple OSS Distributions
2069*43a90889SApple OSS Distributions
2070*43a90889SApple OSS Distributions
2071*43a90889SApple OSS Distributions
2072*43a90889SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*43a90889SApple OSS Distributions    </reg_fieldset>
2074*43a90889SApple OSS Distributions            </partial_fieldset>
2075*43a90889SApple OSS Distributions            <partial_fieldset>
2076*43a90889SApple OSS Distributions              <fields length="25">
2077*43a90889SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*43a90889SApple OSS Distributions    <text_before_fields>
2079*43a90889SApple OSS Distributions
2080*43a90889SApple OSS Distributions
2081*43a90889SApple OSS Distributions
2082*43a90889SApple OSS Distributions    </text_before_fields>
2083*43a90889SApple OSS Distributions
2084*43a90889SApple OSS Distributions        <field
2085*43a90889SApple OSS Distributions           id="0_24_0"
2086*43a90889SApple OSS Distributions           is_variable_length="False"
2087*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2088*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2090*43a90889SApple OSS Distributions           is_constant_value="False"
2091*43a90889SApple OSS Distributions           rwtype="RES0"
2092*43a90889SApple OSS Distributions        >
2093*43a90889SApple OSS Distributions          <field_name>0</field_name>
2094*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2095*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*43a90889SApple OSS Distributions        <field_description order="before">
2097*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*43a90889SApple OSS Distributions        </field_description>
2099*43a90889SApple OSS Distributions        <field_values>
2100*43a90889SApple OSS Distributions        </field_values>
2101*43a90889SApple OSS Distributions      </field>
2102*43a90889SApple OSS Distributions    <text_after_fields>
2103*43a90889SApple OSS Distributions
2104*43a90889SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*43a90889SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*43a90889SApple OSS Distributions
2107*43a90889SApple OSS Distributions    </text_after_fields>
2108*43a90889SApple OSS Distributions  </fields>
2109*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2110*43a90889SApple OSS Distributions
2111*43a90889SApple OSS Distributions
2112*43a90889SApple OSS Distributions
2113*43a90889SApple OSS Distributions
2114*43a90889SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*43a90889SApple OSS Distributions    </reg_fieldset>
2116*43a90889SApple OSS Distributions            </partial_fieldset>
2117*43a90889SApple OSS Distributions            <partial_fieldset>
2118*43a90889SApple OSS Distributions              <fields length="25">
2119*43a90889SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*43a90889SApple OSS Distributions    <text_before_fields>
2121*43a90889SApple OSS Distributions
2122*43a90889SApple OSS Distributions
2123*43a90889SApple OSS Distributions
2124*43a90889SApple OSS Distributions    </text_before_fields>
2125*43a90889SApple OSS Distributions
2126*43a90889SApple OSS Distributions        <field
2127*43a90889SApple OSS Distributions           id="0_24_16"
2128*43a90889SApple OSS Distributions           is_variable_length="False"
2129*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2130*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2132*43a90889SApple OSS Distributions           is_constant_value="False"
2133*43a90889SApple OSS Distributions           rwtype="RES0"
2134*43a90889SApple OSS Distributions        >
2135*43a90889SApple OSS Distributions          <field_name>0</field_name>
2136*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2137*43a90889SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*43a90889SApple OSS Distributions        <field_description order="before">
2139*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*43a90889SApple OSS Distributions        </field_description>
2141*43a90889SApple OSS Distributions        <field_values>
2142*43a90889SApple OSS Distributions        </field_values>
2143*43a90889SApple OSS Distributions      </field>
2144*43a90889SApple OSS Distributions        <field
2145*43a90889SApple OSS Distributions           id="imm16_15_0"
2146*43a90889SApple OSS Distributions           is_variable_length="False"
2147*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2148*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2150*43a90889SApple OSS Distributions           is_constant_value="False"
2151*43a90889SApple OSS Distributions        >
2152*43a90889SApple OSS Distributions          <field_name>imm16</field_name>
2153*43a90889SApple OSS Distributions        <field_msb>15</field_msb>
2154*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*43a90889SApple OSS Distributions        <field_description order="before">
2156*43a90889SApple OSS Distributions
2157*43a90889SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*43a90889SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*43a90889SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*43a90889SApple OSS Distributions<list type="unordered">
2161*43a90889SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*43a90889SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*43a90889SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*43a90889SApple OSS Distributions</listitem></list>
2165*43a90889SApple OSS Distributions</content>
2166*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*43a90889SApple OSS Distributions</listitem></list>
2168*43a90889SApple OSS Distributions
2169*43a90889SApple OSS Distributions        </field_description>
2170*43a90889SApple OSS Distributions        <field_values>
2171*43a90889SApple OSS Distributions
2172*43a90889SApple OSS Distributions
2173*43a90889SApple OSS Distributions        </field_values>
2174*43a90889SApple OSS Distributions          <field_resets>
2175*43a90889SApple OSS Distributions
2176*43a90889SApple OSS Distributions    <field_reset>
2177*43a90889SApple OSS Distributions
2178*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*43a90889SApple OSS Distributions
2180*43a90889SApple OSS Distributions    </field_reset>
2181*43a90889SApple OSS Distributions</field_resets>
2182*43a90889SApple OSS Distributions      </field>
2183*43a90889SApple OSS Distributions    <text_after_fields>
2184*43a90889SApple OSS Distributions
2185*43a90889SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*43a90889SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*43a90889SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*43a90889SApple OSS Distributions
2189*43a90889SApple OSS Distributions    </text_after_fields>
2190*43a90889SApple OSS Distributions  </fields>
2191*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2192*43a90889SApple OSS Distributions
2193*43a90889SApple OSS Distributions
2194*43a90889SApple OSS Distributions
2195*43a90889SApple OSS Distributions
2196*43a90889SApple OSS Distributions
2197*43a90889SApple OSS Distributions
2198*43a90889SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*43a90889SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*43a90889SApple OSS Distributions    </reg_fieldset>
2201*43a90889SApple OSS Distributions            </partial_fieldset>
2202*43a90889SApple OSS Distributions            <partial_fieldset>
2203*43a90889SApple OSS Distributions              <fields length="25">
2204*43a90889SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*43a90889SApple OSS Distributions    <text_before_fields>
2206*43a90889SApple OSS Distributions
2207*43a90889SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*43a90889SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*43a90889SApple OSS Distributions
2210*43a90889SApple OSS Distributions    </text_before_fields>
2211*43a90889SApple OSS Distributions
2212*43a90889SApple OSS Distributions        <field
2213*43a90889SApple OSS Distributions           id="CV_24_24"
2214*43a90889SApple OSS Distributions           is_variable_length="False"
2215*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2216*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2218*43a90889SApple OSS Distributions           is_constant_value="False"
2219*43a90889SApple OSS Distributions        >
2220*43a90889SApple OSS Distributions          <field_name>CV</field_name>
2221*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2222*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*43a90889SApple OSS Distributions        <field_description order="before">
2224*43a90889SApple OSS Distributions
2225*43a90889SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*43a90889SApple OSS Distributions
2227*43a90889SApple OSS Distributions        </field_description>
2228*43a90889SApple OSS Distributions        <field_values>
2229*43a90889SApple OSS Distributions
2230*43a90889SApple OSS Distributions
2231*43a90889SApple OSS Distributions                <field_value_instance>
2232*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
2233*43a90889SApple OSS Distributions        <field_value_description>
2234*43a90889SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*43a90889SApple OSS Distributions</field_value_description>
2236*43a90889SApple OSS Distributions    </field_value_instance>
2237*43a90889SApple OSS Distributions                <field_value_instance>
2238*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
2239*43a90889SApple OSS Distributions        <field_value_description>
2240*43a90889SApple OSS Distributions  <para>The COND field is valid.</para>
2241*43a90889SApple OSS Distributions</field_value_description>
2242*43a90889SApple OSS Distributions    </field_value_instance>
2243*43a90889SApple OSS Distributions        </field_values>
2244*43a90889SApple OSS Distributions            <field_description order="after">
2245*43a90889SApple OSS Distributions
2246*43a90889SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*43a90889SApple OSS Distributions<list type="unordered">
2249*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*43a90889SApple OSS Distributions</listitem></list>
2252*43a90889SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*43a90889SApple OSS Distributions
2254*43a90889SApple OSS Distributions            </field_description>
2255*43a90889SApple OSS Distributions          <field_resets>
2256*43a90889SApple OSS Distributions
2257*43a90889SApple OSS Distributions    <field_reset>
2258*43a90889SApple OSS Distributions
2259*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*43a90889SApple OSS Distributions
2261*43a90889SApple OSS Distributions    </field_reset>
2262*43a90889SApple OSS Distributions</field_resets>
2263*43a90889SApple OSS Distributions      </field>
2264*43a90889SApple OSS Distributions        <field
2265*43a90889SApple OSS Distributions           id="COND_23_20"
2266*43a90889SApple OSS Distributions           is_variable_length="False"
2267*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2268*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2270*43a90889SApple OSS Distributions           is_constant_value="False"
2271*43a90889SApple OSS Distributions        >
2272*43a90889SApple OSS Distributions          <field_name>COND</field_name>
2273*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
2274*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*43a90889SApple OSS Distributions        <field_description order="before">
2276*43a90889SApple OSS Distributions
2277*43a90889SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*43a90889SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*43a90889SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*43a90889SApple OSS Distributions<list type="unordered">
2281*43a90889SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*43a90889SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*43a90889SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*43a90889SApple OSS Distributions</listitem></list>
2285*43a90889SApple OSS Distributions</content>
2286*43a90889SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*43a90889SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*43a90889SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*43a90889SApple OSS Distributions</listitem></list>
2290*43a90889SApple OSS Distributions</content>
2291*43a90889SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*43a90889SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*43a90889SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*43a90889SApple OSS Distributions</listitem></list>
2295*43a90889SApple OSS Distributions</content>
2296*43a90889SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*43a90889SApple OSS Distributions</listitem></list>
2298*43a90889SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*43a90889SApple OSS Distributions
2300*43a90889SApple OSS Distributions        </field_description>
2301*43a90889SApple OSS Distributions        <field_values>
2302*43a90889SApple OSS Distributions
2303*43a90889SApple OSS Distributions
2304*43a90889SApple OSS Distributions        </field_values>
2305*43a90889SApple OSS Distributions          <field_resets>
2306*43a90889SApple OSS Distributions
2307*43a90889SApple OSS Distributions    <field_reset>
2308*43a90889SApple OSS Distributions
2309*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*43a90889SApple OSS Distributions
2311*43a90889SApple OSS Distributions    </field_reset>
2312*43a90889SApple OSS Distributions</field_resets>
2313*43a90889SApple OSS Distributions      </field>
2314*43a90889SApple OSS Distributions        <field
2315*43a90889SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*43a90889SApple OSS Distributions           is_variable_length="False"
2317*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2318*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2320*43a90889SApple OSS Distributions           is_constant_value="False"
2321*43a90889SApple OSS Distributions        >
2322*43a90889SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
2324*43a90889SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*43a90889SApple OSS Distributions        <field_description order="before">
2326*43a90889SApple OSS Distributions
2327*43a90889SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*43a90889SApple OSS Distributions
2329*43a90889SApple OSS Distributions        </field_description>
2330*43a90889SApple OSS Distributions        <field_values>
2331*43a90889SApple OSS Distributions
2332*43a90889SApple OSS Distributions
2333*43a90889SApple OSS Distributions                <field_value_instance>
2334*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
2335*43a90889SApple OSS Distributions        <field_value_description>
2336*43a90889SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*43a90889SApple OSS Distributions</field_value_description>
2338*43a90889SApple OSS Distributions    </field_value_instance>
2339*43a90889SApple OSS Distributions                <field_value_instance>
2340*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
2341*43a90889SApple OSS Distributions        <field_value_description>
2342*43a90889SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*43a90889SApple OSS Distributions</field_value_description>
2344*43a90889SApple OSS Distributions    </field_value_instance>
2345*43a90889SApple OSS Distributions        </field_values>
2346*43a90889SApple OSS Distributions            <field_description order="after">
2347*43a90889SApple OSS Distributions
2348*43a90889SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*43a90889SApple OSS Distributions
2350*43a90889SApple OSS Distributions            </field_description>
2351*43a90889SApple OSS Distributions          <field_resets>
2352*43a90889SApple OSS Distributions
2353*43a90889SApple OSS Distributions    <field_reset>
2354*43a90889SApple OSS Distributions
2355*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*43a90889SApple OSS Distributions
2357*43a90889SApple OSS Distributions    </field_reset>
2358*43a90889SApple OSS Distributions</field_resets>
2359*43a90889SApple OSS Distributions      </field>
2360*43a90889SApple OSS Distributions        <field
2361*43a90889SApple OSS Distributions           id="0_18_0"
2362*43a90889SApple OSS Distributions           is_variable_length="False"
2363*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2364*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2366*43a90889SApple OSS Distributions           is_constant_value="False"
2367*43a90889SApple OSS Distributions           rwtype="RES0"
2368*43a90889SApple OSS Distributions        >
2369*43a90889SApple OSS Distributions          <field_name>0</field_name>
2370*43a90889SApple OSS Distributions        <field_msb>18</field_msb>
2371*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*43a90889SApple OSS Distributions        <field_description order="before">
2373*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*43a90889SApple OSS Distributions        </field_description>
2375*43a90889SApple OSS Distributions        <field_values>
2376*43a90889SApple OSS Distributions        </field_values>
2377*43a90889SApple OSS Distributions      </field>
2378*43a90889SApple OSS Distributions    <text_after_fields>
2379*43a90889SApple OSS Distributions
2380*43a90889SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*43a90889SApple OSS Distributions
2382*43a90889SApple OSS Distributions    </text_after_fields>
2383*43a90889SApple OSS Distributions  </fields>
2384*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2385*43a90889SApple OSS Distributions
2386*43a90889SApple OSS Distributions
2387*43a90889SApple OSS Distributions
2388*43a90889SApple OSS Distributions
2389*43a90889SApple OSS Distributions
2390*43a90889SApple OSS Distributions
2391*43a90889SApple OSS Distributions
2392*43a90889SApple OSS Distributions
2393*43a90889SApple OSS Distributions
2394*43a90889SApple OSS Distributions
2395*43a90889SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*43a90889SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*43a90889SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*43a90889SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*43a90889SApple OSS Distributions    </reg_fieldset>
2400*43a90889SApple OSS Distributions            </partial_fieldset>
2401*43a90889SApple OSS Distributions            <partial_fieldset>
2402*43a90889SApple OSS Distributions              <fields length="25">
2403*43a90889SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*43a90889SApple OSS Distributions    <text_before_fields>
2405*43a90889SApple OSS Distributions
2406*43a90889SApple OSS Distributions
2407*43a90889SApple OSS Distributions
2408*43a90889SApple OSS Distributions    </text_before_fields>
2409*43a90889SApple OSS Distributions
2410*43a90889SApple OSS Distributions        <field
2411*43a90889SApple OSS Distributions           id="0_24_16"
2412*43a90889SApple OSS Distributions           is_variable_length="False"
2413*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2414*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2416*43a90889SApple OSS Distributions           is_constant_value="False"
2417*43a90889SApple OSS Distributions           rwtype="RES0"
2418*43a90889SApple OSS Distributions        >
2419*43a90889SApple OSS Distributions          <field_name>0</field_name>
2420*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2421*43a90889SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*43a90889SApple OSS Distributions        <field_description order="before">
2423*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*43a90889SApple OSS Distributions        </field_description>
2425*43a90889SApple OSS Distributions        <field_values>
2426*43a90889SApple OSS Distributions        </field_values>
2427*43a90889SApple OSS Distributions      </field>
2428*43a90889SApple OSS Distributions        <field
2429*43a90889SApple OSS Distributions           id="imm16_15_0"
2430*43a90889SApple OSS Distributions           is_variable_length="False"
2431*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2432*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2434*43a90889SApple OSS Distributions           is_constant_value="False"
2435*43a90889SApple OSS Distributions        >
2436*43a90889SApple OSS Distributions          <field_name>imm16</field_name>
2437*43a90889SApple OSS Distributions        <field_msb>15</field_msb>
2438*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*43a90889SApple OSS Distributions        <field_description order="before">
2440*43a90889SApple OSS Distributions
2441*43a90889SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*43a90889SApple OSS Distributions
2443*43a90889SApple OSS Distributions        </field_description>
2444*43a90889SApple OSS Distributions        <field_values>
2445*43a90889SApple OSS Distributions
2446*43a90889SApple OSS Distributions
2447*43a90889SApple OSS Distributions        </field_values>
2448*43a90889SApple OSS Distributions          <field_resets>
2449*43a90889SApple OSS Distributions
2450*43a90889SApple OSS Distributions    <field_reset>
2451*43a90889SApple OSS Distributions
2452*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*43a90889SApple OSS Distributions
2454*43a90889SApple OSS Distributions    </field_reset>
2455*43a90889SApple OSS Distributions</field_resets>
2456*43a90889SApple OSS Distributions      </field>
2457*43a90889SApple OSS Distributions    <text_after_fields>
2458*43a90889SApple OSS Distributions
2459*43a90889SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*43a90889SApple OSS Distributions<list type="unordered">
2461*43a90889SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*43a90889SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*43a90889SApple OSS Distributions</listitem></list>
2464*43a90889SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*43a90889SApple OSS Distributions
2466*43a90889SApple OSS Distributions    </text_after_fields>
2467*43a90889SApple OSS Distributions  </fields>
2468*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2469*43a90889SApple OSS Distributions
2470*43a90889SApple OSS Distributions
2471*43a90889SApple OSS Distributions
2472*43a90889SApple OSS Distributions
2473*43a90889SApple OSS Distributions
2474*43a90889SApple OSS Distributions
2475*43a90889SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*43a90889SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*43a90889SApple OSS Distributions    </reg_fieldset>
2478*43a90889SApple OSS Distributions            </partial_fieldset>
2479*43a90889SApple OSS Distributions            <partial_fieldset>
2480*43a90889SApple OSS Distributions              <fields length="25">
2481*43a90889SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*43a90889SApple OSS Distributions    <text_before_fields>
2483*43a90889SApple OSS Distributions
2484*43a90889SApple OSS Distributions
2485*43a90889SApple OSS Distributions
2486*43a90889SApple OSS Distributions    </text_before_fields>
2487*43a90889SApple OSS Distributions
2488*43a90889SApple OSS Distributions        <field
2489*43a90889SApple OSS Distributions           id="0_24_22"
2490*43a90889SApple OSS Distributions           is_variable_length="False"
2491*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2492*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2494*43a90889SApple OSS Distributions           is_constant_value="False"
2495*43a90889SApple OSS Distributions           rwtype="RES0"
2496*43a90889SApple OSS Distributions        >
2497*43a90889SApple OSS Distributions          <field_name>0</field_name>
2498*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2499*43a90889SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*43a90889SApple OSS Distributions        <field_description order="before">
2501*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*43a90889SApple OSS Distributions        </field_description>
2503*43a90889SApple OSS Distributions        <field_values>
2504*43a90889SApple OSS Distributions        </field_values>
2505*43a90889SApple OSS Distributions      </field>
2506*43a90889SApple OSS Distributions        <field
2507*43a90889SApple OSS Distributions           id="Op0_21_20"
2508*43a90889SApple OSS Distributions           is_variable_length="False"
2509*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2510*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2512*43a90889SApple OSS Distributions           is_constant_value="False"
2513*43a90889SApple OSS Distributions        >
2514*43a90889SApple OSS Distributions          <field_name>Op0</field_name>
2515*43a90889SApple OSS Distributions        <field_msb>21</field_msb>
2516*43a90889SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*43a90889SApple OSS Distributions        <field_description order="before">
2518*43a90889SApple OSS Distributions
2519*43a90889SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*43a90889SApple OSS Distributions
2521*43a90889SApple OSS Distributions        </field_description>
2522*43a90889SApple OSS Distributions        <field_values>
2523*43a90889SApple OSS Distributions
2524*43a90889SApple OSS Distributions
2525*43a90889SApple OSS Distributions        </field_values>
2526*43a90889SApple OSS Distributions          <field_resets>
2527*43a90889SApple OSS Distributions
2528*43a90889SApple OSS Distributions    <field_reset>
2529*43a90889SApple OSS Distributions
2530*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*43a90889SApple OSS Distributions
2532*43a90889SApple OSS Distributions    </field_reset>
2533*43a90889SApple OSS Distributions</field_resets>
2534*43a90889SApple OSS Distributions      </field>
2535*43a90889SApple OSS Distributions        <field
2536*43a90889SApple OSS Distributions           id="Op2_19_17"
2537*43a90889SApple OSS Distributions           is_variable_length="False"
2538*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2539*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2541*43a90889SApple OSS Distributions           is_constant_value="False"
2542*43a90889SApple OSS Distributions        >
2543*43a90889SApple OSS Distributions          <field_name>Op2</field_name>
2544*43a90889SApple OSS Distributions        <field_msb>19</field_msb>
2545*43a90889SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*43a90889SApple OSS Distributions        <field_description order="before">
2547*43a90889SApple OSS Distributions
2548*43a90889SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*43a90889SApple OSS Distributions
2550*43a90889SApple OSS Distributions        </field_description>
2551*43a90889SApple OSS Distributions        <field_values>
2552*43a90889SApple OSS Distributions
2553*43a90889SApple OSS Distributions
2554*43a90889SApple OSS Distributions        </field_values>
2555*43a90889SApple OSS Distributions          <field_resets>
2556*43a90889SApple OSS Distributions
2557*43a90889SApple OSS Distributions    <field_reset>
2558*43a90889SApple OSS Distributions
2559*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*43a90889SApple OSS Distributions
2561*43a90889SApple OSS Distributions    </field_reset>
2562*43a90889SApple OSS Distributions</field_resets>
2563*43a90889SApple OSS Distributions      </field>
2564*43a90889SApple OSS Distributions        <field
2565*43a90889SApple OSS Distributions           id="Op1_16_14"
2566*43a90889SApple OSS Distributions           is_variable_length="False"
2567*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2568*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2570*43a90889SApple OSS Distributions           is_constant_value="False"
2571*43a90889SApple OSS Distributions        >
2572*43a90889SApple OSS Distributions          <field_name>Op1</field_name>
2573*43a90889SApple OSS Distributions        <field_msb>16</field_msb>
2574*43a90889SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*43a90889SApple OSS Distributions        <field_description order="before">
2576*43a90889SApple OSS Distributions
2577*43a90889SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*43a90889SApple OSS Distributions
2579*43a90889SApple OSS Distributions        </field_description>
2580*43a90889SApple OSS Distributions        <field_values>
2581*43a90889SApple OSS Distributions
2582*43a90889SApple OSS Distributions
2583*43a90889SApple OSS Distributions        </field_values>
2584*43a90889SApple OSS Distributions          <field_resets>
2585*43a90889SApple OSS Distributions
2586*43a90889SApple OSS Distributions    <field_reset>
2587*43a90889SApple OSS Distributions
2588*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*43a90889SApple OSS Distributions
2590*43a90889SApple OSS Distributions    </field_reset>
2591*43a90889SApple OSS Distributions</field_resets>
2592*43a90889SApple OSS Distributions      </field>
2593*43a90889SApple OSS Distributions        <field
2594*43a90889SApple OSS Distributions           id="CRn_13_10"
2595*43a90889SApple OSS Distributions           is_variable_length="False"
2596*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2597*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2599*43a90889SApple OSS Distributions           is_constant_value="False"
2600*43a90889SApple OSS Distributions        >
2601*43a90889SApple OSS Distributions          <field_name>CRn</field_name>
2602*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
2603*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*43a90889SApple OSS Distributions        <field_description order="before">
2605*43a90889SApple OSS Distributions
2606*43a90889SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*43a90889SApple OSS Distributions
2608*43a90889SApple OSS Distributions        </field_description>
2609*43a90889SApple OSS Distributions        <field_values>
2610*43a90889SApple OSS Distributions
2611*43a90889SApple OSS Distributions
2612*43a90889SApple OSS Distributions        </field_values>
2613*43a90889SApple OSS Distributions          <field_resets>
2614*43a90889SApple OSS Distributions
2615*43a90889SApple OSS Distributions    <field_reset>
2616*43a90889SApple OSS Distributions
2617*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*43a90889SApple OSS Distributions
2619*43a90889SApple OSS Distributions    </field_reset>
2620*43a90889SApple OSS Distributions</field_resets>
2621*43a90889SApple OSS Distributions      </field>
2622*43a90889SApple OSS Distributions        <field
2623*43a90889SApple OSS Distributions           id="Rt_9_5"
2624*43a90889SApple OSS Distributions           is_variable_length="False"
2625*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2626*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2628*43a90889SApple OSS Distributions           is_constant_value="False"
2629*43a90889SApple OSS Distributions        >
2630*43a90889SApple OSS Distributions          <field_name>Rt</field_name>
2631*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
2632*43a90889SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*43a90889SApple OSS Distributions        <field_description order="before">
2634*43a90889SApple OSS Distributions
2635*43a90889SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*43a90889SApple OSS Distributions
2637*43a90889SApple OSS Distributions        </field_description>
2638*43a90889SApple OSS Distributions        <field_values>
2639*43a90889SApple OSS Distributions
2640*43a90889SApple OSS Distributions
2641*43a90889SApple OSS Distributions        </field_values>
2642*43a90889SApple OSS Distributions          <field_resets>
2643*43a90889SApple OSS Distributions
2644*43a90889SApple OSS Distributions    <field_reset>
2645*43a90889SApple OSS Distributions
2646*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*43a90889SApple OSS Distributions
2648*43a90889SApple OSS Distributions    </field_reset>
2649*43a90889SApple OSS Distributions</field_resets>
2650*43a90889SApple OSS Distributions      </field>
2651*43a90889SApple OSS Distributions        <field
2652*43a90889SApple OSS Distributions           id="CRm_4_1"
2653*43a90889SApple OSS Distributions           is_variable_length="False"
2654*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2655*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2657*43a90889SApple OSS Distributions           is_constant_value="False"
2658*43a90889SApple OSS Distributions        >
2659*43a90889SApple OSS Distributions          <field_name>CRm</field_name>
2660*43a90889SApple OSS Distributions        <field_msb>4</field_msb>
2661*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*43a90889SApple OSS Distributions        <field_description order="before">
2663*43a90889SApple OSS Distributions
2664*43a90889SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*43a90889SApple OSS Distributions
2666*43a90889SApple OSS Distributions        </field_description>
2667*43a90889SApple OSS Distributions        <field_values>
2668*43a90889SApple OSS Distributions
2669*43a90889SApple OSS Distributions
2670*43a90889SApple OSS Distributions        </field_values>
2671*43a90889SApple OSS Distributions          <field_resets>
2672*43a90889SApple OSS Distributions
2673*43a90889SApple OSS Distributions    <field_reset>
2674*43a90889SApple OSS Distributions
2675*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*43a90889SApple OSS Distributions
2677*43a90889SApple OSS Distributions    </field_reset>
2678*43a90889SApple OSS Distributions</field_resets>
2679*43a90889SApple OSS Distributions      </field>
2680*43a90889SApple OSS Distributions        <field
2681*43a90889SApple OSS Distributions           id="Direction_0_0"
2682*43a90889SApple OSS Distributions           is_variable_length="False"
2683*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2684*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2686*43a90889SApple OSS Distributions           is_constant_value="False"
2687*43a90889SApple OSS Distributions        >
2688*43a90889SApple OSS Distributions          <field_name>Direction</field_name>
2689*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
2690*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*43a90889SApple OSS Distributions        <field_description order="before">
2692*43a90889SApple OSS Distributions
2693*43a90889SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*43a90889SApple OSS Distributions
2695*43a90889SApple OSS Distributions        </field_description>
2696*43a90889SApple OSS Distributions        <field_values>
2697*43a90889SApple OSS Distributions
2698*43a90889SApple OSS Distributions
2699*43a90889SApple OSS Distributions                <field_value_instance>
2700*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
2701*43a90889SApple OSS Distributions        <field_value_description>
2702*43a90889SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*43a90889SApple OSS Distributions</field_value_description>
2704*43a90889SApple OSS Distributions    </field_value_instance>
2705*43a90889SApple OSS Distributions                <field_value_instance>
2706*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
2707*43a90889SApple OSS Distributions        <field_value_description>
2708*43a90889SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*43a90889SApple OSS Distributions</field_value_description>
2710*43a90889SApple OSS Distributions    </field_value_instance>
2711*43a90889SApple OSS Distributions        </field_values>
2712*43a90889SApple OSS Distributions          <field_resets>
2713*43a90889SApple OSS Distributions
2714*43a90889SApple OSS Distributions    <field_reset>
2715*43a90889SApple OSS Distributions
2716*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*43a90889SApple OSS Distributions
2718*43a90889SApple OSS Distributions    </field_reset>
2719*43a90889SApple OSS Distributions</field_resets>
2720*43a90889SApple OSS Distributions      </field>
2721*43a90889SApple OSS Distributions    <text_after_fields>
2722*43a90889SApple OSS Distributions
2723*43a90889SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*43a90889SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*43a90889SApple OSS Distributions<list type="unordered">
2726*43a90889SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*43a90889SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*43a90889SApple OSS Distributions</listitem></list>
2737*43a90889SApple OSS Distributions</content>
2738*43a90889SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*43a90889SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*43a90889SApple OSS Distributions</listitem></list>
2759*43a90889SApple OSS Distributions</content>
2760*43a90889SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*43a90889SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*43a90889SApple OSS Distributions</listitem></list>
2769*43a90889SApple OSS Distributions</content>
2770*43a90889SApple OSS Distributions</listitem></list>
2771*43a90889SApple OSS Distributions
2772*43a90889SApple OSS Distributions    </text_after_fields>
2773*43a90889SApple OSS Distributions  </fields>
2774*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2775*43a90889SApple OSS Distributions
2776*43a90889SApple OSS Distributions
2777*43a90889SApple OSS Distributions
2778*43a90889SApple OSS Distributions
2779*43a90889SApple OSS Distributions
2780*43a90889SApple OSS Distributions
2781*43a90889SApple OSS Distributions
2782*43a90889SApple OSS Distributions
2783*43a90889SApple OSS Distributions
2784*43a90889SApple OSS Distributions
2785*43a90889SApple OSS Distributions
2786*43a90889SApple OSS Distributions
2787*43a90889SApple OSS Distributions
2788*43a90889SApple OSS Distributions
2789*43a90889SApple OSS Distributions
2790*43a90889SApple OSS Distributions
2791*43a90889SApple OSS Distributions
2792*43a90889SApple OSS Distributions
2793*43a90889SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*43a90889SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*43a90889SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*43a90889SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*43a90889SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*43a90889SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*43a90889SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*43a90889SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*43a90889SApple OSS Distributions    </reg_fieldset>
2802*43a90889SApple OSS Distributions            </partial_fieldset>
2803*43a90889SApple OSS Distributions            <partial_fieldset>
2804*43a90889SApple OSS Distributions              <fields length="25">
2805*43a90889SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*43a90889SApple OSS Distributions    <text_before_fields>
2807*43a90889SApple OSS Distributions
2808*43a90889SApple OSS Distributions
2809*43a90889SApple OSS Distributions
2810*43a90889SApple OSS Distributions    </text_before_fields>
2811*43a90889SApple OSS Distributions
2812*43a90889SApple OSS Distributions        <field
2813*43a90889SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*43a90889SApple OSS Distributions           is_variable_length="False"
2815*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2816*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2818*43a90889SApple OSS Distributions           is_constant_value="False"
2819*43a90889SApple OSS Distributions        >
2820*43a90889SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2822*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*43a90889SApple OSS Distributions        <field_description order="before">
2824*43a90889SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*43a90889SApple OSS Distributions
2826*43a90889SApple OSS Distributions
2827*43a90889SApple OSS Distributions
2828*43a90889SApple OSS Distributions        </field_description>
2829*43a90889SApple OSS Distributions        <field_values>
2830*43a90889SApple OSS Distributions
2831*43a90889SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*43a90889SApple OSS Distributions        </field_values>
2833*43a90889SApple OSS Distributions          <field_resets>
2834*43a90889SApple OSS Distributions
2835*43a90889SApple OSS Distributions    <field_reset>
2836*43a90889SApple OSS Distributions
2837*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*43a90889SApple OSS Distributions
2839*43a90889SApple OSS Distributions    </field_reset>
2840*43a90889SApple OSS Distributions</field_resets>
2841*43a90889SApple OSS Distributions      </field>
2842*43a90889SApple OSS Distributions    <text_after_fields>
2843*43a90889SApple OSS Distributions
2844*43a90889SApple OSS Distributions
2845*43a90889SApple OSS Distributions
2846*43a90889SApple OSS Distributions    </text_after_fields>
2847*43a90889SApple OSS Distributions  </fields>
2848*43a90889SApple OSS Distributions              <reg_fieldset length="25">
2849*43a90889SApple OSS Distributions
2850*43a90889SApple OSS Distributions
2851*43a90889SApple OSS Distributions
2852*43a90889SApple OSS Distributions
2853*43a90889SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*43a90889SApple OSS Distributions    </reg_fieldset>
2855*43a90889SApple OSS Distributions            </partial_fieldset>
2856*43a90889SApple OSS Distributions            <partial_fieldset>
2857*43a90889SApple OSS Distributions              <fields length="25">
2858*43a90889SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*43a90889SApple OSS Distributions    <text_before_fields>
2860*43a90889SApple OSS Distributions
2861*43a90889SApple OSS Distributions
2862*43a90889SApple OSS Distributions
2863*43a90889SApple OSS Distributions    </text_before_fields>
2864*43a90889SApple OSS Distributions
2865*43a90889SApple OSS Distributions        <field
2866*43a90889SApple OSS Distributions           id="0_24_13"
2867*43a90889SApple OSS Distributions           is_variable_length="False"
2868*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2869*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2871*43a90889SApple OSS Distributions           is_constant_value="False"
2872*43a90889SApple OSS Distributions           rwtype="RES0"
2873*43a90889SApple OSS Distributions        >
2874*43a90889SApple OSS Distributions          <field_name>0</field_name>
2875*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
2876*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*43a90889SApple OSS Distributions        <field_description order="before">
2878*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*43a90889SApple OSS Distributions        </field_description>
2880*43a90889SApple OSS Distributions        <field_values>
2881*43a90889SApple OSS Distributions        </field_values>
2882*43a90889SApple OSS Distributions      </field>
2883*43a90889SApple OSS Distributions        <field
2884*43a90889SApple OSS Distributions           id="SET_12_11"
2885*43a90889SApple OSS Distributions           is_variable_length="False"
2886*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2887*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2889*43a90889SApple OSS Distributions           is_constant_value="False"
2890*43a90889SApple OSS Distributions        >
2891*43a90889SApple OSS Distributions          <field_name>SET</field_name>
2892*43a90889SApple OSS Distributions        <field_msb>12</field_msb>
2893*43a90889SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*43a90889SApple OSS Distributions        <field_description order="before">
2895*43a90889SApple OSS Distributions
2896*43a90889SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*43a90889SApple OSS Distributions
2898*43a90889SApple OSS Distributions        </field_description>
2899*43a90889SApple OSS Distributions        <field_values>
2900*43a90889SApple OSS Distributions
2901*43a90889SApple OSS Distributions
2902*43a90889SApple OSS Distributions                <field_value_instance>
2903*43a90889SApple OSS Distributions            <field_value>0b00</field_value>
2904*43a90889SApple OSS Distributions        <field_value_description>
2905*43a90889SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*43a90889SApple OSS Distributions</field_value_description>
2907*43a90889SApple OSS Distributions    </field_value_instance>
2908*43a90889SApple OSS Distributions                <field_value_instance>
2909*43a90889SApple OSS Distributions            <field_value>0b10</field_value>
2910*43a90889SApple OSS Distributions        <field_value_description>
2911*43a90889SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*43a90889SApple OSS Distributions</field_value_description>
2913*43a90889SApple OSS Distributions    </field_value_instance>
2914*43a90889SApple OSS Distributions                <field_value_instance>
2915*43a90889SApple OSS Distributions            <field_value>0b11</field_value>
2916*43a90889SApple OSS Distributions        <field_value_description>
2917*43a90889SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*43a90889SApple OSS Distributions</field_value_description>
2919*43a90889SApple OSS Distributions    </field_value_instance>
2920*43a90889SApple OSS Distributions        </field_values>
2921*43a90889SApple OSS Distributions            <field_description order="after">
2922*43a90889SApple OSS Distributions
2923*43a90889SApple OSS Distributions  <para>All other values are reserved.</para>
2924*43a90889SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*43a90889SApple OSS Distributions<list type="unordered">
2926*43a90889SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*43a90889SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*43a90889SApple OSS Distributions</listitem></list>
2929*43a90889SApple OSS Distributions
2930*43a90889SApple OSS Distributions            </field_description>
2931*43a90889SApple OSS Distributions          <field_resets>
2932*43a90889SApple OSS Distributions
2933*43a90889SApple OSS Distributions    <field_reset>
2934*43a90889SApple OSS Distributions
2935*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*43a90889SApple OSS Distributions
2937*43a90889SApple OSS Distributions    </field_reset>
2938*43a90889SApple OSS Distributions</field_resets>
2939*43a90889SApple OSS Distributions      </field>
2940*43a90889SApple OSS Distributions        <field
2941*43a90889SApple OSS Distributions           id="FnV_10_10"
2942*43a90889SApple OSS Distributions           is_variable_length="False"
2943*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2944*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2946*43a90889SApple OSS Distributions           is_constant_value="False"
2947*43a90889SApple OSS Distributions        >
2948*43a90889SApple OSS Distributions          <field_name>FnV</field_name>
2949*43a90889SApple OSS Distributions        <field_msb>10</field_msb>
2950*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*43a90889SApple OSS Distributions        <field_description order="before">
2952*43a90889SApple OSS Distributions
2953*43a90889SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*43a90889SApple OSS Distributions
2955*43a90889SApple OSS Distributions        </field_description>
2956*43a90889SApple OSS Distributions        <field_values>
2957*43a90889SApple OSS Distributions
2958*43a90889SApple OSS Distributions
2959*43a90889SApple OSS Distributions                <field_value_instance>
2960*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
2961*43a90889SApple OSS Distributions        <field_value_description>
2962*43a90889SApple OSS Distributions  <para>FAR is valid.</para>
2963*43a90889SApple OSS Distributions</field_value_description>
2964*43a90889SApple OSS Distributions    </field_value_instance>
2965*43a90889SApple OSS Distributions                <field_value_instance>
2966*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
2967*43a90889SApple OSS Distributions        <field_value_description>
2968*43a90889SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*43a90889SApple OSS Distributions</field_value_description>
2970*43a90889SApple OSS Distributions    </field_value_instance>
2971*43a90889SApple OSS Distributions        </field_values>
2972*43a90889SApple OSS Distributions            <field_description order="after">
2973*43a90889SApple OSS Distributions
2974*43a90889SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*43a90889SApple OSS Distributions
2976*43a90889SApple OSS Distributions            </field_description>
2977*43a90889SApple OSS Distributions          <field_resets>
2978*43a90889SApple OSS Distributions
2979*43a90889SApple OSS Distributions    <field_reset>
2980*43a90889SApple OSS Distributions
2981*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*43a90889SApple OSS Distributions
2983*43a90889SApple OSS Distributions    </field_reset>
2984*43a90889SApple OSS Distributions</field_resets>
2985*43a90889SApple OSS Distributions      </field>
2986*43a90889SApple OSS Distributions        <field
2987*43a90889SApple OSS Distributions           id="EA_9_9"
2988*43a90889SApple OSS Distributions           is_variable_length="False"
2989*43a90889SApple OSS Distributions           has_partial_fieldset="False"
2990*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
2992*43a90889SApple OSS Distributions           is_constant_value="False"
2993*43a90889SApple OSS Distributions        >
2994*43a90889SApple OSS Distributions          <field_name>EA</field_name>
2995*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
2996*43a90889SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*43a90889SApple OSS Distributions        <field_description order="before">
2998*43a90889SApple OSS Distributions
2999*43a90889SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*43a90889SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*43a90889SApple OSS Distributions
3002*43a90889SApple OSS Distributions        </field_description>
3003*43a90889SApple OSS Distributions        <field_values>
3004*43a90889SApple OSS Distributions
3005*43a90889SApple OSS Distributions
3006*43a90889SApple OSS Distributions        </field_values>
3007*43a90889SApple OSS Distributions          <field_resets>
3008*43a90889SApple OSS Distributions
3009*43a90889SApple OSS Distributions    <field_reset>
3010*43a90889SApple OSS Distributions
3011*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*43a90889SApple OSS Distributions
3013*43a90889SApple OSS Distributions    </field_reset>
3014*43a90889SApple OSS Distributions</field_resets>
3015*43a90889SApple OSS Distributions      </field>
3016*43a90889SApple OSS Distributions        <field
3017*43a90889SApple OSS Distributions           id="0_8_8"
3018*43a90889SApple OSS Distributions           is_variable_length="False"
3019*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3020*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3022*43a90889SApple OSS Distributions           is_constant_value="False"
3023*43a90889SApple OSS Distributions           rwtype="RES0"
3024*43a90889SApple OSS Distributions        >
3025*43a90889SApple OSS Distributions          <field_name>0</field_name>
3026*43a90889SApple OSS Distributions        <field_msb>8</field_msb>
3027*43a90889SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*43a90889SApple OSS Distributions        <field_description order="before">
3029*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*43a90889SApple OSS Distributions        </field_description>
3031*43a90889SApple OSS Distributions        <field_values>
3032*43a90889SApple OSS Distributions        </field_values>
3033*43a90889SApple OSS Distributions      </field>
3034*43a90889SApple OSS Distributions        <field
3035*43a90889SApple OSS Distributions           id="S1PTW_7_7"
3036*43a90889SApple OSS Distributions           is_variable_length="False"
3037*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3038*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3040*43a90889SApple OSS Distributions           is_constant_value="False"
3041*43a90889SApple OSS Distributions        >
3042*43a90889SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*43a90889SApple OSS Distributions        <field_msb>7</field_msb>
3044*43a90889SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*43a90889SApple OSS Distributions        <field_description order="before">
3046*43a90889SApple OSS Distributions
3047*43a90889SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*43a90889SApple OSS Distributions
3049*43a90889SApple OSS Distributions        </field_description>
3050*43a90889SApple OSS Distributions        <field_values>
3051*43a90889SApple OSS Distributions
3052*43a90889SApple OSS Distributions
3053*43a90889SApple OSS Distributions                <field_value_instance>
3054*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3055*43a90889SApple OSS Distributions        <field_value_description>
3056*43a90889SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*43a90889SApple OSS Distributions</field_value_description>
3058*43a90889SApple OSS Distributions    </field_value_instance>
3059*43a90889SApple OSS Distributions                <field_value_instance>
3060*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3061*43a90889SApple OSS Distributions        <field_value_description>
3062*43a90889SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*43a90889SApple OSS Distributions</field_value_description>
3064*43a90889SApple OSS Distributions    </field_value_instance>
3065*43a90889SApple OSS Distributions        </field_values>
3066*43a90889SApple OSS Distributions            <field_description order="after">
3067*43a90889SApple OSS Distributions
3068*43a90889SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*43a90889SApple OSS Distributions
3070*43a90889SApple OSS Distributions            </field_description>
3071*43a90889SApple OSS Distributions          <field_resets>
3072*43a90889SApple OSS Distributions
3073*43a90889SApple OSS Distributions    <field_reset>
3074*43a90889SApple OSS Distributions
3075*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*43a90889SApple OSS Distributions
3077*43a90889SApple OSS Distributions    </field_reset>
3078*43a90889SApple OSS Distributions</field_resets>
3079*43a90889SApple OSS Distributions      </field>
3080*43a90889SApple OSS Distributions        <field
3081*43a90889SApple OSS Distributions           id="0_6_6"
3082*43a90889SApple OSS Distributions           is_variable_length="False"
3083*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3084*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3086*43a90889SApple OSS Distributions           is_constant_value="False"
3087*43a90889SApple OSS Distributions           rwtype="RES0"
3088*43a90889SApple OSS Distributions        >
3089*43a90889SApple OSS Distributions          <field_name>0</field_name>
3090*43a90889SApple OSS Distributions        <field_msb>6</field_msb>
3091*43a90889SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*43a90889SApple OSS Distributions        <field_description order="before">
3093*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*43a90889SApple OSS Distributions        </field_description>
3095*43a90889SApple OSS Distributions        <field_values>
3096*43a90889SApple OSS Distributions        </field_values>
3097*43a90889SApple OSS Distributions      </field>
3098*43a90889SApple OSS Distributions        <field
3099*43a90889SApple OSS Distributions           id="IFSC_5_0"
3100*43a90889SApple OSS Distributions           is_variable_length="False"
3101*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3102*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3104*43a90889SApple OSS Distributions           is_constant_value="False"
3105*43a90889SApple OSS Distributions        >
3106*43a90889SApple OSS Distributions          <field_name>IFSC</field_name>
3107*43a90889SApple OSS Distributions        <field_msb>5</field_msb>
3108*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*43a90889SApple OSS Distributions        <field_description order="before">
3110*43a90889SApple OSS Distributions
3111*43a90889SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*43a90889SApple OSS Distributions
3113*43a90889SApple OSS Distributions        </field_description>
3114*43a90889SApple OSS Distributions        <field_values>
3115*43a90889SApple OSS Distributions
3116*43a90889SApple OSS Distributions
3117*43a90889SApple OSS Distributions                <field_value_instance>
3118*43a90889SApple OSS Distributions            <field_value>0b000000</field_value>
3119*43a90889SApple OSS Distributions        <field_value_description>
3120*43a90889SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*43a90889SApple OSS Distributions</field_value_description>
3122*43a90889SApple OSS Distributions    </field_value_instance>
3123*43a90889SApple OSS Distributions                <field_value_instance>
3124*43a90889SApple OSS Distributions            <field_value>0b000001</field_value>
3125*43a90889SApple OSS Distributions        <field_value_description>
3126*43a90889SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*43a90889SApple OSS Distributions</field_value_description>
3128*43a90889SApple OSS Distributions    </field_value_instance>
3129*43a90889SApple OSS Distributions                <field_value_instance>
3130*43a90889SApple OSS Distributions            <field_value>0b000010</field_value>
3131*43a90889SApple OSS Distributions        <field_value_description>
3132*43a90889SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*43a90889SApple OSS Distributions</field_value_description>
3134*43a90889SApple OSS Distributions    </field_value_instance>
3135*43a90889SApple OSS Distributions                <field_value_instance>
3136*43a90889SApple OSS Distributions            <field_value>0b000011</field_value>
3137*43a90889SApple OSS Distributions        <field_value_description>
3138*43a90889SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*43a90889SApple OSS Distributions</field_value_description>
3140*43a90889SApple OSS Distributions    </field_value_instance>
3141*43a90889SApple OSS Distributions                <field_value_instance>
3142*43a90889SApple OSS Distributions            <field_value>0b000100</field_value>
3143*43a90889SApple OSS Distributions        <field_value_description>
3144*43a90889SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*43a90889SApple OSS Distributions</field_value_description>
3146*43a90889SApple OSS Distributions    </field_value_instance>
3147*43a90889SApple OSS Distributions                <field_value_instance>
3148*43a90889SApple OSS Distributions            <field_value>0b000101</field_value>
3149*43a90889SApple OSS Distributions        <field_value_description>
3150*43a90889SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*43a90889SApple OSS Distributions</field_value_description>
3152*43a90889SApple OSS Distributions    </field_value_instance>
3153*43a90889SApple OSS Distributions                <field_value_instance>
3154*43a90889SApple OSS Distributions            <field_value>0b000110</field_value>
3155*43a90889SApple OSS Distributions        <field_value_description>
3156*43a90889SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*43a90889SApple OSS Distributions</field_value_description>
3158*43a90889SApple OSS Distributions    </field_value_instance>
3159*43a90889SApple OSS Distributions                <field_value_instance>
3160*43a90889SApple OSS Distributions            <field_value>0b000111</field_value>
3161*43a90889SApple OSS Distributions        <field_value_description>
3162*43a90889SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*43a90889SApple OSS Distributions</field_value_description>
3164*43a90889SApple OSS Distributions    </field_value_instance>
3165*43a90889SApple OSS Distributions                <field_value_instance>
3166*43a90889SApple OSS Distributions            <field_value>0b001001</field_value>
3167*43a90889SApple OSS Distributions        <field_value_description>
3168*43a90889SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*43a90889SApple OSS Distributions</field_value_description>
3170*43a90889SApple OSS Distributions    </field_value_instance>
3171*43a90889SApple OSS Distributions                <field_value_instance>
3172*43a90889SApple OSS Distributions            <field_value>0b001010</field_value>
3173*43a90889SApple OSS Distributions        <field_value_description>
3174*43a90889SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*43a90889SApple OSS Distributions</field_value_description>
3176*43a90889SApple OSS Distributions    </field_value_instance>
3177*43a90889SApple OSS Distributions                <field_value_instance>
3178*43a90889SApple OSS Distributions            <field_value>0b001011</field_value>
3179*43a90889SApple OSS Distributions        <field_value_description>
3180*43a90889SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*43a90889SApple OSS Distributions</field_value_description>
3182*43a90889SApple OSS Distributions    </field_value_instance>
3183*43a90889SApple OSS Distributions                <field_value_instance>
3184*43a90889SApple OSS Distributions            <field_value>0b001101</field_value>
3185*43a90889SApple OSS Distributions        <field_value_description>
3186*43a90889SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*43a90889SApple OSS Distributions</field_value_description>
3188*43a90889SApple OSS Distributions    </field_value_instance>
3189*43a90889SApple OSS Distributions                <field_value_instance>
3190*43a90889SApple OSS Distributions            <field_value>0b001110</field_value>
3191*43a90889SApple OSS Distributions        <field_value_description>
3192*43a90889SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*43a90889SApple OSS Distributions</field_value_description>
3194*43a90889SApple OSS Distributions    </field_value_instance>
3195*43a90889SApple OSS Distributions                <field_value_instance>
3196*43a90889SApple OSS Distributions            <field_value>0b001111</field_value>
3197*43a90889SApple OSS Distributions        <field_value_description>
3198*43a90889SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*43a90889SApple OSS Distributions</field_value_description>
3200*43a90889SApple OSS Distributions    </field_value_instance>
3201*43a90889SApple OSS Distributions                <field_value_instance>
3202*43a90889SApple OSS Distributions            <field_value>0b010000</field_value>
3203*43a90889SApple OSS Distributions        <field_value_description>
3204*43a90889SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*43a90889SApple OSS Distributions</field_value_description>
3206*43a90889SApple OSS Distributions    </field_value_instance>
3207*43a90889SApple OSS Distributions                <field_value_instance>
3208*43a90889SApple OSS Distributions            <field_value>0b010100</field_value>
3209*43a90889SApple OSS Distributions        <field_value_description>
3210*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*43a90889SApple OSS Distributions</field_value_description>
3212*43a90889SApple OSS Distributions    </field_value_instance>
3213*43a90889SApple OSS Distributions                <field_value_instance>
3214*43a90889SApple OSS Distributions            <field_value>0b010101</field_value>
3215*43a90889SApple OSS Distributions        <field_value_description>
3216*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*43a90889SApple OSS Distributions</field_value_description>
3218*43a90889SApple OSS Distributions    </field_value_instance>
3219*43a90889SApple OSS Distributions                <field_value_instance>
3220*43a90889SApple OSS Distributions            <field_value>0b010110</field_value>
3221*43a90889SApple OSS Distributions        <field_value_description>
3222*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*43a90889SApple OSS Distributions</field_value_description>
3224*43a90889SApple OSS Distributions    </field_value_instance>
3225*43a90889SApple OSS Distributions                <field_value_instance>
3226*43a90889SApple OSS Distributions            <field_value>0b010111</field_value>
3227*43a90889SApple OSS Distributions        <field_value_description>
3228*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*43a90889SApple OSS Distributions</field_value_description>
3230*43a90889SApple OSS Distributions    </field_value_instance>
3231*43a90889SApple OSS Distributions                <field_value_instance>
3232*43a90889SApple OSS Distributions            <field_value>0b011000</field_value>
3233*43a90889SApple OSS Distributions        <field_value_description>
3234*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*43a90889SApple OSS Distributions</field_value_description>
3236*43a90889SApple OSS Distributions    </field_value_instance>
3237*43a90889SApple OSS Distributions                <field_value_instance>
3238*43a90889SApple OSS Distributions            <field_value>0b011100</field_value>
3239*43a90889SApple OSS Distributions        <field_value_description>
3240*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*43a90889SApple OSS Distributions</field_value_description>
3242*43a90889SApple OSS Distributions    </field_value_instance>
3243*43a90889SApple OSS Distributions                <field_value_instance>
3244*43a90889SApple OSS Distributions            <field_value>0b011101</field_value>
3245*43a90889SApple OSS Distributions        <field_value_description>
3246*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*43a90889SApple OSS Distributions</field_value_description>
3248*43a90889SApple OSS Distributions    </field_value_instance>
3249*43a90889SApple OSS Distributions                <field_value_instance>
3250*43a90889SApple OSS Distributions            <field_value>0b011110</field_value>
3251*43a90889SApple OSS Distributions        <field_value_description>
3252*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*43a90889SApple OSS Distributions</field_value_description>
3254*43a90889SApple OSS Distributions    </field_value_instance>
3255*43a90889SApple OSS Distributions                <field_value_instance>
3256*43a90889SApple OSS Distributions            <field_value>0b011111</field_value>
3257*43a90889SApple OSS Distributions        <field_value_description>
3258*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*43a90889SApple OSS Distributions</field_value_description>
3260*43a90889SApple OSS Distributions    </field_value_instance>
3261*43a90889SApple OSS Distributions                <field_value_instance>
3262*43a90889SApple OSS Distributions            <field_value>0b110000</field_value>
3263*43a90889SApple OSS Distributions        <field_value_description>
3264*43a90889SApple OSS Distributions  <para>TLB conflict abort</para>
3265*43a90889SApple OSS Distributions</field_value_description>
3266*43a90889SApple OSS Distributions    </field_value_instance>
3267*43a90889SApple OSS Distributions                <field_value_instance>
3268*43a90889SApple OSS Distributions            <field_value>0b110001</field_value>
3269*43a90889SApple OSS Distributions        <field_value_description>
3270*43a90889SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*43a90889SApple OSS Distributions</field_value_description>
3272*43a90889SApple OSS Distributions    </field_value_instance>
3273*43a90889SApple OSS Distributions        </field_values>
3274*43a90889SApple OSS Distributions            <field_description order="after">
3275*43a90889SApple OSS Distributions
3276*43a90889SApple OSS Distributions  <para>All other values are reserved.</para>
3277*43a90889SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*43a90889SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*43a90889SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*43a90889SApple OSS Distributions
3281*43a90889SApple OSS Distributions            </field_description>
3282*43a90889SApple OSS Distributions          <field_resets>
3283*43a90889SApple OSS Distributions
3284*43a90889SApple OSS Distributions    <field_reset>
3285*43a90889SApple OSS Distributions
3286*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*43a90889SApple OSS Distributions
3288*43a90889SApple OSS Distributions    </field_reset>
3289*43a90889SApple OSS Distributions</field_resets>
3290*43a90889SApple OSS Distributions      </field>
3291*43a90889SApple OSS Distributions    <text_after_fields>
3292*43a90889SApple OSS Distributions
3293*43a90889SApple OSS Distributions
3294*43a90889SApple OSS Distributions
3295*43a90889SApple OSS Distributions    </text_after_fields>
3296*43a90889SApple OSS Distributions  </fields>
3297*43a90889SApple OSS Distributions              <reg_fieldset length="25">
3298*43a90889SApple OSS Distributions
3299*43a90889SApple OSS Distributions
3300*43a90889SApple OSS Distributions
3301*43a90889SApple OSS Distributions
3302*43a90889SApple OSS Distributions
3303*43a90889SApple OSS Distributions
3304*43a90889SApple OSS Distributions
3305*43a90889SApple OSS Distributions
3306*43a90889SApple OSS Distributions
3307*43a90889SApple OSS Distributions
3308*43a90889SApple OSS Distributions
3309*43a90889SApple OSS Distributions
3310*43a90889SApple OSS Distributions
3311*43a90889SApple OSS Distributions
3312*43a90889SApple OSS Distributions
3313*43a90889SApple OSS Distributions
3314*43a90889SApple OSS Distributions
3315*43a90889SApple OSS Distributions
3316*43a90889SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*43a90889SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*43a90889SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*43a90889SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*43a90889SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*43a90889SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*43a90889SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*43a90889SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*43a90889SApple OSS Distributions    </reg_fieldset>
3325*43a90889SApple OSS Distributions            </partial_fieldset>
3326*43a90889SApple OSS Distributions            <partial_fieldset>
3327*43a90889SApple OSS Distributions              <fields length="25">
3328*43a90889SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*43a90889SApple OSS Distributions    <text_before_fields>
3330*43a90889SApple OSS Distributions
3331*43a90889SApple OSS Distributions
3332*43a90889SApple OSS Distributions
3333*43a90889SApple OSS Distributions    </text_before_fields>
3334*43a90889SApple OSS Distributions
3335*43a90889SApple OSS Distributions        <field
3336*43a90889SApple OSS Distributions           id="ISV_24_24"
3337*43a90889SApple OSS Distributions           is_variable_length="False"
3338*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3339*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3341*43a90889SApple OSS Distributions           is_constant_value="False"
3342*43a90889SApple OSS Distributions        >
3343*43a90889SApple OSS Distributions          <field_name>ISV</field_name>
3344*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
3345*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*43a90889SApple OSS Distributions        <field_description order="before">
3347*43a90889SApple OSS Distributions
3348*43a90889SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*43a90889SApple OSS Distributions
3350*43a90889SApple OSS Distributions        </field_description>
3351*43a90889SApple OSS Distributions        <field_values>
3352*43a90889SApple OSS Distributions
3353*43a90889SApple OSS Distributions
3354*43a90889SApple OSS Distributions                <field_value_instance>
3355*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3356*43a90889SApple OSS Distributions        <field_value_description>
3357*43a90889SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*43a90889SApple OSS Distributions</field_value_description>
3359*43a90889SApple OSS Distributions    </field_value_instance>
3360*43a90889SApple OSS Distributions                <field_value_instance>
3361*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3362*43a90889SApple OSS Distributions        <field_value_description>
3363*43a90889SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*43a90889SApple OSS Distributions</field_value_description>
3365*43a90889SApple OSS Distributions    </field_value_instance>
3366*43a90889SApple OSS Distributions        </field_values>
3367*43a90889SApple OSS Distributions            <field_description order="after">
3368*43a90889SApple OSS Distributions
3369*43a90889SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*43a90889SApple OSS Distributions<list type="unordered">
3371*43a90889SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*43a90889SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*43a90889SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*43a90889SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*43a90889SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*43a90889SApple OSS Distributions</listitem></list>
3377*43a90889SApple OSS Distributions</content>
3378*43a90889SApple OSS Distributions</listitem></list>
3379*43a90889SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*43a90889SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*43a90889SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*43a90889SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*43a90889SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*43a90889SApple OSS Distributions
3385*43a90889SApple OSS Distributions            </field_description>
3386*43a90889SApple OSS Distributions          <field_resets>
3387*43a90889SApple OSS Distributions
3388*43a90889SApple OSS Distributions    <field_reset>
3389*43a90889SApple OSS Distributions
3390*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*43a90889SApple OSS Distributions
3392*43a90889SApple OSS Distributions    </field_reset>
3393*43a90889SApple OSS Distributions</field_resets>
3394*43a90889SApple OSS Distributions      </field>
3395*43a90889SApple OSS Distributions        <field
3396*43a90889SApple OSS Distributions           id="SAS_23_22"
3397*43a90889SApple OSS Distributions           is_variable_length="False"
3398*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3399*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3401*43a90889SApple OSS Distributions           is_constant_value="False"
3402*43a90889SApple OSS Distributions        >
3403*43a90889SApple OSS Distributions          <field_name>SAS</field_name>
3404*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
3405*43a90889SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*43a90889SApple OSS Distributions        <field_description order="before">
3407*43a90889SApple OSS Distributions
3408*43a90889SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*43a90889SApple OSS Distributions
3410*43a90889SApple OSS Distributions        </field_description>
3411*43a90889SApple OSS Distributions        <field_values>
3412*43a90889SApple OSS Distributions
3413*43a90889SApple OSS Distributions
3414*43a90889SApple OSS Distributions                <field_value_instance>
3415*43a90889SApple OSS Distributions            <field_value>0b00</field_value>
3416*43a90889SApple OSS Distributions        <field_value_description>
3417*43a90889SApple OSS Distributions  <para>Byte</para>
3418*43a90889SApple OSS Distributions</field_value_description>
3419*43a90889SApple OSS Distributions    </field_value_instance>
3420*43a90889SApple OSS Distributions                <field_value_instance>
3421*43a90889SApple OSS Distributions            <field_value>0b01</field_value>
3422*43a90889SApple OSS Distributions        <field_value_description>
3423*43a90889SApple OSS Distributions  <para>Halfword</para>
3424*43a90889SApple OSS Distributions</field_value_description>
3425*43a90889SApple OSS Distributions    </field_value_instance>
3426*43a90889SApple OSS Distributions                <field_value_instance>
3427*43a90889SApple OSS Distributions            <field_value>0b10</field_value>
3428*43a90889SApple OSS Distributions        <field_value_description>
3429*43a90889SApple OSS Distributions  <para>Word</para>
3430*43a90889SApple OSS Distributions</field_value_description>
3431*43a90889SApple OSS Distributions    </field_value_instance>
3432*43a90889SApple OSS Distributions                <field_value_instance>
3433*43a90889SApple OSS Distributions            <field_value>0b11</field_value>
3434*43a90889SApple OSS Distributions        <field_value_description>
3435*43a90889SApple OSS Distributions  <para>Doubleword</para>
3436*43a90889SApple OSS Distributions</field_value_description>
3437*43a90889SApple OSS Distributions    </field_value_instance>
3438*43a90889SApple OSS Distributions        </field_values>
3439*43a90889SApple OSS Distributions            <field_description order="after">
3440*43a90889SApple OSS Distributions
3441*43a90889SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*43a90889SApple OSS Distributions
3444*43a90889SApple OSS Distributions            </field_description>
3445*43a90889SApple OSS Distributions          <field_resets>
3446*43a90889SApple OSS Distributions
3447*43a90889SApple OSS Distributions    <field_reset>
3448*43a90889SApple OSS Distributions
3449*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*43a90889SApple OSS Distributions
3451*43a90889SApple OSS Distributions    </field_reset>
3452*43a90889SApple OSS Distributions</field_resets>
3453*43a90889SApple OSS Distributions      </field>
3454*43a90889SApple OSS Distributions        <field
3455*43a90889SApple OSS Distributions           id="SSE_21_21"
3456*43a90889SApple OSS Distributions           is_variable_length="False"
3457*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3458*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3460*43a90889SApple OSS Distributions           is_constant_value="False"
3461*43a90889SApple OSS Distributions        >
3462*43a90889SApple OSS Distributions          <field_name>SSE</field_name>
3463*43a90889SApple OSS Distributions        <field_msb>21</field_msb>
3464*43a90889SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*43a90889SApple OSS Distributions        <field_description order="before">
3466*43a90889SApple OSS Distributions
3467*43a90889SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*43a90889SApple OSS Distributions
3469*43a90889SApple OSS Distributions        </field_description>
3470*43a90889SApple OSS Distributions        <field_values>
3471*43a90889SApple OSS Distributions
3472*43a90889SApple OSS Distributions
3473*43a90889SApple OSS Distributions                <field_value_instance>
3474*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3475*43a90889SApple OSS Distributions        <field_value_description>
3476*43a90889SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*43a90889SApple OSS Distributions</field_value_description>
3478*43a90889SApple OSS Distributions    </field_value_instance>
3479*43a90889SApple OSS Distributions                <field_value_instance>
3480*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3481*43a90889SApple OSS Distributions        <field_value_description>
3482*43a90889SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*43a90889SApple OSS Distributions</field_value_description>
3484*43a90889SApple OSS Distributions    </field_value_instance>
3485*43a90889SApple OSS Distributions        </field_values>
3486*43a90889SApple OSS Distributions            <field_description order="after">
3487*43a90889SApple OSS Distributions
3488*43a90889SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*43a90889SApple OSS Distributions
3492*43a90889SApple OSS Distributions            </field_description>
3493*43a90889SApple OSS Distributions          <field_resets>
3494*43a90889SApple OSS Distributions
3495*43a90889SApple OSS Distributions    <field_reset>
3496*43a90889SApple OSS Distributions
3497*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*43a90889SApple OSS Distributions
3499*43a90889SApple OSS Distributions    </field_reset>
3500*43a90889SApple OSS Distributions</field_resets>
3501*43a90889SApple OSS Distributions      </field>
3502*43a90889SApple OSS Distributions        <field
3503*43a90889SApple OSS Distributions           id="SRT_20_16"
3504*43a90889SApple OSS Distributions           is_variable_length="False"
3505*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3506*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3508*43a90889SApple OSS Distributions           is_constant_value="False"
3509*43a90889SApple OSS Distributions        >
3510*43a90889SApple OSS Distributions          <field_name>SRT</field_name>
3511*43a90889SApple OSS Distributions        <field_msb>20</field_msb>
3512*43a90889SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*43a90889SApple OSS Distributions        <field_description order="before">
3514*43a90889SApple OSS Distributions
3515*43a90889SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*43a90889SApple OSS Distributions
3519*43a90889SApple OSS Distributions        </field_description>
3520*43a90889SApple OSS Distributions        <field_values>
3521*43a90889SApple OSS Distributions
3522*43a90889SApple OSS Distributions
3523*43a90889SApple OSS Distributions        </field_values>
3524*43a90889SApple OSS Distributions          <field_resets>
3525*43a90889SApple OSS Distributions
3526*43a90889SApple OSS Distributions    <field_reset>
3527*43a90889SApple OSS Distributions
3528*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*43a90889SApple OSS Distributions
3530*43a90889SApple OSS Distributions    </field_reset>
3531*43a90889SApple OSS Distributions</field_resets>
3532*43a90889SApple OSS Distributions      </field>
3533*43a90889SApple OSS Distributions        <field
3534*43a90889SApple OSS Distributions           id="SF_15_15"
3535*43a90889SApple OSS Distributions           is_variable_length="False"
3536*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3537*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3539*43a90889SApple OSS Distributions           is_constant_value="False"
3540*43a90889SApple OSS Distributions        >
3541*43a90889SApple OSS Distributions          <field_name>SF</field_name>
3542*43a90889SApple OSS Distributions        <field_msb>15</field_msb>
3543*43a90889SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*43a90889SApple OSS Distributions        <field_description order="before">
3545*43a90889SApple OSS Distributions
3546*43a90889SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*43a90889SApple OSS Distributions
3548*43a90889SApple OSS Distributions        </field_description>
3549*43a90889SApple OSS Distributions        <field_values>
3550*43a90889SApple OSS Distributions
3551*43a90889SApple OSS Distributions
3552*43a90889SApple OSS Distributions                <field_value_instance>
3553*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3554*43a90889SApple OSS Distributions        <field_value_description>
3555*43a90889SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*43a90889SApple OSS Distributions</field_value_description>
3557*43a90889SApple OSS Distributions    </field_value_instance>
3558*43a90889SApple OSS Distributions                <field_value_instance>
3559*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3560*43a90889SApple OSS Distributions        <field_value_description>
3561*43a90889SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*43a90889SApple OSS Distributions</field_value_description>
3563*43a90889SApple OSS Distributions    </field_value_instance>
3564*43a90889SApple OSS Distributions        </field_values>
3565*43a90889SApple OSS Distributions            <field_description order="after">
3566*43a90889SApple OSS Distributions
3567*43a90889SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*43a90889SApple OSS Distributions
3570*43a90889SApple OSS Distributions            </field_description>
3571*43a90889SApple OSS Distributions          <field_resets>
3572*43a90889SApple OSS Distributions
3573*43a90889SApple OSS Distributions    <field_reset>
3574*43a90889SApple OSS Distributions
3575*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*43a90889SApple OSS Distributions
3577*43a90889SApple OSS Distributions    </field_reset>
3578*43a90889SApple OSS Distributions</field_resets>
3579*43a90889SApple OSS Distributions      </field>
3580*43a90889SApple OSS Distributions        <field
3581*43a90889SApple OSS Distributions           id="AR_14_14"
3582*43a90889SApple OSS Distributions           is_variable_length="False"
3583*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3584*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3586*43a90889SApple OSS Distributions           is_constant_value="False"
3587*43a90889SApple OSS Distributions        >
3588*43a90889SApple OSS Distributions          <field_name>AR</field_name>
3589*43a90889SApple OSS Distributions        <field_msb>14</field_msb>
3590*43a90889SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*43a90889SApple OSS Distributions        <field_description order="before">
3592*43a90889SApple OSS Distributions
3593*43a90889SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*43a90889SApple OSS Distributions
3595*43a90889SApple OSS Distributions        </field_description>
3596*43a90889SApple OSS Distributions        <field_values>
3597*43a90889SApple OSS Distributions
3598*43a90889SApple OSS Distributions
3599*43a90889SApple OSS Distributions                <field_value_instance>
3600*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3601*43a90889SApple OSS Distributions        <field_value_description>
3602*43a90889SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*43a90889SApple OSS Distributions</field_value_description>
3604*43a90889SApple OSS Distributions    </field_value_instance>
3605*43a90889SApple OSS Distributions                <field_value_instance>
3606*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3607*43a90889SApple OSS Distributions        <field_value_description>
3608*43a90889SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*43a90889SApple OSS Distributions</field_value_description>
3610*43a90889SApple OSS Distributions    </field_value_instance>
3611*43a90889SApple OSS Distributions        </field_values>
3612*43a90889SApple OSS Distributions            <field_description order="after">
3613*43a90889SApple OSS Distributions
3614*43a90889SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*43a90889SApple OSS Distributions
3617*43a90889SApple OSS Distributions            </field_description>
3618*43a90889SApple OSS Distributions          <field_resets>
3619*43a90889SApple OSS Distributions
3620*43a90889SApple OSS Distributions    <field_reset>
3621*43a90889SApple OSS Distributions
3622*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*43a90889SApple OSS Distributions
3624*43a90889SApple OSS Distributions    </field_reset>
3625*43a90889SApple OSS Distributions</field_resets>
3626*43a90889SApple OSS Distributions      </field>
3627*43a90889SApple OSS Distributions        <field
3628*43a90889SApple OSS Distributions           id="VNCR_13_13_1"
3629*43a90889SApple OSS Distributions           is_variable_length="False"
3630*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3631*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3633*43a90889SApple OSS Distributions           is_constant_value="False"
3634*43a90889SApple OSS Distributions        >
3635*43a90889SApple OSS Distributions          <field_name>VNCR</field_name>
3636*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
3637*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*43a90889SApple OSS Distributions        <field_description order="before">
3639*43a90889SApple OSS Distributions
3640*43a90889SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*43a90889SApple OSS Distributions
3642*43a90889SApple OSS Distributions        </field_description>
3643*43a90889SApple OSS Distributions        <field_values>
3644*43a90889SApple OSS Distributions
3645*43a90889SApple OSS Distributions
3646*43a90889SApple OSS Distributions                <field_value_instance>
3647*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3648*43a90889SApple OSS Distributions        <field_value_description>
3649*43a90889SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*43a90889SApple OSS Distributions</field_value_description>
3651*43a90889SApple OSS Distributions    </field_value_instance>
3652*43a90889SApple OSS Distributions                <field_value_instance>
3653*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3654*43a90889SApple OSS Distributions        <field_value_description>
3655*43a90889SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*43a90889SApple OSS Distributions</field_value_description>
3657*43a90889SApple OSS Distributions    </field_value_instance>
3658*43a90889SApple OSS Distributions        </field_values>
3659*43a90889SApple OSS Distributions            <field_description order="after">
3660*43a90889SApple OSS Distributions
3661*43a90889SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*43a90889SApple OSS Distributions
3663*43a90889SApple OSS Distributions            </field_description>
3664*43a90889SApple OSS Distributions          <field_resets>
3665*43a90889SApple OSS Distributions
3666*43a90889SApple OSS Distributions    <field_reset>
3667*43a90889SApple OSS Distributions
3668*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*43a90889SApple OSS Distributions
3670*43a90889SApple OSS Distributions    </field_reset>
3671*43a90889SApple OSS Distributions</field_resets>
3672*43a90889SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*43a90889SApple OSS Distributions      </field>
3674*43a90889SApple OSS Distributions        <field
3675*43a90889SApple OSS Distributions           id="0_13_13_2"
3676*43a90889SApple OSS Distributions           is_variable_length="False"
3677*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3678*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3680*43a90889SApple OSS Distributions           is_constant_value="False"
3681*43a90889SApple OSS Distributions           rwtype="RES0"
3682*43a90889SApple OSS Distributions        >
3683*43a90889SApple OSS Distributions          <field_name>0</field_name>
3684*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
3685*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*43a90889SApple OSS Distributions        <field_description order="before">
3687*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*43a90889SApple OSS Distributions        </field_description>
3689*43a90889SApple OSS Distributions        <field_values>
3690*43a90889SApple OSS Distributions        </field_values>
3691*43a90889SApple OSS Distributions      </field>
3692*43a90889SApple OSS Distributions        <field
3693*43a90889SApple OSS Distributions           id="SET_12_11"
3694*43a90889SApple OSS Distributions           is_variable_length="False"
3695*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3696*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3698*43a90889SApple OSS Distributions           is_constant_value="False"
3699*43a90889SApple OSS Distributions        >
3700*43a90889SApple OSS Distributions          <field_name>SET</field_name>
3701*43a90889SApple OSS Distributions        <field_msb>12</field_msb>
3702*43a90889SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*43a90889SApple OSS Distributions        <field_description order="before">
3704*43a90889SApple OSS Distributions
3705*43a90889SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*43a90889SApple OSS Distributions
3707*43a90889SApple OSS Distributions        </field_description>
3708*43a90889SApple OSS Distributions        <field_values>
3709*43a90889SApple OSS Distributions
3710*43a90889SApple OSS Distributions
3711*43a90889SApple OSS Distributions                <field_value_instance>
3712*43a90889SApple OSS Distributions            <field_value>0b00</field_value>
3713*43a90889SApple OSS Distributions        <field_value_description>
3714*43a90889SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*43a90889SApple OSS Distributions</field_value_description>
3716*43a90889SApple OSS Distributions    </field_value_instance>
3717*43a90889SApple OSS Distributions                <field_value_instance>
3718*43a90889SApple OSS Distributions            <field_value>0b10</field_value>
3719*43a90889SApple OSS Distributions        <field_value_description>
3720*43a90889SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*43a90889SApple OSS Distributions</field_value_description>
3722*43a90889SApple OSS Distributions    </field_value_instance>
3723*43a90889SApple OSS Distributions                <field_value_instance>
3724*43a90889SApple OSS Distributions            <field_value>0b11</field_value>
3725*43a90889SApple OSS Distributions        <field_value_description>
3726*43a90889SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*43a90889SApple OSS Distributions</field_value_description>
3728*43a90889SApple OSS Distributions    </field_value_instance>
3729*43a90889SApple OSS Distributions        </field_values>
3730*43a90889SApple OSS Distributions            <field_description order="after">
3731*43a90889SApple OSS Distributions
3732*43a90889SApple OSS Distributions  <para>All other values are reserved.</para>
3733*43a90889SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*43a90889SApple OSS Distributions<list type="unordered">
3735*43a90889SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*43a90889SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*43a90889SApple OSS Distributions</listitem></list>
3738*43a90889SApple OSS Distributions
3739*43a90889SApple OSS Distributions            </field_description>
3740*43a90889SApple OSS Distributions          <field_resets>
3741*43a90889SApple OSS Distributions
3742*43a90889SApple OSS Distributions    <field_reset>
3743*43a90889SApple OSS Distributions
3744*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*43a90889SApple OSS Distributions
3746*43a90889SApple OSS Distributions    </field_reset>
3747*43a90889SApple OSS Distributions</field_resets>
3748*43a90889SApple OSS Distributions      </field>
3749*43a90889SApple OSS Distributions        <field
3750*43a90889SApple OSS Distributions           id="FnV_10_10"
3751*43a90889SApple OSS Distributions           is_variable_length="False"
3752*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3753*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3755*43a90889SApple OSS Distributions           is_constant_value="False"
3756*43a90889SApple OSS Distributions        >
3757*43a90889SApple OSS Distributions          <field_name>FnV</field_name>
3758*43a90889SApple OSS Distributions        <field_msb>10</field_msb>
3759*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*43a90889SApple OSS Distributions        <field_description order="before">
3761*43a90889SApple OSS Distributions
3762*43a90889SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*43a90889SApple OSS Distributions
3764*43a90889SApple OSS Distributions        </field_description>
3765*43a90889SApple OSS Distributions        <field_values>
3766*43a90889SApple OSS Distributions
3767*43a90889SApple OSS Distributions
3768*43a90889SApple OSS Distributions                <field_value_instance>
3769*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3770*43a90889SApple OSS Distributions        <field_value_description>
3771*43a90889SApple OSS Distributions  <para>FAR is valid.</para>
3772*43a90889SApple OSS Distributions</field_value_description>
3773*43a90889SApple OSS Distributions    </field_value_instance>
3774*43a90889SApple OSS Distributions                <field_value_instance>
3775*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3776*43a90889SApple OSS Distributions        <field_value_description>
3777*43a90889SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*43a90889SApple OSS Distributions</field_value_description>
3779*43a90889SApple OSS Distributions    </field_value_instance>
3780*43a90889SApple OSS Distributions        </field_values>
3781*43a90889SApple OSS Distributions            <field_description order="after">
3782*43a90889SApple OSS Distributions
3783*43a90889SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*43a90889SApple OSS Distributions
3785*43a90889SApple OSS Distributions            </field_description>
3786*43a90889SApple OSS Distributions          <field_resets>
3787*43a90889SApple OSS Distributions
3788*43a90889SApple OSS Distributions    <field_reset>
3789*43a90889SApple OSS Distributions
3790*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*43a90889SApple OSS Distributions
3792*43a90889SApple OSS Distributions    </field_reset>
3793*43a90889SApple OSS Distributions</field_resets>
3794*43a90889SApple OSS Distributions      </field>
3795*43a90889SApple OSS Distributions        <field
3796*43a90889SApple OSS Distributions           id="EA_9_9"
3797*43a90889SApple OSS Distributions           is_variable_length="False"
3798*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3799*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3801*43a90889SApple OSS Distributions           is_constant_value="False"
3802*43a90889SApple OSS Distributions        >
3803*43a90889SApple OSS Distributions          <field_name>EA</field_name>
3804*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
3805*43a90889SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*43a90889SApple OSS Distributions        <field_description order="before">
3807*43a90889SApple OSS Distributions
3808*43a90889SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*43a90889SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*43a90889SApple OSS Distributions
3811*43a90889SApple OSS Distributions        </field_description>
3812*43a90889SApple OSS Distributions        <field_values>
3813*43a90889SApple OSS Distributions
3814*43a90889SApple OSS Distributions
3815*43a90889SApple OSS Distributions        </field_values>
3816*43a90889SApple OSS Distributions          <field_resets>
3817*43a90889SApple OSS Distributions
3818*43a90889SApple OSS Distributions    <field_reset>
3819*43a90889SApple OSS Distributions
3820*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*43a90889SApple OSS Distributions
3822*43a90889SApple OSS Distributions    </field_reset>
3823*43a90889SApple OSS Distributions</field_resets>
3824*43a90889SApple OSS Distributions      </field>
3825*43a90889SApple OSS Distributions        <field
3826*43a90889SApple OSS Distributions           id="CM_8_8"
3827*43a90889SApple OSS Distributions           is_variable_length="False"
3828*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3829*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3831*43a90889SApple OSS Distributions           is_constant_value="False"
3832*43a90889SApple OSS Distributions        >
3833*43a90889SApple OSS Distributions          <field_name>CM</field_name>
3834*43a90889SApple OSS Distributions        <field_msb>8</field_msb>
3835*43a90889SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*43a90889SApple OSS Distributions        <field_description order="before">
3837*43a90889SApple OSS Distributions
3838*43a90889SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*43a90889SApple OSS Distributions
3840*43a90889SApple OSS Distributions        </field_description>
3841*43a90889SApple OSS Distributions        <field_values>
3842*43a90889SApple OSS Distributions
3843*43a90889SApple OSS Distributions
3844*43a90889SApple OSS Distributions                <field_value_instance>
3845*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3846*43a90889SApple OSS Distributions        <field_value_description>
3847*43a90889SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*43a90889SApple OSS Distributions</field_value_description>
3849*43a90889SApple OSS Distributions    </field_value_instance>
3850*43a90889SApple OSS Distributions                <field_value_instance>
3851*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3852*43a90889SApple OSS Distributions        <field_value_description>
3853*43a90889SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*43a90889SApple OSS Distributions</field_value_description>
3855*43a90889SApple OSS Distributions    </field_value_instance>
3856*43a90889SApple OSS Distributions        </field_values>
3857*43a90889SApple OSS Distributions          <field_resets>
3858*43a90889SApple OSS Distributions
3859*43a90889SApple OSS Distributions    <field_reset>
3860*43a90889SApple OSS Distributions
3861*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*43a90889SApple OSS Distributions
3863*43a90889SApple OSS Distributions    </field_reset>
3864*43a90889SApple OSS Distributions</field_resets>
3865*43a90889SApple OSS Distributions      </field>
3866*43a90889SApple OSS Distributions        <field
3867*43a90889SApple OSS Distributions           id="S1PTW_7_7"
3868*43a90889SApple OSS Distributions           is_variable_length="False"
3869*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3870*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3872*43a90889SApple OSS Distributions           is_constant_value="False"
3873*43a90889SApple OSS Distributions        >
3874*43a90889SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*43a90889SApple OSS Distributions        <field_msb>7</field_msb>
3876*43a90889SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*43a90889SApple OSS Distributions        <field_description order="before">
3878*43a90889SApple OSS Distributions
3879*43a90889SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*43a90889SApple OSS Distributions
3881*43a90889SApple OSS Distributions        </field_description>
3882*43a90889SApple OSS Distributions        <field_values>
3883*43a90889SApple OSS Distributions
3884*43a90889SApple OSS Distributions
3885*43a90889SApple OSS Distributions                <field_value_instance>
3886*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3887*43a90889SApple OSS Distributions        <field_value_description>
3888*43a90889SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*43a90889SApple OSS Distributions</field_value_description>
3890*43a90889SApple OSS Distributions    </field_value_instance>
3891*43a90889SApple OSS Distributions                <field_value_instance>
3892*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3893*43a90889SApple OSS Distributions        <field_value_description>
3894*43a90889SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*43a90889SApple OSS Distributions</field_value_description>
3896*43a90889SApple OSS Distributions    </field_value_instance>
3897*43a90889SApple OSS Distributions        </field_values>
3898*43a90889SApple OSS Distributions            <field_description order="after">
3899*43a90889SApple OSS Distributions
3900*43a90889SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*43a90889SApple OSS Distributions
3902*43a90889SApple OSS Distributions            </field_description>
3903*43a90889SApple OSS Distributions          <field_resets>
3904*43a90889SApple OSS Distributions
3905*43a90889SApple OSS Distributions    <field_reset>
3906*43a90889SApple OSS Distributions
3907*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*43a90889SApple OSS Distributions
3909*43a90889SApple OSS Distributions    </field_reset>
3910*43a90889SApple OSS Distributions</field_resets>
3911*43a90889SApple OSS Distributions      </field>
3912*43a90889SApple OSS Distributions        <field
3913*43a90889SApple OSS Distributions           id="WnR_6_6"
3914*43a90889SApple OSS Distributions           is_variable_length="False"
3915*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3916*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3918*43a90889SApple OSS Distributions           is_constant_value="False"
3919*43a90889SApple OSS Distributions        >
3920*43a90889SApple OSS Distributions          <field_name>WnR</field_name>
3921*43a90889SApple OSS Distributions        <field_msb>6</field_msb>
3922*43a90889SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*43a90889SApple OSS Distributions        <field_description order="before">
3924*43a90889SApple OSS Distributions
3925*43a90889SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*43a90889SApple OSS Distributions
3927*43a90889SApple OSS Distributions        </field_description>
3928*43a90889SApple OSS Distributions        <field_values>
3929*43a90889SApple OSS Distributions
3930*43a90889SApple OSS Distributions
3931*43a90889SApple OSS Distributions                <field_value_instance>
3932*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
3933*43a90889SApple OSS Distributions        <field_value_description>
3934*43a90889SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*43a90889SApple OSS Distributions</field_value_description>
3936*43a90889SApple OSS Distributions    </field_value_instance>
3937*43a90889SApple OSS Distributions                <field_value_instance>
3938*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
3939*43a90889SApple OSS Distributions        <field_value_description>
3940*43a90889SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*43a90889SApple OSS Distributions</field_value_description>
3942*43a90889SApple OSS Distributions    </field_value_instance>
3943*43a90889SApple OSS Distributions        </field_values>
3944*43a90889SApple OSS Distributions            <field_description order="after">
3945*43a90889SApple OSS Distributions
3946*43a90889SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*43a90889SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*43a90889SApple OSS Distributions<list type="unordered">
3950*43a90889SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*43a90889SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*43a90889SApple OSS Distributions</listitem></list>
3953*43a90889SApple OSS Distributions
3954*43a90889SApple OSS Distributions            </field_description>
3955*43a90889SApple OSS Distributions          <field_resets>
3956*43a90889SApple OSS Distributions
3957*43a90889SApple OSS Distributions    <field_reset>
3958*43a90889SApple OSS Distributions
3959*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*43a90889SApple OSS Distributions
3961*43a90889SApple OSS Distributions    </field_reset>
3962*43a90889SApple OSS Distributions</field_resets>
3963*43a90889SApple OSS Distributions      </field>
3964*43a90889SApple OSS Distributions        <field
3965*43a90889SApple OSS Distributions           id="DFSC_5_0"
3966*43a90889SApple OSS Distributions           is_variable_length="False"
3967*43a90889SApple OSS Distributions           has_partial_fieldset="False"
3968*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
3970*43a90889SApple OSS Distributions           is_constant_value="False"
3971*43a90889SApple OSS Distributions        >
3972*43a90889SApple OSS Distributions          <field_name>DFSC</field_name>
3973*43a90889SApple OSS Distributions        <field_msb>5</field_msb>
3974*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*43a90889SApple OSS Distributions        <field_description order="before">
3976*43a90889SApple OSS Distributions
3977*43a90889SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*43a90889SApple OSS Distributions
3979*43a90889SApple OSS Distributions        </field_description>
3980*43a90889SApple OSS Distributions        <field_values>
3981*43a90889SApple OSS Distributions
3982*43a90889SApple OSS Distributions
3983*43a90889SApple OSS Distributions                <field_value_instance>
3984*43a90889SApple OSS Distributions            <field_value>0b000000</field_value>
3985*43a90889SApple OSS Distributions        <field_value_description>
3986*43a90889SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*43a90889SApple OSS Distributions</field_value_description>
3988*43a90889SApple OSS Distributions    </field_value_instance>
3989*43a90889SApple OSS Distributions                <field_value_instance>
3990*43a90889SApple OSS Distributions            <field_value>0b000001</field_value>
3991*43a90889SApple OSS Distributions        <field_value_description>
3992*43a90889SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*43a90889SApple OSS Distributions</field_value_description>
3994*43a90889SApple OSS Distributions    </field_value_instance>
3995*43a90889SApple OSS Distributions                <field_value_instance>
3996*43a90889SApple OSS Distributions            <field_value>0b000010</field_value>
3997*43a90889SApple OSS Distributions        <field_value_description>
3998*43a90889SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*43a90889SApple OSS Distributions</field_value_description>
4000*43a90889SApple OSS Distributions    </field_value_instance>
4001*43a90889SApple OSS Distributions                <field_value_instance>
4002*43a90889SApple OSS Distributions            <field_value>0b000011</field_value>
4003*43a90889SApple OSS Distributions        <field_value_description>
4004*43a90889SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*43a90889SApple OSS Distributions</field_value_description>
4006*43a90889SApple OSS Distributions    </field_value_instance>
4007*43a90889SApple OSS Distributions                <field_value_instance>
4008*43a90889SApple OSS Distributions            <field_value>0b000100</field_value>
4009*43a90889SApple OSS Distributions        <field_value_description>
4010*43a90889SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*43a90889SApple OSS Distributions</field_value_description>
4012*43a90889SApple OSS Distributions    </field_value_instance>
4013*43a90889SApple OSS Distributions                <field_value_instance>
4014*43a90889SApple OSS Distributions            <field_value>0b000101</field_value>
4015*43a90889SApple OSS Distributions        <field_value_description>
4016*43a90889SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*43a90889SApple OSS Distributions</field_value_description>
4018*43a90889SApple OSS Distributions    </field_value_instance>
4019*43a90889SApple OSS Distributions                <field_value_instance>
4020*43a90889SApple OSS Distributions            <field_value>0b000110</field_value>
4021*43a90889SApple OSS Distributions        <field_value_description>
4022*43a90889SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*43a90889SApple OSS Distributions</field_value_description>
4024*43a90889SApple OSS Distributions    </field_value_instance>
4025*43a90889SApple OSS Distributions                <field_value_instance>
4026*43a90889SApple OSS Distributions            <field_value>0b000111</field_value>
4027*43a90889SApple OSS Distributions        <field_value_description>
4028*43a90889SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*43a90889SApple OSS Distributions</field_value_description>
4030*43a90889SApple OSS Distributions    </field_value_instance>
4031*43a90889SApple OSS Distributions                <field_value_instance>
4032*43a90889SApple OSS Distributions            <field_value>0b001001</field_value>
4033*43a90889SApple OSS Distributions        <field_value_description>
4034*43a90889SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*43a90889SApple OSS Distributions</field_value_description>
4036*43a90889SApple OSS Distributions    </field_value_instance>
4037*43a90889SApple OSS Distributions                <field_value_instance>
4038*43a90889SApple OSS Distributions            <field_value>0b001010</field_value>
4039*43a90889SApple OSS Distributions        <field_value_description>
4040*43a90889SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*43a90889SApple OSS Distributions</field_value_description>
4042*43a90889SApple OSS Distributions    </field_value_instance>
4043*43a90889SApple OSS Distributions                <field_value_instance>
4044*43a90889SApple OSS Distributions            <field_value>0b001011</field_value>
4045*43a90889SApple OSS Distributions        <field_value_description>
4046*43a90889SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*43a90889SApple OSS Distributions</field_value_description>
4048*43a90889SApple OSS Distributions    </field_value_instance>
4049*43a90889SApple OSS Distributions                <field_value_instance>
4050*43a90889SApple OSS Distributions            <field_value>0b001101</field_value>
4051*43a90889SApple OSS Distributions        <field_value_description>
4052*43a90889SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*43a90889SApple OSS Distributions</field_value_description>
4054*43a90889SApple OSS Distributions    </field_value_instance>
4055*43a90889SApple OSS Distributions                <field_value_instance>
4056*43a90889SApple OSS Distributions            <field_value>0b001110</field_value>
4057*43a90889SApple OSS Distributions        <field_value_description>
4058*43a90889SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*43a90889SApple OSS Distributions</field_value_description>
4060*43a90889SApple OSS Distributions    </field_value_instance>
4061*43a90889SApple OSS Distributions                <field_value_instance>
4062*43a90889SApple OSS Distributions            <field_value>0b001111</field_value>
4063*43a90889SApple OSS Distributions        <field_value_description>
4064*43a90889SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*43a90889SApple OSS Distributions</field_value_description>
4066*43a90889SApple OSS Distributions    </field_value_instance>
4067*43a90889SApple OSS Distributions                <field_value_instance>
4068*43a90889SApple OSS Distributions            <field_value>0b010000</field_value>
4069*43a90889SApple OSS Distributions        <field_value_description>
4070*43a90889SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*43a90889SApple OSS Distributions</field_value_description>
4072*43a90889SApple OSS Distributions    </field_value_instance>
4073*43a90889SApple OSS Distributions                <field_value_instance>
4074*43a90889SApple OSS Distributions            <field_value>0b010001</field_value>
4075*43a90889SApple OSS Distributions        <field_value_description>
4076*43a90889SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*43a90889SApple OSS Distributions</field_value_description>
4078*43a90889SApple OSS Distributions    </field_value_instance>
4079*43a90889SApple OSS Distributions                <field_value_instance>
4080*43a90889SApple OSS Distributions            <field_value>0b010100</field_value>
4081*43a90889SApple OSS Distributions        <field_value_description>
4082*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*43a90889SApple OSS Distributions</field_value_description>
4084*43a90889SApple OSS Distributions    </field_value_instance>
4085*43a90889SApple OSS Distributions                <field_value_instance>
4086*43a90889SApple OSS Distributions            <field_value>0b010101</field_value>
4087*43a90889SApple OSS Distributions        <field_value_description>
4088*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*43a90889SApple OSS Distributions</field_value_description>
4090*43a90889SApple OSS Distributions    </field_value_instance>
4091*43a90889SApple OSS Distributions                <field_value_instance>
4092*43a90889SApple OSS Distributions            <field_value>0b010110</field_value>
4093*43a90889SApple OSS Distributions        <field_value_description>
4094*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*43a90889SApple OSS Distributions</field_value_description>
4096*43a90889SApple OSS Distributions    </field_value_instance>
4097*43a90889SApple OSS Distributions                <field_value_instance>
4098*43a90889SApple OSS Distributions            <field_value>0b010111</field_value>
4099*43a90889SApple OSS Distributions        <field_value_description>
4100*43a90889SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*43a90889SApple OSS Distributions</field_value_description>
4102*43a90889SApple OSS Distributions    </field_value_instance>
4103*43a90889SApple OSS Distributions                <field_value_instance>
4104*43a90889SApple OSS Distributions            <field_value>0b011000</field_value>
4105*43a90889SApple OSS Distributions        <field_value_description>
4106*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*43a90889SApple OSS Distributions</field_value_description>
4108*43a90889SApple OSS Distributions    </field_value_instance>
4109*43a90889SApple OSS Distributions                <field_value_instance>
4110*43a90889SApple OSS Distributions            <field_value>0b011100</field_value>
4111*43a90889SApple OSS Distributions        <field_value_description>
4112*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*43a90889SApple OSS Distributions</field_value_description>
4114*43a90889SApple OSS Distributions    </field_value_instance>
4115*43a90889SApple OSS Distributions                <field_value_instance>
4116*43a90889SApple OSS Distributions            <field_value>0b011101</field_value>
4117*43a90889SApple OSS Distributions        <field_value_description>
4118*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*43a90889SApple OSS Distributions</field_value_description>
4120*43a90889SApple OSS Distributions    </field_value_instance>
4121*43a90889SApple OSS Distributions                <field_value_instance>
4122*43a90889SApple OSS Distributions            <field_value>0b011110</field_value>
4123*43a90889SApple OSS Distributions        <field_value_description>
4124*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*43a90889SApple OSS Distributions</field_value_description>
4126*43a90889SApple OSS Distributions    </field_value_instance>
4127*43a90889SApple OSS Distributions                <field_value_instance>
4128*43a90889SApple OSS Distributions            <field_value>0b011111</field_value>
4129*43a90889SApple OSS Distributions        <field_value_description>
4130*43a90889SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*43a90889SApple OSS Distributions</field_value_description>
4132*43a90889SApple OSS Distributions    </field_value_instance>
4133*43a90889SApple OSS Distributions                <field_value_instance>
4134*43a90889SApple OSS Distributions            <field_value>0b100001</field_value>
4135*43a90889SApple OSS Distributions        <field_value_description>
4136*43a90889SApple OSS Distributions  <para>Alignment fault.</para>
4137*43a90889SApple OSS Distributions</field_value_description>
4138*43a90889SApple OSS Distributions    </field_value_instance>
4139*43a90889SApple OSS Distributions                <field_value_instance>
4140*43a90889SApple OSS Distributions            <field_value>0b110000</field_value>
4141*43a90889SApple OSS Distributions        <field_value_description>
4142*43a90889SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*43a90889SApple OSS Distributions</field_value_description>
4144*43a90889SApple OSS Distributions    </field_value_instance>
4145*43a90889SApple OSS Distributions                <field_value_instance>
4146*43a90889SApple OSS Distributions            <field_value>0b110001</field_value>
4147*43a90889SApple OSS Distributions        <field_value_description>
4148*43a90889SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*43a90889SApple OSS Distributions</field_value_description>
4150*43a90889SApple OSS Distributions    </field_value_instance>
4151*43a90889SApple OSS Distributions                <field_value_instance>
4152*43a90889SApple OSS Distributions            <field_value>0b110100</field_value>
4153*43a90889SApple OSS Distributions        <field_value_description>
4154*43a90889SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*43a90889SApple OSS Distributions</field_value_description>
4156*43a90889SApple OSS Distributions    </field_value_instance>
4157*43a90889SApple OSS Distributions                <field_value_instance>
4158*43a90889SApple OSS Distributions            <field_value>0b110101</field_value>
4159*43a90889SApple OSS Distributions        <field_value_description>
4160*43a90889SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*43a90889SApple OSS Distributions</field_value_description>
4162*43a90889SApple OSS Distributions    </field_value_instance>
4163*43a90889SApple OSS Distributions                <field_value_instance>
4164*43a90889SApple OSS Distributions            <field_value>0b111101</field_value>
4165*43a90889SApple OSS Distributions        <field_value_description>
4166*43a90889SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*43a90889SApple OSS Distributions</field_value_description>
4168*43a90889SApple OSS Distributions    </field_value_instance>
4169*43a90889SApple OSS Distributions                <field_value_instance>
4170*43a90889SApple OSS Distributions            <field_value>0b111110</field_value>
4171*43a90889SApple OSS Distributions        <field_value_description>
4172*43a90889SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*43a90889SApple OSS Distributions</field_value_description>
4174*43a90889SApple OSS Distributions    </field_value_instance>
4175*43a90889SApple OSS Distributions        </field_values>
4176*43a90889SApple OSS Distributions            <field_description order="after">
4177*43a90889SApple OSS Distributions
4178*43a90889SApple OSS Distributions  <para>All other values are reserved.</para>
4179*43a90889SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*43a90889SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*43a90889SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*43a90889SApple OSS Distributions
4183*43a90889SApple OSS Distributions            </field_description>
4184*43a90889SApple OSS Distributions          <field_resets>
4185*43a90889SApple OSS Distributions
4186*43a90889SApple OSS Distributions    <field_reset>
4187*43a90889SApple OSS Distributions
4188*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*43a90889SApple OSS Distributions
4190*43a90889SApple OSS Distributions    </field_reset>
4191*43a90889SApple OSS Distributions</field_resets>
4192*43a90889SApple OSS Distributions      </field>
4193*43a90889SApple OSS Distributions    <text_after_fields>
4194*43a90889SApple OSS Distributions
4195*43a90889SApple OSS Distributions
4196*43a90889SApple OSS Distributions
4197*43a90889SApple OSS Distributions    </text_after_fields>
4198*43a90889SApple OSS Distributions  </fields>
4199*43a90889SApple OSS Distributions              <reg_fieldset length="25">
4200*43a90889SApple OSS Distributions
4201*43a90889SApple OSS Distributions
4202*43a90889SApple OSS Distributions
4203*43a90889SApple OSS Distributions
4204*43a90889SApple OSS Distributions
4205*43a90889SApple OSS Distributions
4206*43a90889SApple OSS Distributions
4207*43a90889SApple OSS Distributions
4208*43a90889SApple OSS Distributions
4209*43a90889SApple OSS Distributions
4210*43a90889SApple OSS Distributions
4211*43a90889SApple OSS Distributions
4212*43a90889SApple OSS Distributions
4213*43a90889SApple OSS Distributions
4214*43a90889SApple OSS Distributions
4215*43a90889SApple OSS Distributions
4216*43a90889SApple OSS Distributions
4217*43a90889SApple OSS Distributions
4218*43a90889SApple OSS Distributions
4219*43a90889SApple OSS Distributions
4220*43a90889SApple OSS Distributions
4221*43a90889SApple OSS Distributions
4222*43a90889SApple OSS Distributions
4223*43a90889SApple OSS Distributions
4224*43a90889SApple OSS Distributions
4225*43a90889SApple OSS Distributions
4226*43a90889SApple OSS Distributions
4227*43a90889SApple OSS Distributions
4228*43a90889SApple OSS Distributions
4229*43a90889SApple OSS Distributions
4230*43a90889SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*43a90889SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*43a90889SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*43a90889SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*43a90889SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*43a90889SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*43a90889SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*43a90889SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*43a90889SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*43a90889SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*43a90889SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*43a90889SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*43a90889SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*43a90889SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*43a90889SApple OSS Distributions    </reg_fieldset>
4245*43a90889SApple OSS Distributions            </partial_fieldset>
4246*43a90889SApple OSS Distributions            <partial_fieldset>
4247*43a90889SApple OSS Distributions              <fields length="25">
4248*43a90889SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*43a90889SApple OSS Distributions    <text_before_fields>
4250*43a90889SApple OSS Distributions
4251*43a90889SApple OSS Distributions
4252*43a90889SApple OSS Distributions
4253*43a90889SApple OSS Distributions    </text_before_fields>
4254*43a90889SApple OSS Distributions
4255*43a90889SApple OSS Distributions        <field
4256*43a90889SApple OSS Distributions           id="0_24_24"
4257*43a90889SApple OSS Distributions           is_variable_length="False"
4258*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4259*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4261*43a90889SApple OSS Distributions           is_constant_value="False"
4262*43a90889SApple OSS Distributions           rwtype="RES0"
4263*43a90889SApple OSS Distributions        >
4264*43a90889SApple OSS Distributions          <field_name>0</field_name>
4265*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
4266*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*43a90889SApple OSS Distributions        <field_description order="before">
4268*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*43a90889SApple OSS Distributions        </field_description>
4270*43a90889SApple OSS Distributions        <field_values>
4271*43a90889SApple OSS Distributions        </field_values>
4272*43a90889SApple OSS Distributions      </field>
4273*43a90889SApple OSS Distributions        <field
4274*43a90889SApple OSS Distributions           id="TFV_23_23"
4275*43a90889SApple OSS Distributions           is_variable_length="False"
4276*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4277*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4279*43a90889SApple OSS Distributions           is_constant_value="False"
4280*43a90889SApple OSS Distributions        >
4281*43a90889SApple OSS Distributions          <field_name>TFV</field_name>
4282*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
4283*43a90889SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*43a90889SApple OSS Distributions        <field_description order="before">
4285*43a90889SApple OSS Distributions
4286*43a90889SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*43a90889SApple OSS Distributions
4288*43a90889SApple OSS Distributions        </field_description>
4289*43a90889SApple OSS Distributions        <field_values>
4290*43a90889SApple OSS Distributions
4291*43a90889SApple OSS Distributions
4292*43a90889SApple OSS Distributions                <field_value_instance>
4293*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4294*43a90889SApple OSS Distributions        <field_value_description>
4295*43a90889SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*43a90889SApple OSS Distributions</field_value_description>
4297*43a90889SApple OSS Distributions    </field_value_instance>
4298*43a90889SApple OSS Distributions                <field_value_instance>
4299*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4300*43a90889SApple OSS Distributions        <field_value_description>
4301*43a90889SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*43a90889SApple OSS Distributions</field_value_description>
4303*43a90889SApple OSS Distributions    </field_value_instance>
4304*43a90889SApple OSS Distributions        </field_values>
4305*43a90889SApple OSS Distributions            <field_description order="after">
4306*43a90889SApple OSS Distributions
4307*43a90889SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*43a90889SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*43a90889SApple OSS Distributions
4310*43a90889SApple OSS Distributions            </field_description>
4311*43a90889SApple OSS Distributions          <field_resets>
4312*43a90889SApple OSS Distributions
4313*43a90889SApple OSS Distributions    <field_reset>
4314*43a90889SApple OSS Distributions
4315*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*43a90889SApple OSS Distributions
4317*43a90889SApple OSS Distributions    </field_reset>
4318*43a90889SApple OSS Distributions</field_resets>
4319*43a90889SApple OSS Distributions      </field>
4320*43a90889SApple OSS Distributions        <field
4321*43a90889SApple OSS Distributions           id="0_22_11"
4322*43a90889SApple OSS Distributions           is_variable_length="False"
4323*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4324*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4326*43a90889SApple OSS Distributions           is_constant_value="False"
4327*43a90889SApple OSS Distributions           rwtype="RES0"
4328*43a90889SApple OSS Distributions        >
4329*43a90889SApple OSS Distributions          <field_name>0</field_name>
4330*43a90889SApple OSS Distributions        <field_msb>22</field_msb>
4331*43a90889SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*43a90889SApple OSS Distributions        <field_description order="before">
4333*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*43a90889SApple OSS Distributions        </field_description>
4335*43a90889SApple OSS Distributions        <field_values>
4336*43a90889SApple OSS Distributions        </field_values>
4337*43a90889SApple OSS Distributions      </field>
4338*43a90889SApple OSS Distributions        <field
4339*43a90889SApple OSS Distributions           id="VECITR_10_8"
4340*43a90889SApple OSS Distributions           is_variable_length="False"
4341*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4342*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4344*43a90889SApple OSS Distributions           is_constant_value="False"
4345*43a90889SApple OSS Distributions        >
4346*43a90889SApple OSS Distributions          <field_name>VECITR</field_name>
4347*43a90889SApple OSS Distributions        <field_msb>10</field_msb>
4348*43a90889SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*43a90889SApple OSS Distributions        <field_description order="before">
4350*43a90889SApple OSS Distributions
4351*43a90889SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*43a90889SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*43a90889SApple OSS Distributions
4354*43a90889SApple OSS Distributions        </field_description>
4355*43a90889SApple OSS Distributions        <field_values>
4356*43a90889SApple OSS Distributions
4357*43a90889SApple OSS Distributions
4358*43a90889SApple OSS Distributions        </field_values>
4359*43a90889SApple OSS Distributions          <field_resets>
4360*43a90889SApple OSS Distributions
4361*43a90889SApple OSS Distributions    <field_reset>
4362*43a90889SApple OSS Distributions
4363*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*43a90889SApple OSS Distributions
4365*43a90889SApple OSS Distributions    </field_reset>
4366*43a90889SApple OSS Distributions</field_resets>
4367*43a90889SApple OSS Distributions      </field>
4368*43a90889SApple OSS Distributions        <field
4369*43a90889SApple OSS Distributions           id="IDF_7_7"
4370*43a90889SApple OSS Distributions           is_variable_length="False"
4371*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4372*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4374*43a90889SApple OSS Distributions           is_constant_value="False"
4375*43a90889SApple OSS Distributions        >
4376*43a90889SApple OSS Distributions          <field_name>IDF</field_name>
4377*43a90889SApple OSS Distributions        <field_msb>7</field_msb>
4378*43a90889SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*43a90889SApple OSS Distributions        <field_description order="before">
4380*43a90889SApple OSS Distributions
4381*43a90889SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*43a90889SApple OSS Distributions
4383*43a90889SApple OSS Distributions        </field_description>
4384*43a90889SApple OSS Distributions        <field_values>
4385*43a90889SApple OSS Distributions
4386*43a90889SApple OSS Distributions
4387*43a90889SApple OSS Distributions                <field_value_instance>
4388*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4389*43a90889SApple OSS Distributions        <field_value_description>
4390*43a90889SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*43a90889SApple OSS Distributions</field_value_description>
4392*43a90889SApple OSS Distributions    </field_value_instance>
4393*43a90889SApple OSS Distributions                <field_value_instance>
4394*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4395*43a90889SApple OSS Distributions        <field_value_description>
4396*43a90889SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*43a90889SApple OSS Distributions</field_value_description>
4398*43a90889SApple OSS Distributions    </field_value_instance>
4399*43a90889SApple OSS Distributions        </field_values>
4400*43a90889SApple OSS Distributions          <field_resets>
4401*43a90889SApple OSS Distributions
4402*43a90889SApple OSS Distributions    <field_reset>
4403*43a90889SApple OSS Distributions
4404*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*43a90889SApple OSS Distributions
4406*43a90889SApple OSS Distributions    </field_reset>
4407*43a90889SApple OSS Distributions</field_resets>
4408*43a90889SApple OSS Distributions      </field>
4409*43a90889SApple OSS Distributions        <field
4410*43a90889SApple OSS Distributions           id="0_6_5"
4411*43a90889SApple OSS Distributions           is_variable_length="False"
4412*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4413*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4415*43a90889SApple OSS Distributions           is_constant_value="False"
4416*43a90889SApple OSS Distributions           rwtype="RES0"
4417*43a90889SApple OSS Distributions        >
4418*43a90889SApple OSS Distributions          <field_name>0</field_name>
4419*43a90889SApple OSS Distributions        <field_msb>6</field_msb>
4420*43a90889SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*43a90889SApple OSS Distributions        <field_description order="before">
4422*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*43a90889SApple OSS Distributions        </field_description>
4424*43a90889SApple OSS Distributions        <field_values>
4425*43a90889SApple OSS Distributions        </field_values>
4426*43a90889SApple OSS Distributions      </field>
4427*43a90889SApple OSS Distributions        <field
4428*43a90889SApple OSS Distributions           id="IXF_4_4"
4429*43a90889SApple OSS Distributions           is_variable_length="False"
4430*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4431*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4433*43a90889SApple OSS Distributions           is_constant_value="False"
4434*43a90889SApple OSS Distributions        >
4435*43a90889SApple OSS Distributions          <field_name>IXF</field_name>
4436*43a90889SApple OSS Distributions        <field_msb>4</field_msb>
4437*43a90889SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*43a90889SApple OSS Distributions        <field_description order="before">
4439*43a90889SApple OSS Distributions
4440*43a90889SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*43a90889SApple OSS Distributions
4442*43a90889SApple OSS Distributions        </field_description>
4443*43a90889SApple OSS Distributions        <field_values>
4444*43a90889SApple OSS Distributions
4445*43a90889SApple OSS Distributions
4446*43a90889SApple OSS Distributions                <field_value_instance>
4447*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4448*43a90889SApple OSS Distributions        <field_value_description>
4449*43a90889SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*43a90889SApple OSS Distributions</field_value_description>
4451*43a90889SApple OSS Distributions    </field_value_instance>
4452*43a90889SApple OSS Distributions                <field_value_instance>
4453*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4454*43a90889SApple OSS Distributions        <field_value_description>
4455*43a90889SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*43a90889SApple OSS Distributions</field_value_description>
4457*43a90889SApple OSS Distributions    </field_value_instance>
4458*43a90889SApple OSS Distributions        </field_values>
4459*43a90889SApple OSS Distributions          <field_resets>
4460*43a90889SApple OSS Distributions
4461*43a90889SApple OSS Distributions    <field_reset>
4462*43a90889SApple OSS Distributions
4463*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*43a90889SApple OSS Distributions
4465*43a90889SApple OSS Distributions    </field_reset>
4466*43a90889SApple OSS Distributions</field_resets>
4467*43a90889SApple OSS Distributions      </field>
4468*43a90889SApple OSS Distributions        <field
4469*43a90889SApple OSS Distributions           id="UFF_3_3"
4470*43a90889SApple OSS Distributions           is_variable_length="False"
4471*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4472*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4474*43a90889SApple OSS Distributions           is_constant_value="False"
4475*43a90889SApple OSS Distributions        >
4476*43a90889SApple OSS Distributions          <field_name>UFF</field_name>
4477*43a90889SApple OSS Distributions        <field_msb>3</field_msb>
4478*43a90889SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*43a90889SApple OSS Distributions        <field_description order="before">
4480*43a90889SApple OSS Distributions
4481*43a90889SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*43a90889SApple OSS Distributions
4483*43a90889SApple OSS Distributions        </field_description>
4484*43a90889SApple OSS Distributions        <field_values>
4485*43a90889SApple OSS Distributions
4486*43a90889SApple OSS Distributions
4487*43a90889SApple OSS Distributions                <field_value_instance>
4488*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4489*43a90889SApple OSS Distributions        <field_value_description>
4490*43a90889SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*43a90889SApple OSS Distributions</field_value_description>
4492*43a90889SApple OSS Distributions    </field_value_instance>
4493*43a90889SApple OSS Distributions                <field_value_instance>
4494*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4495*43a90889SApple OSS Distributions        <field_value_description>
4496*43a90889SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*43a90889SApple OSS Distributions</field_value_description>
4498*43a90889SApple OSS Distributions    </field_value_instance>
4499*43a90889SApple OSS Distributions        </field_values>
4500*43a90889SApple OSS Distributions          <field_resets>
4501*43a90889SApple OSS Distributions
4502*43a90889SApple OSS Distributions    <field_reset>
4503*43a90889SApple OSS Distributions
4504*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*43a90889SApple OSS Distributions
4506*43a90889SApple OSS Distributions    </field_reset>
4507*43a90889SApple OSS Distributions</field_resets>
4508*43a90889SApple OSS Distributions      </field>
4509*43a90889SApple OSS Distributions        <field
4510*43a90889SApple OSS Distributions           id="OFF_2_2"
4511*43a90889SApple OSS Distributions           is_variable_length="False"
4512*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4513*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4515*43a90889SApple OSS Distributions           is_constant_value="False"
4516*43a90889SApple OSS Distributions        >
4517*43a90889SApple OSS Distributions          <field_name>OFF</field_name>
4518*43a90889SApple OSS Distributions        <field_msb>2</field_msb>
4519*43a90889SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*43a90889SApple OSS Distributions        <field_description order="before">
4521*43a90889SApple OSS Distributions
4522*43a90889SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*43a90889SApple OSS Distributions
4524*43a90889SApple OSS Distributions        </field_description>
4525*43a90889SApple OSS Distributions        <field_values>
4526*43a90889SApple OSS Distributions
4527*43a90889SApple OSS Distributions
4528*43a90889SApple OSS Distributions                <field_value_instance>
4529*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4530*43a90889SApple OSS Distributions        <field_value_description>
4531*43a90889SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*43a90889SApple OSS Distributions</field_value_description>
4533*43a90889SApple OSS Distributions    </field_value_instance>
4534*43a90889SApple OSS Distributions                <field_value_instance>
4535*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4536*43a90889SApple OSS Distributions        <field_value_description>
4537*43a90889SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*43a90889SApple OSS Distributions</field_value_description>
4539*43a90889SApple OSS Distributions    </field_value_instance>
4540*43a90889SApple OSS Distributions        </field_values>
4541*43a90889SApple OSS Distributions          <field_resets>
4542*43a90889SApple OSS Distributions
4543*43a90889SApple OSS Distributions    <field_reset>
4544*43a90889SApple OSS Distributions
4545*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*43a90889SApple OSS Distributions
4547*43a90889SApple OSS Distributions    </field_reset>
4548*43a90889SApple OSS Distributions</field_resets>
4549*43a90889SApple OSS Distributions      </field>
4550*43a90889SApple OSS Distributions        <field
4551*43a90889SApple OSS Distributions           id="DZF_1_1"
4552*43a90889SApple OSS Distributions           is_variable_length="False"
4553*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4554*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4556*43a90889SApple OSS Distributions           is_constant_value="False"
4557*43a90889SApple OSS Distributions        >
4558*43a90889SApple OSS Distributions          <field_name>DZF</field_name>
4559*43a90889SApple OSS Distributions        <field_msb>1</field_msb>
4560*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*43a90889SApple OSS Distributions        <field_description order="before">
4562*43a90889SApple OSS Distributions
4563*43a90889SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*43a90889SApple OSS Distributions
4565*43a90889SApple OSS Distributions        </field_description>
4566*43a90889SApple OSS Distributions        <field_values>
4567*43a90889SApple OSS Distributions
4568*43a90889SApple OSS Distributions
4569*43a90889SApple OSS Distributions                <field_value_instance>
4570*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4571*43a90889SApple OSS Distributions        <field_value_description>
4572*43a90889SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*43a90889SApple OSS Distributions</field_value_description>
4574*43a90889SApple OSS Distributions    </field_value_instance>
4575*43a90889SApple OSS Distributions                <field_value_instance>
4576*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4577*43a90889SApple OSS Distributions        <field_value_description>
4578*43a90889SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*43a90889SApple OSS Distributions</field_value_description>
4580*43a90889SApple OSS Distributions    </field_value_instance>
4581*43a90889SApple OSS Distributions        </field_values>
4582*43a90889SApple OSS Distributions          <field_resets>
4583*43a90889SApple OSS Distributions
4584*43a90889SApple OSS Distributions    <field_reset>
4585*43a90889SApple OSS Distributions
4586*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*43a90889SApple OSS Distributions
4588*43a90889SApple OSS Distributions    </field_reset>
4589*43a90889SApple OSS Distributions</field_resets>
4590*43a90889SApple OSS Distributions      </field>
4591*43a90889SApple OSS Distributions        <field
4592*43a90889SApple OSS Distributions           id="IOF_0_0"
4593*43a90889SApple OSS Distributions           is_variable_length="False"
4594*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4595*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4597*43a90889SApple OSS Distributions           is_constant_value="False"
4598*43a90889SApple OSS Distributions        >
4599*43a90889SApple OSS Distributions          <field_name>IOF</field_name>
4600*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
4601*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*43a90889SApple OSS Distributions        <field_description order="before">
4603*43a90889SApple OSS Distributions
4604*43a90889SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*43a90889SApple OSS Distributions
4606*43a90889SApple OSS Distributions        </field_description>
4607*43a90889SApple OSS Distributions        <field_values>
4608*43a90889SApple OSS Distributions
4609*43a90889SApple OSS Distributions
4610*43a90889SApple OSS Distributions                <field_value_instance>
4611*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4612*43a90889SApple OSS Distributions        <field_value_description>
4613*43a90889SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*43a90889SApple OSS Distributions</field_value_description>
4615*43a90889SApple OSS Distributions    </field_value_instance>
4616*43a90889SApple OSS Distributions                <field_value_instance>
4617*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4618*43a90889SApple OSS Distributions        <field_value_description>
4619*43a90889SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*43a90889SApple OSS Distributions</field_value_description>
4621*43a90889SApple OSS Distributions    </field_value_instance>
4622*43a90889SApple OSS Distributions        </field_values>
4623*43a90889SApple OSS Distributions          <field_resets>
4624*43a90889SApple OSS Distributions
4625*43a90889SApple OSS Distributions    <field_reset>
4626*43a90889SApple OSS Distributions
4627*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*43a90889SApple OSS Distributions
4629*43a90889SApple OSS Distributions    </field_reset>
4630*43a90889SApple OSS Distributions</field_resets>
4631*43a90889SApple OSS Distributions      </field>
4632*43a90889SApple OSS Distributions    <text_after_fields>
4633*43a90889SApple OSS Distributions
4634*43a90889SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*43a90889SApple OSS Distributions<list type="unordered">
4636*43a90889SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*43a90889SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*43a90889SApple OSS Distributions</listitem></list>
4639*43a90889SApple OSS Distributions
4640*43a90889SApple OSS Distributions    </text_after_fields>
4641*43a90889SApple OSS Distributions  </fields>
4642*43a90889SApple OSS Distributions              <reg_fieldset length="25">
4643*43a90889SApple OSS Distributions
4644*43a90889SApple OSS Distributions
4645*43a90889SApple OSS Distributions
4646*43a90889SApple OSS Distributions
4647*43a90889SApple OSS Distributions
4648*43a90889SApple OSS Distributions
4649*43a90889SApple OSS Distributions
4650*43a90889SApple OSS Distributions
4651*43a90889SApple OSS Distributions
4652*43a90889SApple OSS Distributions
4653*43a90889SApple OSS Distributions
4654*43a90889SApple OSS Distributions
4655*43a90889SApple OSS Distributions
4656*43a90889SApple OSS Distributions
4657*43a90889SApple OSS Distributions
4658*43a90889SApple OSS Distributions
4659*43a90889SApple OSS Distributions
4660*43a90889SApple OSS Distributions
4661*43a90889SApple OSS Distributions
4662*43a90889SApple OSS Distributions
4663*43a90889SApple OSS Distributions
4664*43a90889SApple OSS Distributions
4665*43a90889SApple OSS Distributions
4666*43a90889SApple OSS Distributions
4667*43a90889SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*43a90889SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*43a90889SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*43a90889SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*43a90889SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*43a90889SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*43a90889SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*43a90889SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*43a90889SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*43a90889SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*43a90889SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*43a90889SApple OSS Distributions    </reg_fieldset>
4679*43a90889SApple OSS Distributions            </partial_fieldset>
4680*43a90889SApple OSS Distributions            <partial_fieldset>
4681*43a90889SApple OSS Distributions              <fields length="25">
4682*43a90889SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*43a90889SApple OSS Distributions    <text_before_fields>
4684*43a90889SApple OSS Distributions
4685*43a90889SApple OSS Distributions
4686*43a90889SApple OSS Distributions
4687*43a90889SApple OSS Distributions    </text_before_fields>
4688*43a90889SApple OSS Distributions
4689*43a90889SApple OSS Distributions        <field
4690*43a90889SApple OSS Distributions           id="IDS_24_24"
4691*43a90889SApple OSS Distributions           is_variable_length="False"
4692*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4693*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4695*43a90889SApple OSS Distributions           is_constant_value="False"
4696*43a90889SApple OSS Distributions        >
4697*43a90889SApple OSS Distributions          <field_name>IDS</field_name>
4698*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
4699*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*43a90889SApple OSS Distributions        <field_description order="before">
4701*43a90889SApple OSS Distributions
4702*43a90889SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*43a90889SApple OSS Distributions
4704*43a90889SApple OSS Distributions        </field_description>
4705*43a90889SApple OSS Distributions        <field_values>
4706*43a90889SApple OSS Distributions
4707*43a90889SApple OSS Distributions
4708*43a90889SApple OSS Distributions                <field_value_instance>
4709*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4710*43a90889SApple OSS Distributions        <field_value_description>
4711*43a90889SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*43a90889SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*43a90889SApple OSS Distributions</field_value_description>
4714*43a90889SApple OSS Distributions    </field_value_instance>
4715*43a90889SApple OSS Distributions                <field_value_instance>
4716*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4717*43a90889SApple OSS Distributions        <field_value_description>
4718*43a90889SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*43a90889SApple OSS Distributions</field_value_description>
4720*43a90889SApple OSS Distributions    </field_value_instance>
4721*43a90889SApple OSS Distributions        </field_values>
4722*43a90889SApple OSS Distributions            <field_description order="after">
4723*43a90889SApple OSS Distributions
4724*43a90889SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*43a90889SApple OSS Distributions
4726*43a90889SApple OSS Distributions            </field_description>
4727*43a90889SApple OSS Distributions          <field_resets>
4728*43a90889SApple OSS Distributions
4729*43a90889SApple OSS Distributions    <field_reset>
4730*43a90889SApple OSS Distributions
4731*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*43a90889SApple OSS Distributions
4733*43a90889SApple OSS Distributions    </field_reset>
4734*43a90889SApple OSS Distributions</field_resets>
4735*43a90889SApple OSS Distributions      </field>
4736*43a90889SApple OSS Distributions        <field
4737*43a90889SApple OSS Distributions           id="0_23_14"
4738*43a90889SApple OSS Distributions           is_variable_length="False"
4739*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4740*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4742*43a90889SApple OSS Distributions           is_constant_value="False"
4743*43a90889SApple OSS Distributions           rwtype="RES0"
4744*43a90889SApple OSS Distributions        >
4745*43a90889SApple OSS Distributions          <field_name>0</field_name>
4746*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
4747*43a90889SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*43a90889SApple OSS Distributions        <field_description order="before">
4749*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*43a90889SApple OSS Distributions        </field_description>
4751*43a90889SApple OSS Distributions        <field_values>
4752*43a90889SApple OSS Distributions        </field_values>
4753*43a90889SApple OSS Distributions      </field>
4754*43a90889SApple OSS Distributions        <field
4755*43a90889SApple OSS Distributions           id="IESB_13_13_1"
4756*43a90889SApple OSS Distributions           is_variable_length="False"
4757*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4758*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4760*43a90889SApple OSS Distributions           is_constant_value="False"
4761*43a90889SApple OSS Distributions        >
4762*43a90889SApple OSS Distributions          <field_name>IESB</field_name>
4763*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
4764*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*43a90889SApple OSS Distributions        <field_description order="before">
4766*43a90889SApple OSS Distributions
4767*43a90889SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*43a90889SApple OSS Distributions
4769*43a90889SApple OSS Distributions        </field_description>
4770*43a90889SApple OSS Distributions        <field_values>
4771*43a90889SApple OSS Distributions
4772*43a90889SApple OSS Distributions
4773*43a90889SApple OSS Distributions                <field_value_instance>
4774*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
4775*43a90889SApple OSS Distributions        <field_value_description>
4776*43a90889SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*43a90889SApple OSS Distributions</field_value_description>
4778*43a90889SApple OSS Distributions    </field_value_instance>
4779*43a90889SApple OSS Distributions                <field_value_instance>
4780*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
4781*43a90889SApple OSS Distributions        <field_value_description>
4782*43a90889SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*43a90889SApple OSS Distributions</field_value_description>
4784*43a90889SApple OSS Distributions    </field_value_instance>
4785*43a90889SApple OSS Distributions        </field_values>
4786*43a90889SApple OSS Distributions            <field_description order="after">
4787*43a90889SApple OSS Distributions
4788*43a90889SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*43a90889SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*43a90889SApple OSS Distributions
4791*43a90889SApple OSS Distributions            </field_description>
4792*43a90889SApple OSS Distributions          <field_resets>
4793*43a90889SApple OSS Distributions
4794*43a90889SApple OSS Distributions    <field_reset>
4795*43a90889SApple OSS Distributions
4796*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*43a90889SApple OSS Distributions
4798*43a90889SApple OSS Distributions    </field_reset>
4799*43a90889SApple OSS Distributions</field_resets>
4800*43a90889SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*43a90889SApple OSS Distributions      </field>
4802*43a90889SApple OSS Distributions        <field
4803*43a90889SApple OSS Distributions           id="0_13_13_2"
4804*43a90889SApple OSS Distributions           is_variable_length="False"
4805*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4806*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4808*43a90889SApple OSS Distributions           is_constant_value="False"
4809*43a90889SApple OSS Distributions           rwtype="RES0"
4810*43a90889SApple OSS Distributions        >
4811*43a90889SApple OSS Distributions          <field_name>0</field_name>
4812*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
4813*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*43a90889SApple OSS Distributions        <field_description order="before">
4815*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*43a90889SApple OSS Distributions        </field_description>
4817*43a90889SApple OSS Distributions        <field_values>
4818*43a90889SApple OSS Distributions        </field_values>
4819*43a90889SApple OSS Distributions      </field>
4820*43a90889SApple OSS Distributions        <field
4821*43a90889SApple OSS Distributions           id="AET_12_10"
4822*43a90889SApple OSS Distributions           is_variable_length="False"
4823*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4824*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4826*43a90889SApple OSS Distributions           is_constant_value="False"
4827*43a90889SApple OSS Distributions        >
4828*43a90889SApple OSS Distributions          <field_name>AET</field_name>
4829*43a90889SApple OSS Distributions        <field_msb>12</field_msb>
4830*43a90889SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*43a90889SApple OSS Distributions        <field_description order="before">
4832*43a90889SApple OSS Distributions
4833*43a90889SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*43a90889SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*43a90889SApple OSS Distributions
4836*43a90889SApple OSS Distributions        </field_description>
4837*43a90889SApple OSS Distributions        <field_values>
4838*43a90889SApple OSS Distributions
4839*43a90889SApple OSS Distributions
4840*43a90889SApple OSS Distributions                <field_value_instance>
4841*43a90889SApple OSS Distributions            <field_value>0b000</field_value>
4842*43a90889SApple OSS Distributions        <field_value_description>
4843*43a90889SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*43a90889SApple OSS Distributions</field_value_description>
4845*43a90889SApple OSS Distributions    </field_value_instance>
4846*43a90889SApple OSS Distributions                <field_value_instance>
4847*43a90889SApple OSS Distributions            <field_value>0b001</field_value>
4848*43a90889SApple OSS Distributions        <field_value_description>
4849*43a90889SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*43a90889SApple OSS Distributions</field_value_description>
4851*43a90889SApple OSS Distributions    </field_value_instance>
4852*43a90889SApple OSS Distributions                <field_value_instance>
4853*43a90889SApple OSS Distributions            <field_value>0b010</field_value>
4854*43a90889SApple OSS Distributions        <field_value_description>
4855*43a90889SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*43a90889SApple OSS Distributions</field_value_description>
4857*43a90889SApple OSS Distributions    </field_value_instance>
4858*43a90889SApple OSS Distributions                <field_value_instance>
4859*43a90889SApple OSS Distributions            <field_value>0b011</field_value>
4860*43a90889SApple OSS Distributions        <field_value_description>
4861*43a90889SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*43a90889SApple OSS Distributions</field_value_description>
4863*43a90889SApple OSS Distributions    </field_value_instance>
4864*43a90889SApple OSS Distributions                <field_value_instance>
4865*43a90889SApple OSS Distributions            <field_value>0b110</field_value>
4866*43a90889SApple OSS Distributions        <field_value_description>
4867*43a90889SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*43a90889SApple OSS Distributions</field_value_description>
4869*43a90889SApple OSS Distributions    </field_value_instance>
4870*43a90889SApple OSS Distributions        </field_values>
4871*43a90889SApple OSS Distributions            <field_description order="after">
4872*43a90889SApple OSS Distributions
4873*43a90889SApple OSS Distributions  <para>All other values are reserved.</para>
4874*43a90889SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*43a90889SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*43a90889SApple OSS Distributions<list type="unordered">
4877*43a90889SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*43a90889SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*43a90889SApple OSS Distributions</listitem></list>
4880*43a90889SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*43a90889SApple OSS Distributions
4882*43a90889SApple OSS Distributions            </field_description>
4883*43a90889SApple OSS Distributions          <field_resets>
4884*43a90889SApple OSS Distributions
4885*43a90889SApple OSS Distributions    <field_reset>
4886*43a90889SApple OSS Distributions
4887*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*43a90889SApple OSS Distributions
4889*43a90889SApple OSS Distributions    </field_reset>
4890*43a90889SApple OSS Distributions</field_resets>
4891*43a90889SApple OSS Distributions      </field>
4892*43a90889SApple OSS Distributions        <field
4893*43a90889SApple OSS Distributions           id="EA_9_9"
4894*43a90889SApple OSS Distributions           is_variable_length="False"
4895*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4896*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4898*43a90889SApple OSS Distributions           is_constant_value="False"
4899*43a90889SApple OSS Distributions        >
4900*43a90889SApple OSS Distributions          <field_name>EA</field_name>
4901*43a90889SApple OSS Distributions        <field_msb>9</field_msb>
4902*43a90889SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*43a90889SApple OSS Distributions        <field_description order="before">
4904*43a90889SApple OSS Distributions
4905*43a90889SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*43a90889SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*43a90889SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*43a90889SApple OSS Distributions<list type="unordered">
4909*43a90889SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*43a90889SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*43a90889SApple OSS Distributions</listitem></list>
4912*43a90889SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*43a90889SApple OSS Distributions
4914*43a90889SApple OSS Distributions        </field_description>
4915*43a90889SApple OSS Distributions        <field_values>
4916*43a90889SApple OSS Distributions
4917*43a90889SApple OSS Distributions
4918*43a90889SApple OSS Distributions        </field_values>
4919*43a90889SApple OSS Distributions          <field_resets>
4920*43a90889SApple OSS Distributions
4921*43a90889SApple OSS Distributions    <field_reset>
4922*43a90889SApple OSS Distributions
4923*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*43a90889SApple OSS Distributions
4925*43a90889SApple OSS Distributions    </field_reset>
4926*43a90889SApple OSS Distributions</field_resets>
4927*43a90889SApple OSS Distributions      </field>
4928*43a90889SApple OSS Distributions        <field
4929*43a90889SApple OSS Distributions           id="0_8_6"
4930*43a90889SApple OSS Distributions           is_variable_length="False"
4931*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4932*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4934*43a90889SApple OSS Distributions           is_constant_value="False"
4935*43a90889SApple OSS Distributions           rwtype="RES0"
4936*43a90889SApple OSS Distributions        >
4937*43a90889SApple OSS Distributions          <field_name>0</field_name>
4938*43a90889SApple OSS Distributions        <field_msb>8</field_msb>
4939*43a90889SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*43a90889SApple OSS Distributions        <field_description order="before">
4941*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*43a90889SApple OSS Distributions        </field_description>
4943*43a90889SApple OSS Distributions        <field_values>
4944*43a90889SApple OSS Distributions        </field_values>
4945*43a90889SApple OSS Distributions      </field>
4946*43a90889SApple OSS Distributions        <field
4947*43a90889SApple OSS Distributions           id="DFSC_5_0"
4948*43a90889SApple OSS Distributions           is_variable_length="False"
4949*43a90889SApple OSS Distributions           has_partial_fieldset="False"
4950*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
4952*43a90889SApple OSS Distributions           is_constant_value="False"
4953*43a90889SApple OSS Distributions        >
4954*43a90889SApple OSS Distributions          <field_name>DFSC</field_name>
4955*43a90889SApple OSS Distributions        <field_msb>5</field_msb>
4956*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*43a90889SApple OSS Distributions        <field_description order="before">
4958*43a90889SApple OSS Distributions
4959*43a90889SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*43a90889SApple OSS Distributions
4961*43a90889SApple OSS Distributions        </field_description>
4962*43a90889SApple OSS Distributions        <field_values>
4963*43a90889SApple OSS Distributions
4964*43a90889SApple OSS Distributions
4965*43a90889SApple OSS Distributions                <field_value_instance>
4966*43a90889SApple OSS Distributions            <field_value>0b000000</field_value>
4967*43a90889SApple OSS Distributions        <field_value_description>
4968*43a90889SApple OSS Distributions  <para>Uncategorized.</para>
4969*43a90889SApple OSS Distributions</field_value_description>
4970*43a90889SApple OSS Distributions    </field_value_instance>
4971*43a90889SApple OSS Distributions                <field_value_instance>
4972*43a90889SApple OSS Distributions            <field_value>0b010001</field_value>
4973*43a90889SApple OSS Distributions        <field_value_description>
4974*43a90889SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*43a90889SApple OSS Distributions</field_value_description>
4976*43a90889SApple OSS Distributions    </field_value_instance>
4977*43a90889SApple OSS Distributions        </field_values>
4978*43a90889SApple OSS Distributions            <field_description order="after">
4979*43a90889SApple OSS Distributions
4980*43a90889SApple OSS Distributions  <para>All other values are reserved.</para>
4981*43a90889SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*43a90889SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*43a90889SApple OSS Distributions
4984*43a90889SApple OSS Distributions            </field_description>
4985*43a90889SApple OSS Distributions          <field_resets>
4986*43a90889SApple OSS Distributions
4987*43a90889SApple OSS Distributions    <field_reset>
4988*43a90889SApple OSS Distributions
4989*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*43a90889SApple OSS Distributions
4991*43a90889SApple OSS Distributions    </field_reset>
4992*43a90889SApple OSS Distributions</field_resets>
4993*43a90889SApple OSS Distributions      </field>
4994*43a90889SApple OSS Distributions    <text_after_fields>
4995*43a90889SApple OSS Distributions
4996*43a90889SApple OSS Distributions
4997*43a90889SApple OSS Distributions
4998*43a90889SApple OSS Distributions    </text_after_fields>
4999*43a90889SApple OSS Distributions  </fields>
5000*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5001*43a90889SApple OSS Distributions
5002*43a90889SApple OSS Distributions
5003*43a90889SApple OSS Distributions
5004*43a90889SApple OSS Distributions
5005*43a90889SApple OSS Distributions
5006*43a90889SApple OSS Distributions
5007*43a90889SApple OSS Distributions
5008*43a90889SApple OSS Distributions
5009*43a90889SApple OSS Distributions
5010*43a90889SApple OSS Distributions
5011*43a90889SApple OSS Distributions
5012*43a90889SApple OSS Distributions
5013*43a90889SApple OSS Distributions
5014*43a90889SApple OSS Distributions
5015*43a90889SApple OSS Distributions
5016*43a90889SApple OSS Distributions
5017*43a90889SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*43a90889SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*43a90889SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*43a90889SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*43a90889SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*43a90889SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*43a90889SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*43a90889SApple OSS Distributions    </reg_fieldset>
5025*43a90889SApple OSS Distributions            </partial_fieldset>
5026*43a90889SApple OSS Distributions            <partial_fieldset>
5027*43a90889SApple OSS Distributions              <fields length="25">
5028*43a90889SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*43a90889SApple OSS Distributions    <text_before_fields>
5030*43a90889SApple OSS Distributions
5031*43a90889SApple OSS Distributions
5032*43a90889SApple OSS Distributions
5033*43a90889SApple OSS Distributions    </text_before_fields>
5034*43a90889SApple OSS Distributions
5035*43a90889SApple OSS Distributions        <field
5036*43a90889SApple OSS Distributions           id="0_24_6"
5037*43a90889SApple OSS Distributions           is_variable_length="False"
5038*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5039*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5041*43a90889SApple OSS Distributions           is_constant_value="False"
5042*43a90889SApple OSS Distributions           rwtype="RES0"
5043*43a90889SApple OSS Distributions        >
5044*43a90889SApple OSS Distributions          <field_name>0</field_name>
5045*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5046*43a90889SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*43a90889SApple OSS Distributions        <field_description order="before">
5048*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*43a90889SApple OSS Distributions        </field_description>
5050*43a90889SApple OSS Distributions        <field_values>
5051*43a90889SApple OSS Distributions        </field_values>
5052*43a90889SApple OSS Distributions      </field>
5053*43a90889SApple OSS Distributions        <field
5054*43a90889SApple OSS Distributions           id="IFSC_5_0"
5055*43a90889SApple OSS Distributions           is_variable_length="False"
5056*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5057*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5059*43a90889SApple OSS Distributions           is_constant_value="False"
5060*43a90889SApple OSS Distributions        >
5061*43a90889SApple OSS Distributions          <field_name>IFSC</field_name>
5062*43a90889SApple OSS Distributions        <field_msb>5</field_msb>
5063*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*43a90889SApple OSS Distributions        <field_description order="before">
5065*43a90889SApple OSS Distributions
5066*43a90889SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*43a90889SApple OSS Distributions
5068*43a90889SApple OSS Distributions        </field_description>
5069*43a90889SApple OSS Distributions        <field_values>
5070*43a90889SApple OSS Distributions
5071*43a90889SApple OSS Distributions
5072*43a90889SApple OSS Distributions        </field_values>
5073*43a90889SApple OSS Distributions          <field_resets>
5074*43a90889SApple OSS Distributions
5075*43a90889SApple OSS Distributions    <field_reset>
5076*43a90889SApple OSS Distributions
5077*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*43a90889SApple OSS Distributions
5079*43a90889SApple OSS Distributions    </field_reset>
5080*43a90889SApple OSS Distributions</field_resets>
5081*43a90889SApple OSS Distributions      </field>
5082*43a90889SApple OSS Distributions    <text_after_fields>
5083*43a90889SApple OSS Distributions
5084*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*43a90889SApple OSS Distributions<list type="unordered">
5086*43a90889SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*43a90889SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*43a90889SApple OSS Distributions</listitem></list>
5089*43a90889SApple OSS Distributions
5090*43a90889SApple OSS Distributions    </text_after_fields>
5091*43a90889SApple OSS Distributions  </fields>
5092*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5093*43a90889SApple OSS Distributions
5094*43a90889SApple OSS Distributions
5095*43a90889SApple OSS Distributions
5096*43a90889SApple OSS Distributions
5097*43a90889SApple OSS Distributions
5098*43a90889SApple OSS Distributions
5099*43a90889SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*43a90889SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*43a90889SApple OSS Distributions    </reg_fieldset>
5102*43a90889SApple OSS Distributions            </partial_fieldset>
5103*43a90889SApple OSS Distributions            <partial_fieldset>
5104*43a90889SApple OSS Distributions              <fields length="25">
5105*43a90889SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*43a90889SApple OSS Distributions    <text_before_fields>
5107*43a90889SApple OSS Distributions
5108*43a90889SApple OSS Distributions
5109*43a90889SApple OSS Distributions
5110*43a90889SApple OSS Distributions    </text_before_fields>
5111*43a90889SApple OSS Distributions
5112*43a90889SApple OSS Distributions        <field
5113*43a90889SApple OSS Distributions           id="ISV_24_24"
5114*43a90889SApple OSS Distributions           is_variable_length="False"
5115*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5116*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5118*43a90889SApple OSS Distributions           is_constant_value="False"
5119*43a90889SApple OSS Distributions        >
5120*43a90889SApple OSS Distributions          <field_name>ISV</field_name>
5121*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5122*43a90889SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*43a90889SApple OSS Distributions        <field_description order="before">
5124*43a90889SApple OSS Distributions
5125*43a90889SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*43a90889SApple OSS Distributions
5127*43a90889SApple OSS Distributions        </field_description>
5128*43a90889SApple OSS Distributions        <field_values>
5129*43a90889SApple OSS Distributions
5130*43a90889SApple OSS Distributions
5131*43a90889SApple OSS Distributions                <field_value_instance>
5132*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5133*43a90889SApple OSS Distributions        <field_value_description>
5134*43a90889SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*43a90889SApple OSS Distributions</field_value_description>
5136*43a90889SApple OSS Distributions    </field_value_instance>
5137*43a90889SApple OSS Distributions                <field_value_instance>
5138*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5139*43a90889SApple OSS Distributions        <field_value_description>
5140*43a90889SApple OSS Distributions  <para>EX bit is valid.</para>
5141*43a90889SApple OSS Distributions</field_value_description>
5142*43a90889SApple OSS Distributions    </field_value_instance>
5143*43a90889SApple OSS Distributions        </field_values>
5144*43a90889SApple OSS Distributions            <field_description order="after">
5145*43a90889SApple OSS Distributions
5146*43a90889SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*43a90889SApple OSS Distributions
5148*43a90889SApple OSS Distributions            </field_description>
5149*43a90889SApple OSS Distributions          <field_resets>
5150*43a90889SApple OSS Distributions
5151*43a90889SApple OSS Distributions    <field_reset>
5152*43a90889SApple OSS Distributions
5153*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*43a90889SApple OSS Distributions
5155*43a90889SApple OSS Distributions    </field_reset>
5156*43a90889SApple OSS Distributions</field_resets>
5157*43a90889SApple OSS Distributions      </field>
5158*43a90889SApple OSS Distributions        <field
5159*43a90889SApple OSS Distributions           id="0_23_7"
5160*43a90889SApple OSS Distributions           is_variable_length="False"
5161*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5162*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5164*43a90889SApple OSS Distributions           is_constant_value="False"
5165*43a90889SApple OSS Distributions           rwtype="RES0"
5166*43a90889SApple OSS Distributions        >
5167*43a90889SApple OSS Distributions          <field_name>0</field_name>
5168*43a90889SApple OSS Distributions        <field_msb>23</field_msb>
5169*43a90889SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*43a90889SApple OSS Distributions        <field_description order="before">
5171*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*43a90889SApple OSS Distributions        </field_description>
5173*43a90889SApple OSS Distributions        <field_values>
5174*43a90889SApple OSS Distributions        </field_values>
5175*43a90889SApple OSS Distributions      </field>
5176*43a90889SApple OSS Distributions        <field
5177*43a90889SApple OSS Distributions           id="EX_6_6"
5178*43a90889SApple OSS Distributions           is_variable_length="False"
5179*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5180*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5182*43a90889SApple OSS Distributions           is_constant_value="False"
5183*43a90889SApple OSS Distributions        >
5184*43a90889SApple OSS Distributions          <field_name>EX</field_name>
5185*43a90889SApple OSS Distributions        <field_msb>6</field_msb>
5186*43a90889SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*43a90889SApple OSS Distributions        <field_description order="before">
5188*43a90889SApple OSS Distributions
5189*43a90889SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*43a90889SApple OSS Distributions
5191*43a90889SApple OSS Distributions        </field_description>
5192*43a90889SApple OSS Distributions        <field_values>
5193*43a90889SApple OSS Distributions
5194*43a90889SApple OSS Distributions
5195*43a90889SApple OSS Distributions                <field_value_instance>
5196*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5197*43a90889SApple OSS Distributions        <field_value_description>
5198*43a90889SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*43a90889SApple OSS Distributions</field_value_description>
5200*43a90889SApple OSS Distributions    </field_value_instance>
5201*43a90889SApple OSS Distributions                <field_value_instance>
5202*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5203*43a90889SApple OSS Distributions        <field_value_description>
5204*43a90889SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*43a90889SApple OSS Distributions</field_value_description>
5206*43a90889SApple OSS Distributions    </field_value_instance>
5207*43a90889SApple OSS Distributions        </field_values>
5208*43a90889SApple OSS Distributions            <field_description order="after">
5209*43a90889SApple OSS Distributions
5210*43a90889SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*43a90889SApple OSS Distributions
5212*43a90889SApple OSS Distributions            </field_description>
5213*43a90889SApple OSS Distributions          <field_resets>
5214*43a90889SApple OSS Distributions
5215*43a90889SApple OSS Distributions    <field_reset>
5216*43a90889SApple OSS Distributions
5217*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*43a90889SApple OSS Distributions
5219*43a90889SApple OSS Distributions    </field_reset>
5220*43a90889SApple OSS Distributions</field_resets>
5221*43a90889SApple OSS Distributions      </field>
5222*43a90889SApple OSS Distributions        <field
5223*43a90889SApple OSS Distributions           id="IFSC_5_0"
5224*43a90889SApple OSS Distributions           is_variable_length="False"
5225*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5226*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5228*43a90889SApple OSS Distributions           is_constant_value="False"
5229*43a90889SApple OSS Distributions        >
5230*43a90889SApple OSS Distributions          <field_name>IFSC</field_name>
5231*43a90889SApple OSS Distributions        <field_msb>5</field_msb>
5232*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*43a90889SApple OSS Distributions        <field_description order="before">
5234*43a90889SApple OSS Distributions
5235*43a90889SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*43a90889SApple OSS Distributions
5237*43a90889SApple OSS Distributions        </field_description>
5238*43a90889SApple OSS Distributions        <field_values>
5239*43a90889SApple OSS Distributions
5240*43a90889SApple OSS Distributions
5241*43a90889SApple OSS Distributions        </field_values>
5242*43a90889SApple OSS Distributions          <field_resets>
5243*43a90889SApple OSS Distributions
5244*43a90889SApple OSS Distributions    <field_reset>
5245*43a90889SApple OSS Distributions
5246*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*43a90889SApple OSS Distributions
5248*43a90889SApple OSS Distributions    </field_reset>
5249*43a90889SApple OSS Distributions</field_resets>
5250*43a90889SApple OSS Distributions      </field>
5251*43a90889SApple OSS Distributions    <text_after_fields>
5252*43a90889SApple OSS Distributions
5253*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*43a90889SApple OSS Distributions
5255*43a90889SApple OSS Distributions    </text_after_fields>
5256*43a90889SApple OSS Distributions  </fields>
5257*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5258*43a90889SApple OSS Distributions
5259*43a90889SApple OSS Distributions
5260*43a90889SApple OSS Distributions
5261*43a90889SApple OSS Distributions
5262*43a90889SApple OSS Distributions
5263*43a90889SApple OSS Distributions
5264*43a90889SApple OSS Distributions
5265*43a90889SApple OSS Distributions
5266*43a90889SApple OSS Distributions
5267*43a90889SApple OSS Distributions
5268*43a90889SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*43a90889SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*43a90889SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*43a90889SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*43a90889SApple OSS Distributions    </reg_fieldset>
5273*43a90889SApple OSS Distributions            </partial_fieldset>
5274*43a90889SApple OSS Distributions            <partial_fieldset>
5275*43a90889SApple OSS Distributions              <fields length="25">
5276*43a90889SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*43a90889SApple OSS Distributions    <text_before_fields>
5278*43a90889SApple OSS Distributions
5279*43a90889SApple OSS Distributions
5280*43a90889SApple OSS Distributions
5281*43a90889SApple OSS Distributions    </text_before_fields>
5282*43a90889SApple OSS Distributions
5283*43a90889SApple OSS Distributions        <field
5284*43a90889SApple OSS Distributions           id="0_24_14"
5285*43a90889SApple OSS Distributions           is_variable_length="False"
5286*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5287*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5289*43a90889SApple OSS Distributions           is_constant_value="False"
5290*43a90889SApple OSS Distributions           rwtype="RES0"
5291*43a90889SApple OSS Distributions        >
5292*43a90889SApple OSS Distributions          <field_name>0</field_name>
5293*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5294*43a90889SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*43a90889SApple OSS Distributions        <field_description order="before">
5296*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*43a90889SApple OSS Distributions        </field_description>
5298*43a90889SApple OSS Distributions        <field_values>
5299*43a90889SApple OSS Distributions        </field_values>
5300*43a90889SApple OSS Distributions      </field>
5301*43a90889SApple OSS Distributions        <field
5302*43a90889SApple OSS Distributions           id="VNCR_13_13_1"
5303*43a90889SApple OSS Distributions           is_variable_length="False"
5304*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5305*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5307*43a90889SApple OSS Distributions           is_constant_value="False"
5308*43a90889SApple OSS Distributions        >
5309*43a90889SApple OSS Distributions          <field_name>VNCR</field_name>
5310*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
5311*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*43a90889SApple OSS Distributions        <field_description order="before">
5313*43a90889SApple OSS Distributions
5314*43a90889SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*43a90889SApple OSS Distributions
5316*43a90889SApple OSS Distributions        </field_description>
5317*43a90889SApple OSS Distributions        <field_values>
5318*43a90889SApple OSS Distributions
5319*43a90889SApple OSS Distributions
5320*43a90889SApple OSS Distributions                <field_value_instance>
5321*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5322*43a90889SApple OSS Distributions        <field_value_description>
5323*43a90889SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*43a90889SApple OSS Distributions</field_value_description>
5325*43a90889SApple OSS Distributions    </field_value_instance>
5326*43a90889SApple OSS Distributions                <field_value_instance>
5327*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5328*43a90889SApple OSS Distributions        <field_value_description>
5329*43a90889SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*43a90889SApple OSS Distributions</field_value_description>
5331*43a90889SApple OSS Distributions    </field_value_instance>
5332*43a90889SApple OSS Distributions        </field_values>
5333*43a90889SApple OSS Distributions            <field_description order="after">
5334*43a90889SApple OSS Distributions
5335*43a90889SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*43a90889SApple OSS Distributions
5337*43a90889SApple OSS Distributions            </field_description>
5338*43a90889SApple OSS Distributions          <field_resets>
5339*43a90889SApple OSS Distributions
5340*43a90889SApple OSS Distributions    <field_reset>
5341*43a90889SApple OSS Distributions
5342*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*43a90889SApple OSS Distributions
5344*43a90889SApple OSS Distributions    </field_reset>
5345*43a90889SApple OSS Distributions</field_resets>
5346*43a90889SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*43a90889SApple OSS Distributions      </field>
5348*43a90889SApple OSS Distributions        <field
5349*43a90889SApple OSS Distributions           id="0_13_13_2"
5350*43a90889SApple OSS Distributions           is_variable_length="False"
5351*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5352*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5354*43a90889SApple OSS Distributions           is_constant_value="False"
5355*43a90889SApple OSS Distributions           rwtype="RES0"
5356*43a90889SApple OSS Distributions        >
5357*43a90889SApple OSS Distributions          <field_name>0</field_name>
5358*43a90889SApple OSS Distributions        <field_msb>13</field_msb>
5359*43a90889SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*43a90889SApple OSS Distributions        <field_description order="before">
5361*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*43a90889SApple OSS Distributions        </field_description>
5363*43a90889SApple OSS Distributions        <field_values>
5364*43a90889SApple OSS Distributions        </field_values>
5365*43a90889SApple OSS Distributions      </field>
5366*43a90889SApple OSS Distributions        <field
5367*43a90889SApple OSS Distributions           id="0_12_9"
5368*43a90889SApple OSS Distributions           is_variable_length="False"
5369*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5370*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5372*43a90889SApple OSS Distributions           is_constant_value="False"
5373*43a90889SApple OSS Distributions           rwtype="RES0"
5374*43a90889SApple OSS Distributions        >
5375*43a90889SApple OSS Distributions          <field_name>0</field_name>
5376*43a90889SApple OSS Distributions        <field_msb>12</field_msb>
5377*43a90889SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*43a90889SApple OSS Distributions        <field_description order="before">
5379*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*43a90889SApple OSS Distributions        </field_description>
5381*43a90889SApple OSS Distributions        <field_values>
5382*43a90889SApple OSS Distributions        </field_values>
5383*43a90889SApple OSS Distributions      </field>
5384*43a90889SApple OSS Distributions        <field
5385*43a90889SApple OSS Distributions           id="CM_8_8"
5386*43a90889SApple OSS Distributions           is_variable_length="False"
5387*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5388*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5390*43a90889SApple OSS Distributions           is_constant_value="False"
5391*43a90889SApple OSS Distributions        >
5392*43a90889SApple OSS Distributions          <field_name>CM</field_name>
5393*43a90889SApple OSS Distributions        <field_msb>8</field_msb>
5394*43a90889SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*43a90889SApple OSS Distributions        <field_description order="before">
5396*43a90889SApple OSS Distributions
5397*43a90889SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*43a90889SApple OSS Distributions
5399*43a90889SApple OSS Distributions        </field_description>
5400*43a90889SApple OSS Distributions        <field_values>
5401*43a90889SApple OSS Distributions
5402*43a90889SApple OSS Distributions
5403*43a90889SApple OSS Distributions                <field_value_instance>
5404*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5405*43a90889SApple OSS Distributions        <field_value_description>
5406*43a90889SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*43a90889SApple OSS Distributions</field_value_description>
5408*43a90889SApple OSS Distributions    </field_value_instance>
5409*43a90889SApple OSS Distributions                <field_value_instance>
5410*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5411*43a90889SApple OSS Distributions        <field_value_description>
5412*43a90889SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*43a90889SApple OSS Distributions</field_value_description>
5414*43a90889SApple OSS Distributions    </field_value_instance>
5415*43a90889SApple OSS Distributions        </field_values>
5416*43a90889SApple OSS Distributions          <field_resets>
5417*43a90889SApple OSS Distributions
5418*43a90889SApple OSS Distributions    <field_reset>
5419*43a90889SApple OSS Distributions
5420*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*43a90889SApple OSS Distributions
5422*43a90889SApple OSS Distributions    </field_reset>
5423*43a90889SApple OSS Distributions</field_resets>
5424*43a90889SApple OSS Distributions      </field>
5425*43a90889SApple OSS Distributions        <field
5426*43a90889SApple OSS Distributions           id="0_7_7"
5427*43a90889SApple OSS Distributions           is_variable_length="False"
5428*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5429*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5431*43a90889SApple OSS Distributions           is_constant_value="False"
5432*43a90889SApple OSS Distributions           rwtype="RES0"
5433*43a90889SApple OSS Distributions        >
5434*43a90889SApple OSS Distributions          <field_name>0</field_name>
5435*43a90889SApple OSS Distributions        <field_msb>7</field_msb>
5436*43a90889SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*43a90889SApple OSS Distributions        <field_description order="before">
5438*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*43a90889SApple OSS Distributions        </field_description>
5440*43a90889SApple OSS Distributions        <field_values>
5441*43a90889SApple OSS Distributions        </field_values>
5442*43a90889SApple OSS Distributions      </field>
5443*43a90889SApple OSS Distributions        <field
5444*43a90889SApple OSS Distributions           id="WnR_6_6"
5445*43a90889SApple OSS Distributions           is_variable_length="False"
5446*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5447*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5449*43a90889SApple OSS Distributions           is_constant_value="False"
5450*43a90889SApple OSS Distributions        >
5451*43a90889SApple OSS Distributions          <field_name>WnR</field_name>
5452*43a90889SApple OSS Distributions        <field_msb>6</field_msb>
5453*43a90889SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*43a90889SApple OSS Distributions        <field_description order="before">
5455*43a90889SApple OSS Distributions
5456*43a90889SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*43a90889SApple OSS Distributions
5458*43a90889SApple OSS Distributions        </field_description>
5459*43a90889SApple OSS Distributions        <field_values>
5460*43a90889SApple OSS Distributions
5461*43a90889SApple OSS Distributions
5462*43a90889SApple OSS Distributions                <field_value_instance>
5463*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5464*43a90889SApple OSS Distributions        <field_value_description>
5465*43a90889SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*43a90889SApple OSS Distributions</field_value_description>
5467*43a90889SApple OSS Distributions    </field_value_instance>
5468*43a90889SApple OSS Distributions                <field_value_instance>
5469*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5470*43a90889SApple OSS Distributions        <field_value_description>
5471*43a90889SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*43a90889SApple OSS Distributions</field_value_description>
5473*43a90889SApple OSS Distributions    </field_value_instance>
5474*43a90889SApple OSS Distributions        </field_values>
5475*43a90889SApple OSS Distributions            <field_description order="after">
5476*43a90889SApple OSS Distributions
5477*43a90889SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*43a90889SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*43a90889SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*43a90889SApple OSS Distributions
5481*43a90889SApple OSS Distributions            </field_description>
5482*43a90889SApple OSS Distributions          <field_resets>
5483*43a90889SApple OSS Distributions
5484*43a90889SApple OSS Distributions    <field_reset>
5485*43a90889SApple OSS Distributions
5486*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*43a90889SApple OSS Distributions
5488*43a90889SApple OSS Distributions    </field_reset>
5489*43a90889SApple OSS Distributions</field_resets>
5490*43a90889SApple OSS Distributions      </field>
5491*43a90889SApple OSS Distributions        <field
5492*43a90889SApple OSS Distributions           id="DFSC_5_0"
5493*43a90889SApple OSS Distributions           is_variable_length="False"
5494*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5495*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5497*43a90889SApple OSS Distributions           is_constant_value="False"
5498*43a90889SApple OSS Distributions        >
5499*43a90889SApple OSS Distributions          <field_name>DFSC</field_name>
5500*43a90889SApple OSS Distributions        <field_msb>5</field_msb>
5501*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*43a90889SApple OSS Distributions        <field_description order="before">
5503*43a90889SApple OSS Distributions
5504*43a90889SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*43a90889SApple OSS Distributions
5506*43a90889SApple OSS Distributions        </field_description>
5507*43a90889SApple OSS Distributions        <field_values>
5508*43a90889SApple OSS Distributions
5509*43a90889SApple OSS Distributions
5510*43a90889SApple OSS Distributions        </field_values>
5511*43a90889SApple OSS Distributions          <field_resets>
5512*43a90889SApple OSS Distributions
5513*43a90889SApple OSS Distributions    <field_reset>
5514*43a90889SApple OSS Distributions
5515*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*43a90889SApple OSS Distributions
5517*43a90889SApple OSS Distributions    </field_reset>
5518*43a90889SApple OSS Distributions</field_resets>
5519*43a90889SApple OSS Distributions      </field>
5520*43a90889SApple OSS Distributions    <text_after_fields>
5521*43a90889SApple OSS Distributions
5522*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*43a90889SApple OSS Distributions
5524*43a90889SApple OSS Distributions    </text_after_fields>
5525*43a90889SApple OSS Distributions  </fields>
5526*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5527*43a90889SApple OSS Distributions
5528*43a90889SApple OSS Distributions
5529*43a90889SApple OSS Distributions
5530*43a90889SApple OSS Distributions
5531*43a90889SApple OSS Distributions
5532*43a90889SApple OSS Distributions
5533*43a90889SApple OSS Distributions
5534*43a90889SApple OSS Distributions
5535*43a90889SApple OSS Distributions
5536*43a90889SApple OSS Distributions
5537*43a90889SApple OSS Distributions
5538*43a90889SApple OSS Distributions
5539*43a90889SApple OSS Distributions
5540*43a90889SApple OSS Distributions
5541*43a90889SApple OSS Distributions
5542*43a90889SApple OSS Distributions
5543*43a90889SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*43a90889SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*43a90889SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*43a90889SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*43a90889SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*43a90889SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*43a90889SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*43a90889SApple OSS Distributions    </reg_fieldset>
5551*43a90889SApple OSS Distributions            </partial_fieldset>
5552*43a90889SApple OSS Distributions            <partial_fieldset>
5553*43a90889SApple OSS Distributions              <fields length="25">
5554*43a90889SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*43a90889SApple OSS Distributions    <text_before_fields>
5556*43a90889SApple OSS Distributions
5557*43a90889SApple OSS Distributions
5558*43a90889SApple OSS Distributions
5559*43a90889SApple OSS Distributions    </text_before_fields>
5560*43a90889SApple OSS Distributions
5561*43a90889SApple OSS Distributions        <field
5562*43a90889SApple OSS Distributions           id="0_24_16"
5563*43a90889SApple OSS Distributions           is_variable_length="False"
5564*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5565*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5567*43a90889SApple OSS Distributions           is_constant_value="False"
5568*43a90889SApple OSS Distributions           rwtype="RES0"
5569*43a90889SApple OSS Distributions        >
5570*43a90889SApple OSS Distributions          <field_name>0</field_name>
5571*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5572*43a90889SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*43a90889SApple OSS Distributions        <field_description order="before">
5574*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*43a90889SApple OSS Distributions        </field_description>
5576*43a90889SApple OSS Distributions        <field_values>
5577*43a90889SApple OSS Distributions        </field_values>
5578*43a90889SApple OSS Distributions      </field>
5579*43a90889SApple OSS Distributions        <field
5580*43a90889SApple OSS Distributions           id="Comment_15_0"
5581*43a90889SApple OSS Distributions           is_variable_length="False"
5582*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5583*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5585*43a90889SApple OSS Distributions           is_constant_value="False"
5586*43a90889SApple OSS Distributions        >
5587*43a90889SApple OSS Distributions          <field_name>Comment</field_name>
5588*43a90889SApple OSS Distributions        <field_msb>15</field_msb>
5589*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*43a90889SApple OSS Distributions        <field_description order="before">
5591*43a90889SApple OSS Distributions
5592*43a90889SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*43a90889SApple OSS Distributions
5594*43a90889SApple OSS Distributions        </field_description>
5595*43a90889SApple OSS Distributions        <field_values>
5596*43a90889SApple OSS Distributions
5597*43a90889SApple OSS Distributions
5598*43a90889SApple OSS Distributions        </field_values>
5599*43a90889SApple OSS Distributions          <field_resets>
5600*43a90889SApple OSS Distributions
5601*43a90889SApple OSS Distributions    <field_reset>
5602*43a90889SApple OSS Distributions
5603*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*43a90889SApple OSS Distributions
5605*43a90889SApple OSS Distributions    </field_reset>
5606*43a90889SApple OSS Distributions</field_resets>
5607*43a90889SApple OSS Distributions      </field>
5608*43a90889SApple OSS Distributions    <text_after_fields>
5609*43a90889SApple OSS Distributions
5610*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*43a90889SApple OSS Distributions
5612*43a90889SApple OSS Distributions    </text_after_fields>
5613*43a90889SApple OSS Distributions  </fields>
5614*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5615*43a90889SApple OSS Distributions
5616*43a90889SApple OSS Distributions
5617*43a90889SApple OSS Distributions
5618*43a90889SApple OSS Distributions
5619*43a90889SApple OSS Distributions
5620*43a90889SApple OSS Distributions
5621*43a90889SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*43a90889SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*43a90889SApple OSS Distributions    </reg_fieldset>
5624*43a90889SApple OSS Distributions            </partial_fieldset>
5625*43a90889SApple OSS Distributions            <partial_fieldset>
5626*43a90889SApple OSS Distributions              <fields length="25">
5627*43a90889SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*43a90889SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*43a90889SApple OSS Distributions    <text_before_fields>
5630*43a90889SApple OSS Distributions
5631*43a90889SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*43a90889SApple OSS Distributions
5633*43a90889SApple OSS Distributions    </text_before_fields>
5634*43a90889SApple OSS Distributions
5635*43a90889SApple OSS Distributions        <field
5636*43a90889SApple OSS Distributions           id="0_24_2"
5637*43a90889SApple OSS Distributions           is_variable_length="False"
5638*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5639*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5641*43a90889SApple OSS Distributions           is_constant_value="False"
5642*43a90889SApple OSS Distributions           rwtype="RES0"
5643*43a90889SApple OSS Distributions        >
5644*43a90889SApple OSS Distributions          <field_name>0</field_name>
5645*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5646*43a90889SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*43a90889SApple OSS Distributions        <field_description order="before">
5648*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*43a90889SApple OSS Distributions        </field_description>
5650*43a90889SApple OSS Distributions        <field_values>
5651*43a90889SApple OSS Distributions        </field_values>
5652*43a90889SApple OSS Distributions      </field>
5653*43a90889SApple OSS Distributions        <field
5654*43a90889SApple OSS Distributions           id="ERET_1_1"
5655*43a90889SApple OSS Distributions           is_variable_length="False"
5656*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5657*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5659*43a90889SApple OSS Distributions           is_constant_value="False"
5660*43a90889SApple OSS Distributions        >
5661*43a90889SApple OSS Distributions          <field_name>ERET</field_name>
5662*43a90889SApple OSS Distributions        <field_msb>1</field_msb>
5663*43a90889SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*43a90889SApple OSS Distributions        <field_description order="before">
5665*43a90889SApple OSS Distributions
5666*43a90889SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*43a90889SApple OSS Distributions
5668*43a90889SApple OSS Distributions        </field_description>
5669*43a90889SApple OSS Distributions        <field_values>
5670*43a90889SApple OSS Distributions
5671*43a90889SApple OSS Distributions
5672*43a90889SApple OSS Distributions                <field_value_instance>
5673*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5674*43a90889SApple OSS Distributions        <field_value_description>
5675*43a90889SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*43a90889SApple OSS Distributions</field_value_description>
5677*43a90889SApple OSS Distributions    </field_value_instance>
5678*43a90889SApple OSS Distributions                <field_value_instance>
5679*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5680*43a90889SApple OSS Distributions        <field_value_description>
5681*43a90889SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*43a90889SApple OSS Distributions</field_value_description>
5683*43a90889SApple OSS Distributions    </field_value_instance>
5684*43a90889SApple OSS Distributions        </field_values>
5685*43a90889SApple OSS Distributions            <field_description order="after">
5686*43a90889SApple OSS Distributions
5687*43a90889SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*43a90889SApple OSS Distributions
5689*43a90889SApple OSS Distributions            </field_description>
5690*43a90889SApple OSS Distributions          <field_resets>
5691*43a90889SApple OSS Distributions
5692*43a90889SApple OSS Distributions    <field_reset>
5693*43a90889SApple OSS Distributions
5694*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*43a90889SApple OSS Distributions
5696*43a90889SApple OSS Distributions    </field_reset>
5697*43a90889SApple OSS Distributions</field_resets>
5698*43a90889SApple OSS Distributions      </field>
5699*43a90889SApple OSS Distributions        <field
5700*43a90889SApple OSS Distributions           id="ERETA_0_0"
5701*43a90889SApple OSS Distributions           is_variable_length="False"
5702*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5703*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5705*43a90889SApple OSS Distributions           is_constant_value="False"
5706*43a90889SApple OSS Distributions        >
5707*43a90889SApple OSS Distributions          <field_name>ERETA</field_name>
5708*43a90889SApple OSS Distributions        <field_msb>0</field_msb>
5709*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*43a90889SApple OSS Distributions        <field_description order="before">
5711*43a90889SApple OSS Distributions
5712*43a90889SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*43a90889SApple OSS Distributions
5714*43a90889SApple OSS Distributions        </field_description>
5715*43a90889SApple OSS Distributions        <field_values>
5716*43a90889SApple OSS Distributions
5717*43a90889SApple OSS Distributions
5718*43a90889SApple OSS Distributions                <field_value_instance>
5719*43a90889SApple OSS Distributions            <field_value>0b0</field_value>
5720*43a90889SApple OSS Distributions        <field_value_description>
5721*43a90889SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*43a90889SApple OSS Distributions</field_value_description>
5723*43a90889SApple OSS Distributions    </field_value_instance>
5724*43a90889SApple OSS Distributions                <field_value_instance>
5725*43a90889SApple OSS Distributions            <field_value>0b1</field_value>
5726*43a90889SApple OSS Distributions        <field_value_description>
5727*43a90889SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*43a90889SApple OSS Distributions</field_value_description>
5729*43a90889SApple OSS Distributions    </field_value_instance>
5730*43a90889SApple OSS Distributions        </field_values>
5731*43a90889SApple OSS Distributions            <field_description order="after">
5732*43a90889SApple OSS Distributions
5733*43a90889SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*43a90889SApple OSS Distributions
5735*43a90889SApple OSS Distributions            </field_description>
5736*43a90889SApple OSS Distributions          <field_resets>
5737*43a90889SApple OSS Distributions
5738*43a90889SApple OSS Distributions    <field_reset>
5739*43a90889SApple OSS Distributions
5740*43a90889SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*43a90889SApple OSS Distributions
5742*43a90889SApple OSS Distributions    </field_reset>
5743*43a90889SApple OSS Distributions</field_resets>
5744*43a90889SApple OSS Distributions      </field>
5745*43a90889SApple OSS Distributions    <text_after_fields>
5746*43a90889SApple OSS Distributions
5747*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*43a90889SApple OSS Distributions
5749*43a90889SApple OSS Distributions    </text_after_fields>
5750*43a90889SApple OSS Distributions  </fields>
5751*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5752*43a90889SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*43a90889SApple OSS Distributions
5754*43a90889SApple OSS Distributions
5755*43a90889SApple OSS Distributions
5756*43a90889SApple OSS Distributions
5757*43a90889SApple OSS Distributions
5758*43a90889SApple OSS Distributions
5759*43a90889SApple OSS Distributions
5760*43a90889SApple OSS Distributions
5761*43a90889SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*43a90889SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*43a90889SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*43a90889SApple OSS Distributions    </reg_fieldset>
5765*43a90889SApple OSS Distributions            </partial_fieldset>
5766*43a90889SApple OSS Distributions            <partial_fieldset>
5767*43a90889SApple OSS Distributions              <fields length="25">
5768*43a90889SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*43a90889SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*43a90889SApple OSS Distributions    <text_before_fields>
5771*43a90889SApple OSS Distributions
5772*43a90889SApple OSS Distributions
5773*43a90889SApple OSS Distributions
5774*43a90889SApple OSS Distributions    </text_before_fields>
5775*43a90889SApple OSS Distributions
5776*43a90889SApple OSS Distributions        <field
5777*43a90889SApple OSS Distributions           id="0_24_2"
5778*43a90889SApple OSS Distributions           is_variable_length="False"
5779*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5780*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5782*43a90889SApple OSS Distributions           is_constant_value="False"
5783*43a90889SApple OSS Distributions           rwtype="RES0"
5784*43a90889SApple OSS Distributions        >
5785*43a90889SApple OSS Distributions          <field_name>0</field_name>
5786*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5787*43a90889SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*43a90889SApple OSS Distributions        <field_description order="before">
5789*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*43a90889SApple OSS Distributions        </field_description>
5791*43a90889SApple OSS Distributions        <field_values>
5792*43a90889SApple OSS Distributions        </field_values>
5793*43a90889SApple OSS Distributions      </field>
5794*43a90889SApple OSS Distributions        <field
5795*43a90889SApple OSS Distributions           id="BTYPE_1_0"
5796*43a90889SApple OSS Distributions           is_variable_length="False"
5797*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5798*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5800*43a90889SApple OSS Distributions           is_constant_value="False"
5801*43a90889SApple OSS Distributions        >
5802*43a90889SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*43a90889SApple OSS Distributions        <field_msb>1</field_msb>
5804*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*43a90889SApple OSS Distributions        <field_description order="before">
5806*43a90889SApple OSS Distributions
5807*43a90889SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*43a90889SApple OSS Distributions
5809*43a90889SApple OSS Distributions        </field_description>
5810*43a90889SApple OSS Distributions        <field_values>
5811*43a90889SApple OSS Distributions
5812*43a90889SApple OSS Distributions
5813*43a90889SApple OSS Distributions        </field_values>
5814*43a90889SApple OSS Distributions          <field_resets>
5815*43a90889SApple OSS Distributions
5816*43a90889SApple OSS Distributions</field_resets>
5817*43a90889SApple OSS Distributions      </field>
5818*43a90889SApple OSS Distributions    <text_after_fields>
5819*43a90889SApple OSS Distributions
5820*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*43a90889SApple OSS Distributions
5822*43a90889SApple OSS Distributions    </text_after_fields>
5823*43a90889SApple OSS Distributions  </fields>
5824*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5825*43a90889SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*43a90889SApple OSS Distributions
5827*43a90889SApple OSS Distributions
5828*43a90889SApple OSS Distributions
5829*43a90889SApple OSS Distributions
5830*43a90889SApple OSS Distributions
5831*43a90889SApple OSS Distributions
5832*43a90889SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*43a90889SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*43a90889SApple OSS Distributions    </reg_fieldset>
5835*43a90889SApple OSS Distributions            </partial_fieldset>
5836*43a90889SApple OSS Distributions            <partial_fieldset>
5837*43a90889SApple OSS Distributions              <fields length="25">
5838*43a90889SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*43a90889SApple OSS Distributions    <text_before_fields>
5840*43a90889SApple OSS Distributions
5841*43a90889SApple OSS Distributions
5842*43a90889SApple OSS Distributions
5843*43a90889SApple OSS Distributions    </text_before_fields>
5844*43a90889SApple OSS Distributions
5845*43a90889SApple OSS Distributions        <field
5846*43a90889SApple OSS Distributions           id="0_24_0"
5847*43a90889SApple OSS Distributions           is_variable_length="False"
5848*43a90889SApple OSS Distributions           has_partial_fieldset="False"
5849*43a90889SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*43a90889SApple OSS Distributions           is_access_restriction_possible="False"
5851*43a90889SApple OSS Distributions           is_constant_value="False"
5852*43a90889SApple OSS Distributions           rwtype="RES0"
5853*43a90889SApple OSS Distributions        >
5854*43a90889SApple OSS Distributions          <field_name>0</field_name>
5855*43a90889SApple OSS Distributions        <field_msb>24</field_msb>
5856*43a90889SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*43a90889SApple OSS Distributions        <field_description order="before">
5858*43a90889SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*43a90889SApple OSS Distributions        </field_description>
5860*43a90889SApple OSS Distributions        <field_values>
5861*43a90889SApple OSS Distributions        </field_values>
5862*43a90889SApple OSS Distributions      </field>
5863*43a90889SApple OSS Distributions    <text_after_fields>
5864*43a90889SApple OSS Distributions
5865*43a90889SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*43a90889SApple OSS Distributions<list type="unordered">
5867*43a90889SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*43a90889SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*43a90889SApple OSS Distributions</listitem></list>
5870*43a90889SApple OSS Distributions
5871*43a90889SApple OSS Distributions    </text_after_fields>
5872*43a90889SApple OSS Distributions  </fields>
5873*43a90889SApple OSS Distributions              <reg_fieldset length="25">
5874*43a90889SApple OSS Distributions
5875*43a90889SApple OSS Distributions
5876*43a90889SApple OSS Distributions
5877*43a90889SApple OSS Distributions
5878*43a90889SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*43a90889SApple OSS Distributions    </reg_fieldset>
5880*43a90889SApple OSS Distributions            </partial_fieldset>
5881*43a90889SApple OSS Distributions      </field>
5882*43a90889SApple OSS Distributions    <text_after_fields>
5883*43a90889SApple OSS Distributions
5884*43a90889SApple OSS Distributions
5885*43a90889SApple OSS Distributions
5886*43a90889SApple OSS Distributions    </text_after_fields>
5887*43a90889SApple OSS Distributions  </fields>
5888*43a90889SApple OSS Distributions  <reg_fieldset length="64">
5889*43a90889SApple OSS Distributions
5890*43a90889SApple OSS Distributions
5891*43a90889SApple OSS Distributions
5892*43a90889SApple OSS Distributions
5893*43a90889SApple OSS Distributions
5894*43a90889SApple OSS Distributions
5895*43a90889SApple OSS Distributions
5896*43a90889SApple OSS Distributions
5897*43a90889SApple OSS Distributions
5898*43a90889SApple OSS Distributions
5899*43a90889SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*43a90889SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*43a90889SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*43a90889SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*43a90889SApple OSS Distributions    </reg_fieldset>
5904*43a90889SApple OSS Distributions
5905*43a90889SApple OSS Distributions      </reg_fieldsets>
5906*43a90889SApple OSS Distributions
5907*43a90889SApple OSS Distributions
5908*43a90889SApple OSS Distributions
5909*43a90889SApple OSS Distributions<access_mechanisms>
5910*43a90889SApple OSS Distributions
5911*43a90889SApple OSS Distributions
5912*43a90889SApple OSS Distributions      <access_permission_text>
5913*43a90889SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*43a90889SApple OSS Distributions      </access_permission_text>
5915*43a90889SApple OSS Distributions
5916*43a90889SApple OSS Distributions
5917*43a90889SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*43a90889SApple OSS Distributions        <encoding>
5919*43a90889SApple OSS Distributions
5920*43a90889SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*43a90889SApple OSS Distributions
5922*43a90889SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*43a90889SApple OSS Distributions
5924*43a90889SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*43a90889SApple OSS Distributions
5926*43a90889SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*43a90889SApple OSS Distributions
5928*43a90889SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*43a90889SApple OSS Distributions
5930*43a90889SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*43a90889SApple OSS Distributions        </encoding>
5932*43a90889SApple OSS Distributions          <access_permission>
5933*43a90889SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*43a90889SApple OSS Distributions              <pstext>
5935*43a90889SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*43a90889SApple OSS Distributions    UNDEFINED;
5937*43a90889SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*43a90889SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*43a90889SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*43a90889SApple OSS Distributions        return NVMem[0x138];
5942*43a90889SApple OSS Distributions    else
5943*43a90889SApple OSS Distributions        return ESR_EL1;
5944*43a90889SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*43a90889SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*43a90889SApple OSS Distributions        return ESR_EL2;
5947*43a90889SApple OSS Distributions    else
5948*43a90889SApple OSS Distributions        return ESR_EL1;
5949*43a90889SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*43a90889SApple OSS Distributions    return ESR_EL1;
5951*43a90889SApple OSS Distributions              </pstext>
5952*43a90889SApple OSS Distributions            </ps>
5953*43a90889SApple OSS Distributions          </access_permission>
5954*43a90889SApple OSS Distributions      </access_mechanism>
5955*43a90889SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*43a90889SApple OSS Distributions        <encoding>
5957*43a90889SApple OSS Distributions
5958*43a90889SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*43a90889SApple OSS Distributions
5960*43a90889SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*43a90889SApple OSS Distributions
5962*43a90889SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*43a90889SApple OSS Distributions
5964*43a90889SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*43a90889SApple OSS Distributions
5966*43a90889SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*43a90889SApple OSS Distributions
5968*43a90889SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*43a90889SApple OSS Distributions        </encoding>
5970*43a90889SApple OSS Distributions          <access_permission>
5971*43a90889SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*43a90889SApple OSS Distributions              <pstext>
5973*43a90889SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*43a90889SApple OSS Distributions    UNDEFINED;
5975*43a90889SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*43a90889SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*43a90889SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*43a90889SApple OSS Distributions        NVMem[0x138] = X[t];
5980*43a90889SApple OSS Distributions    else
5981*43a90889SApple OSS Distributions        ESR_EL1 = X[t];
5982*43a90889SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*43a90889SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*43a90889SApple OSS Distributions        ESR_EL2 = X[t];
5985*43a90889SApple OSS Distributions    else
5986*43a90889SApple OSS Distributions        ESR_EL1 = X[t];
5987*43a90889SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*43a90889SApple OSS Distributions    ESR_EL1 = X[t];
5989*43a90889SApple OSS Distributions              </pstext>
5990*43a90889SApple OSS Distributions            </ps>
5991*43a90889SApple OSS Distributions          </access_permission>
5992*43a90889SApple OSS Distributions      </access_mechanism>
5993*43a90889SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*43a90889SApple OSS Distributions        <encoding>
5995*43a90889SApple OSS Distributions
5996*43a90889SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*43a90889SApple OSS Distributions
5998*43a90889SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*43a90889SApple OSS Distributions
6000*43a90889SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*43a90889SApple OSS Distributions
6002*43a90889SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*43a90889SApple OSS Distributions
6004*43a90889SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*43a90889SApple OSS Distributions
6006*43a90889SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*43a90889SApple OSS Distributions        </encoding>
6008*43a90889SApple OSS Distributions          <access_permission>
6009*43a90889SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*43a90889SApple OSS Distributions              <pstext>
6011*43a90889SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*43a90889SApple OSS Distributions    UNDEFINED;
6013*43a90889SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*43a90889SApple OSS Distributions        return NVMem[0x138];
6016*43a90889SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*43a90889SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*43a90889SApple OSS Distributions    else
6019*43a90889SApple OSS Distributions        UNDEFINED;
6020*43a90889SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*43a90889SApple OSS Distributions        return ESR_EL1;
6023*43a90889SApple OSS Distributions    else
6024*43a90889SApple OSS Distributions        UNDEFINED;
6025*43a90889SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*43a90889SApple OSS Distributions        return ESR_EL1;
6028*43a90889SApple OSS Distributions    else
6029*43a90889SApple OSS Distributions        UNDEFINED;
6030*43a90889SApple OSS Distributions              </pstext>
6031*43a90889SApple OSS Distributions            </ps>
6032*43a90889SApple OSS Distributions          </access_permission>
6033*43a90889SApple OSS Distributions      </access_mechanism>
6034*43a90889SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*43a90889SApple OSS Distributions        <encoding>
6036*43a90889SApple OSS Distributions
6037*43a90889SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*43a90889SApple OSS Distributions
6039*43a90889SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*43a90889SApple OSS Distributions
6041*43a90889SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*43a90889SApple OSS Distributions
6043*43a90889SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*43a90889SApple OSS Distributions
6045*43a90889SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*43a90889SApple OSS Distributions
6047*43a90889SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*43a90889SApple OSS Distributions        </encoding>
6049*43a90889SApple OSS Distributions          <access_permission>
6050*43a90889SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*43a90889SApple OSS Distributions              <pstext>
6052*43a90889SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*43a90889SApple OSS Distributions    UNDEFINED;
6054*43a90889SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*43a90889SApple OSS Distributions        NVMem[0x138] = X[t];
6057*43a90889SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*43a90889SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*43a90889SApple OSS Distributions    else
6060*43a90889SApple OSS Distributions        UNDEFINED;
6061*43a90889SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*43a90889SApple OSS Distributions        ESR_EL1 = X[t];
6064*43a90889SApple OSS Distributions    else
6065*43a90889SApple OSS Distributions        UNDEFINED;
6066*43a90889SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*43a90889SApple OSS Distributions        ESR_EL1 = X[t];
6069*43a90889SApple OSS Distributions    else
6070*43a90889SApple OSS Distributions        UNDEFINED;
6071*43a90889SApple OSS Distributions              </pstext>
6072*43a90889SApple OSS Distributions            </ps>
6073*43a90889SApple OSS Distributions          </access_permission>
6074*43a90889SApple OSS Distributions      </access_mechanism>
6075*43a90889SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*43a90889SApple OSS Distributions        <encoding>
6077*43a90889SApple OSS Distributions
6078*43a90889SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*43a90889SApple OSS Distributions
6080*43a90889SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*43a90889SApple OSS Distributions
6082*43a90889SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*43a90889SApple OSS Distributions
6084*43a90889SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*43a90889SApple OSS Distributions
6086*43a90889SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*43a90889SApple OSS Distributions
6088*43a90889SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*43a90889SApple OSS Distributions        </encoding>
6090*43a90889SApple OSS Distributions          <access_permission>
6091*43a90889SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*43a90889SApple OSS Distributions              <pstext>
6093*43a90889SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*43a90889SApple OSS Distributions    UNDEFINED;
6095*43a90889SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*43a90889SApple OSS Distributions        return ESR_EL1;
6098*43a90889SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*43a90889SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*43a90889SApple OSS Distributions    else
6101*43a90889SApple OSS Distributions        UNDEFINED;
6102*43a90889SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*43a90889SApple OSS Distributions    return ESR_EL2;
6104*43a90889SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*43a90889SApple OSS Distributions    return ESR_EL2;
6106*43a90889SApple OSS Distributions              </pstext>
6107*43a90889SApple OSS Distributions            </ps>
6108*43a90889SApple OSS Distributions          </access_permission>
6109*43a90889SApple OSS Distributions      </access_mechanism>
6110*43a90889SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*43a90889SApple OSS Distributions        <encoding>
6112*43a90889SApple OSS Distributions
6113*43a90889SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*43a90889SApple OSS Distributions
6115*43a90889SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*43a90889SApple OSS Distributions
6117*43a90889SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*43a90889SApple OSS Distributions
6119*43a90889SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*43a90889SApple OSS Distributions
6121*43a90889SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*43a90889SApple OSS Distributions
6123*43a90889SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*43a90889SApple OSS Distributions        </encoding>
6125*43a90889SApple OSS Distributions          <access_permission>
6126*43a90889SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*43a90889SApple OSS Distributions              <pstext>
6128*43a90889SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*43a90889SApple OSS Distributions    UNDEFINED;
6130*43a90889SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*43a90889SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*43a90889SApple OSS Distributions        ESR_EL1 = X[t];
6133*43a90889SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*43a90889SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*43a90889SApple OSS Distributions    else
6136*43a90889SApple OSS Distributions        UNDEFINED;
6137*43a90889SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*43a90889SApple OSS Distributions    ESR_EL2 = X[t];
6139*43a90889SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*43a90889SApple OSS Distributions    ESR_EL2 = X[t];
6141*43a90889SApple OSS Distributions              </pstext>
6142*43a90889SApple OSS Distributions            </ps>
6143*43a90889SApple OSS Distributions          </access_permission>
6144*43a90889SApple OSS Distributions      </access_mechanism>
6145*43a90889SApple OSS Distributions</access_mechanisms>
6146*43a90889SApple OSS Distributions
6147*43a90889SApple OSS Distributions      <arch_variants>
6148*43a90889SApple OSS Distributions      </arch_variants>
6149*43a90889SApple OSS Distributions  </register>
6150*43a90889SApple OSS Distributions</registers>
6151*43a90889SApple OSS Distributions
6152*43a90889SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*43a90889SApple OSS Distributions</register_page>