xref: /xnu-11215.81.4/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision d4514f0bc1d3f944c22d92e68b646ac3fb40d452)
1*d4514f0bSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*d4514f0bSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*d4514f0bSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*d4514f0bSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*d4514f0bSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*d4514f0bSApple OSS Distributions
7*d4514f0bSApple OSS Distributions
8*d4514f0bSApple OSS Distributions
9*d4514f0bSApple OSS Distributions
10*d4514f0bSApple OSS Distributions
11*d4514f0bSApple OSS Distributions
12*d4514f0bSApple OSS Distributions<register_page>
13*d4514f0bSApple OSS Distributions  <registers>
14*d4514f0bSApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*d4514f0bSApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*d4514f0bSApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*d4514f0bSApple OSS Distributions
18*d4514f0bSApple OSS Distributions
19*d4514f0bSApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*d4514f0bSApple OSS Distributions      <reg_mappings>
21*d4514f0bSApple OSS Distributions          <reg_mapping>
22*d4514f0bSApple OSS Distributions
23*d4514f0bSApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*d4514f0bSApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*d4514f0bSApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*d4514f0bSApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*d4514f0bSApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*d4514f0bSApple OSS Distributions
29*d4514f0bSApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*d4514f0bSApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*d4514f0bSApple OSS Distributions
32*d4514f0bSApple OSS Distributions          </reg_mapping>
33*d4514f0bSApple OSS Distributions      </reg_mappings>
34*d4514f0bSApple OSS Distributions      <reg_purpose>
35*d4514f0bSApple OSS Distributions
36*d4514f0bSApple OSS Distributions
37*d4514f0bSApple OSS Distributions      <purpose_text>
38*d4514f0bSApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*d4514f0bSApple OSS Distributions      </purpose_text>
40*d4514f0bSApple OSS Distributions
41*d4514f0bSApple OSS Distributions      </reg_purpose>
42*d4514f0bSApple OSS Distributions      <reg_groups>
43*d4514f0bSApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*d4514f0bSApple OSS Distributions      </reg_groups>
45*d4514f0bSApple OSS Distributions      <reg_usage_constraints>
46*d4514f0bSApple OSS Distributions
47*d4514f0bSApple OSS Distributions
48*d4514f0bSApple OSS Distributions      </reg_usage_constraints>
49*d4514f0bSApple OSS Distributions      <reg_configuration>
50*d4514f0bSApple OSS Distributions
51*d4514f0bSApple OSS Distributions
52*d4514f0bSApple OSS Distributions      </reg_configuration>
53*d4514f0bSApple OSS Distributions      <reg_attributes>
54*d4514f0bSApple OSS Distributions          <attributes_text>
55*d4514f0bSApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*d4514f0bSApple OSS Distributions          </attributes_text>
57*d4514f0bSApple OSS Distributions      </reg_attributes>
58*d4514f0bSApple OSS Distributions      <reg_fieldsets>
59*d4514f0bSApple OSS Distributions
60*d4514f0bSApple OSS Distributions
61*d4514f0bSApple OSS Distributions
62*d4514f0bSApple OSS Distributions
63*d4514f0bSApple OSS Distributions
64*d4514f0bSApple OSS Distributions
65*d4514f0bSApple OSS Distributions
66*d4514f0bSApple OSS Distributions
67*d4514f0bSApple OSS Distributions
68*d4514f0bSApple OSS Distributions
69*d4514f0bSApple OSS Distributions
70*d4514f0bSApple OSS Distributions
71*d4514f0bSApple OSS Distributions  <fields length="64">
72*d4514f0bSApple OSS Distributions    <text_before_fields>
73*d4514f0bSApple OSS Distributions
74*d4514f0bSApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*d4514f0bSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*d4514f0bSApple OSS Distributions
77*d4514f0bSApple OSS Distributions    </text_before_fields>
78*d4514f0bSApple OSS Distributions
79*d4514f0bSApple OSS Distributions        <field
80*d4514f0bSApple OSS Distributions           id="0_63_32"
81*d4514f0bSApple OSS Distributions           is_variable_length="False"
82*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
83*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
85*d4514f0bSApple OSS Distributions           is_constant_value="False"
86*d4514f0bSApple OSS Distributions           rwtype="RES0"
87*d4514f0bSApple OSS Distributions        >
88*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
89*d4514f0bSApple OSS Distributions        <field_msb>63</field_msb>
90*d4514f0bSApple OSS Distributions        <field_lsb>32</field_lsb>
91*d4514f0bSApple OSS Distributions        <field_description order="before">
92*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*d4514f0bSApple OSS Distributions        </field_description>
94*d4514f0bSApple OSS Distributions        <field_values>
95*d4514f0bSApple OSS Distributions        </field_values>
96*d4514f0bSApple OSS Distributions      </field>
97*d4514f0bSApple OSS Distributions        <field
98*d4514f0bSApple OSS Distributions           id="EC_31_26"
99*d4514f0bSApple OSS Distributions           is_variable_length="False"
100*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
101*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
103*d4514f0bSApple OSS Distributions           is_constant_value="False"
104*d4514f0bSApple OSS Distributions        >
105*d4514f0bSApple OSS Distributions          <field_name>EC</field_name>
106*d4514f0bSApple OSS Distributions        <field_msb>31</field_msb>
107*d4514f0bSApple OSS Distributions        <field_lsb>26</field_lsb>
108*d4514f0bSApple OSS Distributions        <field_description order="before">
109*d4514f0bSApple OSS Distributions
110*d4514f0bSApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*d4514f0bSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*d4514f0bSApple OSS Distributions<list type="unordered">
113*d4514f0bSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*d4514f0bSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*d4514f0bSApple OSS Distributions</listitem></list>
116*d4514f0bSApple OSS Distributions<para>Possible values of the EC field are:</para>
117*d4514f0bSApple OSS Distributions
118*d4514f0bSApple OSS Distributions        </field_description>
119*d4514f0bSApple OSS Distributions        <field_values>
120*d4514f0bSApple OSS Distributions
121*d4514f0bSApple OSS Distributions
122*d4514f0bSApple OSS Distributions                <field_value_instance>
123*d4514f0bSApple OSS Distributions          <field_value>0b000000</field_value>
124*d4514f0bSApple OSS Distributions        <field_value_description>
125*d4514f0bSApple OSS Distributions  <para>Unknown reason.</para>
126*d4514f0bSApple OSS Distributions</field_value_description>
127*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*d4514f0bSApple OSS Distributions    </field_value_instance>
129*d4514f0bSApple OSS Distributions                <field_value_instance>
130*d4514f0bSApple OSS Distributions          <field_value>0b000001</field_value>
131*d4514f0bSApple OSS Distributions        <field_value_description>
132*d4514f0bSApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*d4514f0bSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*d4514f0bSApple OSS Distributions</field_value_description>
135*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*d4514f0bSApple OSS Distributions    </field_value_instance>
137*d4514f0bSApple OSS Distributions                <field_value_instance>
138*d4514f0bSApple OSS Distributions          <field_value>0b000011</field_value>
139*d4514f0bSApple OSS Distributions        <field_value_description>
140*d4514f0bSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*d4514f0bSApple OSS Distributions</field_value_description>
142*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*d4514f0bSApple OSS Distributions    </field_value_instance>
144*d4514f0bSApple OSS Distributions                <field_value_instance>
145*d4514f0bSApple OSS Distributions          <field_value>0b000100</field_value>
146*d4514f0bSApple OSS Distributions        <field_value_description>
147*d4514f0bSApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*d4514f0bSApple OSS Distributions</field_value_description>
149*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*d4514f0bSApple OSS Distributions    </field_value_instance>
151*d4514f0bSApple OSS Distributions                <field_value_instance>
152*d4514f0bSApple OSS Distributions          <field_value>0b000101</field_value>
153*d4514f0bSApple OSS Distributions        <field_value_description>
154*d4514f0bSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*d4514f0bSApple OSS Distributions</field_value_description>
156*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*d4514f0bSApple OSS Distributions    </field_value_instance>
158*d4514f0bSApple OSS Distributions                <field_value_instance>
159*d4514f0bSApple OSS Distributions          <field_value>0b000110</field_value>
160*d4514f0bSApple OSS Distributions        <field_value_description>
161*d4514f0bSApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*d4514f0bSApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*d4514f0bSApple OSS Distributions<list type="unordered">
164*d4514f0bSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*d4514f0bSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*d4514f0bSApple OSS Distributions</listitem></list>
167*d4514f0bSApple OSS Distributions</field_value_description>
168*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*d4514f0bSApple OSS Distributions    </field_value_instance>
170*d4514f0bSApple OSS Distributions                <field_value_instance>
171*d4514f0bSApple OSS Distributions          <field_value>0b000111</field_value>
172*d4514f0bSApple OSS Distributions        <field_value_description>
173*d4514f0bSApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*d4514f0bSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*d4514f0bSApple OSS Distributions</field_value_description>
176*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*d4514f0bSApple OSS Distributions    </field_value_instance>
178*d4514f0bSApple OSS Distributions                <field_value_instance>
179*d4514f0bSApple OSS Distributions          <field_value>0b001100</field_value>
180*d4514f0bSApple OSS Distributions        <field_value_description>
181*d4514f0bSApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*d4514f0bSApple OSS Distributions</field_value_description>
183*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*d4514f0bSApple OSS Distributions    </field_value_instance>
185*d4514f0bSApple OSS Distributions                  <field_value_instance>
186*d4514f0bSApple OSS Distributions          <field_value>0b001101</field_value>
187*d4514f0bSApple OSS Distributions        <field_value_description>
188*d4514f0bSApple OSS Distributions  <para>Branch Target Exception.</para>
189*d4514f0bSApple OSS Distributions</field_value_description>
190*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*d4514f0bSApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*d4514f0bSApple OSS Distributions    </field_value_instance>
193*d4514f0bSApple OSS Distributions                <field_value_instance>
194*d4514f0bSApple OSS Distributions          <field_value>0b001110</field_value>
195*d4514f0bSApple OSS Distributions        <field_value_description>
196*d4514f0bSApple OSS Distributions  <para>Illegal Execution state.</para>
197*d4514f0bSApple OSS Distributions</field_value_description>
198*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*d4514f0bSApple OSS Distributions    </field_value_instance>
200*d4514f0bSApple OSS Distributions                <field_value_instance>
201*d4514f0bSApple OSS Distributions          <field_value>0b010001</field_value>
202*d4514f0bSApple OSS Distributions        <field_value_description>
203*d4514f0bSApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*d4514f0bSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*d4514f0bSApple OSS Distributions</field_value_description>
206*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*d4514f0bSApple OSS Distributions    </field_value_instance>
208*d4514f0bSApple OSS Distributions                <field_value_instance>
209*d4514f0bSApple OSS Distributions          <field_value>0b010101</field_value>
210*d4514f0bSApple OSS Distributions        <field_value_description>
211*d4514f0bSApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*d4514f0bSApple OSS Distributions</field_value_description>
213*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*d4514f0bSApple OSS Distributions    </field_value_instance>
215*d4514f0bSApple OSS Distributions                <field_value_instance>
216*d4514f0bSApple OSS Distributions          <field_value>0b011000</field_value>
217*d4514f0bSApple OSS Distributions        <field_value_description>
218*d4514f0bSApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*d4514f0bSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*d4514f0bSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*d4514f0bSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*d4514f0bSApple OSS Distributions</field_value_description>
223*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*d4514f0bSApple OSS Distributions    </field_value_instance>
225*d4514f0bSApple OSS Distributions                <field_value_instance>
226*d4514f0bSApple OSS Distributions          <field_value>0b011001</field_value>
227*d4514f0bSApple OSS Distributions        <field_value_description>
228*d4514f0bSApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*d4514f0bSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*d4514f0bSApple OSS Distributions</field_value_description>
231*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*d4514f0bSApple OSS Distributions    </field_value_instance>
233*d4514f0bSApple OSS Distributions                <field_value_instance>
234*d4514f0bSApple OSS Distributions          <field_value>0b100000</field_value>
235*d4514f0bSApple OSS Distributions        <field_value_description>
236*d4514f0bSApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*d4514f0bSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*d4514f0bSApple OSS Distributions</field_value_description>
239*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*d4514f0bSApple OSS Distributions    </field_value_instance>
241*d4514f0bSApple OSS Distributions                <field_value_instance>
242*d4514f0bSApple OSS Distributions          <field_value>0b100001</field_value>
243*d4514f0bSApple OSS Distributions        <field_value_description>
244*d4514f0bSApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*d4514f0bSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*d4514f0bSApple OSS Distributions</field_value_description>
247*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*d4514f0bSApple OSS Distributions    </field_value_instance>
249*d4514f0bSApple OSS Distributions                <field_value_instance>
250*d4514f0bSApple OSS Distributions          <field_value>0b100010</field_value>
251*d4514f0bSApple OSS Distributions        <field_value_description>
252*d4514f0bSApple OSS Distributions  <para>PC alignment fault exception.</para>
253*d4514f0bSApple OSS Distributions</field_value_description>
254*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*d4514f0bSApple OSS Distributions    </field_value_instance>
256*d4514f0bSApple OSS Distributions                <field_value_instance>
257*d4514f0bSApple OSS Distributions          <field_value>0b100100</field_value>
258*d4514f0bSApple OSS Distributions        <field_value_description>
259*d4514f0bSApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*d4514f0bSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*d4514f0bSApple OSS Distributions</field_value_description>
262*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*d4514f0bSApple OSS Distributions    </field_value_instance>
264*d4514f0bSApple OSS Distributions                <field_value_instance>
265*d4514f0bSApple OSS Distributions          <field_value>0b100101</field_value>
266*d4514f0bSApple OSS Distributions        <field_value_description>
267*d4514f0bSApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*d4514f0bSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*d4514f0bSApple OSS Distributions</field_value_description>
270*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*d4514f0bSApple OSS Distributions    </field_value_instance>
272*d4514f0bSApple OSS Distributions                <field_value_instance>
273*d4514f0bSApple OSS Distributions          <field_value>0b100110</field_value>
274*d4514f0bSApple OSS Distributions        <field_value_description>
275*d4514f0bSApple OSS Distributions  <para>SP alignment fault exception.</para>
276*d4514f0bSApple OSS Distributions</field_value_description>
277*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*d4514f0bSApple OSS Distributions    </field_value_instance>
279*d4514f0bSApple OSS Distributions                <field_value_instance>
280*d4514f0bSApple OSS Distributions          <field_value>0b101000</field_value>
281*d4514f0bSApple OSS Distributions        <field_value_description>
282*d4514f0bSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*d4514f0bSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*d4514f0bSApple OSS Distributions</field_value_description>
285*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*d4514f0bSApple OSS Distributions    </field_value_instance>
287*d4514f0bSApple OSS Distributions                <field_value_instance>
288*d4514f0bSApple OSS Distributions          <field_value>0b101100</field_value>
289*d4514f0bSApple OSS Distributions        <field_value_description>
290*d4514f0bSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*d4514f0bSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*d4514f0bSApple OSS Distributions</field_value_description>
293*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*d4514f0bSApple OSS Distributions    </field_value_instance>
295*d4514f0bSApple OSS Distributions                <field_value_instance>
296*d4514f0bSApple OSS Distributions          <field_value>0b101111</field_value>
297*d4514f0bSApple OSS Distributions        <field_value_description>
298*d4514f0bSApple OSS Distributions  <para>SError interrupt.</para>
299*d4514f0bSApple OSS Distributions</field_value_description>
300*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*d4514f0bSApple OSS Distributions    </field_value_instance>
302*d4514f0bSApple OSS Distributions                <field_value_instance>
303*d4514f0bSApple OSS Distributions          <field_value>0b110000</field_value>
304*d4514f0bSApple OSS Distributions        <field_value_description>
305*d4514f0bSApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*d4514f0bSApple OSS Distributions</field_value_description>
307*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*d4514f0bSApple OSS Distributions    </field_value_instance>
309*d4514f0bSApple OSS Distributions                <field_value_instance>
310*d4514f0bSApple OSS Distributions          <field_value>0b110001</field_value>
311*d4514f0bSApple OSS Distributions        <field_value_description>
312*d4514f0bSApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*d4514f0bSApple OSS Distributions</field_value_description>
314*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*d4514f0bSApple OSS Distributions    </field_value_instance>
316*d4514f0bSApple OSS Distributions                <field_value_instance>
317*d4514f0bSApple OSS Distributions          <field_value>0b110010</field_value>
318*d4514f0bSApple OSS Distributions        <field_value_description>
319*d4514f0bSApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*d4514f0bSApple OSS Distributions</field_value_description>
321*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*d4514f0bSApple OSS Distributions    </field_value_instance>
323*d4514f0bSApple OSS Distributions                <field_value_instance>
324*d4514f0bSApple OSS Distributions          <field_value>0b110011</field_value>
325*d4514f0bSApple OSS Distributions        <field_value_description>
326*d4514f0bSApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*d4514f0bSApple OSS Distributions</field_value_description>
328*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*d4514f0bSApple OSS Distributions    </field_value_instance>
330*d4514f0bSApple OSS Distributions                <field_value_instance>
331*d4514f0bSApple OSS Distributions          <field_value>0b110100</field_value>
332*d4514f0bSApple OSS Distributions        <field_value_description>
333*d4514f0bSApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*d4514f0bSApple OSS Distributions</field_value_description>
335*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*d4514f0bSApple OSS Distributions    </field_value_instance>
337*d4514f0bSApple OSS Distributions                <field_value_instance>
338*d4514f0bSApple OSS Distributions          <field_value>0b110101</field_value>
339*d4514f0bSApple OSS Distributions        <field_value_description>
340*d4514f0bSApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*d4514f0bSApple OSS Distributions</field_value_description>
342*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*d4514f0bSApple OSS Distributions    </field_value_instance>
344*d4514f0bSApple OSS Distributions                <field_value_instance>
345*d4514f0bSApple OSS Distributions          <field_value>0b111000</field_value>
346*d4514f0bSApple OSS Distributions        <field_value_description>
347*d4514f0bSApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*d4514f0bSApple OSS Distributions</field_value_description>
349*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*d4514f0bSApple OSS Distributions    </field_value_instance>
351*d4514f0bSApple OSS Distributions                <field_value_instance>
352*d4514f0bSApple OSS Distributions          <field_value>0b111100</field_value>
353*d4514f0bSApple OSS Distributions        <field_value_description>
354*d4514f0bSApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*d4514f0bSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*d4514f0bSApple OSS Distributions</field_value_description>
357*d4514f0bSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*d4514f0bSApple OSS Distributions    </field_value_instance>
359*d4514f0bSApple OSS Distributions        </field_values>
360*d4514f0bSApple OSS Distributions            <field_description order="after">
361*d4514f0bSApple OSS Distributions
362*d4514f0bSApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*d4514f0bSApple OSS Distributions<list type="unordered">
364*d4514f0bSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*d4514f0bSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*d4514f0bSApple OSS Distributions</listitem></list>
367*d4514f0bSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*d4514f0bSApple OSS Distributions
369*d4514f0bSApple OSS Distributions            </field_description>
370*d4514f0bSApple OSS Distributions          <field_resets>
371*d4514f0bSApple OSS Distributions
372*d4514f0bSApple OSS Distributions    <field_reset>
373*d4514f0bSApple OSS Distributions
374*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*d4514f0bSApple OSS Distributions
376*d4514f0bSApple OSS Distributions    </field_reset>
377*d4514f0bSApple OSS Distributions</field_resets>
378*d4514f0bSApple OSS Distributions      </field>
379*d4514f0bSApple OSS Distributions        <field
380*d4514f0bSApple OSS Distributions           id="IL_25_25"
381*d4514f0bSApple OSS Distributions           is_variable_length="False"
382*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
383*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
385*d4514f0bSApple OSS Distributions           is_constant_value="False"
386*d4514f0bSApple OSS Distributions        >
387*d4514f0bSApple OSS Distributions          <field_name>IL</field_name>
388*d4514f0bSApple OSS Distributions        <field_msb>25</field_msb>
389*d4514f0bSApple OSS Distributions        <field_lsb>25</field_lsb>
390*d4514f0bSApple OSS Distributions        <field_description order="before">
391*d4514f0bSApple OSS Distributions
392*d4514f0bSApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*d4514f0bSApple OSS Distributions
394*d4514f0bSApple OSS Distributions        </field_description>
395*d4514f0bSApple OSS Distributions        <field_values>
396*d4514f0bSApple OSS Distributions
397*d4514f0bSApple OSS Distributions
398*d4514f0bSApple OSS Distributions                <field_value_instance>
399*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
400*d4514f0bSApple OSS Distributions        <field_value_description>
401*d4514f0bSApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*d4514f0bSApple OSS Distributions</field_value_description>
403*d4514f0bSApple OSS Distributions    </field_value_instance>
404*d4514f0bSApple OSS Distributions                <field_value_instance>
405*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
406*d4514f0bSApple OSS Distributions        <field_value_description>
407*d4514f0bSApple OSS Distributions  <list type="unordered">
408*d4514f0bSApple OSS Distributions<listitem><content>
409*d4514f0bSApple OSS Distributions<para>An SError interrupt.</para>
410*d4514f0bSApple OSS Distributions</content>
411*d4514f0bSApple OSS Distributions</listitem><listitem><content>
412*d4514f0bSApple OSS Distributions<para>An Instruction Abort exception.</para>
413*d4514f0bSApple OSS Distributions</content>
414*d4514f0bSApple OSS Distributions</listitem><listitem><content>
415*d4514f0bSApple OSS Distributions<para>A PC alignment fault exception.</para>
416*d4514f0bSApple OSS Distributions</content>
417*d4514f0bSApple OSS Distributions</listitem><listitem><content>
418*d4514f0bSApple OSS Distributions<para>An SP alignment fault exception.</para>
419*d4514f0bSApple OSS Distributions</content>
420*d4514f0bSApple OSS Distributions</listitem><listitem><content>
421*d4514f0bSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*d4514f0bSApple OSS Distributions</content>
423*d4514f0bSApple OSS Distributions</listitem><listitem><content>
424*d4514f0bSApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*d4514f0bSApple OSS Distributions</content>
426*d4514f0bSApple OSS Distributions</listitem><listitem><content>
427*d4514f0bSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*d4514f0bSApple OSS Distributions<list type="unordered">
429*d4514f0bSApple OSS Distributions<listitem><content>
430*d4514f0bSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*d4514f0bSApple OSS Distributions</content>
432*d4514f0bSApple OSS Distributions</listitem><listitem><content>
433*d4514f0bSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*d4514f0bSApple OSS Distributions</content>
435*d4514f0bSApple OSS Distributions</listitem></list>
436*d4514f0bSApple OSS Distributions</content>
437*d4514f0bSApple OSS Distributions</listitem><listitem><content>
438*d4514f0bSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*d4514f0bSApple OSS Distributions</content>
440*d4514f0bSApple OSS Distributions</listitem></list>
441*d4514f0bSApple OSS Distributions</field_value_description>
442*d4514f0bSApple OSS Distributions    </field_value_instance>
443*d4514f0bSApple OSS Distributions        </field_values>
444*d4514f0bSApple OSS Distributions          <field_resets>
445*d4514f0bSApple OSS Distributions
446*d4514f0bSApple OSS Distributions    <field_reset>
447*d4514f0bSApple OSS Distributions
448*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*d4514f0bSApple OSS Distributions
450*d4514f0bSApple OSS Distributions    </field_reset>
451*d4514f0bSApple OSS Distributions</field_resets>
452*d4514f0bSApple OSS Distributions      </field>
453*d4514f0bSApple OSS Distributions        <field
454*d4514f0bSApple OSS Distributions           id="ISS_24_0"
455*d4514f0bSApple OSS Distributions           is_variable_length="False"
456*d4514f0bSApple OSS Distributions           has_partial_fieldset="True"
457*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
459*d4514f0bSApple OSS Distributions           is_constant_value="False"
460*d4514f0bSApple OSS Distributions        >
461*d4514f0bSApple OSS Distributions          <field_name>ISS</field_name>
462*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
463*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
464*d4514f0bSApple OSS Distributions        <field_description order="before">
465*d4514f0bSApple OSS Distributions
466*d4514f0bSApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*d4514f0bSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*d4514f0bSApple OSS Distributions<list type="unordered">
469*d4514f0bSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*d4514f0bSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*d4514f0bSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*d4514f0bSApple OSS Distributions</listitem></list>
474*d4514f0bSApple OSS Distributions</content>
475*d4514f0bSApple OSS Distributions</listitem></list>
476*d4514f0bSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*d4514f0bSApple OSS Distributions
478*d4514f0bSApple OSS Distributions        </field_description>
479*d4514f0bSApple OSS Distributions        <field_values>
480*d4514f0bSApple OSS Distributions
481*d4514f0bSApple OSS Distributions               <field_value_name>I</field_value_name>
482*d4514f0bSApple OSS Distributions        </field_values>
483*d4514f0bSApple OSS Distributions          <field_resets>
484*d4514f0bSApple OSS Distributions
485*d4514f0bSApple OSS Distributions</field_resets>
486*d4514f0bSApple OSS Distributions            <partial_fieldset>
487*d4514f0bSApple OSS Distributions              <fields length="25">
488*d4514f0bSApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*d4514f0bSApple OSS Distributions    <text_before_fields>
490*d4514f0bSApple OSS Distributions
491*d4514f0bSApple OSS Distributions
492*d4514f0bSApple OSS Distributions
493*d4514f0bSApple OSS Distributions    </text_before_fields>
494*d4514f0bSApple OSS Distributions
495*d4514f0bSApple OSS Distributions        <field
496*d4514f0bSApple OSS Distributions           id="0_24_0"
497*d4514f0bSApple OSS Distributions           is_variable_length="False"
498*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
499*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
501*d4514f0bSApple OSS Distributions           is_constant_value="False"
502*d4514f0bSApple OSS Distributions           rwtype="RES0"
503*d4514f0bSApple OSS Distributions        >
504*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
505*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
506*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
507*d4514f0bSApple OSS Distributions        <field_description order="before">
508*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*d4514f0bSApple OSS Distributions        </field_description>
510*d4514f0bSApple OSS Distributions        <field_values>
511*d4514f0bSApple OSS Distributions        </field_values>
512*d4514f0bSApple OSS Distributions      </field>
513*d4514f0bSApple OSS Distributions    <text_after_fields>
514*d4514f0bSApple OSS Distributions
515*d4514f0bSApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*d4514f0bSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*d4514f0bSApple OSS Distributions<list type="unordered">
518*d4514f0bSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*d4514f0bSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*d4514f0bSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*d4514f0bSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*d4514f0bSApple OSS Distributions</listitem></list>
523*d4514f0bSApple OSS Distributions</content>
524*d4514f0bSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*d4514f0bSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*d4514f0bSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*d4514f0bSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*d4514f0bSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*d4514f0bSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*d4514f0bSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*d4514f0bSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*d4514f0bSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*d4514f0bSApple OSS Distributions</listitem></list>
534*d4514f0bSApple OSS Distributions</content>
535*d4514f0bSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*d4514f0bSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*d4514f0bSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*d4514f0bSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*d4514f0bSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*d4514f0bSApple OSS Distributions</listitem></list>
541*d4514f0bSApple OSS Distributions</content>
542*d4514f0bSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*d4514f0bSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*d4514f0bSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*d4514f0bSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*d4514f0bSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*d4514f0bSApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*d4514f0bSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*d4514f0bSApple OSS Distributions</listitem></list>
550*d4514f0bSApple OSS Distributions</content>
551*d4514f0bSApple OSS Distributions</listitem></list>
552*d4514f0bSApple OSS Distributions
553*d4514f0bSApple OSS Distributions    </text_after_fields>
554*d4514f0bSApple OSS Distributions  </fields>
555*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
556*d4514f0bSApple OSS Distributions
557*d4514f0bSApple OSS Distributions
558*d4514f0bSApple OSS Distributions
559*d4514f0bSApple OSS Distributions
560*d4514f0bSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*d4514f0bSApple OSS Distributions    </reg_fieldset>
562*d4514f0bSApple OSS Distributions            </partial_fieldset>
563*d4514f0bSApple OSS Distributions            <partial_fieldset>
564*d4514f0bSApple OSS Distributions              <fields length="25">
565*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*d4514f0bSApple OSS Distributions    <text_before_fields>
567*d4514f0bSApple OSS Distributions
568*d4514f0bSApple OSS Distributions
569*d4514f0bSApple OSS Distributions
570*d4514f0bSApple OSS Distributions    </text_before_fields>
571*d4514f0bSApple OSS Distributions
572*d4514f0bSApple OSS Distributions        <field
573*d4514f0bSApple OSS Distributions           id="CV_24_24"
574*d4514f0bSApple OSS Distributions           is_variable_length="False"
575*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
576*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
578*d4514f0bSApple OSS Distributions           is_constant_value="False"
579*d4514f0bSApple OSS Distributions        >
580*d4514f0bSApple OSS Distributions          <field_name>CV</field_name>
581*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
582*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
583*d4514f0bSApple OSS Distributions        <field_description order="before">
584*d4514f0bSApple OSS Distributions
585*d4514f0bSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*d4514f0bSApple OSS Distributions
587*d4514f0bSApple OSS Distributions        </field_description>
588*d4514f0bSApple OSS Distributions        <field_values>
589*d4514f0bSApple OSS Distributions
590*d4514f0bSApple OSS Distributions
591*d4514f0bSApple OSS Distributions                <field_value_instance>
592*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
593*d4514f0bSApple OSS Distributions        <field_value_description>
594*d4514f0bSApple OSS Distributions  <para>The COND field is not valid.</para>
595*d4514f0bSApple OSS Distributions</field_value_description>
596*d4514f0bSApple OSS Distributions    </field_value_instance>
597*d4514f0bSApple OSS Distributions                <field_value_instance>
598*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
599*d4514f0bSApple OSS Distributions        <field_value_description>
600*d4514f0bSApple OSS Distributions  <para>The COND field is valid.</para>
601*d4514f0bSApple OSS Distributions</field_value_description>
602*d4514f0bSApple OSS Distributions    </field_value_instance>
603*d4514f0bSApple OSS Distributions        </field_values>
604*d4514f0bSApple OSS Distributions            <field_description order="after">
605*d4514f0bSApple OSS Distributions
606*d4514f0bSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*d4514f0bSApple OSS Distributions<list type="unordered">
609*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*d4514f0bSApple OSS Distributions</listitem></list>
612*d4514f0bSApple OSS Distributions
613*d4514f0bSApple OSS Distributions            </field_description>
614*d4514f0bSApple OSS Distributions          <field_resets>
615*d4514f0bSApple OSS Distributions
616*d4514f0bSApple OSS Distributions    <field_reset>
617*d4514f0bSApple OSS Distributions
618*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*d4514f0bSApple OSS Distributions
620*d4514f0bSApple OSS Distributions    </field_reset>
621*d4514f0bSApple OSS Distributions</field_resets>
622*d4514f0bSApple OSS Distributions      </field>
623*d4514f0bSApple OSS Distributions        <field
624*d4514f0bSApple OSS Distributions           id="COND_23_20"
625*d4514f0bSApple OSS Distributions           is_variable_length="False"
626*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
627*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
629*d4514f0bSApple OSS Distributions           is_constant_value="False"
630*d4514f0bSApple OSS Distributions        >
631*d4514f0bSApple OSS Distributions          <field_name>COND</field_name>
632*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
633*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
634*d4514f0bSApple OSS Distributions        <field_description order="before">
635*d4514f0bSApple OSS Distributions
636*d4514f0bSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*d4514f0bSApple OSS Distributions<list type="unordered">
640*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*d4514f0bSApple OSS Distributions</listitem></list>
644*d4514f0bSApple OSS Distributions</content>
645*d4514f0bSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*d4514f0bSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*d4514f0bSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*d4514f0bSApple OSS Distributions</listitem></list>
649*d4514f0bSApple OSS Distributions</content>
650*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*d4514f0bSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*d4514f0bSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*d4514f0bSApple OSS Distributions</listitem></list>
654*d4514f0bSApple OSS Distributions</content>
655*d4514f0bSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*d4514f0bSApple OSS Distributions</listitem></list>
657*d4514f0bSApple OSS Distributions
658*d4514f0bSApple OSS Distributions        </field_description>
659*d4514f0bSApple OSS Distributions        <field_values>
660*d4514f0bSApple OSS Distributions
661*d4514f0bSApple OSS Distributions
662*d4514f0bSApple OSS Distributions        </field_values>
663*d4514f0bSApple OSS Distributions          <field_resets>
664*d4514f0bSApple OSS Distributions
665*d4514f0bSApple OSS Distributions    <field_reset>
666*d4514f0bSApple OSS Distributions
667*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*d4514f0bSApple OSS Distributions
669*d4514f0bSApple OSS Distributions    </field_reset>
670*d4514f0bSApple OSS Distributions</field_resets>
671*d4514f0bSApple OSS Distributions      </field>
672*d4514f0bSApple OSS Distributions        <field
673*d4514f0bSApple OSS Distributions           id="0_19_1"
674*d4514f0bSApple OSS Distributions           is_variable_length="False"
675*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
676*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
678*d4514f0bSApple OSS Distributions           is_constant_value="False"
679*d4514f0bSApple OSS Distributions           rwtype="RES0"
680*d4514f0bSApple OSS Distributions        >
681*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
682*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
683*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
684*d4514f0bSApple OSS Distributions        <field_description order="before">
685*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*d4514f0bSApple OSS Distributions        </field_description>
687*d4514f0bSApple OSS Distributions        <field_values>
688*d4514f0bSApple OSS Distributions        </field_values>
689*d4514f0bSApple OSS Distributions      </field>
690*d4514f0bSApple OSS Distributions        <field
691*d4514f0bSApple OSS Distributions           id="TI_0_0"
692*d4514f0bSApple OSS Distributions           is_variable_length="False"
693*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
694*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
696*d4514f0bSApple OSS Distributions           is_constant_value="False"
697*d4514f0bSApple OSS Distributions        >
698*d4514f0bSApple OSS Distributions          <field_name>TI</field_name>
699*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
700*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
701*d4514f0bSApple OSS Distributions        <field_description order="before">
702*d4514f0bSApple OSS Distributions
703*d4514f0bSApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*d4514f0bSApple OSS Distributions
705*d4514f0bSApple OSS Distributions        </field_description>
706*d4514f0bSApple OSS Distributions        <field_values>
707*d4514f0bSApple OSS Distributions
708*d4514f0bSApple OSS Distributions
709*d4514f0bSApple OSS Distributions                <field_value_instance>
710*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
711*d4514f0bSApple OSS Distributions        <field_value_description>
712*d4514f0bSApple OSS Distributions  <para>WFI trapped.</para>
713*d4514f0bSApple OSS Distributions</field_value_description>
714*d4514f0bSApple OSS Distributions    </field_value_instance>
715*d4514f0bSApple OSS Distributions                <field_value_instance>
716*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
717*d4514f0bSApple OSS Distributions        <field_value_description>
718*d4514f0bSApple OSS Distributions  <para>WFE trapped.</para>
719*d4514f0bSApple OSS Distributions</field_value_description>
720*d4514f0bSApple OSS Distributions    </field_value_instance>
721*d4514f0bSApple OSS Distributions        </field_values>
722*d4514f0bSApple OSS Distributions          <field_resets>
723*d4514f0bSApple OSS Distributions
724*d4514f0bSApple OSS Distributions    <field_reset>
725*d4514f0bSApple OSS Distributions
726*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*d4514f0bSApple OSS Distributions
728*d4514f0bSApple OSS Distributions    </field_reset>
729*d4514f0bSApple OSS Distributions</field_resets>
730*d4514f0bSApple OSS Distributions      </field>
731*d4514f0bSApple OSS Distributions    <text_after_fields>
732*d4514f0bSApple OSS Distributions
733*d4514f0bSApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*d4514f0bSApple OSS Distributions<list type="unordered">
735*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*d4514f0bSApple OSS Distributions</listitem></list>
739*d4514f0bSApple OSS Distributions
740*d4514f0bSApple OSS Distributions    </text_after_fields>
741*d4514f0bSApple OSS Distributions  </fields>
742*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
743*d4514f0bSApple OSS Distributions
744*d4514f0bSApple OSS Distributions
745*d4514f0bSApple OSS Distributions
746*d4514f0bSApple OSS Distributions
747*d4514f0bSApple OSS Distributions
748*d4514f0bSApple OSS Distributions
749*d4514f0bSApple OSS Distributions
750*d4514f0bSApple OSS Distributions
751*d4514f0bSApple OSS Distributions
752*d4514f0bSApple OSS Distributions
753*d4514f0bSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*d4514f0bSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*d4514f0bSApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*d4514f0bSApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*d4514f0bSApple OSS Distributions    </reg_fieldset>
758*d4514f0bSApple OSS Distributions            </partial_fieldset>
759*d4514f0bSApple OSS Distributions            <partial_fieldset>
760*d4514f0bSApple OSS Distributions              <fields length="25">
761*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*d4514f0bSApple OSS Distributions    <text_before_fields>
763*d4514f0bSApple OSS Distributions
764*d4514f0bSApple OSS Distributions
765*d4514f0bSApple OSS Distributions
766*d4514f0bSApple OSS Distributions    </text_before_fields>
767*d4514f0bSApple OSS Distributions
768*d4514f0bSApple OSS Distributions        <field
769*d4514f0bSApple OSS Distributions           id="CV_24_24"
770*d4514f0bSApple OSS Distributions           is_variable_length="False"
771*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
772*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
774*d4514f0bSApple OSS Distributions           is_constant_value="False"
775*d4514f0bSApple OSS Distributions        >
776*d4514f0bSApple OSS Distributions          <field_name>CV</field_name>
777*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
778*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
779*d4514f0bSApple OSS Distributions        <field_description order="before">
780*d4514f0bSApple OSS Distributions
781*d4514f0bSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*d4514f0bSApple OSS Distributions
783*d4514f0bSApple OSS Distributions        </field_description>
784*d4514f0bSApple OSS Distributions        <field_values>
785*d4514f0bSApple OSS Distributions
786*d4514f0bSApple OSS Distributions
787*d4514f0bSApple OSS Distributions                <field_value_instance>
788*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
789*d4514f0bSApple OSS Distributions        <field_value_description>
790*d4514f0bSApple OSS Distributions  <para>The COND field is not valid.</para>
791*d4514f0bSApple OSS Distributions</field_value_description>
792*d4514f0bSApple OSS Distributions    </field_value_instance>
793*d4514f0bSApple OSS Distributions                <field_value_instance>
794*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
795*d4514f0bSApple OSS Distributions        <field_value_description>
796*d4514f0bSApple OSS Distributions  <para>The COND field is valid.</para>
797*d4514f0bSApple OSS Distributions</field_value_description>
798*d4514f0bSApple OSS Distributions    </field_value_instance>
799*d4514f0bSApple OSS Distributions        </field_values>
800*d4514f0bSApple OSS Distributions            <field_description order="after">
801*d4514f0bSApple OSS Distributions
802*d4514f0bSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*d4514f0bSApple OSS Distributions<list type="unordered">
805*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*d4514f0bSApple OSS Distributions</listitem></list>
808*d4514f0bSApple OSS Distributions
809*d4514f0bSApple OSS Distributions            </field_description>
810*d4514f0bSApple OSS Distributions          <field_resets>
811*d4514f0bSApple OSS Distributions
812*d4514f0bSApple OSS Distributions    <field_reset>
813*d4514f0bSApple OSS Distributions
814*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*d4514f0bSApple OSS Distributions
816*d4514f0bSApple OSS Distributions    </field_reset>
817*d4514f0bSApple OSS Distributions</field_resets>
818*d4514f0bSApple OSS Distributions      </field>
819*d4514f0bSApple OSS Distributions        <field
820*d4514f0bSApple OSS Distributions           id="COND_23_20"
821*d4514f0bSApple OSS Distributions           is_variable_length="False"
822*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
823*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
825*d4514f0bSApple OSS Distributions           is_constant_value="False"
826*d4514f0bSApple OSS Distributions        >
827*d4514f0bSApple OSS Distributions          <field_name>COND</field_name>
828*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
829*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
830*d4514f0bSApple OSS Distributions        <field_description order="before">
831*d4514f0bSApple OSS Distributions
832*d4514f0bSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*d4514f0bSApple OSS Distributions<list type="unordered">
836*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*d4514f0bSApple OSS Distributions</listitem></list>
840*d4514f0bSApple OSS Distributions</content>
841*d4514f0bSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*d4514f0bSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*d4514f0bSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*d4514f0bSApple OSS Distributions</listitem></list>
845*d4514f0bSApple OSS Distributions</content>
846*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*d4514f0bSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*d4514f0bSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*d4514f0bSApple OSS Distributions</listitem></list>
850*d4514f0bSApple OSS Distributions</content>
851*d4514f0bSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*d4514f0bSApple OSS Distributions</listitem></list>
853*d4514f0bSApple OSS Distributions
854*d4514f0bSApple OSS Distributions        </field_description>
855*d4514f0bSApple OSS Distributions        <field_values>
856*d4514f0bSApple OSS Distributions
857*d4514f0bSApple OSS Distributions
858*d4514f0bSApple OSS Distributions        </field_values>
859*d4514f0bSApple OSS Distributions          <field_resets>
860*d4514f0bSApple OSS Distributions
861*d4514f0bSApple OSS Distributions    <field_reset>
862*d4514f0bSApple OSS Distributions
863*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*d4514f0bSApple OSS Distributions
865*d4514f0bSApple OSS Distributions    </field_reset>
866*d4514f0bSApple OSS Distributions</field_resets>
867*d4514f0bSApple OSS Distributions      </field>
868*d4514f0bSApple OSS Distributions        <field
869*d4514f0bSApple OSS Distributions           id="Opc2_19_17"
870*d4514f0bSApple OSS Distributions           is_variable_length="False"
871*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
872*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
874*d4514f0bSApple OSS Distributions           is_constant_value="False"
875*d4514f0bSApple OSS Distributions        >
876*d4514f0bSApple OSS Distributions          <field_name>Opc2</field_name>
877*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
878*d4514f0bSApple OSS Distributions        <field_lsb>17</field_lsb>
879*d4514f0bSApple OSS Distributions        <field_description order="before">
880*d4514f0bSApple OSS Distributions
881*d4514f0bSApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*d4514f0bSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*d4514f0bSApple OSS Distributions
884*d4514f0bSApple OSS Distributions        </field_description>
885*d4514f0bSApple OSS Distributions        <field_values>
886*d4514f0bSApple OSS Distributions
887*d4514f0bSApple OSS Distributions
888*d4514f0bSApple OSS Distributions        </field_values>
889*d4514f0bSApple OSS Distributions          <field_resets>
890*d4514f0bSApple OSS Distributions
891*d4514f0bSApple OSS Distributions    <field_reset>
892*d4514f0bSApple OSS Distributions
893*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*d4514f0bSApple OSS Distributions
895*d4514f0bSApple OSS Distributions    </field_reset>
896*d4514f0bSApple OSS Distributions</field_resets>
897*d4514f0bSApple OSS Distributions      </field>
898*d4514f0bSApple OSS Distributions        <field
899*d4514f0bSApple OSS Distributions           id="Opc1_16_14"
900*d4514f0bSApple OSS Distributions           is_variable_length="False"
901*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
902*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
904*d4514f0bSApple OSS Distributions           is_constant_value="False"
905*d4514f0bSApple OSS Distributions        >
906*d4514f0bSApple OSS Distributions          <field_name>Opc1</field_name>
907*d4514f0bSApple OSS Distributions        <field_msb>16</field_msb>
908*d4514f0bSApple OSS Distributions        <field_lsb>14</field_lsb>
909*d4514f0bSApple OSS Distributions        <field_description order="before">
910*d4514f0bSApple OSS Distributions
911*d4514f0bSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*d4514f0bSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*d4514f0bSApple OSS Distributions
914*d4514f0bSApple OSS Distributions        </field_description>
915*d4514f0bSApple OSS Distributions        <field_values>
916*d4514f0bSApple OSS Distributions
917*d4514f0bSApple OSS Distributions
918*d4514f0bSApple OSS Distributions        </field_values>
919*d4514f0bSApple OSS Distributions          <field_resets>
920*d4514f0bSApple OSS Distributions
921*d4514f0bSApple OSS Distributions    <field_reset>
922*d4514f0bSApple OSS Distributions
923*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*d4514f0bSApple OSS Distributions
925*d4514f0bSApple OSS Distributions    </field_reset>
926*d4514f0bSApple OSS Distributions</field_resets>
927*d4514f0bSApple OSS Distributions      </field>
928*d4514f0bSApple OSS Distributions        <field
929*d4514f0bSApple OSS Distributions           id="CRn_13_10"
930*d4514f0bSApple OSS Distributions           is_variable_length="False"
931*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
932*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
934*d4514f0bSApple OSS Distributions           is_constant_value="False"
935*d4514f0bSApple OSS Distributions        >
936*d4514f0bSApple OSS Distributions          <field_name>CRn</field_name>
937*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
938*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
939*d4514f0bSApple OSS Distributions        <field_description order="before">
940*d4514f0bSApple OSS Distributions
941*d4514f0bSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*d4514f0bSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*d4514f0bSApple OSS Distributions
944*d4514f0bSApple OSS Distributions        </field_description>
945*d4514f0bSApple OSS Distributions        <field_values>
946*d4514f0bSApple OSS Distributions
947*d4514f0bSApple OSS Distributions
948*d4514f0bSApple OSS Distributions        </field_values>
949*d4514f0bSApple OSS Distributions          <field_resets>
950*d4514f0bSApple OSS Distributions
951*d4514f0bSApple OSS Distributions    <field_reset>
952*d4514f0bSApple OSS Distributions
953*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*d4514f0bSApple OSS Distributions
955*d4514f0bSApple OSS Distributions    </field_reset>
956*d4514f0bSApple OSS Distributions</field_resets>
957*d4514f0bSApple OSS Distributions      </field>
958*d4514f0bSApple OSS Distributions        <field
959*d4514f0bSApple OSS Distributions           id="Rt_9_5"
960*d4514f0bSApple OSS Distributions           is_variable_length="False"
961*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
962*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
964*d4514f0bSApple OSS Distributions           is_constant_value="False"
965*d4514f0bSApple OSS Distributions        >
966*d4514f0bSApple OSS Distributions          <field_name>Rt</field_name>
967*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
968*d4514f0bSApple OSS Distributions        <field_lsb>5</field_lsb>
969*d4514f0bSApple OSS Distributions        <field_description order="before">
970*d4514f0bSApple OSS Distributions
971*d4514f0bSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*d4514f0bSApple OSS Distributions
973*d4514f0bSApple OSS Distributions        </field_description>
974*d4514f0bSApple OSS Distributions        <field_values>
975*d4514f0bSApple OSS Distributions
976*d4514f0bSApple OSS Distributions
977*d4514f0bSApple OSS Distributions        </field_values>
978*d4514f0bSApple OSS Distributions          <field_resets>
979*d4514f0bSApple OSS Distributions
980*d4514f0bSApple OSS Distributions    <field_reset>
981*d4514f0bSApple OSS Distributions
982*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*d4514f0bSApple OSS Distributions
984*d4514f0bSApple OSS Distributions    </field_reset>
985*d4514f0bSApple OSS Distributions</field_resets>
986*d4514f0bSApple OSS Distributions      </field>
987*d4514f0bSApple OSS Distributions        <field
988*d4514f0bSApple OSS Distributions           id="CRm_4_1"
989*d4514f0bSApple OSS Distributions           is_variable_length="False"
990*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
991*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
993*d4514f0bSApple OSS Distributions           is_constant_value="False"
994*d4514f0bSApple OSS Distributions        >
995*d4514f0bSApple OSS Distributions          <field_name>CRm</field_name>
996*d4514f0bSApple OSS Distributions        <field_msb>4</field_msb>
997*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
998*d4514f0bSApple OSS Distributions        <field_description order="before">
999*d4514f0bSApple OSS Distributions
1000*d4514f0bSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*d4514f0bSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*d4514f0bSApple OSS Distributions
1003*d4514f0bSApple OSS Distributions        </field_description>
1004*d4514f0bSApple OSS Distributions        <field_values>
1005*d4514f0bSApple OSS Distributions
1006*d4514f0bSApple OSS Distributions
1007*d4514f0bSApple OSS Distributions        </field_values>
1008*d4514f0bSApple OSS Distributions          <field_resets>
1009*d4514f0bSApple OSS Distributions
1010*d4514f0bSApple OSS Distributions    <field_reset>
1011*d4514f0bSApple OSS Distributions
1012*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*d4514f0bSApple OSS Distributions
1014*d4514f0bSApple OSS Distributions    </field_reset>
1015*d4514f0bSApple OSS Distributions</field_resets>
1016*d4514f0bSApple OSS Distributions      </field>
1017*d4514f0bSApple OSS Distributions        <field
1018*d4514f0bSApple OSS Distributions           id="Direction_0_0"
1019*d4514f0bSApple OSS Distributions           is_variable_length="False"
1020*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1021*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1023*d4514f0bSApple OSS Distributions           is_constant_value="False"
1024*d4514f0bSApple OSS Distributions        >
1025*d4514f0bSApple OSS Distributions          <field_name>Direction</field_name>
1026*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
1027*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
1028*d4514f0bSApple OSS Distributions        <field_description order="before">
1029*d4514f0bSApple OSS Distributions
1030*d4514f0bSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*d4514f0bSApple OSS Distributions
1032*d4514f0bSApple OSS Distributions        </field_description>
1033*d4514f0bSApple OSS Distributions        <field_values>
1034*d4514f0bSApple OSS Distributions
1035*d4514f0bSApple OSS Distributions
1036*d4514f0bSApple OSS Distributions                <field_value_instance>
1037*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1038*d4514f0bSApple OSS Distributions        <field_value_description>
1039*d4514f0bSApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*d4514f0bSApple OSS Distributions</field_value_description>
1041*d4514f0bSApple OSS Distributions    </field_value_instance>
1042*d4514f0bSApple OSS Distributions                <field_value_instance>
1043*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1044*d4514f0bSApple OSS Distributions        <field_value_description>
1045*d4514f0bSApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*d4514f0bSApple OSS Distributions</field_value_description>
1047*d4514f0bSApple OSS Distributions    </field_value_instance>
1048*d4514f0bSApple OSS Distributions        </field_values>
1049*d4514f0bSApple OSS Distributions          <field_resets>
1050*d4514f0bSApple OSS Distributions
1051*d4514f0bSApple OSS Distributions    <field_reset>
1052*d4514f0bSApple OSS Distributions
1053*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*d4514f0bSApple OSS Distributions
1055*d4514f0bSApple OSS Distributions    </field_reset>
1056*d4514f0bSApple OSS Distributions</field_resets>
1057*d4514f0bSApple OSS Distributions      </field>
1058*d4514f0bSApple OSS Distributions    <text_after_fields>
1059*d4514f0bSApple OSS Distributions
1060*d4514f0bSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*d4514f0bSApple OSS Distributions<list type="unordered">
1062*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*d4514f0bSApple OSS Distributions</listitem></list>
1081*d4514f0bSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*d4514f0bSApple OSS Distributions<list type="unordered">
1083*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*d4514f0bSApple OSS Distributions</listitem></list>
1094*d4514f0bSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*d4514f0bSApple OSS Distributions
1096*d4514f0bSApple OSS Distributions    </text_after_fields>
1097*d4514f0bSApple OSS Distributions  </fields>
1098*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
1099*d4514f0bSApple OSS Distributions
1100*d4514f0bSApple OSS Distributions
1101*d4514f0bSApple OSS Distributions
1102*d4514f0bSApple OSS Distributions
1103*d4514f0bSApple OSS Distributions
1104*d4514f0bSApple OSS Distributions
1105*d4514f0bSApple OSS Distributions
1106*d4514f0bSApple OSS Distributions
1107*d4514f0bSApple OSS Distributions
1108*d4514f0bSApple OSS Distributions
1109*d4514f0bSApple OSS Distributions
1110*d4514f0bSApple OSS Distributions
1111*d4514f0bSApple OSS Distributions
1112*d4514f0bSApple OSS Distributions
1113*d4514f0bSApple OSS Distributions
1114*d4514f0bSApple OSS Distributions
1115*d4514f0bSApple OSS Distributions
1116*d4514f0bSApple OSS Distributions
1117*d4514f0bSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*d4514f0bSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*d4514f0bSApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*d4514f0bSApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*d4514f0bSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*d4514f0bSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*d4514f0bSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*d4514f0bSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*d4514f0bSApple OSS Distributions    </reg_fieldset>
1126*d4514f0bSApple OSS Distributions            </partial_fieldset>
1127*d4514f0bSApple OSS Distributions            <partial_fieldset>
1128*d4514f0bSApple OSS Distributions              <fields length="25">
1129*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*d4514f0bSApple OSS Distributions    <text_before_fields>
1131*d4514f0bSApple OSS Distributions
1132*d4514f0bSApple OSS Distributions
1133*d4514f0bSApple OSS Distributions
1134*d4514f0bSApple OSS Distributions    </text_before_fields>
1135*d4514f0bSApple OSS Distributions
1136*d4514f0bSApple OSS Distributions        <field
1137*d4514f0bSApple OSS Distributions           id="CV_24_24"
1138*d4514f0bSApple OSS Distributions           is_variable_length="False"
1139*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1140*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1142*d4514f0bSApple OSS Distributions           is_constant_value="False"
1143*d4514f0bSApple OSS Distributions        >
1144*d4514f0bSApple OSS Distributions          <field_name>CV</field_name>
1145*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
1146*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
1147*d4514f0bSApple OSS Distributions        <field_description order="before">
1148*d4514f0bSApple OSS Distributions
1149*d4514f0bSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*d4514f0bSApple OSS Distributions
1151*d4514f0bSApple OSS Distributions        </field_description>
1152*d4514f0bSApple OSS Distributions        <field_values>
1153*d4514f0bSApple OSS Distributions
1154*d4514f0bSApple OSS Distributions
1155*d4514f0bSApple OSS Distributions                <field_value_instance>
1156*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1157*d4514f0bSApple OSS Distributions        <field_value_description>
1158*d4514f0bSApple OSS Distributions  <para>The COND field is not valid.</para>
1159*d4514f0bSApple OSS Distributions</field_value_description>
1160*d4514f0bSApple OSS Distributions    </field_value_instance>
1161*d4514f0bSApple OSS Distributions                <field_value_instance>
1162*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1163*d4514f0bSApple OSS Distributions        <field_value_description>
1164*d4514f0bSApple OSS Distributions  <para>The COND field is valid.</para>
1165*d4514f0bSApple OSS Distributions</field_value_description>
1166*d4514f0bSApple OSS Distributions    </field_value_instance>
1167*d4514f0bSApple OSS Distributions        </field_values>
1168*d4514f0bSApple OSS Distributions            <field_description order="after">
1169*d4514f0bSApple OSS Distributions
1170*d4514f0bSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*d4514f0bSApple OSS Distributions<list type="unordered">
1173*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*d4514f0bSApple OSS Distributions</listitem></list>
1176*d4514f0bSApple OSS Distributions
1177*d4514f0bSApple OSS Distributions            </field_description>
1178*d4514f0bSApple OSS Distributions          <field_resets>
1179*d4514f0bSApple OSS Distributions
1180*d4514f0bSApple OSS Distributions    <field_reset>
1181*d4514f0bSApple OSS Distributions
1182*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*d4514f0bSApple OSS Distributions
1184*d4514f0bSApple OSS Distributions    </field_reset>
1185*d4514f0bSApple OSS Distributions</field_resets>
1186*d4514f0bSApple OSS Distributions      </field>
1187*d4514f0bSApple OSS Distributions        <field
1188*d4514f0bSApple OSS Distributions           id="COND_23_20"
1189*d4514f0bSApple OSS Distributions           is_variable_length="False"
1190*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1191*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1193*d4514f0bSApple OSS Distributions           is_constant_value="False"
1194*d4514f0bSApple OSS Distributions        >
1195*d4514f0bSApple OSS Distributions          <field_name>COND</field_name>
1196*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
1197*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
1198*d4514f0bSApple OSS Distributions        <field_description order="before">
1199*d4514f0bSApple OSS Distributions
1200*d4514f0bSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*d4514f0bSApple OSS Distributions<list type="unordered">
1204*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*d4514f0bSApple OSS Distributions</listitem></list>
1208*d4514f0bSApple OSS Distributions</content>
1209*d4514f0bSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*d4514f0bSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*d4514f0bSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*d4514f0bSApple OSS Distributions</listitem></list>
1213*d4514f0bSApple OSS Distributions</content>
1214*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*d4514f0bSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*d4514f0bSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*d4514f0bSApple OSS Distributions</listitem></list>
1218*d4514f0bSApple OSS Distributions</content>
1219*d4514f0bSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*d4514f0bSApple OSS Distributions</listitem></list>
1221*d4514f0bSApple OSS Distributions
1222*d4514f0bSApple OSS Distributions        </field_description>
1223*d4514f0bSApple OSS Distributions        <field_values>
1224*d4514f0bSApple OSS Distributions
1225*d4514f0bSApple OSS Distributions
1226*d4514f0bSApple OSS Distributions        </field_values>
1227*d4514f0bSApple OSS Distributions          <field_resets>
1228*d4514f0bSApple OSS Distributions
1229*d4514f0bSApple OSS Distributions    <field_reset>
1230*d4514f0bSApple OSS Distributions
1231*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*d4514f0bSApple OSS Distributions
1233*d4514f0bSApple OSS Distributions    </field_reset>
1234*d4514f0bSApple OSS Distributions</field_resets>
1235*d4514f0bSApple OSS Distributions      </field>
1236*d4514f0bSApple OSS Distributions        <field
1237*d4514f0bSApple OSS Distributions           id="Opc1_19_16"
1238*d4514f0bSApple OSS Distributions           is_variable_length="False"
1239*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1240*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1242*d4514f0bSApple OSS Distributions           is_constant_value="False"
1243*d4514f0bSApple OSS Distributions        >
1244*d4514f0bSApple OSS Distributions          <field_name>Opc1</field_name>
1245*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
1246*d4514f0bSApple OSS Distributions        <field_lsb>16</field_lsb>
1247*d4514f0bSApple OSS Distributions        <field_description order="before">
1248*d4514f0bSApple OSS Distributions
1249*d4514f0bSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*d4514f0bSApple OSS Distributions
1251*d4514f0bSApple OSS Distributions        </field_description>
1252*d4514f0bSApple OSS Distributions        <field_values>
1253*d4514f0bSApple OSS Distributions
1254*d4514f0bSApple OSS Distributions
1255*d4514f0bSApple OSS Distributions        </field_values>
1256*d4514f0bSApple OSS Distributions          <field_resets>
1257*d4514f0bSApple OSS Distributions
1258*d4514f0bSApple OSS Distributions    <field_reset>
1259*d4514f0bSApple OSS Distributions
1260*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*d4514f0bSApple OSS Distributions
1262*d4514f0bSApple OSS Distributions    </field_reset>
1263*d4514f0bSApple OSS Distributions</field_resets>
1264*d4514f0bSApple OSS Distributions      </field>
1265*d4514f0bSApple OSS Distributions        <field
1266*d4514f0bSApple OSS Distributions           id="0_15_15"
1267*d4514f0bSApple OSS Distributions           is_variable_length="False"
1268*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1269*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1271*d4514f0bSApple OSS Distributions           is_constant_value="False"
1272*d4514f0bSApple OSS Distributions           rwtype="RES0"
1273*d4514f0bSApple OSS Distributions        >
1274*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
1275*d4514f0bSApple OSS Distributions        <field_msb>15</field_msb>
1276*d4514f0bSApple OSS Distributions        <field_lsb>15</field_lsb>
1277*d4514f0bSApple OSS Distributions        <field_description order="before">
1278*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*d4514f0bSApple OSS Distributions        </field_description>
1280*d4514f0bSApple OSS Distributions        <field_values>
1281*d4514f0bSApple OSS Distributions        </field_values>
1282*d4514f0bSApple OSS Distributions      </field>
1283*d4514f0bSApple OSS Distributions        <field
1284*d4514f0bSApple OSS Distributions           id="Rt2_14_10"
1285*d4514f0bSApple OSS Distributions           is_variable_length="False"
1286*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1287*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1289*d4514f0bSApple OSS Distributions           is_constant_value="False"
1290*d4514f0bSApple OSS Distributions        >
1291*d4514f0bSApple OSS Distributions          <field_name>Rt2</field_name>
1292*d4514f0bSApple OSS Distributions        <field_msb>14</field_msb>
1293*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
1294*d4514f0bSApple OSS Distributions        <field_description order="before">
1295*d4514f0bSApple OSS Distributions
1296*d4514f0bSApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*d4514f0bSApple OSS Distributions
1298*d4514f0bSApple OSS Distributions        </field_description>
1299*d4514f0bSApple OSS Distributions        <field_values>
1300*d4514f0bSApple OSS Distributions
1301*d4514f0bSApple OSS Distributions
1302*d4514f0bSApple OSS Distributions        </field_values>
1303*d4514f0bSApple OSS Distributions          <field_resets>
1304*d4514f0bSApple OSS Distributions
1305*d4514f0bSApple OSS Distributions    <field_reset>
1306*d4514f0bSApple OSS Distributions
1307*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*d4514f0bSApple OSS Distributions
1309*d4514f0bSApple OSS Distributions    </field_reset>
1310*d4514f0bSApple OSS Distributions</field_resets>
1311*d4514f0bSApple OSS Distributions      </field>
1312*d4514f0bSApple OSS Distributions        <field
1313*d4514f0bSApple OSS Distributions           id="Rt_9_5"
1314*d4514f0bSApple OSS Distributions           is_variable_length="False"
1315*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1316*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1318*d4514f0bSApple OSS Distributions           is_constant_value="False"
1319*d4514f0bSApple OSS Distributions        >
1320*d4514f0bSApple OSS Distributions          <field_name>Rt</field_name>
1321*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
1322*d4514f0bSApple OSS Distributions        <field_lsb>5</field_lsb>
1323*d4514f0bSApple OSS Distributions        <field_description order="before">
1324*d4514f0bSApple OSS Distributions
1325*d4514f0bSApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*d4514f0bSApple OSS Distributions
1327*d4514f0bSApple OSS Distributions        </field_description>
1328*d4514f0bSApple OSS Distributions        <field_values>
1329*d4514f0bSApple OSS Distributions
1330*d4514f0bSApple OSS Distributions
1331*d4514f0bSApple OSS Distributions        </field_values>
1332*d4514f0bSApple OSS Distributions          <field_resets>
1333*d4514f0bSApple OSS Distributions
1334*d4514f0bSApple OSS Distributions    <field_reset>
1335*d4514f0bSApple OSS Distributions
1336*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*d4514f0bSApple OSS Distributions
1338*d4514f0bSApple OSS Distributions    </field_reset>
1339*d4514f0bSApple OSS Distributions</field_resets>
1340*d4514f0bSApple OSS Distributions      </field>
1341*d4514f0bSApple OSS Distributions        <field
1342*d4514f0bSApple OSS Distributions           id="CRm_4_1"
1343*d4514f0bSApple OSS Distributions           is_variable_length="False"
1344*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1345*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1347*d4514f0bSApple OSS Distributions           is_constant_value="False"
1348*d4514f0bSApple OSS Distributions        >
1349*d4514f0bSApple OSS Distributions          <field_name>CRm</field_name>
1350*d4514f0bSApple OSS Distributions        <field_msb>4</field_msb>
1351*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
1352*d4514f0bSApple OSS Distributions        <field_description order="before">
1353*d4514f0bSApple OSS Distributions
1354*d4514f0bSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*d4514f0bSApple OSS Distributions
1356*d4514f0bSApple OSS Distributions        </field_description>
1357*d4514f0bSApple OSS Distributions        <field_values>
1358*d4514f0bSApple OSS Distributions
1359*d4514f0bSApple OSS Distributions
1360*d4514f0bSApple OSS Distributions        </field_values>
1361*d4514f0bSApple OSS Distributions          <field_resets>
1362*d4514f0bSApple OSS Distributions
1363*d4514f0bSApple OSS Distributions    <field_reset>
1364*d4514f0bSApple OSS Distributions
1365*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*d4514f0bSApple OSS Distributions
1367*d4514f0bSApple OSS Distributions    </field_reset>
1368*d4514f0bSApple OSS Distributions</field_resets>
1369*d4514f0bSApple OSS Distributions      </field>
1370*d4514f0bSApple OSS Distributions        <field
1371*d4514f0bSApple OSS Distributions           id="Direction_0_0"
1372*d4514f0bSApple OSS Distributions           is_variable_length="False"
1373*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1374*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1376*d4514f0bSApple OSS Distributions           is_constant_value="False"
1377*d4514f0bSApple OSS Distributions        >
1378*d4514f0bSApple OSS Distributions          <field_name>Direction</field_name>
1379*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
1380*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
1381*d4514f0bSApple OSS Distributions        <field_description order="before">
1382*d4514f0bSApple OSS Distributions
1383*d4514f0bSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*d4514f0bSApple OSS Distributions
1385*d4514f0bSApple OSS Distributions        </field_description>
1386*d4514f0bSApple OSS Distributions        <field_values>
1387*d4514f0bSApple OSS Distributions
1388*d4514f0bSApple OSS Distributions
1389*d4514f0bSApple OSS Distributions                <field_value_instance>
1390*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1391*d4514f0bSApple OSS Distributions        <field_value_description>
1392*d4514f0bSApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*d4514f0bSApple OSS Distributions</field_value_description>
1394*d4514f0bSApple OSS Distributions    </field_value_instance>
1395*d4514f0bSApple OSS Distributions                <field_value_instance>
1396*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1397*d4514f0bSApple OSS Distributions        <field_value_description>
1398*d4514f0bSApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*d4514f0bSApple OSS Distributions</field_value_description>
1400*d4514f0bSApple OSS Distributions    </field_value_instance>
1401*d4514f0bSApple OSS Distributions        </field_values>
1402*d4514f0bSApple OSS Distributions          <field_resets>
1403*d4514f0bSApple OSS Distributions
1404*d4514f0bSApple OSS Distributions    <field_reset>
1405*d4514f0bSApple OSS Distributions
1406*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*d4514f0bSApple OSS Distributions
1408*d4514f0bSApple OSS Distributions    </field_reset>
1409*d4514f0bSApple OSS Distributions</field_resets>
1410*d4514f0bSApple OSS Distributions      </field>
1411*d4514f0bSApple OSS Distributions    <text_after_fields>
1412*d4514f0bSApple OSS Distributions
1413*d4514f0bSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*d4514f0bSApple OSS Distributions<list type="unordered">
1415*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*d4514f0bSApple OSS Distributions</listitem></list>
1426*d4514f0bSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*d4514f0bSApple OSS Distributions<list type="unordered">
1428*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*d4514f0bSApple OSS Distributions</listitem></list>
1436*d4514f0bSApple OSS Distributions
1437*d4514f0bSApple OSS Distributions    </text_after_fields>
1438*d4514f0bSApple OSS Distributions  </fields>
1439*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
1440*d4514f0bSApple OSS Distributions
1441*d4514f0bSApple OSS Distributions
1442*d4514f0bSApple OSS Distributions
1443*d4514f0bSApple OSS Distributions
1444*d4514f0bSApple OSS Distributions
1445*d4514f0bSApple OSS Distributions
1446*d4514f0bSApple OSS Distributions
1447*d4514f0bSApple OSS Distributions
1448*d4514f0bSApple OSS Distributions
1449*d4514f0bSApple OSS Distributions
1450*d4514f0bSApple OSS Distributions
1451*d4514f0bSApple OSS Distributions
1452*d4514f0bSApple OSS Distributions
1453*d4514f0bSApple OSS Distributions
1454*d4514f0bSApple OSS Distributions
1455*d4514f0bSApple OSS Distributions
1456*d4514f0bSApple OSS Distributions
1457*d4514f0bSApple OSS Distributions
1458*d4514f0bSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*d4514f0bSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*d4514f0bSApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*d4514f0bSApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*d4514f0bSApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*d4514f0bSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*d4514f0bSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*d4514f0bSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*d4514f0bSApple OSS Distributions    </reg_fieldset>
1467*d4514f0bSApple OSS Distributions            </partial_fieldset>
1468*d4514f0bSApple OSS Distributions            <partial_fieldset>
1469*d4514f0bSApple OSS Distributions              <fields length="25">
1470*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*d4514f0bSApple OSS Distributions    <text_before_fields>
1472*d4514f0bSApple OSS Distributions
1473*d4514f0bSApple OSS Distributions
1474*d4514f0bSApple OSS Distributions
1475*d4514f0bSApple OSS Distributions    </text_before_fields>
1476*d4514f0bSApple OSS Distributions
1477*d4514f0bSApple OSS Distributions        <field
1478*d4514f0bSApple OSS Distributions           id="CV_24_24"
1479*d4514f0bSApple OSS Distributions           is_variable_length="False"
1480*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1481*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1483*d4514f0bSApple OSS Distributions           is_constant_value="False"
1484*d4514f0bSApple OSS Distributions        >
1485*d4514f0bSApple OSS Distributions          <field_name>CV</field_name>
1486*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
1487*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
1488*d4514f0bSApple OSS Distributions        <field_description order="before">
1489*d4514f0bSApple OSS Distributions
1490*d4514f0bSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*d4514f0bSApple OSS Distributions
1492*d4514f0bSApple OSS Distributions        </field_description>
1493*d4514f0bSApple OSS Distributions        <field_values>
1494*d4514f0bSApple OSS Distributions
1495*d4514f0bSApple OSS Distributions
1496*d4514f0bSApple OSS Distributions                <field_value_instance>
1497*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1498*d4514f0bSApple OSS Distributions        <field_value_description>
1499*d4514f0bSApple OSS Distributions  <para>The COND field is not valid.</para>
1500*d4514f0bSApple OSS Distributions</field_value_description>
1501*d4514f0bSApple OSS Distributions    </field_value_instance>
1502*d4514f0bSApple OSS Distributions                <field_value_instance>
1503*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1504*d4514f0bSApple OSS Distributions        <field_value_description>
1505*d4514f0bSApple OSS Distributions  <para>The COND field is valid.</para>
1506*d4514f0bSApple OSS Distributions</field_value_description>
1507*d4514f0bSApple OSS Distributions    </field_value_instance>
1508*d4514f0bSApple OSS Distributions        </field_values>
1509*d4514f0bSApple OSS Distributions            <field_description order="after">
1510*d4514f0bSApple OSS Distributions
1511*d4514f0bSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*d4514f0bSApple OSS Distributions<list type="unordered">
1514*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*d4514f0bSApple OSS Distributions</listitem></list>
1517*d4514f0bSApple OSS Distributions
1518*d4514f0bSApple OSS Distributions            </field_description>
1519*d4514f0bSApple OSS Distributions          <field_resets>
1520*d4514f0bSApple OSS Distributions
1521*d4514f0bSApple OSS Distributions    <field_reset>
1522*d4514f0bSApple OSS Distributions
1523*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*d4514f0bSApple OSS Distributions
1525*d4514f0bSApple OSS Distributions    </field_reset>
1526*d4514f0bSApple OSS Distributions</field_resets>
1527*d4514f0bSApple OSS Distributions      </field>
1528*d4514f0bSApple OSS Distributions        <field
1529*d4514f0bSApple OSS Distributions           id="COND_23_20"
1530*d4514f0bSApple OSS Distributions           is_variable_length="False"
1531*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1532*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1534*d4514f0bSApple OSS Distributions           is_constant_value="False"
1535*d4514f0bSApple OSS Distributions        >
1536*d4514f0bSApple OSS Distributions          <field_name>COND</field_name>
1537*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
1538*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
1539*d4514f0bSApple OSS Distributions        <field_description order="before">
1540*d4514f0bSApple OSS Distributions
1541*d4514f0bSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*d4514f0bSApple OSS Distributions<list type="unordered">
1545*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*d4514f0bSApple OSS Distributions</listitem></list>
1549*d4514f0bSApple OSS Distributions</content>
1550*d4514f0bSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*d4514f0bSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*d4514f0bSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*d4514f0bSApple OSS Distributions</listitem></list>
1554*d4514f0bSApple OSS Distributions</content>
1555*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*d4514f0bSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*d4514f0bSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*d4514f0bSApple OSS Distributions</listitem></list>
1559*d4514f0bSApple OSS Distributions</content>
1560*d4514f0bSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*d4514f0bSApple OSS Distributions</listitem></list>
1562*d4514f0bSApple OSS Distributions
1563*d4514f0bSApple OSS Distributions        </field_description>
1564*d4514f0bSApple OSS Distributions        <field_values>
1565*d4514f0bSApple OSS Distributions
1566*d4514f0bSApple OSS Distributions
1567*d4514f0bSApple OSS Distributions        </field_values>
1568*d4514f0bSApple OSS Distributions          <field_resets>
1569*d4514f0bSApple OSS Distributions
1570*d4514f0bSApple OSS Distributions    <field_reset>
1571*d4514f0bSApple OSS Distributions
1572*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*d4514f0bSApple OSS Distributions
1574*d4514f0bSApple OSS Distributions    </field_reset>
1575*d4514f0bSApple OSS Distributions</field_resets>
1576*d4514f0bSApple OSS Distributions      </field>
1577*d4514f0bSApple OSS Distributions        <field
1578*d4514f0bSApple OSS Distributions           id="imm8_19_12"
1579*d4514f0bSApple OSS Distributions           is_variable_length="False"
1580*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1581*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1583*d4514f0bSApple OSS Distributions           is_constant_value="False"
1584*d4514f0bSApple OSS Distributions        >
1585*d4514f0bSApple OSS Distributions          <field_name>imm8</field_name>
1586*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
1587*d4514f0bSApple OSS Distributions        <field_lsb>12</field_lsb>
1588*d4514f0bSApple OSS Distributions        <field_description order="before">
1589*d4514f0bSApple OSS Distributions
1590*d4514f0bSApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*d4514f0bSApple OSS Distributions
1592*d4514f0bSApple OSS Distributions        </field_description>
1593*d4514f0bSApple OSS Distributions        <field_values>
1594*d4514f0bSApple OSS Distributions
1595*d4514f0bSApple OSS Distributions
1596*d4514f0bSApple OSS Distributions        </field_values>
1597*d4514f0bSApple OSS Distributions          <field_resets>
1598*d4514f0bSApple OSS Distributions
1599*d4514f0bSApple OSS Distributions    <field_reset>
1600*d4514f0bSApple OSS Distributions
1601*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*d4514f0bSApple OSS Distributions
1603*d4514f0bSApple OSS Distributions    </field_reset>
1604*d4514f0bSApple OSS Distributions</field_resets>
1605*d4514f0bSApple OSS Distributions      </field>
1606*d4514f0bSApple OSS Distributions        <field
1607*d4514f0bSApple OSS Distributions           id="0_11_10"
1608*d4514f0bSApple OSS Distributions           is_variable_length="False"
1609*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1610*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1612*d4514f0bSApple OSS Distributions           is_constant_value="False"
1613*d4514f0bSApple OSS Distributions           rwtype="RES0"
1614*d4514f0bSApple OSS Distributions        >
1615*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
1616*d4514f0bSApple OSS Distributions        <field_msb>11</field_msb>
1617*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
1618*d4514f0bSApple OSS Distributions        <field_description order="before">
1619*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*d4514f0bSApple OSS Distributions        </field_description>
1621*d4514f0bSApple OSS Distributions        <field_values>
1622*d4514f0bSApple OSS Distributions        </field_values>
1623*d4514f0bSApple OSS Distributions      </field>
1624*d4514f0bSApple OSS Distributions        <field
1625*d4514f0bSApple OSS Distributions           id="Rn_9_5"
1626*d4514f0bSApple OSS Distributions           is_variable_length="False"
1627*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1628*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1630*d4514f0bSApple OSS Distributions           is_constant_value="False"
1631*d4514f0bSApple OSS Distributions        >
1632*d4514f0bSApple OSS Distributions          <field_name>Rn</field_name>
1633*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
1634*d4514f0bSApple OSS Distributions        <field_lsb>5</field_lsb>
1635*d4514f0bSApple OSS Distributions        <field_description order="before">
1636*d4514f0bSApple OSS Distributions
1637*d4514f0bSApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*d4514f0bSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*d4514f0bSApple OSS Distributions
1640*d4514f0bSApple OSS Distributions        </field_description>
1641*d4514f0bSApple OSS Distributions        <field_values>
1642*d4514f0bSApple OSS Distributions
1643*d4514f0bSApple OSS Distributions
1644*d4514f0bSApple OSS Distributions        </field_values>
1645*d4514f0bSApple OSS Distributions          <field_resets>
1646*d4514f0bSApple OSS Distributions
1647*d4514f0bSApple OSS Distributions    <field_reset>
1648*d4514f0bSApple OSS Distributions
1649*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*d4514f0bSApple OSS Distributions
1651*d4514f0bSApple OSS Distributions    </field_reset>
1652*d4514f0bSApple OSS Distributions</field_resets>
1653*d4514f0bSApple OSS Distributions      </field>
1654*d4514f0bSApple OSS Distributions        <field
1655*d4514f0bSApple OSS Distributions           id="Offset_4_4"
1656*d4514f0bSApple OSS Distributions           is_variable_length="False"
1657*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1658*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1660*d4514f0bSApple OSS Distributions           is_constant_value="False"
1661*d4514f0bSApple OSS Distributions        >
1662*d4514f0bSApple OSS Distributions          <field_name>Offset</field_name>
1663*d4514f0bSApple OSS Distributions        <field_msb>4</field_msb>
1664*d4514f0bSApple OSS Distributions        <field_lsb>4</field_lsb>
1665*d4514f0bSApple OSS Distributions        <field_description order="before">
1666*d4514f0bSApple OSS Distributions
1667*d4514f0bSApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*d4514f0bSApple OSS Distributions
1669*d4514f0bSApple OSS Distributions        </field_description>
1670*d4514f0bSApple OSS Distributions        <field_values>
1671*d4514f0bSApple OSS Distributions
1672*d4514f0bSApple OSS Distributions
1673*d4514f0bSApple OSS Distributions                <field_value_instance>
1674*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1675*d4514f0bSApple OSS Distributions        <field_value_description>
1676*d4514f0bSApple OSS Distributions  <para>Subtract offset.</para>
1677*d4514f0bSApple OSS Distributions</field_value_description>
1678*d4514f0bSApple OSS Distributions    </field_value_instance>
1679*d4514f0bSApple OSS Distributions                <field_value_instance>
1680*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1681*d4514f0bSApple OSS Distributions        <field_value_description>
1682*d4514f0bSApple OSS Distributions  <para>Add offset.</para>
1683*d4514f0bSApple OSS Distributions</field_value_description>
1684*d4514f0bSApple OSS Distributions    </field_value_instance>
1685*d4514f0bSApple OSS Distributions        </field_values>
1686*d4514f0bSApple OSS Distributions            <field_description order="after">
1687*d4514f0bSApple OSS Distributions
1688*d4514f0bSApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*d4514f0bSApple OSS Distributions
1690*d4514f0bSApple OSS Distributions            </field_description>
1691*d4514f0bSApple OSS Distributions          <field_resets>
1692*d4514f0bSApple OSS Distributions
1693*d4514f0bSApple OSS Distributions    <field_reset>
1694*d4514f0bSApple OSS Distributions
1695*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*d4514f0bSApple OSS Distributions
1697*d4514f0bSApple OSS Distributions    </field_reset>
1698*d4514f0bSApple OSS Distributions</field_resets>
1699*d4514f0bSApple OSS Distributions      </field>
1700*d4514f0bSApple OSS Distributions        <field
1701*d4514f0bSApple OSS Distributions           id="AM_3_1"
1702*d4514f0bSApple OSS Distributions           is_variable_length="False"
1703*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1704*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1706*d4514f0bSApple OSS Distributions           is_constant_value="False"
1707*d4514f0bSApple OSS Distributions        >
1708*d4514f0bSApple OSS Distributions          <field_name>AM</field_name>
1709*d4514f0bSApple OSS Distributions        <field_msb>3</field_msb>
1710*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
1711*d4514f0bSApple OSS Distributions        <field_description order="before">
1712*d4514f0bSApple OSS Distributions
1713*d4514f0bSApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*d4514f0bSApple OSS Distributions
1715*d4514f0bSApple OSS Distributions        </field_description>
1716*d4514f0bSApple OSS Distributions        <field_values>
1717*d4514f0bSApple OSS Distributions
1718*d4514f0bSApple OSS Distributions
1719*d4514f0bSApple OSS Distributions                <field_value_instance>
1720*d4514f0bSApple OSS Distributions            <field_value>0b000</field_value>
1721*d4514f0bSApple OSS Distributions        <field_value_description>
1722*d4514f0bSApple OSS Distributions  <para>Immediate unindexed.</para>
1723*d4514f0bSApple OSS Distributions</field_value_description>
1724*d4514f0bSApple OSS Distributions    </field_value_instance>
1725*d4514f0bSApple OSS Distributions                <field_value_instance>
1726*d4514f0bSApple OSS Distributions            <field_value>0b001</field_value>
1727*d4514f0bSApple OSS Distributions        <field_value_description>
1728*d4514f0bSApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*d4514f0bSApple OSS Distributions</field_value_description>
1730*d4514f0bSApple OSS Distributions    </field_value_instance>
1731*d4514f0bSApple OSS Distributions                <field_value_instance>
1732*d4514f0bSApple OSS Distributions            <field_value>0b010</field_value>
1733*d4514f0bSApple OSS Distributions        <field_value_description>
1734*d4514f0bSApple OSS Distributions  <para>Immediate offset.</para>
1735*d4514f0bSApple OSS Distributions</field_value_description>
1736*d4514f0bSApple OSS Distributions    </field_value_instance>
1737*d4514f0bSApple OSS Distributions                <field_value_instance>
1738*d4514f0bSApple OSS Distributions            <field_value>0b011</field_value>
1739*d4514f0bSApple OSS Distributions        <field_value_description>
1740*d4514f0bSApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*d4514f0bSApple OSS Distributions</field_value_description>
1742*d4514f0bSApple OSS Distributions    </field_value_instance>
1743*d4514f0bSApple OSS Distributions                <field_value_instance>
1744*d4514f0bSApple OSS Distributions            <field_value>0b100</field_value>
1745*d4514f0bSApple OSS Distributions        <field_value_description>
1746*d4514f0bSApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*d4514f0bSApple OSS Distributions</field_value_description>
1748*d4514f0bSApple OSS Distributions    </field_value_instance>
1749*d4514f0bSApple OSS Distributions                <field_value_instance>
1750*d4514f0bSApple OSS Distributions            <field_value>0b110</field_value>
1751*d4514f0bSApple OSS Distributions        <field_value_description>
1752*d4514f0bSApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*d4514f0bSApple OSS Distributions</field_value_description>
1754*d4514f0bSApple OSS Distributions    </field_value_instance>
1755*d4514f0bSApple OSS Distributions        </field_values>
1756*d4514f0bSApple OSS Distributions            <field_description order="after">
1757*d4514f0bSApple OSS Distributions
1758*d4514f0bSApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*d4514f0bSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*d4514f0bSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*d4514f0bSApple OSS Distributions
1762*d4514f0bSApple OSS Distributions            </field_description>
1763*d4514f0bSApple OSS Distributions          <field_resets>
1764*d4514f0bSApple OSS Distributions
1765*d4514f0bSApple OSS Distributions    <field_reset>
1766*d4514f0bSApple OSS Distributions
1767*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*d4514f0bSApple OSS Distributions
1769*d4514f0bSApple OSS Distributions    </field_reset>
1770*d4514f0bSApple OSS Distributions</field_resets>
1771*d4514f0bSApple OSS Distributions      </field>
1772*d4514f0bSApple OSS Distributions        <field
1773*d4514f0bSApple OSS Distributions           id="Direction_0_0"
1774*d4514f0bSApple OSS Distributions           is_variable_length="False"
1775*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1776*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1778*d4514f0bSApple OSS Distributions           is_constant_value="False"
1779*d4514f0bSApple OSS Distributions        >
1780*d4514f0bSApple OSS Distributions          <field_name>Direction</field_name>
1781*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
1782*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
1783*d4514f0bSApple OSS Distributions        <field_description order="before">
1784*d4514f0bSApple OSS Distributions
1785*d4514f0bSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*d4514f0bSApple OSS Distributions
1787*d4514f0bSApple OSS Distributions        </field_description>
1788*d4514f0bSApple OSS Distributions        <field_values>
1789*d4514f0bSApple OSS Distributions
1790*d4514f0bSApple OSS Distributions
1791*d4514f0bSApple OSS Distributions                <field_value_instance>
1792*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1793*d4514f0bSApple OSS Distributions        <field_value_description>
1794*d4514f0bSApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*d4514f0bSApple OSS Distributions</field_value_description>
1796*d4514f0bSApple OSS Distributions    </field_value_instance>
1797*d4514f0bSApple OSS Distributions                <field_value_instance>
1798*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1799*d4514f0bSApple OSS Distributions        <field_value_description>
1800*d4514f0bSApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*d4514f0bSApple OSS Distributions</field_value_description>
1802*d4514f0bSApple OSS Distributions    </field_value_instance>
1803*d4514f0bSApple OSS Distributions        </field_values>
1804*d4514f0bSApple OSS Distributions          <field_resets>
1805*d4514f0bSApple OSS Distributions
1806*d4514f0bSApple OSS Distributions    <field_reset>
1807*d4514f0bSApple OSS Distributions
1808*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*d4514f0bSApple OSS Distributions
1810*d4514f0bSApple OSS Distributions    </field_reset>
1811*d4514f0bSApple OSS Distributions</field_resets>
1812*d4514f0bSApple OSS Distributions      </field>
1813*d4514f0bSApple OSS Distributions    <text_after_fields>
1814*d4514f0bSApple OSS Distributions
1815*d4514f0bSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*d4514f0bSApple OSS Distributions<list type="unordered">
1817*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*d4514f0bSApple OSS Distributions</listitem></list>
1821*d4514f0bSApple OSS Distributions
1822*d4514f0bSApple OSS Distributions    </text_after_fields>
1823*d4514f0bSApple OSS Distributions  </fields>
1824*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
1825*d4514f0bSApple OSS Distributions
1826*d4514f0bSApple OSS Distributions
1827*d4514f0bSApple OSS Distributions
1828*d4514f0bSApple OSS Distributions
1829*d4514f0bSApple OSS Distributions
1830*d4514f0bSApple OSS Distributions
1831*d4514f0bSApple OSS Distributions
1832*d4514f0bSApple OSS Distributions
1833*d4514f0bSApple OSS Distributions
1834*d4514f0bSApple OSS Distributions
1835*d4514f0bSApple OSS Distributions
1836*d4514f0bSApple OSS Distributions
1837*d4514f0bSApple OSS Distributions
1838*d4514f0bSApple OSS Distributions
1839*d4514f0bSApple OSS Distributions
1840*d4514f0bSApple OSS Distributions
1841*d4514f0bSApple OSS Distributions
1842*d4514f0bSApple OSS Distributions
1843*d4514f0bSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*d4514f0bSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*d4514f0bSApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*d4514f0bSApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*d4514f0bSApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*d4514f0bSApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*d4514f0bSApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*d4514f0bSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*d4514f0bSApple OSS Distributions    </reg_fieldset>
1852*d4514f0bSApple OSS Distributions            </partial_fieldset>
1853*d4514f0bSApple OSS Distributions            <partial_fieldset>
1854*d4514f0bSApple OSS Distributions              <fields length="25">
1855*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*d4514f0bSApple OSS Distributions    <text_before_fields>
1857*d4514f0bSApple OSS Distributions
1858*d4514f0bSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*d4514f0bSApple OSS Distributions<list type="unordered">
1860*d4514f0bSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*d4514f0bSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*d4514f0bSApple OSS Distributions</listitem></list>
1863*d4514f0bSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*d4514f0bSApple OSS Distributions
1865*d4514f0bSApple OSS Distributions    </text_before_fields>
1866*d4514f0bSApple OSS Distributions
1867*d4514f0bSApple OSS Distributions        <field
1868*d4514f0bSApple OSS Distributions           id="CV_24_24"
1869*d4514f0bSApple OSS Distributions           is_variable_length="False"
1870*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1871*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1873*d4514f0bSApple OSS Distributions           is_constant_value="False"
1874*d4514f0bSApple OSS Distributions        >
1875*d4514f0bSApple OSS Distributions          <field_name>CV</field_name>
1876*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
1877*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
1878*d4514f0bSApple OSS Distributions        <field_description order="before">
1879*d4514f0bSApple OSS Distributions
1880*d4514f0bSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*d4514f0bSApple OSS Distributions
1882*d4514f0bSApple OSS Distributions        </field_description>
1883*d4514f0bSApple OSS Distributions        <field_values>
1884*d4514f0bSApple OSS Distributions
1885*d4514f0bSApple OSS Distributions
1886*d4514f0bSApple OSS Distributions                <field_value_instance>
1887*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
1888*d4514f0bSApple OSS Distributions        <field_value_description>
1889*d4514f0bSApple OSS Distributions  <para>The COND field is not valid.</para>
1890*d4514f0bSApple OSS Distributions</field_value_description>
1891*d4514f0bSApple OSS Distributions    </field_value_instance>
1892*d4514f0bSApple OSS Distributions                <field_value_instance>
1893*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
1894*d4514f0bSApple OSS Distributions        <field_value_description>
1895*d4514f0bSApple OSS Distributions  <para>The COND field is valid.</para>
1896*d4514f0bSApple OSS Distributions</field_value_description>
1897*d4514f0bSApple OSS Distributions    </field_value_instance>
1898*d4514f0bSApple OSS Distributions        </field_values>
1899*d4514f0bSApple OSS Distributions            <field_description order="after">
1900*d4514f0bSApple OSS Distributions
1901*d4514f0bSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*d4514f0bSApple OSS Distributions<list type="unordered">
1904*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*d4514f0bSApple OSS Distributions</listitem></list>
1907*d4514f0bSApple OSS Distributions
1908*d4514f0bSApple OSS Distributions            </field_description>
1909*d4514f0bSApple OSS Distributions          <field_resets>
1910*d4514f0bSApple OSS Distributions
1911*d4514f0bSApple OSS Distributions    <field_reset>
1912*d4514f0bSApple OSS Distributions
1913*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*d4514f0bSApple OSS Distributions
1915*d4514f0bSApple OSS Distributions    </field_reset>
1916*d4514f0bSApple OSS Distributions</field_resets>
1917*d4514f0bSApple OSS Distributions      </field>
1918*d4514f0bSApple OSS Distributions        <field
1919*d4514f0bSApple OSS Distributions           id="COND_23_20"
1920*d4514f0bSApple OSS Distributions           is_variable_length="False"
1921*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1922*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1924*d4514f0bSApple OSS Distributions           is_constant_value="False"
1925*d4514f0bSApple OSS Distributions        >
1926*d4514f0bSApple OSS Distributions          <field_name>COND</field_name>
1927*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
1928*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
1929*d4514f0bSApple OSS Distributions        <field_description order="before">
1930*d4514f0bSApple OSS Distributions
1931*d4514f0bSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*d4514f0bSApple OSS Distributions<list type="unordered">
1935*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*d4514f0bSApple OSS Distributions</listitem></list>
1939*d4514f0bSApple OSS Distributions</content>
1940*d4514f0bSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*d4514f0bSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*d4514f0bSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*d4514f0bSApple OSS Distributions</listitem></list>
1944*d4514f0bSApple OSS Distributions</content>
1945*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*d4514f0bSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*d4514f0bSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*d4514f0bSApple OSS Distributions</listitem></list>
1949*d4514f0bSApple OSS Distributions</content>
1950*d4514f0bSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*d4514f0bSApple OSS Distributions</listitem></list>
1952*d4514f0bSApple OSS Distributions
1953*d4514f0bSApple OSS Distributions        </field_description>
1954*d4514f0bSApple OSS Distributions        <field_values>
1955*d4514f0bSApple OSS Distributions
1956*d4514f0bSApple OSS Distributions
1957*d4514f0bSApple OSS Distributions        </field_values>
1958*d4514f0bSApple OSS Distributions          <field_resets>
1959*d4514f0bSApple OSS Distributions
1960*d4514f0bSApple OSS Distributions    <field_reset>
1961*d4514f0bSApple OSS Distributions
1962*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*d4514f0bSApple OSS Distributions
1964*d4514f0bSApple OSS Distributions    </field_reset>
1965*d4514f0bSApple OSS Distributions</field_resets>
1966*d4514f0bSApple OSS Distributions      </field>
1967*d4514f0bSApple OSS Distributions        <field
1968*d4514f0bSApple OSS Distributions           id="0_19_0"
1969*d4514f0bSApple OSS Distributions           is_variable_length="False"
1970*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
1971*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
1973*d4514f0bSApple OSS Distributions           is_constant_value="False"
1974*d4514f0bSApple OSS Distributions           rwtype="RES0"
1975*d4514f0bSApple OSS Distributions        >
1976*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
1977*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
1978*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
1979*d4514f0bSApple OSS Distributions        <field_description order="before">
1980*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*d4514f0bSApple OSS Distributions        </field_description>
1982*d4514f0bSApple OSS Distributions        <field_values>
1983*d4514f0bSApple OSS Distributions        </field_values>
1984*d4514f0bSApple OSS Distributions      </field>
1985*d4514f0bSApple OSS Distributions    <text_after_fields>
1986*d4514f0bSApple OSS Distributions
1987*d4514f0bSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*d4514f0bSApple OSS Distributions<list type="unordered">
1989*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*d4514f0bSApple OSS Distributions</listitem></list>
1993*d4514f0bSApple OSS Distributions
1994*d4514f0bSApple OSS Distributions    </text_after_fields>
1995*d4514f0bSApple OSS Distributions  </fields>
1996*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
1997*d4514f0bSApple OSS Distributions
1998*d4514f0bSApple OSS Distributions
1999*d4514f0bSApple OSS Distributions
2000*d4514f0bSApple OSS Distributions
2001*d4514f0bSApple OSS Distributions
2002*d4514f0bSApple OSS Distributions
2003*d4514f0bSApple OSS Distributions
2004*d4514f0bSApple OSS Distributions
2005*d4514f0bSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*d4514f0bSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*d4514f0bSApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*d4514f0bSApple OSS Distributions    </reg_fieldset>
2009*d4514f0bSApple OSS Distributions            </partial_fieldset>
2010*d4514f0bSApple OSS Distributions            <partial_fieldset>
2011*d4514f0bSApple OSS Distributions              <fields length="25">
2012*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*d4514f0bSApple OSS Distributions    <text_before_fields>
2014*d4514f0bSApple OSS Distributions
2015*d4514f0bSApple OSS Distributions
2016*d4514f0bSApple OSS Distributions
2017*d4514f0bSApple OSS Distributions    </text_before_fields>
2018*d4514f0bSApple OSS Distributions
2019*d4514f0bSApple OSS Distributions        <field
2020*d4514f0bSApple OSS Distributions           id="0_24_0_1"
2021*d4514f0bSApple OSS Distributions           is_variable_length="False"
2022*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2023*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2025*d4514f0bSApple OSS Distributions           is_constant_value="False"
2026*d4514f0bSApple OSS Distributions           rwtype="RES0"
2027*d4514f0bSApple OSS Distributions        >
2028*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2029*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2030*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2031*d4514f0bSApple OSS Distributions        <field_description order="before">
2032*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*d4514f0bSApple OSS Distributions        </field_description>
2034*d4514f0bSApple OSS Distributions        <field_values>
2035*d4514f0bSApple OSS Distributions        </field_values>
2036*d4514f0bSApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*d4514f0bSApple OSS Distributions      </field>
2038*d4514f0bSApple OSS Distributions        <field
2039*d4514f0bSApple OSS Distributions           id="0_24_0_2"
2040*d4514f0bSApple OSS Distributions           is_variable_length="False"
2041*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2042*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2044*d4514f0bSApple OSS Distributions           is_constant_value="False"
2045*d4514f0bSApple OSS Distributions           rwtype="RES0"
2046*d4514f0bSApple OSS Distributions        >
2047*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2048*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2049*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2050*d4514f0bSApple OSS Distributions        <field_description order="before">
2051*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*d4514f0bSApple OSS Distributions        </field_description>
2053*d4514f0bSApple OSS Distributions        <field_values>
2054*d4514f0bSApple OSS Distributions        </field_values>
2055*d4514f0bSApple OSS Distributions      </field>
2056*d4514f0bSApple OSS Distributions    <text_after_fields>
2057*d4514f0bSApple OSS Distributions
2058*d4514f0bSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*d4514f0bSApple OSS Distributions<list type="unordered">
2060*d4514f0bSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*d4514f0bSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*d4514f0bSApple OSS Distributions</listitem></list>
2063*d4514f0bSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*d4514f0bSApple OSS Distributions
2065*d4514f0bSApple OSS Distributions    </text_after_fields>
2066*d4514f0bSApple OSS Distributions  </fields>
2067*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2068*d4514f0bSApple OSS Distributions
2069*d4514f0bSApple OSS Distributions
2070*d4514f0bSApple OSS Distributions
2071*d4514f0bSApple OSS Distributions
2072*d4514f0bSApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*d4514f0bSApple OSS Distributions    </reg_fieldset>
2074*d4514f0bSApple OSS Distributions            </partial_fieldset>
2075*d4514f0bSApple OSS Distributions            <partial_fieldset>
2076*d4514f0bSApple OSS Distributions              <fields length="25">
2077*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*d4514f0bSApple OSS Distributions    <text_before_fields>
2079*d4514f0bSApple OSS Distributions
2080*d4514f0bSApple OSS Distributions
2081*d4514f0bSApple OSS Distributions
2082*d4514f0bSApple OSS Distributions    </text_before_fields>
2083*d4514f0bSApple OSS Distributions
2084*d4514f0bSApple OSS Distributions        <field
2085*d4514f0bSApple OSS Distributions           id="0_24_0"
2086*d4514f0bSApple OSS Distributions           is_variable_length="False"
2087*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2088*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2090*d4514f0bSApple OSS Distributions           is_constant_value="False"
2091*d4514f0bSApple OSS Distributions           rwtype="RES0"
2092*d4514f0bSApple OSS Distributions        >
2093*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2094*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2095*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2096*d4514f0bSApple OSS Distributions        <field_description order="before">
2097*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*d4514f0bSApple OSS Distributions        </field_description>
2099*d4514f0bSApple OSS Distributions        <field_values>
2100*d4514f0bSApple OSS Distributions        </field_values>
2101*d4514f0bSApple OSS Distributions      </field>
2102*d4514f0bSApple OSS Distributions    <text_after_fields>
2103*d4514f0bSApple OSS Distributions
2104*d4514f0bSApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*d4514f0bSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*d4514f0bSApple OSS Distributions
2107*d4514f0bSApple OSS Distributions    </text_after_fields>
2108*d4514f0bSApple OSS Distributions  </fields>
2109*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2110*d4514f0bSApple OSS Distributions
2111*d4514f0bSApple OSS Distributions
2112*d4514f0bSApple OSS Distributions
2113*d4514f0bSApple OSS Distributions
2114*d4514f0bSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*d4514f0bSApple OSS Distributions    </reg_fieldset>
2116*d4514f0bSApple OSS Distributions            </partial_fieldset>
2117*d4514f0bSApple OSS Distributions            <partial_fieldset>
2118*d4514f0bSApple OSS Distributions              <fields length="25">
2119*d4514f0bSApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*d4514f0bSApple OSS Distributions    <text_before_fields>
2121*d4514f0bSApple OSS Distributions
2122*d4514f0bSApple OSS Distributions
2123*d4514f0bSApple OSS Distributions
2124*d4514f0bSApple OSS Distributions    </text_before_fields>
2125*d4514f0bSApple OSS Distributions
2126*d4514f0bSApple OSS Distributions        <field
2127*d4514f0bSApple OSS Distributions           id="0_24_16"
2128*d4514f0bSApple OSS Distributions           is_variable_length="False"
2129*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2130*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2132*d4514f0bSApple OSS Distributions           is_constant_value="False"
2133*d4514f0bSApple OSS Distributions           rwtype="RES0"
2134*d4514f0bSApple OSS Distributions        >
2135*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2136*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2137*d4514f0bSApple OSS Distributions        <field_lsb>16</field_lsb>
2138*d4514f0bSApple OSS Distributions        <field_description order="before">
2139*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*d4514f0bSApple OSS Distributions        </field_description>
2141*d4514f0bSApple OSS Distributions        <field_values>
2142*d4514f0bSApple OSS Distributions        </field_values>
2143*d4514f0bSApple OSS Distributions      </field>
2144*d4514f0bSApple OSS Distributions        <field
2145*d4514f0bSApple OSS Distributions           id="imm16_15_0"
2146*d4514f0bSApple OSS Distributions           is_variable_length="False"
2147*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2148*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2150*d4514f0bSApple OSS Distributions           is_constant_value="False"
2151*d4514f0bSApple OSS Distributions        >
2152*d4514f0bSApple OSS Distributions          <field_name>imm16</field_name>
2153*d4514f0bSApple OSS Distributions        <field_msb>15</field_msb>
2154*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2155*d4514f0bSApple OSS Distributions        <field_description order="before">
2156*d4514f0bSApple OSS Distributions
2157*d4514f0bSApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*d4514f0bSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*d4514f0bSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*d4514f0bSApple OSS Distributions<list type="unordered">
2161*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*d4514f0bSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*d4514f0bSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*d4514f0bSApple OSS Distributions</listitem></list>
2165*d4514f0bSApple OSS Distributions</content>
2166*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*d4514f0bSApple OSS Distributions</listitem></list>
2168*d4514f0bSApple OSS Distributions
2169*d4514f0bSApple OSS Distributions        </field_description>
2170*d4514f0bSApple OSS Distributions        <field_values>
2171*d4514f0bSApple OSS Distributions
2172*d4514f0bSApple OSS Distributions
2173*d4514f0bSApple OSS Distributions        </field_values>
2174*d4514f0bSApple OSS Distributions          <field_resets>
2175*d4514f0bSApple OSS Distributions
2176*d4514f0bSApple OSS Distributions    <field_reset>
2177*d4514f0bSApple OSS Distributions
2178*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*d4514f0bSApple OSS Distributions
2180*d4514f0bSApple OSS Distributions    </field_reset>
2181*d4514f0bSApple OSS Distributions</field_resets>
2182*d4514f0bSApple OSS Distributions      </field>
2183*d4514f0bSApple OSS Distributions    <text_after_fields>
2184*d4514f0bSApple OSS Distributions
2185*d4514f0bSApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*d4514f0bSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*d4514f0bSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*d4514f0bSApple OSS Distributions
2189*d4514f0bSApple OSS Distributions    </text_after_fields>
2190*d4514f0bSApple OSS Distributions  </fields>
2191*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2192*d4514f0bSApple OSS Distributions
2193*d4514f0bSApple OSS Distributions
2194*d4514f0bSApple OSS Distributions
2195*d4514f0bSApple OSS Distributions
2196*d4514f0bSApple OSS Distributions
2197*d4514f0bSApple OSS Distributions
2198*d4514f0bSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*d4514f0bSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*d4514f0bSApple OSS Distributions    </reg_fieldset>
2201*d4514f0bSApple OSS Distributions            </partial_fieldset>
2202*d4514f0bSApple OSS Distributions            <partial_fieldset>
2203*d4514f0bSApple OSS Distributions              <fields length="25">
2204*d4514f0bSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*d4514f0bSApple OSS Distributions    <text_before_fields>
2206*d4514f0bSApple OSS Distributions
2207*d4514f0bSApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*d4514f0bSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*d4514f0bSApple OSS Distributions
2210*d4514f0bSApple OSS Distributions    </text_before_fields>
2211*d4514f0bSApple OSS Distributions
2212*d4514f0bSApple OSS Distributions        <field
2213*d4514f0bSApple OSS Distributions           id="CV_24_24"
2214*d4514f0bSApple OSS Distributions           is_variable_length="False"
2215*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2216*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2218*d4514f0bSApple OSS Distributions           is_constant_value="False"
2219*d4514f0bSApple OSS Distributions        >
2220*d4514f0bSApple OSS Distributions          <field_name>CV</field_name>
2221*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2222*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
2223*d4514f0bSApple OSS Distributions        <field_description order="before">
2224*d4514f0bSApple OSS Distributions
2225*d4514f0bSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*d4514f0bSApple OSS Distributions
2227*d4514f0bSApple OSS Distributions        </field_description>
2228*d4514f0bSApple OSS Distributions        <field_values>
2229*d4514f0bSApple OSS Distributions
2230*d4514f0bSApple OSS Distributions
2231*d4514f0bSApple OSS Distributions                <field_value_instance>
2232*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
2233*d4514f0bSApple OSS Distributions        <field_value_description>
2234*d4514f0bSApple OSS Distributions  <para>The COND field is not valid.</para>
2235*d4514f0bSApple OSS Distributions</field_value_description>
2236*d4514f0bSApple OSS Distributions    </field_value_instance>
2237*d4514f0bSApple OSS Distributions                <field_value_instance>
2238*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
2239*d4514f0bSApple OSS Distributions        <field_value_description>
2240*d4514f0bSApple OSS Distributions  <para>The COND field is valid.</para>
2241*d4514f0bSApple OSS Distributions</field_value_description>
2242*d4514f0bSApple OSS Distributions    </field_value_instance>
2243*d4514f0bSApple OSS Distributions        </field_values>
2244*d4514f0bSApple OSS Distributions            <field_description order="after">
2245*d4514f0bSApple OSS Distributions
2246*d4514f0bSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*d4514f0bSApple OSS Distributions<list type="unordered">
2249*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*d4514f0bSApple OSS Distributions</listitem></list>
2252*d4514f0bSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*d4514f0bSApple OSS Distributions
2254*d4514f0bSApple OSS Distributions            </field_description>
2255*d4514f0bSApple OSS Distributions          <field_resets>
2256*d4514f0bSApple OSS Distributions
2257*d4514f0bSApple OSS Distributions    <field_reset>
2258*d4514f0bSApple OSS Distributions
2259*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*d4514f0bSApple OSS Distributions
2261*d4514f0bSApple OSS Distributions    </field_reset>
2262*d4514f0bSApple OSS Distributions</field_resets>
2263*d4514f0bSApple OSS Distributions      </field>
2264*d4514f0bSApple OSS Distributions        <field
2265*d4514f0bSApple OSS Distributions           id="COND_23_20"
2266*d4514f0bSApple OSS Distributions           is_variable_length="False"
2267*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2268*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2270*d4514f0bSApple OSS Distributions           is_constant_value="False"
2271*d4514f0bSApple OSS Distributions        >
2272*d4514f0bSApple OSS Distributions          <field_name>COND</field_name>
2273*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
2274*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
2275*d4514f0bSApple OSS Distributions        <field_description order="before">
2276*d4514f0bSApple OSS Distributions
2277*d4514f0bSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*d4514f0bSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*d4514f0bSApple OSS Distributions<list type="unordered">
2281*d4514f0bSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*d4514f0bSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*d4514f0bSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*d4514f0bSApple OSS Distributions</listitem></list>
2285*d4514f0bSApple OSS Distributions</content>
2286*d4514f0bSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*d4514f0bSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*d4514f0bSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*d4514f0bSApple OSS Distributions</listitem></list>
2290*d4514f0bSApple OSS Distributions</content>
2291*d4514f0bSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*d4514f0bSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*d4514f0bSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*d4514f0bSApple OSS Distributions</listitem></list>
2295*d4514f0bSApple OSS Distributions</content>
2296*d4514f0bSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*d4514f0bSApple OSS Distributions</listitem></list>
2298*d4514f0bSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*d4514f0bSApple OSS Distributions
2300*d4514f0bSApple OSS Distributions        </field_description>
2301*d4514f0bSApple OSS Distributions        <field_values>
2302*d4514f0bSApple OSS Distributions
2303*d4514f0bSApple OSS Distributions
2304*d4514f0bSApple OSS Distributions        </field_values>
2305*d4514f0bSApple OSS Distributions          <field_resets>
2306*d4514f0bSApple OSS Distributions
2307*d4514f0bSApple OSS Distributions    <field_reset>
2308*d4514f0bSApple OSS Distributions
2309*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*d4514f0bSApple OSS Distributions
2311*d4514f0bSApple OSS Distributions    </field_reset>
2312*d4514f0bSApple OSS Distributions</field_resets>
2313*d4514f0bSApple OSS Distributions      </field>
2314*d4514f0bSApple OSS Distributions        <field
2315*d4514f0bSApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*d4514f0bSApple OSS Distributions           is_variable_length="False"
2317*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2318*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2320*d4514f0bSApple OSS Distributions           is_constant_value="False"
2321*d4514f0bSApple OSS Distributions        >
2322*d4514f0bSApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
2324*d4514f0bSApple OSS Distributions        <field_lsb>19</field_lsb>
2325*d4514f0bSApple OSS Distributions        <field_description order="before">
2326*d4514f0bSApple OSS Distributions
2327*d4514f0bSApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*d4514f0bSApple OSS Distributions
2329*d4514f0bSApple OSS Distributions        </field_description>
2330*d4514f0bSApple OSS Distributions        <field_values>
2331*d4514f0bSApple OSS Distributions
2332*d4514f0bSApple OSS Distributions
2333*d4514f0bSApple OSS Distributions                <field_value_instance>
2334*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
2335*d4514f0bSApple OSS Distributions        <field_value_description>
2336*d4514f0bSApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*d4514f0bSApple OSS Distributions</field_value_description>
2338*d4514f0bSApple OSS Distributions    </field_value_instance>
2339*d4514f0bSApple OSS Distributions                <field_value_instance>
2340*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
2341*d4514f0bSApple OSS Distributions        <field_value_description>
2342*d4514f0bSApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*d4514f0bSApple OSS Distributions</field_value_description>
2344*d4514f0bSApple OSS Distributions    </field_value_instance>
2345*d4514f0bSApple OSS Distributions        </field_values>
2346*d4514f0bSApple OSS Distributions            <field_description order="after">
2347*d4514f0bSApple OSS Distributions
2348*d4514f0bSApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*d4514f0bSApple OSS Distributions
2350*d4514f0bSApple OSS Distributions            </field_description>
2351*d4514f0bSApple OSS Distributions          <field_resets>
2352*d4514f0bSApple OSS Distributions
2353*d4514f0bSApple OSS Distributions    <field_reset>
2354*d4514f0bSApple OSS Distributions
2355*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*d4514f0bSApple OSS Distributions
2357*d4514f0bSApple OSS Distributions    </field_reset>
2358*d4514f0bSApple OSS Distributions</field_resets>
2359*d4514f0bSApple OSS Distributions      </field>
2360*d4514f0bSApple OSS Distributions        <field
2361*d4514f0bSApple OSS Distributions           id="0_18_0"
2362*d4514f0bSApple OSS Distributions           is_variable_length="False"
2363*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2364*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2366*d4514f0bSApple OSS Distributions           is_constant_value="False"
2367*d4514f0bSApple OSS Distributions           rwtype="RES0"
2368*d4514f0bSApple OSS Distributions        >
2369*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2370*d4514f0bSApple OSS Distributions        <field_msb>18</field_msb>
2371*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2372*d4514f0bSApple OSS Distributions        <field_description order="before">
2373*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*d4514f0bSApple OSS Distributions        </field_description>
2375*d4514f0bSApple OSS Distributions        <field_values>
2376*d4514f0bSApple OSS Distributions        </field_values>
2377*d4514f0bSApple OSS Distributions      </field>
2378*d4514f0bSApple OSS Distributions    <text_after_fields>
2379*d4514f0bSApple OSS Distributions
2380*d4514f0bSApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*d4514f0bSApple OSS Distributions
2382*d4514f0bSApple OSS Distributions    </text_after_fields>
2383*d4514f0bSApple OSS Distributions  </fields>
2384*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2385*d4514f0bSApple OSS Distributions
2386*d4514f0bSApple OSS Distributions
2387*d4514f0bSApple OSS Distributions
2388*d4514f0bSApple OSS Distributions
2389*d4514f0bSApple OSS Distributions
2390*d4514f0bSApple OSS Distributions
2391*d4514f0bSApple OSS Distributions
2392*d4514f0bSApple OSS Distributions
2393*d4514f0bSApple OSS Distributions
2394*d4514f0bSApple OSS Distributions
2395*d4514f0bSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*d4514f0bSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*d4514f0bSApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*d4514f0bSApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*d4514f0bSApple OSS Distributions    </reg_fieldset>
2400*d4514f0bSApple OSS Distributions            </partial_fieldset>
2401*d4514f0bSApple OSS Distributions            <partial_fieldset>
2402*d4514f0bSApple OSS Distributions              <fields length="25">
2403*d4514f0bSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*d4514f0bSApple OSS Distributions    <text_before_fields>
2405*d4514f0bSApple OSS Distributions
2406*d4514f0bSApple OSS Distributions
2407*d4514f0bSApple OSS Distributions
2408*d4514f0bSApple OSS Distributions    </text_before_fields>
2409*d4514f0bSApple OSS Distributions
2410*d4514f0bSApple OSS Distributions        <field
2411*d4514f0bSApple OSS Distributions           id="0_24_16"
2412*d4514f0bSApple OSS Distributions           is_variable_length="False"
2413*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2414*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2416*d4514f0bSApple OSS Distributions           is_constant_value="False"
2417*d4514f0bSApple OSS Distributions           rwtype="RES0"
2418*d4514f0bSApple OSS Distributions        >
2419*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2420*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2421*d4514f0bSApple OSS Distributions        <field_lsb>16</field_lsb>
2422*d4514f0bSApple OSS Distributions        <field_description order="before">
2423*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*d4514f0bSApple OSS Distributions        </field_description>
2425*d4514f0bSApple OSS Distributions        <field_values>
2426*d4514f0bSApple OSS Distributions        </field_values>
2427*d4514f0bSApple OSS Distributions      </field>
2428*d4514f0bSApple OSS Distributions        <field
2429*d4514f0bSApple OSS Distributions           id="imm16_15_0"
2430*d4514f0bSApple OSS Distributions           is_variable_length="False"
2431*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2432*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2434*d4514f0bSApple OSS Distributions           is_constant_value="False"
2435*d4514f0bSApple OSS Distributions        >
2436*d4514f0bSApple OSS Distributions          <field_name>imm16</field_name>
2437*d4514f0bSApple OSS Distributions        <field_msb>15</field_msb>
2438*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2439*d4514f0bSApple OSS Distributions        <field_description order="before">
2440*d4514f0bSApple OSS Distributions
2441*d4514f0bSApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*d4514f0bSApple OSS Distributions
2443*d4514f0bSApple OSS Distributions        </field_description>
2444*d4514f0bSApple OSS Distributions        <field_values>
2445*d4514f0bSApple OSS Distributions
2446*d4514f0bSApple OSS Distributions
2447*d4514f0bSApple OSS Distributions        </field_values>
2448*d4514f0bSApple OSS Distributions          <field_resets>
2449*d4514f0bSApple OSS Distributions
2450*d4514f0bSApple OSS Distributions    <field_reset>
2451*d4514f0bSApple OSS Distributions
2452*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*d4514f0bSApple OSS Distributions
2454*d4514f0bSApple OSS Distributions    </field_reset>
2455*d4514f0bSApple OSS Distributions</field_resets>
2456*d4514f0bSApple OSS Distributions      </field>
2457*d4514f0bSApple OSS Distributions    <text_after_fields>
2458*d4514f0bSApple OSS Distributions
2459*d4514f0bSApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*d4514f0bSApple OSS Distributions<list type="unordered">
2461*d4514f0bSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*d4514f0bSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*d4514f0bSApple OSS Distributions</listitem></list>
2464*d4514f0bSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*d4514f0bSApple OSS Distributions
2466*d4514f0bSApple OSS Distributions    </text_after_fields>
2467*d4514f0bSApple OSS Distributions  </fields>
2468*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2469*d4514f0bSApple OSS Distributions
2470*d4514f0bSApple OSS Distributions
2471*d4514f0bSApple OSS Distributions
2472*d4514f0bSApple OSS Distributions
2473*d4514f0bSApple OSS Distributions
2474*d4514f0bSApple OSS Distributions
2475*d4514f0bSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*d4514f0bSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*d4514f0bSApple OSS Distributions    </reg_fieldset>
2478*d4514f0bSApple OSS Distributions            </partial_fieldset>
2479*d4514f0bSApple OSS Distributions            <partial_fieldset>
2480*d4514f0bSApple OSS Distributions              <fields length="25">
2481*d4514f0bSApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*d4514f0bSApple OSS Distributions    <text_before_fields>
2483*d4514f0bSApple OSS Distributions
2484*d4514f0bSApple OSS Distributions
2485*d4514f0bSApple OSS Distributions
2486*d4514f0bSApple OSS Distributions    </text_before_fields>
2487*d4514f0bSApple OSS Distributions
2488*d4514f0bSApple OSS Distributions        <field
2489*d4514f0bSApple OSS Distributions           id="0_24_22"
2490*d4514f0bSApple OSS Distributions           is_variable_length="False"
2491*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2492*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2494*d4514f0bSApple OSS Distributions           is_constant_value="False"
2495*d4514f0bSApple OSS Distributions           rwtype="RES0"
2496*d4514f0bSApple OSS Distributions        >
2497*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2498*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2499*d4514f0bSApple OSS Distributions        <field_lsb>22</field_lsb>
2500*d4514f0bSApple OSS Distributions        <field_description order="before">
2501*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*d4514f0bSApple OSS Distributions        </field_description>
2503*d4514f0bSApple OSS Distributions        <field_values>
2504*d4514f0bSApple OSS Distributions        </field_values>
2505*d4514f0bSApple OSS Distributions      </field>
2506*d4514f0bSApple OSS Distributions        <field
2507*d4514f0bSApple OSS Distributions           id="Op0_21_20"
2508*d4514f0bSApple OSS Distributions           is_variable_length="False"
2509*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2510*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2512*d4514f0bSApple OSS Distributions           is_constant_value="False"
2513*d4514f0bSApple OSS Distributions        >
2514*d4514f0bSApple OSS Distributions          <field_name>Op0</field_name>
2515*d4514f0bSApple OSS Distributions        <field_msb>21</field_msb>
2516*d4514f0bSApple OSS Distributions        <field_lsb>20</field_lsb>
2517*d4514f0bSApple OSS Distributions        <field_description order="before">
2518*d4514f0bSApple OSS Distributions
2519*d4514f0bSApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*d4514f0bSApple OSS Distributions
2521*d4514f0bSApple OSS Distributions        </field_description>
2522*d4514f0bSApple OSS Distributions        <field_values>
2523*d4514f0bSApple OSS Distributions
2524*d4514f0bSApple OSS Distributions
2525*d4514f0bSApple OSS Distributions        </field_values>
2526*d4514f0bSApple OSS Distributions          <field_resets>
2527*d4514f0bSApple OSS Distributions
2528*d4514f0bSApple OSS Distributions    <field_reset>
2529*d4514f0bSApple OSS Distributions
2530*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*d4514f0bSApple OSS Distributions
2532*d4514f0bSApple OSS Distributions    </field_reset>
2533*d4514f0bSApple OSS Distributions</field_resets>
2534*d4514f0bSApple OSS Distributions      </field>
2535*d4514f0bSApple OSS Distributions        <field
2536*d4514f0bSApple OSS Distributions           id="Op2_19_17"
2537*d4514f0bSApple OSS Distributions           is_variable_length="False"
2538*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2539*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2541*d4514f0bSApple OSS Distributions           is_constant_value="False"
2542*d4514f0bSApple OSS Distributions        >
2543*d4514f0bSApple OSS Distributions          <field_name>Op2</field_name>
2544*d4514f0bSApple OSS Distributions        <field_msb>19</field_msb>
2545*d4514f0bSApple OSS Distributions        <field_lsb>17</field_lsb>
2546*d4514f0bSApple OSS Distributions        <field_description order="before">
2547*d4514f0bSApple OSS Distributions
2548*d4514f0bSApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*d4514f0bSApple OSS Distributions
2550*d4514f0bSApple OSS Distributions        </field_description>
2551*d4514f0bSApple OSS Distributions        <field_values>
2552*d4514f0bSApple OSS Distributions
2553*d4514f0bSApple OSS Distributions
2554*d4514f0bSApple OSS Distributions        </field_values>
2555*d4514f0bSApple OSS Distributions          <field_resets>
2556*d4514f0bSApple OSS Distributions
2557*d4514f0bSApple OSS Distributions    <field_reset>
2558*d4514f0bSApple OSS Distributions
2559*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*d4514f0bSApple OSS Distributions
2561*d4514f0bSApple OSS Distributions    </field_reset>
2562*d4514f0bSApple OSS Distributions</field_resets>
2563*d4514f0bSApple OSS Distributions      </field>
2564*d4514f0bSApple OSS Distributions        <field
2565*d4514f0bSApple OSS Distributions           id="Op1_16_14"
2566*d4514f0bSApple OSS Distributions           is_variable_length="False"
2567*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2568*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2570*d4514f0bSApple OSS Distributions           is_constant_value="False"
2571*d4514f0bSApple OSS Distributions        >
2572*d4514f0bSApple OSS Distributions          <field_name>Op1</field_name>
2573*d4514f0bSApple OSS Distributions        <field_msb>16</field_msb>
2574*d4514f0bSApple OSS Distributions        <field_lsb>14</field_lsb>
2575*d4514f0bSApple OSS Distributions        <field_description order="before">
2576*d4514f0bSApple OSS Distributions
2577*d4514f0bSApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*d4514f0bSApple OSS Distributions
2579*d4514f0bSApple OSS Distributions        </field_description>
2580*d4514f0bSApple OSS Distributions        <field_values>
2581*d4514f0bSApple OSS Distributions
2582*d4514f0bSApple OSS Distributions
2583*d4514f0bSApple OSS Distributions        </field_values>
2584*d4514f0bSApple OSS Distributions          <field_resets>
2585*d4514f0bSApple OSS Distributions
2586*d4514f0bSApple OSS Distributions    <field_reset>
2587*d4514f0bSApple OSS Distributions
2588*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*d4514f0bSApple OSS Distributions
2590*d4514f0bSApple OSS Distributions    </field_reset>
2591*d4514f0bSApple OSS Distributions</field_resets>
2592*d4514f0bSApple OSS Distributions      </field>
2593*d4514f0bSApple OSS Distributions        <field
2594*d4514f0bSApple OSS Distributions           id="CRn_13_10"
2595*d4514f0bSApple OSS Distributions           is_variable_length="False"
2596*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2597*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2599*d4514f0bSApple OSS Distributions           is_constant_value="False"
2600*d4514f0bSApple OSS Distributions        >
2601*d4514f0bSApple OSS Distributions          <field_name>CRn</field_name>
2602*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
2603*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
2604*d4514f0bSApple OSS Distributions        <field_description order="before">
2605*d4514f0bSApple OSS Distributions
2606*d4514f0bSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*d4514f0bSApple OSS Distributions
2608*d4514f0bSApple OSS Distributions        </field_description>
2609*d4514f0bSApple OSS Distributions        <field_values>
2610*d4514f0bSApple OSS Distributions
2611*d4514f0bSApple OSS Distributions
2612*d4514f0bSApple OSS Distributions        </field_values>
2613*d4514f0bSApple OSS Distributions          <field_resets>
2614*d4514f0bSApple OSS Distributions
2615*d4514f0bSApple OSS Distributions    <field_reset>
2616*d4514f0bSApple OSS Distributions
2617*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*d4514f0bSApple OSS Distributions
2619*d4514f0bSApple OSS Distributions    </field_reset>
2620*d4514f0bSApple OSS Distributions</field_resets>
2621*d4514f0bSApple OSS Distributions      </field>
2622*d4514f0bSApple OSS Distributions        <field
2623*d4514f0bSApple OSS Distributions           id="Rt_9_5"
2624*d4514f0bSApple OSS Distributions           is_variable_length="False"
2625*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2626*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2628*d4514f0bSApple OSS Distributions           is_constant_value="False"
2629*d4514f0bSApple OSS Distributions        >
2630*d4514f0bSApple OSS Distributions          <field_name>Rt</field_name>
2631*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
2632*d4514f0bSApple OSS Distributions        <field_lsb>5</field_lsb>
2633*d4514f0bSApple OSS Distributions        <field_description order="before">
2634*d4514f0bSApple OSS Distributions
2635*d4514f0bSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*d4514f0bSApple OSS Distributions
2637*d4514f0bSApple OSS Distributions        </field_description>
2638*d4514f0bSApple OSS Distributions        <field_values>
2639*d4514f0bSApple OSS Distributions
2640*d4514f0bSApple OSS Distributions
2641*d4514f0bSApple OSS Distributions        </field_values>
2642*d4514f0bSApple OSS Distributions          <field_resets>
2643*d4514f0bSApple OSS Distributions
2644*d4514f0bSApple OSS Distributions    <field_reset>
2645*d4514f0bSApple OSS Distributions
2646*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*d4514f0bSApple OSS Distributions
2648*d4514f0bSApple OSS Distributions    </field_reset>
2649*d4514f0bSApple OSS Distributions</field_resets>
2650*d4514f0bSApple OSS Distributions      </field>
2651*d4514f0bSApple OSS Distributions        <field
2652*d4514f0bSApple OSS Distributions           id="CRm_4_1"
2653*d4514f0bSApple OSS Distributions           is_variable_length="False"
2654*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2655*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2657*d4514f0bSApple OSS Distributions           is_constant_value="False"
2658*d4514f0bSApple OSS Distributions        >
2659*d4514f0bSApple OSS Distributions          <field_name>CRm</field_name>
2660*d4514f0bSApple OSS Distributions        <field_msb>4</field_msb>
2661*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
2662*d4514f0bSApple OSS Distributions        <field_description order="before">
2663*d4514f0bSApple OSS Distributions
2664*d4514f0bSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*d4514f0bSApple OSS Distributions
2666*d4514f0bSApple OSS Distributions        </field_description>
2667*d4514f0bSApple OSS Distributions        <field_values>
2668*d4514f0bSApple OSS Distributions
2669*d4514f0bSApple OSS Distributions
2670*d4514f0bSApple OSS Distributions        </field_values>
2671*d4514f0bSApple OSS Distributions          <field_resets>
2672*d4514f0bSApple OSS Distributions
2673*d4514f0bSApple OSS Distributions    <field_reset>
2674*d4514f0bSApple OSS Distributions
2675*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*d4514f0bSApple OSS Distributions
2677*d4514f0bSApple OSS Distributions    </field_reset>
2678*d4514f0bSApple OSS Distributions</field_resets>
2679*d4514f0bSApple OSS Distributions      </field>
2680*d4514f0bSApple OSS Distributions        <field
2681*d4514f0bSApple OSS Distributions           id="Direction_0_0"
2682*d4514f0bSApple OSS Distributions           is_variable_length="False"
2683*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2684*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2686*d4514f0bSApple OSS Distributions           is_constant_value="False"
2687*d4514f0bSApple OSS Distributions        >
2688*d4514f0bSApple OSS Distributions          <field_name>Direction</field_name>
2689*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
2690*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2691*d4514f0bSApple OSS Distributions        <field_description order="before">
2692*d4514f0bSApple OSS Distributions
2693*d4514f0bSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*d4514f0bSApple OSS Distributions
2695*d4514f0bSApple OSS Distributions        </field_description>
2696*d4514f0bSApple OSS Distributions        <field_values>
2697*d4514f0bSApple OSS Distributions
2698*d4514f0bSApple OSS Distributions
2699*d4514f0bSApple OSS Distributions                <field_value_instance>
2700*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
2701*d4514f0bSApple OSS Distributions        <field_value_description>
2702*d4514f0bSApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*d4514f0bSApple OSS Distributions</field_value_description>
2704*d4514f0bSApple OSS Distributions    </field_value_instance>
2705*d4514f0bSApple OSS Distributions                <field_value_instance>
2706*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
2707*d4514f0bSApple OSS Distributions        <field_value_description>
2708*d4514f0bSApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*d4514f0bSApple OSS Distributions</field_value_description>
2710*d4514f0bSApple OSS Distributions    </field_value_instance>
2711*d4514f0bSApple OSS Distributions        </field_values>
2712*d4514f0bSApple OSS Distributions          <field_resets>
2713*d4514f0bSApple OSS Distributions
2714*d4514f0bSApple OSS Distributions    <field_reset>
2715*d4514f0bSApple OSS Distributions
2716*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*d4514f0bSApple OSS Distributions
2718*d4514f0bSApple OSS Distributions    </field_reset>
2719*d4514f0bSApple OSS Distributions</field_resets>
2720*d4514f0bSApple OSS Distributions      </field>
2721*d4514f0bSApple OSS Distributions    <text_after_fields>
2722*d4514f0bSApple OSS Distributions
2723*d4514f0bSApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*d4514f0bSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*d4514f0bSApple OSS Distributions<list type="unordered">
2726*d4514f0bSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*d4514f0bSApple OSS Distributions</listitem></list>
2737*d4514f0bSApple OSS Distributions</content>
2738*d4514f0bSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*d4514f0bSApple OSS Distributions</listitem></list>
2759*d4514f0bSApple OSS Distributions</content>
2760*d4514f0bSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*d4514f0bSApple OSS Distributions</listitem></list>
2769*d4514f0bSApple OSS Distributions</content>
2770*d4514f0bSApple OSS Distributions</listitem></list>
2771*d4514f0bSApple OSS Distributions
2772*d4514f0bSApple OSS Distributions    </text_after_fields>
2773*d4514f0bSApple OSS Distributions  </fields>
2774*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2775*d4514f0bSApple OSS Distributions
2776*d4514f0bSApple OSS Distributions
2777*d4514f0bSApple OSS Distributions
2778*d4514f0bSApple OSS Distributions
2779*d4514f0bSApple OSS Distributions
2780*d4514f0bSApple OSS Distributions
2781*d4514f0bSApple OSS Distributions
2782*d4514f0bSApple OSS Distributions
2783*d4514f0bSApple OSS Distributions
2784*d4514f0bSApple OSS Distributions
2785*d4514f0bSApple OSS Distributions
2786*d4514f0bSApple OSS Distributions
2787*d4514f0bSApple OSS Distributions
2788*d4514f0bSApple OSS Distributions
2789*d4514f0bSApple OSS Distributions
2790*d4514f0bSApple OSS Distributions
2791*d4514f0bSApple OSS Distributions
2792*d4514f0bSApple OSS Distributions
2793*d4514f0bSApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*d4514f0bSApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*d4514f0bSApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*d4514f0bSApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*d4514f0bSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*d4514f0bSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*d4514f0bSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*d4514f0bSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*d4514f0bSApple OSS Distributions    </reg_fieldset>
2802*d4514f0bSApple OSS Distributions            </partial_fieldset>
2803*d4514f0bSApple OSS Distributions            <partial_fieldset>
2804*d4514f0bSApple OSS Distributions              <fields length="25">
2805*d4514f0bSApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*d4514f0bSApple OSS Distributions    <text_before_fields>
2807*d4514f0bSApple OSS Distributions
2808*d4514f0bSApple OSS Distributions
2809*d4514f0bSApple OSS Distributions
2810*d4514f0bSApple OSS Distributions    </text_before_fields>
2811*d4514f0bSApple OSS Distributions
2812*d4514f0bSApple OSS Distributions        <field
2813*d4514f0bSApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*d4514f0bSApple OSS Distributions           is_variable_length="False"
2815*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2816*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2818*d4514f0bSApple OSS Distributions           is_constant_value="False"
2819*d4514f0bSApple OSS Distributions        >
2820*d4514f0bSApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2822*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
2823*d4514f0bSApple OSS Distributions        <field_description order="before">
2824*d4514f0bSApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*d4514f0bSApple OSS Distributions
2826*d4514f0bSApple OSS Distributions
2827*d4514f0bSApple OSS Distributions
2828*d4514f0bSApple OSS Distributions        </field_description>
2829*d4514f0bSApple OSS Distributions        <field_values>
2830*d4514f0bSApple OSS Distributions
2831*d4514f0bSApple OSS Distributions               <field_value_name>I</field_value_name>
2832*d4514f0bSApple OSS Distributions        </field_values>
2833*d4514f0bSApple OSS Distributions          <field_resets>
2834*d4514f0bSApple OSS Distributions
2835*d4514f0bSApple OSS Distributions    <field_reset>
2836*d4514f0bSApple OSS Distributions
2837*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*d4514f0bSApple OSS Distributions
2839*d4514f0bSApple OSS Distributions    </field_reset>
2840*d4514f0bSApple OSS Distributions</field_resets>
2841*d4514f0bSApple OSS Distributions      </field>
2842*d4514f0bSApple OSS Distributions    <text_after_fields>
2843*d4514f0bSApple OSS Distributions
2844*d4514f0bSApple OSS Distributions
2845*d4514f0bSApple OSS Distributions
2846*d4514f0bSApple OSS Distributions    </text_after_fields>
2847*d4514f0bSApple OSS Distributions  </fields>
2848*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
2849*d4514f0bSApple OSS Distributions
2850*d4514f0bSApple OSS Distributions
2851*d4514f0bSApple OSS Distributions
2852*d4514f0bSApple OSS Distributions
2853*d4514f0bSApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*d4514f0bSApple OSS Distributions    </reg_fieldset>
2855*d4514f0bSApple OSS Distributions            </partial_fieldset>
2856*d4514f0bSApple OSS Distributions            <partial_fieldset>
2857*d4514f0bSApple OSS Distributions              <fields length="25">
2858*d4514f0bSApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*d4514f0bSApple OSS Distributions    <text_before_fields>
2860*d4514f0bSApple OSS Distributions
2861*d4514f0bSApple OSS Distributions
2862*d4514f0bSApple OSS Distributions
2863*d4514f0bSApple OSS Distributions    </text_before_fields>
2864*d4514f0bSApple OSS Distributions
2865*d4514f0bSApple OSS Distributions        <field
2866*d4514f0bSApple OSS Distributions           id="0_24_13"
2867*d4514f0bSApple OSS Distributions           is_variable_length="False"
2868*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2869*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2871*d4514f0bSApple OSS Distributions           is_constant_value="False"
2872*d4514f0bSApple OSS Distributions           rwtype="RES0"
2873*d4514f0bSApple OSS Distributions        >
2874*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
2875*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
2876*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
2877*d4514f0bSApple OSS Distributions        <field_description order="before">
2878*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*d4514f0bSApple OSS Distributions        </field_description>
2880*d4514f0bSApple OSS Distributions        <field_values>
2881*d4514f0bSApple OSS Distributions        </field_values>
2882*d4514f0bSApple OSS Distributions      </field>
2883*d4514f0bSApple OSS Distributions        <field
2884*d4514f0bSApple OSS Distributions           id="SET_12_11"
2885*d4514f0bSApple OSS Distributions           is_variable_length="False"
2886*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2887*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2889*d4514f0bSApple OSS Distributions           is_constant_value="False"
2890*d4514f0bSApple OSS Distributions        >
2891*d4514f0bSApple OSS Distributions          <field_name>SET</field_name>
2892*d4514f0bSApple OSS Distributions        <field_msb>12</field_msb>
2893*d4514f0bSApple OSS Distributions        <field_lsb>11</field_lsb>
2894*d4514f0bSApple OSS Distributions        <field_description order="before">
2895*d4514f0bSApple OSS Distributions
2896*d4514f0bSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*d4514f0bSApple OSS Distributions
2898*d4514f0bSApple OSS Distributions        </field_description>
2899*d4514f0bSApple OSS Distributions        <field_values>
2900*d4514f0bSApple OSS Distributions
2901*d4514f0bSApple OSS Distributions
2902*d4514f0bSApple OSS Distributions                <field_value_instance>
2903*d4514f0bSApple OSS Distributions            <field_value>0b00</field_value>
2904*d4514f0bSApple OSS Distributions        <field_value_description>
2905*d4514f0bSApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*d4514f0bSApple OSS Distributions</field_value_description>
2907*d4514f0bSApple OSS Distributions    </field_value_instance>
2908*d4514f0bSApple OSS Distributions                <field_value_instance>
2909*d4514f0bSApple OSS Distributions            <field_value>0b10</field_value>
2910*d4514f0bSApple OSS Distributions        <field_value_description>
2911*d4514f0bSApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*d4514f0bSApple OSS Distributions</field_value_description>
2913*d4514f0bSApple OSS Distributions    </field_value_instance>
2914*d4514f0bSApple OSS Distributions                <field_value_instance>
2915*d4514f0bSApple OSS Distributions            <field_value>0b11</field_value>
2916*d4514f0bSApple OSS Distributions        <field_value_description>
2917*d4514f0bSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*d4514f0bSApple OSS Distributions</field_value_description>
2919*d4514f0bSApple OSS Distributions    </field_value_instance>
2920*d4514f0bSApple OSS Distributions        </field_values>
2921*d4514f0bSApple OSS Distributions            <field_description order="after">
2922*d4514f0bSApple OSS Distributions
2923*d4514f0bSApple OSS Distributions  <para>All other values are reserved.</para>
2924*d4514f0bSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*d4514f0bSApple OSS Distributions<list type="unordered">
2926*d4514f0bSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*d4514f0bSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*d4514f0bSApple OSS Distributions</listitem></list>
2929*d4514f0bSApple OSS Distributions
2930*d4514f0bSApple OSS Distributions            </field_description>
2931*d4514f0bSApple OSS Distributions          <field_resets>
2932*d4514f0bSApple OSS Distributions
2933*d4514f0bSApple OSS Distributions    <field_reset>
2934*d4514f0bSApple OSS Distributions
2935*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*d4514f0bSApple OSS Distributions
2937*d4514f0bSApple OSS Distributions    </field_reset>
2938*d4514f0bSApple OSS Distributions</field_resets>
2939*d4514f0bSApple OSS Distributions      </field>
2940*d4514f0bSApple OSS Distributions        <field
2941*d4514f0bSApple OSS Distributions           id="FnV_10_10"
2942*d4514f0bSApple OSS Distributions           is_variable_length="False"
2943*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2944*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2946*d4514f0bSApple OSS Distributions           is_constant_value="False"
2947*d4514f0bSApple OSS Distributions        >
2948*d4514f0bSApple OSS Distributions          <field_name>FnV</field_name>
2949*d4514f0bSApple OSS Distributions        <field_msb>10</field_msb>
2950*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
2951*d4514f0bSApple OSS Distributions        <field_description order="before">
2952*d4514f0bSApple OSS Distributions
2953*d4514f0bSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*d4514f0bSApple OSS Distributions
2955*d4514f0bSApple OSS Distributions        </field_description>
2956*d4514f0bSApple OSS Distributions        <field_values>
2957*d4514f0bSApple OSS Distributions
2958*d4514f0bSApple OSS Distributions
2959*d4514f0bSApple OSS Distributions                <field_value_instance>
2960*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
2961*d4514f0bSApple OSS Distributions        <field_value_description>
2962*d4514f0bSApple OSS Distributions  <para>FAR is valid.</para>
2963*d4514f0bSApple OSS Distributions</field_value_description>
2964*d4514f0bSApple OSS Distributions    </field_value_instance>
2965*d4514f0bSApple OSS Distributions                <field_value_instance>
2966*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
2967*d4514f0bSApple OSS Distributions        <field_value_description>
2968*d4514f0bSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*d4514f0bSApple OSS Distributions</field_value_description>
2970*d4514f0bSApple OSS Distributions    </field_value_instance>
2971*d4514f0bSApple OSS Distributions        </field_values>
2972*d4514f0bSApple OSS Distributions            <field_description order="after">
2973*d4514f0bSApple OSS Distributions
2974*d4514f0bSApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*d4514f0bSApple OSS Distributions
2976*d4514f0bSApple OSS Distributions            </field_description>
2977*d4514f0bSApple OSS Distributions          <field_resets>
2978*d4514f0bSApple OSS Distributions
2979*d4514f0bSApple OSS Distributions    <field_reset>
2980*d4514f0bSApple OSS Distributions
2981*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*d4514f0bSApple OSS Distributions
2983*d4514f0bSApple OSS Distributions    </field_reset>
2984*d4514f0bSApple OSS Distributions</field_resets>
2985*d4514f0bSApple OSS Distributions      </field>
2986*d4514f0bSApple OSS Distributions        <field
2987*d4514f0bSApple OSS Distributions           id="EA_9_9"
2988*d4514f0bSApple OSS Distributions           is_variable_length="False"
2989*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
2990*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
2992*d4514f0bSApple OSS Distributions           is_constant_value="False"
2993*d4514f0bSApple OSS Distributions        >
2994*d4514f0bSApple OSS Distributions          <field_name>EA</field_name>
2995*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
2996*d4514f0bSApple OSS Distributions        <field_lsb>9</field_lsb>
2997*d4514f0bSApple OSS Distributions        <field_description order="before">
2998*d4514f0bSApple OSS Distributions
2999*d4514f0bSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*d4514f0bSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*d4514f0bSApple OSS Distributions
3002*d4514f0bSApple OSS Distributions        </field_description>
3003*d4514f0bSApple OSS Distributions        <field_values>
3004*d4514f0bSApple OSS Distributions
3005*d4514f0bSApple OSS Distributions
3006*d4514f0bSApple OSS Distributions        </field_values>
3007*d4514f0bSApple OSS Distributions          <field_resets>
3008*d4514f0bSApple OSS Distributions
3009*d4514f0bSApple OSS Distributions    <field_reset>
3010*d4514f0bSApple OSS Distributions
3011*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*d4514f0bSApple OSS Distributions
3013*d4514f0bSApple OSS Distributions    </field_reset>
3014*d4514f0bSApple OSS Distributions</field_resets>
3015*d4514f0bSApple OSS Distributions      </field>
3016*d4514f0bSApple OSS Distributions        <field
3017*d4514f0bSApple OSS Distributions           id="0_8_8"
3018*d4514f0bSApple OSS Distributions           is_variable_length="False"
3019*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3020*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3022*d4514f0bSApple OSS Distributions           is_constant_value="False"
3023*d4514f0bSApple OSS Distributions           rwtype="RES0"
3024*d4514f0bSApple OSS Distributions        >
3025*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
3026*d4514f0bSApple OSS Distributions        <field_msb>8</field_msb>
3027*d4514f0bSApple OSS Distributions        <field_lsb>8</field_lsb>
3028*d4514f0bSApple OSS Distributions        <field_description order="before">
3029*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*d4514f0bSApple OSS Distributions        </field_description>
3031*d4514f0bSApple OSS Distributions        <field_values>
3032*d4514f0bSApple OSS Distributions        </field_values>
3033*d4514f0bSApple OSS Distributions      </field>
3034*d4514f0bSApple OSS Distributions        <field
3035*d4514f0bSApple OSS Distributions           id="S1PTW_7_7"
3036*d4514f0bSApple OSS Distributions           is_variable_length="False"
3037*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3038*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3040*d4514f0bSApple OSS Distributions           is_constant_value="False"
3041*d4514f0bSApple OSS Distributions        >
3042*d4514f0bSApple OSS Distributions          <field_name>S1PTW</field_name>
3043*d4514f0bSApple OSS Distributions        <field_msb>7</field_msb>
3044*d4514f0bSApple OSS Distributions        <field_lsb>7</field_lsb>
3045*d4514f0bSApple OSS Distributions        <field_description order="before">
3046*d4514f0bSApple OSS Distributions
3047*d4514f0bSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*d4514f0bSApple OSS Distributions
3049*d4514f0bSApple OSS Distributions        </field_description>
3050*d4514f0bSApple OSS Distributions        <field_values>
3051*d4514f0bSApple OSS Distributions
3052*d4514f0bSApple OSS Distributions
3053*d4514f0bSApple OSS Distributions                <field_value_instance>
3054*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3055*d4514f0bSApple OSS Distributions        <field_value_description>
3056*d4514f0bSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*d4514f0bSApple OSS Distributions</field_value_description>
3058*d4514f0bSApple OSS Distributions    </field_value_instance>
3059*d4514f0bSApple OSS Distributions                <field_value_instance>
3060*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3061*d4514f0bSApple OSS Distributions        <field_value_description>
3062*d4514f0bSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*d4514f0bSApple OSS Distributions</field_value_description>
3064*d4514f0bSApple OSS Distributions    </field_value_instance>
3065*d4514f0bSApple OSS Distributions        </field_values>
3066*d4514f0bSApple OSS Distributions            <field_description order="after">
3067*d4514f0bSApple OSS Distributions
3068*d4514f0bSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*d4514f0bSApple OSS Distributions
3070*d4514f0bSApple OSS Distributions            </field_description>
3071*d4514f0bSApple OSS Distributions          <field_resets>
3072*d4514f0bSApple OSS Distributions
3073*d4514f0bSApple OSS Distributions    <field_reset>
3074*d4514f0bSApple OSS Distributions
3075*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*d4514f0bSApple OSS Distributions
3077*d4514f0bSApple OSS Distributions    </field_reset>
3078*d4514f0bSApple OSS Distributions</field_resets>
3079*d4514f0bSApple OSS Distributions      </field>
3080*d4514f0bSApple OSS Distributions        <field
3081*d4514f0bSApple OSS Distributions           id="0_6_6"
3082*d4514f0bSApple OSS Distributions           is_variable_length="False"
3083*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3084*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3086*d4514f0bSApple OSS Distributions           is_constant_value="False"
3087*d4514f0bSApple OSS Distributions           rwtype="RES0"
3088*d4514f0bSApple OSS Distributions        >
3089*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
3090*d4514f0bSApple OSS Distributions        <field_msb>6</field_msb>
3091*d4514f0bSApple OSS Distributions        <field_lsb>6</field_lsb>
3092*d4514f0bSApple OSS Distributions        <field_description order="before">
3093*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*d4514f0bSApple OSS Distributions        </field_description>
3095*d4514f0bSApple OSS Distributions        <field_values>
3096*d4514f0bSApple OSS Distributions        </field_values>
3097*d4514f0bSApple OSS Distributions      </field>
3098*d4514f0bSApple OSS Distributions        <field
3099*d4514f0bSApple OSS Distributions           id="IFSC_5_0"
3100*d4514f0bSApple OSS Distributions           is_variable_length="False"
3101*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3102*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3104*d4514f0bSApple OSS Distributions           is_constant_value="False"
3105*d4514f0bSApple OSS Distributions        >
3106*d4514f0bSApple OSS Distributions          <field_name>IFSC</field_name>
3107*d4514f0bSApple OSS Distributions        <field_msb>5</field_msb>
3108*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
3109*d4514f0bSApple OSS Distributions        <field_description order="before">
3110*d4514f0bSApple OSS Distributions
3111*d4514f0bSApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*d4514f0bSApple OSS Distributions
3113*d4514f0bSApple OSS Distributions        </field_description>
3114*d4514f0bSApple OSS Distributions        <field_values>
3115*d4514f0bSApple OSS Distributions
3116*d4514f0bSApple OSS Distributions
3117*d4514f0bSApple OSS Distributions                <field_value_instance>
3118*d4514f0bSApple OSS Distributions            <field_value>0b000000</field_value>
3119*d4514f0bSApple OSS Distributions        <field_value_description>
3120*d4514f0bSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*d4514f0bSApple OSS Distributions</field_value_description>
3122*d4514f0bSApple OSS Distributions    </field_value_instance>
3123*d4514f0bSApple OSS Distributions                <field_value_instance>
3124*d4514f0bSApple OSS Distributions            <field_value>0b000001</field_value>
3125*d4514f0bSApple OSS Distributions        <field_value_description>
3126*d4514f0bSApple OSS Distributions  <para>Address size fault, level 1</para>
3127*d4514f0bSApple OSS Distributions</field_value_description>
3128*d4514f0bSApple OSS Distributions    </field_value_instance>
3129*d4514f0bSApple OSS Distributions                <field_value_instance>
3130*d4514f0bSApple OSS Distributions            <field_value>0b000010</field_value>
3131*d4514f0bSApple OSS Distributions        <field_value_description>
3132*d4514f0bSApple OSS Distributions  <para>Address size fault, level 2</para>
3133*d4514f0bSApple OSS Distributions</field_value_description>
3134*d4514f0bSApple OSS Distributions    </field_value_instance>
3135*d4514f0bSApple OSS Distributions                <field_value_instance>
3136*d4514f0bSApple OSS Distributions            <field_value>0b000011</field_value>
3137*d4514f0bSApple OSS Distributions        <field_value_description>
3138*d4514f0bSApple OSS Distributions  <para>Address size fault, level 3</para>
3139*d4514f0bSApple OSS Distributions</field_value_description>
3140*d4514f0bSApple OSS Distributions    </field_value_instance>
3141*d4514f0bSApple OSS Distributions                <field_value_instance>
3142*d4514f0bSApple OSS Distributions            <field_value>0b000100</field_value>
3143*d4514f0bSApple OSS Distributions        <field_value_description>
3144*d4514f0bSApple OSS Distributions  <para>Translation fault, level 0</para>
3145*d4514f0bSApple OSS Distributions</field_value_description>
3146*d4514f0bSApple OSS Distributions    </field_value_instance>
3147*d4514f0bSApple OSS Distributions                <field_value_instance>
3148*d4514f0bSApple OSS Distributions            <field_value>0b000101</field_value>
3149*d4514f0bSApple OSS Distributions        <field_value_description>
3150*d4514f0bSApple OSS Distributions  <para>Translation fault, level 1</para>
3151*d4514f0bSApple OSS Distributions</field_value_description>
3152*d4514f0bSApple OSS Distributions    </field_value_instance>
3153*d4514f0bSApple OSS Distributions                <field_value_instance>
3154*d4514f0bSApple OSS Distributions            <field_value>0b000110</field_value>
3155*d4514f0bSApple OSS Distributions        <field_value_description>
3156*d4514f0bSApple OSS Distributions  <para>Translation fault, level 2</para>
3157*d4514f0bSApple OSS Distributions</field_value_description>
3158*d4514f0bSApple OSS Distributions    </field_value_instance>
3159*d4514f0bSApple OSS Distributions                <field_value_instance>
3160*d4514f0bSApple OSS Distributions            <field_value>0b000111</field_value>
3161*d4514f0bSApple OSS Distributions        <field_value_description>
3162*d4514f0bSApple OSS Distributions  <para>Translation fault, level 3</para>
3163*d4514f0bSApple OSS Distributions</field_value_description>
3164*d4514f0bSApple OSS Distributions    </field_value_instance>
3165*d4514f0bSApple OSS Distributions                <field_value_instance>
3166*d4514f0bSApple OSS Distributions            <field_value>0b001001</field_value>
3167*d4514f0bSApple OSS Distributions        <field_value_description>
3168*d4514f0bSApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*d4514f0bSApple OSS Distributions</field_value_description>
3170*d4514f0bSApple OSS Distributions    </field_value_instance>
3171*d4514f0bSApple OSS Distributions                <field_value_instance>
3172*d4514f0bSApple OSS Distributions            <field_value>0b001010</field_value>
3173*d4514f0bSApple OSS Distributions        <field_value_description>
3174*d4514f0bSApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*d4514f0bSApple OSS Distributions</field_value_description>
3176*d4514f0bSApple OSS Distributions    </field_value_instance>
3177*d4514f0bSApple OSS Distributions                <field_value_instance>
3178*d4514f0bSApple OSS Distributions            <field_value>0b001011</field_value>
3179*d4514f0bSApple OSS Distributions        <field_value_description>
3180*d4514f0bSApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*d4514f0bSApple OSS Distributions</field_value_description>
3182*d4514f0bSApple OSS Distributions    </field_value_instance>
3183*d4514f0bSApple OSS Distributions                <field_value_instance>
3184*d4514f0bSApple OSS Distributions            <field_value>0b001101</field_value>
3185*d4514f0bSApple OSS Distributions        <field_value_description>
3186*d4514f0bSApple OSS Distributions  <para>Permission fault, level 1</para>
3187*d4514f0bSApple OSS Distributions</field_value_description>
3188*d4514f0bSApple OSS Distributions    </field_value_instance>
3189*d4514f0bSApple OSS Distributions                <field_value_instance>
3190*d4514f0bSApple OSS Distributions            <field_value>0b001110</field_value>
3191*d4514f0bSApple OSS Distributions        <field_value_description>
3192*d4514f0bSApple OSS Distributions  <para>Permission fault, level 2</para>
3193*d4514f0bSApple OSS Distributions</field_value_description>
3194*d4514f0bSApple OSS Distributions    </field_value_instance>
3195*d4514f0bSApple OSS Distributions                <field_value_instance>
3196*d4514f0bSApple OSS Distributions            <field_value>0b001111</field_value>
3197*d4514f0bSApple OSS Distributions        <field_value_description>
3198*d4514f0bSApple OSS Distributions  <para>Permission fault, level 3</para>
3199*d4514f0bSApple OSS Distributions</field_value_description>
3200*d4514f0bSApple OSS Distributions    </field_value_instance>
3201*d4514f0bSApple OSS Distributions                <field_value_instance>
3202*d4514f0bSApple OSS Distributions            <field_value>0b010000</field_value>
3203*d4514f0bSApple OSS Distributions        <field_value_description>
3204*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*d4514f0bSApple OSS Distributions</field_value_description>
3206*d4514f0bSApple OSS Distributions    </field_value_instance>
3207*d4514f0bSApple OSS Distributions                <field_value_instance>
3208*d4514f0bSApple OSS Distributions            <field_value>0b010100</field_value>
3209*d4514f0bSApple OSS Distributions        <field_value_description>
3210*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*d4514f0bSApple OSS Distributions</field_value_description>
3212*d4514f0bSApple OSS Distributions    </field_value_instance>
3213*d4514f0bSApple OSS Distributions                <field_value_instance>
3214*d4514f0bSApple OSS Distributions            <field_value>0b010101</field_value>
3215*d4514f0bSApple OSS Distributions        <field_value_description>
3216*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*d4514f0bSApple OSS Distributions</field_value_description>
3218*d4514f0bSApple OSS Distributions    </field_value_instance>
3219*d4514f0bSApple OSS Distributions                <field_value_instance>
3220*d4514f0bSApple OSS Distributions            <field_value>0b010110</field_value>
3221*d4514f0bSApple OSS Distributions        <field_value_description>
3222*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*d4514f0bSApple OSS Distributions</field_value_description>
3224*d4514f0bSApple OSS Distributions    </field_value_instance>
3225*d4514f0bSApple OSS Distributions                <field_value_instance>
3226*d4514f0bSApple OSS Distributions            <field_value>0b010111</field_value>
3227*d4514f0bSApple OSS Distributions        <field_value_description>
3228*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*d4514f0bSApple OSS Distributions</field_value_description>
3230*d4514f0bSApple OSS Distributions    </field_value_instance>
3231*d4514f0bSApple OSS Distributions                <field_value_instance>
3232*d4514f0bSApple OSS Distributions            <field_value>0b011000</field_value>
3233*d4514f0bSApple OSS Distributions        <field_value_description>
3234*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*d4514f0bSApple OSS Distributions</field_value_description>
3236*d4514f0bSApple OSS Distributions    </field_value_instance>
3237*d4514f0bSApple OSS Distributions                <field_value_instance>
3238*d4514f0bSApple OSS Distributions            <field_value>0b011100</field_value>
3239*d4514f0bSApple OSS Distributions        <field_value_description>
3240*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*d4514f0bSApple OSS Distributions</field_value_description>
3242*d4514f0bSApple OSS Distributions    </field_value_instance>
3243*d4514f0bSApple OSS Distributions                <field_value_instance>
3244*d4514f0bSApple OSS Distributions            <field_value>0b011101</field_value>
3245*d4514f0bSApple OSS Distributions        <field_value_description>
3246*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*d4514f0bSApple OSS Distributions</field_value_description>
3248*d4514f0bSApple OSS Distributions    </field_value_instance>
3249*d4514f0bSApple OSS Distributions                <field_value_instance>
3250*d4514f0bSApple OSS Distributions            <field_value>0b011110</field_value>
3251*d4514f0bSApple OSS Distributions        <field_value_description>
3252*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*d4514f0bSApple OSS Distributions</field_value_description>
3254*d4514f0bSApple OSS Distributions    </field_value_instance>
3255*d4514f0bSApple OSS Distributions                <field_value_instance>
3256*d4514f0bSApple OSS Distributions            <field_value>0b011111</field_value>
3257*d4514f0bSApple OSS Distributions        <field_value_description>
3258*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*d4514f0bSApple OSS Distributions</field_value_description>
3260*d4514f0bSApple OSS Distributions    </field_value_instance>
3261*d4514f0bSApple OSS Distributions                <field_value_instance>
3262*d4514f0bSApple OSS Distributions            <field_value>0b110000</field_value>
3263*d4514f0bSApple OSS Distributions        <field_value_description>
3264*d4514f0bSApple OSS Distributions  <para>TLB conflict abort</para>
3265*d4514f0bSApple OSS Distributions</field_value_description>
3266*d4514f0bSApple OSS Distributions    </field_value_instance>
3267*d4514f0bSApple OSS Distributions                <field_value_instance>
3268*d4514f0bSApple OSS Distributions            <field_value>0b110001</field_value>
3269*d4514f0bSApple OSS Distributions        <field_value_description>
3270*d4514f0bSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*d4514f0bSApple OSS Distributions</field_value_description>
3272*d4514f0bSApple OSS Distributions    </field_value_instance>
3273*d4514f0bSApple OSS Distributions        </field_values>
3274*d4514f0bSApple OSS Distributions            <field_description order="after">
3275*d4514f0bSApple OSS Distributions
3276*d4514f0bSApple OSS Distributions  <para>All other values are reserved.</para>
3277*d4514f0bSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*d4514f0bSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*d4514f0bSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*d4514f0bSApple OSS Distributions
3281*d4514f0bSApple OSS Distributions            </field_description>
3282*d4514f0bSApple OSS Distributions          <field_resets>
3283*d4514f0bSApple OSS Distributions
3284*d4514f0bSApple OSS Distributions    <field_reset>
3285*d4514f0bSApple OSS Distributions
3286*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*d4514f0bSApple OSS Distributions
3288*d4514f0bSApple OSS Distributions    </field_reset>
3289*d4514f0bSApple OSS Distributions</field_resets>
3290*d4514f0bSApple OSS Distributions      </field>
3291*d4514f0bSApple OSS Distributions    <text_after_fields>
3292*d4514f0bSApple OSS Distributions
3293*d4514f0bSApple OSS Distributions
3294*d4514f0bSApple OSS Distributions
3295*d4514f0bSApple OSS Distributions    </text_after_fields>
3296*d4514f0bSApple OSS Distributions  </fields>
3297*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
3298*d4514f0bSApple OSS Distributions
3299*d4514f0bSApple OSS Distributions
3300*d4514f0bSApple OSS Distributions
3301*d4514f0bSApple OSS Distributions
3302*d4514f0bSApple OSS Distributions
3303*d4514f0bSApple OSS Distributions
3304*d4514f0bSApple OSS Distributions
3305*d4514f0bSApple OSS Distributions
3306*d4514f0bSApple OSS Distributions
3307*d4514f0bSApple OSS Distributions
3308*d4514f0bSApple OSS Distributions
3309*d4514f0bSApple OSS Distributions
3310*d4514f0bSApple OSS Distributions
3311*d4514f0bSApple OSS Distributions
3312*d4514f0bSApple OSS Distributions
3313*d4514f0bSApple OSS Distributions
3314*d4514f0bSApple OSS Distributions
3315*d4514f0bSApple OSS Distributions
3316*d4514f0bSApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*d4514f0bSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*d4514f0bSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*d4514f0bSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*d4514f0bSApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*d4514f0bSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*d4514f0bSApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*d4514f0bSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*d4514f0bSApple OSS Distributions    </reg_fieldset>
3325*d4514f0bSApple OSS Distributions            </partial_fieldset>
3326*d4514f0bSApple OSS Distributions            <partial_fieldset>
3327*d4514f0bSApple OSS Distributions              <fields length="25">
3328*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*d4514f0bSApple OSS Distributions    <text_before_fields>
3330*d4514f0bSApple OSS Distributions
3331*d4514f0bSApple OSS Distributions
3332*d4514f0bSApple OSS Distributions
3333*d4514f0bSApple OSS Distributions    </text_before_fields>
3334*d4514f0bSApple OSS Distributions
3335*d4514f0bSApple OSS Distributions        <field
3336*d4514f0bSApple OSS Distributions           id="ISV_24_24"
3337*d4514f0bSApple OSS Distributions           is_variable_length="False"
3338*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3339*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3341*d4514f0bSApple OSS Distributions           is_constant_value="False"
3342*d4514f0bSApple OSS Distributions        >
3343*d4514f0bSApple OSS Distributions          <field_name>ISV</field_name>
3344*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
3345*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
3346*d4514f0bSApple OSS Distributions        <field_description order="before">
3347*d4514f0bSApple OSS Distributions
3348*d4514f0bSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*d4514f0bSApple OSS Distributions
3350*d4514f0bSApple OSS Distributions        </field_description>
3351*d4514f0bSApple OSS Distributions        <field_values>
3352*d4514f0bSApple OSS Distributions
3353*d4514f0bSApple OSS Distributions
3354*d4514f0bSApple OSS Distributions                <field_value_instance>
3355*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3356*d4514f0bSApple OSS Distributions        <field_value_description>
3357*d4514f0bSApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*d4514f0bSApple OSS Distributions</field_value_description>
3359*d4514f0bSApple OSS Distributions    </field_value_instance>
3360*d4514f0bSApple OSS Distributions                <field_value_instance>
3361*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3362*d4514f0bSApple OSS Distributions        <field_value_description>
3363*d4514f0bSApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*d4514f0bSApple OSS Distributions</field_value_description>
3365*d4514f0bSApple OSS Distributions    </field_value_instance>
3366*d4514f0bSApple OSS Distributions        </field_values>
3367*d4514f0bSApple OSS Distributions            <field_description order="after">
3368*d4514f0bSApple OSS Distributions
3369*d4514f0bSApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*d4514f0bSApple OSS Distributions<list type="unordered">
3371*d4514f0bSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*d4514f0bSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*d4514f0bSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*d4514f0bSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*d4514f0bSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*d4514f0bSApple OSS Distributions</listitem></list>
3377*d4514f0bSApple OSS Distributions</content>
3378*d4514f0bSApple OSS Distributions</listitem></list>
3379*d4514f0bSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*d4514f0bSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*d4514f0bSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*d4514f0bSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*d4514f0bSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*d4514f0bSApple OSS Distributions
3385*d4514f0bSApple OSS Distributions            </field_description>
3386*d4514f0bSApple OSS Distributions          <field_resets>
3387*d4514f0bSApple OSS Distributions
3388*d4514f0bSApple OSS Distributions    <field_reset>
3389*d4514f0bSApple OSS Distributions
3390*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*d4514f0bSApple OSS Distributions
3392*d4514f0bSApple OSS Distributions    </field_reset>
3393*d4514f0bSApple OSS Distributions</field_resets>
3394*d4514f0bSApple OSS Distributions      </field>
3395*d4514f0bSApple OSS Distributions        <field
3396*d4514f0bSApple OSS Distributions           id="SAS_23_22"
3397*d4514f0bSApple OSS Distributions           is_variable_length="False"
3398*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3399*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3401*d4514f0bSApple OSS Distributions           is_constant_value="False"
3402*d4514f0bSApple OSS Distributions        >
3403*d4514f0bSApple OSS Distributions          <field_name>SAS</field_name>
3404*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
3405*d4514f0bSApple OSS Distributions        <field_lsb>22</field_lsb>
3406*d4514f0bSApple OSS Distributions        <field_description order="before">
3407*d4514f0bSApple OSS Distributions
3408*d4514f0bSApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*d4514f0bSApple OSS Distributions
3410*d4514f0bSApple OSS Distributions        </field_description>
3411*d4514f0bSApple OSS Distributions        <field_values>
3412*d4514f0bSApple OSS Distributions
3413*d4514f0bSApple OSS Distributions
3414*d4514f0bSApple OSS Distributions                <field_value_instance>
3415*d4514f0bSApple OSS Distributions            <field_value>0b00</field_value>
3416*d4514f0bSApple OSS Distributions        <field_value_description>
3417*d4514f0bSApple OSS Distributions  <para>Byte</para>
3418*d4514f0bSApple OSS Distributions</field_value_description>
3419*d4514f0bSApple OSS Distributions    </field_value_instance>
3420*d4514f0bSApple OSS Distributions                <field_value_instance>
3421*d4514f0bSApple OSS Distributions            <field_value>0b01</field_value>
3422*d4514f0bSApple OSS Distributions        <field_value_description>
3423*d4514f0bSApple OSS Distributions  <para>Halfword</para>
3424*d4514f0bSApple OSS Distributions</field_value_description>
3425*d4514f0bSApple OSS Distributions    </field_value_instance>
3426*d4514f0bSApple OSS Distributions                <field_value_instance>
3427*d4514f0bSApple OSS Distributions            <field_value>0b10</field_value>
3428*d4514f0bSApple OSS Distributions        <field_value_description>
3429*d4514f0bSApple OSS Distributions  <para>Word</para>
3430*d4514f0bSApple OSS Distributions</field_value_description>
3431*d4514f0bSApple OSS Distributions    </field_value_instance>
3432*d4514f0bSApple OSS Distributions                <field_value_instance>
3433*d4514f0bSApple OSS Distributions            <field_value>0b11</field_value>
3434*d4514f0bSApple OSS Distributions        <field_value_description>
3435*d4514f0bSApple OSS Distributions  <para>Doubleword</para>
3436*d4514f0bSApple OSS Distributions</field_value_description>
3437*d4514f0bSApple OSS Distributions    </field_value_instance>
3438*d4514f0bSApple OSS Distributions        </field_values>
3439*d4514f0bSApple OSS Distributions            <field_description order="after">
3440*d4514f0bSApple OSS Distributions
3441*d4514f0bSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*d4514f0bSApple OSS Distributions
3444*d4514f0bSApple OSS Distributions            </field_description>
3445*d4514f0bSApple OSS Distributions          <field_resets>
3446*d4514f0bSApple OSS Distributions
3447*d4514f0bSApple OSS Distributions    <field_reset>
3448*d4514f0bSApple OSS Distributions
3449*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*d4514f0bSApple OSS Distributions
3451*d4514f0bSApple OSS Distributions    </field_reset>
3452*d4514f0bSApple OSS Distributions</field_resets>
3453*d4514f0bSApple OSS Distributions      </field>
3454*d4514f0bSApple OSS Distributions        <field
3455*d4514f0bSApple OSS Distributions           id="SSE_21_21"
3456*d4514f0bSApple OSS Distributions           is_variable_length="False"
3457*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3458*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3460*d4514f0bSApple OSS Distributions           is_constant_value="False"
3461*d4514f0bSApple OSS Distributions        >
3462*d4514f0bSApple OSS Distributions          <field_name>SSE</field_name>
3463*d4514f0bSApple OSS Distributions        <field_msb>21</field_msb>
3464*d4514f0bSApple OSS Distributions        <field_lsb>21</field_lsb>
3465*d4514f0bSApple OSS Distributions        <field_description order="before">
3466*d4514f0bSApple OSS Distributions
3467*d4514f0bSApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*d4514f0bSApple OSS Distributions
3469*d4514f0bSApple OSS Distributions        </field_description>
3470*d4514f0bSApple OSS Distributions        <field_values>
3471*d4514f0bSApple OSS Distributions
3472*d4514f0bSApple OSS Distributions
3473*d4514f0bSApple OSS Distributions                <field_value_instance>
3474*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3475*d4514f0bSApple OSS Distributions        <field_value_description>
3476*d4514f0bSApple OSS Distributions  <para>Sign-extension not required.</para>
3477*d4514f0bSApple OSS Distributions</field_value_description>
3478*d4514f0bSApple OSS Distributions    </field_value_instance>
3479*d4514f0bSApple OSS Distributions                <field_value_instance>
3480*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3481*d4514f0bSApple OSS Distributions        <field_value_description>
3482*d4514f0bSApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*d4514f0bSApple OSS Distributions</field_value_description>
3484*d4514f0bSApple OSS Distributions    </field_value_instance>
3485*d4514f0bSApple OSS Distributions        </field_values>
3486*d4514f0bSApple OSS Distributions            <field_description order="after">
3487*d4514f0bSApple OSS Distributions
3488*d4514f0bSApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*d4514f0bSApple OSS Distributions
3492*d4514f0bSApple OSS Distributions            </field_description>
3493*d4514f0bSApple OSS Distributions          <field_resets>
3494*d4514f0bSApple OSS Distributions
3495*d4514f0bSApple OSS Distributions    <field_reset>
3496*d4514f0bSApple OSS Distributions
3497*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*d4514f0bSApple OSS Distributions
3499*d4514f0bSApple OSS Distributions    </field_reset>
3500*d4514f0bSApple OSS Distributions</field_resets>
3501*d4514f0bSApple OSS Distributions      </field>
3502*d4514f0bSApple OSS Distributions        <field
3503*d4514f0bSApple OSS Distributions           id="SRT_20_16"
3504*d4514f0bSApple OSS Distributions           is_variable_length="False"
3505*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3506*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3508*d4514f0bSApple OSS Distributions           is_constant_value="False"
3509*d4514f0bSApple OSS Distributions        >
3510*d4514f0bSApple OSS Distributions          <field_name>SRT</field_name>
3511*d4514f0bSApple OSS Distributions        <field_msb>20</field_msb>
3512*d4514f0bSApple OSS Distributions        <field_lsb>16</field_lsb>
3513*d4514f0bSApple OSS Distributions        <field_description order="before">
3514*d4514f0bSApple OSS Distributions
3515*d4514f0bSApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*d4514f0bSApple OSS Distributions
3519*d4514f0bSApple OSS Distributions        </field_description>
3520*d4514f0bSApple OSS Distributions        <field_values>
3521*d4514f0bSApple OSS Distributions
3522*d4514f0bSApple OSS Distributions
3523*d4514f0bSApple OSS Distributions        </field_values>
3524*d4514f0bSApple OSS Distributions          <field_resets>
3525*d4514f0bSApple OSS Distributions
3526*d4514f0bSApple OSS Distributions    <field_reset>
3527*d4514f0bSApple OSS Distributions
3528*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*d4514f0bSApple OSS Distributions
3530*d4514f0bSApple OSS Distributions    </field_reset>
3531*d4514f0bSApple OSS Distributions</field_resets>
3532*d4514f0bSApple OSS Distributions      </field>
3533*d4514f0bSApple OSS Distributions        <field
3534*d4514f0bSApple OSS Distributions           id="SF_15_15"
3535*d4514f0bSApple OSS Distributions           is_variable_length="False"
3536*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3537*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3539*d4514f0bSApple OSS Distributions           is_constant_value="False"
3540*d4514f0bSApple OSS Distributions        >
3541*d4514f0bSApple OSS Distributions          <field_name>SF</field_name>
3542*d4514f0bSApple OSS Distributions        <field_msb>15</field_msb>
3543*d4514f0bSApple OSS Distributions        <field_lsb>15</field_lsb>
3544*d4514f0bSApple OSS Distributions        <field_description order="before">
3545*d4514f0bSApple OSS Distributions
3546*d4514f0bSApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*d4514f0bSApple OSS Distributions
3548*d4514f0bSApple OSS Distributions        </field_description>
3549*d4514f0bSApple OSS Distributions        <field_values>
3550*d4514f0bSApple OSS Distributions
3551*d4514f0bSApple OSS Distributions
3552*d4514f0bSApple OSS Distributions                <field_value_instance>
3553*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3554*d4514f0bSApple OSS Distributions        <field_value_description>
3555*d4514f0bSApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*d4514f0bSApple OSS Distributions</field_value_description>
3557*d4514f0bSApple OSS Distributions    </field_value_instance>
3558*d4514f0bSApple OSS Distributions                <field_value_instance>
3559*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3560*d4514f0bSApple OSS Distributions        <field_value_description>
3561*d4514f0bSApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*d4514f0bSApple OSS Distributions</field_value_description>
3563*d4514f0bSApple OSS Distributions    </field_value_instance>
3564*d4514f0bSApple OSS Distributions        </field_values>
3565*d4514f0bSApple OSS Distributions            <field_description order="after">
3566*d4514f0bSApple OSS Distributions
3567*d4514f0bSApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*d4514f0bSApple OSS Distributions
3570*d4514f0bSApple OSS Distributions            </field_description>
3571*d4514f0bSApple OSS Distributions          <field_resets>
3572*d4514f0bSApple OSS Distributions
3573*d4514f0bSApple OSS Distributions    <field_reset>
3574*d4514f0bSApple OSS Distributions
3575*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*d4514f0bSApple OSS Distributions
3577*d4514f0bSApple OSS Distributions    </field_reset>
3578*d4514f0bSApple OSS Distributions</field_resets>
3579*d4514f0bSApple OSS Distributions      </field>
3580*d4514f0bSApple OSS Distributions        <field
3581*d4514f0bSApple OSS Distributions           id="AR_14_14"
3582*d4514f0bSApple OSS Distributions           is_variable_length="False"
3583*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3584*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3586*d4514f0bSApple OSS Distributions           is_constant_value="False"
3587*d4514f0bSApple OSS Distributions        >
3588*d4514f0bSApple OSS Distributions          <field_name>AR</field_name>
3589*d4514f0bSApple OSS Distributions        <field_msb>14</field_msb>
3590*d4514f0bSApple OSS Distributions        <field_lsb>14</field_lsb>
3591*d4514f0bSApple OSS Distributions        <field_description order="before">
3592*d4514f0bSApple OSS Distributions
3593*d4514f0bSApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*d4514f0bSApple OSS Distributions
3595*d4514f0bSApple OSS Distributions        </field_description>
3596*d4514f0bSApple OSS Distributions        <field_values>
3597*d4514f0bSApple OSS Distributions
3598*d4514f0bSApple OSS Distributions
3599*d4514f0bSApple OSS Distributions                <field_value_instance>
3600*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3601*d4514f0bSApple OSS Distributions        <field_value_description>
3602*d4514f0bSApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*d4514f0bSApple OSS Distributions</field_value_description>
3604*d4514f0bSApple OSS Distributions    </field_value_instance>
3605*d4514f0bSApple OSS Distributions                <field_value_instance>
3606*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3607*d4514f0bSApple OSS Distributions        <field_value_description>
3608*d4514f0bSApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*d4514f0bSApple OSS Distributions</field_value_description>
3610*d4514f0bSApple OSS Distributions    </field_value_instance>
3611*d4514f0bSApple OSS Distributions        </field_values>
3612*d4514f0bSApple OSS Distributions            <field_description order="after">
3613*d4514f0bSApple OSS Distributions
3614*d4514f0bSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*d4514f0bSApple OSS Distributions
3617*d4514f0bSApple OSS Distributions            </field_description>
3618*d4514f0bSApple OSS Distributions          <field_resets>
3619*d4514f0bSApple OSS Distributions
3620*d4514f0bSApple OSS Distributions    <field_reset>
3621*d4514f0bSApple OSS Distributions
3622*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*d4514f0bSApple OSS Distributions
3624*d4514f0bSApple OSS Distributions    </field_reset>
3625*d4514f0bSApple OSS Distributions</field_resets>
3626*d4514f0bSApple OSS Distributions      </field>
3627*d4514f0bSApple OSS Distributions        <field
3628*d4514f0bSApple OSS Distributions           id="VNCR_13_13_1"
3629*d4514f0bSApple OSS Distributions           is_variable_length="False"
3630*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3631*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3633*d4514f0bSApple OSS Distributions           is_constant_value="False"
3634*d4514f0bSApple OSS Distributions        >
3635*d4514f0bSApple OSS Distributions          <field_name>VNCR</field_name>
3636*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
3637*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
3638*d4514f0bSApple OSS Distributions        <field_description order="before">
3639*d4514f0bSApple OSS Distributions
3640*d4514f0bSApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*d4514f0bSApple OSS Distributions
3642*d4514f0bSApple OSS Distributions        </field_description>
3643*d4514f0bSApple OSS Distributions        <field_values>
3644*d4514f0bSApple OSS Distributions
3645*d4514f0bSApple OSS Distributions
3646*d4514f0bSApple OSS Distributions                <field_value_instance>
3647*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3648*d4514f0bSApple OSS Distributions        <field_value_description>
3649*d4514f0bSApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*d4514f0bSApple OSS Distributions</field_value_description>
3651*d4514f0bSApple OSS Distributions    </field_value_instance>
3652*d4514f0bSApple OSS Distributions                <field_value_instance>
3653*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3654*d4514f0bSApple OSS Distributions        <field_value_description>
3655*d4514f0bSApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*d4514f0bSApple OSS Distributions</field_value_description>
3657*d4514f0bSApple OSS Distributions    </field_value_instance>
3658*d4514f0bSApple OSS Distributions        </field_values>
3659*d4514f0bSApple OSS Distributions            <field_description order="after">
3660*d4514f0bSApple OSS Distributions
3661*d4514f0bSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*d4514f0bSApple OSS Distributions
3663*d4514f0bSApple OSS Distributions            </field_description>
3664*d4514f0bSApple OSS Distributions          <field_resets>
3665*d4514f0bSApple OSS Distributions
3666*d4514f0bSApple OSS Distributions    <field_reset>
3667*d4514f0bSApple OSS Distributions
3668*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*d4514f0bSApple OSS Distributions
3670*d4514f0bSApple OSS Distributions    </field_reset>
3671*d4514f0bSApple OSS Distributions</field_resets>
3672*d4514f0bSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*d4514f0bSApple OSS Distributions      </field>
3674*d4514f0bSApple OSS Distributions        <field
3675*d4514f0bSApple OSS Distributions           id="0_13_13_2"
3676*d4514f0bSApple OSS Distributions           is_variable_length="False"
3677*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3678*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3680*d4514f0bSApple OSS Distributions           is_constant_value="False"
3681*d4514f0bSApple OSS Distributions           rwtype="RES0"
3682*d4514f0bSApple OSS Distributions        >
3683*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
3684*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
3685*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
3686*d4514f0bSApple OSS Distributions        <field_description order="before">
3687*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*d4514f0bSApple OSS Distributions        </field_description>
3689*d4514f0bSApple OSS Distributions        <field_values>
3690*d4514f0bSApple OSS Distributions        </field_values>
3691*d4514f0bSApple OSS Distributions      </field>
3692*d4514f0bSApple OSS Distributions        <field
3693*d4514f0bSApple OSS Distributions           id="SET_12_11"
3694*d4514f0bSApple OSS Distributions           is_variable_length="False"
3695*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3696*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3698*d4514f0bSApple OSS Distributions           is_constant_value="False"
3699*d4514f0bSApple OSS Distributions        >
3700*d4514f0bSApple OSS Distributions          <field_name>SET</field_name>
3701*d4514f0bSApple OSS Distributions        <field_msb>12</field_msb>
3702*d4514f0bSApple OSS Distributions        <field_lsb>11</field_lsb>
3703*d4514f0bSApple OSS Distributions        <field_description order="before">
3704*d4514f0bSApple OSS Distributions
3705*d4514f0bSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*d4514f0bSApple OSS Distributions
3707*d4514f0bSApple OSS Distributions        </field_description>
3708*d4514f0bSApple OSS Distributions        <field_values>
3709*d4514f0bSApple OSS Distributions
3710*d4514f0bSApple OSS Distributions
3711*d4514f0bSApple OSS Distributions                <field_value_instance>
3712*d4514f0bSApple OSS Distributions            <field_value>0b00</field_value>
3713*d4514f0bSApple OSS Distributions        <field_value_description>
3714*d4514f0bSApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*d4514f0bSApple OSS Distributions</field_value_description>
3716*d4514f0bSApple OSS Distributions    </field_value_instance>
3717*d4514f0bSApple OSS Distributions                <field_value_instance>
3718*d4514f0bSApple OSS Distributions            <field_value>0b10</field_value>
3719*d4514f0bSApple OSS Distributions        <field_value_description>
3720*d4514f0bSApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*d4514f0bSApple OSS Distributions</field_value_description>
3722*d4514f0bSApple OSS Distributions    </field_value_instance>
3723*d4514f0bSApple OSS Distributions                <field_value_instance>
3724*d4514f0bSApple OSS Distributions            <field_value>0b11</field_value>
3725*d4514f0bSApple OSS Distributions        <field_value_description>
3726*d4514f0bSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*d4514f0bSApple OSS Distributions</field_value_description>
3728*d4514f0bSApple OSS Distributions    </field_value_instance>
3729*d4514f0bSApple OSS Distributions        </field_values>
3730*d4514f0bSApple OSS Distributions            <field_description order="after">
3731*d4514f0bSApple OSS Distributions
3732*d4514f0bSApple OSS Distributions  <para>All other values are reserved.</para>
3733*d4514f0bSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*d4514f0bSApple OSS Distributions<list type="unordered">
3735*d4514f0bSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*d4514f0bSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*d4514f0bSApple OSS Distributions</listitem></list>
3738*d4514f0bSApple OSS Distributions
3739*d4514f0bSApple OSS Distributions            </field_description>
3740*d4514f0bSApple OSS Distributions          <field_resets>
3741*d4514f0bSApple OSS Distributions
3742*d4514f0bSApple OSS Distributions    <field_reset>
3743*d4514f0bSApple OSS Distributions
3744*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*d4514f0bSApple OSS Distributions
3746*d4514f0bSApple OSS Distributions    </field_reset>
3747*d4514f0bSApple OSS Distributions</field_resets>
3748*d4514f0bSApple OSS Distributions      </field>
3749*d4514f0bSApple OSS Distributions        <field
3750*d4514f0bSApple OSS Distributions           id="FnV_10_10"
3751*d4514f0bSApple OSS Distributions           is_variable_length="False"
3752*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3753*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3755*d4514f0bSApple OSS Distributions           is_constant_value="False"
3756*d4514f0bSApple OSS Distributions        >
3757*d4514f0bSApple OSS Distributions          <field_name>FnV</field_name>
3758*d4514f0bSApple OSS Distributions        <field_msb>10</field_msb>
3759*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
3760*d4514f0bSApple OSS Distributions        <field_description order="before">
3761*d4514f0bSApple OSS Distributions
3762*d4514f0bSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*d4514f0bSApple OSS Distributions
3764*d4514f0bSApple OSS Distributions        </field_description>
3765*d4514f0bSApple OSS Distributions        <field_values>
3766*d4514f0bSApple OSS Distributions
3767*d4514f0bSApple OSS Distributions
3768*d4514f0bSApple OSS Distributions                <field_value_instance>
3769*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3770*d4514f0bSApple OSS Distributions        <field_value_description>
3771*d4514f0bSApple OSS Distributions  <para>FAR is valid.</para>
3772*d4514f0bSApple OSS Distributions</field_value_description>
3773*d4514f0bSApple OSS Distributions    </field_value_instance>
3774*d4514f0bSApple OSS Distributions                <field_value_instance>
3775*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3776*d4514f0bSApple OSS Distributions        <field_value_description>
3777*d4514f0bSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*d4514f0bSApple OSS Distributions</field_value_description>
3779*d4514f0bSApple OSS Distributions    </field_value_instance>
3780*d4514f0bSApple OSS Distributions        </field_values>
3781*d4514f0bSApple OSS Distributions            <field_description order="after">
3782*d4514f0bSApple OSS Distributions
3783*d4514f0bSApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*d4514f0bSApple OSS Distributions
3785*d4514f0bSApple OSS Distributions            </field_description>
3786*d4514f0bSApple OSS Distributions          <field_resets>
3787*d4514f0bSApple OSS Distributions
3788*d4514f0bSApple OSS Distributions    <field_reset>
3789*d4514f0bSApple OSS Distributions
3790*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*d4514f0bSApple OSS Distributions
3792*d4514f0bSApple OSS Distributions    </field_reset>
3793*d4514f0bSApple OSS Distributions</field_resets>
3794*d4514f0bSApple OSS Distributions      </field>
3795*d4514f0bSApple OSS Distributions        <field
3796*d4514f0bSApple OSS Distributions           id="EA_9_9"
3797*d4514f0bSApple OSS Distributions           is_variable_length="False"
3798*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3799*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3801*d4514f0bSApple OSS Distributions           is_constant_value="False"
3802*d4514f0bSApple OSS Distributions        >
3803*d4514f0bSApple OSS Distributions          <field_name>EA</field_name>
3804*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
3805*d4514f0bSApple OSS Distributions        <field_lsb>9</field_lsb>
3806*d4514f0bSApple OSS Distributions        <field_description order="before">
3807*d4514f0bSApple OSS Distributions
3808*d4514f0bSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*d4514f0bSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*d4514f0bSApple OSS Distributions
3811*d4514f0bSApple OSS Distributions        </field_description>
3812*d4514f0bSApple OSS Distributions        <field_values>
3813*d4514f0bSApple OSS Distributions
3814*d4514f0bSApple OSS Distributions
3815*d4514f0bSApple OSS Distributions        </field_values>
3816*d4514f0bSApple OSS Distributions          <field_resets>
3817*d4514f0bSApple OSS Distributions
3818*d4514f0bSApple OSS Distributions    <field_reset>
3819*d4514f0bSApple OSS Distributions
3820*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*d4514f0bSApple OSS Distributions
3822*d4514f0bSApple OSS Distributions    </field_reset>
3823*d4514f0bSApple OSS Distributions</field_resets>
3824*d4514f0bSApple OSS Distributions      </field>
3825*d4514f0bSApple OSS Distributions        <field
3826*d4514f0bSApple OSS Distributions           id="CM_8_8"
3827*d4514f0bSApple OSS Distributions           is_variable_length="False"
3828*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3829*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3831*d4514f0bSApple OSS Distributions           is_constant_value="False"
3832*d4514f0bSApple OSS Distributions        >
3833*d4514f0bSApple OSS Distributions          <field_name>CM</field_name>
3834*d4514f0bSApple OSS Distributions        <field_msb>8</field_msb>
3835*d4514f0bSApple OSS Distributions        <field_lsb>8</field_lsb>
3836*d4514f0bSApple OSS Distributions        <field_description order="before">
3837*d4514f0bSApple OSS Distributions
3838*d4514f0bSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*d4514f0bSApple OSS Distributions
3840*d4514f0bSApple OSS Distributions        </field_description>
3841*d4514f0bSApple OSS Distributions        <field_values>
3842*d4514f0bSApple OSS Distributions
3843*d4514f0bSApple OSS Distributions
3844*d4514f0bSApple OSS Distributions                <field_value_instance>
3845*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3846*d4514f0bSApple OSS Distributions        <field_value_description>
3847*d4514f0bSApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*d4514f0bSApple OSS Distributions</field_value_description>
3849*d4514f0bSApple OSS Distributions    </field_value_instance>
3850*d4514f0bSApple OSS Distributions                <field_value_instance>
3851*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3852*d4514f0bSApple OSS Distributions        <field_value_description>
3853*d4514f0bSApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*d4514f0bSApple OSS Distributions</field_value_description>
3855*d4514f0bSApple OSS Distributions    </field_value_instance>
3856*d4514f0bSApple OSS Distributions        </field_values>
3857*d4514f0bSApple OSS Distributions          <field_resets>
3858*d4514f0bSApple OSS Distributions
3859*d4514f0bSApple OSS Distributions    <field_reset>
3860*d4514f0bSApple OSS Distributions
3861*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*d4514f0bSApple OSS Distributions
3863*d4514f0bSApple OSS Distributions    </field_reset>
3864*d4514f0bSApple OSS Distributions</field_resets>
3865*d4514f0bSApple OSS Distributions      </field>
3866*d4514f0bSApple OSS Distributions        <field
3867*d4514f0bSApple OSS Distributions           id="S1PTW_7_7"
3868*d4514f0bSApple OSS Distributions           is_variable_length="False"
3869*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3870*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3872*d4514f0bSApple OSS Distributions           is_constant_value="False"
3873*d4514f0bSApple OSS Distributions        >
3874*d4514f0bSApple OSS Distributions          <field_name>S1PTW</field_name>
3875*d4514f0bSApple OSS Distributions        <field_msb>7</field_msb>
3876*d4514f0bSApple OSS Distributions        <field_lsb>7</field_lsb>
3877*d4514f0bSApple OSS Distributions        <field_description order="before">
3878*d4514f0bSApple OSS Distributions
3879*d4514f0bSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*d4514f0bSApple OSS Distributions
3881*d4514f0bSApple OSS Distributions        </field_description>
3882*d4514f0bSApple OSS Distributions        <field_values>
3883*d4514f0bSApple OSS Distributions
3884*d4514f0bSApple OSS Distributions
3885*d4514f0bSApple OSS Distributions                <field_value_instance>
3886*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3887*d4514f0bSApple OSS Distributions        <field_value_description>
3888*d4514f0bSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*d4514f0bSApple OSS Distributions</field_value_description>
3890*d4514f0bSApple OSS Distributions    </field_value_instance>
3891*d4514f0bSApple OSS Distributions                <field_value_instance>
3892*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3893*d4514f0bSApple OSS Distributions        <field_value_description>
3894*d4514f0bSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*d4514f0bSApple OSS Distributions</field_value_description>
3896*d4514f0bSApple OSS Distributions    </field_value_instance>
3897*d4514f0bSApple OSS Distributions        </field_values>
3898*d4514f0bSApple OSS Distributions            <field_description order="after">
3899*d4514f0bSApple OSS Distributions
3900*d4514f0bSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*d4514f0bSApple OSS Distributions
3902*d4514f0bSApple OSS Distributions            </field_description>
3903*d4514f0bSApple OSS Distributions          <field_resets>
3904*d4514f0bSApple OSS Distributions
3905*d4514f0bSApple OSS Distributions    <field_reset>
3906*d4514f0bSApple OSS Distributions
3907*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*d4514f0bSApple OSS Distributions
3909*d4514f0bSApple OSS Distributions    </field_reset>
3910*d4514f0bSApple OSS Distributions</field_resets>
3911*d4514f0bSApple OSS Distributions      </field>
3912*d4514f0bSApple OSS Distributions        <field
3913*d4514f0bSApple OSS Distributions           id="WnR_6_6"
3914*d4514f0bSApple OSS Distributions           is_variable_length="False"
3915*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3916*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3918*d4514f0bSApple OSS Distributions           is_constant_value="False"
3919*d4514f0bSApple OSS Distributions        >
3920*d4514f0bSApple OSS Distributions          <field_name>WnR</field_name>
3921*d4514f0bSApple OSS Distributions        <field_msb>6</field_msb>
3922*d4514f0bSApple OSS Distributions        <field_lsb>6</field_lsb>
3923*d4514f0bSApple OSS Distributions        <field_description order="before">
3924*d4514f0bSApple OSS Distributions
3925*d4514f0bSApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*d4514f0bSApple OSS Distributions
3927*d4514f0bSApple OSS Distributions        </field_description>
3928*d4514f0bSApple OSS Distributions        <field_values>
3929*d4514f0bSApple OSS Distributions
3930*d4514f0bSApple OSS Distributions
3931*d4514f0bSApple OSS Distributions                <field_value_instance>
3932*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
3933*d4514f0bSApple OSS Distributions        <field_value_description>
3934*d4514f0bSApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*d4514f0bSApple OSS Distributions</field_value_description>
3936*d4514f0bSApple OSS Distributions    </field_value_instance>
3937*d4514f0bSApple OSS Distributions                <field_value_instance>
3938*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
3939*d4514f0bSApple OSS Distributions        <field_value_description>
3940*d4514f0bSApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*d4514f0bSApple OSS Distributions</field_value_description>
3942*d4514f0bSApple OSS Distributions    </field_value_instance>
3943*d4514f0bSApple OSS Distributions        </field_values>
3944*d4514f0bSApple OSS Distributions            <field_description order="after">
3945*d4514f0bSApple OSS Distributions
3946*d4514f0bSApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*d4514f0bSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*d4514f0bSApple OSS Distributions<list type="unordered">
3950*d4514f0bSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*d4514f0bSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*d4514f0bSApple OSS Distributions</listitem></list>
3953*d4514f0bSApple OSS Distributions
3954*d4514f0bSApple OSS Distributions            </field_description>
3955*d4514f0bSApple OSS Distributions          <field_resets>
3956*d4514f0bSApple OSS Distributions
3957*d4514f0bSApple OSS Distributions    <field_reset>
3958*d4514f0bSApple OSS Distributions
3959*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*d4514f0bSApple OSS Distributions
3961*d4514f0bSApple OSS Distributions    </field_reset>
3962*d4514f0bSApple OSS Distributions</field_resets>
3963*d4514f0bSApple OSS Distributions      </field>
3964*d4514f0bSApple OSS Distributions        <field
3965*d4514f0bSApple OSS Distributions           id="DFSC_5_0"
3966*d4514f0bSApple OSS Distributions           is_variable_length="False"
3967*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
3968*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
3970*d4514f0bSApple OSS Distributions           is_constant_value="False"
3971*d4514f0bSApple OSS Distributions        >
3972*d4514f0bSApple OSS Distributions          <field_name>DFSC</field_name>
3973*d4514f0bSApple OSS Distributions        <field_msb>5</field_msb>
3974*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
3975*d4514f0bSApple OSS Distributions        <field_description order="before">
3976*d4514f0bSApple OSS Distributions
3977*d4514f0bSApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*d4514f0bSApple OSS Distributions
3979*d4514f0bSApple OSS Distributions        </field_description>
3980*d4514f0bSApple OSS Distributions        <field_values>
3981*d4514f0bSApple OSS Distributions
3982*d4514f0bSApple OSS Distributions
3983*d4514f0bSApple OSS Distributions                <field_value_instance>
3984*d4514f0bSApple OSS Distributions            <field_value>0b000000</field_value>
3985*d4514f0bSApple OSS Distributions        <field_value_description>
3986*d4514f0bSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*d4514f0bSApple OSS Distributions</field_value_description>
3988*d4514f0bSApple OSS Distributions    </field_value_instance>
3989*d4514f0bSApple OSS Distributions                <field_value_instance>
3990*d4514f0bSApple OSS Distributions            <field_value>0b000001</field_value>
3991*d4514f0bSApple OSS Distributions        <field_value_description>
3992*d4514f0bSApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*d4514f0bSApple OSS Distributions</field_value_description>
3994*d4514f0bSApple OSS Distributions    </field_value_instance>
3995*d4514f0bSApple OSS Distributions                <field_value_instance>
3996*d4514f0bSApple OSS Distributions            <field_value>0b000010</field_value>
3997*d4514f0bSApple OSS Distributions        <field_value_description>
3998*d4514f0bSApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*d4514f0bSApple OSS Distributions</field_value_description>
4000*d4514f0bSApple OSS Distributions    </field_value_instance>
4001*d4514f0bSApple OSS Distributions                <field_value_instance>
4002*d4514f0bSApple OSS Distributions            <field_value>0b000011</field_value>
4003*d4514f0bSApple OSS Distributions        <field_value_description>
4004*d4514f0bSApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*d4514f0bSApple OSS Distributions</field_value_description>
4006*d4514f0bSApple OSS Distributions    </field_value_instance>
4007*d4514f0bSApple OSS Distributions                <field_value_instance>
4008*d4514f0bSApple OSS Distributions            <field_value>0b000100</field_value>
4009*d4514f0bSApple OSS Distributions        <field_value_description>
4010*d4514f0bSApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*d4514f0bSApple OSS Distributions</field_value_description>
4012*d4514f0bSApple OSS Distributions    </field_value_instance>
4013*d4514f0bSApple OSS Distributions                <field_value_instance>
4014*d4514f0bSApple OSS Distributions            <field_value>0b000101</field_value>
4015*d4514f0bSApple OSS Distributions        <field_value_description>
4016*d4514f0bSApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*d4514f0bSApple OSS Distributions</field_value_description>
4018*d4514f0bSApple OSS Distributions    </field_value_instance>
4019*d4514f0bSApple OSS Distributions                <field_value_instance>
4020*d4514f0bSApple OSS Distributions            <field_value>0b000110</field_value>
4021*d4514f0bSApple OSS Distributions        <field_value_description>
4022*d4514f0bSApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*d4514f0bSApple OSS Distributions</field_value_description>
4024*d4514f0bSApple OSS Distributions    </field_value_instance>
4025*d4514f0bSApple OSS Distributions                <field_value_instance>
4026*d4514f0bSApple OSS Distributions            <field_value>0b000111</field_value>
4027*d4514f0bSApple OSS Distributions        <field_value_description>
4028*d4514f0bSApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*d4514f0bSApple OSS Distributions</field_value_description>
4030*d4514f0bSApple OSS Distributions    </field_value_instance>
4031*d4514f0bSApple OSS Distributions                <field_value_instance>
4032*d4514f0bSApple OSS Distributions            <field_value>0b001001</field_value>
4033*d4514f0bSApple OSS Distributions        <field_value_description>
4034*d4514f0bSApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*d4514f0bSApple OSS Distributions</field_value_description>
4036*d4514f0bSApple OSS Distributions    </field_value_instance>
4037*d4514f0bSApple OSS Distributions                <field_value_instance>
4038*d4514f0bSApple OSS Distributions            <field_value>0b001010</field_value>
4039*d4514f0bSApple OSS Distributions        <field_value_description>
4040*d4514f0bSApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*d4514f0bSApple OSS Distributions</field_value_description>
4042*d4514f0bSApple OSS Distributions    </field_value_instance>
4043*d4514f0bSApple OSS Distributions                <field_value_instance>
4044*d4514f0bSApple OSS Distributions            <field_value>0b001011</field_value>
4045*d4514f0bSApple OSS Distributions        <field_value_description>
4046*d4514f0bSApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*d4514f0bSApple OSS Distributions</field_value_description>
4048*d4514f0bSApple OSS Distributions    </field_value_instance>
4049*d4514f0bSApple OSS Distributions                <field_value_instance>
4050*d4514f0bSApple OSS Distributions            <field_value>0b001101</field_value>
4051*d4514f0bSApple OSS Distributions        <field_value_description>
4052*d4514f0bSApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*d4514f0bSApple OSS Distributions</field_value_description>
4054*d4514f0bSApple OSS Distributions    </field_value_instance>
4055*d4514f0bSApple OSS Distributions                <field_value_instance>
4056*d4514f0bSApple OSS Distributions            <field_value>0b001110</field_value>
4057*d4514f0bSApple OSS Distributions        <field_value_description>
4058*d4514f0bSApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*d4514f0bSApple OSS Distributions</field_value_description>
4060*d4514f0bSApple OSS Distributions    </field_value_instance>
4061*d4514f0bSApple OSS Distributions                <field_value_instance>
4062*d4514f0bSApple OSS Distributions            <field_value>0b001111</field_value>
4063*d4514f0bSApple OSS Distributions        <field_value_description>
4064*d4514f0bSApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*d4514f0bSApple OSS Distributions</field_value_description>
4066*d4514f0bSApple OSS Distributions    </field_value_instance>
4067*d4514f0bSApple OSS Distributions                <field_value_instance>
4068*d4514f0bSApple OSS Distributions            <field_value>0b010000</field_value>
4069*d4514f0bSApple OSS Distributions        <field_value_description>
4070*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*d4514f0bSApple OSS Distributions</field_value_description>
4072*d4514f0bSApple OSS Distributions    </field_value_instance>
4073*d4514f0bSApple OSS Distributions                <field_value_instance>
4074*d4514f0bSApple OSS Distributions            <field_value>0b010001</field_value>
4075*d4514f0bSApple OSS Distributions        <field_value_description>
4076*d4514f0bSApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*d4514f0bSApple OSS Distributions</field_value_description>
4078*d4514f0bSApple OSS Distributions    </field_value_instance>
4079*d4514f0bSApple OSS Distributions                <field_value_instance>
4080*d4514f0bSApple OSS Distributions            <field_value>0b010100</field_value>
4081*d4514f0bSApple OSS Distributions        <field_value_description>
4082*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*d4514f0bSApple OSS Distributions</field_value_description>
4084*d4514f0bSApple OSS Distributions    </field_value_instance>
4085*d4514f0bSApple OSS Distributions                <field_value_instance>
4086*d4514f0bSApple OSS Distributions            <field_value>0b010101</field_value>
4087*d4514f0bSApple OSS Distributions        <field_value_description>
4088*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*d4514f0bSApple OSS Distributions</field_value_description>
4090*d4514f0bSApple OSS Distributions    </field_value_instance>
4091*d4514f0bSApple OSS Distributions                <field_value_instance>
4092*d4514f0bSApple OSS Distributions            <field_value>0b010110</field_value>
4093*d4514f0bSApple OSS Distributions        <field_value_description>
4094*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*d4514f0bSApple OSS Distributions</field_value_description>
4096*d4514f0bSApple OSS Distributions    </field_value_instance>
4097*d4514f0bSApple OSS Distributions                <field_value_instance>
4098*d4514f0bSApple OSS Distributions            <field_value>0b010111</field_value>
4099*d4514f0bSApple OSS Distributions        <field_value_description>
4100*d4514f0bSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*d4514f0bSApple OSS Distributions</field_value_description>
4102*d4514f0bSApple OSS Distributions    </field_value_instance>
4103*d4514f0bSApple OSS Distributions                <field_value_instance>
4104*d4514f0bSApple OSS Distributions            <field_value>0b011000</field_value>
4105*d4514f0bSApple OSS Distributions        <field_value_description>
4106*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*d4514f0bSApple OSS Distributions</field_value_description>
4108*d4514f0bSApple OSS Distributions    </field_value_instance>
4109*d4514f0bSApple OSS Distributions                <field_value_instance>
4110*d4514f0bSApple OSS Distributions            <field_value>0b011100</field_value>
4111*d4514f0bSApple OSS Distributions        <field_value_description>
4112*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*d4514f0bSApple OSS Distributions</field_value_description>
4114*d4514f0bSApple OSS Distributions    </field_value_instance>
4115*d4514f0bSApple OSS Distributions                <field_value_instance>
4116*d4514f0bSApple OSS Distributions            <field_value>0b011101</field_value>
4117*d4514f0bSApple OSS Distributions        <field_value_description>
4118*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*d4514f0bSApple OSS Distributions</field_value_description>
4120*d4514f0bSApple OSS Distributions    </field_value_instance>
4121*d4514f0bSApple OSS Distributions                <field_value_instance>
4122*d4514f0bSApple OSS Distributions            <field_value>0b011110</field_value>
4123*d4514f0bSApple OSS Distributions        <field_value_description>
4124*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*d4514f0bSApple OSS Distributions</field_value_description>
4126*d4514f0bSApple OSS Distributions    </field_value_instance>
4127*d4514f0bSApple OSS Distributions                <field_value_instance>
4128*d4514f0bSApple OSS Distributions            <field_value>0b011111</field_value>
4129*d4514f0bSApple OSS Distributions        <field_value_description>
4130*d4514f0bSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*d4514f0bSApple OSS Distributions</field_value_description>
4132*d4514f0bSApple OSS Distributions    </field_value_instance>
4133*d4514f0bSApple OSS Distributions                <field_value_instance>
4134*d4514f0bSApple OSS Distributions            <field_value>0b100001</field_value>
4135*d4514f0bSApple OSS Distributions        <field_value_description>
4136*d4514f0bSApple OSS Distributions  <para>Alignment fault.</para>
4137*d4514f0bSApple OSS Distributions</field_value_description>
4138*d4514f0bSApple OSS Distributions    </field_value_instance>
4139*d4514f0bSApple OSS Distributions                <field_value_instance>
4140*d4514f0bSApple OSS Distributions            <field_value>0b110000</field_value>
4141*d4514f0bSApple OSS Distributions        <field_value_description>
4142*d4514f0bSApple OSS Distributions  <para>TLB conflict abort.</para>
4143*d4514f0bSApple OSS Distributions</field_value_description>
4144*d4514f0bSApple OSS Distributions    </field_value_instance>
4145*d4514f0bSApple OSS Distributions                <field_value_instance>
4146*d4514f0bSApple OSS Distributions            <field_value>0b110001</field_value>
4147*d4514f0bSApple OSS Distributions        <field_value_description>
4148*d4514f0bSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*d4514f0bSApple OSS Distributions</field_value_description>
4150*d4514f0bSApple OSS Distributions    </field_value_instance>
4151*d4514f0bSApple OSS Distributions                <field_value_instance>
4152*d4514f0bSApple OSS Distributions            <field_value>0b110100</field_value>
4153*d4514f0bSApple OSS Distributions        <field_value_description>
4154*d4514f0bSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*d4514f0bSApple OSS Distributions</field_value_description>
4156*d4514f0bSApple OSS Distributions    </field_value_instance>
4157*d4514f0bSApple OSS Distributions                <field_value_instance>
4158*d4514f0bSApple OSS Distributions            <field_value>0b110101</field_value>
4159*d4514f0bSApple OSS Distributions        <field_value_description>
4160*d4514f0bSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*d4514f0bSApple OSS Distributions</field_value_description>
4162*d4514f0bSApple OSS Distributions    </field_value_instance>
4163*d4514f0bSApple OSS Distributions                <field_value_instance>
4164*d4514f0bSApple OSS Distributions            <field_value>0b111101</field_value>
4165*d4514f0bSApple OSS Distributions        <field_value_description>
4166*d4514f0bSApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*d4514f0bSApple OSS Distributions</field_value_description>
4168*d4514f0bSApple OSS Distributions    </field_value_instance>
4169*d4514f0bSApple OSS Distributions                <field_value_instance>
4170*d4514f0bSApple OSS Distributions            <field_value>0b111110</field_value>
4171*d4514f0bSApple OSS Distributions        <field_value_description>
4172*d4514f0bSApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*d4514f0bSApple OSS Distributions</field_value_description>
4174*d4514f0bSApple OSS Distributions    </field_value_instance>
4175*d4514f0bSApple OSS Distributions        </field_values>
4176*d4514f0bSApple OSS Distributions            <field_description order="after">
4177*d4514f0bSApple OSS Distributions
4178*d4514f0bSApple OSS Distributions  <para>All other values are reserved.</para>
4179*d4514f0bSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*d4514f0bSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*d4514f0bSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*d4514f0bSApple OSS Distributions
4183*d4514f0bSApple OSS Distributions            </field_description>
4184*d4514f0bSApple OSS Distributions          <field_resets>
4185*d4514f0bSApple OSS Distributions
4186*d4514f0bSApple OSS Distributions    <field_reset>
4187*d4514f0bSApple OSS Distributions
4188*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*d4514f0bSApple OSS Distributions
4190*d4514f0bSApple OSS Distributions    </field_reset>
4191*d4514f0bSApple OSS Distributions</field_resets>
4192*d4514f0bSApple OSS Distributions      </field>
4193*d4514f0bSApple OSS Distributions    <text_after_fields>
4194*d4514f0bSApple OSS Distributions
4195*d4514f0bSApple OSS Distributions
4196*d4514f0bSApple OSS Distributions
4197*d4514f0bSApple OSS Distributions    </text_after_fields>
4198*d4514f0bSApple OSS Distributions  </fields>
4199*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
4200*d4514f0bSApple OSS Distributions
4201*d4514f0bSApple OSS Distributions
4202*d4514f0bSApple OSS Distributions
4203*d4514f0bSApple OSS Distributions
4204*d4514f0bSApple OSS Distributions
4205*d4514f0bSApple OSS Distributions
4206*d4514f0bSApple OSS Distributions
4207*d4514f0bSApple OSS Distributions
4208*d4514f0bSApple OSS Distributions
4209*d4514f0bSApple OSS Distributions
4210*d4514f0bSApple OSS Distributions
4211*d4514f0bSApple OSS Distributions
4212*d4514f0bSApple OSS Distributions
4213*d4514f0bSApple OSS Distributions
4214*d4514f0bSApple OSS Distributions
4215*d4514f0bSApple OSS Distributions
4216*d4514f0bSApple OSS Distributions
4217*d4514f0bSApple OSS Distributions
4218*d4514f0bSApple OSS Distributions
4219*d4514f0bSApple OSS Distributions
4220*d4514f0bSApple OSS Distributions
4221*d4514f0bSApple OSS Distributions
4222*d4514f0bSApple OSS Distributions
4223*d4514f0bSApple OSS Distributions
4224*d4514f0bSApple OSS Distributions
4225*d4514f0bSApple OSS Distributions
4226*d4514f0bSApple OSS Distributions
4227*d4514f0bSApple OSS Distributions
4228*d4514f0bSApple OSS Distributions
4229*d4514f0bSApple OSS Distributions
4230*d4514f0bSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*d4514f0bSApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*d4514f0bSApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*d4514f0bSApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*d4514f0bSApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*d4514f0bSApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*d4514f0bSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*d4514f0bSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*d4514f0bSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*d4514f0bSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*d4514f0bSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*d4514f0bSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*d4514f0bSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*d4514f0bSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*d4514f0bSApple OSS Distributions    </reg_fieldset>
4245*d4514f0bSApple OSS Distributions            </partial_fieldset>
4246*d4514f0bSApple OSS Distributions            <partial_fieldset>
4247*d4514f0bSApple OSS Distributions              <fields length="25">
4248*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*d4514f0bSApple OSS Distributions    <text_before_fields>
4250*d4514f0bSApple OSS Distributions
4251*d4514f0bSApple OSS Distributions
4252*d4514f0bSApple OSS Distributions
4253*d4514f0bSApple OSS Distributions    </text_before_fields>
4254*d4514f0bSApple OSS Distributions
4255*d4514f0bSApple OSS Distributions        <field
4256*d4514f0bSApple OSS Distributions           id="0_24_24"
4257*d4514f0bSApple OSS Distributions           is_variable_length="False"
4258*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4259*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4261*d4514f0bSApple OSS Distributions           is_constant_value="False"
4262*d4514f0bSApple OSS Distributions           rwtype="RES0"
4263*d4514f0bSApple OSS Distributions        >
4264*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
4265*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
4266*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
4267*d4514f0bSApple OSS Distributions        <field_description order="before">
4268*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*d4514f0bSApple OSS Distributions        </field_description>
4270*d4514f0bSApple OSS Distributions        <field_values>
4271*d4514f0bSApple OSS Distributions        </field_values>
4272*d4514f0bSApple OSS Distributions      </field>
4273*d4514f0bSApple OSS Distributions        <field
4274*d4514f0bSApple OSS Distributions           id="TFV_23_23"
4275*d4514f0bSApple OSS Distributions           is_variable_length="False"
4276*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4277*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4279*d4514f0bSApple OSS Distributions           is_constant_value="False"
4280*d4514f0bSApple OSS Distributions        >
4281*d4514f0bSApple OSS Distributions          <field_name>TFV</field_name>
4282*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
4283*d4514f0bSApple OSS Distributions        <field_lsb>23</field_lsb>
4284*d4514f0bSApple OSS Distributions        <field_description order="before">
4285*d4514f0bSApple OSS Distributions
4286*d4514f0bSApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*d4514f0bSApple OSS Distributions
4288*d4514f0bSApple OSS Distributions        </field_description>
4289*d4514f0bSApple OSS Distributions        <field_values>
4290*d4514f0bSApple OSS Distributions
4291*d4514f0bSApple OSS Distributions
4292*d4514f0bSApple OSS Distributions                <field_value_instance>
4293*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4294*d4514f0bSApple OSS Distributions        <field_value_description>
4295*d4514f0bSApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*d4514f0bSApple OSS Distributions</field_value_description>
4297*d4514f0bSApple OSS Distributions    </field_value_instance>
4298*d4514f0bSApple OSS Distributions                <field_value_instance>
4299*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4300*d4514f0bSApple OSS Distributions        <field_value_description>
4301*d4514f0bSApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*d4514f0bSApple OSS Distributions</field_value_description>
4303*d4514f0bSApple OSS Distributions    </field_value_instance>
4304*d4514f0bSApple OSS Distributions        </field_values>
4305*d4514f0bSApple OSS Distributions            <field_description order="after">
4306*d4514f0bSApple OSS Distributions
4307*d4514f0bSApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*d4514f0bSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*d4514f0bSApple OSS Distributions
4310*d4514f0bSApple OSS Distributions            </field_description>
4311*d4514f0bSApple OSS Distributions          <field_resets>
4312*d4514f0bSApple OSS Distributions
4313*d4514f0bSApple OSS Distributions    <field_reset>
4314*d4514f0bSApple OSS Distributions
4315*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*d4514f0bSApple OSS Distributions
4317*d4514f0bSApple OSS Distributions    </field_reset>
4318*d4514f0bSApple OSS Distributions</field_resets>
4319*d4514f0bSApple OSS Distributions      </field>
4320*d4514f0bSApple OSS Distributions        <field
4321*d4514f0bSApple OSS Distributions           id="0_22_11"
4322*d4514f0bSApple OSS Distributions           is_variable_length="False"
4323*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4324*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4326*d4514f0bSApple OSS Distributions           is_constant_value="False"
4327*d4514f0bSApple OSS Distributions           rwtype="RES0"
4328*d4514f0bSApple OSS Distributions        >
4329*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
4330*d4514f0bSApple OSS Distributions        <field_msb>22</field_msb>
4331*d4514f0bSApple OSS Distributions        <field_lsb>11</field_lsb>
4332*d4514f0bSApple OSS Distributions        <field_description order="before">
4333*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*d4514f0bSApple OSS Distributions        </field_description>
4335*d4514f0bSApple OSS Distributions        <field_values>
4336*d4514f0bSApple OSS Distributions        </field_values>
4337*d4514f0bSApple OSS Distributions      </field>
4338*d4514f0bSApple OSS Distributions        <field
4339*d4514f0bSApple OSS Distributions           id="VECITR_10_8"
4340*d4514f0bSApple OSS Distributions           is_variable_length="False"
4341*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4342*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4344*d4514f0bSApple OSS Distributions           is_constant_value="False"
4345*d4514f0bSApple OSS Distributions        >
4346*d4514f0bSApple OSS Distributions          <field_name>VECITR</field_name>
4347*d4514f0bSApple OSS Distributions        <field_msb>10</field_msb>
4348*d4514f0bSApple OSS Distributions        <field_lsb>8</field_lsb>
4349*d4514f0bSApple OSS Distributions        <field_description order="before">
4350*d4514f0bSApple OSS Distributions
4351*d4514f0bSApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*d4514f0bSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*d4514f0bSApple OSS Distributions
4354*d4514f0bSApple OSS Distributions        </field_description>
4355*d4514f0bSApple OSS Distributions        <field_values>
4356*d4514f0bSApple OSS Distributions
4357*d4514f0bSApple OSS Distributions
4358*d4514f0bSApple OSS Distributions        </field_values>
4359*d4514f0bSApple OSS Distributions          <field_resets>
4360*d4514f0bSApple OSS Distributions
4361*d4514f0bSApple OSS Distributions    <field_reset>
4362*d4514f0bSApple OSS Distributions
4363*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*d4514f0bSApple OSS Distributions
4365*d4514f0bSApple OSS Distributions    </field_reset>
4366*d4514f0bSApple OSS Distributions</field_resets>
4367*d4514f0bSApple OSS Distributions      </field>
4368*d4514f0bSApple OSS Distributions        <field
4369*d4514f0bSApple OSS Distributions           id="IDF_7_7"
4370*d4514f0bSApple OSS Distributions           is_variable_length="False"
4371*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4372*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4374*d4514f0bSApple OSS Distributions           is_constant_value="False"
4375*d4514f0bSApple OSS Distributions        >
4376*d4514f0bSApple OSS Distributions          <field_name>IDF</field_name>
4377*d4514f0bSApple OSS Distributions        <field_msb>7</field_msb>
4378*d4514f0bSApple OSS Distributions        <field_lsb>7</field_lsb>
4379*d4514f0bSApple OSS Distributions        <field_description order="before">
4380*d4514f0bSApple OSS Distributions
4381*d4514f0bSApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*d4514f0bSApple OSS Distributions
4383*d4514f0bSApple OSS Distributions        </field_description>
4384*d4514f0bSApple OSS Distributions        <field_values>
4385*d4514f0bSApple OSS Distributions
4386*d4514f0bSApple OSS Distributions
4387*d4514f0bSApple OSS Distributions                <field_value_instance>
4388*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4389*d4514f0bSApple OSS Distributions        <field_value_description>
4390*d4514f0bSApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*d4514f0bSApple OSS Distributions</field_value_description>
4392*d4514f0bSApple OSS Distributions    </field_value_instance>
4393*d4514f0bSApple OSS Distributions                <field_value_instance>
4394*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4395*d4514f0bSApple OSS Distributions        <field_value_description>
4396*d4514f0bSApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*d4514f0bSApple OSS Distributions</field_value_description>
4398*d4514f0bSApple OSS Distributions    </field_value_instance>
4399*d4514f0bSApple OSS Distributions        </field_values>
4400*d4514f0bSApple OSS Distributions          <field_resets>
4401*d4514f0bSApple OSS Distributions
4402*d4514f0bSApple OSS Distributions    <field_reset>
4403*d4514f0bSApple OSS Distributions
4404*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*d4514f0bSApple OSS Distributions
4406*d4514f0bSApple OSS Distributions    </field_reset>
4407*d4514f0bSApple OSS Distributions</field_resets>
4408*d4514f0bSApple OSS Distributions      </field>
4409*d4514f0bSApple OSS Distributions        <field
4410*d4514f0bSApple OSS Distributions           id="0_6_5"
4411*d4514f0bSApple OSS Distributions           is_variable_length="False"
4412*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4413*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4415*d4514f0bSApple OSS Distributions           is_constant_value="False"
4416*d4514f0bSApple OSS Distributions           rwtype="RES0"
4417*d4514f0bSApple OSS Distributions        >
4418*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
4419*d4514f0bSApple OSS Distributions        <field_msb>6</field_msb>
4420*d4514f0bSApple OSS Distributions        <field_lsb>5</field_lsb>
4421*d4514f0bSApple OSS Distributions        <field_description order="before">
4422*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*d4514f0bSApple OSS Distributions        </field_description>
4424*d4514f0bSApple OSS Distributions        <field_values>
4425*d4514f0bSApple OSS Distributions        </field_values>
4426*d4514f0bSApple OSS Distributions      </field>
4427*d4514f0bSApple OSS Distributions        <field
4428*d4514f0bSApple OSS Distributions           id="IXF_4_4"
4429*d4514f0bSApple OSS Distributions           is_variable_length="False"
4430*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4431*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4433*d4514f0bSApple OSS Distributions           is_constant_value="False"
4434*d4514f0bSApple OSS Distributions        >
4435*d4514f0bSApple OSS Distributions          <field_name>IXF</field_name>
4436*d4514f0bSApple OSS Distributions        <field_msb>4</field_msb>
4437*d4514f0bSApple OSS Distributions        <field_lsb>4</field_lsb>
4438*d4514f0bSApple OSS Distributions        <field_description order="before">
4439*d4514f0bSApple OSS Distributions
4440*d4514f0bSApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*d4514f0bSApple OSS Distributions
4442*d4514f0bSApple OSS Distributions        </field_description>
4443*d4514f0bSApple OSS Distributions        <field_values>
4444*d4514f0bSApple OSS Distributions
4445*d4514f0bSApple OSS Distributions
4446*d4514f0bSApple OSS Distributions                <field_value_instance>
4447*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4448*d4514f0bSApple OSS Distributions        <field_value_description>
4449*d4514f0bSApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*d4514f0bSApple OSS Distributions</field_value_description>
4451*d4514f0bSApple OSS Distributions    </field_value_instance>
4452*d4514f0bSApple OSS Distributions                <field_value_instance>
4453*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4454*d4514f0bSApple OSS Distributions        <field_value_description>
4455*d4514f0bSApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*d4514f0bSApple OSS Distributions</field_value_description>
4457*d4514f0bSApple OSS Distributions    </field_value_instance>
4458*d4514f0bSApple OSS Distributions        </field_values>
4459*d4514f0bSApple OSS Distributions          <field_resets>
4460*d4514f0bSApple OSS Distributions
4461*d4514f0bSApple OSS Distributions    <field_reset>
4462*d4514f0bSApple OSS Distributions
4463*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*d4514f0bSApple OSS Distributions
4465*d4514f0bSApple OSS Distributions    </field_reset>
4466*d4514f0bSApple OSS Distributions</field_resets>
4467*d4514f0bSApple OSS Distributions      </field>
4468*d4514f0bSApple OSS Distributions        <field
4469*d4514f0bSApple OSS Distributions           id="UFF_3_3"
4470*d4514f0bSApple OSS Distributions           is_variable_length="False"
4471*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4472*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4474*d4514f0bSApple OSS Distributions           is_constant_value="False"
4475*d4514f0bSApple OSS Distributions        >
4476*d4514f0bSApple OSS Distributions          <field_name>UFF</field_name>
4477*d4514f0bSApple OSS Distributions        <field_msb>3</field_msb>
4478*d4514f0bSApple OSS Distributions        <field_lsb>3</field_lsb>
4479*d4514f0bSApple OSS Distributions        <field_description order="before">
4480*d4514f0bSApple OSS Distributions
4481*d4514f0bSApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*d4514f0bSApple OSS Distributions
4483*d4514f0bSApple OSS Distributions        </field_description>
4484*d4514f0bSApple OSS Distributions        <field_values>
4485*d4514f0bSApple OSS Distributions
4486*d4514f0bSApple OSS Distributions
4487*d4514f0bSApple OSS Distributions                <field_value_instance>
4488*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4489*d4514f0bSApple OSS Distributions        <field_value_description>
4490*d4514f0bSApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*d4514f0bSApple OSS Distributions</field_value_description>
4492*d4514f0bSApple OSS Distributions    </field_value_instance>
4493*d4514f0bSApple OSS Distributions                <field_value_instance>
4494*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4495*d4514f0bSApple OSS Distributions        <field_value_description>
4496*d4514f0bSApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*d4514f0bSApple OSS Distributions</field_value_description>
4498*d4514f0bSApple OSS Distributions    </field_value_instance>
4499*d4514f0bSApple OSS Distributions        </field_values>
4500*d4514f0bSApple OSS Distributions          <field_resets>
4501*d4514f0bSApple OSS Distributions
4502*d4514f0bSApple OSS Distributions    <field_reset>
4503*d4514f0bSApple OSS Distributions
4504*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*d4514f0bSApple OSS Distributions
4506*d4514f0bSApple OSS Distributions    </field_reset>
4507*d4514f0bSApple OSS Distributions</field_resets>
4508*d4514f0bSApple OSS Distributions      </field>
4509*d4514f0bSApple OSS Distributions        <field
4510*d4514f0bSApple OSS Distributions           id="OFF_2_2"
4511*d4514f0bSApple OSS Distributions           is_variable_length="False"
4512*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4513*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4515*d4514f0bSApple OSS Distributions           is_constant_value="False"
4516*d4514f0bSApple OSS Distributions        >
4517*d4514f0bSApple OSS Distributions          <field_name>OFF</field_name>
4518*d4514f0bSApple OSS Distributions        <field_msb>2</field_msb>
4519*d4514f0bSApple OSS Distributions        <field_lsb>2</field_lsb>
4520*d4514f0bSApple OSS Distributions        <field_description order="before">
4521*d4514f0bSApple OSS Distributions
4522*d4514f0bSApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*d4514f0bSApple OSS Distributions
4524*d4514f0bSApple OSS Distributions        </field_description>
4525*d4514f0bSApple OSS Distributions        <field_values>
4526*d4514f0bSApple OSS Distributions
4527*d4514f0bSApple OSS Distributions
4528*d4514f0bSApple OSS Distributions                <field_value_instance>
4529*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4530*d4514f0bSApple OSS Distributions        <field_value_description>
4531*d4514f0bSApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*d4514f0bSApple OSS Distributions</field_value_description>
4533*d4514f0bSApple OSS Distributions    </field_value_instance>
4534*d4514f0bSApple OSS Distributions                <field_value_instance>
4535*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4536*d4514f0bSApple OSS Distributions        <field_value_description>
4537*d4514f0bSApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*d4514f0bSApple OSS Distributions</field_value_description>
4539*d4514f0bSApple OSS Distributions    </field_value_instance>
4540*d4514f0bSApple OSS Distributions        </field_values>
4541*d4514f0bSApple OSS Distributions          <field_resets>
4542*d4514f0bSApple OSS Distributions
4543*d4514f0bSApple OSS Distributions    <field_reset>
4544*d4514f0bSApple OSS Distributions
4545*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*d4514f0bSApple OSS Distributions
4547*d4514f0bSApple OSS Distributions    </field_reset>
4548*d4514f0bSApple OSS Distributions</field_resets>
4549*d4514f0bSApple OSS Distributions      </field>
4550*d4514f0bSApple OSS Distributions        <field
4551*d4514f0bSApple OSS Distributions           id="DZF_1_1"
4552*d4514f0bSApple OSS Distributions           is_variable_length="False"
4553*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4554*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4556*d4514f0bSApple OSS Distributions           is_constant_value="False"
4557*d4514f0bSApple OSS Distributions        >
4558*d4514f0bSApple OSS Distributions          <field_name>DZF</field_name>
4559*d4514f0bSApple OSS Distributions        <field_msb>1</field_msb>
4560*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
4561*d4514f0bSApple OSS Distributions        <field_description order="before">
4562*d4514f0bSApple OSS Distributions
4563*d4514f0bSApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*d4514f0bSApple OSS Distributions
4565*d4514f0bSApple OSS Distributions        </field_description>
4566*d4514f0bSApple OSS Distributions        <field_values>
4567*d4514f0bSApple OSS Distributions
4568*d4514f0bSApple OSS Distributions
4569*d4514f0bSApple OSS Distributions                <field_value_instance>
4570*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4571*d4514f0bSApple OSS Distributions        <field_value_description>
4572*d4514f0bSApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*d4514f0bSApple OSS Distributions</field_value_description>
4574*d4514f0bSApple OSS Distributions    </field_value_instance>
4575*d4514f0bSApple OSS Distributions                <field_value_instance>
4576*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4577*d4514f0bSApple OSS Distributions        <field_value_description>
4578*d4514f0bSApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*d4514f0bSApple OSS Distributions</field_value_description>
4580*d4514f0bSApple OSS Distributions    </field_value_instance>
4581*d4514f0bSApple OSS Distributions        </field_values>
4582*d4514f0bSApple OSS Distributions          <field_resets>
4583*d4514f0bSApple OSS Distributions
4584*d4514f0bSApple OSS Distributions    <field_reset>
4585*d4514f0bSApple OSS Distributions
4586*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*d4514f0bSApple OSS Distributions
4588*d4514f0bSApple OSS Distributions    </field_reset>
4589*d4514f0bSApple OSS Distributions</field_resets>
4590*d4514f0bSApple OSS Distributions      </field>
4591*d4514f0bSApple OSS Distributions        <field
4592*d4514f0bSApple OSS Distributions           id="IOF_0_0"
4593*d4514f0bSApple OSS Distributions           is_variable_length="False"
4594*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4595*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4597*d4514f0bSApple OSS Distributions           is_constant_value="False"
4598*d4514f0bSApple OSS Distributions        >
4599*d4514f0bSApple OSS Distributions          <field_name>IOF</field_name>
4600*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
4601*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
4602*d4514f0bSApple OSS Distributions        <field_description order="before">
4603*d4514f0bSApple OSS Distributions
4604*d4514f0bSApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*d4514f0bSApple OSS Distributions
4606*d4514f0bSApple OSS Distributions        </field_description>
4607*d4514f0bSApple OSS Distributions        <field_values>
4608*d4514f0bSApple OSS Distributions
4609*d4514f0bSApple OSS Distributions
4610*d4514f0bSApple OSS Distributions                <field_value_instance>
4611*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4612*d4514f0bSApple OSS Distributions        <field_value_description>
4613*d4514f0bSApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*d4514f0bSApple OSS Distributions</field_value_description>
4615*d4514f0bSApple OSS Distributions    </field_value_instance>
4616*d4514f0bSApple OSS Distributions                <field_value_instance>
4617*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4618*d4514f0bSApple OSS Distributions        <field_value_description>
4619*d4514f0bSApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*d4514f0bSApple OSS Distributions</field_value_description>
4621*d4514f0bSApple OSS Distributions    </field_value_instance>
4622*d4514f0bSApple OSS Distributions        </field_values>
4623*d4514f0bSApple OSS Distributions          <field_resets>
4624*d4514f0bSApple OSS Distributions
4625*d4514f0bSApple OSS Distributions    <field_reset>
4626*d4514f0bSApple OSS Distributions
4627*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*d4514f0bSApple OSS Distributions
4629*d4514f0bSApple OSS Distributions    </field_reset>
4630*d4514f0bSApple OSS Distributions</field_resets>
4631*d4514f0bSApple OSS Distributions      </field>
4632*d4514f0bSApple OSS Distributions    <text_after_fields>
4633*d4514f0bSApple OSS Distributions
4634*d4514f0bSApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*d4514f0bSApple OSS Distributions<list type="unordered">
4636*d4514f0bSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*d4514f0bSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*d4514f0bSApple OSS Distributions</listitem></list>
4639*d4514f0bSApple OSS Distributions
4640*d4514f0bSApple OSS Distributions    </text_after_fields>
4641*d4514f0bSApple OSS Distributions  </fields>
4642*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
4643*d4514f0bSApple OSS Distributions
4644*d4514f0bSApple OSS Distributions
4645*d4514f0bSApple OSS Distributions
4646*d4514f0bSApple OSS Distributions
4647*d4514f0bSApple OSS Distributions
4648*d4514f0bSApple OSS Distributions
4649*d4514f0bSApple OSS Distributions
4650*d4514f0bSApple OSS Distributions
4651*d4514f0bSApple OSS Distributions
4652*d4514f0bSApple OSS Distributions
4653*d4514f0bSApple OSS Distributions
4654*d4514f0bSApple OSS Distributions
4655*d4514f0bSApple OSS Distributions
4656*d4514f0bSApple OSS Distributions
4657*d4514f0bSApple OSS Distributions
4658*d4514f0bSApple OSS Distributions
4659*d4514f0bSApple OSS Distributions
4660*d4514f0bSApple OSS Distributions
4661*d4514f0bSApple OSS Distributions
4662*d4514f0bSApple OSS Distributions
4663*d4514f0bSApple OSS Distributions
4664*d4514f0bSApple OSS Distributions
4665*d4514f0bSApple OSS Distributions
4666*d4514f0bSApple OSS Distributions
4667*d4514f0bSApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*d4514f0bSApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*d4514f0bSApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*d4514f0bSApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*d4514f0bSApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*d4514f0bSApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*d4514f0bSApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*d4514f0bSApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*d4514f0bSApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*d4514f0bSApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*d4514f0bSApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*d4514f0bSApple OSS Distributions    </reg_fieldset>
4679*d4514f0bSApple OSS Distributions            </partial_fieldset>
4680*d4514f0bSApple OSS Distributions            <partial_fieldset>
4681*d4514f0bSApple OSS Distributions              <fields length="25">
4682*d4514f0bSApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*d4514f0bSApple OSS Distributions    <text_before_fields>
4684*d4514f0bSApple OSS Distributions
4685*d4514f0bSApple OSS Distributions
4686*d4514f0bSApple OSS Distributions
4687*d4514f0bSApple OSS Distributions    </text_before_fields>
4688*d4514f0bSApple OSS Distributions
4689*d4514f0bSApple OSS Distributions        <field
4690*d4514f0bSApple OSS Distributions           id="IDS_24_24"
4691*d4514f0bSApple OSS Distributions           is_variable_length="False"
4692*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4693*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4695*d4514f0bSApple OSS Distributions           is_constant_value="False"
4696*d4514f0bSApple OSS Distributions        >
4697*d4514f0bSApple OSS Distributions          <field_name>IDS</field_name>
4698*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
4699*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
4700*d4514f0bSApple OSS Distributions        <field_description order="before">
4701*d4514f0bSApple OSS Distributions
4702*d4514f0bSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*d4514f0bSApple OSS Distributions
4704*d4514f0bSApple OSS Distributions        </field_description>
4705*d4514f0bSApple OSS Distributions        <field_values>
4706*d4514f0bSApple OSS Distributions
4707*d4514f0bSApple OSS Distributions
4708*d4514f0bSApple OSS Distributions                <field_value_instance>
4709*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4710*d4514f0bSApple OSS Distributions        <field_value_description>
4711*d4514f0bSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*d4514f0bSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*d4514f0bSApple OSS Distributions</field_value_description>
4714*d4514f0bSApple OSS Distributions    </field_value_instance>
4715*d4514f0bSApple OSS Distributions                <field_value_instance>
4716*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4717*d4514f0bSApple OSS Distributions        <field_value_description>
4718*d4514f0bSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*d4514f0bSApple OSS Distributions</field_value_description>
4720*d4514f0bSApple OSS Distributions    </field_value_instance>
4721*d4514f0bSApple OSS Distributions        </field_values>
4722*d4514f0bSApple OSS Distributions            <field_description order="after">
4723*d4514f0bSApple OSS Distributions
4724*d4514f0bSApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*d4514f0bSApple OSS Distributions
4726*d4514f0bSApple OSS Distributions            </field_description>
4727*d4514f0bSApple OSS Distributions          <field_resets>
4728*d4514f0bSApple OSS Distributions
4729*d4514f0bSApple OSS Distributions    <field_reset>
4730*d4514f0bSApple OSS Distributions
4731*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*d4514f0bSApple OSS Distributions
4733*d4514f0bSApple OSS Distributions    </field_reset>
4734*d4514f0bSApple OSS Distributions</field_resets>
4735*d4514f0bSApple OSS Distributions      </field>
4736*d4514f0bSApple OSS Distributions        <field
4737*d4514f0bSApple OSS Distributions           id="0_23_14"
4738*d4514f0bSApple OSS Distributions           is_variable_length="False"
4739*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4740*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4742*d4514f0bSApple OSS Distributions           is_constant_value="False"
4743*d4514f0bSApple OSS Distributions           rwtype="RES0"
4744*d4514f0bSApple OSS Distributions        >
4745*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
4746*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
4747*d4514f0bSApple OSS Distributions        <field_lsb>14</field_lsb>
4748*d4514f0bSApple OSS Distributions        <field_description order="before">
4749*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*d4514f0bSApple OSS Distributions        </field_description>
4751*d4514f0bSApple OSS Distributions        <field_values>
4752*d4514f0bSApple OSS Distributions        </field_values>
4753*d4514f0bSApple OSS Distributions      </field>
4754*d4514f0bSApple OSS Distributions        <field
4755*d4514f0bSApple OSS Distributions           id="IESB_13_13_1"
4756*d4514f0bSApple OSS Distributions           is_variable_length="False"
4757*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4758*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4760*d4514f0bSApple OSS Distributions           is_constant_value="False"
4761*d4514f0bSApple OSS Distributions        >
4762*d4514f0bSApple OSS Distributions          <field_name>IESB</field_name>
4763*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
4764*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
4765*d4514f0bSApple OSS Distributions        <field_description order="before">
4766*d4514f0bSApple OSS Distributions
4767*d4514f0bSApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*d4514f0bSApple OSS Distributions
4769*d4514f0bSApple OSS Distributions        </field_description>
4770*d4514f0bSApple OSS Distributions        <field_values>
4771*d4514f0bSApple OSS Distributions
4772*d4514f0bSApple OSS Distributions
4773*d4514f0bSApple OSS Distributions                <field_value_instance>
4774*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
4775*d4514f0bSApple OSS Distributions        <field_value_description>
4776*d4514f0bSApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*d4514f0bSApple OSS Distributions</field_value_description>
4778*d4514f0bSApple OSS Distributions    </field_value_instance>
4779*d4514f0bSApple OSS Distributions                <field_value_instance>
4780*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
4781*d4514f0bSApple OSS Distributions        <field_value_description>
4782*d4514f0bSApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*d4514f0bSApple OSS Distributions</field_value_description>
4784*d4514f0bSApple OSS Distributions    </field_value_instance>
4785*d4514f0bSApple OSS Distributions        </field_values>
4786*d4514f0bSApple OSS Distributions            <field_description order="after">
4787*d4514f0bSApple OSS Distributions
4788*d4514f0bSApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*d4514f0bSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*d4514f0bSApple OSS Distributions
4791*d4514f0bSApple OSS Distributions            </field_description>
4792*d4514f0bSApple OSS Distributions          <field_resets>
4793*d4514f0bSApple OSS Distributions
4794*d4514f0bSApple OSS Distributions    <field_reset>
4795*d4514f0bSApple OSS Distributions
4796*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*d4514f0bSApple OSS Distributions
4798*d4514f0bSApple OSS Distributions    </field_reset>
4799*d4514f0bSApple OSS Distributions</field_resets>
4800*d4514f0bSApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*d4514f0bSApple OSS Distributions      </field>
4802*d4514f0bSApple OSS Distributions        <field
4803*d4514f0bSApple OSS Distributions           id="0_13_13_2"
4804*d4514f0bSApple OSS Distributions           is_variable_length="False"
4805*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4806*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4808*d4514f0bSApple OSS Distributions           is_constant_value="False"
4809*d4514f0bSApple OSS Distributions           rwtype="RES0"
4810*d4514f0bSApple OSS Distributions        >
4811*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
4812*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
4813*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
4814*d4514f0bSApple OSS Distributions        <field_description order="before">
4815*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*d4514f0bSApple OSS Distributions        </field_description>
4817*d4514f0bSApple OSS Distributions        <field_values>
4818*d4514f0bSApple OSS Distributions        </field_values>
4819*d4514f0bSApple OSS Distributions      </field>
4820*d4514f0bSApple OSS Distributions        <field
4821*d4514f0bSApple OSS Distributions           id="AET_12_10"
4822*d4514f0bSApple OSS Distributions           is_variable_length="False"
4823*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4824*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4826*d4514f0bSApple OSS Distributions           is_constant_value="False"
4827*d4514f0bSApple OSS Distributions        >
4828*d4514f0bSApple OSS Distributions          <field_name>AET</field_name>
4829*d4514f0bSApple OSS Distributions        <field_msb>12</field_msb>
4830*d4514f0bSApple OSS Distributions        <field_lsb>10</field_lsb>
4831*d4514f0bSApple OSS Distributions        <field_description order="before">
4832*d4514f0bSApple OSS Distributions
4833*d4514f0bSApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*d4514f0bSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*d4514f0bSApple OSS Distributions
4836*d4514f0bSApple OSS Distributions        </field_description>
4837*d4514f0bSApple OSS Distributions        <field_values>
4838*d4514f0bSApple OSS Distributions
4839*d4514f0bSApple OSS Distributions
4840*d4514f0bSApple OSS Distributions                <field_value_instance>
4841*d4514f0bSApple OSS Distributions            <field_value>0b000</field_value>
4842*d4514f0bSApple OSS Distributions        <field_value_description>
4843*d4514f0bSApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*d4514f0bSApple OSS Distributions</field_value_description>
4845*d4514f0bSApple OSS Distributions    </field_value_instance>
4846*d4514f0bSApple OSS Distributions                <field_value_instance>
4847*d4514f0bSApple OSS Distributions            <field_value>0b001</field_value>
4848*d4514f0bSApple OSS Distributions        <field_value_description>
4849*d4514f0bSApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*d4514f0bSApple OSS Distributions</field_value_description>
4851*d4514f0bSApple OSS Distributions    </field_value_instance>
4852*d4514f0bSApple OSS Distributions                <field_value_instance>
4853*d4514f0bSApple OSS Distributions            <field_value>0b010</field_value>
4854*d4514f0bSApple OSS Distributions        <field_value_description>
4855*d4514f0bSApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*d4514f0bSApple OSS Distributions</field_value_description>
4857*d4514f0bSApple OSS Distributions    </field_value_instance>
4858*d4514f0bSApple OSS Distributions                <field_value_instance>
4859*d4514f0bSApple OSS Distributions            <field_value>0b011</field_value>
4860*d4514f0bSApple OSS Distributions        <field_value_description>
4861*d4514f0bSApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*d4514f0bSApple OSS Distributions</field_value_description>
4863*d4514f0bSApple OSS Distributions    </field_value_instance>
4864*d4514f0bSApple OSS Distributions                <field_value_instance>
4865*d4514f0bSApple OSS Distributions            <field_value>0b110</field_value>
4866*d4514f0bSApple OSS Distributions        <field_value_description>
4867*d4514f0bSApple OSS Distributions  <para>Corrected error (CE).</para>
4868*d4514f0bSApple OSS Distributions</field_value_description>
4869*d4514f0bSApple OSS Distributions    </field_value_instance>
4870*d4514f0bSApple OSS Distributions        </field_values>
4871*d4514f0bSApple OSS Distributions            <field_description order="after">
4872*d4514f0bSApple OSS Distributions
4873*d4514f0bSApple OSS Distributions  <para>All other values are reserved.</para>
4874*d4514f0bSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*d4514f0bSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*d4514f0bSApple OSS Distributions<list type="unordered">
4877*d4514f0bSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*d4514f0bSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*d4514f0bSApple OSS Distributions</listitem></list>
4880*d4514f0bSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*d4514f0bSApple OSS Distributions
4882*d4514f0bSApple OSS Distributions            </field_description>
4883*d4514f0bSApple OSS Distributions          <field_resets>
4884*d4514f0bSApple OSS Distributions
4885*d4514f0bSApple OSS Distributions    <field_reset>
4886*d4514f0bSApple OSS Distributions
4887*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*d4514f0bSApple OSS Distributions
4889*d4514f0bSApple OSS Distributions    </field_reset>
4890*d4514f0bSApple OSS Distributions</field_resets>
4891*d4514f0bSApple OSS Distributions      </field>
4892*d4514f0bSApple OSS Distributions        <field
4893*d4514f0bSApple OSS Distributions           id="EA_9_9"
4894*d4514f0bSApple OSS Distributions           is_variable_length="False"
4895*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4896*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4898*d4514f0bSApple OSS Distributions           is_constant_value="False"
4899*d4514f0bSApple OSS Distributions        >
4900*d4514f0bSApple OSS Distributions          <field_name>EA</field_name>
4901*d4514f0bSApple OSS Distributions        <field_msb>9</field_msb>
4902*d4514f0bSApple OSS Distributions        <field_lsb>9</field_lsb>
4903*d4514f0bSApple OSS Distributions        <field_description order="before">
4904*d4514f0bSApple OSS Distributions
4905*d4514f0bSApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*d4514f0bSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*d4514f0bSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*d4514f0bSApple OSS Distributions<list type="unordered">
4909*d4514f0bSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*d4514f0bSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*d4514f0bSApple OSS Distributions</listitem></list>
4912*d4514f0bSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*d4514f0bSApple OSS Distributions
4914*d4514f0bSApple OSS Distributions        </field_description>
4915*d4514f0bSApple OSS Distributions        <field_values>
4916*d4514f0bSApple OSS Distributions
4917*d4514f0bSApple OSS Distributions
4918*d4514f0bSApple OSS Distributions        </field_values>
4919*d4514f0bSApple OSS Distributions          <field_resets>
4920*d4514f0bSApple OSS Distributions
4921*d4514f0bSApple OSS Distributions    <field_reset>
4922*d4514f0bSApple OSS Distributions
4923*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*d4514f0bSApple OSS Distributions
4925*d4514f0bSApple OSS Distributions    </field_reset>
4926*d4514f0bSApple OSS Distributions</field_resets>
4927*d4514f0bSApple OSS Distributions      </field>
4928*d4514f0bSApple OSS Distributions        <field
4929*d4514f0bSApple OSS Distributions           id="0_8_6"
4930*d4514f0bSApple OSS Distributions           is_variable_length="False"
4931*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4932*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4934*d4514f0bSApple OSS Distributions           is_constant_value="False"
4935*d4514f0bSApple OSS Distributions           rwtype="RES0"
4936*d4514f0bSApple OSS Distributions        >
4937*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
4938*d4514f0bSApple OSS Distributions        <field_msb>8</field_msb>
4939*d4514f0bSApple OSS Distributions        <field_lsb>6</field_lsb>
4940*d4514f0bSApple OSS Distributions        <field_description order="before">
4941*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*d4514f0bSApple OSS Distributions        </field_description>
4943*d4514f0bSApple OSS Distributions        <field_values>
4944*d4514f0bSApple OSS Distributions        </field_values>
4945*d4514f0bSApple OSS Distributions      </field>
4946*d4514f0bSApple OSS Distributions        <field
4947*d4514f0bSApple OSS Distributions           id="DFSC_5_0"
4948*d4514f0bSApple OSS Distributions           is_variable_length="False"
4949*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
4950*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
4952*d4514f0bSApple OSS Distributions           is_constant_value="False"
4953*d4514f0bSApple OSS Distributions        >
4954*d4514f0bSApple OSS Distributions          <field_name>DFSC</field_name>
4955*d4514f0bSApple OSS Distributions        <field_msb>5</field_msb>
4956*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
4957*d4514f0bSApple OSS Distributions        <field_description order="before">
4958*d4514f0bSApple OSS Distributions
4959*d4514f0bSApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*d4514f0bSApple OSS Distributions
4961*d4514f0bSApple OSS Distributions        </field_description>
4962*d4514f0bSApple OSS Distributions        <field_values>
4963*d4514f0bSApple OSS Distributions
4964*d4514f0bSApple OSS Distributions
4965*d4514f0bSApple OSS Distributions                <field_value_instance>
4966*d4514f0bSApple OSS Distributions            <field_value>0b000000</field_value>
4967*d4514f0bSApple OSS Distributions        <field_value_description>
4968*d4514f0bSApple OSS Distributions  <para>Uncategorized.</para>
4969*d4514f0bSApple OSS Distributions</field_value_description>
4970*d4514f0bSApple OSS Distributions    </field_value_instance>
4971*d4514f0bSApple OSS Distributions                <field_value_instance>
4972*d4514f0bSApple OSS Distributions            <field_value>0b010001</field_value>
4973*d4514f0bSApple OSS Distributions        <field_value_description>
4974*d4514f0bSApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*d4514f0bSApple OSS Distributions</field_value_description>
4976*d4514f0bSApple OSS Distributions    </field_value_instance>
4977*d4514f0bSApple OSS Distributions        </field_values>
4978*d4514f0bSApple OSS Distributions            <field_description order="after">
4979*d4514f0bSApple OSS Distributions
4980*d4514f0bSApple OSS Distributions  <para>All other values are reserved.</para>
4981*d4514f0bSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*d4514f0bSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*d4514f0bSApple OSS Distributions
4984*d4514f0bSApple OSS Distributions            </field_description>
4985*d4514f0bSApple OSS Distributions          <field_resets>
4986*d4514f0bSApple OSS Distributions
4987*d4514f0bSApple OSS Distributions    <field_reset>
4988*d4514f0bSApple OSS Distributions
4989*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*d4514f0bSApple OSS Distributions
4991*d4514f0bSApple OSS Distributions    </field_reset>
4992*d4514f0bSApple OSS Distributions</field_resets>
4993*d4514f0bSApple OSS Distributions      </field>
4994*d4514f0bSApple OSS Distributions    <text_after_fields>
4995*d4514f0bSApple OSS Distributions
4996*d4514f0bSApple OSS Distributions
4997*d4514f0bSApple OSS Distributions
4998*d4514f0bSApple OSS Distributions    </text_after_fields>
4999*d4514f0bSApple OSS Distributions  </fields>
5000*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5001*d4514f0bSApple OSS Distributions
5002*d4514f0bSApple OSS Distributions
5003*d4514f0bSApple OSS Distributions
5004*d4514f0bSApple OSS Distributions
5005*d4514f0bSApple OSS Distributions
5006*d4514f0bSApple OSS Distributions
5007*d4514f0bSApple OSS Distributions
5008*d4514f0bSApple OSS Distributions
5009*d4514f0bSApple OSS Distributions
5010*d4514f0bSApple OSS Distributions
5011*d4514f0bSApple OSS Distributions
5012*d4514f0bSApple OSS Distributions
5013*d4514f0bSApple OSS Distributions
5014*d4514f0bSApple OSS Distributions
5015*d4514f0bSApple OSS Distributions
5016*d4514f0bSApple OSS Distributions
5017*d4514f0bSApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*d4514f0bSApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*d4514f0bSApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*d4514f0bSApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*d4514f0bSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*d4514f0bSApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*d4514f0bSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*d4514f0bSApple OSS Distributions    </reg_fieldset>
5025*d4514f0bSApple OSS Distributions            </partial_fieldset>
5026*d4514f0bSApple OSS Distributions            <partial_fieldset>
5027*d4514f0bSApple OSS Distributions              <fields length="25">
5028*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*d4514f0bSApple OSS Distributions    <text_before_fields>
5030*d4514f0bSApple OSS Distributions
5031*d4514f0bSApple OSS Distributions
5032*d4514f0bSApple OSS Distributions
5033*d4514f0bSApple OSS Distributions    </text_before_fields>
5034*d4514f0bSApple OSS Distributions
5035*d4514f0bSApple OSS Distributions        <field
5036*d4514f0bSApple OSS Distributions           id="0_24_6"
5037*d4514f0bSApple OSS Distributions           is_variable_length="False"
5038*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5039*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5041*d4514f0bSApple OSS Distributions           is_constant_value="False"
5042*d4514f0bSApple OSS Distributions           rwtype="RES0"
5043*d4514f0bSApple OSS Distributions        >
5044*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5045*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5046*d4514f0bSApple OSS Distributions        <field_lsb>6</field_lsb>
5047*d4514f0bSApple OSS Distributions        <field_description order="before">
5048*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*d4514f0bSApple OSS Distributions        </field_description>
5050*d4514f0bSApple OSS Distributions        <field_values>
5051*d4514f0bSApple OSS Distributions        </field_values>
5052*d4514f0bSApple OSS Distributions      </field>
5053*d4514f0bSApple OSS Distributions        <field
5054*d4514f0bSApple OSS Distributions           id="IFSC_5_0"
5055*d4514f0bSApple OSS Distributions           is_variable_length="False"
5056*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5057*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5059*d4514f0bSApple OSS Distributions           is_constant_value="False"
5060*d4514f0bSApple OSS Distributions        >
5061*d4514f0bSApple OSS Distributions          <field_name>IFSC</field_name>
5062*d4514f0bSApple OSS Distributions        <field_msb>5</field_msb>
5063*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5064*d4514f0bSApple OSS Distributions        <field_description order="before">
5065*d4514f0bSApple OSS Distributions
5066*d4514f0bSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*d4514f0bSApple OSS Distributions
5068*d4514f0bSApple OSS Distributions        </field_description>
5069*d4514f0bSApple OSS Distributions        <field_values>
5070*d4514f0bSApple OSS Distributions
5071*d4514f0bSApple OSS Distributions
5072*d4514f0bSApple OSS Distributions        </field_values>
5073*d4514f0bSApple OSS Distributions          <field_resets>
5074*d4514f0bSApple OSS Distributions
5075*d4514f0bSApple OSS Distributions    <field_reset>
5076*d4514f0bSApple OSS Distributions
5077*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*d4514f0bSApple OSS Distributions
5079*d4514f0bSApple OSS Distributions    </field_reset>
5080*d4514f0bSApple OSS Distributions</field_resets>
5081*d4514f0bSApple OSS Distributions      </field>
5082*d4514f0bSApple OSS Distributions    <text_after_fields>
5083*d4514f0bSApple OSS Distributions
5084*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*d4514f0bSApple OSS Distributions<list type="unordered">
5086*d4514f0bSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*d4514f0bSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*d4514f0bSApple OSS Distributions</listitem></list>
5089*d4514f0bSApple OSS Distributions
5090*d4514f0bSApple OSS Distributions    </text_after_fields>
5091*d4514f0bSApple OSS Distributions  </fields>
5092*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5093*d4514f0bSApple OSS Distributions
5094*d4514f0bSApple OSS Distributions
5095*d4514f0bSApple OSS Distributions
5096*d4514f0bSApple OSS Distributions
5097*d4514f0bSApple OSS Distributions
5098*d4514f0bSApple OSS Distributions
5099*d4514f0bSApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*d4514f0bSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*d4514f0bSApple OSS Distributions    </reg_fieldset>
5102*d4514f0bSApple OSS Distributions            </partial_fieldset>
5103*d4514f0bSApple OSS Distributions            <partial_fieldset>
5104*d4514f0bSApple OSS Distributions              <fields length="25">
5105*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*d4514f0bSApple OSS Distributions    <text_before_fields>
5107*d4514f0bSApple OSS Distributions
5108*d4514f0bSApple OSS Distributions
5109*d4514f0bSApple OSS Distributions
5110*d4514f0bSApple OSS Distributions    </text_before_fields>
5111*d4514f0bSApple OSS Distributions
5112*d4514f0bSApple OSS Distributions        <field
5113*d4514f0bSApple OSS Distributions           id="ISV_24_24"
5114*d4514f0bSApple OSS Distributions           is_variable_length="False"
5115*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5116*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5118*d4514f0bSApple OSS Distributions           is_constant_value="False"
5119*d4514f0bSApple OSS Distributions        >
5120*d4514f0bSApple OSS Distributions          <field_name>ISV</field_name>
5121*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5122*d4514f0bSApple OSS Distributions        <field_lsb>24</field_lsb>
5123*d4514f0bSApple OSS Distributions        <field_description order="before">
5124*d4514f0bSApple OSS Distributions
5125*d4514f0bSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*d4514f0bSApple OSS Distributions
5127*d4514f0bSApple OSS Distributions        </field_description>
5128*d4514f0bSApple OSS Distributions        <field_values>
5129*d4514f0bSApple OSS Distributions
5130*d4514f0bSApple OSS Distributions
5131*d4514f0bSApple OSS Distributions                <field_value_instance>
5132*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5133*d4514f0bSApple OSS Distributions        <field_value_description>
5134*d4514f0bSApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*d4514f0bSApple OSS Distributions</field_value_description>
5136*d4514f0bSApple OSS Distributions    </field_value_instance>
5137*d4514f0bSApple OSS Distributions                <field_value_instance>
5138*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5139*d4514f0bSApple OSS Distributions        <field_value_description>
5140*d4514f0bSApple OSS Distributions  <para>EX bit is valid.</para>
5141*d4514f0bSApple OSS Distributions</field_value_description>
5142*d4514f0bSApple OSS Distributions    </field_value_instance>
5143*d4514f0bSApple OSS Distributions        </field_values>
5144*d4514f0bSApple OSS Distributions            <field_description order="after">
5145*d4514f0bSApple OSS Distributions
5146*d4514f0bSApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*d4514f0bSApple OSS Distributions
5148*d4514f0bSApple OSS Distributions            </field_description>
5149*d4514f0bSApple OSS Distributions          <field_resets>
5150*d4514f0bSApple OSS Distributions
5151*d4514f0bSApple OSS Distributions    <field_reset>
5152*d4514f0bSApple OSS Distributions
5153*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*d4514f0bSApple OSS Distributions
5155*d4514f0bSApple OSS Distributions    </field_reset>
5156*d4514f0bSApple OSS Distributions</field_resets>
5157*d4514f0bSApple OSS Distributions      </field>
5158*d4514f0bSApple OSS Distributions        <field
5159*d4514f0bSApple OSS Distributions           id="0_23_7"
5160*d4514f0bSApple OSS Distributions           is_variable_length="False"
5161*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5162*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5164*d4514f0bSApple OSS Distributions           is_constant_value="False"
5165*d4514f0bSApple OSS Distributions           rwtype="RES0"
5166*d4514f0bSApple OSS Distributions        >
5167*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5168*d4514f0bSApple OSS Distributions        <field_msb>23</field_msb>
5169*d4514f0bSApple OSS Distributions        <field_lsb>7</field_lsb>
5170*d4514f0bSApple OSS Distributions        <field_description order="before">
5171*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*d4514f0bSApple OSS Distributions        </field_description>
5173*d4514f0bSApple OSS Distributions        <field_values>
5174*d4514f0bSApple OSS Distributions        </field_values>
5175*d4514f0bSApple OSS Distributions      </field>
5176*d4514f0bSApple OSS Distributions        <field
5177*d4514f0bSApple OSS Distributions           id="EX_6_6"
5178*d4514f0bSApple OSS Distributions           is_variable_length="False"
5179*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5180*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5182*d4514f0bSApple OSS Distributions           is_constant_value="False"
5183*d4514f0bSApple OSS Distributions        >
5184*d4514f0bSApple OSS Distributions          <field_name>EX</field_name>
5185*d4514f0bSApple OSS Distributions        <field_msb>6</field_msb>
5186*d4514f0bSApple OSS Distributions        <field_lsb>6</field_lsb>
5187*d4514f0bSApple OSS Distributions        <field_description order="before">
5188*d4514f0bSApple OSS Distributions
5189*d4514f0bSApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*d4514f0bSApple OSS Distributions
5191*d4514f0bSApple OSS Distributions        </field_description>
5192*d4514f0bSApple OSS Distributions        <field_values>
5193*d4514f0bSApple OSS Distributions
5194*d4514f0bSApple OSS Distributions
5195*d4514f0bSApple OSS Distributions                <field_value_instance>
5196*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5197*d4514f0bSApple OSS Distributions        <field_value_description>
5198*d4514f0bSApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*d4514f0bSApple OSS Distributions</field_value_description>
5200*d4514f0bSApple OSS Distributions    </field_value_instance>
5201*d4514f0bSApple OSS Distributions                <field_value_instance>
5202*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5203*d4514f0bSApple OSS Distributions        <field_value_description>
5204*d4514f0bSApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*d4514f0bSApple OSS Distributions</field_value_description>
5206*d4514f0bSApple OSS Distributions    </field_value_instance>
5207*d4514f0bSApple OSS Distributions        </field_values>
5208*d4514f0bSApple OSS Distributions            <field_description order="after">
5209*d4514f0bSApple OSS Distributions
5210*d4514f0bSApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*d4514f0bSApple OSS Distributions
5212*d4514f0bSApple OSS Distributions            </field_description>
5213*d4514f0bSApple OSS Distributions          <field_resets>
5214*d4514f0bSApple OSS Distributions
5215*d4514f0bSApple OSS Distributions    <field_reset>
5216*d4514f0bSApple OSS Distributions
5217*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*d4514f0bSApple OSS Distributions
5219*d4514f0bSApple OSS Distributions    </field_reset>
5220*d4514f0bSApple OSS Distributions</field_resets>
5221*d4514f0bSApple OSS Distributions      </field>
5222*d4514f0bSApple OSS Distributions        <field
5223*d4514f0bSApple OSS Distributions           id="IFSC_5_0"
5224*d4514f0bSApple OSS Distributions           is_variable_length="False"
5225*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5226*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5228*d4514f0bSApple OSS Distributions           is_constant_value="False"
5229*d4514f0bSApple OSS Distributions        >
5230*d4514f0bSApple OSS Distributions          <field_name>IFSC</field_name>
5231*d4514f0bSApple OSS Distributions        <field_msb>5</field_msb>
5232*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5233*d4514f0bSApple OSS Distributions        <field_description order="before">
5234*d4514f0bSApple OSS Distributions
5235*d4514f0bSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*d4514f0bSApple OSS Distributions
5237*d4514f0bSApple OSS Distributions        </field_description>
5238*d4514f0bSApple OSS Distributions        <field_values>
5239*d4514f0bSApple OSS Distributions
5240*d4514f0bSApple OSS Distributions
5241*d4514f0bSApple OSS Distributions        </field_values>
5242*d4514f0bSApple OSS Distributions          <field_resets>
5243*d4514f0bSApple OSS Distributions
5244*d4514f0bSApple OSS Distributions    <field_reset>
5245*d4514f0bSApple OSS Distributions
5246*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*d4514f0bSApple OSS Distributions
5248*d4514f0bSApple OSS Distributions    </field_reset>
5249*d4514f0bSApple OSS Distributions</field_resets>
5250*d4514f0bSApple OSS Distributions      </field>
5251*d4514f0bSApple OSS Distributions    <text_after_fields>
5252*d4514f0bSApple OSS Distributions
5253*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*d4514f0bSApple OSS Distributions
5255*d4514f0bSApple OSS Distributions    </text_after_fields>
5256*d4514f0bSApple OSS Distributions  </fields>
5257*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5258*d4514f0bSApple OSS Distributions
5259*d4514f0bSApple OSS Distributions
5260*d4514f0bSApple OSS Distributions
5261*d4514f0bSApple OSS Distributions
5262*d4514f0bSApple OSS Distributions
5263*d4514f0bSApple OSS Distributions
5264*d4514f0bSApple OSS Distributions
5265*d4514f0bSApple OSS Distributions
5266*d4514f0bSApple OSS Distributions
5267*d4514f0bSApple OSS Distributions
5268*d4514f0bSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*d4514f0bSApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*d4514f0bSApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*d4514f0bSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*d4514f0bSApple OSS Distributions    </reg_fieldset>
5273*d4514f0bSApple OSS Distributions            </partial_fieldset>
5274*d4514f0bSApple OSS Distributions            <partial_fieldset>
5275*d4514f0bSApple OSS Distributions              <fields length="25">
5276*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*d4514f0bSApple OSS Distributions    <text_before_fields>
5278*d4514f0bSApple OSS Distributions
5279*d4514f0bSApple OSS Distributions
5280*d4514f0bSApple OSS Distributions
5281*d4514f0bSApple OSS Distributions    </text_before_fields>
5282*d4514f0bSApple OSS Distributions
5283*d4514f0bSApple OSS Distributions        <field
5284*d4514f0bSApple OSS Distributions           id="0_24_14"
5285*d4514f0bSApple OSS Distributions           is_variable_length="False"
5286*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5287*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5289*d4514f0bSApple OSS Distributions           is_constant_value="False"
5290*d4514f0bSApple OSS Distributions           rwtype="RES0"
5291*d4514f0bSApple OSS Distributions        >
5292*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5293*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5294*d4514f0bSApple OSS Distributions        <field_lsb>14</field_lsb>
5295*d4514f0bSApple OSS Distributions        <field_description order="before">
5296*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*d4514f0bSApple OSS Distributions        </field_description>
5298*d4514f0bSApple OSS Distributions        <field_values>
5299*d4514f0bSApple OSS Distributions        </field_values>
5300*d4514f0bSApple OSS Distributions      </field>
5301*d4514f0bSApple OSS Distributions        <field
5302*d4514f0bSApple OSS Distributions           id="VNCR_13_13_1"
5303*d4514f0bSApple OSS Distributions           is_variable_length="False"
5304*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5305*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5307*d4514f0bSApple OSS Distributions           is_constant_value="False"
5308*d4514f0bSApple OSS Distributions        >
5309*d4514f0bSApple OSS Distributions          <field_name>VNCR</field_name>
5310*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
5311*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
5312*d4514f0bSApple OSS Distributions        <field_description order="before">
5313*d4514f0bSApple OSS Distributions
5314*d4514f0bSApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*d4514f0bSApple OSS Distributions
5316*d4514f0bSApple OSS Distributions        </field_description>
5317*d4514f0bSApple OSS Distributions        <field_values>
5318*d4514f0bSApple OSS Distributions
5319*d4514f0bSApple OSS Distributions
5320*d4514f0bSApple OSS Distributions                <field_value_instance>
5321*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5322*d4514f0bSApple OSS Distributions        <field_value_description>
5323*d4514f0bSApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*d4514f0bSApple OSS Distributions</field_value_description>
5325*d4514f0bSApple OSS Distributions    </field_value_instance>
5326*d4514f0bSApple OSS Distributions                <field_value_instance>
5327*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5328*d4514f0bSApple OSS Distributions        <field_value_description>
5329*d4514f0bSApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*d4514f0bSApple OSS Distributions</field_value_description>
5331*d4514f0bSApple OSS Distributions    </field_value_instance>
5332*d4514f0bSApple OSS Distributions        </field_values>
5333*d4514f0bSApple OSS Distributions            <field_description order="after">
5334*d4514f0bSApple OSS Distributions
5335*d4514f0bSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*d4514f0bSApple OSS Distributions
5337*d4514f0bSApple OSS Distributions            </field_description>
5338*d4514f0bSApple OSS Distributions          <field_resets>
5339*d4514f0bSApple OSS Distributions
5340*d4514f0bSApple OSS Distributions    <field_reset>
5341*d4514f0bSApple OSS Distributions
5342*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*d4514f0bSApple OSS Distributions
5344*d4514f0bSApple OSS Distributions    </field_reset>
5345*d4514f0bSApple OSS Distributions</field_resets>
5346*d4514f0bSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*d4514f0bSApple OSS Distributions      </field>
5348*d4514f0bSApple OSS Distributions        <field
5349*d4514f0bSApple OSS Distributions           id="0_13_13_2"
5350*d4514f0bSApple OSS Distributions           is_variable_length="False"
5351*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5352*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5354*d4514f0bSApple OSS Distributions           is_constant_value="False"
5355*d4514f0bSApple OSS Distributions           rwtype="RES0"
5356*d4514f0bSApple OSS Distributions        >
5357*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5358*d4514f0bSApple OSS Distributions        <field_msb>13</field_msb>
5359*d4514f0bSApple OSS Distributions        <field_lsb>13</field_lsb>
5360*d4514f0bSApple OSS Distributions        <field_description order="before">
5361*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*d4514f0bSApple OSS Distributions        </field_description>
5363*d4514f0bSApple OSS Distributions        <field_values>
5364*d4514f0bSApple OSS Distributions        </field_values>
5365*d4514f0bSApple OSS Distributions      </field>
5366*d4514f0bSApple OSS Distributions        <field
5367*d4514f0bSApple OSS Distributions           id="0_12_9"
5368*d4514f0bSApple OSS Distributions           is_variable_length="False"
5369*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5370*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5372*d4514f0bSApple OSS Distributions           is_constant_value="False"
5373*d4514f0bSApple OSS Distributions           rwtype="RES0"
5374*d4514f0bSApple OSS Distributions        >
5375*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5376*d4514f0bSApple OSS Distributions        <field_msb>12</field_msb>
5377*d4514f0bSApple OSS Distributions        <field_lsb>9</field_lsb>
5378*d4514f0bSApple OSS Distributions        <field_description order="before">
5379*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*d4514f0bSApple OSS Distributions        </field_description>
5381*d4514f0bSApple OSS Distributions        <field_values>
5382*d4514f0bSApple OSS Distributions        </field_values>
5383*d4514f0bSApple OSS Distributions      </field>
5384*d4514f0bSApple OSS Distributions        <field
5385*d4514f0bSApple OSS Distributions           id="CM_8_8"
5386*d4514f0bSApple OSS Distributions           is_variable_length="False"
5387*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5388*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5390*d4514f0bSApple OSS Distributions           is_constant_value="False"
5391*d4514f0bSApple OSS Distributions        >
5392*d4514f0bSApple OSS Distributions          <field_name>CM</field_name>
5393*d4514f0bSApple OSS Distributions        <field_msb>8</field_msb>
5394*d4514f0bSApple OSS Distributions        <field_lsb>8</field_lsb>
5395*d4514f0bSApple OSS Distributions        <field_description order="before">
5396*d4514f0bSApple OSS Distributions
5397*d4514f0bSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*d4514f0bSApple OSS Distributions
5399*d4514f0bSApple OSS Distributions        </field_description>
5400*d4514f0bSApple OSS Distributions        <field_values>
5401*d4514f0bSApple OSS Distributions
5402*d4514f0bSApple OSS Distributions
5403*d4514f0bSApple OSS Distributions                <field_value_instance>
5404*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5405*d4514f0bSApple OSS Distributions        <field_value_description>
5406*d4514f0bSApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*d4514f0bSApple OSS Distributions</field_value_description>
5408*d4514f0bSApple OSS Distributions    </field_value_instance>
5409*d4514f0bSApple OSS Distributions                <field_value_instance>
5410*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5411*d4514f0bSApple OSS Distributions        <field_value_description>
5412*d4514f0bSApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*d4514f0bSApple OSS Distributions</field_value_description>
5414*d4514f0bSApple OSS Distributions    </field_value_instance>
5415*d4514f0bSApple OSS Distributions        </field_values>
5416*d4514f0bSApple OSS Distributions          <field_resets>
5417*d4514f0bSApple OSS Distributions
5418*d4514f0bSApple OSS Distributions    <field_reset>
5419*d4514f0bSApple OSS Distributions
5420*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*d4514f0bSApple OSS Distributions
5422*d4514f0bSApple OSS Distributions    </field_reset>
5423*d4514f0bSApple OSS Distributions</field_resets>
5424*d4514f0bSApple OSS Distributions      </field>
5425*d4514f0bSApple OSS Distributions        <field
5426*d4514f0bSApple OSS Distributions           id="0_7_7"
5427*d4514f0bSApple OSS Distributions           is_variable_length="False"
5428*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5429*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5431*d4514f0bSApple OSS Distributions           is_constant_value="False"
5432*d4514f0bSApple OSS Distributions           rwtype="RES0"
5433*d4514f0bSApple OSS Distributions        >
5434*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5435*d4514f0bSApple OSS Distributions        <field_msb>7</field_msb>
5436*d4514f0bSApple OSS Distributions        <field_lsb>7</field_lsb>
5437*d4514f0bSApple OSS Distributions        <field_description order="before">
5438*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*d4514f0bSApple OSS Distributions        </field_description>
5440*d4514f0bSApple OSS Distributions        <field_values>
5441*d4514f0bSApple OSS Distributions        </field_values>
5442*d4514f0bSApple OSS Distributions      </field>
5443*d4514f0bSApple OSS Distributions        <field
5444*d4514f0bSApple OSS Distributions           id="WnR_6_6"
5445*d4514f0bSApple OSS Distributions           is_variable_length="False"
5446*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5447*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5449*d4514f0bSApple OSS Distributions           is_constant_value="False"
5450*d4514f0bSApple OSS Distributions        >
5451*d4514f0bSApple OSS Distributions          <field_name>WnR</field_name>
5452*d4514f0bSApple OSS Distributions        <field_msb>6</field_msb>
5453*d4514f0bSApple OSS Distributions        <field_lsb>6</field_lsb>
5454*d4514f0bSApple OSS Distributions        <field_description order="before">
5455*d4514f0bSApple OSS Distributions
5456*d4514f0bSApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*d4514f0bSApple OSS Distributions
5458*d4514f0bSApple OSS Distributions        </field_description>
5459*d4514f0bSApple OSS Distributions        <field_values>
5460*d4514f0bSApple OSS Distributions
5461*d4514f0bSApple OSS Distributions
5462*d4514f0bSApple OSS Distributions                <field_value_instance>
5463*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5464*d4514f0bSApple OSS Distributions        <field_value_description>
5465*d4514f0bSApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*d4514f0bSApple OSS Distributions</field_value_description>
5467*d4514f0bSApple OSS Distributions    </field_value_instance>
5468*d4514f0bSApple OSS Distributions                <field_value_instance>
5469*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5470*d4514f0bSApple OSS Distributions        <field_value_description>
5471*d4514f0bSApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*d4514f0bSApple OSS Distributions</field_value_description>
5473*d4514f0bSApple OSS Distributions    </field_value_instance>
5474*d4514f0bSApple OSS Distributions        </field_values>
5475*d4514f0bSApple OSS Distributions            <field_description order="after">
5476*d4514f0bSApple OSS Distributions
5477*d4514f0bSApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*d4514f0bSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*d4514f0bSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*d4514f0bSApple OSS Distributions
5481*d4514f0bSApple OSS Distributions            </field_description>
5482*d4514f0bSApple OSS Distributions          <field_resets>
5483*d4514f0bSApple OSS Distributions
5484*d4514f0bSApple OSS Distributions    <field_reset>
5485*d4514f0bSApple OSS Distributions
5486*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*d4514f0bSApple OSS Distributions
5488*d4514f0bSApple OSS Distributions    </field_reset>
5489*d4514f0bSApple OSS Distributions</field_resets>
5490*d4514f0bSApple OSS Distributions      </field>
5491*d4514f0bSApple OSS Distributions        <field
5492*d4514f0bSApple OSS Distributions           id="DFSC_5_0"
5493*d4514f0bSApple OSS Distributions           is_variable_length="False"
5494*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5495*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5497*d4514f0bSApple OSS Distributions           is_constant_value="False"
5498*d4514f0bSApple OSS Distributions        >
5499*d4514f0bSApple OSS Distributions          <field_name>DFSC</field_name>
5500*d4514f0bSApple OSS Distributions        <field_msb>5</field_msb>
5501*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5502*d4514f0bSApple OSS Distributions        <field_description order="before">
5503*d4514f0bSApple OSS Distributions
5504*d4514f0bSApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*d4514f0bSApple OSS Distributions
5506*d4514f0bSApple OSS Distributions        </field_description>
5507*d4514f0bSApple OSS Distributions        <field_values>
5508*d4514f0bSApple OSS Distributions
5509*d4514f0bSApple OSS Distributions
5510*d4514f0bSApple OSS Distributions        </field_values>
5511*d4514f0bSApple OSS Distributions          <field_resets>
5512*d4514f0bSApple OSS Distributions
5513*d4514f0bSApple OSS Distributions    <field_reset>
5514*d4514f0bSApple OSS Distributions
5515*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*d4514f0bSApple OSS Distributions
5517*d4514f0bSApple OSS Distributions    </field_reset>
5518*d4514f0bSApple OSS Distributions</field_resets>
5519*d4514f0bSApple OSS Distributions      </field>
5520*d4514f0bSApple OSS Distributions    <text_after_fields>
5521*d4514f0bSApple OSS Distributions
5522*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*d4514f0bSApple OSS Distributions
5524*d4514f0bSApple OSS Distributions    </text_after_fields>
5525*d4514f0bSApple OSS Distributions  </fields>
5526*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5527*d4514f0bSApple OSS Distributions
5528*d4514f0bSApple OSS Distributions
5529*d4514f0bSApple OSS Distributions
5530*d4514f0bSApple OSS Distributions
5531*d4514f0bSApple OSS Distributions
5532*d4514f0bSApple OSS Distributions
5533*d4514f0bSApple OSS Distributions
5534*d4514f0bSApple OSS Distributions
5535*d4514f0bSApple OSS Distributions
5536*d4514f0bSApple OSS Distributions
5537*d4514f0bSApple OSS Distributions
5538*d4514f0bSApple OSS Distributions
5539*d4514f0bSApple OSS Distributions
5540*d4514f0bSApple OSS Distributions
5541*d4514f0bSApple OSS Distributions
5542*d4514f0bSApple OSS Distributions
5543*d4514f0bSApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*d4514f0bSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*d4514f0bSApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*d4514f0bSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*d4514f0bSApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*d4514f0bSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*d4514f0bSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*d4514f0bSApple OSS Distributions    </reg_fieldset>
5551*d4514f0bSApple OSS Distributions            </partial_fieldset>
5552*d4514f0bSApple OSS Distributions            <partial_fieldset>
5553*d4514f0bSApple OSS Distributions              <fields length="25">
5554*d4514f0bSApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*d4514f0bSApple OSS Distributions    <text_before_fields>
5556*d4514f0bSApple OSS Distributions
5557*d4514f0bSApple OSS Distributions
5558*d4514f0bSApple OSS Distributions
5559*d4514f0bSApple OSS Distributions    </text_before_fields>
5560*d4514f0bSApple OSS Distributions
5561*d4514f0bSApple OSS Distributions        <field
5562*d4514f0bSApple OSS Distributions           id="0_24_16"
5563*d4514f0bSApple OSS Distributions           is_variable_length="False"
5564*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5565*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5567*d4514f0bSApple OSS Distributions           is_constant_value="False"
5568*d4514f0bSApple OSS Distributions           rwtype="RES0"
5569*d4514f0bSApple OSS Distributions        >
5570*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5571*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5572*d4514f0bSApple OSS Distributions        <field_lsb>16</field_lsb>
5573*d4514f0bSApple OSS Distributions        <field_description order="before">
5574*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*d4514f0bSApple OSS Distributions        </field_description>
5576*d4514f0bSApple OSS Distributions        <field_values>
5577*d4514f0bSApple OSS Distributions        </field_values>
5578*d4514f0bSApple OSS Distributions      </field>
5579*d4514f0bSApple OSS Distributions        <field
5580*d4514f0bSApple OSS Distributions           id="Comment_15_0"
5581*d4514f0bSApple OSS Distributions           is_variable_length="False"
5582*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5583*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5585*d4514f0bSApple OSS Distributions           is_constant_value="False"
5586*d4514f0bSApple OSS Distributions        >
5587*d4514f0bSApple OSS Distributions          <field_name>Comment</field_name>
5588*d4514f0bSApple OSS Distributions        <field_msb>15</field_msb>
5589*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5590*d4514f0bSApple OSS Distributions        <field_description order="before">
5591*d4514f0bSApple OSS Distributions
5592*d4514f0bSApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*d4514f0bSApple OSS Distributions
5594*d4514f0bSApple OSS Distributions        </field_description>
5595*d4514f0bSApple OSS Distributions        <field_values>
5596*d4514f0bSApple OSS Distributions
5597*d4514f0bSApple OSS Distributions
5598*d4514f0bSApple OSS Distributions        </field_values>
5599*d4514f0bSApple OSS Distributions          <field_resets>
5600*d4514f0bSApple OSS Distributions
5601*d4514f0bSApple OSS Distributions    <field_reset>
5602*d4514f0bSApple OSS Distributions
5603*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*d4514f0bSApple OSS Distributions
5605*d4514f0bSApple OSS Distributions    </field_reset>
5606*d4514f0bSApple OSS Distributions</field_resets>
5607*d4514f0bSApple OSS Distributions      </field>
5608*d4514f0bSApple OSS Distributions    <text_after_fields>
5609*d4514f0bSApple OSS Distributions
5610*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*d4514f0bSApple OSS Distributions
5612*d4514f0bSApple OSS Distributions    </text_after_fields>
5613*d4514f0bSApple OSS Distributions  </fields>
5614*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5615*d4514f0bSApple OSS Distributions
5616*d4514f0bSApple OSS Distributions
5617*d4514f0bSApple OSS Distributions
5618*d4514f0bSApple OSS Distributions
5619*d4514f0bSApple OSS Distributions
5620*d4514f0bSApple OSS Distributions
5621*d4514f0bSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*d4514f0bSApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*d4514f0bSApple OSS Distributions    </reg_fieldset>
5624*d4514f0bSApple OSS Distributions            </partial_fieldset>
5625*d4514f0bSApple OSS Distributions            <partial_fieldset>
5626*d4514f0bSApple OSS Distributions              <fields length="25">
5627*d4514f0bSApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*d4514f0bSApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*d4514f0bSApple OSS Distributions    <text_before_fields>
5630*d4514f0bSApple OSS Distributions
5631*d4514f0bSApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*d4514f0bSApple OSS Distributions
5633*d4514f0bSApple OSS Distributions    </text_before_fields>
5634*d4514f0bSApple OSS Distributions
5635*d4514f0bSApple OSS Distributions        <field
5636*d4514f0bSApple OSS Distributions           id="0_24_2"
5637*d4514f0bSApple OSS Distributions           is_variable_length="False"
5638*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5639*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5641*d4514f0bSApple OSS Distributions           is_constant_value="False"
5642*d4514f0bSApple OSS Distributions           rwtype="RES0"
5643*d4514f0bSApple OSS Distributions        >
5644*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5645*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5646*d4514f0bSApple OSS Distributions        <field_lsb>2</field_lsb>
5647*d4514f0bSApple OSS Distributions        <field_description order="before">
5648*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*d4514f0bSApple OSS Distributions        </field_description>
5650*d4514f0bSApple OSS Distributions        <field_values>
5651*d4514f0bSApple OSS Distributions        </field_values>
5652*d4514f0bSApple OSS Distributions      </field>
5653*d4514f0bSApple OSS Distributions        <field
5654*d4514f0bSApple OSS Distributions           id="ERET_1_1"
5655*d4514f0bSApple OSS Distributions           is_variable_length="False"
5656*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5657*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5659*d4514f0bSApple OSS Distributions           is_constant_value="False"
5660*d4514f0bSApple OSS Distributions        >
5661*d4514f0bSApple OSS Distributions          <field_name>ERET</field_name>
5662*d4514f0bSApple OSS Distributions        <field_msb>1</field_msb>
5663*d4514f0bSApple OSS Distributions        <field_lsb>1</field_lsb>
5664*d4514f0bSApple OSS Distributions        <field_description order="before">
5665*d4514f0bSApple OSS Distributions
5666*d4514f0bSApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*d4514f0bSApple OSS Distributions
5668*d4514f0bSApple OSS Distributions        </field_description>
5669*d4514f0bSApple OSS Distributions        <field_values>
5670*d4514f0bSApple OSS Distributions
5671*d4514f0bSApple OSS Distributions
5672*d4514f0bSApple OSS Distributions                <field_value_instance>
5673*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5674*d4514f0bSApple OSS Distributions        <field_value_description>
5675*d4514f0bSApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*d4514f0bSApple OSS Distributions</field_value_description>
5677*d4514f0bSApple OSS Distributions    </field_value_instance>
5678*d4514f0bSApple OSS Distributions                <field_value_instance>
5679*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5680*d4514f0bSApple OSS Distributions        <field_value_description>
5681*d4514f0bSApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*d4514f0bSApple OSS Distributions</field_value_description>
5683*d4514f0bSApple OSS Distributions    </field_value_instance>
5684*d4514f0bSApple OSS Distributions        </field_values>
5685*d4514f0bSApple OSS Distributions            <field_description order="after">
5686*d4514f0bSApple OSS Distributions
5687*d4514f0bSApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*d4514f0bSApple OSS Distributions
5689*d4514f0bSApple OSS Distributions            </field_description>
5690*d4514f0bSApple OSS Distributions          <field_resets>
5691*d4514f0bSApple OSS Distributions
5692*d4514f0bSApple OSS Distributions    <field_reset>
5693*d4514f0bSApple OSS Distributions
5694*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*d4514f0bSApple OSS Distributions
5696*d4514f0bSApple OSS Distributions    </field_reset>
5697*d4514f0bSApple OSS Distributions</field_resets>
5698*d4514f0bSApple OSS Distributions      </field>
5699*d4514f0bSApple OSS Distributions        <field
5700*d4514f0bSApple OSS Distributions           id="ERETA_0_0"
5701*d4514f0bSApple OSS Distributions           is_variable_length="False"
5702*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5703*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5705*d4514f0bSApple OSS Distributions           is_constant_value="False"
5706*d4514f0bSApple OSS Distributions        >
5707*d4514f0bSApple OSS Distributions          <field_name>ERETA</field_name>
5708*d4514f0bSApple OSS Distributions        <field_msb>0</field_msb>
5709*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5710*d4514f0bSApple OSS Distributions        <field_description order="before">
5711*d4514f0bSApple OSS Distributions
5712*d4514f0bSApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*d4514f0bSApple OSS Distributions
5714*d4514f0bSApple OSS Distributions        </field_description>
5715*d4514f0bSApple OSS Distributions        <field_values>
5716*d4514f0bSApple OSS Distributions
5717*d4514f0bSApple OSS Distributions
5718*d4514f0bSApple OSS Distributions                <field_value_instance>
5719*d4514f0bSApple OSS Distributions            <field_value>0b0</field_value>
5720*d4514f0bSApple OSS Distributions        <field_value_description>
5721*d4514f0bSApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*d4514f0bSApple OSS Distributions</field_value_description>
5723*d4514f0bSApple OSS Distributions    </field_value_instance>
5724*d4514f0bSApple OSS Distributions                <field_value_instance>
5725*d4514f0bSApple OSS Distributions            <field_value>0b1</field_value>
5726*d4514f0bSApple OSS Distributions        <field_value_description>
5727*d4514f0bSApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*d4514f0bSApple OSS Distributions</field_value_description>
5729*d4514f0bSApple OSS Distributions    </field_value_instance>
5730*d4514f0bSApple OSS Distributions        </field_values>
5731*d4514f0bSApple OSS Distributions            <field_description order="after">
5732*d4514f0bSApple OSS Distributions
5733*d4514f0bSApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*d4514f0bSApple OSS Distributions
5735*d4514f0bSApple OSS Distributions            </field_description>
5736*d4514f0bSApple OSS Distributions          <field_resets>
5737*d4514f0bSApple OSS Distributions
5738*d4514f0bSApple OSS Distributions    <field_reset>
5739*d4514f0bSApple OSS Distributions
5740*d4514f0bSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*d4514f0bSApple OSS Distributions
5742*d4514f0bSApple OSS Distributions    </field_reset>
5743*d4514f0bSApple OSS Distributions</field_resets>
5744*d4514f0bSApple OSS Distributions      </field>
5745*d4514f0bSApple OSS Distributions    <text_after_fields>
5746*d4514f0bSApple OSS Distributions
5747*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*d4514f0bSApple OSS Distributions
5749*d4514f0bSApple OSS Distributions    </text_after_fields>
5750*d4514f0bSApple OSS Distributions  </fields>
5751*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5752*d4514f0bSApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*d4514f0bSApple OSS Distributions
5754*d4514f0bSApple OSS Distributions
5755*d4514f0bSApple OSS Distributions
5756*d4514f0bSApple OSS Distributions
5757*d4514f0bSApple OSS Distributions
5758*d4514f0bSApple OSS Distributions
5759*d4514f0bSApple OSS Distributions
5760*d4514f0bSApple OSS Distributions
5761*d4514f0bSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*d4514f0bSApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*d4514f0bSApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*d4514f0bSApple OSS Distributions    </reg_fieldset>
5765*d4514f0bSApple OSS Distributions            </partial_fieldset>
5766*d4514f0bSApple OSS Distributions            <partial_fieldset>
5767*d4514f0bSApple OSS Distributions              <fields length="25">
5768*d4514f0bSApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*d4514f0bSApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*d4514f0bSApple OSS Distributions    <text_before_fields>
5771*d4514f0bSApple OSS Distributions
5772*d4514f0bSApple OSS Distributions
5773*d4514f0bSApple OSS Distributions
5774*d4514f0bSApple OSS Distributions    </text_before_fields>
5775*d4514f0bSApple OSS Distributions
5776*d4514f0bSApple OSS Distributions        <field
5777*d4514f0bSApple OSS Distributions           id="0_24_2"
5778*d4514f0bSApple OSS Distributions           is_variable_length="False"
5779*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5780*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5782*d4514f0bSApple OSS Distributions           is_constant_value="False"
5783*d4514f0bSApple OSS Distributions           rwtype="RES0"
5784*d4514f0bSApple OSS Distributions        >
5785*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5786*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5787*d4514f0bSApple OSS Distributions        <field_lsb>2</field_lsb>
5788*d4514f0bSApple OSS Distributions        <field_description order="before">
5789*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*d4514f0bSApple OSS Distributions        </field_description>
5791*d4514f0bSApple OSS Distributions        <field_values>
5792*d4514f0bSApple OSS Distributions        </field_values>
5793*d4514f0bSApple OSS Distributions      </field>
5794*d4514f0bSApple OSS Distributions        <field
5795*d4514f0bSApple OSS Distributions           id="BTYPE_1_0"
5796*d4514f0bSApple OSS Distributions           is_variable_length="False"
5797*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5798*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5800*d4514f0bSApple OSS Distributions           is_constant_value="False"
5801*d4514f0bSApple OSS Distributions        >
5802*d4514f0bSApple OSS Distributions          <field_name>BTYPE</field_name>
5803*d4514f0bSApple OSS Distributions        <field_msb>1</field_msb>
5804*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5805*d4514f0bSApple OSS Distributions        <field_description order="before">
5806*d4514f0bSApple OSS Distributions
5807*d4514f0bSApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*d4514f0bSApple OSS Distributions
5809*d4514f0bSApple OSS Distributions        </field_description>
5810*d4514f0bSApple OSS Distributions        <field_values>
5811*d4514f0bSApple OSS Distributions
5812*d4514f0bSApple OSS Distributions
5813*d4514f0bSApple OSS Distributions        </field_values>
5814*d4514f0bSApple OSS Distributions          <field_resets>
5815*d4514f0bSApple OSS Distributions
5816*d4514f0bSApple OSS Distributions</field_resets>
5817*d4514f0bSApple OSS Distributions      </field>
5818*d4514f0bSApple OSS Distributions    <text_after_fields>
5819*d4514f0bSApple OSS Distributions
5820*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*d4514f0bSApple OSS Distributions
5822*d4514f0bSApple OSS Distributions    </text_after_fields>
5823*d4514f0bSApple OSS Distributions  </fields>
5824*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5825*d4514f0bSApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*d4514f0bSApple OSS Distributions
5827*d4514f0bSApple OSS Distributions
5828*d4514f0bSApple OSS Distributions
5829*d4514f0bSApple OSS Distributions
5830*d4514f0bSApple OSS Distributions
5831*d4514f0bSApple OSS Distributions
5832*d4514f0bSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*d4514f0bSApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*d4514f0bSApple OSS Distributions    </reg_fieldset>
5835*d4514f0bSApple OSS Distributions            </partial_fieldset>
5836*d4514f0bSApple OSS Distributions            <partial_fieldset>
5837*d4514f0bSApple OSS Distributions              <fields length="25">
5838*d4514f0bSApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*d4514f0bSApple OSS Distributions    <text_before_fields>
5840*d4514f0bSApple OSS Distributions
5841*d4514f0bSApple OSS Distributions
5842*d4514f0bSApple OSS Distributions
5843*d4514f0bSApple OSS Distributions    </text_before_fields>
5844*d4514f0bSApple OSS Distributions
5845*d4514f0bSApple OSS Distributions        <field
5846*d4514f0bSApple OSS Distributions           id="0_24_0"
5847*d4514f0bSApple OSS Distributions           is_variable_length="False"
5848*d4514f0bSApple OSS Distributions           has_partial_fieldset="False"
5849*d4514f0bSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*d4514f0bSApple OSS Distributions           is_access_restriction_possible="False"
5851*d4514f0bSApple OSS Distributions           is_constant_value="False"
5852*d4514f0bSApple OSS Distributions           rwtype="RES0"
5853*d4514f0bSApple OSS Distributions        >
5854*d4514f0bSApple OSS Distributions          <field_name>0</field_name>
5855*d4514f0bSApple OSS Distributions        <field_msb>24</field_msb>
5856*d4514f0bSApple OSS Distributions        <field_lsb>0</field_lsb>
5857*d4514f0bSApple OSS Distributions        <field_description order="before">
5858*d4514f0bSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*d4514f0bSApple OSS Distributions        </field_description>
5860*d4514f0bSApple OSS Distributions        <field_values>
5861*d4514f0bSApple OSS Distributions        </field_values>
5862*d4514f0bSApple OSS Distributions      </field>
5863*d4514f0bSApple OSS Distributions    <text_after_fields>
5864*d4514f0bSApple OSS Distributions
5865*d4514f0bSApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*d4514f0bSApple OSS Distributions<list type="unordered">
5867*d4514f0bSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*d4514f0bSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*d4514f0bSApple OSS Distributions</listitem></list>
5870*d4514f0bSApple OSS Distributions
5871*d4514f0bSApple OSS Distributions    </text_after_fields>
5872*d4514f0bSApple OSS Distributions  </fields>
5873*d4514f0bSApple OSS Distributions              <reg_fieldset length="25">
5874*d4514f0bSApple OSS Distributions
5875*d4514f0bSApple OSS Distributions
5876*d4514f0bSApple OSS Distributions
5877*d4514f0bSApple OSS Distributions
5878*d4514f0bSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*d4514f0bSApple OSS Distributions    </reg_fieldset>
5880*d4514f0bSApple OSS Distributions            </partial_fieldset>
5881*d4514f0bSApple OSS Distributions      </field>
5882*d4514f0bSApple OSS Distributions    <text_after_fields>
5883*d4514f0bSApple OSS Distributions
5884*d4514f0bSApple OSS Distributions
5885*d4514f0bSApple OSS Distributions
5886*d4514f0bSApple OSS Distributions    </text_after_fields>
5887*d4514f0bSApple OSS Distributions  </fields>
5888*d4514f0bSApple OSS Distributions  <reg_fieldset length="64">
5889*d4514f0bSApple OSS Distributions
5890*d4514f0bSApple OSS Distributions
5891*d4514f0bSApple OSS Distributions
5892*d4514f0bSApple OSS Distributions
5893*d4514f0bSApple OSS Distributions
5894*d4514f0bSApple OSS Distributions
5895*d4514f0bSApple OSS Distributions
5896*d4514f0bSApple OSS Distributions
5897*d4514f0bSApple OSS Distributions
5898*d4514f0bSApple OSS Distributions
5899*d4514f0bSApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*d4514f0bSApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*d4514f0bSApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*d4514f0bSApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*d4514f0bSApple OSS Distributions    </reg_fieldset>
5904*d4514f0bSApple OSS Distributions
5905*d4514f0bSApple OSS Distributions      </reg_fieldsets>
5906*d4514f0bSApple OSS Distributions
5907*d4514f0bSApple OSS Distributions
5908*d4514f0bSApple OSS Distributions
5909*d4514f0bSApple OSS Distributions<access_mechanisms>
5910*d4514f0bSApple OSS Distributions
5911*d4514f0bSApple OSS Distributions
5912*d4514f0bSApple OSS Distributions      <access_permission_text>
5913*d4514f0bSApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*d4514f0bSApple OSS Distributions      </access_permission_text>
5915*d4514f0bSApple OSS Distributions
5916*d4514f0bSApple OSS Distributions
5917*d4514f0bSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*d4514f0bSApple OSS Distributions        <encoding>
5919*d4514f0bSApple OSS Distributions
5920*d4514f0bSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*d4514f0bSApple OSS Distributions
5922*d4514f0bSApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*d4514f0bSApple OSS Distributions
5924*d4514f0bSApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*d4514f0bSApple OSS Distributions
5926*d4514f0bSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*d4514f0bSApple OSS Distributions
5928*d4514f0bSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*d4514f0bSApple OSS Distributions
5930*d4514f0bSApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*d4514f0bSApple OSS Distributions        </encoding>
5932*d4514f0bSApple OSS Distributions          <access_permission>
5933*d4514f0bSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*d4514f0bSApple OSS Distributions              <pstext>
5935*d4514f0bSApple OSS Distributionsif PSTATE.EL == EL0 then
5936*d4514f0bSApple OSS Distributions    UNDEFINED;
5937*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*d4514f0bSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*d4514f0bSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*d4514f0bSApple OSS Distributions        return NVMem[0x138];
5942*d4514f0bSApple OSS Distributions    else
5943*d4514f0bSApple OSS Distributions        return ESR_EL1;
5944*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*d4514f0bSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*d4514f0bSApple OSS Distributions        return ESR_EL2;
5947*d4514f0bSApple OSS Distributions    else
5948*d4514f0bSApple OSS Distributions        return ESR_EL1;
5949*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*d4514f0bSApple OSS Distributions    return ESR_EL1;
5951*d4514f0bSApple OSS Distributions              </pstext>
5952*d4514f0bSApple OSS Distributions            </ps>
5953*d4514f0bSApple OSS Distributions          </access_permission>
5954*d4514f0bSApple OSS Distributions      </access_mechanism>
5955*d4514f0bSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*d4514f0bSApple OSS Distributions        <encoding>
5957*d4514f0bSApple OSS Distributions
5958*d4514f0bSApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*d4514f0bSApple OSS Distributions
5960*d4514f0bSApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*d4514f0bSApple OSS Distributions
5962*d4514f0bSApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*d4514f0bSApple OSS Distributions
5964*d4514f0bSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*d4514f0bSApple OSS Distributions
5966*d4514f0bSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*d4514f0bSApple OSS Distributions
5968*d4514f0bSApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*d4514f0bSApple OSS Distributions        </encoding>
5970*d4514f0bSApple OSS Distributions          <access_permission>
5971*d4514f0bSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*d4514f0bSApple OSS Distributions              <pstext>
5973*d4514f0bSApple OSS Distributionsif PSTATE.EL == EL0 then
5974*d4514f0bSApple OSS Distributions    UNDEFINED;
5975*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*d4514f0bSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*d4514f0bSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*d4514f0bSApple OSS Distributions        NVMem[0x138] = X[t];
5980*d4514f0bSApple OSS Distributions    else
5981*d4514f0bSApple OSS Distributions        ESR_EL1 = X[t];
5982*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*d4514f0bSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*d4514f0bSApple OSS Distributions        ESR_EL2 = X[t];
5985*d4514f0bSApple OSS Distributions    else
5986*d4514f0bSApple OSS Distributions        ESR_EL1 = X[t];
5987*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*d4514f0bSApple OSS Distributions    ESR_EL1 = X[t];
5989*d4514f0bSApple OSS Distributions              </pstext>
5990*d4514f0bSApple OSS Distributions            </ps>
5991*d4514f0bSApple OSS Distributions          </access_permission>
5992*d4514f0bSApple OSS Distributions      </access_mechanism>
5993*d4514f0bSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*d4514f0bSApple OSS Distributions        <encoding>
5995*d4514f0bSApple OSS Distributions
5996*d4514f0bSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*d4514f0bSApple OSS Distributions
5998*d4514f0bSApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*d4514f0bSApple OSS Distributions
6000*d4514f0bSApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*d4514f0bSApple OSS Distributions
6002*d4514f0bSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*d4514f0bSApple OSS Distributions
6004*d4514f0bSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*d4514f0bSApple OSS Distributions
6006*d4514f0bSApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*d4514f0bSApple OSS Distributions        </encoding>
6008*d4514f0bSApple OSS Distributions          <access_permission>
6009*d4514f0bSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*d4514f0bSApple OSS Distributions              <pstext>
6011*d4514f0bSApple OSS Distributionsif PSTATE.EL == EL0 then
6012*d4514f0bSApple OSS Distributions    UNDEFINED;
6013*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*d4514f0bSApple OSS Distributions        return NVMem[0x138];
6016*d4514f0bSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*d4514f0bSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*d4514f0bSApple OSS Distributions    else
6019*d4514f0bSApple OSS Distributions        UNDEFINED;
6020*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*d4514f0bSApple OSS Distributions        return ESR_EL1;
6023*d4514f0bSApple OSS Distributions    else
6024*d4514f0bSApple OSS Distributions        UNDEFINED;
6025*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*d4514f0bSApple OSS Distributions        return ESR_EL1;
6028*d4514f0bSApple OSS Distributions    else
6029*d4514f0bSApple OSS Distributions        UNDEFINED;
6030*d4514f0bSApple OSS Distributions              </pstext>
6031*d4514f0bSApple OSS Distributions            </ps>
6032*d4514f0bSApple OSS Distributions          </access_permission>
6033*d4514f0bSApple OSS Distributions      </access_mechanism>
6034*d4514f0bSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*d4514f0bSApple OSS Distributions        <encoding>
6036*d4514f0bSApple OSS Distributions
6037*d4514f0bSApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*d4514f0bSApple OSS Distributions
6039*d4514f0bSApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*d4514f0bSApple OSS Distributions
6041*d4514f0bSApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*d4514f0bSApple OSS Distributions
6043*d4514f0bSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*d4514f0bSApple OSS Distributions
6045*d4514f0bSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*d4514f0bSApple OSS Distributions
6047*d4514f0bSApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*d4514f0bSApple OSS Distributions        </encoding>
6049*d4514f0bSApple OSS Distributions          <access_permission>
6050*d4514f0bSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*d4514f0bSApple OSS Distributions              <pstext>
6052*d4514f0bSApple OSS Distributionsif PSTATE.EL == EL0 then
6053*d4514f0bSApple OSS Distributions    UNDEFINED;
6054*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*d4514f0bSApple OSS Distributions        NVMem[0x138] = X[t];
6057*d4514f0bSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*d4514f0bSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*d4514f0bSApple OSS Distributions    else
6060*d4514f0bSApple OSS Distributions        UNDEFINED;
6061*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*d4514f0bSApple OSS Distributions        ESR_EL1 = X[t];
6064*d4514f0bSApple OSS Distributions    else
6065*d4514f0bSApple OSS Distributions        UNDEFINED;
6066*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*d4514f0bSApple OSS Distributions        ESR_EL1 = X[t];
6069*d4514f0bSApple OSS Distributions    else
6070*d4514f0bSApple OSS Distributions        UNDEFINED;
6071*d4514f0bSApple OSS Distributions              </pstext>
6072*d4514f0bSApple OSS Distributions            </ps>
6073*d4514f0bSApple OSS Distributions          </access_permission>
6074*d4514f0bSApple OSS Distributions      </access_mechanism>
6075*d4514f0bSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*d4514f0bSApple OSS Distributions        <encoding>
6077*d4514f0bSApple OSS Distributions
6078*d4514f0bSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*d4514f0bSApple OSS Distributions
6080*d4514f0bSApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*d4514f0bSApple OSS Distributions
6082*d4514f0bSApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*d4514f0bSApple OSS Distributions
6084*d4514f0bSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*d4514f0bSApple OSS Distributions
6086*d4514f0bSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*d4514f0bSApple OSS Distributions
6088*d4514f0bSApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*d4514f0bSApple OSS Distributions        </encoding>
6090*d4514f0bSApple OSS Distributions          <access_permission>
6091*d4514f0bSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*d4514f0bSApple OSS Distributions              <pstext>
6093*d4514f0bSApple OSS Distributionsif PSTATE.EL == EL0 then
6094*d4514f0bSApple OSS Distributions    UNDEFINED;
6095*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*d4514f0bSApple OSS Distributions        return ESR_EL1;
6098*d4514f0bSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*d4514f0bSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*d4514f0bSApple OSS Distributions    else
6101*d4514f0bSApple OSS Distributions        UNDEFINED;
6102*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*d4514f0bSApple OSS Distributions    return ESR_EL2;
6104*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*d4514f0bSApple OSS Distributions    return ESR_EL2;
6106*d4514f0bSApple OSS Distributions              </pstext>
6107*d4514f0bSApple OSS Distributions            </ps>
6108*d4514f0bSApple OSS Distributions          </access_permission>
6109*d4514f0bSApple OSS Distributions      </access_mechanism>
6110*d4514f0bSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*d4514f0bSApple OSS Distributions        <encoding>
6112*d4514f0bSApple OSS Distributions
6113*d4514f0bSApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*d4514f0bSApple OSS Distributions
6115*d4514f0bSApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*d4514f0bSApple OSS Distributions
6117*d4514f0bSApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*d4514f0bSApple OSS Distributions
6119*d4514f0bSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*d4514f0bSApple OSS Distributions
6121*d4514f0bSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*d4514f0bSApple OSS Distributions
6123*d4514f0bSApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*d4514f0bSApple OSS Distributions        </encoding>
6125*d4514f0bSApple OSS Distributions          <access_permission>
6126*d4514f0bSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*d4514f0bSApple OSS Distributions              <pstext>
6128*d4514f0bSApple OSS Distributionsif PSTATE.EL == EL0 then
6129*d4514f0bSApple OSS Distributions    UNDEFINED;
6130*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*d4514f0bSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*d4514f0bSApple OSS Distributions        ESR_EL1 = X[t];
6133*d4514f0bSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*d4514f0bSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*d4514f0bSApple OSS Distributions    else
6136*d4514f0bSApple OSS Distributions        UNDEFINED;
6137*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*d4514f0bSApple OSS Distributions    ESR_EL2 = X[t];
6139*d4514f0bSApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*d4514f0bSApple OSS Distributions    ESR_EL2 = X[t];
6141*d4514f0bSApple OSS Distributions              </pstext>
6142*d4514f0bSApple OSS Distributions            </ps>
6143*d4514f0bSApple OSS Distributions          </access_permission>
6144*d4514f0bSApple OSS Distributions      </access_mechanism>
6145*d4514f0bSApple OSS Distributions</access_mechanisms>
6146*d4514f0bSApple OSS Distributions
6147*d4514f0bSApple OSS Distributions      <arch_variants>
6148*d4514f0bSApple OSS Distributions      </arch_variants>
6149*d4514f0bSApple OSS Distributions  </register>
6150*d4514f0bSApple OSS Distributions</registers>
6151*d4514f0bSApple OSS Distributions
6152*d4514f0bSApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*d4514f0bSApple OSS Distributions</register_page>