1*33de042dSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?> 2*33de042dSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd"> 3*33de042dSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. --> 4*33de042dSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. --> 5*33de042dSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?> 6*33de042dSApple OSS Distributions 7*33de042dSApple OSS Distributions 8*33de042dSApple OSS Distributions 9*33de042dSApple OSS Distributions 10*33de042dSApple OSS Distributions 11*33de042dSApple OSS Distributions 12*33de042dSApple OSS Distributions<register_page> 13*33de042dSApple OSS Distributions <registers> 14*33de042dSApple OSS Distributions <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False"> 15*33de042dSApple OSS Distributions <reg_short_name>ESR_EL1</reg_short_name> 16*33de042dSApple OSS Distributions <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name> 17*33de042dSApple OSS Distributions 18*33de042dSApple OSS Distributions 19*33de042dSApple OSS Distributions <reg_reset_value></reg_reset_value> 20*33de042dSApple OSS Distributions <reg_mappings> 21*33de042dSApple OSS Distributions <reg_mapping> 22*33de042dSApple OSS Distributions 23*33de042dSApple OSS Distributions <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name> 24*33de042dSApple OSS Distributions <mapped_type>Architectural</mapped_type> 25*33de042dSApple OSS Distributions <mapped_execution_state>AArch32</mapped_execution_state> 26*33de042dSApple OSS Distributions <mapped_from_startbit>31</mapped_from_startbit> 27*33de042dSApple OSS Distributions <mapped_from_endbit>0</mapped_from_endbit> 28*33de042dSApple OSS Distributions 29*33de042dSApple OSS Distributions <mapped_to_startbit>31</mapped_to_startbit> 30*33de042dSApple OSS Distributions <mapped_to_endbit>0</mapped_to_endbit> 31*33de042dSApple OSS Distributions 32*33de042dSApple OSS Distributions </reg_mapping> 33*33de042dSApple OSS Distributions </reg_mappings> 34*33de042dSApple OSS Distributions <reg_purpose> 35*33de042dSApple OSS Distributions 36*33de042dSApple OSS Distributions 37*33de042dSApple OSS Distributions <purpose_text> 38*33de042dSApple OSS Distributions <para>Holds syndrome information for an exception taken to EL1.</para> 39*33de042dSApple OSS Distributions </purpose_text> 40*33de042dSApple OSS Distributions 41*33de042dSApple OSS Distributions </reg_purpose> 42*33de042dSApple OSS Distributions <reg_groups> 43*33de042dSApple OSS Distributions <reg_group>Exception and fault handling registers</reg_group> 44*33de042dSApple OSS Distributions </reg_groups> 45*33de042dSApple OSS Distributions <reg_usage_constraints> 46*33de042dSApple OSS Distributions 47*33de042dSApple OSS Distributions 48*33de042dSApple OSS Distributions </reg_usage_constraints> 49*33de042dSApple OSS Distributions <reg_configuration> 50*33de042dSApple OSS Distributions 51*33de042dSApple OSS Distributions 52*33de042dSApple OSS Distributions </reg_configuration> 53*33de042dSApple OSS Distributions <reg_attributes> 54*33de042dSApple OSS Distributions <attributes_text> 55*33de042dSApple OSS Distributions <para>ESR_EL1 is a 64-bit register.</para> 56*33de042dSApple OSS Distributions </attributes_text> 57*33de042dSApple OSS Distributions </reg_attributes> 58*33de042dSApple OSS Distributions <reg_fieldsets> 59*33de042dSApple OSS Distributions 60*33de042dSApple OSS Distributions 61*33de042dSApple OSS Distributions 62*33de042dSApple OSS Distributions 63*33de042dSApple OSS Distributions 64*33de042dSApple OSS Distributions 65*33de042dSApple OSS Distributions 66*33de042dSApple OSS Distributions 67*33de042dSApple OSS Distributions 68*33de042dSApple OSS Distributions 69*33de042dSApple OSS Distributions 70*33de042dSApple OSS Distributions 71*33de042dSApple OSS Distributions <fields length="64"> 72*33de042dSApple OSS Distributions <text_before_fields> 73*33de042dSApple OSS Distributions 74*33de042dSApple OSS Distributions <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para> 75*33de042dSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para> 76*33de042dSApple OSS Distributions 77*33de042dSApple OSS Distributions </text_before_fields> 78*33de042dSApple OSS Distributions 79*33de042dSApple OSS Distributions <field 80*33de042dSApple OSS Distributions id="0_63_32" 81*33de042dSApple OSS Distributions is_variable_length="False" 82*33de042dSApple OSS Distributions has_partial_fieldset="False" 83*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 84*33de042dSApple OSS Distributions is_access_restriction_possible="False" 85*33de042dSApple OSS Distributions is_constant_value="False" 86*33de042dSApple OSS Distributions rwtype="RES0" 87*33de042dSApple OSS Distributions > 88*33de042dSApple OSS Distributions <field_name>0</field_name> 89*33de042dSApple OSS Distributions <field_msb>63</field_msb> 90*33de042dSApple OSS Distributions <field_lsb>32</field_lsb> 91*33de042dSApple OSS Distributions <field_description order="before"> 92*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 93*33de042dSApple OSS Distributions </field_description> 94*33de042dSApple OSS Distributions <field_values> 95*33de042dSApple OSS Distributions </field_values> 96*33de042dSApple OSS Distributions </field> 97*33de042dSApple OSS Distributions <field 98*33de042dSApple OSS Distributions id="EC_31_26" 99*33de042dSApple OSS Distributions is_variable_length="False" 100*33de042dSApple OSS Distributions has_partial_fieldset="False" 101*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="True" 102*33de042dSApple OSS Distributions is_access_restriction_possible="False" 103*33de042dSApple OSS Distributions is_constant_value="False" 104*33de042dSApple OSS Distributions > 105*33de042dSApple OSS Distributions <field_name>EC</field_name> 106*33de042dSApple OSS Distributions <field_msb>31</field_msb> 107*33de042dSApple OSS Distributions <field_lsb>26</field_lsb> 108*33de042dSApple OSS Distributions <field_description order="before"> 109*33de042dSApple OSS Distributions 110*33de042dSApple OSS Distributions <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para> 111*33de042dSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para> 112*33de042dSApple OSS Distributions<list type="unordered"> 113*33de042dSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content> 114*33de042dSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content> 115*33de042dSApple OSS Distributions</listitem></list> 116*33de042dSApple OSS Distributions<para>Possible values of the EC field are:</para> 117*33de042dSApple OSS Distributions 118*33de042dSApple OSS Distributions </field_description> 119*33de042dSApple OSS Distributions <field_values> 120*33de042dSApple OSS Distributions 121*33de042dSApple OSS Distributions 122*33de042dSApple OSS Distributions <field_value_instance> 123*33de042dSApple OSS Distributions <field_value>0b000000</field_value> 124*33de042dSApple OSS Distributions <field_value_description> 125*33de042dSApple OSS Distributions <para>Unknown reason.</para> 126*33de042dSApple OSS Distributions</field_value_description> 127*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/> 128*33de042dSApple OSS Distributions </field_value_instance> 129*33de042dSApple OSS Distributions <field_value_instance> 130*33de042dSApple OSS Distributions <field_value>0b000001</field_value> 131*33de042dSApple OSS Distributions <field_value_description> 132*33de042dSApple OSS Distributions <para>Trapped WFI or WFE instruction execution.</para> 133*33de042dSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para> 134*33de042dSApple OSS Distributions</field_value_description> 135*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/> 136*33de042dSApple OSS Distributions </field_value_instance> 137*33de042dSApple OSS Distributions <field_value_instance> 138*33de042dSApple OSS Distributions <field_value>0b000011</field_value> 139*33de042dSApple OSS Distributions <field_value_description> 140*33de042dSApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 141*33de042dSApple OSS Distributions</field_value_description> 142*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 143*33de042dSApple OSS Distributions </field_value_instance> 144*33de042dSApple OSS Distributions <field_value_instance> 145*33de042dSApple OSS Distributions <field_value>0b000100</field_value> 146*33de042dSApple OSS Distributions <field_value_description> 147*33de042dSApple OSS Distributions <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 148*33de042dSApple OSS Distributions</field_value_description> 149*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 150*33de042dSApple OSS Distributions </field_value_instance> 151*33de042dSApple OSS Distributions <field_value_instance> 152*33de042dSApple OSS Distributions <field_value>0b000101</field_value> 153*33de042dSApple OSS Distributions <field_value_description> 154*33de042dSApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 155*33de042dSApple OSS Distributions</field_value_description> 156*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 157*33de042dSApple OSS Distributions </field_value_instance> 158*33de042dSApple OSS Distributions <field_value_instance> 159*33de042dSApple OSS Distributions <field_value>0b000110</field_value> 160*33de042dSApple OSS Distributions <field_value_description> 161*33de042dSApple OSS Distributions <para>Trapped LDC or STC access.</para> 162*33de042dSApple OSS Distributions<para>The only architected uses of these instruction are:</para> 163*33de042dSApple OSS Distributions<list type="unordered"> 164*33de042dSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content> 165*33de042dSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content> 166*33de042dSApple OSS Distributions</listitem></list> 167*33de042dSApple OSS Distributions</field_value_description> 168*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/> 169*33de042dSApple OSS Distributions </field_value_instance> 170*33de042dSApple OSS Distributions <field_value_instance> 171*33de042dSApple OSS Distributions <field_value>0b000111</field_value> 172*33de042dSApple OSS Distributions <field_value_description> 173*33de042dSApple OSS Distributions <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para> 174*33de042dSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 175*33de042dSApple OSS Distributions</field_value_description> 176*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/> 177*33de042dSApple OSS Distributions </field_value_instance> 178*33de042dSApple OSS Distributions <field_value_instance> 179*33de042dSApple OSS Distributions <field_value>0b001100</field_value> 180*33de042dSApple OSS Distributions <field_value_description> 181*33de042dSApple OSS Distributions <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 182*33de042dSApple OSS Distributions</field_value_description> 183*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 184*33de042dSApple OSS Distributions </field_value_instance> 185*33de042dSApple OSS Distributions <field_value_instance> 186*33de042dSApple OSS Distributions <field_value>0b001101</field_value> 187*33de042dSApple OSS Distributions <field_value_description> 188*33de042dSApple OSS Distributions <para>Branch Target Exception.</para> 189*33de042dSApple OSS Distributions</field_value_description> 190*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/> 191*33de042dSApple OSS Distributions <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition> 192*33de042dSApple OSS Distributions </field_value_instance> 193*33de042dSApple OSS Distributions <field_value_instance> 194*33de042dSApple OSS Distributions <field_value>0b001110</field_value> 195*33de042dSApple OSS Distributions <field_value_description> 196*33de042dSApple OSS Distributions <para>Illegal Execution state.</para> 197*33de042dSApple OSS Distributions</field_value_description> 198*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 199*33de042dSApple OSS Distributions </field_value_instance> 200*33de042dSApple OSS Distributions <field_value_instance> 201*33de042dSApple OSS Distributions <field_value>0b010001</field_value> 202*33de042dSApple OSS Distributions <field_value_description> 203*33de042dSApple OSS Distributions <para>SVC instruction execution in AArch32 state.</para> 204*33de042dSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para> 205*33de042dSApple OSS Distributions</field_value_description> 206*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 207*33de042dSApple OSS Distributions </field_value_instance> 208*33de042dSApple OSS Distributions <field_value_instance> 209*33de042dSApple OSS Distributions <field_value>0b010101</field_value> 210*33de042dSApple OSS Distributions <field_value_description> 211*33de042dSApple OSS Distributions <para>SVC instruction execution in AArch64 state.</para> 212*33de042dSApple OSS Distributions</field_value_description> 213*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 214*33de042dSApple OSS Distributions </field_value_instance> 215*33de042dSApple OSS Distributions <field_value_instance> 216*33de042dSApple OSS Distributions <field_value>0b011000</field_value> 217*33de042dSApple OSS Distributions <field_value_description> 218*33de042dSApple OSS Distributions <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para> 219*33de042dSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para> 220*33de042dSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para> 221*33de042dSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para> 222*33de042dSApple OSS Distributions</field_value_description> 223*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/> 224*33de042dSApple OSS Distributions </field_value_instance> 225*33de042dSApple OSS Distributions <field_value_instance> 226*33de042dSApple OSS Distributions <field_value>0b011001</field_value> 227*33de042dSApple OSS Distributions <field_value_description> 228*33de042dSApple OSS Distributions <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 229*33de042dSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para> 230*33de042dSApple OSS Distributions</field_value_description> 231*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/> 232*33de042dSApple OSS Distributions </field_value_instance> 233*33de042dSApple OSS Distributions <field_value_instance> 234*33de042dSApple OSS Distributions <field_value>0b100000</field_value> 235*33de042dSApple OSS Distributions <field_value_description> 236*33de042dSApple OSS Distributions <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 237*33de042dSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 238*33de042dSApple OSS Distributions</field_value_description> 239*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 240*33de042dSApple OSS Distributions </field_value_instance> 241*33de042dSApple OSS Distributions <field_value_instance> 242*33de042dSApple OSS Distributions <field_value>0b100001</field_value> 243*33de042dSApple OSS Distributions <field_value_description> 244*33de042dSApple OSS Distributions <para>Instruction Abort taken without a change in Exception level.</para> 245*33de042dSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 246*33de042dSApple OSS Distributions</field_value_description> 247*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 248*33de042dSApple OSS Distributions </field_value_instance> 249*33de042dSApple OSS Distributions <field_value_instance> 250*33de042dSApple OSS Distributions <field_value>0b100010</field_value> 251*33de042dSApple OSS Distributions <field_value_description> 252*33de042dSApple OSS Distributions <para>PC alignment fault exception.</para> 253*33de042dSApple OSS Distributions</field_value_description> 254*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 255*33de042dSApple OSS Distributions </field_value_instance> 256*33de042dSApple OSS Distributions <field_value_instance> 257*33de042dSApple OSS Distributions <field_value>0b100100</field_value> 258*33de042dSApple OSS Distributions <field_value_description> 259*33de042dSApple OSS Distributions <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 260*33de042dSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 261*33de042dSApple OSS Distributions</field_value_description> 262*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 263*33de042dSApple OSS Distributions </field_value_instance> 264*33de042dSApple OSS Distributions <field_value_instance> 265*33de042dSApple OSS Distributions <field_value>0b100101</field_value> 266*33de042dSApple OSS Distributions <field_value_description> 267*33de042dSApple OSS Distributions <para>Data Abort taken without a change in Exception level.</para> 268*33de042dSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 269*33de042dSApple OSS Distributions</field_value_description> 270*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 271*33de042dSApple OSS Distributions </field_value_instance> 272*33de042dSApple OSS Distributions <field_value_instance> 273*33de042dSApple OSS Distributions <field_value>0b100110</field_value> 274*33de042dSApple OSS Distributions <field_value_description> 275*33de042dSApple OSS Distributions <para>SP alignment fault exception.</para> 276*33de042dSApple OSS Distributions</field_value_description> 277*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 278*33de042dSApple OSS Distributions </field_value_instance> 279*33de042dSApple OSS Distributions <field_value_instance> 280*33de042dSApple OSS Distributions <field_value>0b101000</field_value> 281*33de042dSApple OSS Distributions <field_value_description> 282*33de042dSApple OSS Distributions <para>Trapped floating-point exception taken from AArch32 state.</para> 283*33de042dSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 284*33de042dSApple OSS Distributions</field_value_description> 285*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 286*33de042dSApple OSS Distributions </field_value_instance> 287*33de042dSApple OSS Distributions <field_value_instance> 288*33de042dSApple OSS Distributions <field_value>0b101100</field_value> 289*33de042dSApple OSS Distributions <field_value_description> 290*33de042dSApple OSS Distributions <para>Trapped floating-point exception taken from AArch64 state.</para> 291*33de042dSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 292*33de042dSApple OSS Distributions</field_value_description> 293*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 294*33de042dSApple OSS Distributions </field_value_instance> 295*33de042dSApple OSS Distributions <field_value_instance> 296*33de042dSApple OSS Distributions <field_value>0b101111</field_value> 297*33de042dSApple OSS Distributions <field_value_description> 298*33de042dSApple OSS Distributions <para>SError interrupt.</para> 299*33de042dSApple OSS Distributions</field_value_description> 300*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/> 301*33de042dSApple OSS Distributions </field_value_instance> 302*33de042dSApple OSS Distributions <field_value_instance> 303*33de042dSApple OSS Distributions <field_value>0b110000</field_value> 304*33de042dSApple OSS Distributions <field_value_description> 305*33de042dSApple OSS Distributions <para>Breakpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 306*33de042dSApple OSS Distributions</field_value_description> 307*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 308*33de042dSApple OSS Distributions </field_value_instance> 309*33de042dSApple OSS Distributions <field_value_instance> 310*33de042dSApple OSS Distributions <field_value>0b110001</field_value> 311*33de042dSApple OSS Distributions <field_value_description> 312*33de042dSApple OSS Distributions <para>Breakpoint exception taken without a change in Exception level.</para> 313*33de042dSApple OSS Distributions</field_value_description> 314*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 315*33de042dSApple OSS Distributions </field_value_instance> 316*33de042dSApple OSS Distributions <field_value_instance> 317*33de042dSApple OSS Distributions <field_value>0b110010</field_value> 318*33de042dSApple OSS Distributions <field_value_description> 319*33de042dSApple OSS Distributions <para>Software Step exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 320*33de042dSApple OSS Distributions</field_value_description> 321*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 322*33de042dSApple OSS Distributions </field_value_instance> 323*33de042dSApple OSS Distributions <field_value_instance> 324*33de042dSApple OSS Distributions <field_value>0b110011</field_value> 325*33de042dSApple OSS Distributions <field_value_description> 326*33de042dSApple OSS Distributions <para>Software Step exception taken without a change in Exception level.</para> 327*33de042dSApple OSS Distributions</field_value_description> 328*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 329*33de042dSApple OSS Distributions </field_value_instance> 330*33de042dSApple OSS Distributions <field_value_instance> 331*33de042dSApple OSS Distributions <field_value>0b110100</field_value> 332*33de042dSApple OSS Distributions <field_value_description> 333*33de042dSApple OSS Distributions <para>Watchpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 334*33de042dSApple OSS Distributions</field_value_description> 335*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 336*33de042dSApple OSS Distributions </field_value_instance> 337*33de042dSApple OSS Distributions <field_value_instance> 338*33de042dSApple OSS Distributions <field_value>0b110101</field_value> 339*33de042dSApple OSS Distributions <field_value_description> 340*33de042dSApple OSS Distributions <para>Watchpoint exception taken without a change in Exception level.</para> 341*33de042dSApple OSS Distributions</field_value_description> 342*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 343*33de042dSApple OSS Distributions </field_value_instance> 344*33de042dSApple OSS Distributions <field_value_instance> 345*33de042dSApple OSS Distributions <field_value>0b111000</field_value> 346*33de042dSApple OSS Distributions <field_value_description> 347*33de042dSApple OSS Distributions <para>BKPT instruction execution in AArch32 state.</para> 348*33de042dSApple OSS Distributions</field_value_description> 349*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 350*33de042dSApple OSS Distributions </field_value_instance> 351*33de042dSApple OSS Distributions <field_value_instance> 352*33de042dSApple OSS Distributions <field_value>0b111100</field_value> 353*33de042dSApple OSS Distributions <field_value_description> 354*33de042dSApple OSS Distributions <para>BRK instruction execution in AArch64 state.</para> 355*33de042dSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para> 356*33de042dSApple OSS Distributions</field_value_description> 357*33de042dSApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 358*33de042dSApple OSS Distributions </field_value_instance> 359*33de042dSApple OSS Distributions </field_values> 360*33de042dSApple OSS Distributions <field_description order="after"> 361*33de042dSApple OSS Distributions 362*33de042dSApple OSS Distributions <para>All other EC values are reserved by Arm, and:</para> 363*33de042dSApple OSS Distributions<list type="unordered"> 364*33de042dSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content> 365*33de042dSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content> 366*33de042dSApple OSS Distributions</listitem></list> 367*33de042dSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para> 368*33de042dSApple OSS Distributions 369*33de042dSApple OSS Distributions </field_description> 370*33de042dSApple OSS Distributions <field_resets> 371*33de042dSApple OSS Distributions 372*33de042dSApple OSS Distributions <field_reset> 373*33de042dSApple OSS Distributions 374*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 375*33de042dSApple OSS Distributions 376*33de042dSApple OSS Distributions </field_reset> 377*33de042dSApple OSS Distributions</field_resets> 378*33de042dSApple OSS Distributions </field> 379*33de042dSApple OSS Distributions <field 380*33de042dSApple OSS Distributions id="IL_25_25" 381*33de042dSApple OSS Distributions is_variable_length="False" 382*33de042dSApple OSS Distributions has_partial_fieldset="False" 383*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 384*33de042dSApple OSS Distributions is_access_restriction_possible="False" 385*33de042dSApple OSS Distributions is_constant_value="False" 386*33de042dSApple OSS Distributions > 387*33de042dSApple OSS Distributions <field_name>IL</field_name> 388*33de042dSApple OSS Distributions <field_msb>25</field_msb> 389*33de042dSApple OSS Distributions <field_lsb>25</field_lsb> 390*33de042dSApple OSS Distributions <field_description order="before"> 391*33de042dSApple OSS Distributions 392*33de042dSApple OSS Distributions <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para> 393*33de042dSApple OSS Distributions 394*33de042dSApple OSS Distributions </field_description> 395*33de042dSApple OSS Distributions <field_values> 396*33de042dSApple OSS Distributions 397*33de042dSApple OSS Distributions 398*33de042dSApple OSS Distributions <field_value_instance> 399*33de042dSApple OSS Distributions <field_value>0b0</field_value> 400*33de042dSApple OSS Distributions <field_value_description> 401*33de042dSApple OSS Distributions <para>16-bit instruction trapped.</para> 402*33de042dSApple OSS Distributions</field_value_description> 403*33de042dSApple OSS Distributions </field_value_instance> 404*33de042dSApple OSS Distributions <field_value_instance> 405*33de042dSApple OSS Distributions <field_value>0b1</field_value> 406*33de042dSApple OSS Distributions <field_value_description> 407*33de042dSApple OSS Distributions <list type="unordered"> 408*33de042dSApple OSS Distributions<listitem><content> 409*33de042dSApple OSS Distributions<para>An SError interrupt.</para> 410*33de042dSApple OSS Distributions</content> 411*33de042dSApple OSS Distributions</listitem><listitem><content> 412*33de042dSApple OSS Distributions<para>An Instruction Abort exception.</para> 413*33de042dSApple OSS Distributions</content> 414*33de042dSApple OSS Distributions</listitem><listitem><content> 415*33de042dSApple OSS Distributions<para>A PC alignment fault exception.</para> 416*33de042dSApple OSS Distributions</content> 417*33de042dSApple OSS Distributions</listitem><listitem><content> 418*33de042dSApple OSS Distributions<para>An SP alignment fault exception.</para> 419*33de042dSApple OSS Distributions</content> 420*33de042dSApple OSS Distributions</listitem><listitem><content> 421*33de042dSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para> 422*33de042dSApple OSS Distributions</content> 423*33de042dSApple OSS Distributions</listitem><listitem><content> 424*33de042dSApple OSS Distributions<para>An Illegal Execution state exception.</para> 425*33de042dSApple OSS Distributions</content> 426*33de042dSApple OSS Distributions</listitem><listitem><content> 427*33de042dSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para> 428*33de042dSApple OSS Distributions<list type="unordered"> 429*33de042dSApple OSS Distributions<listitem><content> 430*33de042dSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para> 431*33de042dSApple OSS Distributions</content> 432*33de042dSApple OSS Distributions</listitem><listitem><content> 433*33de042dSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para> 434*33de042dSApple OSS Distributions</content> 435*33de042dSApple OSS Distributions</listitem></list> 436*33de042dSApple OSS Distributions</content> 437*33de042dSApple OSS Distributions</listitem><listitem><content> 438*33de042dSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para> 439*33de042dSApple OSS Distributions</content> 440*33de042dSApple OSS Distributions</listitem></list> 441*33de042dSApple OSS Distributions</field_value_description> 442*33de042dSApple OSS Distributions </field_value_instance> 443*33de042dSApple OSS Distributions </field_values> 444*33de042dSApple OSS Distributions <field_resets> 445*33de042dSApple OSS Distributions 446*33de042dSApple OSS Distributions <field_reset> 447*33de042dSApple OSS Distributions 448*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 449*33de042dSApple OSS Distributions 450*33de042dSApple OSS Distributions </field_reset> 451*33de042dSApple OSS Distributions</field_resets> 452*33de042dSApple OSS Distributions </field> 453*33de042dSApple OSS Distributions <field 454*33de042dSApple OSS Distributions id="ISS_24_0" 455*33de042dSApple OSS Distributions is_variable_length="False" 456*33de042dSApple OSS Distributions has_partial_fieldset="True" 457*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 458*33de042dSApple OSS Distributions is_access_restriction_possible="False" 459*33de042dSApple OSS Distributions is_constant_value="False" 460*33de042dSApple OSS Distributions > 461*33de042dSApple OSS Distributions <field_name>ISS</field_name> 462*33de042dSApple OSS Distributions <field_msb>24</field_msb> 463*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 464*33de042dSApple OSS Distributions <field_description order="before"> 465*33de042dSApple OSS Distributions 466*33de042dSApple OSS Distributions <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para> 467*33de042dSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para> 468*33de042dSApple OSS Distributions<list type="unordered"> 469*33de042dSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content> 470*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered"> 471*33de042dSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content> 472*33de042dSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content> 473*33de042dSApple OSS Distributions</listitem></list> 474*33de042dSApple OSS Distributions</content> 475*33de042dSApple OSS Distributions</listitem></list> 476*33de042dSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para> 477*33de042dSApple OSS Distributions 478*33de042dSApple OSS Distributions </field_description> 479*33de042dSApple OSS Distributions <field_values> 480*33de042dSApple OSS Distributions 481*33de042dSApple OSS Distributions <field_value_name>I</field_value_name> 482*33de042dSApple OSS Distributions </field_values> 483*33de042dSApple OSS Distributions <field_resets> 484*33de042dSApple OSS Distributions 485*33de042dSApple OSS Distributions</field_resets> 486*33de042dSApple OSS Distributions <partial_fieldset> 487*33de042dSApple OSS Distributions <fields length="25"> 488*33de042dSApple OSS Distributions <fields_instance>Exceptions with an unknown reason</fields_instance> 489*33de042dSApple OSS Distributions <text_before_fields> 490*33de042dSApple OSS Distributions 491*33de042dSApple OSS Distributions 492*33de042dSApple OSS Distributions 493*33de042dSApple OSS Distributions </text_before_fields> 494*33de042dSApple OSS Distributions 495*33de042dSApple OSS Distributions <field 496*33de042dSApple OSS Distributions id="0_24_0" 497*33de042dSApple OSS Distributions is_variable_length="False" 498*33de042dSApple OSS Distributions has_partial_fieldset="False" 499*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 500*33de042dSApple OSS Distributions is_access_restriction_possible="False" 501*33de042dSApple OSS Distributions is_constant_value="False" 502*33de042dSApple OSS Distributions rwtype="RES0" 503*33de042dSApple OSS Distributions > 504*33de042dSApple OSS Distributions <field_name>0</field_name> 505*33de042dSApple OSS Distributions <field_msb>24</field_msb> 506*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 507*33de042dSApple OSS Distributions <field_description order="before"> 508*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 509*33de042dSApple OSS Distributions </field_description> 510*33de042dSApple OSS Distributions <field_values> 511*33de042dSApple OSS Distributions </field_values> 512*33de042dSApple OSS Distributions </field> 513*33de042dSApple OSS Distributions <text_after_fields> 514*33de042dSApple OSS Distributions 515*33de042dSApple OSS Distributions <para>When an exception is reported using this EC code the IL field is set to 1.</para> 516*33de042dSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para> 517*33de042dSApple OSS Distributions<list type="unordered"> 518*33de042dSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered"> 519*33de042dSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content> 520*33de042dSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content> 521*33de042dSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content> 522*33de042dSApple OSS Distributions</listitem></list> 523*33de042dSApple OSS Distributions</content> 524*33de042dSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content> 525*33de042dSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content> 526*33de042dSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content> 527*33de042dSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content> 528*33de042dSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content> 529*33de042dSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered"> 530*33de042dSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content> 531*33de042dSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content> 532*33de042dSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content> 533*33de042dSApple OSS Distributions</listitem></list> 534*33de042dSApple OSS Distributions</content> 535*33de042dSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content> 536*33de042dSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered"> 537*33de042dSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content> 538*33de042dSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content> 539*33de042dSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content> 540*33de042dSApple OSS Distributions</listitem></list> 541*33de042dSApple OSS Distributions</content> 542*33de042dSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 543*33de042dSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content> 544*33de042dSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content> 545*33de042dSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content> 546*33de042dSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered"> 547*33de042dSApple OSS Distributions<listitem><content>An SVE instruction.</content> 548*33de042dSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content> 549*33de042dSApple OSS Distributions</listitem></list> 550*33de042dSApple OSS Distributions</content> 551*33de042dSApple OSS Distributions</listitem></list> 552*33de042dSApple OSS Distributions 553*33de042dSApple OSS Distributions </text_after_fields> 554*33de042dSApple OSS Distributions </fields> 555*33de042dSApple OSS Distributions <reg_fieldset length="25"> 556*33de042dSApple OSS Distributions 557*33de042dSApple OSS Distributions 558*33de042dSApple OSS Distributions 559*33de042dSApple OSS Distributions 560*33de042dSApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 561*33de042dSApple OSS Distributions </reg_fieldset> 562*33de042dSApple OSS Distributions </partial_fieldset> 563*33de042dSApple OSS Distributions <partial_fieldset> 564*33de042dSApple OSS Distributions <fields length="25"> 565*33de042dSApple OSS Distributions <fields_instance>Exception from a WFI or WFE instruction</fields_instance> 566*33de042dSApple OSS Distributions <text_before_fields> 567*33de042dSApple OSS Distributions 568*33de042dSApple OSS Distributions 569*33de042dSApple OSS Distributions 570*33de042dSApple OSS Distributions </text_before_fields> 571*33de042dSApple OSS Distributions 572*33de042dSApple OSS Distributions <field 573*33de042dSApple OSS Distributions id="CV_24_24" 574*33de042dSApple OSS Distributions is_variable_length="False" 575*33de042dSApple OSS Distributions has_partial_fieldset="False" 576*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 577*33de042dSApple OSS Distributions is_access_restriction_possible="False" 578*33de042dSApple OSS Distributions is_constant_value="False" 579*33de042dSApple OSS Distributions > 580*33de042dSApple OSS Distributions <field_name>CV</field_name> 581*33de042dSApple OSS Distributions <field_msb>24</field_msb> 582*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 583*33de042dSApple OSS Distributions <field_description order="before"> 584*33de042dSApple OSS Distributions 585*33de042dSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 586*33de042dSApple OSS Distributions 587*33de042dSApple OSS Distributions </field_description> 588*33de042dSApple OSS Distributions <field_values> 589*33de042dSApple OSS Distributions 590*33de042dSApple OSS Distributions 591*33de042dSApple OSS Distributions <field_value_instance> 592*33de042dSApple OSS Distributions <field_value>0b0</field_value> 593*33de042dSApple OSS Distributions <field_value_description> 594*33de042dSApple OSS Distributions <para>The COND field is not valid.</para> 595*33de042dSApple OSS Distributions</field_value_description> 596*33de042dSApple OSS Distributions </field_value_instance> 597*33de042dSApple OSS Distributions <field_value_instance> 598*33de042dSApple OSS Distributions <field_value>0b1</field_value> 599*33de042dSApple OSS Distributions <field_value_description> 600*33de042dSApple OSS Distributions <para>The COND field is valid.</para> 601*33de042dSApple OSS Distributions</field_value_description> 602*33de042dSApple OSS Distributions </field_value_instance> 603*33de042dSApple OSS Distributions </field_values> 604*33de042dSApple OSS Distributions <field_description order="after"> 605*33de042dSApple OSS Distributions 606*33de042dSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 607*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 608*33de042dSApple OSS Distributions<list type="unordered"> 609*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 610*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 611*33de042dSApple OSS Distributions</listitem></list> 612*33de042dSApple OSS Distributions 613*33de042dSApple OSS Distributions </field_description> 614*33de042dSApple OSS Distributions <field_resets> 615*33de042dSApple OSS Distributions 616*33de042dSApple OSS Distributions <field_reset> 617*33de042dSApple OSS Distributions 618*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 619*33de042dSApple OSS Distributions 620*33de042dSApple OSS Distributions </field_reset> 621*33de042dSApple OSS Distributions</field_resets> 622*33de042dSApple OSS Distributions </field> 623*33de042dSApple OSS Distributions <field 624*33de042dSApple OSS Distributions id="COND_23_20" 625*33de042dSApple OSS Distributions is_variable_length="False" 626*33de042dSApple OSS Distributions has_partial_fieldset="False" 627*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 628*33de042dSApple OSS Distributions is_access_restriction_possible="False" 629*33de042dSApple OSS Distributions is_constant_value="False" 630*33de042dSApple OSS Distributions > 631*33de042dSApple OSS Distributions <field_name>COND</field_name> 632*33de042dSApple OSS Distributions <field_msb>23</field_msb> 633*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 634*33de042dSApple OSS Distributions <field_description order="before"> 635*33de042dSApple OSS Distributions 636*33de042dSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 637*33de042dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 638*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 639*33de042dSApple OSS Distributions<list type="unordered"> 640*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 641*33de042dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 642*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 643*33de042dSApple OSS Distributions</listitem></list> 644*33de042dSApple OSS Distributions</content> 645*33de042dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 646*33de042dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 647*33de042dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 648*33de042dSApple OSS Distributions</listitem></list> 649*33de042dSApple OSS Distributions</content> 650*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 651*33de042dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 652*33de042dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 653*33de042dSApple OSS Distributions</listitem></list> 654*33de042dSApple OSS Distributions</content> 655*33de042dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 656*33de042dSApple OSS Distributions</listitem></list> 657*33de042dSApple OSS Distributions 658*33de042dSApple OSS Distributions </field_description> 659*33de042dSApple OSS Distributions <field_values> 660*33de042dSApple OSS Distributions 661*33de042dSApple OSS Distributions 662*33de042dSApple OSS Distributions </field_values> 663*33de042dSApple OSS Distributions <field_resets> 664*33de042dSApple OSS Distributions 665*33de042dSApple OSS Distributions <field_reset> 666*33de042dSApple OSS Distributions 667*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 668*33de042dSApple OSS Distributions 669*33de042dSApple OSS Distributions </field_reset> 670*33de042dSApple OSS Distributions</field_resets> 671*33de042dSApple OSS Distributions </field> 672*33de042dSApple OSS Distributions <field 673*33de042dSApple OSS Distributions id="0_19_1" 674*33de042dSApple OSS Distributions is_variable_length="False" 675*33de042dSApple OSS Distributions has_partial_fieldset="False" 676*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 677*33de042dSApple OSS Distributions is_access_restriction_possible="False" 678*33de042dSApple OSS Distributions is_constant_value="False" 679*33de042dSApple OSS Distributions rwtype="RES0" 680*33de042dSApple OSS Distributions > 681*33de042dSApple OSS Distributions <field_name>0</field_name> 682*33de042dSApple OSS Distributions <field_msb>19</field_msb> 683*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 684*33de042dSApple OSS Distributions <field_description order="before"> 685*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 686*33de042dSApple OSS Distributions </field_description> 687*33de042dSApple OSS Distributions <field_values> 688*33de042dSApple OSS Distributions </field_values> 689*33de042dSApple OSS Distributions </field> 690*33de042dSApple OSS Distributions <field 691*33de042dSApple OSS Distributions id="TI_0_0" 692*33de042dSApple OSS Distributions is_variable_length="False" 693*33de042dSApple OSS Distributions has_partial_fieldset="False" 694*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 695*33de042dSApple OSS Distributions is_access_restriction_possible="False" 696*33de042dSApple OSS Distributions is_constant_value="False" 697*33de042dSApple OSS Distributions > 698*33de042dSApple OSS Distributions <field_name>TI</field_name> 699*33de042dSApple OSS Distributions <field_msb>0</field_msb> 700*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 701*33de042dSApple OSS Distributions <field_description order="before"> 702*33de042dSApple OSS Distributions 703*33de042dSApple OSS Distributions <para>Trapped instruction. Possible values of this bit are:</para> 704*33de042dSApple OSS Distributions 705*33de042dSApple OSS Distributions </field_description> 706*33de042dSApple OSS Distributions <field_values> 707*33de042dSApple OSS Distributions 708*33de042dSApple OSS Distributions 709*33de042dSApple OSS Distributions <field_value_instance> 710*33de042dSApple OSS Distributions <field_value>0b0</field_value> 711*33de042dSApple OSS Distributions <field_value_description> 712*33de042dSApple OSS Distributions <para>WFI trapped.</para> 713*33de042dSApple OSS Distributions</field_value_description> 714*33de042dSApple OSS Distributions </field_value_instance> 715*33de042dSApple OSS Distributions <field_value_instance> 716*33de042dSApple OSS Distributions <field_value>0b1</field_value> 717*33de042dSApple OSS Distributions <field_value_description> 718*33de042dSApple OSS Distributions <para>WFE trapped.</para> 719*33de042dSApple OSS Distributions</field_value_description> 720*33de042dSApple OSS Distributions </field_value_instance> 721*33de042dSApple OSS Distributions </field_values> 722*33de042dSApple OSS Distributions <field_resets> 723*33de042dSApple OSS Distributions 724*33de042dSApple OSS Distributions <field_reset> 725*33de042dSApple OSS Distributions 726*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 727*33de042dSApple OSS Distributions 728*33de042dSApple OSS Distributions </field_reset> 729*33de042dSApple OSS Distributions</field_resets> 730*33de042dSApple OSS Distributions </field> 731*33de042dSApple OSS Distributions <text_after_fields> 732*33de042dSApple OSS Distributions 733*33de042dSApple OSS Distributions <para>The following sections describe configuration settings for generating this exception:</para> 734*33de042dSApple OSS Distributions<list type="unordered"> 735*33de042dSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 736*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 737*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 738*33de042dSApple OSS Distributions</listitem></list> 739*33de042dSApple OSS Distributions 740*33de042dSApple OSS Distributions </text_after_fields> 741*33de042dSApple OSS Distributions </fields> 742*33de042dSApple OSS Distributions <reg_fieldset length="25"> 743*33de042dSApple OSS Distributions 744*33de042dSApple OSS Distributions 745*33de042dSApple OSS Distributions 746*33de042dSApple OSS Distributions 747*33de042dSApple OSS Distributions 748*33de042dSApple OSS Distributions 749*33de042dSApple OSS Distributions 750*33de042dSApple OSS Distributions 751*33de042dSApple OSS Distributions 752*33de042dSApple OSS Distributions 753*33de042dSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 754*33de042dSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 755*33de042dSApple OSS Distributions <fieldat id="0_19_1" msb="19" lsb="1"/> 756*33de042dSApple OSS Distributions <fieldat id="TI_0_0" msb="0" lsb="0"/> 757*33de042dSApple OSS Distributions </reg_fieldset> 758*33de042dSApple OSS Distributions </partial_fieldset> 759*33de042dSApple OSS Distributions <partial_fieldset> 760*33de042dSApple OSS Distributions <fields length="25"> 761*33de042dSApple OSS Distributions <fields_instance>Exception from an MCR or MRC access</fields_instance> 762*33de042dSApple OSS Distributions <text_before_fields> 763*33de042dSApple OSS Distributions 764*33de042dSApple OSS Distributions 765*33de042dSApple OSS Distributions 766*33de042dSApple OSS Distributions </text_before_fields> 767*33de042dSApple OSS Distributions 768*33de042dSApple OSS Distributions <field 769*33de042dSApple OSS Distributions id="CV_24_24" 770*33de042dSApple OSS Distributions is_variable_length="False" 771*33de042dSApple OSS Distributions has_partial_fieldset="False" 772*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 773*33de042dSApple OSS Distributions is_access_restriction_possible="False" 774*33de042dSApple OSS Distributions is_constant_value="False" 775*33de042dSApple OSS Distributions > 776*33de042dSApple OSS Distributions <field_name>CV</field_name> 777*33de042dSApple OSS Distributions <field_msb>24</field_msb> 778*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 779*33de042dSApple OSS Distributions <field_description order="before"> 780*33de042dSApple OSS Distributions 781*33de042dSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 782*33de042dSApple OSS Distributions 783*33de042dSApple OSS Distributions </field_description> 784*33de042dSApple OSS Distributions <field_values> 785*33de042dSApple OSS Distributions 786*33de042dSApple OSS Distributions 787*33de042dSApple OSS Distributions <field_value_instance> 788*33de042dSApple OSS Distributions <field_value>0b0</field_value> 789*33de042dSApple OSS Distributions <field_value_description> 790*33de042dSApple OSS Distributions <para>The COND field is not valid.</para> 791*33de042dSApple OSS Distributions</field_value_description> 792*33de042dSApple OSS Distributions </field_value_instance> 793*33de042dSApple OSS Distributions <field_value_instance> 794*33de042dSApple OSS Distributions <field_value>0b1</field_value> 795*33de042dSApple OSS Distributions <field_value_description> 796*33de042dSApple OSS Distributions <para>The COND field is valid.</para> 797*33de042dSApple OSS Distributions</field_value_description> 798*33de042dSApple OSS Distributions </field_value_instance> 799*33de042dSApple OSS Distributions </field_values> 800*33de042dSApple OSS Distributions <field_description order="after"> 801*33de042dSApple OSS Distributions 802*33de042dSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 803*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 804*33de042dSApple OSS Distributions<list type="unordered"> 805*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 806*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 807*33de042dSApple OSS Distributions</listitem></list> 808*33de042dSApple OSS Distributions 809*33de042dSApple OSS Distributions </field_description> 810*33de042dSApple OSS Distributions <field_resets> 811*33de042dSApple OSS Distributions 812*33de042dSApple OSS Distributions <field_reset> 813*33de042dSApple OSS Distributions 814*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 815*33de042dSApple OSS Distributions 816*33de042dSApple OSS Distributions </field_reset> 817*33de042dSApple OSS Distributions</field_resets> 818*33de042dSApple OSS Distributions </field> 819*33de042dSApple OSS Distributions <field 820*33de042dSApple OSS Distributions id="COND_23_20" 821*33de042dSApple OSS Distributions is_variable_length="False" 822*33de042dSApple OSS Distributions has_partial_fieldset="False" 823*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 824*33de042dSApple OSS Distributions is_access_restriction_possible="False" 825*33de042dSApple OSS Distributions is_constant_value="False" 826*33de042dSApple OSS Distributions > 827*33de042dSApple OSS Distributions <field_name>COND</field_name> 828*33de042dSApple OSS Distributions <field_msb>23</field_msb> 829*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 830*33de042dSApple OSS Distributions <field_description order="before"> 831*33de042dSApple OSS Distributions 832*33de042dSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 833*33de042dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 834*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 835*33de042dSApple OSS Distributions<list type="unordered"> 836*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 837*33de042dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 838*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 839*33de042dSApple OSS Distributions</listitem></list> 840*33de042dSApple OSS Distributions</content> 841*33de042dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 842*33de042dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 843*33de042dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 844*33de042dSApple OSS Distributions</listitem></list> 845*33de042dSApple OSS Distributions</content> 846*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 847*33de042dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 848*33de042dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 849*33de042dSApple OSS Distributions</listitem></list> 850*33de042dSApple OSS Distributions</content> 851*33de042dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 852*33de042dSApple OSS Distributions</listitem></list> 853*33de042dSApple OSS Distributions 854*33de042dSApple OSS Distributions </field_description> 855*33de042dSApple OSS Distributions <field_values> 856*33de042dSApple OSS Distributions 857*33de042dSApple OSS Distributions 858*33de042dSApple OSS Distributions </field_values> 859*33de042dSApple OSS Distributions <field_resets> 860*33de042dSApple OSS Distributions 861*33de042dSApple OSS Distributions <field_reset> 862*33de042dSApple OSS Distributions 863*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 864*33de042dSApple OSS Distributions 865*33de042dSApple OSS Distributions </field_reset> 866*33de042dSApple OSS Distributions</field_resets> 867*33de042dSApple OSS Distributions </field> 868*33de042dSApple OSS Distributions <field 869*33de042dSApple OSS Distributions id="Opc2_19_17" 870*33de042dSApple OSS Distributions is_variable_length="False" 871*33de042dSApple OSS Distributions has_partial_fieldset="False" 872*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 873*33de042dSApple OSS Distributions is_access_restriction_possible="False" 874*33de042dSApple OSS Distributions is_constant_value="False" 875*33de042dSApple OSS Distributions > 876*33de042dSApple OSS Distributions <field_name>Opc2</field_name> 877*33de042dSApple OSS Distributions <field_msb>19</field_msb> 878*33de042dSApple OSS Distributions <field_lsb>17</field_lsb> 879*33de042dSApple OSS Distributions <field_description order="before"> 880*33de042dSApple OSS Distributions 881*33de042dSApple OSS Distributions <para>The Opc2 value from the issued instruction.</para> 882*33de042dSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para> 883*33de042dSApple OSS Distributions 884*33de042dSApple OSS Distributions </field_description> 885*33de042dSApple OSS Distributions <field_values> 886*33de042dSApple OSS Distributions 887*33de042dSApple OSS Distributions 888*33de042dSApple OSS Distributions </field_values> 889*33de042dSApple OSS Distributions <field_resets> 890*33de042dSApple OSS Distributions 891*33de042dSApple OSS Distributions <field_reset> 892*33de042dSApple OSS Distributions 893*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 894*33de042dSApple OSS Distributions 895*33de042dSApple OSS Distributions </field_reset> 896*33de042dSApple OSS Distributions</field_resets> 897*33de042dSApple OSS Distributions </field> 898*33de042dSApple OSS Distributions <field 899*33de042dSApple OSS Distributions id="Opc1_16_14" 900*33de042dSApple OSS Distributions is_variable_length="False" 901*33de042dSApple OSS Distributions has_partial_fieldset="False" 902*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 903*33de042dSApple OSS Distributions is_access_restriction_possible="False" 904*33de042dSApple OSS Distributions is_constant_value="False" 905*33de042dSApple OSS Distributions > 906*33de042dSApple OSS Distributions <field_name>Opc1</field_name> 907*33de042dSApple OSS Distributions <field_msb>16</field_msb> 908*33de042dSApple OSS Distributions <field_lsb>14</field_lsb> 909*33de042dSApple OSS Distributions <field_description order="before"> 910*33de042dSApple OSS Distributions 911*33de042dSApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 912*33de042dSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para> 913*33de042dSApple OSS Distributions 914*33de042dSApple OSS Distributions </field_description> 915*33de042dSApple OSS Distributions <field_values> 916*33de042dSApple OSS Distributions 917*33de042dSApple OSS Distributions 918*33de042dSApple OSS Distributions </field_values> 919*33de042dSApple OSS Distributions <field_resets> 920*33de042dSApple OSS Distributions 921*33de042dSApple OSS Distributions <field_reset> 922*33de042dSApple OSS Distributions 923*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 924*33de042dSApple OSS Distributions 925*33de042dSApple OSS Distributions </field_reset> 926*33de042dSApple OSS Distributions</field_resets> 927*33de042dSApple OSS Distributions </field> 928*33de042dSApple OSS Distributions <field 929*33de042dSApple OSS Distributions id="CRn_13_10" 930*33de042dSApple OSS Distributions is_variable_length="False" 931*33de042dSApple OSS Distributions has_partial_fieldset="False" 932*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 933*33de042dSApple OSS Distributions is_access_restriction_possible="False" 934*33de042dSApple OSS Distributions is_constant_value="False" 935*33de042dSApple OSS Distributions > 936*33de042dSApple OSS Distributions <field_name>CRn</field_name> 937*33de042dSApple OSS Distributions <field_msb>13</field_msb> 938*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 939*33de042dSApple OSS Distributions <field_description order="before"> 940*33de042dSApple OSS Distributions 941*33de042dSApple OSS Distributions <para>The CRn value from the issued instruction.</para> 942*33de042dSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para> 943*33de042dSApple OSS Distributions 944*33de042dSApple OSS Distributions </field_description> 945*33de042dSApple OSS Distributions <field_values> 946*33de042dSApple OSS Distributions 947*33de042dSApple OSS Distributions 948*33de042dSApple OSS Distributions </field_values> 949*33de042dSApple OSS Distributions <field_resets> 950*33de042dSApple OSS Distributions 951*33de042dSApple OSS Distributions <field_reset> 952*33de042dSApple OSS Distributions 953*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 954*33de042dSApple OSS Distributions 955*33de042dSApple OSS Distributions </field_reset> 956*33de042dSApple OSS Distributions</field_resets> 957*33de042dSApple OSS Distributions </field> 958*33de042dSApple OSS Distributions <field 959*33de042dSApple OSS Distributions id="Rt_9_5" 960*33de042dSApple OSS Distributions is_variable_length="False" 961*33de042dSApple OSS Distributions has_partial_fieldset="False" 962*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 963*33de042dSApple OSS Distributions is_access_restriction_possible="False" 964*33de042dSApple OSS Distributions is_constant_value="False" 965*33de042dSApple OSS Distributions > 966*33de042dSApple OSS Distributions <field_name>Rt</field_name> 967*33de042dSApple OSS Distributions <field_msb>9</field_msb> 968*33de042dSApple OSS Distributions <field_lsb>5</field_lsb> 969*33de042dSApple OSS Distributions <field_description order="before"> 970*33de042dSApple OSS Distributions 971*33de042dSApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 972*33de042dSApple OSS Distributions 973*33de042dSApple OSS Distributions </field_description> 974*33de042dSApple OSS Distributions <field_values> 975*33de042dSApple OSS Distributions 976*33de042dSApple OSS Distributions 977*33de042dSApple OSS Distributions </field_values> 978*33de042dSApple OSS Distributions <field_resets> 979*33de042dSApple OSS Distributions 980*33de042dSApple OSS Distributions <field_reset> 981*33de042dSApple OSS Distributions 982*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 983*33de042dSApple OSS Distributions 984*33de042dSApple OSS Distributions </field_reset> 985*33de042dSApple OSS Distributions</field_resets> 986*33de042dSApple OSS Distributions </field> 987*33de042dSApple OSS Distributions <field 988*33de042dSApple OSS Distributions id="CRm_4_1" 989*33de042dSApple OSS Distributions is_variable_length="False" 990*33de042dSApple OSS Distributions has_partial_fieldset="False" 991*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 992*33de042dSApple OSS Distributions is_access_restriction_possible="False" 993*33de042dSApple OSS Distributions is_constant_value="False" 994*33de042dSApple OSS Distributions > 995*33de042dSApple OSS Distributions <field_name>CRm</field_name> 996*33de042dSApple OSS Distributions <field_msb>4</field_msb> 997*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 998*33de042dSApple OSS Distributions <field_description order="before"> 999*33de042dSApple OSS Distributions 1000*33de042dSApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1001*33de042dSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para> 1002*33de042dSApple OSS Distributions 1003*33de042dSApple OSS Distributions </field_description> 1004*33de042dSApple OSS Distributions <field_values> 1005*33de042dSApple OSS Distributions 1006*33de042dSApple OSS Distributions 1007*33de042dSApple OSS Distributions </field_values> 1008*33de042dSApple OSS Distributions <field_resets> 1009*33de042dSApple OSS Distributions 1010*33de042dSApple OSS Distributions <field_reset> 1011*33de042dSApple OSS Distributions 1012*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1013*33de042dSApple OSS Distributions 1014*33de042dSApple OSS Distributions </field_reset> 1015*33de042dSApple OSS Distributions</field_resets> 1016*33de042dSApple OSS Distributions </field> 1017*33de042dSApple OSS Distributions <field 1018*33de042dSApple OSS Distributions id="Direction_0_0" 1019*33de042dSApple OSS Distributions is_variable_length="False" 1020*33de042dSApple OSS Distributions has_partial_fieldset="False" 1021*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1022*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1023*33de042dSApple OSS Distributions is_constant_value="False" 1024*33de042dSApple OSS Distributions > 1025*33de042dSApple OSS Distributions <field_name>Direction</field_name> 1026*33de042dSApple OSS Distributions <field_msb>0</field_msb> 1027*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 1028*33de042dSApple OSS Distributions <field_description order="before"> 1029*33de042dSApple OSS Distributions 1030*33de042dSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1031*33de042dSApple OSS Distributions 1032*33de042dSApple OSS Distributions </field_description> 1033*33de042dSApple OSS Distributions <field_values> 1034*33de042dSApple OSS Distributions 1035*33de042dSApple OSS Distributions 1036*33de042dSApple OSS Distributions <field_value_instance> 1037*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1038*33de042dSApple OSS Distributions <field_value_description> 1039*33de042dSApple OSS Distributions <para>Write to System register space. MCR instruction.</para> 1040*33de042dSApple OSS Distributions</field_value_description> 1041*33de042dSApple OSS Distributions </field_value_instance> 1042*33de042dSApple OSS Distributions <field_value_instance> 1043*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1044*33de042dSApple OSS Distributions <field_value_description> 1045*33de042dSApple OSS Distributions <para>Read from System register space. MRC or VMRS instruction.</para> 1046*33de042dSApple OSS Distributions</field_value_description> 1047*33de042dSApple OSS Distributions </field_value_instance> 1048*33de042dSApple OSS Distributions </field_values> 1049*33de042dSApple OSS Distributions <field_resets> 1050*33de042dSApple OSS Distributions 1051*33de042dSApple OSS Distributions <field_reset> 1052*33de042dSApple OSS Distributions 1053*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1054*33de042dSApple OSS Distributions 1055*33de042dSApple OSS Distributions </field_reset> 1056*33de042dSApple OSS Distributions</field_resets> 1057*33de042dSApple OSS Distributions </field> 1058*33de042dSApple OSS Distributions <text_after_fields> 1059*33de042dSApple OSS Distributions 1060*33de042dSApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para> 1061*33de042dSApple OSS Distributions<list type="unordered"> 1062*33de042dSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1063*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1064*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1065*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1066*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1067*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1068*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1069*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1070*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1071*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1072*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1073*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1074*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1075*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1076*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1077*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1078*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1079*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1080*33de042dSApple OSS Distributions</listitem></list> 1081*33de042dSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para> 1082*33de042dSApple OSS Distributions<list type="unordered"> 1083*33de042dSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1084*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1085*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content> 1086*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1087*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1088*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1089*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1090*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1091*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1092*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1093*33de042dSApple OSS Distributions</listitem></list> 1094*33de042dSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para> 1095*33de042dSApple OSS Distributions 1096*33de042dSApple OSS Distributions </text_after_fields> 1097*33de042dSApple OSS Distributions </fields> 1098*33de042dSApple OSS Distributions <reg_fieldset length="25"> 1099*33de042dSApple OSS Distributions 1100*33de042dSApple OSS Distributions 1101*33de042dSApple OSS Distributions 1102*33de042dSApple OSS Distributions 1103*33de042dSApple OSS Distributions 1104*33de042dSApple OSS Distributions 1105*33de042dSApple OSS Distributions 1106*33de042dSApple OSS Distributions 1107*33de042dSApple OSS Distributions 1108*33de042dSApple OSS Distributions 1109*33de042dSApple OSS Distributions 1110*33de042dSApple OSS Distributions 1111*33de042dSApple OSS Distributions 1112*33de042dSApple OSS Distributions 1113*33de042dSApple OSS Distributions 1114*33de042dSApple OSS Distributions 1115*33de042dSApple OSS Distributions 1116*33de042dSApple OSS Distributions 1117*33de042dSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1118*33de042dSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1119*33de042dSApple OSS Distributions <fieldat id="Opc2_19_17" msb="19" lsb="17"/> 1120*33de042dSApple OSS Distributions <fieldat id="Opc1_16_14" msb="16" lsb="14"/> 1121*33de042dSApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 1122*33de042dSApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1123*33de042dSApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1124*33de042dSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1125*33de042dSApple OSS Distributions </reg_fieldset> 1126*33de042dSApple OSS Distributions </partial_fieldset> 1127*33de042dSApple OSS Distributions <partial_fieldset> 1128*33de042dSApple OSS Distributions <fields length="25"> 1129*33de042dSApple OSS Distributions <fields_instance>Exception from an MCRR or MRRC access</fields_instance> 1130*33de042dSApple OSS Distributions <text_before_fields> 1131*33de042dSApple OSS Distributions 1132*33de042dSApple OSS Distributions 1133*33de042dSApple OSS Distributions 1134*33de042dSApple OSS Distributions </text_before_fields> 1135*33de042dSApple OSS Distributions 1136*33de042dSApple OSS Distributions <field 1137*33de042dSApple OSS Distributions id="CV_24_24" 1138*33de042dSApple OSS Distributions is_variable_length="False" 1139*33de042dSApple OSS Distributions has_partial_fieldset="False" 1140*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1141*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1142*33de042dSApple OSS Distributions is_constant_value="False" 1143*33de042dSApple OSS Distributions > 1144*33de042dSApple OSS Distributions <field_name>CV</field_name> 1145*33de042dSApple OSS Distributions <field_msb>24</field_msb> 1146*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 1147*33de042dSApple OSS Distributions <field_description order="before"> 1148*33de042dSApple OSS Distributions 1149*33de042dSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1150*33de042dSApple OSS Distributions 1151*33de042dSApple OSS Distributions </field_description> 1152*33de042dSApple OSS Distributions <field_values> 1153*33de042dSApple OSS Distributions 1154*33de042dSApple OSS Distributions 1155*33de042dSApple OSS Distributions <field_value_instance> 1156*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1157*33de042dSApple OSS Distributions <field_value_description> 1158*33de042dSApple OSS Distributions <para>The COND field is not valid.</para> 1159*33de042dSApple OSS Distributions</field_value_description> 1160*33de042dSApple OSS Distributions </field_value_instance> 1161*33de042dSApple OSS Distributions <field_value_instance> 1162*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1163*33de042dSApple OSS Distributions <field_value_description> 1164*33de042dSApple OSS Distributions <para>The COND field is valid.</para> 1165*33de042dSApple OSS Distributions</field_value_description> 1166*33de042dSApple OSS Distributions </field_value_instance> 1167*33de042dSApple OSS Distributions </field_values> 1168*33de042dSApple OSS Distributions <field_description order="after"> 1169*33de042dSApple OSS Distributions 1170*33de042dSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1171*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1172*33de042dSApple OSS Distributions<list type="unordered"> 1173*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1174*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1175*33de042dSApple OSS Distributions</listitem></list> 1176*33de042dSApple OSS Distributions 1177*33de042dSApple OSS Distributions </field_description> 1178*33de042dSApple OSS Distributions <field_resets> 1179*33de042dSApple OSS Distributions 1180*33de042dSApple OSS Distributions <field_reset> 1181*33de042dSApple OSS Distributions 1182*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1183*33de042dSApple OSS Distributions 1184*33de042dSApple OSS Distributions </field_reset> 1185*33de042dSApple OSS Distributions</field_resets> 1186*33de042dSApple OSS Distributions </field> 1187*33de042dSApple OSS Distributions <field 1188*33de042dSApple OSS Distributions id="COND_23_20" 1189*33de042dSApple OSS Distributions is_variable_length="False" 1190*33de042dSApple OSS Distributions has_partial_fieldset="False" 1191*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1192*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1193*33de042dSApple OSS Distributions is_constant_value="False" 1194*33de042dSApple OSS Distributions > 1195*33de042dSApple OSS Distributions <field_name>COND</field_name> 1196*33de042dSApple OSS Distributions <field_msb>23</field_msb> 1197*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 1198*33de042dSApple OSS Distributions <field_description order="before"> 1199*33de042dSApple OSS Distributions 1200*33de042dSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1201*33de042dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1202*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1203*33de042dSApple OSS Distributions<list type="unordered"> 1204*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1205*33de042dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1206*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1207*33de042dSApple OSS Distributions</listitem></list> 1208*33de042dSApple OSS Distributions</content> 1209*33de042dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1210*33de042dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1211*33de042dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1212*33de042dSApple OSS Distributions</listitem></list> 1213*33de042dSApple OSS Distributions</content> 1214*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1215*33de042dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1216*33de042dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1217*33de042dSApple OSS Distributions</listitem></list> 1218*33de042dSApple OSS Distributions</content> 1219*33de042dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1220*33de042dSApple OSS Distributions</listitem></list> 1221*33de042dSApple OSS Distributions 1222*33de042dSApple OSS Distributions </field_description> 1223*33de042dSApple OSS Distributions <field_values> 1224*33de042dSApple OSS Distributions 1225*33de042dSApple OSS Distributions 1226*33de042dSApple OSS Distributions </field_values> 1227*33de042dSApple OSS Distributions <field_resets> 1228*33de042dSApple OSS Distributions 1229*33de042dSApple OSS Distributions <field_reset> 1230*33de042dSApple OSS Distributions 1231*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1232*33de042dSApple OSS Distributions 1233*33de042dSApple OSS Distributions </field_reset> 1234*33de042dSApple OSS Distributions</field_resets> 1235*33de042dSApple OSS Distributions </field> 1236*33de042dSApple OSS Distributions <field 1237*33de042dSApple OSS Distributions id="Opc1_19_16" 1238*33de042dSApple OSS Distributions is_variable_length="False" 1239*33de042dSApple OSS Distributions has_partial_fieldset="False" 1240*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1241*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1242*33de042dSApple OSS Distributions is_constant_value="False" 1243*33de042dSApple OSS Distributions > 1244*33de042dSApple OSS Distributions <field_name>Opc1</field_name> 1245*33de042dSApple OSS Distributions <field_msb>19</field_msb> 1246*33de042dSApple OSS Distributions <field_lsb>16</field_lsb> 1247*33de042dSApple OSS Distributions <field_description order="before"> 1248*33de042dSApple OSS Distributions 1249*33de042dSApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 1250*33de042dSApple OSS Distributions 1251*33de042dSApple OSS Distributions </field_description> 1252*33de042dSApple OSS Distributions <field_values> 1253*33de042dSApple OSS Distributions 1254*33de042dSApple OSS Distributions 1255*33de042dSApple OSS Distributions </field_values> 1256*33de042dSApple OSS Distributions <field_resets> 1257*33de042dSApple OSS Distributions 1258*33de042dSApple OSS Distributions <field_reset> 1259*33de042dSApple OSS Distributions 1260*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1261*33de042dSApple OSS Distributions 1262*33de042dSApple OSS Distributions </field_reset> 1263*33de042dSApple OSS Distributions</field_resets> 1264*33de042dSApple OSS Distributions </field> 1265*33de042dSApple OSS Distributions <field 1266*33de042dSApple OSS Distributions id="0_15_15" 1267*33de042dSApple OSS Distributions is_variable_length="False" 1268*33de042dSApple OSS Distributions has_partial_fieldset="False" 1269*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1270*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1271*33de042dSApple OSS Distributions is_constant_value="False" 1272*33de042dSApple OSS Distributions rwtype="RES0" 1273*33de042dSApple OSS Distributions > 1274*33de042dSApple OSS Distributions <field_name>0</field_name> 1275*33de042dSApple OSS Distributions <field_msb>15</field_msb> 1276*33de042dSApple OSS Distributions <field_lsb>15</field_lsb> 1277*33de042dSApple OSS Distributions <field_description order="before"> 1278*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1279*33de042dSApple OSS Distributions </field_description> 1280*33de042dSApple OSS Distributions <field_values> 1281*33de042dSApple OSS Distributions </field_values> 1282*33de042dSApple OSS Distributions </field> 1283*33de042dSApple OSS Distributions <field 1284*33de042dSApple OSS Distributions id="Rt2_14_10" 1285*33de042dSApple OSS Distributions is_variable_length="False" 1286*33de042dSApple OSS Distributions has_partial_fieldset="False" 1287*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1288*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1289*33de042dSApple OSS Distributions is_constant_value="False" 1290*33de042dSApple OSS Distributions > 1291*33de042dSApple OSS Distributions <field_name>Rt2</field_name> 1292*33de042dSApple OSS Distributions <field_msb>14</field_msb> 1293*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 1294*33de042dSApple OSS Distributions <field_description order="before"> 1295*33de042dSApple OSS Distributions 1296*33de042dSApple OSS Distributions <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1297*33de042dSApple OSS Distributions 1298*33de042dSApple OSS Distributions </field_description> 1299*33de042dSApple OSS Distributions <field_values> 1300*33de042dSApple OSS Distributions 1301*33de042dSApple OSS Distributions 1302*33de042dSApple OSS Distributions </field_values> 1303*33de042dSApple OSS Distributions <field_resets> 1304*33de042dSApple OSS Distributions 1305*33de042dSApple OSS Distributions <field_reset> 1306*33de042dSApple OSS Distributions 1307*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1308*33de042dSApple OSS Distributions 1309*33de042dSApple OSS Distributions </field_reset> 1310*33de042dSApple OSS Distributions</field_resets> 1311*33de042dSApple OSS Distributions </field> 1312*33de042dSApple OSS Distributions <field 1313*33de042dSApple OSS Distributions id="Rt_9_5" 1314*33de042dSApple OSS Distributions is_variable_length="False" 1315*33de042dSApple OSS Distributions has_partial_fieldset="False" 1316*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1317*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1318*33de042dSApple OSS Distributions is_constant_value="False" 1319*33de042dSApple OSS Distributions > 1320*33de042dSApple OSS Distributions <field_name>Rt</field_name> 1321*33de042dSApple OSS Distributions <field_msb>9</field_msb> 1322*33de042dSApple OSS Distributions <field_lsb>5</field_lsb> 1323*33de042dSApple OSS Distributions <field_description order="before"> 1324*33de042dSApple OSS Distributions 1325*33de042dSApple OSS Distributions <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1326*33de042dSApple OSS Distributions 1327*33de042dSApple OSS Distributions </field_description> 1328*33de042dSApple OSS Distributions <field_values> 1329*33de042dSApple OSS Distributions 1330*33de042dSApple OSS Distributions 1331*33de042dSApple OSS Distributions </field_values> 1332*33de042dSApple OSS Distributions <field_resets> 1333*33de042dSApple OSS Distributions 1334*33de042dSApple OSS Distributions <field_reset> 1335*33de042dSApple OSS Distributions 1336*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1337*33de042dSApple OSS Distributions 1338*33de042dSApple OSS Distributions </field_reset> 1339*33de042dSApple OSS Distributions</field_resets> 1340*33de042dSApple OSS Distributions </field> 1341*33de042dSApple OSS Distributions <field 1342*33de042dSApple OSS Distributions id="CRm_4_1" 1343*33de042dSApple OSS Distributions is_variable_length="False" 1344*33de042dSApple OSS Distributions has_partial_fieldset="False" 1345*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1346*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1347*33de042dSApple OSS Distributions is_constant_value="False" 1348*33de042dSApple OSS Distributions > 1349*33de042dSApple OSS Distributions <field_name>CRm</field_name> 1350*33de042dSApple OSS Distributions <field_msb>4</field_msb> 1351*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 1352*33de042dSApple OSS Distributions <field_description order="before"> 1353*33de042dSApple OSS Distributions 1354*33de042dSApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1355*33de042dSApple OSS Distributions 1356*33de042dSApple OSS Distributions </field_description> 1357*33de042dSApple OSS Distributions <field_values> 1358*33de042dSApple OSS Distributions 1359*33de042dSApple OSS Distributions 1360*33de042dSApple OSS Distributions </field_values> 1361*33de042dSApple OSS Distributions <field_resets> 1362*33de042dSApple OSS Distributions 1363*33de042dSApple OSS Distributions <field_reset> 1364*33de042dSApple OSS Distributions 1365*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1366*33de042dSApple OSS Distributions 1367*33de042dSApple OSS Distributions </field_reset> 1368*33de042dSApple OSS Distributions</field_resets> 1369*33de042dSApple OSS Distributions </field> 1370*33de042dSApple OSS Distributions <field 1371*33de042dSApple OSS Distributions id="Direction_0_0" 1372*33de042dSApple OSS Distributions is_variable_length="False" 1373*33de042dSApple OSS Distributions has_partial_fieldset="False" 1374*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1375*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1376*33de042dSApple OSS Distributions is_constant_value="False" 1377*33de042dSApple OSS Distributions > 1378*33de042dSApple OSS Distributions <field_name>Direction</field_name> 1379*33de042dSApple OSS Distributions <field_msb>0</field_msb> 1380*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 1381*33de042dSApple OSS Distributions <field_description order="before"> 1382*33de042dSApple OSS Distributions 1383*33de042dSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1384*33de042dSApple OSS Distributions 1385*33de042dSApple OSS Distributions </field_description> 1386*33de042dSApple OSS Distributions <field_values> 1387*33de042dSApple OSS Distributions 1388*33de042dSApple OSS Distributions 1389*33de042dSApple OSS Distributions <field_value_instance> 1390*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1391*33de042dSApple OSS Distributions <field_value_description> 1392*33de042dSApple OSS Distributions <para>Write to System register space. MCRR instruction.</para> 1393*33de042dSApple OSS Distributions</field_value_description> 1394*33de042dSApple OSS Distributions </field_value_instance> 1395*33de042dSApple OSS Distributions <field_value_instance> 1396*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1397*33de042dSApple OSS Distributions <field_value_description> 1398*33de042dSApple OSS Distributions <para>Read from System register space. MRRC instruction.</para> 1399*33de042dSApple OSS Distributions</field_value_description> 1400*33de042dSApple OSS Distributions </field_value_instance> 1401*33de042dSApple OSS Distributions </field_values> 1402*33de042dSApple OSS Distributions <field_resets> 1403*33de042dSApple OSS Distributions 1404*33de042dSApple OSS Distributions <field_reset> 1405*33de042dSApple OSS Distributions 1406*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1407*33de042dSApple OSS Distributions 1408*33de042dSApple OSS Distributions </field_reset> 1409*33de042dSApple OSS Distributions</field_resets> 1410*33de042dSApple OSS Distributions </field> 1411*33de042dSApple OSS Distributions <text_after_fields> 1412*33de042dSApple OSS Distributions 1413*33de042dSApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para> 1414*33de042dSApple OSS Distributions<list type="unordered"> 1415*33de042dSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1416*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1417*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1418*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1419*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1420*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1421*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1422*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1423*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1424*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1425*33de042dSApple OSS Distributions</listitem></list> 1426*33de042dSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para> 1427*33de042dSApple OSS Distributions<list type="unordered"> 1428*33de042dSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1429*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1430*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1431*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1432*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1433*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1434*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1435*33de042dSApple OSS Distributions</listitem></list> 1436*33de042dSApple OSS Distributions 1437*33de042dSApple OSS Distributions </text_after_fields> 1438*33de042dSApple OSS Distributions </fields> 1439*33de042dSApple OSS Distributions <reg_fieldset length="25"> 1440*33de042dSApple OSS Distributions 1441*33de042dSApple OSS Distributions 1442*33de042dSApple OSS Distributions 1443*33de042dSApple OSS Distributions 1444*33de042dSApple OSS Distributions 1445*33de042dSApple OSS Distributions 1446*33de042dSApple OSS Distributions 1447*33de042dSApple OSS Distributions 1448*33de042dSApple OSS Distributions 1449*33de042dSApple OSS Distributions 1450*33de042dSApple OSS Distributions 1451*33de042dSApple OSS Distributions 1452*33de042dSApple OSS Distributions 1453*33de042dSApple OSS Distributions 1454*33de042dSApple OSS Distributions 1455*33de042dSApple OSS Distributions 1456*33de042dSApple OSS Distributions 1457*33de042dSApple OSS Distributions 1458*33de042dSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1459*33de042dSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1460*33de042dSApple OSS Distributions <fieldat id="Opc1_19_16" msb="19" lsb="16"/> 1461*33de042dSApple OSS Distributions <fieldat id="0_15_15" msb="15" lsb="15"/> 1462*33de042dSApple OSS Distributions <fieldat id="Rt2_14_10" msb="14" lsb="10"/> 1463*33de042dSApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1464*33de042dSApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1465*33de042dSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1466*33de042dSApple OSS Distributions </reg_fieldset> 1467*33de042dSApple OSS Distributions </partial_fieldset> 1468*33de042dSApple OSS Distributions <partial_fieldset> 1469*33de042dSApple OSS Distributions <fields length="25"> 1470*33de042dSApple OSS Distributions <fields_instance>Exception from an LDC or STC instruction</fields_instance> 1471*33de042dSApple OSS Distributions <text_before_fields> 1472*33de042dSApple OSS Distributions 1473*33de042dSApple OSS Distributions 1474*33de042dSApple OSS Distributions 1475*33de042dSApple OSS Distributions </text_before_fields> 1476*33de042dSApple OSS Distributions 1477*33de042dSApple OSS Distributions <field 1478*33de042dSApple OSS Distributions id="CV_24_24" 1479*33de042dSApple OSS Distributions is_variable_length="False" 1480*33de042dSApple OSS Distributions has_partial_fieldset="False" 1481*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1482*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1483*33de042dSApple OSS Distributions is_constant_value="False" 1484*33de042dSApple OSS Distributions > 1485*33de042dSApple OSS Distributions <field_name>CV</field_name> 1486*33de042dSApple OSS Distributions <field_msb>24</field_msb> 1487*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 1488*33de042dSApple OSS Distributions <field_description order="before"> 1489*33de042dSApple OSS Distributions 1490*33de042dSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1491*33de042dSApple OSS Distributions 1492*33de042dSApple OSS Distributions </field_description> 1493*33de042dSApple OSS Distributions <field_values> 1494*33de042dSApple OSS Distributions 1495*33de042dSApple OSS Distributions 1496*33de042dSApple OSS Distributions <field_value_instance> 1497*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1498*33de042dSApple OSS Distributions <field_value_description> 1499*33de042dSApple OSS Distributions <para>The COND field is not valid.</para> 1500*33de042dSApple OSS Distributions</field_value_description> 1501*33de042dSApple OSS Distributions </field_value_instance> 1502*33de042dSApple OSS Distributions <field_value_instance> 1503*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1504*33de042dSApple OSS Distributions <field_value_description> 1505*33de042dSApple OSS Distributions <para>The COND field is valid.</para> 1506*33de042dSApple OSS Distributions</field_value_description> 1507*33de042dSApple OSS Distributions </field_value_instance> 1508*33de042dSApple OSS Distributions </field_values> 1509*33de042dSApple OSS Distributions <field_description order="after"> 1510*33de042dSApple OSS Distributions 1511*33de042dSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1512*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1513*33de042dSApple OSS Distributions<list type="unordered"> 1514*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1515*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1516*33de042dSApple OSS Distributions</listitem></list> 1517*33de042dSApple OSS Distributions 1518*33de042dSApple OSS Distributions </field_description> 1519*33de042dSApple OSS Distributions <field_resets> 1520*33de042dSApple OSS Distributions 1521*33de042dSApple OSS Distributions <field_reset> 1522*33de042dSApple OSS Distributions 1523*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1524*33de042dSApple OSS Distributions 1525*33de042dSApple OSS Distributions </field_reset> 1526*33de042dSApple OSS Distributions</field_resets> 1527*33de042dSApple OSS Distributions </field> 1528*33de042dSApple OSS Distributions <field 1529*33de042dSApple OSS Distributions id="COND_23_20" 1530*33de042dSApple OSS Distributions is_variable_length="False" 1531*33de042dSApple OSS Distributions has_partial_fieldset="False" 1532*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1533*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1534*33de042dSApple OSS Distributions is_constant_value="False" 1535*33de042dSApple OSS Distributions > 1536*33de042dSApple OSS Distributions <field_name>COND</field_name> 1537*33de042dSApple OSS Distributions <field_msb>23</field_msb> 1538*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 1539*33de042dSApple OSS Distributions <field_description order="before"> 1540*33de042dSApple OSS Distributions 1541*33de042dSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1542*33de042dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1543*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1544*33de042dSApple OSS Distributions<list type="unordered"> 1545*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1546*33de042dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1547*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1548*33de042dSApple OSS Distributions</listitem></list> 1549*33de042dSApple OSS Distributions</content> 1550*33de042dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1551*33de042dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1552*33de042dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1553*33de042dSApple OSS Distributions</listitem></list> 1554*33de042dSApple OSS Distributions</content> 1555*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1556*33de042dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1557*33de042dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1558*33de042dSApple OSS Distributions</listitem></list> 1559*33de042dSApple OSS Distributions</content> 1560*33de042dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1561*33de042dSApple OSS Distributions</listitem></list> 1562*33de042dSApple OSS Distributions 1563*33de042dSApple OSS Distributions </field_description> 1564*33de042dSApple OSS Distributions <field_values> 1565*33de042dSApple OSS Distributions 1566*33de042dSApple OSS Distributions 1567*33de042dSApple OSS Distributions </field_values> 1568*33de042dSApple OSS Distributions <field_resets> 1569*33de042dSApple OSS Distributions 1570*33de042dSApple OSS Distributions <field_reset> 1571*33de042dSApple OSS Distributions 1572*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1573*33de042dSApple OSS Distributions 1574*33de042dSApple OSS Distributions </field_reset> 1575*33de042dSApple OSS Distributions</field_resets> 1576*33de042dSApple OSS Distributions </field> 1577*33de042dSApple OSS Distributions <field 1578*33de042dSApple OSS Distributions id="imm8_19_12" 1579*33de042dSApple OSS Distributions is_variable_length="False" 1580*33de042dSApple OSS Distributions has_partial_fieldset="False" 1581*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1582*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1583*33de042dSApple OSS Distributions is_constant_value="False" 1584*33de042dSApple OSS Distributions > 1585*33de042dSApple OSS Distributions <field_name>imm8</field_name> 1586*33de042dSApple OSS Distributions <field_msb>19</field_msb> 1587*33de042dSApple OSS Distributions <field_lsb>12</field_lsb> 1588*33de042dSApple OSS Distributions <field_description order="before"> 1589*33de042dSApple OSS Distributions 1590*33de042dSApple OSS Distributions <para>The immediate value from the issued instruction.</para> 1591*33de042dSApple OSS Distributions 1592*33de042dSApple OSS Distributions </field_description> 1593*33de042dSApple OSS Distributions <field_values> 1594*33de042dSApple OSS Distributions 1595*33de042dSApple OSS Distributions 1596*33de042dSApple OSS Distributions </field_values> 1597*33de042dSApple OSS Distributions <field_resets> 1598*33de042dSApple OSS Distributions 1599*33de042dSApple OSS Distributions <field_reset> 1600*33de042dSApple OSS Distributions 1601*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1602*33de042dSApple OSS Distributions 1603*33de042dSApple OSS Distributions </field_reset> 1604*33de042dSApple OSS Distributions</field_resets> 1605*33de042dSApple OSS Distributions </field> 1606*33de042dSApple OSS Distributions <field 1607*33de042dSApple OSS Distributions id="0_11_10" 1608*33de042dSApple OSS Distributions is_variable_length="False" 1609*33de042dSApple OSS Distributions has_partial_fieldset="False" 1610*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1611*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1612*33de042dSApple OSS Distributions is_constant_value="False" 1613*33de042dSApple OSS Distributions rwtype="RES0" 1614*33de042dSApple OSS Distributions > 1615*33de042dSApple OSS Distributions <field_name>0</field_name> 1616*33de042dSApple OSS Distributions <field_msb>11</field_msb> 1617*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 1618*33de042dSApple OSS Distributions <field_description order="before"> 1619*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1620*33de042dSApple OSS Distributions </field_description> 1621*33de042dSApple OSS Distributions <field_values> 1622*33de042dSApple OSS Distributions </field_values> 1623*33de042dSApple OSS Distributions </field> 1624*33de042dSApple OSS Distributions <field 1625*33de042dSApple OSS Distributions id="Rn_9_5" 1626*33de042dSApple OSS Distributions is_variable_length="False" 1627*33de042dSApple OSS Distributions has_partial_fieldset="False" 1628*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1629*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1630*33de042dSApple OSS Distributions is_constant_value="False" 1631*33de042dSApple OSS Distributions > 1632*33de042dSApple OSS Distributions <field_name>Rn</field_name> 1633*33de042dSApple OSS Distributions <field_msb>9</field_msb> 1634*33de042dSApple OSS Distributions <field_lsb>5</field_lsb> 1635*33de042dSApple OSS Distributions <field_description order="before"> 1636*33de042dSApple OSS Distributions 1637*33de042dSApple OSS Distributions <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1638*33de042dSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 1639*33de042dSApple OSS Distributions 1640*33de042dSApple OSS Distributions </field_description> 1641*33de042dSApple OSS Distributions <field_values> 1642*33de042dSApple OSS Distributions 1643*33de042dSApple OSS Distributions 1644*33de042dSApple OSS Distributions </field_values> 1645*33de042dSApple OSS Distributions <field_resets> 1646*33de042dSApple OSS Distributions 1647*33de042dSApple OSS Distributions <field_reset> 1648*33de042dSApple OSS Distributions 1649*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1650*33de042dSApple OSS Distributions 1651*33de042dSApple OSS Distributions </field_reset> 1652*33de042dSApple OSS Distributions</field_resets> 1653*33de042dSApple OSS Distributions </field> 1654*33de042dSApple OSS Distributions <field 1655*33de042dSApple OSS Distributions id="Offset_4_4" 1656*33de042dSApple OSS Distributions is_variable_length="False" 1657*33de042dSApple OSS Distributions has_partial_fieldset="False" 1658*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1659*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1660*33de042dSApple OSS Distributions is_constant_value="False" 1661*33de042dSApple OSS Distributions > 1662*33de042dSApple OSS Distributions <field_name>Offset</field_name> 1663*33de042dSApple OSS Distributions <field_msb>4</field_msb> 1664*33de042dSApple OSS Distributions <field_lsb>4</field_lsb> 1665*33de042dSApple OSS Distributions <field_description order="before"> 1666*33de042dSApple OSS Distributions 1667*33de042dSApple OSS Distributions <para>Indicates whether the offset is added or subtracted:</para> 1668*33de042dSApple OSS Distributions 1669*33de042dSApple OSS Distributions </field_description> 1670*33de042dSApple OSS Distributions <field_values> 1671*33de042dSApple OSS Distributions 1672*33de042dSApple OSS Distributions 1673*33de042dSApple OSS Distributions <field_value_instance> 1674*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1675*33de042dSApple OSS Distributions <field_value_description> 1676*33de042dSApple OSS Distributions <para>Subtract offset.</para> 1677*33de042dSApple OSS Distributions</field_value_description> 1678*33de042dSApple OSS Distributions </field_value_instance> 1679*33de042dSApple OSS Distributions <field_value_instance> 1680*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1681*33de042dSApple OSS Distributions <field_value_description> 1682*33de042dSApple OSS Distributions <para>Add offset.</para> 1683*33de042dSApple OSS Distributions</field_value_description> 1684*33de042dSApple OSS Distributions </field_value_instance> 1685*33de042dSApple OSS Distributions </field_values> 1686*33de042dSApple OSS Distributions <field_description order="after"> 1687*33de042dSApple OSS Distributions 1688*33de042dSApple OSS Distributions <para>This bit corresponds to the U bit in the instruction encoding.</para> 1689*33de042dSApple OSS Distributions 1690*33de042dSApple OSS Distributions </field_description> 1691*33de042dSApple OSS Distributions <field_resets> 1692*33de042dSApple OSS Distributions 1693*33de042dSApple OSS Distributions <field_reset> 1694*33de042dSApple OSS Distributions 1695*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1696*33de042dSApple OSS Distributions 1697*33de042dSApple OSS Distributions </field_reset> 1698*33de042dSApple OSS Distributions</field_resets> 1699*33de042dSApple OSS Distributions </field> 1700*33de042dSApple OSS Distributions <field 1701*33de042dSApple OSS Distributions id="AM_3_1" 1702*33de042dSApple OSS Distributions is_variable_length="False" 1703*33de042dSApple OSS Distributions has_partial_fieldset="False" 1704*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1705*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1706*33de042dSApple OSS Distributions is_constant_value="False" 1707*33de042dSApple OSS Distributions > 1708*33de042dSApple OSS Distributions <field_name>AM</field_name> 1709*33de042dSApple OSS Distributions <field_msb>3</field_msb> 1710*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 1711*33de042dSApple OSS Distributions <field_description order="before"> 1712*33de042dSApple OSS Distributions 1713*33de042dSApple OSS Distributions <para>Addressing mode. The permitted values of this field are:</para> 1714*33de042dSApple OSS Distributions 1715*33de042dSApple OSS Distributions </field_description> 1716*33de042dSApple OSS Distributions <field_values> 1717*33de042dSApple OSS Distributions 1718*33de042dSApple OSS Distributions 1719*33de042dSApple OSS Distributions <field_value_instance> 1720*33de042dSApple OSS Distributions <field_value>0b000</field_value> 1721*33de042dSApple OSS Distributions <field_value_description> 1722*33de042dSApple OSS Distributions <para>Immediate unindexed.</para> 1723*33de042dSApple OSS Distributions</field_value_description> 1724*33de042dSApple OSS Distributions </field_value_instance> 1725*33de042dSApple OSS Distributions <field_value_instance> 1726*33de042dSApple OSS Distributions <field_value>0b001</field_value> 1727*33de042dSApple OSS Distributions <field_value_description> 1728*33de042dSApple OSS Distributions <para>Immediate post-indexed.</para> 1729*33de042dSApple OSS Distributions</field_value_description> 1730*33de042dSApple OSS Distributions </field_value_instance> 1731*33de042dSApple OSS Distributions <field_value_instance> 1732*33de042dSApple OSS Distributions <field_value>0b010</field_value> 1733*33de042dSApple OSS Distributions <field_value_description> 1734*33de042dSApple OSS Distributions <para>Immediate offset.</para> 1735*33de042dSApple OSS Distributions</field_value_description> 1736*33de042dSApple OSS Distributions </field_value_instance> 1737*33de042dSApple OSS Distributions <field_value_instance> 1738*33de042dSApple OSS Distributions <field_value>0b011</field_value> 1739*33de042dSApple OSS Distributions <field_value_description> 1740*33de042dSApple OSS Distributions <para>Immediate pre-indexed.</para> 1741*33de042dSApple OSS Distributions</field_value_description> 1742*33de042dSApple OSS Distributions </field_value_instance> 1743*33de042dSApple OSS Distributions <field_value_instance> 1744*33de042dSApple OSS Distributions <field_value>0b100</field_value> 1745*33de042dSApple OSS Distributions <field_value_description> 1746*33de042dSApple OSS Distributions <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para> 1747*33de042dSApple OSS Distributions</field_value_description> 1748*33de042dSApple OSS Distributions </field_value_instance> 1749*33de042dSApple OSS Distributions <field_value_instance> 1750*33de042dSApple OSS Distributions <field_value>0b110</field_value> 1751*33de042dSApple OSS Distributions <field_value_description> 1752*33de042dSApple OSS Distributions <para>For a trapped STC instruction, this encoding is reserved.</para> 1753*33de042dSApple OSS Distributions</field_value_description> 1754*33de042dSApple OSS Distributions </field_value_instance> 1755*33de042dSApple OSS Distributions </field_values> 1756*33de042dSApple OSS Distributions <field_description order="after"> 1757*33de042dSApple OSS Distributions 1758*33de042dSApple OSS Distributions <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para> 1759*33de042dSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para> 1760*33de042dSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para> 1761*33de042dSApple OSS Distributions 1762*33de042dSApple OSS Distributions </field_description> 1763*33de042dSApple OSS Distributions <field_resets> 1764*33de042dSApple OSS Distributions 1765*33de042dSApple OSS Distributions <field_reset> 1766*33de042dSApple OSS Distributions 1767*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1768*33de042dSApple OSS Distributions 1769*33de042dSApple OSS Distributions </field_reset> 1770*33de042dSApple OSS Distributions</field_resets> 1771*33de042dSApple OSS Distributions </field> 1772*33de042dSApple OSS Distributions <field 1773*33de042dSApple OSS Distributions id="Direction_0_0" 1774*33de042dSApple OSS Distributions is_variable_length="False" 1775*33de042dSApple OSS Distributions has_partial_fieldset="False" 1776*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1777*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1778*33de042dSApple OSS Distributions is_constant_value="False" 1779*33de042dSApple OSS Distributions > 1780*33de042dSApple OSS Distributions <field_name>Direction</field_name> 1781*33de042dSApple OSS Distributions <field_msb>0</field_msb> 1782*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 1783*33de042dSApple OSS Distributions <field_description order="before"> 1784*33de042dSApple OSS Distributions 1785*33de042dSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1786*33de042dSApple OSS Distributions 1787*33de042dSApple OSS Distributions </field_description> 1788*33de042dSApple OSS Distributions <field_values> 1789*33de042dSApple OSS Distributions 1790*33de042dSApple OSS Distributions 1791*33de042dSApple OSS Distributions <field_value_instance> 1792*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1793*33de042dSApple OSS Distributions <field_value_description> 1794*33de042dSApple OSS Distributions <para>Write to memory. STC instruction.</para> 1795*33de042dSApple OSS Distributions</field_value_description> 1796*33de042dSApple OSS Distributions </field_value_instance> 1797*33de042dSApple OSS Distributions <field_value_instance> 1798*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1799*33de042dSApple OSS Distributions <field_value_description> 1800*33de042dSApple OSS Distributions <para>Read from memory. LDC instruction.</para> 1801*33de042dSApple OSS Distributions</field_value_description> 1802*33de042dSApple OSS Distributions </field_value_instance> 1803*33de042dSApple OSS Distributions </field_values> 1804*33de042dSApple OSS Distributions <field_resets> 1805*33de042dSApple OSS Distributions 1806*33de042dSApple OSS Distributions <field_reset> 1807*33de042dSApple OSS Distributions 1808*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1809*33de042dSApple OSS Distributions 1810*33de042dSApple OSS Distributions </field_reset> 1811*33de042dSApple OSS Distributions</field_resets> 1812*33de042dSApple OSS Distributions </field> 1813*33de042dSApple OSS Distributions <text_after_fields> 1814*33de042dSApple OSS Distributions 1815*33de042dSApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para> 1816*33de042dSApple OSS Distributions<list type="unordered"> 1817*33de042dSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1818*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1819*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1820*33de042dSApple OSS Distributions</listitem></list> 1821*33de042dSApple OSS Distributions 1822*33de042dSApple OSS Distributions </text_after_fields> 1823*33de042dSApple OSS Distributions </fields> 1824*33de042dSApple OSS Distributions <reg_fieldset length="25"> 1825*33de042dSApple OSS Distributions 1826*33de042dSApple OSS Distributions 1827*33de042dSApple OSS Distributions 1828*33de042dSApple OSS Distributions 1829*33de042dSApple OSS Distributions 1830*33de042dSApple OSS Distributions 1831*33de042dSApple OSS Distributions 1832*33de042dSApple OSS Distributions 1833*33de042dSApple OSS Distributions 1834*33de042dSApple OSS Distributions 1835*33de042dSApple OSS Distributions 1836*33de042dSApple OSS Distributions 1837*33de042dSApple OSS Distributions 1838*33de042dSApple OSS Distributions 1839*33de042dSApple OSS Distributions 1840*33de042dSApple OSS Distributions 1841*33de042dSApple OSS Distributions 1842*33de042dSApple OSS Distributions 1843*33de042dSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1844*33de042dSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1845*33de042dSApple OSS Distributions <fieldat id="imm8_19_12" msb="19" lsb="12"/> 1846*33de042dSApple OSS Distributions <fieldat id="0_11_10" msb="11" lsb="10"/> 1847*33de042dSApple OSS Distributions <fieldat id="Rn_9_5" msb="9" lsb="5"/> 1848*33de042dSApple OSS Distributions <fieldat id="Offset_4_4" msb="4" lsb="4"/> 1849*33de042dSApple OSS Distributions <fieldat id="AM_3_1" msb="3" lsb="1"/> 1850*33de042dSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1851*33de042dSApple OSS Distributions </reg_fieldset> 1852*33de042dSApple OSS Distributions </partial_fieldset> 1853*33de042dSApple OSS Distributions <partial_fieldset> 1854*33de042dSApple OSS Distributions <fields length="25"> 1855*33de042dSApple OSS Distributions <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance> 1856*33de042dSApple OSS Distributions <text_before_fields> 1857*33de042dSApple OSS Distributions 1858*33de042dSApple OSS Distributions <para>The accesses covered by this trap include:</para> 1859*33de042dSApple OSS Distributions<list type="unordered"> 1860*33de042dSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content> 1861*33de042dSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content> 1862*33de042dSApple OSS Distributions</listitem></list> 1863*33de042dSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 1864*33de042dSApple OSS Distributions 1865*33de042dSApple OSS Distributions </text_before_fields> 1866*33de042dSApple OSS Distributions 1867*33de042dSApple OSS Distributions <field 1868*33de042dSApple OSS Distributions id="CV_24_24" 1869*33de042dSApple OSS Distributions is_variable_length="False" 1870*33de042dSApple OSS Distributions has_partial_fieldset="False" 1871*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1872*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1873*33de042dSApple OSS Distributions is_constant_value="False" 1874*33de042dSApple OSS Distributions > 1875*33de042dSApple OSS Distributions <field_name>CV</field_name> 1876*33de042dSApple OSS Distributions <field_msb>24</field_msb> 1877*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 1878*33de042dSApple OSS Distributions <field_description order="before"> 1879*33de042dSApple OSS Distributions 1880*33de042dSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1881*33de042dSApple OSS Distributions 1882*33de042dSApple OSS Distributions </field_description> 1883*33de042dSApple OSS Distributions <field_values> 1884*33de042dSApple OSS Distributions 1885*33de042dSApple OSS Distributions 1886*33de042dSApple OSS Distributions <field_value_instance> 1887*33de042dSApple OSS Distributions <field_value>0b0</field_value> 1888*33de042dSApple OSS Distributions <field_value_description> 1889*33de042dSApple OSS Distributions <para>The COND field is not valid.</para> 1890*33de042dSApple OSS Distributions</field_value_description> 1891*33de042dSApple OSS Distributions </field_value_instance> 1892*33de042dSApple OSS Distributions <field_value_instance> 1893*33de042dSApple OSS Distributions <field_value>0b1</field_value> 1894*33de042dSApple OSS Distributions <field_value_description> 1895*33de042dSApple OSS Distributions <para>The COND field is valid.</para> 1896*33de042dSApple OSS Distributions</field_value_description> 1897*33de042dSApple OSS Distributions </field_value_instance> 1898*33de042dSApple OSS Distributions </field_values> 1899*33de042dSApple OSS Distributions <field_description order="after"> 1900*33de042dSApple OSS Distributions 1901*33de042dSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1902*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1903*33de042dSApple OSS Distributions<list type="unordered"> 1904*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1905*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1906*33de042dSApple OSS Distributions</listitem></list> 1907*33de042dSApple OSS Distributions 1908*33de042dSApple OSS Distributions </field_description> 1909*33de042dSApple OSS Distributions <field_resets> 1910*33de042dSApple OSS Distributions 1911*33de042dSApple OSS Distributions <field_reset> 1912*33de042dSApple OSS Distributions 1913*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1914*33de042dSApple OSS Distributions 1915*33de042dSApple OSS Distributions </field_reset> 1916*33de042dSApple OSS Distributions</field_resets> 1917*33de042dSApple OSS Distributions </field> 1918*33de042dSApple OSS Distributions <field 1919*33de042dSApple OSS Distributions id="COND_23_20" 1920*33de042dSApple OSS Distributions is_variable_length="False" 1921*33de042dSApple OSS Distributions has_partial_fieldset="False" 1922*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1923*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1924*33de042dSApple OSS Distributions is_constant_value="False" 1925*33de042dSApple OSS Distributions > 1926*33de042dSApple OSS Distributions <field_name>COND</field_name> 1927*33de042dSApple OSS Distributions <field_msb>23</field_msb> 1928*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 1929*33de042dSApple OSS Distributions <field_description order="before"> 1930*33de042dSApple OSS Distributions 1931*33de042dSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1932*33de042dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1933*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1934*33de042dSApple OSS Distributions<list type="unordered"> 1935*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1936*33de042dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1937*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1938*33de042dSApple OSS Distributions</listitem></list> 1939*33de042dSApple OSS Distributions</content> 1940*33de042dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1941*33de042dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1942*33de042dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1943*33de042dSApple OSS Distributions</listitem></list> 1944*33de042dSApple OSS Distributions</content> 1945*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1946*33de042dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1947*33de042dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1948*33de042dSApple OSS Distributions</listitem></list> 1949*33de042dSApple OSS Distributions</content> 1950*33de042dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1951*33de042dSApple OSS Distributions</listitem></list> 1952*33de042dSApple OSS Distributions 1953*33de042dSApple OSS Distributions </field_description> 1954*33de042dSApple OSS Distributions <field_values> 1955*33de042dSApple OSS Distributions 1956*33de042dSApple OSS Distributions 1957*33de042dSApple OSS Distributions </field_values> 1958*33de042dSApple OSS Distributions <field_resets> 1959*33de042dSApple OSS Distributions 1960*33de042dSApple OSS Distributions <field_reset> 1961*33de042dSApple OSS Distributions 1962*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1963*33de042dSApple OSS Distributions 1964*33de042dSApple OSS Distributions </field_reset> 1965*33de042dSApple OSS Distributions</field_resets> 1966*33de042dSApple OSS Distributions </field> 1967*33de042dSApple OSS Distributions <field 1968*33de042dSApple OSS Distributions id="0_19_0" 1969*33de042dSApple OSS Distributions is_variable_length="False" 1970*33de042dSApple OSS Distributions has_partial_fieldset="False" 1971*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 1972*33de042dSApple OSS Distributions is_access_restriction_possible="False" 1973*33de042dSApple OSS Distributions is_constant_value="False" 1974*33de042dSApple OSS Distributions rwtype="RES0" 1975*33de042dSApple OSS Distributions > 1976*33de042dSApple OSS Distributions <field_name>0</field_name> 1977*33de042dSApple OSS Distributions <field_msb>19</field_msb> 1978*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 1979*33de042dSApple OSS Distributions <field_description order="before"> 1980*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1981*33de042dSApple OSS Distributions </field_description> 1982*33de042dSApple OSS Distributions <field_values> 1983*33de042dSApple OSS Distributions </field_values> 1984*33de042dSApple OSS Distributions </field> 1985*33de042dSApple OSS Distributions <text_after_fields> 1986*33de042dSApple OSS Distributions 1987*33de042dSApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para> 1988*33de042dSApple OSS Distributions<list type="unordered"> 1989*33de042dSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1990*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1991*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1992*33de042dSApple OSS Distributions</listitem></list> 1993*33de042dSApple OSS Distributions 1994*33de042dSApple OSS Distributions </text_after_fields> 1995*33de042dSApple OSS Distributions </fields> 1996*33de042dSApple OSS Distributions <reg_fieldset length="25"> 1997*33de042dSApple OSS Distributions 1998*33de042dSApple OSS Distributions 1999*33de042dSApple OSS Distributions 2000*33de042dSApple OSS Distributions 2001*33de042dSApple OSS Distributions 2002*33de042dSApple OSS Distributions 2003*33de042dSApple OSS Distributions 2004*33de042dSApple OSS Distributions 2005*33de042dSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2006*33de042dSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2007*33de042dSApple OSS Distributions <fieldat id="0_19_0" msb="19" lsb="0"/> 2008*33de042dSApple OSS Distributions </reg_fieldset> 2009*33de042dSApple OSS Distributions </partial_fieldset> 2010*33de042dSApple OSS Distributions <partial_fieldset> 2011*33de042dSApple OSS Distributions <fields length="25"> 2012*33de042dSApple OSS Distributions <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance> 2013*33de042dSApple OSS Distributions <text_before_fields> 2014*33de042dSApple OSS Distributions 2015*33de042dSApple OSS Distributions 2016*33de042dSApple OSS Distributions 2017*33de042dSApple OSS Distributions </text_before_fields> 2018*33de042dSApple OSS Distributions 2019*33de042dSApple OSS Distributions <field 2020*33de042dSApple OSS Distributions id="0_24_0_1" 2021*33de042dSApple OSS Distributions is_variable_length="False" 2022*33de042dSApple OSS Distributions has_partial_fieldset="False" 2023*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2024*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2025*33de042dSApple OSS Distributions is_constant_value="False" 2026*33de042dSApple OSS Distributions rwtype="RES0" 2027*33de042dSApple OSS Distributions > 2028*33de042dSApple OSS Distributions <field_name>0</field_name> 2029*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2030*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2031*33de042dSApple OSS Distributions <field_description order="before"> 2032*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2033*33de042dSApple OSS Distributions </field_description> 2034*33de042dSApple OSS Distributions <field_values> 2035*33de042dSApple OSS Distributions </field_values> 2036*33de042dSApple OSS Distributions <fields_condition>When SVE is implemented</fields_condition> 2037*33de042dSApple OSS Distributions </field> 2038*33de042dSApple OSS Distributions <field 2039*33de042dSApple OSS Distributions id="0_24_0_2" 2040*33de042dSApple OSS Distributions is_variable_length="False" 2041*33de042dSApple OSS Distributions has_partial_fieldset="False" 2042*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2043*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2044*33de042dSApple OSS Distributions is_constant_value="False" 2045*33de042dSApple OSS Distributions rwtype="RES0" 2046*33de042dSApple OSS Distributions > 2047*33de042dSApple OSS Distributions <field_name>0</field_name> 2048*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2049*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2050*33de042dSApple OSS Distributions <field_description order="before"> 2051*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2052*33de042dSApple OSS Distributions </field_description> 2053*33de042dSApple OSS Distributions <field_values> 2054*33de042dSApple OSS Distributions </field_values> 2055*33de042dSApple OSS Distributions </field> 2056*33de042dSApple OSS Distributions <text_after_fields> 2057*33de042dSApple OSS Distributions 2058*33de042dSApple OSS Distributions <para>The accesses covered by this trap include:</para> 2059*33de042dSApple OSS Distributions<list type="unordered"> 2060*33de042dSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content> 2061*33de042dSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content> 2062*33de042dSApple OSS Distributions</listitem></list> 2063*33de042dSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 2064*33de042dSApple OSS Distributions 2065*33de042dSApple OSS Distributions </text_after_fields> 2066*33de042dSApple OSS Distributions </fields> 2067*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2068*33de042dSApple OSS Distributions 2069*33de042dSApple OSS Distributions 2070*33de042dSApple OSS Distributions 2071*33de042dSApple OSS Distributions 2072*33de042dSApple OSS Distributions <fieldat id="0_24_0_1" msb="24" lsb="0"/> 2073*33de042dSApple OSS Distributions </reg_fieldset> 2074*33de042dSApple OSS Distributions </partial_fieldset> 2075*33de042dSApple OSS Distributions <partial_fieldset> 2076*33de042dSApple OSS Distributions <fields length="25"> 2077*33de042dSApple OSS Distributions <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance> 2078*33de042dSApple OSS Distributions <text_before_fields> 2079*33de042dSApple OSS Distributions 2080*33de042dSApple OSS Distributions 2081*33de042dSApple OSS Distributions 2082*33de042dSApple OSS Distributions </text_before_fields> 2083*33de042dSApple OSS Distributions 2084*33de042dSApple OSS Distributions <field 2085*33de042dSApple OSS Distributions id="0_24_0" 2086*33de042dSApple OSS Distributions is_variable_length="False" 2087*33de042dSApple OSS Distributions has_partial_fieldset="False" 2088*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2089*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2090*33de042dSApple OSS Distributions is_constant_value="False" 2091*33de042dSApple OSS Distributions rwtype="RES0" 2092*33de042dSApple OSS Distributions > 2093*33de042dSApple OSS Distributions <field_name>0</field_name> 2094*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2095*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2096*33de042dSApple OSS Distributions <field_description order="before"> 2097*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2098*33de042dSApple OSS Distributions </field_description> 2099*33de042dSApple OSS Distributions <field_values> 2100*33de042dSApple OSS Distributions </field_values> 2101*33de042dSApple OSS Distributions </field> 2102*33de042dSApple OSS Distributions <text_after_fields> 2103*33de042dSApple OSS Distributions 2104*33de042dSApple OSS Distributions <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 2105*33de042dSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para> 2106*33de042dSApple OSS Distributions 2107*33de042dSApple OSS Distributions </text_after_fields> 2108*33de042dSApple OSS Distributions </fields> 2109*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2110*33de042dSApple OSS Distributions 2111*33de042dSApple OSS Distributions 2112*33de042dSApple OSS Distributions 2113*33de042dSApple OSS Distributions 2114*33de042dSApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 2115*33de042dSApple OSS Distributions </reg_fieldset> 2116*33de042dSApple OSS Distributions </partial_fieldset> 2117*33de042dSApple OSS Distributions <partial_fieldset> 2118*33de042dSApple OSS Distributions <fields length="25"> 2119*33de042dSApple OSS Distributions <fields_instance>Exception from HVC or SVC instruction execution</fields_instance> 2120*33de042dSApple OSS Distributions <text_before_fields> 2121*33de042dSApple OSS Distributions 2122*33de042dSApple OSS Distributions 2123*33de042dSApple OSS Distributions 2124*33de042dSApple OSS Distributions </text_before_fields> 2125*33de042dSApple OSS Distributions 2126*33de042dSApple OSS Distributions <field 2127*33de042dSApple OSS Distributions id="0_24_16" 2128*33de042dSApple OSS Distributions is_variable_length="False" 2129*33de042dSApple OSS Distributions has_partial_fieldset="False" 2130*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2131*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2132*33de042dSApple OSS Distributions is_constant_value="False" 2133*33de042dSApple OSS Distributions rwtype="RES0" 2134*33de042dSApple OSS Distributions > 2135*33de042dSApple OSS Distributions <field_name>0</field_name> 2136*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2137*33de042dSApple OSS Distributions <field_lsb>16</field_lsb> 2138*33de042dSApple OSS Distributions <field_description order="before"> 2139*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2140*33de042dSApple OSS Distributions </field_description> 2141*33de042dSApple OSS Distributions <field_values> 2142*33de042dSApple OSS Distributions </field_values> 2143*33de042dSApple OSS Distributions </field> 2144*33de042dSApple OSS Distributions <field 2145*33de042dSApple OSS Distributions id="imm16_15_0" 2146*33de042dSApple OSS Distributions is_variable_length="False" 2147*33de042dSApple OSS Distributions has_partial_fieldset="False" 2148*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2149*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2150*33de042dSApple OSS Distributions is_constant_value="False" 2151*33de042dSApple OSS Distributions > 2152*33de042dSApple OSS Distributions <field_name>imm16</field_name> 2153*33de042dSApple OSS Distributions <field_msb>15</field_msb> 2154*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2155*33de042dSApple OSS Distributions <field_description order="before"> 2156*33de042dSApple OSS Distributions 2157*33de042dSApple OSS Distributions <para>The value of the immediate field from the HVC or SVC instruction.</para> 2158*33de042dSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para> 2159*33de042dSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para> 2160*33de042dSApple OSS Distributions<list type="unordered"> 2161*33de042dSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered"> 2162*33de042dSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content> 2163*33de042dSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content> 2164*33de042dSApple OSS Distributions</listitem></list> 2165*33de042dSApple OSS Distributions</content> 2166*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content> 2167*33de042dSApple OSS Distributions</listitem></list> 2168*33de042dSApple OSS Distributions 2169*33de042dSApple OSS Distributions </field_description> 2170*33de042dSApple OSS Distributions <field_values> 2171*33de042dSApple OSS Distributions 2172*33de042dSApple OSS Distributions 2173*33de042dSApple OSS Distributions </field_values> 2174*33de042dSApple OSS Distributions <field_resets> 2175*33de042dSApple OSS Distributions 2176*33de042dSApple OSS Distributions <field_reset> 2177*33de042dSApple OSS Distributions 2178*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2179*33de042dSApple OSS Distributions 2180*33de042dSApple OSS Distributions </field_reset> 2181*33de042dSApple OSS Distributions</field_resets> 2182*33de042dSApple OSS Distributions </field> 2183*33de042dSApple OSS Distributions <text_after_fields> 2184*33de042dSApple OSS Distributions 2185*33de042dSApple OSS Distributions <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para> 2186*33de042dSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para> 2187*33de042dSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para> 2188*33de042dSApple OSS Distributions 2189*33de042dSApple OSS Distributions </text_after_fields> 2190*33de042dSApple OSS Distributions </fields> 2191*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2192*33de042dSApple OSS Distributions 2193*33de042dSApple OSS Distributions 2194*33de042dSApple OSS Distributions 2195*33de042dSApple OSS Distributions 2196*33de042dSApple OSS Distributions 2197*33de042dSApple OSS Distributions 2198*33de042dSApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2199*33de042dSApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2200*33de042dSApple OSS Distributions </reg_fieldset> 2201*33de042dSApple OSS Distributions </partial_fieldset> 2202*33de042dSApple OSS Distributions <partial_fieldset> 2203*33de042dSApple OSS Distributions <fields length="25"> 2204*33de042dSApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance> 2205*33de042dSApple OSS Distributions <text_before_fields> 2206*33de042dSApple OSS Distributions 2207*33de042dSApple OSS Distributions <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para> 2208*33de042dSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para> 2209*33de042dSApple OSS Distributions 2210*33de042dSApple OSS Distributions </text_before_fields> 2211*33de042dSApple OSS Distributions 2212*33de042dSApple OSS Distributions <field 2213*33de042dSApple OSS Distributions id="CV_24_24" 2214*33de042dSApple OSS Distributions is_variable_length="False" 2215*33de042dSApple OSS Distributions has_partial_fieldset="False" 2216*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2217*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2218*33de042dSApple OSS Distributions is_constant_value="False" 2219*33de042dSApple OSS Distributions > 2220*33de042dSApple OSS Distributions <field_name>CV</field_name> 2221*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2222*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 2223*33de042dSApple OSS Distributions <field_description order="before"> 2224*33de042dSApple OSS Distributions 2225*33de042dSApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 2226*33de042dSApple OSS Distributions 2227*33de042dSApple OSS Distributions </field_description> 2228*33de042dSApple OSS Distributions <field_values> 2229*33de042dSApple OSS Distributions 2230*33de042dSApple OSS Distributions 2231*33de042dSApple OSS Distributions <field_value_instance> 2232*33de042dSApple OSS Distributions <field_value>0b0</field_value> 2233*33de042dSApple OSS Distributions <field_value_description> 2234*33de042dSApple OSS Distributions <para>The COND field is not valid.</para> 2235*33de042dSApple OSS Distributions</field_value_description> 2236*33de042dSApple OSS Distributions </field_value_instance> 2237*33de042dSApple OSS Distributions <field_value_instance> 2238*33de042dSApple OSS Distributions <field_value>0b1</field_value> 2239*33de042dSApple OSS Distributions <field_value_description> 2240*33de042dSApple OSS Distributions <para>The COND field is valid.</para> 2241*33de042dSApple OSS Distributions</field_value_description> 2242*33de042dSApple OSS Distributions </field_value_instance> 2243*33de042dSApple OSS Distributions </field_values> 2244*33de042dSApple OSS Distributions <field_description order="after"> 2245*33de042dSApple OSS Distributions 2246*33de042dSApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 2247*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2248*33de042dSApple OSS Distributions<list type="unordered"> 2249*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 2250*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 2251*33de042dSApple OSS Distributions</listitem></list> 2252*33de042dSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2253*33de042dSApple OSS Distributions 2254*33de042dSApple OSS Distributions </field_description> 2255*33de042dSApple OSS Distributions <field_resets> 2256*33de042dSApple OSS Distributions 2257*33de042dSApple OSS Distributions <field_reset> 2258*33de042dSApple OSS Distributions 2259*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2260*33de042dSApple OSS Distributions 2261*33de042dSApple OSS Distributions </field_reset> 2262*33de042dSApple OSS Distributions</field_resets> 2263*33de042dSApple OSS Distributions </field> 2264*33de042dSApple OSS Distributions <field 2265*33de042dSApple OSS Distributions id="COND_23_20" 2266*33de042dSApple OSS Distributions is_variable_length="False" 2267*33de042dSApple OSS Distributions has_partial_fieldset="False" 2268*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2269*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2270*33de042dSApple OSS Distributions is_constant_value="False" 2271*33de042dSApple OSS Distributions > 2272*33de042dSApple OSS Distributions <field_name>COND</field_name> 2273*33de042dSApple OSS Distributions <field_msb>23</field_msb> 2274*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 2275*33de042dSApple OSS Distributions <field_description order="before"> 2276*33de042dSApple OSS Distributions 2277*33de042dSApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 2278*33de042dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 2279*33de042dSApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2280*33de042dSApple OSS Distributions<list type="unordered"> 2281*33de042dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 2282*33de042dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 2283*33de042dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 2284*33de042dSApple OSS Distributions</listitem></list> 2285*33de042dSApple OSS Distributions</content> 2286*33de042dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 2287*33de042dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 2288*33de042dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 2289*33de042dSApple OSS Distributions</listitem></list> 2290*33de042dSApple OSS Distributions</content> 2291*33de042dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 2292*33de042dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 2293*33de042dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 2294*33de042dSApple OSS Distributions</listitem></list> 2295*33de042dSApple OSS Distributions</content> 2296*33de042dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 2297*33de042dSApple OSS Distributions</listitem></list> 2298*33de042dSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2299*33de042dSApple OSS Distributions 2300*33de042dSApple OSS Distributions </field_description> 2301*33de042dSApple OSS Distributions <field_values> 2302*33de042dSApple OSS Distributions 2303*33de042dSApple OSS Distributions 2304*33de042dSApple OSS Distributions </field_values> 2305*33de042dSApple OSS Distributions <field_resets> 2306*33de042dSApple OSS Distributions 2307*33de042dSApple OSS Distributions <field_reset> 2308*33de042dSApple OSS Distributions 2309*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2310*33de042dSApple OSS Distributions 2311*33de042dSApple OSS Distributions </field_reset> 2312*33de042dSApple OSS Distributions</field_resets> 2313*33de042dSApple OSS Distributions </field> 2314*33de042dSApple OSS Distributions <field 2315*33de042dSApple OSS Distributions id="CCKNOWNPASS_19_19" 2316*33de042dSApple OSS Distributions is_variable_length="False" 2317*33de042dSApple OSS Distributions has_partial_fieldset="False" 2318*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2319*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2320*33de042dSApple OSS Distributions is_constant_value="False" 2321*33de042dSApple OSS Distributions > 2322*33de042dSApple OSS Distributions <field_name>CCKNOWNPASS</field_name> 2323*33de042dSApple OSS Distributions <field_msb>19</field_msb> 2324*33de042dSApple OSS Distributions <field_lsb>19</field_lsb> 2325*33de042dSApple OSS Distributions <field_description order="before"> 2326*33de042dSApple OSS Distributions 2327*33de042dSApple OSS Distributions <para>Indicates whether the instruction might have failed its condition code check.</para> 2328*33de042dSApple OSS Distributions 2329*33de042dSApple OSS Distributions </field_description> 2330*33de042dSApple OSS Distributions <field_values> 2331*33de042dSApple OSS Distributions 2332*33de042dSApple OSS Distributions 2333*33de042dSApple OSS Distributions <field_value_instance> 2334*33de042dSApple OSS Distributions <field_value>0b0</field_value> 2335*33de042dSApple OSS Distributions <field_value_description> 2336*33de042dSApple OSS Distributions <para>The instruction was unconditional, or was conditional and passed its condition code check.</para> 2337*33de042dSApple OSS Distributions</field_value_description> 2338*33de042dSApple OSS Distributions </field_value_instance> 2339*33de042dSApple OSS Distributions <field_value_instance> 2340*33de042dSApple OSS Distributions <field_value>0b1</field_value> 2341*33de042dSApple OSS Distributions <field_value_description> 2342*33de042dSApple OSS Distributions <para>The instruction was conditional, and might have failed its condition code check.</para> 2343*33de042dSApple OSS Distributions</field_value_description> 2344*33de042dSApple OSS Distributions </field_value_instance> 2345*33de042dSApple OSS Distributions </field_values> 2346*33de042dSApple OSS Distributions <field_description order="after"> 2347*33de042dSApple OSS Distributions 2348*33de042dSApple OSS Distributions <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note> 2349*33de042dSApple OSS Distributions 2350*33de042dSApple OSS Distributions </field_description> 2351*33de042dSApple OSS Distributions <field_resets> 2352*33de042dSApple OSS Distributions 2353*33de042dSApple OSS Distributions <field_reset> 2354*33de042dSApple OSS Distributions 2355*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2356*33de042dSApple OSS Distributions 2357*33de042dSApple OSS Distributions </field_reset> 2358*33de042dSApple OSS Distributions</field_resets> 2359*33de042dSApple OSS Distributions </field> 2360*33de042dSApple OSS Distributions <field 2361*33de042dSApple OSS Distributions id="0_18_0" 2362*33de042dSApple OSS Distributions is_variable_length="False" 2363*33de042dSApple OSS Distributions has_partial_fieldset="False" 2364*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2365*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2366*33de042dSApple OSS Distributions is_constant_value="False" 2367*33de042dSApple OSS Distributions rwtype="RES0" 2368*33de042dSApple OSS Distributions > 2369*33de042dSApple OSS Distributions <field_name>0</field_name> 2370*33de042dSApple OSS Distributions <field_msb>18</field_msb> 2371*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2372*33de042dSApple OSS Distributions <field_description order="before"> 2373*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2374*33de042dSApple OSS Distributions </field_description> 2375*33de042dSApple OSS Distributions <field_values> 2376*33de042dSApple OSS Distributions </field_values> 2377*33de042dSApple OSS Distributions </field> 2378*33de042dSApple OSS Distributions <text_after_fields> 2379*33de042dSApple OSS Distributions 2380*33de042dSApple OSS Distributions <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2381*33de042dSApple OSS Distributions 2382*33de042dSApple OSS Distributions </text_after_fields> 2383*33de042dSApple OSS Distributions </fields> 2384*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2385*33de042dSApple OSS Distributions 2386*33de042dSApple OSS Distributions 2387*33de042dSApple OSS Distributions 2388*33de042dSApple OSS Distributions 2389*33de042dSApple OSS Distributions 2390*33de042dSApple OSS Distributions 2391*33de042dSApple OSS Distributions 2392*33de042dSApple OSS Distributions 2393*33de042dSApple OSS Distributions 2394*33de042dSApple OSS Distributions 2395*33de042dSApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2396*33de042dSApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2397*33de042dSApple OSS Distributions <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/> 2398*33de042dSApple OSS Distributions <fieldat id="0_18_0" msb="18" lsb="0"/> 2399*33de042dSApple OSS Distributions </reg_fieldset> 2400*33de042dSApple OSS Distributions </partial_fieldset> 2401*33de042dSApple OSS Distributions <partial_fieldset> 2402*33de042dSApple OSS Distributions <fields length="25"> 2403*33de042dSApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance> 2404*33de042dSApple OSS Distributions <text_before_fields> 2405*33de042dSApple OSS Distributions 2406*33de042dSApple OSS Distributions 2407*33de042dSApple OSS Distributions 2408*33de042dSApple OSS Distributions </text_before_fields> 2409*33de042dSApple OSS Distributions 2410*33de042dSApple OSS Distributions <field 2411*33de042dSApple OSS Distributions id="0_24_16" 2412*33de042dSApple OSS Distributions is_variable_length="False" 2413*33de042dSApple OSS Distributions has_partial_fieldset="False" 2414*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2415*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2416*33de042dSApple OSS Distributions is_constant_value="False" 2417*33de042dSApple OSS Distributions rwtype="RES0" 2418*33de042dSApple OSS Distributions > 2419*33de042dSApple OSS Distributions <field_name>0</field_name> 2420*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2421*33de042dSApple OSS Distributions <field_lsb>16</field_lsb> 2422*33de042dSApple OSS Distributions <field_description order="before"> 2423*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2424*33de042dSApple OSS Distributions </field_description> 2425*33de042dSApple OSS Distributions <field_values> 2426*33de042dSApple OSS Distributions </field_values> 2427*33de042dSApple OSS Distributions </field> 2428*33de042dSApple OSS Distributions <field 2429*33de042dSApple OSS Distributions id="imm16_15_0" 2430*33de042dSApple OSS Distributions is_variable_length="False" 2431*33de042dSApple OSS Distributions has_partial_fieldset="False" 2432*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2433*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2434*33de042dSApple OSS Distributions is_constant_value="False" 2435*33de042dSApple OSS Distributions > 2436*33de042dSApple OSS Distributions <field_name>imm16</field_name> 2437*33de042dSApple OSS Distributions <field_msb>15</field_msb> 2438*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2439*33de042dSApple OSS Distributions <field_description order="before"> 2440*33de042dSApple OSS Distributions 2441*33de042dSApple OSS Distributions <para>The value of the immediate field from the issued SMC instruction.</para> 2442*33de042dSApple OSS Distributions 2443*33de042dSApple OSS Distributions </field_description> 2444*33de042dSApple OSS Distributions <field_values> 2445*33de042dSApple OSS Distributions 2446*33de042dSApple OSS Distributions 2447*33de042dSApple OSS Distributions </field_values> 2448*33de042dSApple OSS Distributions <field_resets> 2449*33de042dSApple OSS Distributions 2450*33de042dSApple OSS Distributions <field_reset> 2451*33de042dSApple OSS Distributions 2452*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2453*33de042dSApple OSS Distributions 2454*33de042dSApple OSS Distributions </field_reset> 2455*33de042dSApple OSS Distributions</field_resets> 2456*33de042dSApple OSS Distributions </field> 2457*33de042dSApple OSS Distributions <text_after_fields> 2458*33de042dSApple OSS Distributions 2459*33de042dSApple OSS Distributions <para>The value of ISS[24:0] described here is used both:</para> 2460*33de042dSApple OSS Distributions<list type="unordered"> 2461*33de042dSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content> 2462*33de042dSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content> 2463*33de042dSApple OSS Distributions</listitem></list> 2464*33de042dSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2465*33de042dSApple OSS Distributions 2466*33de042dSApple OSS Distributions </text_after_fields> 2467*33de042dSApple OSS Distributions </fields> 2468*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2469*33de042dSApple OSS Distributions 2470*33de042dSApple OSS Distributions 2471*33de042dSApple OSS Distributions 2472*33de042dSApple OSS Distributions 2473*33de042dSApple OSS Distributions 2474*33de042dSApple OSS Distributions 2475*33de042dSApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2476*33de042dSApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2477*33de042dSApple OSS Distributions </reg_fieldset> 2478*33de042dSApple OSS Distributions </partial_fieldset> 2479*33de042dSApple OSS Distributions <partial_fieldset> 2480*33de042dSApple OSS Distributions <fields length="25"> 2481*33de042dSApple OSS Distributions <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance> 2482*33de042dSApple OSS Distributions <text_before_fields> 2483*33de042dSApple OSS Distributions 2484*33de042dSApple OSS Distributions 2485*33de042dSApple OSS Distributions 2486*33de042dSApple OSS Distributions </text_before_fields> 2487*33de042dSApple OSS Distributions 2488*33de042dSApple OSS Distributions <field 2489*33de042dSApple OSS Distributions id="0_24_22" 2490*33de042dSApple OSS Distributions is_variable_length="False" 2491*33de042dSApple OSS Distributions has_partial_fieldset="False" 2492*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2493*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2494*33de042dSApple OSS Distributions is_constant_value="False" 2495*33de042dSApple OSS Distributions rwtype="RES0" 2496*33de042dSApple OSS Distributions > 2497*33de042dSApple OSS Distributions <field_name>0</field_name> 2498*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2499*33de042dSApple OSS Distributions <field_lsb>22</field_lsb> 2500*33de042dSApple OSS Distributions <field_description order="before"> 2501*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2502*33de042dSApple OSS Distributions </field_description> 2503*33de042dSApple OSS Distributions <field_values> 2504*33de042dSApple OSS Distributions </field_values> 2505*33de042dSApple OSS Distributions </field> 2506*33de042dSApple OSS Distributions <field 2507*33de042dSApple OSS Distributions id="Op0_21_20" 2508*33de042dSApple OSS Distributions is_variable_length="False" 2509*33de042dSApple OSS Distributions has_partial_fieldset="False" 2510*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2511*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2512*33de042dSApple OSS Distributions is_constant_value="False" 2513*33de042dSApple OSS Distributions > 2514*33de042dSApple OSS Distributions <field_name>Op0</field_name> 2515*33de042dSApple OSS Distributions <field_msb>21</field_msb> 2516*33de042dSApple OSS Distributions <field_lsb>20</field_lsb> 2517*33de042dSApple OSS Distributions <field_description order="before"> 2518*33de042dSApple OSS Distributions 2519*33de042dSApple OSS Distributions <para>The Op0 value from the issued instruction.</para> 2520*33de042dSApple OSS Distributions 2521*33de042dSApple OSS Distributions </field_description> 2522*33de042dSApple OSS Distributions <field_values> 2523*33de042dSApple OSS Distributions 2524*33de042dSApple OSS Distributions 2525*33de042dSApple OSS Distributions </field_values> 2526*33de042dSApple OSS Distributions <field_resets> 2527*33de042dSApple OSS Distributions 2528*33de042dSApple OSS Distributions <field_reset> 2529*33de042dSApple OSS Distributions 2530*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2531*33de042dSApple OSS Distributions 2532*33de042dSApple OSS Distributions </field_reset> 2533*33de042dSApple OSS Distributions</field_resets> 2534*33de042dSApple OSS Distributions </field> 2535*33de042dSApple OSS Distributions <field 2536*33de042dSApple OSS Distributions id="Op2_19_17" 2537*33de042dSApple OSS Distributions is_variable_length="False" 2538*33de042dSApple OSS Distributions has_partial_fieldset="False" 2539*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2540*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2541*33de042dSApple OSS Distributions is_constant_value="False" 2542*33de042dSApple OSS Distributions > 2543*33de042dSApple OSS Distributions <field_name>Op2</field_name> 2544*33de042dSApple OSS Distributions <field_msb>19</field_msb> 2545*33de042dSApple OSS Distributions <field_lsb>17</field_lsb> 2546*33de042dSApple OSS Distributions <field_description order="before"> 2547*33de042dSApple OSS Distributions 2548*33de042dSApple OSS Distributions <para>The Op2 value from the issued instruction.</para> 2549*33de042dSApple OSS Distributions 2550*33de042dSApple OSS Distributions </field_description> 2551*33de042dSApple OSS Distributions <field_values> 2552*33de042dSApple OSS Distributions 2553*33de042dSApple OSS Distributions 2554*33de042dSApple OSS Distributions </field_values> 2555*33de042dSApple OSS Distributions <field_resets> 2556*33de042dSApple OSS Distributions 2557*33de042dSApple OSS Distributions <field_reset> 2558*33de042dSApple OSS Distributions 2559*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2560*33de042dSApple OSS Distributions 2561*33de042dSApple OSS Distributions </field_reset> 2562*33de042dSApple OSS Distributions</field_resets> 2563*33de042dSApple OSS Distributions </field> 2564*33de042dSApple OSS Distributions <field 2565*33de042dSApple OSS Distributions id="Op1_16_14" 2566*33de042dSApple OSS Distributions is_variable_length="False" 2567*33de042dSApple OSS Distributions has_partial_fieldset="False" 2568*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2569*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2570*33de042dSApple OSS Distributions is_constant_value="False" 2571*33de042dSApple OSS Distributions > 2572*33de042dSApple OSS Distributions <field_name>Op1</field_name> 2573*33de042dSApple OSS Distributions <field_msb>16</field_msb> 2574*33de042dSApple OSS Distributions <field_lsb>14</field_lsb> 2575*33de042dSApple OSS Distributions <field_description order="before"> 2576*33de042dSApple OSS Distributions 2577*33de042dSApple OSS Distributions <para>The Op1 value from the issued instruction.</para> 2578*33de042dSApple OSS Distributions 2579*33de042dSApple OSS Distributions </field_description> 2580*33de042dSApple OSS Distributions <field_values> 2581*33de042dSApple OSS Distributions 2582*33de042dSApple OSS Distributions 2583*33de042dSApple OSS Distributions </field_values> 2584*33de042dSApple OSS Distributions <field_resets> 2585*33de042dSApple OSS Distributions 2586*33de042dSApple OSS Distributions <field_reset> 2587*33de042dSApple OSS Distributions 2588*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2589*33de042dSApple OSS Distributions 2590*33de042dSApple OSS Distributions </field_reset> 2591*33de042dSApple OSS Distributions</field_resets> 2592*33de042dSApple OSS Distributions </field> 2593*33de042dSApple OSS Distributions <field 2594*33de042dSApple OSS Distributions id="CRn_13_10" 2595*33de042dSApple OSS Distributions is_variable_length="False" 2596*33de042dSApple OSS Distributions has_partial_fieldset="False" 2597*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2598*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2599*33de042dSApple OSS Distributions is_constant_value="False" 2600*33de042dSApple OSS Distributions > 2601*33de042dSApple OSS Distributions <field_name>CRn</field_name> 2602*33de042dSApple OSS Distributions <field_msb>13</field_msb> 2603*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 2604*33de042dSApple OSS Distributions <field_description order="before"> 2605*33de042dSApple OSS Distributions 2606*33de042dSApple OSS Distributions <para>The CRn value from the issued instruction.</para> 2607*33de042dSApple OSS Distributions 2608*33de042dSApple OSS Distributions </field_description> 2609*33de042dSApple OSS Distributions <field_values> 2610*33de042dSApple OSS Distributions 2611*33de042dSApple OSS Distributions 2612*33de042dSApple OSS Distributions </field_values> 2613*33de042dSApple OSS Distributions <field_resets> 2614*33de042dSApple OSS Distributions 2615*33de042dSApple OSS Distributions <field_reset> 2616*33de042dSApple OSS Distributions 2617*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2618*33de042dSApple OSS Distributions 2619*33de042dSApple OSS Distributions </field_reset> 2620*33de042dSApple OSS Distributions</field_resets> 2621*33de042dSApple OSS Distributions </field> 2622*33de042dSApple OSS Distributions <field 2623*33de042dSApple OSS Distributions id="Rt_9_5" 2624*33de042dSApple OSS Distributions is_variable_length="False" 2625*33de042dSApple OSS Distributions has_partial_fieldset="False" 2626*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2627*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2628*33de042dSApple OSS Distributions is_constant_value="False" 2629*33de042dSApple OSS Distributions > 2630*33de042dSApple OSS Distributions <field_name>Rt</field_name> 2631*33de042dSApple OSS Distributions <field_msb>9</field_msb> 2632*33de042dSApple OSS Distributions <field_lsb>5</field_lsb> 2633*33de042dSApple OSS Distributions <field_description order="before"> 2634*33de042dSApple OSS Distributions 2635*33de042dSApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para> 2636*33de042dSApple OSS Distributions 2637*33de042dSApple OSS Distributions </field_description> 2638*33de042dSApple OSS Distributions <field_values> 2639*33de042dSApple OSS Distributions 2640*33de042dSApple OSS Distributions 2641*33de042dSApple OSS Distributions </field_values> 2642*33de042dSApple OSS Distributions <field_resets> 2643*33de042dSApple OSS Distributions 2644*33de042dSApple OSS Distributions <field_reset> 2645*33de042dSApple OSS Distributions 2646*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2647*33de042dSApple OSS Distributions 2648*33de042dSApple OSS Distributions </field_reset> 2649*33de042dSApple OSS Distributions</field_resets> 2650*33de042dSApple OSS Distributions </field> 2651*33de042dSApple OSS Distributions <field 2652*33de042dSApple OSS Distributions id="CRm_4_1" 2653*33de042dSApple OSS Distributions is_variable_length="False" 2654*33de042dSApple OSS Distributions has_partial_fieldset="False" 2655*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2656*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2657*33de042dSApple OSS Distributions is_constant_value="False" 2658*33de042dSApple OSS Distributions > 2659*33de042dSApple OSS Distributions <field_name>CRm</field_name> 2660*33de042dSApple OSS Distributions <field_msb>4</field_msb> 2661*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 2662*33de042dSApple OSS Distributions <field_description order="before"> 2663*33de042dSApple OSS Distributions 2664*33de042dSApple OSS Distributions <para>The CRm value from the issued instruction.</para> 2665*33de042dSApple OSS Distributions 2666*33de042dSApple OSS Distributions </field_description> 2667*33de042dSApple OSS Distributions <field_values> 2668*33de042dSApple OSS Distributions 2669*33de042dSApple OSS Distributions 2670*33de042dSApple OSS Distributions </field_values> 2671*33de042dSApple OSS Distributions <field_resets> 2672*33de042dSApple OSS Distributions 2673*33de042dSApple OSS Distributions <field_reset> 2674*33de042dSApple OSS Distributions 2675*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2676*33de042dSApple OSS Distributions 2677*33de042dSApple OSS Distributions </field_reset> 2678*33de042dSApple OSS Distributions</field_resets> 2679*33de042dSApple OSS Distributions </field> 2680*33de042dSApple OSS Distributions <field 2681*33de042dSApple OSS Distributions id="Direction_0_0" 2682*33de042dSApple OSS Distributions is_variable_length="False" 2683*33de042dSApple OSS Distributions has_partial_fieldset="False" 2684*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2685*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2686*33de042dSApple OSS Distributions is_constant_value="False" 2687*33de042dSApple OSS Distributions > 2688*33de042dSApple OSS Distributions <field_name>Direction</field_name> 2689*33de042dSApple OSS Distributions <field_msb>0</field_msb> 2690*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2691*33de042dSApple OSS Distributions <field_description order="before"> 2692*33de042dSApple OSS Distributions 2693*33de042dSApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 2694*33de042dSApple OSS Distributions 2695*33de042dSApple OSS Distributions </field_description> 2696*33de042dSApple OSS Distributions <field_values> 2697*33de042dSApple OSS Distributions 2698*33de042dSApple OSS Distributions 2699*33de042dSApple OSS Distributions <field_value_instance> 2700*33de042dSApple OSS Distributions <field_value>0b0</field_value> 2701*33de042dSApple OSS Distributions <field_value_description> 2702*33de042dSApple OSS Distributions <para>Write access, including MSR instructions.</para> 2703*33de042dSApple OSS Distributions</field_value_description> 2704*33de042dSApple OSS Distributions </field_value_instance> 2705*33de042dSApple OSS Distributions <field_value_instance> 2706*33de042dSApple OSS Distributions <field_value>0b1</field_value> 2707*33de042dSApple OSS Distributions <field_value_description> 2708*33de042dSApple OSS Distributions <para>Read access, including MRS instructions.</para> 2709*33de042dSApple OSS Distributions</field_value_description> 2710*33de042dSApple OSS Distributions </field_value_instance> 2711*33de042dSApple OSS Distributions </field_values> 2712*33de042dSApple OSS Distributions <field_resets> 2713*33de042dSApple OSS Distributions 2714*33de042dSApple OSS Distributions <field_reset> 2715*33de042dSApple OSS Distributions 2716*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2717*33de042dSApple OSS Distributions 2718*33de042dSApple OSS Distributions </field_reset> 2719*33de042dSApple OSS Distributions</field_resets> 2720*33de042dSApple OSS Distributions </field> 2721*33de042dSApple OSS Distributions <text_after_fields> 2722*33de042dSApple OSS Distributions 2723*33de042dSApple OSS Distributions <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para> 2724*33de042dSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para> 2725*33de042dSApple OSS Distributions<list type="unordered"> 2726*33de042dSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2727*33de042dSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2728*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2729*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2730*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2731*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2732*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2733*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2734*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2735*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2736*33de042dSApple OSS Distributions</listitem></list> 2737*33de042dSApple OSS Distributions</content> 2738*33de042dSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2739*33de042dSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2740*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2741*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2742*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2743*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2744*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2745*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2746*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2747*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2748*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2749*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2750*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2751*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2752*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2753*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2754*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2755*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2756*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2757*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2758*33de042dSApple OSS Distributions</listitem></list> 2759*33de042dSApple OSS Distributions</content> 2760*33de042dSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2761*33de042dSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2762*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2763*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2764*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2765*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2766*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2767*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2768*33de042dSApple OSS Distributions</listitem></list> 2769*33de042dSApple OSS Distributions</content> 2770*33de042dSApple OSS Distributions</listitem></list> 2771*33de042dSApple OSS Distributions 2772*33de042dSApple OSS Distributions </text_after_fields> 2773*33de042dSApple OSS Distributions </fields> 2774*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2775*33de042dSApple OSS Distributions 2776*33de042dSApple OSS Distributions 2777*33de042dSApple OSS Distributions 2778*33de042dSApple OSS Distributions 2779*33de042dSApple OSS Distributions 2780*33de042dSApple OSS Distributions 2781*33de042dSApple OSS Distributions 2782*33de042dSApple OSS Distributions 2783*33de042dSApple OSS Distributions 2784*33de042dSApple OSS Distributions 2785*33de042dSApple OSS Distributions 2786*33de042dSApple OSS Distributions 2787*33de042dSApple OSS Distributions 2788*33de042dSApple OSS Distributions 2789*33de042dSApple OSS Distributions 2790*33de042dSApple OSS Distributions 2791*33de042dSApple OSS Distributions 2792*33de042dSApple OSS Distributions 2793*33de042dSApple OSS Distributions <fieldat id="0_24_22" msb="24" lsb="22"/> 2794*33de042dSApple OSS Distributions <fieldat id="Op0_21_20" msb="21" lsb="20"/> 2795*33de042dSApple OSS Distributions <fieldat id="Op2_19_17" msb="19" lsb="17"/> 2796*33de042dSApple OSS Distributions <fieldat id="Op1_16_14" msb="16" lsb="14"/> 2797*33de042dSApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 2798*33de042dSApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 2799*33de042dSApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 2800*33de042dSApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 2801*33de042dSApple OSS Distributions </reg_fieldset> 2802*33de042dSApple OSS Distributions </partial_fieldset> 2803*33de042dSApple OSS Distributions <partial_fieldset> 2804*33de042dSApple OSS Distributions <fields length="25"> 2805*33de042dSApple OSS Distributions <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance> 2806*33de042dSApple OSS Distributions <text_before_fields> 2807*33de042dSApple OSS Distributions 2808*33de042dSApple OSS Distributions 2809*33de042dSApple OSS Distributions 2810*33de042dSApple OSS Distributions </text_before_fields> 2811*33de042dSApple OSS Distributions 2812*33de042dSApple OSS Distributions <field 2813*33de042dSApple OSS Distributions id="IMPLEMENTATION DEFINED_24_0" 2814*33de042dSApple OSS Distributions is_variable_length="False" 2815*33de042dSApple OSS Distributions has_partial_fieldset="False" 2816*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2817*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2818*33de042dSApple OSS Distributions is_constant_value="False" 2819*33de042dSApple OSS Distributions > 2820*33de042dSApple OSS Distributions <field_name>IMPLEMENTATION DEFINED</field_name> 2821*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2822*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 2823*33de042dSApple OSS Distributions <field_description order="before"> 2824*33de042dSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 2825*33de042dSApple OSS Distributions 2826*33de042dSApple OSS Distributions 2827*33de042dSApple OSS Distributions 2828*33de042dSApple OSS Distributions </field_description> 2829*33de042dSApple OSS Distributions <field_values> 2830*33de042dSApple OSS Distributions 2831*33de042dSApple OSS Distributions <field_value_name>I</field_value_name> 2832*33de042dSApple OSS Distributions </field_values> 2833*33de042dSApple OSS Distributions <field_resets> 2834*33de042dSApple OSS Distributions 2835*33de042dSApple OSS Distributions <field_reset> 2836*33de042dSApple OSS Distributions 2837*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2838*33de042dSApple OSS Distributions 2839*33de042dSApple OSS Distributions </field_reset> 2840*33de042dSApple OSS Distributions</field_resets> 2841*33de042dSApple OSS Distributions </field> 2842*33de042dSApple OSS Distributions <text_after_fields> 2843*33de042dSApple OSS Distributions 2844*33de042dSApple OSS Distributions 2845*33de042dSApple OSS Distributions 2846*33de042dSApple OSS Distributions </text_after_fields> 2847*33de042dSApple OSS Distributions </fields> 2848*33de042dSApple OSS Distributions <reg_fieldset length="25"> 2849*33de042dSApple OSS Distributions 2850*33de042dSApple OSS Distributions 2851*33de042dSApple OSS Distributions 2852*33de042dSApple OSS Distributions 2853*33de042dSApple OSS Distributions <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/> 2854*33de042dSApple OSS Distributions </reg_fieldset> 2855*33de042dSApple OSS Distributions </partial_fieldset> 2856*33de042dSApple OSS Distributions <partial_fieldset> 2857*33de042dSApple OSS Distributions <fields length="25"> 2858*33de042dSApple OSS Distributions <fields_instance>Exception from an Instruction Abort</fields_instance> 2859*33de042dSApple OSS Distributions <text_before_fields> 2860*33de042dSApple OSS Distributions 2861*33de042dSApple OSS Distributions 2862*33de042dSApple OSS Distributions 2863*33de042dSApple OSS Distributions </text_before_fields> 2864*33de042dSApple OSS Distributions 2865*33de042dSApple OSS Distributions <field 2866*33de042dSApple OSS Distributions id="0_24_13" 2867*33de042dSApple OSS Distributions is_variable_length="False" 2868*33de042dSApple OSS Distributions has_partial_fieldset="False" 2869*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2870*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2871*33de042dSApple OSS Distributions is_constant_value="False" 2872*33de042dSApple OSS Distributions rwtype="RES0" 2873*33de042dSApple OSS Distributions > 2874*33de042dSApple OSS Distributions <field_name>0</field_name> 2875*33de042dSApple OSS Distributions <field_msb>24</field_msb> 2876*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 2877*33de042dSApple OSS Distributions <field_description order="before"> 2878*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2879*33de042dSApple OSS Distributions </field_description> 2880*33de042dSApple OSS Distributions <field_values> 2881*33de042dSApple OSS Distributions </field_values> 2882*33de042dSApple OSS Distributions </field> 2883*33de042dSApple OSS Distributions <field 2884*33de042dSApple OSS Distributions id="SET_12_11" 2885*33de042dSApple OSS Distributions is_variable_length="False" 2886*33de042dSApple OSS Distributions has_partial_fieldset="False" 2887*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2888*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2889*33de042dSApple OSS Distributions is_constant_value="False" 2890*33de042dSApple OSS Distributions > 2891*33de042dSApple OSS Distributions <field_name>SET</field_name> 2892*33de042dSApple OSS Distributions <field_msb>12</field_msb> 2893*33de042dSApple OSS Distributions <field_lsb>11</field_lsb> 2894*33de042dSApple OSS Distributions <field_description order="before"> 2895*33de042dSApple OSS Distributions 2896*33de042dSApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para> 2897*33de042dSApple OSS Distributions 2898*33de042dSApple OSS Distributions </field_description> 2899*33de042dSApple OSS Distributions <field_values> 2900*33de042dSApple OSS Distributions 2901*33de042dSApple OSS Distributions 2902*33de042dSApple OSS Distributions <field_value_instance> 2903*33de042dSApple OSS Distributions <field_value>0b00</field_value> 2904*33de042dSApple OSS Distributions <field_value_description> 2905*33de042dSApple OSS Distributions <para>Recoverable error (UER).</para> 2906*33de042dSApple OSS Distributions</field_value_description> 2907*33de042dSApple OSS Distributions </field_value_instance> 2908*33de042dSApple OSS Distributions <field_value_instance> 2909*33de042dSApple OSS Distributions <field_value>0b10</field_value> 2910*33de042dSApple OSS Distributions <field_value_description> 2911*33de042dSApple OSS Distributions <para>Uncontainable error (UC).</para> 2912*33de042dSApple OSS Distributions</field_value_description> 2913*33de042dSApple OSS Distributions </field_value_instance> 2914*33de042dSApple OSS Distributions <field_value_instance> 2915*33de042dSApple OSS Distributions <field_value>0b11</field_value> 2916*33de042dSApple OSS Distributions <field_value_description> 2917*33de042dSApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 2918*33de042dSApple OSS Distributions</field_value_description> 2919*33de042dSApple OSS Distributions </field_value_instance> 2920*33de042dSApple OSS Distributions </field_values> 2921*33de042dSApple OSS Distributions <field_description order="after"> 2922*33de042dSApple OSS Distributions 2923*33de042dSApple OSS Distributions <para>All other values are reserved.</para> 2924*33de042dSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 2925*33de042dSApple OSS Distributions<list type="unordered"> 2926*33de042dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 2927*33de042dSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content> 2928*33de042dSApple OSS Distributions</listitem></list> 2929*33de042dSApple OSS Distributions 2930*33de042dSApple OSS Distributions </field_description> 2931*33de042dSApple OSS Distributions <field_resets> 2932*33de042dSApple OSS Distributions 2933*33de042dSApple OSS Distributions <field_reset> 2934*33de042dSApple OSS Distributions 2935*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2936*33de042dSApple OSS Distributions 2937*33de042dSApple OSS Distributions </field_reset> 2938*33de042dSApple OSS Distributions</field_resets> 2939*33de042dSApple OSS Distributions </field> 2940*33de042dSApple OSS Distributions <field 2941*33de042dSApple OSS Distributions id="FnV_10_10" 2942*33de042dSApple OSS Distributions is_variable_length="False" 2943*33de042dSApple OSS Distributions has_partial_fieldset="False" 2944*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2945*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2946*33de042dSApple OSS Distributions is_constant_value="False" 2947*33de042dSApple OSS Distributions > 2948*33de042dSApple OSS Distributions <field_name>FnV</field_name> 2949*33de042dSApple OSS Distributions <field_msb>10</field_msb> 2950*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 2951*33de042dSApple OSS Distributions <field_description order="before"> 2952*33de042dSApple OSS Distributions 2953*33de042dSApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 2954*33de042dSApple OSS Distributions 2955*33de042dSApple OSS Distributions </field_description> 2956*33de042dSApple OSS Distributions <field_values> 2957*33de042dSApple OSS Distributions 2958*33de042dSApple OSS Distributions 2959*33de042dSApple OSS Distributions <field_value_instance> 2960*33de042dSApple OSS Distributions <field_value>0b0</field_value> 2961*33de042dSApple OSS Distributions <field_value_description> 2962*33de042dSApple OSS Distributions <para>FAR is valid.</para> 2963*33de042dSApple OSS Distributions</field_value_description> 2964*33de042dSApple OSS Distributions </field_value_instance> 2965*33de042dSApple OSS Distributions <field_value_instance> 2966*33de042dSApple OSS Distributions <field_value>0b1</field_value> 2967*33de042dSApple OSS Distributions <field_value_description> 2968*33de042dSApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 2969*33de042dSApple OSS Distributions</field_value_description> 2970*33de042dSApple OSS Distributions </field_value_instance> 2971*33de042dSApple OSS Distributions </field_values> 2972*33de042dSApple OSS Distributions <field_description order="after"> 2973*33de042dSApple OSS Distributions 2974*33de042dSApple OSS Distributions <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 2975*33de042dSApple OSS Distributions 2976*33de042dSApple OSS Distributions </field_description> 2977*33de042dSApple OSS Distributions <field_resets> 2978*33de042dSApple OSS Distributions 2979*33de042dSApple OSS Distributions <field_reset> 2980*33de042dSApple OSS Distributions 2981*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2982*33de042dSApple OSS Distributions 2983*33de042dSApple OSS Distributions </field_reset> 2984*33de042dSApple OSS Distributions</field_resets> 2985*33de042dSApple OSS Distributions </field> 2986*33de042dSApple OSS Distributions <field 2987*33de042dSApple OSS Distributions id="EA_9_9" 2988*33de042dSApple OSS Distributions is_variable_length="False" 2989*33de042dSApple OSS Distributions has_partial_fieldset="False" 2990*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 2991*33de042dSApple OSS Distributions is_access_restriction_possible="False" 2992*33de042dSApple OSS Distributions is_constant_value="False" 2993*33de042dSApple OSS Distributions > 2994*33de042dSApple OSS Distributions <field_name>EA</field_name> 2995*33de042dSApple OSS Distributions <field_msb>9</field_msb> 2996*33de042dSApple OSS Distributions <field_lsb>9</field_lsb> 2997*33de042dSApple OSS Distributions <field_description order="before"> 2998*33de042dSApple OSS Distributions 2999*33de042dSApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3000*33de042dSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3001*33de042dSApple OSS Distributions 3002*33de042dSApple OSS Distributions </field_description> 3003*33de042dSApple OSS Distributions <field_values> 3004*33de042dSApple OSS Distributions 3005*33de042dSApple OSS Distributions 3006*33de042dSApple OSS Distributions </field_values> 3007*33de042dSApple OSS Distributions <field_resets> 3008*33de042dSApple OSS Distributions 3009*33de042dSApple OSS Distributions <field_reset> 3010*33de042dSApple OSS Distributions 3011*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3012*33de042dSApple OSS Distributions 3013*33de042dSApple OSS Distributions </field_reset> 3014*33de042dSApple OSS Distributions</field_resets> 3015*33de042dSApple OSS Distributions </field> 3016*33de042dSApple OSS Distributions <field 3017*33de042dSApple OSS Distributions id="0_8_8" 3018*33de042dSApple OSS Distributions is_variable_length="False" 3019*33de042dSApple OSS Distributions has_partial_fieldset="False" 3020*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3021*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3022*33de042dSApple OSS Distributions is_constant_value="False" 3023*33de042dSApple OSS Distributions rwtype="RES0" 3024*33de042dSApple OSS Distributions > 3025*33de042dSApple OSS Distributions <field_name>0</field_name> 3026*33de042dSApple OSS Distributions <field_msb>8</field_msb> 3027*33de042dSApple OSS Distributions <field_lsb>8</field_lsb> 3028*33de042dSApple OSS Distributions <field_description order="before"> 3029*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3030*33de042dSApple OSS Distributions </field_description> 3031*33de042dSApple OSS Distributions <field_values> 3032*33de042dSApple OSS Distributions </field_values> 3033*33de042dSApple OSS Distributions </field> 3034*33de042dSApple OSS Distributions <field 3035*33de042dSApple OSS Distributions id="S1PTW_7_7" 3036*33de042dSApple OSS Distributions is_variable_length="False" 3037*33de042dSApple OSS Distributions has_partial_fieldset="False" 3038*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3039*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3040*33de042dSApple OSS Distributions is_constant_value="False" 3041*33de042dSApple OSS Distributions > 3042*33de042dSApple OSS Distributions <field_name>S1PTW</field_name> 3043*33de042dSApple OSS Distributions <field_msb>7</field_msb> 3044*33de042dSApple OSS Distributions <field_lsb>7</field_lsb> 3045*33de042dSApple OSS Distributions <field_description order="before"> 3046*33de042dSApple OSS Distributions 3047*33de042dSApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3048*33de042dSApple OSS Distributions 3049*33de042dSApple OSS Distributions </field_description> 3050*33de042dSApple OSS Distributions <field_values> 3051*33de042dSApple OSS Distributions 3052*33de042dSApple OSS Distributions 3053*33de042dSApple OSS Distributions <field_value_instance> 3054*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3055*33de042dSApple OSS Distributions <field_value_description> 3056*33de042dSApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3057*33de042dSApple OSS Distributions</field_value_description> 3058*33de042dSApple OSS Distributions </field_value_instance> 3059*33de042dSApple OSS Distributions <field_value_instance> 3060*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3061*33de042dSApple OSS Distributions <field_value_description> 3062*33de042dSApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3063*33de042dSApple OSS Distributions</field_value_description> 3064*33de042dSApple OSS Distributions </field_value_instance> 3065*33de042dSApple OSS Distributions </field_values> 3066*33de042dSApple OSS Distributions <field_description order="after"> 3067*33de042dSApple OSS Distributions 3068*33de042dSApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3069*33de042dSApple OSS Distributions 3070*33de042dSApple OSS Distributions </field_description> 3071*33de042dSApple OSS Distributions <field_resets> 3072*33de042dSApple OSS Distributions 3073*33de042dSApple OSS Distributions <field_reset> 3074*33de042dSApple OSS Distributions 3075*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3076*33de042dSApple OSS Distributions 3077*33de042dSApple OSS Distributions </field_reset> 3078*33de042dSApple OSS Distributions</field_resets> 3079*33de042dSApple OSS Distributions </field> 3080*33de042dSApple OSS Distributions <field 3081*33de042dSApple OSS Distributions id="0_6_6" 3082*33de042dSApple OSS Distributions is_variable_length="False" 3083*33de042dSApple OSS Distributions has_partial_fieldset="False" 3084*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3085*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3086*33de042dSApple OSS Distributions is_constant_value="False" 3087*33de042dSApple OSS Distributions rwtype="RES0" 3088*33de042dSApple OSS Distributions > 3089*33de042dSApple OSS Distributions <field_name>0</field_name> 3090*33de042dSApple OSS Distributions <field_msb>6</field_msb> 3091*33de042dSApple OSS Distributions <field_lsb>6</field_lsb> 3092*33de042dSApple OSS Distributions <field_description order="before"> 3093*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3094*33de042dSApple OSS Distributions </field_description> 3095*33de042dSApple OSS Distributions <field_values> 3096*33de042dSApple OSS Distributions </field_values> 3097*33de042dSApple OSS Distributions </field> 3098*33de042dSApple OSS Distributions <field 3099*33de042dSApple OSS Distributions id="IFSC_5_0" 3100*33de042dSApple OSS Distributions is_variable_length="False" 3101*33de042dSApple OSS Distributions has_partial_fieldset="False" 3102*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3103*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3104*33de042dSApple OSS Distributions is_constant_value="False" 3105*33de042dSApple OSS Distributions > 3106*33de042dSApple OSS Distributions <field_name>IFSC</field_name> 3107*33de042dSApple OSS Distributions <field_msb>5</field_msb> 3108*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 3109*33de042dSApple OSS Distributions <field_description order="before"> 3110*33de042dSApple OSS Distributions 3111*33de042dSApple OSS Distributions <para>Instruction Fault Status Code. Possible values of this field are:</para> 3112*33de042dSApple OSS Distributions 3113*33de042dSApple OSS Distributions </field_description> 3114*33de042dSApple OSS Distributions <field_values> 3115*33de042dSApple OSS Distributions 3116*33de042dSApple OSS Distributions 3117*33de042dSApple OSS Distributions <field_value_instance> 3118*33de042dSApple OSS Distributions <field_value>0b000000</field_value> 3119*33de042dSApple OSS Distributions <field_value_description> 3120*33de042dSApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register</para> 3121*33de042dSApple OSS Distributions</field_value_description> 3122*33de042dSApple OSS Distributions </field_value_instance> 3123*33de042dSApple OSS Distributions <field_value_instance> 3124*33de042dSApple OSS Distributions <field_value>0b000001</field_value> 3125*33de042dSApple OSS Distributions <field_value_description> 3126*33de042dSApple OSS Distributions <para>Address size fault, level 1</para> 3127*33de042dSApple OSS Distributions</field_value_description> 3128*33de042dSApple OSS Distributions </field_value_instance> 3129*33de042dSApple OSS Distributions <field_value_instance> 3130*33de042dSApple OSS Distributions <field_value>0b000010</field_value> 3131*33de042dSApple OSS Distributions <field_value_description> 3132*33de042dSApple OSS Distributions <para>Address size fault, level 2</para> 3133*33de042dSApple OSS Distributions</field_value_description> 3134*33de042dSApple OSS Distributions </field_value_instance> 3135*33de042dSApple OSS Distributions <field_value_instance> 3136*33de042dSApple OSS Distributions <field_value>0b000011</field_value> 3137*33de042dSApple OSS Distributions <field_value_description> 3138*33de042dSApple OSS Distributions <para>Address size fault, level 3</para> 3139*33de042dSApple OSS Distributions</field_value_description> 3140*33de042dSApple OSS Distributions </field_value_instance> 3141*33de042dSApple OSS Distributions <field_value_instance> 3142*33de042dSApple OSS Distributions <field_value>0b000100</field_value> 3143*33de042dSApple OSS Distributions <field_value_description> 3144*33de042dSApple OSS Distributions <para>Translation fault, level 0</para> 3145*33de042dSApple OSS Distributions</field_value_description> 3146*33de042dSApple OSS Distributions </field_value_instance> 3147*33de042dSApple OSS Distributions <field_value_instance> 3148*33de042dSApple OSS Distributions <field_value>0b000101</field_value> 3149*33de042dSApple OSS Distributions <field_value_description> 3150*33de042dSApple OSS Distributions <para>Translation fault, level 1</para> 3151*33de042dSApple OSS Distributions</field_value_description> 3152*33de042dSApple OSS Distributions </field_value_instance> 3153*33de042dSApple OSS Distributions <field_value_instance> 3154*33de042dSApple OSS Distributions <field_value>0b000110</field_value> 3155*33de042dSApple OSS Distributions <field_value_description> 3156*33de042dSApple OSS Distributions <para>Translation fault, level 2</para> 3157*33de042dSApple OSS Distributions</field_value_description> 3158*33de042dSApple OSS Distributions </field_value_instance> 3159*33de042dSApple OSS Distributions <field_value_instance> 3160*33de042dSApple OSS Distributions <field_value>0b000111</field_value> 3161*33de042dSApple OSS Distributions <field_value_description> 3162*33de042dSApple OSS Distributions <para>Translation fault, level 3</para> 3163*33de042dSApple OSS Distributions</field_value_description> 3164*33de042dSApple OSS Distributions </field_value_instance> 3165*33de042dSApple OSS Distributions <field_value_instance> 3166*33de042dSApple OSS Distributions <field_value>0b001001</field_value> 3167*33de042dSApple OSS Distributions <field_value_description> 3168*33de042dSApple OSS Distributions <para>Access flag fault, level 1</para> 3169*33de042dSApple OSS Distributions</field_value_description> 3170*33de042dSApple OSS Distributions </field_value_instance> 3171*33de042dSApple OSS Distributions <field_value_instance> 3172*33de042dSApple OSS Distributions <field_value>0b001010</field_value> 3173*33de042dSApple OSS Distributions <field_value_description> 3174*33de042dSApple OSS Distributions <para>Access flag fault, level 2</para> 3175*33de042dSApple OSS Distributions</field_value_description> 3176*33de042dSApple OSS Distributions </field_value_instance> 3177*33de042dSApple OSS Distributions <field_value_instance> 3178*33de042dSApple OSS Distributions <field_value>0b001011</field_value> 3179*33de042dSApple OSS Distributions <field_value_description> 3180*33de042dSApple OSS Distributions <para>Access flag fault, level 3</para> 3181*33de042dSApple OSS Distributions</field_value_description> 3182*33de042dSApple OSS Distributions </field_value_instance> 3183*33de042dSApple OSS Distributions <field_value_instance> 3184*33de042dSApple OSS Distributions <field_value>0b001101</field_value> 3185*33de042dSApple OSS Distributions <field_value_description> 3186*33de042dSApple OSS Distributions <para>Permission fault, level 1</para> 3187*33de042dSApple OSS Distributions</field_value_description> 3188*33de042dSApple OSS Distributions </field_value_instance> 3189*33de042dSApple OSS Distributions <field_value_instance> 3190*33de042dSApple OSS Distributions <field_value>0b001110</field_value> 3191*33de042dSApple OSS Distributions <field_value_description> 3192*33de042dSApple OSS Distributions <para>Permission fault, level 2</para> 3193*33de042dSApple OSS Distributions</field_value_description> 3194*33de042dSApple OSS Distributions </field_value_instance> 3195*33de042dSApple OSS Distributions <field_value_instance> 3196*33de042dSApple OSS Distributions <field_value>0b001111</field_value> 3197*33de042dSApple OSS Distributions <field_value_description> 3198*33de042dSApple OSS Distributions <para>Permission fault, level 3</para> 3199*33de042dSApple OSS Distributions</field_value_description> 3200*33de042dSApple OSS Distributions </field_value_instance> 3201*33de042dSApple OSS Distributions <field_value_instance> 3202*33de042dSApple OSS Distributions <field_value>0b010000</field_value> 3203*33de042dSApple OSS Distributions <field_value_description> 3204*33de042dSApple OSS Distributions <para>Synchronous External abort, not on translation table walk</para> 3205*33de042dSApple OSS Distributions</field_value_description> 3206*33de042dSApple OSS Distributions </field_value_instance> 3207*33de042dSApple OSS Distributions <field_value_instance> 3208*33de042dSApple OSS Distributions <field_value>0b010100</field_value> 3209*33de042dSApple OSS Distributions <field_value_description> 3210*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0</para> 3211*33de042dSApple OSS Distributions</field_value_description> 3212*33de042dSApple OSS Distributions </field_value_instance> 3213*33de042dSApple OSS Distributions <field_value_instance> 3214*33de042dSApple OSS Distributions <field_value>0b010101</field_value> 3215*33de042dSApple OSS Distributions <field_value_description> 3216*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1</para> 3217*33de042dSApple OSS Distributions</field_value_description> 3218*33de042dSApple OSS Distributions </field_value_instance> 3219*33de042dSApple OSS Distributions <field_value_instance> 3220*33de042dSApple OSS Distributions <field_value>0b010110</field_value> 3221*33de042dSApple OSS Distributions <field_value_description> 3222*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2</para> 3223*33de042dSApple OSS Distributions</field_value_description> 3224*33de042dSApple OSS Distributions </field_value_instance> 3225*33de042dSApple OSS Distributions <field_value_instance> 3226*33de042dSApple OSS Distributions <field_value>0b010111</field_value> 3227*33de042dSApple OSS Distributions <field_value_description> 3228*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3</para> 3229*33de042dSApple OSS Distributions</field_value_description> 3230*33de042dSApple OSS Distributions </field_value_instance> 3231*33de042dSApple OSS Distributions <field_value_instance> 3232*33de042dSApple OSS Distributions <field_value>0b011000</field_value> 3233*33de042dSApple OSS Distributions <field_value_description> 3234*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk</para> 3235*33de042dSApple OSS Distributions</field_value_description> 3236*33de042dSApple OSS Distributions </field_value_instance> 3237*33de042dSApple OSS Distributions <field_value_instance> 3238*33de042dSApple OSS Distributions <field_value>0b011100</field_value> 3239*33de042dSApple OSS Distributions <field_value_description> 3240*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para> 3241*33de042dSApple OSS Distributions</field_value_description> 3242*33de042dSApple OSS Distributions </field_value_instance> 3243*33de042dSApple OSS Distributions <field_value_instance> 3244*33de042dSApple OSS Distributions <field_value>0b011101</field_value> 3245*33de042dSApple OSS Distributions <field_value_description> 3246*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para> 3247*33de042dSApple OSS Distributions</field_value_description> 3248*33de042dSApple OSS Distributions </field_value_instance> 3249*33de042dSApple OSS Distributions <field_value_instance> 3250*33de042dSApple OSS Distributions <field_value>0b011110</field_value> 3251*33de042dSApple OSS Distributions <field_value_description> 3252*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para> 3253*33de042dSApple OSS Distributions</field_value_description> 3254*33de042dSApple OSS Distributions </field_value_instance> 3255*33de042dSApple OSS Distributions <field_value_instance> 3256*33de042dSApple OSS Distributions <field_value>0b011111</field_value> 3257*33de042dSApple OSS Distributions <field_value_description> 3258*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para> 3259*33de042dSApple OSS Distributions</field_value_description> 3260*33de042dSApple OSS Distributions </field_value_instance> 3261*33de042dSApple OSS Distributions <field_value_instance> 3262*33de042dSApple OSS Distributions <field_value>0b110000</field_value> 3263*33de042dSApple OSS Distributions <field_value_description> 3264*33de042dSApple OSS Distributions <para>TLB conflict abort</para> 3265*33de042dSApple OSS Distributions</field_value_description> 3266*33de042dSApple OSS Distributions </field_value_instance> 3267*33de042dSApple OSS Distributions <field_value_instance> 3268*33de042dSApple OSS Distributions <field_value>0b110001</field_value> 3269*33de042dSApple OSS Distributions <field_value_description> 3270*33de042dSApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 3271*33de042dSApple OSS Distributions</field_value_description> 3272*33de042dSApple OSS Distributions </field_value_instance> 3273*33de042dSApple OSS Distributions </field_values> 3274*33de042dSApple OSS Distributions <field_description order="after"> 3275*33de042dSApple OSS Distributions 3276*33de042dSApple OSS Distributions <para>All other values are reserved.</para> 3277*33de042dSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 3278*33de042dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 3279*33de042dSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 3280*33de042dSApple OSS Distributions 3281*33de042dSApple OSS Distributions </field_description> 3282*33de042dSApple OSS Distributions <field_resets> 3283*33de042dSApple OSS Distributions 3284*33de042dSApple OSS Distributions <field_reset> 3285*33de042dSApple OSS Distributions 3286*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3287*33de042dSApple OSS Distributions 3288*33de042dSApple OSS Distributions </field_reset> 3289*33de042dSApple OSS Distributions</field_resets> 3290*33de042dSApple OSS Distributions </field> 3291*33de042dSApple OSS Distributions <text_after_fields> 3292*33de042dSApple OSS Distributions 3293*33de042dSApple OSS Distributions 3294*33de042dSApple OSS Distributions 3295*33de042dSApple OSS Distributions </text_after_fields> 3296*33de042dSApple OSS Distributions </fields> 3297*33de042dSApple OSS Distributions <reg_fieldset length="25"> 3298*33de042dSApple OSS Distributions 3299*33de042dSApple OSS Distributions 3300*33de042dSApple OSS Distributions 3301*33de042dSApple OSS Distributions 3302*33de042dSApple OSS Distributions 3303*33de042dSApple OSS Distributions 3304*33de042dSApple OSS Distributions 3305*33de042dSApple OSS Distributions 3306*33de042dSApple OSS Distributions 3307*33de042dSApple OSS Distributions 3308*33de042dSApple OSS Distributions 3309*33de042dSApple OSS Distributions 3310*33de042dSApple OSS Distributions 3311*33de042dSApple OSS Distributions 3312*33de042dSApple OSS Distributions 3313*33de042dSApple OSS Distributions 3314*33de042dSApple OSS Distributions 3315*33de042dSApple OSS Distributions 3316*33de042dSApple OSS Distributions <fieldat id="0_24_13" msb="24" lsb="13"/> 3317*33de042dSApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 3318*33de042dSApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 3319*33de042dSApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 3320*33de042dSApple OSS Distributions <fieldat id="0_8_8" msb="8" lsb="8"/> 3321*33de042dSApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 3322*33de042dSApple OSS Distributions <fieldat id="0_6_6" msb="6" lsb="6"/> 3323*33de042dSApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 3324*33de042dSApple OSS Distributions </reg_fieldset> 3325*33de042dSApple OSS Distributions </partial_fieldset> 3326*33de042dSApple OSS Distributions <partial_fieldset> 3327*33de042dSApple OSS Distributions <fields length="25"> 3328*33de042dSApple OSS Distributions <fields_instance>Exception from a Data Abort</fields_instance> 3329*33de042dSApple OSS Distributions <text_before_fields> 3330*33de042dSApple OSS Distributions 3331*33de042dSApple OSS Distributions 3332*33de042dSApple OSS Distributions 3333*33de042dSApple OSS Distributions </text_before_fields> 3334*33de042dSApple OSS Distributions 3335*33de042dSApple OSS Distributions <field 3336*33de042dSApple OSS Distributions id="ISV_24_24" 3337*33de042dSApple OSS Distributions is_variable_length="False" 3338*33de042dSApple OSS Distributions has_partial_fieldset="False" 3339*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3340*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3341*33de042dSApple OSS Distributions is_constant_value="False" 3342*33de042dSApple OSS Distributions > 3343*33de042dSApple OSS Distributions <field_name>ISV</field_name> 3344*33de042dSApple OSS Distributions <field_msb>24</field_msb> 3345*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 3346*33de042dSApple OSS Distributions <field_description order="before"> 3347*33de042dSApple OSS Distributions 3348*33de042dSApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para> 3349*33de042dSApple OSS Distributions 3350*33de042dSApple OSS Distributions </field_description> 3351*33de042dSApple OSS Distributions <field_values> 3352*33de042dSApple OSS Distributions 3353*33de042dSApple OSS Distributions 3354*33de042dSApple OSS Distributions <field_value_instance> 3355*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3356*33de042dSApple OSS Distributions <field_value_description> 3357*33de042dSApple OSS Distributions <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para> 3358*33de042dSApple OSS Distributions</field_value_description> 3359*33de042dSApple OSS Distributions </field_value_instance> 3360*33de042dSApple OSS Distributions <field_value_instance> 3361*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3362*33de042dSApple OSS Distributions <field_value_description> 3363*33de042dSApple OSS Distributions <para>ISS[23:14] hold a valid instruction syndrome.</para> 3364*33de042dSApple OSS Distributions</field_value_description> 3365*33de042dSApple OSS Distributions </field_value_instance> 3366*33de042dSApple OSS Distributions </field_values> 3367*33de042dSApple OSS Distributions <field_description order="after"> 3368*33de042dSApple OSS Distributions 3369*33de042dSApple OSS Distributions <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para> 3370*33de042dSApple OSS Distributions<list type="unordered"> 3371*33de042dSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content> 3372*33de042dSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered"> 3373*33de042dSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content> 3374*33de042dSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content> 3375*33de042dSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content> 3376*33de042dSApple OSS Distributions</listitem></list> 3377*33de042dSApple OSS Distributions</content> 3378*33de042dSApple OSS Distributions</listitem></list> 3379*33de042dSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para> 3380*33de042dSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para> 3381*33de042dSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para> 3382*33de042dSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para> 3383*33de042dSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 3384*33de042dSApple OSS Distributions 3385*33de042dSApple OSS Distributions </field_description> 3386*33de042dSApple OSS Distributions <field_resets> 3387*33de042dSApple OSS Distributions 3388*33de042dSApple OSS Distributions <field_reset> 3389*33de042dSApple OSS Distributions 3390*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3391*33de042dSApple OSS Distributions 3392*33de042dSApple OSS Distributions </field_reset> 3393*33de042dSApple OSS Distributions</field_resets> 3394*33de042dSApple OSS Distributions </field> 3395*33de042dSApple OSS Distributions <field 3396*33de042dSApple OSS Distributions id="SAS_23_22" 3397*33de042dSApple OSS Distributions is_variable_length="False" 3398*33de042dSApple OSS Distributions has_partial_fieldset="False" 3399*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3400*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3401*33de042dSApple OSS Distributions is_constant_value="False" 3402*33de042dSApple OSS Distributions > 3403*33de042dSApple OSS Distributions <field_name>SAS</field_name> 3404*33de042dSApple OSS Distributions <field_msb>23</field_msb> 3405*33de042dSApple OSS Distributions <field_lsb>22</field_lsb> 3406*33de042dSApple OSS Distributions <field_description order="before"> 3407*33de042dSApple OSS Distributions 3408*33de042dSApple OSS Distributions <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para> 3409*33de042dSApple OSS Distributions 3410*33de042dSApple OSS Distributions </field_description> 3411*33de042dSApple OSS Distributions <field_values> 3412*33de042dSApple OSS Distributions 3413*33de042dSApple OSS Distributions 3414*33de042dSApple OSS Distributions <field_value_instance> 3415*33de042dSApple OSS Distributions <field_value>0b00</field_value> 3416*33de042dSApple OSS Distributions <field_value_description> 3417*33de042dSApple OSS Distributions <para>Byte</para> 3418*33de042dSApple OSS Distributions</field_value_description> 3419*33de042dSApple OSS Distributions </field_value_instance> 3420*33de042dSApple OSS Distributions <field_value_instance> 3421*33de042dSApple OSS Distributions <field_value>0b01</field_value> 3422*33de042dSApple OSS Distributions <field_value_description> 3423*33de042dSApple OSS Distributions <para>Halfword</para> 3424*33de042dSApple OSS Distributions</field_value_description> 3425*33de042dSApple OSS Distributions </field_value_instance> 3426*33de042dSApple OSS Distributions <field_value_instance> 3427*33de042dSApple OSS Distributions <field_value>0b10</field_value> 3428*33de042dSApple OSS Distributions <field_value_description> 3429*33de042dSApple OSS Distributions <para>Word</para> 3430*33de042dSApple OSS Distributions</field_value_description> 3431*33de042dSApple OSS Distributions </field_value_instance> 3432*33de042dSApple OSS Distributions <field_value_instance> 3433*33de042dSApple OSS Distributions <field_value>0b11</field_value> 3434*33de042dSApple OSS Distributions <field_value_description> 3435*33de042dSApple OSS Distributions <para>Doubleword</para> 3436*33de042dSApple OSS Distributions</field_value_description> 3437*33de042dSApple OSS Distributions </field_value_instance> 3438*33de042dSApple OSS Distributions </field_values> 3439*33de042dSApple OSS Distributions <field_description order="after"> 3440*33de042dSApple OSS Distributions 3441*33de042dSApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3442*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3443*33de042dSApple OSS Distributions 3444*33de042dSApple OSS Distributions </field_description> 3445*33de042dSApple OSS Distributions <field_resets> 3446*33de042dSApple OSS Distributions 3447*33de042dSApple OSS Distributions <field_reset> 3448*33de042dSApple OSS Distributions 3449*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3450*33de042dSApple OSS Distributions 3451*33de042dSApple OSS Distributions </field_reset> 3452*33de042dSApple OSS Distributions</field_resets> 3453*33de042dSApple OSS Distributions </field> 3454*33de042dSApple OSS Distributions <field 3455*33de042dSApple OSS Distributions id="SSE_21_21" 3456*33de042dSApple OSS Distributions is_variable_length="False" 3457*33de042dSApple OSS Distributions has_partial_fieldset="False" 3458*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3459*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3460*33de042dSApple OSS Distributions is_constant_value="False" 3461*33de042dSApple OSS Distributions > 3462*33de042dSApple OSS Distributions <field_name>SSE</field_name> 3463*33de042dSApple OSS Distributions <field_msb>21</field_msb> 3464*33de042dSApple OSS Distributions <field_lsb>21</field_lsb> 3465*33de042dSApple OSS Distributions <field_description order="before"> 3466*33de042dSApple OSS Distributions 3467*33de042dSApple OSS Distributions <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para> 3468*33de042dSApple OSS Distributions 3469*33de042dSApple OSS Distributions </field_description> 3470*33de042dSApple OSS Distributions <field_values> 3471*33de042dSApple OSS Distributions 3472*33de042dSApple OSS Distributions 3473*33de042dSApple OSS Distributions <field_value_instance> 3474*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3475*33de042dSApple OSS Distributions <field_value_description> 3476*33de042dSApple OSS Distributions <para>Sign-extension not required.</para> 3477*33de042dSApple OSS Distributions</field_value_description> 3478*33de042dSApple OSS Distributions </field_value_instance> 3479*33de042dSApple OSS Distributions <field_value_instance> 3480*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3481*33de042dSApple OSS Distributions <field_value_description> 3482*33de042dSApple OSS Distributions <para>Data item must be sign-extended.</para> 3483*33de042dSApple OSS Distributions</field_value_description> 3484*33de042dSApple OSS Distributions </field_value_instance> 3485*33de042dSApple OSS Distributions </field_values> 3486*33de042dSApple OSS Distributions <field_description order="after"> 3487*33de042dSApple OSS Distributions 3488*33de042dSApple OSS Distributions <para>For all other operations this bit is 0.</para> 3489*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3490*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3491*33de042dSApple OSS Distributions 3492*33de042dSApple OSS Distributions </field_description> 3493*33de042dSApple OSS Distributions <field_resets> 3494*33de042dSApple OSS Distributions 3495*33de042dSApple OSS Distributions <field_reset> 3496*33de042dSApple OSS Distributions 3497*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3498*33de042dSApple OSS Distributions 3499*33de042dSApple OSS Distributions </field_reset> 3500*33de042dSApple OSS Distributions</field_resets> 3501*33de042dSApple OSS Distributions </field> 3502*33de042dSApple OSS Distributions <field 3503*33de042dSApple OSS Distributions id="SRT_20_16" 3504*33de042dSApple OSS Distributions is_variable_length="False" 3505*33de042dSApple OSS Distributions has_partial_fieldset="False" 3506*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3507*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3508*33de042dSApple OSS Distributions is_constant_value="False" 3509*33de042dSApple OSS Distributions > 3510*33de042dSApple OSS Distributions <field_name>SRT</field_name> 3511*33de042dSApple OSS Distributions <field_msb>20</field_msb> 3512*33de042dSApple OSS Distributions <field_lsb>16</field_lsb> 3513*33de042dSApple OSS Distributions <field_description order="before"> 3514*33de042dSApple OSS Distributions 3515*33de042dSApple OSS Distributions <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 3516*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3517*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3518*33de042dSApple OSS Distributions 3519*33de042dSApple OSS Distributions </field_description> 3520*33de042dSApple OSS Distributions <field_values> 3521*33de042dSApple OSS Distributions 3522*33de042dSApple OSS Distributions 3523*33de042dSApple OSS Distributions </field_values> 3524*33de042dSApple OSS Distributions <field_resets> 3525*33de042dSApple OSS Distributions 3526*33de042dSApple OSS Distributions <field_reset> 3527*33de042dSApple OSS Distributions 3528*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3529*33de042dSApple OSS Distributions 3530*33de042dSApple OSS Distributions </field_reset> 3531*33de042dSApple OSS Distributions</field_resets> 3532*33de042dSApple OSS Distributions </field> 3533*33de042dSApple OSS Distributions <field 3534*33de042dSApple OSS Distributions id="SF_15_15" 3535*33de042dSApple OSS Distributions is_variable_length="False" 3536*33de042dSApple OSS Distributions has_partial_fieldset="False" 3537*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3538*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3539*33de042dSApple OSS Distributions is_constant_value="False" 3540*33de042dSApple OSS Distributions > 3541*33de042dSApple OSS Distributions <field_name>SF</field_name> 3542*33de042dSApple OSS Distributions <field_msb>15</field_msb> 3543*33de042dSApple OSS Distributions <field_lsb>15</field_lsb> 3544*33de042dSApple OSS Distributions <field_description order="before"> 3545*33de042dSApple OSS Distributions 3546*33de042dSApple OSS Distributions <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para> 3547*33de042dSApple OSS Distributions 3548*33de042dSApple OSS Distributions </field_description> 3549*33de042dSApple OSS Distributions <field_values> 3550*33de042dSApple OSS Distributions 3551*33de042dSApple OSS Distributions 3552*33de042dSApple OSS Distributions <field_value_instance> 3553*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3554*33de042dSApple OSS Distributions <field_value_description> 3555*33de042dSApple OSS Distributions <para>Instruction loads/stores a 32-bit wide register.</para> 3556*33de042dSApple OSS Distributions</field_value_description> 3557*33de042dSApple OSS Distributions </field_value_instance> 3558*33de042dSApple OSS Distributions <field_value_instance> 3559*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3560*33de042dSApple OSS Distributions <field_value_description> 3561*33de042dSApple OSS Distributions <para>Instruction loads/stores a 64-bit wide register.</para> 3562*33de042dSApple OSS Distributions</field_value_description> 3563*33de042dSApple OSS Distributions </field_value_instance> 3564*33de042dSApple OSS Distributions </field_values> 3565*33de042dSApple OSS Distributions <field_description order="after"> 3566*33de042dSApple OSS Distributions 3567*33de042dSApple OSS Distributions <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3568*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3569*33de042dSApple OSS Distributions 3570*33de042dSApple OSS Distributions </field_description> 3571*33de042dSApple OSS Distributions <field_resets> 3572*33de042dSApple OSS Distributions 3573*33de042dSApple OSS Distributions <field_reset> 3574*33de042dSApple OSS Distributions 3575*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3576*33de042dSApple OSS Distributions 3577*33de042dSApple OSS Distributions </field_reset> 3578*33de042dSApple OSS Distributions</field_resets> 3579*33de042dSApple OSS Distributions </field> 3580*33de042dSApple OSS Distributions <field 3581*33de042dSApple OSS Distributions id="AR_14_14" 3582*33de042dSApple OSS Distributions is_variable_length="False" 3583*33de042dSApple OSS Distributions has_partial_fieldset="False" 3584*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3585*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3586*33de042dSApple OSS Distributions is_constant_value="False" 3587*33de042dSApple OSS Distributions > 3588*33de042dSApple OSS Distributions <field_name>AR</field_name> 3589*33de042dSApple OSS Distributions <field_msb>14</field_msb> 3590*33de042dSApple OSS Distributions <field_lsb>14</field_lsb> 3591*33de042dSApple OSS Distributions <field_description order="before"> 3592*33de042dSApple OSS Distributions 3593*33de042dSApple OSS Distributions <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para> 3594*33de042dSApple OSS Distributions 3595*33de042dSApple OSS Distributions </field_description> 3596*33de042dSApple OSS Distributions <field_values> 3597*33de042dSApple OSS Distributions 3598*33de042dSApple OSS Distributions 3599*33de042dSApple OSS Distributions <field_value_instance> 3600*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3601*33de042dSApple OSS Distributions <field_value_description> 3602*33de042dSApple OSS Distributions <para>Instruction did not have acquire/release semantics.</para> 3603*33de042dSApple OSS Distributions</field_value_description> 3604*33de042dSApple OSS Distributions </field_value_instance> 3605*33de042dSApple OSS Distributions <field_value_instance> 3606*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3607*33de042dSApple OSS Distributions <field_value_description> 3608*33de042dSApple OSS Distributions <para>Instruction did have acquire/release semantics.</para> 3609*33de042dSApple OSS Distributions</field_value_description> 3610*33de042dSApple OSS Distributions </field_value_instance> 3611*33de042dSApple OSS Distributions </field_values> 3612*33de042dSApple OSS Distributions <field_description order="after"> 3613*33de042dSApple OSS Distributions 3614*33de042dSApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3615*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3616*33de042dSApple OSS Distributions 3617*33de042dSApple OSS Distributions </field_description> 3618*33de042dSApple OSS Distributions <field_resets> 3619*33de042dSApple OSS Distributions 3620*33de042dSApple OSS Distributions <field_reset> 3621*33de042dSApple OSS Distributions 3622*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3623*33de042dSApple OSS Distributions 3624*33de042dSApple OSS Distributions </field_reset> 3625*33de042dSApple OSS Distributions</field_resets> 3626*33de042dSApple OSS Distributions </field> 3627*33de042dSApple OSS Distributions <field 3628*33de042dSApple OSS Distributions id="VNCR_13_13_1" 3629*33de042dSApple OSS Distributions is_variable_length="False" 3630*33de042dSApple OSS Distributions has_partial_fieldset="False" 3631*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3632*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3633*33de042dSApple OSS Distributions is_constant_value="False" 3634*33de042dSApple OSS Distributions > 3635*33de042dSApple OSS Distributions <field_name>VNCR</field_name> 3636*33de042dSApple OSS Distributions <field_msb>13</field_msb> 3637*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 3638*33de042dSApple OSS Distributions <field_description order="before"> 3639*33de042dSApple OSS Distributions 3640*33de042dSApple OSS Distributions <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 3641*33de042dSApple OSS Distributions 3642*33de042dSApple OSS Distributions </field_description> 3643*33de042dSApple OSS Distributions <field_values> 3644*33de042dSApple OSS Distributions 3645*33de042dSApple OSS Distributions 3646*33de042dSApple OSS Distributions <field_value_instance> 3647*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3648*33de042dSApple OSS Distributions <field_value_description> 3649*33de042dSApple OSS Distributions <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3650*33de042dSApple OSS Distributions</field_value_description> 3651*33de042dSApple OSS Distributions </field_value_instance> 3652*33de042dSApple OSS Distributions <field_value_instance> 3653*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3654*33de042dSApple OSS Distributions <field_value_description> 3655*33de042dSApple OSS Distributions <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3656*33de042dSApple OSS Distributions</field_value_description> 3657*33de042dSApple OSS Distributions </field_value_instance> 3658*33de042dSApple OSS Distributions </field_values> 3659*33de042dSApple OSS Distributions <field_description order="after"> 3660*33de042dSApple OSS Distributions 3661*33de042dSApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 3662*33de042dSApple OSS Distributions 3663*33de042dSApple OSS Distributions </field_description> 3664*33de042dSApple OSS Distributions <field_resets> 3665*33de042dSApple OSS Distributions 3666*33de042dSApple OSS Distributions <field_reset> 3667*33de042dSApple OSS Distributions 3668*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3669*33de042dSApple OSS Distributions 3670*33de042dSApple OSS Distributions </field_reset> 3671*33de042dSApple OSS Distributions</field_resets> 3672*33de042dSApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 3673*33de042dSApple OSS Distributions </field> 3674*33de042dSApple OSS Distributions <field 3675*33de042dSApple OSS Distributions id="0_13_13_2" 3676*33de042dSApple OSS Distributions is_variable_length="False" 3677*33de042dSApple OSS Distributions has_partial_fieldset="False" 3678*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3679*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3680*33de042dSApple OSS Distributions is_constant_value="False" 3681*33de042dSApple OSS Distributions rwtype="RES0" 3682*33de042dSApple OSS Distributions > 3683*33de042dSApple OSS Distributions <field_name>0</field_name> 3684*33de042dSApple OSS Distributions <field_msb>13</field_msb> 3685*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 3686*33de042dSApple OSS Distributions <field_description order="before"> 3687*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3688*33de042dSApple OSS Distributions </field_description> 3689*33de042dSApple OSS Distributions <field_values> 3690*33de042dSApple OSS Distributions </field_values> 3691*33de042dSApple OSS Distributions </field> 3692*33de042dSApple OSS Distributions <field 3693*33de042dSApple OSS Distributions id="SET_12_11" 3694*33de042dSApple OSS Distributions is_variable_length="False" 3695*33de042dSApple OSS Distributions has_partial_fieldset="False" 3696*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3697*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3698*33de042dSApple OSS Distributions is_constant_value="False" 3699*33de042dSApple OSS Distributions > 3700*33de042dSApple OSS Distributions <field_name>SET</field_name> 3701*33de042dSApple OSS Distributions <field_msb>12</field_msb> 3702*33de042dSApple OSS Distributions <field_lsb>11</field_lsb> 3703*33de042dSApple OSS Distributions <field_description order="before"> 3704*33de042dSApple OSS Distributions 3705*33de042dSApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para> 3706*33de042dSApple OSS Distributions 3707*33de042dSApple OSS Distributions </field_description> 3708*33de042dSApple OSS Distributions <field_values> 3709*33de042dSApple OSS Distributions 3710*33de042dSApple OSS Distributions 3711*33de042dSApple OSS Distributions <field_value_instance> 3712*33de042dSApple OSS Distributions <field_value>0b00</field_value> 3713*33de042dSApple OSS Distributions <field_value_description> 3714*33de042dSApple OSS Distributions <para>Recoverable error (UER).</para> 3715*33de042dSApple OSS Distributions</field_value_description> 3716*33de042dSApple OSS Distributions </field_value_instance> 3717*33de042dSApple OSS Distributions <field_value_instance> 3718*33de042dSApple OSS Distributions <field_value>0b10</field_value> 3719*33de042dSApple OSS Distributions <field_value_description> 3720*33de042dSApple OSS Distributions <para>Uncontainable error (UC).</para> 3721*33de042dSApple OSS Distributions</field_value_description> 3722*33de042dSApple OSS Distributions </field_value_instance> 3723*33de042dSApple OSS Distributions <field_value_instance> 3724*33de042dSApple OSS Distributions <field_value>0b11</field_value> 3725*33de042dSApple OSS Distributions <field_value_description> 3726*33de042dSApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 3727*33de042dSApple OSS Distributions</field_value_description> 3728*33de042dSApple OSS Distributions </field_value_instance> 3729*33de042dSApple OSS Distributions </field_values> 3730*33de042dSApple OSS Distributions <field_description order="after"> 3731*33de042dSApple OSS Distributions 3732*33de042dSApple OSS Distributions <para>All other values are reserved.</para> 3733*33de042dSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 3734*33de042dSApple OSS Distributions<list type="unordered"> 3735*33de042dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 3736*33de042dSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content> 3737*33de042dSApple OSS Distributions</listitem></list> 3738*33de042dSApple OSS Distributions 3739*33de042dSApple OSS Distributions </field_description> 3740*33de042dSApple OSS Distributions <field_resets> 3741*33de042dSApple OSS Distributions 3742*33de042dSApple OSS Distributions <field_reset> 3743*33de042dSApple OSS Distributions 3744*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3745*33de042dSApple OSS Distributions 3746*33de042dSApple OSS Distributions </field_reset> 3747*33de042dSApple OSS Distributions</field_resets> 3748*33de042dSApple OSS Distributions </field> 3749*33de042dSApple OSS Distributions <field 3750*33de042dSApple OSS Distributions id="FnV_10_10" 3751*33de042dSApple OSS Distributions is_variable_length="False" 3752*33de042dSApple OSS Distributions has_partial_fieldset="False" 3753*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3754*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3755*33de042dSApple OSS Distributions is_constant_value="False" 3756*33de042dSApple OSS Distributions > 3757*33de042dSApple OSS Distributions <field_name>FnV</field_name> 3758*33de042dSApple OSS Distributions <field_msb>10</field_msb> 3759*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 3760*33de042dSApple OSS Distributions <field_description order="before"> 3761*33de042dSApple OSS Distributions 3762*33de042dSApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 3763*33de042dSApple OSS Distributions 3764*33de042dSApple OSS Distributions </field_description> 3765*33de042dSApple OSS Distributions <field_values> 3766*33de042dSApple OSS Distributions 3767*33de042dSApple OSS Distributions 3768*33de042dSApple OSS Distributions <field_value_instance> 3769*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3770*33de042dSApple OSS Distributions <field_value_description> 3771*33de042dSApple OSS Distributions <para>FAR is valid.</para> 3772*33de042dSApple OSS Distributions</field_value_description> 3773*33de042dSApple OSS Distributions </field_value_instance> 3774*33de042dSApple OSS Distributions <field_value_instance> 3775*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3776*33de042dSApple OSS Distributions <field_value_description> 3777*33de042dSApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 3778*33de042dSApple OSS Distributions</field_value_description> 3779*33de042dSApple OSS Distributions </field_value_instance> 3780*33de042dSApple OSS Distributions </field_values> 3781*33de042dSApple OSS Distributions <field_description order="after"> 3782*33de042dSApple OSS Distributions 3783*33de042dSApple OSS Distributions <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 3784*33de042dSApple OSS Distributions 3785*33de042dSApple OSS Distributions </field_description> 3786*33de042dSApple OSS Distributions <field_resets> 3787*33de042dSApple OSS Distributions 3788*33de042dSApple OSS Distributions <field_reset> 3789*33de042dSApple OSS Distributions 3790*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3791*33de042dSApple OSS Distributions 3792*33de042dSApple OSS Distributions </field_reset> 3793*33de042dSApple OSS Distributions</field_resets> 3794*33de042dSApple OSS Distributions </field> 3795*33de042dSApple OSS Distributions <field 3796*33de042dSApple OSS Distributions id="EA_9_9" 3797*33de042dSApple OSS Distributions is_variable_length="False" 3798*33de042dSApple OSS Distributions has_partial_fieldset="False" 3799*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3800*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3801*33de042dSApple OSS Distributions is_constant_value="False" 3802*33de042dSApple OSS Distributions > 3803*33de042dSApple OSS Distributions <field_name>EA</field_name> 3804*33de042dSApple OSS Distributions <field_msb>9</field_msb> 3805*33de042dSApple OSS Distributions <field_lsb>9</field_lsb> 3806*33de042dSApple OSS Distributions <field_description order="before"> 3807*33de042dSApple OSS Distributions 3808*33de042dSApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3809*33de042dSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3810*33de042dSApple OSS Distributions 3811*33de042dSApple OSS Distributions </field_description> 3812*33de042dSApple OSS Distributions <field_values> 3813*33de042dSApple OSS Distributions 3814*33de042dSApple OSS Distributions 3815*33de042dSApple OSS Distributions </field_values> 3816*33de042dSApple OSS Distributions <field_resets> 3817*33de042dSApple OSS Distributions 3818*33de042dSApple OSS Distributions <field_reset> 3819*33de042dSApple OSS Distributions 3820*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3821*33de042dSApple OSS Distributions 3822*33de042dSApple OSS Distributions </field_reset> 3823*33de042dSApple OSS Distributions</field_resets> 3824*33de042dSApple OSS Distributions </field> 3825*33de042dSApple OSS Distributions <field 3826*33de042dSApple OSS Distributions id="CM_8_8" 3827*33de042dSApple OSS Distributions is_variable_length="False" 3828*33de042dSApple OSS Distributions has_partial_fieldset="False" 3829*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3830*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3831*33de042dSApple OSS Distributions is_constant_value="False" 3832*33de042dSApple OSS Distributions > 3833*33de042dSApple OSS Distributions <field_name>CM</field_name> 3834*33de042dSApple OSS Distributions <field_msb>8</field_msb> 3835*33de042dSApple OSS Distributions <field_lsb>8</field_lsb> 3836*33de042dSApple OSS Distributions <field_description order="before"> 3837*33de042dSApple OSS Distributions 3838*33de042dSApple OSS Distributions <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para> 3839*33de042dSApple OSS Distributions 3840*33de042dSApple OSS Distributions </field_description> 3841*33de042dSApple OSS Distributions <field_values> 3842*33de042dSApple OSS Distributions 3843*33de042dSApple OSS Distributions 3844*33de042dSApple OSS Distributions <field_value_instance> 3845*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3846*33de042dSApple OSS Distributions <field_value_description> 3847*33de042dSApple OSS Distributions <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 3848*33de042dSApple OSS Distributions</field_value_description> 3849*33de042dSApple OSS Distributions </field_value_instance> 3850*33de042dSApple OSS Distributions <field_value_instance> 3851*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3852*33de042dSApple OSS Distributions <field_value_description> 3853*33de042dSApple OSS Distributions <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 3854*33de042dSApple OSS Distributions</field_value_description> 3855*33de042dSApple OSS Distributions </field_value_instance> 3856*33de042dSApple OSS Distributions </field_values> 3857*33de042dSApple OSS Distributions <field_resets> 3858*33de042dSApple OSS Distributions 3859*33de042dSApple OSS Distributions <field_reset> 3860*33de042dSApple OSS Distributions 3861*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3862*33de042dSApple OSS Distributions 3863*33de042dSApple OSS Distributions </field_reset> 3864*33de042dSApple OSS Distributions</field_resets> 3865*33de042dSApple OSS Distributions </field> 3866*33de042dSApple OSS Distributions <field 3867*33de042dSApple OSS Distributions id="S1PTW_7_7" 3868*33de042dSApple OSS Distributions is_variable_length="False" 3869*33de042dSApple OSS Distributions has_partial_fieldset="False" 3870*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3871*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3872*33de042dSApple OSS Distributions is_constant_value="False" 3873*33de042dSApple OSS Distributions > 3874*33de042dSApple OSS Distributions <field_name>S1PTW</field_name> 3875*33de042dSApple OSS Distributions <field_msb>7</field_msb> 3876*33de042dSApple OSS Distributions <field_lsb>7</field_lsb> 3877*33de042dSApple OSS Distributions <field_description order="before"> 3878*33de042dSApple OSS Distributions 3879*33de042dSApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3880*33de042dSApple OSS Distributions 3881*33de042dSApple OSS Distributions </field_description> 3882*33de042dSApple OSS Distributions <field_values> 3883*33de042dSApple OSS Distributions 3884*33de042dSApple OSS Distributions 3885*33de042dSApple OSS Distributions <field_value_instance> 3886*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3887*33de042dSApple OSS Distributions <field_value_description> 3888*33de042dSApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3889*33de042dSApple OSS Distributions</field_value_description> 3890*33de042dSApple OSS Distributions </field_value_instance> 3891*33de042dSApple OSS Distributions <field_value_instance> 3892*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3893*33de042dSApple OSS Distributions <field_value_description> 3894*33de042dSApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3895*33de042dSApple OSS Distributions</field_value_description> 3896*33de042dSApple OSS Distributions </field_value_instance> 3897*33de042dSApple OSS Distributions </field_values> 3898*33de042dSApple OSS Distributions <field_description order="after"> 3899*33de042dSApple OSS Distributions 3900*33de042dSApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3901*33de042dSApple OSS Distributions 3902*33de042dSApple OSS Distributions </field_description> 3903*33de042dSApple OSS Distributions <field_resets> 3904*33de042dSApple OSS Distributions 3905*33de042dSApple OSS Distributions <field_reset> 3906*33de042dSApple OSS Distributions 3907*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3908*33de042dSApple OSS Distributions 3909*33de042dSApple OSS Distributions </field_reset> 3910*33de042dSApple OSS Distributions</field_resets> 3911*33de042dSApple OSS Distributions </field> 3912*33de042dSApple OSS Distributions <field 3913*33de042dSApple OSS Distributions id="WnR_6_6" 3914*33de042dSApple OSS Distributions is_variable_length="False" 3915*33de042dSApple OSS Distributions has_partial_fieldset="False" 3916*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3917*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3918*33de042dSApple OSS Distributions is_constant_value="False" 3919*33de042dSApple OSS Distributions > 3920*33de042dSApple OSS Distributions <field_name>WnR</field_name> 3921*33de042dSApple OSS Distributions <field_msb>6</field_msb> 3922*33de042dSApple OSS Distributions <field_lsb>6</field_lsb> 3923*33de042dSApple OSS Distributions <field_description order="before"> 3924*33de042dSApple OSS Distributions 3925*33de042dSApple OSS Distributions <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 3926*33de042dSApple OSS Distributions 3927*33de042dSApple OSS Distributions </field_description> 3928*33de042dSApple OSS Distributions <field_values> 3929*33de042dSApple OSS Distributions 3930*33de042dSApple OSS Distributions 3931*33de042dSApple OSS Distributions <field_value_instance> 3932*33de042dSApple OSS Distributions <field_value>0b0</field_value> 3933*33de042dSApple OSS Distributions <field_value_description> 3934*33de042dSApple OSS Distributions <para>Abort caused by an instruction reading from a memory location.</para> 3935*33de042dSApple OSS Distributions</field_value_description> 3936*33de042dSApple OSS Distributions </field_value_instance> 3937*33de042dSApple OSS Distributions <field_value_instance> 3938*33de042dSApple OSS Distributions <field_value>0b1</field_value> 3939*33de042dSApple OSS Distributions <field_value_description> 3940*33de042dSApple OSS Distributions <para>Abort caused by an instruction writing to a memory location.</para> 3941*33de042dSApple OSS Distributions</field_value_description> 3942*33de042dSApple OSS Distributions </field_value_instance> 3943*33de042dSApple OSS Distributions </field_values> 3944*33de042dSApple OSS Distributions <field_description order="after"> 3945*33de042dSApple OSS Distributions 3946*33de042dSApple OSS Distributions <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 3947*33de042dSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para> 3948*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para> 3949*33de042dSApple OSS Distributions<list type="unordered"> 3950*33de042dSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content> 3951*33de042dSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content> 3952*33de042dSApple OSS Distributions</listitem></list> 3953*33de042dSApple OSS Distributions 3954*33de042dSApple OSS Distributions </field_description> 3955*33de042dSApple OSS Distributions <field_resets> 3956*33de042dSApple OSS Distributions 3957*33de042dSApple OSS Distributions <field_reset> 3958*33de042dSApple OSS Distributions 3959*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3960*33de042dSApple OSS Distributions 3961*33de042dSApple OSS Distributions </field_reset> 3962*33de042dSApple OSS Distributions</field_resets> 3963*33de042dSApple OSS Distributions </field> 3964*33de042dSApple OSS Distributions <field 3965*33de042dSApple OSS Distributions id="DFSC_5_0" 3966*33de042dSApple OSS Distributions is_variable_length="False" 3967*33de042dSApple OSS Distributions has_partial_fieldset="False" 3968*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 3969*33de042dSApple OSS Distributions is_access_restriction_possible="False" 3970*33de042dSApple OSS Distributions is_constant_value="False" 3971*33de042dSApple OSS Distributions > 3972*33de042dSApple OSS Distributions <field_name>DFSC</field_name> 3973*33de042dSApple OSS Distributions <field_msb>5</field_msb> 3974*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 3975*33de042dSApple OSS Distributions <field_description order="before"> 3976*33de042dSApple OSS Distributions 3977*33de042dSApple OSS Distributions <para>Data Fault Status Code. Possible values of this field are:</para> 3978*33de042dSApple OSS Distributions 3979*33de042dSApple OSS Distributions </field_description> 3980*33de042dSApple OSS Distributions <field_values> 3981*33de042dSApple OSS Distributions 3982*33de042dSApple OSS Distributions 3983*33de042dSApple OSS Distributions <field_value_instance> 3984*33de042dSApple OSS Distributions <field_value>0b000000</field_value> 3985*33de042dSApple OSS Distributions <field_value_description> 3986*33de042dSApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register.</para> 3987*33de042dSApple OSS Distributions</field_value_description> 3988*33de042dSApple OSS Distributions </field_value_instance> 3989*33de042dSApple OSS Distributions <field_value_instance> 3990*33de042dSApple OSS Distributions <field_value>0b000001</field_value> 3991*33de042dSApple OSS Distributions <field_value_description> 3992*33de042dSApple OSS Distributions <para>Address size fault, level 1.</para> 3993*33de042dSApple OSS Distributions</field_value_description> 3994*33de042dSApple OSS Distributions </field_value_instance> 3995*33de042dSApple OSS Distributions <field_value_instance> 3996*33de042dSApple OSS Distributions <field_value>0b000010</field_value> 3997*33de042dSApple OSS Distributions <field_value_description> 3998*33de042dSApple OSS Distributions <para>Address size fault, level 2.</para> 3999*33de042dSApple OSS Distributions</field_value_description> 4000*33de042dSApple OSS Distributions </field_value_instance> 4001*33de042dSApple OSS Distributions <field_value_instance> 4002*33de042dSApple OSS Distributions <field_value>0b000011</field_value> 4003*33de042dSApple OSS Distributions <field_value_description> 4004*33de042dSApple OSS Distributions <para>Address size fault, level 3.</para> 4005*33de042dSApple OSS Distributions</field_value_description> 4006*33de042dSApple OSS Distributions </field_value_instance> 4007*33de042dSApple OSS Distributions <field_value_instance> 4008*33de042dSApple OSS Distributions <field_value>0b000100</field_value> 4009*33de042dSApple OSS Distributions <field_value_description> 4010*33de042dSApple OSS Distributions <para>Translation fault, level 0.</para> 4011*33de042dSApple OSS Distributions</field_value_description> 4012*33de042dSApple OSS Distributions </field_value_instance> 4013*33de042dSApple OSS Distributions <field_value_instance> 4014*33de042dSApple OSS Distributions <field_value>0b000101</field_value> 4015*33de042dSApple OSS Distributions <field_value_description> 4016*33de042dSApple OSS Distributions <para>Translation fault, level 1.</para> 4017*33de042dSApple OSS Distributions</field_value_description> 4018*33de042dSApple OSS Distributions </field_value_instance> 4019*33de042dSApple OSS Distributions <field_value_instance> 4020*33de042dSApple OSS Distributions <field_value>0b000110</field_value> 4021*33de042dSApple OSS Distributions <field_value_description> 4022*33de042dSApple OSS Distributions <para>Translation fault, level 2.</para> 4023*33de042dSApple OSS Distributions</field_value_description> 4024*33de042dSApple OSS Distributions </field_value_instance> 4025*33de042dSApple OSS Distributions <field_value_instance> 4026*33de042dSApple OSS Distributions <field_value>0b000111</field_value> 4027*33de042dSApple OSS Distributions <field_value_description> 4028*33de042dSApple OSS Distributions <para>Translation fault, level 3.</para> 4029*33de042dSApple OSS Distributions</field_value_description> 4030*33de042dSApple OSS Distributions </field_value_instance> 4031*33de042dSApple OSS Distributions <field_value_instance> 4032*33de042dSApple OSS Distributions <field_value>0b001001</field_value> 4033*33de042dSApple OSS Distributions <field_value_description> 4034*33de042dSApple OSS Distributions <para>Access flag fault, level 1.</para> 4035*33de042dSApple OSS Distributions</field_value_description> 4036*33de042dSApple OSS Distributions </field_value_instance> 4037*33de042dSApple OSS Distributions <field_value_instance> 4038*33de042dSApple OSS Distributions <field_value>0b001010</field_value> 4039*33de042dSApple OSS Distributions <field_value_description> 4040*33de042dSApple OSS Distributions <para>Access flag fault, level 2.</para> 4041*33de042dSApple OSS Distributions</field_value_description> 4042*33de042dSApple OSS Distributions </field_value_instance> 4043*33de042dSApple OSS Distributions <field_value_instance> 4044*33de042dSApple OSS Distributions <field_value>0b001011</field_value> 4045*33de042dSApple OSS Distributions <field_value_description> 4046*33de042dSApple OSS Distributions <para>Access flag fault, level 3.</para> 4047*33de042dSApple OSS Distributions</field_value_description> 4048*33de042dSApple OSS Distributions </field_value_instance> 4049*33de042dSApple OSS Distributions <field_value_instance> 4050*33de042dSApple OSS Distributions <field_value>0b001101</field_value> 4051*33de042dSApple OSS Distributions <field_value_description> 4052*33de042dSApple OSS Distributions <para>Permission fault, level 1.</para> 4053*33de042dSApple OSS Distributions</field_value_description> 4054*33de042dSApple OSS Distributions </field_value_instance> 4055*33de042dSApple OSS Distributions <field_value_instance> 4056*33de042dSApple OSS Distributions <field_value>0b001110</field_value> 4057*33de042dSApple OSS Distributions <field_value_description> 4058*33de042dSApple OSS Distributions <para>Permission fault, level 2.</para> 4059*33de042dSApple OSS Distributions</field_value_description> 4060*33de042dSApple OSS Distributions </field_value_instance> 4061*33de042dSApple OSS Distributions <field_value_instance> 4062*33de042dSApple OSS Distributions <field_value>0b001111</field_value> 4063*33de042dSApple OSS Distributions <field_value_description> 4064*33de042dSApple OSS Distributions <para>Permission fault, level 3.</para> 4065*33de042dSApple OSS Distributions</field_value_description> 4066*33de042dSApple OSS Distributions </field_value_instance> 4067*33de042dSApple OSS Distributions <field_value_instance> 4068*33de042dSApple OSS Distributions <field_value>0b010000</field_value> 4069*33de042dSApple OSS Distributions <field_value_description> 4070*33de042dSApple OSS Distributions <para>Synchronous External abort, not on translation table walk.</para> 4071*33de042dSApple OSS Distributions</field_value_description> 4072*33de042dSApple OSS Distributions </field_value_instance> 4073*33de042dSApple OSS Distributions <field_value_instance> 4074*33de042dSApple OSS Distributions <field_value>0b010001</field_value> 4075*33de042dSApple OSS Distributions <field_value_description> 4076*33de042dSApple OSS Distributions <para>Synchronous Tag Check fail</para> 4077*33de042dSApple OSS Distributions</field_value_description> 4078*33de042dSApple OSS Distributions </field_value_instance> 4079*33de042dSApple OSS Distributions <field_value_instance> 4080*33de042dSApple OSS Distributions <field_value>0b010100</field_value> 4081*33de042dSApple OSS Distributions <field_value_description> 4082*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0.</para> 4083*33de042dSApple OSS Distributions</field_value_description> 4084*33de042dSApple OSS Distributions </field_value_instance> 4085*33de042dSApple OSS Distributions <field_value_instance> 4086*33de042dSApple OSS Distributions <field_value>0b010101</field_value> 4087*33de042dSApple OSS Distributions <field_value_description> 4088*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1.</para> 4089*33de042dSApple OSS Distributions</field_value_description> 4090*33de042dSApple OSS Distributions </field_value_instance> 4091*33de042dSApple OSS Distributions <field_value_instance> 4092*33de042dSApple OSS Distributions <field_value>0b010110</field_value> 4093*33de042dSApple OSS Distributions <field_value_description> 4094*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2.</para> 4095*33de042dSApple OSS Distributions</field_value_description> 4096*33de042dSApple OSS Distributions </field_value_instance> 4097*33de042dSApple OSS Distributions <field_value_instance> 4098*33de042dSApple OSS Distributions <field_value>0b010111</field_value> 4099*33de042dSApple OSS Distributions <field_value_description> 4100*33de042dSApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3.</para> 4101*33de042dSApple OSS Distributions</field_value_description> 4102*33de042dSApple OSS Distributions </field_value_instance> 4103*33de042dSApple OSS Distributions <field_value_instance> 4104*33de042dSApple OSS Distributions <field_value>0b011000</field_value> 4105*33de042dSApple OSS Distributions <field_value_description> 4106*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para> 4107*33de042dSApple OSS Distributions</field_value_description> 4108*33de042dSApple OSS Distributions </field_value_instance> 4109*33de042dSApple OSS Distributions <field_value_instance> 4110*33de042dSApple OSS Distributions <field_value>0b011100</field_value> 4111*33de042dSApple OSS Distributions <field_value_description> 4112*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para> 4113*33de042dSApple OSS Distributions</field_value_description> 4114*33de042dSApple OSS Distributions </field_value_instance> 4115*33de042dSApple OSS Distributions <field_value_instance> 4116*33de042dSApple OSS Distributions <field_value>0b011101</field_value> 4117*33de042dSApple OSS Distributions <field_value_description> 4118*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para> 4119*33de042dSApple OSS Distributions</field_value_description> 4120*33de042dSApple OSS Distributions </field_value_instance> 4121*33de042dSApple OSS Distributions <field_value_instance> 4122*33de042dSApple OSS Distributions <field_value>0b011110</field_value> 4123*33de042dSApple OSS Distributions <field_value_description> 4124*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para> 4125*33de042dSApple OSS Distributions</field_value_description> 4126*33de042dSApple OSS Distributions </field_value_instance> 4127*33de042dSApple OSS Distributions <field_value_instance> 4128*33de042dSApple OSS Distributions <field_value>0b011111</field_value> 4129*33de042dSApple OSS Distributions <field_value_description> 4130*33de042dSApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para> 4131*33de042dSApple OSS Distributions</field_value_description> 4132*33de042dSApple OSS Distributions </field_value_instance> 4133*33de042dSApple OSS Distributions <field_value_instance> 4134*33de042dSApple OSS Distributions <field_value>0b100001</field_value> 4135*33de042dSApple OSS Distributions <field_value_description> 4136*33de042dSApple OSS Distributions <para>Alignment fault.</para> 4137*33de042dSApple OSS Distributions</field_value_description> 4138*33de042dSApple OSS Distributions </field_value_instance> 4139*33de042dSApple OSS Distributions <field_value_instance> 4140*33de042dSApple OSS Distributions <field_value>0b110000</field_value> 4141*33de042dSApple OSS Distributions <field_value_description> 4142*33de042dSApple OSS Distributions <para>TLB conflict abort.</para> 4143*33de042dSApple OSS Distributions</field_value_description> 4144*33de042dSApple OSS Distributions </field_value_instance> 4145*33de042dSApple OSS Distributions <field_value_instance> 4146*33de042dSApple OSS Distributions <field_value>0b110001</field_value> 4147*33de042dSApple OSS Distributions <field_value_description> 4148*33de042dSApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 4149*33de042dSApple OSS Distributions</field_value_description> 4150*33de042dSApple OSS Distributions </field_value_instance> 4151*33de042dSApple OSS Distributions <field_value_instance> 4152*33de042dSApple OSS Distributions <field_value>0b110100</field_value> 4153*33de042dSApple OSS Distributions <field_value_description> 4154*33de042dSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para> 4155*33de042dSApple OSS Distributions</field_value_description> 4156*33de042dSApple OSS Distributions </field_value_instance> 4157*33de042dSApple OSS Distributions <field_value_instance> 4158*33de042dSApple OSS Distributions <field_value>0b110101</field_value> 4159*33de042dSApple OSS Distributions <field_value_description> 4160*33de042dSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para> 4161*33de042dSApple OSS Distributions</field_value_description> 4162*33de042dSApple OSS Distributions </field_value_instance> 4163*33de042dSApple OSS Distributions <field_value_instance> 4164*33de042dSApple OSS Distributions <field_value>0b111101</field_value> 4165*33de042dSApple OSS Distributions <field_value_description> 4166*33de042dSApple OSS Distributions <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4167*33de042dSApple OSS Distributions</field_value_description> 4168*33de042dSApple OSS Distributions </field_value_instance> 4169*33de042dSApple OSS Distributions <field_value_instance> 4170*33de042dSApple OSS Distributions <field_value>0b111110</field_value> 4171*33de042dSApple OSS Distributions <field_value_description> 4172*33de042dSApple OSS Distributions <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4173*33de042dSApple OSS Distributions</field_value_description> 4174*33de042dSApple OSS Distributions </field_value_instance> 4175*33de042dSApple OSS Distributions </field_values> 4176*33de042dSApple OSS Distributions <field_description order="after"> 4177*33de042dSApple OSS Distributions 4178*33de042dSApple OSS Distributions <para>All other values are reserved.</para> 4179*33de042dSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 4180*33de042dSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 4181*33de042dSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 4182*33de042dSApple OSS Distributions 4183*33de042dSApple OSS Distributions </field_description> 4184*33de042dSApple OSS Distributions <field_resets> 4185*33de042dSApple OSS Distributions 4186*33de042dSApple OSS Distributions <field_reset> 4187*33de042dSApple OSS Distributions 4188*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4189*33de042dSApple OSS Distributions 4190*33de042dSApple OSS Distributions </field_reset> 4191*33de042dSApple OSS Distributions</field_resets> 4192*33de042dSApple OSS Distributions </field> 4193*33de042dSApple OSS Distributions <text_after_fields> 4194*33de042dSApple OSS Distributions 4195*33de042dSApple OSS Distributions 4196*33de042dSApple OSS Distributions 4197*33de042dSApple OSS Distributions </text_after_fields> 4198*33de042dSApple OSS Distributions </fields> 4199*33de042dSApple OSS Distributions <reg_fieldset length="25"> 4200*33de042dSApple OSS Distributions 4201*33de042dSApple OSS Distributions 4202*33de042dSApple OSS Distributions 4203*33de042dSApple OSS Distributions 4204*33de042dSApple OSS Distributions 4205*33de042dSApple OSS Distributions 4206*33de042dSApple OSS Distributions 4207*33de042dSApple OSS Distributions 4208*33de042dSApple OSS Distributions 4209*33de042dSApple OSS Distributions 4210*33de042dSApple OSS Distributions 4211*33de042dSApple OSS Distributions 4212*33de042dSApple OSS Distributions 4213*33de042dSApple OSS Distributions 4214*33de042dSApple OSS Distributions 4215*33de042dSApple OSS Distributions 4216*33de042dSApple OSS Distributions 4217*33de042dSApple OSS Distributions 4218*33de042dSApple OSS Distributions 4219*33de042dSApple OSS Distributions 4220*33de042dSApple OSS Distributions 4221*33de042dSApple OSS Distributions 4222*33de042dSApple OSS Distributions 4223*33de042dSApple OSS Distributions 4224*33de042dSApple OSS Distributions 4225*33de042dSApple OSS Distributions 4226*33de042dSApple OSS Distributions 4227*33de042dSApple OSS Distributions 4228*33de042dSApple OSS Distributions 4229*33de042dSApple OSS Distributions 4230*33de042dSApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 4231*33de042dSApple OSS Distributions <fieldat id="SAS_23_22" msb="23" lsb="22"/> 4232*33de042dSApple OSS Distributions <fieldat id="SSE_21_21" msb="21" lsb="21"/> 4233*33de042dSApple OSS Distributions <fieldat id="SRT_20_16" msb="20" lsb="16"/> 4234*33de042dSApple OSS Distributions <fieldat id="SF_15_15" msb="15" lsb="15"/> 4235*33de042dSApple OSS Distributions <fieldat id="AR_14_14" msb="14" lsb="14"/> 4236*33de042dSApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 4237*33de042dSApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 4238*33de042dSApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 4239*33de042dSApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 4240*33de042dSApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 4241*33de042dSApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 4242*33de042dSApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 4243*33de042dSApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 4244*33de042dSApple OSS Distributions </reg_fieldset> 4245*33de042dSApple OSS Distributions </partial_fieldset> 4246*33de042dSApple OSS Distributions <partial_fieldset> 4247*33de042dSApple OSS Distributions <fields length="25"> 4248*33de042dSApple OSS Distributions <fields_instance>Exception from a trapped floating-point exception</fields_instance> 4249*33de042dSApple OSS Distributions <text_before_fields> 4250*33de042dSApple OSS Distributions 4251*33de042dSApple OSS Distributions 4252*33de042dSApple OSS Distributions 4253*33de042dSApple OSS Distributions </text_before_fields> 4254*33de042dSApple OSS Distributions 4255*33de042dSApple OSS Distributions <field 4256*33de042dSApple OSS Distributions id="0_24_24" 4257*33de042dSApple OSS Distributions is_variable_length="False" 4258*33de042dSApple OSS Distributions has_partial_fieldset="False" 4259*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4260*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4261*33de042dSApple OSS Distributions is_constant_value="False" 4262*33de042dSApple OSS Distributions rwtype="RES0" 4263*33de042dSApple OSS Distributions > 4264*33de042dSApple OSS Distributions <field_name>0</field_name> 4265*33de042dSApple OSS Distributions <field_msb>24</field_msb> 4266*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 4267*33de042dSApple OSS Distributions <field_description order="before"> 4268*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4269*33de042dSApple OSS Distributions </field_description> 4270*33de042dSApple OSS Distributions <field_values> 4271*33de042dSApple OSS Distributions </field_values> 4272*33de042dSApple OSS Distributions </field> 4273*33de042dSApple OSS Distributions <field 4274*33de042dSApple OSS Distributions id="TFV_23_23" 4275*33de042dSApple OSS Distributions is_variable_length="False" 4276*33de042dSApple OSS Distributions has_partial_fieldset="False" 4277*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4278*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4279*33de042dSApple OSS Distributions is_constant_value="False" 4280*33de042dSApple OSS Distributions > 4281*33de042dSApple OSS Distributions <field_name>TFV</field_name> 4282*33de042dSApple OSS Distributions <field_msb>23</field_msb> 4283*33de042dSApple OSS Distributions <field_lsb>23</field_lsb> 4284*33de042dSApple OSS Distributions <field_description order="before"> 4285*33de042dSApple OSS Distributions 4286*33de042dSApple OSS Distributions <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para> 4287*33de042dSApple OSS Distributions 4288*33de042dSApple OSS Distributions </field_description> 4289*33de042dSApple OSS Distributions <field_values> 4290*33de042dSApple OSS Distributions 4291*33de042dSApple OSS Distributions 4292*33de042dSApple OSS Distributions <field_value_instance> 4293*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4294*33de042dSApple OSS Distributions <field_value_description> 4295*33de042dSApple OSS Distributions <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4296*33de042dSApple OSS Distributions</field_value_description> 4297*33de042dSApple OSS Distributions </field_value_instance> 4298*33de042dSApple OSS Distributions <field_value_instance> 4299*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4300*33de042dSApple OSS Distributions <field_value_description> 4301*33de042dSApple OSS Distributions <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para> 4302*33de042dSApple OSS Distributions</field_value_description> 4303*33de042dSApple OSS Distributions </field_value_instance> 4304*33de042dSApple OSS Distributions </field_values> 4305*33de042dSApple OSS Distributions <field_description order="after"> 4306*33de042dSApple OSS Distributions 4307*33de042dSApple OSS Distributions <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para> 4308*33de042dSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note> 4309*33de042dSApple OSS Distributions 4310*33de042dSApple OSS Distributions </field_description> 4311*33de042dSApple OSS Distributions <field_resets> 4312*33de042dSApple OSS Distributions 4313*33de042dSApple OSS Distributions <field_reset> 4314*33de042dSApple OSS Distributions 4315*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4316*33de042dSApple OSS Distributions 4317*33de042dSApple OSS Distributions </field_reset> 4318*33de042dSApple OSS Distributions</field_resets> 4319*33de042dSApple OSS Distributions </field> 4320*33de042dSApple OSS Distributions <field 4321*33de042dSApple OSS Distributions id="0_22_11" 4322*33de042dSApple OSS Distributions is_variable_length="False" 4323*33de042dSApple OSS Distributions has_partial_fieldset="False" 4324*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4325*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4326*33de042dSApple OSS Distributions is_constant_value="False" 4327*33de042dSApple OSS Distributions rwtype="RES0" 4328*33de042dSApple OSS Distributions > 4329*33de042dSApple OSS Distributions <field_name>0</field_name> 4330*33de042dSApple OSS Distributions <field_msb>22</field_msb> 4331*33de042dSApple OSS Distributions <field_lsb>11</field_lsb> 4332*33de042dSApple OSS Distributions <field_description order="before"> 4333*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4334*33de042dSApple OSS Distributions </field_description> 4335*33de042dSApple OSS Distributions <field_values> 4336*33de042dSApple OSS Distributions </field_values> 4337*33de042dSApple OSS Distributions </field> 4338*33de042dSApple OSS Distributions <field 4339*33de042dSApple OSS Distributions id="VECITR_10_8" 4340*33de042dSApple OSS Distributions is_variable_length="False" 4341*33de042dSApple OSS Distributions has_partial_fieldset="False" 4342*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4343*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4344*33de042dSApple OSS Distributions is_constant_value="False" 4345*33de042dSApple OSS Distributions > 4346*33de042dSApple OSS Distributions <field_name>VECITR</field_name> 4347*33de042dSApple OSS Distributions <field_msb>10</field_msb> 4348*33de042dSApple OSS Distributions <field_lsb>8</field_lsb> 4349*33de042dSApple OSS Distributions <field_description order="before"> 4350*33de042dSApple OSS Distributions 4351*33de042dSApple OSS Distributions <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para> 4352*33de042dSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4353*33de042dSApple OSS Distributions 4354*33de042dSApple OSS Distributions </field_description> 4355*33de042dSApple OSS Distributions <field_values> 4356*33de042dSApple OSS Distributions 4357*33de042dSApple OSS Distributions 4358*33de042dSApple OSS Distributions </field_values> 4359*33de042dSApple OSS Distributions <field_resets> 4360*33de042dSApple OSS Distributions 4361*33de042dSApple OSS Distributions <field_reset> 4362*33de042dSApple OSS Distributions 4363*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4364*33de042dSApple OSS Distributions 4365*33de042dSApple OSS Distributions </field_reset> 4366*33de042dSApple OSS Distributions</field_resets> 4367*33de042dSApple OSS Distributions </field> 4368*33de042dSApple OSS Distributions <field 4369*33de042dSApple OSS Distributions id="IDF_7_7" 4370*33de042dSApple OSS Distributions is_variable_length="False" 4371*33de042dSApple OSS Distributions has_partial_fieldset="False" 4372*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4373*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4374*33de042dSApple OSS Distributions is_constant_value="False" 4375*33de042dSApple OSS Distributions > 4376*33de042dSApple OSS Distributions <field_name>IDF</field_name> 4377*33de042dSApple OSS Distributions <field_msb>7</field_msb> 4378*33de042dSApple OSS Distributions <field_lsb>7</field_lsb> 4379*33de042dSApple OSS Distributions <field_description order="before"> 4380*33de042dSApple OSS Distributions 4381*33de042dSApple OSS Distributions <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4382*33de042dSApple OSS Distributions 4383*33de042dSApple OSS Distributions </field_description> 4384*33de042dSApple OSS Distributions <field_values> 4385*33de042dSApple OSS Distributions 4386*33de042dSApple OSS Distributions 4387*33de042dSApple OSS Distributions <field_value_instance> 4388*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4389*33de042dSApple OSS Distributions <field_value_description> 4390*33de042dSApple OSS Distributions <para>Input denormal floating-point exception has not occurred.</para> 4391*33de042dSApple OSS Distributions</field_value_description> 4392*33de042dSApple OSS Distributions </field_value_instance> 4393*33de042dSApple OSS Distributions <field_value_instance> 4394*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4395*33de042dSApple OSS Distributions <field_value_description> 4396*33de042dSApple OSS Distributions <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para> 4397*33de042dSApple OSS Distributions</field_value_description> 4398*33de042dSApple OSS Distributions </field_value_instance> 4399*33de042dSApple OSS Distributions </field_values> 4400*33de042dSApple OSS Distributions <field_resets> 4401*33de042dSApple OSS Distributions 4402*33de042dSApple OSS Distributions <field_reset> 4403*33de042dSApple OSS Distributions 4404*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4405*33de042dSApple OSS Distributions 4406*33de042dSApple OSS Distributions </field_reset> 4407*33de042dSApple OSS Distributions</field_resets> 4408*33de042dSApple OSS Distributions </field> 4409*33de042dSApple OSS Distributions <field 4410*33de042dSApple OSS Distributions id="0_6_5" 4411*33de042dSApple OSS Distributions is_variable_length="False" 4412*33de042dSApple OSS Distributions has_partial_fieldset="False" 4413*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4414*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4415*33de042dSApple OSS Distributions is_constant_value="False" 4416*33de042dSApple OSS Distributions rwtype="RES0" 4417*33de042dSApple OSS Distributions > 4418*33de042dSApple OSS Distributions <field_name>0</field_name> 4419*33de042dSApple OSS Distributions <field_msb>6</field_msb> 4420*33de042dSApple OSS Distributions <field_lsb>5</field_lsb> 4421*33de042dSApple OSS Distributions <field_description order="before"> 4422*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4423*33de042dSApple OSS Distributions </field_description> 4424*33de042dSApple OSS Distributions <field_values> 4425*33de042dSApple OSS Distributions </field_values> 4426*33de042dSApple OSS Distributions </field> 4427*33de042dSApple OSS Distributions <field 4428*33de042dSApple OSS Distributions id="IXF_4_4" 4429*33de042dSApple OSS Distributions is_variable_length="False" 4430*33de042dSApple OSS Distributions has_partial_fieldset="False" 4431*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4432*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4433*33de042dSApple OSS Distributions is_constant_value="False" 4434*33de042dSApple OSS Distributions > 4435*33de042dSApple OSS Distributions <field_name>IXF</field_name> 4436*33de042dSApple OSS Distributions <field_msb>4</field_msb> 4437*33de042dSApple OSS Distributions <field_lsb>4</field_lsb> 4438*33de042dSApple OSS Distributions <field_description order="before"> 4439*33de042dSApple OSS Distributions 4440*33de042dSApple OSS Distributions <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4441*33de042dSApple OSS Distributions 4442*33de042dSApple OSS Distributions </field_description> 4443*33de042dSApple OSS Distributions <field_values> 4444*33de042dSApple OSS Distributions 4445*33de042dSApple OSS Distributions 4446*33de042dSApple OSS Distributions <field_value_instance> 4447*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4448*33de042dSApple OSS Distributions <field_value_description> 4449*33de042dSApple OSS Distributions <para>Inexact floating-point exception has not occurred.</para> 4450*33de042dSApple OSS Distributions</field_value_description> 4451*33de042dSApple OSS Distributions </field_value_instance> 4452*33de042dSApple OSS Distributions <field_value_instance> 4453*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4454*33de042dSApple OSS Distributions <field_value_description> 4455*33de042dSApple OSS Distributions <para>Inexact floating-point exception occurred during execution of the reported instruction.</para> 4456*33de042dSApple OSS Distributions</field_value_description> 4457*33de042dSApple OSS Distributions </field_value_instance> 4458*33de042dSApple OSS Distributions </field_values> 4459*33de042dSApple OSS Distributions <field_resets> 4460*33de042dSApple OSS Distributions 4461*33de042dSApple OSS Distributions <field_reset> 4462*33de042dSApple OSS Distributions 4463*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4464*33de042dSApple OSS Distributions 4465*33de042dSApple OSS Distributions </field_reset> 4466*33de042dSApple OSS Distributions</field_resets> 4467*33de042dSApple OSS Distributions </field> 4468*33de042dSApple OSS Distributions <field 4469*33de042dSApple OSS Distributions id="UFF_3_3" 4470*33de042dSApple OSS Distributions is_variable_length="False" 4471*33de042dSApple OSS Distributions has_partial_fieldset="False" 4472*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4473*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4474*33de042dSApple OSS Distributions is_constant_value="False" 4475*33de042dSApple OSS Distributions > 4476*33de042dSApple OSS Distributions <field_name>UFF</field_name> 4477*33de042dSApple OSS Distributions <field_msb>3</field_msb> 4478*33de042dSApple OSS Distributions <field_lsb>3</field_lsb> 4479*33de042dSApple OSS Distributions <field_description order="before"> 4480*33de042dSApple OSS Distributions 4481*33de042dSApple OSS Distributions <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4482*33de042dSApple OSS Distributions 4483*33de042dSApple OSS Distributions </field_description> 4484*33de042dSApple OSS Distributions <field_values> 4485*33de042dSApple OSS Distributions 4486*33de042dSApple OSS Distributions 4487*33de042dSApple OSS Distributions <field_value_instance> 4488*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4489*33de042dSApple OSS Distributions <field_value_description> 4490*33de042dSApple OSS Distributions <para>Underflow floating-point exception has not occurred.</para> 4491*33de042dSApple OSS Distributions</field_value_description> 4492*33de042dSApple OSS Distributions </field_value_instance> 4493*33de042dSApple OSS Distributions <field_value_instance> 4494*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4495*33de042dSApple OSS Distributions <field_value_description> 4496*33de042dSApple OSS Distributions <para>Underflow floating-point exception occurred during execution of the reported instruction.</para> 4497*33de042dSApple OSS Distributions</field_value_description> 4498*33de042dSApple OSS Distributions </field_value_instance> 4499*33de042dSApple OSS Distributions </field_values> 4500*33de042dSApple OSS Distributions <field_resets> 4501*33de042dSApple OSS Distributions 4502*33de042dSApple OSS Distributions <field_reset> 4503*33de042dSApple OSS Distributions 4504*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4505*33de042dSApple OSS Distributions 4506*33de042dSApple OSS Distributions </field_reset> 4507*33de042dSApple OSS Distributions</field_resets> 4508*33de042dSApple OSS Distributions </field> 4509*33de042dSApple OSS Distributions <field 4510*33de042dSApple OSS Distributions id="OFF_2_2" 4511*33de042dSApple OSS Distributions is_variable_length="False" 4512*33de042dSApple OSS Distributions has_partial_fieldset="False" 4513*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4514*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4515*33de042dSApple OSS Distributions is_constant_value="False" 4516*33de042dSApple OSS Distributions > 4517*33de042dSApple OSS Distributions <field_name>OFF</field_name> 4518*33de042dSApple OSS Distributions <field_msb>2</field_msb> 4519*33de042dSApple OSS Distributions <field_lsb>2</field_lsb> 4520*33de042dSApple OSS Distributions <field_description order="before"> 4521*33de042dSApple OSS Distributions 4522*33de042dSApple OSS Distributions <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4523*33de042dSApple OSS Distributions 4524*33de042dSApple OSS Distributions </field_description> 4525*33de042dSApple OSS Distributions <field_values> 4526*33de042dSApple OSS Distributions 4527*33de042dSApple OSS Distributions 4528*33de042dSApple OSS Distributions <field_value_instance> 4529*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4530*33de042dSApple OSS Distributions <field_value_description> 4531*33de042dSApple OSS Distributions <para>Overflow floating-point exception has not occurred.</para> 4532*33de042dSApple OSS Distributions</field_value_description> 4533*33de042dSApple OSS Distributions </field_value_instance> 4534*33de042dSApple OSS Distributions <field_value_instance> 4535*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4536*33de042dSApple OSS Distributions <field_value_description> 4537*33de042dSApple OSS Distributions <para>Overflow floating-point exception occurred during execution of the reported instruction.</para> 4538*33de042dSApple OSS Distributions</field_value_description> 4539*33de042dSApple OSS Distributions </field_value_instance> 4540*33de042dSApple OSS Distributions </field_values> 4541*33de042dSApple OSS Distributions <field_resets> 4542*33de042dSApple OSS Distributions 4543*33de042dSApple OSS Distributions <field_reset> 4544*33de042dSApple OSS Distributions 4545*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4546*33de042dSApple OSS Distributions 4547*33de042dSApple OSS Distributions </field_reset> 4548*33de042dSApple OSS Distributions</field_resets> 4549*33de042dSApple OSS Distributions </field> 4550*33de042dSApple OSS Distributions <field 4551*33de042dSApple OSS Distributions id="DZF_1_1" 4552*33de042dSApple OSS Distributions is_variable_length="False" 4553*33de042dSApple OSS Distributions has_partial_fieldset="False" 4554*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4555*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4556*33de042dSApple OSS Distributions is_constant_value="False" 4557*33de042dSApple OSS Distributions > 4558*33de042dSApple OSS Distributions <field_name>DZF</field_name> 4559*33de042dSApple OSS Distributions <field_msb>1</field_msb> 4560*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 4561*33de042dSApple OSS Distributions <field_description order="before"> 4562*33de042dSApple OSS Distributions 4563*33de042dSApple OSS Distributions <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4564*33de042dSApple OSS Distributions 4565*33de042dSApple OSS Distributions </field_description> 4566*33de042dSApple OSS Distributions <field_values> 4567*33de042dSApple OSS Distributions 4568*33de042dSApple OSS Distributions 4569*33de042dSApple OSS Distributions <field_value_instance> 4570*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4571*33de042dSApple OSS Distributions <field_value_description> 4572*33de042dSApple OSS Distributions <para>Divide by Zero floating-point exception has not occurred.</para> 4573*33de042dSApple OSS Distributions</field_value_description> 4574*33de042dSApple OSS Distributions </field_value_instance> 4575*33de042dSApple OSS Distributions <field_value_instance> 4576*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4577*33de042dSApple OSS Distributions <field_value_description> 4578*33de042dSApple OSS Distributions <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para> 4579*33de042dSApple OSS Distributions</field_value_description> 4580*33de042dSApple OSS Distributions </field_value_instance> 4581*33de042dSApple OSS Distributions </field_values> 4582*33de042dSApple OSS Distributions <field_resets> 4583*33de042dSApple OSS Distributions 4584*33de042dSApple OSS Distributions <field_reset> 4585*33de042dSApple OSS Distributions 4586*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4587*33de042dSApple OSS Distributions 4588*33de042dSApple OSS Distributions </field_reset> 4589*33de042dSApple OSS Distributions</field_resets> 4590*33de042dSApple OSS Distributions </field> 4591*33de042dSApple OSS Distributions <field 4592*33de042dSApple OSS Distributions id="IOF_0_0" 4593*33de042dSApple OSS Distributions is_variable_length="False" 4594*33de042dSApple OSS Distributions has_partial_fieldset="False" 4595*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4596*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4597*33de042dSApple OSS Distributions is_constant_value="False" 4598*33de042dSApple OSS Distributions > 4599*33de042dSApple OSS Distributions <field_name>IOF</field_name> 4600*33de042dSApple OSS Distributions <field_msb>0</field_msb> 4601*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 4602*33de042dSApple OSS Distributions <field_description order="before"> 4603*33de042dSApple OSS Distributions 4604*33de042dSApple OSS Distributions <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4605*33de042dSApple OSS Distributions 4606*33de042dSApple OSS Distributions </field_description> 4607*33de042dSApple OSS Distributions <field_values> 4608*33de042dSApple OSS Distributions 4609*33de042dSApple OSS Distributions 4610*33de042dSApple OSS Distributions <field_value_instance> 4611*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4612*33de042dSApple OSS Distributions <field_value_description> 4613*33de042dSApple OSS Distributions <para>Invalid Operation floating-point exception has not occurred.</para> 4614*33de042dSApple OSS Distributions</field_value_description> 4615*33de042dSApple OSS Distributions </field_value_instance> 4616*33de042dSApple OSS Distributions <field_value_instance> 4617*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4618*33de042dSApple OSS Distributions <field_value_description> 4619*33de042dSApple OSS Distributions <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para> 4620*33de042dSApple OSS Distributions</field_value_description> 4621*33de042dSApple OSS Distributions </field_value_instance> 4622*33de042dSApple OSS Distributions </field_values> 4623*33de042dSApple OSS Distributions <field_resets> 4624*33de042dSApple OSS Distributions 4625*33de042dSApple OSS Distributions <field_reset> 4626*33de042dSApple OSS Distributions 4627*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4628*33de042dSApple OSS Distributions 4629*33de042dSApple OSS Distributions </field_reset> 4630*33de042dSApple OSS Distributions</field_resets> 4631*33de042dSApple OSS Distributions </field> 4632*33de042dSApple OSS Distributions <text_after_fields> 4633*33de042dSApple OSS Distributions 4634*33de042dSApple OSS Distributions <para>In an implementation that supports the trapping of floating-point exceptions:</para> 4635*33de042dSApple OSS Distributions<list type="unordered"> 4636*33de042dSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4637*33de042dSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4638*33de042dSApple OSS Distributions</listitem></list> 4639*33de042dSApple OSS Distributions 4640*33de042dSApple OSS Distributions </text_after_fields> 4641*33de042dSApple OSS Distributions </fields> 4642*33de042dSApple OSS Distributions <reg_fieldset length="25"> 4643*33de042dSApple OSS Distributions 4644*33de042dSApple OSS Distributions 4645*33de042dSApple OSS Distributions 4646*33de042dSApple OSS Distributions 4647*33de042dSApple OSS Distributions 4648*33de042dSApple OSS Distributions 4649*33de042dSApple OSS Distributions 4650*33de042dSApple OSS Distributions 4651*33de042dSApple OSS Distributions 4652*33de042dSApple OSS Distributions 4653*33de042dSApple OSS Distributions 4654*33de042dSApple OSS Distributions 4655*33de042dSApple OSS Distributions 4656*33de042dSApple OSS Distributions 4657*33de042dSApple OSS Distributions 4658*33de042dSApple OSS Distributions 4659*33de042dSApple OSS Distributions 4660*33de042dSApple OSS Distributions 4661*33de042dSApple OSS Distributions 4662*33de042dSApple OSS Distributions 4663*33de042dSApple OSS Distributions 4664*33de042dSApple OSS Distributions 4665*33de042dSApple OSS Distributions 4666*33de042dSApple OSS Distributions 4667*33de042dSApple OSS Distributions <fieldat id="0_24_24" msb="24" lsb="24"/> 4668*33de042dSApple OSS Distributions <fieldat id="TFV_23_23" msb="23" lsb="23"/> 4669*33de042dSApple OSS Distributions <fieldat id="0_22_11" msb="22" lsb="11"/> 4670*33de042dSApple OSS Distributions <fieldat id="VECITR_10_8" msb="10" lsb="8"/> 4671*33de042dSApple OSS Distributions <fieldat id="IDF_7_7" msb="7" lsb="7"/> 4672*33de042dSApple OSS Distributions <fieldat id="0_6_5" msb="6" lsb="5"/> 4673*33de042dSApple OSS Distributions <fieldat id="IXF_4_4" msb="4" lsb="4"/> 4674*33de042dSApple OSS Distributions <fieldat id="UFF_3_3" msb="3" lsb="3"/> 4675*33de042dSApple OSS Distributions <fieldat id="OFF_2_2" msb="2" lsb="2"/> 4676*33de042dSApple OSS Distributions <fieldat id="DZF_1_1" msb="1" lsb="1"/> 4677*33de042dSApple OSS Distributions <fieldat id="IOF_0_0" msb="0" lsb="0"/> 4678*33de042dSApple OSS Distributions </reg_fieldset> 4679*33de042dSApple OSS Distributions </partial_fieldset> 4680*33de042dSApple OSS Distributions <partial_fieldset> 4681*33de042dSApple OSS Distributions <fields length="25"> 4682*33de042dSApple OSS Distributions <fields_instance>SError interrupt</fields_instance> 4683*33de042dSApple OSS Distributions <text_before_fields> 4684*33de042dSApple OSS Distributions 4685*33de042dSApple OSS Distributions 4686*33de042dSApple OSS Distributions 4687*33de042dSApple OSS Distributions </text_before_fields> 4688*33de042dSApple OSS Distributions 4689*33de042dSApple OSS Distributions <field 4690*33de042dSApple OSS Distributions id="IDS_24_24" 4691*33de042dSApple OSS Distributions is_variable_length="False" 4692*33de042dSApple OSS Distributions has_partial_fieldset="False" 4693*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4694*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4695*33de042dSApple OSS Distributions is_constant_value="False" 4696*33de042dSApple OSS Distributions > 4697*33de042dSApple OSS Distributions <field_name>IDS</field_name> 4698*33de042dSApple OSS Distributions <field_msb>24</field_msb> 4699*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 4700*33de042dSApple OSS Distributions <field_description order="before"> 4701*33de042dSApple OSS Distributions 4702*33de042dSApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para> 4703*33de042dSApple OSS Distributions 4704*33de042dSApple OSS Distributions </field_description> 4705*33de042dSApple OSS Distributions <field_values> 4706*33de042dSApple OSS Distributions 4707*33de042dSApple OSS Distributions 4708*33de042dSApple OSS Distributions <field_value_instance> 4709*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4710*33de042dSApple OSS Distributions <field_value_description> 4711*33de042dSApple OSS Distributions <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para> 4712*33de042dSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note> 4713*33de042dSApple OSS Distributions</field_value_description> 4714*33de042dSApple OSS Distributions </field_value_instance> 4715*33de042dSApple OSS Distributions <field_value_instance> 4716*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4717*33de042dSApple OSS Distributions <field_value_description> 4718*33de042dSApple OSS Distributions <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para> 4719*33de042dSApple OSS Distributions</field_value_description> 4720*33de042dSApple OSS Distributions </field_value_instance> 4721*33de042dSApple OSS Distributions </field_values> 4722*33de042dSApple OSS Distributions <field_description order="after"> 4723*33de042dSApple OSS Distributions 4724*33de042dSApple OSS Distributions <note><para>This field was previously called ISV.</para></note> 4725*33de042dSApple OSS Distributions 4726*33de042dSApple OSS Distributions </field_description> 4727*33de042dSApple OSS Distributions <field_resets> 4728*33de042dSApple OSS Distributions 4729*33de042dSApple OSS Distributions <field_reset> 4730*33de042dSApple OSS Distributions 4731*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4732*33de042dSApple OSS Distributions 4733*33de042dSApple OSS Distributions </field_reset> 4734*33de042dSApple OSS Distributions</field_resets> 4735*33de042dSApple OSS Distributions </field> 4736*33de042dSApple OSS Distributions <field 4737*33de042dSApple OSS Distributions id="0_23_14" 4738*33de042dSApple OSS Distributions is_variable_length="False" 4739*33de042dSApple OSS Distributions has_partial_fieldset="False" 4740*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4741*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4742*33de042dSApple OSS Distributions is_constant_value="False" 4743*33de042dSApple OSS Distributions rwtype="RES0" 4744*33de042dSApple OSS Distributions > 4745*33de042dSApple OSS Distributions <field_name>0</field_name> 4746*33de042dSApple OSS Distributions <field_msb>23</field_msb> 4747*33de042dSApple OSS Distributions <field_lsb>14</field_lsb> 4748*33de042dSApple OSS Distributions <field_description order="before"> 4749*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4750*33de042dSApple OSS Distributions </field_description> 4751*33de042dSApple OSS Distributions <field_values> 4752*33de042dSApple OSS Distributions </field_values> 4753*33de042dSApple OSS Distributions </field> 4754*33de042dSApple OSS Distributions <field 4755*33de042dSApple OSS Distributions id="IESB_13_13_1" 4756*33de042dSApple OSS Distributions is_variable_length="False" 4757*33de042dSApple OSS Distributions has_partial_fieldset="False" 4758*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4759*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4760*33de042dSApple OSS Distributions is_constant_value="False" 4761*33de042dSApple OSS Distributions > 4762*33de042dSApple OSS Distributions <field_name>IESB</field_name> 4763*33de042dSApple OSS Distributions <field_msb>13</field_msb> 4764*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 4765*33de042dSApple OSS Distributions <field_description order="before"> 4766*33de042dSApple OSS Distributions 4767*33de042dSApple OSS Distributions <para>Implicit error synchronization event.</para> 4768*33de042dSApple OSS Distributions 4769*33de042dSApple OSS Distributions </field_description> 4770*33de042dSApple OSS Distributions <field_values> 4771*33de042dSApple OSS Distributions 4772*33de042dSApple OSS Distributions 4773*33de042dSApple OSS Distributions <field_value_instance> 4774*33de042dSApple OSS Distributions <field_value>0b0</field_value> 4775*33de042dSApple OSS Distributions <field_value_description> 4776*33de042dSApple OSS Distributions <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para> 4777*33de042dSApple OSS Distributions</field_value_description> 4778*33de042dSApple OSS Distributions </field_value_instance> 4779*33de042dSApple OSS Distributions <field_value_instance> 4780*33de042dSApple OSS Distributions <field_value>0b1</field_value> 4781*33de042dSApple OSS Distributions <field_value_description> 4782*33de042dSApple OSS Distributions <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para> 4783*33de042dSApple OSS Distributions</field_value_description> 4784*33de042dSApple OSS Distributions </field_value_instance> 4785*33de042dSApple OSS Distributions </field_values> 4786*33de042dSApple OSS Distributions <field_description order="after"> 4787*33de042dSApple OSS Distributions 4788*33de042dSApple OSS Distributions <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para> 4789*33de042dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note> 4790*33de042dSApple OSS Distributions 4791*33de042dSApple OSS Distributions </field_description> 4792*33de042dSApple OSS Distributions <field_resets> 4793*33de042dSApple OSS Distributions 4794*33de042dSApple OSS Distributions <field_reset> 4795*33de042dSApple OSS Distributions 4796*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4797*33de042dSApple OSS Distributions 4798*33de042dSApple OSS Distributions </field_reset> 4799*33de042dSApple OSS Distributions</field_resets> 4800*33de042dSApple OSS Distributions <fields_condition>When ARMv8.2-IESB is implemented</fields_condition> 4801*33de042dSApple OSS Distributions </field> 4802*33de042dSApple OSS Distributions <field 4803*33de042dSApple OSS Distributions id="0_13_13_2" 4804*33de042dSApple OSS Distributions is_variable_length="False" 4805*33de042dSApple OSS Distributions has_partial_fieldset="False" 4806*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4807*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4808*33de042dSApple OSS Distributions is_constant_value="False" 4809*33de042dSApple OSS Distributions rwtype="RES0" 4810*33de042dSApple OSS Distributions > 4811*33de042dSApple OSS Distributions <field_name>0</field_name> 4812*33de042dSApple OSS Distributions <field_msb>13</field_msb> 4813*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 4814*33de042dSApple OSS Distributions <field_description order="before"> 4815*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4816*33de042dSApple OSS Distributions </field_description> 4817*33de042dSApple OSS Distributions <field_values> 4818*33de042dSApple OSS Distributions </field_values> 4819*33de042dSApple OSS Distributions </field> 4820*33de042dSApple OSS Distributions <field 4821*33de042dSApple OSS Distributions id="AET_12_10" 4822*33de042dSApple OSS Distributions is_variable_length="False" 4823*33de042dSApple OSS Distributions has_partial_fieldset="False" 4824*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4825*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4826*33de042dSApple OSS Distributions is_constant_value="False" 4827*33de042dSApple OSS Distributions > 4828*33de042dSApple OSS Distributions <field_name>AET</field_name> 4829*33de042dSApple OSS Distributions <field_msb>12</field_msb> 4830*33de042dSApple OSS Distributions <field_lsb>10</field_lsb> 4831*33de042dSApple OSS Distributions <field_description order="before"> 4832*33de042dSApple OSS Distributions 4833*33de042dSApple OSS Distributions <para>Asynchronous Error Type.</para> 4834*33de042dSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para> 4835*33de042dSApple OSS Distributions 4836*33de042dSApple OSS Distributions </field_description> 4837*33de042dSApple OSS Distributions <field_values> 4838*33de042dSApple OSS Distributions 4839*33de042dSApple OSS Distributions 4840*33de042dSApple OSS Distributions <field_value_instance> 4841*33de042dSApple OSS Distributions <field_value>0b000</field_value> 4842*33de042dSApple OSS Distributions <field_value_description> 4843*33de042dSApple OSS Distributions <para>Uncontainable error (UC).</para> 4844*33de042dSApple OSS Distributions</field_value_description> 4845*33de042dSApple OSS Distributions </field_value_instance> 4846*33de042dSApple OSS Distributions <field_value_instance> 4847*33de042dSApple OSS Distributions <field_value>0b001</field_value> 4848*33de042dSApple OSS Distributions <field_value_description> 4849*33de042dSApple OSS Distributions <para>Unrecoverable error (UEU).</para> 4850*33de042dSApple OSS Distributions</field_value_description> 4851*33de042dSApple OSS Distributions </field_value_instance> 4852*33de042dSApple OSS Distributions <field_value_instance> 4853*33de042dSApple OSS Distributions <field_value>0b010</field_value> 4854*33de042dSApple OSS Distributions <field_value_description> 4855*33de042dSApple OSS Distributions <para>Restartable error (UEO).</para> 4856*33de042dSApple OSS Distributions</field_value_description> 4857*33de042dSApple OSS Distributions </field_value_instance> 4858*33de042dSApple OSS Distributions <field_value_instance> 4859*33de042dSApple OSS Distributions <field_value>0b011</field_value> 4860*33de042dSApple OSS Distributions <field_value_description> 4861*33de042dSApple OSS Distributions <para>Recoverable error (UER).</para> 4862*33de042dSApple OSS Distributions</field_value_description> 4863*33de042dSApple OSS Distributions </field_value_instance> 4864*33de042dSApple OSS Distributions <field_value_instance> 4865*33de042dSApple OSS Distributions <field_value>0b110</field_value> 4866*33de042dSApple OSS Distributions <field_value_description> 4867*33de042dSApple OSS Distributions <para>Corrected error (CE).</para> 4868*33de042dSApple OSS Distributions</field_value_description> 4869*33de042dSApple OSS Distributions </field_value_instance> 4870*33de042dSApple OSS Distributions </field_values> 4871*33de042dSApple OSS Distributions <field_description order="after"> 4872*33de042dSApple OSS Distributions 4873*33de042dSApple OSS Distributions <para>All other values are reserved.</para> 4874*33de042dSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para> 4875*33de042dSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4876*33de042dSApple OSS Distributions<list type="unordered"> 4877*33de042dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4878*33de042dSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4879*33de042dSApple OSS Distributions</listitem></list> 4880*33de042dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4881*33de042dSApple OSS Distributions 4882*33de042dSApple OSS Distributions </field_description> 4883*33de042dSApple OSS Distributions <field_resets> 4884*33de042dSApple OSS Distributions 4885*33de042dSApple OSS Distributions <field_reset> 4886*33de042dSApple OSS Distributions 4887*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4888*33de042dSApple OSS Distributions 4889*33de042dSApple OSS Distributions </field_reset> 4890*33de042dSApple OSS Distributions</field_resets> 4891*33de042dSApple OSS Distributions </field> 4892*33de042dSApple OSS Distributions <field 4893*33de042dSApple OSS Distributions id="EA_9_9" 4894*33de042dSApple OSS Distributions is_variable_length="False" 4895*33de042dSApple OSS Distributions has_partial_fieldset="False" 4896*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4897*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4898*33de042dSApple OSS Distributions is_constant_value="False" 4899*33de042dSApple OSS Distributions > 4900*33de042dSApple OSS Distributions <field_name>EA</field_name> 4901*33de042dSApple OSS Distributions <field_msb>9</field_msb> 4902*33de042dSApple OSS Distributions <field_lsb>9</field_lsb> 4903*33de042dSApple OSS Distributions <field_description order="before"> 4904*33de042dSApple OSS Distributions 4905*33de042dSApple OSS Distributions <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 4906*33de042dSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 4907*33de042dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4908*33de042dSApple OSS Distributions<list type="unordered"> 4909*33de042dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4910*33de042dSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4911*33de042dSApple OSS Distributions</listitem></list> 4912*33de042dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4913*33de042dSApple OSS Distributions 4914*33de042dSApple OSS Distributions </field_description> 4915*33de042dSApple OSS Distributions <field_values> 4916*33de042dSApple OSS Distributions 4917*33de042dSApple OSS Distributions 4918*33de042dSApple OSS Distributions </field_values> 4919*33de042dSApple OSS Distributions <field_resets> 4920*33de042dSApple OSS Distributions 4921*33de042dSApple OSS Distributions <field_reset> 4922*33de042dSApple OSS Distributions 4923*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4924*33de042dSApple OSS Distributions 4925*33de042dSApple OSS Distributions </field_reset> 4926*33de042dSApple OSS Distributions</field_resets> 4927*33de042dSApple OSS Distributions </field> 4928*33de042dSApple OSS Distributions <field 4929*33de042dSApple OSS Distributions id="0_8_6" 4930*33de042dSApple OSS Distributions is_variable_length="False" 4931*33de042dSApple OSS Distributions has_partial_fieldset="False" 4932*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4933*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4934*33de042dSApple OSS Distributions is_constant_value="False" 4935*33de042dSApple OSS Distributions rwtype="RES0" 4936*33de042dSApple OSS Distributions > 4937*33de042dSApple OSS Distributions <field_name>0</field_name> 4938*33de042dSApple OSS Distributions <field_msb>8</field_msb> 4939*33de042dSApple OSS Distributions <field_lsb>6</field_lsb> 4940*33de042dSApple OSS Distributions <field_description order="before"> 4941*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4942*33de042dSApple OSS Distributions </field_description> 4943*33de042dSApple OSS Distributions <field_values> 4944*33de042dSApple OSS Distributions </field_values> 4945*33de042dSApple OSS Distributions </field> 4946*33de042dSApple OSS Distributions <field 4947*33de042dSApple OSS Distributions id="DFSC_5_0" 4948*33de042dSApple OSS Distributions is_variable_length="False" 4949*33de042dSApple OSS Distributions has_partial_fieldset="False" 4950*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 4951*33de042dSApple OSS Distributions is_access_restriction_possible="False" 4952*33de042dSApple OSS Distributions is_constant_value="False" 4953*33de042dSApple OSS Distributions > 4954*33de042dSApple OSS Distributions <field_name>DFSC</field_name> 4955*33de042dSApple OSS Distributions <field_msb>5</field_msb> 4956*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 4957*33de042dSApple OSS Distributions <field_description order="before"> 4958*33de042dSApple OSS Distributions 4959*33de042dSApple OSS Distributions <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para> 4960*33de042dSApple OSS Distributions 4961*33de042dSApple OSS Distributions </field_description> 4962*33de042dSApple OSS Distributions <field_values> 4963*33de042dSApple OSS Distributions 4964*33de042dSApple OSS Distributions 4965*33de042dSApple OSS Distributions <field_value_instance> 4966*33de042dSApple OSS Distributions <field_value>0b000000</field_value> 4967*33de042dSApple OSS Distributions <field_value_description> 4968*33de042dSApple OSS Distributions <para>Uncategorized.</para> 4969*33de042dSApple OSS Distributions</field_value_description> 4970*33de042dSApple OSS Distributions </field_value_instance> 4971*33de042dSApple OSS Distributions <field_value_instance> 4972*33de042dSApple OSS Distributions <field_value>0b010001</field_value> 4973*33de042dSApple OSS Distributions <field_value_description> 4974*33de042dSApple OSS Distributions <para>Asynchronous SError interrupt.</para> 4975*33de042dSApple OSS Distributions</field_value_description> 4976*33de042dSApple OSS Distributions </field_value_instance> 4977*33de042dSApple OSS Distributions </field_values> 4978*33de042dSApple OSS Distributions <field_description order="after"> 4979*33de042dSApple OSS Distributions 4980*33de042dSApple OSS Distributions <para>All other values are reserved.</para> 4981*33de042dSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para> 4982*33de042dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4983*33de042dSApple OSS Distributions 4984*33de042dSApple OSS Distributions </field_description> 4985*33de042dSApple OSS Distributions <field_resets> 4986*33de042dSApple OSS Distributions 4987*33de042dSApple OSS Distributions <field_reset> 4988*33de042dSApple OSS Distributions 4989*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4990*33de042dSApple OSS Distributions 4991*33de042dSApple OSS Distributions </field_reset> 4992*33de042dSApple OSS Distributions</field_resets> 4993*33de042dSApple OSS Distributions </field> 4994*33de042dSApple OSS Distributions <text_after_fields> 4995*33de042dSApple OSS Distributions 4996*33de042dSApple OSS Distributions 4997*33de042dSApple OSS Distributions 4998*33de042dSApple OSS Distributions </text_after_fields> 4999*33de042dSApple OSS Distributions </fields> 5000*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5001*33de042dSApple OSS Distributions 5002*33de042dSApple OSS Distributions 5003*33de042dSApple OSS Distributions 5004*33de042dSApple OSS Distributions 5005*33de042dSApple OSS Distributions 5006*33de042dSApple OSS Distributions 5007*33de042dSApple OSS Distributions 5008*33de042dSApple OSS Distributions 5009*33de042dSApple OSS Distributions 5010*33de042dSApple OSS Distributions 5011*33de042dSApple OSS Distributions 5012*33de042dSApple OSS Distributions 5013*33de042dSApple OSS Distributions 5014*33de042dSApple OSS Distributions 5015*33de042dSApple OSS Distributions 5016*33de042dSApple OSS Distributions 5017*33de042dSApple OSS Distributions <fieldat id="IDS_24_24" msb="24" lsb="24"/> 5018*33de042dSApple OSS Distributions <fieldat id="0_23_14" msb="23" lsb="14"/> 5019*33de042dSApple OSS Distributions <fieldat id="IESB_13_13_1" msb="13" lsb="13"/> 5020*33de042dSApple OSS Distributions <fieldat id="AET_12_10" msb="12" lsb="10"/> 5021*33de042dSApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 5022*33de042dSApple OSS Distributions <fieldat id="0_8_6" msb="8" lsb="6"/> 5023*33de042dSApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5024*33de042dSApple OSS Distributions </reg_fieldset> 5025*33de042dSApple OSS Distributions </partial_fieldset> 5026*33de042dSApple OSS Distributions <partial_fieldset> 5027*33de042dSApple OSS Distributions <fields length="25"> 5028*33de042dSApple OSS Distributions <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance> 5029*33de042dSApple OSS Distributions <text_before_fields> 5030*33de042dSApple OSS Distributions 5031*33de042dSApple OSS Distributions 5032*33de042dSApple OSS Distributions 5033*33de042dSApple OSS Distributions </text_before_fields> 5034*33de042dSApple OSS Distributions 5035*33de042dSApple OSS Distributions <field 5036*33de042dSApple OSS Distributions id="0_24_6" 5037*33de042dSApple OSS Distributions is_variable_length="False" 5038*33de042dSApple OSS Distributions has_partial_fieldset="False" 5039*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5040*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5041*33de042dSApple OSS Distributions is_constant_value="False" 5042*33de042dSApple OSS Distributions rwtype="RES0" 5043*33de042dSApple OSS Distributions > 5044*33de042dSApple OSS Distributions <field_name>0</field_name> 5045*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5046*33de042dSApple OSS Distributions <field_lsb>6</field_lsb> 5047*33de042dSApple OSS Distributions <field_description order="before"> 5048*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5049*33de042dSApple OSS Distributions </field_description> 5050*33de042dSApple OSS Distributions <field_values> 5051*33de042dSApple OSS Distributions </field_values> 5052*33de042dSApple OSS Distributions </field> 5053*33de042dSApple OSS Distributions <field 5054*33de042dSApple OSS Distributions id="IFSC_5_0" 5055*33de042dSApple OSS Distributions is_variable_length="False" 5056*33de042dSApple OSS Distributions has_partial_fieldset="False" 5057*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5058*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5059*33de042dSApple OSS Distributions is_constant_value="False" 5060*33de042dSApple OSS Distributions > 5061*33de042dSApple OSS Distributions <field_name>IFSC</field_name> 5062*33de042dSApple OSS Distributions <field_msb>5</field_msb> 5063*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5064*33de042dSApple OSS Distributions <field_description order="before"> 5065*33de042dSApple OSS Distributions 5066*33de042dSApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5067*33de042dSApple OSS Distributions 5068*33de042dSApple OSS Distributions </field_description> 5069*33de042dSApple OSS Distributions <field_values> 5070*33de042dSApple OSS Distributions 5071*33de042dSApple OSS Distributions 5072*33de042dSApple OSS Distributions </field_values> 5073*33de042dSApple OSS Distributions <field_resets> 5074*33de042dSApple OSS Distributions 5075*33de042dSApple OSS Distributions <field_reset> 5076*33de042dSApple OSS Distributions 5077*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5078*33de042dSApple OSS Distributions 5079*33de042dSApple OSS Distributions </field_reset> 5080*33de042dSApple OSS Distributions</field_resets> 5081*33de042dSApple OSS Distributions </field> 5082*33de042dSApple OSS Distributions <text_after_fields> 5083*33de042dSApple OSS Distributions 5084*33de042dSApple OSS Distributions <para>For more information about generating these exceptions:</para> 5085*33de042dSApple OSS Distributions<list type="unordered"> 5086*33de042dSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content> 5087*33de042dSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content> 5088*33de042dSApple OSS Distributions</listitem></list> 5089*33de042dSApple OSS Distributions 5090*33de042dSApple OSS Distributions </text_after_fields> 5091*33de042dSApple OSS Distributions </fields> 5092*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5093*33de042dSApple OSS Distributions 5094*33de042dSApple OSS Distributions 5095*33de042dSApple OSS Distributions 5096*33de042dSApple OSS Distributions 5097*33de042dSApple OSS Distributions 5098*33de042dSApple OSS Distributions 5099*33de042dSApple OSS Distributions <fieldat id="0_24_6" msb="24" lsb="6"/> 5100*33de042dSApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5101*33de042dSApple OSS Distributions </reg_fieldset> 5102*33de042dSApple OSS Distributions </partial_fieldset> 5103*33de042dSApple OSS Distributions <partial_fieldset> 5104*33de042dSApple OSS Distributions <fields length="25"> 5105*33de042dSApple OSS Distributions <fields_instance>Exception from a Software Step exception</fields_instance> 5106*33de042dSApple OSS Distributions <text_before_fields> 5107*33de042dSApple OSS Distributions 5108*33de042dSApple OSS Distributions 5109*33de042dSApple OSS Distributions 5110*33de042dSApple OSS Distributions </text_before_fields> 5111*33de042dSApple OSS Distributions 5112*33de042dSApple OSS Distributions <field 5113*33de042dSApple OSS Distributions id="ISV_24_24" 5114*33de042dSApple OSS Distributions is_variable_length="False" 5115*33de042dSApple OSS Distributions has_partial_fieldset="False" 5116*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5117*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5118*33de042dSApple OSS Distributions is_constant_value="False" 5119*33de042dSApple OSS Distributions > 5120*33de042dSApple OSS Distributions <field_name>ISV</field_name> 5121*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5122*33de042dSApple OSS Distributions <field_lsb>24</field_lsb> 5123*33de042dSApple OSS Distributions <field_description order="before"> 5124*33de042dSApple OSS Distributions 5125*33de042dSApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para> 5126*33de042dSApple OSS Distributions 5127*33de042dSApple OSS Distributions </field_description> 5128*33de042dSApple OSS Distributions <field_values> 5129*33de042dSApple OSS Distributions 5130*33de042dSApple OSS Distributions 5131*33de042dSApple OSS Distributions <field_value_instance> 5132*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5133*33de042dSApple OSS Distributions <field_value_description> 5134*33de042dSApple OSS Distributions <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5135*33de042dSApple OSS Distributions</field_value_description> 5136*33de042dSApple OSS Distributions </field_value_instance> 5137*33de042dSApple OSS Distributions <field_value_instance> 5138*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5139*33de042dSApple OSS Distributions <field_value_description> 5140*33de042dSApple OSS Distributions <para>EX bit is valid.</para> 5141*33de042dSApple OSS Distributions</field_value_description> 5142*33de042dSApple OSS Distributions </field_value_instance> 5143*33de042dSApple OSS Distributions </field_values> 5144*33de042dSApple OSS Distributions <field_description order="after"> 5145*33de042dSApple OSS Distributions 5146*33de042dSApple OSS Distributions <para>See the EX bit description for more information.</para> 5147*33de042dSApple OSS Distributions 5148*33de042dSApple OSS Distributions </field_description> 5149*33de042dSApple OSS Distributions <field_resets> 5150*33de042dSApple OSS Distributions 5151*33de042dSApple OSS Distributions <field_reset> 5152*33de042dSApple OSS Distributions 5153*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5154*33de042dSApple OSS Distributions 5155*33de042dSApple OSS Distributions </field_reset> 5156*33de042dSApple OSS Distributions</field_resets> 5157*33de042dSApple OSS Distributions </field> 5158*33de042dSApple OSS Distributions <field 5159*33de042dSApple OSS Distributions id="0_23_7" 5160*33de042dSApple OSS Distributions is_variable_length="False" 5161*33de042dSApple OSS Distributions has_partial_fieldset="False" 5162*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5163*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5164*33de042dSApple OSS Distributions is_constant_value="False" 5165*33de042dSApple OSS Distributions rwtype="RES0" 5166*33de042dSApple OSS Distributions > 5167*33de042dSApple OSS Distributions <field_name>0</field_name> 5168*33de042dSApple OSS Distributions <field_msb>23</field_msb> 5169*33de042dSApple OSS Distributions <field_lsb>7</field_lsb> 5170*33de042dSApple OSS Distributions <field_description order="before"> 5171*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5172*33de042dSApple OSS Distributions </field_description> 5173*33de042dSApple OSS Distributions <field_values> 5174*33de042dSApple OSS Distributions </field_values> 5175*33de042dSApple OSS Distributions </field> 5176*33de042dSApple OSS Distributions <field 5177*33de042dSApple OSS Distributions id="EX_6_6" 5178*33de042dSApple OSS Distributions is_variable_length="False" 5179*33de042dSApple OSS Distributions has_partial_fieldset="False" 5180*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5181*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5182*33de042dSApple OSS Distributions is_constant_value="False" 5183*33de042dSApple OSS Distributions > 5184*33de042dSApple OSS Distributions <field_name>EX</field_name> 5185*33de042dSApple OSS Distributions <field_msb>6</field_msb> 5186*33de042dSApple OSS Distributions <field_lsb>6</field_lsb> 5187*33de042dSApple OSS Distributions <field_description order="before"> 5188*33de042dSApple OSS Distributions 5189*33de042dSApple OSS Distributions <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para> 5190*33de042dSApple OSS Distributions 5191*33de042dSApple OSS Distributions </field_description> 5192*33de042dSApple OSS Distributions <field_values> 5193*33de042dSApple OSS Distributions 5194*33de042dSApple OSS Distributions 5195*33de042dSApple OSS Distributions <field_value_instance> 5196*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5197*33de042dSApple OSS Distributions <field_value_description> 5198*33de042dSApple OSS Distributions <para>An instruction other than a Load-Exclusive instruction was stepped.</para> 5199*33de042dSApple OSS Distributions</field_value_description> 5200*33de042dSApple OSS Distributions </field_value_instance> 5201*33de042dSApple OSS Distributions <field_value_instance> 5202*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5203*33de042dSApple OSS Distributions <field_value_description> 5204*33de042dSApple OSS Distributions <para>A Load-Exclusive instruction was stepped.</para> 5205*33de042dSApple OSS Distributions</field_value_description> 5206*33de042dSApple OSS Distributions </field_value_instance> 5207*33de042dSApple OSS Distributions </field_values> 5208*33de042dSApple OSS Distributions <field_description order="after"> 5209*33de042dSApple OSS Distributions 5210*33de042dSApple OSS Distributions <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para> 5211*33de042dSApple OSS Distributions 5212*33de042dSApple OSS Distributions </field_description> 5213*33de042dSApple OSS Distributions <field_resets> 5214*33de042dSApple OSS Distributions 5215*33de042dSApple OSS Distributions <field_reset> 5216*33de042dSApple OSS Distributions 5217*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5218*33de042dSApple OSS Distributions 5219*33de042dSApple OSS Distributions </field_reset> 5220*33de042dSApple OSS Distributions</field_resets> 5221*33de042dSApple OSS Distributions </field> 5222*33de042dSApple OSS Distributions <field 5223*33de042dSApple OSS Distributions id="IFSC_5_0" 5224*33de042dSApple OSS Distributions is_variable_length="False" 5225*33de042dSApple OSS Distributions has_partial_fieldset="False" 5226*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5227*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5228*33de042dSApple OSS Distributions is_constant_value="False" 5229*33de042dSApple OSS Distributions > 5230*33de042dSApple OSS Distributions <field_name>IFSC</field_name> 5231*33de042dSApple OSS Distributions <field_msb>5</field_msb> 5232*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5233*33de042dSApple OSS Distributions <field_description order="before"> 5234*33de042dSApple OSS Distributions 5235*33de042dSApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5236*33de042dSApple OSS Distributions 5237*33de042dSApple OSS Distributions </field_description> 5238*33de042dSApple OSS Distributions <field_values> 5239*33de042dSApple OSS Distributions 5240*33de042dSApple OSS Distributions 5241*33de042dSApple OSS Distributions </field_values> 5242*33de042dSApple OSS Distributions <field_resets> 5243*33de042dSApple OSS Distributions 5244*33de042dSApple OSS Distributions <field_reset> 5245*33de042dSApple OSS Distributions 5246*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5247*33de042dSApple OSS Distributions 5248*33de042dSApple OSS Distributions </field_reset> 5249*33de042dSApple OSS Distributions</field_resets> 5250*33de042dSApple OSS Distributions </field> 5251*33de042dSApple OSS Distributions <text_after_fields> 5252*33de042dSApple OSS Distributions 5253*33de042dSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5254*33de042dSApple OSS Distributions 5255*33de042dSApple OSS Distributions </text_after_fields> 5256*33de042dSApple OSS Distributions </fields> 5257*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5258*33de042dSApple OSS Distributions 5259*33de042dSApple OSS Distributions 5260*33de042dSApple OSS Distributions 5261*33de042dSApple OSS Distributions 5262*33de042dSApple OSS Distributions 5263*33de042dSApple OSS Distributions 5264*33de042dSApple OSS Distributions 5265*33de042dSApple OSS Distributions 5266*33de042dSApple OSS Distributions 5267*33de042dSApple OSS Distributions 5268*33de042dSApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 5269*33de042dSApple OSS Distributions <fieldat id="0_23_7" msb="23" lsb="7"/> 5270*33de042dSApple OSS Distributions <fieldat id="EX_6_6" msb="6" lsb="6"/> 5271*33de042dSApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5272*33de042dSApple OSS Distributions </reg_fieldset> 5273*33de042dSApple OSS Distributions </partial_fieldset> 5274*33de042dSApple OSS Distributions <partial_fieldset> 5275*33de042dSApple OSS Distributions <fields length="25"> 5276*33de042dSApple OSS Distributions <fields_instance>Exception from a Watchpoint exception</fields_instance> 5277*33de042dSApple OSS Distributions <text_before_fields> 5278*33de042dSApple OSS Distributions 5279*33de042dSApple OSS Distributions 5280*33de042dSApple OSS Distributions 5281*33de042dSApple OSS Distributions </text_before_fields> 5282*33de042dSApple OSS Distributions 5283*33de042dSApple OSS Distributions <field 5284*33de042dSApple OSS Distributions id="0_24_14" 5285*33de042dSApple OSS Distributions is_variable_length="False" 5286*33de042dSApple OSS Distributions has_partial_fieldset="False" 5287*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5288*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5289*33de042dSApple OSS Distributions is_constant_value="False" 5290*33de042dSApple OSS Distributions rwtype="RES0" 5291*33de042dSApple OSS Distributions > 5292*33de042dSApple OSS Distributions <field_name>0</field_name> 5293*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5294*33de042dSApple OSS Distributions <field_lsb>14</field_lsb> 5295*33de042dSApple OSS Distributions <field_description order="before"> 5296*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5297*33de042dSApple OSS Distributions </field_description> 5298*33de042dSApple OSS Distributions <field_values> 5299*33de042dSApple OSS Distributions </field_values> 5300*33de042dSApple OSS Distributions </field> 5301*33de042dSApple OSS Distributions <field 5302*33de042dSApple OSS Distributions id="VNCR_13_13_1" 5303*33de042dSApple OSS Distributions is_variable_length="False" 5304*33de042dSApple OSS Distributions has_partial_fieldset="False" 5305*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5306*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5307*33de042dSApple OSS Distributions is_constant_value="False" 5308*33de042dSApple OSS Distributions > 5309*33de042dSApple OSS Distributions <field_name>VNCR</field_name> 5310*33de042dSApple OSS Distributions <field_msb>13</field_msb> 5311*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 5312*33de042dSApple OSS Distributions <field_description order="before"> 5313*33de042dSApple OSS Distributions 5314*33de042dSApple OSS Distributions <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 5315*33de042dSApple OSS Distributions 5316*33de042dSApple OSS Distributions </field_description> 5317*33de042dSApple OSS Distributions <field_values> 5318*33de042dSApple OSS Distributions 5319*33de042dSApple OSS Distributions 5320*33de042dSApple OSS Distributions <field_value_instance> 5321*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5322*33de042dSApple OSS Distributions <field_value_description> 5323*33de042dSApple OSS Distributions <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5324*33de042dSApple OSS Distributions</field_value_description> 5325*33de042dSApple OSS Distributions </field_value_instance> 5326*33de042dSApple OSS Distributions <field_value_instance> 5327*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5328*33de042dSApple OSS Distributions <field_value_description> 5329*33de042dSApple OSS Distributions <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5330*33de042dSApple OSS Distributions</field_value_description> 5331*33de042dSApple OSS Distributions </field_value_instance> 5332*33de042dSApple OSS Distributions </field_values> 5333*33de042dSApple OSS Distributions <field_description order="after"> 5334*33de042dSApple OSS Distributions 5335*33de042dSApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 5336*33de042dSApple OSS Distributions 5337*33de042dSApple OSS Distributions </field_description> 5338*33de042dSApple OSS Distributions <field_resets> 5339*33de042dSApple OSS Distributions 5340*33de042dSApple OSS Distributions <field_reset> 5341*33de042dSApple OSS Distributions 5342*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5343*33de042dSApple OSS Distributions 5344*33de042dSApple OSS Distributions </field_reset> 5345*33de042dSApple OSS Distributions</field_resets> 5346*33de042dSApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 5347*33de042dSApple OSS Distributions </field> 5348*33de042dSApple OSS Distributions <field 5349*33de042dSApple OSS Distributions id="0_13_13_2" 5350*33de042dSApple OSS Distributions is_variable_length="False" 5351*33de042dSApple OSS Distributions has_partial_fieldset="False" 5352*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5353*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5354*33de042dSApple OSS Distributions is_constant_value="False" 5355*33de042dSApple OSS Distributions rwtype="RES0" 5356*33de042dSApple OSS Distributions > 5357*33de042dSApple OSS Distributions <field_name>0</field_name> 5358*33de042dSApple OSS Distributions <field_msb>13</field_msb> 5359*33de042dSApple OSS Distributions <field_lsb>13</field_lsb> 5360*33de042dSApple OSS Distributions <field_description order="before"> 5361*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5362*33de042dSApple OSS Distributions </field_description> 5363*33de042dSApple OSS Distributions <field_values> 5364*33de042dSApple OSS Distributions </field_values> 5365*33de042dSApple OSS Distributions </field> 5366*33de042dSApple OSS Distributions <field 5367*33de042dSApple OSS Distributions id="0_12_9" 5368*33de042dSApple OSS Distributions is_variable_length="False" 5369*33de042dSApple OSS Distributions has_partial_fieldset="False" 5370*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5371*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5372*33de042dSApple OSS Distributions is_constant_value="False" 5373*33de042dSApple OSS Distributions rwtype="RES0" 5374*33de042dSApple OSS Distributions > 5375*33de042dSApple OSS Distributions <field_name>0</field_name> 5376*33de042dSApple OSS Distributions <field_msb>12</field_msb> 5377*33de042dSApple OSS Distributions <field_lsb>9</field_lsb> 5378*33de042dSApple OSS Distributions <field_description order="before"> 5379*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5380*33de042dSApple OSS Distributions </field_description> 5381*33de042dSApple OSS Distributions <field_values> 5382*33de042dSApple OSS Distributions </field_values> 5383*33de042dSApple OSS Distributions </field> 5384*33de042dSApple OSS Distributions <field 5385*33de042dSApple OSS Distributions id="CM_8_8" 5386*33de042dSApple OSS Distributions is_variable_length="False" 5387*33de042dSApple OSS Distributions has_partial_fieldset="False" 5388*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5389*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5390*33de042dSApple OSS Distributions is_constant_value="False" 5391*33de042dSApple OSS Distributions > 5392*33de042dSApple OSS Distributions <field_name>CM</field_name> 5393*33de042dSApple OSS Distributions <field_msb>8</field_msb> 5394*33de042dSApple OSS Distributions <field_lsb>8</field_lsb> 5395*33de042dSApple OSS Distributions <field_description order="before"> 5396*33de042dSApple OSS Distributions 5397*33de042dSApple OSS Distributions <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para> 5398*33de042dSApple OSS Distributions 5399*33de042dSApple OSS Distributions </field_description> 5400*33de042dSApple OSS Distributions <field_values> 5401*33de042dSApple OSS Distributions 5402*33de042dSApple OSS Distributions 5403*33de042dSApple OSS Distributions <field_value_instance> 5404*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5405*33de042dSApple OSS Distributions <field_value_description> 5406*33de042dSApple OSS Distributions <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 5407*33de042dSApple OSS Distributions</field_value_description> 5408*33de042dSApple OSS Distributions </field_value_instance> 5409*33de042dSApple OSS Distributions <field_value_instance> 5410*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5411*33de042dSApple OSS Distributions <field_value_description> 5412*33de042dSApple OSS Distributions <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 5413*33de042dSApple OSS Distributions</field_value_description> 5414*33de042dSApple OSS Distributions </field_value_instance> 5415*33de042dSApple OSS Distributions </field_values> 5416*33de042dSApple OSS Distributions <field_resets> 5417*33de042dSApple OSS Distributions 5418*33de042dSApple OSS Distributions <field_reset> 5419*33de042dSApple OSS Distributions 5420*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5421*33de042dSApple OSS Distributions 5422*33de042dSApple OSS Distributions </field_reset> 5423*33de042dSApple OSS Distributions</field_resets> 5424*33de042dSApple OSS Distributions </field> 5425*33de042dSApple OSS Distributions <field 5426*33de042dSApple OSS Distributions id="0_7_7" 5427*33de042dSApple OSS Distributions is_variable_length="False" 5428*33de042dSApple OSS Distributions has_partial_fieldset="False" 5429*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5430*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5431*33de042dSApple OSS Distributions is_constant_value="False" 5432*33de042dSApple OSS Distributions rwtype="RES0" 5433*33de042dSApple OSS Distributions > 5434*33de042dSApple OSS Distributions <field_name>0</field_name> 5435*33de042dSApple OSS Distributions <field_msb>7</field_msb> 5436*33de042dSApple OSS Distributions <field_lsb>7</field_lsb> 5437*33de042dSApple OSS Distributions <field_description order="before"> 5438*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5439*33de042dSApple OSS Distributions </field_description> 5440*33de042dSApple OSS Distributions <field_values> 5441*33de042dSApple OSS Distributions </field_values> 5442*33de042dSApple OSS Distributions </field> 5443*33de042dSApple OSS Distributions <field 5444*33de042dSApple OSS Distributions id="WnR_6_6" 5445*33de042dSApple OSS Distributions is_variable_length="False" 5446*33de042dSApple OSS Distributions has_partial_fieldset="False" 5447*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5448*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5449*33de042dSApple OSS Distributions is_constant_value="False" 5450*33de042dSApple OSS Distributions > 5451*33de042dSApple OSS Distributions <field_name>WnR</field_name> 5452*33de042dSApple OSS Distributions <field_msb>6</field_msb> 5453*33de042dSApple OSS Distributions <field_lsb>6</field_lsb> 5454*33de042dSApple OSS Distributions <field_description order="before"> 5455*33de042dSApple OSS Distributions 5456*33de042dSApple OSS Distributions <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 5457*33de042dSApple OSS Distributions 5458*33de042dSApple OSS Distributions </field_description> 5459*33de042dSApple OSS Distributions <field_values> 5460*33de042dSApple OSS Distributions 5461*33de042dSApple OSS Distributions 5462*33de042dSApple OSS Distributions <field_value_instance> 5463*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5464*33de042dSApple OSS Distributions <field_value_description> 5465*33de042dSApple OSS Distributions <para>Watchpoint exception caused by an instruction reading from a memory location.</para> 5466*33de042dSApple OSS Distributions</field_value_description> 5467*33de042dSApple OSS Distributions </field_value_instance> 5468*33de042dSApple OSS Distributions <field_value_instance> 5469*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5470*33de042dSApple OSS Distributions <field_value_description> 5471*33de042dSApple OSS Distributions <para>Watchpoint exception caused by an instruction writing to a memory location.</para> 5472*33de042dSApple OSS Distributions</field_value_description> 5473*33de042dSApple OSS Distributions </field_value_instance> 5474*33de042dSApple OSS Distributions </field_values> 5475*33de042dSApple OSS Distributions <field_description order="after"> 5476*33de042dSApple OSS Distributions 5477*33de042dSApple OSS Distributions <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 5478*33de042dSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para> 5479*33de042dSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para> 5480*33de042dSApple OSS Distributions 5481*33de042dSApple OSS Distributions </field_description> 5482*33de042dSApple OSS Distributions <field_resets> 5483*33de042dSApple OSS Distributions 5484*33de042dSApple OSS Distributions <field_reset> 5485*33de042dSApple OSS Distributions 5486*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5487*33de042dSApple OSS Distributions 5488*33de042dSApple OSS Distributions </field_reset> 5489*33de042dSApple OSS Distributions</field_resets> 5490*33de042dSApple OSS Distributions </field> 5491*33de042dSApple OSS Distributions <field 5492*33de042dSApple OSS Distributions id="DFSC_5_0" 5493*33de042dSApple OSS Distributions is_variable_length="False" 5494*33de042dSApple OSS Distributions has_partial_fieldset="False" 5495*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5496*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5497*33de042dSApple OSS Distributions is_constant_value="False" 5498*33de042dSApple OSS Distributions > 5499*33de042dSApple OSS Distributions <field_name>DFSC</field_name> 5500*33de042dSApple OSS Distributions <field_msb>5</field_msb> 5501*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5502*33de042dSApple OSS Distributions <field_description order="before"> 5503*33de042dSApple OSS Distributions 5504*33de042dSApple OSS Distributions <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5505*33de042dSApple OSS Distributions 5506*33de042dSApple OSS Distributions </field_description> 5507*33de042dSApple OSS Distributions <field_values> 5508*33de042dSApple OSS Distributions 5509*33de042dSApple OSS Distributions 5510*33de042dSApple OSS Distributions </field_values> 5511*33de042dSApple OSS Distributions <field_resets> 5512*33de042dSApple OSS Distributions 5513*33de042dSApple OSS Distributions <field_reset> 5514*33de042dSApple OSS Distributions 5515*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5516*33de042dSApple OSS Distributions 5517*33de042dSApple OSS Distributions </field_reset> 5518*33de042dSApple OSS Distributions</field_resets> 5519*33de042dSApple OSS Distributions </field> 5520*33de042dSApple OSS Distributions <text_after_fields> 5521*33de042dSApple OSS Distributions 5522*33de042dSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5523*33de042dSApple OSS Distributions 5524*33de042dSApple OSS Distributions </text_after_fields> 5525*33de042dSApple OSS Distributions </fields> 5526*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5527*33de042dSApple OSS Distributions 5528*33de042dSApple OSS Distributions 5529*33de042dSApple OSS Distributions 5530*33de042dSApple OSS Distributions 5531*33de042dSApple OSS Distributions 5532*33de042dSApple OSS Distributions 5533*33de042dSApple OSS Distributions 5534*33de042dSApple OSS Distributions 5535*33de042dSApple OSS Distributions 5536*33de042dSApple OSS Distributions 5537*33de042dSApple OSS Distributions 5538*33de042dSApple OSS Distributions 5539*33de042dSApple OSS Distributions 5540*33de042dSApple OSS Distributions 5541*33de042dSApple OSS Distributions 5542*33de042dSApple OSS Distributions 5543*33de042dSApple OSS Distributions <fieldat id="0_24_14" msb="24" lsb="14"/> 5544*33de042dSApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 5545*33de042dSApple OSS Distributions <fieldat id="0_12_9" msb="12" lsb="9"/> 5546*33de042dSApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 5547*33de042dSApple OSS Distributions <fieldat id="0_7_7" msb="7" lsb="7"/> 5548*33de042dSApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 5549*33de042dSApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5550*33de042dSApple OSS Distributions </reg_fieldset> 5551*33de042dSApple OSS Distributions </partial_fieldset> 5552*33de042dSApple OSS Distributions <partial_fieldset> 5553*33de042dSApple OSS Distributions <fields length="25"> 5554*33de042dSApple OSS Distributions <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance> 5555*33de042dSApple OSS Distributions <text_before_fields> 5556*33de042dSApple OSS Distributions 5557*33de042dSApple OSS Distributions 5558*33de042dSApple OSS Distributions 5559*33de042dSApple OSS Distributions </text_before_fields> 5560*33de042dSApple OSS Distributions 5561*33de042dSApple OSS Distributions <field 5562*33de042dSApple OSS Distributions id="0_24_16" 5563*33de042dSApple OSS Distributions is_variable_length="False" 5564*33de042dSApple OSS Distributions has_partial_fieldset="False" 5565*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5566*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5567*33de042dSApple OSS Distributions is_constant_value="False" 5568*33de042dSApple OSS Distributions rwtype="RES0" 5569*33de042dSApple OSS Distributions > 5570*33de042dSApple OSS Distributions <field_name>0</field_name> 5571*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5572*33de042dSApple OSS Distributions <field_lsb>16</field_lsb> 5573*33de042dSApple OSS Distributions <field_description order="before"> 5574*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5575*33de042dSApple OSS Distributions </field_description> 5576*33de042dSApple OSS Distributions <field_values> 5577*33de042dSApple OSS Distributions </field_values> 5578*33de042dSApple OSS Distributions </field> 5579*33de042dSApple OSS Distributions <field 5580*33de042dSApple OSS Distributions id="Comment_15_0" 5581*33de042dSApple OSS Distributions is_variable_length="False" 5582*33de042dSApple OSS Distributions has_partial_fieldset="False" 5583*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5584*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5585*33de042dSApple OSS Distributions is_constant_value="False" 5586*33de042dSApple OSS Distributions > 5587*33de042dSApple OSS Distributions <field_name>Comment</field_name> 5588*33de042dSApple OSS Distributions <field_msb>15</field_msb> 5589*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5590*33de042dSApple OSS Distributions <field_description order="before"> 5591*33de042dSApple OSS Distributions 5592*33de042dSApple OSS Distributions <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para> 5593*33de042dSApple OSS Distributions 5594*33de042dSApple OSS Distributions </field_description> 5595*33de042dSApple OSS Distributions <field_values> 5596*33de042dSApple OSS Distributions 5597*33de042dSApple OSS Distributions 5598*33de042dSApple OSS Distributions </field_values> 5599*33de042dSApple OSS Distributions <field_resets> 5600*33de042dSApple OSS Distributions 5601*33de042dSApple OSS Distributions <field_reset> 5602*33de042dSApple OSS Distributions 5603*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5604*33de042dSApple OSS Distributions 5605*33de042dSApple OSS Distributions </field_reset> 5606*33de042dSApple OSS Distributions</field_resets> 5607*33de042dSApple OSS Distributions </field> 5608*33de042dSApple OSS Distributions <text_after_fields> 5609*33de042dSApple OSS Distributions 5610*33de042dSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5611*33de042dSApple OSS Distributions 5612*33de042dSApple OSS Distributions </text_after_fields> 5613*33de042dSApple OSS Distributions </fields> 5614*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5615*33de042dSApple OSS Distributions 5616*33de042dSApple OSS Distributions 5617*33de042dSApple OSS Distributions 5618*33de042dSApple OSS Distributions 5619*33de042dSApple OSS Distributions 5620*33de042dSApple OSS Distributions 5621*33de042dSApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 5622*33de042dSApple OSS Distributions <fieldat id="Comment_15_0" msb="15" lsb="0"/> 5623*33de042dSApple OSS Distributions </reg_fieldset> 5624*33de042dSApple OSS Distributions </partial_fieldset> 5625*33de042dSApple OSS Distributions <partial_fieldset> 5626*33de042dSApple OSS Distributions <fields length="25"> 5627*33de042dSApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5628*33de042dSApple OSS Distributions <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance> 5629*33de042dSApple OSS Distributions <text_before_fields> 5630*33de042dSApple OSS Distributions 5631*33de042dSApple OSS Distributions <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para> 5632*33de042dSApple OSS Distributions 5633*33de042dSApple OSS Distributions </text_before_fields> 5634*33de042dSApple OSS Distributions 5635*33de042dSApple OSS Distributions <field 5636*33de042dSApple OSS Distributions id="0_24_2" 5637*33de042dSApple OSS Distributions is_variable_length="False" 5638*33de042dSApple OSS Distributions has_partial_fieldset="False" 5639*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5640*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5641*33de042dSApple OSS Distributions is_constant_value="False" 5642*33de042dSApple OSS Distributions rwtype="RES0" 5643*33de042dSApple OSS Distributions > 5644*33de042dSApple OSS Distributions <field_name>0</field_name> 5645*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5646*33de042dSApple OSS Distributions <field_lsb>2</field_lsb> 5647*33de042dSApple OSS Distributions <field_description order="before"> 5648*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5649*33de042dSApple OSS Distributions </field_description> 5650*33de042dSApple OSS Distributions <field_values> 5651*33de042dSApple OSS Distributions </field_values> 5652*33de042dSApple OSS Distributions </field> 5653*33de042dSApple OSS Distributions <field 5654*33de042dSApple OSS Distributions id="ERET_1_1" 5655*33de042dSApple OSS Distributions is_variable_length="False" 5656*33de042dSApple OSS Distributions has_partial_fieldset="False" 5657*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5658*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5659*33de042dSApple OSS Distributions is_constant_value="False" 5660*33de042dSApple OSS Distributions > 5661*33de042dSApple OSS Distributions <field_name>ERET</field_name> 5662*33de042dSApple OSS Distributions <field_msb>1</field_msb> 5663*33de042dSApple OSS Distributions <field_lsb>1</field_lsb> 5664*33de042dSApple OSS Distributions <field_description order="before"> 5665*33de042dSApple OSS Distributions 5666*33de042dSApple OSS Distributions <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para> 5667*33de042dSApple OSS Distributions 5668*33de042dSApple OSS Distributions </field_description> 5669*33de042dSApple OSS Distributions <field_values> 5670*33de042dSApple OSS Distributions 5671*33de042dSApple OSS Distributions 5672*33de042dSApple OSS Distributions <field_value_instance> 5673*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5674*33de042dSApple OSS Distributions <field_value_description> 5675*33de042dSApple OSS Distributions <para>ERET instruction trapped to EL2.</para> 5676*33de042dSApple OSS Distributions</field_value_description> 5677*33de042dSApple OSS Distributions </field_value_instance> 5678*33de042dSApple OSS Distributions <field_value_instance> 5679*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5680*33de042dSApple OSS Distributions <field_value_description> 5681*33de042dSApple OSS Distributions <para>ERETAA or ERETAB instruction trapped to EL2.</para> 5682*33de042dSApple OSS Distributions</field_value_description> 5683*33de042dSApple OSS Distributions </field_value_instance> 5684*33de042dSApple OSS Distributions </field_values> 5685*33de042dSApple OSS Distributions <field_description order="after"> 5686*33de042dSApple OSS Distributions 5687*33de042dSApple OSS Distributions <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para> 5688*33de042dSApple OSS Distributions 5689*33de042dSApple OSS Distributions </field_description> 5690*33de042dSApple OSS Distributions <field_resets> 5691*33de042dSApple OSS Distributions 5692*33de042dSApple OSS Distributions <field_reset> 5693*33de042dSApple OSS Distributions 5694*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5695*33de042dSApple OSS Distributions 5696*33de042dSApple OSS Distributions </field_reset> 5697*33de042dSApple OSS Distributions</field_resets> 5698*33de042dSApple OSS Distributions </field> 5699*33de042dSApple OSS Distributions <field 5700*33de042dSApple OSS Distributions id="ERETA_0_0" 5701*33de042dSApple OSS Distributions is_variable_length="False" 5702*33de042dSApple OSS Distributions has_partial_fieldset="False" 5703*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5704*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5705*33de042dSApple OSS Distributions is_constant_value="False" 5706*33de042dSApple OSS Distributions > 5707*33de042dSApple OSS Distributions <field_name>ERETA</field_name> 5708*33de042dSApple OSS Distributions <field_msb>0</field_msb> 5709*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5710*33de042dSApple OSS Distributions <field_description order="before"> 5711*33de042dSApple OSS Distributions 5712*33de042dSApple OSS Distributions <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para> 5713*33de042dSApple OSS Distributions 5714*33de042dSApple OSS Distributions </field_description> 5715*33de042dSApple OSS Distributions <field_values> 5716*33de042dSApple OSS Distributions 5717*33de042dSApple OSS Distributions 5718*33de042dSApple OSS Distributions <field_value_instance> 5719*33de042dSApple OSS Distributions <field_value>0b0</field_value> 5720*33de042dSApple OSS Distributions <field_value_description> 5721*33de042dSApple OSS Distributions <para>ERETAA instruction trapped to EL2.</para> 5722*33de042dSApple OSS Distributions</field_value_description> 5723*33de042dSApple OSS Distributions </field_value_instance> 5724*33de042dSApple OSS Distributions <field_value_instance> 5725*33de042dSApple OSS Distributions <field_value>0b1</field_value> 5726*33de042dSApple OSS Distributions <field_value_description> 5727*33de042dSApple OSS Distributions <para>ERETAB instruction trapped to EL2.</para> 5728*33de042dSApple OSS Distributions</field_value_description> 5729*33de042dSApple OSS Distributions </field_value_instance> 5730*33de042dSApple OSS Distributions </field_values> 5731*33de042dSApple OSS Distributions <field_description order="after"> 5732*33de042dSApple OSS Distributions 5733*33de042dSApple OSS Distributions <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5734*33de042dSApple OSS Distributions 5735*33de042dSApple OSS Distributions </field_description> 5736*33de042dSApple OSS Distributions <field_resets> 5737*33de042dSApple OSS Distributions 5738*33de042dSApple OSS Distributions <field_reset> 5739*33de042dSApple OSS Distributions 5740*33de042dSApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5741*33de042dSApple OSS Distributions 5742*33de042dSApple OSS Distributions </field_reset> 5743*33de042dSApple OSS Distributions</field_resets> 5744*33de042dSApple OSS Distributions </field> 5745*33de042dSApple OSS Distributions <text_after_fields> 5746*33de042dSApple OSS Distributions 5747*33de042dSApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 5748*33de042dSApple OSS Distributions 5749*33de042dSApple OSS Distributions </text_after_fields> 5750*33de042dSApple OSS Distributions </fields> 5751*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5752*33de042dSApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5753*33de042dSApple OSS Distributions 5754*33de042dSApple OSS Distributions 5755*33de042dSApple OSS Distributions 5756*33de042dSApple OSS Distributions 5757*33de042dSApple OSS Distributions 5758*33de042dSApple OSS Distributions 5759*33de042dSApple OSS Distributions 5760*33de042dSApple OSS Distributions 5761*33de042dSApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5762*33de042dSApple OSS Distributions <fieldat id="ERET_1_1" msb="1" lsb="1"/> 5763*33de042dSApple OSS Distributions <fieldat id="ERETA_0_0" msb="0" lsb="0"/> 5764*33de042dSApple OSS Distributions </reg_fieldset> 5765*33de042dSApple OSS Distributions </partial_fieldset> 5766*33de042dSApple OSS Distributions <partial_fieldset> 5767*33de042dSApple OSS Distributions <fields length="25"> 5768*33de042dSApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5769*33de042dSApple OSS Distributions <fields_instance>Exception from Branch Target Identification instruction</fields_instance> 5770*33de042dSApple OSS Distributions <text_before_fields> 5771*33de042dSApple OSS Distributions 5772*33de042dSApple OSS Distributions 5773*33de042dSApple OSS Distributions 5774*33de042dSApple OSS Distributions </text_before_fields> 5775*33de042dSApple OSS Distributions 5776*33de042dSApple OSS Distributions <field 5777*33de042dSApple OSS Distributions id="0_24_2" 5778*33de042dSApple OSS Distributions is_variable_length="False" 5779*33de042dSApple OSS Distributions has_partial_fieldset="False" 5780*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5781*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5782*33de042dSApple OSS Distributions is_constant_value="False" 5783*33de042dSApple OSS Distributions rwtype="RES0" 5784*33de042dSApple OSS Distributions > 5785*33de042dSApple OSS Distributions <field_name>0</field_name> 5786*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5787*33de042dSApple OSS Distributions <field_lsb>2</field_lsb> 5788*33de042dSApple OSS Distributions <field_description order="before"> 5789*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5790*33de042dSApple OSS Distributions </field_description> 5791*33de042dSApple OSS Distributions <field_values> 5792*33de042dSApple OSS Distributions </field_values> 5793*33de042dSApple OSS Distributions </field> 5794*33de042dSApple OSS Distributions <field 5795*33de042dSApple OSS Distributions id="BTYPE_1_0" 5796*33de042dSApple OSS Distributions is_variable_length="False" 5797*33de042dSApple OSS Distributions has_partial_fieldset="False" 5798*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5799*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5800*33de042dSApple OSS Distributions is_constant_value="False" 5801*33de042dSApple OSS Distributions > 5802*33de042dSApple OSS Distributions <field_name>BTYPE</field_name> 5803*33de042dSApple OSS Distributions <field_msb>1</field_msb> 5804*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5805*33de042dSApple OSS Distributions <field_description order="before"> 5806*33de042dSApple OSS Distributions 5807*33de042dSApple OSS Distributions <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para> 5808*33de042dSApple OSS Distributions 5809*33de042dSApple OSS Distributions </field_description> 5810*33de042dSApple OSS Distributions <field_values> 5811*33de042dSApple OSS Distributions 5812*33de042dSApple OSS Distributions 5813*33de042dSApple OSS Distributions </field_values> 5814*33de042dSApple OSS Distributions <field_resets> 5815*33de042dSApple OSS Distributions 5816*33de042dSApple OSS Distributions</field_resets> 5817*33de042dSApple OSS Distributions </field> 5818*33de042dSApple OSS Distributions <text_after_fields> 5819*33de042dSApple OSS Distributions 5820*33de042dSApple OSS Distributions <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para> 5821*33de042dSApple OSS Distributions 5822*33de042dSApple OSS Distributions </text_after_fields> 5823*33de042dSApple OSS Distributions </fields> 5824*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5825*33de042dSApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5826*33de042dSApple OSS Distributions 5827*33de042dSApple OSS Distributions 5828*33de042dSApple OSS Distributions 5829*33de042dSApple OSS Distributions 5830*33de042dSApple OSS Distributions 5831*33de042dSApple OSS Distributions 5832*33de042dSApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5833*33de042dSApple OSS Distributions <fieldat id="BTYPE_1_0" msb="1" lsb="0"/> 5834*33de042dSApple OSS Distributions </reg_fieldset> 5835*33de042dSApple OSS Distributions </partial_fieldset> 5836*33de042dSApple OSS Distributions <partial_fieldset> 5837*33de042dSApple OSS Distributions <fields length="25"> 5838*33de042dSApple OSS Distributions <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance> 5839*33de042dSApple OSS Distributions <text_before_fields> 5840*33de042dSApple OSS Distributions 5841*33de042dSApple OSS Distributions 5842*33de042dSApple OSS Distributions 5843*33de042dSApple OSS Distributions </text_before_fields> 5844*33de042dSApple OSS Distributions 5845*33de042dSApple OSS Distributions <field 5846*33de042dSApple OSS Distributions id="0_24_0" 5847*33de042dSApple OSS Distributions is_variable_length="False" 5848*33de042dSApple OSS Distributions has_partial_fieldset="False" 5849*33de042dSApple OSS Distributions is_linked_to_partial_fieldset="False" 5850*33de042dSApple OSS Distributions is_access_restriction_possible="False" 5851*33de042dSApple OSS Distributions is_constant_value="False" 5852*33de042dSApple OSS Distributions rwtype="RES0" 5853*33de042dSApple OSS Distributions > 5854*33de042dSApple OSS Distributions <field_name>0</field_name> 5855*33de042dSApple OSS Distributions <field_msb>24</field_msb> 5856*33de042dSApple OSS Distributions <field_lsb>0</field_lsb> 5857*33de042dSApple OSS Distributions <field_description order="before"> 5858*33de042dSApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5859*33de042dSApple OSS Distributions </field_description> 5860*33de042dSApple OSS Distributions <field_values> 5861*33de042dSApple OSS Distributions </field_values> 5862*33de042dSApple OSS Distributions </field> 5863*33de042dSApple OSS Distributions <text_after_fields> 5864*33de042dSApple OSS Distributions 5865*33de042dSApple OSS Distributions <para>For more information about generating these exceptions, see:</para> 5866*33de042dSApple OSS Distributions<list type="unordered"> 5867*33de042dSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5868*33de042dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5869*33de042dSApple OSS Distributions</listitem></list> 5870*33de042dSApple OSS Distributions 5871*33de042dSApple OSS Distributions </text_after_fields> 5872*33de042dSApple OSS Distributions </fields> 5873*33de042dSApple OSS Distributions <reg_fieldset length="25"> 5874*33de042dSApple OSS Distributions 5875*33de042dSApple OSS Distributions 5876*33de042dSApple OSS Distributions 5877*33de042dSApple OSS Distributions 5878*33de042dSApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 5879*33de042dSApple OSS Distributions </reg_fieldset> 5880*33de042dSApple OSS Distributions </partial_fieldset> 5881*33de042dSApple OSS Distributions </field> 5882*33de042dSApple OSS Distributions <text_after_fields> 5883*33de042dSApple OSS Distributions 5884*33de042dSApple OSS Distributions 5885*33de042dSApple OSS Distributions 5886*33de042dSApple OSS Distributions </text_after_fields> 5887*33de042dSApple OSS Distributions </fields> 5888*33de042dSApple OSS Distributions <reg_fieldset length="64"> 5889*33de042dSApple OSS Distributions 5890*33de042dSApple OSS Distributions 5891*33de042dSApple OSS Distributions 5892*33de042dSApple OSS Distributions 5893*33de042dSApple OSS Distributions 5894*33de042dSApple OSS Distributions 5895*33de042dSApple OSS Distributions 5896*33de042dSApple OSS Distributions 5897*33de042dSApple OSS Distributions 5898*33de042dSApple OSS Distributions 5899*33de042dSApple OSS Distributions <fieldat id="0_63_32" msb="63" lsb="32"/> 5900*33de042dSApple OSS Distributions <fieldat id="EC_31_26" msb="31" lsb="26"/> 5901*33de042dSApple OSS Distributions <fieldat id="IL_25_25" msb="25" lsb="25"/> 5902*33de042dSApple OSS Distributions <fieldat id="ISS_24_0" msb="24" lsb="0"/> 5903*33de042dSApple OSS Distributions </reg_fieldset> 5904*33de042dSApple OSS Distributions 5905*33de042dSApple OSS Distributions </reg_fieldsets> 5906*33de042dSApple OSS Distributions 5907*33de042dSApple OSS Distributions 5908*33de042dSApple OSS Distributions 5909*33de042dSApple OSS Distributions<access_mechanisms> 5910*33de042dSApple OSS Distributions 5911*33de042dSApple OSS Distributions 5912*33de042dSApple OSS Distributions <access_permission_text> 5913*33de042dSApple OSS Distributions <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para> 5914*33de042dSApple OSS Distributions </access_permission_text> 5915*33de042dSApple OSS Distributions 5916*33de042dSApple OSS Distributions 5917*33de042dSApple OSS Distributions <access_mechanism accessor="MRS ESR_EL1"> 5918*33de042dSApple OSS Distributions <encoding> 5919*33de042dSApple OSS Distributions 5920*33de042dSApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL1</access_instruction> 5921*33de042dSApple OSS Distributions 5922*33de042dSApple OSS Distributions <enc n="op0" v="0b11"/> 5923*33de042dSApple OSS Distributions 5924*33de042dSApple OSS Distributions <enc n="op1" v="0b000"/> 5925*33de042dSApple OSS Distributions 5926*33de042dSApple OSS Distributions <enc n="CRn" v="0b0101"/> 5927*33de042dSApple OSS Distributions 5928*33de042dSApple OSS Distributions <enc n="CRm" v="0b0010"/> 5929*33de042dSApple OSS Distributions 5930*33de042dSApple OSS Distributions <enc n="op2" v="0b000"/> 5931*33de042dSApple OSS Distributions </encoding> 5932*33de042dSApple OSS Distributions <access_permission> 5933*33de042dSApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 5934*33de042dSApple OSS Distributions <pstext> 5935*33de042dSApple OSS Distributionsif PSTATE.EL == EL0 then 5936*33de042dSApple OSS Distributions UNDEFINED; 5937*33de042dSApple OSS Distributionselsif PSTATE.EL == EL1 then 5938*33de042dSApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TRVM == '1' then 5939*33de042dSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5940*33de042dSApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5941*33de042dSApple OSS Distributions return NVMem[0x138]; 5942*33de042dSApple OSS Distributions else 5943*33de042dSApple OSS Distributions return ESR_EL1; 5944*33de042dSApple OSS Distributionselsif PSTATE.EL == EL2 then 5945*33de042dSApple OSS Distributions if HCR_EL2.E2H == '1' then 5946*33de042dSApple OSS Distributions return ESR_EL2; 5947*33de042dSApple OSS Distributions else 5948*33de042dSApple OSS Distributions return ESR_EL1; 5949*33de042dSApple OSS Distributionselsif PSTATE.EL == EL3 then 5950*33de042dSApple OSS Distributions return ESR_EL1; 5951*33de042dSApple OSS Distributions </pstext> 5952*33de042dSApple OSS Distributions </ps> 5953*33de042dSApple OSS Distributions </access_permission> 5954*33de042dSApple OSS Distributions </access_mechanism> 5955*33de042dSApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL1"> 5956*33de042dSApple OSS Distributions <encoding> 5957*33de042dSApple OSS Distributions 5958*33de042dSApple OSS Distributions <access_instruction>MSR ESR_EL1, <Xt></access_instruction> 5959*33de042dSApple OSS Distributions 5960*33de042dSApple OSS Distributions <enc n="op0" v="0b11"/> 5961*33de042dSApple OSS Distributions 5962*33de042dSApple OSS Distributions <enc n="op1" v="0b000"/> 5963*33de042dSApple OSS Distributions 5964*33de042dSApple OSS Distributions <enc n="CRn" v="0b0101"/> 5965*33de042dSApple OSS Distributions 5966*33de042dSApple OSS Distributions <enc n="CRm" v="0b0010"/> 5967*33de042dSApple OSS Distributions 5968*33de042dSApple OSS Distributions <enc n="op2" v="0b000"/> 5969*33de042dSApple OSS Distributions </encoding> 5970*33de042dSApple OSS Distributions <access_permission> 5971*33de042dSApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 5972*33de042dSApple OSS Distributions <pstext> 5973*33de042dSApple OSS Distributionsif PSTATE.EL == EL0 then 5974*33de042dSApple OSS Distributions UNDEFINED; 5975*33de042dSApple OSS Distributionselsif PSTATE.EL == EL1 then 5976*33de042dSApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TVM == '1' then 5977*33de042dSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5978*33de042dSApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5979*33de042dSApple OSS Distributions NVMem[0x138] = X[t]; 5980*33de042dSApple OSS Distributions else 5981*33de042dSApple OSS Distributions ESR_EL1 = X[t]; 5982*33de042dSApple OSS Distributionselsif PSTATE.EL == EL2 then 5983*33de042dSApple OSS Distributions if HCR_EL2.E2H == '1' then 5984*33de042dSApple OSS Distributions ESR_EL2 = X[t]; 5985*33de042dSApple OSS Distributions else 5986*33de042dSApple OSS Distributions ESR_EL1 = X[t]; 5987*33de042dSApple OSS Distributionselsif PSTATE.EL == EL3 then 5988*33de042dSApple OSS Distributions ESR_EL1 = X[t]; 5989*33de042dSApple OSS Distributions </pstext> 5990*33de042dSApple OSS Distributions </ps> 5991*33de042dSApple OSS Distributions </access_permission> 5992*33de042dSApple OSS Distributions </access_mechanism> 5993*33de042dSApple OSS Distributions <access_mechanism accessor="MRS ESR_EL12"> 5994*33de042dSApple OSS Distributions <encoding> 5995*33de042dSApple OSS Distributions 5996*33de042dSApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL12</access_instruction> 5997*33de042dSApple OSS Distributions 5998*33de042dSApple OSS Distributions <enc n="op0" v="0b11"/> 5999*33de042dSApple OSS Distributions 6000*33de042dSApple OSS Distributions <enc n="op1" v="0b101"/> 6001*33de042dSApple OSS Distributions 6002*33de042dSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6003*33de042dSApple OSS Distributions 6004*33de042dSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6005*33de042dSApple OSS Distributions 6006*33de042dSApple OSS Distributions <enc n="op2" v="0b000"/> 6007*33de042dSApple OSS Distributions </encoding> 6008*33de042dSApple OSS Distributions <access_permission> 6009*33de042dSApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6010*33de042dSApple OSS Distributions <pstext> 6011*33de042dSApple OSS Distributionsif PSTATE.EL == EL0 then 6012*33de042dSApple OSS Distributions UNDEFINED; 6013*33de042dSApple OSS Distributionselsif PSTATE.EL == EL1 then 6014*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6015*33de042dSApple OSS Distributions return NVMem[0x138]; 6016*33de042dSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6017*33de042dSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6018*33de042dSApple OSS Distributions else 6019*33de042dSApple OSS Distributions UNDEFINED; 6020*33de042dSApple OSS Distributionselsif PSTATE.EL == EL2 then 6021*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6022*33de042dSApple OSS Distributions return ESR_EL1; 6023*33de042dSApple OSS Distributions else 6024*33de042dSApple OSS Distributions UNDEFINED; 6025*33de042dSApple OSS Distributionselsif PSTATE.EL == EL3 then 6026*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6027*33de042dSApple OSS Distributions return ESR_EL1; 6028*33de042dSApple OSS Distributions else 6029*33de042dSApple OSS Distributions UNDEFINED; 6030*33de042dSApple OSS Distributions </pstext> 6031*33de042dSApple OSS Distributions </ps> 6032*33de042dSApple OSS Distributions </access_permission> 6033*33de042dSApple OSS Distributions </access_mechanism> 6034*33de042dSApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL12"> 6035*33de042dSApple OSS Distributions <encoding> 6036*33de042dSApple OSS Distributions 6037*33de042dSApple OSS Distributions <access_instruction>MSR ESR_EL12, <Xt></access_instruction> 6038*33de042dSApple OSS Distributions 6039*33de042dSApple OSS Distributions <enc n="op0" v="0b11"/> 6040*33de042dSApple OSS Distributions 6041*33de042dSApple OSS Distributions <enc n="op1" v="0b101"/> 6042*33de042dSApple OSS Distributions 6043*33de042dSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6044*33de042dSApple OSS Distributions 6045*33de042dSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6046*33de042dSApple OSS Distributions 6047*33de042dSApple OSS Distributions <enc n="op2" v="0b000"/> 6048*33de042dSApple OSS Distributions </encoding> 6049*33de042dSApple OSS Distributions <access_permission> 6050*33de042dSApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6051*33de042dSApple OSS Distributions <pstext> 6052*33de042dSApple OSS Distributionsif PSTATE.EL == EL0 then 6053*33de042dSApple OSS Distributions UNDEFINED; 6054*33de042dSApple OSS Distributionselsif PSTATE.EL == EL1 then 6055*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6056*33de042dSApple OSS Distributions NVMem[0x138] = X[t]; 6057*33de042dSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6058*33de042dSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6059*33de042dSApple OSS Distributions else 6060*33de042dSApple OSS Distributions UNDEFINED; 6061*33de042dSApple OSS Distributionselsif PSTATE.EL == EL2 then 6062*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6063*33de042dSApple OSS Distributions ESR_EL1 = X[t]; 6064*33de042dSApple OSS Distributions else 6065*33de042dSApple OSS Distributions UNDEFINED; 6066*33de042dSApple OSS Distributionselsif PSTATE.EL == EL3 then 6067*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6068*33de042dSApple OSS Distributions ESR_EL1 = X[t]; 6069*33de042dSApple OSS Distributions else 6070*33de042dSApple OSS Distributions UNDEFINED; 6071*33de042dSApple OSS Distributions </pstext> 6072*33de042dSApple OSS Distributions </ps> 6073*33de042dSApple OSS Distributions </access_permission> 6074*33de042dSApple OSS Distributions </access_mechanism> 6075*33de042dSApple OSS Distributions <access_mechanism accessor="MRS ESR_EL2"> 6076*33de042dSApple OSS Distributions <encoding> 6077*33de042dSApple OSS Distributions 6078*33de042dSApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL2</access_instruction> 6079*33de042dSApple OSS Distributions 6080*33de042dSApple OSS Distributions <enc n="op0" v="0b11"/> 6081*33de042dSApple OSS Distributions 6082*33de042dSApple OSS Distributions <enc n="op1" v="0b100"/> 6083*33de042dSApple OSS Distributions 6084*33de042dSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6085*33de042dSApple OSS Distributions 6086*33de042dSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6087*33de042dSApple OSS Distributions 6088*33de042dSApple OSS Distributions <enc n="op2" v="0b000"/> 6089*33de042dSApple OSS Distributions </encoding> 6090*33de042dSApple OSS Distributions <access_permission> 6091*33de042dSApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6092*33de042dSApple OSS Distributions <pstext> 6093*33de042dSApple OSS Distributionsif PSTATE.EL == EL0 then 6094*33de042dSApple OSS Distributions UNDEFINED; 6095*33de042dSApple OSS Distributionselsif PSTATE.EL == EL1 then 6096*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6097*33de042dSApple OSS Distributions return ESR_EL1; 6098*33de042dSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6099*33de042dSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6100*33de042dSApple OSS Distributions else 6101*33de042dSApple OSS Distributions UNDEFINED; 6102*33de042dSApple OSS Distributionselsif PSTATE.EL == EL2 then 6103*33de042dSApple OSS Distributions return ESR_EL2; 6104*33de042dSApple OSS Distributionselsif PSTATE.EL == EL3 then 6105*33de042dSApple OSS Distributions return ESR_EL2; 6106*33de042dSApple OSS Distributions </pstext> 6107*33de042dSApple OSS Distributions </ps> 6108*33de042dSApple OSS Distributions </access_permission> 6109*33de042dSApple OSS Distributions </access_mechanism> 6110*33de042dSApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL2"> 6111*33de042dSApple OSS Distributions <encoding> 6112*33de042dSApple OSS Distributions 6113*33de042dSApple OSS Distributions <access_instruction>MSR ESR_EL2, <Xt></access_instruction> 6114*33de042dSApple OSS Distributions 6115*33de042dSApple OSS Distributions <enc n="op0" v="0b11"/> 6116*33de042dSApple OSS Distributions 6117*33de042dSApple OSS Distributions <enc n="op1" v="0b100"/> 6118*33de042dSApple OSS Distributions 6119*33de042dSApple OSS Distributions <enc n="CRn" v="0b0101"/> 6120*33de042dSApple OSS Distributions 6121*33de042dSApple OSS Distributions <enc n="CRm" v="0b0010"/> 6122*33de042dSApple OSS Distributions 6123*33de042dSApple OSS Distributions <enc n="op2" v="0b000"/> 6124*33de042dSApple OSS Distributions </encoding> 6125*33de042dSApple OSS Distributions <access_permission> 6126*33de042dSApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6127*33de042dSApple OSS Distributions <pstext> 6128*33de042dSApple OSS Distributionsif PSTATE.EL == EL0 then 6129*33de042dSApple OSS Distributions UNDEFINED; 6130*33de042dSApple OSS Distributionselsif PSTATE.EL == EL1 then 6131*33de042dSApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6132*33de042dSApple OSS Distributions ESR_EL1 = X[t]; 6133*33de042dSApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6134*33de042dSApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6135*33de042dSApple OSS Distributions else 6136*33de042dSApple OSS Distributions UNDEFINED; 6137*33de042dSApple OSS Distributionselsif PSTATE.EL == EL2 then 6138*33de042dSApple OSS Distributions ESR_EL2 = X[t]; 6139*33de042dSApple OSS Distributionselsif PSTATE.EL == EL3 then 6140*33de042dSApple OSS Distributions ESR_EL2 = X[t]; 6141*33de042dSApple OSS Distributions </pstext> 6142*33de042dSApple OSS Distributions </ps> 6143*33de042dSApple OSS Distributions </access_permission> 6144*33de042dSApple OSS Distributions </access_mechanism> 6145*33de042dSApple OSS Distributions</access_mechanisms> 6146*33de042dSApple OSS Distributions 6147*33de042dSApple OSS Distributions <arch_variants> 6148*33de042dSApple OSS Distributions </arch_variants> 6149*33de042dSApple OSS Distributions </register> 6150*33de042dSApple OSS Distributions</registers> 6151*33de042dSApple OSS Distributions 6152*33de042dSApple OSS Distributions <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp> 6153*33de042dSApple OSS Distributions</register_page>