xref: /xnu-11215.1.10/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 8d741a5de7ff4191bf97d57b9f54c2f6d4a15585)
1*8d741a5dSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*8d741a5dSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*8d741a5dSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*8d741a5dSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*8d741a5dSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*8d741a5dSApple OSS Distributions
7*8d741a5dSApple OSS Distributions
8*8d741a5dSApple OSS Distributions
9*8d741a5dSApple OSS Distributions
10*8d741a5dSApple OSS Distributions
11*8d741a5dSApple OSS Distributions
12*8d741a5dSApple OSS Distributions<register_page>
13*8d741a5dSApple OSS Distributions  <registers>
14*8d741a5dSApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*8d741a5dSApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*8d741a5dSApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*8d741a5dSApple OSS Distributions
18*8d741a5dSApple OSS Distributions
19*8d741a5dSApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*8d741a5dSApple OSS Distributions      <reg_mappings>
21*8d741a5dSApple OSS Distributions          <reg_mapping>
22*8d741a5dSApple OSS Distributions
23*8d741a5dSApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*8d741a5dSApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*8d741a5dSApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*8d741a5dSApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*8d741a5dSApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*8d741a5dSApple OSS Distributions
29*8d741a5dSApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*8d741a5dSApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*8d741a5dSApple OSS Distributions
32*8d741a5dSApple OSS Distributions          </reg_mapping>
33*8d741a5dSApple OSS Distributions      </reg_mappings>
34*8d741a5dSApple OSS Distributions      <reg_purpose>
35*8d741a5dSApple OSS Distributions
36*8d741a5dSApple OSS Distributions
37*8d741a5dSApple OSS Distributions      <purpose_text>
38*8d741a5dSApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*8d741a5dSApple OSS Distributions      </purpose_text>
40*8d741a5dSApple OSS Distributions
41*8d741a5dSApple OSS Distributions      </reg_purpose>
42*8d741a5dSApple OSS Distributions      <reg_groups>
43*8d741a5dSApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*8d741a5dSApple OSS Distributions      </reg_groups>
45*8d741a5dSApple OSS Distributions      <reg_usage_constraints>
46*8d741a5dSApple OSS Distributions
47*8d741a5dSApple OSS Distributions
48*8d741a5dSApple OSS Distributions      </reg_usage_constraints>
49*8d741a5dSApple OSS Distributions      <reg_configuration>
50*8d741a5dSApple OSS Distributions
51*8d741a5dSApple OSS Distributions
52*8d741a5dSApple OSS Distributions      </reg_configuration>
53*8d741a5dSApple OSS Distributions      <reg_attributes>
54*8d741a5dSApple OSS Distributions          <attributes_text>
55*8d741a5dSApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*8d741a5dSApple OSS Distributions          </attributes_text>
57*8d741a5dSApple OSS Distributions      </reg_attributes>
58*8d741a5dSApple OSS Distributions      <reg_fieldsets>
59*8d741a5dSApple OSS Distributions
60*8d741a5dSApple OSS Distributions
61*8d741a5dSApple OSS Distributions
62*8d741a5dSApple OSS Distributions
63*8d741a5dSApple OSS Distributions
64*8d741a5dSApple OSS Distributions
65*8d741a5dSApple OSS Distributions
66*8d741a5dSApple OSS Distributions
67*8d741a5dSApple OSS Distributions
68*8d741a5dSApple OSS Distributions
69*8d741a5dSApple OSS Distributions
70*8d741a5dSApple OSS Distributions
71*8d741a5dSApple OSS Distributions  <fields length="64">
72*8d741a5dSApple OSS Distributions    <text_before_fields>
73*8d741a5dSApple OSS Distributions
74*8d741a5dSApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*8d741a5dSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*8d741a5dSApple OSS Distributions
77*8d741a5dSApple OSS Distributions    </text_before_fields>
78*8d741a5dSApple OSS Distributions
79*8d741a5dSApple OSS Distributions        <field
80*8d741a5dSApple OSS Distributions           id="0_63_32"
81*8d741a5dSApple OSS Distributions           is_variable_length="False"
82*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
83*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
85*8d741a5dSApple OSS Distributions           is_constant_value="False"
86*8d741a5dSApple OSS Distributions           rwtype="RES0"
87*8d741a5dSApple OSS Distributions        >
88*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
89*8d741a5dSApple OSS Distributions        <field_msb>63</field_msb>
90*8d741a5dSApple OSS Distributions        <field_lsb>32</field_lsb>
91*8d741a5dSApple OSS Distributions        <field_description order="before">
92*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*8d741a5dSApple OSS Distributions        </field_description>
94*8d741a5dSApple OSS Distributions        <field_values>
95*8d741a5dSApple OSS Distributions        </field_values>
96*8d741a5dSApple OSS Distributions      </field>
97*8d741a5dSApple OSS Distributions        <field
98*8d741a5dSApple OSS Distributions           id="EC_31_26"
99*8d741a5dSApple OSS Distributions           is_variable_length="False"
100*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
101*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
103*8d741a5dSApple OSS Distributions           is_constant_value="False"
104*8d741a5dSApple OSS Distributions        >
105*8d741a5dSApple OSS Distributions          <field_name>EC</field_name>
106*8d741a5dSApple OSS Distributions        <field_msb>31</field_msb>
107*8d741a5dSApple OSS Distributions        <field_lsb>26</field_lsb>
108*8d741a5dSApple OSS Distributions        <field_description order="before">
109*8d741a5dSApple OSS Distributions
110*8d741a5dSApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*8d741a5dSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*8d741a5dSApple OSS Distributions<list type="unordered">
113*8d741a5dSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*8d741a5dSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*8d741a5dSApple OSS Distributions</listitem></list>
116*8d741a5dSApple OSS Distributions<para>Possible values of the EC field are:</para>
117*8d741a5dSApple OSS Distributions
118*8d741a5dSApple OSS Distributions        </field_description>
119*8d741a5dSApple OSS Distributions        <field_values>
120*8d741a5dSApple OSS Distributions
121*8d741a5dSApple OSS Distributions
122*8d741a5dSApple OSS Distributions                <field_value_instance>
123*8d741a5dSApple OSS Distributions          <field_value>0b000000</field_value>
124*8d741a5dSApple OSS Distributions        <field_value_description>
125*8d741a5dSApple OSS Distributions  <para>Unknown reason.</para>
126*8d741a5dSApple OSS Distributions</field_value_description>
127*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*8d741a5dSApple OSS Distributions    </field_value_instance>
129*8d741a5dSApple OSS Distributions                <field_value_instance>
130*8d741a5dSApple OSS Distributions          <field_value>0b000001</field_value>
131*8d741a5dSApple OSS Distributions        <field_value_description>
132*8d741a5dSApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*8d741a5dSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*8d741a5dSApple OSS Distributions</field_value_description>
135*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*8d741a5dSApple OSS Distributions    </field_value_instance>
137*8d741a5dSApple OSS Distributions                <field_value_instance>
138*8d741a5dSApple OSS Distributions          <field_value>0b000011</field_value>
139*8d741a5dSApple OSS Distributions        <field_value_description>
140*8d741a5dSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*8d741a5dSApple OSS Distributions</field_value_description>
142*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*8d741a5dSApple OSS Distributions    </field_value_instance>
144*8d741a5dSApple OSS Distributions                <field_value_instance>
145*8d741a5dSApple OSS Distributions          <field_value>0b000100</field_value>
146*8d741a5dSApple OSS Distributions        <field_value_description>
147*8d741a5dSApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*8d741a5dSApple OSS Distributions</field_value_description>
149*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*8d741a5dSApple OSS Distributions    </field_value_instance>
151*8d741a5dSApple OSS Distributions                <field_value_instance>
152*8d741a5dSApple OSS Distributions          <field_value>0b000101</field_value>
153*8d741a5dSApple OSS Distributions        <field_value_description>
154*8d741a5dSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*8d741a5dSApple OSS Distributions</field_value_description>
156*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*8d741a5dSApple OSS Distributions    </field_value_instance>
158*8d741a5dSApple OSS Distributions                <field_value_instance>
159*8d741a5dSApple OSS Distributions          <field_value>0b000110</field_value>
160*8d741a5dSApple OSS Distributions        <field_value_description>
161*8d741a5dSApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*8d741a5dSApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*8d741a5dSApple OSS Distributions<list type="unordered">
164*8d741a5dSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*8d741a5dSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*8d741a5dSApple OSS Distributions</listitem></list>
167*8d741a5dSApple OSS Distributions</field_value_description>
168*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*8d741a5dSApple OSS Distributions    </field_value_instance>
170*8d741a5dSApple OSS Distributions                <field_value_instance>
171*8d741a5dSApple OSS Distributions          <field_value>0b000111</field_value>
172*8d741a5dSApple OSS Distributions        <field_value_description>
173*8d741a5dSApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*8d741a5dSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*8d741a5dSApple OSS Distributions</field_value_description>
176*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*8d741a5dSApple OSS Distributions    </field_value_instance>
178*8d741a5dSApple OSS Distributions                <field_value_instance>
179*8d741a5dSApple OSS Distributions          <field_value>0b001100</field_value>
180*8d741a5dSApple OSS Distributions        <field_value_description>
181*8d741a5dSApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*8d741a5dSApple OSS Distributions</field_value_description>
183*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*8d741a5dSApple OSS Distributions    </field_value_instance>
185*8d741a5dSApple OSS Distributions                  <field_value_instance>
186*8d741a5dSApple OSS Distributions          <field_value>0b001101</field_value>
187*8d741a5dSApple OSS Distributions        <field_value_description>
188*8d741a5dSApple OSS Distributions  <para>Branch Target Exception.</para>
189*8d741a5dSApple OSS Distributions</field_value_description>
190*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*8d741a5dSApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*8d741a5dSApple OSS Distributions    </field_value_instance>
193*8d741a5dSApple OSS Distributions                <field_value_instance>
194*8d741a5dSApple OSS Distributions          <field_value>0b001110</field_value>
195*8d741a5dSApple OSS Distributions        <field_value_description>
196*8d741a5dSApple OSS Distributions  <para>Illegal Execution state.</para>
197*8d741a5dSApple OSS Distributions</field_value_description>
198*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*8d741a5dSApple OSS Distributions    </field_value_instance>
200*8d741a5dSApple OSS Distributions                <field_value_instance>
201*8d741a5dSApple OSS Distributions          <field_value>0b010001</field_value>
202*8d741a5dSApple OSS Distributions        <field_value_description>
203*8d741a5dSApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*8d741a5dSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*8d741a5dSApple OSS Distributions</field_value_description>
206*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*8d741a5dSApple OSS Distributions    </field_value_instance>
208*8d741a5dSApple OSS Distributions                <field_value_instance>
209*8d741a5dSApple OSS Distributions          <field_value>0b010101</field_value>
210*8d741a5dSApple OSS Distributions        <field_value_description>
211*8d741a5dSApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*8d741a5dSApple OSS Distributions</field_value_description>
213*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*8d741a5dSApple OSS Distributions    </field_value_instance>
215*8d741a5dSApple OSS Distributions                <field_value_instance>
216*8d741a5dSApple OSS Distributions          <field_value>0b011000</field_value>
217*8d741a5dSApple OSS Distributions        <field_value_description>
218*8d741a5dSApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*8d741a5dSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*8d741a5dSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*8d741a5dSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*8d741a5dSApple OSS Distributions</field_value_description>
223*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*8d741a5dSApple OSS Distributions    </field_value_instance>
225*8d741a5dSApple OSS Distributions                <field_value_instance>
226*8d741a5dSApple OSS Distributions          <field_value>0b011001</field_value>
227*8d741a5dSApple OSS Distributions        <field_value_description>
228*8d741a5dSApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*8d741a5dSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*8d741a5dSApple OSS Distributions</field_value_description>
231*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*8d741a5dSApple OSS Distributions    </field_value_instance>
233*8d741a5dSApple OSS Distributions                <field_value_instance>
234*8d741a5dSApple OSS Distributions          <field_value>0b100000</field_value>
235*8d741a5dSApple OSS Distributions        <field_value_description>
236*8d741a5dSApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*8d741a5dSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*8d741a5dSApple OSS Distributions</field_value_description>
239*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*8d741a5dSApple OSS Distributions    </field_value_instance>
241*8d741a5dSApple OSS Distributions                <field_value_instance>
242*8d741a5dSApple OSS Distributions          <field_value>0b100001</field_value>
243*8d741a5dSApple OSS Distributions        <field_value_description>
244*8d741a5dSApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*8d741a5dSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*8d741a5dSApple OSS Distributions</field_value_description>
247*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*8d741a5dSApple OSS Distributions    </field_value_instance>
249*8d741a5dSApple OSS Distributions                <field_value_instance>
250*8d741a5dSApple OSS Distributions          <field_value>0b100010</field_value>
251*8d741a5dSApple OSS Distributions        <field_value_description>
252*8d741a5dSApple OSS Distributions  <para>PC alignment fault exception.</para>
253*8d741a5dSApple OSS Distributions</field_value_description>
254*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*8d741a5dSApple OSS Distributions    </field_value_instance>
256*8d741a5dSApple OSS Distributions                <field_value_instance>
257*8d741a5dSApple OSS Distributions          <field_value>0b100100</field_value>
258*8d741a5dSApple OSS Distributions        <field_value_description>
259*8d741a5dSApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*8d741a5dSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*8d741a5dSApple OSS Distributions</field_value_description>
262*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*8d741a5dSApple OSS Distributions    </field_value_instance>
264*8d741a5dSApple OSS Distributions                <field_value_instance>
265*8d741a5dSApple OSS Distributions          <field_value>0b100101</field_value>
266*8d741a5dSApple OSS Distributions        <field_value_description>
267*8d741a5dSApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*8d741a5dSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*8d741a5dSApple OSS Distributions</field_value_description>
270*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*8d741a5dSApple OSS Distributions    </field_value_instance>
272*8d741a5dSApple OSS Distributions                <field_value_instance>
273*8d741a5dSApple OSS Distributions          <field_value>0b100110</field_value>
274*8d741a5dSApple OSS Distributions        <field_value_description>
275*8d741a5dSApple OSS Distributions  <para>SP alignment fault exception.</para>
276*8d741a5dSApple OSS Distributions</field_value_description>
277*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*8d741a5dSApple OSS Distributions    </field_value_instance>
279*8d741a5dSApple OSS Distributions                <field_value_instance>
280*8d741a5dSApple OSS Distributions          <field_value>0b101000</field_value>
281*8d741a5dSApple OSS Distributions        <field_value_description>
282*8d741a5dSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*8d741a5dSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*8d741a5dSApple OSS Distributions</field_value_description>
285*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*8d741a5dSApple OSS Distributions    </field_value_instance>
287*8d741a5dSApple OSS Distributions                <field_value_instance>
288*8d741a5dSApple OSS Distributions          <field_value>0b101100</field_value>
289*8d741a5dSApple OSS Distributions        <field_value_description>
290*8d741a5dSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*8d741a5dSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*8d741a5dSApple OSS Distributions</field_value_description>
293*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*8d741a5dSApple OSS Distributions    </field_value_instance>
295*8d741a5dSApple OSS Distributions                <field_value_instance>
296*8d741a5dSApple OSS Distributions          <field_value>0b101111</field_value>
297*8d741a5dSApple OSS Distributions        <field_value_description>
298*8d741a5dSApple OSS Distributions  <para>SError interrupt.</para>
299*8d741a5dSApple OSS Distributions</field_value_description>
300*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*8d741a5dSApple OSS Distributions    </field_value_instance>
302*8d741a5dSApple OSS Distributions                <field_value_instance>
303*8d741a5dSApple OSS Distributions          <field_value>0b110000</field_value>
304*8d741a5dSApple OSS Distributions        <field_value_description>
305*8d741a5dSApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*8d741a5dSApple OSS Distributions</field_value_description>
307*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*8d741a5dSApple OSS Distributions    </field_value_instance>
309*8d741a5dSApple OSS Distributions                <field_value_instance>
310*8d741a5dSApple OSS Distributions          <field_value>0b110001</field_value>
311*8d741a5dSApple OSS Distributions        <field_value_description>
312*8d741a5dSApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*8d741a5dSApple OSS Distributions</field_value_description>
314*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*8d741a5dSApple OSS Distributions    </field_value_instance>
316*8d741a5dSApple OSS Distributions                <field_value_instance>
317*8d741a5dSApple OSS Distributions          <field_value>0b110010</field_value>
318*8d741a5dSApple OSS Distributions        <field_value_description>
319*8d741a5dSApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*8d741a5dSApple OSS Distributions</field_value_description>
321*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*8d741a5dSApple OSS Distributions    </field_value_instance>
323*8d741a5dSApple OSS Distributions                <field_value_instance>
324*8d741a5dSApple OSS Distributions          <field_value>0b110011</field_value>
325*8d741a5dSApple OSS Distributions        <field_value_description>
326*8d741a5dSApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*8d741a5dSApple OSS Distributions</field_value_description>
328*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*8d741a5dSApple OSS Distributions    </field_value_instance>
330*8d741a5dSApple OSS Distributions                <field_value_instance>
331*8d741a5dSApple OSS Distributions          <field_value>0b110100</field_value>
332*8d741a5dSApple OSS Distributions        <field_value_description>
333*8d741a5dSApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*8d741a5dSApple OSS Distributions</field_value_description>
335*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*8d741a5dSApple OSS Distributions    </field_value_instance>
337*8d741a5dSApple OSS Distributions                <field_value_instance>
338*8d741a5dSApple OSS Distributions          <field_value>0b110101</field_value>
339*8d741a5dSApple OSS Distributions        <field_value_description>
340*8d741a5dSApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*8d741a5dSApple OSS Distributions</field_value_description>
342*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*8d741a5dSApple OSS Distributions    </field_value_instance>
344*8d741a5dSApple OSS Distributions                <field_value_instance>
345*8d741a5dSApple OSS Distributions          <field_value>0b111000</field_value>
346*8d741a5dSApple OSS Distributions        <field_value_description>
347*8d741a5dSApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*8d741a5dSApple OSS Distributions</field_value_description>
349*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*8d741a5dSApple OSS Distributions    </field_value_instance>
351*8d741a5dSApple OSS Distributions                <field_value_instance>
352*8d741a5dSApple OSS Distributions          <field_value>0b111100</field_value>
353*8d741a5dSApple OSS Distributions        <field_value_description>
354*8d741a5dSApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*8d741a5dSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*8d741a5dSApple OSS Distributions</field_value_description>
357*8d741a5dSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*8d741a5dSApple OSS Distributions    </field_value_instance>
359*8d741a5dSApple OSS Distributions        </field_values>
360*8d741a5dSApple OSS Distributions            <field_description order="after">
361*8d741a5dSApple OSS Distributions
362*8d741a5dSApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*8d741a5dSApple OSS Distributions<list type="unordered">
364*8d741a5dSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*8d741a5dSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*8d741a5dSApple OSS Distributions</listitem></list>
367*8d741a5dSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*8d741a5dSApple OSS Distributions
369*8d741a5dSApple OSS Distributions            </field_description>
370*8d741a5dSApple OSS Distributions          <field_resets>
371*8d741a5dSApple OSS Distributions
372*8d741a5dSApple OSS Distributions    <field_reset>
373*8d741a5dSApple OSS Distributions
374*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*8d741a5dSApple OSS Distributions
376*8d741a5dSApple OSS Distributions    </field_reset>
377*8d741a5dSApple OSS Distributions</field_resets>
378*8d741a5dSApple OSS Distributions      </field>
379*8d741a5dSApple OSS Distributions        <field
380*8d741a5dSApple OSS Distributions           id="IL_25_25"
381*8d741a5dSApple OSS Distributions           is_variable_length="False"
382*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
383*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
385*8d741a5dSApple OSS Distributions           is_constant_value="False"
386*8d741a5dSApple OSS Distributions        >
387*8d741a5dSApple OSS Distributions          <field_name>IL</field_name>
388*8d741a5dSApple OSS Distributions        <field_msb>25</field_msb>
389*8d741a5dSApple OSS Distributions        <field_lsb>25</field_lsb>
390*8d741a5dSApple OSS Distributions        <field_description order="before">
391*8d741a5dSApple OSS Distributions
392*8d741a5dSApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*8d741a5dSApple OSS Distributions
394*8d741a5dSApple OSS Distributions        </field_description>
395*8d741a5dSApple OSS Distributions        <field_values>
396*8d741a5dSApple OSS Distributions
397*8d741a5dSApple OSS Distributions
398*8d741a5dSApple OSS Distributions                <field_value_instance>
399*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
400*8d741a5dSApple OSS Distributions        <field_value_description>
401*8d741a5dSApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*8d741a5dSApple OSS Distributions</field_value_description>
403*8d741a5dSApple OSS Distributions    </field_value_instance>
404*8d741a5dSApple OSS Distributions                <field_value_instance>
405*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
406*8d741a5dSApple OSS Distributions        <field_value_description>
407*8d741a5dSApple OSS Distributions  <list type="unordered">
408*8d741a5dSApple OSS Distributions<listitem><content>
409*8d741a5dSApple OSS Distributions<para>An SError interrupt.</para>
410*8d741a5dSApple OSS Distributions</content>
411*8d741a5dSApple OSS Distributions</listitem><listitem><content>
412*8d741a5dSApple OSS Distributions<para>An Instruction Abort exception.</para>
413*8d741a5dSApple OSS Distributions</content>
414*8d741a5dSApple OSS Distributions</listitem><listitem><content>
415*8d741a5dSApple OSS Distributions<para>A PC alignment fault exception.</para>
416*8d741a5dSApple OSS Distributions</content>
417*8d741a5dSApple OSS Distributions</listitem><listitem><content>
418*8d741a5dSApple OSS Distributions<para>An SP alignment fault exception.</para>
419*8d741a5dSApple OSS Distributions</content>
420*8d741a5dSApple OSS Distributions</listitem><listitem><content>
421*8d741a5dSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*8d741a5dSApple OSS Distributions</content>
423*8d741a5dSApple OSS Distributions</listitem><listitem><content>
424*8d741a5dSApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*8d741a5dSApple OSS Distributions</content>
426*8d741a5dSApple OSS Distributions</listitem><listitem><content>
427*8d741a5dSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*8d741a5dSApple OSS Distributions<list type="unordered">
429*8d741a5dSApple OSS Distributions<listitem><content>
430*8d741a5dSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*8d741a5dSApple OSS Distributions</content>
432*8d741a5dSApple OSS Distributions</listitem><listitem><content>
433*8d741a5dSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*8d741a5dSApple OSS Distributions</content>
435*8d741a5dSApple OSS Distributions</listitem></list>
436*8d741a5dSApple OSS Distributions</content>
437*8d741a5dSApple OSS Distributions</listitem><listitem><content>
438*8d741a5dSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*8d741a5dSApple OSS Distributions</content>
440*8d741a5dSApple OSS Distributions</listitem></list>
441*8d741a5dSApple OSS Distributions</field_value_description>
442*8d741a5dSApple OSS Distributions    </field_value_instance>
443*8d741a5dSApple OSS Distributions        </field_values>
444*8d741a5dSApple OSS Distributions          <field_resets>
445*8d741a5dSApple OSS Distributions
446*8d741a5dSApple OSS Distributions    <field_reset>
447*8d741a5dSApple OSS Distributions
448*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*8d741a5dSApple OSS Distributions
450*8d741a5dSApple OSS Distributions    </field_reset>
451*8d741a5dSApple OSS Distributions</field_resets>
452*8d741a5dSApple OSS Distributions      </field>
453*8d741a5dSApple OSS Distributions        <field
454*8d741a5dSApple OSS Distributions           id="ISS_24_0"
455*8d741a5dSApple OSS Distributions           is_variable_length="False"
456*8d741a5dSApple OSS Distributions           has_partial_fieldset="True"
457*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
459*8d741a5dSApple OSS Distributions           is_constant_value="False"
460*8d741a5dSApple OSS Distributions        >
461*8d741a5dSApple OSS Distributions          <field_name>ISS</field_name>
462*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
463*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
464*8d741a5dSApple OSS Distributions        <field_description order="before">
465*8d741a5dSApple OSS Distributions
466*8d741a5dSApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*8d741a5dSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*8d741a5dSApple OSS Distributions<list type="unordered">
469*8d741a5dSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*8d741a5dSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*8d741a5dSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*8d741a5dSApple OSS Distributions</listitem></list>
474*8d741a5dSApple OSS Distributions</content>
475*8d741a5dSApple OSS Distributions</listitem></list>
476*8d741a5dSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*8d741a5dSApple OSS Distributions
478*8d741a5dSApple OSS Distributions        </field_description>
479*8d741a5dSApple OSS Distributions        <field_values>
480*8d741a5dSApple OSS Distributions
481*8d741a5dSApple OSS Distributions               <field_value_name>I</field_value_name>
482*8d741a5dSApple OSS Distributions        </field_values>
483*8d741a5dSApple OSS Distributions          <field_resets>
484*8d741a5dSApple OSS Distributions
485*8d741a5dSApple OSS Distributions</field_resets>
486*8d741a5dSApple OSS Distributions            <partial_fieldset>
487*8d741a5dSApple OSS Distributions              <fields length="25">
488*8d741a5dSApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*8d741a5dSApple OSS Distributions    <text_before_fields>
490*8d741a5dSApple OSS Distributions
491*8d741a5dSApple OSS Distributions
492*8d741a5dSApple OSS Distributions
493*8d741a5dSApple OSS Distributions    </text_before_fields>
494*8d741a5dSApple OSS Distributions
495*8d741a5dSApple OSS Distributions        <field
496*8d741a5dSApple OSS Distributions           id="0_24_0"
497*8d741a5dSApple OSS Distributions           is_variable_length="False"
498*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
499*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
501*8d741a5dSApple OSS Distributions           is_constant_value="False"
502*8d741a5dSApple OSS Distributions           rwtype="RES0"
503*8d741a5dSApple OSS Distributions        >
504*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
505*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
506*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
507*8d741a5dSApple OSS Distributions        <field_description order="before">
508*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*8d741a5dSApple OSS Distributions        </field_description>
510*8d741a5dSApple OSS Distributions        <field_values>
511*8d741a5dSApple OSS Distributions        </field_values>
512*8d741a5dSApple OSS Distributions      </field>
513*8d741a5dSApple OSS Distributions    <text_after_fields>
514*8d741a5dSApple OSS Distributions
515*8d741a5dSApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*8d741a5dSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*8d741a5dSApple OSS Distributions<list type="unordered">
518*8d741a5dSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*8d741a5dSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*8d741a5dSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*8d741a5dSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*8d741a5dSApple OSS Distributions</listitem></list>
523*8d741a5dSApple OSS Distributions</content>
524*8d741a5dSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*8d741a5dSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*8d741a5dSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*8d741a5dSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*8d741a5dSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*8d741a5dSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*8d741a5dSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*8d741a5dSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*8d741a5dSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*8d741a5dSApple OSS Distributions</listitem></list>
534*8d741a5dSApple OSS Distributions</content>
535*8d741a5dSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*8d741a5dSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*8d741a5dSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*8d741a5dSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*8d741a5dSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*8d741a5dSApple OSS Distributions</listitem></list>
541*8d741a5dSApple OSS Distributions</content>
542*8d741a5dSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*8d741a5dSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*8d741a5dSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*8d741a5dSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*8d741a5dSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*8d741a5dSApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*8d741a5dSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*8d741a5dSApple OSS Distributions</listitem></list>
550*8d741a5dSApple OSS Distributions</content>
551*8d741a5dSApple OSS Distributions</listitem></list>
552*8d741a5dSApple OSS Distributions
553*8d741a5dSApple OSS Distributions    </text_after_fields>
554*8d741a5dSApple OSS Distributions  </fields>
555*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
556*8d741a5dSApple OSS Distributions
557*8d741a5dSApple OSS Distributions
558*8d741a5dSApple OSS Distributions
559*8d741a5dSApple OSS Distributions
560*8d741a5dSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*8d741a5dSApple OSS Distributions    </reg_fieldset>
562*8d741a5dSApple OSS Distributions            </partial_fieldset>
563*8d741a5dSApple OSS Distributions            <partial_fieldset>
564*8d741a5dSApple OSS Distributions              <fields length="25">
565*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*8d741a5dSApple OSS Distributions    <text_before_fields>
567*8d741a5dSApple OSS Distributions
568*8d741a5dSApple OSS Distributions
569*8d741a5dSApple OSS Distributions
570*8d741a5dSApple OSS Distributions    </text_before_fields>
571*8d741a5dSApple OSS Distributions
572*8d741a5dSApple OSS Distributions        <field
573*8d741a5dSApple OSS Distributions           id="CV_24_24"
574*8d741a5dSApple OSS Distributions           is_variable_length="False"
575*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
576*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
578*8d741a5dSApple OSS Distributions           is_constant_value="False"
579*8d741a5dSApple OSS Distributions        >
580*8d741a5dSApple OSS Distributions          <field_name>CV</field_name>
581*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
582*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
583*8d741a5dSApple OSS Distributions        <field_description order="before">
584*8d741a5dSApple OSS Distributions
585*8d741a5dSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*8d741a5dSApple OSS Distributions
587*8d741a5dSApple OSS Distributions        </field_description>
588*8d741a5dSApple OSS Distributions        <field_values>
589*8d741a5dSApple OSS Distributions
590*8d741a5dSApple OSS Distributions
591*8d741a5dSApple OSS Distributions                <field_value_instance>
592*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
593*8d741a5dSApple OSS Distributions        <field_value_description>
594*8d741a5dSApple OSS Distributions  <para>The COND field is not valid.</para>
595*8d741a5dSApple OSS Distributions</field_value_description>
596*8d741a5dSApple OSS Distributions    </field_value_instance>
597*8d741a5dSApple OSS Distributions                <field_value_instance>
598*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
599*8d741a5dSApple OSS Distributions        <field_value_description>
600*8d741a5dSApple OSS Distributions  <para>The COND field is valid.</para>
601*8d741a5dSApple OSS Distributions</field_value_description>
602*8d741a5dSApple OSS Distributions    </field_value_instance>
603*8d741a5dSApple OSS Distributions        </field_values>
604*8d741a5dSApple OSS Distributions            <field_description order="after">
605*8d741a5dSApple OSS Distributions
606*8d741a5dSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*8d741a5dSApple OSS Distributions<list type="unordered">
609*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*8d741a5dSApple OSS Distributions</listitem></list>
612*8d741a5dSApple OSS Distributions
613*8d741a5dSApple OSS Distributions            </field_description>
614*8d741a5dSApple OSS Distributions          <field_resets>
615*8d741a5dSApple OSS Distributions
616*8d741a5dSApple OSS Distributions    <field_reset>
617*8d741a5dSApple OSS Distributions
618*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*8d741a5dSApple OSS Distributions
620*8d741a5dSApple OSS Distributions    </field_reset>
621*8d741a5dSApple OSS Distributions</field_resets>
622*8d741a5dSApple OSS Distributions      </field>
623*8d741a5dSApple OSS Distributions        <field
624*8d741a5dSApple OSS Distributions           id="COND_23_20"
625*8d741a5dSApple OSS Distributions           is_variable_length="False"
626*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
627*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
629*8d741a5dSApple OSS Distributions           is_constant_value="False"
630*8d741a5dSApple OSS Distributions        >
631*8d741a5dSApple OSS Distributions          <field_name>COND</field_name>
632*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
633*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
634*8d741a5dSApple OSS Distributions        <field_description order="before">
635*8d741a5dSApple OSS Distributions
636*8d741a5dSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*8d741a5dSApple OSS Distributions<list type="unordered">
640*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*8d741a5dSApple OSS Distributions</listitem></list>
644*8d741a5dSApple OSS Distributions</content>
645*8d741a5dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*8d741a5dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*8d741a5dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*8d741a5dSApple OSS Distributions</listitem></list>
649*8d741a5dSApple OSS Distributions</content>
650*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*8d741a5dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*8d741a5dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*8d741a5dSApple OSS Distributions</listitem></list>
654*8d741a5dSApple OSS Distributions</content>
655*8d741a5dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*8d741a5dSApple OSS Distributions</listitem></list>
657*8d741a5dSApple OSS Distributions
658*8d741a5dSApple OSS Distributions        </field_description>
659*8d741a5dSApple OSS Distributions        <field_values>
660*8d741a5dSApple OSS Distributions
661*8d741a5dSApple OSS Distributions
662*8d741a5dSApple OSS Distributions        </field_values>
663*8d741a5dSApple OSS Distributions          <field_resets>
664*8d741a5dSApple OSS Distributions
665*8d741a5dSApple OSS Distributions    <field_reset>
666*8d741a5dSApple OSS Distributions
667*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*8d741a5dSApple OSS Distributions
669*8d741a5dSApple OSS Distributions    </field_reset>
670*8d741a5dSApple OSS Distributions</field_resets>
671*8d741a5dSApple OSS Distributions      </field>
672*8d741a5dSApple OSS Distributions        <field
673*8d741a5dSApple OSS Distributions           id="0_19_1"
674*8d741a5dSApple OSS Distributions           is_variable_length="False"
675*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
676*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
678*8d741a5dSApple OSS Distributions           is_constant_value="False"
679*8d741a5dSApple OSS Distributions           rwtype="RES0"
680*8d741a5dSApple OSS Distributions        >
681*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
682*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
683*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
684*8d741a5dSApple OSS Distributions        <field_description order="before">
685*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*8d741a5dSApple OSS Distributions        </field_description>
687*8d741a5dSApple OSS Distributions        <field_values>
688*8d741a5dSApple OSS Distributions        </field_values>
689*8d741a5dSApple OSS Distributions      </field>
690*8d741a5dSApple OSS Distributions        <field
691*8d741a5dSApple OSS Distributions           id="TI_0_0"
692*8d741a5dSApple OSS Distributions           is_variable_length="False"
693*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
694*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
696*8d741a5dSApple OSS Distributions           is_constant_value="False"
697*8d741a5dSApple OSS Distributions        >
698*8d741a5dSApple OSS Distributions          <field_name>TI</field_name>
699*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
700*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
701*8d741a5dSApple OSS Distributions        <field_description order="before">
702*8d741a5dSApple OSS Distributions
703*8d741a5dSApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*8d741a5dSApple OSS Distributions
705*8d741a5dSApple OSS Distributions        </field_description>
706*8d741a5dSApple OSS Distributions        <field_values>
707*8d741a5dSApple OSS Distributions
708*8d741a5dSApple OSS Distributions
709*8d741a5dSApple OSS Distributions                <field_value_instance>
710*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
711*8d741a5dSApple OSS Distributions        <field_value_description>
712*8d741a5dSApple OSS Distributions  <para>WFI trapped.</para>
713*8d741a5dSApple OSS Distributions</field_value_description>
714*8d741a5dSApple OSS Distributions    </field_value_instance>
715*8d741a5dSApple OSS Distributions                <field_value_instance>
716*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
717*8d741a5dSApple OSS Distributions        <field_value_description>
718*8d741a5dSApple OSS Distributions  <para>WFE trapped.</para>
719*8d741a5dSApple OSS Distributions</field_value_description>
720*8d741a5dSApple OSS Distributions    </field_value_instance>
721*8d741a5dSApple OSS Distributions        </field_values>
722*8d741a5dSApple OSS Distributions          <field_resets>
723*8d741a5dSApple OSS Distributions
724*8d741a5dSApple OSS Distributions    <field_reset>
725*8d741a5dSApple OSS Distributions
726*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*8d741a5dSApple OSS Distributions
728*8d741a5dSApple OSS Distributions    </field_reset>
729*8d741a5dSApple OSS Distributions</field_resets>
730*8d741a5dSApple OSS Distributions      </field>
731*8d741a5dSApple OSS Distributions    <text_after_fields>
732*8d741a5dSApple OSS Distributions
733*8d741a5dSApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*8d741a5dSApple OSS Distributions<list type="unordered">
735*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*8d741a5dSApple OSS Distributions</listitem></list>
739*8d741a5dSApple OSS Distributions
740*8d741a5dSApple OSS Distributions    </text_after_fields>
741*8d741a5dSApple OSS Distributions  </fields>
742*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
743*8d741a5dSApple OSS Distributions
744*8d741a5dSApple OSS Distributions
745*8d741a5dSApple OSS Distributions
746*8d741a5dSApple OSS Distributions
747*8d741a5dSApple OSS Distributions
748*8d741a5dSApple OSS Distributions
749*8d741a5dSApple OSS Distributions
750*8d741a5dSApple OSS Distributions
751*8d741a5dSApple OSS Distributions
752*8d741a5dSApple OSS Distributions
753*8d741a5dSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*8d741a5dSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*8d741a5dSApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*8d741a5dSApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*8d741a5dSApple OSS Distributions    </reg_fieldset>
758*8d741a5dSApple OSS Distributions            </partial_fieldset>
759*8d741a5dSApple OSS Distributions            <partial_fieldset>
760*8d741a5dSApple OSS Distributions              <fields length="25">
761*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*8d741a5dSApple OSS Distributions    <text_before_fields>
763*8d741a5dSApple OSS Distributions
764*8d741a5dSApple OSS Distributions
765*8d741a5dSApple OSS Distributions
766*8d741a5dSApple OSS Distributions    </text_before_fields>
767*8d741a5dSApple OSS Distributions
768*8d741a5dSApple OSS Distributions        <field
769*8d741a5dSApple OSS Distributions           id="CV_24_24"
770*8d741a5dSApple OSS Distributions           is_variable_length="False"
771*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
772*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
774*8d741a5dSApple OSS Distributions           is_constant_value="False"
775*8d741a5dSApple OSS Distributions        >
776*8d741a5dSApple OSS Distributions          <field_name>CV</field_name>
777*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
778*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
779*8d741a5dSApple OSS Distributions        <field_description order="before">
780*8d741a5dSApple OSS Distributions
781*8d741a5dSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*8d741a5dSApple OSS Distributions
783*8d741a5dSApple OSS Distributions        </field_description>
784*8d741a5dSApple OSS Distributions        <field_values>
785*8d741a5dSApple OSS Distributions
786*8d741a5dSApple OSS Distributions
787*8d741a5dSApple OSS Distributions                <field_value_instance>
788*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
789*8d741a5dSApple OSS Distributions        <field_value_description>
790*8d741a5dSApple OSS Distributions  <para>The COND field is not valid.</para>
791*8d741a5dSApple OSS Distributions</field_value_description>
792*8d741a5dSApple OSS Distributions    </field_value_instance>
793*8d741a5dSApple OSS Distributions                <field_value_instance>
794*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
795*8d741a5dSApple OSS Distributions        <field_value_description>
796*8d741a5dSApple OSS Distributions  <para>The COND field is valid.</para>
797*8d741a5dSApple OSS Distributions</field_value_description>
798*8d741a5dSApple OSS Distributions    </field_value_instance>
799*8d741a5dSApple OSS Distributions        </field_values>
800*8d741a5dSApple OSS Distributions            <field_description order="after">
801*8d741a5dSApple OSS Distributions
802*8d741a5dSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*8d741a5dSApple OSS Distributions<list type="unordered">
805*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*8d741a5dSApple OSS Distributions</listitem></list>
808*8d741a5dSApple OSS Distributions
809*8d741a5dSApple OSS Distributions            </field_description>
810*8d741a5dSApple OSS Distributions          <field_resets>
811*8d741a5dSApple OSS Distributions
812*8d741a5dSApple OSS Distributions    <field_reset>
813*8d741a5dSApple OSS Distributions
814*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*8d741a5dSApple OSS Distributions
816*8d741a5dSApple OSS Distributions    </field_reset>
817*8d741a5dSApple OSS Distributions</field_resets>
818*8d741a5dSApple OSS Distributions      </field>
819*8d741a5dSApple OSS Distributions        <field
820*8d741a5dSApple OSS Distributions           id="COND_23_20"
821*8d741a5dSApple OSS Distributions           is_variable_length="False"
822*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
823*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
825*8d741a5dSApple OSS Distributions           is_constant_value="False"
826*8d741a5dSApple OSS Distributions        >
827*8d741a5dSApple OSS Distributions          <field_name>COND</field_name>
828*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
829*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
830*8d741a5dSApple OSS Distributions        <field_description order="before">
831*8d741a5dSApple OSS Distributions
832*8d741a5dSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*8d741a5dSApple OSS Distributions<list type="unordered">
836*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*8d741a5dSApple OSS Distributions</listitem></list>
840*8d741a5dSApple OSS Distributions</content>
841*8d741a5dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*8d741a5dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*8d741a5dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*8d741a5dSApple OSS Distributions</listitem></list>
845*8d741a5dSApple OSS Distributions</content>
846*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*8d741a5dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*8d741a5dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*8d741a5dSApple OSS Distributions</listitem></list>
850*8d741a5dSApple OSS Distributions</content>
851*8d741a5dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*8d741a5dSApple OSS Distributions</listitem></list>
853*8d741a5dSApple OSS Distributions
854*8d741a5dSApple OSS Distributions        </field_description>
855*8d741a5dSApple OSS Distributions        <field_values>
856*8d741a5dSApple OSS Distributions
857*8d741a5dSApple OSS Distributions
858*8d741a5dSApple OSS Distributions        </field_values>
859*8d741a5dSApple OSS Distributions          <field_resets>
860*8d741a5dSApple OSS Distributions
861*8d741a5dSApple OSS Distributions    <field_reset>
862*8d741a5dSApple OSS Distributions
863*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*8d741a5dSApple OSS Distributions
865*8d741a5dSApple OSS Distributions    </field_reset>
866*8d741a5dSApple OSS Distributions</field_resets>
867*8d741a5dSApple OSS Distributions      </field>
868*8d741a5dSApple OSS Distributions        <field
869*8d741a5dSApple OSS Distributions           id="Opc2_19_17"
870*8d741a5dSApple OSS Distributions           is_variable_length="False"
871*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
872*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
874*8d741a5dSApple OSS Distributions           is_constant_value="False"
875*8d741a5dSApple OSS Distributions        >
876*8d741a5dSApple OSS Distributions          <field_name>Opc2</field_name>
877*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
878*8d741a5dSApple OSS Distributions        <field_lsb>17</field_lsb>
879*8d741a5dSApple OSS Distributions        <field_description order="before">
880*8d741a5dSApple OSS Distributions
881*8d741a5dSApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*8d741a5dSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*8d741a5dSApple OSS Distributions
884*8d741a5dSApple OSS Distributions        </field_description>
885*8d741a5dSApple OSS Distributions        <field_values>
886*8d741a5dSApple OSS Distributions
887*8d741a5dSApple OSS Distributions
888*8d741a5dSApple OSS Distributions        </field_values>
889*8d741a5dSApple OSS Distributions          <field_resets>
890*8d741a5dSApple OSS Distributions
891*8d741a5dSApple OSS Distributions    <field_reset>
892*8d741a5dSApple OSS Distributions
893*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*8d741a5dSApple OSS Distributions
895*8d741a5dSApple OSS Distributions    </field_reset>
896*8d741a5dSApple OSS Distributions</field_resets>
897*8d741a5dSApple OSS Distributions      </field>
898*8d741a5dSApple OSS Distributions        <field
899*8d741a5dSApple OSS Distributions           id="Opc1_16_14"
900*8d741a5dSApple OSS Distributions           is_variable_length="False"
901*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
902*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
904*8d741a5dSApple OSS Distributions           is_constant_value="False"
905*8d741a5dSApple OSS Distributions        >
906*8d741a5dSApple OSS Distributions          <field_name>Opc1</field_name>
907*8d741a5dSApple OSS Distributions        <field_msb>16</field_msb>
908*8d741a5dSApple OSS Distributions        <field_lsb>14</field_lsb>
909*8d741a5dSApple OSS Distributions        <field_description order="before">
910*8d741a5dSApple OSS Distributions
911*8d741a5dSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*8d741a5dSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*8d741a5dSApple OSS Distributions
914*8d741a5dSApple OSS Distributions        </field_description>
915*8d741a5dSApple OSS Distributions        <field_values>
916*8d741a5dSApple OSS Distributions
917*8d741a5dSApple OSS Distributions
918*8d741a5dSApple OSS Distributions        </field_values>
919*8d741a5dSApple OSS Distributions          <field_resets>
920*8d741a5dSApple OSS Distributions
921*8d741a5dSApple OSS Distributions    <field_reset>
922*8d741a5dSApple OSS Distributions
923*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*8d741a5dSApple OSS Distributions
925*8d741a5dSApple OSS Distributions    </field_reset>
926*8d741a5dSApple OSS Distributions</field_resets>
927*8d741a5dSApple OSS Distributions      </field>
928*8d741a5dSApple OSS Distributions        <field
929*8d741a5dSApple OSS Distributions           id="CRn_13_10"
930*8d741a5dSApple OSS Distributions           is_variable_length="False"
931*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
932*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
934*8d741a5dSApple OSS Distributions           is_constant_value="False"
935*8d741a5dSApple OSS Distributions        >
936*8d741a5dSApple OSS Distributions          <field_name>CRn</field_name>
937*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
938*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
939*8d741a5dSApple OSS Distributions        <field_description order="before">
940*8d741a5dSApple OSS Distributions
941*8d741a5dSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*8d741a5dSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*8d741a5dSApple OSS Distributions
944*8d741a5dSApple OSS Distributions        </field_description>
945*8d741a5dSApple OSS Distributions        <field_values>
946*8d741a5dSApple OSS Distributions
947*8d741a5dSApple OSS Distributions
948*8d741a5dSApple OSS Distributions        </field_values>
949*8d741a5dSApple OSS Distributions          <field_resets>
950*8d741a5dSApple OSS Distributions
951*8d741a5dSApple OSS Distributions    <field_reset>
952*8d741a5dSApple OSS Distributions
953*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*8d741a5dSApple OSS Distributions
955*8d741a5dSApple OSS Distributions    </field_reset>
956*8d741a5dSApple OSS Distributions</field_resets>
957*8d741a5dSApple OSS Distributions      </field>
958*8d741a5dSApple OSS Distributions        <field
959*8d741a5dSApple OSS Distributions           id="Rt_9_5"
960*8d741a5dSApple OSS Distributions           is_variable_length="False"
961*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
962*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
964*8d741a5dSApple OSS Distributions           is_constant_value="False"
965*8d741a5dSApple OSS Distributions        >
966*8d741a5dSApple OSS Distributions          <field_name>Rt</field_name>
967*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
968*8d741a5dSApple OSS Distributions        <field_lsb>5</field_lsb>
969*8d741a5dSApple OSS Distributions        <field_description order="before">
970*8d741a5dSApple OSS Distributions
971*8d741a5dSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*8d741a5dSApple OSS Distributions
973*8d741a5dSApple OSS Distributions        </field_description>
974*8d741a5dSApple OSS Distributions        <field_values>
975*8d741a5dSApple OSS Distributions
976*8d741a5dSApple OSS Distributions
977*8d741a5dSApple OSS Distributions        </field_values>
978*8d741a5dSApple OSS Distributions          <field_resets>
979*8d741a5dSApple OSS Distributions
980*8d741a5dSApple OSS Distributions    <field_reset>
981*8d741a5dSApple OSS Distributions
982*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*8d741a5dSApple OSS Distributions
984*8d741a5dSApple OSS Distributions    </field_reset>
985*8d741a5dSApple OSS Distributions</field_resets>
986*8d741a5dSApple OSS Distributions      </field>
987*8d741a5dSApple OSS Distributions        <field
988*8d741a5dSApple OSS Distributions           id="CRm_4_1"
989*8d741a5dSApple OSS Distributions           is_variable_length="False"
990*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
991*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
993*8d741a5dSApple OSS Distributions           is_constant_value="False"
994*8d741a5dSApple OSS Distributions        >
995*8d741a5dSApple OSS Distributions          <field_name>CRm</field_name>
996*8d741a5dSApple OSS Distributions        <field_msb>4</field_msb>
997*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
998*8d741a5dSApple OSS Distributions        <field_description order="before">
999*8d741a5dSApple OSS Distributions
1000*8d741a5dSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*8d741a5dSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*8d741a5dSApple OSS Distributions
1003*8d741a5dSApple OSS Distributions        </field_description>
1004*8d741a5dSApple OSS Distributions        <field_values>
1005*8d741a5dSApple OSS Distributions
1006*8d741a5dSApple OSS Distributions
1007*8d741a5dSApple OSS Distributions        </field_values>
1008*8d741a5dSApple OSS Distributions          <field_resets>
1009*8d741a5dSApple OSS Distributions
1010*8d741a5dSApple OSS Distributions    <field_reset>
1011*8d741a5dSApple OSS Distributions
1012*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*8d741a5dSApple OSS Distributions
1014*8d741a5dSApple OSS Distributions    </field_reset>
1015*8d741a5dSApple OSS Distributions</field_resets>
1016*8d741a5dSApple OSS Distributions      </field>
1017*8d741a5dSApple OSS Distributions        <field
1018*8d741a5dSApple OSS Distributions           id="Direction_0_0"
1019*8d741a5dSApple OSS Distributions           is_variable_length="False"
1020*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1021*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1023*8d741a5dSApple OSS Distributions           is_constant_value="False"
1024*8d741a5dSApple OSS Distributions        >
1025*8d741a5dSApple OSS Distributions          <field_name>Direction</field_name>
1026*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
1027*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
1028*8d741a5dSApple OSS Distributions        <field_description order="before">
1029*8d741a5dSApple OSS Distributions
1030*8d741a5dSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*8d741a5dSApple OSS Distributions
1032*8d741a5dSApple OSS Distributions        </field_description>
1033*8d741a5dSApple OSS Distributions        <field_values>
1034*8d741a5dSApple OSS Distributions
1035*8d741a5dSApple OSS Distributions
1036*8d741a5dSApple OSS Distributions                <field_value_instance>
1037*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1038*8d741a5dSApple OSS Distributions        <field_value_description>
1039*8d741a5dSApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*8d741a5dSApple OSS Distributions</field_value_description>
1041*8d741a5dSApple OSS Distributions    </field_value_instance>
1042*8d741a5dSApple OSS Distributions                <field_value_instance>
1043*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1044*8d741a5dSApple OSS Distributions        <field_value_description>
1045*8d741a5dSApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*8d741a5dSApple OSS Distributions</field_value_description>
1047*8d741a5dSApple OSS Distributions    </field_value_instance>
1048*8d741a5dSApple OSS Distributions        </field_values>
1049*8d741a5dSApple OSS Distributions          <field_resets>
1050*8d741a5dSApple OSS Distributions
1051*8d741a5dSApple OSS Distributions    <field_reset>
1052*8d741a5dSApple OSS Distributions
1053*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*8d741a5dSApple OSS Distributions
1055*8d741a5dSApple OSS Distributions    </field_reset>
1056*8d741a5dSApple OSS Distributions</field_resets>
1057*8d741a5dSApple OSS Distributions      </field>
1058*8d741a5dSApple OSS Distributions    <text_after_fields>
1059*8d741a5dSApple OSS Distributions
1060*8d741a5dSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*8d741a5dSApple OSS Distributions<list type="unordered">
1062*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*8d741a5dSApple OSS Distributions</listitem></list>
1081*8d741a5dSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*8d741a5dSApple OSS Distributions<list type="unordered">
1083*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*8d741a5dSApple OSS Distributions</listitem></list>
1094*8d741a5dSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*8d741a5dSApple OSS Distributions
1096*8d741a5dSApple OSS Distributions    </text_after_fields>
1097*8d741a5dSApple OSS Distributions  </fields>
1098*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
1099*8d741a5dSApple OSS Distributions
1100*8d741a5dSApple OSS Distributions
1101*8d741a5dSApple OSS Distributions
1102*8d741a5dSApple OSS Distributions
1103*8d741a5dSApple OSS Distributions
1104*8d741a5dSApple OSS Distributions
1105*8d741a5dSApple OSS Distributions
1106*8d741a5dSApple OSS Distributions
1107*8d741a5dSApple OSS Distributions
1108*8d741a5dSApple OSS Distributions
1109*8d741a5dSApple OSS Distributions
1110*8d741a5dSApple OSS Distributions
1111*8d741a5dSApple OSS Distributions
1112*8d741a5dSApple OSS Distributions
1113*8d741a5dSApple OSS Distributions
1114*8d741a5dSApple OSS Distributions
1115*8d741a5dSApple OSS Distributions
1116*8d741a5dSApple OSS Distributions
1117*8d741a5dSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*8d741a5dSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*8d741a5dSApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*8d741a5dSApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*8d741a5dSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*8d741a5dSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*8d741a5dSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*8d741a5dSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*8d741a5dSApple OSS Distributions    </reg_fieldset>
1126*8d741a5dSApple OSS Distributions            </partial_fieldset>
1127*8d741a5dSApple OSS Distributions            <partial_fieldset>
1128*8d741a5dSApple OSS Distributions              <fields length="25">
1129*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*8d741a5dSApple OSS Distributions    <text_before_fields>
1131*8d741a5dSApple OSS Distributions
1132*8d741a5dSApple OSS Distributions
1133*8d741a5dSApple OSS Distributions
1134*8d741a5dSApple OSS Distributions    </text_before_fields>
1135*8d741a5dSApple OSS Distributions
1136*8d741a5dSApple OSS Distributions        <field
1137*8d741a5dSApple OSS Distributions           id="CV_24_24"
1138*8d741a5dSApple OSS Distributions           is_variable_length="False"
1139*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1140*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1142*8d741a5dSApple OSS Distributions           is_constant_value="False"
1143*8d741a5dSApple OSS Distributions        >
1144*8d741a5dSApple OSS Distributions          <field_name>CV</field_name>
1145*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
1146*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
1147*8d741a5dSApple OSS Distributions        <field_description order="before">
1148*8d741a5dSApple OSS Distributions
1149*8d741a5dSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*8d741a5dSApple OSS Distributions
1151*8d741a5dSApple OSS Distributions        </field_description>
1152*8d741a5dSApple OSS Distributions        <field_values>
1153*8d741a5dSApple OSS Distributions
1154*8d741a5dSApple OSS Distributions
1155*8d741a5dSApple OSS Distributions                <field_value_instance>
1156*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1157*8d741a5dSApple OSS Distributions        <field_value_description>
1158*8d741a5dSApple OSS Distributions  <para>The COND field is not valid.</para>
1159*8d741a5dSApple OSS Distributions</field_value_description>
1160*8d741a5dSApple OSS Distributions    </field_value_instance>
1161*8d741a5dSApple OSS Distributions                <field_value_instance>
1162*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1163*8d741a5dSApple OSS Distributions        <field_value_description>
1164*8d741a5dSApple OSS Distributions  <para>The COND field is valid.</para>
1165*8d741a5dSApple OSS Distributions</field_value_description>
1166*8d741a5dSApple OSS Distributions    </field_value_instance>
1167*8d741a5dSApple OSS Distributions        </field_values>
1168*8d741a5dSApple OSS Distributions            <field_description order="after">
1169*8d741a5dSApple OSS Distributions
1170*8d741a5dSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*8d741a5dSApple OSS Distributions<list type="unordered">
1173*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*8d741a5dSApple OSS Distributions</listitem></list>
1176*8d741a5dSApple OSS Distributions
1177*8d741a5dSApple OSS Distributions            </field_description>
1178*8d741a5dSApple OSS Distributions          <field_resets>
1179*8d741a5dSApple OSS Distributions
1180*8d741a5dSApple OSS Distributions    <field_reset>
1181*8d741a5dSApple OSS Distributions
1182*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*8d741a5dSApple OSS Distributions
1184*8d741a5dSApple OSS Distributions    </field_reset>
1185*8d741a5dSApple OSS Distributions</field_resets>
1186*8d741a5dSApple OSS Distributions      </field>
1187*8d741a5dSApple OSS Distributions        <field
1188*8d741a5dSApple OSS Distributions           id="COND_23_20"
1189*8d741a5dSApple OSS Distributions           is_variable_length="False"
1190*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1191*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1193*8d741a5dSApple OSS Distributions           is_constant_value="False"
1194*8d741a5dSApple OSS Distributions        >
1195*8d741a5dSApple OSS Distributions          <field_name>COND</field_name>
1196*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
1197*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
1198*8d741a5dSApple OSS Distributions        <field_description order="before">
1199*8d741a5dSApple OSS Distributions
1200*8d741a5dSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*8d741a5dSApple OSS Distributions<list type="unordered">
1204*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*8d741a5dSApple OSS Distributions</listitem></list>
1208*8d741a5dSApple OSS Distributions</content>
1209*8d741a5dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*8d741a5dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*8d741a5dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*8d741a5dSApple OSS Distributions</listitem></list>
1213*8d741a5dSApple OSS Distributions</content>
1214*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*8d741a5dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*8d741a5dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*8d741a5dSApple OSS Distributions</listitem></list>
1218*8d741a5dSApple OSS Distributions</content>
1219*8d741a5dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*8d741a5dSApple OSS Distributions</listitem></list>
1221*8d741a5dSApple OSS Distributions
1222*8d741a5dSApple OSS Distributions        </field_description>
1223*8d741a5dSApple OSS Distributions        <field_values>
1224*8d741a5dSApple OSS Distributions
1225*8d741a5dSApple OSS Distributions
1226*8d741a5dSApple OSS Distributions        </field_values>
1227*8d741a5dSApple OSS Distributions          <field_resets>
1228*8d741a5dSApple OSS Distributions
1229*8d741a5dSApple OSS Distributions    <field_reset>
1230*8d741a5dSApple OSS Distributions
1231*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*8d741a5dSApple OSS Distributions
1233*8d741a5dSApple OSS Distributions    </field_reset>
1234*8d741a5dSApple OSS Distributions</field_resets>
1235*8d741a5dSApple OSS Distributions      </field>
1236*8d741a5dSApple OSS Distributions        <field
1237*8d741a5dSApple OSS Distributions           id="Opc1_19_16"
1238*8d741a5dSApple OSS Distributions           is_variable_length="False"
1239*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1240*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1242*8d741a5dSApple OSS Distributions           is_constant_value="False"
1243*8d741a5dSApple OSS Distributions        >
1244*8d741a5dSApple OSS Distributions          <field_name>Opc1</field_name>
1245*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
1246*8d741a5dSApple OSS Distributions        <field_lsb>16</field_lsb>
1247*8d741a5dSApple OSS Distributions        <field_description order="before">
1248*8d741a5dSApple OSS Distributions
1249*8d741a5dSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*8d741a5dSApple OSS Distributions
1251*8d741a5dSApple OSS Distributions        </field_description>
1252*8d741a5dSApple OSS Distributions        <field_values>
1253*8d741a5dSApple OSS Distributions
1254*8d741a5dSApple OSS Distributions
1255*8d741a5dSApple OSS Distributions        </field_values>
1256*8d741a5dSApple OSS Distributions          <field_resets>
1257*8d741a5dSApple OSS Distributions
1258*8d741a5dSApple OSS Distributions    <field_reset>
1259*8d741a5dSApple OSS Distributions
1260*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*8d741a5dSApple OSS Distributions
1262*8d741a5dSApple OSS Distributions    </field_reset>
1263*8d741a5dSApple OSS Distributions</field_resets>
1264*8d741a5dSApple OSS Distributions      </field>
1265*8d741a5dSApple OSS Distributions        <field
1266*8d741a5dSApple OSS Distributions           id="0_15_15"
1267*8d741a5dSApple OSS Distributions           is_variable_length="False"
1268*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1269*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1271*8d741a5dSApple OSS Distributions           is_constant_value="False"
1272*8d741a5dSApple OSS Distributions           rwtype="RES0"
1273*8d741a5dSApple OSS Distributions        >
1274*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
1275*8d741a5dSApple OSS Distributions        <field_msb>15</field_msb>
1276*8d741a5dSApple OSS Distributions        <field_lsb>15</field_lsb>
1277*8d741a5dSApple OSS Distributions        <field_description order="before">
1278*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*8d741a5dSApple OSS Distributions        </field_description>
1280*8d741a5dSApple OSS Distributions        <field_values>
1281*8d741a5dSApple OSS Distributions        </field_values>
1282*8d741a5dSApple OSS Distributions      </field>
1283*8d741a5dSApple OSS Distributions        <field
1284*8d741a5dSApple OSS Distributions           id="Rt2_14_10"
1285*8d741a5dSApple OSS Distributions           is_variable_length="False"
1286*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1287*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1289*8d741a5dSApple OSS Distributions           is_constant_value="False"
1290*8d741a5dSApple OSS Distributions        >
1291*8d741a5dSApple OSS Distributions          <field_name>Rt2</field_name>
1292*8d741a5dSApple OSS Distributions        <field_msb>14</field_msb>
1293*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
1294*8d741a5dSApple OSS Distributions        <field_description order="before">
1295*8d741a5dSApple OSS Distributions
1296*8d741a5dSApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*8d741a5dSApple OSS Distributions
1298*8d741a5dSApple OSS Distributions        </field_description>
1299*8d741a5dSApple OSS Distributions        <field_values>
1300*8d741a5dSApple OSS Distributions
1301*8d741a5dSApple OSS Distributions
1302*8d741a5dSApple OSS Distributions        </field_values>
1303*8d741a5dSApple OSS Distributions          <field_resets>
1304*8d741a5dSApple OSS Distributions
1305*8d741a5dSApple OSS Distributions    <field_reset>
1306*8d741a5dSApple OSS Distributions
1307*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*8d741a5dSApple OSS Distributions
1309*8d741a5dSApple OSS Distributions    </field_reset>
1310*8d741a5dSApple OSS Distributions</field_resets>
1311*8d741a5dSApple OSS Distributions      </field>
1312*8d741a5dSApple OSS Distributions        <field
1313*8d741a5dSApple OSS Distributions           id="Rt_9_5"
1314*8d741a5dSApple OSS Distributions           is_variable_length="False"
1315*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1316*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1318*8d741a5dSApple OSS Distributions           is_constant_value="False"
1319*8d741a5dSApple OSS Distributions        >
1320*8d741a5dSApple OSS Distributions          <field_name>Rt</field_name>
1321*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
1322*8d741a5dSApple OSS Distributions        <field_lsb>5</field_lsb>
1323*8d741a5dSApple OSS Distributions        <field_description order="before">
1324*8d741a5dSApple OSS Distributions
1325*8d741a5dSApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*8d741a5dSApple OSS Distributions
1327*8d741a5dSApple OSS Distributions        </field_description>
1328*8d741a5dSApple OSS Distributions        <field_values>
1329*8d741a5dSApple OSS Distributions
1330*8d741a5dSApple OSS Distributions
1331*8d741a5dSApple OSS Distributions        </field_values>
1332*8d741a5dSApple OSS Distributions          <field_resets>
1333*8d741a5dSApple OSS Distributions
1334*8d741a5dSApple OSS Distributions    <field_reset>
1335*8d741a5dSApple OSS Distributions
1336*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*8d741a5dSApple OSS Distributions
1338*8d741a5dSApple OSS Distributions    </field_reset>
1339*8d741a5dSApple OSS Distributions</field_resets>
1340*8d741a5dSApple OSS Distributions      </field>
1341*8d741a5dSApple OSS Distributions        <field
1342*8d741a5dSApple OSS Distributions           id="CRm_4_1"
1343*8d741a5dSApple OSS Distributions           is_variable_length="False"
1344*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1345*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1347*8d741a5dSApple OSS Distributions           is_constant_value="False"
1348*8d741a5dSApple OSS Distributions        >
1349*8d741a5dSApple OSS Distributions          <field_name>CRm</field_name>
1350*8d741a5dSApple OSS Distributions        <field_msb>4</field_msb>
1351*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
1352*8d741a5dSApple OSS Distributions        <field_description order="before">
1353*8d741a5dSApple OSS Distributions
1354*8d741a5dSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*8d741a5dSApple OSS Distributions
1356*8d741a5dSApple OSS Distributions        </field_description>
1357*8d741a5dSApple OSS Distributions        <field_values>
1358*8d741a5dSApple OSS Distributions
1359*8d741a5dSApple OSS Distributions
1360*8d741a5dSApple OSS Distributions        </field_values>
1361*8d741a5dSApple OSS Distributions          <field_resets>
1362*8d741a5dSApple OSS Distributions
1363*8d741a5dSApple OSS Distributions    <field_reset>
1364*8d741a5dSApple OSS Distributions
1365*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*8d741a5dSApple OSS Distributions
1367*8d741a5dSApple OSS Distributions    </field_reset>
1368*8d741a5dSApple OSS Distributions</field_resets>
1369*8d741a5dSApple OSS Distributions      </field>
1370*8d741a5dSApple OSS Distributions        <field
1371*8d741a5dSApple OSS Distributions           id="Direction_0_0"
1372*8d741a5dSApple OSS Distributions           is_variable_length="False"
1373*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1374*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1376*8d741a5dSApple OSS Distributions           is_constant_value="False"
1377*8d741a5dSApple OSS Distributions        >
1378*8d741a5dSApple OSS Distributions          <field_name>Direction</field_name>
1379*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
1380*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
1381*8d741a5dSApple OSS Distributions        <field_description order="before">
1382*8d741a5dSApple OSS Distributions
1383*8d741a5dSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*8d741a5dSApple OSS Distributions
1385*8d741a5dSApple OSS Distributions        </field_description>
1386*8d741a5dSApple OSS Distributions        <field_values>
1387*8d741a5dSApple OSS Distributions
1388*8d741a5dSApple OSS Distributions
1389*8d741a5dSApple OSS Distributions                <field_value_instance>
1390*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1391*8d741a5dSApple OSS Distributions        <field_value_description>
1392*8d741a5dSApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*8d741a5dSApple OSS Distributions</field_value_description>
1394*8d741a5dSApple OSS Distributions    </field_value_instance>
1395*8d741a5dSApple OSS Distributions                <field_value_instance>
1396*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1397*8d741a5dSApple OSS Distributions        <field_value_description>
1398*8d741a5dSApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*8d741a5dSApple OSS Distributions</field_value_description>
1400*8d741a5dSApple OSS Distributions    </field_value_instance>
1401*8d741a5dSApple OSS Distributions        </field_values>
1402*8d741a5dSApple OSS Distributions          <field_resets>
1403*8d741a5dSApple OSS Distributions
1404*8d741a5dSApple OSS Distributions    <field_reset>
1405*8d741a5dSApple OSS Distributions
1406*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*8d741a5dSApple OSS Distributions
1408*8d741a5dSApple OSS Distributions    </field_reset>
1409*8d741a5dSApple OSS Distributions</field_resets>
1410*8d741a5dSApple OSS Distributions      </field>
1411*8d741a5dSApple OSS Distributions    <text_after_fields>
1412*8d741a5dSApple OSS Distributions
1413*8d741a5dSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*8d741a5dSApple OSS Distributions<list type="unordered">
1415*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*8d741a5dSApple OSS Distributions</listitem></list>
1426*8d741a5dSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*8d741a5dSApple OSS Distributions<list type="unordered">
1428*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*8d741a5dSApple OSS Distributions</listitem></list>
1436*8d741a5dSApple OSS Distributions
1437*8d741a5dSApple OSS Distributions    </text_after_fields>
1438*8d741a5dSApple OSS Distributions  </fields>
1439*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
1440*8d741a5dSApple OSS Distributions
1441*8d741a5dSApple OSS Distributions
1442*8d741a5dSApple OSS Distributions
1443*8d741a5dSApple OSS Distributions
1444*8d741a5dSApple OSS Distributions
1445*8d741a5dSApple OSS Distributions
1446*8d741a5dSApple OSS Distributions
1447*8d741a5dSApple OSS Distributions
1448*8d741a5dSApple OSS Distributions
1449*8d741a5dSApple OSS Distributions
1450*8d741a5dSApple OSS Distributions
1451*8d741a5dSApple OSS Distributions
1452*8d741a5dSApple OSS Distributions
1453*8d741a5dSApple OSS Distributions
1454*8d741a5dSApple OSS Distributions
1455*8d741a5dSApple OSS Distributions
1456*8d741a5dSApple OSS Distributions
1457*8d741a5dSApple OSS Distributions
1458*8d741a5dSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*8d741a5dSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*8d741a5dSApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*8d741a5dSApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*8d741a5dSApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*8d741a5dSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*8d741a5dSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*8d741a5dSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*8d741a5dSApple OSS Distributions    </reg_fieldset>
1467*8d741a5dSApple OSS Distributions            </partial_fieldset>
1468*8d741a5dSApple OSS Distributions            <partial_fieldset>
1469*8d741a5dSApple OSS Distributions              <fields length="25">
1470*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*8d741a5dSApple OSS Distributions    <text_before_fields>
1472*8d741a5dSApple OSS Distributions
1473*8d741a5dSApple OSS Distributions
1474*8d741a5dSApple OSS Distributions
1475*8d741a5dSApple OSS Distributions    </text_before_fields>
1476*8d741a5dSApple OSS Distributions
1477*8d741a5dSApple OSS Distributions        <field
1478*8d741a5dSApple OSS Distributions           id="CV_24_24"
1479*8d741a5dSApple OSS Distributions           is_variable_length="False"
1480*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1481*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1483*8d741a5dSApple OSS Distributions           is_constant_value="False"
1484*8d741a5dSApple OSS Distributions        >
1485*8d741a5dSApple OSS Distributions          <field_name>CV</field_name>
1486*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
1487*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
1488*8d741a5dSApple OSS Distributions        <field_description order="before">
1489*8d741a5dSApple OSS Distributions
1490*8d741a5dSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*8d741a5dSApple OSS Distributions
1492*8d741a5dSApple OSS Distributions        </field_description>
1493*8d741a5dSApple OSS Distributions        <field_values>
1494*8d741a5dSApple OSS Distributions
1495*8d741a5dSApple OSS Distributions
1496*8d741a5dSApple OSS Distributions                <field_value_instance>
1497*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1498*8d741a5dSApple OSS Distributions        <field_value_description>
1499*8d741a5dSApple OSS Distributions  <para>The COND field is not valid.</para>
1500*8d741a5dSApple OSS Distributions</field_value_description>
1501*8d741a5dSApple OSS Distributions    </field_value_instance>
1502*8d741a5dSApple OSS Distributions                <field_value_instance>
1503*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1504*8d741a5dSApple OSS Distributions        <field_value_description>
1505*8d741a5dSApple OSS Distributions  <para>The COND field is valid.</para>
1506*8d741a5dSApple OSS Distributions</field_value_description>
1507*8d741a5dSApple OSS Distributions    </field_value_instance>
1508*8d741a5dSApple OSS Distributions        </field_values>
1509*8d741a5dSApple OSS Distributions            <field_description order="after">
1510*8d741a5dSApple OSS Distributions
1511*8d741a5dSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*8d741a5dSApple OSS Distributions<list type="unordered">
1514*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*8d741a5dSApple OSS Distributions</listitem></list>
1517*8d741a5dSApple OSS Distributions
1518*8d741a5dSApple OSS Distributions            </field_description>
1519*8d741a5dSApple OSS Distributions          <field_resets>
1520*8d741a5dSApple OSS Distributions
1521*8d741a5dSApple OSS Distributions    <field_reset>
1522*8d741a5dSApple OSS Distributions
1523*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*8d741a5dSApple OSS Distributions
1525*8d741a5dSApple OSS Distributions    </field_reset>
1526*8d741a5dSApple OSS Distributions</field_resets>
1527*8d741a5dSApple OSS Distributions      </field>
1528*8d741a5dSApple OSS Distributions        <field
1529*8d741a5dSApple OSS Distributions           id="COND_23_20"
1530*8d741a5dSApple OSS Distributions           is_variable_length="False"
1531*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1532*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1534*8d741a5dSApple OSS Distributions           is_constant_value="False"
1535*8d741a5dSApple OSS Distributions        >
1536*8d741a5dSApple OSS Distributions          <field_name>COND</field_name>
1537*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
1538*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
1539*8d741a5dSApple OSS Distributions        <field_description order="before">
1540*8d741a5dSApple OSS Distributions
1541*8d741a5dSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*8d741a5dSApple OSS Distributions<list type="unordered">
1545*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*8d741a5dSApple OSS Distributions</listitem></list>
1549*8d741a5dSApple OSS Distributions</content>
1550*8d741a5dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*8d741a5dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*8d741a5dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*8d741a5dSApple OSS Distributions</listitem></list>
1554*8d741a5dSApple OSS Distributions</content>
1555*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*8d741a5dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*8d741a5dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*8d741a5dSApple OSS Distributions</listitem></list>
1559*8d741a5dSApple OSS Distributions</content>
1560*8d741a5dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*8d741a5dSApple OSS Distributions</listitem></list>
1562*8d741a5dSApple OSS Distributions
1563*8d741a5dSApple OSS Distributions        </field_description>
1564*8d741a5dSApple OSS Distributions        <field_values>
1565*8d741a5dSApple OSS Distributions
1566*8d741a5dSApple OSS Distributions
1567*8d741a5dSApple OSS Distributions        </field_values>
1568*8d741a5dSApple OSS Distributions          <field_resets>
1569*8d741a5dSApple OSS Distributions
1570*8d741a5dSApple OSS Distributions    <field_reset>
1571*8d741a5dSApple OSS Distributions
1572*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*8d741a5dSApple OSS Distributions
1574*8d741a5dSApple OSS Distributions    </field_reset>
1575*8d741a5dSApple OSS Distributions</field_resets>
1576*8d741a5dSApple OSS Distributions      </field>
1577*8d741a5dSApple OSS Distributions        <field
1578*8d741a5dSApple OSS Distributions           id="imm8_19_12"
1579*8d741a5dSApple OSS Distributions           is_variable_length="False"
1580*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1581*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1583*8d741a5dSApple OSS Distributions           is_constant_value="False"
1584*8d741a5dSApple OSS Distributions        >
1585*8d741a5dSApple OSS Distributions          <field_name>imm8</field_name>
1586*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
1587*8d741a5dSApple OSS Distributions        <field_lsb>12</field_lsb>
1588*8d741a5dSApple OSS Distributions        <field_description order="before">
1589*8d741a5dSApple OSS Distributions
1590*8d741a5dSApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*8d741a5dSApple OSS Distributions
1592*8d741a5dSApple OSS Distributions        </field_description>
1593*8d741a5dSApple OSS Distributions        <field_values>
1594*8d741a5dSApple OSS Distributions
1595*8d741a5dSApple OSS Distributions
1596*8d741a5dSApple OSS Distributions        </field_values>
1597*8d741a5dSApple OSS Distributions          <field_resets>
1598*8d741a5dSApple OSS Distributions
1599*8d741a5dSApple OSS Distributions    <field_reset>
1600*8d741a5dSApple OSS Distributions
1601*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*8d741a5dSApple OSS Distributions
1603*8d741a5dSApple OSS Distributions    </field_reset>
1604*8d741a5dSApple OSS Distributions</field_resets>
1605*8d741a5dSApple OSS Distributions      </field>
1606*8d741a5dSApple OSS Distributions        <field
1607*8d741a5dSApple OSS Distributions           id="0_11_10"
1608*8d741a5dSApple OSS Distributions           is_variable_length="False"
1609*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1610*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1612*8d741a5dSApple OSS Distributions           is_constant_value="False"
1613*8d741a5dSApple OSS Distributions           rwtype="RES0"
1614*8d741a5dSApple OSS Distributions        >
1615*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
1616*8d741a5dSApple OSS Distributions        <field_msb>11</field_msb>
1617*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
1618*8d741a5dSApple OSS Distributions        <field_description order="before">
1619*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*8d741a5dSApple OSS Distributions        </field_description>
1621*8d741a5dSApple OSS Distributions        <field_values>
1622*8d741a5dSApple OSS Distributions        </field_values>
1623*8d741a5dSApple OSS Distributions      </field>
1624*8d741a5dSApple OSS Distributions        <field
1625*8d741a5dSApple OSS Distributions           id="Rn_9_5"
1626*8d741a5dSApple OSS Distributions           is_variable_length="False"
1627*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1628*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1630*8d741a5dSApple OSS Distributions           is_constant_value="False"
1631*8d741a5dSApple OSS Distributions        >
1632*8d741a5dSApple OSS Distributions          <field_name>Rn</field_name>
1633*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
1634*8d741a5dSApple OSS Distributions        <field_lsb>5</field_lsb>
1635*8d741a5dSApple OSS Distributions        <field_description order="before">
1636*8d741a5dSApple OSS Distributions
1637*8d741a5dSApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*8d741a5dSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*8d741a5dSApple OSS Distributions
1640*8d741a5dSApple OSS Distributions        </field_description>
1641*8d741a5dSApple OSS Distributions        <field_values>
1642*8d741a5dSApple OSS Distributions
1643*8d741a5dSApple OSS Distributions
1644*8d741a5dSApple OSS Distributions        </field_values>
1645*8d741a5dSApple OSS Distributions          <field_resets>
1646*8d741a5dSApple OSS Distributions
1647*8d741a5dSApple OSS Distributions    <field_reset>
1648*8d741a5dSApple OSS Distributions
1649*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*8d741a5dSApple OSS Distributions
1651*8d741a5dSApple OSS Distributions    </field_reset>
1652*8d741a5dSApple OSS Distributions</field_resets>
1653*8d741a5dSApple OSS Distributions      </field>
1654*8d741a5dSApple OSS Distributions        <field
1655*8d741a5dSApple OSS Distributions           id="Offset_4_4"
1656*8d741a5dSApple OSS Distributions           is_variable_length="False"
1657*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1658*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1660*8d741a5dSApple OSS Distributions           is_constant_value="False"
1661*8d741a5dSApple OSS Distributions        >
1662*8d741a5dSApple OSS Distributions          <field_name>Offset</field_name>
1663*8d741a5dSApple OSS Distributions        <field_msb>4</field_msb>
1664*8d741a5dSApple OSS Distributions        <field_lsb>4</field_lsb>
1665*8d741a5dSApple OSS Distributions        <field_description order="before">
1666*8d741a5dSApple OSS Distributions
1667*8d741a5dSApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*8d741a5dSApple OSS Distributions
1669*8d741a5dSApple OSS Distributions        </field_description>
1670*8d741a5dSApple OSS Distributions        <field_values>
1671*8d741a5dSApple OSS Distributions
1672*8d741a5dSApple OSS Distributions
1673*8d741a5dSApple OSS Distributions                <field_value_instance>
1674*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1675*8d741a5dSApple OSS Distributions        <field_value_description>
1676*8d741a5dSApple OSS Distributions  <para>Subtract offset.</para>
1677*8d741a5dSApple OSS Distributions</field_value_description>
1678*8d741a5dSApple OSS Distributions    </field_value_instance>
1679*8d741a5dSApple OSS Distributions                <field_value_instance>
1680*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1681*8d741a5dSApple OSS Distributions        <field_value_description>
1682*8d741a5dSApple OSS Distributions  <para>Add offset.</para>
1683*8d741a5dSApple OSS Distributions</field_value_description>
1684*8d741a5dSApple OSS Distributions    </field_value_instance>
1685*8d741a5dSApple OSS Distributions        </field_values>
1686*8d741a5dSApple OSS Distributions            <field_description order="after">
1687*8d741a5dSApple OSS Distributions
1688*8d741a5dSApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*8d741a5dSApple OSS Distributions
1690*8d741a5dSApple OSS Distributions            </field_description>
1691*8d741a5dSApple OSS Distributions          <field_resets>
1692*8d741a5dSApple OSS Distributions
1693*8d741a5dSApple OSS Distributions    <field_reset>
1694*8d741a5dSApple OSS Distributions
1695*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*8d741a5dSApple OSS Distributions
1697*8d741a5dSApple OSS Distributions    </field_reset>
1698*8d741a5dSApple OSS Distributions</field_resets>
1699*8d741a5dSApple OSS Distributions      </field>
1700*8d741a5dSApple OSS Distributions        <field
1701*8d741a5dSApple OSS Distributions           id="AM_3_1"
1702*8d741a5dSApple OSS Distributions           is_variable_length="False"
1703*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1704*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1706*8d741a5dSApple OSS Distributions           is_constant_value="False"
1707*8d741a5dSApple OSS Distributions        >
1708*8d741a5dSApple OSS Distributions          <field_name>AM</field_name>
1709*8d741a5dSApple OSS Distributions        <field_msb>3</field_msb>
1710*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
1711*8d741a5dSApple OSS Distributions        <field_description order="before">
1712*8d741a5dSApple OSS Distributions
1713*8d741a5dSApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*8d741a5dSApple OSS Distributions
1715*8d741a5dSApple OSS Distributions        </field_description>
1716*8d741a5dSApple OSS Distributions        <field_values>
1717*8d741a5dSApple OSS Distributions
1718*8d741a5dSApple OSS Distributions
1719*8d741a5dSApple OSS Distributions                <field_value_instance>
1720*8d741a5dSApple OSS Distributions            <field_value>0b000</field_value>
1721*8d741a5dSApple OSS Distributions        <field_value_description>
1722*8d741a5dSApple OSS Distributions  <para>Immediate unindexed.</para>
1723*8d741a5dSApple OSS Distributions</field_value_description>
1724*8d741a5dSApple OSS Distributions    </field_value_instance>
1725*8d741a5dSApple OSS Distributions                <field_value_instance>
1726*8d741a5dSApple OSS Distributions            <field_value>0b001</field_value>
1727*8d741a5dSApple OSS Distributions        <field_value_description>
1728*8d741a5dSApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*8d741a5dSApple OSS Distributions</field_value_description>
1730*8d741a5dSApple OSS Distributions    </field_value_instance>
1731*8d741a5dSApple OSS Distributions                <field_value_instance>
1732*8d741a5dSApple OSS Distributions            <field_value>0b010</field_value>
1733*8d741a5dSApple OSS Distributions        <field_value_description>
1734*8d741a5dSApple OSS Distributions  <para>Immediate offset.</para>
1735*8d741a5dSApple OSS Distributions</field_value_description>
1736*8d741a5dSApple OSS Distributions    </field_value_instance>
1737*8d741a5dSApple OSS Distributions                <field_value_instance>
1738*8d741a5dSApple OSS Distributions            <field_value>0b011</field_value>
1739*8d741a5dSApple OSS Distributions        <field_value_description>
1740*8d741a5dSApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*8d741a5dSApple OSS Distributions</field_value_description>
1742*8d741a5dSApple OSS Distributions    </field_value_instance>
1743*8d741a5dSApple OSS Distributions                <field_value_instance>
1744*8d741a5dSApple OSS Distributions            <field_value>0b100</field_value>
1745*8d741a5dSApple OSS Distributions        <field_value_description>
1746*8d741a5dSApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*8d741a5dSApple OSS Distributions</field_value_description>
1748*8d741a5dSApple OSS Distributions    </field_value_instance>
1749*8d741a5dSApple OSS Distributions                <field_value_instance>
1750*8d741a5dSApple OSS Distributions            <field_value>0b110</field_value>
1751*8d741a5dSApple OSS Distributions        <field_value_description>
1752*8d741a5dSApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*8d741a5dSApple OSS Distributions</field_value_description>
1754*8d741a5dSApple OSS Distributions    </field_value_instance>
1755*8d741a5dSApple OSS Distributions        </field_values>
1756*8d741a5dSApple OSS Distributions            <field_description order="after">
1757*8d741a5dSApple OSS Distributions
1758*8d741a5dSApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*8d741a5dSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*8d741a5dSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*8d741a5dSApple OSS Distributions
1762*8d741a5dSApple OSS Distributions            </field_description>
1763*8d741a5dSApple OSS Distributions          <field_resets>
1764*8d741a5dSApple OSS Distributions
1765*8d741a5dSApple OSS Distributions    <field_reset>
1766*8d741a5dSApple OSS Distributions
1767*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*8d741a5dSApple OSS Distributions
1769*8d741a5dSApple OSS Distributions    </field_reset>
1770*8d741a5dSApple OSS Distributions</field_resets>
1771*8d741a5dSApple OSS Distributions      </field>
1772*8d741a5dSApple OSS Distributions        <field
1773*8d741a5dSApple OSS Distributions           id="Direction_0_0"
1774*8d741a5dSApple OSS Distributions           is_variable_length="False"
1775*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1776*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1778*8d741a5dSApple OSS Distributions           is_constant_value="False"
1779*8d741a5dSApple OSS Distributions        >
1780*8d741a5dSApple OSS Distributions          <field_name>Direction</field_name>
1781*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
1782*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
1783*8d741a5dSApple OSS Distributions        <field_description order="before">
1784*8d741a5dSApple OSS Distributions
1785*8d741a5dSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*8d741a5dSApple OSS Distributions
1787*8d741a5dSApple OSS Distributions        </field_description>
1788*8d741a5dSApple OSS Distributions        <field_values>
1789*8d741a5dSApple OSS Distributions
1790*8d741a5dSApple OSS Distributions
1791*8d741a5dSApple OSS Distributions                <field_value_instance>
1792*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1793*8d741a5dSApple OSS Distributions        <field_value_description>
1794*8d741a5dSApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*8d741a5dSApple OSS Distributions</field_value_description>
1796*8d741a5dSApple OSS Distributions    </field_value_instance>
1797*8d741a5dSApple OSS Distributions                <field_value_instance>
1798*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1799*8d741a5dSApple OSS Distributions        <field_value_description>
1800*8d741a5dSApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*8d741a5dSApple OSS Distributions</field_value_description>
1802*8d741a5dSApple OSS Distributions    </field_value_instance>
1803*8d741a5dSApple OSS Distributions        </field_values>
1804*8d741a5dSApple OSS Distributions          <field_resets>
1805*8d741a5dSApple OSS Distributions
1806*8d741a5dSApple OSS Distributions    <field_reset>
1807*8d741a5dSApple OSS Distributions
1808*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*8d741a5dSApple OSS Distributions
1810*8d741a5dSApple OSS Distributions    </field_reset>
1811*8d741a5dSApple OSS Distributions</field_resets>
1812*8d741a5dSApple OSS Distributions      </field>
1813*8d741a5dSApple OSS Distributions    <text_after_fields>
1814*8d741a5dSApple OSS Distributions
1815*8d741a5dSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*8d741a5dSApple OSS Distributions<list type="unordered">
1817*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*8d741a5dSApple OSS Distributions</listitem></list>
1821*8d741a5dSApple OSS Distributions
1822*8d741a5dSApple OSS Distributions    </text_after_fields>
1823*8d741a5dSApple OSS Distributions  </fields>
1824*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
1825*8d741a5dSApple OSS Distributions
1826*8d741a5dSApple OSS Distributions
1827*8d741a5dSApple OSS Distributions
1828*8d741a5dSApple OSS Distributions
1829*8d741a5dSApple OSS Distributions
1830*8d741a5dSApple OSS Distributions
1831*8d741a5dSApple OSS Distributions
1832*8d741a5dSApple OSS Distributions
1833*8d741a5dSApple OSS Distributions
1834*8d741a5dSApple OSS Distributions
1835*8d741a5dSApple OSS Distributions
1836*8d741a5dSApple OSS Distributions
1837*8d741a5dSApple OSS Distributions
1838*8d741a5dSApple OSS Distributions
1839*8d741a5dSApple OSS Distributions
1840*8d741a5dSApple OSS Distributions
1841*8d741a5dSApple OSS Distributions
1842*8d741a5dSApple OSS Distributions
1843*8d741a5dSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*8d741a5dSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*8d741a5dSApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*8d741a5dSApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*8d741a5dSApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*8d741a5dSApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*8d741a5dSApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*8d741a5dSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*8d741a5dSApple OSS Distributions    </reg_fieldset>
1852*8d741a5dSApple OSS Distributions            </partial_fieldset>
1853*8d741a5dSApple OSS Distributions            <partial_fieldset>
1854*8d741a5dSApple OSS Distributions              <fields length="25">
1855*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*8d741a5dSApple OSS Distributions    <text_before_fields>
1857*8d741a5dSApple OSS Distributions
1858*8d741a5dSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*8d741a5dSApple OSS Distributions<list type="unordered">
1860*8d741a5dSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*8d741a5dSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*8d741a5dSApple OSS Distributions</listitem></list>
1863*8d741a5dSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*8d741a5dSApple OSS Distributions
1865*8d741a5dSApple OSS Distributions    </text_before_fields>
1866*8d741a5dSApple OSS Distributions
1867*8d741a5dSApple OSS Distributions        <field
1868*8d741a5dSApple OSS Distributions           id="CV_24_24"
1869*8d741a5dSApple OSS Distributions           is_variable_length="False"
1870*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1871*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1873*8d741a5dSApple OSS Distributions           is_constant_value="False"
1874*8d741a5dSApple OSS Distributions        >
1875*8d741a5dSApple OSS Distributions          <field_name>CV</field_name>
1876*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
1877*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
1878*8d741a5dSApple OSS Distributions        <field_description order="before">
1879*8d741a5dSApple OSS Distributions
1880*8d741a5dSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*8d741a5dSApple OSS Distributions
1882*8d741a5dSApple OSS Distributions        </field_description>
1883*8d741a5dSApple OSS Distributions        <field_values>
1884*8d741a5dSApple OSS Distributions
1885*8d741a5dSApple OSS Distributions
1886*8d741a5dSApple OSS Distributions                <field_value_instance>
1887*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
1888*8d741a5dSApple OSS Distributions        <field_value_description>
1889*8d741a5dSApple OSS Distributions  <para>The COND field is not valid.</para>
1890*8d741a5dSApple OSS Distributions</field_value_description>
1891*8d741a5dSApple OSS Distributions    </field_value_instance>
1892*8d741a5dSApple OSS Distributions                <field_value_instance>
1893*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
1894*8d741a5dSApple OSS Distributions        <field_value_description>
1895*8d741a5dSApple OSS Distributions  <para>The COND field is valid.</para>
1896*8d741a5dSApple OSS Distributions</field_value_description>
1897*8d741a5dSApple OSS Distributions    </field_value_instance>
1898*8d741a5dSApple OSS Distributions        </field_values>
1899*8d741a5dSApple OSS Distributions            <field_description order="after">
1900*8d741a5dSApple OSS Distributions
1901*8d741a5dSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*8d741a5dSApple OSS Distributions<list type="unordered">
1904*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*8d741a5dSApple OSS Distributions</listitem></list>
1907*8d741a5dSApple OSS Distributions
1908*8d741a5dSApple OSS Distributions            </field_description>
1909*8d741a5dSApple OSS Distributions          <field_resets>
1910*8d741a5dSApple OSS Distributions
1911*8d741a5dSApple OSS Distributions    <field_reset>
1912*8d741a5dSApple OSS Distributions
1913*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*8d741a5dSApple OSS Distributions
1915*8d741a5dSApple OSS Distributions    </field_reset>
1916*8d741a5dSApple OSS Distributions</field_resets>
1917*8d741a5dSApple OSS Distributions      </field>
1918*8d741a5dSApple OSS Distributions        <field
1919*8d741a5dSApple OSS Distributions           id="COND_23_20"
1920*8d741a5dSApple OSS Distributions           is_variable_length="False"
1921*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1922*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1924*8d741a5dSApple OSS Distributions           is_constant_value="False"
1925*8d741a5dSApple OSS Distributions        >
1926*8d741a5dSApple OSS Distributions          <field_name>COND</field_name>
1927*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
1928*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
1929*8d741a5dSApple OSS Distributions        <field_description order="before">
1930*8d741a5dSApple OSS Distributions
1931*8d741a5dSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*8d741a5dSApple OSS Distributions<list type="unordered">
1935*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*8d741a5dSApple OSS Distributions</listitem></list>
1939*8d741a5dSApple OSS Distributions</content>
1940*8d741a5dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*8d741a5dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*8d741a5dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*8d741a5dSApple OSS Distributions</listitem></list>
1944*8d741a5dSApple OSS Distributions</content>
1945*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*8d741a5dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*8d741a5dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*8d741a5dSApple OSS Distributions</listitem></list>
1949*8d741a5dSApple OSS Distributions</content>
1950*8d741a5dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*8d741a5dSApple OSS Distributions</listitem></list>
1952*8d741a5dSApple OSS Distributions
1953*8d741a5dSApple OSS Distributions        </field_description>
1954*8d741a5dSApple OSS Distributions        <field_values>
1955*8d741a5dSApple OSS Distributions
1956*8d741a5dSApple OSS Distributions
1957*8d741a5dSApple OSS Distributions        </field_values>
1958*8d741a5dSApple OSS Distributions          <field_resets>
1959*8d741a5dSApple OSS Distributions
1960*8d741a5dSApple OSS Distributions    <field_reset>
1961*8d741a5dSApple OSS Distributions
1962*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*8d741a5dSApple OSS Distributions
1964*8d741a5dSApple OSS Distributions    </field_reset>
1965*8d741a5dSApple OSS Distributions</field_resets>
1966*8d741a5dSApple OSS Distributions      </field>
1967*8d741a5dSApple OSS Distributions        <field
1968*8d741a5dSApple OSS Distributions           id="0_19_0"
1969*8d741a5dSApple OSS Distributions           is_variable_length="False"
1970*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
1971*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
1973*8d741a5dSApple OSS Distributions           is_constant_value="False"
1974*8d741a5dSApple OSS Distributions           rwtype="RES0"
1975*8d741a5dSApple OSS Distributions        >
1976*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
1977*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
1978*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
1979*8d741a5dSApple OSS Distributions        <field_description order="before">
1980*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*8d741a5dSApple OSS Distributions        </field_description>
1982*8d741a5dSApple OSS Distributions        <field_values>
1983*8d741a5dSApple OSS Distributions        </field_values>
1984*8d741a5dSApple OSS Distributions      </field>
1985*8d741a5dSApple OSS Distributions    <text_after_fields>
1986*8d741a5dSApple OSS Distributions
1987*8d741a5dSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*8d741a5dSApple OSS Distributions<list type="unordered">
1989*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*8d741a5dSApple OSS Distributions</listitem></list>
1993*8d741a5dSApple OSS Distributions
1994*8d741a5dSApple OSS Distributions    </text_after_fields>
1995*8d741a5dSApple OSS Distributions  </fields>
1996*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
1997*8d741a5dSApple OSS Distributions
1998*8d741a5dSApple OSS Distributions
1999*8d741a5dSApple OSS Distributions
2000*8d741a5dSApple OSS Distributions
2001*8d741a5dSApple OSS Distributions
2002*8d741a5dSApple OSS Distributions
2003*8d741a5dSApple OSS Distributions
2004*8d741a5dSApple OSS Distributions
2005*8d741a5dSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*8d741a5dSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*8d741a5dSApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*8d741a5dSApple OSS Distributions    </reg_fieldset>
2009*8d741a5dSApple OSS Distributions            </partial_fieldset>
2010*8d741a5dSApple OSS Distributions            <partial_fieldset>
2011*8d741a5dSApple OSS Distributions              <fields length="25">
2012*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*8d741a5dSApple OSS Distributions    <text_before_fields>
2014*8d741a5dSApple OSS Distributions
2015*8d741a5dSApple OSS Distributions
2016*8d741a5dSApple OSS Distributions
2017*8d741a5dSApple OSS Distributions    </text_before_fields>
2018*8d741a5dSApple OSS Distributions
2019*8d741a5dSApple OSS Distributions        <field
2020*8d741a5dSApple OSS Distributions           id="0_24_0_1"
2021*8d741a5dSApple OSS Distributions           is_variable_length="False"
2022*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2023*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2025*8d741a5dSApple OSS Distributions           is_constant_value="False"
2026*8d741a5dSApple OSS Distributions           rwtype="RES0"
2027*8d741a5dSApple OSS Distributions        >
2028*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2029*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2030*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2031*8d741a5dSApple OSS Distributions        <field_description order="before">
2032*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*8d741a5dSApple OSS Distributions        </field_description>
2034*8d741a5dSApple OSS Distributions        <field_values>
2035*8d741a5dSApple OSS Distributions        </field_values>
2036*8d741a5dSApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*8d741a5dSApple OSS Distributions      </field>
2038*8d741a5dSApple OSS Distributions        <field
2039*8d741a5dSApple OSS Distributions           id="0_24_0_2"
2040*8d741a5dSApple OSS Distributions           is_variable_length="False"
2041*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2042*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2044*8d741a5dSApple OSS Distributions           is_constant_value="False"
2045*8d741a5dSApple OSS Distributions           rwtype="RES0"
2046*8d741a5dSApple OSS Distributions        >
2047*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2048*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2049*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2050*8d741a5dSApple OSS Distributions        <field_description order="before">
2051*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*8d741a5dSApple OSS Distributions        </field_description>
2053*8d741a5dSApple OSS Distributions        <field_values>
2054*8d741a5dSApple OSS Distributions        </field_values>
2055*8d741a5dSApple OSS Distributions      </field>
2056*8d741a5dSApple OSS Distributions    <text_after_fields>
2057*8d741a5dSApple OSS Distributions
2058*8d741a5dSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*8d741a5dSApple OSS Distributions<list type="unordered">
2060*8d741a5dSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*8d741a5dSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*8d741a5dSApple OSS Distributions</listitem></list>
2063*8d741a5dSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*8d741a5dSApple OSS Distributions
2065*8d741a5dSApple OSS Distributions    </text_after_fields>
2066*8d741a5dSApple OSS Distributions  </fields>
2067*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2068*8d741a5dSApple OSS Distributions
2069*8d741a5dSApple OSS Distributions
2070*8d741a5dSApple OSS Distributions
2071*8d741a5dSApple OSS Distributions
2072*8d741a5dSApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*8d741a5dSApple OSS Distributions    </reg_fieldset>
2074*8d741a5dSApple OSS Distributions            </partial_fieldset>
2075*8d741a5dSApple OSS Distributions            <partial_fieldset>
2076*8d741a5dSApple OSS Distributions              <fields length="25">
2077*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*8d741a5dSApple OSS Distributions    <text_before_fields>
2079*8d741a5dSApple OSS Distributions
2080*8d741a5dSApple OSS Distributions
2081*8d741a5dSApple OSS Distributions
2082*8d741a5dSApple OSS Distributions    </text_before_fields>
2083*8d741a5dSApple OSS Distributions
2084*8d741a5dSApple OSS Distributions        <field
2085*8d741a5dSApple OSS Distributions           id="0_24_0"
2086*8d741a5dSApple OSS Distributions           is_variable_length="False"
2087*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2088*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2090*8d741a5dSApple OSS Distributions           is_constant_value="False"
2091*8d741a5dSApple OSS Distributions           rwtype="RES0"
2092*8d741a5dSApple OSS Distributions        >
2093*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2094*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2095*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2096*8d741a5dSApple OSS Distributions        <field_description order="before">
2097*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*8d741a5dSApple OSS Distributions        </field_description>
2099*8d741a5dSApple OSS Distributions        <field_values>
2100*8d741a5dSApple OSS Distributions        </field_values>
2101*8d741a5dSApple OSS Distributions      </field>
2102*8d741a5dSApple OSS Distributions    <text_after_fields>
2103*8d741a5dSApple OSS Distributions
2104*8d741a5dSApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*8d741a5dSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*8d741a5dSApple OSS Distributions
2107*8d741a5dSApple OSS Distributions    </text_after_fields>
2108*8d741a5dSApple OSS Distributions  </fields>
2109*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2110*8d741a5dSApple OSS Distributions
2111*8d741a5dSApple OSS Distributions
2112*8d741a5dSApple OSS Distributions
2113*8d741a5dSApple OSS Distributions
2114*8d741a5dSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*8d741a5dSApple OSS Distributions    </reg_fieldset>
2116*8d741a5dSApple OSS Distributions            </partial_fieldset>
2117*8d741a5dSApple OSS Distributions            <partial_fieldset>
2118*8d741a5dSApple OSS Distributions              <fields length="25">
2119*8d741a5dSApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*8d741a5dSApple OSS Distributions    <text_before_fields>
2121*8d741a5dSApple OSS Distributions
2122*8d741a5dSApple OSS Distributions
2123*8d741a5dSApple OSS Distributions
2124*8d741a5dSApple OSS Distributions    </text_before_fields>
2125*8d741a5dSApple OSS Distributions
2126*8d741a5dSApple OSS Distributions        <field
2127*8d741a5dSApple OSS Distributions           id="0_24_16"
2128*8d741a5dSApple OSS Distributions           is_variable_length="False"
2129*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2130*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2132*8d741a5dSApple OSS Distributions           is_constant_value="False"
2133*8d741a5dSApple OSS Distributions           rwtype="RES0"
2134*8d741a5dSApple OSS Distributions        >
2135*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2136*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2137*8d741a5dSApple OSS Distributions        <field_lsb>16</field_lsb>
2138*8d741a5dSApple OSS Distributions        <field_description order="before">
2139*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*8d741a5dSApple OSS Distributions        </field_description>
2141*8d741a5dSApple OSS Distributions        <field_values>
2142*8d741a5dSApple OSS Distributions        </field_values>
2143*8d741a5dSApple OSS Distributions      </field>
2144*8d741a5dSApple OSS Distributions        <field
2145*8d741a5dSApple OSS Distributions           id="imm16_15_0"
2146*8d741a5dSApple OSS Distributions           is_variable_length="False"
2147*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2148*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2150*8d741a5dSApple OSS Distributions           is_constant_value="False"
2151*8d741a5dSApple OSS Distributions        >
2152*8d741a5dSApple OSS Distributions          <field_name>imm16</field_name>
2153*8d741a5dSApple OSS Distributions        <field_msb>15</field_msb>
2154*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2155*8d741a5dSApple OSS Distributions        <field_description order="before">
2156*8d741a5dSApple OSS Distributions
2157*8d741a5dSApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*8d741a5dSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*8d741a5dSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*8d741a5dSApple OSS Distributions<list type="unordered">
2161*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*8d741a5dSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*8d741a5dSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*8d741a5dSApple OSS Distributions</listitem></list>
2165*8d741a5dSApple OSS Distributions</content>
2166*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*8d741a5dSApple OSS Distributions</listitem></list>
2168*8d741a5dSApple OSS Distributions
2169*8d741a5dSApple OSS Distributions        </field_description>
2170*8d741a5dSApple OSS Distributions        <field_values>
2171*8d741a5dSApple OSS Distributions
2172*8d741a5dSApple OSS Distributions
2173*8d741a5dSApple OSS Distributions        </field_values>
2174*8d741a5dSApple OSS Distributions          <field_resets>
2175*8d741a5dSApple OSS Distributions
2176*8d741a5dSApple OSS Distributions    <field_reset>
2177*8d741a5dSApple OSS Distributions
2178*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*8d741a5dSApple OSS Distributions
2180*8d741a5dSApple OSS Distributions    </field_reset>
2181*8d741a5dSApple OSS Distributions</field_resets>
2182*8d741a5dSApple OSS Distributions      </field>
2183*8d741a5dSApple OSS Distributions    <text_after_fields>
2184*8d741a5dSApple OSS Distributions
2185*8d741a5dSApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*8d741a5dSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*8d741a5dSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*8d741a5dSApple OSS Distributions
2189*8d741a5dSApple OSS Distributions    </text_after_fields>
2190*8d741a5dSApple OSS Distributions  </fields>
2191*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2192*8d741a5dSApple OSS Distributions
2193*8d741a5dSApple OSS Distributions
2194*8d741a5dSApple OSS Distributions
2195*8d741a5dSApple OSS Distributions
2196*8d741a5dSApple OSS Distributions
2197*8d741a5dSApple OSS Distributions
2198*8d741a5dSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*8d741a5dSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*8d741a5dSApple OSS Distributions    </reg_fieldset>
2201*8d741a5dSApple OSS Distributions            </partial_fieldset>
2202*8d741a5dSApple OSS Distributions            <partial_fieldset>
2203*8d741a5dSApple OSS Distributions              <fields length="25">
2204*8d741a5dSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*8d741a5dSApple OSS Distributions    <text_before_fields>
2206*8d741a5dSApple OSS Distributions
2207*8d741a5dSApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*8d741a5dSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*8d741a5dSApple OSS Distributions
2210*8d741a5dSApple OSS Distributions    </text_before_fields>
2211*8d741a5dSApple OSS Distributions
2212*8d741a5dSApple OSS Distributions        <field
2213*8d741a5dSApple OSS Distributions           id="CV_24_24"
2214*8d741a5dSApple OSS Distributions           is_variable_length="False"
2215*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2216*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2218*8d741a5dSApple OSS Distributions           is_constant_value="False"
2219*8d741a5dSApple OSS Distributions        >
2220*8d741a5dSApple OSS Distributions          <field_name>CV</field_name>
2221*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2222*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
2223*8d741a5dSApple OSS Distributions        <field_description order="before">
2224*8d741a5dSApple OSS Distributions
2225*8d741a5dSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*8d741a5dSApple OSS Distributions
2227*8d741a5dSApple OSS Distributions        </field_description>
2228*8d741a5dSApple OSS Distributions        <field_values>
2229*8d741a5dSApple OSS Distributions
2230*8d741a5dSApple OSS Distributions
2231*8d741a5dSApple OSS Distributions                <field_value_instance>
2232*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
2233*8d741a5dSApple OSS Distributions        <field_value_description>
2234*8d741a5dSApple OSS Distributions  <para>The COND field is not valid.</para>
2235*8d741a5dSApple OSS Distributions</field_value_description>
2236*8d741a5dSApple OSS Distributions    </field_value_instance>
2237*8d741a5dSApple OSS Distributions                <field_value_instance>
2238*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
2239*8d741a5dSApple OSS Distributions        <field_value_description>
2240*8d741a5dSApple OSS Distributions  <para>The COND field is valid.</para>
2241*8d741a5dSApple OSS Distributions</field_value_description>
2242*8d741a5dSApple OSS Distributions    </field_value_instance>
2243*8d741a5dSApple OSS Distributions        </field_values>
2244*8d741a5dSApple OSS Distributions            <field_description order="after">
2245*8d741a5dSApple OSS Distributions
2246*8d741a5dSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*8d741a5dSApple OSS Distributions<list type="unordered">
2249*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*8d741a5dSApple OSS Distributions</listitem></list>
2252*8d741a5dSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*8d741a5dSApple OSS Distributions
2254*8d741a5dSApple OSS Distributions            </field_description>
2255*8d741a5dSApple OSS Distributions          <field_resets>
2256*8d741a5dSApple OSS Distributions
2257*8d741a5dSApple OSS Distributions    <field_reset>
2258*8d741a5dSApple OSS Distributions
2259*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*8d741a5dSApple OSS Distributions
2261*8d741a5dSApple OSS Distributions    </field_reset>
2262*8d741a5dSApple OSS Distributions</field_resets>
2263*8d741a5dSApple OSS Distributions      </field>
2264*8d741a5dSApple OSS Distributions        <field
2265*8d741a5dSApple OSS Distributions           id="COND_23_20"
2266*8d741a5dSApple OSS Distributions           is_variable_length="False"
2267*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2268*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2270*8d741a5dSApple OSS Distributions           is_constant_value="False"
2271*8d741a5dSApple OSS Distributions        >
2272*8d741a5dSApple OSS Distributions          <field_name>COND</field_name>
2273*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
2274*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
2275*8d741a5dSApple OSS Distributions        <field_description order="before">
2276*8d741a5dSApple OSS Distributions
2277*8d741a5dSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*8d741a5dSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*8d741a5dSApple OSS Distributions<list type="unordered">
2281*8d741a5dSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*8d741a5dSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*8d741a5dSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*8d741a5dSApple OSS Distributions</listitem></list>
2285*8d741a5dSApple OSS Distributions</content>
2286*8d741a5dSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*8d741a5dSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*8d741a5dSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*8d741a5dSApple OSS Distributions</listitem></list>
2290*8d741a5dSApple OSS Distributions</content>
2291*8d741a5dSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*8d741a5dSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*8d741a5dSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*8d741a5dSApple OSS Distributions</listitem></list>
2295*8d741a5dSApple OSS Distributions</content>
2296*8d741a5dSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*8d741a5dSApple OSS Distributions</listitem></list>
2298*8d741a5dSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*8d741a5dSApple OSS Distributions
2300*8d741a5dSApple OSS Distributions        </field_description>
2301*8d741a5dSApple OSS Distributions        <field_values>
2302*8d741a5dSApple OSS Distributions
2303*8d741a5dSApple OSS Distributions
2304*8d741a5dSApple OSS Distributions        </field_values>
2305*8d741a5dSApple OSS Distributions          <field_resets>
2306*8d741a5dSApple OSS Distributions
2307*8d741a5dSApple OSS Distributions    <field_reset>
2308*8d741a5dSApple OSS Distributions
2309*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*8d741a5dSApple OSS Distributions
2311*8d741a5dSApple OSS Distributions    </field_reset>
2312*8d741a5dSApple OSS Distributions</field_resets>
2313*8d741a5dSApple OSS Distributions      </field>
2314*8d741a5dSApple OSS Distributions        <field
2315*8d741a5dSApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*8d741a5dSApple OSS Distributions           is_variable_length="False"
2317*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2318*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2320*8d741a5dSApple OSS Distributions           is_constant_value="False"
2321*8d741a5dSApple OSS Distributions        >
2322*8d741a5dSApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
2324*8d741a5dSApple OSS Distributions        <field_lsb>19</field_lsb>
2325*8d741a5dSApple OSS Distributions        <field_description order="before">
2326*8d741a5dSApple OSS Distributions
2327*8d741a5dSApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*8d741a5dSApple OSS Distributions
2329*8d741a5dSApple OSS Distributions        </field_description>
2330*8d741a5dSApple OSS Distributions        <field_values>
2331*8d741a5dSApple OSS Distributions
2332*8d741a5dSApple OSS Distributions
2333*8d741a5dSApple OSS Distributions                <field_value_instance>
2334*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
2335*8d741a5dSApple OSS Distributions        <field_value_description>
2336*8d741a5dSApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*8d741a5dSApple OSS Distributions</field_value_description>
2338*8d741a5dSApple OSS Distributions    </field_value_instance>
2339*8d741a5dSApple OSS Distributions                <field_value_instance>
2340*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
2341*8d741a5dSApple OSS Distributions        <field_value_description>
2342*8d741a5dSApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*8d741a5dSApple OSS Distributions</field_value_description>
2344*8d741a5dSApple OSS Distributions    </field_value_instance>
2345*8d741a5dSApple OSS Distributions        </field_values>
2346*8d741a5dSApple OSS Distributions            <field_description order="after">
2347*8d741a5dSApple OSS Distributions
2348*8d741a5dSApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*8d741a5dSApple OSS Distributions
2350*8d741a5dSApple OSS Distributions            </field_description>
2351*8d741a5dSApple OSS Distributions          <field_resets>
2352*8d741a5dSApple OSS Distributions
2353*8d741a5dSApple OSS Distributions    <field_reset>
2354*8d741a5dSApple OSS Distributions
2355*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*8d741a5dSApple OSS Distributions
2357*8d741a5dSApple OSS Distributions    </field_reset>
2358*8d741a5dSApple OSS Distributions</field_resets>
2359*8d741a5dSApple OSS Distributions      </field>
2360*8d741a5dSApple OSS Distributions        <field
2361*8d741a5dSApple OSS Distributions           id="0_18_0"
2362*8d741a5dSApple OSS Distributions           is_variable_length="False"
2363*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2364*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2366*8d741a5dSApple OSS Distributions           is_constant_value="False"
2367*8d741a5dSApple OSS Distributions           rwtype="RES0"
2368*8d741a5dSApple OSS Distributions        >
2369*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2370*8d741a5dSApple OSS Distributions        <field_msb>18</field_msb>
2371*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2372*8d741a5dSApple OSS Distributions        <field_description order="before">
2373*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*8d741a5dSApple OSS Distributions        </field_description>
2375*8d741a5dSApple OSS Distributions        <field_values>
2376*8d741a5dSApple OSS Distributions        </field_values>
2377*8d741a5dSApple OSS Distributions      </field>
2378*8d741a5dSApple OSS Distributions    <text_after_fields>
2379*8d741a5dSApple OSS Distributions
2380*8d741a5dSApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*8d741a5dSApple OSS Distributions
2382*8d741a5dSApple OSS Distributions    </text_after_fields>
2383*8d741a5dSApple OSS Distributions  </fields>
2384*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2385*8d741a5dSApple OSS Distributions
2386*8d741a5dSApple OSS Distributions
2387*8d741a5dSApple OSS Distributions
2388*8d741a5dSApple OSS Distributions
2389*8d741a5dSApple OSS Distributions
2390*8d741a5dSApple OSS Distributions
2391*8d741a5dSApple OSS Distributions
2392*8d741a5dSApple OSS Distributions
2393*8d741a5dSApple OSS Distributions
2394*8d741a5dSApple OSS Distributions
2395*8d741a5dSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*8d741a5dSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*8d741a5dSApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*8d741a5dSApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*8d741a5dSApple OSS Distributions    </reg_fieldset>
2400*8d741a5dSApple OSS Distributions            </partial_fieldset>
2401*8d741a5dSApple OSS Distributions            <partial_fieldset>
2402*8d741a5dSApple OSS Distributions              <fields length="25">
2403*8d741a5dSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*8d741a5dSApple OSS Distributions    <text_before_fields>
2405*8d741a5dSApple OSS Distributions
2406*8d741a5dSApple OSS Distributions
2407*8d741a5dSApple OSS Distributions
2408*8d741a5dSApple OSS Distributions    </text_before_fields>
2409*8d741a5dSApple OSS Distributions
2410*8d741a5dSApple OSS Distributions        <field
2411*8d741a5dSApple OSS Distributions           id="0_24_16"
2412*8d741a5dSApple OSS Distributions           is_variable_length="False"
2413*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2414*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2416*8d741a5dSApple OSS Distributions           is_constant_value="False"
2417*8d741a5dSApple OSS Distributions           rwtype="RES0"
2418*8d741a5dSApple OSS Distributions        >
2419*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2420*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2421*8d741a5dSApple OSS Distributions        <field_lsb>16</field_lsb>
2422*8d741a5dSApple OSS Distributions        <field_description order="before">
2423*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*8d741a5dSApple OSS Distributions        </field_description>
2425*8d741a5dSApple OSS Distributions        <field_values>
2426*8d741a5dSApple OSS Distributions        </field_values>
2427*8d741a5dSApple OSS Distributions      </field>
2428*8d741a5dSApple OSS Distributions        <field
2429*8d741a5dSApple OSS Distributions           id="imm16_15_0"
2430*8d741a5dSApple OSS Distributions           is_variable_length="False"
2431*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2432*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2434*8d741a5dSApple OSS Distributions           is_constant_value="False"
2435*8d741a5dSApple OSS Distributions        >
2436*8d741a5dSApple OSS Distributions          <field_name>imm16</field_name>
2437*8d741a5dSApple OSS Distributions        <field_msb>15</field_msb>
2438*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2439*8d741a5dSApple OSS Distributions        <field_description order="before">
2440*8d741a5dSApple OSS Distributions
2441*8d741a5dSApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*8d741a5dSApple OSS Distributions
2443*8d741a5dSApple OSS Distributions        </field_description>
2444*8d741a5dSApple OSS Distributions        <field_values>
2445*8d741a5dSApple OSS Distributions
2446*8d741a5dSApple OSS Distributions
2447*8d741a5dSApple OSS Distributions        </field_values>
2448*8d741a5dSApple OSS Distributions          <field_resets>
2449*8d741a5dSApple OSS Distributions
2450*8d741a5dSApple OSS Distributions    <field_reset>
2451*8d741a5dSApple OSS Distributions
2452*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*8d741a5dSApple OSS Distributions
2454*8d741a5dSApple OSS Distributions    </field_reset>
2455*8d741a5dSApple OSS Distributions</field_resets>
2456*8d741a5dSApple OSS Distributions      </field>
2457*8d741a5dSApple OSS Distributions    <text_after_fields>
2458*8d741a5dSApple OSS Distributions
2459*8d741a5dSApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*8d741a5dSApple OSS Distributions<list type="unordered">
2461*8d741a5dSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*8d741a5dSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*8d741a5dSApple OSS Distributions</listitem></list>
2464*8d741a5dSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*8d741a5dSApple OSS Distributions
2466*8d741a5dSApple OSS Distributions    </text_after_fields>
2467*8d741a5dSApple OSS Distributions  </fields>
2468*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2469*8d741a5dSApple OSS Distributions
2470*8d741a5dSApple OSS Distributions
2471*8d741a5dSApple OSS Distributions
2472*8d741a5dSApple OSS Distributions
2473*8d741a5dSApple OSS Distributions
2474*8d741a5dSApple OSS Distributions
2475*8d741a5dSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*8d741a5dSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*8d741a5dSApple OSS Distributions    </reg_fieldset>
2478*8d741a5dSApple OSS Distributions            </partial_fieldset>
2479*8d741a5dSApple OSS Distributions            <partial_fieldset>
2480*8d741a5dSApple OSS Distributions              <fields length="25">
2481*8d741a5dSApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*8d741a5dSApple OSS Distributions    <text_before_fields>
2483*8d741a5dSApple OSS Distributions
2484*8d741a5dSApple OSS Distributions
2485*8d741a5dSApple OSS Distributions
2486*8d741a5dSApple OSS Distributions    </text_before_fields>
2487*8d741a5dSApple OSS Distributions
2488*8d741a5dSApple OSS Distributions        <field
2489*8d741a5dSApple OSS Distributions           id="0_24_22"
2490*8d741a5dSApple OSS Distributions           is_variable_length="False"
2491*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2492*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2494*8d741a5dSApple OSS Distributions           is_constant_value="False"
2495*8d741a5dSApple OSS Distributions           rwtype="RES0"
2496*8d741a5dSApple OSS Distributions        >
2497*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2498*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2499*8d741a5dSApple OSS Distributions        <field_lsb>22</field_lsb>
2500*8d741a5dSApple OSS Distributions        <field_description order="before">
2501*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*8d741a5dSApple OSS Distributions        </field_description>
2503*8d741a5dSApple OSS Distributions        <field_values>
2504*8d741a5dSApple OSS Distributions        </field_values>
2505*8d741a5dSApple OSS Distributions      </field>
2506*8d741a5dSApple OSS Distributions        <field
2507*8d741a5dSApple OSS Distributions           id="Op0_21_20"
2508*8d741a5dSApple OSS Distributions           is_variable_length="False"
2509*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2510*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2512*8d741a5dSApple OSS Distributions           is_constant_value="False"
2513*8d741a5dSApple OSS Distributions        >
2514*8d741a5dSApple OSS Distributions          <field_name>Op0</field_name>
2515*8d741a5dSApple OSS Distributions        <field_msb>21</field_msb>
2516*8d741a5dSApple OSS Distributions        <field_lsb>20</field_lsb>
2517*8d741a5dSApple OSS Distributions        <field_description order="before">
2518*8d741a5dSApple OSS Distributions
2519*8d741a5dSApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*8d741a5dSApple OSS Distributions
2521*8d741a5dSApple OSS Distributions        </field_description>
2522*8d741a5dSApple OSS Distributions        <field_values>
2523*8d741a5dSApple OSS Distributions
2524*8d741a5dSApple OSS Distributions
2525*8d741a5dSApple OSS Distributions        </field_values>
2526*8d741a5dSApple OSS Distributions          <field_resets>
2527*8d741a5dSApple OSS Distributions
2528*8d741a5dSApple OSS Distributions    <field_reset>
2529*8d741a5dSApple OSS Distributions
2530*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*8d741a5dSApple OSS Distributions
2532*8d741a5dSApple OSS Distributions    </field_reset>
2533*8d741a5dSApple OSS Distributions</field_resets>
2534*8d741a5dSApple OSS Distributions      </field>
2535*8d741a5dSApple OSS Distributions        <field
2536*8d741a5dSApple OSS Distributions           id="Op2_19_17"
2537*8d741a5dSApple OSS Distributions           is_variable_length="False"
2538*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2539*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2541*8d741a5dSApple OSS Distributions           is_constant_value="False"
2542*8d741a5dSApple OSS Distributions        >
2543*8d741a5dSApple OSS Distributions          <field_name>Op2</field_name>
2544*8d741a5dSApple OSS Distributions        <field_msb>19</field_msb>
2545*8d741a5dSApple OSS Distributions        <field_lsb>17</field_lsb>
2546*8d741a5dSApple OSS Distributions        <field_description order="before">
2547*8d741a5dSApple OSS Distributions
2548*8d741a5dSApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*8d741a5dSApple OSS Distributions
2550*8d741a5dSApple OSS Distributions        </field_description>
2551*8d741a5dSApple OSS Distributions        <field_values>
2552*8d741a5dSApple OSS Distributions
2553*8d741a5dSApple OSS Distributions
2554*8d741a5dSApple OSS Distributions        </field_values>
2555*8d741a5dSApple OSS Distributions          <field_resets>
2556*8d741a5dSApple OSS Distributions
2557*8d741a5dSApple OSS Distributions    <field_reset>
2558*8d741a5dSApple OSS Distributions
2559*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*8d741a5dSApple OSS Distributions
2561*8d741a5dSApple OSS Distributions    </field_reset>
2562*8d741a5dSApple OSS Distributions</field_resets>
2563*8d741a5dSApple OSS Distributions      </field>
2564*8d741a5dSApple OSS Distributions        <field
2565*8d741a5dSApple OSS Distributions           id="Op1_16_14"
2566*8d741a5dSApple OSS Distributions           is_variable_length="False"
2567*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2568*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2570*8d741a5dSApple OSS Distributions           is_constant_value="False"
2571*8d741a5dSApple OSS Distributions        >
2572*8d741a5dSApple OSS Distributions          <field_name>Op1</field_name>
2573*8d741a5dSApple OSS Distributions        <field_msb>16</field_msb>
2574*8d741a5dSApple OSS Distributions        <field_lsb>14</field_lsb>
2575*8d741a5dSApple OSS Distributions        <field_description order="before">
2576*8d741a5dSApple OSS Distributions
2577*8d741a5dSApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*8d741a5dSApple OSS Distributions
2579*8d741a5dSApple OSS Distributions        </field_description>
2580*8d741a5dSApple OSS Distributions        <field_values>
2581*8d741a5dSApple OSS Distributions
2582*8d741a5dSApple OSS Distributions
2583*8d741a5dSApple OSS Distributions        </field_values>
2584*8d741a5dSApple OSS Distributions          <field_resets>
2585*8d741a5dSApple OSS Distributions
2586*8d741a5dSApple OSS Distributions    <field_reset>
2587*8d741a5dSApple OSS Distributions
2588*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*8d741a5dSApple OSS Distributions
2590*8d741a5dSApple OSS Distributions    </field_reset>
2591*8d741a5dSApple OSS Distributions</field_resets>
2592*8d741a5dSApple OSS Distributions      </field>
2593*8d741a5dSApple OSS Distributions        <field
2594*8d741a5dSApple OSS Distributions           id="CRn_13_10"
2595*8d741a5dSApple OSS Distributions           is_variable_length="False"
2596*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2597*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2599*8d741a5dSApple OSS Distributions           is_constant_value="False"
2600*8d741a5dSApple OSS Distributions        >
2601*8d741a5dSApple OSS Distributions          <field_name>CRn</field_name>
2602*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
2603*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
2604*8d741a5dSApple OSS Distributions        <field_description order="before">
2605*8d741a5dSApple OSS Distributions
2606*8d741a5dSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*8d741a5dSApple OSS Distributions
2608*8d741a5dSApple OSS Distributions        </field_description>
2609*8d741a5dSApple OSS Distributions        <field_values>
2610*8d741a5dSApple OSS Distributions
2611*8d741a5dSApple OSS Distributions
2612*8d741a5dSApple OSS Distributions        </field_values>
2613*8d741a5dSApple OSS Distributions          <field_resets>
2614*8d741a5dSApple OSS Distributions
2615*8d741a5dSApple OSS Distributions    <field_reset>
2616*8d741a5dSApple OSS Distributions
2617*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*8d741a5dSApple OSS Distributions
2619*8d741a5dSApple OSS Distributions    </field_reset>
2620*8d741a5dSApple OSS Distributions</field_resets>
2621*8d741a5dSApple OSS Distributions      </field>
2622*8d741a5dSApple OSS Distributions        <field
2623*8d741a5dSApple OSS Distributions           id="Rt_9_5"
2624*8d741a5dSApple OSS Distributions           is_variable_length="False"
2625*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2626*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2628*8d741a5dSApple OSS Distributions           is_constant_value="False"
2629*8d741a5dSApple OSS Distributions        >
2630*8d741a5dSApple OSS Distributions          <field_name>Rt</field_name>
2631*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
2632*8d741a5dSApple OSS Distributions        <field_lsb>5</field_lsb>
2633*8d741a5dSApple OSS Distributions        <field_description order="before">
2634*8d741a5dSApple OSS Distributions
2635*8d741a5dSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*8d741a5dSApple OSS Distributions
2637*8d741a5dSApple OSS Distributions        </field_description>
2638*8d741a5dSApple OSS Distributions        <field_values>
2639*8d741a5dSApple OSS Distributions
2640*8d741a5dSApple OSS Distributions
2641*8d741a5dSApple OSS Distributions        </field_values>
2642*8d741a5dSApple OSS Distributions          <field_resets>
2643*8d741a5dSApple OSS Distributions
2644*8d741a5dSApple OSS Distributions    <field_reset>
2645*8d741a5dSApple OSS Distributions
2646*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*8d741a5dSApple OSS Distributions
2648*8d741a5dSApple OSS Distributions    </field_reset>
2649*8d741a5dSApple OSS Distributions</field_resets>
2650*8d741a5dSApple OSS Distributions      </field>
2651*8d741a5dSApple OSS Distributions        <field
2652*8d741a5dSApple OSS Distributions           id="CRm_4_1"
2653*8d741a5dSApple OSS Distributions           is_variable_length="False"
2654*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2655*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2657*8d741a5dSApple OSS Distributions           is_constant_value="False"
2658*8d741a5dSApple OSS Distributions        >
2659*8d741a5dSApple OSS Distributions          <field_name>CRm</field_name>
2660*8d741a5dSApple OSS Distributions        <field_msb>4</field_msb>
2661*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
2662*8d741a5dSApple OSS Distributions        <field_description order="before">
2663*8d741a5dSApple OSS Distributions
2664*8d741a5dSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*8d741a5dSApple OSS Distributions
2666*8d741a5dSApple OSS Distributions        </field_description>
2667*8d741a5dSApple OSS Distributions        <field_values>
2668*8d741a5dSApple OSS Distributions
2669*8d741a5dSApple OSS Distributions
2670*8d741a5dSApple OSS Distributions        </field_values>
2671*8d741a5dSApple OSS Distributions          <field_resets>
2672*8d741a5dSApple OSS Distributions
2673*8d741a5dSApple OSS Distributions    <field_reset>
2674*8d741a5dSApple OSS Distributions
2675*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*8d741a5dSApple OSS Distributions
2677*8d741a5dSApple OSS Distributions    </field_reset>
2678*8d741a5dSApple OSS Distributions</field_resets>
2679*8d741a5dSApple OSS Distributions      </field>
2680*8d741a5dSApple OSS Distributions        <field
2681*8d741a5dSApple OSS Distributions           id="Direction_0_0"
2682*8d741a5dSApple OSS Distributions           is_variable_length="False"
2683*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2684*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2686*8d741a5dSApple OSS Distributions           is_constant_value="False"
2687*8d741a5dSApple OSS Distributions        >
2688*8d741a5dSApple OSS Distributions          <field_name>Direction</field_name>
2689*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
2690*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2691*8d741a5dSApple OSS Distributions        <field_description order="before">
2692*8d741a5dSApple OSS Distributions
2693*8d741a5dSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*8d741a5dSApple OSS Distributions
2695*8d741a5dSApple OSS Distributions        </field_description>
2696*8d741a5dSApple OSS Distributions        <field_values>
2697*8d741a5dSApple OSS Distributions
2698*8d741a5dSApple OSS Distributions
2699*8d741a5dSApple OSS Distributions                <field_value_instance>
2700*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
2701*8d741a5dSApple OSS Distributions        <field_value_description>
2702*8d741a5dSApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*8d741a5dSApple OSS Distributions</field_value_description>
2704*8d741a5dSApple OSS Distributions    </field_value_instance>
2705*8d741a5dSApple OSS Distributions                <field_value_instance>
2706*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
2707*8d741a5dSApple OSS Distributions        <field_value_description>
2708*8d741a5dSApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*8d741a5dSApple OSS Distributions</field_value_description>
2710*8d741a5dSApple OSS Distributions    </field_value_instance>
2711*8d741a5dSApple OSS Distributions        </field_values>
2712*8d741a5dSApple OSS Distributions          <field_resets>
2713*8d741a5dSApple OSS Distributions
2714*8d741a5dSApple OSS Distributions    <field_reset>
2715*8d741a5dSApple OSS Distributions
2716*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*8d741a5dSApple OSS Distributions
2718*8d741a5dSApple OSS Distributions    </field_reset>
2719*8d741a5dSApple OSS Distributions</field_resets>
2720*8d741a5dSApple OSS Distributions      </field>
2721*8d741a5dSApple OSS Distributions    <text_after_fields>
2722*8d741a5dSApple OSS Distributions
2723*8d741a5dSApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*8d741a5dSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*8d741a5dSApple OSS Distributions<list type="unordered">
2726*8d741a5dSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*8d741a5dSApple OSS Distributions</listitem></list>
2737*8d741a5dSApple OSS Distributions</content>
2738*8d741a5dSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*8d741a5dSApple OSS Distributions</listitem></list>
2759*8d741a5dSApple OSS Distributions</content>
2760*8d741a5dSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*8d741a5dSApple OSS Distributions</listitem></list>
2769*8d741a5dSApple OSS Distributions</content>
2770*8d741a5dSApple OSS Distributions</listitem></list>
2771*8d741a5dSApple OSS Distributions
2772*8d741a5dSApple OSS Distributions    </text_after_fields>
2773*8d741a5dSApple OSS Distributions  </fields>
2774*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2775*8d741a5dSApple OSS Distributions
2776*8d741a5dSApple OSS Distributions
2777*8d741a5dSApple OSS Distributions
2778*8d741a5dSApple OSS Distributions
2779*8d741a5dSApple OSS Distributions
2780*8d741a5dSApple OSS Distributions
2781*8d741a5dSApple OSS Distributions
2782*8d741a5dSApple OSS Distributions
2783*8d741a5dSApple OSS Distributions
2784*8d741a5dSApple OSS Distributions
2785*8d741a5dSApple OSS Distributions
2786*8d741a5dSApple OSS Distributions
2787*8d741a5dSApple OSS Distributions
2788*8d741a5dSApple OSS Distributions
2789*8d741a5dSApple OSS Distributions
2790*8d741a5dSApple OSS Distributions
2791*8d741a5dSApple OSS Distributions
2792*8d741a5dSApple OSS Distributions
2793*8d741a5dSApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*8d741a5dSApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*8d741a5dSApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*8d741a5dSApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*8d741a5dSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*8d741a5dSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*8d741a5dSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*8d741a5dSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*8d741a5dSApple OSS Distributions    </reg_fieldset>
2802*8d741a5dSApple OSS Distributions            </partial_fieldset>
2803*8d741a5dSApple OSS Distributions            <partial_fieldset>
2804*8d741a5dSApple OSS Distributions              <fields length="25">
2805*8d741a5dSApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*8d741a5dSApple OSS Distributions    <text_before_fields>
2807*8d741a5dSApple OSS Distributions
2808*8d741a5dSApple OSS Distributions
2809*8d741a5dSApple OSS Distributions
2810*8d741a5dSApple OSS Distributions    </text_before_fields>
2811*8d741a5dSApple OSS Distributions
2812*8d741a5dSApple OSS Distributions        <field
2813*8d741a5dSApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*8d741a5dSApple OSS Distributions           is_variable_length="False"
2815*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2816*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2818*8d741a5dSApple OSS Distributions           is_constant_value="False"
2819*8d741a5dSApple OSS Distributions        >
2820*8d741a5dSApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2822*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
2823*8d741a5dSApple OSS Distributions        <field_description order="before">
2824*8d741a5dSApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*8d741a5dSApple OSS Distributions
2826*8d741a5dSApple OSS Distributions
2827*8d741a5dSApple OSS Distributions
2828*8d741a5dSApple OSS Distributions        </field_description>
2829*8d741a5dSApple OSS Distributions        <field_values>
2830*8d741a5dSApple OSS Distributions
2831*8d741a5dSApple OSS Distributions               <field_value_name>I</field_value_name>
2832*8d741a5dSApple OSS Distributions        </field_values>
2833*8d741a5dSApple OSS Distributions          <field_resets>
2834*8d741a5dSApple OSS Distributions
2835*8d741a5dSApple OSS Distributions    <field_reset>
2836*8d741a5dSApple OSS Distributions
2837*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*8d741a5dSApple OSS Distributions
2839*8d741a5dSApple OSS Distributions    </field_reset>
2840*8d741a5dSApple OSS Distributions</field_resets>
2841*8d741a5dSApple OSS Distributions      </field>
2842*8d741a5dSApple OSS Distributions    <text_after_fields>
2843*8d741a5dSApple OSS Distributions
2844*8d741a5dSApple OSS Distributions
2845*8d741a5dSApple OSS Distributions
2846*8d741a5dSApple OSS Distributions    </text_after_fields>
2847*8d741a5dSApple OSS Distributions  </fields>
2848*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
2849*8d741a5dSApple OSS Distributions
2850*8d741a5dSApple OSS Distributions
2851*8d741a5dSApple OSS Distributions
2852*8d741a5dSApple OSS Distributions
2853*8d741a5dSApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*8d741a5dSApple OSS Distributions    </reg_fieldset>
2855*8d741a5dSApple OSS Distributions            </partial_fieldset>
2856*8d741a5dSApple OSS Distributions            <partial_fieldset>
2857*8d741a5dSApple OSS Distributions              <fields length="25">
2858*8d741a5dSApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*8d741a5dSApple OSS Distributions    <text_before_fields>
2860*8d741a5dSApple OSS Distributions
2861*8d741a5dSApple OSS Distributions
2862*8d741a5dSApple OSS Distributions
2863*8d741a5dSApple OSS Distributions    </text_before_fields>
2864*8d741a5dSApple OSS Distributions
2865*8d741a5dSApple OSS Distributions        <field
2866*8d741a5dSApple OSS Distributions           id="0_24_13"
2867*8d741a5dSApple OSS Distributions           is_variable_length="False"
2868*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2869*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2871*8d741a5dSApple OSS Distributions           is_constant_value="False"
2872*8d741a5dSApple OSS Distributions           rwtype="RES0"
2873*8d741a5dSApple OSS Distributions        >
2874*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
2875*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
2876*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
2877*8d741a5dSApple OSS Distributions        <field_description order="before">
2878*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*8d741a5dSApple OSS Distributions        </field_description>
2880*8d741a5dSApple OSS Distributions        <field_values>
2881*8d741a5dSApple OSS Distributions        </field_values>
2882*8d741a5dSApple OSS Distributions      </field>
2883*8d741a5dSApple OSS Distributions        <field
2884*8d741a5dSApple OSS Distributions           id="SET_12_11"
2885*8d741a5dSApple OSS Distributions           is_variable_length="False"
2886*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2887*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2889*8d741a5dSApple OSS Distributions           is_constant_value="False"
2890*8d741a5dSApple OSS Distributions        >
2891*8d741a5dSApple OSS Distributions          <field_name>SET</field_name>
2892*8d741a5dSApple OSS Distributions        <field_msb>12</field_msb>
2893*8d741a5dSApple OSS Distributions        <field_lsb>11</field_lsb>
2894*8d741a5dSApple OSS Distributions        <field_description order="before">
2895*8d741a5dSApple OSS Distributions
2896*8d741a5dSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*8d741a5dSApple OSS Distributions
2898*8d741a5dSApple OSS Distributions        </field_description>
2899*8d741a5dSApple OSS Distributions        <field_values>
2900*8d741a5dSApple OSS Distributions
2901*8d741a5dSApple OSS Distributions
2902*8d741a5dSApple OSS Distributions                <field_value_instance>
2903*8d741a5dSApple OSS Distributions            <field_value>0b00</field_value>
2904*8d741a5dSApple OSS Distributions        <field_value_description>
2905*8d741a5dSApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*8d741a5dSApple OSS Distributions</field_value_description>
2907*8d741a5dSApple OSS Distributions    </field_value_instance>
2908*8d741a5dSApple OSS Distributions                <field_value_instance>
2909*8d741a5dSApple OSS Distributions            <field_value>0b10</field_value>
2910*8d741a5dSApple OSS Distributions        <field_value_description>
2911*8d741a5dSApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*8d741a5dSApple OSS Distributions</field_value_description>
2913*8d741a5dSApple OSS Distributions    </field_value_instance>
2914*8d741a5dSApple OSS Distributions                <field_value_instance>
2915*8d741a5dSApple OSS Distributions            <field_value>0b11</field_value>
2916*8d741a5dSApple OSS Distributions        <field_value_description>
2917*8d741a5dSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*8d741a5dSApple OSS Distributions</field_value_description>
2919*8d741a5dSApple OSS Distributions    </field_value_instance>
2920*8d741a5dSApple OSS Distributions        </field_values>
2921*8d741a5dSApple OSS Distributions            <field_description order="after">
2922*8d741a5dSApple OSS Distributions
2923*8d741a5dSApple OSS Distributions  <para>All other values are reserved.</para>
2924*8d741a5dSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*8d741a5dSApple OSS Distributions<list type="unordered">
2926*8d741a5dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*8d741a5dSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*8d741a5dSApple OSS Distributions</listitem></list>
2929*8d741a5dSApple OSS Distributions
2930*8d741a5dSApple OSS Distributions            </field_description>
2931*8d741a5dSApple OSS Distributions          <field_resets>
2932*8d741a5dSApple OSS Distributions
2933*8d741a5dSApple OSS Distributions    <field_reset>
2934*8d741a5dSApple OSS Distributions
2935*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*8d741a5dSApple OSS Distributions
2937*8d741a5dSApple OSS Distributions    </field_reset>
2938*8d741a5dSApple OSS Distributions</field_resets>
2939*8d741a5dSApple OSS Distributions      </field>
2940*8d741a5dSApple OSS Distributions        <field
2941*8d741a5dSApple OSS Distributions           id="FnV_10_10"
2942*8d741a5dSApple OSS Distributions           is_variable_length="False"
2943*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2944*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2946*8d741a5dSApple OSS Distributions           is_constant_value="False"
2947*8d741a5dSApple OSS Distributions        >
2948*8d741a5dSApple OSS Distributions          <field_name>FnV</field_name>
2949*8d741a5dSApple OSS Distributions        <field_msb>10</field_msb>
2950*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
2951*8d741a5dSApple OSS Distributions        <field_description order="before">
2952*8d741a5dSApple OSS Distributions
2953*8d741a5dSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*8d741a5dSApple OSS Distributions
2955*8d741a5dSApple OSS Distributions        </field_description>
2956*8d741a5dSApple OSS Distributions        <field_values>
2957*8d741a5dSApple OSS Distributions
2958*8d741a5dSApple OSS Distributions
2959*8d741a5dSApple OSS Distributions                <field_value_instance>
2960*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
2961*8d741a5dSApple OSS Distributions        <field_value_description>
2962*8d741a5dSApple OSS Distributions  <para>FAR is valid.</para>
2963*8d741a5dSApple OSS Distributions</field_value_description>
2964*8d741a5dSApple OSS Distributions    </field_value_instance>
2965*8d741a5dSApple OSS Distributions                <field_value_instance>
2966*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
2967*8d741a5dSApple OSS Distributions        <field_value_description>
2968*8d741a5dSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*8d741a5dSApple OSS Distributions</field_value_description>
2970*8d741a5dSApple OSS Distributions    </field_value_instance>
2971*8d741a5dSApple OSS Distributions        </field_values>
2972*8d741a5dSApple OSS Distributions            <field_description order="after">
2973*8d741a5dSApple OSS Distributions
2974*8d741a5dSApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*8d741a5dSApple OSS Distributions
2976*8d741a5dSApple OSS Distributions            </field_description>
2977*8d741a5dSApple OSS Distributions          <field_resets>
2978*8d741a5dSApple OSS Distributions
2979*8d741a5dSApple OSS Distributions    <field_reset>
2980*8d741a5dSApple OSS Distributions
2981*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*8d741a5dSApple OSS Distributions
2983*8d741a5dSApple OSS Distributions    </field_reset>
2984*8d741a5dSApple OSS Distributions</field_resets>
2985*8d741a5dSApple OSS Distributions      </field>
2986*8d741a5dSApple OSS Distributions        <field
2987*8d741a5dSApple OSS Distributions           id="EA_9_9"
2988*8d741a5dSApple OSS Distributions           is_variable_length="False"
2989*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
2990*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
2992*8d741a5dSApple OSS Distributions           is_constant_value="False"
2993*8d741a5dSApple OSS Distributions        >
2994*8d741a5dSApple OSS Distributions          <field_name>EA</field_name>
2995*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
2996*8d741a5dSApple OSS Distributions        <field_lsb>9</field_lsb>
2997*8d741a5dSApple OSS Distributions        <field_description order="before">
2998*8d741a5dSApple OSS Distributions
2999*8d741a5dSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*8d741a5dSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*8d741a5dSApple OSS Distributions
3002*8d741a5dSApple OSS Distributions        </field_description>
3003*8d741a5dSApple OSS Distributions        <field_values>
3004*8d741a5dSApple OSS Distributions
3005*8d741a5dSApple OSS Distributions
3006*8d741a5dSApple OSS Distributions        </field_values>
3007*8d741a5dSApple OSS Distributions          <field_resets>
3008*8d741a5dSApple OSS Distributions
3009*8d741a5dSApple OSS Distributions    <field_reset>
3010*8d741a5dSApple OSS Distributions
3011*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*8d741a5dSApple OSS Distributions
3013*8d741a5dSApple OSS Distributions    </field_reset>
3014*8d741a5dSApple OSS Distributions</field_resets>
3015*8d741a5dSApple OSS Distributions      </field>
3016*8d741a5dSApple OSS Distributions        <field
3017*8d741a5dSApple OSS Distributions           id="0_8_8"
3018*8d741a5dSApple OSS Distributions           is_variable_length="False"
3019*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3020*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3022*8d741a5dSApple OSS Distributions           is_constant_value="False"
3023*8d741a5dSApple OSS Distributions           rwtype="RES0"
3024*8d741a5dSApple OSS Distributions        >
3025*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
3026*8d741a5dSApple OSS Distributions        <field_msb>8</field_msb>
3027*8d741a5dSApple OSS Distributions        <field_lsb>8</field_lsb>
3028*8d741a5dSApple OSS Distributions        <field_description order="before">
3029*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*8d741a5dSApple OSS Distributions        </field_description>
3031*8d741a5dSApple OSS Distributions        <field_values>
3032*8d741a5dSApple OSS Distributions        </field_values>
3033*8d741a5dSApple OSS Distributions      </field>
3034*8d741a5dSApple OSS Distributions        <field
3035*8d741a5dSApple OSS Distributions           id="S1PTW_7_7"
3036*8d741a5dSApple OSS Distributions           is_variable_length="False"
3037*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3038*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3040*8d741a5dSApple OSS Distributions           is_constant_value="False"
3041*8d741a5dSApple OSS Distributions        >
3042*8d741a5dSApple OSS Distributions          <field_name>S1PTW</field_name>
3043*8d741a5dSApple OSS Distributions        <field_msb>7</field_msb>
3044*8d741a5dSApple OSS Distributions        <field_lsb>7</field_lsb>
3045*8d741a5dSApple OSS Distributions        <field_description order="before">
3046*8d741a5dSApple OSS Distributions
3047*8d741a5dSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*8d741a5dSApple OSS Distributions
3049*8d741a5dSApple OSS Distributions        </field_description>
3050*8d741a5dSApple OSS Distributions        <field_values>
3051*8d741a5dSApple OSS Distributions
3052*8d741a5dSApple OSS Distributions
3053*8d741a5dSApple OSS Distributions                <field_value_instance>
3054*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3055*8d741a5dSApple OSS Distributions        <field_value_description>
3056*8d741a5dSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*8d741a5dSApple OSS Distributions</field_value_description>
3058*8d741a5dSApple OSS Distributions    </field_value_instance>
3059*8d741a5dSApple OSS Distributions                <field_value_instance>
3060*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3061*8d741a5dSApple OSS Distributions        <field_value_description>
3062*8d741a5dSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*8d741a5dSApple OSS Distributions</field_value_description>
3064*8d741a5dSApple OSS Distributions    </field_value_instance>
3065*8d741a5dSApple OSS Distributions        </field_values>
3066*8d741a5dSApple OSS Distributions            <field_description order="after">
3067*8d741a5dSApple OSS Distributions
3068*8d741a5dSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*8d741a5dSApple OSS Distributions
3070*8d741a5dSApple OSS Distributions            </field_description>
3071*8d741a5dSApple OSS Distributions          <field_resets>
3072*8d741a5dSApple OSS Distributions
3073*8d741a5dSApple OSS Distributions    <field_reset>
3074*8d741a5dSApple OSS Distributions
3075*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*8d741a5dSApple OSS Distributions
3077*8d741a5dSApple OSS Distributions    </field_reset>
3078*8d741a5dSApple OSS Distributions</field_resets>
3079*8d741a5dSApple OSS Distributions      </field>
3080*8d741a5dSApple OSS Distributions        <field
3081*8d741a5dSApple OSS Distributions           id="0_6_6"
3082*8d741a5dSApple OSS Distributions           is_variable_length="False"
3083*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3084*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3086*8d741a5dSApple OSS Distributions           is_constant_value="False"
3087*8d741a5dSApple OSS Distributions           rwtype="RES0"
3088*8d741a5dSApple OSS Distributions        >
3089*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
3090*8d741a5dSApple OSS Distributions        <field_msb>6</field_msb>
3091*8d741a5dSApple OSS Distributions        <field_lsb>6</field_lsb>
3092*8d741a5dSApple OSS Distributions        <field_description order="before">
3093*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*8d741a5dSApple OSS Distributions        </field_description>
3095*8d741a5dSApple OSS Distributions        <field_values>
3096*8d741a5dSApple OSS Distributions        </field_values>
3097*8d741a5dSApple OSS Distributions      </field>
3098*8d741a5dSApple OSS Distributions        <field
3099*8d741a5dSApple OSS Distributions           id="IFSC_5_0"
3100*8d741a5dSApple OSS Distributions           is_variable_length="False"
3101*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3102*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3104*8d741a5dSApple OSS Distributions           is_constant_value="False"
3105*8d741a5dSApple OSS Distributions        >
3106*8d741a5dSApple OSS Distributions          <field_name>IFSC</field_name>
3107*8d741a5dSApple OSS Distributions        <field_msb>5</field_msb>
3108*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
3109*8d741a5dSApple OSS Distributions        <field_description order="before">
3110*8d741a5dSApple OSS Distributions
3111*8d741a5dSApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*8d741a5dSApple OSS Distributions
3113*8d741a5dSApple OSS Distributions        </field_description>
3114*8d741a5dSApple OSS Distributions        <field_values>
3115*8d741a5dSApple OSS Distributions
3116*8d741a5dSApple OSS Distributions
3117*8d741a5dSApple OSS Distributions                <field_value_instance>
3118*8d741a5dSApple OSS Distributions            <field_value>0b000000</field_value>
3119*8d741a5dSApple OSS Distributions        <field_value_description>
3120*8d741a5dSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*8d741a5dSApple OSS Distributions</field_value_description>
3122*8d741a5dSApple OSS Distributions    </field_value_instance>
3123*8d741a5dSApple OSS Distributions                <field_value_instance>
3124*8d741a5dSApple OSS Distributions            <field_value>0b000001</field_value>
3125*8d741a5dSApple OSS Distributions        <field_value_description>
3126*8d741a5dSApple OSS Distributions  <para>Address size fault, level 1</para>
3127*8d741a5dSApple OSS Distributions</field_value_description>
3128*8d741a5dSApple OSS Distributions    </field_value_instance>
3129*8d741a5dSApple OSS Distributions                <field_value_instance>
3130*8d741a5dSApple OSS Distributions            <field_value>0b000010</field_value>
3131*8d741a5dSApple OSS Distributions        <field_value_description>
3132*8d741a5dSApple OSS Distributions  <para>Address size fault, level 2</para>
3133*8d741a5dSApple OSS Distributions</field_value_description>
3134*8d741a5dSApple OSS Distributions    </field_value_instance>
3135*8d741a5dSApple OSS Distributions                <field_value_instance>
3136*8d741a5dSApple OSS Distributions            <field_value>0b000011</field_value>
3137*8d741a5dSApple OSS Distributions        <field_value_description>
3138*8d741a5dSApple OSS Distributions  <para>Address size fault, level 3</para>
3139*8d741a5dSApple OSS Distributions</field_value_description>
3140*8d741a5dSApple OSS Distributions    </field_value_instance>
3141*8d741a5dSApple OSS Distributions                <field_value_instance>
3142*8d741a5dSApple OSS Distributions            <field_value>0b000100</field_value>
3143*8d741a5dSApple OSS Distributions        <field_value_description>
3144*8d741a5dSApple OSS Distributions  <para>Translation fault, level 0</para>
3145*8d741a5dSApple OSS Distributions</field_value_description>
3146*8d741a5dSApple OSS Distributions    </field_value_instance>
3147*8d741a5dSApple OSS Distributions                <field_value_instance>
3148*8d741a5dSApple OSS Distributions            <field_value>0b000101</field_value>
3149*8d741a5dSApple OSS Distributions        <field_value_description>
3150*8d741a5dSApple OSS Distributions  <para>Translation fault, level 1</para>
3151*8d741a5dSApple OSS Distributions</field_value_description>
3152*8d741a5dSApple OSS Distributions    </field_value_instance>
3153*8d741a5dSApple OSS Distributions                <field_value_instance>
3154*8d741a5dSApple OSS Distributions            <field_value>0b000110</field_value>
3155*8d741a5dSApple OSS Distributions        <field_value_description>
3156*8d741a5dSApple OSS Distributions  <para>Translation fault, level 2</para>
3157*8d741a5dSApple OSS Distributions</field_value_description>
3158*8d741a5dSApple OSS Distributions    </field_value_instance>
3159*8d741a5dSApple OSS Distributions                <field_value_instance>
3160*8d741a5dSApple OSS Distributions            <field_value>0b000111</field_value>
3161*8d741a5dSApple OSS Distributions        <field_value_description>
3162*8d741a5dSApple OSS Distributions  <para>Translation fault, level 3</para>
3163*8d741a5dSApple OSS Distributions</field_value_description>
3164*8d741a5dSApple OSS Distributions    </field_value_instance>
3165*8d741a5dSApple OSS Distributions                <field_value_instance>
3166*8d741a5dSApple OSS Distributions            <field_value>0b001001</field_value>
3167*8d741a5dSApple OSS Distributions        <field_value_description>
3168*8d741a5dSApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*8d741a5dSApple OSS Distributions</field_value_description>
3170*8d741a5dSApple OSS Distributions    </field_value_instance>
3171*8d741a5dSApple OSS Distributions                <field_value_instance>
3172*8d741a5dSApple OSS Distributions            <field_value>0b001010</field_value>
3173*8d741a5dSApple OSS Distributions        <field_value_description>
3174*8d741a5dSApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*8d741a5dSApple OSS Distributions</field_value_description>
3176*8d741a5dSApple OSS Distributions    </field_value_instance>
3177*8d741a5dSApple OSS Distributions                <field_value_instance>
3178*8d741a5dSApple OSS Distributions            <field_value>0b001011</field_value>
3179*8d741a5dSApple OSS Distributions        <field_value_description>
3180*8d741a5dSApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*8d741a5dSApple OSS Distributions</field_value_description>
3182*8d741a5dSApple OSS Distributions    </field_value_instance>
3183*8d741a5dSApple OSS Distributions                <field_value_instance>
3184*8d741a5dSApple OSS Distributions            <field_value>0b001101</field_value>
3185*8d741a5dSApple OSS Distributions        <field_value_description>
3186*8d741a5dSApple OSS Distributions  <para>Permission fault, level 1</para>
3187*8d741a5dSApple OSS Distributions</field_value_description>
3188*8d741a5dSApple OSS Distributions    </field_value_instance>
3189*8d741a5dSApple OSS Distributions                <field_value_instance>
3190*8d741a5dSApple OSS Distributions            <field_value>0b001110</field_value>
3191*8d741a5dSApple OSS Distributions        <field_value_description>
3192*8d741a5dSApple OSS Distributions  <para>Permission fault, level 2</para>
3193*8d741a5dSApple OSS Distributions</field_value_description>
3194*8d741a5dSApple OSS Distributions    </field_value_instance>
3195*8d741a5dSApple OSS Distributions                <field_value_instance>
3196*8d741a5dSApple OSS Distributions            <field_value>0b001111</field_value>
3197*8d741a5dSApple OSS Distributions        <field_value_description>
3198*8d741a5dSApple OSS Distributions  <para>Permission fault, level 3</para>
3199*8d741a5dSApple OSS Distributions</field_value_description>
3200*8d741a5dSApple OSS Distributions    </field_value_instance>
3201*8d741a5dSApple OSS Distributions                <field_value_instance>
3202*8d741a5dSApple OSS Distributions            <field_value>0b010000</field_value>
3203*8d741a5dSApple OSS Distributions        <field_value_description>
3204*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*8d741a5dSApple OSS Distributions</field_value_description>
3206*8d741a5dSApple OSS Distributions    </field_value_instance>
3207*8d741a5dSApple OSS Distributions                <field_value_instance>
3208*8d741a5dSApple OSS Distributions            <field_value>0b010100</field_value>
3209*8d741a5dSApple OSS Distributions        <field_value_description>
3210*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*8d741a5dSApple OSS Distributions</field_value_description>
3212*8d741a5dSApple OSS Distributions    </field_value_instance>
3213*8d741a5dSApple OSS Distributions                <field_value_instance>
3214*8d741a5dSApple OSS Distributions            <field_value>0b010101</field_value>
3215*8d741a5dSApple OSS Distributions        <field_value_description>
3216*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*8d741a5dSApple OSS Distributions</field_value_description>
3218*8d741a5dSApple OSS Distributions    </field_value_instance>
3219*8d741a5dSApple OSS Distributions                <field_value_instance>
3220*8d741a5dSApple OSS Distributions            <field_value>0b010110</field_value>
3221*8d741a5dSApple OSS Distributions        <field_value_description>
3222*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*8d741a5dSApple OSS Distributions</field_value_description>
3224*8d741a5dSApple OSS Distributions    </field_value_instance>
3225*8d741a5dSApple OSS Distributions                <field_value_instance>
3226*8d741a5dSApple OSS Distributions            <field_value>0b010111</field_value>
3227*8d741a5dSApple OSS Distributions        <field_value_description>
3228*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*8d741a5dSApple OSS Distributions</field_value_description>
3230*8d741a5dSApple OSS Distributions    </field_value_instance>
3231*8d741a5dSApple OSS Distributions                <field_value_instance>
3232*8d741a5dSApple OSS Distributions            <field_value>0b011000</field_value>
3233*8d741a5dSApple OSS Distributions        <field_value_description>
3234*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*8d741a5dSApple OSS Distributions</field_value_description>
3236*8d741a5dSApple OSS Distributions    </field_value_instance>
3237*8d741a5dSApple OSS Distributions                <field_value_instance>
3238*8d741a5dSApple OSS Distributions            <field_value>0b011100</field_value>
3239*8d741a5dSApple OSS Distributions        <field_value_description>
3240*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*8d741a5dSApple OSS Distributions</field_value_description>
3242*8d741a5dSApple OSS Distributions    </field_value_instance>
3243*8d741a5dSApple OSS Distributions                <field_value_instance>
3244*8d741a5dSApple OSS Distributions            <field_value>0b011101</field_value>
3245*8d741a5dSApple OSS Distributions        <field_value_description>
3246*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*8d741a5dSApple OSS Distributions</field_value_description>
3248*8d741a5dSApple OSS Distributions    </field_value_instance>
3249*8d741a5dSApple OSS Distributions                <field_value_instance>
3250*8d741a5dSApple OSS Distributions            <field_value>0b011110</field_value>
3251*8d741a5dSApple OSS Distributions        <field_value_description>
3252*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*8d741a5dSApple OSS Distributions</field_value_description>
3254*8d741a5dSApple OSS Distributions    </field_value_instance>
3255*8d741a5dSApple OSS Distributions                <field_value_instance>
3256*8d741a5dSApple OSS Distributions            <field_value>0b011111</field_value>
3257*8d741a5dSApple OSS Distributions        <field_value_description>
3258*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*8d741a5dSApple OSS Distributions</field_value_description>
3260*8d741a5dSApple OSS Distributions    </field_value_instance>
3261*8d741a5dSApple OSS Distributions                <field_value_instance>
3262*8d741a5dSApple OSS Distributions            <field_value>0b110000</field_value>
3263*8d741a5dSApple OSS Distributions        <field_value_description>
3264*8d741a5dSApple OSS Distributions  <para>TLB conflict abort</para>
3265*8d741a5dSApple OSS Distributions</field_value_description>
3266*8d741a5dSApple OSS Distributions    </field_value_instance>
3267*8d741a5dSApple OSS Distributions                <field_value_instance>
3268*8d741a5dSApple OSS Distributions            <field_value>0b110001</field_value>
3269*8d741a5dSApple OSS Distributions        <field_value_description>
3270*8d741a5dSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*8d741a5dSApple OSS Distributions</field_value_description>
3272*8d741a5dSApple OSS Distributions    </field_value_instance>
3273*8d741a5dSApple OSS Distributions        </field_values>
3274*8d741a5dSApple OSS Distributions            <field_description order="after">
3275*8d741a5dSApple OSS Distributions
3276*8d741a5dSApple OSS Distributions  <para>All other values are reserved.</para>
3277*8d741a5dSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*8d741a5dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*8d741a5dSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*8d741a5dSApple OSS Distributions
3281*8d741a5dSApple OSS Distributions            </field_description>
3282*8d741a5dSApple OSS Distributions          <field_resets>
3283*8d741a5dSApple OSS Distributions
3284*8d741a5dSApple OSS Distributions    <field_reset>
3285*8d741a5dSApple OSS Distributions
3286*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*8d741a5dSApple OSS Distributions
3288*8d741a5dSApple OSS Distributions    </field_reset>
3289*8d741a5dSApple OSS Distributions</field_resets>
3290*8d741a5dSApple OSS Distributions      </field>
3291*8d741a5dSApple OSS Distributions    <text_after_fields>
3292*8d741a5dSApple OSS Distributions
3293*8d741a5dSApple OSS Distributions
3294*8d741a5dSApple OSS Distributions
3295*8d741a5dSApple OSS Distributions    </text_after_fields>
3296*8d741a5dSApple OSS Distributions  </fields>
3297*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
3298*8d741a5dSApple OSS Distributions
3299*8d741a5dSApple OSS Distributions
3300*8d741a5dSApple OSS Distributions
3301*8d741a5dSApple OSS Distributions
3302*8d741a5dSApple OSS Distributions
3303*8d741a5dSApple OSS Distributions
3304*8d741a5dSApple OSS Distributions
3305*8d741a5dSApple OSS Distributions
3306*8d741a5dSApple OSS Distributions
3307*8d741a5dSApple OSS Distributions
3308*8d741a5dSApple OSS Distributions
3309*8d741a5dSApple OSS Distributions
3310*8d741a5dSApple OSS Distributions
3311*8d741a5dSApple OSS Distributions
3312*8d741a5dSApple OSS Distributions
3313*8d741a5dSApple OSS Distributions
3314*8d741a5dSApple OSS Distributions
3315*8d741a5dSApple OSS Distributions
3316*8d741a5dSApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*8d741a5dSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*8d741a5dSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*8d741a5dSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*8d741a5dSApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*8d741a5dSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*8d741a5dSApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*8d741a5dSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*8d741a5dSApple OSS Distributions    </reg_fieldset>
3325*8d741a5dSApple OSS Distributions            </partial_fieldset>
3326*8d741a5dSApple OSS Distributions            <partial_fieldset>
3327*8d741a5dSApple OSS Distributions              <fields length="25">
3328*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*8d741a5dSApple OSS Distributions    <text_before_fields>
3330*8d741a5dSApple OSS Distributions
3331*8d741a5dSApple OSS Distributions
3332*8d741a5dSApple OSS Distributions
3333*8d741a5dSApple OSS Distributions    </text_before_fields>
3334*8d741a5dSApple OSS Distributions
3335*8d741a5dSApple OSS Distributions        <field
3336*8d741a5dSApple OSS Distributions           id="ISV_24_24"
3337*8d741a5dSApple OSS Distributions           is_variable_length="False"
3338*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3339*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3341*8d741a5dSApple OSS Distributions           is_constant_value="False"
3342*8d741a5dSApple OSS Distributions        >
3343*8d741a5dSApple OSS Distributions          <field_name>ISV</field_name>
3344*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
3345*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
3346*8d741a5dSApple OSS Distributions        <field_description order="before">
3347*8d741a5dSApple OSS Distributions
3348*8d741a5dSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*8d741a5dSApple OSS Distributions
3350*8d741a5dSApple OSS Distributions        </field_description>
3351*8d741a5dSApple OSS Distributions        <field_values>
3352*8d741a5dSApple OSS Distributions
3353*8d741a5dSApple OSS Distributions
3354*8d741a5dSApple OSS Distributions                <field_value_instance>
3355*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3356*8d741a5dSApple OSS Distributions        <field_value_description>
3357*8d741a5dSApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*8d741a5dSApple OSS Distributions</field_value_description>
3359*8d741a5dSApple OSS Distributions    </field_value_instance>
3360*8d741a5dSApple OSS Distributions                <field_value_instance>
3361*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3362*8d741a5dSApple OSS Distributions        <field_value_description>
3363*8d741a5dSApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*8d741a5dSApple OSS Distributions</field_value_description>
3365*8d741a5dSApple OSS Distributions    </field_value_instance>
3366*8d741a5dSApple OSS Distributions        </field_values>
3367*8d741a5dSApple OSS Distributions            <field_description order="after">
3368*8d741a5dSApple OSS Distributions
3369*8d741a5dSApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*8d741a5dSApple OSS Distributions<list type="unordered">
3371*8d741a5dSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*8d741a5dSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*8d741a5dSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*8d741a5dSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*8d741a5dSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*8d741a5dSApple OSS Distributions</listitem></list>
3377*8d741a5dSApple OSS Distributions</content>
3378*8d741a5dSApple OSS Distributions</listitem></list>
3379*8d741a5dSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*8d741a5dSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*8d741a5dSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*8d741a5dSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*8d741a5dSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*8d741a5dSApple OSS Distributions
3385*8d741a5dSApple OSS Distributions            </field_description>
3386*8d741a5dSApple OSS Distributions          <field_resets>
3387*8d741a5dSApple OSS Distributions
3388*8d741a5dSApple OSS Distributions    <field_reset>
3389*8d741a5dSApple OSS Distributions
3390*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*8d741a5dSApple OSS Distributions
3392*8d741a5dSApple OSS Distributions    </field_reset>
3393*8d741a5dSApple OSS Distributions</field_resets>
3394*8d741a5dSApple OSS Distributions      </field>
3395*8d741a5dSApple OSS Distributions        <field
3396*8d741a5dSApple OSS Distributions           id="SAS_23_22"
3397*8d741a5dSApple OSS Distributions           is_variable_length="False"
3398*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3399*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3401*8d741a5dSApple OSS Distributions           is_constant_value="False"
3402*8d741a5dSApple OSS Distributions        >
3403*8d741a5dSApple OSS Distributions          <field_name>SAS</field_name>
3404*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
3405*8d741a5dSApple OSS Distributions        <field_lsb>22</field_lsb>
3406*8d741a5dSApple OSS Distributions        <field_description order="before">
3407*8d741a5dSApple OSS Distributions
3408*8d741a5dSApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*8d741a5dSApple OSS Distributions
3410*8d741a5dSApple OSS Distributions        </field_description>
3411*8d741a5dSApple OSS Distributions        <field_values>
3412*8d741a5dSApple OSS Distributions
3413*8d741a5dSApple OSS Distributions
3414*8d741a5dSApple OSS Distributions                <field_value_instance>
3415*8d741a5dSApple OSS Distributions            <field_value>0b00</field_value>
3416*8d741a5dSApple OSS Distributions        <field_value_description>
3417*8d741a5dSApple OSS Distributions  <para>Byte</para>
3418*8d741a5dSApple OSS Distributions</field_value_description>
3419*8d741a5dSApple OSS Distributions    </field_value_instance>
3420*8d741a5dSApple OSS Distributions                <field_value_instance>
3421*8d741a5dSApple OSS Distributions            <field_value>0b01</field_value>
3422*8d741a5dSApple OSS Distributions        <field_value_description>
3423*8d741a5dSApple OSS Distributions  <para>Halfword</para>
3424*8d741a5dSApple OSS Distributions</field_value_description>
3425*8d741a5dSApple OSS Distributions    </field_value_instance>
3426*8d741a5dSApple OSS Distributions                <field_value_instance>
3427*8d741a5dSApple OSS Distributions            <field_value>0b10</field_value>
3428*8d741a5dSApple OSS Distributions        <field_value_description>
3429*8d741a5dSApple OSS Distributions  <para>Word</para>
3430*8d741a5dSApple OSS Distributions</field_value_description>
3431*8d741a5dSApple OSS Distributions    </field_value_instance>
3432*8d741a5dSApple OSS Distributions                <field_value_instance>
3433*8d741a5dSApple OSS Distributions            <field_value>0b11</field_value>
3434*8d741a5dSApple OSS Distributions        <field_value_description>
3435*8d741a5dSApple OSS Distributions  <para>Doubleword</para>
3436*8d741a5dSApple OSS Distributions</field_value_description>
3437*8d741a5dSApple OSS Distributions    </field_value_instance>
3438*8d741a5dSApple OSS Distributions        </field_values>
3439*8d741a5dSApple OSS Distributions            <field_description order="after">
3440*8d741a5dSApple OSS Distributions
3441*8d741a5dSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*8d741a5dSApple OSS Distributions
3444*8d741a5dSApple OSS Distributions            </field_description>
3445*8d741a5dSApple OSS Distributions          <field_resets>
3446*8d741a5dSApple OSS Distributions
3447*8d741a5dSApple OSS Distributions    <field_reset>
3448*8d741a5dSApple OSS Distributions
3449*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*8d741a5dSApple OSS Distributions
3451*8d741a5dSApple OSS Distributions    </field_reset>
3452*8d741a5dSApple OSS Distributions</field_resets>
3453*8d741a5dSApple OSS Distributions      </field>
3454*8d741a5dSApple OSS Distributions        <field
3455*8d741a5dSApple OSS Distributions           id="SSE_21_21"
3456*8d741a5dSApple OSS Distributions           is_variable_length="False"
3457*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3458*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3460*8d741a5dSApple OSS Distributions           is_constant_value="False"
3461*8d741a5dSApple OSS Distributions        >
3462*8d741a5dSApple OSS Distributions          <field_name>SSE</field_name>
3463*8d741a5dSApple OSS Distributions        <field_msb>21</field_msb>
3464*8d741a5dSApple OSS Distributions        <field_lsb>21</field_lsb>
3465*8d741a5dSApple OSS Distributions        <field_description order="before">
3466*8d741a5dSApple OSS Distributions
3467*8d741a5dSApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*8d741a5dSApple OSS Distributions
3469*8d741a5dSApple OSS Distributions        </field_description>
3470*8d741a5dSApple OSS Distributions        <field_values>
3471*8d741a5dSApple OSS Distributions
3472*8d741a5dSApple OSS Distributions
3473*8d741a5dSApple OSS Distributions                <field_value_instance>
3474*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3475*8d741a5dSApple OSS Distributions        <field_value_description>
3476*8d741a5dSApple OSS Distributions  <para>Sign-extension not required.</para>
3477*8d741a5dSApple OSS Distributions</field_value_description>
3478*8d741a5dSApple OSS Distributions    </field_value_instance>
3479*8d741a5dSApple OSS Distributions                <field_value_instance>
3480*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3481*8d741a5dSApple OSS Distributions        <field_value_description>
3482*8d741a5dSApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*8d741a5dSApple OSS Distributions</field_value_description>
3484*8d741a5dSApple OSS Distributions    </field_value_instance>
3485*8d741a5dSApple OSS Distributions        </field_values>
3486*8d741a5dSApple OSS Distributions            <field_description order="after">
3487*8d741a5dSApple OSS Distributions
3488*8d741a5dSApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*8d741a5dSApple OSS Distributions
3492*8d741a5dSApple OSS Distributions            </field_description>
3493*8d741a5dSApple OSS Distributions          <field_resets>
3494*8d741a5dSApple OSS Distributions
3495*8d741a5dSApple OSS Distributions    <field_reset>
3496*8d741a5dSApple OSS Distributions
3497*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*8d741a5dSApple OSS Distributions
3499*8d741a5dSApple OSS Distributions    </field_reset>
3500*8d741a5dSApple OSS Distributions</field_resets>
3501*8d741a5dSApple OSS Distributions      </field>
3502*8d741a5dSApple OSS Distributions        <field
3503*8d741a5dSApple OSS Distributions           id="SRT_20_16"
3504*8d741a5dSApple OSS Distributions           is_variable_length="False"
3505*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3506*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3508*8d741a5dSApple OSS Distributions           is_constant_value="False"
3509*8d741a5dSApple OSS Distributions        >
3510*8d741a5dSApple OSS Distributions          <field_name>SRT</field_name>
3511*8d741a5dSApple OSS Distributions        <field_msb>20</field_msb>
3512*8d741a5dSApple OSS Distributions        <field_lsb>16</field_lsb>
3513*8d741a5dSApple OSS Distributions        <field_description order="before">
3514*8d741a5dSApple OSS Distributions
3515*8d741a5dSApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*8d741a5dSApple OSS Distributions
3519*8d741a5dSApple OSS Distributions        </field_description>
3520*8d741a5dSApple OSS Distributions        <field_values>
3521*8d741a5dSApple OSS Distributions
3522*8d741a5dSApple OSS Distributions
3523*8d741a5dSApple OSS Distributions        </field_values>
3524*8d741a5dSApple OSS Distributions          <field_resets>
3525*8d741a5dSApple OSS Distributions
3526*8d741a5dSApple OSS Distributions    <field_reset>
3527*8d741a5dSApple OSS Distributions
3528*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*8d741a5dSApple OSS Distributions
3530*8d741a5dSApple OSS Distributions    </field_reset>
3531*8d741a5dSApple OSS Distributions</field_resets>
3532*8d741a5dSApple OSS Distributions      </field>
3533*8d741a5dSApple OSS Distributions        <field
3534*8d741a5dSApple OSS Distributions           id="SF_15_15"
3535*8d741a5dSApple OSS Distributions           is_variable_length="False"
3536*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3537*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3539*8d741a5dSApple OSS Distributions           is_constant_value="False"
3540*8d741a5dSApple OSS Distributions        >
3541*8d741a5dSApple OSS Distributions          <field_name>SF</field_name>
3542*8d741a5dSApple OSS Distributions        <field_msb>15</field_msb>
3543*8d741a5dSApple OSS Distributions        <field_lsb>15</field_lsb>
3544*8d741a5dSApple OSS Distributions        <field_description order="before">
3545*8d741a5dSApple OSS Distributions
3546*8d741a5dSApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*8d741a5dSApple OSS Distributions
3548*8d741a5dSApple OSS Distributions        </field_description>
3549*8d741a5dSApple OSS Distributions        <field_values>
3550*8d741a5dSApple OSS Distributions
3551*8d741a5dSApple OSS Distributions
3552*8d741a5dSApple OSS Distributions                <field_value_instance>
3553*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3554*8d741a5dSApple OSS Distributions        <field_value_description>
3555*8d741a5dSApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*8d741a5dSApple OSS Distributions</field_value_description>
3557*8d741a5dSApple OSS Distributions    </field_value_instance>
3558*8d741a5dSApple OSS Distributions                <field_value_instance>
3559*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3560*8d741a5dSApple OSS Distributions        <field_value_description>
3561*8d741a5dSApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*8d741a5dSApple OSS Distributions</field_value_description>
3563*8d741a5dSApple OSS Distributions    </field_value_instance>
3564*8d741a5dSApple OSS Distributions        </field_values>
3565*8d741a5dSApple OSS Distributions            <field_description order="after">
3566*8d741a5dSApple OSS Distributions
3567*8d741a5dSApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*8d741a5dSApple OSS Distributions
3570*8d741a5dSApple OSS Distributions            </field_description>
3571*8d741a5dSApple OSS Distributions          <field_resets>
3572*8d741a5dSApple OSS Distributions
3573*8d741a5dSApple OSS Distributions    <field_reset>
3574*8d741a5dSApple OSS Distributions
3575*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*8d741a5dSApple OSS Distributions
3577*8d741a5dSApple OSS Distributions    </field_reset>
3578*8d741a5dSApple OSS Distributions</field_resets>
3579*8d741a5dSApple OSS Distributions      </field>
3580*8d741a5dSApple OSS Distributions        <field
3581*8d741a5dSApple OSS Distributions           id="AR_14_14"
3582*8d741a5dSApple OSS Distributions           is_variable_length="False"
3583*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3584*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3586*8d741a5dSApple OSS Distributions           is_constant_value="False"
3587*8d741a5dSApple OSS Distributions        >
3588*8d741a5dSApple OSS Distributions          <field_name>AR</field_name>
3589*8d741a5dSApple OSS Distributions        <field_msb>14</field_msb>
3590*8d741a5dSApple OSS Distributions        <field_lsb>14</field_lsb>
3591*8d741a5dSApple OSS Distributions        <field_description order="before">
3592*8d741a5dSApple OSS Distributions
3593*8d741a5dSApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*8d741a5dSApple OSS Distributions
3595*8d741a5dSApple OSS Distributions        </field_description>
3596*8d741a5dSApple OSS Distributions        <field_values>
3597*8d741a5dSApple OSS Distributions
3598*8d741a5dSApple OSS Distributions
3599*8d741a5dSApple OSS Distributions                <field_value_instance>
3600*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3601*8d741a5dSApple OSS Distributions        <field_value_description>
3602*8d741a5dSApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*8d741a5dSApple OSS Distributions</field_value_description>
3604*8d741a5dSApple OSS Distributions    </field_value_instance>
3605*8d741a5dSApple OSS Distributions                <field_value_instance>
3606*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3607*8d741a5dSApple OSS Distributions        <field_value_description>
3608*8d741a5dSApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*8d741a5dSApple OSS Distributions</field_value_description>
3610*8d741a5dSApple OSS Distributions    </field_value_instance>
3611*8d741a5dSApple OSS Distributions        </field_values>
3612*8d741a5dSApple OSS Distributions            <field_description order="after">
3613*8d741a5dSApple OSS Distributions
3614*8d741a5dSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*8d741a5dSApple OSS Distributions
3617*8d741a5dSApple OSS Distributions            </field_description>
3618*8d741a5dSApple OSS Distributions          <field_resets>
3619*8d741a5dSApple OSS Distributions
3620*8d741a5dSApple OSS Distributions    <field_reset>
3621*8d741a5dSApple OSS Distributions
3622*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*8d741a5dSApple OSS Distributions
3624*8d741a5dSApple OSS Distributions    </field_reset>
3625*8d741a5dSApple OSS Distributions</field_resets>
3626*8d741a5dSApple OSS Distributions      </field>
3627*8d741a5dSApple OSS Distributions        <field
3628*8d741a5dSApple OSS Distributions           id="VNCR_13_13_1"
3629*8d741a5dSApple OSS Distributions           is_variable_length="False"
3630*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3631*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3633*8d741a5dSApple OSS Distributions           is_constant_value="False"
3634*8d741a5dSApple OSS Distributions        >
3635*8d741a5dSApple OSS Distributions          <field_name>VNCR</field_name>
3636*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
3637*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
3638*8d741a5dSApple OSS Distributions        <field_description order="before">
3639*8d741a5dSApple OSS Distributions
3640*8d741a5dSApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*8d741a5dSApple OSS Distributions
3642*8d741a5dSApple OSS Distributions        </field_description>
3643*8d741a5dSApple OSS Distributions        <field_values>
3644*8d741a5dSApple OSS Distributions
3645*8d741a5dSApple OSS Distributions
3646*8d741a5dSApple OSS Distributions                <field_value_instance>
3647*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3648*8d741a5dSApple OSS Distributions        <field_value_description>
3649*8d741a5dSApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*8d741a5dSApple OSS Distributions</field_value_description>
3651*8d741a5dSApple OSS Distributions    </field_value_instance>
3652*8d741a5dSApple OSS Distributions                <field_value_instance>
3653*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3654*8d741a5dSApple OSS Distributions        <field_value_description>
3655*8d741a5dSApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*8d741a5dSApple OSS Distributions</field_value_description>
3657*8d741a5dSApple OSS Distributions    </field_value_instance>
3658*8d741a5dSApple OSS Distributions        </field_values>
3659*8d741a5dSApple OSS Distributions            <field_description order="after">
3660*8d741a5dSApple OSS Distributions
3661*8d741a5dSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*8d741a5dSApple OSS Distributions
3663*8d741a5dSApple OSS Distributions            </field_description>
3664*8d741a5dSApple OSS Distributions          <field_resets>
3665*8d741a5dSApple OSS Distributions
3666*8d741a5dSApple OSS Distributions    <field_reset>
3667*8d741a5dSApple OSS Distributions
3668*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*8d741a5dSApple OSS Distributions
3670*8d741a5dSApple OSS Distributions    </field_reset>
3671*8d741a5dSApple OSS Distributions</field_resets>
3672*8d741a5dSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*8d741a5dSApple OSS Distributions      </field>
3674*8d741a5dSApple OSS Distributions        <field
3675*8d741a5dSApple OSS Distributions           id="0_13_13_2"
3676*8d741a5dSApple OSS Distributions           is_variable_length="False"
3677*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3678*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3680*8d741a5dSApple OSS Distributions           is_constant_value="False"
3681*8d741a5dSApple OSS Distributions           rwtype="RES0"
3682*8d741a5dSApple OSS Distributions        >
3683*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
3684*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
3685*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
3686*8d741a5dSApple OSS Distributions        <field_description order="before">
3687*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*8d741a5dSApple OSS Distributions        </field_description>
3689*8d741a5dSApple OSS Distributions        <field_values>
3690*8d741a5dSApple OSS Distributions        </field_values>
3691*8d741a5dSApple OSS Distributions      </field>
3692*8d741a5dSApple OSS Distributions        <field
3693*8d741a5dSApple OSS Distributions           id="SET_12_11"
3694*8d741a5dSApple OSS Distributions           is_variable_length="False"
3695*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3696*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3698*8d741a5dSApple OSS Distributions           is_constant_value="False"
3699*8d741a5dSApple OSS Distributions        >
3700*8d741a5dSApple OSS Distributions          <field_name>SET</field_name>
3701*8d741a5dSApple OSS Distributions        <field_msb>12</field_msb>
3702*8d741a5dSApple OSS Distributions        <field_lsb>11</field_lsb>
3703*8d741a5dSApple OSS Distributions        <field_description order="before">
3704*8d741a5dSApple OSS Distributions
3705*8d741a5dSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*8d741a5dSApple OSS Distributions
3707*8d741a5dSApple OSS Distributions        </field_description>
3708*8d741a5dSApple OSS Distributions        <field_values>
3709*8d741a5dSApple OSS Distributions
3710*8d741a5dSApple OSS Distributions
3711*8d741a5dSApple OSS Distributions                <field_value_instance>
3712*8d741a5dSApple OSS Distributions            <field_value>0b00</field_value>
3713*8d741a5dSApple OSS Distributions        <field_value_description>
3714*8d741a5dSApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*8d741a5dSApple OSS Distributions</field_value_description>
3716*8d741a5dSApple OSS Distributions    </field_value_instance>
3717*8d741a5dSApple OSS Distributions                <field_value_instance>
3718*8d741a5dSApple OSS Distributions            <field_value>0b10</field_value>
3719*8d741a5dSApple OSS Distributions        <field_value_description>
3720*8d741a5dSApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*8d741a5dSApple OSS Distributions</field_value_description>
3722*8d741a5dSApple OSS Distributions    </field_value_instance>
3723*8d741a5dSApple OSS Distributions                <field_value_instance>
3724*8d741a5dSApple OSS Distributions            <field_value>0b11</field_value>
3725*8d741a5dSApple OSS Distributions        <field_value_description>
3726*8d741a5dSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*8d741a5dSApple OSS Distributions</field_value_description>
3728*8d741a5dSApple OSS Distributions    </field_value_instance>
3729*8d741a5dSApple OSS Distributions        </field_values>
3730*8d741a5dSApple OSS Distributions            <field_description order="after">
3731*8d741a5dSApple OSS Distributions
3732*8d741a5dSApple OSS Distributions  <para>All other values are reserved.</para>
3733*8d741a5dSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*8d741a5dSApple OSS Distributions<list type="unordered">
3735*8d741a5dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*8d741a5dSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*8d741a5dSApple OSS Distributions</listitem></list>
3738*8d741a5dSApple OSS Distributions
3739*8d741a5dSApple OSS Distributions            </field_description>
3740*8d741a5dSApple OSS Distributions          <field_resets>
3741*8d741a5dSApple OSS Distributions
3742*8d741a5dSApple OSS Distributions    <field_reset>
3743*8d741a5dSApple OSS Distributions
3744*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*8d741a5dSApple OSS Distributions
3746*8d741a5dSApple OSS Distributions    </field_reset>
3747*8d741a5dSApple OSS Distributions</field_resets>
3748*8d741a5dSApple OSS Distributions      </field>
3749*8d741a5dSApple OSS Distributions        <field
3750*8d741a5dSApple OSS Distributions           id="FnV_10_10"
3751*8d741a5dSApple OSS Distributions           is_variable_length="False"
3752*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3753*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3755*8d741a5dSApple OSS Distributions           is_constant_value="False"
3756*8d741a5dSApple OSS Distributions        >
3757*8d741a5dSApple OSS Distributions          <field_name>FnV</field_name>
3758*8d741a5dSApple OSS Distributions        <field_msb>10</field_msb>
3759*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
3760*8d741a5dSApple OSS Distributions        <field_description order="before">
3761*8d741a5dSApple OSS Distributions
3762*8d741a5dSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*8d741a5dSApple OSS Distributions
3764*8d741a5dSApple OSS Distributions        </field_description>
3765*8d741a5dSApple OSS Distributions        <field_values>
3766*8d741a5dSApple OSS Distributions
3767*8d741a5dSApple OSS Distributions
3768*8d741a5dSApple OSS Distributions                <field_value_instance>
3769*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3770*8d741a5dSApple OSS Distributions        <field_value_description>
3771*8d741a5dSApple OSS Distributions  <para>FAR is valid.</para>
3772*8d741a5dSApple OSS Distributions</field_value_description>
3773*8d741a5dSApple OSS Distributions    </field_value_instance>
3774*8d741a5dSApple OSS Distributions                <field_value_instance>
3775*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3776*8d741a5dSApple OSS Distributions        <field_value_description>
3777*8d741a5dSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*8d741a5dSApple OSS Distributions</field_value_description>
3779*8d741a5dSApple OSS Distributions    </field_value_instance>
3780*8d741a5dSApple OSS Distributions        </field_values>
3781*8d741a5dSApple OSS Distributions            <field_description order="after">
3782*8d741a5dSApple OSS Distributions
3783*8d741a5dSApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*8d741a5dSApple OSS Distributions
3785*8d741a5dSApple OSS Distributions            </field_description>
3786*8d741a5dSApple OSS Distributions          <field_resets>
3787*8d741a5dSApple OSS Distributions
3788*8d741a5dSApple OSS Distributions    <field_reset>
3789*8d741a5dSApple OSS Distributions
3790*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*8d741a5dSApple OSS Distributions
3792*8d741a5dSApple OSS Distributions    </field_reset>
3793*8d741a5dSApple OSS Distributions</field_resets>
3794*8d741a5dSApple OSS Distributions      </field>
3795*8d741a5dSApple OSS Distributions        <field
3796*8d741a5dSApple OSS Distributions           id="EA_9_9"
3797*8d741a5dSApple OSS Distributions           is_variable_length="False"
3798*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3799*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3801*8d741a5dSApple OSS Distributions           is_constant_value="False"
3802*8d741a5dSApple OSS Distributions        >
3803*8d741a5dSApple OSS Distributions          <field_name>EA</field_name>
3804*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
3805*8d741a5dSApple OSS Distributions        <field_lsb>9</field_lsb>
3806*8d741a5dSApple OSS Distributions        <field_description order="before">
3807*8d741a5dSApple OSS Distributions
3808*8d741a5dSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*8d741a5dSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*8d741a5dSApple OSS Distributions
3811*8d741a5dSApple OSS Distributions        </field_description>
3812*8d741a5dSApple OSS Distributions        <field_values>
3813*8d741a5dSApple OSS Distributions
3814*8d741a5dSApple OSS Distributions
3815*8d741a5dSApple OSS Distributions        </field_values>
3816*8d741a5dSApple OSS Distributions          <field_resets>
3817*8d741a5dSApple OSS Distributions
3818*8d741a5dSApple OSS Distributions    <field_reset>
3819*8d741a5dSApple OSS Distributions
3820*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*8d741a5dSApple OSS Distributions
3822*8d741a5dSApple OSS Distributions    </field_reset>
3823*8d741a5dSApple OSS Distributions</field_resets>
3824*8d741a5dSApple OSS Distributions      </field>
3825*8d741a5dSApple OSS Distributions        <field
3826*8d741a5dSApple OSS Distributions           id="CM_8_8"
3827*8d741a5dSApple OSS Distributions           is_variable_length="False"
3828*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3829*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3831*8d741a5dSApple OSS Distributions           is_constant_value="False"
3832*8d741a5dSApple OSS Distributions        >
3833*8d741a5dSApple OSS Distributions          <field_name>CM</field_name>
3834*8d741a5dSApple OSS Distributions        <field_msb>8</field_msb>
3835*8d741a5dSApple OSS Distributions        <field_lsb>8</field_lsb>
3836*8d741a5dSApple OSS Distributions        <field_description order="before">
3837*8d741a5dSApple OSS Distributions
3838*8d741a5dSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*8d741a5dSApple OSS Distributions
3840*8d741a5dSApple OSS Distributions        </field_description>
3841*8d741a5dSApple OSS Distributions        <field_values>
3842*8d741a5dSApple OSS Distributions
3843*8d741a5dSApple OSS Distributions
3844*8d741a5dSApple OSS Distributions                <field_value_instance>
3845*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3846*8d741a5dSApple OSS Distributions        <field_value_description>
3847*8d741a5dSApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*8d741a5dSApple OSS Distributions</field_value_description>
3849*8d741a5dSApple OSS Distributions    </field_value_instance>
3850*8d741a5dSApple OSS Distributions                <field_value_instance>
3851*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3852*8d741a5dSApple OSS Distributions        <field_value_description>
3853*8d741a5dSApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*8d741a5dSApple OSS Distributions</field_value_description>
3855*8d741a5dSApple OSS Distributions    </field_value_instance>
3856*8d741a5dSApple OSS Distributions        </field_values>
3857*8d741a5dSApple OSS Distributions          <field_resets>
3858*8d741a5dSApple OSS Distributions
3859*8d741a5dSApple OSS Distributions    <field_reset>
3860*8d741a5dSApple OSS Distributions
3861*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*8d741a5dSApple OSS Distributions
3863*8d741a5dSApple OSS Distributions    </field_reset>
3864*8d741a5dSApple OSS Distributions</field_resets>
3865*8d741a5dSApple OSS Distributions      </field>
3866*8d741a5dSApple OSS Distributions        <field
3867*8d741a5dSApple OSS Distributions           id="S1PTW_7_7"
3868*8d741a5dSApple OSS Distributions           is_variable_length="False"
3869*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3870*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3872*8d741a5dSApple OSS Distributions           is_constant_value="False"
3873*8d741a5dSApple OSS Distributions        >
3874*8d741a5dSApple OSS Distributions          <field_name>S1PTW</field_name>
3875*8d741a5dSApple OSS Distributions        <field_msb>7</field_msb>
3876*8d741a5dSApple OSS Distributions        <field_lsb>7</field_lsb>
3877*8d741a5dSApple OSS Distributions        <field_description order="before">
3878*8d741a5dSApple OSS Distributions
3879*8d741a5dSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*8d741a5dSApple OSS Distributions
3881*8d741a5dSApple OSS Distributions        </field_description>
3882*8d741a5dSApple OSS Distributions        <field_values>
3883*8d741a5dSApple OSS Distributions
3884*8d741a5dSApple OSS Distributions
3885*8d741a5dSApple OSS Distributions                <field_value_instance>
3886*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3887*8d741a5dSApple OSS Distributions        <field_value_description>
3888*8d741a5dSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*8d741a5dSApple OSS Distributions</field_value_description>
3890*8d741a5dSApple OSS Distributions    </field_value_instance>
3891*8d741a5dSApple OSS Distributions                <field_value_instance>
3892*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3893*8d741a5dSApple OSS Distributions        <field_value_description>
3894*8d741a5dSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*8d741a5dSApple OSS Distributions</field_value_description>
3896*8d741a5dSApple OSS Distributions    </field_value_instance>
3897*8d741a5dSApple OSS Distributions        </field_values>
3898*8d741a5dSApple OSS Distributions            <field_description order="after">
3899*8d741a5dSApple OSS Distributions
3900*8d741a5dSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*8d741a5dSApple OSS Distributions
3902*8d741a5dSApple OSS Distributions            </field_description>
3903*8d741a5dSApple OSS Distributions          <field_resets>
3904*8d741a5dSApple OSS Distributions
3905*8d741a5dSApple OSS Distributions    <field_reset>
3906*8d741a5dSApple OSS Distributions
3907*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*8d741a5dSApple OSS Distributions
3909*8d741a5dSApple OSS Distributions    </field_reset>
3910*8d741a5dSApple OSS Distributions</field_resets>
3911*8d741a5dSApple OSS Distributions      </field>
3912*8d741a5dSApple OSS Distributions        <field
3913*8d741a5dSApple OSS Distributions           id="WnR_6_6"
3914*8d741a5dSApple OSS Distributions           is_variable_length="False"
3915*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3916*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3918*8d741a5dSApple OSS Distributions           is_constant_value="False"
3919*8d741a5dSApple OSS Distributions        >
3920*8d741a5dSApple OSS Distributions          <field_name>WnR</field_name>
3921*8d741a5dSApple OSS Distributions        <field_msb>6</field_msb>
3922*8d741a5dSApple OSS Distributions        <field_lsb>6</field_lsb>
3923*8d741a5dSApple OSS Distributions        <field_description order="before">
3924*8d741a5dSApple OSS Distributions
3925*8d741a5dSApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*8d741a5dSApple OSS Distributions
3927*8d741a5dSApple OSS Distributions        </field_description>
3928*8d741a5dSApple OSS Distributions        <field_values>
3929*8d741a5dSApple OSS Distributions
3930*8d741a5dSApple OSS Distributions
3931*8d741a5dSApple OSS Distributions                <field_value_instance>
3932*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
3933*8d741a5dSApple OSS Distributions        <field_value_description>
3934*8d741a5dSApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*8d741a5dSApple OSS Distributions</field_value_description>
3936*8d741a5dSApple OSS Distributions    </field_value_instance>
3937*8d741a5dSApple OSS Distributions                <field_value_instance>
3938*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
3939*8d741a5dSApple OSS Distributions        <field_value_description>
3940*8d741a5dSApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*8d741a5dSApple OSS Distributions</field_value_description>
3942*8d741a5dSApple OSS Distributions    </field_value_instance>
3943*8d741a5dSApple OSS Distributions        </field_values>
3944*8d741a5dSApple OSS Distributions            <field_description order="after">
3945*8d741a5dSApple OSS Distributions
3946*8d741a5dSApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*8d741a5dSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*8d741a5dSApple OSS Distributions<list type="unordered">
3950*8d741a5dSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*8d741a5dSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*8d741a5dSApple OSS Distributions</listitem></list>
3953*8d741a5dSApple OSS Distributions
3954*8d741a5dSApple OSS Distributions            </field_description>
3955*8d741a5dSApple OSS Distributions          <field_resets>
3956*8d741a5dSApple OSS Distributions
3957*8d741a5dSApple OSS Distributions    <field_reset>
3958*8d741a5dSApple OSS Distributions
3959*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*8d741a5dSApple OSS Distributions
3961*8d741a5dSApple OSS Distributions    </field_reset>
3962*8d741a5dSApple OSS Distributions</field_resets>
3963*8d741a5dSApple OSS Distributions      </field>
3964*8d741a5dSApple OSS Distributions        <field
3965*8d741a5dSApple OSS Distributions           id="DFSC_5_0"
3966*8d741a5dSApple OSS Distributions           is_variable_length="False"
3967*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
3968*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
3970*8d741a5dSApple OSS Distributions           is_constant_value="False"
3971*8d741a5dSApple OSS Distributions        >
3972*8d741a5dSApple OSS Distributions          <field_name>DFSC</field_name>
3973*8d741a5dSApple OSS Distributions        <field_msb>5</field_msb>
3974*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
3975*8d741a5dSApple OSS Distributions        <field_description order="before">
3976*8d741a5dSApple OSS Distributions
3977*8d741a5dSApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*8d741a5dSApple OSS Distributions
3979*8d741a5dSApple OSS Distributions        </field_description>
3980*8d741a5dSApple OSS Distributions        <field_values>
3981*8d741a5dSApple OSS Distributions
3982*8d741a5dSApple OSS Distributions
3983*8d741a5dSApple OSS Distributions                <field_value_instance>
3984*8d741a5dSApple OSS Distributions            <field_value>0b000000</field_value>
3985*8d741a5dSApple OSS Distributions        <field_value_description>
3986*8d741a5dSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*8d741a5dSApple OSS Distributions</field_value_description>
3988*8d741a5dSApple OSS Distributions    </field_value_instance>
3989*8d741a5dSApple OSS Distributions                <field_value_instance>
3990*8d741a5dSApple OSS Distributions            <field_value>0b000001</field_value>
3991*8d741a5dSApple OSS Distributions        <field_value_description>
3992*8d741a5dSApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*8d741a5dSApple OSS Distributions</field_value_description>
3994*8d741a5dSApple OSS Distributions    </field_value_instance>
3995*8d741a5dSApple OSS Distributions                <field_value_instance>
3996*8d741a5dSApple OSS Distributions            <field_value>0b000010</field_value>
3997*8d741a5dSApple OSS Distributions        <field_value_description>
3998*8d741a5dSApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*8d741a5dSApple OSS Distributions</field_value_description>
4000*8d741a5dSApple OSS Distributions    </field_value_instance>
4001*8d741a5dSApple OSS Distributions                <field_value_instance>
4002*8d741a5dSApple OSS Distributions            <field_value>0b000011</field_value>
4003*8d741a5dSApple OSS Distributions        <field_value_description>
4004*8d741a5dSApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*8d741a5dSApple OSS Distributions</field_value_description>
4006*8d741a5dSApple OSS Distributions    </field_value_instance>
4007*8d741a5dSApple OSS Distributions                <field_value_instance>
4008*8d741a5dSApple OSS Distributions            <field_value>0b000100</field_value>
4009*8d741a5dSApple OSS Distributions        <field_value_description>
4010*8d741a5dSApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*8d741a5dSApple OSS Distributions</field_value_description>
4012*8d741a5dSApple OSS Distributions    </field_value_instance>
4013*8d741a5dSApple OSS Distributions                <field_value_instance>
4014*8d741a5dSApple OSS Distributions            <field_value>0b000101</field_value>
4015*8d741a5dSApple OSS Distributions        <field_value_description>
4016*8d741a5dSApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*8d741a5dSApple OSS Distributions</field_value_description>
4018*8d741a5dSApple OSS Distributions    </field_value_instance>
4019*8d741a5dSApple OSS Distributions                <field_value_instance>
4020*8d741a5dSApple OSS Distributions            <field_value>0b000110</field_value>
4021*8d741a5dSApple OSS Distributions        <field_value_description>
4022*8d741a5dSApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*8d741a5dSApple OSS Distributions</field_value_description>
4024*8d741a5dSApple OSS Distributions    </field_value_instance>
4025*8d741a5dSApple OSS Distributions                <field_value_instance>
4026*8d741a5dSApple OSS Distributions            <field_value>0b000111</field_value>
4027*8d741a5dSApple OSS Distributions        <field_value_description>
4028*8d741a5dSApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*8d741a5dSApple OSS Distributions</field_value_description>
4030*8d741a5dSApple OSS Distributions    </field_value_instance>
4031*8d741a5dSApple OSS Distributions                <field_value_instance>
4032*8d741a5dSApple OSS Distributions            <field_value>0b001001</field_value>
4033*8d741a5dSApple OSS Distributions        <field_value_description>
4034*8d741a5dSApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*8d741a5dSApple OSS Distributions</field_value_description>
4036*8d741a5dSApple OSS Distributions    </field_value_instance>
4037*8d741a5dSApple OSS Distributions                <field_value_instance>
4038*8d741a5dSApple OSS Distributions            <field_value>0b001010</field_value>
4039*8d741a5dSApple OSS Distributions        <field_value_description>
4040*8d741a5dSApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*8d741a5dSApple OSS Distributions</field_value_description>
4042*8d741a5dSApple OSS Distributions    </field_value_instance>
4043*8d741a5dSApple OSS Distributions                <field_value_instance>
4044*8d741a5dSApple OSS Distributions            <field_value>0b001011</field_value>
4045*8d741a5dSApple OSS Distributions        <field_value_description>
4046*8d741a5dSApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*8d741a5dSApple OSS Distributions</field_value_description>
4048*8d741a5dSApple OSS Distributions    </field_value_instance>
4049*8d741a5dSApple OSS Distributions                <field_value_instance>
4050*8d741a5dSApple OSS Distributions            <field_value>0b001101</field_value>
4051*8d741a5dSApple OSS Distributions        <field_value_description>
4052*8d741a5dSApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*8d741a5dSApple OSS Distributions</field_value_description>
4054*8d741a5dSApple OSS Distributions    </field_value_instance>
4055*8d741a5dSApple OSS Distributions                <field_value_instance>
4056*8d741a5dSApple OSS Distributions            <field_value>0b001110</field_value>
4057*8d741a5dSApple OSS Distributions        <field_value_description>
4058*8d741a5dSApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*8d741a5dSApple OSS Distributions</field_value_description>
4060*8d741a5dSApple OSS Distributions    </field_value_instance>
4061*8d741a5dSApple OSS Distributions                <field_value_instance>
4062*8d741a5dSApple OSS Distributions            <field_value>0b001111</field_value>
4063*8d741a5dSApple OSS Distributions        <field_value_description>
4064*8d741a5dSApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*8d741a5dSApple OSS Distributions</field_value_description>
4066*8d741a5dSApple OSS Distributions    </field_value_instance>
4067*8d741a5dSApple OSS Distributions                <field_value_instance>
4068*8d741a5dSApple OSS Distributions            <field_value>0b010000</field_value>
4069*8d741a5dSApple OSS Distributions        <field_value_description>
4070*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*8d741a5dSApple OSS Distributions</field_value_description>
4072*8d741a5dSApple OSS Distributions    </field_value_instance>
4073*8d741a5dSApple OSS Distributions                <field_value_instance>
4074*8d741a5dSApple OSS Distributions            <field_value>0b010001</field_value>
4075*8d741a5dSApple OSS Distributions        <field_value_description>
4076*8d741a5dSApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*8d741a5dSApple OSS Distributions</field_value_description>
4078*8d741a5dSApple OSS Distributions    </field_value_instance>
4079*8d741a5dSApple OSS Distributions                <field_value_instance>
4080*8d741a5dSApple OSS Distributions            <field_value>0b010100</field_value>
4081*8d741a5dSApple OSS Distributions        <field_value_description>
4082*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*8d741a5dSApple OSS Distributions</field_value_description>
4084*8d741a5dSApple OSS Distributions    </field_value_instance>
4085*8d741a5dSApple OSS Distributions                <field_value_instance>
4086*8d741a5dSApple OSS Distributions            <field_value>0b010101</field_value>
4087*8d741a5dSApple OSS Distributions        <field_value_description>
4088*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*8d741a5dSApple OSS Distributions</field_value_description>
4090*8d741a5dSApple OSS Distributions    </field_value_instance>
4091*8d741a5dSApple OSS Distributions                <field_value_instance>
4092*8d741a5dSApple OSS Distributions            <field_value>0b010110</field_value>
4093*8d741a5dSApple OSS Distributions        <field_value_description>
4094*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*8d741a5dSApple OSS Distributions</field_value_description>
4096*8d741a5dSApple OSS Distributions    </field_value_instance>
4097*8d741a5dSApple OSS Distributions                <field_value_instance>
4098*8d741a5dSApple OSS Distributions            <field_value>0b010111</field_value>
4099*8d741a5dSApple OSS Distributions        <field_value_description>
4100*8d741a5dSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*8d741a5dSApple OSS Distributions</field_value_description>
4102*8d741a5dSApple OSS Distributions    </field_value_instance>
4103*8d741a5dSApple OSS Distributions                <field_value_instance>
4104*8d741a5dSApple OSS Distributions            <field_value>0b011000</field_value>
4105*8d741a5dSApple OSS Distributions        <field_value_description>
4106*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*8d741a5dSApple OSS Distributions</field_value_description>
4108*8d741a5dSApple OSS Distributions    </field_value_instance>
4109*8d741a5dSApple OSS Distributions                <field_value_instance>
4110*8d741a5dSApple OSS Distributions            <field_value>0b011100</field_value>
4111*8d741a5dSApple OSS Distributions        <field_value_description>
4112*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*8d741a5dSApple OSS Distributions</field_value_description>
4114*8d741a5dSApple OSS Distributions    </field_value_instance>
4115*8d741a5dSApple OSS Distributions                <field_value_instance>
4116*8d741a5dSApple OSS Distributions            <field_value>0b011101</field_value>
4117*8d741a5dSApple OSS Distributions        <field_value_description>
4118*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*8d741a5dSApple OSS Distributions</field_value_description>
4120*8d741a5dSApple OSS Distributions    </field_value_instance>
4121*8d741a5dSApple OSS Distributions                <field_value_instance>
4122*8d741a5dSApple OSS Distributions            <field_value>0b011110</field_value>
4123*8d741a5dSApple OSS Distributions        <field_value_description>
4124*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*8d741a5dSApple OSS Distributions</field_value_description>
4126*8d741a5dSApple OSS Distributions    </field_value_instance>
4127*8d741a5dSApple OSS Distributions                <field_value_instance>
4128*8d741a5dSApple OSS Distributions            <field_value>0b011111</field_value>
4129*8d741a5dSApple OSS Distributions        <field_value_description>
4130*8d741a5dSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*8d741a5dSApple OSS Distributions</field_value_description>
4132*8d741a5dSApple OSS Distributions    </field_value_instance>
4133*8d741a5dSApple OSS Distributions                <field_value_instance>
4134*8d741a5dSApple OSS Distributions            <field_value>0b100001</field_value>
4135*8d741a5dSApple OSS Distributions        <field_value_description>
4136*8d741a5dSApple OSS Distributions  <para>Alignment fault.</para>
4137*8d741a5dSApple OSS Distributions</field_value_description>
4138*8d741a5dSApple OSS Distributions    </field_value_instance>
4139*8d741a5dSApple OSS Distributions                <field_value_instance>
4140*8d741a5dSApple OSS Distributions            <field_value>0b110000</field_value>
4141*8d741a5dSApple OSS Distributions        <field_value_description>
4142*8d741a5dSApple OSS Distributions  <para>TLB conflict abort.</para>
4143*8d741a5dSApple OSS Distributions</field_value_description>
4144*8d741a5dSApple OSS Distributions    </field_value_instance>
4145*8d741a5dSApple OSS Distributions                <field_value_instance>
4146*8d741a5dSApple OSS Distributions            <field_value>0b110001</field_value>
4147*8d741a5dSApple OSS Distributions        <field_value_description>
4148*8d741a5dSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*8d741a5dSApple OSS Distributions</field_value_description>
4150*8d741a5dSApple OSS Distributions    </field_value_instance>
4151*8d741a5dSApple OSS Distributions                <field_value_instance>
4152*8d741a5dSApple OSS Distributions            <field_value>0b110100</field_value>
4153*8d741a5dSApple OSS Distributions        <field_value_description>
4154*8d741a5dSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*8d741a5dSApple OSS Distributions</field_value_description>
4156*8d741a5dSApple OSS Distributions    </field_value_instance>
4157*8d741a5dSApple OSS Distributions                <field_value_instance>
4158*8d741a5dSApple OSS Distributions            <field_value>0b110101</field_value>
4159*8d741a5dSApple OSS Distributions        <field_value_description>
4160*8d741a5dSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*8d741a5dSApple OSS Distributions</field_value_description>
4162*8d741a5dSApple OSS Distributions    </field_value_instance>
4163*8d741a5dSApple OSS Distributions                <field_value_instance>
4164*8d741a5dSApple OSS Distributions            <field_value>0b111101</field_value>
4165*8d741a5dSApple OSS Distributions        <field_value_description>
4166*8d741a5dSApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*8d741a5dSApple OSS Distributions</field_value_description>
4168*8d741a5dSApple OSS Distributions    </field_value_instance>
4169*8d741a5dSApple OSS Distributions                <field_value_instance>
4170*8d741a5dSApple OSS Distributions            <field_value>0b111110</field_value>
4171*8d741a5dSApple OSS Distributions        <field_value_description>
4172*8d741a5dSApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*8d741a5dSApple OSS Distributions</field_value_description>
4174*8d741a5dSApple OSS Distributions    </field_value_instance>
4175*8d741a5dSApple OSS Distributions        </field_values>
4176*8d741a5dSApple OSS Distributions            <field_description order="after">
4177*8d741a5dSApple OSS Distributions
4178*8d741a5dSApple OSS Distributions  <para>All other values are reserved.</para>
4179*8d741a5dSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*8d741a5dSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*8d741a5dSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*8d741a5dSApple OSS Distributions
4183*8d741a5dSApple OSS Distributions            </field_description>
4184*8d741a5dSApple OSS Distributions          <field_resets>
4185*8d741a5dSApple OSS Distributions
4186*8d741a5dSApple OSS Distributions    <field_reset>
4187*8d741a5dSApple OSS Distributions
4188*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*8d741a5dSApple OSS Distributions
4190*8d741a5dSApple OSS Distributions    </field_reset>
4191*8d741a5dSApple OSS Distributions</field_resets>
4192*8d741a5dSApple OSS Distributions      </field>
4193*8d741a5dSApple OSS Distributions    <text_after_fields>
4194*8d741a5dSApple OSS Distributions
4195*8d741a5dSApple OSS Distributions
4196*8d741a5dSApple OSS Distributions
4197*8d741a5dSApple OSS Distributions    </text_after_fields>
4198*8d741a5dSApple OSS Distributions  </fields>
4199*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
4200*8d741a5dSApple OSS Distributions
4201*8d741a5dSApple OSS Distributions
4202*8d741a5dSApple OSS Distributions
4203*8d741a5dSApple OSS Distributions
4204*8d741a5dSApple OSS Distributions
4205*8d741a5dSApple OSS Distributions
4206*8d741a5dSApple OSS Distributions
4207*8d741a5dSApple OSS Distributions
4208*8d741a5dSApple OSS Distributions
4209*8d741a5dSApple OSS Distributions
4210*8d741a5dSApple OSS Distributions
4211*8d741a5dSApple OSS Distributions
4212*8d741a5dSApple OSS Distributions
4213*8d741a5dSApple OSS Distributions
4214*8d741a5dSApple OSS Distributions
4215*8d741a5dSApple OSS Distributions
4216*8d741a5dSApple OSS Distributions
4217*8d741a5dSApple OSS Distributions
4218*8d741a5dSApple OSS Distributions
4219*8d741a5dSApple OSS Distributions
4220*8d741a5dSApple OSS Distributions
4221*8d741a5dSApple OSS Distributions
4222*8d741a5dSApple OSS Distributions
4223*8d741a5dSApple OSS Distributions
4224*8d741a5dSApple OSS Distributions
4225*8d741a5dSApple OSS Distributions
4226*8d741a5dSApple OSS Distributions
4227*8d741a5dSApple OSS Distributions
4228*8d741a5dSApple OSS Distributions
4229*8d741a5dSApple OSS Distributions
4230*8d741a5dSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*8d741a5dSApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*8d741a5dSApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*8d741a5dSApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*8d741a5dSApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*8d741a5dSApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*8d741a5dSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*8d741a5dSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*8d741a5dSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*8d741a5dSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*8d741a5dSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*8d741a5dSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*8d741a5dSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*8d741a5dSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*8d741a5dSApple OSS Distributions    </reg_fieldset>
4245*8d741a5dSApple OSS Distributions            </partial_fieldset>
4246*8d741a5dSApple OSS Distributions            <partial_fieldset>
4247*8d741a5dSApple OSS Distributions              <fields length="25">
4248*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*8d741a5dSApple OSS Distributions    <text_before_fields>
4250*8d741a5dSApple OSS Distributions
4251*8d741a5dSApple OSS Distributions
4252*8d741a5dSApple OSS Distributions
4253*8d741a5dSApple OSS Distributions    </text_before_fields>
4254*8d741a5dSApple OSS Distributions
4255*8d741a5dSApple OSS Distributions        <field
4256*8d741a5dSApple OSS Distributions           id="0_24_24"
4257*8d741a5dSApple OSS Distributions           is_variable_length="False"
4258*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4259*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4261*8d741a5dSApple OSS Distributions           is_constant_value="False"
4262*8d741a5dSApple OSS Distributions           rwtype="RES0"
4263*8d741a5dSApple OSS Distributions        >
4264*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
4265*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
4266*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
4267*8d741a5dSApple OSS Distributions        <field_description order="before">
4268*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*8d741a5dSApple OSS Distributions        </field_description>
4270*8d741a5dSApple OSS Distributions        <field_values>
4271*8d741a5dSApple OSS Distributions        </field_values>
4272*8d741a5dSApple OSS Distributions      </field>
4273*8d741a5dSApple OSS Distributions        <field
4274*8d741a5dSApple OSS Distributions           id="TFV_23_23"
4275*8d741a5dSApple OSS Distributions           is_variable_length="False"
4276*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4277*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4279*8d741a5dSApple OSS Distributions           is_constant_value="False"
4280*8d741a5dSApple OSS Distributions        >
4281*8d741a5dSApple OSS Distributions          <field_name>TFV</field_name>
4282*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
4283*8d741a5dSApple OSS Distributions        <field_lsb>23</field_lsb>
4284*8d741a5dSApple OSS Distributions        <field_description order="before">
4285*8d741a5dSApple OSS Distributions
4286*8d741a5dSApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*8d741a5dSApple OSS Distributions
4288*8d741a5dSApple OSS Distributions        </field_description>
4289*8d741a5dSApple OSS Distributions        <field_values>
4290*8d741a5dSApple OSS Distributions
4291*8d741a5dSApple OSS Distributions
4292*8d741a5dSApple OSS Distributions                <field_value_instance>
4293*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4294*8d741a5dSApple OSS Distributions        <field_value_description>
4295*8d741a5dSApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*8d741a5dSApple OSS Distributions</field_value_description>
4297*8d741a5dSApple OSS Distributions    </field_value_instance>
4298*8d741a5dSApple OSS Distributions                <field_value_instance>
4299*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4300*8d741a5dSApple OSS Distributions        <field_value_description>
4301*8d741a5dSApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*8d741a5dSApple OSS Distributions</field_value_description>
4303*8d741a5dSApple OSS Distributions    </field_value_instance>
4304*8d741a5dSApple OSS Distributions        </field_values>
4305*8d741a5dSApple OSS Distributions            <field_description order="after">
4306*8d741a5dSApple OSS Distributions
4307*8d741a5dSApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*8d741a5dSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*8d741a5dSApple OSS Distributions
4310*8d741a5dSApple OSS Distributions            </field_description>
4311*8d741a5dSApple OSS Distributions          <field_resets>
4312*8d741a5dSApple OSS Distributions
4313*8d741a5dSApple OSS Distributions    <field_reset>
4314*8d741a5dSApple OSS Distributions
4315*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*8d741a5dSApple OSS Distributions
4317*8d741a5dSApple OSS Distributions    </field_reset>
4318*8d741a5dSApple OSS Distributions</field_resets>
4319*8d741a5dSApple OSS Distributions      </field>
4320*8d741a5dSApple OSS Distributions        <field
4321*8d741a5dSApple OSS Distributions           id="0_22_11"
4322*8d741a5dSApple OSS Distributions           is_variable_length="False"
4323*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4324*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4326*8d741a5dSApple OSS Distributions           is_constant_value="False"
4327*8d741a5dSApple OSS Distributions           rwtype="RES0"
4328*8d741a5dSApple OSS Distributions        >
4329*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
4330*8d741a5dSApple OSS Distributions        <field_msb>22</field_msb>
4331*8d741a5dSApple OSS Distributions        <field_lsb>11</field_lsb>
4332*8d741a5dSApple OSS Distributions        <field_description order="before">
4333*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*8d741a5dSApple OSS Distributions        </field_description>
4335*8d741a5dSApple OSS Distributions        <field_values>
4336*8d741a5dSApple OSS Distributions        </field_values>
4337*8d741a5dSApple OSS Distributions      </field>
4338*8d741a5dSApple OSS Distributions        <field
4339*8d741a5dSApple OSS Distributions           id="VECITR_10_8"
4340*8d741a5dSApple OSS Distributions           is_variable_length="False"
4341*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4342*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4344*8d741a5dSApple OSS Distributions           is_constant_value="False"
4345*8d741a5dSApple OSS Distributions        >
4346*8d741a5dSApple OSS Distributions          <field_name>VECITR</field_name>
4347*8d741a5dSApple OSS Distributions        <field_msb>10</field_msb>
4348*8d741a5dSApple OSS Distributions        <field_lsb>8</field_lsb>
4349*8d741a5dSApple OSS Distributions        <field_description order="before">
4350*8d741a5dSApple OSS Distributions
4351*8d741a5dSApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*8d741a5dSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*8d741a5dSApple OSS Distributions
4354*8d741a5dSApple OSS Distributions        </field_description>
4355*8d741a5dSApple OSS Distributions        <field_values>
4356*8d741a5dSApple OSS Distributions
4357*8d741a5dSApple OSS Distributions
4358*8d741a5dSApple OSS Distributions        </field_values>
4359*8d741a5dSApple OSS Distributions          <field_resets>
4360*8d741a5dSApple OSS Distributions
4361*8d741a5dSApple OSS Distributions    <field_reset>
4362*8d741a5dSApple OSS Distributions
4363*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*8d741a5dSApple OSS Distributions
4365*8d741a5dSApple OSS Distributions    </field_reset>
4366*8d741a5dSApple OSS Distributions</field_resets>
4367*8d741a5dSApple OSS Distributions      </field>
4368*8d741a5dSApple OSS Distributions        <field
4369*8d741a5dSApple OSS Distributions           id="IDF_7_7"
4370*8d741a5dSApple OSS Distributions           is_variable_length="False"
4371*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4372*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4374*8d741a5dSApple OSS Distributions           is_constant_value="False"
4375*8d741a5dSApple OSS Distributions        >
4376*8d741a5dSApple OSS Distributions          <field_name>IDF</field_name>
4377*8d741a5dSApple OSS Distributions        <field_msb>7</field_msb>
4378*8d741a5dSApple OSS Distributions        <field_lsb>7</field_lsb>
4379*8d741a5dSApple OSS Distributions        <field_description order="before">
4380*8d741a5dSApple OSS Distributions
4381*8d741a5dSApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*8d741a5dSApple OSS Distributions
4383*8d741a5dSApple OSS Distributions        </field_description>
4384*8d741a5dSApple OSS Distributions        <field_values>
4385*8d741a5dSApple OSS Distributions
4386*8d741a5dSApple OSS Distributions
4387*8d741a5dSApple OSS Distributions                <field_value_instance>
4388*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4389*8d741a5dSApple OSS Distributions        <field_value_description>
4390*8d741a5dSApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*8d741a5dSApple OSS Distributions</field_value_description>
4392*8d741a5dSApple OSS Distributions    </field_value_instance>
4393*8d741a5dSApple OSS Distributions                <field_value_instance>
4394*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4395*8d741a5dSApple OSS Distributions        <field_value_description>
4396*8d741a5dSApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*8d741a5dSApple OSS Distributions</field_value_description>
4398*8d741a5dSApple OSS Distributions    </field_value_instance>
4399*8d741a5dSApple OSS Distributions        </field_values>
4400*8d741a5dSApple OSS Distributions          <field_resets>
4401*8d741a5dSApple OSS Distributions
4402*8d741a5dSApple OSS Distributions    <field_reset>
4403*8d741a5dSApple OSS Distributions
4404*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*8d741a5dSApple OSS Distributions
4406*8d741a5dSApple OSS Distributions    </field_reset>
4407*8d741a5dSApple OSS Distributions</field_resets>
4408*8d741a5dSApple OSS Distributions      </field>
4409*8d741a5dSApple OSS Distributions        <field
4410*8d741a5dSApple OSS Distributions           id="0_6_5"
4411*8d741a5dSApple OSS Distributions           is_variable_length="False"
4412*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4413*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4415*8d741a5dSApple OSS Distributions           is_constant_value="False"
4416*8d741a5dSApple OSS Distributions           rwtype="RES0"
4417*8d741a5dSApple OSS Distributions        >
4418*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
4419*8d741a5dSApple OSS Distributions        <field_msb>6</field_msb>
4420*8d741a5dSApple OSS Distributions        <field_lsb>5</field_lsb>
4421*8d741a5dSApple OSS Distributions        <field_description order="before">
4422*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*8d741a5dSApple OSS Distributions        </field_description>
4424*8d741a5dSApple OSS Distributions        <field_values>
4425*8d741a5dSApple OSS Distributions        </field_values>
4426*8d741a5dSApple OSS Distributions      </field>
4427*8d741a5dSApple OSS Distributions        <field
4428*8d741a5dSApple OSS Distributions           id="IXF_4_4"
4429*8d741a5dSApple OSS Distributions           is_variable_length="False"
4430*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4431*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4433*8d741a5dSApple OSS Distributions           is_constant_value="False"
4434*8d741a5dSApple OSS Distributions        >
4435*8d741a5dSApple OSS Distributions          <field_name>IXF</field_name>
4436*8d741a5dSApple OSS Distributions        <field_msb>4</field_msb>
4437*8d741a5dSApple OSS Distributions        <field_lsb>4</field_lsb>
4438*8d741a5dSApple OSS Distributions        <field_description order="before">
4439*8d741a5dSApple OSS Distributions
4440*8d741a5dSApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*8d741a5dSApple OSS Distributions
4442*8d741a5dSApple OSS Distributions        </field_description>
4443*8d741a5dSApple OSS Distributions        <field_values>
4444*8d741a5dSApple OSS Distributions
4445*8d741a5dSApple OSS Distributions
4446*8d741a5dSApple OSS Distributions                <field_value_instance>
4447*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4448*8d741a5dSApple OSS Distributions        <field_value_description>
4449*8d741a5dSApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*8d741a5dSApple OSS Distributions</field_value_description>
4451*8d741a5dSApple OSS Distributions    </field_value_instance>
4452*8d741a5dSApple OSS Distributions                <field_value_instance>
4453*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4454*8d741a5dSApple OSS Distributions        <field_value_description>
4455*8d741a5dSApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*8d741a5dSApple OSS Distributions</field_value_description>
4457*8d741a5dSApple OSS Distributions    </field_value_instance>
4458*8d741a5dSApple OSS Distributions        </field_values>
4459*8d741a5dSApple OSS Distributions          <field_resets>
4460*8d741a5dSApple OSS Distributions
4461*8d741a5dSApple OSS Distributions    <field_reset>
4462*8d741a5dSApple OSS Distributions
4463*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*8d741a5dSApple OSS Distributions
4465*8d741a5dSApple OSS Distributions    </field_reset>
4466*8d741a5dSApple OSS Distributions</field_resets>
4467*8d741a5dSApple OSS Distributions      </field>
4468*8d741a5dSApple OSS Distributions        <field
4469*8d741a5dSApple OSS Distributions           id="UFF_3_3"
4470*8d741a5dSApple OSS Distributions           is_variable_length="False"
4471*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4472*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4474*8d741a5dSApple OSS Distributions           is_constant_value="False"
4475*8d741a5dSApple OSS Distributions        >
4476*8d741a5dSApple OSS Distributions          <field_name>UFF</field_name>
4477*8d741a5dSApple OSS Distributions        <field_msb>3</field_msb>
4478*8d741a5dSApple OSS Distributions        <field_lsb>3</field_lsb>
4479*8d741a5dSApple OSS Distributions        <field_description order="before">
4480*8d741a5dSApple OSS Distributions
4481*8d741a5dSApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*8d741a5dSApple OSS Distributions
4483*8d741a5dSApple OSS Distributions        </field_description>
4484*8d741a5dSApple OSS Distributions        <field_values>
4485*8d741a5dSApple OSS Distributions
4486*8d741a5dSApple OSS Distributions
4487*8d741a5dSApple OSS Distributions                <field_value_instance>
4488*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4489*8d741a5dSApple OSS Distributions        <field_value_description>
4490*8d741a5dSApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*8d741a5dSApple OSS Distributions</field_value_description>
4492*8d741a5dSApple OSS Distributions    </field_value_instance>
4493*8d741a5dSApple OSS Distributions                <field_value_instance>
4494*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4495*8d741a5dSApple OSS Distributions        <field_value_description>
4496*8d741a5dSApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*8d741a5dSApple OSS Distributions</field_value_description>
4498*8d741a5dSApple OSS Distributions    </field_value_instance>
4499*8d741a5dSApple OSS Distributions        </field_values>
4500*8d741a5dSApple OSS Distributions          <field_resets>
4501*8d741a5dSApple OSS Distributions
4502*8d741a5dSApple OSS Distributions    <field_reset>
4503*8d741a5dSApple OSS Distributions
4504*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*8d741a5dSApple OSS Distributions
4506*8d741a5dSApple OSS Distributions    </field_reset>
4507*8d741a5dSApple OSS Distributions</field_resets>
4508*8d741a5dSApple OSS Distributions      </field>
4509*8d741a5dSApple OSS Distributions        <field
4510*8d741a5dSApple OSS Distributions           id="OFF_2_2"
4511*8d741a5dSApple OSS Distributions           is_variable_length="False"
4512*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4513*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4515*8d741a5dSApple OSS Distributions           is_constant_value="False"
4516*8d741a5dSApple OSS Distributions        >
4517*8d741a5dSApple OSS Distributions          <field_name>OFF</field_name>
4518*8d741a5dSApple OSS Distributions        <field_msb>2</field_msb>
4519*8d741a5dSApple OSS Distributions        <field_lsb>2</field_lsb>
4520*8d741a5dSApple OSS Distributions        <field_description order="before">
4521*8d741a5dSApple OSS Distributions
4522*8d741a5dSApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*8d741a5dSApple OSS Distributions
4524*8d741a5dSApple OSS Distributions        </field_description>
4525*8d741a5dSApple OSS Distributions        <field_values>
4526*8d741a5dSApple OSS Distributions
4527*8d741a5dSApple OSS Distributions
4528*8d741a5dSApple OSS Distributions                <field_value_instance>
4529*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4530*8d741a5dSApple OSS Distributions        <field_value_description>
4531*8d741a5dSApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*8d741a5dSApple OSS Distributions</field_value_description>
4533*8d741a5dSApple OSS Distributions    </field_value_instance>
4534*8d741a5dSApple OSS Distributions                <field_value_instance>
4535*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4536*8d741a5dSApple OSS Distributions        <field_value_description>
4537*8d741a5dSApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*8d741a5dSApple OSS Distributions</field_value_description>
4539*8d741a5dSApple OSS Distributions    </field_value_instance>
4540*8d741a5dSApple OSS Distributions        </field_values>
4541*8d741a5dSApple OSS Distributions          <field_resets>
4542*8d741a5dSApple OSS Distributions
4543*8d741a5dSApple OSS Distributions    <field_reset>
4544*8d741a5dSApple OSS Distributions
4545*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*8d741a5dSApple OSS Distributions
4547*8d741a5dSApple OSS Distributions    </field_reset>
4548*8d741a5dSApple OSS Distributions</field_resets>
4549*8d741a5dSApple OSS Distributions      </field>
4550*8d741a5dSApple OSS Distributions        <field
4551*8d741a5dSApple OSS Distributions           id="DZF_1_1"
4552*8d741a5dSApple OSS Distributions           is_variable_length="False"
4553*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4554*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4556*8d741a5dSApple OSS Distributions           is_constant_value="False"
4557*8d741a5dSApple OSS Distributions        >
4558*8d741a5dSApple OSS Distributions          <field_name>DZF</field_name>
4559*8d741a5dSApple OSS Distributions        <field_msb>1</field_msb>
4560*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
4561*8d741a5dSApple OSS Distributions        <field_description order="before">
4562*8d741a5dSApple OSS Distributions
4563*8d741a5dSApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*8d741a5dSApple OSS Distributions
4565*8d741a5dSApple OSS Distributions        </field_description>
4566*8d741a5dSApple OSS Distributions        <field_values>
4567*8d741a5dSApple OSS Distributions
4568*8d741a5dSApple OSS Distributions
4569*8d741a5dSApple OSS Distributions                <field_value_instance>
4570*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4571*8d741a5dSApple OSS Distributions        <field_value_description>
4572*8d741a5dSApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*8d741a5dSApple OSS Distributions</field_value_description>
4574*8d741a5dSApple OSS Distributions    </field_value_instance>
4575*8d741a5dSApple OSS Distributions                <field_value_instance>
4576*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4577*8d741a5dSApple OSS Distributions        <field_value_description>
4578*8d741a5dSApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*8d741a5dSApple OSS Distributions</field_value_description>
4580*8d741a5dSApple OSS Distributions    </field_value_instance>
4581*8d741a5dSApple OSS Distributions        </field_values>
4582*8d741a5dSApple OSS Distributions          <field_resets>
4583*8d741a5dSApple OSS Distributions
4584*8d741a5dSApple OSS Distributions    <field_reset>
4585*8d741a5dSApple OSS Distributions
4586*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*8d741a5dSApple OSS Distributions
4588*8d741a5dSApple OSS Distributions    </field_reset>
4589*8d741a5dSApple OSS Distributions</field_resets>
4590*8d741a5dSApple OSS Distributions      </field>
4591*8d741a5dSApple OSS Distributions        <field
4592*8d741a5dSApple OSS Distributions           id="IOF_0_0"
4593*8d741a5dSApple OSS Distributions           is_variable_length="False"
4594*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4595*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4597*8d741a5dSApple OSS Distributions           is_constant_value="False"
4598*8d741a5dSApple OSS Distributions        >
4599*8d741a5dSApple OSS Distributions          <field_name>IOF</field_name>
4600*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
4601*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
4602*8d741a5dSApple OSS Distributions        <field_description order="before">
4603*8d741a5dSApple OSS Distributions
4604*8d741a5dSApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*8d741a5dSApple OSS Distributions
4606*8d741a5dSApple OSS Distributions        </field_description>
4607*8d741a5dSApple OSS Distributions        <field_values>
4608*8d741a5dSApple OSS Distributions
4609*8d741a5dSApple OSS Distributions
4610*8d741a5dSApple OSS Distributions                <field_value_instance>
4611*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4612*8d741a5dSApple OSS Distributions        <field_value_description>
4613*8d741a5dSApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*8d741a5dSApple OSS Distributions</field_value_description>
4615*8d741a5dSApple OSS Distributions    </field_value_instance>
4616*8d741a5dSApple OSS Distributions                <field_value_instance>
4617*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4618*8d741a5dSApple OSS Distributions        <field_value_description>
4619*8d741a5dSApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*8d741a5dSApple OSS Distributions</field_value_description>
4621*8d741a5dSApple OSS Distributions    </field_value_instance>
4622*8d741a5dSApple OSS Distributions        </field_values>
4623*8d741a5dSApple OSS Distributions          <field_resets>
4624*8d741a5dSApple OSS Distributions
4625*8d741a5dSApple OSS Distributions    <field_reset>
4626*8d741a5dSApple OSS Distributions
4627*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*8d741a5dSApple OSS Distributions
4629*8d741a5dSApple OSS Distributions    </field_reset>
4630*8d741a5dSApple OSS Distributions</field_resets>
4631*8d741a5dSApple OSS Distributions      </field>
4632*8d741a5dSApple OSS Distributions    <text_after_fields>
4633*8d741a5dSApple OSS Distributions
4634*8d741a5dSApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*8d741a5dSApple OSS Distributions<list type="unordered">
4636*8d741a5dSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*8d741a5dSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*8d741a5dSApple OSS Distributions</listitem></list>
4639*8d741a5dSApple OSS Distributions
4640*8d741a5dSApple OSS Distributions    </text_after_fields>
4641*8d741a5dSApple OSS Distributions  </fields>
4642*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
4643*8d741a5dSApple OSS Distributions
4644*8d741a5dSApple OSS Distributions
4645*8d741a5dSApple OSS Distributions
4646*8d741a5dSApple OSS Distributions
4647*8d741a5dSApple OSS Distributions
4648*8d741a5dSApple OSS Distributions
4649*8d741a5dSApple OSS Distributions
4650*8d741a5dSApple OSS Distributions
4651*8d741a5dSApple OSS Distributions
4652*8d741a5dSApple OSS Distributions
4653*8d741a5dSApple OSS Distributions
4654*8d741a5dSApple OSS Distributions
4655*8d741a5dSApple OSS Distributions
4656*8d741a5dSApple OSS Distributions
4657*8d741a5dSApple OSS Distributions
4658*8d741a5dSApple OSS Distributions
4659*8d741a5dSApple OSS Distributions
4660*8d741a5dSApple OSS Distributions
4661*8d741a5dSApple OSS Distributions
4662*8d741a5dSApple OSS Distributions
4663*8d741a5dSApple OSS Distributions
4664*8d741a5dSApple OSS Distributions
4665*8d741a5dSApple OSS Distributions
4666*8d741a5dSApple OSS Distributions
4667*8d741a5dSApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*8d741a5dSApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*8d741a5dSApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*8d741a5dSApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*8d741a5dSApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*8d741a5dSApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*8d741a5dSApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*8d741a5dSApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*8d741a5dSApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*8d741a5dSApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*8d741a5dSApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*8d741a5dSApple OSS Distributions    </reg_fieldset>
4679*8d741a5dSApple OSS Distributions            </partial_fieldset>
4680*8d741a5dSApple OSS Distributions            <partial_fieldset>
4681*8d741a5dSApple OSS Distributions              <fields length="25">
4682*8d741a5dSApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*8d741a5dSApple OSS Distributions    <text_before_fields>
4684*8d741a5dSApple OSS Distributions
4685*8d741a5dSApple OSS Distributions
4686*8d741a5dSApple OSS Distributions
4687*8d741a5dSApple OSS Distributions    </text_before_fields>
4688*8d741a5dSApple OSS Distributions
4689*8d741a5dSApple OSS Distributions        <field
4690*8d741a5dSApple OSS Distributions           id="IDS_24_24"
4691*8d741a5dSApple OSS Distributions           is_variable_length="False"
4692*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4693*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4695*8d741a5dSApple OSS Distributions           is_constant_value="False"
4696*8d741a5dSApple OSS Distributions        >
4697*8d741a5dSApple OSS Distributions          <field_name>IDS</field_name>
4698*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
4699*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
4700*8d741a5dSApple OSS Distributions        <field_description order="before">
4701*8d741a5dSApple OSS Distributions
4702*8d741a5dSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*8d741a5dSApple OSS Distributions
4704*8d741a5dSApple OSS Distributions        </field_description>
4705*8d741a5dSApple OSS Distributions        <field_values>
4706*8d741a5dSApple OSS Distributions
4707*8d741a5dSApple OSS Distributions
4708*8d741a5dSApple OSS Distributions                <field_value_instance>
4709*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4710*8d741a5dSApple OSS Distributions        <field_value_description>
4711*8d741a5dSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*8d741a5dSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*8d741a5dSApple OSS Distributions</field_value_description>
4714*8d741a5dSApple OSS Distributions    </field_value_instance>
4715*8d741a5dSApple OSS Distributions                <field_value_instance>
4716*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4717*8d741a5dSApple OSS Distributions        <field_value_description>
4718*8d741a5dSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*8d741a5dSApple OSS Distributions</field_value_description>
4720*8d741a5dSApple OSS Distributions    </field_value_instance>
4721*8d741a5dSApple OSS Distributions        </field_values>
4722*8d741a5dSApple OSS Distributions            <field_description order="after">
4723*8d741a5dSApple OSS Distributions
4724*8d741a5dSApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*8d741a5dSApple OSS Distributions
4726*8d741a5dSApple OSS Distributions            </field_description>
4727*8d741a5dSApple OSS Distributions          <field_resets>
4728*8d741a5dSApple OSS Distributions
4729*8d741a5dSApple OSS Distributions    <field_reset>
4730*8d741a5dSApple OSS Distributions
4731*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*8d741a5dSApple OSS Distributions
4733*8d741a5dSApple OSS Distributions    </field_reset>
4734*8d741a5dSApple OSS Distributions</field_resets>
4735*8d741a5dSApple OSS Distributions      </field>
4736*8d741a5dSApple OSS Distributions        <field
4737*8d741a5dSApple OSS Distributions           id="0_23_14"
4738*8d741a5dSApple OSS Distributions           is_variable_length="False"
4739*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4740*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4742*8d741a5dSApple OSS Distributions           is_constant_value="False"
4743*8d741a5dSApple OSS Distributions           rwtype="RES0"
4744*8d741a5dSApple OSS Distributions        >
4745*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
4746*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
4747*8d741a5dSApple OSS Distributions        <field_lsb>14</field_lsb>
4748*8d741a5dSApple OSS Distributions        <field_description order="before">
4749*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*8d741a5dSApple OSS Distributions        </field_description>
4751*8d741a5dSApple OSS Distributions        <field_values>
4752*8d741a5dSApple OSS Distributions        </field_values>
4753*8d741a5dSApple OSS Distributions      </field>
4754*8d741a5dSApple OSS Distributions        <field
4755*8d741a5dSApple OSS Distributions           id="IESB_13_13_1"
4756*8d741a5dSApple OSS Distributions           is_variable_length="False"
4757*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4758*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4760*8d741a5dSApple OSS Distributions           is_constant_value="False"
4761*8d741a5dSApple OSS Distributions        >
4762*8d741a5dSApple OSS Distributions          <field_name>IESB</field_name>
4763*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
4764*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
4765*8d741a5dSApple OSS Distributions        <field_description order="before">
4766*8d741a5dSApple OSS Distributions
4767*8d741a5dSApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*8d741a5dSApple OSS Distributions
4769*8d741a5dSApple OSS Distributions        </field_description>
4770*8d741a5dSApple OSS Distributions        <field_values>
4771*8d741a5dSApple OSS Distributions
4772*8d741a5dSApple OSS Distributions
4773*8d741a5dSApple OSS Distributions                <field_value_instance>
4774*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
4775*8d741a5dSApple OSS Distributions        <field_value_description>
4776*8d741a5dSApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*8d741a5dSApple OSS Distributions</field_value_description>
4778*8d741a5dSApple OSS Distributions    </field_value_instance>
4779*8d741a5dSApple OSS Distributions                <field_value_instance>
4780*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
4781*8d741a5dSApple OSS Distributions        <field_value_description>
4782*8d741a5dSApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*8d741a5dSApple OSS Distributions</field_value_description>
4784*8d741a5dSApple OSS Distributions    </field_value_instance>
4785*8d741a5dSApple OSS Distributions        </field_values>
4786*8d741a5dSApple OSS Distributions            <field_description order="after">
4787*8d741a5dSApple OSS Distributions
4788*8d741a5dSApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*8d741a5dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*8d741a5dSApple OSS Distributions
4791*8d741a5dSApple OSS Distributions            </field_description>
4792*8d741a5dSApple OSS Distributions          <field_resets>
4793*8d741a5dSApple OSS Distributions
4794*8d741a5dSApple OSS Distributions    <field_reset>
4795*8d741a5dSApple OSS Distributions
4796*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*8d741a5dSApple OSS Distributions
4798*8d741a5dSApple OSS Distributions    </field_reset>
4799*8d741a5dSApple OSS Distributions</field_resets>
4800*8d741a5dSApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*8d741a5dSApple OSS Distributions      </field>
4802*8d741a5dSApple OSS Distributions        <field
4803*8d741a5dSApple OSS Distributions           id="0_13_13_2"
4804*8d741a5dSApple OSS Distributions           is_variable_length="False"
4805*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4806*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4808*8d741a5dSApple OSS Distributions           is_constant_value="False"
4809*8d741a5dSApple OSS Distributions           rwtype="RES0"
4810*8d741a5dSApple OSS Distributions        >
4811*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
4812*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
4813*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
4814*8d741a5dSApple OSS Distributions        <field_description order="before">
4815*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*8d741a5dSApple OSS Distributions        </field_description>
4817*8d741a5dSApple OSS Distributions        <field_values>
4818*8d741a5dSApple OSS Distributions        </field_values>
4819*8d741a5dSApple OSS Distributions      </field>
4820*8d741a5dSApple OSS Distributions        <field
4821*8d741a5dSApple OSS Distributions           id="AET_12_10"
4822*8d741a5dSApple OSS Distributions           is_variable_length="False"
4823*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4824*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4826*8d741a5dSApple OSS Distributions           is_constant_value="False"
4827*8d741a5dSApple OSS Distributions        >
4828*8d741a5dSApple OSS Distributions          <field_name>AET</field_name>
4829*8d741a5dSApple OSS Distributions        <field_msb>12</field_msb>
4830*8d741a5dSApple OSS Distributions        <field_lsb>10</field_lsb>
4831*8d741a5dSApple OSS Distributions        <field_description order="before">
4832*8d741a5dSApple OSS Distributions
4833*8d741a5dSApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*8d741a5dSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*8d741a5dSApple OSS Distributions
4836*8d741a5dSApple OSS Distributions        </field_description>
4837*8d741a5dSApple OSS Distributions        <field_values>
4838*8d741a5dSApple OSS Distributions
4839*8d741a5dSApple OSS Distributions
4840*8d741a5dSApple OSS Distributions                <field_value_instance>
4841*8d741a5dSApple OSS Distributions            <field_value>0b000</field_value>
4842*8d741a5dSApple OSS Distributions        <field_value_description>
4843*8d741a5dSApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*8d741a5dSApple OSS Distributions</field_value_description>
4845*8d741a5dSApple OSS Distributions    </field_value_instance>
4846*8d741a5dSApple OSS Distributions                <field_value_instance>
4847*8d741a5dSApple OSS Distributions            <field_value>0b001</field_value>
4848*8d741a5dSApple OSS Distributions        <field_value_description>
4849*8d741a5dSApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*8d741a5dSApple OSS Distributions</field_value_description>
4851*8d741a5dSApple OSS Distributions    </field_value_instance>
4852*8d741a5dSApple OSS Distributions                <field_value_instance>
4853*8d741a5dSApple OSS Distributions            <field_value>0b010</field_value>
4854*8d741a5dSApple OSS Distributions        <field_value_description>
4855*8d741a5dSApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*8d741a5dSApple OSS Distributions</field_value_description>
4857*8d741a5dSApple OSS Distributions    </field_value_instance>
4858*8d741a5dSApple OSS Distributions                <field_value_instance>
4859*8d741a5dSApple OSS Distributions            <field_value>0b011</field_value>
4860*8d741a5dSApple OSS Distributions        <field_value_description>
4861*8d741a5dSApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*8d741a5dSApple OSS Distributions</field_value_description>
4863*8d741a5dSApple OSS Distributions    </field_value_instance>
4864*8d741a5dSApple OSS Distributions                <field_value_instance>
4865*8d741a5dSApple OSS Distributions            <field_value>0b110</field_value>
4866*8d741a5dSApple OSS Distributions        <field_value_description>
4867*8d741a5dSApple OSS Distributions  <para>Corrected error (CE).</para>
4868*8d741a5dSApple OSS Distributions</field_value_description>
4869*8d741a5dSApple OSS Distributions    </field_value_instance>
4870*8d741a5dSApple OSS Distributions        </field_values>
4871*8d741a5dSApple OSS Distributions            <field_description order="after">
4872*8d741a5dSApple OSS Distributions
4873*8d741a5dSApple OSS Distributions  <para>All other values are reserved.</para>
4874*8d741a5dSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*8d741a5dSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*8d741a5dSApple OSS Distributions<list type="unordered">
4877*8d741a5dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*8d741a5dSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*8d741a5dSApple OSS Distributions</listitem></list>
4880*8d741a5dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*8d741a5dSApple OSS Distributions
4882*8d741a5dSApple OSS Distributions            </field_description>
4883*8d741a5dSApple OSS Distributions          <field_resets>
4884*8d741a5dSApple OSS Distributions
4885*8d741a5dSApple OSS Distributions    <field_reset>
4886*8d741a5dSApple OSS Distributions
4887*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*8d741a5dSApple OSS Distributions
4889*8d741a5dSApple OSS Distributions    </field_reset>
4890*8d741a5dSApple OSS Distributions</field_resets>
4891*8d741a5dSApple OSS Distributions      </field>
4892*8d741a5dSApple OSS Distributions        <field
4893*8d741a5dSApple OSS Distributions           id="EA_9_9"
4894*8d741a5dSApple OSS Distributions           is_variable_length="False"
4895*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4896*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4898*8d741a5dSApple OSS Distributions           is_constant_value="False"
4899*8d741a5dSApple OSS Distributions        >
4900*8d741a5dSApple OSS Distributions          <field_name>EA</field_name>
4901*8d741a5dSApple OSS Distributions        <field_msb>9</field_msb>
4902*8d741a5dSApple OSS Distributions        <field_lsb>9</field_lsb>
4903*8d741a5dSApple OSS Distributions        <field_description order="before">
4904*8d741a5dSApple OSS Distributions
4905*8d741a5dSApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*8d741a5dSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*8d741a5dSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*8d741a5dSApple OSS Distributions<list type="unordered">
4909*8d741a5dSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*8d741a5dSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*8d741a5dSApple OSS Distributions</listitem></list>
4912*8d741a5dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*8d741a5dSApple OSS Distributions
4914*8d741a5dSApple OSS Distributions        </field_description>
4915*8d741a5dSApple OSS Distributions        <field_values>
4916*8d741a5dSApple OSS Distributions
4917*8d741a5dSApple OSS Distributions
4918*8d741a5dSApple OSS Distributions        </field_values>
4919*8d741a5dSApple OSS Distributions          <field_resets>
4920*8d741a5dSApple OSS Distributions
4921*8d741a5dSApple OSS Distributions    <field_reset>
4922*8d741a5dSApple OSS Distributions
4923*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*8d741a5dSApple OSS Distributions
4925*8d741a5dSApple OSS Distributions    </field_reset>
4926*8d741a5dSApple OSS Distributions</field_resets>
4927*8d741a5dSApple OSS Distributions      </field>
4928*8d741a5dSApple OSS Distributions        <field
4929*8d741a5dSApple OSS Distributions           id="0_8_6"
4930*8d741a5dSApple OSS Distributions           is_variable_length="False"
4931*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4932*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4934*8d741a5dSApple OSS Distributions           is_constant_value="False"
4935*8d741a5dSApple OSS Distributions           rwtype="RES0"
4936*8d741a5dSApple OSS Distributions        >
4937*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
4938*8d741a5dSApple OSS Distributions        <field_msb>8</field_msb>
4939*8d741a5dSApple OSS Distributions        <field_lsb>6</field_lsb>
4940*8d741a5dSApple OSS Distributions        <field_description order="before">
4941*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*8d741a5dSApple OSS Distributions        </field_description>
4943*8d741a5dSApple OSS Distributions        <field_values>
4944*8d741a5dSApple OSS Distributions        </field_values>
4945*8d741a5dSApple OSS Distributions      </field>
4946*8d741a5dSApple OSS Distributions        <field
4947*8d741a5dSApple OSS Distributions           id="DFSC_5_0"
4948*8d741a5dSApple OSS Distributions           is_variable_length="False"
4949*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
4950*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
4952*8d741a5dSApple OSS Distributions           is_constant_value="False"
4953*8d741a5dSApple OSS Distributions        >
4954*8d741a5dSApple OSS Distributions          <field_name>DFSC</field_name>
4955*8d741a5dSApple OSS Distributions        <field_msb>5</field_msb>
4956*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
4957*8d741a5dSApple OSS Distributions        <field_description order="before">
4958*8d741a5dSApple OSS Distributions
4959*8d741a5dSApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*8d741a5dSApple OSS Distributions
4961*8d741a5dSApple OSS Distributions        </field_description>
4962*8d741a5dSApple OSS Distributions        <field_values>
4963*8d741a5dSApple OSS Distributions
4964*8d741a5dSApple OSS Distributions
4965*8d741a5dSApple OSS Distributions                <field_value_instance>
4966*8d741a5dSApple OSS Distributions            <field_value>0b000000</field_value>
4967*8d741a5dSApple OSS Distributions        <field_value_description>
4968*8d741a5dSApple OSS Distributions  <para>Uncategorized.</para>
4969*8d741a5dSApple OSS Distributions</field_value_description>
4970*8d741a5dSApple OSS Distributions    </field_value_instance>
4971*8d741a5dSApple OSS Distributions                <field_value_instance>
4972*8d741a5dSApple OSS Distributions            <field_value>0b010001</field_value>
4973*8d741a5dSApple OSS Distributions        <field_value_description>
4974*8d741a5dSApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*8d741a5dSApple OSS Distributions</field_value_description>
4976*8d741a5dSApple OSS Distributions    </field_value_instance>
4977*8d741a5dSApple OSS Distributions        </field_values>
4978*8d741a5dSApple OSS Distributions            <field_description order="after">
4979*8d741a5dSApple OSS Distributions
4980*8d741a5dSApple OSS Distributions  <para>All other values are reserved.</para>
4981*8d741a5dSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*8d741a5dSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*8d741a5dSApple OSS Distributions
4984*8d741a5dSApple OSS Distributions            </field_description>
4985*8d741a5dSApple OSS Distributions          <field_resets>
4986*8d741a5dSApple OSS Distributions
4987*8d741a5dSApple OSS Distributions    <field_reset>
4988*8d741a5dSApple OSS Distributions
4989*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*8d741a5dSApple OSS Distributions
4991*8d741a5dSApple OSS Distributions    </field_reset>
4992*8d741a5dSApple OSS Distributions</field_resets>
4993*8d741a5dSApple OSS Distributions      </field>
4994*8d741a5dSApple OSS Distributions    <text_after_fields>
4995*8d741a5dSApple OSS Distributions
4996*8d741a5dSApple OSS Distributions
4997*8d741a5dSApple OSS Distributions
4998*8d741a5dSApple OSS Distributions    </text_after_fields>
4999*8d741a5dSApple OSS Distributions  </fields>
5000*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5001*8d741a5dSApple OSS Distributions
5002*8d741a5dSApple OSS Distributions
5003*8d741a5dSApple OSS Distributions
5004*8d741a5dSApple OSS Distributions
5005*8d741a5dSApple OSS Distributions
5006*8d741a5dSApple OSS Distributions
5007*8d741a5dSApple OSS Distributions
5008*8d741a5dSApple OSS Distributions
5009*8d741a5dSApple OSS Distributions
5010*8d741a5dSApple OSS Distributions
5011*8d741a5dSApple OSS Distributions
5012*8d741a5dSApple OSS Distributions
5013*8d741a5dSApple OSS Distributions
5014*8d741a5dSApple OSS Distributions
5015*8d741a5dSApple OSS Distributions
5016*8d741a5dSApple OSS Distributions
5017*8d741a5dSApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*8d741a5dSApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*8d741a5dSApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*8d741a5dSApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*8d741a5dSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*8d741a5dSApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*8d741a5dSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*8d741a5dSApple OSS Distributions    </reg_fieldset>
5025*8d741a5dSApple OSS Distributions            </partial_fieldset>
5026*8d741a5dSApple OSS Distributions            <partial_fieldset>
5027*8d741a5dSApple OSS Distributions              <fields length="25">
5028*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*8d741a5dSApple OSS Distributions    <text_before_fields>
5030*8d741a5dSApple OSS Distributions
5031*8d741a5dSApple OSS Distributions
5032*8d741a5dSApple OSS Distributions
5033*8d741a5dSApple OSS Distributions    </text_before_fields>
5034*8d741a5dSApple OSS Distributions
5035*8d741a5dSApple OSS Distributions        <field
5036*8d741a5dSApple OSS Distributions           id="0_24_6"
5037*8d741a5dSApple OSS Distributions           is_variable_length="False"
5038*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5039*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5041*8d741a5dSApple OSS Distributions           is_constant_value="False"
5042*8d741a5dSApple OSS Distributions           rwtype="RES0"
5043*8d741a5dSApple OSS Distributions        >
5044*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5045*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5046*8d741a5dSApple OSS Distributions        <field_lsb>6</field_lsb>
5047*8d741a5dSApple OSS Distributions        <field_description order="before">
5048*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*8d741a5dSApple OSS Distributions        </field_description>
5050*8d741a5dSApple OSS Distributions        <field_values>
5051*8d741a5dSApple OSS Distributions        </field_values>
5052*8d741a5dSApple OSS Distributions      </field>
5053*8d741a5dSApple OSS Distributions        <field
5054*8d741a5dSApple OSS Distributions           id="IFSC_5_0"
5055*8d741a5dSApple OSS Distributions           is_variable_length="False"
5056*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5057*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5059*8d741a5dSApple OSS Distributions           is_constant_value="False"
5060*8d741a5dSApple OSS Distributions        >
5061*8d741a5dSApple OSS Distributions          <field_name>IFSC</field_name>
5062*8d741a5dSApple OSS Distributions        <field_msb>5</field_msb>
5063*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5064*8d741a5dSApple OSS Distributions        <field_description order="before">
5065*8d741a5dSApple OSS Distributions
5066*8d741a5dSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*8d741a5dSApple OSS Distributions
5068*8d741a5dSApple OSS Distributions        </field_description>
5069*8d741a5dSApple OSS Distributions        <field_values>
5070*8d741a5dSApple OSS Distributions
5071*8d741a5dSApple OSS Distributions
5072*8d741a5dSApple OSS Distributions        </field_values>
5073*8d741a5dSApple OSS Distributions          <field_resets>
5074*8d741a5dSApple OSS Distributions
5075*8d741a5dSApple OSS Distributions    <field_reset>
5076*8d741a5dSApple OSS Distributions
5077*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*8d741a5dSApple OSS Distributions
5079*8d741a5dSApple OSS Distributions    </field_reset>
5080*8d741a5dSApple OSS Distributions</field_resets>
5081*8d741a5dSApple OSS Distributions      </field>
5082*8d741a5dSApple OSS Distributions    <text_after_fields>
5083*8d741a5dSApple OSS Distributions
5084*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*8d741a5dSApple OSS Distributions<list type="unordered">
5086*8d741a5dSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*8d741a5dSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*8d741a5dSApple OSS Distributions</listitem></list>
5089*8d741a5dSApple OSS Distributions
5090*8d741a5dSApple OSS Distributions    </text_after_fields>
5091*8d741a5dSApple OSS Distributions  </fields>
5092*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5093*8d741a5dSApple OSS Distributions
5094*8d741a5dSApple OSS Distributions
5095*8d741a5dSApple OSS Distributions
5096*8d741a5dSApple OSS Distributions
5097*8d741a5dSApple OSS Distributions
5098*8d741a5dSApple OSS Distributions
5099*8d741a5dSApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*8d741a5dSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*8d741a5dSApple OSS Distributions    </reg_fieldset>
5102*8d741a5dSApple OSS Distributions            </partial_fieldset>
5103*8d741a5dSApple OSS Distributions            <partial_fieldset>
5104*8d741a5dSApple OSS Distributions              <fields length="25">
5105*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*8d741a5dSApple OSS Distributions    <text_before_fields>
5107*8d741a5dSApple OSS Distributions
5108*8d741a5dSApple OSS Distributions
5109*8d741a5dSApple OSS Distributions
5110*8d741a5dSApple OSS Distributions    </text_before_fields>
5111*8d741a5dSApple OSS Distributions
5112*8d741a5dSApple OSS Distributions        <field
5113*8d741a5dSApple OSS Distributions           id="ISV_24_24"
5114*8d741a5dSApple OSS Distributions           is_variable_length="False"
5115*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5116*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5118*8d741a5dSApple OSS Distributions           is_constant_value="False"
5119*8d741a5dSApple OSS Distributions        >
5120*8d741a5dSApple OSS Distributions          <field_name>ISV</field_name>
5121*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5122*8d741a5dSApple OSS Distributions        <field_lsb>24</field_lsb>
5123*8d741a5dSApple OSS Distributions        <field_description order="before">
5124*8d741a5dSApple OSS Distributions
5125*8d741a5dSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*8d741a5dSApple OSS Distributions
5127*8d741a5dSApple OSS Distributions        </field_description>
5128*8d741a5dSApple OSS Distributions        <field_values>
5129*8d741a5dSApple OSS Distributions
5130*8d741a5dSApple OSS Distributions
5131*8d741a5dSApple OSS Distributions                <field_value_instance>
5132*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5133*8d741a5dSApple OSS Distributions        <field_value_description>
5134*8d741a5dSApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*8d741a5dSApple OSS Distributions</field_value_description>
5136*8d741a5dSApple OSS Distributions    </field_value_instance>
5137*8d741a5dSApple OSS Distributions                <field_value_instance>
5138*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5139*8d741a5dSApple OSS Distributions        <field_value_description>
5140*8d741a5dSApple OSS Distributions  <para>EX bit is valid.</para>
5141*8d741a5dSApple OSS Distributions</field_value_description>
5142*8d741a5dSApple OSS Distributions    </field_value_instance>
5143*8d741a5dSApple OSS Distributions        </field_values>
5144*8d741a5dSApple OSS Distributions            <field_description order="after">
5145*8d741a5dSApple OSS Distributions
5146*8d741a5dSApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*8d741a5dSApple OSS Distributions
5148*8d741a5dSApple OSS Distributions            </field_description>
5149*8d741a5dSApple OSS Distributions          <field_resets>
5150*8d741a5dSApple OSS Distributions
5151*8d741a5dSApple OSS Distributions    <field_reset>
5152*8d741a5dSApple OSS Distributions
5153*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*8d741a5dSApple OSS Distributions
5155*8d741a5dSApple OSS Distributions    </field_reset>
5156*8d741a5dSApple OSS Distributions</field_resets>
5157*8d741a5dSApple OSS Distributions      </field>
5158*8d741a5dSApple OSS Distributions        <field
5159*8d741a5dSApple OSS Distributions           id="0_23_7"
5160*8d741a5dSApple OSS Distributions           is_variable_length="False"
5161*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5162*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5164*8d741a5dSApple OSS Distributions           is_constant_value="False"
5165*8d741a5dSApple OSS Distributions           rwtype="RES0"
5166*8d741a5dSApple OSS Distributions        >
5167*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5168*8d741a5dSApple OSS Distributions        <field_msb>23</field_msb>
5169*8d741a5dSApple OSS Distributions        <field_lsb>7</field_lsb>
5170*8d741a5dSApple OSS Distributions        <field_description order="before">
5171*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*8d741a5dSApple OSS Distributions        </field_description>
5173*8d741a5dSApple OSS Distributions        <field_values>
5174*8d741a5dSApple OSS Distributions        </field_values>
5175*8d741a5dSApple OSS Distributions      </field>
5176*8d741a5dSApple OSS Distributions        <field
5177*8d741a5dSApple OSS Distributions           id="EX_6_6"
5178*8d741a5dSApple OSS Distributions           is_variable_length="False"
5179*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5180*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5182*8d741a5dSApple OSS Distributions           is_constant_value="False"
5183*8d741a5dSApple OSS Distributions        >
5184*8d741a5dSApple OSS Distributions          <field_name>EX</field_name>
5185*8d741a5dSApple OSS Distributions        <field_msb>6</field_msb>
5186*8d741a5dSApple OSS Distributions        <field_lsb>6</field_lsb>
5187*8d741a5dSApple OSS Distributions        <field_description order="before">
5188*8d741a5dSApple OSS Distributions
5189*8d741a5dSApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*8d741a5dSApple OSS Distributions
5191*8d741a5dSApple OSS Distributions        </field_description>
5192*8d741a5dSApple OSS Distributions        <field_values>
5193*8d741a5dSApple OSS Distributions
5194*8d741a5dSApple OSS Distributions
5195*8d741a5dSApple OSS Distributions                <field_value_instance>
5196*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5197*8d741a5dSApple OSS Distributions        <field_value_description>
5198*8d741a5dSApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*8d741a5dSApple OSS Distributions</field_value_description>
5200*8d741a5dSApple OSS Distributions    </field_value_instance>
5201*8d741a5dSApple OSS Distributions                <field_value_instance>
5202*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5203*8d741a5dSApple OSS Distributions        <field_value_description>
5204*8d741a5dSApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*8d741a5dSApple OSS Distributions</field_value_description>
5206*8d741a5dSApple OSS Distributions    </field_value_instance>
5207*8d741a5dSApple OSS Distributions        </field_values>
5208*8d741a5dSApple OSS Distributions            <field_description order="after">
5209*8d741a5dSApple OSS Distributions
5210*8d741a5dSApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*8d741a5dSApple OSS Distributions
5212*8d741a5dSApple OSS Distributions            </field_description>
5213*8d741a5dSApple OSS Distributions          <field_resets>
5214*8d741a5dSApple OSS Distributions
5215*8d741a5dSApple OSS Distributions    <field_reset>
5216*8d741a5dSApple OSS Distributions
5217*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*8d741a5dSApple OSS Distributions
5219*8d741a5dSApple OSS Distributions    </field_reset>
5220*8d741a5dSApple OSS Distributions</field_resets>
5221*8d741a5dSApple OSS Distributions      </field>
5222*8d741a5dSApple OSS Distributions        <field
5223*8d741a5dSApple OSS Distributions           id="IFSC_5_0"
5224*8d741a5dSApple OSS Distributions           is_variable_length="False"
5225*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5226*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5228*8d741a5dSApple OSS Distributions           is_constant_value="False"
5229*8d741a5dSApple OSS Distributions        >
5230*8d741a5dSApple OSS Distributions          <field_name>IFSC</field_name>
5231*8d741a5dSApple OSS Distributions        <field_msb>5</field_msb>
5232*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5233*8d741a5dSApple OSS Distributions        <field_description order="before">
5234*8d741a5dSApple OSS Distributions
5235*8d741a5dSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*8d741a5dSApple OSS Distributions
5237*8d741a5dSApple OSS Distributions        </field_description>
5238*8d741a5dSApple OSS Distributions        <field_values>
5239*8d741a5dSApple OSS Distributions
5240*8d741a5dSApple OSS Distributions
5241*8d741a5dSApple OSS Distributions        </field_values>
5242*8d741a5dSApple OSS Distributions          <field_resets>
5243*8d741a5dSApple OSS Distributions
5244*8d741a5dSApple OSS Distributions    <field_reset>
5245*8d741a5dSApple OSS Distributions
5246*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*8d741a5dSApple OSS Distributions
5248*8d741a5dSApple OSS Distributions    </field_reset>
5249*8d741a5dSApple OSS Distributions</field_resets>
5250*8d741a5dSApple OSS Distributions      </field>
5251*8d741a5dSApple OSS Distributions    <text_after_fields>
5252*8d741a5dSApple OSS Distributions
5253*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*8d741a5dSApple OSS Distributions
5255*8d741a5dSApple OSS Distributions    </text_after_fields>
5256*8d741a5dSApple OSS Distributions  </fields>
5257*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5258*8d741a5dSApple OSS Distributions
5259*8d741a5dSApple OSS Distributions
5260*8d741a5dSApple OSS Distributions
5261*8d741a5dSApple OSS Distributions
5262*8d741a5dSApple OSS Distributions
5263*8d741a5dSApple OSS Distributions
5264*8d741a5dSApple OSS Distributions
5265*8d741a5dSApple OSS Distributions
5266*8d741a5dSApple OSS Distributions
5267*8d741a5dSApple OSS Distributions
5268*8d741a5dSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*8d741a5dSApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*8d741a5dSApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*8d741a5dSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*8d741a5dSApple OSS Distributions    </reg_fieldset>
5273*8d741a5dSApple OSS Distributions            </partial_fieldset>
5274*8d741a5dSApple OSS Distributions            <partial_fieldset>
5275*8d741a5dSApple OSS Distributions              <fields length="25">
5276*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*8d741a5dSApple OSS Distributions    <text_before_fields>
5278*8d741a5dSApple OSS Distributions
5279*8d741a5dSApple OSS Distributions
5280*8d741a5dSApple OSS Distributions
5281*8d741a5dSApple OSS Distributions    </text_before_fields>
5282*8d741a5dSApple OSS Distributions
5283*8d741a5dSApple OSS Distributions        <field
5284*8d741a5dSApple OSS Distributions           id="0_24_14"
5285*8d741a5dSApple OSS Distributions           is_variable_length="False"
5286*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5287*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5289*8d741a5dSApple OSS Distributions           is_constant_value="False"
5290*8d741a5dSApple OSS Distributions           rwtype="RES0"
5291*8d741a5dSApple OSS Distributions        >
5292*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5293*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5294*8d741a5dSApple OSS Distributions        <field_lsb>14</field_lsb>
5295*8d741a5dSApple OSS Distributions        <field_description order="before">
5296*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*8d741a5dSApple OSS Distributions        </field_description>
5298*8d741a5dSApple OSS Distributions        <field_values>
5299*8d741a5dSApple OSS Distributions        </field_values>
5300*8d741a5dSApple OSS Distributions      </field>
5301*8d741a5dSApple OSS Distributions        <field
5302*8d741a5dSApple OSS Distributions           id="VNCR_13_13_1"
5303*8d741a5dSApple OSS Distributions           is_variable_length="False"
5304*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5305*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5307*8d741a5dSApple OSS Distributions           is_constant_value="False"
5308*8d741a5dSApple OSS Distributions        >
5309*8d741a5dSApple OSS Distributions          <field_name>VNCR</field_name>
5310*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
5311*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
5312*8d741a5dSApple OSS Distributions        <field_description order="before">
5313*8d741a5dSApple OSS Distributions
5314*8d741a5dSApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*8d741a5dSApple OSS Distributions
5316*8d741a5dSApple OSS Distributions        </field_description>
5317*8d741a5dSApple OSS Distributions        <field_values>
5318*8d741a5dSApple OSS Distributions
5319*8d741a5dSApple OSS Distributions
5320*8d741a5dSApple OSS Distributions                <field_value_instance>
5321*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5322*8d741a5dSApple OSS Distributions        <field_value_description>
5323*8d741a5dSApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*8d741a5dSApple OSS Distributions</field_value_description>
5325*8d741a5dSApple OSS Distributions    </field_value_instance>
5326*8d741a5dSApple OSS Distributions                <field_value_instance>
5327*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5328*8d741a5dSApple OSS Distributions        <field_value_description>
5329*8d741a5dSApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*8d741a5dSApple OSS Distributions</field_value_description>
5331*8d741a5dSApple OSS Distributions    </field_value_instance>
5332*8d741a5dSApple OSS Distributions        </field_values>
5333*8d741a5dSApple OSS Distributions            <field_description order="after">
5334*8d741a5dSApple OSS Distributions
5335*8d741a5dSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*8d741a5dSApple OSS Distributions
5337*8d741a5dSApple OSS Distributions            </field_description>
5338*8d741a5dSApple OSS Distributions          <field_resets>
5339*8d741a5dSApple OSS Distributions
5340*8d741a5dSApple OSS Distributions    <field_reset>
5341*8d741a5dSApple OSS Distributions
5342*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*8d741a5dSApple OSS Distributions
5344*8d741a5dSApple OSS Distributions    </field_reset>
5345*8d741a5dSApple OSS Distributions</field_resets>
5346*8d741a5dSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*8d741a5dSApple OSS Distributions      </field>
5348*8d741a5dSApple OSS Distributions        <field
5349*8d741a5dSApple OSS Distributions           id="0_13_13_2"
5350*8d741a5dSApple OSS Distributions           is_variable_length="False"
5351*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5352*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5354*8d741a5dSApple OSS Distributions           is_constant_value="False"
5355*8d741a5dSApple OSS Distributions           rwtype="RES0"
5356*8d741a5dSApple OSS Distributions        >
5357*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5358*8d741a5dSApple OSS Distributions        <field_msb>13</field_msb>
5359*8d741a5dSApple OSS Distributions        <field_lsb>13</field_lsb>
5360*8d741a5dSApple OSS Distributions        <field_description order="before">
5361*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*8d741a5dSApple OSS Distributions        </field_description>
5363*8d741a5dSApple OSS Distributions        <field_values>
5364*8d741a5dSApple OSS Distributions        </field_values>
5365*8d741a5dSApple OSS Distributions      </field>
5366*8d741a5dSApple OSS Distributions        <field
5367*8d741a5dSApple OSS Distributions           id="0_12_9"
5368*8d741a5dSApple OSS Distributions           is_variable_length="False"
5369*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5370*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5372*8d741a5dSApple OSS Distributions           is_constant_value="False"
5373*8d741a5dSApple OSS Distributions           rwtype="RES0"
5374*8d741a5dSApple OSS Distributions        >
5375*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5376*8d741a5dSApple OSS Distributions        <field_msb>12</field_msb>
5377*8d741a5dSApple OSS Distributions        <field_lsb>9</field_lsb>
5378*8d741a5dSApple OSS Distributions        <field_description order="before">
5379*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*8d741a5dSApple OSS Distributions        </field_description>
5381*8d741a5dSApple OSS Distributions        <field_values>
5382*8d741a5dSApple OSS Distributions        </field_values>
5383*8d741a5dSApple OSS Distributions      </field>
5384*8d741a5dSApple OSS Distributions        <field
5385*8d741a5dSApple OSS Distributions           id="CM_8_8"
5386*8d741a5dSApple OSS Distributions           is_variable_length="False"
5387*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5388*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5390*8d741a5dSApple OSS Distributions           is_constant_value="False"
5391*8d741a5dSApple OSS Distributions        >
5392*8d741a5dSApple OSS Distributions          <field_name>CM</field_name>
5393*8d741a5dSApple OSS Distributions        <field_msb>8</field_msb>
5394*8d741a5dSApple OSS Distributions        <field_lsb>8</field_lsb>
5395*8d741a5dSApple OSS Distributions        <field_description order="before">
5396*8d741a5dSApple OSS Distributions
5397*8d741a5dSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*8d741a5dSApple OSS Distributions
5399*8d741a5dSApple OSS Distributions        </field_description>
5400*8d741a5dSApple OSS Distributions        <field_values>
5401*8d741a5dSApple OSS Distributions
5402*8d741a5dSApple OSS Distributions
5403*8d741a5dSApple OSS Distributions                <field_value_instance>
5404*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5405*8d741a5dSApple OSS Distributions        <field_value_description>
5406*8d741a5dSApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*8d741a5dSApple OSS Distributions</field_value_description>
5408*8d741a5dSApple OSS Distributions    </field_value_instance>
5409*8d741a5dSApple OSS Distributions                <field_value_instance>
5410*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5411*8d741a5dSApple OSS Distributions        <field_value_description>
5412*8d741a5dSApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*8d741a5dSApple OSS Distributions</field_value_description>
5414*8d741a5dSApple OSS Distributions    </field_value_instance>
5415*8d741a5dSApple OSS Distributions        </field_values>
5416*8d741a5dSApple OSS Distributions          <field_resets>
5417*8d741a5dSApple OSS Distributions
5418*8d741a5dSApple OSS Distributions    <field_reset>
5419*8d741a5dSApple OSS Distributions
5420*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*8d741a5dSApple OSS Distributions
5422*8d741a5dSApple OSS Distributions    </field_reset>
5423*8d741a5dSApple OSS Distributions</field_resets>
5424*8d741a5dSApple OSS Distributions      </field>
5425*8d741a5dSApple OSS Distributions        <field
5426*8d741a5dSApple OSS Distributions           id="0_7_7"
5427*8d741a5dSApple OSS Distributions           is_variable_length="False"
5428*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5429*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5431*8d741a5dSApple OSS Distributions           is_constant_value="False"
5432*8d741a5dSApple OSS Distributions           rwtype="RES0"
5433*8d741a5dSApple OSS Distributions        >
5434*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5435*8d741a5dSApple OSS Distributions        <field_msb>7</field_msb>
5436*8d741a5dSApple OSS Distributions        <field_lsb>7</field_lsb>
5437*8d741a5dSApple OSS Distributions        <field_description order="before">
5438*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*8d741a5dSApple OSS Distributions        </field_description>
5440*8d741a5dSApple OSS Distributions        <field_values>
5441*8d741a5dSApple OSS Distributions        </field_values>
5442*8d741a5dSApple OSS Distributions      </field>
5443*8d741a5dSApple OSS Distributions        <field
5444*8d741a5dSApple OSS Distributions           id="WnR_6_6"
5445*8d741a5dSApple OSS Distributions           is_variable_length="False"
5446*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5447*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5449*8d741a5dSApple OSS Distributions           is_constant_value="False"
5450*8d741a5dSApple OSS Distributions        >
5451*8d741a5dSApple OSS Distributions          <field_name>WnR</field_name>
5452*8d741a5dSApple OSS Distributions        <field_msb>6</field_msb>
5453*8d741a5dSApple OSS Distributions        <field_lsb>6</field_lsb>
5454*8d741a5dSApple OSS Distributions        <field_description order="before">
5455*8d741a5dSApple OSS Distributions
5456*8d741a5dSApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*8d741a5dSApple OSS Distributions
5458*8d741a5dSApple OSS Distributions        </field_description>
5459*8d741a5dSApple OSS Distributions        <field_values>
5460*8d741a5dSApple OSS Distributions
5461*8d741a5dSApple OSS Distributions
5462*8d741a5dSApple OSS Distributions                <field_value_instance>
5463*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5464*8d741a5dSApple OSS Distributions        <field_value_description>
5465*8d741a5dSApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*8d741a5dSApple OSS Distributions</field_value_description>
5467*8d741a5dSApple OSS Distributions    </field_value_instance>
5468*8d741a5dSApple OSS Distributions                <field_value_instance>
5469*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5470*8d741a5dSApple OSS Distributions        <field_value_description>
5471*8d741a5dSApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*8d741a5dSApple OSS Distributions</field_value_description>
5473*8d741a5dSApple OSS Distributions    </field_value_instance>
5474*8d741a5dSApple OSS Distributions        </field_values>
5475*8d741a5dSApple OSS Distributions            <field_description order="after">
5476*8d741a5dSApple OSS Distributions
5477*8d741a5dSApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*8d741a5dSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*8d741a5dSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*8d741a5dSApple OSS Distributions
5481*8d741a5dSApple OSS Distributions            </field_description>
5482*8d741a5dSApple OSS Distributions          <field_resets>
5483*8d741a5dSApple OSS Distributions
5484*8d741a5dSApple OSS Distributions    <field_reset>
5485*8d741a5dSApple OSS Distributions
5486*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*8d741a5dSApple OSS Distributions
5488*8d741a5dSApple OSS Distributions    </field_reset>
5489*8d741a5dSApple OSS Distributions</field_resets>
5490*8d741a5dSApple OSS Distributions      </field>
5491*8d741a5dSApple OSS Distributions        <field
5492*8d741a5dSApple OSS Distributions           id="DFSC_5_0"
5493*8d741a5dSApple OSS Distributions           is_variable_length="False"
5494*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5495*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5497*8d741a5dSApple OSS Distributions           is_constant_value="False"
5498*8d741a5dSApple OSS Distributions        >
5499*8d741a5dSApple OSS Distributions          <field_name>DFSC</field_name>
5500*8d741a5dSApple OSS Distributions        <field_msb>5</field_msb>
5501*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5502*8d741a5dSApple OSS Distributions        <field_description order="before">
5503*8d741a5dSApple OSS Distributions
5504*8d741a5dSApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*8d741a5dSApple OSS Distributions
5506*8d741a5dSApple OSS Distributions        </field_description>
5507*8d741a5dSApple OSS Distributions        <field_values>
5508*8d741a5dSApple OSS Distributions
5509*8d741a5dSApple OSS Distributions
5510*8d741a5dSApple OSS Distributions        </field_values>
5511*8d741a5dSApple OSS Distributions          <field_resets>
5512*8d741a5dSApple OSS Distributions
5513*8d741a5dSApple OSS Distributions    <field_reset>
5514*8d741a5dSApple OSS Distributions
5515*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*8d741a5dSApple OSS Distributions
5517*8d741a5dSApple OSS Distributions    </field_reset>
5518*8d741a5dSApple OSS Distributions</field_resets>
5519*8d741a5dSApple OSS Distributions      </field>
5520*8d741a5dSApple OSS Distributions    <text_after_fields>
5521*8d741a5dSApple OSS Distributions
5522*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*8d741a5dSApple OSS Distributions
5524*8d741a5dSApple OSS Distributions    </text_after_fields>
5525*8d741a5dSApple OSS Distributions  </fields>
5526*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5527*8d741a5dSApple OSS Distributions
5528*8d741a5dSApple OSS Distributions
5529*8d741a5dSApple OSS Distributions
5530*8d741a5dSApple OSS Distributions
5531*8d741a5dSApple OSS Distributions
5532*8d741a5dSApple OSS Distributions
5533*8d741a5dSApple OSS Distributions
5534*8d741a5dSApple OSS Distributions
5535*8d741a5dSApple OSS Distributions
5536*8d741a5dSApple OSS Distributions
5537*8d741a5dSApple OSS Distributions
5538*8d741a5dSApple OSS Distributions
5539*8d741a5dSApple OSS Distributions
5540*8d741a5dSApple OSS Distributions
5541*8d741a5dSApple OSS Distributions
5542*8d741a5dSApple OSS Distributions
5543*8d741a5dSApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*8d741a5dSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*8d741a5dSApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*8d741a5dSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*8d741a5dSApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*8d741a5dSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*8d741a5dSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*8d741a5dSApple OSS Distributions    </reg_fieldset>
5551*8d741a5dSApple OSS Distributions            </partial_fieldset>
5552*8d741a5dSApple OSS Distributions            <partial_fieldset>
5553*8d741a5dSApple OSS Distributions              <fields length="25">
5554*8d741a5dSApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*8d741a5dSApple OSS Distributions    <text_before_fields>
5556*8d741a5dSApple OSS Distributions
5557*8d741a5dSApple OSS Distributions
5558*8d741a5dSApple OSS Distributions
5559*8d741a5dSApple OSS Distributions    </text_before_fields>
5560*8d741a5dSApple OSS Distributions
5561*8d741a5dSApple OSS Distributions        <field
5562*8d741a5dSApple OSS Distributions           id="0_24_16"
5563*8d741a5dSApple OSS Distributions           is_variable_length="False"
5564*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5565*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5567*8d741a5dSApple OSS Distributions           is_constant_value="False"
5568*8d741a5dSApple OSS Distributions           rwtype="RES0"
5569*8d741a5dSApple OSS Distributions        >
5570*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5571*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5572*8d741a5dSApple OSS Distributions        <field_lsb>16</field_lsb>
5573*8d741a5dSApple OSS Distributions        <field_description order="before">
5574*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*8d741a5dSApple OSS Distributions        </field_description>
5576*8d741a5dSApple OSS Distributions        <field_values>
5577*8d741a5dSApple OSS Distributions        </field_values>
5578*8d741a5dSApple OSS Distributions      </field>
5579*8d741a5dSApple OSS Distributions        <field
5580*8d741a5dSApple OSS Distributions           id="Comment_15_0"
5581*8d741a5dSApple OSS Distributions           is_variable_length="False"
5582*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5583*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5585*8d741a5dSApple OSS Distributions           is_constant_value="False"
5586*8d741a5dSApple OSS Distributions        >
5587*8d741a5dSApple OSS Distributions          <field_name>Comment</field_name>
5588*8d741a5dSApple OSS Distributions        <field_msb>15</field_msb>
5589*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5590*8d741a5dSApple OSS Distributions        <field_description order="before">
5591*8d741a5dSApple OSS Distributions
5592*8d741a5dSApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*8d741a5dSApple OSS Distributions
5594*8d741a5dSApple OSS Distributions        </field_description>
5595*8d741a5dSApple OSS Distributions        <field_values>
5596*8d741a5dSApple OSS Distributions
5597*8d741a5dSApple OSS Distributions
5598*8d741a5dSApple OSS Distributions        </field_values>
5599*8d741a5dSApple OSS Distributions          <field_resets>
5600*8d741a5dSApple OSS Distributions
5601*8d741a5dSApple OSS Distributions    <field_reset>
5602*8d741a5dSApple OSS Distributions
5603*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*8d741a5dSApple OSS Distributions
5605*8d741a5dSApple OSS Distributions    </field_reset>
5606*8d741a5dSApple OSS Distributions</field_resets>
5607*8d741a5dSApple OSS Distributions      </field>
5608*8d741a5dSApple OSS Distributions    <text_after_fields>
5609*8d741a5dSApple OSS Distributions
5610*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*8d741a5dSApple OSS Distributions
5612*8d741a5dSApple OSS Distributions    </text_after_fields>
5613*8d741a5dSApple OSS Distributions  </fields>
5614*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5615*8d741a5dSApple OSS Distributions
5616*8d741a5dSApple OSS Distributions
5617*8d741a5dSApple OSS Distributions
5618*8d741a5dSApple OSS Distributions
5619*8d741a5dSApple OSS Distributions
5620*8d741a5dSApple OSS Distributions
5621*8d741a5dSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*8d741a5dSApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*8d741a5dSApple OSS Distributions    </reg_fieldset>
5624*8d741a5dSApple OSS Distributions            </partial_fieldset>
5625*8d741a5dSApple OSS Distributions            <partial_fieldset>
5626*8d741a5dSApple OSS Distributions              <fields length="25">
5627*8d741a5dSApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*8d741a5dSApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*8d741a5dSApple OSS Distributions    <text_before_fields>
5630*8d741a5dSApple OSS Distributions
5631*8d741a5dSApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*8d741a5dSApple OSS Distributions
5633*8d741a5dSApple OSS Distributions    </text_before_fields>
5634*8d741a5dSApple OSS Distributions
5635*8d741a5dSApple OSS Distributions        <field
5636*8d741a5dSApple OSS Distributions           id="0_24_2"
5637*8d741a5dSApple OSS Distributions           is_variable_length="False"
5638*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5639*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5641*8d741a5dSApple OSS Distributions           is_constant_value="False"
5642*8d741a5dSApple OSS Distributions           rwtype="RES0"
5643*8d741a5dSApple OSS Distributions        >
5644*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5645*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5646*8d741a5dSApple OSS Distributions        <field_lsb>2</field_lsb>
5647*8d741a5dSApple OSS Distributions        <field_description order="before">
5648*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*8d741a5dSApple OSS Distributions        </field_description>
5650*8d741a5dSApple OSS Distributions        <field_values>
5651*8d741a5dSApple OSS Distributions        </field_values>
5652*8d741a5dSApple OSS Distributions      </field>
5653*8d741a5dSApple OSS Distributions        <field
5654*8d741a5dSApple OSS Distributions           id="ERET_1_1"
5655*8d741a5dSApple OSS Distributions           is_variable_length="False"
5656*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5657*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5659*8d741a5dSApple OSS Distributions           is_constant_value="False"
5660*8d741a5dSApple OSS Distributions        >
5661*8d741a5dSApple OSS Distributions          <field_name>ERET</field_name>
5662*8d741a5dSApple OSS Distributions        <field_msb>1</field_msb>
5663*8d741a5dSApple OSS Distributions        <field_lsb>1</field_lsb>
5664*8d741a5dSApple OSS Distributions        <field_description order="before">
5665*8d741a5dSApple OSS Distributions
5666*8d741a5dSApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*8d741a5dSApple OSS Distributions
5668*8d741a5dSApple OSS Distributions        </field_description>
5669*8d741a5dSApple OSS Distributions        <field_values>
5670*8d741a5dSApple OSS Distributions
5671*8d741a5dSApple OSS Distributions
5672*8d741a5dSApple OSS Distributions                <field_value_instance>
5673*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5674*8d741a5dSApple OSS Distributions        <field_value_description>
5675*8d741a5dSApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*8d741a5dSApple OSS Distributions</field_value_description>
5677*8d741a5dSApple OSS Distributions    </field_value_instance>
5678*8d741a5dSApple OSS Distributions                <field_value_instance>
5679*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5680*8d741a5dSApple OSS Distributions        <field_value_description>
5681*8d741a5dSApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*8d741a5dSApple OSS Distributions</field_value_description>
5683*8d741a5dSApple OSS Distributions    </field_value_instance>
5684*8d741a5dSApple OSS Distributions        </field_values>
5685*8d741a5dSApple OSS Distributions            <field_description order="after">
5686*8d741a5dSApple OSS Distributions
5687*8d741a5dSApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*8d741a5dSApple OSS Distributions
5689*8d741a5dSApple OSS Distributions            </field_description>
5690*8d741a5dSApple OSS Distributions          <field_resets>
5691*8d741a5dSApple OSS Distributions
5692*8d741a5dSApple OSS Distributions    <field_reset>
5693*8d741a5dSApple OSS Distributions
5694*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*8d741a5dSApple OSS Distributions
5696*8d741a5dSApple OSS Distributions    </field_reset>
5697*8d741a5dSApple OSS Distributions</field_resets>
5698*8d741a5dSApple OSS Distributions      </field>
5699*8d741a5dSApple OSS Distributions        <field
5700*8d741a5dSApple OSS Distributions           id="ERETA_0_0"
5701*8d741a5dSApple OSS Distributions           is_variable_length="False"
5702*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5703*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5705*8d741a5dSApple OSS Distributions           is_constant_value="False"
5706*8d741a5dSApple OSS Distributions        >
5707*8d741a5dSApple OSS Distributions          <field_name>ERETA</field_name>
5708*8d741a5dSApple OSS Distributions        <field_msb>0</field_msb>
5709*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5710*8d741a5dSApple OSS Distributions        <field_description order="before">
5711*8d741a5dSApple OSS Distributions
5712*8d741a5dSApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*8d741a5dSApple OSS Distributions
5714*8d741a5dSApple OSS Distributions        </field_description>
5715*8d741a5dSApple OSS Distributions        <field_values>
5716*8d741a5dSApple OSS Distributions
5717*8d741a5dSApple OSS Distributions
5718*8d741a5dSApple OSS Distributions                <field_value_instance>
5719*8d741a5dSApple OSS Distributions            <field_value>0b0</field_value>
5720*8d741a5dSApple OSS Distributions        <field_value_description>
5721*8d741a5dSApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*8d741a5dSApple OSS Distributions</field_value_description>
5723*8d741a5dSApple OSS Distributions    </field_value_instance>
5724*8d741a5dSApple OSS Distributions                <field_value_instance>
5725*8d741a5dSApple OSS Distributions            <field_value>0b1</field_value>
5726*8d741a5dSApple OSS Distributions        <field_value_description>
5727*8d741a5dSApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*8d741a5dSApple OSS Distributions</field_value_description>
5729*8d741a5dSApple OSS Distributions    </field_value_instance>
5730*8d741a5dSApple OSS Distributions        </field_values>
5731*8d741a5dSApple OSS Distributions            <field_description order="after">
5732*8d741a5dSApple OSS Distributions
5733*8d741a5dSApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*8d741a5dSApple OSS Distributions
5735*8d741a5dSApple OSS Distributions            </field_description>
5736*8d741a5dSApple OSS Distributions          <field_resets>
5737*8d741a5dSApple OSS Distributions
5738*8d741a5dSApple OSS Distributions    <field_reset>
5739*8d741a5dSApple OSS Distributions
5740*8d741a5dSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*8d741a5dSApple OSS Distributions
5742*8d741a5dSApple OSS Distributions    </field_reset>
5743*8d741a5dSApple OSS Distributions</field_resets>
5744*8d741a5dSApple OSS Distributions      </field>
5745*8d741a5dSApple OSS Distributions    <text_after_fields>
5746*8d741a5dSApple OSS Distributions
5747*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*8d741a5dSApple OSS Distributions
5749*8d741a5dSApple OSS Distributions    </text_after_fields>
5750*8d741a5dSApple OSS Distributions  </fields>
5751*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5752*8d741a5dSApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*8d741a5dSApple OSS Distributions
5754*8d741a5dSApple OSS Distributions
5755*8d741a5dSApple OSS Distributions
5756*8d741a5dSApple OSS Distributions
5757*8d741a5dSApple OSS Distributions
5758*8d741a5dSApple OSS Distributions
5759*8d741a5dSApple OSS Distributions
5760*8d741a5dSApple OSS Distributions
5761*8d741a5dSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*8d741a5dSApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*8d741a5dSApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*8d741a5dSApple OSS Distributions    </reg_fieldset>
5765*8d741a5dSApple OSS Distributions            </partial_fieldset>
5766*8d741a5dSApple OSS Distributions            <partial_fieldset>
5767*8d741a5dSApple OSS Distributions              <fields length="25">
5768*8d741a5dSApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*8d741a5dSApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*8d741a5dSApple OSS Distributions    <text_before_fields>
5771*8d741a5dSApple OSS Distributions
5772*8d741a5dSApple OSS Distributions
5773*8d741a5dSApple OSS Distributions
5774*8d741a5dSApple OSS Distributions    </text_before_fields>
5775*8d741a5dSApple OSS Distributions
5776*8d741a5dSApple OSS Distributions        <field
5777*8d741a5dSApple OSS Distributions           id="0_24_2"
5778*8d741a5dSApple OSS Distributions           is_variable_length="False"
5779*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5780*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5782*8d741a5dSApple OSS Distributions           is_constant_value="False"
5783*8d741a5dSApple OSS Distributions           rwtype="RES0"
5784*8d741a5dSApple OSS Distributions        >
5785*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5786*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5787*8d741a5dSApple OSS Distributions        <field_lsb>2</field_lsb>
5788*8d741a5dSApple OSS Distributions        <field_description order="before">
5789*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*8d741a5dSApple OSS Distributions        </field_description>
5791*8d741a5dSApple OSS Distributions        <field_values>
5792*8d741a5dSApple OSS Distributions        </field_values>
5793*8d741a5dSApple OSS Distributions      </field>
5794*8d741a5dSApple OSS Distributions        <field
5795*8d741a5dSApple OSS Distributions           id="BTYPE_1_0"
5796*8d741a5dSApple OSS Distributions           is_variable_length="False"
5797*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5798*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5800*8d741a5dSApple OSS Distributions           is_constant_value="False"
5801*8d741a5dSApple OSS Distributions        >
5802*8d741a5dSApple OSS Distributions          <field_name>BTYPE</field_name>
5803*8d741a5dSApple OSS Distributions        <field_msb>1</field_msb>
5804*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5805*8d741a5dSApple OSS Distributions        <field_description order="before">
5806*8d741a5dSApple OSS Distributions
5807*8d741a5dSApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*8d741a5dSApple OSS Distributions
5809*8d741a5dSApple OSS Distributions        </field_description>
5810*8d741a5dSApple OSS Distributions        <field_values>
5811*8d741a5dSApple OSS Distributions
5812*8d741a5dSApple OSS Distributions
5813*8d741a5dSApple OSS Distributions        </field_values>
5814*8d741a5dSApple OSS Distributions          <field_resets>
5815*8d741a5dSApple OSS Distributions
5816*8d741a5dSApple OSS Distributions</field_resets>
5817*8d741a5dSApple OSS Distributions      </field>
5818*8d741a5dSApple OSS Distributions    <text_after_fields>
5819*8d741a5dSApple OSS Distributions
5820*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*8d741a5dSApple OSS Distributions
5822*8d741a5dSApple OSS Distributions    </text_after_fields>
5823*8d741a5dSApple OSS Distributions  </fields>
5824*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5825*8d741a5dSApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*8d741a5dSApple OSS Distributions
5827*8d741a5dSApple OSS Distributions
5828*8d741a5dSApple OSS Distributions
5829*8d741a5dSApple OSS Distributions
5830*8d741a5dSApple OSS Distributions
5831*8d741a5dSApple OSS Distributions
5832*8d741a5dSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*8d741a5dSApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*8d741a5dSApple OSS Distributions    </reg_fieldset>
5835*8d741a5dSApple OSS Distributions            </partial_fieldset>
5836*8d741a5dSApple OSS Distributions            <partial_fieldset>
5837*8d741a5dSApple OSS Distributions              <fields length="25">
5838*8d741a5dSApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*8d741a5dSApple OSS Distributions    <text_before_fields>
5840*8d741a5dSApple OSS Distributions
5841*8d741a5dSApple OSS Distributions
5842*8d741a5dSApple OSS Distributions
5843*8d741a5dSApple OSS Distributions    </text_before_fields>
5844*8d741a5dSApple OSS Distributions
5845*8d741a5dSApple OSS Distributions        <field
5846*8d741a5dSApple OSS Distributions           id="0_24_0"
5847*8d741a5dSApple OSS Distributions           is_variable_length="False"
5848*8d741a5dSApple OSS Distributions           has_partial_fieldset="False"
5849*8d741a5dSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*8d741a5dSApple OSS Distributions           is_access_restriction_possible="False"
5851*8d741a5dSApple OSS Distributions           is_constant_value="False"
5852*8d741a5dSApple OSS Distributions           rwtype="RES0"
5853*8d741a5dSApple OSS Distributions        >
5854*8d741a5dSApple OSS Distributions          <field_name>0</field_name>
5855*8d741a5dSApple OSS Distributions        <field_msb>24</field_msb>
5856*8d741a5dSApple OSS Distributions        <field_lsb>0</field_lsb>
5857*8d741a5dSApple OSS Distributions        <field_description order="before">
5858*8d741a5dSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*8d741a5dSApple OSS Distributions        </field_description>
5860*8d741a5dSApple OSS Distributions        <field_values>
5861*8d741a5dSApple OSS Distributions        </field_values>
5862*8d741a5dSApple OSS Distributions      </field>
5863*8d741a5dSApple OSS Distributions    <text_after_fields>
5864*8d741a5dSApple OSS Distributions
5865*8d741a5dSApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*8d741a5dSApple OSS Distributions<list type="unordered">
5867*8d741a5dSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*8d741a5dSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*8d741a5dSApple OSS Distributions</listitem></list>
5870*8d741a5dSApple OSS Distributions
5871*8d741a5dSApple OSS Distributions    </text_after_fields>
5872*8d741a5dSApple OSS Distributions  </fields>
5873*8d741a5dSApple OSS Distributions              <reg_fieldset length="25">
5874*8d741a5dSApple OSS Distributions
5875*8d741a5dSApple OSS Distributions
5876*8d741a5dSApple OSS Distributions
5877*8d741a5dSApple OSS Distributions
5878*8d741a5dSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*8d741a5dSApple OSS Distributions    </reg_fieldset>
5880*8d741a5dSApple OSS Distributions            </partial_fieldset>
5881*8d741a5dSApple OSS Distributions      </field>
5882*8d741a5dSApple OSS Distributions    <text_after_fields>
5883*8d741a5dSApple OSS Distributions
5884*8d741a5dSApple OSS Distributions
5885*8d741a5dSApple OSS Distributions
5886*8d741a5dSApple OSS Distributions    </text_after_fields>
5887*8d741a5dSApple OSS Distributions  </fields>
5888*8d741a5dSApple OSS Distributions  <reg_fieldset length="64">
5889*8d741a5dSApple OSS Distributions
5890*8d741a5dSApple OSS Distributions
5891*8d741a5dSApple OSS Distributions
5892*8d741a5dSApple OSS Distributions
5893*8d741a5dSApple OSS Distributions
5894*8d741a5dSApple OSS Distributions
5895*8d741a5dSApple OSS Distributions
5896*8d741a5dSApple OSS Distributions
5897*8d741a5dSApple OSS Distributions
5898*8d741a5dSApple OSS Distributions
5899*8d741a5dSApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*8d741a5dSApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*8d741a5dSApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*8d741a5dSApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*8d741a5dSApple OSS Distributions    </reg_fieldset>
5904*8d741a5dSApple OSS Distributions
5905*8d741a5dSApple OSS Distributions      </reg_fieldsets>
5906*8d741a5dSApple OSS Distributions
5907*8d741a5dSApple OSS Distributions
5908*8d741a5dSApple OSS Distributions
5909*8d741a5dSApple OSS Distributions<access_mechanisms>
5910*8d741a5dSApple OSS Distributions
5911*8d741a5dSApple OSS Distributions
5912*8d741a5dSApple OSS Distributions      <access_permission_text>
5913*8d741a5dSApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*8d741a5dSApple OSS Distributions      </access_permission_text>
5915*8d741a5dSApple OSS Distributions
5916*8d741a5dSApple OSS Distributions
5917*8d741a5dSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*8d741a5dSApple OSS Distributions        <encoding>
5919*8d741a5dSApple OSS Distributions
5920*8d741a5dSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*8d741a5dSApple OSS Distributions
5922*8d741a5dSApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*8d741a5dSApple OSS Distributions
5924*8d741a5dSApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*8d741a5dSApple OSS Distributions
5926*8d741a5dSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*8d741a5dSApple OSS Distributions
5928*8d741a5dSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*8d741a5dSApple OSS Distributions
5930*8d741a5dSApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*8d741a5dSApple OSS Distributions        </encoding>
5932*8d741a5dSApple OSS Distributions          <access_permission>
5933*8d741a5dSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*8d741a5dSApple OSS Distributions              <pstext>
5935*8d741a5dSApple OSS Distributionsif PSTATE.EL == EL0 then
5936*8d741a5dSApple OSS Distributions    UNDEFINED;
5937*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*8d741a5dSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*8d741a5dSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*8d741a5dSApple OSS Distributions        return NVMem[0x138];
5942*8d741a5dSApple OSS Distributions    else
5943*8d741a5dSApple OSS Distributions        return ESR_EL1;
5944*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*8d741a5dSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*8d741a5dSApple OSS Distributions        return ESR_EL2;
5947*8d741a5dSApple OSS Distributions    else
5948*8d741a5dSApple OSS Distributions        return ESR_EL1;
5949*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*8d741a5dSApple OSS Distributions    return ESR_EL1;
5951*8d741a5dSApple OSS Distributions              </pstext>
5952*8d741a5dSApple OSS Distributions            </ps>
5953*8d741a5dSApple OSS Distributions          </access_permission>
5954*8d741a5dSApple OSS Distributions      </access_mechanism>
5955*8d741a5dSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*8d741a5dSApple OSS Distributions        <encoding>
5957*8d741a5dSApple OSS Distributions
5958*8d741a5dSApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*8d741a5dSApple OSS Distributions
5960*8d741a5dSApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*8d741a5dSApple OSS Distributions
5962*8d741a5dSApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*8d741a5dSApple OSS Distributions
5964*8d741a5dSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*8d741a5dSApple OSS Distributions
5966*8d741a5dSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*8d741a5dSApple OSS Distributions
5968*8d741a5dSApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*8d741a5dSApple OSS Distributions        </encoding>
5970*8d741a5dSApple OSS Distributions          <access_permission>
5971*8d741a5dSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*8d741a5dSApple OSS Distributions              <pstext>
5973*8d741a5dSApple OSS Distributionsif PSTATE.EL == EL0 then
5974*8d741a5dSApple OSS Distributions    UNDEFINED;
5975*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*8d741a5dSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*8d741a5dSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*8d741a5dSApple OSS Distributions        NVMem[0x138] = X[t];
5980*8d741a5dSApple OSS Distributions    else
5981*8d741a5dSApple OSS Distributions        ESR_EL1 = X[t];
5982*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*8d741a5dSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*8d741a5dSApple OSS Distributions        ESR_EL2 = X[t];
5985*8d741a5dSApple OSS Distributions    else
5986*8d741a5dSApple OSS Distributions        ESR_EL1 = X[t];
5987*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*8d741a5dSApple OSS Distributions    ESR_EL1 = X[t];
5989*8d741a5dSApple OSS Distributions              </pstext>
5990*8d741a5dSApple OSS Distributions            </ps>
5991*8d741a5dSApple OSS Distributions          </access_permission>
5992*8d741a5dSApple OSS Distributions      </access_mechanism>
5993*8d741a5dSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*8d741a5dSApple OSS Distributions        <encoding>
5995*8d741a5dSApple OSS Distributions
5996*8d741a5dSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*8d741a5dSApple OSS Distributions
5998*8d741a5dSApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*8d741a5dSApple OSS Distributions
6000*8d741a5dSApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*8d741a5dSApple OSS Distributions
6002*8d741a5dSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*8d741a5dSApple OSS Distributions
6004*8d741a5dSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*8d741a5dSApple OSS Distributions
6006*8d741a5dSApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*8d741a5dSApple OSS Distributions        </encoding>
6008*8d741a5dSApple OSS Distributions          <access_permission>
6009*8d741a5dSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*8d741a5dSApple OSS Distributions              <pstext>
6011*8d741a5dSApple OSS Distributionsif PSTATE.EL == EL0 then
6012*8d741a5dSApple OSS Distributions    UNDEFINED;
6013*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*8d741a5dSApple OSS Distributions        return NVMem[0x138];
6016*8d741a5dSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*8d741a5dSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*8d741a5dSApple OSS Distributions    else
6019*8d741a5dSApple OSS Distributions        UNDEFINED;
6020*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*8d741a5dSApple OSS Distributions        return ESR_EL1;
6023*8d741a5dSApple OSS Distributions    else
6024*8d741a5dSApple OSS Distributions        UNDEFINED;
6025*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*8d741a5dSApple OSS Distributions        return ESR_EL1;
6028*8d741a5dSApple OSS Distributions    else
6029*8d741a5dSApple OSS Distributions        UNDEFINED;
6030*8d741a5dSApple OSS Distributions              </pstext>
6031*8d741a5dSApple OSS Distributions            </ps>
6032*8d741a5dSApple OSS Distributions          </access_permission>
6033*8d741a5dSApple OSS Distributions      </access_mechanism>
6034*8d741a5dSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*8d741a5dSApple OSS Distributions        <encoding>
6036*8d741a5dSApple OSS Distributions
6037*8d741a5dSApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*8d741a5dSApple OSS Distributions
6039*8d741a5dSApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*8d741a5dSApple OSS Distributions
6041*8d741a5dSApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*8d741a5dSApple OSS Distributions
6043*8d741a5dSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*8d741a5dSApple OSS Distributions
6045*8d741a5dSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*8d741a5dSApple OSS Distributions
6047*8d741a5dSApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*8d741a5dSApple OSS Distributions        </encoding>
6049*8d741a5dSApple OSS Distributions          <access_permission>
6050*8d741a5dSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*8d741a5dSApple OSS Distributions              <pstext>
6052*8d741a5dSApple OSS Distributionsif PSTATE.EL == EL0 then
6053*8d741a5dSApple OSS Distributions    UNDEFINED;
6054*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*8d741a5dSApple OSS Distributions        NVMem[0x138] = X[t];
6057*8d741a5dSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*8d741a5dSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*8d741a5dSApple OSS Distributions    else
6060*8d741a5dSApple OSS Distributions        UNDEFINED;
6061*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*8d741a5dSApple OSS Distributions        ESR_EL1 = X[t];
6064*8d741a5dSApple OSS Distributions    else
6065*8d741a5dSApple OSS Distributions        UNDEFINED;
6066*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*8d741a5dSApple OSS Distributions        ESR_EL1 = X[t];
6069*8d741a5dSApple OSS Distributions    else
6070*8d741a5dSApple OSS Distributions        UNDEFINED;
6071*8d741a5dSApple OSS Distributions              </pstext>
6072*8d741a5dSApple OSS Distributions            </ps>
6073*8d741a5dSApple OSS Distributions          </access_permission>
6074*8d741a5dSApple OSS Distributions      </access_mechanism>
6075*8d741a5dSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*8d741a5dSApple OSS Distributions        <encoding>
6077*8d741a5dSApple OSS Distributions
6078*8d741a5dSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*8d741a5dSApple OSS Distributions
6080*8d741a5dSApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*8d741a5dSApple OSS Distributions
6082*8d741a5dSApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*8d741a5dSApple OSS Distributions
6084*8d741a5dSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*8d741a5dSApple OSS Distributions
6086*8d741a5dSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*8d741a5dSApple OSS Distributions
6088*8d741a5dSApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*8d741a5dSApple OSS Distributions        </encoding>
6090*8d741a5dSApple OSS Distributions          <access_permission>
6091*8d741a5dSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*8d741a5dSApple OSS Distributions              <pstext>
6093*8d741a5dSApple OSS Distributionsif PSTATE.EL == EL0 then
6094*8d741a5dSApple OSS Distributions    UNDEFINED;
6095*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*8d741a5dSApple OSS Distributions        return ESR_EL1;
6098*8d741a5dSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*8d741a5dSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*8d741a5dSApple OSS Distributions    else
6101*8d741a5dSApple OSS Distributions        UNDEFINED;
6102*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*8d741a5dSApple OSS Distributions    return ESR_EL2;
6104*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*8d741a5dSApple OSS Distributions    return ESR_EL2;
6106*8d741a5dSApple OSS Distributions              </pstext>
6107*8d741a5dSApple OSS Distributions            </ps>
6108*8d741a5dSApple OSS Distributions          </access_permission>
6109*8d741a5dSApple OSS Distributions      </access_mechanism>
6110*8d741a5dSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*8d741a5dSApple OSS Distributions        <encoding>
6112*8d741a5dSApple OSS Distributions
6113*8d741a5dSApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*8d741a5dSApple OSS Distributions
6115*8d741a5dSApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*8d741a5dSApple OSS Distributions
6117*8d741a5dSApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*8d741a5dSApple OSS Distributions
6119*8d741a5dSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*8d741a5dSApple OSS Distributions
6121*8d741a5dSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*8d741a5dSApple OSS Distributions
6123*8d741a5dSApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*8d741a5dSApple OSS Distributions        </encoding>
6125*8d741a5dSApple OSS Distributions          <access_permission>
6126*8d741a5dSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*8d741a5dSApple OSS Distributions              <pstext>
6128*8d741a5dSApple OSS Distributionsif PSTATE.EL == EL0 then
6129*8d741a5dSApple OSS Distributions    UNDEFINED;
6130*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*8d741a5dSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*8d741a5dSApple OSS Distributions        ESR_EL1 = X[t];
6133*8d741a5dSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*8d741a5dSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*8d741a5dSApple OSS Distributions    else
6136*8d741a5dSApple OSS Distributions        UNDEFINED;
6137*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*8d741a5dSApple OSS Distributions    ESR_EL2 = X[t];
6139*8d741a5dSApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*8d741a5dSApple OSS Distributions    ESR_EL2 = X[t];
6141*8d741a5dSApple OSS Distributions              </pstext>
6142*8d741a5dSApple OSS Distributions            </ps>
6143*8d741a5dSApple OSS Distributions          </access_permission>
6144*8d741a5dSApple OSS Distributions      </access_mechanism>
6145*8d741a5dSApple OSS Distributions</access_mechanisms>
6146*8d741a5dSApple OSS Distributions
6147*8d741a5dSApple OSS Distributions      <arch_variants>
6148*8d741a5dSApple OSS Distributions      </arch_variants>
6149*8d741a5dSApple OSS Distributions  </register>
6150*8d741a5dSApple OSS Distributions</registers>
6151*8d741a5dSApple OSS Distributions
6152*8d741a5dSApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*8d741a5dSApple OSS Distributions</register_page>