1*d8b80295SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?> 2*d8b80295SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd"> 3*d8b80295SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. --> 4*d8b80295SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. --> 5*d8b80295SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?> 6*d8b80295SApple OSS Distributions 7*d8b80295SApple OSS Distributions 8*d8b80295SApple OSS Distributions 9*d8b80295SApple OSS Distributions 10*d8b80295SApple OSS Distributions 11*d8b80295SApple OSS Distributions 12*d8b80295SApple OSS Distributions<register_page> 13*d8b80295SApple OSS Distributions <registers> 14*d8b80295SApple OSS Distributions <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False"> 15*d8b80295SApple OSS Distributions <reg_short_name>ESR_EL1</reg_short_name> 16*d8b80295SApple OSS Distributions <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name> 17*d8b80295SApple OSS Distributions 18*d8b80295SApple OSS Distributions 19*d8b80295SApple OSS Distributions <reg_reset_value></reg_reset_value> 20*d8b80295SApple OSS Distributions <reg_mappings> 21*d8b80295SApple OSS Distributions <reg_mapping> 22*d8b80295SApple OSS Distributions 23*d8b80295SApple OSS Distributions <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name> 24*d8b80295SApple OSS Distributions <mapped_type>Architectural</mapped_type> 25*d8b80295SApple OSS Distributions <mapped_execution_state>AArch32</mapped_execution_state> 26*d8b80295SApple OSS Distributions <mapped_from_startbit>31</mapped_from_startbit> 27*d8b80295SApple OSS Distributions <mapped_from_endbit>0</mapped_from_endbit> 28*d8b80295SApple OSS Distributions 29*d8b80295SApple OSS Distributions <mapped_to_startbit>31</mapped_to_startbit> 30*d8b80295SApple OSS Distributions <mapped_to_endbit>0</mapped_to_endbit> 31*d8b80295SApple OSS Distributions 32*d8b80295SApple OSS Distributions </reg_mapping> 33*d8b80295SApple OSS Distributions </reg_mappings> 34*d8b80295SApple OSS Distributions <reg_purpose> 35*d8b80295SApple OSS Distributions 36*d8b80295SApple OSS Distributions 37*d8b80295SApple OSS Distributions <purpose_text> 38*d8b80295SApple OSS Distributions <para>Holds syndrome information for an exception taken to EL1.</para> 39*d8b80295SApple OSS Distributions </purpose_text> 40*d8b80295SApple OSS Distributions 41*d8b80295SApple OSS Distributions </reg_purpose> 42*d8b80295SApple OSS Distributions <reg_groups> 43*d8b80295SApple OSS Distributions <reg_group>Exception and fault handling registers</reg_group> 44*d8b80295SApple OSS Distributions </reg_groups> 45*d8b80295SApple OSS Distributions <reg_usage_constraints> 46*d8b80295SApple OSS Distributions 47*d8b80295SApple OSS Distributions 48*d8b80295SApple OSS Distributions </reg_usage_constraints> 49*d8b80295SApple OSS Distributions <reg_configuration> 50*d8b80295SApple OSS Distributions 51*d8b80295SApple OSS Distributions 52*d8b80295SApple OSS Distributions </reg_configuration> 53*d8b80295SApple OSS Distributions <reg_attributes> 54*d8b80295SApple OSS Distributions <attributes_text> 55*d8b80295SApple OSS Distributions <para>ESR_EL1 is a 64-bit register.</para> 56*d8b80295SApple OSS Distributions </attributes_text> 57*d8b80295SApple OSS Distributions </reg_attributes> 58*d8b80295SApple OSS Distributions <reg_fieldsets> 59*d8b80295SApple OSS Distributions 60*d8b80295SApple OSS Distributions 61*d8b80295SApple OSS Distributions 62*d8b80295SApple OSS Distributions 63*d8b80295SApple OSS Distributions 64*d8b80295SApple OSS Distributions 65*d8b80295SApple OSS Distributions 66*d8b80295SApple OSS Distributions 67*d8b80295SApple OSS Distributions 68*d8b80295SApple OSS Distributions 69*d8b80295SApple OSS Distributions 70*d8b80295SApple OSS Distributions 71*d8b80295SApple OSS Distributions <fields length="64"> 72*d8b80295SApple OSS Distributions <text_before_fields> 73*d8b80295SApple OSS Distributions 74*d8b80295SApple OSS Distributions <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para> 75*d8b80295SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para> 76*d8b80295SApple OSS Distributions 77*d8b80295SApple OSS Distributions </text_before_fields> 78*d8b80295SApple OSS Distributions 79*d8b80295SApple OSS Distributions <field 80*d8b80295SApple OSS Distributions id="0_63_32" 81*d8b80295SApple OSS Distributions is_variable_length="False" 82*d8b80295SApple OSS Distributions has_partial_fieldset="False" 83*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 84*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 85*d8b80295SApple OSS Distributions is_constant_value="False" 86*d8b80295SApple OSS Distributions rwtype="RES0" 87*d8b80295SApple OSS Distributions > 88*d8b80295SApple OSS Distributions <field_name>0</field_name> 89*d8b80295SApple OSS Distributions <field_msb>63</field_msb> 90*d8b80295SApple OSS Distributions <field_lsb>32</field_lsb> 91*d8b80295SApple OSS Distributions <field_description order="before"> 92*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 93*d8b80295SApple OSS Distributions </field_description> 94*d8b80295SApple OSS Distributions <field_values> 95*d8b80295SApple OSS Distributions </field_values> 96*d8b80295SApple OSS Distributions </field> 97*d8b80295SApple OSS Distributions <field 98*d8b80295SApple OSS Distributions id="EC_31_26" 99*d8b80295SApple OSS Distributions is_variable_length="False" 100*d8b80295SApple OSS Distributions has_partial_fieldset="False" 101*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="True" 102*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 103*d8b80295SApple OSS Distributions is_constant_value="False" 104*d8b80295SApple OSS Distributions > 105*d8b80295SApple OSS Distributions <field_name>EC</field_name> 106*d8b80295SApple OSS Distributions <field_msb>31</field_msb> 107*d8b80295SApple OSS Distributions <field_lsb>26</field_lsb> 108*d8b80295SApple OSS Distributions <field_description order="before"> 109*d8b80295SApple OSS Distributions 110*d8b80295SApple OSS Distributions <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para> 111*d8b80295SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para> 112*d8b80295SApple OSS Distributions<list type="unordered"> 113*d8b80295SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content> 114*d8b80295SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content> 115*d8b80295SApple OSS Distributions</listitem></list> 116*d8b80295SApple OSS Distributions<para>Possible values of the EC field are:</para> 117*d8b80295SApple OSS Distributions 118*d8b80295SApple OSS Distributions </field_description> 119*d8b80295SApple OSS Distributions <field_values> 120*d8b80295SApple OSS Distributions 121*d8b80295SApple OSS Distributions 122*d8b80295SApple OSS Distributions <field_value_instance> 123*d8b80295SApple OSS Distributions <field_value>0b000000</field_value> 124*d8b80295SApple OSS Distributions <field_value_description> 125*d8b80295SApple OSS Distributions <para>Unknown reason.</para> 126*d8b80295SApple OSS Distributions</field_value_description> 127*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/> 128*d8b80295SApple OSS Distributions </field_value_instance> 129*d8b80295SApple OSS Distributions <field_value_instance> 130*d8b80295SApple OSS Distributions <field_value>0b000001</field_value> 131*d8b80295SApple OSS Distributions <field_value_description> 132*d8b80295SApple OSS Distributions <para>Trapped WFI or WFE instruction execution.</para> 133*d8b80295SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para> 134*d8b80295SApple OSS Distributions</field_value_description> 135*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/> 136*d8b80295SApple OSS Distributions </field_value_instance> 137*d8b80295SApple OSS Distributions <field_value_instance> 138*d8b80295SApple OSS Distributions <field_value>0b000011</field_value> 139*d8b80295SApple OSS Distributions <field_value_description> 140*d8b80295SApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 141*d8b80295SApple OSS Distributions</field_value_description> 142*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 143*d8b80295SApple OSS Distributions </field_value_instance> 144*d8b80295SApple OSS Distributions <field_value_instance> 145*d8b80295SApple OSS Distributions <field_value>0b000100</field_value> 146*d8b80295SApple OSS Distributions <field_value_description> 147*d8b80295SApple OSS Distributions <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 148*d8b80295SApple OSS Distributions</field_value_description> 149*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 150*d8b80295SApple OSS Distributions </field_value_instance> 151*d8b80295SApple OSS Distributions <field_value_instance> 152*d8b80295SApple OSS Distributions <field_value>0b000101</field_value> 153*d8b80295SApple OSS Distributions <field_value_description> 154*d8b80295SApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 155*d8b80295SApple OSS Distributions</field_value_description> 156*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 157*d8b80295SApple OSS Distributions </field_value_instance> 158*d8b80295SApple OSS Distributions <field_value_instance> 159*d8b80295SApple OSS Distributions <field_value>0b000110</field_value> 160*d8b80295SApple OSS Distributions <field_value_description> 161*d8b80295SApple OSS Distributions <para>Trapped LDC or STC access.</para> 162*d8b80295SApple OSS Distributions<para>The only architected uses of these instruction are:</para> 163*d8b80295SApple OSS Distributions<list type="unordered"> 164*d8b80295SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content> 165*d8b80295SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content> 166*d8b80295SApple OSS Distributions</listitem></list> 167*d8b80295SApple OSS Distributions</field_value_description> 168*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/> 169*d8b80295SApple OSS Distributions </field_value_instance> 170*d8b80295SApple OSS Distributions <field_value_instance> 171*d8b80295SApple OSS Distributions <field_value>0b000111</field_value> 172*d8b80295SApple OSS Distributions <field_value_description> 173*d8b80295SApple OSS Distributions <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para> 174*d8b80295SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 175*d8b80295SApple OSS Distributions</field_value_description> 176*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/> 177*d8b80295SApple OSS Distributions </field_value_instance> 178*d8b80295SApple OSS Distributions <field_value_instance> 179*d8b80295SApple OSS Distributions <field_value>0b001100</field_value> 180*d8b80295SApple OSS Distributions <field_value_description> 181*d8b80295SApple OSS Distributions <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 182*d8b80295SApple OSS Distributions</field_value_description> 183*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 184*d8b80295SApple OSS Distributions </field_value_instance> 185*d8b80295SApple OSS Distributions <field_value_instance> 186*d8b80295SApple OSS Distributions <field_value>0b001101</field_value> 187*d8b80295SApple OSS Distributions <field_value_description> 188*d8b80295SApple OSS Distributions <para>Branch Target Exception.</para> 189*d8b80295SApple OSS Distributions</field_value_description> 190*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/> 191*d8b80295SApple OSS Distributions <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition> 192*d8b80295SApple OSS Distributions </field_value_instance> 193*d8b80295SApple OSS Distributions <field_value_instance> 194*d8b80295SApple OSS Distributions <field_value>0b001110</field_value> 195*d8b80295SApple OSS Distributions <field_value_description> 196*d8b80295SApple OSS Distributions <para>Illegal Execution state.</para> 197*d8b80295SApple OSS Distributions</field_value_description> 198*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 199*d8b80295SApple OSS Distributions </field_value_instance> 200*d8b80295SApple OSS Distributions <field_value_instance> 201*d8b80295SApple OSS Distributions <field_value>0b010001</field_value> 202*d8b80295SApple OSS Distributions <field_value_description> 203*d8b80295SApple OSS Distributions <para>SVC instruction execution in AArch32 state.</para> 204*d8b80295SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para> 205*d8b80295SApple OSS Distributions</field_value_description> 206*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 207*d8b80295SApple OSS Distributions </field_value_instance> 208*d8b80295SApple OSS Distributions <field_value_instance> 209*d8b80295SApple OSS Distributions <field_value>0b010101</field_value> 210*d8b80295SApple OSS Distributions <field_value_description> 211*d8b80295SApple OSS Distributions <para>SVC instruction execution in AArch64 state.</para> 212*d8b80295SApple OSS Distributions</field_value_description> 213*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 214*d8b80295SApple OSS Distributions </field_value_instance> 215*d8b80295SApple OSS Distributions <field_value_instance> 216*d8b80295SApple OSS Distributions <field_value>0b011000</field_value> 217*d8b80295SApple OSS Distributions <field_value_description> 218*d8b80295SApple OSS Distributions <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para> 219*d8b80295SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para> 220*d8b80295SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para> 221*d8b80295SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para> 222*d8b80295SApple OSS Distributions</field_value_description> 223*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/> 224*d8b80295SApple OSS Distributions </field_value_instance> 225*d8b80295SApple OSS Distributions <field_value_instance> 226*d8b80295SApple OSS Distributions <field_value>0b011001</field_value> 227*d8b80295SApple OSS Distributions <field_value_description> 228*d8b80295SApple OSS Distributions <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 229*d8b80295SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para> 230*d8b80295SApple OSS Distributions</field_value_description> 231*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/> 232*d8b80295SApple OSS Distributions </field_value_instance> 233*d8b80295SApple OSS Distributions <field_value_instance> 234*d8b80295SApple OSS Distributions <field_value>0b100000</field_value> 235*d8b80295SApple OSS Distributions <field_value_description> 236*d8b80295SApple OSS Distributions <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 237*d8b80295SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 238*d8b80295SApple OSS Distributions</field_value_description> 239*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 240*d8b80295SApple OSS Distributions </field_value_instance> 241*d8b80295SApple OSS Distributions <field_value_instance> 242*d8b80295SApple OSS Distributions <field_value>0b100001</field_value> 243*d8b80295SApple OSS Distributions <field_value_description> 244*d8b80295SApple OSS Distributions <para>Instruction Abort taken without a change in Exception level.</para> 245*d8b80295SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 246*d8b80295SApple OSS Distributions</field_value_description> 247*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 248*d8b80295SApple OSS Distributions </field_value_instance> 249*d8b80295SApple OSS Distributions <field_value_instance> 250*d8b80295SApple OSS Distributions <field_value>0b100010</field_value> 251*d8b80295SApple OSS Distributions <field_value_description> 252*d8b80295SApple OSS Distributions <para>PC alignment fault exception.</para> 253*d8b80295SApple OSS Distributions</field_value_description> 254*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 255*d8b80295SApple OSS Distributions </field_value_instance> 256*d8b80295SApple OSS Distributions <field_value_instance> 257*d8b80295SApple OSS Distributions <field_value>0b100100</field_value> 258*d8b80295SApple OSS Distributions <field_value_description> 259*d8b80295SApple OSS Distributions <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 260*d8b80295SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 261*d8b80295SApple OSS Distributions</field_value_description> 262*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 263*d8b80295SApple OSS Distributions </field_value_instance> 264*d8b80295SApple OSS Distributions <field_value_instance> 265*d8b80295SApple OSS Distributions <field_value>0b100101</field_value> 266*d8b80295SApple OSS Distributions <field_value_description> 267*d8b80295SApple OSS Distributions <para>Data Abort taken without a change in Exception level.</para> 268*d8b80295SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 269*d8b80295SApple OSS Distributions</field_value_description> 270*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 271*d8b80295SApple OSS Distributions </field_value_instance> 272*d8b80295SApple OSS Distributions <field_value_instance> 273*d8b80295SApple OSS Distributions <field_value>0b100110</field_value> 274*d8b80295SApple OSS Distributions <field_value_description> 275*d8b80295SApple OSS Distributions <para>SP alignment fault exception.</para> 276*d8b80295SApple OSS Distributions</field_value_description> 277*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 278*d8b80295SApple OSS Distributions </field_value_instance> 279*d8b80295SApple OSS Distributions <field_value_instance> 280*d8b80295SApple OSS Distributions <field_value>0b101000</field_value> 281*d8b80295SApple OSS Distributions <field_value_description> 282*d8b80295SApple OSS Distributions <para>Trapped floating-point exception taken from AArch32 state.</para> 283*d8b80295SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 284*d8b80295SApple OSS Distributions</field_value_description> 285*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 286*d8b80295SApple OSS Distributions </field_value_instance> 287*d8b80295SApple OSS Distributions <field_value_instance> 288*d8b80295SApple OSS Distributions <field_value>0b101100</field_value> 289*d8b80295SApple OSS Distributions <field_value_description> 290*d8b80295SApple OSS Distributions <para>Trapped floating-point exception taken from AArch64 state.</para> 291*d8b80295SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 292*d8b80295SApple OSS Distributions</field_value_description> 293*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 294*d8b80295SApple OSS Distributions </field_value_instance> 295*d8b80295SApple OSS Distributions <field_value_instance> 296*d8b80295SApple OSS Distributions <field_value>0b101111</field_value> 297*d8b80295SApple OSS Distributions <field_value_description> 298*d8b80295SApple OSS Distributions <para>SError interrupt.</para> 299*d8b80295SApple OSS Distributions</field_value_description> 300*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/> 301*d8b80295SApple OSS Distributions </field_value_instance> 302*d8b80295SApple OSS Distributions <field_value_instance> 303*d8b80295SApple OSS Distributions <field_value>0b110000</field_value> 304*d8b80295SApple OSS Distributions <field_value_description> 305*d8b80295SApple OSS Distributions <para>Breakpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 306*d8b80295SApple OSS Distributions</field_value_description> 307*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 308*d8b80295SApple OSS Distributions </field_value_instance> 309*d8b80295SApple OSS Distributions <field_value_instance> 310*d8b80295SApple OSS Distributions <field_value>0b110001</field_value> 311*d8b80295SApple OSS Distributions <field_value_description> 312*d8b80295SApple OSS Distributions <para>Breakpoint exception taken without a change in Exception level.</para> 313*d8b80295SApple OSS Distributions</field_value_description> 314*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 315*d8b80295SApple OSS Distributions </field_value_instance> 316*d8b80295SApple OSS Distributions <field_value_instance> 317*d8b80295SApple OSS Distributions <field_value>0b110010</field_value> 318*d8b80295SApple OSS Distributions <field_value_description> 319*d8b80295SApple OSS Distributions <para>Software Step exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 320*d8b80295SApple OSS Distributions</field_value_description> 321*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 322*d8b80295SApple OSS Distributions </field_value_instance> 323*d8b80295SApple OSS Distributions <field_value_instance> 324*d8b80295SApple OSS Distributions <field_value>0b110011</field_value> 325*d8b80295SApple OSS Distributions <field_value_description> 326*d8b80295SApple OSS Distributions <para>Software Step exception taken without a change in Exception level.</para> 327*d8b80295SApple OSS Distributions</field_value_description> 328*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 329*d8b80295SApple OSS Distributions </field_value_instance> 330*d8b80295SApple OSS Distributions <field_value_instance> 331*d8b80295SApple OSS Distributions <field_value>0b110100</field_value> 332*d8b80295SApple OSS Distributions <field_value_description> 333*d8b80295SApple OSS Distributions <para>Watchpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 334*d8b80295SApple OSS Distributions</field_value_description> 335*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 336*d8b80295SApple OSS Distributions </field_value_instance> 337*d8b80295SApple OSS Distributions <field_value_instance> 338*d8b80295SApple OSS Distributions <field_value>0b110101</field_value> 339*d8b80295SApple OSS Distributions <field_value_description> 340*d8b80295SApple OSS Distributions <para>Watchpoint exception taken without a change in Exception level.</para> 341*d8b80295SApple OSS Distributions</field_value_description> 342*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 343*d8b80295SApple OSS Distributions </field_value_instance> 344*d8b80295SApple OSS Distributions <field_value_instance> 345*d8b80295SApple OSS Distributions <field_value>0b111000</field_value> 346*d8b80295SApple OSS Distributions <field_value_description> 347*d8b80295SApple OSS Distributions <para>BKPT instruction execution in AArch32 state.</para> 348*d8b80295SApple OSS Distributions</field_value_description> 349*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 350*d8b80295SApple OSS Distributions </field_value_instance> 351*d8b80295SApple OSS Distributions <field_value_instance> 352*d8b80295SApple OSS Distributions <field_value>0b111100</field_value> 353*d8b80295SApple OSS Distributions <field_value_description> 354*d8b80295SApple OSS Distributions <para>BRK instruction execution in AArch64 state.</para> 355*d8b80295SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para> 356*d8b80295SApple OSS Distributions</field_value_description> 357*d8b80295SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 358*d8b80295SApple OSS Distributions </field_value_instance> 359*d8b80295SApple OSS Distributions </field_values> 360*d8b80295SApple OSS Distributions <field_description order="after"> 361*d8b80295SApple OSS Distributions 362*d8b80295SApple OSS Distributions <para>All other EC values are reserved by Arm, and:</para> 363*d8b80295SApple OSS Distributions<list type="unordered"> 364*d8b80295SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content> 365*d8b80295SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content> 366*d8b80295SApple OSS Distributions</listitem></list> 367*d8b80295SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para> 368*d8b80295SApple OSS Distributions 369*d8b80295SApple OSS Distributions </field_description> 370*d8b80295SApple OSS Distributions <field_resets> 371*d8b80295SApple OSS Distributions 372*d8b80295SApple OSS Distributions <field_reset> 373*d8b80295SApple OSS Distributions 374*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 375*d8b80295SApple OSS Distributions 376*d8b80295SApple OSS Distributions </field_reset> 377*d8b80295SApple OSS Distributions</field_resets> 378*d8b80295SApple OSS Distributions </field> 379*d8b80295SApple OSS Distributions <field 380*d8b80295SApple OSS Distributions id="IL_25_25" 381*d8b80295SApple OSS Distributions is_variable_length="False" 382*d8b80295SApple OSS Distributions has_partial_fieldset="False" 383*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 384*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 385*d8b80295SApple OSS Distributions is_constant_value="False" 386*d8b80295SApple OSS Distributions > 387*d8b80295SApple OSS Distributions <field_name>IL</field_name> 388*d8b80295SApple OSS Distributions <field_msb>25</field_msb> 389*d8b80295SApple OSS Distributions <field_lsb>25</field_lsb> 390*d8b80295SApple OSS Distributions <field_description order="before"> 391*d8b80295SApple OSS Distributions 392*d8b80295SApple OSS Distributions <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para> 393*d8b80295SApple OSS Distributions 394*d8b80295SApple OSS Distributions </field_description> 395*d8b80295SApple OSS Distributions <field_values> 396*d8b80295SApple OSS Distributions 397*d8b80295SApple OSS Distributions 398*d8b80295SApple OSS Distributions <field_value_instance> 399*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 400*d8b80295SApple OSS Distributions <field_value_description> 401*d8b80295SApple OSS Distributions <para>16-bit instruction trapped.</para> 402*d8b80295SApple OSS Distributions</field_value_description> 403*d8b80295SApple OSS Distributions </field_value_instance> 404*d8b80295SApple OSS Distributions <field_value_instance> 405*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 406*d8b80295SApple OSS Distributions <field_value_description> 407*d8b80295SApple OSS Distributions <list type="unordered"> 408*d8b80295SApple OSS Distributions<listitem><content> 409*d8b80295SApple OSS Distributions<para>An SError interrupt.</para> 410*d8b80295SApple OSS Distributions</content> 411*d8b80295SApple OSS Distributions</listitem><listitem><content> 412*d8b80295SApple OSS Distributions<para>An Instruction Abort exception.</para> 413*d8b80295SApple OSS Distributions</content> 414*d8b80295SApple OSS Distributions</listitem><listitem><content> 415*d8b80295SApple OSS Distributions<para>A PC alignment fault exception.</para> 416*d8b80295SApple OSS Distributions</content> 417*d8b80295SApple OSS Distributions</listitem><listitem><content> 418*d8b80295SApple OSS Distributions<para>An SP alignment fault exception.</para> 419*d8b80295SApple OSS Distributions</content> 420*d8b80295SApple OSS Distributions</listitem><listitem><content> 421*d8b80295SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para> 422*d8b80295SApple OSS Distributions</content> 423*d8b80295SApple OSS Distributions</listitem><listitem><content> 424*d8b80295SApple OSS Distributions<para>An Illegal Execution state exception.</para> 425*d8b80295SApple OSS Distributions</content> 426*d8b80295SApple OSS Distributions</listitem><listitem><content> 427*d8b80295SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para> 428*d8b80295SApple OSS Distributions<list type="unordered"> 429*d8b80295SApple OSS Distributions<listitem><content> 430*d8b80295SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para> 431*d8b80295SApple OSS Distributions</content> 432*d8b80295SApple OSS Distributions</listitem><listitem><content> 433*d8b80295SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para> 434*d8b80295SApple OSS Distributions</content> 435*d8b80295SApple OSS Distributions</listitem></list> 436*d8b80295SApple OSS Distributions</content> 437*d8b80295SApple OSS Distributions</listitem><listitem><content> 438*d8b80295SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para> 439*d8b80295SApple OSS Distributions</content> 440*d8b80295SApple OSS Distributions</listitem></list> 441*d8b80295SApple OSS Distributions</field_value_description> 442*d8b80295SApple OSS Distributions </field_value_instance> 443*d8b80295SApple OSS Distributions </field_values> 444*d8b80295SApple OSS Distributions <field_resets> 445*d8b80295SApple OSS Distributions 446*d8b80295SApple OSS Distributions <field_reset> 447*d8b80295SApple OSS Distributions 448*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 449*d8b80295SApple OSS Distributions 450*d8b80295SApple OSS Distributions </field_reset> 451*d8b80295SApple OSS Distributions</field_resets> 452*d8b80295SApple OSS Distributions </field> 453*d8b80295SApple OSS Distributions <field 454*d8b80295SApple OSS Distributions id="ISS_24_0" 455*d8b80295SApple OSS Distributions is_variable_length="False" 456*d8b80295SApple OSS Distributions has_partial_fieldset="True" 457*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 458*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 459*d8b80295SApple OSS Distributions is_constant_value="False" 460*d8b80295SApple OSS Distributions > 461*d8b80295SApple OSS Distributions <field_name>ISS</field_name> 462*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 463*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 464*d8b80295SApple OSS Distributions <field_description order="before"> 465*d8b80295SApple OSS Distributions 466*d8b80295SApple OSS Distributions <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para> 467*d8b80295SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para> 468*d8b80295SApple OSS Distributions<list type="unordered"> 469*d8b80295SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content> 470*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered"> 471*d8b80295SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content> 472*d8b80295SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content> 473*d8b80295SApple OSS Distributions</listitem></list> 474*d8b80295SApple OSS Distributions</content> 475*d8b80295SApple OSS Distributions</listitem></list> 476*d8b80295SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para> 477*d8b80295SApple OSS Distributions 478*d8b80295SApple OSS Distributions </field_description> 479*d8b80295SApple OSS Distributions <field_values> 480*d8b80295SApple OSS Distributions 481*d8b80295SApple OSS Distributions <field_value_name>I</field_value_name> 482*d8b80295SApple OSS Distributions </field_values> 483*d8b80295SApple OSS Distributions <field_resets> 484*d8b80295SApple OSS Distributions 485*d8b80295SApple OSS Distributions</field_resets> 486*d8b80295SApple OSS Distributions <partial_fieldset> 487*d8b80295SApple OSS Distributions <fields length="25"> 488*d8b80295SApple OSS Distributions <fields_instance>Exceptions with an unknown reason</fields_instance> 489*d8b80295SApple OSS Distributions <text_before_fields> 490*d8b80295SApple OSS Distributions 491*d8b80295SApple OSS Distributions 492*d8b80295SApple OSS Distributions 493*d8b80295SApple OSS Distributions </text_before_fields> 494*d8b80295SApple OSS Distributions 495*d8b80295SApple OSS Distributions <field 496*d8b80295SApple OSS Distributions id="0_24_0" 497*d8b80295SApple OSS Distributions is_variable_length="False" 498*d8b80295SApple OSS Distributions has_partial_fieldset="False" 499*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 500*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 501*d8b80295SApple OSS Distributions is_constant_value="False" 502*d8b80295SApple OSS Distributions rwtype="RES0" 503*d8b80295SApple OSS Distributions > 504*d8b80295SApple OSS Distributions <field_name>0</field_name> 505*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 506*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 507*d8b80295SApple OSS Distributions <field_description order="before"> 508*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 509*d8b80295SApple OSS Distributions </field_description> 510*d8b80295SApple OSS Distributions <field_values> 511*d8b80295SApple OSS Distributions </field_values> 512*d8b80295SApple OSS Distributions </field> 513*d8b80295SApple OSS Distributions <text_after_fields> 514*d8b80295SApple OSS Distributions 515*d8b80295SApple OSS Distributions <para>When an exception is reported using this EC code the IL field is set to 1.</para> 516*d8b80295SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para> 517*d8b80295SApple OSS Distributions<list type="unordered"> 518*d8b80295SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered"> 519*d8b80295SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content> 520*d8b80295SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content> 521*d8b80295SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content> 522*d8b80295SApple OSS Distributions</listitem></list> 523*d8b80295SApple OSS Distributions</content> 524*d8b80295SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content> 525*d8b80295SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content> 526*d8b80295SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content> 527*d8b80295SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content> 528*d8b80295SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content> 529*d8b80295SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered"> 530*d8b80295SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content> 531*d8b80295SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content> 532*d8b80295SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content> 533*d8b80295SApple OSS Distributions</listitem></list> 534*d8b80295SApple OSS Distributions</content> 535*d8b80295SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content> 536*d8b80295SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered"> 537*d8b80295SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content> 538*d8b80295SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content> 539*d8b80295SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content> 540*d8b80295SApple OSS Distributions</listitem></list> 541*d8b80295SApple OSS Distributions</content> 542*d8b80295SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 543*d8b80295SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content> 544*d8b80295SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content> 545*d8b80295SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content> 546*d8b80295SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered"> 547*d8b80295SApple OSS Distributions<listitem><content>An SVE instruction.</content> 548*d8b80295SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content> 549*d8b80295SApple OSS Distributions</listitem></list> 550*d8b80295SApple OSS Distributions</content> 551*d8b80295SApple OSS Distributions</listitem></list> 552*d8b80295SApple OSS Distributions 553*d8b80295SApple OSS Distributions </text_after_fields> 554*d8b80295SApple OSS Distributions </fields> 555*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 556*d8b80295SApple OSS Distributions 557*d8b80295SApple OSS Distributions 558*d8b80295SApple OSS Distributions 559*d8b80295SApple OSS Distributions 560*d8b80295SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 561*d8b80295SApple OSS Distributions </reg_fieldset> 562*d8b80295SApple OSS Distributions </partial_fieldset> 563*d8b80295SApple OSS Distributions <partial_fieldset> 564*d8b80295SApple OSS Distributions <fields length="25"> 565*d8b80295SApple OSS Distributions <fields_instance>Exception from a WFI or WFE instruction</fields_instance> 566*d8b80295SApple OSS Distributions <text_before_fields> 567*d8b80295SApple OSS Distributions 568*d8b80295SApple OSS Distributions 569*d8b80295SApple OSS Distributions 570*d8b80295SApple OSS Distributions </text_before_fields> 571*d8b80295SApple OSS Distributions 572*d8b80295SApple OSS Distributions <field 573*d8b80295SApple OSS Distributions id="CV_24_24" 574*d8b80295SApple OSS Distributions is_variable_length="False" 575*d8b80295SApple OSS Distributions has_partial_fieldset="False" 576*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 577*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 578*d8b80295SApple OSS Distributions is_constant_value="False" 579*d8b80295SApple OSS Distributions > 580*d8b80295SApple OSS Distributions <field_name>CV</field_name> 581*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 582*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 583*d8b80295SApple OSS Distributions <field_description order="before"> 584*d8b80295SApple OSS Distributions 585*d8b80295SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 586*d8b80295SApple OSS Distributions 587*d8b80295SApple OSS Distributions </field_description> 588*d8b80295SApple OSS Distributions <field_values> 589*d8b80295SApple OSS Distributions 590*d8b80295SApple OSS Distributions 591*d8b80295SApple OSS Distributions <field_value_instance> 592*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 593*d8b80295SApple OSS Distributions <field_value_description> 594*d8b80295SApple OSS Distributions <para>The COND field is not valid.</para> 595*d8b80295SApple OSS Distributions</field_value_description> 596*d8b80295SApple OSS Distributions </field_value_instance> 597*d8b80295SApple OSS Distributions <field_value_instance> 598*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 599*d8b80295SApple OSS Distributions <field_value_description> 600*d8b80295SApple OSS Distributions <para>The COND field is valid.</para> 601*d8b80295SApple OSS Distributions</field_value_description> 602*d8b80295SApple OSS Distributions </field_value_instance> 603*d8b80295SApple OSS Distributions </field_values> 604*d8b80295SApple OSS Distributions <field_description order="after"> 605*d8b80295SApple OSS Distributions 606*d8b80295SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 607*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 608*d8b80295SApple OSS Distributions<list type="unordered"> 609*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 610*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 611*d8b80295SApple OSS Distributions</listitem></list> 612*d8b80295SApple OSS Distributions 613*d8b80295SApple OSS Distributions </field_description> 614*d8b80295SApple OSS Distributions <field_resets> 615*d8b80295SApple OSS Distributions 616*d8b80295SApple OSS Distributions <field_reset> 617*d8b80295SApple OSS Distributions 618*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 619*d8b80295SApple OSS Distributions 620*d8b80295SApple OSS Distributions </field_reset> 621*d8b80295SApple OSS Distributions</field_resets> 622*d8b80295SApple OSS Distributions </field> 623*d8b80295SApple OSS Distributions <field 624*d8b80295SApple OSS Distributions id="COND_23_20" 625*d8b80295SApple OSS Distributions is_variable_length="False" 626*d8b80295SApple OSS Distributions has_partial_fieldset="False" 627*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 628*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 629*d8b80295SApple OSS Distributions is_constant_value="False" 630*d8b80295SApple OSS Distributions > 631*d8b80295SApple OSS Distributions <field_name>COND</field_name> 632*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 633*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 634*d8b80295SApple OSS Distributions <field_description order="before"> 635*d8b80295SApple OSS Distributions 636*d8b80295SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 637*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 638*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 639*d8b80295SApple OSS Distributions<list type="unordered"> 640*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 641*d8b80295SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 642*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 643*d8b80295SApple OSS Distributions</listitem></list> 644*d8b80295SApple OSS Distributions</content> 645*d8b80295SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 646*d8b80295SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 647*d8b80295SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 648*d8b80295SApple OSS Distributions</listitem></list> 649*d8b80295SApple OSS Distributions</content> 650*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 651*d8b80295SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 652*d8b80295SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 653*d8b80295SApple OSS Distributions</listitem></list> 654*d8b80295SApple OSS Distributions</content> 655*d8b80295SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 656*d8b80295SApple OSS Distributions</listitem></list> 657*d8b80295SApple OSS Distributions 658*d8b80295SApple OSS Distributions </field_description> 659*d8b80295SApple OSS Distributions <field_values> 660*d8b80295SApple OSS Distributions 661*d8b80295SApple OSS Distributions 662*d8b80295SApple OSS Distributions </field_values> 663*d8b80295SApple OSS Distributions <field_resets> 664*d8b80295SApple OSS Distributions 665*d8b80295SApple OSS Distributions <field_reset> 666*d8b80295SApple OSS Distributions 667*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 668*d8b80295SApple OSS Distributions 669*d8b80295SApple OSS Distributions </field_reset> 670*d8b80295SApple OSS Distributions</field_resets> 671*d8b80295SApple OSS Distributions </field> 672*d8b80295SApple OSS Distributions <field 673*d8b80295SApple OSS Distributions id="0_19_1" 674*d8b80295SApple OSS Distributions is_variable_length="False" 675*d8b80295SApple OSS Distributions has_partial_fieldset="False" 676*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 677*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 678*d8b80295SApple OSS Distributions is_constant_value="False" 679*d8b80295SApple OSS Distributions rwtype="RES0" 680*d8b80295SApple OSS Distributions > 681*d8b80295SApple OSS Distributions <field_name>0</field_name> 682*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 683*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 684*d8b80295SApple OSS Distributions <field_description order="before"> 685*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 686*d8b80295SApple OSS Distributions </field_description> 687*d8b80295SApple OSS Distributions <field_values> 688*d8b80295SApple OSS Distributions </field_values> 689*d8b80295SApple OSS Distributions </field> 690*d8b80295SApple OSS Distributions <field 691*d8b80295SApple OSS Distributions id="TI_0_0" 692*d8b80295SApple OSS Distributions is_variable_length="False" 693*d8b80295SApple OSS Distributions has_partial_fieldset="False" 694*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 695*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 696*d8b80295SApple OSS Distributions is_constant_value="False" 697*d8b80295SApple OSS Distributions > 698*d8b80295SApple OSS Distributions <field_name>TI</field_name> 699*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 700*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 701*d8b80295SApple OSS Distributions <field_description order="before"> 702*d8b80295SApple OSS Distributions 703*d8b80295SApple OSS Distributions <para>Trapped instruction. Possible values of this bit are:</para> 704*d8b80295SApple OSS Distributions 705*d8b80295SApple OSS Distributions </field_description> 706*d8b80295SApple OSS Distributions <field_values> 707*d8b80295SApple OSS Distributions 708*d8b80295SApple OSS Distributions 709*d8b80295SApple OSS Distributions <field_value_instance> 710*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 711*d8b80295SApple OSS Distributions <field_value_description> 712*d8b80295SApple OSS Distributions <para>WFI trapped.</para> 713*d8b80295SApple OSS Distributions</field_value_description> 714*d8b80295SApple OSS Distributions </field_value_instance> 715*d8b80295SApple OSS Distributions <field_value_instance> 716*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 717*d8b80295SApple OSS Distributions <field_value_description> 718*d8b80295SApple OSS Distributions <para>WFE trapped.</para> 719*d8b80295SApple OSS Distributions</field_value_description> 720*d8b80295SApple OSS Distributions </field_value_instance> 721*d8b80295SApple OSS Distributions </field_values> 722*d8b80295SApple OSS Distributions <field_resets> 723*d8b80295SApple OSS Distributions 724*d8b80295SApple OSS Distributions <field_reset> 725*d8b80295SApple OSS Distributions 726*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 727*d8b80295SApple OSS Distributions 728*d8b80295SApple OSS Distributions </field_reset> 729*d8b80295SApple OSS Distributions</field_resets> 730*d8b80295SApple OSS Distributions </field> 731*d8b80295SApple OSS Distributions <text_after_fields> 732*d8b80295SApple OSS Distributions 733*d8b80295SApple OSS Distributions <para>The following sections describe configuration settings for generating this exception:</para> 734*d8b80295SApple OSS Distributions<list type="unordered"> 735*d8b80295SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 736*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 737*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 738*d8b80295SApple OSS Distributions</listitem></list> 739*d8b80295SApple OSS Distributions 740*d8b80295SApple OSS Distributions </text_after_fields> 741*d8b80295SApple OSS Distributions </fields> 742*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 743*d8b80295SApple OSS Distributions 744*d8b80295SApple OSS Distributions 745*d8b80295SApple OSS Distributions 746*d8b80295SApple OSS Distributions 747*d8b80295SApple OSS Distributions 748*d8b80295SApple OSS Distributions 749*d8b80295SApple OSS Distributions 750*d8b80295SApple OSS Distributions 751*d8b80295SApple OSS Distributions 752*d8b80295SApple OSS Distributions 753*d8b80295SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 754*d8b80295SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 755*d8b80295SApple OSS Distributions <fieldat id="0_19_1" msb="19" lsb="1"/> 756*d8b80295SApple OSS Distributions <fieldat id="TI_0_0" msb="0" lsb="0"/> 757*d8b80295SApple OSS Distributions </reg_fieldset> 758*d8b80295SApple OSS Distributions </partial_fieldset> 759*d8b80295SApple OSS Distributions <partial_fieldset> 760*d8b80295SApple OSS Distributions <fields length="25"> 761*d8b80295SApple OSS Distributions <fields_instance>Exception from an MCR or MRC access</fields_instance> 762*d8b80295SApple OSS Distributions <text_before_fields> 763*d8b80295SApple OSS Distributions 764*d8b80295SApple OSS Distributions 765*d8b80295SApple OSS Distributions 766*d8b80295SApple OSS Distributions </text_before_fields> 767*d8b80295SApple OSS Distributions 768*d8b80295SApple OSS Distributions <field 769*d8b80295SApple OSS Distributions id="CV_24_24" 770*d8b80295SApple OSS Distributions is_variable_length="False" 771*d8b80295SApple OSS Distributions has_partial_fieldset="False" 772*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 773*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 774*d8b80295SApple OSS Distributions is_constant_value="False" 775*d8b80295SApple OSS Distributions > 776*d8b80295SApple OSS Distributions <field_name>CV</field_name> 777*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 778*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 779*d8b80295SApple OSS Distributions <field_description order="before"> 780*d8b80295SApple OSS Distributions 781*d8b80295SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 782*d8b80295SApple OSS Distributions 783*d8b80295SApple OSS Distributions </field_description> 784*d8b80295SApple OSS Distributions <field_values> 785*d8b80295SApple OSS Distributions 786*d8b80295SApple OSS Distributions 787*d8b80295SApple OSS Distributions <field_value_instance> 788*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 789*d8b80295SApple OSS Distributions <field_value_description> 790*d8b80295SApple OSS Distributions <para>The COND field is not valid.</para> 791*d8b80295SApple OSS Distributions</field_value_description> 792*d8b80295SApple OSS Distributions </field_value_instance> 793*d8b80295SApple OSS Distributions <field_value_instance> 794*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 795*d8b80295SApple OSS Distributions <field_value_description> 796*d8b80295SApple OSS Distributions <para>The COND field is valid.</para> 797*d8b80295SApple OSS Distributions</field_value_description> 798*d8b80295SApple OSS Distributions </field_value_instance> 799*d8b80295SApple OSS Distributions </field_values> 800*d8b80295SApple OSS Distributions <field_description order="after"> 801*d8b80295SApple OSS Distributions 802*d8b80295SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 803*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 804*d8b80295SApple OSS Distributions<list type="unordered"> 805*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 806*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 807*d8b80295SApple OSS Distributions</listitem></list> 808*d8b80295SApple OSS Distributions 809*d8b80295SApple OSS Distributions </field_description> 810*d8b80295SApple OSS Distributions <field_resets> 811*d8b80295SApple OSS Distributions 812*d8b80295SApple OSS Distributions <field_reset> 813*d8b80295SApple OSS Distributions 814*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 815*d8b80295SApple OSS Distributions 816*d8b80295SApple OSS Distributions </field_reset> 817*d8b80295SApple OSS Distributions</field_resets> 818*d8b80295SApple OSS Distributions </field> 819*d8b80295SApple OSS Distributions <field 820*d8b80295SApple OSS Distributions id="COND_23_20" 821*d8b80295SApple OSS Distributions is_variable_length="False" 822*d8b80295SApple OSS Distributions has_partial_fieldset="False" 823*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 824*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 825*d8b80295SApple OSS Distributions is_constant_value="False" 826*d8b80295SApple OSS Distributions > 827*d8b80295SApple OSS Distributions <field_name>COND</field_name> 828*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 829*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 830*d8b80295SApple OSS Distributions <field_description order="before"> 831*d8b80295SApple OSS Distributions 832*d8b80295SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 833*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 834*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 835*d8b80295SApple OSS Distributions<list type="unordered"> 836*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 837*d8b80295SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 838*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 839*d8b80295SApple OSS Distributions</listitem></list> 840*d8b80295SApple OSS Distributions</content> 841*d8b80295SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 842*d8b80295SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 843*d8b80295SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 844*d8b80295SApple OSS Distributions</listitem></list> 845*d8b80295SApple OSS Distributions</content> 846*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 847*d8b80295SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 848*d8b80295SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 849*d8b80295SApple OSS Distributions</listitem></list> 850*d8b80295SApple OSS Distributions</content> 851*d8b80295SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 852*d8b80295SApple OSS Distributions</listitem></list> 853*d8b80295SApple OSS Distributions 854*d8b80295SApple OSS Distributions </field_description> 855*d8b80295SApple OSS Distributions <field_values> 856*d8b80295SApple OSS Distributions 857*d8b80295SApple OSS Distributions 858*d8b80295SApple OSS Distributions </field_values> 859*d8b80295SApple OSS Distributions <field_resets> 860*d8b80295SApple OSS Distributions 861*d8b80295SApple OSS Distributions <field_reset> 862*d8b80295SApple OSS Distributions 863*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 864*d8b80295SApple OSS Distributions 865*d8b80295SApple OSS Distributions </field_reset> 866*d8b80295SApple OSS Distributions</field_resets> 867*d8b80295SApple OSS Distributions </field> 868*d8b80295SApple OSS Distributions <field 869*d8b80295SApple OSS Distributions id="Opc2_19_17" 870*d8b80295SApple OSS Distributions is_variable_length="False" 871*d8b80295SApple OSS Distributions has_partial_fieldset="False" 872*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 873*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 874*d8b80295SApple OSS Distributions is_constant_value="False" 875*d8b80295SApple OSS Distributions > 876*d8b80295SApple OSS Distributions <field_name>Opc2</field_name> 877*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 878*d8b80295SApple OSS Distributions <field_lsb>17</field_lsb> 879*d8b80295SApple OSS Distributions <field_description order="before"> 880*d8b80295SApple OSS Distributions 881*d8b80295SApple OSS Distributions <para>The Opc2 value from the issued instruction.</para> 882*d8b80295SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para> 883*d8b80295SApple OSS Distributions 884*d8b80295SApple OSS Distributions </field_description> 885*d8b80295SApple OSS Distributions <field_values> 886*d8b80295SApple OSS Distributions 887*d8b80295SApple OSS Distributions 888*d8b80295SApple OSS Distributions </field_values> 889*d8b80295SApple OSS Distributions <field_resets> 890*d8b80295SApple OSS Distributions 891*d8b80295SApple OSS Distributions <field_reset> 892*d8b80295SApple OSS Distributions 893*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 894*d8b80295SApple OSS Distributions 895*d8b80295SApple OSS Distributions </field_reset> 896*d8b80295SApple OSS Distributions</field_resets> 897*d8b80295SApple OSS Distributions </field> 898*d8b80295SApple OSS Distributions <field 899*d8b80295SApple OSS Distributions id="Opc1_16_14" 900*d8b80295SApple OSS Distributions is_variable_length="False" 901*d8b80295SApple OSS Distributions has_partial_fieldset="False" 902*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 903*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 904*d8b80295SApple OSS Distributions is_constant_value="False" 905*d8b80295SApple OSS Distributions > 906*d8b80295SApple OSS Distributions <field_name>Opc1</field_name> 907*d8b80295SApple OSS Distributions <field_msb>16</field_msb> 908*d8b80295SApple OSS Distributions <field_lsb>14</field_lsb> 909*d8b80295SApple OSS Distributions <field_description order="before"> 910*d8b80295SApple OSS Distributions 911*d8b80295SApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 912*d8b80295SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para> 913*d8b80295SApple OSS Distributions 914*d8b80295SApple OSS Distributions </field_description> 915*d8b80295SApple OSS Distributions <field_values> 916*d8b80295SApple OSS Distributions 917*d8b80295SApple OSS Distributions 918*d8b80295SApple OSS Distributions </field_values> 919*d8b80295SApple OSS Distributions <field_resets> 920*d8b80295SApple OSS Distributions 921*d8b80295SApple OSS Distributions <field_reset> 922*d8b80295SApple OSS Distributions 923*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 924*d8b80295SApple OSS Distributions 925*d8b80295SApple OSS Distributions </field_reset> 926*d8b80295SApple OSS Distributions</field_resets> 927*d8b80295SApple OSS Distributions </field> 928*d8b80295SApple OSS Distributions <field 929*d8b80295SApple OSS Distributions id="CRn_13_10" 930*d8b80295SApple OSS Distributions is_variable_length="False" 931*d8b80295SApple OSS Distributions has_partial_fieldset="False" 932*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 933*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 934*d8b80295SApple OSS Distributions is_constant_value="False" 935*d8b80295SApple OSS Distributions > 936*d8b80295SApple OSS Distributions <field_name>CRn</field_name> 937*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 938*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 939*d8b80295SApple OSS Distributions <field_description order="before"> 940*d8b80295SApple OSS Distributions 941*d8b80295SApple OSS Distributions <para>The CRn value from the issued instruction.</para> 942*d8b80295SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para> 943*d8b80295SApple OSS Distributions 944*d8b80295SApple OSS Distributions </field_description> 945*d8b80295SApple OSS Distributions <field_values> 946*d8b80295SApple OSS Distributions 947*d8b80295SApple OSS Distributions 948*d8b80295SApple OSS Distributions </field_values> 949*d8b80295SApple OSS Distributions <field_resets> 950*d8b80295SApple OSS Distributions 951*d8b80295SApple OSS Distributions <field_reset> 952*d8b80295SApple OSS Distributions 953*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 954*d8b80295SApple OSS Distributions 955*d8b80295SApple OSS Distributions </field_reset> 956*d8b80295SApple OSS Distributions</field_resets> 957*d8b80295SApple OSS Distributions </field> 958*d8b80295SApple OSS Distributions <field 959*d8b80295SApple OSS Distributions id="Rt_9_5" 960*d8b80295SApple OSS Distributions is_variable_length="False" 961*d8b80295SApple OSS Distributions has_partial_fieldset="False" 962*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 963*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 964*d8b80295SApple OSS Distributions is_constant_value="False" 965*d8b80295SApple OSS Distributions > 966*d8b80295SApple OSS Distributions <field_name>Rt</field_name> 967*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 968*d8b80295SApple OSS Distributions <field_lsb>5</field_lsb> 969*d8b80295SApple OSS Distributions <field_description order="before"> 970*d8b80295SApple OSS Distributions 971*d8b80295SApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 972*d8b80295SApple OSS Distributions 973*d8b80295SApple OSS Distributions </field_description> 974*d8b80295SApple OSS Distributions <field_values> 975*d8b80295SApple OSS Distributions 976*d8b80295SApple OSS Distributions 977*d8b80295SApple OSS Distributions </field_values> 978*d8b80295SApple OSS Distributions <field_resets> 979*d8b80295SApple OSS Distributions 980*d8b80295SApple OSS Distributions <field_reset> 981*d8b80295SApple OSS Distributions 982*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 983*d8b80295SApple OSS Distributions 984*d8b80295SApple OSS Distributions </field_reset> 985*d8b80295SApple OSS Distributions</field_resets> 986*d8b80295SApple OSS Distributions </field> 987*d8b80295SApple OSS Distributions <field 988*d8b80295SApple OSS Distributions id="CRm_4_1" 989*d8b80295SApple OSS Distributions is_variable_length="False" 990*d8b80295SApple OSS Distributions has_partial_fieldset="False" 991*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 992*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 993*d8b80295SApple OSS Distributions is_constant_value="False" 994*d8b80295SApple OSS Distributions > 995*d8b80295SApple OSS Distributions <field_name>CRm</field_name> 996*d8b80295SApple OSS Distributions <field_msb>4</field_msb> 997*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 998*d8b80295SApple OSS Distributions <field_description order="before"> 999*d8b80295SApple OSS Distributions 1000*d8b80295SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1001*d8b80295SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para> 1002*d8b80295SApple OSS Distributions 1003*d8b80295SApple OSS Distributions </field_description> 1004*d8b80295SApple OSS Distributions <field_values> 1005*d8b80295SApple OSS Distributions 1006*d8b80295SApple OSS Distributions 1007*d8b80295SApple OSS Distributions </field_values> 1008*d8b80295SApple OSS Distributions <field_resets> 1009*d8b80295SApple OSS Distributions 1010*d8b80295SApple OSS Distributions <field_reset> 1011*d8b80295SApple OSS Distributions 1012*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1013*d8b80295SApple OSS Distributions 1014*d8b80295SApple OSS Distributions </field_reset> 1015*d8b80295SApple OSS Distributions</field_resets> 1016*d8b80295SApple OSS Distributions </field> 1017*d8b80295SApple OSS Distributions <field 1018*d8b80295SApple OSS Distributions id="Direction_0_0" 1019*d8b80295SApple OSS Distributions is_variable_length="False" 1020*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1021*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1022*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1023*d8b80295SApple OSS Distributions is_constant_value="False" 1024*d8b80295SApple OSS Distributions > 1025*d8b80295SApple OSS Distributions <field_name>Direction</field_name> 1026*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 1027*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 1028*d8b80295SApple OSS Distributions <field_description order="before"> 1029*d8b80295SApple OSS Distributions 1030*d8b80295SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1031*d8b80295SApple OSS Distributions 1032*d8b80295SApple OSS Distributions </field_description> 1033*d8b80295SApple OSS Distributions <field_values> 1034*d8b80295SApple OSS Distributions 1035*d8b80295SApple OSS Distributions 1036*d8b80295SApple OSS Distributions <field_value_instance> 1037*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1038*d8b80295SApple OSS Distributions <field_value_description> 1039*d8b80295SApple OSS Distributions <para>Write to System register space. MCR instruction.</para> 1040*d8b80295SApple OSS Distributions</field_value_description> 1041*d8b80295SApple OSS Distributions </field_value_instance> 1042*d8b80295SApple OSS Distributions <field_value_instance> 1043*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1044*d8b80295SApple OSS Distributions <field_value_description> 1045*d8b80295SApple OSS Distributions <para>Read from System register space. MRC or VMRS instruction.</para> 1046*d8b80295SApple OSS Distributions</field_value_description> 1047*d8b80295SApple OSS Distributions </field_value_instance> 1048*d8b80295SApple OSS Distributions </field_values> 1049*d8b80295SApple OSS Distributions <field_resets> 1050*d8b80295SApple OSS Distributions 1051*d8b80295SApple OSS Distributions <field_reset> 1052*d8b80295SApple OSS Distributions 1053*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1054*d8b80295SApple OSS Distributions 1055*d8b80295SApple OSS Distributions </field_reset> 1056*d8b80295SApple OSS Distributions</field_resets> 1057*d8b80295SApple OSS Distributions </field> 1058*d8b80295SApple OSS Distributions <text_after_fields> 1059*d8b80295SApple OSS Distributions 1060*d8b80295SApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para> 1061*d8b80295SApple OSS Distributions<list type="unordered"> 1062*d8b80295SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1063*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1064*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1065*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1066*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1067*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1068*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1069*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1070*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1071*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1072*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1073*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1074*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1075*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1076*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1077*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1078*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1079*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1080*d8b80295SApple OSS Distributions</listitem></list> 1081*d8b80295SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para> 1082*d8b80295SApple OSS Distributions<list type="unordered"> 1083*d8b80295SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1084*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1085*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content> 1086*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1087*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1088*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1089*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1090*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1091*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1092*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1093*d8b80295SApple OSS Distributions</listitem></list> 1094*d8b80295SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para> 1095*d8b80295SApple OSS Distributions 1096*d8b80295SApple OSS Distributions </text_after_fields> 1097*d8b80295SApple OSS Distributions </fields> 1098*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 1099*d8b80295SApple OSS Distributions 1100*d8b80295SApple OSS Distributions 1101*d8b80295SApple OSS Distributions 1102*d8b80295SApple OSS Distributions 1103*d8b80295SApple OSS Distributions 1104*d8b80295SApple OSS Distributions 1105*d8b80295SApple OSS Distributions 1106*d8b80295SApple OSS Distributions 1107*d8b80295SApple OSS Distributions 1108*d8b80295SApple OSS Distributions 1109*d8b80295SApple OSS Distributions 1110*d8b80295SApple OSS Distributions 1111*d8b80295SApple OSS Distributions 1112*d8b80295SApple OSS Distributions 1113*d8b80295SApple OSS Distributions 1114*d8b80295SApple OSS Distributions 1115*d8b80295SApple OSS Distributions 1116*d8b80295SApple OSS Distributions 1117*d8b80295SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1118*d8b80295SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1119*d8b80295SApple OSS Distributions <fieldat id="Opc2_19_17" msb="19" lsb="17"/> 1120*d8b80295SApple OSS Distributions <fieldat id="Opc1_16_14" msb="16" lsb="14"/> 1121*d8b80295SApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 1122*d8b80295SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1123*d8b80295SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1124*d8b80295SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1125*d8b80295SApple OSS Distributions </reg_fieldset> 1126*d8b80295SApple OSS Distributions </partial_fieldset> 1127*d8b80295SApple OSS Distributions <partial_fieldset> 1128*d8b80295SApple OSS Distributions <fields length="25"> 1129*d8b80295SApple OSS Distributions <fields_instance>Exception from an MCRR or MRRC access</fields_instance> 1130*d8b80295SApple OSS Distributions <text_before_fields> 1131*d8b80295SApple OSS Distributions 1132*d8b80295SApple OSS Distributions 1133*d8b80295SApple OSS Distributions 1134*d8b80295SApple OSS Distributions </text_before_fields> 1135*d8b80295SApple OSS Distributions 1136*d8b80295SApple OSS Distributions <field 1137*d8b80295SApple OSS Distributions id="CV_24_24" 1138*d8b80295SApple OSS Distributions is_variable_length="False" 1139*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1140*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1141*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1142*d8b80295SApple OSS Distributions is_constant_value="False" 1143*d8b80295SApple OSS Distributions > 1144*d8b80295SApple OSS Distributions <field_name>CV</field_name> 1145*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 1146*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 1147*d8b80295SApple OSS Distributions <field_description order="before"> 1148*d8b80295SApple OSS Distributions 1149*d8b80295SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1150*d8b80295SApple OSS Distributions 1151*d8b80295SApple OSS Distributions </field_description> 1152*d8b80295SApple OSS Distributions <field_values> 1153*d8b80295SApple OSS Distributions 1154*d8b80295SApple OSS Distributions 1155*d8b80295SApple OSS Distributions <field_value_instance> 1156*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1157*d8b80295SApple OSS Distributions <field_value_description> 1158*d8b80295SApple OSS Distributions <para>The COND field is not valid.</para> 1159*d8b80295SApple OSS Distributions</field_value_description> 1160*d8b80295SApple OSS Distributions </field_value_instance> 1161*d8b80295SApple OSS Distributions <field_value_instance> 1162*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1163*d8b80295SApple OSS Distributions <field_value_description> 1164*d8b80295SApple OSS Distributions <para>The COND field is valid.</para> 1165*d8b80295SApple OSS Distributions</field_value_description> 1166*d8b80295SApple OSS Distributions </field_value_instance> 1167*d8b80295SApple OSS Distributions </field_values> 1168*d8b80295SApple OSS Distributions <field_description order="after"> 1169*d8b80295SApple OSS Distributions 1170*d8b80295SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1171*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1172*d8b80295SApple OSS Distributions<list type="unordered"> 1173*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1174*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1175*d8b80295SApple OSS Distributions</listitem></list> 1176*d8b80295SApple OSS Distributions 1177*d8b80295SApple OSS Distributions </field_description> 1178*d8b80295SApple OSS Distributions <field_resets> 1179*d8b80295SApple OSS Distributions 1180*d8b80295SApple OSS Distributions <field_reset> 1181*d8b80295SApple OSS Distributions 1182*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1183*d8b80295SApple OSS Distributions 1184*d8b80295SApple OSS Distributions </field_reset> 1185*d8b80295SApple OSS Distributions</field_resets> 1186*d8b80295SApple OSS Distributions </field> 1187*d8b80295SApple OSS Distributions <field 1188*d8b80295SApple OSS Distributions id="COND_23_20" 1189*d8b80295SApple OSS Distributions is_variable_length="False" 1190*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1191*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1192*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1193*d8b80295SApple OSS Distributions is_constant_value="False" 1194*d8b80295SApple OSS Distributions > 1195*d8b80295SApple OSS Distributions <field_name>COND</field_name> 1196*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 1197*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 1198*d8b80295SApple OSS Distributions <field_description order="before"> 1199*d8b80295SApple OSS Distributions 1200*d8b80295SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1201*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1202*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1203*d8b80295SApple OSS Distributions<list type="unordered"> 1204*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1205*d8b80295SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1206*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1207*d8b80295SApple OSS Distributions</listitem></list> 1208*d8b80295SApple OSS Distributions</content> 1209*d8b80295SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1210*d8b80295SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1211*d8b80295SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1212*d8b80295SApple OSS Distributions</listitem></list> 1213*d8b80295SApple OSS Distributions</content> 1214*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1215*d8b80295SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1216*d8b80295SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1217*d8b80295SApple OSS Distributions</listitem></list> 1218*d8b80295SApple OSS Distributions</content> 1219*d8b80295SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1220*d8b80295SApple OSS Distributions</listitem></list> 1221*d8b80295SApple OSS Distributions 1222*d8b80295SApple OSS Distributions </field_description> 1223*d8b80295SApple OSS Distributions <field_values> 1224*d8b80295SApple OSS Distributions 1225*d8b80295SApple OSS Distributions 1226*d8b80295SApple OSS Distributions </field_values> 1227*d8b80295SApple OSS Distributions <field_resets> 1228*d8b80295SApple OSS Distributions 1229*d8b80295SApple OSS Distributions <field_reset> 1230*d8b80295SApple OSS Distributions 1231*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1232*d8b80295SApple OSS Distributions 1233*d8b80295SApple OSS Distributions </field_reset> 1234*d8b80295SApple OSS Distributions</field_resets> 1235*d8b80295SApple OSS Distributions </field> 1236*d8b80295SApple OSS Distributions <field 1237*d8b80295SApple OSS Distributions id="Opc1_19_16" 1238*d8b80295SApple OSS Distributions is_variable_length="False" 1239*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1240*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1241*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1242*d8b80295SApple OSS Distributions is_constant_value="False" 1243*d8b80295SApple OSS Distributions > 1244*d8b80295SApple OSS Distributions <field_name>Opc1</field_name> 1245*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 1246*d8b80295SApple OSS Distributions <field_lsb>16</field_lsb> 1247*d8b80295SApple OSS Distributions <field_description order="before"> 1248*d8b80295SApple OSS Distributions 1249*d8b80295SApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 1250*d8b80295SApple OSS Distributions 1251*d8b80295SApple OSS Distributions </field_description> 1252*d8b80295SApple OSS Distributions <field_values> 1253*d8b80295SApple OSS Distributions 1254*d8b80295SApple OSS Distributions 1255*d8b80295SApple OSS Distributions </field_values> 1256*d8b80295SApple OSS Distributions <field_resets> 1257*d8b80295SApple OSS Distributions 1258*d8b80295SApple OSS Distributions <field_reset> 1259*d8b80295SApple OSS Distributions 1260*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1261*d8b80295SApple OSS Distributions 1262*d8b80295SApple OSS Distributions </field_reset> 1263*d8b80295SApple OSS Distributions</field_resets> 1264*d8b80295SApple OSS Distributions </field> 1265*d8b80295SApple OSS Distributions <field 1266*d8b80295SApple OSS Distributions id="0_15_15" 1267*d8b80295SApple OSS Distributions is_variable_length="False" 1268*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1269*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1270*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1271*d8b80295SApple OSS Distributions is_constant_value="False" 1272*d8b80295SApple OSS Distributions rwtype="RES0" 1273*d8b80295SApple OSS Distributions > 1274*d8b80295SApple OSS Distributions <field_name>0</field_name> 1275*d8b80295SApple OSS Distributions <field_msb>15</field_msb> 1276*d8b80295SApple OSS Distributions <field_lsb>15</field_lsb> 1277*d8b80295SApple OSS Distributions <field_description order="before"> 1278*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1279*d8b80295SApple OSS Distributions </field_description> 1280*d8b80295SApple OSS Distributions <field_values> 1281*d8b80295SApple OSS Distributions </field_values> 1282*d8b80295SApple OSS Distributions </field> 1283*d8b80295SApple OSS Distributions <field 1284*d8b80295SApple OSS Distributions id="Rt2_14_10" 1285*d8b80295SApple OSS Distributions is_variable_length="False" 1286*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1287*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1288*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1289*d8b80295SApple OSS Distributions is_constant_value="False" 1290*d8b80295SApple OSS Distributions > 1291*d8b80295SApple OSS Distributions <field_name>Rt2</field_name> 1292*d8b80295SApple OSS Distributions <field_msb>14</field_msb> 1293*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 1294*d8b80295SApple OSS Distributions <field_description order="before"> 1295*d8b80295SApple OSS Distributions 1296*d8b80295SApple OSS Distributions <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1297*d8b80295SApple OSS Distributions 1298*d8b80295SApple OSS Distributions </field_description> 1299*d8b80295SApple OSS Distributions <field_values> 1300*d8b80295SApple OSS Distributions 1301*d8b80295SApple OSS Distributions 1302*d8b80295SApple OSS Distributions </field_values> 1303*d8b80295SApple OSS Distributions <field_resets> 1304*d8b80295SApple OSS Distributions 1305*d8b80295SApple OSS Distributions <field_reset> 1306*d8b80295SApple OSS Distributions 1307*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1308*d8b80295SApple OSS Distributions 1309*d8b80295SApple OSS Distributions </field_reset> 1310*d8b80295SApple OSS Distributions</field_resets> 1311*d8b80295SApple OSS Distributions </field> 1312*d8b80295SApple OSS Distributions <field 1313*d8b80295SApple OSS Distributions id="Rt_9_5" 1314*d8b80295SApple OSS Distributions is_variable_length="False" 1315*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1316*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1317*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1318*d8b80295SApple OSS Distributions is_constant_value="False" 1319*d8b80295SApple OSS Distributions > 1320*d8b80295SApple OSS Distributions <field_name>Rt</field_name> 1321*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 1322*d8b80295SApple OSS Distributions <field_lsb>5</field_lsb> 1323*d8b80295SApple OSS Distributions <field_description order="before"> 1324*d8b80295SApple OSS Distributions 1325*d8b80295SApple OSS Distributions <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1326*d8b80295SApple OSS Distributions 1327*d8b80295SApple OSS Distributions </field_description> 1328*d8b80295SApple OSS Distributions <field_values> 1329*d8b80295SApple OSS Distributions 1330*d8b80295SApple OSS Distributions 1331*d8b80295SApple OSS Distributions </field_values> 1332*d8b80295SApple OSS Distributions <field_resets> 1333*d8b80295SApple OSS Distributions 1334*d8b80295SApple OSS Distributions <field_reset> 1335*d8b80295SApple OSS Distributions 1336*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1337*d8b80295SApple OSS Distributions 1338*d8b80295SApple OSS Distributions </field_reset> 1339*d8b80295SApple OSS Distributions</field_resets> 1340*d8b80295SApple OSS Distributions </field> 1341*d8b80295SApple OSS Distributions <field 1342*d8b80295SApple OSS Distributions id="CRm_4_1" 1343*d8b80295SApple OSS Distributions is_variable_length="False" 1344*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1345*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1346*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1347*d8b80295SApple OSS Distributions is_constant_value="False" 1348*d8b80295SApple OSS Distributions > 1349*d8b80295SApple OSS Distributions <field_name>CRm</field_name> 1350*d8b80295SApple OSS Distributions <field_msb>4</field_msb> 1351*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 1352*d8b80295SApple OSS Distributions <field_description order="before"> 1353*d8b80295SApple OSS Distributions 1354*d8b80295SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1355*d8b80295SApple OSS Distributions 1356*d8b80295SApple OSS Distributions </field_description> 1357*d8b80295SApple OSS Distributions <field_values> 1358*d8b80295SApple OSS Distributions 1359*d8b80295SApple OSS Distributions 1360*d8b80295SApple OSS Distributions </field_values> 1361*d8b80295SApple OSS Distributions <field_resets> 1362*d8b80295SApple OSS Distributions 1363*d8b80295SApple OSS Distributions <field_reset> 1364*d8b80295SApple OSS Distributions 1365*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1366*d8b80295SApple OSS Distributions 1367*d8b80295SApple OSS Distributions </field_reset> 1368*d8b80295SApple OSS Distributions</field_resets> 1369*d8b80295SApple OSS Distributions </field> 1370*d8b80295SApple OSS Distributions <field 1371*d8b80295SApple OSS Distributions id="Direction_0_0" 1372*d8b80295SApple OSS Distributions is_variable_length="False" 1373*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1374*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1375*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1376*d8b80295SApple OSS Distributions is_constant_value="False" 1377*d8b80295SApple OSS Distributions > 1378*d8b80295SApple OSS Distributions <field_name>Direction</field_name> 1379*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 1380*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 1381*d8b80295SApple OSS Distributions <field_description order="before"> 1382*d8b80295SApple OSS Distributions 1383*d8b80295SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1384*d8b80295SApple OSS Distributions 1385*d8b80295SApple OSS Distributions </field_description> 1386*d8b80295SApple OSS Distributions <field_values> 1387*d8b80295SApple OSS Distributions 1388*d8b80295SApple OSS Distributions 1389*d8b80295SApple OSS Distributions <field_value_instance> 1390*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1391*d8b80295SApple OSS Distributions <field_value_description> 1392*d8b80295SApple OSS Distributions <para>Write to System register space. MCRR instruction.</para> 1393*d8b80295SApple OSS Distributions</field_value_description> 1394*d8b80295SApple OSS Distributions </field_value_instance> 1395*d8b80295SApple OSS Distributions <field_value_instance> 1396*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1397*d8b80295SApple OSS Distributions <field_value_description> 1398*d8b80295SApple OSS Distributions <para>Read from System register space. MRRC instruction.</para> 1399*d8b80295SApple OSS Distributions</field_value_description> 1400*d8b80295SApple OSS Distributions </field_value_instance> 1401*d8b80295SApple OSS Distributions </field_values> 1402*d8b80295SApple OSS Distributions <field_resets> 1403*d8b80295SApple OSS Distributions 1404*d8b80295SApple OSS Distributions <field_reset> 1405*d8b80295SApple OSS Distributions 1406*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1407*d8b80295SApple OSS Distributions 1408*d8b80295SApple OSS Distributions </field_reset> 1409*d8b80295SApple OSS Distributions</field_resets> 1410*d8b80295SApple OSS Distributions </field> 1411*d8b80295SApple OSS Distributions <text_after_fields> 1412*d8b80295SApple OSS Distributions 1413*d8b80295SApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para> 1414*d8b80295SApple OSS Distributions<list type="unordered"> 1415*d8b80295SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1416*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1417*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1418*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1419*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1420*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1421*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1422*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1423*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1424*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1425*d8b80295SApple OSS Distributions</listitem></list> 1426*d8b80295SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para> 1427*d8b80295SApple OSS Distributions<list type="unordered"> 1428*d8b80295SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1429*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1430*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1431*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1432*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1433*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1434*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1435*d8b80295SApple OSS Distributions</listitem></list> 1436*d8b80295SApple OSS Distributions 1437*d8b80295SApple OSS Distributions </text_after_fields> 1438*d8b80295SApple OSS Distributions </fields> 1439*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 1440*d8b80295SApple OSS Distributions 1441*d8b80295SApple OSS Distributions 1442*d8b80295SApple OSS Distributions 1443*d8b80295SApple OSS Distributions 1444*d8b80295SApple OSS Distributions 1445*d8b80295SApple OSS Distributions 1446*d8b80295SApple OSS Distributions 1447*d8b80295SApple OSS Distributions 1448*d8b80295SApple OSS Distributions 1449*d8b80295SApple OSS Distributions 1450*d8b80295SApple OSS Distributions 1451*d8b80295SApple OSS Distributions 1452*d8b80295SApple OSS Distributions 1453*d8b80295SApple OSS Distributions 1454*d8b80295SApple OSS Distributions 1455*d8b80295SApple OSS Distributions 1456*d8b80295SApple OSS Distributions 1457*d8b80295SApple OSS Distributions 1458*d8b80295SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1459*d8b80295SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1460*d8b80295SApple OSS Distributions <fieldat id="Opc1_19_16" msb="19" lsb="16"/> 1461*d8b80295SApple OSS Distributions <fieldat id="0_15_15" msb="15" lsb="15"/> 1462*d8b80295SApple OSS Distributions <fieldat id="Rt2_14_10" msb="14" lsb="10"/> 1463*d8b80295SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1464*d8b80295SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1465*d8b80295SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1466*d8b80295SApple OSS Distributions </reg_fieldset> 1467*d8b80295SApple OSS Distributions </partial_fieldset> 1468*d8b80295SApple OSS Distributions <partial_fieldset> 1469*d8b80295SApple OSS Distributions <fields length="25"> 1470*d8b80295SApple OSS Distributions <fields_instance>Exception from an LDC or STC instruction</fields_instance> 1471*d8b80295SApple OSS Distributions <text_before_fields> 1472*d8b80295SApple OSS Distributions 1473*d8b80295SApple OSS Distributions 1474*d8b80295SApple OSS Distributions 1475*d8b80295SApple OSS Distributions </text_before_fields> 1476*d8b80295SApple OSS Distributions 1477*d8b80295SApple OSS Distributions <field 1478*d8b80295SApple OSS Distributions id="CV_24_24" 1479*d8b80295SApple OSS Distributions is_variable_length="False" 1480*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1481*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1482*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1483*d8b80295SApple OSS Distributions is_constant_value="False" 1484*d8b80295SApple OSS Distributions > 1485*d8b80295SApple OSS Distributions <field_name>CV</field_name> 1486*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 1487*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 1488*d8b80295SApple OSS Distributions <field_description order="before"> 1489*d8b80295SApple OSS Distributions 1490*d8b80295SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1491*d8b80295SApple OSS Distributions 1492*d8b80295SApple OSS Distributions </field_description> 1493*d8b80295SApple OSS Distributions <field_values> 1494*d8b80295SApple OSS Distributions 1495*d8b80295SApple OSS Distributions 1496*d8b80295SApple OSS Distributions <field_value_instance> 1497*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1498*d8b80295SApple OSS Distributions <field_value_description> 1499*d8b80295SApple OSS Distributions <para>The COND field is not valid.</para> 1500*d8b80295SApple OSS Distributions</field_value_description> 1501*d8b80295SApple OSS Distributions </field_value_instance> 1502*d8b80295SApple OSS Distributions <field_value_instance> 1503*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1504*d8b80295SApple OSS Distributions <field_value_description> 1505*d8b80295SApple OSS Distributions <para>The COND field is valid.</para> 1506*d8b80295SApple OSS Distributions</field_value_description> 1507*d8b80295SApple OSS Distributions </field_value_instance> 1508*d8b80295SApple OSS Distributions </field_values> 1509*d8b80295SApple OSS Distributions <field_description order="after"> 1510*d8b80295SApple OSS Distributions 1511*d8b80295SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1512*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1513*d8b80295SApple OSS Distributions<list type="unordered"> 1514*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1515*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1516*d8b80295SApple OSS Distributions</listitem></list> 1517*d8b80295SApple OSS Distributions 1518*d8b80295SApple OSS Distributions </field_description> 1519*d8b80295SApple OSS Distributions <field_resets> 1520*d8b80295SApple OSS Distributions 1521*d8b80295SApple OSS Distributions <field_reset> 1522*d8b80295SApple OSS Distributions 1523*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1524*d8b80295SApple OSS Distributions 1525*d8b80295SApple OSS Distributions </field_reset> 1526*d8b80295SApple OSS Distributions</field_resets> 1527*d8b80295SApple OSS Distributions </field> 1528*d8b80295SApple OSS Distributions <field 1529*d8b80295SApple OSS Distributions id="COND_23_20" 1530*d8b80295SApple OSS Distributions is_variable_length="False" 1531*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1532*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1533*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1534*d8b80295SApple OSS Distributions is_constant_value="False" 1535*d8b80295SApple OSS Distributions > 1536*d8b80295SApple OSS Distributions <field_name>COND</field_name> 1537*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 1538*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 1539*d8b80295SApple OSS Distributions <field_description order="before"> 1540*d8b80295SApple OSS Distributions 1541*d8b80295SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1542*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1543*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1544*d8b80295SApple OSS Distributions<list type="unordered"> 1545*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1546*d8b80295SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1547*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1548*d8b80295SApple OSS Distributions</listitem></list> 1549*d8b80295SApple OSS Distributions</content> 1550*d8b80295SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1551*d8b80295SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1552*d8b80295SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1553*d8b80295SApple OSS Distributions</listitem></list> 1554*d8b80295SApple OSS Distributions</content> 1555*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1556*d8b80295SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1557*d8b80295SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1558*d8b80295SApple OSS Distributions</listitem></list> 1559*d8b80295SApple OSS Distributions</content> 1560*d8b80295SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1561*d8b80295SApple OSS Distributions</listitem></list> 1562*d8b80295SApple OSS Distributions 1563*d8b80295SApple OSS Distributions </field_description> 1564*d8b80295SApple OSS Distributions <field_values> 1565*d8b80295SApple OSS Distributions 1566*d8b80295SApple OSS Distributions 1567*d8b80295SApple OSS Distributions </field_values> 1568*d8b80295SApple OSS Distributions <field_resets> 1569*d8b80295SApple OSS Distributions 1570*d8b80295SApple OSS Distributions <field_reset> 1571*d8b80295SApple OSS Distributions 1572*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1573*d8b80295SApple OSS Distributions 1574*d8b80295SApple OSS Distributions </field_reset> 1575*d8b80295SApple OSS Distributions</field_resets> 1576*d8b80295SApple OSS Distributions </field> 1577*d8b80295SApple OSS Distributions <field 1578*d8b80295SApple OSS Distributions id="imm8_19_12" 1579*d8b80295SApple OSS Distributions is_variable_length="False" 1580*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1581*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1582*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1583*d8b80295SApple OSS Distributions is_constant_value="False" 1584*d8b80295SApple OSS Distributions > 1585*d8b80295SApple OSS Distributions <field_name>imm8</field_name> 1586*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 1587*d8b80295SApple OSS Distributions <field_lsb>12</field_lsb> 1588*d8b80295SApple OSS Distributions <field_description order="before"> 1589*d8b80295SApple OSS Distributions 1590*d8b80295SApple OSS Distributions <para>The immediate value from the issued instruction.</para> 1591*d8b80295SApple OSS Distributions 1592*d8b80295SApple OSS Distributions </field_description> 1593*d8b80295SApple OSS Distributions <field_values> 1594*d8b80295SApple OSS Distributions 1595*d8b80295SApple OSS Distributions 1596*d8b80295SApple OSS Distributions </field_values> 1597*d8b80295SApple OSS Distributions <field_resets> 1598*d8b80295SApple OSS Distributions 1599*d8b80295SApple OSS Distributions <field_reset> 1600*d8b80295SApple OSS Distributions 1601*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1602*d8b80295SApple OSS Distributions 1603*d8b80295SApple OSS Distributions </field_reset> 1604*d8b80295SApple OSS Distributions</field_resets> 1605*d8b80295SApple OSS Distributions </field> 1606*d8b80295SApple OSS Distributions <field 1607*d8b80295SApple OSS Distributions id="0_11_10" 1608*d8b80295SApple OSS Distributions is_variable_length="False" 1609*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1610*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1611*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1612*d8b80295SApple OSS Distributions is_constant_value="False" 1613*d8b80295SApple OSS Distributions rwtype="RES0" 1614*d8b80295SApple OSS Distributions > 1615*d8b80295SApple OSS Distributions <field_name>0</field_name> 1616*d8b80295SApple OSS Distributions <field_msb>11</field_msb> 1617*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 1618*d8b80295SApple OSS Distributions <field_description order="before"> 1619*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1620*d8b80295SApple OSS Distributions </field_description> 1621*d8b80295SApple OSS Distributions <field_values> 1622*d8b80295SApple OSS Distributions </field_values> 1623*d8b80295SApple OSS Distributions </field> 1624*d8b80295SApple OSS Distributions <field 1625*d8b80295SApple OSS Distributions id="Rn_9_5" 1626*d8b80295SApple OSS Distributions is_variable_length="False" 1627*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1628*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1629*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1630*d8b80295SApple OSS Distributions is_constant_value="False" 1631*d8b80295SApple OSS Distributions > 1632*d8b80295SApple OSS Distributions <field_name>Rn</field_name> 1633*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 1634*d8b80295SApple OSS Distributions <field_lsb>5</field_lsb> 1635*d8b80295SApple OSS Distributions <field_description order="before"> 1636*d8b80295SApple OSS Distributions 1637*d8b80295SApple OSS Distributions <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1638*d8b80295SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 1639*d8b80295SApple OSS Distributions 1640*d8b80295SApple OSS Distributions </field_description> 1641*d8b80295SApple OSS Distributions <field_values> 1642*d8b80295SApple OSS Distributions 1643*d8b80295SApple OSS Distributions 1644*d8b80295SApple OSS Distributions </field_values> 1645*d8b80295SApple OSS Distributions <field_resets> 1646*d8b80295SApple OSS Distributions 1647*d8b80295SApple OSS Distributions <field_reset> 1648*d8b80295SApple OSS Distributions 1649*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1650*d8b80295SApple OSS Distributions 1651*d8b80295SApple OSS Distributions </field_reset> 1652*d8b80295SApple OSS Distributions</field_resets> 1653*d8b80295SApple OSS Distributions </field> 1654*d8b80295SApple OSS Distributions <field 1655*d8b80295SApple OSS Distributions id="Offset_4_4" 1656*d8b80295SApple OSS Distributions is_variable_length="False" 1657*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1658*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1659*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1660*d8b80295SApple OSS Distributions is_constant_value="False" 1661*d8b80295SApple OSS Distributions > 1662*d8b80295SApple OSS Distributions <field_name>Offset</field_name> 1663*d8b80295SApple OSS Distributions <field_msb>4</field_msb> 1664*d8b80295SApple OSS Distributions <field_lsb>4</field_lsb> 1665*d8b80295SApple OSS Distributions <field_description order="before"> 1666*d8b80295SApple OSS Distributions 1667*d8b80295SApple OSS Distributions <para>Indicates whether the offset is added or subtracted:</para> 1668*d8b80295SApple OSS Distributions 1669*d8b80295SApple OSS Distributions </field_description> 1670*d8b80295SApple OSS Distributions <field_values> 1671*d8b80295SApple OSS Distributions 1672*d8b80295SApple OSS Distributions 1673*d8b80295SApple OSS Distributions <field_value_instance> 1674*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1675*d8b80295SApple OSS Distributions <field_value_description> 1676*d8b80295SApple OSS Distributions <para>Subtract offset.</para> 1677*d8b80295SApple OSS Distributions</field_value_description> 1678*d8b80295SApple OSS Distributions </field_value_instance> 1679*d8b80295SApple OSS Distributions <field_value_instance> 1680*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1681*d8b80295SApple OSS Distributions <field_value_description> 1682*d8b80295SApple OSS Distributions <para>Add offset.</para> 1683*d8b80295SApple OSS Distributions</field_value_description> 1684*d8b80295SApple OSS Distributions </field_value_instance> 1685*d8b80295SApple OSS Distributions </field_values> 1686*d8b80295SApple OSS Distributions <field_description order="after"> 1687*d8b80295SApple OSS Distributions 1688*d8b80295SApple OSS Distributions <para>This bit corresponds to the U bit in the instruction encoding.</para> 1689*d8b80295SApple OSS Distributions 1690*d8b80295SApple OSS Distributions </field_description> 1691*d8b80295SApple OSS Distributions <field_resets> 1692*d8b80295SApple OSS Distributions 1693*d8b80295SApple OSS Distributions <field_reset> 1694*d8b80295SApple OSS Distributions 1695*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1696*d8b80295SApple OSS Distributions 1697*d8b80295SApple OSS Distributions </field_reset> 1698*d8b80295SApple OSS Distributions</field_resets> 1699*d8b80295SApple OSS Distributions </field> 1700*d8b80295SApple OSS Distributions <field 1701*d8b80295SApple OSS Distributions id="AM_3_1" 1702*d8b80295SApple OSS Distributions is_variable_length="False" 1703*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1704*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1705*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1706*d8b80295SApple OSS Distributions is_constant_value="False" 1707*d8b80295SApple OSS Distributions > 1708*d8b80295SApple OSS Distributions <field_name>AM</field_name> 1709*d8b80295SApple OSS Distributions <field_msb>3</field_msb> 1710*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 1711*d8b80295SApple OSS Distributions <field_description order="before"> 1712*d8b80295SApple OSS Distributions 1713*d8b80295SApple OSS Distributions <para>Addressing mode. The permitted values of this field are:</para> 1714*d8b80295SApple OSS Distributions 1715*d8b80295SApple OSS Distributions </field_description> 1716*d8b80295SApple OSS Distributions <field_values> 1717*d8b80295SApple OSS Distributions 1718*d8b80295SApple OSS Distributions 1719*d8b80295SApple OSS Distributions <field_value_instance> 1720*d8b80295SApple OSS Distributions <field_value>0b000</field_value> 1721*d8b80295SApple OSS Distributions <field_value_description> 1722*d8b80295SApple OSS Distributions <para>Immediate unindexed.</para> 1723*d8b80295SApple OSS Distributions</field_value_description> 1724*d8b80295SApple OSS Distributions </field_value_instance> 1725*d8b80295SApple OSS Distributions <field_value_instance> 1726*d8b80295SApple OSS Distributions <field_value>0b001</field_value> 1727*d8b80295SApple OSS Distributions <field_value_description> 1728*d8b80295SApple OSS Distributions <para>Immediate post-indexed.</para> 1729*d8b80295SApple OSS Distributions</field_value_description> 1730*d8b80295SApple OSS Distributions </field_value_instance> 1731*d8b80295SApple OSS Distributions <field_value_instance> 1732*d8b80295SApple OSS Distributions <field_value>0b010</field_value> 1733*d8b80295SApple OSS Distributions <field_value_description> 1734*d8b80295SApple OSS Distributions <para>Immediate offset.</para> 1735*d8b80295SApple OSS Distributions</field_value_description> 1736*d8b80295SApple OSS Distributions </field_value_instance> 1737*d8b80295SApple OSS Distributions <field_value_instance> 1738*d8b80295SApple OSS Distributions <field_value>0b011</field_value> 1739*d8b80295SApple OSS Distributions <field_value_description> 1740*d8b80295SApple OSS Distributions <para>Immediate pre-indexed.</para> 1741*d8b80295SApple OSS Distributions</field_value_description> 1742*d8b80295SApple OSS Distributions </field_value_instance> 1743*d8b80295SApple OSS Distributions <field_value_instance> 1744*d8b80295SApple OSS Distributions <field_value>0b100</field_value> 1745*d8b80295SApple OSS Distributions <field_value_description> 1746*d8b80295SApple OSS Distributions <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para> 1747*d8b80295SApple OSS Distributions</field_value_description> 1748*d8b80295SApple OSS Distributions </field_value_instance> 1749*d8b80295SApple OSS Distributions <field_value_instance> 1750*d8b80295SApple OSS Distributions <field_value>0b110</field_value> 1751*d8b80295SApple OSS Distributions <field_value_description> 1752*d8b80295SApple OSS Distributions <para>For a trapped STC instruction, this encoding is reserved.</para> 1753*d8b80295SApple OSS Distributions</field_value_description> 1754*d8b80295SApple OSS Distributions </field_value_instance> 1755*d8b80295SApple OSS Distributions </field_values> 1756*d8b80295SApple OSS Distributions <field_description order="after"> 1757*d8b80295SApple OSS Distributions 1758*d8b80295SApple OSS Distributions <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para> 1759*d8b80295SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para> 1760*d8b80295SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para> 1761*d8b80295SApple OSS Distributions 1762*d8b80295SApple OSS Distributions </field_description> 1763*d8b80295SApple OSS Distributions <field_resets> 1764*d8b80295SApple OSS Distributions 1765*d8b80295SApple OSS Distributions <field_reset> 1766*d8b80295SApple OSS Distributions 1767*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1768*d8b80295SApple OSS Distributions 1769*d8b80295SApple OSS Distributions </field_reset> 1770*d8b80295SApple OSS Distributions</field_resets> 1771*d8b80295SApple OSS Distributions </field> 1772*d8b80295SApple OSS Distributions <field 1773*d8b80295SApple OSS Distributions id="Direction_0_0" 1774*d8b80295SApple OSS Distributions is_variable_length="False" 1775*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1776*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1777*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1778*d8b80295SApple OSS Distributions is_constant_value="False" 1779*d8b80295SApple OSS Distributions > 1780*d8b80295SApple OSS Distributions <field_name>Direction</field_name> 1781*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 1782*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 1783*d8b80295SApple OSS Distributions <field_description order="before"> 1784*d8b80295SApple OSS Distributions 1785*d8b80295SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1786*d8b80295SApple OSS Distributions 1787*d8b80295SApple OSS Distributions </field_description> 1788*d8b80295SApple OSS Distributions <field_values> 1789*d8b80295SApple OSS Distributions 1790*d8b80295SApple OSS Distributions 1791*d8b80295SApple OSS Distributions <field_value_instance> 1792*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1793*d8b80295SApple OSS Distributions <field_value_description> 1794*d8b80295SApple OSS Distributions <para>Write to memory. STC instruction.</para> 1795*d8b80295SApple OSS Distributions</field_value_description> 1796*d8b80295SApple OSS Distributions </field_value_instance> 1797*d8b80295SApple OSS Distributions <field_value_instance> 1798*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1799*d8b80295SApple OSS Distributions <field_value_description> 1800*d8b80295SApple OSS Distributions <para>Read from memory. LDC instruction.</para> 1801*d8b80295SApple OSS Distributions</field_value_description> 1802*d8b80295SApple OSS Distributions </field_value_instance> 1803*d8b80295SApple OSS Distributions </field_values> 1804*d8b80295SApple OSS Distributions <field_resets> 1805*d8b80295SApple OSS Distributions 1806*d8b80295SApple OSS Distributions <field_reset> 1807*d8b80295SApple OSS Distributions 1808*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1809*d8b80295SApple OSS Distributions 1810*d8b80295SApple OSS Distributions </field_reset> 1811*d8b80295SApple OSS Distributions</field_resets> 1812*d8b80295SApple OSS Distributions </field> 1813*d8b80295SApple OSS Distributions <text_after_fields> 1814*d8b80295SApple OSS Distributions 1815*d8b80295SApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para> 1816*d8b80295SApple OSS Distributions<list type="unordered"> 1817*d8b80295SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1818*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1819*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1820*d8b80295SApple OSS Distributions</listitem></list> 1821*d8b80295SApple OSS Distributions 1822*d8b80295SApple OSS Distributions </text_after_fields> 1823*d8b80295SApple OSS Distributions </fields> 1824*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 1825*d8b80295SApple OSS Distributions 1826*d8b80295SApple OSS Distributions 1827*d8b80295SApple OSS Distributions 1828*d8b80295SApple OSS Distributions 1829*d8b80295SApple OSS Distributions 1830*d8b80295SApple OSS Distributions 1831*d8b80295SApple OSS Distributions 1832*d8b80295SApple OSS Distributions 1833*d8b80295SApple OSS Distributions 1834*d8b80295SApple OSS Distributions 1835*d8b80295SApple OSS Distributions 1836*d8b80295SApple OSS Distributions 1837*d8b80295SApple OSS Distributions 1838*d8b80295SApple OSS Distributions 1839*d8b80295SApple OSS Distributions 1840*d8b80295SApple OSS Distributions 1841*d8b80295SApple OSS Distributions 1842*d8b80295SApple OSS Distributions 1843*d8b80295SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1844*d8b80295SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1845*d8b80295SApple OSS Distributions <fieldat id="imm8_19_12" msb="19" lsb="12"/> 1846*d8b80295SApple OSS Distributions <fieldat id="0_11_10" msb="11" lsb="10"/> 1847*d8b80295SApple OSS Distributions <fieldat id="Rn_9_5" msb="9" lsb="5"/> 1848*d8b80295SApple OSS Distributions <fieldat id="Offset_4_4" msb="4" lsb="4"/> 1849*d8b80295SApple OSS Distributions <fieldat id="AM_3_1" msb="3" lsb="1"/> 1850*d8b80295SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1851*d8b80295SApple OSS Distributions </reg_fieldset> 1852*d8b80295SApple OSS Distributions </partial_fieldset> 1853*d8b80295SApple OSS Distributions <partial_fieldset> 1854*d8b80295SApple OSS Distributions <fields length="25"> 1855*d8b80295SApple OSS Distributions <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance> 1856*d8b80295SApple OSS Distributions <text_before_fields> 1857*d8b80295SApple OSS Distributions 1858*d8b80295SApple OSS Distributions <para>The accesses covered by this trap include:</para> 1859*d8b80295SApple OSS Distributions<list type="unordered"> 1860*d8b80295SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content> 1861*d8b80295SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content> 1862*d8b80295SApple OSS Distributions</listitem></list> 1863*d8b80295SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 1864*d8b80295SApple OSS Distributions 1865*d8b80295SApple OSS Distributions </text_before_fields> 1866*d8b80295SApple OSS Distributions 1867*d8b80295SApple OSS Distributions <field 1868*d8b80295SApple OSS Distributions id="CV_24_24" 1869*d8b80295SApple OSS Distributions is_variable_length="False" 1870*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1871*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1872*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1873*d8b80295SApple OSS Distributions is_constant_value="False" 1874*d8b80295SApple OSS Distributions > 1875*d8b80295SApple OSS Distributions <field_name>CV</field_name> 1876*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 1877*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 1878*d8b80295SApple OSS Distributions <field_description order="before"> 1879*d8b80295SApple OSS Distributions 1880*d8b80295SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1881*d8b80295SApple OSS Distributions 1882*d8b80295SApple OSS Distributions </field_description> 1883*d8b80295SApple OSS Distributions <field_values> 1884*d8b80295SApple OSS Distributions 1885*d8b80295SApple OSS Distributions 1886*d8b80295SApple OSS Distributions <field_value_instance> 1887*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 1888*d8b80295SApple OSS Distributions <field_value_description> 1889*d8b80295SApple OSS Distributions <para>The COND field is not valid.</para> 1890*d8b80295SApple OSS Distributions</field_value_description> 1891*d8b80295SApple OSS Distributions </field_value_instance> 1892*d8b80295SApple OSS Distributions <field_value_instance> 1893*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 1894*d8b80295SApple OSS Distributions <field_value_description> 1895*d8b80295SApple OSS Distributions <para>The COND field is valid.</para> 1896*d8b80295SApple OSS Distributions</field_value_description> 1897*d8b80295SApple OSS Distributions </field_value_instance> 1898*d8b80295SApple OSS Distributions </field_values> 1899*d8b80295SApple OSS Distributions <field_description order="after"> 1900*d8b80295SApple OSS Distributions 1901*d8b80295SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1902*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1903*d8b80295SApple OSS Distributions<list type="unordered"> 1904*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1905*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1906*d8b80295SApple OSS Distributions</listitem></list> 1907*d8b80295SApple OSS Distributions 1908*d8b80295SApple OSS Distributions </field_description> 1909*d8b80295SApple OSS Distributions <field_resets> 1910*d8b80295SApple OSS Distributions 1911*d8b80295SApple OSS Distributions <field_reset> 1912*d8b80295SApple OSS Distributions 1913*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1914*d8b80295SApple OSS Distributions 1915*d8b80295SApple OSS Distributions </field_reset> 1916*d8b80295SApple OSS Distributions</field_resets> 1917*d8b80295SApple OSS Distributions </field> 1918*d8b80295SApple OSS Distributions <field 1919*d8b80295SApple OSS Distributions id="COND_23_20" 1920*d8b80295SApple OSS Distributions is_variable_length="False" 1921*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1922*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1923*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1924*d8b80295SApple OSS Distributions is_constant_value="False" 1925*d8b80295SApple OSS Distributions > 1926*d8b80295SApple OSS Distributions <field_name>COND</field_name> 1927*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 1928*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 1929*d8b80295SApple OSS Distributions <field_description order="before"> 1930*d8b80295SApple OSS Distributions 1931*d8b80295SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1932*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1933*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1934*d8b80295SApple OSS Distributions<list type="unordered"> 1935*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1936*d8b80295SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1937*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1938*d8b80295SApple OSS Distributions</listitem></list> 1939*d8b80295SApple OSS Distributions</content> 1940*d8b80295SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1941*d8b80295SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1942*d8b80295SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1943*d8b80295SApple OSS Distributions</listitem></list> 1944*d8b80295SApple OSS Distributions</content> 1945*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1946*d8b80295SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1947*d8b80295SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1948*d8b80295SApple OSS Distributions</listitem></list> 1949*d8b80295SApple OSS Distributions</content> 1950*d8b80295SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1951*d8b80295SApple OSS Distributions</listitem></list> 1952*d8b80295SApple OSS Distributions 1953*d8b80295SApple OSS Distributions </field_description> 1954*d8b80295SApple OSS Distributions <field_values> 1955*d8b80295SApple OSS Distributions 1956*d8b80295SApple OSS Distributions 1957*d8b80295SApple OSS Distributions </field_values> 1958*d8b80295SApple OSS Distributions <field_resets> 1959*d8b80295SApple OSS Distributions 1960*d8b80295SApple OSS Distributions <field_reset> 1961*d8b80295SApple OSS Distributions 1962*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1963*d8b80295SApple OSS Distributions 1964*d8b80295SApple OSS Distributions </field_reset> 1965*d8b80295SApple OSS Distributions</field_resets> 1966*d8b80295SApple OSS Distributions </field> 1967*d8b80295SApple OSS Distributions <field 1968*d8b80295SApple OSS Distributions id="0_19_0" 1969*d8b80295SApple OSS Distributions is_variable_length="False" 1970*d8b80295SApple OSS Distributions has_partial_fieldset="False" 1971*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 1972*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 1973*d8b80295SApple OSS Distributions is_constant_value="False" 1974*d8b80295SApple OSS Distributions rwtype="RES0" 1975*d8b80295SApple OSS Distributions > 1976*d8b80295SApple OSS Distributions <field_name>0</field_name> 1977*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 1978*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 1979*d8b80295SApple OSS Distributions <field_description order="before"> 1980*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1981*d8b80295SApple OSS Distributions </field_description> 1982*d8b80295SApple OSS Distributions <field_values> 1983*d8b80295SApple OSS Distributions </field_values> 1984*d8b80295SApple OSS Distributions </field> 1985*d8b80295SApple OSS Distributions <text_after_fields> 1986*d8b80295SApple OSS Distributions 1987*d8b80295SApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para> 1988*d8b80295SApple OSS Distributions<list type="unordered"> 1989*d8b80295SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1990*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1991*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1992*d8b80295SApple OSS Distributions</listitem></list> 1993*d8b80295SApple OSS Distributions 1994*d8b80295SApple OSS Distributions </text_after_fields> 1995*d8b80295SApple OSS Distributions </fields> 1996*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 1997*d8b80295SApple OSS Distributions 1998*d8b80295SApple OSS Distributions 1999*d8b80295SApple OSS Distributions 2000*d8b80295SApple OSS Distributions 2001*d8b80295SApple OSS Distributions 2002*d8b80295SApple OSS Distributions 2003*d8b80295SApple OSS Distributions 2004*d8b80295SApple OSS Distributions 2005*d8b80295SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2006*d8b80295SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2007*d8b80295SApple OSS Distributions <fieldat id="0_19_0" msb="19" lsb="0"/> 2008*d8b80295SApple OSS Distributions </reg_fieldset> 2009*d8b80295SApple OSS Distributions </partial_fieldset> 2010*d8b80295SApple OSS Distributions <partial_fieldset> 2011*d8b80295SApple OSS Distributions <fields length="25"> 2012*d8b80295SApple OSS Distributions <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance> 2013*d8b80295SApple OSS Distributions <text_before_fields> 2014*d8b80295SApple OSS Distributions 2015*d8b80295SApple OSS Distributions 2016*d8b80295SApple OSS Distributions 2017*d8b80295SApple OSS Distributions </text_before_fields> 2018*d8b80295SApple OSS Distributions 2019*d8b80295SApple OSS Distributions <field 2020*d8b80295SApple OSS Distributions id="0_24_0_1" 2021*d8b80295SApple OSS Distributions is_variable_length="False" 2022*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2023*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2024*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2025*d8b80295SApple OSS Distributions is_constant_value="False" 2026*d8b80295SApple OSS Distributions rwtype="RES0" 2027*d8b80295SApple OSS Distributions > 2028*d8b80295SApple OSS Distributions <field_name>0</field_name> 2029*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2030*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2031*d8b80295SApple OSS Distributions <field_description order="before"> 2032*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2033*d8b80295SApple OSS Distributions </field_description> 2034*d8b80295SApple OSS Distributions <field_values> 2035*d8b80295SApple OSS Distributions </field_values> 2036*d8b80295SApple OSS Distributions <fields_condition>When SVE is implemented</fields_condition> 2037*d8b80295SApple OSS Distributions </field> 2038*d8b80295SApple OSS Distributions <field 2039*d8b80295SApple OSS Distributions id="0_24_0_2" 2040*d8b80295SApple OSS Distributions is_variable_length="False" 2041*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2042*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2043*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2044*d8b80295SApple OSS Distributions is_constant_value="False" 2045*d8b80295SApple OSS Distributions rwtype="RES0" 2046*d8b80295SApple OSS Distributions > 2047*d8b80295SApple OSS Distributions <field_name>0</field_name> 2048*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2049*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2050*d8b80295SApple OSS Distributions <field_description order="before"> 2051*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2052*d8b80295SApple OSS Distributions </field_description> 2053*d8b80295SApple OSS Distributions <field_values> 2054*d8b80295SApple OSS Distributions </field_values> 2055*d8b80295SApple OSS Distributions </field> 2056*d8b80295SApple OSS Distributions <text_after_fields> 2057*d8b80295SApple OSS Distributions 2058*d8b80295SApple OSS Distributions <para>The accesses covered by this trap include:</para> 2059*d8b80295SApple OSS Distributions<list type="unordered"> 2060*d8b80295SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content> 2061*d8b80295SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content> 2062*d8b80295SApple OSS Distributions</listitem></list> 2063*d8b80295SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 2064*d8b80295SApple OSS Distributions 2065*d8b80295SApple OSS Distributions </text_after_fields> 2066*d8b80295SApple OSS Distributions </fields> 2067*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2068*d8b80295SApple OSS Distributions 2069*d8b80295SApple OSS Distributions 2070*d8b80295SApple OSS Distributions 2071*d8b80295SApple OSS Distributions 2072*d8b80295SApple OSS Distributions <fieldat id="0_24_0_1" msb="24" lsb="0"/> 2073*d8b80295SApple OSS Distributions </reg_fieldset> 2074*d8b80295SApple OSS Distributions </partial_fieldset> 2075*d8b80295SApple OSS Distributions <partial_fieldset> 2076*d8b80295SApple OSS Distributions <fields length="25"> 2077*d8b80295SApple OSS Distributions <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance> 2078*d8b80295SApple OSS Distributions <text_before_fields> 2079*d8b80295SApple OSS Distributions 2080*d8b80295SApple OSS Distributions 2081*d8b80295SApple OSS Distributions 2082*d8b80295SApple OSS Distributions </text_before_fields> 2083*d8b80295SApple OSS Distributions 2084*d8b80295SApple OSS Distributions <field 2085*d8b80295SApple OSS Distributions id="0_24_0" 2086*d8b80295SApple OSS Distributions is_variable_length="False" 2087*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2088*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2089*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2090*d8b80295SApple OSS Distributions is_constant_value="False" 2091*d8b80295SApple OSS Distributions rwtype="RES0" 2092*d8b80295SApple OSS Distributions > 2093*d8b80295SApple OSS Distributions <field_name>0</field_name> 2094*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2095*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2096*d8b80295SApple OSS Distributions <field_description order="before"> 2097*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2098*d8b80295SApple OSS Distributions </field_description> 2099*d8b80295SApple OSS Distributions <field_values> 2100*d8b80295SApple OSS Distributions </field_values> 2101*d8b80295SApple OSS Distributions </field> 2102*d8b80295SApple OSS Distributions <text_after_fields> 2103*d8b80295SApple OSS Distributions 2104*d8b80295SApple OSS Distributions <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 2105*d8b80295SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para> 2106*d8b80295SApple OSS Distributions 2107*d8b80295SApple OSS Distributions </text_after_fields> 2108*d8b80295SApple OSS Distributions </fields> 2109*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2110*d8b80295SApple OSS Distributions 2111*d8b80295SApple OSS Distributions 2112*d8b80295SApple OSS Distributions 2113*d8b80295SApple OSS Distributions 2114*d8b80295SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 2115*d8b80295SApple OSS Distributions </reg_fieldset> 2116*d8b80295SApple OSS Distributions </partial_fieldset> 2117*d8b80295SApple OSS Distributions <partial_fieldset> 2118*d8b80295SApple OSS Distributions <fields length="25"> 2119*d8b80295SApple OSS Distributions <fields_instance>Exception from HVC or SVC instruction execution</fields_instance> 2120*d8b80295SApple OSS Distributions <text_before_fields> 2121*d8b80295SApple OSS Distributions 2122*d8b80295SApple OSS Distributions 2123*d8b80295SApple OSS Distributions 2124*d8b80295SApple OSS Distributions </text_before_fields> 2125*d8b80295SApple OSS Distributions 2126*d8b80295SApple OSS Distributions <field 2127*d8b80295SApple OSS Distributions id="0_24_16" 2128*d8b80295SApple OSS Distributions is_variable_length="False" 2129*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2130*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2131*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2132*d8b80295SApple OSS Distributions is_constant_value="False" 2133*d8b80295SApple OSS Distributions rwtype="RES0" 2134*d8b80295SApple OSS Distributions > 2135*d8b80295SApple OSS Distributions <field_name>0</field_name> 2136*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2137*d8b80295SApple OSS Distributions <field_lsb>16</field_lsb> 2138*d8b80295SApple OSS Distributions <field_description order="before"> 2139*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2140*d8b80295SApple OSS Distributions </field_description> 2141*d8b80295SApple OSS Distributions <field_values> 2142*d8b80295SApple OSS Distributions </field_values> 2143*d8b80295SApple OSS Distributions </field> 2144*d8b80295SApple OSS Distributions <field 2145*d8b80295SApple OSS Distributions id="imm16_15_0" 2146*d8b80295SApple OSS Distributions is_variable_length="False" 2147*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2148*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2149*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2150*d8b80295SApple OSS Distributions is_constant_value="False" 2151*d8b80295SApple OSS Distributions > 2152*d8b80295SApple OSS Distributions <field_name>imm16</field_name> 2153*d8b80295SApple OSS Distributions <field_msb>15</field_msb> 2154*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2155*d8b80295SApple OSS Distributions <field_description order="before"> 2156*d8b80295SApple OSS Distributions 2157*d8b80295SApple OSS Distributions <para>The value of the immediate field from the HVC or SVC instruction.</para> 2158*d8b80295SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para> 2159*d8b80295SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para> 2160*d8b80295SApple OSS Distributions<list type="unordered"> 2161*d8b80295SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered"> 2162*d8b80295SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content> 2163*d8b80295SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content> 2164*d8b80295SApple OSS Distributions</listitem></list> 2165*d8b80295SApple OSS Distributions</content> 2166*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content> 2167*d8b80295SApple OSS Distributions</listitem></list> 2168*d8b80295SApple OSS Distributions 2169*d8b80295SApple OSS Distributions </field_description> 2170*d8b80295SApple OSS Distributions <field_values> 2171*d8b80295SApple OSS Distributions 2172*d8b80295SApple OSS Distributions 2173*d8b80295SApple OSS Distributions </field_values> 2174*d8b80295SApple OSS Distributions <field_resets> 2175*d8b80295SApple OSS Distributions 2176*d8b80295SApple OSS Distributions <field_reset> 2177*d8b80295SApple OSS Distributions 2178*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2179*d8b80295SApple OSS Distributions 2180*d8b80295SApple OSS Distributions </field_reset> 2181*d8b80295SApple OSS Distributions</field_resets> 2182*d8b80295SApple OSS Distributions </field> 2183*d8b80295SApple OSS Distributions <text_after_fields> 2184*d8b80295SApple OSS Distributions 2185*d8b80295SApple OSS Distributions <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para> 2186*d8b80295SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para> 2187*d8b80295SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para> 2188*d8b80295SApple OSS Distributions 2189*d8b80295SApple OSS Distributions </text_after_fields> 2190*d8b80295SApple OSS Distributions </fields> 2191*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2192*d8b80295SApple OSS Distributions 2193*d8b80295SApple OSS Distributions 2194*d8b80295SApple OSS Distributions 2195*d8b80295SApple OSS Distributions 2196*d8b80295SApple OSS Distributions 2197*d8b80295SApple OSS Distributions 2198*d8b80295SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2199*d8b80295SApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2200*d8b80295SApple OSS Distributions </reg_fieldset> 2201*d8b80295SApple OSS Distributions </partial_fieldset> 2202*d8b80295SApple OSS Distributions <partial_fieldset> 2203*d8b80295SApple OSS Distributions <fields length="25"> 2204*d8b80295SApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance> 2205*d8b80295SApple OSS Distributions <text_before_fields> 2206*d8b80295SApple OSS Distributions 2207*d8b80295SApple OSS Distributions <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para> 2208*d8b80295SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para> 2209*d8b80295SApple OSS Distributions 2210*d8b80295SApple OSS Distributions </text_before_fields> 2211*d8b80295SApple OSS Distributions 2212*d8b80295SApple OSS Distributions <field 2213*d8b80295SApple OSS Distributions id="CV_24_24" 2214*d8b80295SApple OSS Distributions is_variable_length="False" 2215*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2216*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2217*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2218*d8b80295SApple OSS Distributions is_constant_value="False" 2219*d8b80295SApple OSS Distributions > 2220*d8b80295SApple OSS Distributions <field_name>CV</field_name> 2221*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2222*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 2223*d8b80295SApple OSS Distributions <field_description order="before"> 2224*d8b80295SApple OSS Distributions 2225*d8b80295SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 2226*d8b80295SApple OSS Distributions 2227*d8b80295SApple OSS Distributions </field_description> 2228*d8b80295SApple OSS Distributions <field_values> 2229*d8b80295SApple OSS Distributions 2230*d8b80295SApple OSS Distributions 2231*d8b80295SApple OSS Distributions <field_value_instance> 2232*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 2233*d8b80295SApple OSS Distributions <field_value_description> 2234*d8b80295SApple OSS Distributions <para>The COND field is not valid.</para> 2235*d8b80295SApple OSS Distributions</field_value_description> 2236*d8b80295SApple OSS Distributions </field_value_instance> 2237*d8b80295SApple OSS Distributions <field_value_instance> 2238*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 2239*d8b80295SApple OSS Distributions <field_value_description> 2240*d8b80295SApple OSS Distributions <para>The COND field is valid.</para> 2241*d8b80295SApple OSS Distributions</field_value_description> 2242*d8b80295SApple OSS Distributions </field_value_instance> 2243*d8b80295SApple OSS Distributions </field_values> 2244*d8b80295SApple OSS Distributions <field_description order="after"> 2245*d8b80295SApple OSS Distributions 2246*d8b80295SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 2247*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2248*d8b80295SApple OSS Distributions<list type="unordered"> 2249*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 2250*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 2251*d8b80295SApple OSS Distributions</listitem></list> 2252*d8b80295SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2253*d8b80295SApple OSS Distributions 2254*d8b80295SApple OSS Distributions </field_description> 2255*d8b80295SApple OSS Distributions <field_resets> 2256*d8b80295SApple OSS Distributions 2257*d8b80295SApple OSS Distributions <field_reset> 2258*d8b80295SApple OSS Distributions 2259*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2260*d8b80295SApple OSS Distributions 2261*d8b80295SApple OSS Distributions </field_reset> 2262*d8b80295SApple OSS Distributions</field_resets> 2263*d8b80295SApple OSS Distributions </field> 2264*d8b80295SApple OSS Distributions <field 2265*d8b80295SApple OSS Distributions id="COND_23_20" 2266*d8b80295SApple OSS Distributions is_variable_length="False" 2267*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2268*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2269*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2270*d8b80295SApple OSS Distributions is_constant_value="False" 2271*d8b80295SApple OSS Distributions > 2272*d8b80295SApple OSS Distributions <field_name>COND</field_name> 2273*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 2274*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 2275*d8b80295SApple OSS Distributions <field_description order="before"> 2276*d8b80295SApple OSS Distributions 2277*d8b80295SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 2278*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 2279*d8b80295SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2280*d8b80295SApple OSS Distributions<list type="unordered"> 2281*d8b80295SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 2282*d8b80295SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 2283*d8b80295SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 2284*d8b80295SApple OSS Distributions</listitem></list> 2285*d8b80295SApple OSS Distributions</content> 2286*d8b80295SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 2287*d8b80295SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 2288*d8b80295SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 2289*d8b80295SApple OSS Distributions</listitem></list> 2290*d8b80295SApple OSS Distributions</content> 2291*d8b80295SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 2292*d8b80295SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 2293*d8b80295SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 2294*d8b80295SApple OSS Distributions</listitem></list> 2295*d8b80295SApple OSS Distributions</content> 2296*d8b80295SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 2297*d8b80295SApple OSS Distributions</listitem></list> 2298*d8b80295SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2299*d8b80295SApple OSS Distributions 2300*d8b80295SApple OSS Distributions </field_description> 2301*d8b80295SApple OSS Distributions <field_values> 2302*d8b80295SApple OSS Distributions 2303*d8b80295SApple OSS Distributions 2304*d8b80295SApple OSS Distributions </field_values> 2305*d8b80295SApple OSS Distributions <field_resets> 2306*d8b80295SApple OSS Distributions 2307*d8b80295SApple OSS Distributions <field_reset> 2308*d8b80295SApple OSS Distributions 2309*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2310*d8b80295SApple OSS Distributions 2311*d8b80295SApple OSS Distributions </field_reset> 2312*d8b80295SApple OSS Distributions</field_resets> 2313*d8b80295SApple OSS Distributions </field> 2314*d8b80295SApple OSS Distributions <field 2315*d8b80295SApple OSS Distributions id="CCKNOWNPASS_19_19" 2316*d8b80295SApple OSS Distributions is_variable_length="False" 2317*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2318*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2319*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2320*d8b80295SApple OSS Distributions is_constant_value="False" 2321*d8b80295SApple OSS Distributions > 2322*d8b80295SApple OSS Distributions <field_name>CCKNOWNPASS</field_name> 2323*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 2324*d8b80295SApple OSS Distributions <field_lsb>19</field_lsb> 2325*d8b80295SApple OSS Distributions <field_description order="before"> 2326*d8b80295SApple OSS Distributions 2327*d8b80295SApple OSS Distributions <para>Indicates whether the instruction might have failed its condition code check.</para> 2328*d8b80295SApple OSS Distributions 2329*d8b80295SApple OSS Distributions </field_description> 2330*d8b80295SApple OSS Distributions <field_values> 2331*d8b80295SApple OSS Distributions 2332*d8b80295SApple OSS Distributions 2333*d8b80295SApple OSS Distributions <field_value_instance> 2334*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 2335*d8b80295SApple OSS Distributions <field_value_description> 2336*d8b80295SApple OSS Distributions <para>The instruction was unconditional, or was conditional and passed its condition code check.</para> 2337*d8b80295SApple OSS Distributions</field_value_description> 2338*d8b80295SApple OSS Distributions </field_value_instance> 2339*d8b80295SApple OSS Distributions <field_value_instance> 2340*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 2341*d8b80295SApple OSS Distributions <field_value_description> 2342*d8b80295SApple OSS Distributions <para>The instruction was conditional, and might have failed its condition code check.</para> 2343*d8b80295SApple OSS Distributions</field_value_description> 2344*d8b80295SApple OSS Distributions </field_value_instance> 2345*d8b80295SApple OSS Distributions </field_values> 2346*d8b80295SApple OSS Distributions <field_description order="after"> 2347*d8b80295SApple OSS Distributions 2348*d8b80295SApple OSS Distributions <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note> 2349*d8b80295SApple OSS Distributions 2350*d8b80295SApple OSS Distributions </field_description> 2351*d8b80295SApple OSS Distributions <field_resets> 2352*d8b80295SApple OSS Distributions 2353*d8b80295SApple OSS Distributions <field_reset> 2354*d8b80295SApple OSS Distributions 2355*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2356*d8b80295SApple OSS Distributions 2357*d8b80295SApple OSS Distributions </field_reset> 2358*d8b80295SApple OSS Distributions</field_resets> 2359*d8b80295SApple OSS Distributions </field> 2360*d8b80295SApple OSS Distributions <field 2361*d8b80295SApple OSS Distributions id="0_18_0" 2362*d8b80295SApple OSS Distributions is_variable_length="False" 2363*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2364*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2365*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2366*d8b80295SApple OSS Distributions is_constant_value="False" 2367*d8b80295SApple OSS Distributions rwtype="RES0" 2368*d8b80295SApple OSS Distributions > 2369*d8b80295SApple OSS Distributions <field_name>0</field_name> 2370*d8b80295SApple OSS Distributions <field_msb>18</field_msb> 2371*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2372*d8b80295SApple OSS Distributions <field_description order="before"> 2373*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2374*d8b80295SApple OSS Distributions </field_description> 2375*d8b80295SApple OSS Distributions <field_values> 2376*d8b80295SApple OSS Distributions </field_values> 2377*d8b80295SApple OSS Distributions </field> 2378*d8b80295SApple OSS Distributions <text_after_fields> 2379*d8b80295SApple OSS Distributions 2380*d8b80295SApple OSS Distributions <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2381*d8b80295SApple OSS Distributions 2382*d8b80295SApple OSS Distributions </text_after_fields> 2383*d8b80295SApple OSS Distributions </fields> 2384*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2385*d8b80295SApple OSS Distributions 2386*d8b80295SApple OSS Distributions 2387*d8b80295SApple OSS Distributions 2388*d8b80295SApple OSS Distributions 2389*d8b80295SApple OSS Distributions 2390*d8b80295SApple OSS Distributions 2391*d8b80295SApple OSS Distributions 2392*d8b80295SApple OSS Distributions 2393*d8b80295SApple OSS Distributions 2394*d8b80295SApple OSS Distributions 2395*d8b80295SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2396*d8b80295SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2397*d8b80295SApple OSS Distributions <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/> 2398*d8b80295SApple OSS Distributions <fieldat id="0_18_0" msb="18" lsb="0"/> 2399*d8b80295SApple OSS Distributions </reg_fieldset> 2400*d8b80295SApple OSS Distributions </partial_fieldset> 2401*d8b80295SApple OSS Distributions <partial_fieldset> 2402*d8b80295SApple OSS Distributions <fields length="25"> 2403*d8b80295SApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance> 2404*d8b80295SApple OSS Distributions <text_before_fields> 2405*d8b80295SApple OSS Distributions 2406*d8b80295SApple OSS Distributions 2407*d8b80295SApple OSS Distributions 2408*d8b80295SApple OSS Distributions </text_before_fields> 2409*d8b80295SApple OSS Distributions 2410*d8b80295SApple OSS Distributions <field 2411*d8b80295SApple OSS Distributions id="0_24_16" 2412*d8b80295SApple OSS Distributions is_variable_length="False" 2413*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2414*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2415*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2416*d8b80295SApple OSS Distributions is_constant_value="False" 2417*d8b80295SApple OSS Distributions rwtype="RES0" 2418*d8b80295SApple OSS Distributions > 2419*d8b80295SApple OSS Distributions <field_name>0</field_name> 2420*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2421*d8b80295SApple OSS Distributions <field_lsb>16</field_lsb> 2422*d8b80295SApple OSS Distributions <field_description order="before"> 2423*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2424*d8b80295SApple OSS Distributions </field_description> 2425*d8b80295SApple OSS Distributions <field_values> 2426*d8b80295SApple OSS Distributions </field_values> 2427*d8b80295SApple OSS Distributions </field> 2428*d8b80295SApple OSS Distributions <field 2429*d8b80295SApple OSS Distributions id="imm16_15_0" 2430*d8b80295SApple OSS Distributions is_variable_length="False" 2431*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2432*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2433*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2434*d8b80295SApple OSS Distributions is_constant_value="False" 2435*d8b80295SApple OSS Distributions > 2436*d8b80295SApple OSS Distributions <field_name>imm16</field_name> 2437*d8b80295SApple OSS Distributions <field_msb>15</field_msb> 2438*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2439*d8b80295SApple OSS Distributions <field_description order="before"> 2440*d8b80295SApple OSS Distributions 2441*d8b80295SApple OSS Distributions <para>The value of the immediate field from the issued SMC instruction.</para> 2442*d8b80295SApple OSS Distributions 2443*d8b80295SApple OSS Distributions </field_description> 2444*d8b80295SApple OSS Distributions <field_values> 2445*d8b80295SApple OSS Distributions 2446*d8b80295SApple OSS Distributions 2447*d8b80295SApple OSS Distributions </field_values> 2448*d8b80295SApple OSS Distributions <field_resets> 2449*d8b80295SApple OSS Distributions 2450*d8b80295SApple OSS Distributions <field_reset> 2451*d8b80295SApple OSS Distributions 2452*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2453*d8b80295SApple OSS Distributions 2454*d8b80295SApple OSS Distributions </field_reset> 2455*d8b80295SApple OSS Distributions</field_resets> 2456*d8b80295SApple OSS Distributions </field> 2457*d8b80295SApple OSS Distributions <text_after_fields> 2458*d8b80295SApple OSS Distributions 2459*d8b80295SApple OSS Distributions <para>The value of ISS[24:0] described here is used both:</para> 2460*d8b80295SApple OSS Distributions<list type="unordered"> 2461*d8b80295SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content> 2462*d8b80295SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content> 2463*d8b80295SApple OSS Distributions</listitem></list> 2464*d8b80295SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2465*d8b80295SApple OSS Distributions 2466*d8b80295SApple OSS Distributions </text_after_fields> 2467*d8b80295SApple OSS Distributions </fields> 2468*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2469*d8b80295SApple OSS Distributions 2470*d8b80295SApple OSS Distributions 2471*d8b80295SApple OSS Distributions 2472*d8b80295SApple OSS Distributions 2473*d8b80295SApple OSS Distributions 2474*d8b80295SApple OSS Distributions 2475*d8b80295SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2476*d8b80295SApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2477*d8b80295SApple OSS Distributions </reg_fieldset> 2478*d8b80295SApple OSS Distributions </partial_fieldset> 2479*d8b80295SApple OSS Distributions <partial_fieldset> 2480*d8b80295SApple OSS Distributions <fields length="25"> 2481*d8b80295SApple OSS Distributions <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance> 2482*d8b80295SApple OSS Distributions <text_before_fields> 2483*d8b80295SApple OSS Distributions 2484*d8b80295SApple OSS Distributions 2485*d8b80295SApple OSS Distributions 2486*d8b80295SApple OSS Distributions </text_before_fields> 2487*d8b80295SApple OSS Distributions 2488*d8b80295SApple OSS Distributions <field 2489*d8b80295SApple OSS Distributions id="0_24_22" 2490*d8b80295SApple OSS Distributions is_variable_length="False" 2491*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2492*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2493*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2494*d8b80295SApple OSS Distributions is_constant_value="False" 2495*d8b80295SApple OSS Distributions rwtype="RES0" 2496*d8b80295SApple OSS Distributions > 2497*d8b80295SApple OSS Distributions <field_name>0</field_name> 2498*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2499*d8b80295SApple OSS Distributions <field_lsb>22</field_lsb> 2500*d8b80295SApple OSS Distributions <field_description order="before"> 2501*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2502*d8b80295SApple OSS Distributions </field_description> 2503*d8b80295SApple OSS Distributions <field_values> 2504*d8b80295SApple OSS Distributions </field_values> 2505*d8b80295SApple OSS Distributions </field> 2506*d8b80295SApple OSS Distributions <field 2507*d8b80295SApple OSS Distributions id="Op0_21_20" 2508*d8b80295SApple OSS Distributions is_variable_length="False" 2509*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2510*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2511*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2512*d8b80295SApple OSS Distributions is_constant_value="False" 2513*d8b80295SApple OSS Distributions > 2514*d8b80295SApple OSS Distributions <field_name>Op0</field_name> 2515*d8b80295SApple OSS Distributions <field_msb>21</field_msb> 2516*d8b80295SApple OSS Distributions <field_lsb>20</field_lsb> 2517*d8b80295SApple OSS Distributions <field_description order="before"> 2518*d8b80295SApple OSS Distributions 2519*d8b80295SApple OSS Distributions <para>The Op0 value from the issued instruction.</para> 2520*d8b80295SApple OSS Distributions 2521*d8b80295SApple OSS Distributions </field_description> 2522*d8b80295SApple OSS Distributions <field_values> 2523*d8b80295SApple OSS Distributions 2524*d8b80295SApple OSS Distributions 2525*d8b80295SApple OSS Distributions </field_values> 2526*d8b80295SApple OSS Distributions <field_resets> 2527*d8b80295SApple OSS Distributions 2528*d8b80295SApple OSS Distributions <field_reset> 2529*d8b80295SApple OSS Distributions 2530*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2531*d8b80295SApple OSS Distributions 2532*d8b80295SApple OSS Distributions </field_reset> 2533*d8b80295SApple OSS Distributions</field_resets> 2534*d8b80295SApple OSS Distributions </field> 2535*d8b80295SApple OSS Distributions <field 2536*d8b80295SApple OSS Distributions id="Op2_19_17" 2537*d8b80295SApple OSS Distributions is_variable_length="False" 2538*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2539*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2540*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2541*d8b80295SApple OSS Distributions is_constant_value="False" 2542*d8b80295SApple OSS Distributions > 2543*d8b80295SApple OSS Distributions <field_name>Op2</field_name> 2544*d8b80295SApple OSS Distributions <field_msb>19</field_msb> 2545*d8b80295SApple OSS Distributions <field_lsb>17</field_lsb> 2546*d8b80295SApple OSS Distributions <field_description order="before"> 2547*d8b80295SApple OSS Distributions 2548*d8b80295SApple OSS Distributions <para>The Op2 value from the issued instruction.</para> 2549*d8b80295SApple OSS Distributions 2550*d8b80295SApple OSS Distributions </field_description> 2551*d8b80295SApple OSS Distributions <field_values> 2552*d8b80295SApple OSS Distributions 2553*d8b80295SApple OSS Distributions 2554*d8b80295SApple OSS Distributions </field_values> 2555*d8b80295SApple OSS Distributions <field_resets> 2556*d8b80295SApple OSS Distributions 2557*d8b80295SApple OSS Distributions <field_reset> 2558*d8b80295SApple OSS Distributions 2559*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2560*d8b80295SApple OSS Distributions 2561*d8b80295SApple OSS Distributions </field_reset> 2562*d8b80295SApple OSS Distributions</field_resets> 2563*d8b80295SApple OSS Distributions </field> 2564*d8b80295SApple OSS Distributions <field 2565*d8b80295SApple OSS Distributions id="Op1_16_14" 2566*d8b80295SApple OSS Distributions is_variable_length="False" 2567*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2568*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2569*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2570*d8b80295SApple OSS Distributions is_constant_value="False" 2571*d8b80295SApple OSS Distributions > 2572*d8b80295SApple OSS Distributions <field_name>Op1</field_name> 2573*d8b80295SApple OSS Distributions <field_msb>16</field_msb> 2574*d8b80295SApple OSS Distributions <field_lsb>14</field_lsb> 2575*d8b80295SApple OSS Distributions <field_description order="before"> 2576*d8b80295SApple OSS Distributions 2577*d8b80295SApple OSS Distributions <para>The Op1 value from the issued instruction.</para> 2578*d8b80295SApple OSS Distributions 2579*d8b80295SApple OSS Distributions </field_description> 2580*d8b80295SApple OSS Distributions <field_values> 2581*d8b80295SApple OSS Distributions 2582*d8b80295SApple OSS Distributions 2583*d8b80295SApple OSS Distributions </field_values> 2584*d8b80295SApple OSS Distributions <field_resets> 2585*d8b80295SApple OSS Distributions 2586*d8b80295SApple OSS Distributions <field_reset> 2587*d8b80295SApple OSS Distributions 2588*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2589*d8b80295SApple OSS Distributions 2590*d8b80295SApple OSS Distributions </field_reset> 2591*d8b80295SApple OSS Distributions</field_resets> 2592*d8b80295SApple OSS Distributions </field> 2593*d8b80295SApple OSS Distributions <field 2594*d8b80295SApple OSS Distributions id="CRn_13_10" 2595*d8b80295SApple OSS Distributions is_variable_length="False" 2596*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2597*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2598*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2599*d8b80295SApple OSS Distributions is_constant_value="False" 2600*d8b80295SApple OSS Distributions > 2601*d8b80295SApple OSS Distributions <field_name>CRn</field_name> 2602*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 2603*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 2604*d8b80295SApple OSS Distributions <field_description order="before"> 2605*d8b80295SApple OSS Distributions 2606*d8b80295SApple OSS Distributions <para>The CRn value from the issued instruction.</para> 2607*d8b80295SApple OSS Distributions 2608*d8b80295SApple OSS Distributions </field_description> 2609*d8b80295SApple OSS Distributions <field_values> 2610*d8b80295SApple OSS Distributions 2611*d8b80295SApple OSS Distributions 2612*d8b80295SApple OSS Distributions </field_values> 2613*d8b80295SApple OSS Distributions <field_resets> 2614*d8b80295SApple OSS Distributions 2615*d8b80295SApple OSS Distributions <field_reset> 2616*d8b80295SApple OSS Distributions 2617*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2618*d8b80295SApple OSS Distributions 2619*d8b80295SApple OSS Distributions </field_reset> 2620*d8b80295SApple OSS Distributions</field_resets> 2621*d8b80295SApple OSS Distributions </field> 2622*d8b80295SApple OSS Distributions <field 2623*d8b80295SApple OSS Distributions id="Rt_9_5" 2624*d8b80295SApple OSS Distributions is_variable_length="False" 2625*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2626*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2627*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2628*d8b80295SApple OSS Distributions is_constant_value="False" 2629*d8b80295SApple OSS Distributions > 2630*d8b80295SApple OSS Distributions <field_name>Rt</field_name> 2631*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 2632*d8b80295SApple OSS Distributions <field_lsb>5</field_lsb> 2633*d8b80295SApple OSS Distributions <field_description order="before"> 2634*d8b80295SApple OSS Distributions 2635*d8b80295SApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para> 2636*d8b80295SApple OSS Distributions 2637*d8b80295SApple OSS Distributions </field_description> 2638*d8b80295SApple OSS Distributions <field_values> 2639*d8b80295SApple OSS Distributions 2640*d8b80295SApple OSS Distributions 2641*d8b80295SApple OSS Distributions </field_values> 2642*d8b80295SApple OSS Distributions <field_resets> 2643*d8b80295SApple OSS Distributions 2644*d8b80295SApple OSS Distributions <field_reset> 2645*d8b80295SApple OSS Distributions 2646*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2647*d8b80295SApple OSS Distributions 2648*d8b80295SApple OSS Distributions </field_reset> 2649*d8b80295SApple OSS Distributions</field_resets> 2650*d8b80295SApple OSS Distributions </field> 2651*d8b80295SApple OSS Distributions <field 2652*d8b80295SApple OSS Distributions id="CRm_4_1" 2653*d8b80295SApple OSS Distributions is_variable_length="False" 2654*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2655*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2656*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2657*d8b80295SApple OSS Distributions is_constant_value="False" 2658*d8b80295SApple OSS Distributions > 2659*d8b80295SApple OSS Distributions <field_name>CRm</field_name> 2660*d8b80295SApple OSS Distributions <field_msb>4</field_msb> 2661*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 2662*d8b80295SApple OSS Distributions <field_description order="before"> 2663*d8b80295SApple OSS Distributions 2664*d8b80295SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 2665*d8b80295SApple OSS Distributions 2666*d8b80295SApple OSS Distributions </field_description> 2667*d8b80295SApple OSS Distributions <field_values> 2668*d8b80295SApple OSS Distributions 2669*d8b80295SApple OSS Distributions 2670*d8b80295SApple OSS Distributions </field_values> 2671*d8b80295SApple OSS Distributions <field_resets> 2672*d8b80295SApple OSS Distributions 2673*d8b80295SApple OSS Distributions <field_reset> 2674*d8b80295SApple OSS Distributions 2675*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2676*d8b80295SApple OSS Distributions 2677*d8b80295SApple OSS Distributions </field_reset> 2678*d8b80295SApple OSS Distributions</field_resets> 2679*d8b80295SApple OSS Distributions </field> 2680*d8b80295SApple OSS Distributions <field 2681*d8b80295SApple OSS Distributions id="Direction_0_0" 2682*d8b80295SApple OSS Distributions is_variable_length="False" 2683*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2684*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2685*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2686*d8b80295SApple OSS Distributions is_constant_value="False" 2687*d8b80295SApple OSS Distributions > 2688*d8b80295SApple OSS Distributions <field_name>Direction</field_name> 2689*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 2690*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2691*d8b80295SApple OSS Distributions <field_description order="before"> 2692*d8b80295SApple OSS Distributions 2693*d8b80295SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 2694*d8b80295SApple OSS Distributions 2695*d8b80295SApple OSS Distributions </field_description> 2696*d8b80295SApple OSS Distributions <field_values> 2697*d8b80295SApple OSS Distributions 2698*d8b80295SApple OSS Distributions 2699*d8b80295SApple OSS Distributions <field_value_instance> 2700*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 2701*d8b80295SApple OSS Distributions <field_value_description> 2702*d8b80295SApple OSS Distributions <para>Write access, including MSR instructions.</para> 2703*d8b80295SApple OSS Distributions</field_value_description> 2704*d8b80295SApple OSS Distributions </field_value_instance> 2705*d8b80295SApple OSS Distributions <field_value_instance> 2706*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 2707*d8b80295SApple OSS Distributions <field_value_description> 2708*d8b80295SApple OSS Distributions <para>Read access, including MRS instructions.</para> 2709*d8b80295SApple OSS Distributions</field_value_description> 2710*d8b80295SApple OSS Distributions </field_value_instance> 2711*d8b80295SApple OSS Distributions </field_values> 2712*d8b80295SApple OSS Distributions <field_resets> 2713*d8b80295SApple OSS Distributions 2714*d8b80295SApple OSS Distributions <field_reset> 2715*d8b80295SApple OSS Distributions 2716*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2717*d8b80295SApple OSS Distributions 2718*d8b80295SApple OSS Distributions </field_reset> 2719*d8b80295SApple OSS Distributions</field_resets> 2720*d8b80295SApple OSS Distributions </field> 2721*d8b80295SApple OSS Distributions <text_after_fields> 2722*d8b80295SApple OSS Distributions 2723*d8b80295SApple OSS Distributions <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para> 2724*d8b80295SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para> 2725*d8b80295SApple OSS Distributions<list type="unordered"> 2726*d8b80295SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2727*d8b80295SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2728*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2729*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2730*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2731*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2732*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2733*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2734*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2735*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2736*d8b80295SApple OSS Distributions</listitem></list> 2737*d8b80295SApple OSS Distributions</content> 2738*d8b80295SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2739*d8b80295SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2740*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2741*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2742*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2743*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2744*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2745*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2746*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2747*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2748*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2749*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2750*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2751*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2752*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2753*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2754*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2755*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2756*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2757*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2758*d8b80295SApple OSS Distributions</listitem></list> 2759*d8b80295SApple OSS Distributions</content> 2760*d8b80295SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2761*d8b80295SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2762*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2763*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2764*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2765*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2766*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2767*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2768*d8b80295SApple OSS Distributions</listitem></list> 2769*d8b80295SApple OSS Distributions</content> 2770*d8b80295SApple OSS Distributions</listitem></list> 2771*d8b80295SApple OSS Distributions 2772*d8b80295SApple OSS Distributions </text_after_fields> 2773*d8b80295SApple OSS Distributions </fields> 2774*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2775*d8b80295SApple OSS Distributions 2776*d8b80295SApple OSS Distributions 2777*d8b80295SApple OSS Distributions 2778*d8b80295SApple OSS Distributions 2779*d8b80295SApple OSS Distributions 2780*d8b80295SApple OSS Distributions 2781*d8b80295SApple OSS Distributions 2782*d8b80295SApple OSS Distributions 2783*d8b80295SApple OSS Distributions 2784*d8b80295SApple OSS Distributions 2785*d8b80295SApple OSS Distributions 2786*d8b80295SApple OSS Distributions 2787*d8b80295SApple OSS Distributions 2788*d8b80295SApple OSS Distributions 2789*d8b80295SApple OSS Distributions 2790*d8b80295SApple OSS Distributions 2791*d8b80295SApple OSS Distributions 2792*d8b80295SApple OSS Distributions 2793*d8b80295SApple OSS Distributions <fieldat id="0_24_22" msb="24" lsb="22"/> 2794*d8b80295SApple OSS Distributions <fieldat id="Op0_21_20" msb="21" lsb="20"/> 2795*d8b80295SApple OSS Distributions <fieldat id="Op2_19_17" msb="19" lsb="17"/> 2796*d8b80295SApple OSS Distributions <fieldat id="Op1_16_14" msb="16" lsb="14"/> 2797*d8b80295SApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 2798*d8b80295SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 2799*d8b80295SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 2800*d8b80295SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 2801*d8b80295SApple OSS Distributions </reg_fieldset> 2802*d8b80295SApple OSS Distributions </partial_fieldset> 2803*d8b80295SApple OSS Distributions <partial_fieldset> 2804*d8b80295SApple OSS Distributions <fields length="25"> 2805*d8b80295SApple OSS Distributions <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance> 2806*d8b80295SApple OSS Distributions <text_before_fields> 2807*d8b80295SApple OSS Distributions 2808*d8b80295SApple OSS Distributions 2809*d8b80295SApple OSS Distributions 2810*d8b80295SApple OSS Distributions </text_before_fields> 2811*d8b80295SApple OSS Distributions 2812*d8b80295SApple OSS Distributions <field 2813*d8b80295SApple OSS Distributions id="IMPLEMENTATION DEFINED_24_0" 2814*d8b80295SApple OSS Distributions is_variable_length="False" 2815*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2816*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2817*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2818*d8b80295SApple OSS Distributions is_constant_value="False" 2819*d8b80295SApple OSS Distributions > 2820*d8b80295SApple OSS Distributions <field_name>IMPLEMENTATION DEFINED</field_name> 2821*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2822*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 2823*d8b80295SApple OSS Distributions <field_description order="before"> 2824*d8b80295SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 2825*d8b80295SApple OSS Distributions 2826*d8b80295SApple OSS Distributions 2827*d8b80295SApple OSS Distributions 2828*d8b80295SApple OSS Distributions </field_description> 2829*d8b80295SApple OSS Distributions <field_values> 2830*d8b80295SApple OSS Distributions 2831*d8b80295SApple OSS Distributions <field_value_name>I</field_value_name> 2832*d8b80295SApple OSS Distributions </field_values> 2833*d8b80295SApple OSS Distributions <field_resets> 2834*d8b80295SApple OSS Distributions 2835*d8b80295SApple OSS Distributions <field_reset> 2836*d8b80295SApple OSS Distributions 2837*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2838*d8b80295SApple OSS Distributions 2839*d8b80295SApple OSS Distributions </field_reset> 2840*d8b80295SApple OSS Distributions</field_resets> 2841*d8b80295SApple OSS Distributions </field> 2842*d8b80295SApple OSS Distributions <text_after_fields> 2843*d8b80295SApple OSS Distributions 2844*d8b80295SApple OSS Distributions 2845*d8b80295SApple OSS Distributions 2846*d8b80295SApple OSS Distributions </text_after_fields> 2847*d8b80295SApple OSS Distributions </fields> 2848*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 2849*d8b80295SApple OSS Distributions 2850*d8b80295SApple OSS Distributions 2851*d8b80295SApple OSS Distributions 2852*d8b80295SApple OSS Distributions 2853*d8b80295SApple OSS Distributions <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/> 2854*d8b80295SApple OSS Distributions </reg_fieldset> 2855*d8b80295SApple OSS Distributions </partial_fieldset> 2856*d8b80295SApple OSS Distributions <partial_fieldset> 2857*d8b80295SApple OSS Distributions <fields length="25"> 2858*d8b80295SApple OSS Distributions <fields_instance>Exception from an Instruction Abort</fields_instance> 2859*d8b80295SApple OSS Distributions <text_before_fields> 2860*d8b80295SApple OSS Distributions 2861*d8b80295SApple OSS Distributions 2862*d8b80295SApple OSS Distributions 2863*d8b80295SApple OSS Distributions </text_before_fields> 2864*d8b80295SApple OSS Distributions 2865*d8b80295SApple OSS Distributions <field 2866*d8b80295SApple OSS Distributions id="0_24_13" 2867*d8b80295SApple OSS Distributions is_variable_length="False" 2868*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2869*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2870*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2871*d8b80295SApple OSS Distributions is_constant_value="False" 2872*d8b80295SApple OSS Distributions rwtype="RES0" 2873*d8b80295SApple OSS Distributions > 2874*d8b80295SApple OSS Distributions <field_name>0</field_name> 2875*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 2876*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 2877*d8b80295SApple OSS Distributions <field_description order="before"> 2878*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2879*d8b80295SApple OSS Distributions </field_description> 2880*d8b80295SApple OSS Distributions <field_values> 2881*d8b80295SApple OSS Distributions </field_values> 2882*d8b80295SApple OSS Distributions </field> 2883*d8b80295SApple OSS Distributions <field 2884*d8b80295SApple OSS Distributions id="SET_12_11" 2885*d8b80295SApple OSS Distributions is_variable_length="False" 2886*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2887*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2888*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2889*d8b80295SApple OSS Distributions is_constant_value="False" 2890*d8b80295SApple OSS Distributions > 2891*d8b80295SApple OSS Distributions <field_name>SET</field_name> 2892*d8b80295SApple OSS Distributions <field_msb>12</field_msb> 2893*d8b80295SApple OSS Distributions <field_lsb>11</field_lsb> 2894*d8b80295SApple OSS Distributions <field_description order="before"> 2895*d8b80295SApple OSS Distributions 2896*d8b80295SApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para> 2897*d8b80295SApple OSS Distributions 2898*d8b80295SApple OSS Distributions </field_description> 2899*d8b80295SApple OSS Distributions <field_values> 2900*d8b80295SApple OSS Distributions 2901*d8b80295SApple OSS Distributions 2902*d8b80295SApple OSS Distributions <field_value_instance> 2903*d8b80295SApple OSS Distributions <field_value>0b00</field_value> 2904*d8b80295SApple OSS Distributions <field_value_description> 2905*d8b80295SApple OSS Distributions <para>Recoverable error (UER).</para> 2906*d8b80295SApple OSS Distributions</field_value_description> 2907*d8b80295SApple OSS Distributions </field_value_instance> 2908*d8b80295SApple OSS Distributions <field_value_instance> 2909*d8b80295SApple OSS Distributions <field_value>0b10</field_value> 2910*d8b80295SApple OSS Distributions <field_value_description> 2911*d8b80295SApple OSS Distributions <para>Uncontainable error (UC).</para> 2912*d8b80295SApple OSS Distributions</field_value_description> 2913*d8b80295SApple OSS Distributions </field_value_instance> 2914*d8b80295SApple OSS Distributions <field_value_instance> 2915*d8b80295SApple OSS Distributions <field_value>0b11</field_value> 2916*d8b80295SApple OSS Distributions <field_value_description> 2917*d8b80295SApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 2918*d8b80295SApple OSS Distributions</field_value_description> 2919*d8b80295SApple OSS Distributions </field_value_instance> 2920*d8b80295SApple OSS Distributions </field_values> 2921*d8b80295SApple OSS Distributions <field_description order="after"> 2922*d8b80295SApple OSS Distributions 2923*d8b80295SApple OSS Distributions <para>All other values are reserved.</para> 2924*d8b80295SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 2925*d8b80295SApple OSS Distributions<list type="unordered"> 2926*d8b80295SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 2927*d8b80295SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content> 2928*d8b80295SApple OSS Distributions</listitem></list> 2929*d8b80295SApple OSS Distributions 2930*d8b80295SApple OSS Distributions </field_description> 2931*d8b80295SApple OSS Distributions <field_resets> 2932*d8b80295SApple OSS Distributions 2933*d8b80295SApple OSS Distributions <field_reset> 2934*d8b80295SApple OSS Distributions 2935*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2936*d8b80295SApple OSS Distributions 2937*d8b80295SApple OSS Distributions </field_reset> 2938*d8b80295SApple OSS Distributions</field_resets> 2939*d8b80295SApple OSS Distributions </field> 2940*d8b80295SApple OSS Distributions <field 2941*d8b80295SApple OSS Distributions id="FnV_10_10" 2942*d8b80295SApple OSS Distributions is_variable_length="False" 2943*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2944*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2945*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2946*d8b80295SApple OSS Distributions is_constant_value="False" 2947*d8b80295SApple OSS Distributions > 2948*d8b80295SApple OSS Distributions <field_name>FnV</field_name> 2949*d8b80295SApple OSS Distributions <field_msb>10</field_msb> 2950*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 2951*d8b80295SApple OSS Distributions <field_description order="before"> 2952*d8b80295SApple OSS Distributions 2953*d8b80295SApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 2954*d8b80295SApple OSS Distributions 2955*d8b80295SApple OSS Distributions </field_description> 2956*d8b80295SApple OSS Distributions <field_values> 2957*d8b80295SApple OSS Distributions 2958*d8b80295SApple OSS Distributions 2959*d8b80295SApple OSS Distributions <field_value_instance> 2960*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 2961*d8b80295SApple OSS Distributions <field_value_description> 2962*d8b80295SApple OSS Distributions <para>FAR is valid.</para> 2963*d8b80295SApple OSS Distributions</field_value_description> 2964*d8b80295SApple OSS Distributions </field_value_instance> 2965*d8b80295SApple OSS Distributions <field_value_instance> 2966*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 2967*d8b80295SApple OSS Distributions <field_value_description> 2968*d8b80295SApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 2969*d8b80295SApple OSS Distributions</field_value_description> 2970*d8b80295SApple OSS Distributions </field_value_instance> 2971*d8b80295SApple OSS Distributions </field_values> 2972*d8b80295SApple OSS Distributions <field_description order="after"> 2973*d8b80295SApple OSS Distributions 2974*d8b80295SApple OSS Distributions <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 2975*d8b80295SApple OSS Distributions 2976*d8b80295SApple OSS Distributions </field_description> 2977*d8b80295SApple OSS Distributions <field_resets> 2978*d8b80295SApple OSS Distributions 2979*d8b80295SApple OSS Distributions <field_reset> 2980*d8b80295SApple OSS Distributions 2981*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2982*d8b80295SApple OSS Distributions 2983*d8b80295SApple OSS Distributions </field_reset> 2984*d8b80295SApple OSS Distributions</field_resets> 2985*d8b80295SApple OSS Distributions </field> 2986*d8b80295SApple OSS Distributions <field 2987*d8b80295SApple OSS Distributions id="EA_9_9" 2988*d8b80295SApple OSS Distributions is_variable_length="False" 2989*d8b80295SApple OSS Distributions has_partial_fieldset="False" 2990*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 2991*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 2992*d8b80295SApple OSS Distributions is_constant_value="False" 2993*d8b80295SApple OSS Distributions > 2994*d8b80295SApple OSS Distributions <field_name>EA</field_name> 2995*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 2996*d8b80295SApple OSS Distributions <field_lsb>9</field_lsb> 2997*d8b80295SApple OSS Distributions <field_description order="before"> 2998*d8b80295SApple OSS Distributions 2999*d8b80295SApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3000*d8b80295SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3001*d8b80295SApple OSS Distributions 3002*d8b80295SApple OSS Distributions </field_description> 3003*d8b80295SApple OSS Distributions <field_values> 3004*d8b80295SApple OSS Distributions 3005*d8b80295SApple OSS Distributions 3006*d8b80295SApple OSS Distributions </field_values> 3007*d8b80295SApple OSS Distributions <field_resets> 3008*d8b80295SApple OSS Distributions 3009*d8b80295SApple OSS Distributions <field_reset> 3010*d8b80295SApple OSS Distributions 3011*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3012*d8b80295SApple OSS Distributions 3013*d8b80295SApple OSS Distributions </field_reset> 3014*d8b80295SApple OSS Distributions</field_resets> 3015*d8b80295SApple OSS Distributions </field> 3016*d8b80295SApple OSS Distributions <field 3017*d8b80295SApple OSS Distributions id="0_8_8" 3018*d8b80295SApple OSS Distributions is_variable_length="False" 3019*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3020*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3021*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3022*d8b80295SApple OSS Distributions is_constant_value="False" 3023*d8b80295SApple OSS Distributions rwtype="RES0" 3024*d8b80295SApple OSS Distributions > 3025*d8b80295SApple OSS Distributions <field_name>0</field_name> 3026*d8b80295SApple OSS Distributions <field_msb>8</field_msb> 3027*d8b80295SApple OSS Distributions <field_lsb>8</field_lsb> 3028*d8b80295SApple OSS Distributions <field_description order="before"> 3029*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3030*d8b80295SApple OSS Distributions </field_description> 3031*d8b80295SApple OSS Distributions <field_values> 3032*d8b80295SApple OSS Distributions </field_values> 3033*d8b80295SApple OSS Distributions </field> 3034*d8b80295SApple OSS Distributions <field 3035*d8b80295SApple OSS Distributions id="S1PTW_7_7" 3036*d8b80295SApple OSS Distributions is_variable_length="False" 3037*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3038*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3039*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3040*d8b80295SApple OSS Distributions is_constant_value="False" 3041*d8b80295SApple OSS Distributions > 3042*d8b80295SApple OSS Distributions <field_name>S1PTW</field_name> 3043*d8b80295SApple OSS Distributions <field_msb>7</field_msb> 3044*d8b80295SApple OSS Distributions <field_lsb>7</field_lsb> 3045*d8b80295SApple OSS Distributions <field_description order="before"> 3046*d8b80295SApple OSS Distributions 3047*d8b80295SApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3048*d8b80295SApple OSS Distributions 3049*d8b80295SApple OSS Distributions </field_description> 3050*d8b80295SApple OSS Distributions <field_values> 3051*d8b80295SApple OSS Distributions 3052*d8b80295SApple OSS Distributions 3053*d8b80295SApple OSS Distributions <field_value_instance> 3054*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3055*d8b80295SApple OSS Distributions <field_value_description> 3056*d8b80295SApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3057*d8b80295SApple OSS Distributions</field_value_description> 3058*d8b80295SApple OSS Distributions </field_value_instance> 3059*d8b80295SApple OSS Distributions <field_value_instance> 3060*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3061*d8b80295SApple OSS Distributions <field_value_description> 3062*d8b80295SApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3063*d8b80295SApple OSS Distributions</field_value_description> 3064*d8b80295SApple OSS Distributions </field_value_instance> 3065*d8b80295SApple OSS Distributions </field_values> 3066*d8b80295SApple OSS Distributions <field_description order="after"> 3067*d8b80295SApple OSS Distributions 3068*d8b80295SApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3069*d8b80295SApple OSS Distributions 3070*d8b80295SApple OSS Distributions </field_description> 3071*d8b80295SApple OSS Distributions <field_resets> 3072*d8b80295SApple OSS Distributions 3073*d8b80295SApple OSS Distributions <field_reset> 3074*d8b80295SApple OSS Distributions 3075*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3076*d8b80295SApple OSS Distributions 3077*d8b80295SApple OSS Distributions </field_reset> 3078*d8b80295SApple OSS Distributions</field_resets> 3079*d8b80295SApple OSS Distributions </field> 3080*d8b80295SApple OSS Distributions <field 3081*d8b80295SApple OSS Distributions id="0_6_6" 3082*d8b80295SApple OSS Distributions is_variable_length="False" 3083*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3084*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3085*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3086*d8b80295SApple OSS Distributions is_constant_value="False" 3087*d8b80295SApple OSS Distributions rwtype="RES0" 3088*d8b80295SApple OSS Distributions > 3089*d8b80295SApple OSS Distributions <field_name>0</field_name> 3090*d8b80295SApple OSS Distributions <field_msb>6</field_msb> 3091*d8b80295SApple OSS Distributions <field_lsb>6</field_lsb> 3092*d8b80295SApple OSS Distributions <field_description order="before"> 3093*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3094*d8b80295SApple OSS Distributions </field_description> 3095*d8b80295SApple OSS Distributions <field_values> 3096*d8b80295SApple OSS Distributions </field_values> 3097*d8b80295SApple OSS Distributions </field> 3098*d8b80295SApple OSS Distributions <field 3099*d8b80295SApple OSS Distributions id="IFSC_5_0" 3100*d8b80295SApple OSS Distributions is_variable_length="False" 3101*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3102*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3103*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3104*d8b80295SApple OSS Distributions is_constant_value="False" 3105*d8b80295SApple OSS Distributions > 3106*d8b80295SApple OSS Distributions <field_name>IFSC</field_name> 3107*d8b80295SApple OSS Distributions <field_msb>5</field_msb> 3108*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 3109*d8b80295SApple OSS Distributions <field_description order="before"> 3110*d8b80295SApple OSS Distributions 3111*d8b80295SApple OSS Distributions <para>Instruction Fault Status Code. Possible values of this field are:</para> 3112*d8b80295SApple OSS Distributions 3113*d8b80295SApple OSS Distributions </field_description> 3114*d8b80295SApple OSS Distributions <field_values> 3115*d8b80295SApple OSS Distributions 3116*d8b80295SApple OSS Distributions 3117*d8b80295SApple OSS Distributions <field_value_instance> 3118*d8b80295SApple OSS Distributions <field_value>0b000000</field_value> 3119*d8b80295SApple OSS Distributions <field_value_description> 3120*d8b80295SApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register</para> 3121*d8b80295SApple OSS Distributions</field_value_description> 3122*d8b80295SApple OSS Distributions </field_value_instance> 3123*d8b80295SApple OSS Distributions <field_value_instance> 3124*d8b80295SApple OSS Distributions <field_value>0b000001</field_value> 3125*d8b80295SApple OSS Distributions <field_value_description> 3126*d8b80295SApple OSS Distributions <para>Address size fault, level 1</para> 3127*d8b80295SApple OSS Distributions</field_value_description> 3128*d8b80295SApple OSS Distributions </field_value_instance> 3129*d8b80295SApple OSS Distributions <field_value_instance> 3130*d8b80295SApple OSS Distributions <field_value>0b000010</field_value> 3131*d8b80295SApple OSS Distributions <field_value_description> 3132*d8b80295SApple OSS Distributions <para>Address size fault, level 2</para> 3133*d8b80295SApple OSS Distributions</field_value_description> 3134*d8b80295SApple OSS Distributions </field_value_instance> 3135*d8b80295SApple OSS Distributions <field_value_instance> 3136*d8b80295SApple OSS Distributions <field_value>0b000011</field_value> 3137*d8b80295SApple OSS Distributions <field_value_description> 3138*d8b80295SApple OSS Distributions <para>Address size fault, level 3</para> 3139*d8b80295SApple OSS Distributions</field_value_description> 3140*d8b80295SApple OSS Distributions </field_value_instance> 3141*d8b80295SApple OSS Distributions <field_value_instance> 3142*d8b80295SApple OSS Distributions <field_value>0b000100</field_value> 3143*d8b80295SApple OSS Distributions <field_value_description> 3144*d8b80295SApple OSS Distributions <para>Translation fault, level 0</para> 3145*d8b80295SApple OSS Distributions</field_value_description> 3146*d8b80295SApple OSS Distributions </field_value_instance> 3147*d8b80295SApple OSS Distributions <field_value_instance> 3148*d8b80295SApple OSS Distributions <field_value>0b000101</field_value> 3149*d8b80295SApple OSS Distributions <field_value_description> 3150*d8b80295SApple OSS Distributions <para>Translation fault, level 1</para> 3151*d8b80295SApple OSS Distributions</field_value_description> 3152*d8b80295SApple OSS Distributions </field_value_instance> 3153*d8b80295SApple OSS Distributions <field_value_instance> 3154*d8b80295SApple OSS Distributions <field_value>0b000110</field_value> 3155*d8b80295SApple OSS Distributions <field_value_description> 3156*d8b80295SApple OSS Distributions <para>Translation fault, level 2</para> 3157*d8b80295SApple OSS Distributions</field_value_description> 3158*d8b80295SApple OSS Distributions </field_value_instance> 3159*d8b80295SApple OSS Distributions <field_value_instance> 3160*d8b80295SApple OSS Distributions <field_value>0b000111</field_value> 3161*d8b80295SApple OSS Distributions <field_value_description> 3162*d8b80295SApple OSS Distributions <para>Translation fault, level 3</para> 3163*d8b80295SApple OSS Distributions</field_value_description> 3164*d8b80295SApple OSS Distributions </field_value_instance> 3165*d8b80295SApple OSS Distributions <field_value_instance> 3166*d8b80295SApple OSS Distributions <field_value>0b001001</field_value> 3167*d8b80295SApple OSS Distributions <field_value_description> 3168*d8b80295SApple OSS Distributions <para>Access flag fault, level 1</para> 3169*d8b80295SApple OSS Distributions</field_value_description> 3170*d8b80295SApple OSS Distributions </field_value_instance> 3171*d8b80295SApple OSS Distributions <field_value_instance> 3172*d8b80295SApple OSS Distributions <field_value>0b001010</field_value> 3173*d8b80295SApple OSS Distributions <field_value_description> 3174*d8b80295SApple OSS Distributions <para>Access flag fault, level 2</para> 3175*d8b80295SApple OSS Distributions</field_value_description> 3176*d8b80295SApple OSS Distributions </field_value_instance> 3177*d8b80295SApple OSS Distributions <field_value_instance> 3178*d8b80295SApple OSS Distributions <field_value>0b001011</field_value> 3179*d8b80295SApple OSS Distributions <field_value_description> 3180*d8b80295SApple OSS Distributions <para>Access flag fault, level 3</para> 3181*d8b80295SApple OSS Distributions</field_value_description> 3182*d8b80295SApple OSS Distributions </field_value_instance> 3183*d8b80295SApple OSS Distributions <field_value_instance> 3184*d8b80295SApple OSS Distributions <field_value>0b001101</field_value> 3185*d8b80295SApple OSS Distributions <field_value_description> 3186*d8b80295SApple OSS Distributions <para>Permission fault, level 1</para> 3187*d8b80295SApple OSS Distributions</field_value_description> 3188*d8b80295SApple OSS Distributions </field_value_instance> 3189*d8b80295SApple OSS Distributions <field_value_instance> 3190*d8b80295SApple OSS Distributions <field_value>0b001110</field_value> 3191*d8b80295SApple OSS Distributions <field_value_description> 3192*d8b80295SApple OSS Distributions <para>Permission fault, level 2</para> 3193*d8b80295SApple OSS Distributions</field_value_description> 3194*d8b80295SApple OSS Distributions </field_value_instance> 3195*d8b80295SApple OSS Distributions <field_value_instance> 3196*d8b80295SApple OSS Distributions <field_value>0b001111</field_value> 3197*d8b80295SApple OSS Distributions <field_value_description> 3198*d8b80295SApple OSS Distributions <para>Permission fault, level 3</para> 3199*d8b80295SApple OSS Distributions</field_value_description> 3200*d8b80295SApple OSS Distributions </field_value_instance> 3201*d8b80295SApple OSS Distributions <field_value_instance> 3202*d8b80295SApple OSS Distributions <field_value>0b010000</field_value> 3203*d8b80295SApple OSS Distributions <field_value_description> 3204*d8b80295SApple OSS Distributions <para>Synchronous External abort, not on translation table walk</para> 3205*d8b80295SApple OSS Distributions</field_value_description> 3206*d8b80295SApple OSS Distributions </field_value_instance> 3207*d8b80295SApple OSS Distributions <field_value_instance> 3208*d8b80295SApple OSS Distributions <field_value>0b010100</field_value> 3209*d8b80295SApple OSS Distributions <field_value_description> 3210*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0</para> 3211*d8b80295SApple OSS Distributions</field_value_description> 3212*d8b80295SApple OSS Distributions </field_value_instance> 3213*d8b80295SApple OSS Distributions <field_value_instance> 3214*d8b80295SApple OSS Distributions <field_value>0b010101</field_value> 3215*d8b80295SApple OSS Distributions <field_value_description> 3216*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1</para> 3217*d8b80295SApple OSS Distributions</field_value_description> 3218*d8b80295SApple OSS Distributions </field_value_instance> 3219*d8b80295SApple OSS Distributions <field_value_instance> 3220*d8b80295SApple OSS Distributions <field_value>0b010110</field_value> 3221*d8b80295SApple OSS Distributions <field_value_description> 3222*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2</para> 3223*d8b80295SApple OSS Distributions</field_value_description> 3224*d8b80295SApple OSS Distributions </field_value_instance> 3225*d8b80295SApple OSS Distributions <field_value_instance> 3226*d8b80295SApple OSS Distributions <field_value>0b010111</field_value> 3227*d8b80295SApple OSS Distributions <field_value_description> 3228*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3</para> 3229*d8b80295SApple OSS Distributions</field_value_description> 3230*d8b80295SApple OSS Distributions </field_value_instance> 3231*d8b80295SApple OSS Distributions <field_value_instance> 3232*d8b80295SApple OSS Distributions <field_value>0b011000</field_value> 3233*d8b80295SApple OSS Distributions <field_value_description> 3234*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk</para> 3235*d8b80295SApple OSS Distributions</field_value_description> 3236*d8b80295SApple OSS Distributions </field_value_instance> 3237*d8b80295SApple OSS Distributions <field_value_instance> 3238*d8b80295SApple OSS Distributions <field_value>0b011100</field_value> 3239*d8b80295SApple OSS Distributions <field_value_description> 3240*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para> 3241*d8b80295SApple OSS Distributions</field_value_description> 3242*d8b80295SApple OSS Distributions </field_value_instance> 3243*d8b80295SApple OSS Distributions <field_value_instance> 3244*d8b80295SApple OSS Distributions <field_value>0b011101</field_value> 3245*d8b80295SApple OSS Distributions <field_value_description> 3246*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para> 3247*d8b80295SApple OSS Distributions</field_value_description> 3248*d8b80295SApple OSS Distributions </field_value_instance> 3249*d8b80295SApple OSS Distributions <field_value_instance> 3250*d8b80295SApple OSS Distributions <field_value>0b011110</field_value> 3251*d8b80295SApple OSS Distributions <field_value_description> 3252*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para> 3253*d8b80295SApple OSS Distributions</field_value_description> 3254*d8b80295SApple OSS Distributions </field_value_instance> 3255*d8b80295SApple OSS Distributions <field_value_instance> 3256*d8b80295SApple OSS Distributions <field_value>0b011111</field_value> 3257*d8b80295SApple OSS Distributions <field_value_description> 3258*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para> 3259*d8b80295SApple OSS Distributions</field_value_description> 3260*d8b80295SApple OSS Distributions </field_value_instance> 3261*d8b80295SApple OSS Distributions <field_value_instance> 3262*d8b80295SApple OSS Distributions <field_value>0b110000</field_value> 3263*d8b80295SApple OSS Distributions <field_value_description> 3264*d8b80295SApple OSS Distributions <para>TLB conflict abort</para> 3265*d8b80295SApple OSS Distributions</field_value_description> 3266*d8b80295SApple OSS Distributions </field_value_instance> 3267*d8b80295SApple OSS Distributions <field_value_instance> 3268*d8b80295SApple OSS Distributions <field_value>0b110001</field_value> 3269*d8b80295SApple OSS Distributions <field_value_description> 3270*d8b80295SApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 3271*d8b80295SApple OSS Distributions</field_value_description> 3272*d8b80295SApple OSS Distributions </field_value_instance> 3273*d8b80295SApple OSS Distributions </field_values> 3274*d8b80295SApple OSS Distributions <field_description order="after"> 3275*d8b80295SApple OSS Distributions 3276*d8b80295SApple OSS Distributions <para>All other values are reserved.</para> 3277*d8b80295SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 3278*d8b80295SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 3279*d8b80295SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 3280*d8b80295SApple OSS Distributions 3281*d8b80295SApple OSS Distributions </field_description> 3282*d8b80295SApple OSS Distributions <field_resets> 3283*d8b80295SApple OSS Distributions 3284*d8b80295SApple OSS Distributions <field_reset> 3285*d8b80295SApple OSS Distributions 3286*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3287*d8b80295SApple OSS Distributions 3288*d8b80295SApple OSS Distributions </field_reset> 3289*d8b80295SApple OSS Distributions</field_resets> 3290*d8b80295SApple OSS Distributions </field> 3291*d8b80295SApple OSS Distributions <text_after_fields> 3292*d8b80295SApple OSS Distributions 3293*d8b80295SApple OSS Distributions 3294*d8b80295SApple OSS Distributions 3295*d8b80295SApple OSS Distributions </text_after_fields> 3296*d8b80295SApple OSS Distributions </fields> 3297*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 3298*d8b80295SApple OSS Distributions 3299*d8b80295SApple OSS Distributions 3300*d8b80295SApple OSS Distributions 3301*d8b80295SApple OSS Distributions 3302*d8b80295SApple OSS Distributions 3303*d8b80295SApple OSS Distributions 3304*d8b80295SApple OSS Distributions 3305*d8b80295SApple OSS Distributions 3306*d8b80295SApple OSS Distributions 3307*d8b80295SApple OSS Distributions 3308*d8b80295SApple OSS Distributions 3309*d8b80295SApple OSS Distributions 3310*d8b80295SApple OSS Distributions 3311*d8b80295SApple OSS Distributions 3312*d8b80295SApple OSS Distributions 3313*d8b80295SApple OSS Distributions 3314*d8b80295SApple OSS Distributions 3315*d8b80295SApple OSS Distributions 3316*d8b80295SApple OSS Distributions <fieldat id="0_24_13" msb="24" lsb="13"/> 3317*d8b80295SApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 3318*d8b80295SApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 3319*d8b80295SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 3320*d8b80295SApple OSS Distributions <fieldat id="0_8_8" msb="8" lsb="8"/> 3321*d8b80295SApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 3322*d8b80295SApple OSS Distributions <fieldat id="0_6_6" msb="6" lsb="6"/> 3323*d8b80295SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 3324*d8b80295SApple OSS Distributions </reg_fieldset> 3325*d8b80295SApple OSS Distributions </partial_fieldset> 3326*d8b80295SApple OSS Distributions <partial_fieldset> 3327*d8b80295SApple OSS Distributions <fields length="25"> 3328*d8b80295SApple OSS Distributions <fields_instance>Exception from a Data Abort</fields_instance> 3329*d8b80295SApple OSS Distributions <text_before_fields> 3330*d8b80295SApple OSS Distributions 3331*d8b80295SApple OSS Distributions 3332*d8b80295SApple OSS Distributions 3333*d8b80295SApple OSS Distributions </text_before_fields> 3334*d8b80295SApple OSS Distributions 3335*d8b80295SApple OSS Distributions <field 3336*d8b80295SApple OSS Distributions id="ISV_24_24" 3337*d8b80295SApple OSS Distributions is_variable_length="False" 3338*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3339*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3340*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3341*d8b80295SApple OSS Distributions is_constant_value="False" 3342*d8b80295SApple OSS Distributions > 3343*d8b80295SApple OSS Distributions <field_name>ISV</field_name> 3344*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 3345*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 3346*d8b80295SApple OSS Distributions <field_description order="before"> 3347*d8b80295SApple OSS Distributions 3348*d8b80295SApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para> 3349*d8b80295SApple OSS Distributions 3350*d8b80295SApple OSS Distributions </field_description> 3351*d8b80295SApple OSS Distributions <field_values> 3352*d8b80295SApple OSS Distributions 3353*d8b80295SApple OSS Distributions 3354*d8b80295SApple OSS Distributions <field_value_instance> 3355*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3356*d8b80295SApple OSS Distributions <field_value_description> 3357*d8b80295SApple OSS Distributions <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para> 3358*d8b80295SApple OSS Distributions</field_value_description> 3359*d8b80295SApple OSS Distributions </field_value_instance> 3360*d8b80295SApple OSS Distributions <field_value_instance> 3361*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3362*d8b80295SApple OSS Distributions <field_value_description> 3363*d8b80295SApple OSS Distributions <para>ISS[23:14] hold a valid instruction syndrome.</para> 3364*d8b80295SApple OSS Distributions</field_value_description> 3365*d8b80295SApple OSS Distributions </field_value_instance> 3366*d8b80295SApple OSS Distributions </field_values> 3367*d8b80295SApple OSS Distributions <field_description order="after"> 3368*d8b80295SApple OSS Distributions 3369*d8b80295SApple OSS Distributions <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para> 3370*d8b80295SApple OSS Distributions<list type="unordered"> 3371*d8b80295SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content> 3372*d8b80295SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered"> 3373*d8b80295SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content> 3374*d8b80295SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content> 3375*d8b80295SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content> 3376*d8b80295SApple OSS Distributions</listitem></list> 3377*d8b80295SApple OSS Distributions</content> 3378*d8b80295SApple OSS Distributions</listitem></list> 3379*d8b80295SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para> 3380*d8b80295SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para> 3381*d8b80295SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para> 3382*d8b80295SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para> 3383*d8b80295SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 3384*d8b80295SApple OSS Distributions 3385*d8b80295SApple OSS Distributions </field_description> 3386*d8b80295SApple OSS Distributions <field_resets> 3387*d8b80295SApple OSS Distributions 3388*d8b80295SApple OSS Distributions <field_reset> 3389*d8b80295SApple OSS Distributions 3390*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3391*d8b80295SApple OSS Distributions 3392*d8b80295SApple OSS Distributions </field_reset> 3393*d8b80295SApple OSS Distributions</field_resets> 3394*d8b80295SApple OSS Distributions </field> 3395*d8b80295SApple OSS Distributions <field 3396*d8b80295SApple OSS Distributions id="SAS_23_22" 3397*d8b80295SApple OSS Distributions is_variable_length="False" 3398*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3399*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3400*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3401*d8b80295SApple OSS Distributions is_constant_value="False" 3402*d8b80295SApple OSS Distributions > 3403*d8b80295SApple OSS Distributions <field_name>SAS</field_name> 3404*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 3405*d8b80295SApple OSS Distributions <field_lsb>22</field_lsb> 3406*d8b80295SApple OSS Distributions <field_description order="before"> 3407*d8b80295SApple OSS Distributions 3408*d8b80295SApple OSS Distributions <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para> 3409*d8b80295SApple OSS Distributions 3410*d8b80295SApple OSS Distributions </field_description> 3411*d8b80295SApple OSS Distributions <field_values> 3412*d8b80295SApple OSS Distributions 3413*d8b80295SApple OSS Distributions 3414*d8b80295SApple OSS Distributions <field_value_instance> 3415*d8b80295SApple OSS Distributions <field_value>0b00</field_value> 3416*d8b80295SApple OSS Distributions <field_value_description> 3417*d8b80295SApple OSS Distributions <para>Byte</para> 3418*d8b80295SApple OSS Distributions</field_value_description> 3419*d8b80295SApple OSS Distributions </field_value_instance> 3420*d8b80295SApple OSS Distributions <field_value_instance> 3421*d8b80295SApple OSS Distributions <field_value>0b01</field_value> 3422*d8b80295SApple OSS Distributions <field_value_description> 3423*d8b80295SApple OSS Distributions <para>Halfword</para> 3424*d8b80295SApple OSS Distributions</field_value_description> 3425*d8b80295SApple OSS Distributions </field_value_instance> 3426*d8b80295SApple OSS Distributions <field_value_instance> 3427*d8b80295SApple OSS Distributions <field_value>0b10</field_value> 3428*d8b80295SApple OSS Distributions <field_value_description> 3429*d8b80295SApple OSS Distributions <para>Word</para> 3430*d8b80295SApple OSS Distributions</field_value_description> 3431*d8b80295SApple OSS Distributions </field_value_instance> 3432*d8b80295SApple OSS Distributions <field_value_instance> 3433*d8b80295SApple OSS Distributions <field_value>0b11</field_value> 3434*d8b80295SApple OSS Distributions <field_value_description> 3435*d8b80295SApple OSS Distributions <para>Doubleword</para> 3436*d8b80295SApple OSS Distributions</field_value_description> 3437*d8b80295SApple OSS Distributions </field_value_instance> 3438*d8b80295SApple OSS Distributions </field_values> 3439*d8b80295SApple OSS Distributions <field_description order="after"> 3440*d8b80295SApple OSS Distributions 3441*d8b80295SApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3442*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3443*d8b80295SApple OSS Distributions 3444*d8b80295SApple OSS Distributions </field_description> 3445*d8b80295SApple OSS Distributions <field_resets> 3446*d8b80295SApple OSS Distributions 3447*d8b80295SApple OSS Distributions <field_reset> 3448*d8b80295SApple OSS Distributions 3449*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3450*d8b80295SApple OSS Distributions 3451*d8b80295SApple OSS Distributions </field_reset> 3452*d8b80295SApple OSS Distributions</field_resets> 3453*d8b80295SApple OSS Distributions </field> 3454*d8b80295SApple OSS Distributions <field 3455*d8b80295SApple OSS Distributions id="SSE_21_21" 3456*d8b80295SApple OSS Distributions is_variable_length="False" 3457*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3458*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3459*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3460*d8b80295SApple OSS Distributions is_constant_value="False" 3461*d8b80295SApple OSS Distributions > 3462*d8b80295SApple OSS Distributions <field_name>SSE</field_name> 3463*d8b80295SApple OSS Distributions <field_msb>21</field_msb> 3464*d8b80295SApple OSS Distributions <field_lsb>21</field_lsb> 3465*d8b80295SApple OSS Distributions <field_description order="before"> 3466*d8b80295SApple OSS Distributions 3467*d8b80295SApple OSS Distributions <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para> 3468*d8b80295SApple OSS Distributions 3469*d8b80295SApple OSS Distributions </field_description> 3470*d8b80295SApple OSS Distributions <field_values> 3471*d8b80295SApple OSS Distributions 3472*d8b80295SApple OSS Distributions 3473*d8b80295SApple OSS Distributions <field_value_instance> 3474*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3475*d8b80295SApple OSS Distributions <field_value_description> 3476*d8b80295SApple OSS Distributions <para>Sign-extension not required.</para> 3477*d8b80295SApple OSS Distributions</field_value_description> 3478*d8b80295SApple OSS Distributions </field_value_instance> 3479*d8b80295SApple OSS Distributions <field_value_instance> 3480*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3481*d8b80295SApple OSS Distributions <field_value_description> 3482*d8b80295SApple OSS Distributions <para>Data item must be sign-extended.</para> 3483*d8b80295SApple OSS Distributions</field_value_description> 3484*d8b80295SApple OSS Distributions </field_value_instance> 3485*d8b80295SApple OSS Distributions </field_values> 3486*d8b80295SApple OSS Distributions <field_description order="after"> 3487*d8b80295SApple OSS Distributions 3488*d8b80295SApple OSS Distributions <para>For all other operations this bit is 0.</para> 3489*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3490*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3491*d8b80295SApple OSS Distributions 3492*d8b80295SApple OSS Distributions </field_description> 3493*d8b80295SApple OSS Distributions <field_resets> 3494*d8b80295SApple OSS Distributions 3495*d8b80295SApple OSS Distributions <field_reset> 3496*d8b80295SApple OSS Distributions 3497*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3498*d8b80295SApple OSS Distributions 3499*d8b80295SApple OSS Distributions </field_reset> 3500*d8b80295SApple OSS Distributions</field_resets> 3501*d8b80295SApple OSS Distributions </field> 3502*d8b80295SApple OSS Distributions <field 3503*d8b80295SApple OSS Distributions id="SRT_20_16" 3504*d8b80295SApple OSS Distributions is_variable_length="False" 3505*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3506*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3507*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3508*d8b80295SApple OSS Distributions is_constant_value="False" 3509*d8b80295SApple OSS Distributions > 3510*d8b80295SApple OSS Distributions <field_name>SRT</field_name> 3511*d8b80295SApple OSS Distributions <field_msb>20</field_msb> 3512*d8b80295SApple OSS Distributions <field_lsb>16</field_lsb> 3513*d8b80295SApple OSS Distributions <field_description order="before"> 3514*d8b80295SApple OSS Distributions 3515*d8b80295SApple OSS Distributions <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 3516*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3517*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3518*d8b80295SApple OSS Distributions 3519*d8b80295SApple OSS Distributions </field_description> 3520*d8b80295SApple OSS Distributions <field_values> 3521*d8b80295SApple OSS Distributions 3522*d8b80295SApple OSS Distributions 3523*d8b80295SApple OSS Distributions </field_values> 3524*d8b80295SApple OSS Distributions <field_resets> 3525*d8b80295SApple OSS Distributions 3526*d8b80295SApple OSS Distributions <field_reset> 3527*d8b80295SApple OSS Distributions 3528*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3529*d8b80295SApple OSS Distributions 3530*d8b80295SApple OSS Distributions </field_reset> 3531*d8b80295SApple OSS Distributions</field_resets> 3532*d8b80295SApple OSS Distributions </field> 3533*d8b80295SApple OSS Distributions <field 3534*d8b80295SApple OSS Distributions id="SF_15_15" 3535*d8b80295SApple OSS Distributions is_variable_length="False" 3536*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3537*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3538*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3539*d8b80295SApple OSS Distributions is_constant_value="False" 3540*d8b80295SApple OSS Distributions > 3541*d8b80295SApple OSS Distributions <field_name>SF</field_name> 3542*d8b80295SApple OSS Distributions <field_msb>15</field_msb> 3543*d8b80295SApple OSS Distributions <field_lsb>15</field_lsb> 3544*d8b80295SApple OSS Distributions <field_description order="before"> 3545*d8b80295SApple OSS Distributions 3546*d8b80295SApple OSS Distributions <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para> 3547*d8b80295SApple OSS Distributions 3548*d8b80295SApple OSS Distributions </field_description> 3549*d8b80295SApple OSS Distributions <field_values> 3550*d8b80295SApple OSS Distributions 3551*d8b80295SApple OSS Distributions 3552*d8b80295SApple OSS Distributions <field_value_instance> 3553*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3554*d8b80295SApple OSS Distributions <field_value_description> 3555*d8b80295SApple OSS Distributions <para>Instruction loads/stores a 32-bit wide register.</para> 3556*d8b80295SApple OSS Distributions</field_value_description> 3557*d8b80295SApple OSS Distributions </field_value_instance> 3558*d8b80295SApple OSS Distributions <field_value_instance> 3559*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3560*d8b80295SApple OSS Distributions <field_value_description> 3561*d8b80295SApple OSS Distributions <para>Instruction loads/stores a 64-bit wide register.</para> 3562*d8b80295SApple OSS Distributions</field_value_description> 3563*d8b80295SApple OSS Distributions </field_value_instance> 3564*d8b80295SApple OSS Distributions </field_values> 3565*d8b80295SApple OSS Distributions <field_description order="after"> 3566*d8b80295SApple OSS Distributions 3567*d8b80295SApple OSS Distributions <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3568*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3569*d8b80295SApple OSS Distributions 3570*d8b80295SApple OSS Distributions </field_description> 3571*d8b80295SApple OSS Distributions <field_resets> 3572*d8b80295SApple OSS Distributions 3573*d8b80295SApple OSS Distributions <field_reset> 3574*d8b80295SApple OSS Distributions 3575*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3576*d8b80295SApple OSS Distributions 3577*d8b80295SApple OSS Distributions </field_reset> 3578*d8b80295SApple OSS Distributions</field_resets> 3579*d8b80295SApple OSS Distributions </field> 3580*d8b80295SApple OSS Distributions <field 3581*d8b80295SApple OSS Distributions id="AR_14_14" 3582*d8b80295SApple OSS Distributions is_variable_length="False" 3583*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3584*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3585*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3586*d8b80295SApple OSS Distributions is_constant_value="False" 3587*d8b80295SApple OSS Distributions > 3588*d8b80295SApple OSS Distributions <field_name>AR</field_name> 3589*d8b80295SApple OSS Distributions <field_msb>14</field_msb> 3590*d8b80295SApple OSS Distributions <field_lsb>14</field_lsb> 3591*d8b80295SApple OSS Distributions <field_description order="before"> 3592*d8b80295SApple OSS Distributions 3593*d8b80295SApple OSS Distributions <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para> 3594*d8b80295SApple OSS Distributions 3595*d8b80295SApple OSS Distributions </field_description> 3596*d8b80295SApple OSS Distributions <field_values> 3597*d8b80295SApple OSS Distributions 3598*d8b80295SApple OSS Distributions 3599*d8b80295SApple OSS Distributions <field_value_instance> 3600*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3601*d8b80295SApple OSS Distributions <field_value_description> 3602*d8b80295SApple OSS Distributions <para>Instruction did not have acquire/release semantics.</para> 3603*d8b80295SApple OSS Distributions</field_value_description> 3604*d8b80295SApple OSS Distributions </field_value_instance> 3605*d8b80295SApple OSS Distributions <field_value_instance> 3606*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3607*d8b80295SApple OSS Distributions <field_value_description> 3608*d8b80295SApple OSS Distributions <para>Instruction did have acquire/release semantics.</para> 3609*d8b80295SApple OSS Distributions</field_value_description> 3610*d8b80295SApple OSS Distributions </field_value_instance> 3611*d8b80295SApple OSS Distributions </field_values> 3612*d8b80295SApple OSS Distributions <field_description order="after"> 3613*d8b80295SApple OSS Distributions 3614*d8b80295SApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3615*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3616*d8b80295SApple OSS Distributions 3617*d8b80295SApple OSS Distributions </field_description> 3618*d8b80295SApple OSS Distributions <field_resets> 3619*d8b80295SApple OSS Distributions 3620*d8b80295SApple OSS Distributions <field_reset> 3621*d8b80295SApple OSS Distributions 3622*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3623*d8b80295SApple OSS Distributions 3624*d8b80295SApple OSS Distributions </field_reset> 3625*d8b80295SApple OSS Distributions</field_resets> 3626*d8b80295SApple OSS Distributions </field> 3627*d8b80295SApple OSS Distributions <field 3628*d8b80295SApple OSS Distributions id="VNCR_13_13_1" 3629*d8b80295SApple OSS Distributions is_variable_length="False" 3630*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3631*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3632*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3633*d8b80295SApple OSS Distributions is_constant_value="False" 3634*d8b80295SApple OSS Distributions > 3635*d8b80295SApple OSS Distributions <field_name>VNCR</field_name> 3636*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 3637*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 3638*d8b80295SApple OSS Distributions <field_description order="before"> 3639*d8b80295SApple OSS Distributions 3640*d8b80295SApple OSS Distributions <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 3641*d8b80295SApple OSS Distributions 3642*d8b80295SApple OSS Distributions </field_description> 3643*d8b80295SApple OSS Distributions <field_values> 3644*d8b80295SApple OSS Distributions 3645*d8b80295SApple OSS Distributions 3646*d8b80295SApple OSS Distributions <field_value_instance> 3647*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3648*d8b80295SApple OSS Distributions <field_value_description> 3649*d8b80295SApple OSS Distributions <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3650*d8b80295SApple OSS Distributions</field_value_description> 3651*d8b80295SApple OSS Distributions </field_value_instance> 3652*d8b80295SApple OSS Distributions <field_value_instance> 3653*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3654*d8b80295SApple OSS Distributions <field_value_description> 3655*d8b80295SApple OSS Distributions <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3656*d8b80295SApple OSS Distributions</field_value_description> 3657*d8b80295SApple OSS Distributions </field_value_instance> 3658*d8b80295SApple OSS Distributions </field_values> 3659*d8b80295SApple OSS Distributions <field_description order="after"> 3660*d8b80295SApple OSS Distributions 3661*d8b80295SApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 3662*d8b80295SApple OSS Distributions 3663*d8b80295SApple OSS Distributions </field_description> 3664*d8b80295SApple OSS Distributions <field_resets> 3665*d8b80295SApple OSS Distributions 3666*d8b80295SApple OSS Distributions <field_reset> 3667*d8b80295SApple OSS Distributions 3668*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3669*d8b80295SApple OSS Distributions 3670*d8b80295SApple OSS Distributions </field_reset> 3671*d8b80295SApple OSS Distributions</field_resets> 3672*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 3673*d8b80295SApple OSS Distributions </field> 3674*d8b80295SApple OSS Distributions <field 3675*d8b80295SApple OSS Distributions id="0_13_13_2" 3676*d8b80295SApple OSS Distributions is_variable_length="False" 3677*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3678*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3679*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3680*d8b80295SApple OSS Distributions is_constant_value="False" 3681*d8b80295SApple OSS Distributions rwtype="RES0" 3682*d8b80295SApple OSS Distributions > 3683*d8b80295SApple OSS Distributions <field_name>0</field_name> 3684*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 3685*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 3686*d8b80295SApple OSS Distributions <field_description order="before"> 3687*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3688*d8b80295SApple OSS Distributions </field_description> 3689*d8b80295SApple OSS Distributions <field_values> 3690*d8b80295SApple OSS Distributions </field_values> 3691*d8b80295SApple OSS Distributions </field> 3692*d8b80295SApple OSS Distributions <field 3693*d8b80295SApple OSS Distributions id="SET_12_11" 3694*d8b80295SApple OSS Distributions is_variable_length="False" 3695*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3696*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3697*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3698*d8b80295SApple OSS Distributions is_constant_value="False" 3699*d8b80295SApple OSS Distributions > 3700*d8b80295SApple OSS Distributions <field_name>SET</field_name> 3701*d8b80295SApple OSS Distributions <field_msb>12</field_msb> 3702*d8b80295SApple OSS Distributions <field_lsb>11</field_lsb> 3703*d8b80295SApple OSS Distributions <field_description order="before"> 3704*d8b80295SApple OSS Distributions 3705*d8b80295SApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para> 3706*d8b80295SApple OSS Distributions 3707*d8b80295SApple OSS Distributions </field_description> 3708*d8b80295SApple OSS Distributions <field_values> 3709*d8b80295SApple OSS Distributions 3710*d8b80295SApple OSS Distributions 3711*d8b80295SApple OSS Distributions <field_value_instance> 3712*d8b80295SApple OSS Distributions <field_value>0b00</field_value> 3713*d8b80295SApple OSS Distributions <field_value_description> 3714*d8b80295SApple OSS Distributions <para>Recoverable error (UER).</para> 3715*d8b80295SApple OSS Distributions</field_value_description> 3716*d8b80295SApple OSS Distributions </field_value_instance> 3717*d8b80295SApple OSS Distributions <field_value_instance> 3718*d8b80295SApple OSS Distributions <field_value>0b10</field_value> 3719*d8b80295SApple OSS Distributions <field_value_description> 3720*d8b80295SApple OSS Distributions <para>Uncontainable error (UC).</para> 3721*d8b80295SApple OSS Distributions</field_value_description> 3722*d8b80295SApple OSS Distributions </field_value_instance> 3723*d8b80295SApple OSS Distributions <field_value_instance> 3724*d8b80295SApple OSS Distributions <field_value>0b11</field_value> 3725*d8b80295SApple OSS Distributions <field_value_description> 3726*d8b80295SApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 3727*d8b80295SApple OSS Distributions</field_value_description> 3728*d8b80295SApple OSS Distributions </field_value_instance> 3729*d8b80295SApple OSS Distributions </field_values> 3730*d8b80295SApple OSS Distributions <field_description order="after"> 3731*d8b80295SApple OSS Distributions 3732*d8b80295SApple OSS Distributions <para>All other values are reserved.</para> 3733*d8b80295SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 3734*d8b80295SApple OSS Distributions<list type="unordered"> 3735*d8b80295SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 3736*d8b80295SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content> 3737*d8b80295SApple OSS Distributions</listitem></list> 3738*d8b80295SApple OSS Distributions 3739*d8b80295SApple OSS Distributions </field_description> 3740*d8b80295SApple OSS Distributions <field_resets> 3741*d8b80295SApple OSS Distributions 3742*d8b80295SApple OSS Distributions <field_reset> 3743*d8b80295SApple OSS Distributions 3744*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3745*d8b80295SApple OSS Distributions 3746*d8b80295SApple OSS Distributions </field_reset> 3747*d8b80295SApple OSS Distributions</field_resets> 3748*d8b80295SApple OSS Distributions </field> 3749*d8b80295SApple OSS Distributions <field 3750*d8b80295SApple OSS Distributions id="FnV_10_10" 3751*d8b80295SApple OSS Distributions is_variable_length="False" 3752*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3753*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3754*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3755*d8b80295SApple OSS Distributions is_constant_value="False" 3756*d8b80295SApple OSS Distributions > 3757*d8b80295SApple OSS Distributions <field_name>FnV</field_name> 3758*d8b80295SApple OSS Distributions <field_msb>10</field_msb> 3759*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 3760*d8b80295SApple OSS Distributions <field_description order="before"> 3761*d8b80295SApple OSS Distributions 3762*d8b80295SApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 3763*d8b80295SApple OSS Distributions 3764*d8b80295SApple OSS Distributions </field_description> 3765*d8b80295SApple OSS Distributions <field_values> 3766*d8b80295SApple OSS Distributions 3767*d8b80295SApple OSS Distributions 3768*d8b80295SApple OSS Distributions <field_value_instance> 3769*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3770*d8b80295SApple OSS Distributions <field_value_description> 3771*d8b80295SApple OSS Distributions <para>FAR is valid.</para> 3772*d8b80295SApple OSS Distributions</field_value_description> 3773*d8b80295SApple OSS Distributions </field_value_instance> 3774*d8b80295SApple OSS Distributions <field_value_instance> 3775*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3776*d8b80295SApple OSS Distributions <field_value_description> 3777*d8b80295SApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 3778*d8b80295SApple OSS Distributions</field_value_description> 3779*d8b80295SApple OSS Distributions </field_value_instance> 3780*d8b80295SApple OSS Distributions </field_values> 3781*d8b80295SApple OSS Distributions <field_description order="after"> 3782*d8b80295SApple OSS Distributions 3783*d8b80295SApple OSS Distributions <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 3784*d8b80295SApple OSS Distributions 3785*d8b80295SApple OSS Distributions </field_description> 3786*d8b80295SApple OSS Distributions <field_resets> 3787*d8b80295SApple OSS Distributions 3788*d8b80295SApple OSS Distributions <field_reset> 3789*d8b80295SApple OSS Distributions 3790*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3791*d8b80295SApple OSS Distributions 3792*d8b80295SApple OSS Distributions </field_reset> 3793*d8b80295SApple OSS Distributions</field_resets> 3794*d8b80295SApple OSS Distributions </field> 3795*d8b80295SApple OSS Distributions <field 3796*d8b80295SApple OSS Distributions id="EA_9_9" 3797*d8b80295SApple OSS Distributions is_variable_length="False" 3798*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3799*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3800*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3801*d8b80295SApple OSS Distributions is_constant_value="False" 3802*d8b80295SApple OSS Distributions > 3803*d8b80295SApple OSS Distributions <field_name>EA</field_name> 3804*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 3805*d8b80295SApple OSS Distributions <field_lsb>9</field_lsb> 3806*d8b80295SApple OSS Distributions <field_description order="before"> 3807*d8b80295SApple OSS Distributions 3808*d8b80295SApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3809*d8b80295SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3810*d8b80295SApple OSS Distributions 3811*d8b80295SApple OSS Distributions </field_description> 3812*d8b80295SApple OSS Distributions <field_values> 3813*d8b80295SApple OSS Distributions 3814*d8b80295SApple OSS Distributions 3815*d8b80295SApple OSS Distributions </field_values> 3816*d8b80295SApple OSS Distributions <field_resets> 3817*d8b80295SApple OSS Distributions 3818*d8b80295SApple OSS Distributions <field_reset> 3819*d8b80295SApple OSS Distributions 3820*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3821*d8b80295SApple OSS Distributions 3822*d8b80295SApple OSS Distributions </field_reset> 3823*d8b80295SApple OSS Distributions</field_resets> 3824*d8b80295SApple OSS Distributions </field> 3825*d8b80295SApple OSS Distributions <field 3826*d8b80295SApple OSS Distributions id="CM_8_8" 3827*d8b80295SApple OSS Distributions is_variable_length="False" 3828*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3829*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3830*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3831*d8b80295SApple OSS Distributions is_constant_value="False" 3832*d8b80295SApple OSS Distributions > 3833*d8b80295SApple OSS Distributions <field_name>CM</field_name> 3834*d8b80295SApple OSS Distributions <field_msb>8</field_msb> 3835*d8b80295SApple OSS Distributions <field_lsb>8</field_lsb> 3836*d8b80295SApple OSS Distributions <field_description order="before"> 3837*d8b80295SApple OSS Distributions 3838*d8b80295SApple OSS Distributions <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para> 3839*d8b80295SApple OSS Distributions 3840*d8b80295SApple OSS Distributions </field_description> 3841*d8b80295SApple OSS Distributions <field_values> 3842*d8b80295SApple OSS Distributions 3843*d8b80295SApple OSS Distributions 3844*d8b80295SApple OSS Distributions <field_value_instance> 3845*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3846*d8b80295SApple OSS Distributions <field_value_description> 3847*d8b80295SApple OSS Distributions <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 3848*d8b80295SApple OSS Distributions</field_value_description> 3849*d8b80295SApple OSS Distributions </field_value_instance> 3850*d8b80295SApple OSS Distributions <field_value_instance> 3851*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3852*d8b80295SApple OSS Distributions <field_value_description> 3853*d8b80295SApple OSS Distributions <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 3854*d8b80295SApple OSS Distributions</field_value_description> 3855*d8b80295SApple OSS Distributions </field_value_instance> 3856*d8b80295SApple OSS Distributions </field_values> 3857*d8b80295SApple OSS Distributions <field_resets> 3858*d8b80295SApple OSS Distributions 3859*d8b80295SApple OSS Distributions <field_reset> 3860*d8b80295SApple OSS Distributions 3861*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3862*d8b80295SApple OSS Distributions 3863*d8b80295SApple OSS Distributions </field_reset> 3864*d8b80295SApple OSS Distributions</field_resets> 3865*d8b80295SApple OSS Distributions </field> 3866*d8b80295SApple OSS Distributions <field 3867*d8b80295SApple OSS Distributions id="S1PTW_7_7" 3868*d8b80295SApple OSS Distributions is_variable_length="False" 3869*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3870*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3871*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3872*d8b80295SApple OSS Distributions is_constant_value="False" 3873*d8b80295SApple OSS Distributions > 3874*d8b80295SApple OSS Distributions <field_name>S1PTW</field_name> 3875*d8b80295SApple OSS Distributions <field_msb>7</field_msb> 3876*d8b80295SApple OSS Distributions <field_lsb>7</field_lsb> 3877*d8b80295SApple OSS Distributions <field_description order="before"> 3878*d8b80295SApple OSS Distributions 3879*d8b80295SApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3880*d8b80295SApple OSS Distributions 3881*d8b80295SApple OSS Distributions </field_description> 3882*d8b80295SApple OSS Distributions <field_values> 3883*d8b80295SApple OSS Distributions 3884*d8b80295SApple OSS Distributions 3885*d8b80295SApple OSS Distributions <field_value_instance> 3886*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3887*d8b80295SApple OSS Distributions <field_value_description> 3888*d8b80295SApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3889*d8b80295SApple OSS Distributions</field_value_description> 3890*d8b80295SApple OSS Distributions </field_value_instance> 3891*d8b80295SApple OSS Distributions <field_value_instance> 3892*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3893*d8b80295SApple OSS Distributions <field_value_description> 3894*d8b80295SApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3895*d8b80295SApple OSS Distributions</field_value_description> 3896*d8b80295SApple OSS Distributions </field_value_instance> 3897*d8b80295SApple OSS Distributions </field_values> 3898*d8b80295SApple OSS Distributions <field_description order="after"> 3899*d8b80295SApple OSS Distributions 3900*d8b80295SApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3901*d8b80295SApple OSS Distributions 3902*d8b80295SApple OSS Distributions </field_description> 3903*d8b80295SApple OSS Distributions <field_resets> 3904*d8b80295SApple OSS Distributions 3905*d8b80295SApple OSS Distributions <field_reset> 3906*d8b80295SApple OSS Distributions 3907*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3908*d8b80295SApple OSS Distributions 3909*d8b80295SApple OSS Distributions </field_reset> 3910*d8b80295SApple OSS Distributions</field_resets> 3911*d8b80295SApple OSS Distributions </field> 3912*d8b80295SApple OSS Distributions <field 3913*d8b80295SApple OSS Distributions id="WnR_6_6" 3914*d8b80295SApple OSS Distributions is_variable_length="False" 3915*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3916*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3917*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3918*d8b80295SApple OSS Distributions is_constant_value="False" 3919*d8b80295SApple OSS Distributions > 3920*d8b80295SApple OSS Distributions <field_name>WnR</field_name> 3921*d8b80295SApple OSS Distributions <field_msb>6</field_msb> 3922*d8b80295SApple OSS Distributions <field_lsb>6</field_lsb> 3923*d8b80295SApple OSS Distributions <field_description order="before"> 3924*d8b80295SApple OSS Distributions 3925*d8b80295SApple OSS Distributions <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 3926*d8b80295SApple OSS Distributions 3927*d8b80295SApple OSS Distributions </field_description> 3928*d8b80295SApple OSS Distributions <field_values> 3929*d8b80295SApple OSS Distributions 3930*d8b80295SApple OSS Distributions 3931*d8b80295SApple OSS Distributions <field_value_instance> 3932*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 3933*d8b80295SApple OSS Distributions <field_value_description> 3934*d8b80295SApple OSS Distributions <para>Abort caused by an instruction reading from a memory location.</para> 3935*d8b80295SApple OSS Distributions</field_value_description> 3936*d8b80295SApple OSS Distributions </field_value_instance> 3937*d8b80295SApple OSS Distributions <field_value_instance> 3938*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 3939*d8b80295SApple OSS Distributions <field_value_description> 3940*d8b80295SApple OSS Distributions <para>Abort caused by an instruction writing to a memory location.</para> 3941*d8b80295SApple OSS Distributions</field_value_description> 3942*d8b80295SApple OSS Distributions </field_value_instance> 3943*d8b80295SApple OSS Distributions </field_values> 3944*d8b80295SApple OSS Distributions <field_description order="after"> 3945*d8b80295SApple OSS Distributions 3946*d8b80295SApple OSS Distributions <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 3947*d8b80295SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para> 3948*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para> 3949*d8b80295SApple OSS Distributions<list type="unordered"> 3950*d8b80295SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content> 3951*d8b80295SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content> 3952*d8b80295SApple OSS Distributions</listitem></list> 3953*d8b80295SApple OSS Distributions 3954*d8b80295SApple OSS Distributions </field_description> 3955*d8b80295SApple OSS Distributions <field_resets> 3956*d8b80295SApple OSS Distributions 3957*d8b80295SApple OSS Distributions <field_reset> 3958*d8b80295SApple OSS Distributions 3959*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3960*d8b80295SApple OSS Distributions 3961*d8b80295SApple OSS Distributions </field_reset> 3962*d8b80295SApple OSS Distributions</field_resets> 3963*d8b80295SApple OSS Distributions </field> 3964*d8b80295SApple OSS Distributions <field 3965*d8b80295SApple OSS Distributions id="DFSC_5_0" 3966*d8b80295SApple OSS Distributions is_variable_length="False" 3967*d8b80295SApple OSS Distributions has_partial_fieldset="False" 3968*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 3969*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 3970*d8b80295SApple OSS Distributions is_constant_value="False" 3971*d8b80295SApple OSS Distributions > 3972*d8b80295SApple OSS Distributions <field_name>DFSC</field_name> 3973*d8b80295SApple OSS Distributions <field_msb>5</field_msb> 3974*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 3975*d8b80295SApple OSS Distributions <field_description order="before"> 3976*d8b80295SApple OSS Distributions 3977*d8b80295SApple OSS Distributions <para>Data Fault Status Code. Possible values of this field are:</para> 3978*d8b80295SApple OSS Distributions 3979*d8b80295SApple OSS Distributions </field_description> 3980*d8b80295SApple OSS Distributions <field_values> 3981*d8b80295SApple OSS Distributions 3982*d8b80295SApple OSS Distributions 3983*d8b80295SApple OSS Distributions <field_value_instance> 3984*d8b80295SApple OSS Distributions <field_value>0b000000</field_value> 3985*d8b80295SApple OSS Distributions <field_value_description> 3986*d8b80295SApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register.</para> 3987*d8b80295SApple OSS Distributions</field_value_description> 3988*d8b80295SApple OSS Distributions </field_value_instance> 3989*d8b80295SApple OSS Distributions <field_value_instance> 3990*d8b80295SApple OSS Distributions <field_value>0b000001</field_value> 3991*d8b80295SApple OSS Distributions <field_value_description> 3992*d8b80295SApple OSS Distributions <para>Address size fault, level 1.</para> 3993*d8b80295SApple OSS Distributions</field_value_description> 3994*d8b80295SApple OSS Distributions </field_value_instance> 3995*d8b80295SApple OSS Distributions <field_value_instance> 3996*d8b80295SApple OSS Distributions <field_value>0b000010</field_value> 3997*d8b80295SApple OSS Distributions <field_value_description> 3998*d8b80295SApple OSS Distributions <para>Address size fault, level 2.</para> 3999*d8b80295SApple OSS Distributions</field_value_description> 4000*d8b80295SApple OSS Distributions </field_value_instance> 4001*d8b80295SApple OSS Distributions <field_value_instance> 4002*d8b80295SApple OSS Distributions <field_value>0b000011</field_value> 4003*d8b80295SApple OSS Distributions <field_value_description> 4004*d8b80295SApple OSS Distributions <para>Address size fault, level 3.</para> 4005*d8b80295SApple OSS Distributions</field_value_description> 4006*d8b80295SApple OSS Distributions </field_value_instance> 4007*d8b80295SApple OSS Distributions <field_value_instance> 4008*d8b80295SApple OSS Distributions <field_value>0b000100</field_value> 4009*d8b80295SApple OSS Distributions <field_value_description> 4010*d8b80295SApple OSS Distributions <para>Translation fault, level 0.</para> 4011*d8b80295SApple OSS Distributions</field_value_description> 4012*d8b80295SApple OSS Distributions </field_value_instance> 4013*d8b80295SApple OSS Distributions <field_value_instance> 4014*d8b80295SApple OSS Distributions <field_value>0b000101</field_value> 4015*d8b80295SApple OSS Distributions <field_value_description> 4016*d8b80295SApple OSS Distributions <para>Translation fault, level 1.</para> 4017*d8b80295SApple OSS Distributions</field_value_description> 4018*d8b80295SApple OSS Distributions </field_value_instance> 4019*d8b80295SApple OSS Distributions <field_value_instance> 4020*d8b80295SApple OSS Distributions <field_value>0b000110</field_value> 4021*d8b80295SApple OSS Distributions <field_value_description> 4022*d8b80295SApple OSS Distributions <para>Translation fault, level 2.</para> 4023*d8b80295SApple OSS Distributions</field_value_description> 4024*d8b80295SApple OSS Distributions </field_value_instance> 4025*d8b80295SApple OSS Distributions <field_value_instance> 4026*d8b80295SApple OSS Distributions <field_value>0b000111</field_value> 4027*d8b80295SApple OSS Distributions <field_value_description> 4028*d8b80295SApple OSS Distributions <para>Translation fault, level 3.</para> 4029*d8b80295SApple OSS Distributions</field_value_description> 4030*d8b80295SApple OSS Distributions </field_value_instance> 4031*d8b80295SApple OSS Distributions <field_value_instance> 4032*d8b80295SApple OSS Distributions <field_value>0b001001</field_value> 4033*d8b80295SApple OSS Distributions <field_value_description> 4034*d8b80295SApple OSS Distributions <para>Access flag fault, level 1.</para> 4035*d8b80295SApple OSS Distributions</field_value_description> 4036*d8b80295SApple OSS Distributions </field_value_instance> 4037*d8b80295SApple OSS Distributions <field_value_instance> 4038*d8b80295SApple OSS Distributions <field_value>0b001010</field_value> 4039*d8b80295SApple OSS Distributions <field_value_description> 4040*d8b80295SApple OSS Distributions <para>Access flag fault, level 2.</para> 4041*d8b80295SApple OSS Distributions</field_value_description> 4042*d8b80295SApple OSS Distributions </field_value_instance> 4043*d8b80295SApple OSS Distributions <field_value_instance> 4044*d8b80295SApple OSS Distributions <field_value>0b001011</field_value> 4045*d8b80295SApple OSS Distributions <field_value_description> 4046*d8b80295SApple OSS Distributions <para>Access flag fault, level 3.</para> 4047*d8b80295SApple OSS Distributions</field_value_description> 4048*d8b80295SApple OSS Distributions </field_value_instance> 4049*d8b80295SApple OSS Distributions <field_value_instance> 4050*d8b80295SApple OSS Distributions <field_value>0b001101</field_value> 4051*d8b80295SApple OSS Distributions <field_value_description> 4052*d8b80295SApple OSS Distributions <para>Permission fault, level 1.</para> 4053*d8b80295SApple OSS Distributions</field_value_description> 4054*d8b80295SApple OSS Distributions </field_value_instance> 4055*d8b80295SApple OSS Distributions <field_value_instance> 4056*d8b80295SApple OSS Distributions <field_value>0b001110</field_value> 4057*d8b80295SApple OSS Distributions <field_value_description> 4058*d8b80295SApple OSS Distributions <para>Permission fault, level 2.</para> 4059*d8b80295SApple OSS Distributions</field_value_description> 4060*d8b80295SApple OSS Distributions </field_value_instance> 4061*d8b80295SApple OSS Distributions <field_value_instance> 4062*d8b80295SApple OSS Distributions <field_value>0b001111</field_value> 4063*d8b80295SApple OSS Distributions <field_value_description> 4064*d8b80295SApple OSS Distributions <para>Permission fault, level 3.</para> 4065*d8b80295SApple OSS Distributions</field_value_description> 4066*d8b80295SApple OSS Distributions </field_value_instance> 4067*d8b80295SApple OSS Distributions <field_value_instance> 4068*d8b80295SApple OSS Distributions <field_value>0b010000</field_value> 4069*d8b80295SApple OSS Distributions <field_value_description> 4070*d8b80295SApple OSS Distributions <para>Synchronous External abort, not on translation table walk.</para> 4071*d8b80295SApple OSS Distributions</field_value_description> 4072*d8b80295SApple OSS Distributions </field_value_instance> 4073*d8b80295SApple OSS Distributions <field_value_instance> 4074*d8b80295SApple OSS Distributions <field_value>0b010001</field_value> 4075*d8b80295SApple OSS Distributions <field_value_description> 4076*d8b80295SApple OSS Distributions <para>Synchronous Tag Check fail</para> 4077*d8b80295SApple OSS Distributions</field_value_description> 4078*d8b80295SApple OSS Distributions </field_value_instance> 4079*d8b80295SApple OSS Distributions <field_value_instance> 4080*d8b80295SApple OSS Distributions <field_value>0b010100</field_value> 4081*d8b80295SApple OSS Distributions <field_value_description> 4082*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0.</para> 4083*d8b80295SApple OSS Distributions</field_value_description> 4084*d8b80295SApple OSS Distributions </field_value_instance> 4085*d8b80295SApple OSS Distributions <field_value_instance> 4086*d8b80295SApple OSS Distributions <field_value>0b010101</field_value> 4087*d8b80295SApple OSS Distributions <field_value_description> 4088*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1.</para> 4089*d8b80295SApple OSS Distributions</field_value_description> 4090*d8b80295SApple OSS Distributions </field_value_instance> 4091*d8b80295SApple OSS Distributions <field_value_instance> 4092*d8b80295SApple OSS Distributions <field_value>0b010110</field_value> 4093*d8b80295SApple OSS Distributions <field_value_description> 4094*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2.</para> 4095*d8b80295SApple OSS Distributions</field_value_description> 4096*d8b80295SApple OSS Distributions </field_value_instance> 4097*d8b80295SApple OSS Distributions <field_value_instance> 4098*d8b80295SApple OSS Distributions <field_value>0b010111</field_value> 4099*d8b80295SApple OSS Distributions <field_value_description> 4100*d8b80295SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3.</para> 4101*d8b80295SApple OSS Distributions</field_value_description> 4102*d8b80295SApple OSS Distributions </field_value_instance> 4103*d8b80295SApple OSS Distributions <field_value_instance> 4104*d8b80295SApple OSS Distributions <field_value>0b011000</field_value> 4105*d8b80295SApple OSS Distributions <field_value_description> 4106*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para> 4107*d8b80295SApple OSS Distributions</field_value_description> 4108*d8b80295SApple OSS Distributions </field_value_instance> 4109*d8b80295SApple OSS Distributions <field_value_instance> 4110*d8b80295SApple OSS Distributions <field_value>0b011100</field_value> 4111*d8b80295SApple OSS Distributions <field_value_description> 4112*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para> 4113*d8b80295SApple OSS Distributions</field_value_description> 4114*d8b80295SApple OSS Distributions </field_value_instance> 4115*d8b80295SApple OSS Distributions <field_value_instance> 4116*d8b80295SApple OSS Distributions <field_value>0b011101</field_value> 4117*d8b80295SApple OSS Distributions <field_value_description> 4118*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para> 4119*d8b80295SApple OSS Distributions</field_value_description> 4120*d8b80295SApple OSS Distributions </field_value_instance> 4121*d8b80295SApple OSS Distributions <field_value_instance> 4122*d8b80295SApple OSS Distributions <field_value>0b011110</field_value> 4123*d8b80295SApple OSS Distributions <field_value_description> 4124*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para> 4125*d8b80295SApple OSS Distributions</field_value_description> 4126*d8b80295SApple OSS Distributions </field_value_instance> 4127*d8b80295SApple OSS Distributions <field_value_instance> 4128*d8b80295SApple OSS Distributions <field_value>0b011111</field_value> 4129*d8b80295SApple OSS Distributions <field_value_description> 4130*d8b80295SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para> 4131*d8b80295SApple OSS Distributions</field_value_description> 4132*d8b80295SApple OSS Distributions </field_value_instance> 4133*d8b80295SApple OSS Distributions <field_value_instance> 4134*d8b80295SApple OSS Distributions <field_value>0b100001</field_value> 4135*d8b80295SApple OSS Distributions <field_value_description> 4136*d8b80295SApple OSS Distributions <para>Alignment fault.</para> 4137*d8b80295SApple OSS Distributions</field_value_description> 4138*d8b80295SApple OSS Distributions </field_value_instance> 4139*d8b80295SApple OSS Distributions <field_value_instance> 4140*d8b80295SApple OSS Distributions <field_value>0b110000</field_value> 4141*d8b80295SApple OSS Distributions <field_value_description> 4142*d8b80295SApple OSS Distributions <para>TLB conflict abort.</para> 4143*d8b80295SApple OSS Distributions</field_value_description> 4144*d8b80295SApple OSS Distributions </field_value_instance> 4145*d8b80295SApple OSS Distributions <field_value_instance> 4146*d8b80295SApple OSS Distributions <field_value>0b110001</field_value> 4147*d8b80295SApple OSS Distributions <field_value_description> 4148*d8b80295SApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 4149*d8b80295SApple OSS Distributions</field_value_description> 4150*d8b80295SApple OSS Distributions </field_value_instance> 4151*d8b80295SApple OSS Distributions <field_value_instance> 4152*d8b80295SApple OSS Distributions <field_value>0b110100</field_value> 4153*d8b80295SApple OSS Distributions <field_value_description> 4154*d8b80295SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para> 4155*d8b80295SApple OSS Distributions</field_value_description> 4156*d8b80295SApple OSS Distributions </field_value_instance> 4157*d8b80295SApple OSS Distributions <field_value_instance> 4158*d8b80295SApple OSS Distributions <field_value>0b110101</field_value> 4159*d8b80295SApple OSS Distributions <field_value_description> 4160*d8b80295SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para> 4161*d8b80295SApple OSS Distributions</field_value_description> 4162*d8b80295SApple OSS Distributions </field_value_instance> 4163*d8b80295SApple OSS Distributions <field_value_instance> 4164*d8b80295SApple OSS Distributions <field_value>0b111101</field_value> 4165*d8b80295SApple OSS Distributions <field_value_description> 4166*d8b80295SApple OSS Distributions <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4167*d8b80295SApple OSS Distributions</field_value_description> 4168*d8b80295SApple OSS Distributions </field_value_instance> 4169*d8b80295SApple OSS Distributions <field_value_instance> 4170*d8b80295SApple OSS Distributions <field_value>0b111110</field_value> 4171*d8b80295SApple OSS Distributions <field_value_description> 4172*d8b80295SApple OSS Distributions <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4173*d8b80295SApple OSS Distributions</field_value_description> 4174*d8b80295SApple OSS Distributions </field_value_instance> 4175*d8b80295SApple OSS Distributions </field_values> 4176*d8b80295SApple OSS Distributions <field_description order="after"> 4177*d8b80295SApple OSS Distributions 4178*d8b80295SApple OSS Distributions <para>All other values are reserved.</para> 4179*d8b80295SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 4180*d8b80295SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 4181*d8b80295SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 4182*d8b80295SApple OSS Distributions 4183*d8b80295SApple OSS Distributions </field_description> 4184*d8b80295SApple OSS Distributions <field_resets> 4185*d8b80295SApple OSS Distributions 4186*d8b80295SApple OSS Distributions <field_reset> 4187*d8b80295SApple OSS Distributions 4188*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4189*d8b80295SApple OSS Distributions 4190*d8b80295SApple OSS Distributions </field_reset> 4191*d8b80295SApple OSS Distributions</field_resets> 4192*d8b80295SApple OSS Distributions </field> 4193*d8b80295SApple OSS Distributions <text_after_fields> 4194*d8b80295SApple OSS Distributions 4195*d8b80295SApple OSS Distributions 4196*d8b80295SApple OSS Distributions 4197*d8b80295SApple OSS Distributions </text_after_fields> 4198*d8b80295SApple OSS Distributions </fields> 4199*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 4200*d8b80295SApple OSS Distributions 4201*d8b80295SApple OSS Distributions 4202*d8b80295SApple OSS Distributions 4203*d8b80295SApple OSS Distributions 4204*d8b80295SApple OSS Distributions 4205*d8b80295SApple OSS Distributions 4206*d8b80295SApple OSS Distributions 4207*d8b80295SApple OSS Distributions 4208*d8b80295SApple OSS Distributions 4209*d8b80295SApple OSS Distributions 4210*d8b80295SApple OSS Distributions 4211*d8b80295SApple OSS Distributions 4212*d8b80295SApple OSS Distributions 4213*d8b80295SApple OSS Distributions 4214*d8b80295SApple OSS Distributions 4215*d8b80295SApple OSS Distributions 4216*d8b80295SApple OSS Distributions 4217*d8b80295SApple OSS Distributions 4218*d8b80295SApple OSS Distributions 4219*d8b80295SApple OSS Distributions 4220*d8b80295SApple OSS Distributions 4221*d8b80295SApple OSS Distributions 4222*d8b80295SApple OSS Distributions 4223*d8b80295SApple OSS Distributions 4224*d8b80295SApple OSS Distributions 4225*d8b80295SApple OSS Distributions 4226*d8b80295SApple OSS Distributions 4227*d8b80295SApple OSS Distributions 4228*d8b80295SApple OSS Distributions 4229*d8b80295SApple OSS Distributions 4230*d8b80295SApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 4231*d8b80295SApple OSS Distributions <fieldat id="SAS_23_22" msb="23" lsb="22"/> 4232*d8b80295SApple OSS Distributions <fieldat id="SSE_21_21" msb="21" lsb="21"/> 4233*d8b80295SApple OSS Distributions <fieldat id="SRT_20_16" msb="20" lsb="16"/> 4234*d8b80295SApple OSS Distributions <fieldat id="SF_15_15" msb="15" lsb="15"/> 4235*d8b80295SApple OSS Distributions <fieldat id="AR_14_14" msb="14" lsb="14"/> 4236*d8b80295SApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 4237*d8b80295SApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 4238*d8b80295SApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 4239*d8b80295SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 4240*d8b80295SApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 4241*d8b80295SApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 4242*d8b80295SApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 4243*d8b80295SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 4244*d8b80295SApple OSS Distributions </reg_fieldset> 4245*d8b80295SApple OSS Distributions </partial_fieldset> 4246*d8b80295SApple OSS Distributions <partial_fieldset> 4247*d8b80295SApple OSS Distributions <fields length="25"> 4248*d8b80295SApple OSS Distributions <fields_instance>Exception from a trapped floating-point exception</fields_instance> 4249*d8b80295SApple OSS Distributions <text_before_fields> 4250*d8b80295SApple OSS Distributions 4251*d8b80295SApple OSS Distributions 4252*d8b80295SApple OSS Distributions 4253*d8b80295SApple OSS Distributions </text_before_fields> 4254*d8b80295SApple OSS Distributions 4255*d8b80295SApple OSS Distributions <field 4256*d8b80295SApple OSS Distributions id="0_24_24" 4257*d8b80295SApple OSS Distributions is_variable_length="False" 4258*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4259*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4260*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4261*d8b80295SApple OSS Distributions is_constant_value="False" 4262*d8b80295SApple OSS Distributions rwtype="RES0" 4263*d8b80295SApple OSS Distributions > 4264*d8b80295SApple OSS Distributions <field_name>0</field_name> 4265*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 4266*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 4267*d8b80295SApple OSS Distributions <field_description order="before"> 4268*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4269*d8b80295SApple OSS Distributions </field_description> 4270*d8b80295SApple OSS Distributions <field_values> 4271*d8b80295SApple OSS Distributions </field_values> 4272*d8b80295SApple OSS Distributions </field> 4273*d8b80295SApple OSS Distributions <field 4274*d8b80295SApple OSS Distributions id="TFV_23_23" 4275*d8b80295SApple OSS Distributions is_variable_length="False" 4276*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4277*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4278*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4279*d8b80295SApple OSS Distributions is_constant_value="False" 4280*d8b80295SApple OSS Distributions > 4281*d8b80295SApple OSS Distributions <field_name>TFV</field_name> 4282*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 4283*d8b80295SApple OSS Distributions <field_lsb>23</field_lsb> 4284*d8b80295SApple OSS Distributions <field_description order="before"> 4285*d8b80295SApple OSS Distributions 4286*d8b80295SApple OSS Distributions <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para> 4287*d8b80295SApple OSS Distributions 4288*d8b80295SApple OSS Distributions </field_description> 4289*d8b80295SApple OSS Distributions <field_values> 4290*d8b80295SApple OSS Distributions 4291*d8b80295SApple OSS Distributions 4292*d8b80295SApple OSS Distributions <field_value_instance> 4293*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4294*d8b80295SApple OSS Distributions <field_value_description> 4295*d8b80295SApple OSS Distributions <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4296*d8b80295SApple OSS Distributions</field_value_description> 4297*d8b80295SApple OSS Distributions </field_value_instance> 4298*d8b80295SApple OSS Distributions <field_value_instance> 4299*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4300*d8b80295SApple OSS Distributions <field_value_description> 4301*d8b80295SApple OSS Distributions <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para> 4302*d8b80295SApple OSS Distributions</field_value_description> 4303*d8b80295SApple OSS Distributions </field_value_instance> 4304*d8b80295SApple OSS Distributions </field_values> 4305*d8b80295SApple OSS Distributions <field_description order="after"> 4306*d8b80295SApple OSS Distributions 4307*d8b80295SApple OSS Distributions <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para> 4308*d8b80295SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note> 4309*d8b80295SApple OSS Distributions 4310*d8b80295SApple OSS Distributions </field_description> 4311*d8b80295SApple OSS Distributions <field_resets> 4312*d8b80295SApple OSS Distributions 4313*d8b80295SApple OSS Distributions <field_reset> 4314*d8b80295SApple OSS Distributions 4315*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4316*d8b80295SApple OSS Distributions 4317*d8b80295SApple OSS Distributions </field_reset> 4318*d8b80295SApple OSS Distributions</field_resets> 4319*d8b80295SApple OSS Distributions </field> 4320*d8b80295SApple OSS Distributions <field 4321*d8b80295SApple OSS Distributions id="0_22_11" 4322*d8b80295SApple OSS Distributions is_variable_length="False" 4323*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4324*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4325*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4326*d8b80295SApple OSS Distributions is_constant_value="False" 4327*d8b80295SApple OSS Distributions rwtype="RES0" 4328*d8b80295SApple OSS Distributions > 4329*d8b80295SApple OSS Distributions <field_name>0</field_name> 4330*d8b80295SApple OSS Distributions <field_msb>22</field_msb> 4331*d8b80295SApple OSS Distributions <field_lsb>11</field_lsb> 4332*d8b80295SApple OSS Distributions <field_description order="before"> 4333*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4334*d8b80295SApple OSS Distributions </field_description> 4335*d8b80295SApple OSS Distributions <field_values> 4336*d8b80295SApple OSS Distributions </field_values> 4337*d8b80295SApple OSS Distributions </field> 4338*d8b80295SApple OSS Distributions <field 4339*d8b80295SApple OSS Distributions id="VECITR_10_8" 4340*d8b80295SApple OSS Distributions is_variable_length="False" 4341*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4342*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4343*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4344*d8b80295SApple OSS Distributions is_constant_value="False" 4345*d8b80295SApple OSS Distributions > 4346*d8b80295SApple OSS Distributions <field_name>VECITR</field_name> 4347*d8b80295SApple OSS Distributions <field_msb>10</field_msb> 4348*d8b80295SApple OSS Distributions <field_lsb>8</field_lsb> 4349*d8b80295SApple OSS Distributions <field_description order="before"> 4350*d8b80295SApple OSS Distributions 4351*d8b80295SApple OSS Distributions <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para> 4352*d8b80295SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4353*d8b80295SApple OSS Distributions 4354*d8b80295SApple OSS Distributions </field_description> 4355*d8b80295SApple OSS Distributions <field_values> 4356*d8b80295SApple OSS Distributions 4357*d8b80295SApple OSS Distributions 4358*d8b80295SApple OSS Distributions </field_values> 4359*d8b80295SApple OSS Distributions <field_resets> 4360*d8b80295SApple OSS Distributions 4361*d8b80295SApple OSS Distributions <field_reset> 4362*d8b80295SApple OSS Distributions 4363*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4364*d8b80295SApple OSS Distributions 4365*d8b80295SApple OSS Distributions </field_reset> 4366*d8b80295SApple OSS Distributions</field_resets> 4367*d8b80295SApple OSS Distributions </field> 4368*d8b80295SApple OSS Distributions <field 4369*d8b80295SApple OSS Distributions id="IDF_7_7" 4370*d8b80295SApple OSS Distributions is_variable_length="False" 4371*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4372*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4373*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4374*d8b80295SApple OSS Distributions is_constant_value="False" 4375*d8b80295SApple OSS Distributions > 4376*d8b80295SApple OSS Distributions <field_name>IDF</field_name> 4377*d8b80295SApple OSS Distributions <field_msb>7</field_msb> 4378*d8b80295SApple OSS Distributions <field_lsb>7</field_lsb> 4379*d8b80295SApple OSS Distributions <field_description order="before"> 4380*d8b80295SApple OSS Distributions 4381*d8b80295SApple OSS Distributions <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4382*d8b80295SApple OSS Distributions 4383*d8b80295SApple OSS Distributions </field_description> 4384*d8b80295SApple OSS Distributions <field_values> 4385*d8b80295SApple OSS Distributions 4386*d8b80295SApple OSS Distributions 4387*d8b80295SApple OSS Distributions <field_value_instance> 4388*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4389*d8b80295SApple OSS Distributions <field_value_description> 4390*d8b80295SApple OSS Distributions <para>Input denormal floating-point exception has not occurred.</para> 4391*d8b80295SApple OSS Distributions</field_value_description> 4392*d8b80295SApple OSS Distributions </field_value_instance> 4393*d8b80295SApple OSS Distributions <field_value_instance> 4394*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4395*d8b80295SApple OSS Distributions <field_value_description> 4396*d8b80295SApple OSS Distributions <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para> 4397*d8b80295SApple OSS Distributions</field_value_description> 4398*d8b80295SApple OSS Distributions </field_value_instance> 4399*d8b80295SApple OSS Distributions </field_values> 4400*d8b80295SApple OSS Distributions <field_resets> 4401*d8b80295SApple OSS Distributions 4402*d8b80295SApple OSS Distributions <field_reset> 4403*d8b80295SApple OSS Distributions 4404*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4405*d8b80295SApple OSS Distributions 4406*d8b80295SApple OSS Distributions </field_reset> 4407*d8b80295SApple OSS Distributions</field_resets> 4408*d8b80295SApple OSS Distributions </field> 4409*d8b80295SApple OSS Distributions <field 4410*d8b80295SApple OSS Distributions id="0_6_5" 4411*d8b80295SApple OSS Distributions is_variable_length="False" 4412*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4413*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4414*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4415*d8b80295SApple OSS Distributions is_constant_value="False" 4416*d8b80295SApple OSS Distributions rwtype="RES0" 4417*d8b80295SApple OSS Distributions > 4418*d8b80295SApple OSS Distributions <field_name>0</field_name> 4419*d8b80295SApple OSS Distributions <field_msb>6</field_msb> 4420*d8b80295SApple OSS Distributions <field_lsb>5</field_lsb> 4421*d8b80295SApple OSS Distributions <field_description order="before"> 4422*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4423*d8b80295SApple OSS Distributions </field_description> 4424*d8b80295SApple OSS Distributions <field_values> 4425*d8b80295SApple OSS Distributions </field_values> 4426*d8b80295SApple OSS Distributions </field> 4427*d8b80295SApple OSS Distributions <field 4428*d8b80295SApple OSS Distributions id="IXF_4_4" 4429*d8b80295SApple OSS Distributions is_variable_length="False" 4430*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4431*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4432*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4433*d8b80295SApple OSS Distributions is_constant_value="False" 4434*d8b80295SApple OSS Distributions > 4435*d8b80295SApple OSS Distributions <field_name>IXF</field_name> 4436*d8b80295SApple OSS Distributions <field_msb>4</field_msb> 4437*d8b80295SApple OSS Distributions <field_lsb>4</field_lsb> 4438*d8b80295SApple OSS Distributions <field_description order="before"> 4439*d8b80295SApple OSS Distributions 4440*d8b80295SApple OSS Distributions <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4441*d8b80295SApple OSS Distributions 4442*d8b80295SApple OSS Distributions </field_description> 4443*d8b80295SApple OSS Distributions <field_values> 4444*d8b80295SApple OSS Distributions 4445*d8b80295SApple OSS Distributions 4446*d8b80295SApple OSS Distributions <field_value_instance> 4447*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4448*d8b80295SApple OSS Distributions <field_value_description> 4449*d8b80295SApple OSS Distributions <para>Inexact floating-point exception has not occurred.</para> 4450*d8b80295SApple OSS Distributions</field_value_description> 4451*d8b80295SApple OSS Distributions </field_value_instance> 4452*d8b80295SApple OSS Distributions <field_value_instance> 4453*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4454*d8b80295SApple OSS Distributions <field_value_description> 4455*d8b80295SApple OSS Distributions <para>Inexact floating-point exception occurred during execution of the reported instruction.</para> 4456*d8b80295SApple OSS Distributions</field_value_description> 4457*d8b80295SApple OSS Distributions </field_value_instance> 4458*d8b80295SApple OSS Distributions </field_values> 4459*d8b80295SApple OSS Distributions <field_resets> 4460*d8b80295SApple OSS Distributions 4461*d8b80295SApple OSS Distributions <field_reset> 4462*d8b80295SApple OSS Distributions 4463*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4464*d8b80295SApple OSS Distributions 4465*d8b80295SApple OSS Distributions </field_reset> 4466*d8b80295SApple OSS Distributions</field_resets> 4467*d8b80295SApple OSS Distributions </field> 4468*d8b80295SApple OSS Distributions <field 4469*d8b80295SApple OSS Distributions id="UFF_3_3" 4470*d8b80295SApple OSS Distributions is_variable_length="False" 4471*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4472*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4473*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4474*d8b80295SApple OSS Distributions is_constant_value="False" 4475*d8b80295SApple OSS Distributions > 4476*d8b80295SApple OSS Distributions <field_name>UFF</field_name> 4477*d8b80295SApple OSS Distributions <field_msb>3</field_msb> 4478*d8b80295SApple OSS Distributions <field_lsb>3</field_lsb> 4479*d8b80295SApple OSS Distributions <field_description order="before"> 4480*d8b80295SApple OSS Distributions 4481*d8b80295SApple OSS Distributions <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4482*d8b80295SApple OSS Distributions 4483*d8b80295SApple OSS Distributions </field_description> 4484*d8b80295SApple OSS Distributions <field_values> 4485*d8b80295SApple OSS Distributions 4486*d8b80295SApple OSS Distributions 4487*d8b80295SApple OSS Distributions <field_value_instance> 4488*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4489*d8b80295SApple OSS Distributions <field_value_description> 4490*d8b80295SApple OSS Distributions <para>Underflow floating-point exception has not occurred.</para> 4491*d8b80295SApple OSS Distributions</field_value_description> 4492*d8b80295SApple OSS Distributions </field_value_instance> 4493*d8b80295SApple OSS Distributions <field_value_instance> 4494*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4495*d8b80295SApple OSS Distributions <field_value_description> 4496*d8b80295SApple OSS Distributions <para>Underflow floating-point exception occurred during execution of the reported instruction.</para> 4497*d8b80295SApple OSS Distributions</field_value_description> 4498*d8b80295SApple OSS Distributions </field_value_instance> 4499*d8b80295SApple OSS Distributions </field_values> 4500*d8b80295SApple OSS Distributions <field_resets> 4501*d8b80295SApple OSS Distributions 4502*d8b80295SApple OSS Distributions <field_reset> 4503*d8b80295SApple OSS Distributions 4504*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4505*d8b80295SApple OSS Distributions 4506*d8b80295SApple OSS Distributions </field_reset> 4507*d8b80295SApple OSS Distributions</field_resets> 4508*d8b80295SApple OSS Distributions </field> 4509*d8b80295SApple OSS Distributions <field 4510*d8b80295SApple OSS Distributions id="OFF_2_2" 4511*d8b80295SApple OSS Distributions is_variable_length="False" 4512*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4513*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4514*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4515*d8b80295SApple OSS Distributions is_constant_value="False" 4516*d8b80295SApple OSS Distributions > 4517*d8b80295SApple OSS Distributions <field_name>OFF</field_name> 4518*d8b80295SApple OSS Distributions <field_msb>2</field_msb> 4519*d8b80295SApple OSS Distributions <field_lsb>2</field_lsb> 4520*d8b80295SApple OSS Distributions <field_description order="before"> 4521*d8b80295SApple OSS Distributions 4522*d8b80295SApple OSS Distributions <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4523*d8b80295SApple OSS Distributions 4524*d8b80295SApple OSS Distributions </field_description> 4525*d8b80295SApple OSS Distributions <field_values> 4526*d8b80295SApple OSS Distributions 4527*d8b80295SApple OSS Distributions 4528*d8b80295SApple OSS Distributions <field_value_instance> 4529*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4530*d8b80295SApple OSS Distributions <field_value_description> 4531*d8b80295SApple OSS Distributions <para>Overflow floating-point exception has not occurred.</para> 4532*d8b80295SApple OSS Distributions</field_value_description> 4533*d8b80295SApple OSS Distributions </field_value_instance> 4534*d8b80295SApple OSS Distributions <field_value_instance> 4535*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4536*d8b80295SApple OSS Distributions <field_value_description> 4537*d8b80295SApple OSS Distributions <para>Overflow floating-point exception occurred during execution of the reported instruction.</para> 4538*d8b80295SApple OSS Distributions</field_value_description> 4539*d8b80295SApple OSS Distributions </field_value_instance> 4540*d8b80295SApple OSS Distributions </field_values> 4541*d8b80295SApple OSS Distributions <field_resets> 4542*d8b80295SApple OSS Distributions 4543*d8b80295SApple OSS Distributions <field_reset> 4544*d8b80295SApple OSS Distributions 4545*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4546*d8b80295SApple OSS Distributions 4547*d8b80295SApple OSS Distributions </field_reset> 4548*d8b80295SApple OSS Distributions</field_resets> 4549*d8b80295SApple OSS Distributions </field> 4550*d8b80295SApple OSS Distributions <field 4551*d8b80295SApple OSS Distributions id="DZF_1_1" 4552*d8b80295SApple OSS Distributions is_variable_length="False" 4553*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4554*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4555*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4556*d8b80295SApple OSS Distributions is_constant_value="False" 4557*d8b80295SApple OSS Distributions > 4558*d8b80295SApple OSS Distributions <field_name>DZF</field_name> 4559*d8b80295SApple OSS Distributions <field_msb>1</field_msb> 4560*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 4561*d8b80295SApple OSS Distributions <field_description order="before"> 4562*d8b80295SApple OSS Distributions 4563*d8b80295SApple OSS Distributions <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4564*d8b80295SApple OSS Distributions 4565*d8b80295SApple OSS Distributions </field_description> 4566*d8b80295SApple OSS Distributions <field_values> 4567*d8b80295SApple OSS Distributions 4568*d8b80295SApple OSS Distributions 4569*d8b80295SApple OSS Distributions <field_value_instance> 4570*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4571*d8b80295SApple OSS Distributions <field_value_description> 4572*d8b80295SApple OSS Distributions <para>Divide by Zero floating-point exception has not occurred.</para> 4573*d8b80295SApple OSS Distributions</field_value_description> 4574*d8b80295SApple OSS Distributions </field_value_instance> 4575*d8b80295SApple OSS Distributions <field_value_instance> 4576*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4577*d8b80295SApple OSS Distributions <field_value_description> 4578*d8b80295SApple OSS Distributions <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para> 4579*d8b80295SApple OSS Distributions</field_value_description> 4580*d8b80295SApple OSS Distributions </field_value_instance> 4581*d8b80295SApple OSS Distributions </field_values> 4582*d8b80295SApple OSS Distributions <field_resets> 4583*d8b80295SApple OSS Distributions 4584*d8b80295SApple OSS Distributions <field_reset> 4585*d8b80295SApple OSS Distributions 4586*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4587*d8b80295SApple OSS Distributions 4588*d8b80295SApple OSS Distributions </field_reset> 4589*d8b80295SApple OSS Distributions</field_resets> 4590*d8b80295SApple OSS Distributions </field> 4591*d8b80295SApple OSS Distributions <field 4592*d8b80295SApple OSS Distributions id="IOF_0_0" 4593*d8b80295SApple OSS Distributions is_variable_length="False" 4594*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4595*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4596*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4597*d8b80295SApple OSS Distributions is_constant_value="False" 4598*d8b80295SApple OSS Distributions > 4599*d8b80295SApple OSS Distributions <field_name>IOF</field_name> 4600*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 4601*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 4602*d8b80295SApple OSS Distributions <field_description order="before"> 4603*d8b80295SApple OSS Distributions 4604*d8b80295SApple OSS Distributions <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4605*d8b80295SApple OSS Distributions 4606*d8b80295SApple OSS Distributions </field_description> 4607*d8b80295SApple OSS Distributions <field_values> 4608*d8b80295SApple OSS Distributions 4609*d8b80295SApple OSS Distributions 4610*d8b80295SApple OSS Distributions <field_value_instance> 4611*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4612*d8b80295SApple OSS Distributions <field_value_description> 4613*d8b80295SApple OSS Distributions <para>Invalid Operation floating-point exception has not occurred.</para> 4614*d8b80295SApple OSS Distributions</field_value_description> 4615*d8b80295SApple OSS Distributions </field_value_instance> 4616*d8b80295SApple OSS Distributions <field_value_instance> 4617*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4618*d8b80295SApple OSS Distributions <field_value_description> 4619*d8b80295SApple OSS Distributions <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para> 4620*d8b80295SApple OSS Distributions</field_value_description> 4621*d8b80295SApple OSS Distributions </field_value_instance> 4622*d8b80295SApple OSS Distributions </field_values> 4623*d8b80295SApple OSS Distributions <field_resets> 4624*d8b80295SApple OSS Distributions 4625*d8b80295SApple OSS Distributions <field_reset> 4626*d8b80295SApple OSS Distributions 4627*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4628*d8b80295SApple OSS Distributions 4629*d8b80295SApple OSS Distributions </field_reset> 4630*d8b80295SApple OSS Distributions</field_resets> 4631*d8b80295SApple OSS Distributions </field> 4632*d8b80295SApple OSS Distributions <text_after_fields> 4633*d8b80295SApple OSS Distributions 4634*d8b80295SApple OSS Distributions <para>In an implementation that supports the trapping of floating-point exceptions:</para> 4635*d8b80295SApple OSS Distributions<list type="unordered"> 4636*d8b80295SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4637*d8b80295SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4638*d8b80295SApple OSS Distributions</listitem></list> 4639*d8b80295SApple OSS Distributions 4640*d8b80295SApple OSS Distributions </text_after_fields> 4641*d8b80295SApple OSS Distributions </fields> 4642*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 4643*d8b80295SApple OSS Distributions 4644*d8b80295SApple OSS Distributions 4645*d8b80295SApple OSS Distributions 4646*d8b80295SApple OSS Distributions 4647*d8b80295SApple OSS Distributions 4648*d8b80295SApple OSS Distributions 4649*d8b80295SApple OSS Distributions 4650*d8b80295SApple OSS Distributions 4651*d8b80295SApple OSS Distributions 4652*d8b80295SApple OSS Distributions 4653*d8b80295SApple OSS Distributions 4654*d8b80295SApple OSS Distributions 4655*d8b80295SApple OSS Distributions 4656*d8b80295SApple OSS Distributions 4657*d8b80295SApple OSS Distributions 4658*d8b80295SApple OSS Distributions 4659*d8b80295SApple OSS Distributions 4660*d8b80295SApple OSS Distributions 4661*d8b80295SApple OSS Distributions 4662*d8b80295SApple OSS Distributions 4663*d8b80295SApple OSS Distributions 4664*d8b80295SApple OSS Distributions 4665*d8b80295SApple OSS Distributions 4666*d8b80295SApple OSS Distributions 4667*d8b80295SApple OSS Distributions <fieldat id="0_24_24" msb="24" lsb="24"/> 4668*d8b80295SApple OSS Distributions <fieldat id="TFV_23_23" msb="23" lsb="23"/> 4669*d8b80295SApple OSS Distributions <fieldat id="0_22_11" msb="22" lsb="11"/> 4670*d8b80295SApple OSS Distributions <fieldat id="VECITR_10_8" msb="10" lsb="8"/> 4671*d8b80295SApple OSS Distributions <fieldat id="IDF_7_7" msb="7" lsb="7"/> 4672*d8b80295SApple OSS Distributions <fieldat id="0_6_5" msb="6" lsb="5"/> 4673*d8b80295SApple OSS Distributions <fieldat id="IXF_4_4" msb="4" lsb="4"/> 4674*d8b80295SApple OSS Distributions <fieldat id="UFF_3_3" msb="3" lsb="3"/> 4675*d8b80295SApple OSS Distributions <fieldat id="OFF_2_2" msb="2" lsb="2"/> 4676*d8b80295SApple OSS Distributions <fieldat id="DZF_1_1" msb="1" lsb="1"/> 4677*d8b80295SApple OSS Distributions <fieldat id="IOF_0_0" msb="0" lsb="0"/> 4678*d8b80295SApple OSS Distributions </reg_fieldset> 4679*d8b80295SApple OSS Distributions </partial_fieldset> 4680*d8b80295SApple OSS Distributions <partial_fieldset> 4681*d8b80295SApple OSS Distributions <fields length="25"> 4682*d8b80295SApple OSS Distributions <fields_instance>SError interrupt</fields_instance> 4683*d8b80295SApple OSS Distributions <text_before_fields> 4684*d8b80295SApple OSS Distributions 4685*d8b80295SApple OSS Distributions 4686*d8b80295SApple OSS Distributions 4687*d8b80295SApple OSS Distributions </text_before_fields> 4688*d8b80295SApple OSS Distributions 4689*d8b80295SApple OSS Distributions <field 4690*d8b80295SApple OSS Distributions id="IDS_24_24" 4691*d8b80295SApple OSS Distributions is_variable_length="False" 4692*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4693*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4694*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4695*d8b80295SApple OSS Distributions is_constant_value="False" 4696*d8b80295SApple OSS Distributions > 4697*d8b80295SApple OSS Distributions <field_name>IDS</field_name> 4698*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 4699*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 4700*d8b80295SApple OSS Distributions <field_description order="before"> 4701*d8b80295SApple OSS Distributions 4702*d8b80295SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para> 4703*d8b80295SApple OSS Distributions 4704*d8b80295SApple OSS Distributions </field_description> 4705*d8b80295SApple OSS Distributions <field_values> 4706*d8b80295SApple OSS Distributions 4707*d8b80295SApple OSS Distributions 4708*d8b80295SApple OSS Distributions <field_value_instance> 4709*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4710*d8b80295SApple OSS Distributions <field_value_description> 4711*d8b80295SApple OSS Distributions <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para> 4712*d8b80295SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note> 4713*d8b80295SApple OSS Distributions</field_value_description> 4714*d8b80295SApple OSS Distributions </field_value_instance> 4715*d8b80295SApple OSS Distributions <field_value_instance> 4716*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4717*d8b80295SApple OSS Distributions <field_value_description> 4718*d8b80295SApple OSS Distributions <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para> 4719*d8b80295SApple OSS Distributions</field_value_description> 4720*d8b80295SApple OSS Distributions </field_value_instance> 4721*d8b80295SApple OSS Distributions </field_values> 4722*d8b80295SApple OSS Distributions <field_description order="after"> 4723*d8b80295SApple OSS Distributions 4724*d8b80295SApple OSS Distributions <note><para>This field was previously called ISV.</para></note> 4725*d8b80295SApple OSS Distributions 4726*d8b80295SApple OSS Distributions </field_description> 4727*d8b80295SApple OSS Distributions <field_resets> 4728*d8b80295SApple OSS Distributions 4729*d8b80295SApple OSS Distributions <field_reset> 4730*d8b80295SApple OSS Distributions 4731*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4732*d8b80295SApple OSS Distributions 4733*d8b80295SApple OSS Distributions </field_reset> 4734*d8b80295SApple OSS Distributions</field_resets> 4735*d8b80295SApple OSS Distributions </field> 4736*d8b80295SApple OSS Distributions <field 4737*d8b80295SApple OSS Distributions id="0_23_14" 4738*d8b80295SApple OSS Distributions is_variable_length="False" 4739*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4740*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4741*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4742*d8b80295SApple OSS Distributions is_constant_value="False" 4743*d8b80295SApple OSS Distributions rwtype="RES0" 4744*d8b80295SApple OSS Distributions > 4745*d8b80295SApple OSS Distributions <field_name>0</field_name> 4746*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 4747*d8b80295SApple OSS Distributions <field_lsb>14</field_lsb> 4748*d8b80295SApple OSS Distributions <field_description order="before"> 4749*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4750*d8b80295SApple OSS Distributions </field_description> 4751*d8b80295SApple OSS Distributions <field_values> 4752*d8b80295SApple OSS Distributions </field_values> 4753*d8b80295SApple OSS Distributions </field> 4754*d8b80295SApple OSS Distributions <field 4755*d8b80295SApple OSS Distributions id="IESB_13_13_1" 4756*d8b80295SApple OSS Distributions is_variable_length="False" 4757*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4758*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4759*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4760*d8b80295SApple OSS Distributions is_constant_value="False" 4761*d8b80295SApple OSS Distributions > 4762*d8b80295SApple OSS Distributions <field_name>IESB</field_name> 4763*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 4764*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 4765*d8b80295SApple OSS Distributions <field_description order="before"> 4766*d8b80295SApple OSS Distributions 4767*d8b80295SApple OSS Distributions <para>Implicit error synchronization event.</para> 4768*d8b80295SApple OSS Distributions 4769*d8b80295SApple OSS Distributions </field_description> 4770*d8b80295SApple OSS Distributions <field_values> 4771*d8b80295SApple OSS Distributions 4772*d8b80295SApple OSS Distributions 4773*d8b80295SApple OSS Distributions <field_value_instance> 4774*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 4775*d8b80295SApple OSS Distributions <field_value_description> 4776*d8b80295SApple OSS Distributions <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para> 4777*d8b80295SApple OSS Distributions</field_value_description> 4778*d8b80295SApple OSS Distributions </field_value_instance> 4779*d8b80295SApple OSS Distributions <field_value_instance> 4780*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 4781*d8b80295SApple OSS Distributions <field_value_description> 4782*d8b80295SApple OSS Distributions <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para> 4783*d8b80295SApple OSS Distributions</field_value_description> 4784*d8b80295SApple OSS Distributions </field_value_instance> 4785*d8b80295SApple OSS Distributions </field_values> 4786*d8b80295SApple OSS Distributions <field_description order="after"> 4787*d8b80295SApple OSS Distributions 4788*d8b80295SApple OSS Distributions <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para> 4789*d8b80295SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note> 4790*d8b80295SApple OSS Distributions 4791*d8b80295SApple OSS Distributions </field_description> 4792*d8b80295SApple OSS Distributions <field_resets> 4793*d8b80295SApple OSS Distributions 4794*d8b80295SApple OSS Distributions <field_reset> 4795*d8b80295SApple OSS Distributions 4796*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4797*d8b80295SApple OSS Distributions 4798*d8b80295SApple OSS Distributions </field_reset> 4799*d8b80295SApple OSS Distributions</field_resets> 4800*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.2-IESB is implemented</fields_condition> 4801*d8b80295SApple OSS Distributions </field> 4802*d8b80295SApple OSS Distributions <field 4803*d8b80295SApple OSS Distributions id="0_13_13_2" 4804*d8b80295SApple OSS Distributions is_variable_length="False" 4805*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4806*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4807*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4808*d8b80295SApple OSS Distributions is_constant_value="False" 4809*d8b80295SApple OSS Distributions rwtype="RES0" 4810*d8b80295SApple OSS Distributions > 4811*d8b80295SApple OSS Distributions <field_name>0</field_name> 4812*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 4813*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 4814*d8b80295SApple OSS Distributions <field_description order="before"> 4815*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4816*d8b80295SApple OSS Distributions </field_description> 4817*d8b80295SApple OSS Distributions <field_values> 4818*d8b80295SApple OSS Distributions </field_values> 4819*d8b80295SApple OSS Distributions </field> 4820*d8b80295SApple OSS Distributions <field 4821*d8b80295SApple OSS Distributions id="AET_12_10" 4822*d8b80295SApple OSS Distributions is_variable_length="False" 4823*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4824*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4825*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4826*d8b80295SApple OSS Distributions is_constant_value="False" 4827*d8b80295SApple OSS Distributions > 4828*d8b80295SApple OSS Distributions <field_name>AET</field_name> 4829*d8b80295SApple OSS Distributions <field_msb>12</field_msb> 4830*d8b80295SApple OSS Distributions <field_lsb>10</field_lsb> 4831*d8b80295SApple OSS Distributions <field_description order="before"> 4832*d8b80295SApple OSS Distributions 4833*d8b80295SApple OSS Distributions <para>Asynchronous Error Type.</para> 4834*d8b80295SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para> 4835*d8b80295SApple OSS Distributions 4836*d8b80295SApple OSS Distributions </field_description> 4837*d8b80295SApple OSS Distributions <field_values> 4838*d8b80295SApple OSS Distributions 4839*d8b80295SApple OSS Distributions 4840*d8b80295SApple OSS Distributions <field_value_instance> 4841*d8b80295SApple OSS Distributions <field_value>0b000</field_value> 4842*d8b80295SApple OSS Distributions <field_value_description> 4843*d8b80295SApple OSS Distributions <para>Uncontainable error (UC).</para> 4844*d8b80295SApple OSS Distributions</field_value_description> 4845*d8b80295SApple OSS Distributions </field_value_instance> 4846*d8b80295SApple OSS Distributions <field_value_instance> 4847*d8b80295SApple OSS Distributions <field_value>0b001</field_value> 4848*d8b80295SApple OSS Distributions <field_value_description> 4849*d8b80295SApple OSS Distributions <para>Unrecoverable error (UEU).</para> 4850*d8b80295SApple OSS Distributions</field_value_description> 4851*d8b80295SApple OSS Distributions </field_value_instance> 4852*d8b80295SApple OSS Distributions <field_value_instance> 4853*d8b80295SApple OSS Distributions <field_value>0b010</field_value> 4854*d8b80295SApple OSS Distributions <field_value_description> 4855*d8b80295SApple OSS Distributions <para>Restartable error (UEO).</para> 4856*d8b80295SApple OSS Distributions</field_value_description> 4857*d8b80295SApple OSS Distributions </field_value_instance> 4858*d8b80295SApple OSS Distributions <field_value_instance> 4859*d8b80295SApple OSS Distributions <field_value>0b011</field_value> 4860*d8b80295SApple OSS Distributions <field_value_description> 4861*d8b80295SApple OSS Distributions <para>Recoverable error (UER).</para> 4862*d8b80295SApple OSS Distributions</field_value_description> 4863*d8b80295SApple OSS Distributions </field_value_instance> 4864*d8b80295SApple OSS Distributions <field_value_instance> 4865*d8b80295SApple OSS Distributions <field_value>0b110</field_value> 4866*d8b80295SApple OSS Distributions <field_value_description> 4867*d8b80295SApple OSS Distributions <para>Corrected error (CE).</para> 4868*d8b80295SApple OSS Distributions</field_value_description> 4869*d8b80295SApple OSS Distributions </field_value_instance> 4870*d8b80295SApple OSS Distributions </field_values> 4871*d8b80295SApple OSS Distributions <field_description order="after"> 4872*d8b80295SApple OSS Distributions 4873*d8b80295SApple OSS Distributions <para>All other values are reserved.</para> 4874*d8b80295SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para> 4875*d8b80295SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4876*d8b80295SApple OSS Distributions<list type="unordered"> 4877*d8b80295SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4878*d8b80295SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4879*d8b80295SApple OSS Distributions</listitem></list> 4880*d8b80295SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4881*d8b80295SApple OSS Distributions 4882*d8b80295SApple OSS Distributions </field_description> 4883*d8b80295SApple OSS Distributions <field_resets> 4884*d8b80295SApple OSS Distributions 4885*d8b80295SApple OSS Distributions <field_reset> 4886*d8b80295SApple OSS Distributions 4887*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4888*d8b80295SApple OSS Distributions 4889*d8b80295SApple OSS Distributions </field_reset> 4890*d8b80295SApple OSS Distributions</field_resets> 4891*d8b80295SApple OSS Distributions </field> 4892*d8b80295SApple OSS Distributions <field 4893*d8b80295SApple OSS Distributions id="EA_9_9" 4894*d8b80295SApple OSS Distributions is_variable_length="False" 4895*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4896*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4897*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4898*d8b80295SApple OSS Distributions is_constant_value="False" 4899*d8b80295SApple OSS Distributions > 4900*d8b80295SApple OSS Distributions <field_name>EA</field_name> 4901*d8b80295SApple OSS Distributions <field_msb>9</field_msb> 4902*d8b80295SApple OSS Distributions <field_lsb>9</field_lsb> 4903*d8b80295SApple OSS Distributions <field_description order="before"> 4904*d8b80295SApple OSS Distributions 4905*d8b80295SApple OSS Distributions <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 4906*d8b80295SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 4907*d8b80295SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4908*d8b80295SApple OSS Distributions<list type="unordered"> 4909*d8b80295SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4910*d8b80295SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4911*d8b80295SApple OSS Distributions</listitem></list> 4912*d8b80295SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4913*d8b80295SApple OSS Distributions 4914*d8b80295SApple OSS Distributions </field_description> 4915*d8b80295SApple OSS Distributions <field_values> 4916*d8b80295SApple OSS Distributions 4917*d8b80295SApple OSS Distributions 4918*d8b80295SApple OSS Distributions </field_values> 4919*d8b80295SApple OSS Distributions <field_resets> 4920*d8b80295SApple OSS Distributions 4921*d8b80295SApple OSS Distributions <field_reset> 4922*d8b80295SApple OSS Distributions 4923*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4924*d8b80295SApple OSS Distributions 4925*d8b80295SApple OSS Distributions </field_reset> 4926*d8b80295SApple OSS Distributions</field_resets> 4927*d8b80295SApple OSS Distributions </field> 4928*d8b80295SApple OSS Distributions <field 4929*d8b80295SApple OSS Distributions id="0_8_6" 4930*d8b80295SApple OSS Distributions is_variable_length="False" 4931*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4932*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4933*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4934*d8b80295SApple OSS Distributions is_constant_value="False" 4935*d8b80295SApple OSS Distributions rwtype="RES0" 4936*d8b80295SApple OSS Distributions > 4937*d8b80295SApple OSS Distributions <field_name>0</field_name> 4938*d8b80295SApple OSS Distributions <field_msb>8</field_msb> 4939*d8b80295SApple OSS Distributions <field_lsb>6</field_lsb> 4940*d8b80295SApple OSS Distributions <field_description order="before"> 4941*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4942*d8b80295SApple OSS Distributions </field_description> 4943*d8b80295SApple OSS Distributions <field_values> 4944*d8b80295SApple OSS Distributions </field_values> 4945*d8b80295SApple OSS Distributions </field> 4946*d8b80295SApple OSS Distributions <field 4947*d8b80295SApple OSS Distributions id="DFSC_5_0" 4948*d8b80295SApple OSS Distributions is_variable_length="False" 4949*d8b80295SApple OSS Distributions has_partial_fieldset="False" 4950*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 4951*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 4952*d8b80295SApple OSS Distributions is_constant_value="False" 4953*d8b80295SApple OSS Distributions > 4954*d8b80295SApple OSS Distributions <field_name>DFSC</field_name> 4955*d8b80295SApple OSS Distributions <field_msb>5</field_msb> 4956*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 4957*d8b80295SApple OSS Distributions <field_description order="before"> 4958*d8b80295SApple OSS Distributions 4959*d8b80295SApple OSS Distributions <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para> 4960*d8b80295SApple OSS Distributions 4961*d8b80295SApple OSS Distributions </field_description> 4962*d8b80295SApple OSS Distributions <field_values> 4963*d8b80295SApple OSS Distributions 4964*d8b80295SApple OSS Distributions 4965*d8b80295SApple OSS Distributions <field_value_instance> 4966*d8b80295SApple OSS Distributions <field_value>0b000000</field_value> 4967*d8b80295SApple OSS Distributions <field_value_description> 4968*d8b80295SApple OSS Distributions <para>Uncategorized.</para> 4969*d8b80295SApple OSS Distributions</field_value_description> 4970*d8b80295SApple OSS Distributions </field_value_instance> 4971*d8b80295SApple OSS Distributions <field_value_instance> 4972*d8b80295SApple OSS Distributions <field_value>0b010001</field_value> 4973*d8b80295SApple OSS Distributions <field_value_description> 4974*d8b80295SApple OSS Distributions <para>Asynchronous SError interrupt.</para> 4975*d8b80295SApple OSS Distributions</field_value_description> 4976*d8b80295SApple OSS Distributions </field_value_instance> 4977*d8b80295SApple OSS Distributions </field_values> 4978*d8b80295SApple OSS Distributions <field_description order="after"> 4979*d8b80295SApple OSS Distributions 4980*d8b80295SApple OSS Distributions <para>All other values are reserved.</para> 4981*d8b80295SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para> 4982*d8b80295SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4983*d8b80295SApple OSS Distributions 4984*d8b80295SApple OSS Distributions </field_description> 4985*d8b80295SApple OSS Distributions <field_resets> 4986*d8b80295SApple OSS Distributions 4987*d8b80295SApple OSS Distributions <field_reset> 4988*d8b80295SApple OSS Distributions 4989*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4990*d8b80295SApple OSS Distributions 4991*d8b80295SApple OSS Distributions </field_reset> 4992*d8b80295SApple OSS Distributions</field_resets> 4993*d8b80295SApple OSS Distributions </field> 4994*d8b80295SApple OSS Distributions <text_after_fields> 4995*d8b80295SApple OSS Distributions 4996*d8b80295SApple OSS Distributions 4997*d8b80295SApple OSS Distributions 4998*d8b80295SApple OSS Distributions </text_after_fields> 4999*d8b80295SApple OSS Distributions </fields> 5000*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5001*d8b80295SApple OSS Distributions 5002*d8b80295SApple OSS Distributions 5003*d8b80295SApple OSS Distributions 5004*d8b80295SApple OSS Distributions 5005*d8b80295SApple OSS Distributions 5006*d8b80295SApple OSS Distributions 5007*d8b80295SApple OSS Distributions 5008*d8b80295SApple OSS Distributions 5009*d8b80295SApple OSS Distributions 5010*d8b80295SApple OSS Distributions 5011*d8b80295SApple OSS Distributions 5012*d8b80295SApple OSS Distributions 5013*d8b80295SApple OSS Distributions 5014*d8b80295SApple OSS Distributions 5015*d8b80295SApple OSS Distributions 5016*d8b80295SApple OSS Distributions 5017*d8b80295SApple OSS Distributions <fieldat id="IDS_24_24" msb="24" lsb="24"/> 5018*d8b80295SApple OSS Distributions <fieldat id="0_23_14" msb="23" lsb="14"/> 5019*d8b80295SApple OSS Distributions <fieldat id="IESB_13_13_1" msb="13" lsb="13"/> 5020*d8b80295SApple OSS Distributions <fieldat id="AET_12_10" msb="12" lsb="10"/> 5021*d8b80295SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 5022*d8b80295SApple OSS Distributions <fieldat id="0_8_6" msb="8" lsb="6"/> 5023*d8b80295SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5024*d8b80295SApple OSS Distributions </reg_fieldset> 5025*d8b80295SApple OSS Distributions </partial_fieldset> 5026*d8b80295SApple OSS Distributions <partial_fieldset> 5027*d8b80295SApple OSS Distributions <fields length="25"> 5028*d8b80295SApple OSS Distributions <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance> 5029*d8b80295SApple OSS Distributions <text_before_fields> 5030*d8b80295SApple OSS Distributions 5031*d8b80295SApple OSS Distributions 5032*d8b80295SApple OSS Distributions 5033*d8b80295SApple OSS Distributions </text_before_fields> 5034*d8b80295SApple OSS Distributions 5035*d8b80295SApple OSS Distributions <field 5036*d8b80295SApple OSS Distributions id="0_24_6" 5037*d8b80295SApple OSS Distributions is_variable_length="False" 5038*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5039*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5040*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5041*d8b80295SApple OSS Distributions is_constant_value="False" 5042*d8b80295SApple OSS Distributions rwtype="RES0" 5043*d8b80295SApple OSS Distributions > 5044*d8b80295SApple OSS Distributions <field_name>0</field_name> 5045*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5046*d8b80295SApple OSS Distributions <field_lsb>6</field_lsb> 5047*d8b80295SApple OSS Distributions <field_description order="before"> 5048*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5049*d8b80295SApple OSS Distributions </field_description> 5050*d8b80295SApple OSS Distributions <field_values> 5051*d8b80295SApple OSS Distributions </field_values> 5052*d8b80295SApple OSS Distributions </field> 5053*d8b80295SApple OSS Distributions <field 5054*d8b80295SApple OSS Distributions id="IFSC_5_0" 5055*d8b80295SApple OSS Distributions is_variable_length="False" 5056*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5057*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5058*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5059*d8b80295SApple OSS Distributions is_constant_value="False" 5060*d8b80295SApple OSS Distributions > 5061*d8b80295SApple OSS Distributions <field_name>IFSC</field_name> 5062*d8b80295SApple OSS Distributions <field_msb>5</field_msb> 5063*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5064*d8b80295SApple OSS Distributions <field_description order="before"> 5065*d8b80295SApple OSS Distributions 5066*d8b80295SApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5067*d8b80295SApple OSS Distributions 5068*d8b80295SApple OSS Distributions </field_description> 5069*d8b80295SApple OSS Distributions <field_values> 5070*d8b80295SApple OSS Distributions 5071*d8b80295SApple OSS Distributions 5072*d8b80295SApple OSS Distributions </field_values> 5073*d8b80295SApple OSS Distributions <field_resets> 5074*d8b80295SApple OSS Distributions 5075*d8b80295SApple OSS Distributions <field_reset> 5076*d8b80295SApple OSS Distributions 5077*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5078*d8b80295SApple OSS Distributions 5079*d8b80295SApple OSS Distributions </field_reset> 5080*d8b80295SApple OSS Distributions</field_resets> 5081*d8b80295SApple OSS Distributions </field> 5082*d8b80295SApple OSS Distributions <text_after_fields> 5083*d8b80295SApple OSS Distributions 5084*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions:</para> 5085*d8b80295SApple OSS Distributions<list type="unordered"> 5086*d8b80295SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content> 5087*d8b80295SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content> 5088*d8b80295SApple OSS Distributions</listitem></list> 5089*d8b80295SApple OSS Distributions 5090*d8b80295SApple OSS Distributions </text_after_fields> 5091*d8b80295SApple OSS Distributions </fields> 5092*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5093*d8b80295SApple OSS Distributions 5094*d8b80295SApple OSS Distributions 5095*d8b80295SApple OSS Distributions 5096*d8b80295SApple OSS Distributions 5097*d8b80295SApple OSS Distributions 5098*d8b80295SApple OSS Distributions 5099*d8b80295SApple OSS Distributions <fieldat id="0_24_6" msb="24" lsb="6"/> 5100*d8b80295SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5101*d8b80295SApple OSS Distributions </reg_fieldset> 5102*d8b80295SApple OSS Distributions </partial_fieldset> 5103*d8b80295SApple OSS Distributions <partial_fieldset> 5104*d8b80295SApple OSS Distributions <fields length="25"> 5105*d8b80295SApple OSS Distributions <fields_instance>Exception from a Software Step exception</fields_instance> 5106*d8b80295SApple OSS Distributions <text_before_fields> 5107*d8b80295SApple OSS Distributions 5108*d8b80295SApple OSS Distributions 5109*d8b80295SApple OSS Distributions 5110*d8b80295SApple OSS Distributions </text_before_fields> 5111*d8b80295SApple OSS Distributions 5112*d8b80295SApple OSS Distributions <field 5113*d8b80295SApple OSS Distributions id="ISV_24_24" 5114*d8b80295SApple OSS Distributions is_variable_length="False" 5115*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5116*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5117*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5118*d8b80295SApple OSS Distributions is_constant_value="False" 5119*d8b80295SApple OSS Distributions > 5120*d8b80295SApple OSS Distributions <field_name>ISV</field_name> 5121*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5122*d8b80295SApple OSS Distributions <field_lsb>24</field_lsb> 5123*d8b80295SApple OSS Distributions <field_description order="before"> 5124*d8b80295SApple OSS Distributions 5125*d8b80295SApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para> 5126*d8b80295SApple OSS Distributions 5127*d8b80295SApple OSS Distributions </field_description> 5128*d8b80295SApple OSS Distributions <field_values> 5129*d8b80295SApple OSS Distributions 5130*d8b80295SApple OSS Distributions 5131*d8b80295SApple OSS Distributions <field_value_instance> 5132*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5133*d8b80295SApple OSS Distributions <field_value_description> 5134*d8b80295SApple OSS Distributions <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5135*d8b80295SApple OSS Distributions</field_value_description> 5136*d8b80295SApple OSS Distributions </field_value_instance> 5137*d8b80295SApple OSS Distributions <field_value_instance> 5138*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5139*d8b80295SApple OSS Distributions <field_value_description> 5140*d8b80295SApple OSS Distributions <para>EX bit is valid.</para> 5141*d8b80295SApple OSS Distributions</field_value_description> 5142*d8b80295SApple OSS Distributions </field_value_instance> 5143*d8b80295SApple OSS Distributions </field_values> 5144*d8b80295SApple OSS Distributions <field_description order="after"> 5145*d8b80295SApple OSS Distributions 5146*d8b80295SApple OSS Distributions <para>See the EX bit description for more information.</para> 5147*d8b80295SApple OSS Distributions 5148*d8b80295SApple OSS Distributions </field_description> 5149*d8b80295SApple OSS Distributions <field_resets> 5150*d8b80295SApple OSS Distributions 5151*d8b80295SApple OSS Distributions <field_reset> 5152*d8b80295SApple OSS Distributions 5153*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5154*d8b80295SApple OSS Distributions 5155*d8b80295SApple OSS Distributions </field_reset> 5156*d8b80295SApple OSS Distributions</field_resets> 5157*d8b80295SApple OSS Distributions </field> 5158*d8b80295SApple OSS Distributions <field 5159*d8b80295SApple OSS Distributions id="0_23_7" 5160*d8b80295SApple OSS Distributions is_variable_length="False" 5161*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5162*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5163*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5164*d8b80295SApple OSS Distributions is_constant_value="False" 5165*d8b80295SApple OSS Distributions rwtype="RES0" 5166*d8b80295SApple OSS Distributions > 5167*d8b80295SApple OSS Distributions <field_name>0</field_name> 5168*d8b80295SApple OSS Distributions <field_msb>23</field_msb> 5169*d8b80295SApple OSS Distributions <field_lsb>7</field_lsb> 5170*d8b80295SApple OSS Distributions <field_description order="before"> 5171*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5172*d8b80295SApple OSS Distributions </field_description> 5173*d8b80295SApple OSS Distributions <field_values> 5174*d8b80295SApple OSS Distributions </field_values> 5175*d8b80295SApple OSS Distributions </field> 5176*d8b80295SApple OSS Distributions <field 5177*d8b80295SApple OSS Distributions id="EX_6_6" 5178*d8b80295SApple OSS Distributions is_variable_length="False" 5179*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5180*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5181*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5182*d8b80295SApple OSS Distributions is_constant_value="False" 5183*d8b80295SApple OSS Distributions > 5184*d8b80295SApple OSS Distributions <field_name>EX</field_name> 5185*d8b80295SApple OSS Distributions <field_msb>6</field_msb> 5186*d8b80295SApple OSS Distributions <field_lsb>6</field_lsb> 5187*d8b80295SApple OSS Distributions <field_description order="before"> 5188*d8b80295SApple OSS Distributions 5189*d8b80295SApple OSS Distributions <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para> 5190*d8b80295SApple OSS Distributions 5191*d8b80295SApple OSS Distributions </field_description> 5192*d8b80295SApple OSS Distributions <field_values> 5193*d8b80295SApple OSS Distributions 5194*d8b80295SApple OSS Distributions 5195*d8b80295SApple OSS Distributions <field_value_instance> 5196*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5197*d8b80295SApple OSS Distributions <field_value_description> 5198*d8b80295SApple OSS Distributions <para>An instruction other than a Load-Exclusive instruction was stepped.</para> 5199*d8b80295SApple OSS Distributions</field_value_description> 5200*d8b80295SApple OSS Distributions </field_value_instance> 5201*d8b80295SApple OSS Distributions <field_value_instance> 5202*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5203*d8b80295SApple OSS Distributions <field_value_description> 5204*d8b80295SApple OSS Distributions <para>A Load-Exclusive instruction was stepped.</para> 5205*d8b80295SApple OSS Distributions</field_value_description> 5206*d8b80295SApple OSS Distributions </field_value_instance> 5207*d8b80295SApple OSS Distributions </field_values> 5208*d8b80295SApple OSS Distributions <field_description order="after"> 5209*d8b80295SApple OSS Distributions 5210*d8b80295SApple OSS Distributions <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para> 5211*d8b80295SApple OSS Distributions 5212*d8b80295SApple OSS Distributions </field_description> 5213*d8b80295SApple OSS Distributions <field_resets> 5214*d8b80295SApple OSS Distributions 5215*d8b80295SApple OSS Distributions <field_reset> 5216*d8b80295SApple OSS Distributions 5217*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5218*d8b80295SApple OSS Distributions 5219*d8b80295SApple OSS Distributions </field_reset> 5220*d8b80295SApple OSS Distributions</field_resets> 5221*d8b80295SApple OSS Distributions </field> 5222*d8b80295SApple OSS Distributions <field 5223*d8b80295SApple OSS Distributions id="IFSC_5_0" 5224*d8b80295SApple OSS Distributions is_variable_length="False" 5225*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5226*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5227*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5228*d8b80295SApple OSS Distributions is_constant_value="False" 5229*d8b80295SApple OSS Distributions > 5230*d8b80295SApple OSS Distributions <field_name>IFSC</field_name> 5231*d8b80295SApple OSS Distributions <field_msb>5</field_msb> 5232*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5233*d8b80295SApple OSS Distributions <field_description order="before"> 5234*d8b80295SApple OSS Distributions 5235*d8b80295SApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5236*d8b80295SApple OSS Distributions 5237*d8b80295SApple OSS Distributions </field_description> 5238*d8b80295SApple OSS Distributions <field_values> 5239*d8b80295SApple OSS Distributions 5240*d8b80295SApple OSS Distributions 5241*d8b80295SApple OSS Distributions </field_values> 5242*d8b80295SApple OSS Distributions <field_resets> 5243*d8b80295SApple OSS Distributions 5244*d8b80295SApple OSS Distributions <field_reset> 5245*d8b80295SApple OSS Distributions 5246*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5247*d8b80295SApple OSS Distributions 5248*d8b80295SApple OSS Distributions </field_reset> 5249*d8b80295SApple OSS Distributions</field_resets> 5250*d8b80295SApple OSS Distributions </field> 5251*d8b80295SApple OSS Distributions <text_after_fields> 5252*d8b80295SApple OSS Distributions 5253*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5254*d8b80295SApple OSS Distributions 5255*d8b80295SApple OSS Distributions </text_after_fields> 5256*d8b80295SApple OSS Distributions </fields> 5257*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5258*d8b80295SApple OSS Distributions 5259*d8b80295SApple OSS Distributions 5260*d8b80295SApple OSS Distributions 5261*d8b80295SApple OSS Distributions 5262*d8b80295SApple OSS Distributions 5263*d8b80295SApple OSS Distributions 5264*d8b80295SApple OSS Distributions 5265*d8b80295SApple OSS Distributions 5266*d8b80295SApple OSS Distributions 5267*d8b80295SApple OSS Distributions 5268*d8b80295SApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 5269*d8b80295SApple OSS Distributions <fieldat id="0_23_7" msb="23" lsb="7"/> 5270*d8b80295SApple OSS Distributions <fieldat id="EX_6_6" msb="6" lsb="6"/> 5271*d8b80295SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5272*d8b80295SApple OSS Distributions </reg_fieldset> 5273*d8b80295SApple OSS Distributions </partial_fieldset> 5274*d8b80295SApple OSS Distributions <partial_fieldset> 5275*d8b80295SApple OSS Distributions <fields length="25"> 5276*d8b80295SApple OSS Distributions <fields_instance>Exception from a Watchpoint exception</fields_instance> 5277*d8b80295SApple OSS Distributions <text_before_fields> 5278*d8b80295SApple OSS Distributions 5279*d8b80295SApple OSS Distributions 5280*d8b80295SApple OSS Distributions 5281*d8b80295SApple OSS Distributions </text_before_fields> 5282*d8b80295SApple OSS Distributions 5283*d8b80295SApple OSS Distributions <field 5284*d8b80295SApple OSS Distributions id="0_24_14" 5285*d8b80295SApple OSS Distributions is_variable_length="False" 5286*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5287*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5288*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5289*d8b80295SApple OSS Distributions is_constant_value="False" 5290*d8b80295SApple OSS Distributions rwtype="RES0" 5291*d8b80295SApple OSS Distributions > 5292*d8b80295SApple OSS Distributions <field_name>0</field_name> 5293*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5294*d8b80295SApple OSS Distributions <field_lsb>14</field_lsb> 5295*d8b80295SApple OSS Distributions <field_description order="before"> 5296*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5297*d8b80295SApple OSS Distributions </field_description> 5298*d8b80295SApple OSS Distributions <field_values> 5299*d8b80295SApple OSS Distributions </field_values> 5300*d8b80295SApple OSS Distributions </field> 5301*d8b80295SApple OSS Distributions <field 5302*d8b80295SApple OSS Distributions id="VNCR_13_13_1" 5303*d8b80295SApple OSS Distributions is_variable_length="False" 5304*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5305*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5306*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5307*d8b80295SApple OSS Distributions is_constant_value="False" 5308*d8b80295SApple OSS Distributions > 5309*d8b80295SApple OSS Distributions <field_name>VNCR</field_name> 5310*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 5311*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 5312*d8b80295SApple OSS Distributions <field_description order="before"> 5313*d8b80295SApple OSS Distributions 5314*d8b80295SApple OSS Distributions <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 5315*d8b80295SApple OSS Distributions 5316*d8b80295SApple OSS Distributions </field_description> 5317*d8b80295SApple OSS Distributions <field_values> 5318*d8b80295SApple OSS Distributions 5319*d8b80295SApple OSS Distributions 5320*d8b80295SApple OSS Distributions <field_value_instance> 5321*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5322*d8b80295SApple OSS Distributions <field_value_description> 5323*d8b80295SApple OSS Distributions <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5324*d8b80295SApple OSS Distributions</field_value_description> 5325*d8b80295SApple OSS Distributions </field_value_instance> 5326*d8b80295SApple OSS Distributions <field_value_instance> 5327*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5328*d8b80295SApple OSS Distributions <field_value_description> 5329*d8b80295SApple OSS Distributions <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5330*d8b80295SApple OSS Distributions</field_value_description> 5331*d8b80295SApple OSS Distributions </field_value_instance> 5332*d8b80295SApple OSS Distributions </field_values> 5333*d8b80295SApple OSS Distributions <field_description order="after"> 5334*d8b80295SApple OSS Distributions 5335*d8b80295SApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 5336*d8b80295SApple OSS Distributions 5337*d8b80295SApple OSS Distributions </field_description> 5338*d8b80295SApple OSS Distributions <field_resets> 5339*d8b80295SApple OSS Distributions 5340*d8b80295SApple OSS Distributions <field_reset> 5341*d8b80295SApple OSS Distributions 5342*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5343*d8b80295SApple OSS Distributions 5344*d8b80295SApple OSS Distributions </field_reset> 5345*d8b80295SApple OSS Distributions</field_resets> 5346*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 5347*d8b80295SApple OSS Distributions </field> 5348*d8b80295SApple OSS Distributions <field 5349*d8b80295SApple OSS Distributions id="0_13_13_2" 5350*d8b80295SApple OSS Distributions is_variable_length="False" 5351*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5352*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5353*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5354*d8b80295SApple OSS Distributions is_constant_value="False" 5355*d8b80295SApple OSS Distributions rwtype="RES0" 5356*d8b80295SApple OSS Distributions > 5357*d8b80295SApple OSS Distributions <field_name>0</field_name> 5358*d8b80295SApple OSS Distributions <field_msb>13</field_msb> 5359*d8b80295SApple OSS Distributions <field_lsb>13</field_lsb> 5360*d8b80295SApple OSS Distributions <field_description order="before"> 5361*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5362*d8b80295SApple OSS Distributions </field_description> 5363*d8b80295SApple OSS Distributions <field_values> 5364*d8b80295SApple OSS Distributions </field_values> 5365*d8b80295SApple OSS Distributions </field> 5366*d8b80295SApple OSS Distributions <field 5367*d8b80295SApple OSS Distributions id="0_12_9" 5368*d8b80295SApple OSS Distributions is_variable_length="False" 5369*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5370*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5371*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5372*d8b80295SApple OSS Distributions is_constant_value="False" 5373*d8b80295SApple OSS Distributions rwtype="RES0" 5374*d8b80295SApple OSS Distributions > 5375*d8b80295SApple OSS Distributions <field_name>0</field_name> 5376*d8b80295SApple OSS Distributions <field_msb>12</field_msb> 5377*d8b80295SApple OSS Distributions <field_lsb>9</field_lsb> 5378*d8b80295SApple OSS Distributions <field_description order="before"> 5379*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5380*d8b80295SApple OSS Distributions </field_description> 5381*d8b80295SApple OSS Distributions <field_values> 5382*d8b80295SApple OSS Distributions </field_values> 5383*d8b80295SApple OSS Distributions </field> 5384*d8b80295SApple OSS Distributions <field 5385*d8b80295SApple OSS Distributions id="CM_8_8" 5386*d8b80295SApple OSS Distributions is_variable_length="False" 5387*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5388*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5389*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5390*d8b80295SApple OSS Distributions is_constant_value="False" 5391*d8b80295SApple OSS Distributions > 5392*d8b80295SApple OSS Distributions <field_name>CM</field_name> 5393*d8b80295SApple OSS Distributions <field_msb>8</field_msb> 5394*d8b80295SApple OSS Distributions <field_lsb>8</field_lsb> 5395*d8b80295SApple OSS Distributions <field_description order="before"> 5396*d8b80295SApple OSS Distributions 5397*d8b80295SApple OSS Distributions <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para> 5398*d8b80295SApple OSS Distributions 5399*d8b80295SApple OSS Distributions </field_description> 5400*d8b80295SApple OSS Distributions <field_values> 5401*d8b80295SApple OSS Distributions 5402*d8b80295SApple OSS Distributions 5403*d8b80295SApple OSS Distributions <field_value_instance> 5404*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5405*d8b80295SApple OSS Distributions <field_value_description> 5406*d8b80295SApple OSS Distributions <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 5407*d8b80295SApple OSS Distributions</field_value_description> 5408*d8b80295SApple OSS Distributions </field_value_instance> 5409*d8b80295SApple OSS Distributions <field_value_instance> 5410*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5411*d8b80295SApple OSS Distributions <field_value_description> 5412*d8b80295SApple OSS Distributions <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 5413*d8b80295SApple OSS Distributions</field_value_description> 5414*d8b80295SApple OSS Distributions </field_value_instance> 5415*d8b80295SApple OSS Distributions </field_values> 5416*d8b80295SApple OSS Distributions <field_resets> 5417*d8b80295SApple OSS Distributions 5418*d8b80295SApple OSS Distributions <field_reset> 5419*d8b80295SApple OSS Distributions 5420*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5421*d8b80295SApple OSS Distributions 5422*d8b80295SApple OSS Distributions </field_reset> 5423*d8b80295SApple OSS Distributions</field_resets> 5424*d8b80295SApple OSS Distributions </field> 5425*d8b80295SApple OSS Distributions <field 5426*d8b80295SApple OSS Distributions id="0_7_7" 5427*d8b80295SApple OSS Distributions is_variable_length="False" 5428*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5429*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5430*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5431*d8b80295SApple OSS Distributions is_constant_value="False" 5432*d8b80295SApple OSS Distributions rwtype="RES0" 5433*d8b80295SApple OSS Distributions > 5434*d8b80295SApple OSS Distributions <field_name>0</field_name> 5435*d8b80295SApple OSS Distributions <field_msb>7</field_msb> 5436*d8b80295SApple OSS Distributions <field_lsb>7</field_lsb> 5437*d8b80295SApple OSS Distributions <field_description order="before"> 5438*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5439*d8b80295SApple OSS Distributions </field_description> 5440*d8b80295SApple OSS Distributions <field_values> 5441*d8b80295SApple OSS Distributions </field_values> 5442*d8b80295SApple OSS Distributions </field> 5443*d8b80295SApple OSS Distributions <field 5444*d8b80295SApple OSS Distributions id="WnR_6_6" 5445*d8b80295SApple OSS Distributions is_variable_length="False" 5446*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5447*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5448*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5449*d8b80295SApple OSS Distributions is_constant_value="False" 5450*d8b80295SApple OSS Distributions > 5451*d8b80295SApple OSS Distributions <field_name>WnR</field_name> 5452*d8b80295SApple OSS Distributions <field_msb>6</field_msb> 5453*d8b80295SApple OSS Distributions <field_lsb>6</field_lsb> 5454*d8b80295SApple OSS Distributions <field_description order="before"> 5455*d8b80295SApple OSS Distributions 5456*d8b80295SApple OSS Distributions <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 5457*d8b80295SApple OSS Distributions 5458*d8b80295SApple OSS Distributions </field_description> 5459*d8b80295SApple OSS Distributions <field_values> 5460*d8b80295SApple OSS Distributions 5461*d8b80295SApple OSS Distributions 5462*d8b80295SApple OSS Distributions <field_value_instance> 5463*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5464*d8b80295SApple OSS Distributions <field_value_description> 5465*d8b80295SApple OSS Distributions <para>Watchpoint exception caused by an instruction reading from a memory location.</para> 5466*d8b80295SApple OSS Distributions</field_value_description> 5467*d8b80295SApple OSS Distributions </field_value_instance> 5468*d8b80295SApple OSS Distributions <field_value_instance> 5469*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5470*d8b80295SApple OSS Distributions <field_value_description> 5471*d8b80295SApple OSS Distributions <para>Watchpoint exception caused by an instruction writing to a memory location.</para> 5472*d8b80295SApple OSS Distributions</field_value_description> 5473*d8b80295SApple OSS Distributions </field_value_instance> 5474*d8b80295SApple OSS Distributions </field_values> 5475*d8b80295SApple OSS Distributions <field_description order="after"> 5476*d8b80295SApple OSS Distributions 5477*d8b80295SApple OSS Distributions <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 5478*d8b80295SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para> 5479*d8b80295SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para> 5480*d8b80295SApple OSS Distributions 5481*d8b80295SApple OSS Distributions </field_description> 5482*d8b80295SApple OSS Distributions <field_resets> 5483*d8b80295SApple OSS Distributions 5484*d8b80295SApple OSS Distributions <field_reset> 5485*d8b80295SApple OSS Distributions 5486*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5487*d8b80295SApple OSS Distributions 5488*d8b80295SApple OSS Distributions </field_reset> 5489*d8b80295SApple OSS Distributions</field_resets> 5490*d8b80295SApple OSS Distributions </field> 5491*d8b80295SApple OSS Distributions <field 5492*d8b80295SApple OSS Distributions id="DFSC_5_0" 5493*d8b80295SApple OSS Distributions is_variable_length="False" 5494*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5495*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5496*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5497*d8b80295SApple OSS Distributions is_constant_value="False" 5498*d8b80295SApple OSS Distributions > 5499*d8b80295SApple OSS Distributions <field_name>DFSC</field_name> 5500*d8b80295SApple OSS Distributions <field_msb>5</field_msb> 5501*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5502*d8b80295SApple OSS Distributions <field_description order="before"> 5503*d8b80295SApple OSS Distributions 5504*d8b80295SApple OSS Distributions <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5505*d8b80295SApple OSS Distributions 5506*d8b80295SApple OSS Distributions </field_description> 5507*d8b80295SApple OSS Distributions <field_values> 5508*d8b80295SApple OSS Distributions 5509*d8b80295SApple OSS Distributions 5510*d8b80295SApple OSS Distributions </field_values> 5511*d8b80295SApple OSS Distributions <field_resets> 5512*d8b80295SApple OSS Distributions 5513*d8b80295SApple OSS Distributions <field_reset> 5514*d8b80295SApple OSS Distributions 5515*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5516*d8b80295SApple OSS Distributions 5517*d8b80295SApple OSS Distributions </field_reset> 5518*d8b80295SApple OSS Distributions</field_resets> 5519*d8b80295SApple OSS Distributions </field> 5520*d8b80295SApple OSS Distributions <text_after_fields> 5521*d8b80295SApple OSS Distributions 5522*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5523*d8b80295SApple OSS Distributions 5524*d8b80295SApple OSS Distributions </text_after_fields> 5525*d8b80295SApple OSS Distributions </fields> 5526*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5527*d8b80295SApple OSS Distributions 5528*d8b80295SApple OSS Distributions 5529*d8b80295SApple OSS Distributions 5530*d8b80295SApple OSS Distributions 5531*d8b80295SApple OSS Distributions 5532*d8b80295SApple OSS Distributions 5533*d8b80295SApple OSS Distributions 5534*d8b80295SApple OSS Distributions 5535*d8b80295SApple OSS Distributions 5536*d8b80295SApple OSS Distributions 5537*d8b80295SApple OSS Distributions 5538*d8b80295SApple OSS Distributions 5539*d8b80295SApple OSS Distributions 5540*d8b80295SApple OSS Distributions 5541*d8b80295SApple OSS Distributions 5542*d8b80295SApple OSS Distributions 5543*d8b80295SApple OSS Distributions <fieldat id="0_24_14" msb="24" lsb="14"/> 5544*d8b80295SApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 5545*d8b80295SApple OSS Distributions <fieldat id="0_12_9" msb="12" lsb="9"/> 5546*d8b80295SApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 5547*d8b80295SApple OSS Distributions <fieldat id="0_7_7" msb="7" lsb="7"/> 5548*d8b80295SApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 5549*d8b80295SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5550*d8b80295SApple OSS Distributions </reg_fieldset> 5551*d8b80295SApple OSS Distributions </partial_fieldset> 5552*d8b80295SApple OSS Distributions <partial_fieldset> 5553*d8b80295SApple OSS Distributions <fields length="25"> 5554*d8b80295SApple OSS Distributions <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance> 5555*d8b80295SApple OSS Distributions <text_before_fields> 5556*d8b80295SApple OSS Distributions 5557*d8b80295SApple OSS Distributions 5558*d8b80295SApple OSS Distributions 5559*d8b80295SApple OSS Distributions </text_before_fields> 5560*d8b80295SApple OSS Distributions 5561*d8b80295SApple OSS Distributions <field 5562*d8b80295SApple OSS Distributions id="0_24_16" 5563*d8b80295SApple OSS Distributions is_variable_length="False" 5564*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5565*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5566*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5567*d8b80295SApple OSS Distributions is_constant_value="False" 5568*d8b80295SApple OSS Distributions rwtype="RES0" 5569*d8b80295SApple OSS Distributions > 5570*d8b80295SApple OSS Distributions <field_name>0</field_name> 5571*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5572*d8b80295SApple OSS Distributions <field_lsb>16</field_lsb> 5573*d8b80295SApple OSS Distributions <field_description order="before"> 5574*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5575*d8b80295SApple OSS Distributions </field_description> 5576*d8b80295SApple OSS Distributions <field_values> 5577*d8b80295SApple OSS Distributions </field_values> 5578*d8b80295SApple OSS Distributions </field> 5579*d8b80295SApple OSS Distributions <field 5580*d8b80295SApple OSS Distributions id="Comment_15_0" 5581*d8b80295SApple OSS Distributions is_variable_length="False" 5582*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5583*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5584*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5585*d8b80295SApple OSS Distributions is_constant_value="False" 5586*d8b80295SApple OSS Distributions > 5587*d8b80295SApple OSS Distributions <field_name>Comment</field_name> 5588*d8b80295SApple OSS Distributions <field_msb>15</field_msb> 5589*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5590*d8b80295SApple OSS Distributions <field_description order="before"> 5591*d8b80295SApple OSS Distributions 5592*d8b80295SApple OSS Distributions <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para> 5593*d8b80295SApple OSS Distributions 5594*d8b80295SApple OSS Distributions </field_description> 5595*d8b80295SApple OSS Distributions <field_values> 5596*d8b80295SApple OSS Distributions 5597*d8b80295SApple OSS Distributions 5598*d8b80295SApple OSS Distributions </field_values> 5599*d8b80295SApple OSS Distributions <field_resets> 5600*d8b80295SApple OSS Distributions 5601*d8b80295SApple OSS Distributions <field_reset> 5602*d8b80295SApple OSS Distributions 5603*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5604*d8b80295SApple OSS Distributions 5605*d8b80295SApple OSS Distributions </field_reset> 5606*d8b80295SApple OSS Distributions</field_resets> 5607*d8b80295SApple OSS Distributions </field> 5608*d8b80295SApple OSS Distributions <text_after_fields> 5609*d8b80295SApple OSS Distributions 5610*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5611*d8b80295SApple OSS Distributions 5612*d8b80295SApple OSS Distributions </text_after_fields> 5613*d8b80295SApple OSS Distributions </fields> 5614*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5615*d8b80295SApple OSS Distributions 5616*d8b80295SApple OSS Distributions 5617*d8b80295SApple OSS Distributions 5618*d8b80295SApple OSS Distributions 5619*d8b80295SApple OSS Distributions 5620*d8b80295SApple OSS Distributions 5621*d8b80295SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 5622*d8b80295SApple OSS Distributions <fieldat id="Comment_15_0" msb="15" lsb="0"/> 5623*d8b80295SApple OSS Distributions </reg_fieldset> 5624*d8b80295SApple OSS Distributions </partial_fieldset> 5625*d8b80295SApple OSS Distributions <partial_fieldset> 5626*d8b80295SApple OSS Distributions <fields length="25"> 5627*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5628*d8b80295SApple OSS Distributions <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance> 5629*d8b80295SApple OSS Distributions <text_before_fields> 5630*d8b80295SApple OSS Distributions 5631*d8b80295SApple OSS Distributions <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para> 5632*d8b80295SApple OSS Distributions 5633*d8b80295SApple OSS Distributions </text_before_fields> 5634*d8b80295SApple OSS Distributions 5635*d8b80295SApple OSS Distributions <field 5636*d8b80295SApple OSS Distributions id="0_24_2" 5637*d8b80295SApple OSS Distributions is_variable_length="False" 5638*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5639*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5640*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5641*d8b80295SApple OSS Distributions is_constant_value="False" 5642*d8b80295SApple OSS Distributions rwtype="RES0" 5643*d8b80295SApple OSS Distributions > 5644*d8b80295SApple OSS Distributions <field_name>0</field_name> 5645*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5646*d8b80295SApple OSS Distributions <field_lsb>2</field_lsb> 5647*d8b80295SApple OSS Distributions <field_description order="before"> 5648*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5649*d8b80295SApple OSS Distributions </field_description> 5650*d8b80295SApple OSS Distributions <field_values> 5651*d8b80295SApple OSS Distributions </field_values> 5652*d8b80295SApple OSS Distributions </field> 5653*d8b80295SApple OSS Distributions <field 5654*d8b80295SApple OSS Distributions id="ERET_1_1" 5655*d8b80295SApple OSS Distributions is_variable_length="False" 5656*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5657*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5658*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5659*d8b80295SApple OSS Distributions is_constant_value="False" 5660*d8b80295SApple OSS Distributions > 5661*d8b80295SApple OSS Distributions <field_name>ERET</field_name> 5662*d8b80295SApple OSS Distributions <field_msb>1</field_msb> 5663*d8b80295SApple OSS Distributions <field_lsb>1</field_lsb> 5664*d8b80295SApple OSS Distributions <field_description order="before"> 5665*d8b80295SApple OSS Distributions 5666*d8b80295SApple OSS Distributions <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para> 5667*d8b80295SApple OSS Distributions 5668*d8b80295SApple OSS Distributions </field_description> 5669*d8b80295SApple OSS Distributions <field_values> 5670*d8b80295SApple OSS Distributions 5671*d8b80295SApple OSS Distributions 5672*d8b80295SApple OSS Distributions <field_value_instance> 5673*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5674*d8b80295SApple OSS Distributions <field_value_description> 5675*d8b80295SApple OSS Distributions <para>ERET instruction trapped to EL2.</para> 5676*d8b80295SApple OSS Distributions</field_value_description> 5677*d8b80295SApple OSS Distributions </field_value_instance> 5678*d8b80295SApple OSS Distributions <field_value_instance> 5679*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5680*d8b80295SApple OSS Distributions <field_value_description> 5681*d8b80295SApple OSS Distributions <para>ERETAA or ERETAB instruction trapped to EL2.</para> 5682*d8b80295SApple OSS Distributions</field_value_description> 5683*d8b80295SApple OSS Distributions </field_value_instance> 5684*d8b80295SApple OSS Distributions </field_values> 5685*d8b80295SApple OSS Distributions <field_description order="after"> 5686*d8b80295SApple OSS Distributions 5687*d8b80295SApple OSS Distributions <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para> 5688*d8b80295SApple OSS Distributions 5689*d8b80295SApple OSS Distributions </field_description> 5690*d8b80295SApple OSS Distributions <field_resets> 5691*d8b80295SApple OSS Distributions 5692*d8b80295SApple OSS Distributions <field_reset> 5693*d8b80295SApple OSS Distributions 5694*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5695*d8b80295SApple OSS Distributions 5696*d8b80295SApple OSS Distributions </field_reset> 5697*d8b80295SApple OSS Distributions</field_resets> 5698*d8b80295SApple OSS Distributions </field> 5699*d8b80295SApple OSS Distributions <field 5700*d8b80295SApple OSS Distributions id="ERETA_0_0" 5701*d8b80295SApple OSS Distributions is_variable_length="False" 5702*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5703*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5704*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5705*d8b80295SApple OSS Distributions is_constant_value="False" 5706*d8b80295SApple OSS Distributions > 5707*d8b80295SApple OSS Distributions <field_name>ERETA</field_name> 5708*d8b80295SApple OSS Distributions <field_msb>0</field_msb> 5709*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5710*d8b80295SApple OSS Distributions <field_description order="before"> 5711*d8b80295SApple OSS Distributions 5712*d8b80295SApple OSS Distributions <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para> 5713*d8b80295SApple OSS Distributions 5714*d8b80295SApple OSS Distributions </field_description> 5715*d8b80295SApple OSS Distributions <field_values> 5716*d8b80295SApple OSS Distributions 5717*d8b80295SApple OSS Distributions 5718*d8b80295SApple OSS Distributions <field_value_instance> 5719*d8b80295SApple OSS Distributions <field_value>0b0</field_value> 5720*d8b80295SApple OSS Distributions <field_value_description> 5721*d8b80295SApple OSS Distributions <para>ERETAA instruction trapped to EL2.</para> 5722*d8b80295SApple OSS Distributions</field_value_description> 5723*d8b80295SApple OSS Distributions </field_value_instance> 5724*d8b80295SApple OSS Distributions <field_value_instance> 5725*d8b80295SApple OSS Distributions <field_value>0b1</field_value> 5726*d8b80295SApple OSS Distributions <field_value_description> 5727*d8b80295SApple OSS Distributions <para>ERETAB instruction trapped to EL2.</para> 5728*d8b80295SApple OSS Distributions</field_value_description> 5729*d8b80295SApple OSS Distributions </field_value_instance> 5730*d8b80295SApple OSS Distributions </field_values> 5731*d8b80295SApple OSS Distributions <field_description order="after"> 5732*d8b80295SApple OSS Distributions 5733*d8b80295SApple OSS Distributions <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5734*d8b80295SApple OSS Distributions 5735*d8b80295SApple OSS Distributions </field_description> 5736*d8b80295SApple OSS Distributions <field_resets> 5737*d8b80295SApple OSS Distributions 5738*d8b80295SApple OSS Distributions <field_reset> 5739*d8b80295SApple OSS Distributions 5740*d8b80295SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5741*d8b80295SApple OSS Distributions 5742*d8b80295SApple OSS Distributions </field_reset> 5743*d8b80295SApple OSS Distributions</field_resets> 5744*d8b80295SApple OSS Distributions </field> 5745*d8b80295SApple OSS Distributions <text_after_fields> 5746*d8b80295SApple OSS Distributions 5747*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 5748*d8b80295SApple OSS Distributions 5749*d8b80295SApple OSS Distributions </text_after_fields> 5750*d8b80295SApple OSS Distributions </fields> 5751*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5752*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5753*d8b80295SApple OSS Distributions 5754*d8b80295SApple OSS Distributions 5755*d8b80295SApple OSS Distributions 5756*d8b80295SApple OSS Distributions 5757*d8b80295SApple OSS Distributions 5758*d8b80295SApple OSS Distributions 5759*d8b80295SApple OSS Distributions 5760*d8b80295SApple OSS Distributions 5761*d8b80295SApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5762*d8b80295SApple OSS Distributions <fieldat id="ERET_1_1" msb="1" lsb="1"/> 5763*d8b80295SApple OSS Distributions <fieldat id="ERETA_0_0" msb="0" lsb="0"/> 5764*d8b80295SApple OSS Distributions </reg_fieldset> 5765*d8b80295SApple OSS Distributions </partial_fieldset> 5766*d8b80295SApple OSS Distributions <partial_fieldset> 5767*d8b80295SApple OSS Distributions <fields length="25"> 5768*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5769*d8b80295SApple OSS Distributions <fields_instance>Exception from Branch Target Identification instruction</fields_instance> 5770*d8b80295SApple OSS Distributions <text_before_fields> 5771*d8b80295SApple OSS Distributions 5772*d8b80295SApple OSS Distributions 5773*d8b80295SApple OSS Distributions 5774*d8b80295SApple OSS Distributions </text_before_fields> 5775*d8b80295SApple OSS Distributions 5776*d8b80295SApple OSS Distributions <field 5777*d8b80295SApple OSS Distributions id="0_24_2" 5778*d8b80295SApple OSS Distributions is_variable_length="False" 5779*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5780*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5781*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5782*d8b80295SApple OSS Distributions is_constant_value="False" 5783*d8b80295SApple OSS Distributions rwtype="RES0" 5784*d8b80295SApple OSS Distributions > 5785*d8b80295SApple OSS Distributions <field_name>0</field_name> 5786*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5787*d8b80295SApple OSS Distributions <field_lsb>2</field_lsb> 5788*d8b80295SApple OSS Distributions <field_description order="before"> 5789*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5790*d8b80295SApple OSS Distributions </field_description> 5791*d8b80295SApple OSS Distributions <field_values> 5792*d8b80295SApple OSS Distributions </field_values> 5793*d8b80295SApple OSS Distributions </field> 5794*d8b80295SApple OSS Distributions <field 5795*d8b80295SApple OSS Distributions id="BTYPE_1_0" 5796*d8b80295SApple OSS Distributions is_variable_length="False" 5797*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5798*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5799*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5800*d8b80295SApple OSS Distributions is_constant_value="False" 5801*d8b80295SApple OSS Distributions > 5802*d8b80295SApple OSS Distributions <field_name>BTYPE</field_name> 5803*d8b80295SApple OSS Distributions <field_msb>1</field_msb> 5804*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5805*d8b80295SApple OSS Distributions <field_description order="before"> 5806*d8b80295SApple OSS Distributions 5807*d8b80295SApple OSS Distributions <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para> 5808*d8b80295SApple OSS Distributions 5809*d8b80295SApple OSS Distributions </field_description> 5810*d8b80295SApple OSS Distributions <field_values> 5811*d8b80295SApple OSS Distributions 5812*d8b80295SApple OSS Distributions 5813*d8b80295SApple OSS Distributions </field_values> 5814*d8b80295SApple OSS Distributions <field_resets> 5815*d8b80295SApple OSS Distributions 5816*d8b80295SApple OSS Distributions</field_resets> 5817*d8b80295SApple OSS Distributions </field> 5818*d8b80295SApple OSS Distributions <text_after_fields> 5819*d8b80295SApple OSS Distributions 5820*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para> 5821*d8b80295SApple OSS Distributions 5822*d8b80295SApple OSS Distributions </text_after_fields> 5823*d8b80295SApple OSS Distributions </fields> 5824*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5825*d8b80295SApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5826*d8b80295SApple OSS Distributions 5827*d8b80295SApple OSS Distributions 5828*d8b80295SApple OSS Distributions 5829*d8b80295SApple OSS Distributions 5830*d8b80295SApple OSS Distributions 5831*d8b80295SApple OSS Distributions 5832*d8b80295SApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5833*d8b80295SApple OSS Distributions <fieldat id="BTYPE_1_0" msb="1" lsb="0"/> 5834*d8b80295SApple OSS Distributions </reg_fieldset> 5835*d8b80295SApple OSS Distributions </partial_fieldset> 5836*d8b80295SApple OSS Distributions <partial_fieldset> 5837*d8b80295SApple OSS Distributions <fields length="25"> 5838*d8b80295SApple OSS Distributions <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance> 5839*d8b80295SApple OSS Distributions <text_before_fields> 5840*d8b80295SApple OSS Distributions 5841*d8b80295SApple OSS Distributions 5842*d8b80295SApple OSS Distributions 5843*d8b80295SApple OSS Distributions </text_before_fields> 5844*d8b80295SApple OSS Distributions 5845*d8b80295SApple OSS Distributions <field 5846*d8b80295SApple OSS Distributions id="0_24_0" 5847*d8b80295SApple OSS Distributions is_variable_length="False" 5848*d8b80295SApple OSS Distributions has_partial_fieldset="False" 5849*d8b80295SApple OSS Distributions is_linked_to_partial_fieldset="False" 5850*d8b80295SApple OSS Distributions is_access_restriction_possible="False" 5851*d8b80295SApple OSS Distributions is_constant_value="False" 5852*d8b80295SApple OSS Distributions rwtype="RES0" 5853*d8b80295SApple OSS Distributions > 5854*d8b80295SApple OSS Distributions <field_name>0</field_name> 5855*d8b80295SApple OSS Distributions <field_msb>24</field_msb> 5856*d8b80295SApple OSS Distributions <field_lsb>0</field_lsb> 5857*d8b80295SApple OSS Distributions <field_description order="before"> 5858*d8b80295SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5859*d8b80295SApple OSS Distributions </field_description> 5860*d8b80295SApple OSS Distributions <field_values> 5861*d8b80295SApple OSS Distributions </field_values> 5862*d8b80295SApple OSS Distributions </field> 5863*d8b80295SApple OSS Distributions <text_after_fields> 5864*d8b80295SApple OSS Distributions 5865*d8b80295SApple OSS Distributions <para>For more information about generating these exceptions, see:</para> 5866*d8b80295SApple OSS Distributions<list type="unordered"> 5867*d8b80295SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5868*d8b80295SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5869*d8b80295SApple OSS Distributions</listitem></list> 5870*d8b80295SApple OSS Distributions 5871*d8b80295SApple OSS Distributions </text_after_fields> 5872*d8b80295SApple OSS Distributions </fields> 5873*d8b80295SApple OSS Distributions <reg_fieldset length="25"> 5874*d8b80295SApple OSS Distributions 5875*d8b80295SApple OSS Distributions 5876*d8b80295SApple OSS Distributions 5877*d8b80295SApple OSS Distributions 5878*d8b80295SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 5879*d8b80295SApple OSS Distributions </reg_fieldset> 5880*d8b80295SApple OSS Distributions </partial_fieldset> 5881*d8b80295SApple OSS Distributions </field> 5882*d8b80295SApple OSS Distributions <text_after_fields> 5883*d8b80295SApple OSS Distributions 5884*d8b80295SApple OSS Distributions 5885*d8b80295SApple OSS Distributions 5886*d8b80295SApple OSS Distributions </text_after_fields> 5887*d8b80295SApple OSS Distributions </fields> 5888*d8b80295SApple OSS Distributions <reg_fieldset length="64"> 5889*d8b80295SApple OSS Distributions 5890*d8b80295SApple OSS Distributions 5891*d8b80295SApple OSS Distributions 5892*d8b80295SApple OSS Distributions 5893*d8b80295SApple OSS Distributions 5894*d8b80295SApple OSS Distributions 5895*d8b80295SApple OSS Distributions 5896*d8b80295SApple OSS Distributions 5897*d8b80295SApple OSS Distributions 5898*d8b80295SApple OSS Distributions 5899*d8b80295SApple OSS Distributions <fieldat id="0_63_32" msb="63" lsb="32"/> 5900*d8b80295SApple OSS Distributions <fieldat id="EC_31_26" msb="31" lsb="26"/> 5901*d8b80295SApple OSS Distributions <fieldat id="IL_25_25" msb="25" lsb="25"/> 5902*d8b80295SApple OSS Distributions <fieldat id="ISS_24_0" msb="24" lsb="0"/> 5903*d8b80295SApple OSS Distributions </reg_fieldset> 5904*d8b80295SApple OSS Distributions 5905*d8b80295SApple OSS Distributions </reg_fieldsets> 5906*d8b80295SApple OSS Distributions 5907*d8b80295SApple OSS Distributions 5908*d8b80295SApple OSS Distributions 5909*d8b80295SApple OSS Distributions<access_mechanisms> 5910*d8b80295SApple OSS Distributions 5911*d8b80295SApple OSS Distributions 5912*d8b80295SApple OSS Distributions <access_permission_text> 5913*d8b80295SApple OSS Distributions <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para> 5914*d8b80295SApple OSS Distributions </access_permission_text> 5915*d8b80295SApple OSS Distributions 5916*d8b80295SApple OSS Distributions 5917*d8b80295SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL1"> 5918*d8b80295SApple OSS Distributions <encoding> 5919*d8b80295SApple OSS Distributions 5920*d8b80295SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL1</access_instruction> 5921*d8b80295SApple OSS Distributions 5922*d8b80295SApple OSS Distributions <enc n="op0" v="0b11"/> 5923*d8b80295SApple OSS Distributions 5924*d8b80295SApple OSS Distributions <enc n="op1" v="0b000"/> 5925*d8b80295SApple OSS Distributions 5926*d8b80295SApple OSS Distributions <enc n="CRn" v="0b0101"/> 5927*d8b80295SApple OSS Distributions 5928*d8b80295SApple OSS Distributions <enc n="CRm" v="0b0010"/> 5929*d8b80295SApple OSS Distributions 5930*d8b80295SApple OSS Distributions <enc n="op2" v="0b000"/> 5931*d8b80295SApple OSS Distributions </encoding> 5932*d8b80295SApple OSS Distributions <access_permission> 5933*d8b80295SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 5934*d8b80295SApple OSS Distributions <pstext> 5935*d8b80295SApple OSS Distributionsif PSTATE.EL == EL0 then 5936*d8b80295SApple OSS Distributions UNDEFINED; 5937*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL1 then 5938*d8b80295SApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TRVM == '1' then 5939*d8b80295SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5940*d8b80295SApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5941*d8b80295SApple OSS Distributions return NVMem[0x138]; 5942*d8b80295SApple OSS Distributions else 5943*d8b80295SApple OSS Distributions return ESR_EL1; 5944*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL2 then 5945*d8b80295SApple OSS Distributions if HCR_EL2.E2H == '1' then 5946*d8b80295SApple OSS Distributions return ESR_EL2; 5947*d8b80295SApple OSS Distributions else 5948*d8b80295SApple OSS Distributions return ESR_EL1; 5949*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL3 then 5950*d8b80295SApple OSS Distributions return ESR_EL1; 5951*d8b80295SApple OSS Distributions </pstext> 5952*d8b80295SApple OSS Distributions </ps> 5953*d8b80295SApple OSS Distributions </access_permission> 5954*d8b80295SApple OSS Distributions </access_mechanism> 5955*d8b80295SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL1"> 5956*d8b80295SApple OSS Distributions <encoding> 5957*d8b80295SApple OSS Distributions 5958*d8b80295SApple OSS Distributions <access_instruction>MSR ESR_EL1, <Xt></access_instruction> 5959*d8b80295SApple OSS Distributions 5960*d8b80295SApple OSS Distributions <enc n="op0" v="0b11"/> 5961*d8b80295SApple OSS Distributions 5962*d8b80295SApple OSS Distributions <enc n="op1" v="0b000"/> 5963*d8b80295SApple OSS Distributions 5964*d8b80295SApple OSS Distributions <enc n="CRn" v="0b0101"/> 5965*d8b80295SApple OSS Distributions 5966*d8b80295SApple OSS Distributions <enc n="CRm" v="0b0010"/> 5967*d8b80295SApple OSS Distributions 5968*d8b80295SApple OSS Distributions <enc n="op2" v="0b000"/> 5969*d8b80295SApple OSS Distributions </encoding> 5970*d8b80295SApple OSS Distributions <access_permission> 5971*d8b80295SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 5972*d8b80295SApple OSS Distributions <pstext> 5973*d8b80295SApple OSS Distributionsif PSTATE.EL == EL0 then 5974*d8b80295SApple OSS Distributions UNDEFINED; 5975*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL1 then 5976*d8b80295SApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TVM == '1' then 5977*d8b80295SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5978*d8b80295SApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5979*d8b80295SApple OSS Distributions NVMem[0x138] = X[t]; 5980*d8b80295SApple OSS Distributions else 5981*d8b80295SApple OSS Distributions ESR_EL1 = X[t]; 5982*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL2 then 5983*d8b80295SApple OSS Distributions if HCR_EL2.E2H == '1' then 5984*d8b80295SApple OSS Distributions ESR_EL2 = X[t]; 5985*d8b80295SApple OSS Distributions else 5986*d8b80295SApple OSS Distributions ESR_EL1 = X[t]; 5987*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL3 then 5988*d8b80295SApple OSS Distributions ESR_EL1 = X[t]; 5989*d8b80295SApple OSS Distributions </pstext> 5990*d8b80295SApple OSS Distributions </ps> 5991*d8b80295SApple OSS Distributions </access_permission> 5992*d8b80295SApple OSS Distributions </access_mechanism> 5993*d8b80295SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL12"> 5994*d8b80295SApple OSS Distributions <encoding> 5995*d8b80295SApple OSS Distributions 5996*d8b80295SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL12</access_instruction> 5997*d8b80295SApple OSS Distributions 5998*d8b80295SApple OSS Distributions <enc n="op0" v="0b11"/> 5999*d8b80295SApple OSS Distributions 6000*d8b80295SApple OSS Distributions <enc n="op1" v="0b101"/> 6001*d8b80295SApple OSS Distributions 6002*d8b80295SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6003*d8b80295SApple OSS Distributions 6004*d8b80295SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6005*d8b80295SApple OSS Distributions 6006*d8b80295SApple OSS Distributions <enc n="op2" v="0b000"/> 6007*d8b80295SApple OSS Distributions </encoding> 6008*d8b80295SApple OSS Distributions <access_permission> 6009*d8b80295SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6010*d8b80295SApple OSS Distributions <pstext> 6011*d8b80295SApple OSS Distributionsif PSTATE.EL == EL0 then 6012*d8b80295SApple OSS Distributions UNDEFINED; 6013*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL1 then 6014*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6015*d8b80295SApple OSS Distributions return NVMem[0x138]; 6016*d8b80295SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6017*d8b80295SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6018*d8b80295SApple OSS Distributions else 6019*d8b80295SApple OSS Distributions UNDEFINED; 6020*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL2 then 6021*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6022*d8b80295SApple OSS Distributions return ESR_EL1; 6023*d8b80295SApple OSS Distributions else 6024*d8b80295SApple OSS Distributions UNDEFINED; 6025*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL3 then 6026*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6027*d8b80295SApple OSS Distributions return ESR_EL1; 6028*d8b80295SApple OSS Distributions else 6029*d8b80295SApple OSS Distributions UNDEFINED; 6030*d8b80295SApple OSS Distributions </pstext> 6031*d8b80295SApple OSS Distributions </ps> 6032*d8b80295SApple OSS Distributions </access_permission> 6033*d8b80295SApple OSS Distributions </access_mechanism> 6034*d8b80295SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL12"> 6035*d8b80295SApple OSS Distributions <encoding> 6036*d8b80295SApple OSS Distributions 6037*d8b80295SApple OSS Distributions <access_instruction>MSR ESR_EL12, <Xt></access_instruction> 6038*d8b80295SApple OSS Distributions 6039*d8b80295SApple OSS Distributions <enc n="op0" v="0b11"/> 6040*d8b80295SApple OSS Distributions 6041*d8b80295SApple OSS Distributions <enc n="op1" v="0b101"/> 6042*d8b80295SApple OSS Distributions 6043*d8b80295SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6044*d8b80295SApple OSS Distributions 6045*d8b80295SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6046*d8b80295SApple OSS Distributions 6047*d8b80295SApple OSS Distributions <enc n="op2" v="0b000"/> 6048*d8b80295SApple OSS Distributions </encoding> 6049*d8b80295SApple OSS Distributions <access_permission> 6050*d8b80295SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6051*d8b80295SApple OSS Distributions <pstext> 6052*d8b80295SApple OSS Distributionsif PSTATE.EL == EL0 then 6053*d8b80295SApple OSS Distributions UNDEFINED; 6054*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL1 then 6055*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6056*d8b80295SApple OSS Distributions NVMem[0x138] = X[t]; 6057*d8b80295SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6058*d8b80295SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6059*d8b80295SApple OSS Distributions else 6060*d8b80295SApple OSS Distributions UNDEFINED; 6061*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL2 then 6062*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6063*d8b80295SApple OSS Distributions ESR_EL1 = X[t]; 6064*d8b80295SApple OSS Distributions else 6065*d8b80295SApple OSS Distributions UNDEFINED; 6066*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL3 then 6067*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6068*d8b80295SApple OSS Distributions ESR_EL1 = X[t]; 6069*d8b80295SApple OSS Distributions else 6070*d8b80295SApple OSS Distributions UNDEFINED; 6071*d8b80295SApple OSS Distributions </pstext> 6072*d8b80295SApple OSS Distributions </ps> 6073*d8b80295SApple OSS Distributions </access_permission> 6074*d8b80295SApple OSS Distributions </access_mechanism> 6075*d8b80295SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL2"> 6076*d8b80295SApple OSS Distributions <encoding> 6077*d8b80295SApple OSS Distributions 6078*d8b80295SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL2</access_instruction> 6079*d8b80295SApple OSS Distributions 6080*d8b80295SApple OSS Distributions <enc n="op0" v="0b11"/> 6081*d8b80295SApple OSS Distributions 6082*d8b80295SApple OSS Distributions <enc n="op1" v="0b100"/> 6083*d8b80295SApple OSS Distributions 6084*d8b80295SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6085*d8b80295SApple OSS Distributions 6086*d8b80295SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6087*d8b80295SApple OSS Distributions 6088*d8b80295SApple OSS Distributions <enc n="op2" v="0b000"/> 6089*d8b80295SApple OSS Distributions </encoding> 6090*d8b80295SApple OSS Distributions <access_permission> 6091*d8b80295SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6092*d8b80295SApple OSS Distributions <pstext> 6093*d8b80295SApple OSS Distributionsif PSTATE.EL == EL0 then 6094*d8b80295SApple OSS Distributions UNDEFINED; 6095*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL1 then 6096*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6097*d8b80295SApple OSS Distributions return ESR_EL1; 6098*d8b80295SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6099*d8b80295SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6100*d8b80295SApple OSS Distributions else 6101*d8b80295SApple OSS Distributions UNDEFINED; 6102*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL2 then 6103*d8b80295SApple OSS Distributions return ESR_EL2; 6104*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL3 then 6105*d8b80295SApple OSS Distributions return ESR_EL2; 6106*d8b80295SApple OSS Distributions </pstext> 6107*d8b80295SApple OSS Distributions </ps> 6108*d8b80295SApple OSS Distributions </access_permission> 6109*d8b80295SApple OSS Distributions </access_mechanism> 6110*d8b80295SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL2"> 6111*d8b80295SApple OSS Distributions <encoding> 6112*d8b80295SApple OSS Distributions 6113*d8b80295SApple OSS Distributions <access_instruction>MSR ESR_EL2, <Xt></access_instruction> 6114*d8b80295SApple OSS Distributions 6115*d8b80295SApple OSS Distributions <enc n="op0" v="0b11"/> 6116*d8b80295SApple OSS Distributions 6117*d8b80295SApple OSS Distributions <enc n="op1" v="0b100"/> 6118*d8b80295SApple OSS Distributions 6119*d8b80295SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6120*d8b80295SApple OSS Distributions 6121*d8b80295SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6122*d8b80295SApple OSS Distributions 6123*d8b80295SApple OSS Distributions <enc n="op2" v="0b000"/> 6124*d8b80295SApple OSS Distributions </encoding> 6125*d8b80295SApple OSS Distributions <access_permission> 6126*d8b80295SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6127*d8b80295SApple OSS Distributions <pstext> 6128*d8b80295SApple OSS Distributionsif PSTATE.EL == EL0 then 6129*d8b80295SApple OSS Distributions UNDEFINED; 6130*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL1 then 6131*d8b80295SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6132*d8b80295SApple OSS Distributions ESR_EL1 = X[t]; 6133*d8b80295SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6134*d8b80295SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6135*d8b80295SApple OSS Distributions else 6136*d8b80295SApple OSS Distributions UNDEFINED; 6137*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL2 then 6138*d8b80295SApple OSS Distributions ESR_EL2 = X[t]; 6139*d8b80295SApple OSS Distributionselsif PSTATE.EL == EL3 then 6140*d8b80295SApple OSS Distributions ESR_EL2 = X[t]; 6141*d8b80295SApple OSS Distributions </pstext> 6142*d8b80295SApple OSS Distributions </ps> 6143*d8b80295SApple OSS Distributions </access_permission> 6144*d8b80295SApple OSS Distributions </access_mechanism> 6145*d8b80295SApple OSS Distributions</access_mechanisms> 6146*d8b80295SApple OSS Distributions 6147*d8b80295SApple OSS Distributions <arch_variants> 6148*d8b80295SApple OSS Distributions </arch_variants> 6149*d8b80295SApple OSS Distributions </register> 6150*d8b80295SApple OSS Distributions</registers> 6151*d8b80295SApple OSS Distributions 6152*d8b80295SApple OSS Distributions <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp> 6153*d8b80295SApple OSS Distributions</register_page>