xref: /xnu-10063.121.3/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 2c2f96dc2b9a4408a43d3150ae9c105355ca3daa)
1*2c2f96dcSApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*2c2f96dcSApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*2c2f96dcSApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*2c2f96dcSApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*2c2f96dcSApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*2c2f96dcSApple OSS Distributions
7*2c2f96dcSApple OSS Distributions
8*2c2f96dcSApple OSS Distributions
9*2c2f96dcSApple OSS Distributions
10*2c2f96dcSApple OSS Distributions
11*2c2f96dcSApple OSS Distributions
12*2c2f96dcSApple OSS Distributions<register_page>
13*2c2f96dcSApple OSS Distributions  <registers>
14*2c2f96dcSApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*2c2f96dcSApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*2c2f96dcSApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*2c2f96dcSApple OSS Distributions
18*2c2f96dcSApple OSS Distributions
19*2c2f96dcSApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*2c2f96dcSApple OSS Distributions      <reg_mappings>
21*2c2f96dcSApple OSS Distributions          <reg_mapping>
22*2c2f96dcSApple OSS Distributions
23*2c2f96dcSApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*2c2f96dcSApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*2c2f96dcSApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*2c2f96dcSApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*2c2f96dcSApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*2c2f96dcSApple OSS Distributions
29*2c2f96dcSApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*2c2f96dcSApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*2c2f96dcSApple OSS Distributions
32*2c2f96dcSApple OSS Distributions          </reg_mapping>
33*2c2f96dcSApple OSS Distributions      </reg_mappings>
34*2c2f96dcSApple OSS Distributions      <reg_purpose>
35*2c2f96dcSApple OSS Distributions
36*2c2f96dcSApple OSS Distributions
37*2c2f96dcSApple OSS Distributions      <purpose_text>
38*2c2f96dcSApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*2c2f96dcSApple OSS Distributions      </purpose_text>
40*2c2f96dcSApple OSS Distributions
41*2c2f96dcSApple OSS Distributions      </reg_purpose>
42*2c2f96dcSApple OSS Distributions      <reg_groups>
43*2c2f96dcSApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*2c2f96dcSApple OSS Distributions      </reg_groups>
45*2c2f96dcSApple OSS Distributions      <reg_usage_constraints>
46*2c2f96dcSApple OSS Distributions
47*2c2f96dcSApple OSS Distributions
48*2c2f96dcSApple OSS Distributions      </reg_usage_constraints>
49*2c2f96dcSApple OSS Distributions      <reg_configuration>
50*2c2f96dcSApple OSS Distributions
51*2c2f96dcSApple OSS Distributions
52*2c2f96dcSApple OSS Distributions      </reg_configuration>
53*2c2f96dcSApple OSS Distributions      <reg_attributes>
54*2c2f96dcSApple OSS Distributions          <attributes_text>
55*2c2f96dcSApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*2c2f96dcSApple OSS Distributions          </attributes_text>
57*2c2f96dcSApple OSS Distributions      </reg_attributes>
58*2c2f96dcSApple OSS Distributions      <reg_fieldsets>
59*2c2f96dcSApple OSS Distributions
60*2c2f96dcSApple OSS Distributions
61*2c2f96dcSApple OSS Distributions
62*2c2f96dcSApple OSS Distributions
63*2c2f96dcSApple OSS Distributions
64*2c2f96dcSApple OSS Distributions
65*2c2f96dcSApple OSS Distributions
66*2c2f96dcSApple OSS Distributions
67*2c2f96dcSApple OSS Distributions
68*2c2f96dcSApple OSS Distributions
69*2c2f96dcSApple OSS Distributions
70*2c2f96dcSApple OSS Distributions
71*2c2f96dcSApple OSS Distributions  <fields length="64">
72*2c2f96dcSApple OSS Distributions    <text_before_fields>
73*2c2f96dcSApple OSS Distributions
74*2c2f96dcSApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*2c2f96dcSApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*2c2f96dcSApple OSS Distributions
77*2c2f96dcSApple OSS Distributions    </text_before_fields>
78*2c2f96dcSApple OSS Distributions
79*2c2f96dcSApple OSS Distributions        <field
80*2c2f96dcSApple OSS Distributions           id="0_63_32"
81*2c2f96dcSApple OSS Distributions           is_variable_length="False"
82*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
83*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
85*2c2f96dcSApple OSS Distributions           is_constant_value="False"
86*2c2f96dcSApple OSS Distributions           rwtype="RES0"
87*2c2f96dcSApple OSS Distributions        >
88*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
89*2c2f96dcSApple OSS Distributions        <field_msb>63</field_msb>
90*2c2f96dcSApple OSS Distributions        <field_lsb>32</field_lsb>
91*2c2f96dcSApple OSS Distributions        <field_description order="before">
92*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*2c2f96dcSApple OSS Distributions        </field_description>
94*2c2f96dcSApple OSS Distributions        <field_values>
95*2c2f96dcSApple OSS Distributions        </field_values>
96*2c2f96dcSApple OSS Distributions      </field>
97*2c2f96dcSApple OSS Distributions        <field
98*2c2f96dcSApple OSS Distributions           id="EC_31_26"
99*2c2f96dcSApple OSS Distributions           is_variable_length="False"
100*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
101*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
103*2c2f96dcSApple OSS Distributions           is_constant_value="False"
104*2c2f96dcSApple OSS Distributions        >
105*2c2f96dcSApple OSS Distributions          <field_name>EC</field_name>
106*2c2f96dcSApple OSS Distributions        <field_msb>31</field_msb>
107*2c2f96dcSApple OSS Distributions        <field_lsb>26</field_lsb>
108*2c2f96dcSApple OSS Distributions        <field_description order="before">
109*2c2f96dcSApple OSS Distributions
110*2c2f96dcSApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*2c2f96dcSApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*2c2f96dcSApple OSS Distributions<list type="unordered">
113*2c2f96dcSApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*2c2f96dcSApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*2c2f96dcSApple OSS Distributions</listitem></list>
116*2c2f96dcSApple OSS Distributions<para>Possible values of the EC field are:</para>
117*2c2f96dcSApple OSS Distributions
118*2c2f96dcSApple OSS Distributions        </field_description>
119*2c2f96dcSApple OSS Distributions        <field_values>
120*2c2f96dcSApple OSS Distributions
121*2c2f96dcSApple OSS Distributions
122*2c2f96dcSApple OSS Distributions                <field_value_instance>
123*2c2f96dcSApple OSS Distributions          <field_value>0b000000</field_value>
124*2c2f96dcSApple OSS Distributions        <field_value_description>
125*2c2f96dcSApple OSS Distributions  <para>Unknown reason.</para>
126*2c2f96dcSApple OSS Distributions</field_value_description>
127*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*2c2f96dcSApple OSS Distributions    </field_value_instance>
129*2c2f96dcSApple OSS Distributions                <field_value_instance>
130*2c2f96dcSApple OSS Distributions          <field_value>0b000001</field_value>
131*2c2f96dcSApple OSS Distributions        <field_value_description>
132*2c2f96dcSApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*2c2f96dcSApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*2c2f96dcSApple OSS Distributions</field_value_description>
135*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*2c2f96dcSApple OSS Distributions    </field_value_instance>
137*2c2f96dcSApple OSS Distributions                <field_value_instance>
138*2c2f96dcSApple OSS Distributions          <field_value>0b000011</field_value>
139*2c2f96dcSApple OSS Distributions        <field_value_description>
140*2c2f96dcSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*2c2f96dcSApple OSS Distributions</field_value_description>
142*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*2c2f96dcSApple OSS Distributions    </field_value_instance>
144*2c2f96dcSApple OSS Distributions                <field_value_instance>
145*2c2f96dcSApple OSS Distributions          <field_value>0b000100</field_value>
146*2c2f96dcSApple OSS Distributions        <field_value_description>
147*2c2f96dcSApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*2c2f96dcSApple OSS Distributions</field_value_description>
149*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*2c2f96dcSApple OSS Distributions    </field_value_instance>
151*2c2f96dcSApple OSS Distributions                <field_value_instance>
152*2c2f96dcSApple OSS Distributions          <field_value>0b000101</field_value>
153*2c2f96dcSApple OSS Distributions        <field_value_description>
154*2c2f96dcSApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*2c2f96dcSApple OSS Distributions</field_value_description>
156*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*2c2f96dcSApple OSS Distributions    </field_value_instance>
158*2c2f96dcSApple OSS Distributions                <field_value_instance>
159*2c2f96dcSApple OSS Distributions          <field_value>0b000110</field_value>
160*2c2f96dcSApple OSS Distributions        <field_value_description>
161*2c2f96dcSApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*2c2f96dcSApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*2c2f96dcSApple OSS Distributions<list type="unordered">
164*2c2f96dcSApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*2c2f96dcSApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*2c2f96dcSApple OSS Distributions</listitem></list>
167*2c2f96dcSApple OSS Distributions</field_value_description>
168*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*2c2f96dcSApple OSS Distributions    </field_value_instance>
170*2c2f96dcSApple OSS Distributions                <field_value_instance>
171*2c2f96dcSApple OSS Distributions          <field_value>0b000111</field_value>
172*2c2f96dcSApple OSS Distributions        <field_value_description>
173*2c2f96dcSApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*2c2f96dcSApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*2c2f96dcSApple OSS Distributions</field_value_description>
176*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*2c2f96dcSApple OSS Distributions    </field_value_instance>
178*2c2f96dcSApple OSS Distributions                <field_value_instance>
179*2c2f96dcSApple OSS Distributions          <field_value>0b001100</field_value>
180*2c2f96dcSApple OSS Distributions        <field_value_description>
181*2c2f96dcSApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*2c2f96dcSApple OSS Distributions</field_value_description>
183*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*2c2f96dcSApple OSS Distributions    </field_value_instance>
185*2c2f96dcSApple OSS Distributions                  <field_value_instance>
186*2c2f96dcSApple OSS Distributions          <field_value>0b001101</field_value>
187*2c2f96dcSApple OSS Distributions        <field_value_description>
188*2c2f96dcSApple OSS Distributions  <para>Branch Target Exception.</para>
189*2c2f96dcSApple OSS Distributions</field_value_description>
190*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*2c2f96dcSApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*2c2f96dcSApple OSS Distributions    </field_value_instance>
193*2c2f96dcSApple OSS Distributions                <field_value_instance>
194*2c2f96dcSApple OSS Distributions          <field_value>0b001110</field_value>
195*2c2f96dcSApple OSS Distributions        <field_value_description>
196*2c2f96dcSApple OSS Distributions  <para>Illegal Execution state.</para>
197*2c2f96dcSApple OSS Distributions</field_value_description>
198*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*2c2f96dcSApple OSS Distributions    </field_value_instance>
200*2c2f96dcSApple OSS Distributions                <field_value_instance>
201*2c2f96dcSApple OSS Distributions          <field_value>0b010001</field_value>
202*2c2f96dcSApple OSS Distributions        <field_value_description>
203*2c2f96dcSApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*2c2f96dcSApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*2c2f96dcSApple OSS Distributions</field_value_description>
206*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*2c2f96dcSApple OSS Distributions    </field_value_instance>
208*2c2f96dcSApple OSS Distributions                <field_value_instance>
209*2c2f96dcSApple OSS Distributions          <field_value>0b010101</field_value>
210*2c2f96dcSApple OSS Distributions        <field_value_description>
211*2c2f96dcSApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*2c2f96dcSApple OSS Distributions</field_value_description>
213*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*2c2f96dcSApple OSS Distributions    </field_value_instance>
215*2c2f96dcSApple OSS Distributions                <field_value_instance>
216*2c2f96dcSApple OSS Distributions          <field_value>0b011000</field_value>
217*2c2f96dcSApple OSS Distributions        <field_value_description>
218*2c2f96dcSApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*2c2f96dcSApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*2c2f96dcSApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*2c2f96dcSApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*2c2f96dcSApple OSS Distributions</field_value_description>
223*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*2c2f96dcSApple OSS Distributions    </field_value_instance>
225*2c2f96dcSApple OSS Distributions                <field_value_instance>
226*2c2f96dcSApple OSS Distributions          <field_value>0b011001</field_value>
227*2c2f96dcSApple OSS Distributions        <field_value_description>
228*2c2f96dcSApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*2c2f96dcSApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*2c2f96dcSApple OSS Distributions</field_value_description>
231*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*2c2f96dcSApple OSS Distributions    </field_value_instance>
233*2c2f96dcSApple OSS Distributions                <field_value_instance>
234*2c2f96dcSApple OSS Distributions          <field_value>0b100000</field_value>
235*2c2f96dcSApple OSS Distributions        <field_value_description>
236*2c2f96dcSApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*2c2f96dcSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*2c2f96dcSApple OSS Distributions</field_value_description>
239*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*2c2f96dcSApple OSS Distributions    </field_value_instance>
241*2c2f96dcSApple OSS Distributions                <field_value_instance>
242*2c2f96dcSApple OSS Distributions          <field_value>0b100001</field_value>
243*2c2f96dcSApple OSS Distributions        <field_value_description>
244*2c2f96dcSApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*2c2f96dcSApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*2c2f96dcSApple OSS Distributions</field_value_description>
247*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*2c2f96dcSApple OSS Distributions    </field_value_instance>
249*2c2f96dcSApple OSS Distributions                <field_value_instance>
250*2c2f96dcSApple OSS Distributions          <field_value>0b100010</field_value>
251*2c2f96dcSApple OSS Distributions        <field_value_description>
252*2c2f96dcSApple OSS Distributions  <para>PC alignment fault exception.</para>
253*2c2f96dcSApple OSS Distributions</field_value_description>
254*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*2c2f96dcSApple OSS Distributions    </field_value_instance>
256*2c2f96dcSApple OSS Distributions                <field_value_instance>
257*2c2f96dcSApple OSS Distributions          <field_value>0b100100</field_value>
258*2c2f96dcSApple OSS Distributions        <field_value_description>
259*2c2f96dcSApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*2c2f96dcSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*2c2f96dcSApple OSS Distributions</field_value_description>
262*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*2c2f96dcSApple OSS Distributions    </field_value_instance>
264*2c2f96dcSApple OSS Distributions                <field_value_instance>
265*2c2f96dcSApple OSS Distributions          <field_value>0b100101</field_value>
266*2c2f96dcSApple OSS Distributions        <field_value_description>
267*2c2f96dcSApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*2c2f96dcSApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*2c2f96dcSApple OSS Distributions</field_value_description>
270*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*2c2f96dcSApple OSS Distributions    </field_value_instance>
272*2c2f96dcSApple OSS Distributions                <field_value_instance>
273*2c2f96dcSApple OSS Distributions          <field_value>0b100110</field_value>
274*2c2f96dcSApple OSS Distributions        <field_value_description>
275*2c2f96dcSApple OSS Distributions  <para>SP alignment fault exception.</para>
276*2c2f96dcSApple OSS Distributions</field_value_description>
277*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*2c2f96dcSApple OSS Distributions    </field_value_instance>
279*2c2f96dcSApple OSS Distributions                <field_value_instance>
280*2c2f96dcSApple OSS Distributions          <field_value>0b101000</field_value>
281*2c2f96dcSApple OSS Distributions        <field_value_description>
282*2c2f96dcSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*2c2f96dcSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*2c2f96dcSApple OSS Distributions</field_value_description>
285*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*2c2f96dcSApple OSS Distributions    </field_value_instance>
287*2c2f96dcSApple OSS Distributions                <field_value_instance>
288*2c2f96dcSApple OSS Distributions          <field_value>0b101100</field_value>
289*2c2f96dcSApple OSS Distributions        <field_value_description>
290*2c2f96dcSApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*2c2f96dcSApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*2c2f96dcSApple OSS Distributions</field_value_description>
293*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*2c2f96dcSApple OSS Distributions    </field_value_instance>
295*2c2f96dcSApple OSS Distributions                <field_value_instance>
296*2c2f96dcSApple OSS Distributions          <field_value>0b101111</field_value>
297*2c2f96dcSApple OSS Distributions        <field_value_description>
298*2c2f96dcSApple OSS Distributions  <para>SError interrupt.</para>
299*2c2f96dcSApple OSS Distributions</field_value_description>
300*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*2c2f96dcSApple OSS Distributions    </field_value_instance>
302*2c2f96dcSApple OSS Distributions                <field_value_instance>
303*2c2f96dcSApple OSS Distributions          <field_value>0b110000</field_value>
304*2c2f96dcSApple OSS Distributions        <field_value_description>
305*2c2f96dcSApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*2c2f96dcSApple OSS Distributions</field_value_description>
307*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*2c2f96dcSApple OSS Distributions    </field_value_instance>
309*2c2f96dcSApple OSS Distributions                <field_value_instance>
310*2c2f96dcSApple OSS Distributions          <field_value>0b110001</field_value>
311*2c2f96dcSApple OSS Distributions        <field_value_description>
312*2c2f96dcSApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*2c2f96dcSApple OSS Distributions</field_value_description>
314*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*2c2f96dcSApple OSS Distributions    </field_value_instance>
316*2c2f96dcSApple OSS Distributions                <field_value_instance>
317*2c2f96dcSApple OSS Distributions          <field_value>0b110010</field_value>
318*2c2f96dcSApple OSS Distributions        <field_value_description>
319*2c2f96dcSApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*2c2f96dcSApple OSS Distributions</field_value_description>
321*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*2c2f96dcSApple OSS Distributions    </field_value_instance>
323*2c2f96dcSApple OSS Distributions                <field_value_instance>
324*2c2f96dcSApple OSS Distributions          <field_value>0b110011</field_value>
325*2c2f96dcSApple OSS Distributions        <field_value_description>
326*2c2f96dcSApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*2c2f96dcSApple OSS Distributions</field_value_description>
328*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*2c2f96dcSApple OSS Distributions    </field_value_instance>
330*2c2f96dcSApple OSS Distributions                <field_value_instance>
331*2c2f96dcSApple OSS Distributions          <field_value>0b110100</field_value>
332*2c2f96dcSApple OSS Distributions        <field_value_description>
333*2c2f96dcSApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*2c2f96dcSApple OSS Distributions</field_value_description>
335*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*2c2f96dcSApple OSS Distributions    </field_value_instance>
337*2c2f96dcSApple OSS Distributions                <field_value_instance>
338*2c2f96dcSApple OSS Distributions          <field_value>0b110101</field_value>
339*2c2f96dcSApple OSS Distributions        <field_value_description>
340*2c2f96dcSApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*2c2f96dcSApple OSS Distributions</field_value_description>
342*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*2c2f96dcSApple OSS Distributions    </field_value_instance>
344*2c2f96dcSApple OSS Distributions                <field_value_instance>
345*2c2f96dcSApple OSS Distributions          <field_value>0b111000</field_value>
346*2c2f96dcSApple OSS Distributions        <field_value_description>
347*2c2f96dcSApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*2c2f96dcSApple OSS Distributions</field_value_description>
349*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*2c2f96dcSApple OSS Distributions    </field_value_instance>
351*2c2f96dcSApple OSS Distributions                <field_value_instance>
352*2c2f96dcSApple OSS Distributions          <field_value>0b111100</field_value>
353*2c2f96dcSApple OSS Distributions        <field_value_description>
354*2c2f96dcSApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*2c2f96dcSApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*2c2f96dcSApple OSS Distributions</field_value_description>
357*2c2f96dcSApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*2c2f96dcSApple OSS Distributions    </field_value_instance>
359*2c2f96dcSApple OSS Distributions        </field_values>
360*2c2f96dcSApple OSS Distributions            <field_description order="after">
361*2c2f96dcSApple OSS Distributions
362*2c2f96dcSApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*2c2f96dcSApple OSS Distributions<list type="unordered">
364*2c2f96dcSApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*2c2f96dcSApple OSS Distributions</listitem></list>
367*2c2f96dcSApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*2c2f96dcSApple OSS Distributions
369*2c2f96dcSApple OSS Distributions            </field_description>
370*2c2f96dcSApple OSS Distributions          <field_resets>
371*2c2f96dcSApple OSS Distributions
372*2c2f96dcSApple OSS Distributions    <field_reset>
373*2c2f96dcSApple OSS Distributions
374*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*2c2f96dcSApple OSS Distributions
376*2c2f96dcSApple OSS Distributions    </field_reset>
377*2c2f96dcSApple OSS Distributions</field_resets>
378*2c2f96dcSApple OSS Distributions      </field>
379*2c2f96dcSApple OSS Distributions        <field
380*2c2f96dcSApple OSS Distributions           id="IL_25_25"
381*2c2f96dcSApple OSS Distributions           is_variable_length="False"
382*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
383*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
385*2c2f96dcSApple OSS Distributions           is_constant_value="False"
386*2c2f96dcSApple OSS Distributions        >
387*2c2f96dcSApple OSS Distributions          <field_name>IL</field_name>
388*2c2f96dcSApple OSS Distributions        <field_msb>25</field_msb>
389*2c2f96dcSApple OSS Distributions        <field_lsb>25</field_lsb>
390*2c2f96dcSApple OSS Distributions        <field_description order="before">
391*2c2f96dcSApple OSS Distributions
392*2c2f96dcSApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*2c2f96dcSApple OSS Distributions
394*2c2f96dcSApple OSS Distributions        </field_description>
395*2c2f96dcSApple OSS Distributions        <field_values>
396*2c2f96dcSApple OSS Distributions
397*2c2f96dcSApple OSS Distributions
398*2c2f96dcSApple OSS Distributions                <field_value_instance>
399*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
400*2c2f96dcSApple OSS Distributions        <field_value_description>
401*2c2f96dcSApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*2c2f96dcSApple OSS Distributions</field_value_description>
403*2c2f96dcSApple OSS Distributions    </field_value_instance>
404*2c2f96dcSApple OSS Distributions                <field_value_instance>
405*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
406*2c2f96dcSApple OSS Distributions        <field_value_description>
407*2c2f96dcSApple OSS Distributions  <list type="unordered">
408*2c2f96dcSApple OSS Distributions<listitem><content>
409*2c2f96dcSApple OSS Distributions<para>An SError interrupt.</para>
410*2c2f96dcSApple OSS Distributions</content>
411*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
412*2c2f96dcSApple OSS Distributions<para>An Instruction Abort exception.</para>
413*2c2f96dcSApple OSS Distributions</content>
414*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
415*2c2f96dcSApple OSS Distributions<para>A PC alignment fault exception.</para>
416*2c2f96dcSApple OSS Distributions</content>
417*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
418*2c2f96dcSApple OSS Distributions<para>An SP alignment fault exception.</para>
419*2c2f96dcSApple OSS Distributions</content>
420*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
421*2c2f96dcSApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*2c2f96dcSApple OSS Distributions</content>
423*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
424*2c2f96dcSApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*2c2f96dcSApple OSS Distributions</content>
426*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
427*2c2f96dcSApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*2c2f96dcSApple OSS Distributions<list type="unordered">
429*2c2f96dcSApple OSS Distributions<listitem><content>
430*2c2f96dcSApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*2c2f96dcSApple OSS Distributions</content>
432*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
433*2c2f96dcSApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*2c2f96dcSApple OSS Distributions</content>
435*2c2f96dcSApple OSS Distributions</listitem></list>
436*2c2f96dcSApple OSS Distributions</content>
437*2c2f96dcSApple OSS Distributions</listitem><listitem><content>
438*2c2f96dcSApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*2c2f96dcSApple OSS Distributions</content>
440*2c2f96dcSApple OSS Distributions</listitem></list>
441*2c2f96dcSApple OSS Distributions</field_value_description>
442*2c2f96dcSApple OSS Distributions    </field_value_instance>
443*2c2f96dcSApple OSS Distributions        </field_values>
444*2c2f96dcSApple OSS Distributions          <field_resets>
445*2c2f96dcSApple OSS Distributions
446*2c2f96dcSApple OSS Distributions    <field_reset>
447*2c2f96dcSApple OSS Distributions
448*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*2c2f96dcSApple OSS Distributions
450*2c2f96dcSApple OSS Distributions    </field_reset>
451*2c2f96dcSApple OSS Distributions</field_resets>
452*2c2f96dcSApple OSS Distributions      </field>
453*2c2f96dcSApple OSS Distributions        <field
454*2c2f96dcSApple OSS Distributions           id="ISS_24_0"
455*2c2f96dcSApple OSS Distributions           is_variable_length="False"
456*2c2f96dcSApple OSS Distributions           has_partial_fieldset="True"
457*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
459*2c2f96dcSApple OSS Distributions           is_constant_value="False"
460*2c2f96dcSApple OSS Distributions        >
461*2c2f96dcSApple OSS Distributions          <field_name>ISS</field_name>
462*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
463*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
464*2c2f96dcSApple OSS Distributions        <field_description order="before">
465*2c2f96dcSApple OSS Distributions
466*2c2f96dcSApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*2c2f96dcSApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*2c2f96dcSApple OSS Distributions<list type="unordered">
469*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*2c2f96dcSApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*2c2f96dcSApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*2c2f96dcSApple OSS Distributions</listitem></list>
474*2c2f96dcSApple OSS Distributions</content>
475*2c2f96dcSApple OSS Distributions</listitem></list>
476*2c2f96dcSApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*2c2f96dcSApple OSS Distributions
478*2c2f96dcSApple OSS Distributions        </field_description>
479*2c2f96dcSApple OSS Distributions        <field_values>
480*2c2f96dcSApple OSS Distributions
481*2c2f96dcSApple OSS Distributions               <field_value_name>I</field_value_name>
482*2c2f96dcSApple OSS Distributions        </field_values>
483*2c2f96dcSApple OSS Distributions          <field_resets>
484*2c2f96dcSApple OSS Distributions
485*2c2f96dcSApple OSS Distributions</field_resets>
486*2c2f96dcSApple OSS Distributions            <partial_fieldset>
487*2c2f96dcSApple OSS Distributions              <fields length="25">
488*2c2f96dcSApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*2c2f96dcSApple OSS Distributions    <text_before_fields>
490*2c2f96dcSApple OSS Distributions
491*2c2f96dcSApple OSS Distributions
492*2c2f96dcSApple OSS Distributions
493*2c2f96dcSApple OSS Distributions    </text_before_fields>
494*2c2f96dcSApple OSS Distributions
495*2c2f96dcSApple OSS Distributions        <field
496*2c2f96dcSApple OSS Distributions           id="0_24_0"
497*2c2f96dcSApple OSS Distributions           is_variable_length="False"
498*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
499*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
501*2c2f96dcSApple OSS Distributions           is_constant_value="False"
502*2c2f96dcSApple OSS Distributions           rwtype="RES0"
503*2c2f96dcSApple OSS Distributions        >
504*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
505*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
506*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
507*2c2f96dcSApple OSS Distributions        <field_description order="before">
508*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*2c2f96dcSApple OSS Distributions        </field_description>
510*2c2f96dcSApple OSS Distributions        <field_values>
511*2c2f96dcSApple OSS Distributions        </field_values>
512*2c2f96dcSApple OSS Distributions      </field>
513*2c2f96dcSApple OSS Distributions    <text_after_fields>
514*2c2f96dcSApple OSS Distributions
515*2c2f96dcSApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*2c2f96dcSApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*2c2f96dcSApple OSS Distributions<list type="unordered">
518*2c2f96dcSApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*2c2f96dcSApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*2c2f96dcSApple OSS Distributions</listitem></list>
523*2c2f96dcSApple OSS Distributions</content>
524*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*2c2f96dcSApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*2c2f96dcSApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*2c2f96dcSApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*2c2f96dcSApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*2c2f96dcSApple OSS Distributions</listitem></list>
534*2c2f96dcSApple OSS Distributions</content>
535*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*2c2f96dcSApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*2c2f96dcSApple OSS Distributions</listitem></list>
541*2c2f96dcSApple OSS Distributions</content>
542*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*2c2f96dcSApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*2c2f96dcSApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*2c2f96dcSApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*2c2f96dcSApple OSS Distributions</listitem></list>
550*2c2f96dcSApple OSS Distributions</content>
551*2c2f96dcSApple OSS Distributions</listitem></list>
552*2c2f96dcSApple OSS Distributions
553*2c2f96dcSApple OSS Distributions    </text_after_fields>
554*2c2f96dcSApple OSS Distributions  </fields>
555*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
556*2c2f96dcSApple OSS Distributions
557*2c2f96dcSApple OSS Distributions
558*2c2f96dcSApple OSS Distributions
559*2c2f96dcSApple OSS Distributions
560*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*2c2f96dcSApple OSS Distributions    </reg_fieldset>
562*2c2f96dcSApple OSS Distributions            </partial_fieldset>
563*2c2f96dcSApple OSS Distributions            <partial_fieldset>
564*2c2f96dcSApple OSS Distributions              <fields length="25">
565*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*2c2f96dcSApple OSS Distributions    <text_before_fields>
567*2c2f96dcSApple OSS Distributions
568*2c2f96dcSApple OSS Distributions
569*2c2f96dcSApple OSS Distributions
570*2c2f96dcSApple OSS Distributions    </text_before_fields>
571*2c2f96dcSApple OSS Distributions
572*2c2f96dcSApple OSS Distributions        <field
573*2c2f96dcSApple OSS Distributions           id="CV_24_24"
574*2c2f96dcSApple OSS Distributions           is_variable_length="False"
575*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
576*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
578*2c2f96dcSApple OSS Distributions           is_constant_value="False"
579*2c2f96dcSApple OSS Distributions        >
580*2c2f96dcSApple OSS Distributions          <field_name>CV</field_name>
581*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
582*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
583*2c2f96dcSApple OSS Distributions        <field_description order="before">
584*2c2f96dcSApple OSS Distributions
585*2c2f96dcSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*2c2f96dcSApple OSS Distributions
587*2c2f96dcSApple OSS Distributions        </field_description>
588*2c2f96dcSApple OSS Distributions        <field_values>
589*2c2f96dcSApple OSS Distributions
590*2c2f96dcSApple OSS Distributions
591*2c2f96dcSApple OSS Distributions                <field_value_instance>
592*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
593*2c2f96dcSApple OSS Distributions        <field_value_description>
594*2c2f96dcSApple OSS Distributions  <para>The COND field is not valid.</para>
595*2c2f96dcSApple OSS Distributions</field_value_description>
596*2c2f96dcSApple OSS Distributions    </field_value_instance>
597*2c2f96dcSApple OSS Distributions                <field_value_instance>
598*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
599*2c2f96dcSApple OSS Distributions        <field_value_description>
600*2c2f96dcSApple OSS Distributions  <para>The COND field is valid.</para>
601*2c2f96dcSApple OSS Distributions</field_value_description>
602*2c2f96dcSApple OSS Distributions    </field_value_instance>
603*2c2f96dcSApple OSS Distributions        </field_values>
604*2c2f96dcSApple OSS Distributions            <field_description order="after">
605*2c2f96dcSApple OSS Distributions
606*2c2f96dcSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*2c2f96dcSApple OSS Distributions<list type="unordered">
609*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*2c2f96dcSApple OSS Distributions</listitem></list>
612*2c2f96dcSApple OSS Distributions
613*2c2f96dcSApple OSS Distributions            </field_description>
614*2c2f96dcSApple OSS Distributions          <field_resets>
615*2c2f96dcSApple OSS Distributions
616*2c2f96dcSApple OSS Distributions    <field_reset>
617*2c2f96dcSApple OSS Distributions
618*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*2c2f96dcSApple OSS Distributions
620*2c2f96dcSApple OSS Distributions    </field_reset>
621*2c2f96dcSApple OSS Distributions</field_resets>
622*2c2f96dcSApple OSS Distributions      </field>
623*2c2f96dcSApple OSS Distributions        <field
624*2c2f96dcSApple OSS Distributions           id="COND_23_20"
625*2c2f96dcSApple OSS Distributions           is_variable_length="False"
626*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
627*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
629*2c2f96dcSApple OSS Distributions           is_constant_value="False"
630*2c2f96dcSApple OSS Distributions        >
631*2c2f96dcSApple OSS Distributions          <field_name>COND</field_name>
632*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
633*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
634*2c2f96dcSApple OSS Distributions        <field_description order="before">
635*2c2f96dcSApple OSS Distributions
636*2c2f96dcSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*2c2f96dcSApple OSS Distributions<list type="unordered">
640*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*2c2f96dcSApple OSS Distributions</listitem></list>
644*2c2f96dcSApple OSS Distributions</content>
645*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*2c2f96dcSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*2c2f96dcSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*2c2f96dcSApple OSS Distributions</listitem></list>
649*2c2f96dcSApple OSS Distributions</content>
650*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*2c2f96dcSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*2c2f96dcSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*2c2f96dcSApple OSS Distributions</listitem></list>
654*2c2f96dcSApple OSS Distributions</content>
655*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*2c2f96dcSApple OSS Distributions</listitem></list>
657*2c2f96dcSApple OSS Distributions
658*2c2f96dcSApple OSS Distributions        </field_description>
659*2c2f96dcSApple OSS Distributions        <field_values>
660*2c2f96dcSApple OSS Distributions
661*2c2f96dcSApple OSS Distributions
662*2c2f96dcSApple OSS Distributions        </field_values>
663*2c2f96dcSApple OSS Distributions          <field_resets>
664*2c2f96dcSApple OSS Distributions
665*2c2f96dcSApple OSS Distributions    <field_reset>
666*2c2f96dcSApple OSS Distributions
667*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*2c2f96dcSApple OSS Distributions
669*2c2f96dcSApple OSS Distributions    </field_reset>
670*2c2f96dcSApple OSS Distributions</field_resets>
671*2c2f96dcSApple OSS Distributions      </field>
672*2c2f96dcSApple OSS Distributions        <field
673*2c2f96dcSApple OSS Distributions           id="0_19_1"
674*2c2f96dcSApple OSS Distributions           is_variable_length="False"
675*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
676*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
678*2c2f96dcSApple OSS Distributions           is_constant_value="False"
679*2c2f96dcSApple OSS Distributions           rwtype="RES0"
680*2c2f96dcSApple OSS Distributions        >
681*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
682*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
683*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
684*2c2f96dcSApple OSS Distributions        <field_description order="before">
685*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*2c2f96dcSApple OSS Distributions        </field_description>
687*2c2f96dcSApple OSS Distributions        <field_values>
688*2c2f96dcSApple OSS Distributions        </field_values>
689*2c2f96dcSApple OSS Distributions      </field>
690*2c2f96dcSApple OSS Distributions        <field
691*2c2f96dcSApple OSS Distributions           id="TI_0_0"
692*2c2f96dcSApple OSS Distributions           is_variable_length="False"
693*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
694*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
696*2c2f96dcSApple OSS Distributions           is_constant_value="False"
697*2c2f96dcSApple OSS Distributions        >
698*2c2f96dcSApple OSS Distributions          <field_name>TI</field_name>
699*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
700*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
701*2c2f96dcSApple OSS Distributions        <field_description order="before">
702*2c2f96dcSApple OSS Distributions
703*2c2f96dcSApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*2c2f96dcSApple OSS Distributions
705*2c2f96dcSApple OSS Distributions        </field_description>
706*2c2f96dcSApple OSS Distributions        <field_values>
707*2c2f96dcSApple OSS Distributions
708*2c2f96dcSApple OSS Distributions
709*2c2f96dcSApple OSS Distributions                <field_value_instance>
710*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
711*2c2f96dcSApple OSS Distributions        <field_value_description>
712*2c2f96dcSApple OSS Distributions  <para>WFI trapped.</para>
713*2c2f96dcSApple OSS Distributions</field_value_description>
714*2c2f96dcSApple OSS Distributions    </field_value_instance>
715*2c2f96dcSApple OSS Distributions                <field_value_instance>
716*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
717*2c2f96dcSApple OSS Distributions        <field_value_description>
718*2c2f96dcSApple OSS Distributions  <para>WFE trapped.</para>
719*2c2f96dcSApple OSS Distributions</field_value_description>
720*2c2f96dcSApple OSS Distributions    </field_value_instance>
721*2c2f96dcSApple OSS Distributions        </field_values>
722*2c2f96dcSApple OSS Distributions          <field_resets>
723*2c2f96dcSApple OSS Distributions
724*2c2f96dcSApple OSS Distributions    <field_reset>
725*2c2f96dcSApple OSS Distributions
726*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*2c2f96dcSApple OSS Distributions
728*2c2f96dcSApple OSS Distributions    </field_reset>
729*2c2f96dcSApple OSS Distributions</field_resets>
730*2c2f96dcSApple OSS Distributions      </field>
731*2c2f96dcSApple OSS Distributions    <text_after_fields>
732*2c2f96dcSApple OSS Distributions
733*2c2f96dcSApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*2c2f96dcSApple OSS Distributions<list type="unordered">
735*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*2c2f96dcSApple OSS Distributions</listitem></list>
739*2c2f96dcSApple OSS Distributions
740*2c2f96dcSApple OSS Distributions    </text_after_fields>
741*2c2f96dcSApple OSS Distributions  </fields>
742*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
743*2c2f96dcSApple OSS Distributions
744*2c2f96dcSApple OSS Distributions
745*2c2f96dcSApple OSS Distributions
746*2c2f96dcSApple OSS Distributions
747*2c2f96dcSApple OSS Distributions
748*2c2f96dcSApple OSS Distributions
749*2c2f96dcSApple OSS Distributions
750*2c2f96dcSApple OSS Distributions
751*2c2f96dcSApple OSS Distributions
752*2c2f96dcSApple OSS Distributions
753*2c2f96dcSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*2c2f96dcSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*2c2f96dcSApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*2c2f96dcSApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*2c2f96dcSApple OSS Distributions    </reg_fieldset>
758*2c2f96dcSApple OSS Distributions            </partial_fieldset>
759*2c2f96dcSApple OSS Distributions            <partial_fieldset>
760*2c2f96dcSApple OSS Distributions              <fields length="25">
761*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*2c2f96dcSApple OSS Distributions    <text_before_fields>
763*2c2f96dcSApple OSS Distributions
764*2c2f96dcSApple OSS Distributions
765*2c2f96dcSApple OSS Distributions
766*2c2f96dcSApple OSS Distributions    </text_before_fields>
767*2c2f96dcSApple OSS Distributions
768*2c2f96dcSApple OSS Distributions        <field
769*2c2f96dcSApple OSS Distributions           id="CV_24_24"
770*2c2f96dcSApple OSS Distributions           is_variable_length="False"
771*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
772*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
774*2c2f96dcSApple OSS Distributions           is_constant_value="False"
775*2c2f96dcSApple OSS Distributions        >
776*2c2f96dcSApple OSS Distributions          <field_name>CV</field_name>
777*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
778*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
779*2c2f96dcSApple OSS Distributions        <field_description order="before">
780*2c2f96dcSApple OSS Distributions
781*2c2f96dcSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*2c2f96dcSApple OSS Distributions
783*2c2f96dcSApple OSS Distributions        </field_description>
784*2c2f96dcSApple OSS Distributions        <field_values>
785*2c2f96dcSApple OSS Distributions
786*2c2f96dcSApple OSS Distributions
787*2c2f96dcSApple OSS Distributions                <field_value_instance>
788*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
789*2c2f96dcSApple OSS Distributions        <field_value_description>
790*2c2f96dcSApple OSS Distributions  <para>The COND field is not valid.</para>
791*2c2f96dcSApple OSS Distributions</field_value_description>
792*2c2f96dcSApple OSS Distributions    </field_value_instance>
793*2c2f96dcSApple OSS Distributions                <field_value_instance>
794*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
795*2c2f96dcSApple OSS Distributions        <field_value_description>
796*2c2f96dcSApple OSS Distributions  <para>The COND field is valid.</para>
797*2c2f96dcSApple OSS Distributions</field_value_description>
798*2c2f96dcSApple OSS Distributions    </field_value_instance>
799*2c2f96dcSApple OSS Distributions        </field_values>
800*2c2f96dcSApple OSS Distributions            <field_description order="after">
801*2c2f96dcSApple OSS Distributions
802*2c2f96dcSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*2c2f96dcSApple OSS Distributions<list type="unordered">
805*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*2c2f96dcSApple OSS Distributions</listitem></list>
808*2c2f96dcSApple OSS Distributions
809*2c2f96dcSApple OSS Distributions            </field_description>
810*2c2f96dcSApple OSS Distributions          <field_resets>
811*2c2f96dcSApple OSS Distributions
812*2c2f96dcSApple OSS Distributions    <field_reset>
813*2c2f96dcSApple OSS Distributions
814*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*2c2f96dcSApple OSS Distributions
816*2c2f96dcSApple OSS Distributions    </field_reset>
817*2c2f96dcSApple OSS Distributions</field_resets>
818*2c2f96dcSApple OSS Distributions      </field>
819*2c2f96dcSApple OSS Distributions        <field
820*2c2f96dcSApple OSS Distributions           id="COND_23_20"
821*2c2f96dcSApple OSS Distributions           is_variable_length="False"
822*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
823*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
825*2c2f96dcSApple OSS Distributions           is_constant_value="False"
826*2c2f96dcSApple OSS Distributions        >
827*2c2f96dcSApple OSS Distributions          <field_name>COND</field_name>
828*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
829*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
830*2c2f96dcSApple OSS Distributions        <field_description order="before">
831*2c2f96dcSApple OSS Distributions
832*2c2f96dcSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*2c2f96dcSApple OSS Distributions<list type="unordered">
836*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*2c2f96dcSApple OSS Distributions</listitem></list>
840*2c2f96dcSApple OSS Distributions</content>
841*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*2c2f96dcSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*2c2f96dcSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*2c2f96dcSApple OSS Distributions</listitem></list>
845*2c2f96dcSApple OSS Distributions</content>
846*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*2c2f96dcSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*2c2f96dcSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*2c2f96dcSApple OSS Distributions</listitem></list>
850*2c2f96dcSApple OSS Distributions</content>
851*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*2c2f96dcSApple OSS Distributions</listitem></list>
853*2c2f96dcSApple OSS Distributions
854*2c2f96dcSApple OSS Distributions        </field_description>
855*2c2f96dcSApple OSS Distributions        <field_values>
856*2c2f96dcSApple OSS Distributions
857*2c2f96dcSApple OSS Distributions
858*2c2f96dcSApple OSS Distributions        </field_values>
859*2c2f96dcSApple OSS Distributions          <field_resets>
860*2c2f96dcSApple OSS Distributions
861*2c2f96dcSApple OSS Distributions    <field_reset>
862*2c2f96dcSApple OSS Distributions
863*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*2c2f96dcSApple OSS Distributions
865*2c2f96dcSApple OSS Distributions    </field_reset>
866*2c2f96dcSApple OSS Distributions</field_resets>
867*2c2f96dcSApple OSS Distributions      </field>
868*2c2f96dcSApple OSS Distributions        <field
869*2c2f96dcSApple OSS Distributions           id="Opc2_19_17"
870*2c2f96dcSApple OSS Distributions           is_variable_length="False"
871*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
872*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
874*2c2f96dcSApple OSS Distributions           is_constant_value="False"
875*2c2f96dcSApple OSS Distributions        >
876*2c2f96dcSApple OSS Distributions          <field_name>Opc2</field_name>
877*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
878*2c2f96dcSApple OSS Distributions        <field_lsb>17</field_lsb>
879*2c2f96dcSApple OSS Distributions        <field_description order="before">
880*2c2f96dcSApple OSS Distributions
881*2c2f96dcSApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*2c2f96dcSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*2c2f96dcSApple OSS Distributions
884*2c2f96dcSApple OSS Distributions        </field_description>
885*2c2f96dcSApple OSS Distributions        <field_values>
886*2c2f96dcSApple OSS Distributions
887*2c2f96dcSApple OSS Distributions
888*2c2f96dcSApple OSS Distributions        </field_values>
889*2c2f96dcSApple OSS Distributions          <field_resets>
890*2c2f96dcSApple OSS Distributions
891*2c2f96dcSApple OSS Distributions    <field_reset>
892*2c2f96dcSApple OSS Distributions
893*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*2c2f96dcSApple OSS Distributions
895*2c2f96dcSApple OSS Distributions    </field_reset>
896*2c2f96dcSApple OSS Distributions</field_resets>
897*2c2f96dcSApple OSS Distributions      </field>
898*2c2f96dcSApple OSS Distributions        <field
899*2c2f96dcSApple OSS Distributions           id="Opc1_16_14"
900*2c2f96dcSApple OSS Distributions           is_variable_length="False"
901*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
902*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
904*2c2f96dcSApple OSS Distributions           is_constant_value="False"
905*2c2f96dcSApple OSS Distributions        >
906*2c2f96dcSApple OSS Distributions          <field_name>Opc1</field_name>
907*2c2f96dcSApple OSS Distributions        <field_msb>16</field_msb>
908*2c2f96dcSApple OSS Distributions        <field_lsb>14</field_lsb>
909*2c2f96dcSApple OSS Distributions        <field_description order="before">
910*2c2f96dcSApple OSS Distributions
911*2c2f96dcSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*2c2f96dcSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*2c2f96dcSApple OSS Distributions
914*2c2f96dcSApple OSS Distributions        </field_description>
915*2c2f96dcSApple OSS Distributions        <field_values>
916*2c2f96dcSApple OSS Distributions
917*2c2f96dcSApple OSS Distributions
918*2c2f96dcSApple OSS Distributions        </field_values>
919*2c2f96dcSApple OSS Distributions          <field_resets>
920*2c2f96dcSApple OSS Distributions
921*2c2f96dcSApple OSS Distributions    <field_reset>
922*2c2f96dcSApple OSS Distributions
923*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*2c2f96dcSApple OSS Distributions
925*2c2f96dcSApple OSS Distributions    </field_reset>
926*2c2f96dcSApple OSS Distributions</field_resets>
927*2c2f96dcSApple OSS Distributions      </field>
928*2c2f96dcSApple OSS Distributions        <field
929*2c2f96dcSApple OSS Distributions           id="CRn_13_10"
930*2c2f96dcSApple OSS Distributions           is_variable_length="False"
931*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
932*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
934*2c2f96dcSApple OSS Distributions           is_constant_value="False"
935*2c2f96dcSApple OSS Distributions        >
936*2c2f96dcSApple OSS Distributions          <field_name>CRn</field_name>
937*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
938*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
939*2c2f96dcSApple OSS Distributions        <field_description order="before">
940*2c2f96dcSApple OSS Distributions
941*2c2f96dcSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*2c2f96dcSApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*2c2f96dcSApple OSS Distributions
944*2c2f96dcSApple OSS Distributions        </field_description>
945*2c2f96dcSApple OSS Distributions        <field_values>
946*2c2f96dcSApple OSS Distributions
947*2c2f96dcSApple OSS Distributions
948*2c2f96dcSApple OSS Distributions        </field_values>
949*2c2f96dcSApple OSS Distributions          <field_resets>
950*2c2f96dcSApple OSS Distributions
951*2c2f96dcSApple OSS Distributions    <field_reset>
952*2c2f96dcSApple OSS Distributions
953*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*2c2f96dcSApple OSS Distributions
955*2c2f96dcSApple OSS Distributions    </field_reset>
956*2c2f96dcSApple OSS Distributions</field_resets>
957*2c2f96dcSApple OSS Distributions      </field>
958*2c2f96dcSApple OSS Distributions        <field
959*2c2f96dcSApple OSS Distributions           id="Rt_9_5"
960*2c2f96dcSApple OSS Distributions           is_variable_length="False"
961*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
962*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
964*2c2f96dcSApple OSS Distributions           is_constant_value="False"
965*2c2f96dcSApple OSS Distributions        >
966*2c2f96dcSApple OSS Distributions          <field_name>Rt</field_name>
967*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
968*2c2f96dcSApple OSS Distributions        <field_lsb>5</field_lsb>
969*2c2f96dcSApple OSS Distributions        <field_description order="before">
970*2c2f96dcSApple OSS Distributions
971*2c2f96dcSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*2c2f96dcSApple OSS Distributions
973*2c2f96dcSApple OSS Distributions        </field_description>
974*2c2f96dcSApple OSS Distributions        <field_values>
975*2c2f96dcSApple OSS Distributions
976*2c2f96dcSApple OSS Distributions
977*2c2f96dcSApple OSS Distributions        </field_values>
978*2c2f96dcSApple OSS Distributions          <field_resets>
979*2c2f96dcSApple OSS Distributions
980*2c2f96dcSApple OSS Distributions    <field_reset>
981*2c2f96dcSApple OSS Distributions
982*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*2c2f96dcSApple OSS Distributions
984*2c2f96dcSApple OSS Distributions    </field_reset>
985*2c2f96dcSApple OSS Distributions</field_resets>
986*2c2f96dcSApple OSS Distributions      </field>
987*2c2f96dcSApple OSS Distributions        <field
988*2c2f96dcSApple OSS Distributions           id="CRm_4_1"
989*2c2f96dcSApple OSS Distributions           is_variable_length="False"
990*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
991*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
993*2c2f96dcSApple OSS Distributions           is_constant_value="False"
994*2c2f96dcSApple OSS Distributions        >
995*2c2f96dcSApple OSS Distributions          <field_name>CRm</field_name>
996*2c2f96dcSApple OSS Distributions        <field_msb>4</field_msb>
997*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
998*2c2f96dcSApple OSS Distributions        <field_description order="before">
999*2c2f96dcSApple OSS Distributions
1000*2c2f96dcSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*2c2f96dcSApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*2c2f96dcSApple OSS Distributions
1003*2c2f96dcSApple OSS Distributions        </field_description>
1004*2c2f96dcSApple OSS Distributions        <field_values>
1005*2c2f96dcSApple OSS Distributions
1006*2c2f96dcSApple OSS Distributions
1007*2c2f96dcSApple OSS Distributions        </field_values>
1008*2c2f96dcSApple OSS Distributions          <field_resets>
1009*2c2f96dcSApple OSS Distributions
1010*2c2f96dcSApple OSS Distributions    <field_reset>
1011*2c2f96dcSApple OSS Distributions
1012*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*2c2f96dcSApple OSS Distributions
1014*2c2f96dcSApple OSS Distributions    </field_reset>
1015*2c2f96dcSApple OSS Distributions</field_resets>
1016*2c2f96dcSApple OSS Distributions      </field>
1017*2c2f96dcSApple OSS Distributions        <field
1018*2c2f96dcSApple OSS Distributions           id="Direction_0_0"
1019*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1020*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1021*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1023*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1024*2c2f96dcSApple OSS Distributions        >
1025*2c2f96dcSApple OSS Distributions          <field_name>Direction</field_name>
1026*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
1027*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
1028*2c2f96dcSApple OSS Distributions        <field_description order="before">
1029*2c2f96dcSApple OSS Distributions
1030*2c2f96dcSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*2c2f96dcSApple OSS Distributions
1032*2c2f96dcSApple OSS Distributions        </field_description>
1033*2c2f96dcSApple OSS Distributions        <field_values>
1034*2c2f96dcSApple OSS Distributions
1035*2c2f96dcSApple OSS Distributions
1036*2c2f96dcSApple OSS Distributions                <field_value_instance>
1037*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1038*2c2f96dcSApple OSS Distributions        <field_value_description>
1039*2c2f96dcSApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*2c2f96dcSApple OSS Distributions</field_value_description>
1041*2c2f96dcSApple OSS Distributions    </field_value_instance>
1042*2c2f96dcSApple OSS Distributions                <field_value_instance>
1043*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1044*2c2f96dcSApple OSS Distributions        <field_value_description>
1045*2c2f96dcSApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*2c2f96dcSApple OSS Distributions</field_value_description>
1047*2c2f96dcSApple OSS Distributions    </field_value_instance>
1048*2c2f96dcSApple OSS Distributions        </field_values>
1049*2c2f96dcSApple OSS Distributions          <field_resets>
1050*2c2f96dcSApple OSS Distributions
1051*2c2f96dcSApple OSS Distributions    <field_reset>
1052*2c2f96dcSApple OSS Distributions
1053*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*2c2f96dcSApple OSS Distributions
1055*2c2f96dcSApple OSS Distributions    </field_reset>
1056*2c2f96dcSApple OSS Distributions</field_resets>
1057*2c2f96dcSApple OSS Distributions      </field>
1058*2c2f96dcSApple OSS Distributions    <text_after_fields>
1059*2c2f96dcSApple OSS Distributions
1060*2c2f96dcSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*2c2f96dcSApple OSS Distributions<list type="unordered">
1062*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*2c2f96dcSApple OSS Distributions</listitem></list>
1081*2c2f96dcSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*2c2f96dcSApple OSS Distributions<list type="unordered">
1083*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*2c2f96dcSApple OSS Distributions</listitem></list>
1094*2c2f96dcSApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*2c2f96dcSApple OSS Distributions
1096*2c2f96dcSApple OSS Distributions    </text_after_fields>
1097*2c2f96dcSApple OSS Distributions  </fields>
1098*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
1099*2c2f96dcSApple OSS Distributions
1100*2c2f96dcSApple OSS Distributions
1101*2c2f96dcSApple OSS Distributions
1102*2c2f96dcSApple OSS Distributions
1103*2c2f96dcSApple OSS Distributions
1104*2c2f96dcSApple OSS Distributions
1105*2c2f96dcSApple OSS Distributions
1106*2c2f96dcSApple OSS Distributions
1107*2c2f96dcSApple OSS Distributions
1108*2c2f96dcSApple OSS Distributions
1109*2c2f96dcSApple OSS Distributions
1110*2c2f96dcSApple OSS Distributions
1111*2c2f96dcSApple OSS Distributions
1112*2c2f96dcSApple OSS Distributions
1113*2c2f96dcSApple OSS Distributions
1114*2c2f96dcSApple OSS Distributions
1115*2c2f96dcSApple OSS Distributions
1116*2c2f96dcSApple OSS Distributions
1117*2c2f96dcSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*2c2f96dcSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*2c2f96dcSApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*2c2f96dcSApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*2c2f96dcSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*2c2f96dcSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*2c2f96dcSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*2c2f96dcSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*2c2f96dcSApple OSS Distributions    </reg_fieldset>
1126*2c2f96dcSApple OSS Distributions            </partial_fieldset>
1127*2c2f96dcSApple OSS Distributions            <partial_fieldset>
1128*2c2f96dcSApple OSS Distributions              <fields length="25">
1129*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*2c2f96dcSApple OSS Distributions    <text_before_fields>
1131*2c2f96dcSApple OSS Distributions
1132*2c2f96dcSApple OSS Distributions
1133*2c2f96dcSApple OSS Distributions
1134*2c2f96dcSApple OSS Distributions    </text_before_fields>
1135*2c2f96dcSApple OSS Distributions
1136*2c2f96dcSApple OSS Distributions        <field
1137*2c2f96dcSApple OSS Distributions           id="CV_24_24"
1138*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1139*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1140*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1142*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1143*2c2f96dcSApple OSS Distributions        >
1144*2c2f96dcSApple OSS Distributions          <field_name>CV</field_name>
1145*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
1146*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
1147*2c2f96dcSApple OSS Distributions        <field_description order="before">
1148*2c2f96dcSApple OSS Distributions
1149*2c2f96dcSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*2c2f96dcSApple OSS Distributions
1151*2c2f96dcSApple OSS Distributions        </field_description>
1152*2c2f96dcSApple OSS Distributions        <field_values>
1153*2c2f96dcSApple OSS Distributions
1154*2c2f96dcSApple OSS Distributions
1155*2c2f96dcSApple OSS Distributions                <field_value_instance>
1156*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1157*2c2f96dcSApple OSS Distributions        <field_value_description>
1158*2c2f96dcSApple OSS Distributions  <para>The COND field is not valid.</para>
1159*2c2f96dcSApple OSS Distributions</field_value_description>
1160*2c2f96dcSApple OSS Distributions    </field_value_instance>
1161*2c2f96dcSApple OSS Distributions                <field_value_instance>
1162*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1163*2c2f96dcSApple OSS Distributions        <field_value_description>
1164*2c2f96dcSApple OSS Distributions  <para>The COND field is valid.</para>
1165*2c2f96dcSApple OSS Distributions</field_value_description>
1166*2c2f96dcSApple OSS Distributions    </field_value_instance>
1167*2c2f96dcSApple OSS Distributions        </field_values>
1168*2c2f96dcSApple OSS Distributions            <field_description order="after">
1169*2c2f96dcSApple OSS Distributions
1170*2c2f96dcSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*2c2f96dcSApple OSS Distributions<list type="unordered">
1173*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*2c2f96dcSApple OSS Distributions</listitem></list>
1176*2c2f96dcSApple OSS Distributions
1177*2c2f96dcSApple OSS Distributions            </field_description>
1178*2c2f96dcSApple OSS Distributions          <field_resets>
1179*2c2f96dcSApple OSS Distributions
1180*2c2f96dcSApple OSS Distributions    <field_reset>
1181*2c2f96dcSApple OSS Distributions
1182*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*2c2f96dcSApple OSS Distributions
1184*2c2f96dcSApple OSS Distributions    </field_reset>
1185*2c2f96dcSApple OSS Distributions</field_resets>
1186*2c2f96dcSApple OSS Distributions      </field>
1187*2c2f96dcSApple OSS Distributions        <field
1188*2c2f96dcSApple OSS Distributions           id="COND_23_20"
1189*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1190*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1191*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1193*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1194*2c2f96dcSApple OSS Distributions        >
1195*2c2f96dcSApple OSS Distributions          <field_name>COND</field_name>
1196*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
1197*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
1198*2c2f96dcSApple OSS Distributions        <field_description order="before">
1199*2c2f96dcSApple OSS Distributions
1200*2c2f96dcSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*2c2f96dcSApple OSS Distributions<list type="unordered">
1204*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*2c2f96dcSApple OSS Distributions</listitem></list>
1208*2c2f96dcSApple OSS Distributions</content>
1209*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*2c2f96dcSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*2c2f96dcSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*2c2f96dcSApple OSS Distributions</listitem></list>
1213*2c2f96dcSApple OSS Distributions</content>
1214*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*2c2f96dcSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*2c2f96dcSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*2c2f96dcSApple OSS Distributions</listitem></list>
1218*2c2f96dcSApple OSS Distributions</content>
1219*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*2c2f96dcSApple OSS Distributions</listitem></list>
1221*2c2f96dcSApple OSS Distributions
1222*2c2f96dcSApple OSS Distributions        </field_description>
1223*2c2f96dcSApple OSS Distributions        <field_values>
1224*2c2f96dcSApple OSS Distributions
1225*2c2f96dcSApple OSS Distributions
1226*2c2f96dcSApple OSS Distributions        </field_values>
1227*2c2f96dcSApple OSS Distributions          <field_resets>
1228*2c2f96dcSApple OSS Distributions
1229*2c2f96dcSApple OSS Distributions    <field_reset>
1230*2c2f96dcSApple OSS Distributions
1231*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*2c2f96dcSApple OSS Distributions
1233*2c2f96dcSApple OSS Distributions    </field_reset>
1234*2c2f96dcSApple OSS Distributions</field_resets>
1235*2c2f96dcSApple OSS Distributions      </field>
1236*2c2f96dcSApple OSS Distributions        <field
1237*2c2f96dcSApple OSS Distributions           id="Opc1_19_16"
1238*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1239*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1240*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1242*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1243*2c2f96dcSApple OSS Distributions        >
1244*2c2f96dcSApple OSS Distributions          <field_name>Opc1</field_name>
1245*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
1246*2c2f96dcSApple OSS Distributions        <field_lsb>16</field_lsb>
1247*2c2f96dcSApple OSS Distributions        <field_description order="before">
1248*2c2f96dcSApple OSS Distributions
1249*2c2f96dcSApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*2c2f96dcSApple OSS Distributions
1251*2c2f96dcSApple OSS Distributions        </field_description>
1252*2c2f96dcSApple OSS Distributions        <field_values>
1253*2c2f96dcSApple OSS Distributions
1254*2c2f96dcSApple OSS Distributions
1255*2c2f96dcSApple OSS Distributions        </field_values>
1256*2c2f96dcSApple OSS Distributions          <field_resets>
1257*2c2f96dcSApple OSS Distributions
1258*2c2f96dcSApple OSS Distributions    <field_reset>
1259*2c2f96dcSApple OSS Distributions
1260*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*2c2f96dcSApple OSS Distributions
1262*2c2f96dcSApple OSS Distributions    </field_reset>
1263*2c2f96dcSApple OSS Distributions</field_resets>
1264*2c2f96dcSApple OSS Distributions      </field>
1265*2c2f96dcSApple OSS Distributions        <field
1266*2c2f96dcSApple OSS Distributions           id="0_15_15"
1267*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1268*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1269*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1271*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1272*2c2f96dcSApple OSS Distributions           rwtype="RES0"
1273*2c2f96dcSApple OSS Distributions        >
1274*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
1275*2c2f96dcSApple OSS Distributions        <field_msb>15</field_msb>
1276*2c2f96dcSApple OSS Distributions        <field_lsb>15</field_lsb>
1277*2c2f96dcSApple OSS Distributions        <field_description order="before">
1278*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*2c2f96dcSApple OSS Distributions        </field_description>
1280*2c2f96dcSApple OSS Distributions        <field_values>
1281*2c2f96dcSApple OSS Distributions        </field_values>
1282*2c2f96dcSApple OSS Distributions      </field>
1283*2c2f96dcSApple OSS Distributions        <field
1284*2c2f96dcSApple OSS Distributions           id="Rt2_14_10"
1285*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1286*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1287*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1289*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1290*2c2f96dcSApple OSS Distributions        >
1291*2c2f96dcSApple OSS Distributions          <field_name>Rt2</field_name>
1292*2c2f96dcSApple OSS Distributions        <field_msb>14</field_msb>
1293*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
1294*2c2f96dcSApple OSS Distributions        <field_description order="before">
1295*2c2f96dcSApple OSS Distributions
1296*2c2f96dcSApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*2c2f96dcSApple OSS Distributions
1298*2c2f96dcSApple OSS Distributions        </field_description>
1299*2c2f96dcSApple OSS Distributions        <field_values>
1300*2c2f96dcSApple OSS Distributions
1301*2c2f96dcSApple OSS Distributions
1302*2c2f96dcSApple OSS Distributions        </field_values>
1303*2c2f96dcSApple OSS Distributions          <field_resets>
1304*2c2f96dcSApple OSS Distributions
1305*2c2f96dcSApple OSS Distributions    <field_reset>
1306*2c2f96dcSApple OSS Distributions
1307*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*2c2f96dcSApple OSS Distributions
1309*2c2f96dcSApple OSS Distributions    </field_reset>
1310*2c2f96dcSApple OSS Distributions</field_resets>
1311*2c2f96dcSApple OSS Distributions      </field>
1312*2c2f96dcSApple OSS Distributions        <field
1313*2c2f96dcSApple OSS Distributions           id="Rt_9_5"
1314*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1315*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1316*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1318*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1319*2c2f96dcSApple OSS Distributions        >
1320*2c2f96dcSApple OSS Distributions          <field_name>Rt</field_name>
1321*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
1322*2c2f96dcSApple OSS Distributions        <field_lsb>5</field_lsb>
1323*2c2f96dcSApple OSS Distributions        <field_description order="before">
1324*2c2f96dcSApple OSS Distributions
1325*2c2f96dcSApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*2c2f96dcSApple OSS Distributions
1327*2c2f96dcSApple OSS Distributions        </field_description>
1328*2c2f96dcSApple OSS Distributions        <field_values>
1329*2c2f96dcSApple OSS Distributions
1330*2c2f96dcSApple OSS Distributions
1331*2c2f96dcSApple OSS Distributions        </field_values>
1332*2c2f96dcSApple OSS Distributions          <field_resets>
1333*2c2f96dcSApple OSS Distributions
1334*2c2f96dcSApple OSS Distributions    <field_reset>
1335*2c2f96dcSApple OSS Distributions
1336*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*2c2f96dcSApple OSS Distributions
1338*2c2f96dcSApple OSS Distributions    </field_reset>
1339*2c2f96dcSApple OSS Distributions</field_resets>
1340*2c2f96dcSApple OSS Distributions      </field>
1341*2c2f96dcSApple OSS Distributions        <field
1342*2c2f96dcSApple OSS Distributions           id="CRm_4_1"
1343*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1344*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1345*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1347*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1348*2c2f96dcSApple OSS Distributions        >
1349*2c2f96dcSApple OSS Distributions          <field_name>CRm</field_name>
1350*2c2f96dcSApple OSS Distributions        <field_msb>4</field_msb>
1351*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
1352*2c2f96dcSApple OSS Distributions        <field_description order="before">
1353*2c2f96dcSApple OSS Distributions
1354*2c2f96dcSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*2c2f96dcSApple OSS Distributions
1356*2c2f96dcSApple OSS Distributions        </field_description>
1357*2c2f96dcSApple OSS Distributions        <field_values>
1358*2c2f96dcSApple OSS Distributions
1359*2c2f96dcSApple OSS Distributions
1360*2c2f96dcSApple OSS Distributions        </field_values>
1361*2c2f96dcSApple OSS Distributions          <field_resets>
1362*2c2f96dcSApple OSS Distributions
1363*2c2f96dcSApple OSS Distributions    <field_reset>
1364*2c2f96dcSApple OSS Distributions
1365*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*2c2f96dcSApple OSS Distributions
1367*2c2f96dcSApple OSS Distributions    </field_reset>
1368*2c2f96dcSApple OSS Distributions</field_resets>
1369*2c2f96dcSApple OSS Distributions      </field>
1370*2c2f96dcSApple OSS Distributions        <field
1371*2c2f96dcSApple OSS Distributions           id="Direction_0_0"
1372*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1373*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1374*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1376*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1377*2c2f96dcSApple OSS Distributions        >
1378*2c2f96dcSApple OSS Distributions          <field_name>Direction</field_name>
1379*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
1380*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
1381*2c2f96dcSApple OSS Distributions        <field_description order="before">
1382*2c2f96dcSApple OSS Distributions
1383*2c2f96dcSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*2c2f96dcSApple OSS Distributions
1385*2c2f96dcSApple OSS Distributions        </field_description>
1386*2c2f96dcSApple OSS Distributions        <field_values>
1387*2c2f96dcSApple OSS Distributions
1388*2c2f96dcSApple OSS Distributions
1389*2c2f96dcSApple OSS Distributions                <field_value_instance>
1390*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1391*2c2f96dcSApple OSS Distributions        <field_value_description>
1392*2c2f96dcSApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*2c2f96dcSApple OSS Distributions</field_value_description>
1394*2c2f96dcSApple OSS Distributions    </field_value_instance>
1395*2c2f96dcSApple OSS Distributions                <field_value_instance>
1396*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1397*2c2f96dcSApple OSS Distributions        <field_value_description>
1398*2c2f96dcSApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*2c2f96dcSApple OSS Distributions</field_value_description>
1400*2c2f96dcSApple OSS Distributions    </field_value_instance>
1401*2c2f96dcSApple OSS Distributions        </field_values>
1402*2c2f96dcSApple OSS Distributions          <field_resets>
1403*2c2f96dcSApple OSS Distributions
1404*2c2f96dcSApple OSS Distributions    <field_reset>
1405*2c2f96dcSApple OSS Distributions
1406*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*2c2f96dcSApple OSS Distributions
1408*2c2f96dcSApple OSS Distributions    </field_reset>
1409*2c2f96dcSApple OSS Distributions</field_resets>
1410*2c2f96dcSApple OSS Distributions      </field>
1411*2c2f96dcSApple OSS Distributions    <text_after_fields>
1412*2c2f96dcSApple OSS Distributions
1413*2c2f96dcSApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*2c2f96dcSApple OSS Distributions<list type="unordered">
1415*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*2c2f96dcSApple OSS Distributions</listitem></list>
1426*2c2f96dcSApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*2c2f96dcSApple OSS Distributions<list type="unordered">
1428*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*2c2f96dcSApple OSS Distributions</listitem></list>
1436*2c2f96dcSApple OSS Distributions
1437*2c2f96dcSApple OSS Distributions    </text_after_fields>
1438*2c2f96dcSApple OSS Distributions  </fields>
1439*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
1440*2c2f96dcSApple OSS Distributions
1441*2c2f96dcSApple OSS Distributions
1442*2c2f96dcSApple OSS Distributions
1443*2c2f96dcSApple OSS Distributions
1444*2c2f96dcSApple OSS Distributions
1445*2c2f96dcSApple OSS Distributions
1446*2c2f96dcSApple OSS Distributions
1447*2c2f96dcSApple OSS Distributions
1448*2c2f96dcSApple OSS Distributions
1449*2c2f96dcSApple OSS Distributions
1450*2c2f96dcSApple OSS Distributions
1451*2c2f96dcSApple OSS Distributions
1452*2c2f96dcSApple OSS Distributions
1453*2c2f96dcSApple OSS Distributions
1454*2c2f96dcSApple OSS Distributions
1455*2c2f96dcSApple OSS Distributions
1456*2c2f96dcSApple OSS Distributions
1457*2c2f96dcSApple OSS Distributions
1458*2c2f96dcSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*2c2f96dcSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*2c2f96dcSApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*2c2f96dcSApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*2c2f96dcSApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*2c2f96dcSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*2c2f96dcSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*2c2f96dcSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*2c2f96dcSApple OSS Distributions    </reg_fieldset>
1467*2c2f96dcSApple OSS Distributions            </partial_fieldset>
1468*2c2f96dcSApple OSS Distributions            <partial_fieldset>
1469*2c2f96dcSApple OSS Distributions              <fields length="25">
1470*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*2c2f96dcSApple OSS Distributions    <text_before_fields>
1472*2c2f96dcSApple OSS Distributions
1473*2c2f96dcSApple OSS Distributions
1474*2c2f96dcSApple OSS Distributions
1475*2c2f96dcSApple OSS Distributions    </text_before_fields>
1476*2c2f96dcSApple OSS Distributions
1477*2c2f96dcSApple OSS Distributions        <field
1478*2c2f96dcSApple OSS Distributions           id="CV_24_24"
1479*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1480*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1481*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1483*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1484*2c2f96dcSApple OSS Distributions        >
1485*2c2f96dcSApple OSS Distributions          <field_name>CV</field_name>
1486*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
1487*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
1488*2c2f96dcSApple OSS Distributions        <field_description order="before">
1489*2c2f96dcSApple OSS Distributions
1490*2c2f96dcSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*2c2f96dcSApple OSS Distributions
1492*2c2f96dcSApple OSS Distributions        </field_description>
1493*2c2f96dcSApple OSS Distributions        <field_values>
1494*2c2f96dcSApple OSS Distributions
1495*2c2f96dcSApple OSS Distributions
1496*2c2f96dcSApple OSS Distributions                <field_value_instance>
1497*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1498*2c2f96dcSApple OSS Distributions        <field_value_description>
1499*2c2f96dcSApple OSS Distributions  <para>The COND field is not valid.</para>
1500*2c2f96dcSApple OSS Distributions</field_value_description>
1501*2c2f96dcSApple OSS Distributions    </field_value_instance>
1502*2c2f96dcSApple OSS Distributions                <field_value_instance>
1503*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1504*2c2f96dcSApple OSS Distributions        <field_value_description>
1505*2c2f96dcSApple OSS Distributions  <para>The COND field is valid.</para>
1506*2c2f96dcSApple OSS Distributions</field_value_description>
1507*2c2f96dcSApple OSS Distributions    </field_value_instance>
1508*2c2f96dcSApple OSS Distributions        </field_values>
1509*2c2f96dcSApple OSS Distributions            <field_description order="after">
1510*2c2f96dcSApple OSS Distributions
1511*2c2f96dcSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*2c2f96dcSApple OSS Distributions<list type="unordered">
1514*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*2c2f96dcSApple OSS Distributions</listitem></list>
1517*2c2f96dcSApple OSS Distributions
1518*2c2f96dcSApple OSS Distributions            </field_description>
1519*2c2f96dcSApple OSS Distributions          <field_resets>
1520*2c2f96dcSApple OSS Distributions
1521*2c2f96dcSApple OSS Distributions    <field_reset>
1522*2c2f96dcSApple OSS Distributions
1523*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*2c2f96dcSApple OSS Distributions
1525*2c2f96dcSApple OSS Distributions    </field_reset>
1526*2c2f96dcSApple OSS Distributions</field_resets>
1527*2c2f96dcSApple OSS Distributions      </field>
1528*2c2f96dcSApple OSS Distributions        <field
1529*2c2f96dcSApple OSS Distributions           id="COND_23_20"
1530*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1531*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1532*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1534*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1535*2c2f96dcSApple OSS Distributions        >
1536*2c2f96dcSApple OSS Distributions          <field_name>COND</field_name>
1537*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
1538*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
1539*2c2f96dcSApple OSS Distributions        <field_description order="before">
1540*2c2f96dcSApple OSS Distributions
1541*2c2f96dcSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*2c2f96dcSApple OSS Distributions<list type="unordered">
1545*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*2c2f96dcSApple OSS Distributions</listitem></list>
1549*2c2f96dcSApple OSS Distributions</content>
1550*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*2c2f96dcSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*2c2f96dcSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*2c2f96dcSApple OSS Distributions</listitem></list>
1554*2c2f96dcSApple OSS Distributions</content>
1555*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*2c2f96dcSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*2c2f96dcSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*2c2f96dcSApple OSS Distributions</listitem></list>
1559*2c2f96dcSApple OSS Distributions</content>
1560*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*2c2f96dcSApple OSS Distributions</listitem></list>
1562*2c2f96dcSApple OSS Distributions
1563*2c2f96dcSApple OSS Distributions        </field_description>
1564*2c2f96dcSApple OSS Distributions        <field_values>
1565*2c2f96dcSApple OSS Distributions
1566*2c2f96dcSApple OSS Distributions
1567*2c2f96dcSApple OSS Distributions        </field_values>
1568*2c2f96dcSApple OSS Distributions          <field_resets>
1569*2c2f96dcSApple OSS Distributions
1570*2c2f96dcSApple OSS Distributions    <field_reset>
1571*2c2f96dcSApple OSS Distributions
1572*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*2c2f96dcSApple OSS Distributions
1574*2c2f96dcSApple OSS Distributions    </field_reset>
1575*2c2f96dcSApple OSS Distributions</field_resets>
1576*2c2f96dcSApple OSS Distributions      </field>
1577*2c2f96dcSApple OSS Distributions        <field
1578*2c2f96dcSApple OSS Distributions           id="imm8_19_12"
1579*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1580*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1581*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1583*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1584*2c2f96dcSApple OSS Distributions        >
1585*2c2f96dcSApple OSS Distributions          <field_name>imm8</field_name>
1586*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
1587*2c2f96dcSApple OSS Distributions        <field_lsb>12</field_lsb>
1588*2c2f96dcSApple OSS Distributions        <field_description order="before">
1589*2c2f96dcSApple OSS Distributions
1590*2c2f96dcSApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*2c2f96dcSApple OSS Distributions
1592*2c2f96dcSApple OSS Distributions        </field_description>
1593*2c2f96dcSApple OSS Distributions        <field_values>
1594*2c2f96dcSApple OSS Distributions
1595*2c2f96dcSApple OSS Distributions
1596*2c2f96dcSApple OSS Distributions        </field_values>
1597*2c2f96dcSApple OSS Distributions          <field_resets>
1598*2c2f96dcSApple OSS Distributions
1599*2c2f96dcSApple OSS Distributions    <field_reset>
1600*2c2f96dcSApple OSS Distributions
1601*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*2c2f96dcSApple OSS Distributions
1603*2c2f96dcSApple OSS Distributions    </field_reset>
1604*2c2f96dcSApple OSS Distributions</field_resets>
1605*2c2f96dcSApple OSS Distributions      </field>
1606*2c2f96dcSApple OSS Distributions        <field
1607*2c2f96dcSApple OSS Distributions           id="0_11_10"
1608*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1609*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1610*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1612*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1613*2c2f96dcSApple OSS Distributions           rwtype="RES0"
1614*2c2f96dcSApple OSS Distributions        >
1615*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
1616*2c2f96dcSApple OSS Distributions        <field_msb>11</field_msb>
1617*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
1618*2c2f96dcSApple OSS Distributions        <field_description order="before">
1619*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*2c2f96dcSApple OSS Distributions        </field_description>
1621*2c2f96dcSApple OSS Distributions        <field_values>
1622*2c2f96dcSApple OSS Distributions        </field_values>
1623*2c2f96dcSApple OSS Distributions      </field>
1624*2c2f96dcSApple OSS Distributions        <field
1625*2c2f96dcSApple OSS Distributions           id="Rn_9_5"
1626*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1627*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1628*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1630*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1631*2c2f96dcSApple OSS Distributions        >
1632*2c2f96dcSApple OSS Distributions          <field_name>Rn</field_name>
1633*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
1634*2c2f96dcSApple OSS Distributions        <field_lsb>5</field_lsb>
1635*2c2f96dcSApple OSS Distributions        <field_description order="before">
1636*2c2f96dcSApple OSS Distributions
1637*2c2f96dcSApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*2c2f96dcSApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*2c2f96dcSApple OSS Distributions
1640*2c2f96dcSApple OSS Distributions        </field_description>
1641*2c2f96dcSApple OSS Distributions        <field_values>
1642*2c2f96dcSApple OSS Distributions
1643*2c2f96dcSApple OSS Distributions
1644*2c2f96dcSApple OSS Distributions        </field_values>
1645*2c2f96dcSApple OSS Distributions          <field_resets>
1646*2c2f96dcSApple OSS Distributions
1647*2c2f96dcSApple OSS Distributions    <field_reset>
1648*2c2f96dcSApple OSS Distributions
1649*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*2c2f96dcSApple OSS Distributions
1651*2c2f96dcSApple OSS Distributions    </field_reset>
1652*2c2f96dcSApple OSS Distributions</field_resets>
1653*2c2f96dcSApple OSS Distributions      </field>
1654*2c2f96dcSApple OSS Distributions        <field
1655*2c2f96dcSApple OSS Distributions           id="Offset_4_4"
1656*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1657*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1658*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1660*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1661*2c2f96dcSApple OSS Distributions        >
1662*2c2f96dcSApple OSS Distributions          <field_name>Offset</field_name>
1663*2c2f96dcSApple OSS Distributions        <field_msb>4</field_msb>
1664*2c2f96dcSApple OSS Distributions        <field_lsb>4</field_lsb>
1665*2c2f96dcSApple OSS Distributions        <field_description order="before">
1666*2c2f96dcSApple OSS Distributions
1667*2c2f96dcSApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*2c2f96dcSApple OSS Distributions
1669*2c2f96dcSApple OSS Distributions        </field_description>
1670*2c2f96dcSApple OSS Distributions        <field_values>
1671*2c2f96dcSApple OSS Distributions
1672*2c2f96dcSApple OSS Distributions
1673*2c2f96dcSApple OSS Distributions                <field_value_instance>
1674*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1675*2c2f96dcSApple OSS Distributions        <field_value_description>
1676*2c2f96dcSApple OSS Distributions  <para>Subtract offset.</para>
1677*2c2f96dcSApple OSS Distributions</field_value_description>
1678*2c2f96dcSApple OSS Distributions    </field_value_instance>
1679*2c2f96dcSApple OSS Distributions                <field_value_instance>
1680*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1681*2c2f96dcSApple OSS Distributions        <field_value_description>
1682*2c2f96dcSApple OSS Distributions  <para>Add offset.</para>
1683*2c2f96dcSApple OSS Distributions</field_value_description>
1684*2c2f96dcSApple OSS Distributions    </field_value_instance>
1685*2c2f96dcSApple OSS Distributions        </field_values>
1686*2c2f96dcSApple OSS Distributions            <field_description order="after">
1687*2c2f96dcSApple OSS Distributions
1688*2c2f96dcSApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*2c2f96dcSApple OSS Distributions
1690*2c2f96dcSApple OSS Distributions            </field_description>
1691*2c2f96dcSApple OSS Distributions          <field_resets>
1692*2c2f96dcSApple OSS Distributions
1693*2c2f96dcSApple OSS Distributions    <field_reset>
1694*2c2f96dcSApple OSS Distributions
1695*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*2c2f96dcSApple OSS Distributions
1697*2c2f96dcSApple OSS Distributions    </field_reset>
1698*2c2f96dcSApple OSS Distributions</field_resets>
1699*2c2f96dcSApple OSS Distributions      </field>
1700*2c2f96dcSApple OSS Distributions        <field
1701*2c2f96dcSApple OSS Distributions           id="AM_3_1"
1702*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1703*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1704*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1706*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1707*2c2f96dcSApple OSS Distributions        >
1708*2c2f96dcSApple OSS Distributions          <field_name>AM</field_name>
1709*2c2f96dcSApple OSS Distributions        <field_msb>3</field_msb>
1710*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
1711*2c2f96dcSApple OSS Distributions        <field_description order="before">
1712*2c2f96dcSApple OSS Distributions
1713*2c2f96dcSApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*2c2f96dcSApple OSS Distributions
1715*2c2f96dcSApple OSS Distributions        </field_description>
1716*2c2f96dcSApple OSS Distributions        <field_values>
1717*2c2f96dcSApple OSS Distributions
1718*2c2f96dcSApple OSS Distributions
1719*2c2f96dcSApple OSS Distributions                <field_value_instance>
1720*2c2f96dcSApple OSS Distributions            <field_value>0b000</field_value>
1721*2c2f96dcSApple OSS Distributions        <field_value_description>
1722*2c2f96dcSApple OSS Distributions  <para>Immediate unindexed.</para>
1723*2c2f96dcSApple OSS Distributions</field_value_description>
1724*2c2f96dcSApple OSS Distributions    </field_value_instance>
1725*2c2f96dcSApple OSS Distributions                <field_value_instance>
1726*2c2f96dcSApple OSS Distributions            <field_value>0b001</field_value>
1727*2c2f96dcSApple OSS Distributions        <field_value_description>
1728*2c2f96dcSApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*2c2f96dcSApple OSS Distributions</field_value_description>
1730*2c2f96dcSApple OSS Distributions    </field_value_instance>
1731*2c2f96dcSApple OSS Distributions                <field_value_instance>
1732*2c2f96dcSApple OSS Distributions            <field_value>0b010</field_value>
1733*2c2f96dcSApple OSS Distributions        <field_value_description>
1734*2c2f96dcSApple OSS Distributions  <para>Immediate offset.</para>
1735*2c2f96dcSApple OSS Distributions</field_value_description>
1736*2c2f96dcSApple OSS Distributions    </field_value_instance>
1737*2c2f96dcSApple OSS Distributions                <field_value_instance>
1738*2c2f96dcSApple OSS Distributions            <field_value>0b011</field_value>
1739*2c2f96dcSApple OSS Distributions        <field_value_description>
1740*2c2f96dcSApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*2c2f96dcSApple OSS Distributions</field_value_description>
1742*2c2f96dcSApple OSS Distributions    </field_value_instance>
1743*2c2f96dcSApple OSS Distributions                <field_value_instance>
1744*2c2f96dcSApple OSS Distributions            <field_value>0b100</field_value>
1745*2c2f96dcSApple OSS Distributions        <field_value_description>
1746*2c2f96dcSApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*2c2f96dcSApple OSS Distributions</field_value_description>
1748*2c2f96dcSApple OSS Distributions    </field_value_instance>
1749*2c2f96dcSApple OSS Distributions                <field_value_instance>
1750*2c2f96dcSApple OSS Distributions            <field_value>0b110</field_value>
1751*2c2f96dcSApple OSS Distributions        <field_value_description>
1752*2c2f96dcSApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*2c2f96dcSApple OSS Distributions</field_value_description>
1754*2c2f96dcSApple OSS Distributions    </field_value_instance>
1755*2c2f96dcSApple OSS Distributions        </field_values>
1756*2c2f96dcSApple OSS Distributions            <field_description order="after">
1757*2c2f96dcSApple OSS Distributions
1758*2c2f96dcSApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*2c2f96dcSApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*2c2f96dcSApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*2c2f96dcSApple OSS Distributions
1762*2c2f96dcSApple OSS Distributions            </field_description>
1763*2c2f96dcSApple OSS Distributions          <field_resets>
1764*2c2f96dcSApple OSS Distributions
1765*2c2f96dcSApple OSS Distributions    <field_reset>
1766*2c2f96dcSApple OSS Distributions
1767*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*2c2f96dcSApple OSS Distributions
1769*2c2f96dcSApple OSS Distributions    </field_reset>
1770*2c2f96dcSApple OSS Distributions</field_resets>
1771*2c2f96dcSApple OSS Distributions      </field>
1772*2c2f96dcSApple OSS Distributions        <field
1773*2c2f96dcSApple OSS Distributions           id="Direction_0_0"
1774*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1775*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1776*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1778*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1779*2c2f96dcSApple OSS Distributions        >
1780*2c2f96dcSApple OSS Distributions          <field_name>Direction</field_name>
1781*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
1782*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
1783*2c2f96dcSApple OSS Distributions        <field_description order="before">
1784*2c2f96dcSApple OSS Distributions
1785*2c2f96dcSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*2c2f96dcSApple OSS Distributions
1787*2c2f96dcSApple OSS Distributions        </field_description>
1788*2c2f96dcSApple OSS Distributions        <field_values>
1789*2c2f96dcSApple OSS Distributions
1790*2c2f96dcSApple OSS Distributions
1791*2c2f96dcSApple OSS Distributions                <field_value_instance>
1792*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1793*2c2f96dcSApple OSS Distributions        <field_value_description>
1794*2c2f96dcSApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*2c2f96dcSApple OSS Distributions</field_value_description>
1796*2c2f96dcSApple OSS Distributions    </field_value_instance>
1797*2c2f96dcSApple OSS Distributions                <field_value_instance>
1798*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1799*2c2f96dcSApple OSS Distributions        <field_value_description>
1800*2c2f96dcSApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*2c2f96dcSApple OSS Distributions</field_value_description>
1802*2c2f96dcSApple OSS Distributions    </field_value_instance>
1803*2c2f96dcSApple OSS Distributions        </field_values>
1804*2c2f96dcSApple OSS Distributions          <field_resets>
1805*2c2f96dcSApple OSS Distributions
1806*2c2f96dcSApple OSS Distributions    <field_reset>
1807*2c2f96dcSApple OSS Distributions
1808*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*2c2f96dcSApple OSS Distributions
1810*2c2f96dcSApple OSS Distributions    </field_reset>
1811*2c2f96dcSApple OSS Distributions</field_resets>
1812*2c2f96dcSApple OSS Distributions      </field>
1813*2c2f96dcSApple OSS Distributions    <text_after_fields>
1814*2c2f96dcSApple OSS Distributions
1815*2c2f96dcSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*2c2f96dcSApple OSS Distributions<list type="unordered">
1817*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*2c2f96dcSApple OSS Distributions</listitem></list>
1821*2c2f96dcSApple OSS Distributions
1822*2c2f96dcSApple OSS Distributions    </text_after_fields>
1823*2c2f96dcSApple OSS Distributions  </fields>
1824*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
1825*2c2f96dcSApple OSS Distributions
1826*2c2f96dcSApple OSS Distributions
1827*2c2f96dcSApple OSS Distributions
1828*2c2f96dcSApple OSS Distributions
1829*2c2f96dcSApple OSS Distributions
1830*2c2f96dcSApple OSS Distributions
1831*2c2f96dcSApple OSS Distributions
1832*2c2f96dcSApple OSS Distributions
1833*2c2f96dcSApple OSS Distributions
1834*2c2f96dcSApple OSS Distributions
1835*2c2f96dcSApple OSS Distributions
1836*2c2f96dcSApple OSS Distributions
1837*2c2f96dcSApple OSS Distributions
1838*2c2f96dcSApple OSS Distributions
1839*2c2f96dcSApple OSS Distributions
1840*2c2f96dcSApple OSS Distributions
1841*2c2f96dcSApple OSS Distributions
1842*2c2f96dcSApple OSS Distributions
1843*2c2f96dcSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*2c2f96dcSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*2c2f96dcSApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*2c2f96dcSApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*2c2f96dcSApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*2c2f96dcSApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*2c2f96dcSApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*2c2f96dcSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*2c2f96dcSApple OSS Distributions    </reg_fieldset>
1852*2c2f96dcSApple OSS Distributions            </partial_fieldset>
1853*2c2f96dcSApple OSS Distributions            <partial_fieldset>
1854*2c2f96dcSApple OSS Distributions              <fields length="25">
1855*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*2c2f96dcSApple OSS Distributions    <text_before_fields>
1857*2c2f96dcSApple OSS Distributions
1858*2c2f96dcSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*2c2f96dcSApple OSS Distributions<list type="unordered">
1860*2c2f96dcSApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*2c2f96dcSApple OSS Distributions</listitem></list>
1863*2c2f96dcSApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*2c2f96dcSApple OSS Distributions
1865*2c2f96dcSApple OSS Distributions    </text_before_fields>
1866*2c2f96dcSApple OSS Distributions
1867*2c2f96dcSApple OSS Distributions        <field
1868*2c2f96dcSApple OSS Distributions           id="CV_24_24"
1869*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1870*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1871*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1873*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1874*2c2f96dcSApple OSS Distributions        >
1875*2c2f96dcSApple OSS Distributions          <field_name>CV</field_name>
1876*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
1877*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
1878*2c2f96dcSApple OSS Distributions        <field_description order="before">
1879*2c2f96dcSApple OSS Distributions
1880*2c2f96dcSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*2c2f96dcSApple OSS Distributions
1882*2c2f96dcSApple OSS Distributions        </field_description>
1883*2c2f96dcSApple OSS Distributions        <field_values>
1884*2c2f96dcSApple OSS Distributions
1885*2c2f96dcSApple OSS Distributions
1886*2c2f96dcSApple OSS Distributions                <field_value_instance>
1887*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
1888*2c2f96dcSApple OSS Distributions        <field_value_description>
1889*2c2f96dcSApple OSS Distributions  <para>The COND field is not valid.</para>
1890*2c2f96dcSApple OSS Distributions</field_value_description>
1891*2c2f96dcSApple OSS Distributions    </field_value_instance>
1892*2c2f96dcSApple OSS Distributions                <field_value_instance>
1893*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
1894*2c2f96dcSApple OSS Distributions        <field_value_description>
1895*2c2f96dcSApple OSS Distributions  <para>The COND field is valid.</para>
1896*2c2f96dcSApple OSS Distributions</field_value_description>
1897*2c2f96dcSApple OSS Distributions    </field_value_instance>
1898*2c2f96dcSApple OSS Distributions        </field_values>
1899*2c2f96dcSApple OSS Distributions            <field_description order="after">
1900*2c2f96dcSApple OSS Distributions
1901*2c2f96dcSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*2c2f96dcSApple OSS Distributions<list type="unordered">
1904*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*2c2f96dcSApple OSS Distributions</listitem></list>
1907*2c2f96dcSApple OSS Distributions
1908*2c2f96dcSApple OSS Distributions            </field_description>
1909*2c2f96dcSApple OSS Distributions          <field_resets>
1910*2c2f96dcSApple OSS Distributions
1911*2c2f96dcSApple OSS Distributions    <field_reset>
1912*2c2f96dcSApple OSS Distributions
1913*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*2c2f96dcSApple OSS Distributions
1915*2c2f96dcSApple OSS Distributions    </field_reset>
1916*2c2f96dcSApple OSS Distributions</field_resets>
1917*2c2f96dcSApple OSS Distributions      </field>
1918*2c2f96dcSApple OSS Distributions        <field
1919*2c2f96dcSApple OSS Distributions           id="COND_23_20"
1920*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1921*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1922*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1924*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1925*2c2f96dcSApple OSS Distributions        >
1926*2c2f96dcSApple OSS Distributions          <field_name>COND</field_name>
1927*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
1928*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
1929*2c2f96dcSApple OSS Distributions        <field_description order="before">
1930*2c2f96dcSApple OSS Distributions
1931*2c2f96dcSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*2c2f96dcSApple OSS Distributions<list type="unordered">
1935*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*2c2f96dcSApple OSS Distributions</listitem></list>
1939*2c2f96dcSApple OSS Distributions</content>
1940*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*2c2f96dcSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*2c2f96dcSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*2c2f96dcSApple OSS Distributions</listitem></list>
1944*2c2f96dcSApple OSS Distributions</content>
1945*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*2c2f96dcSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*2c2f96dcSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*2c2f96dcSApple OSS Distributions</listitem></list>
1949*2c2f96dcSApple OSS Distributions</content>
1950*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*2c2f96dcSApple OSS Distributions</listitem></list>
1952*2c2f96dcSApple OSS Distributions
1953*2c2f96dcSApple OSS Distributions        </field_description>
1954*2c2f96dcSApple OSS Distributions        <field_values>
1955*2c2f96dcSApple OSS Distributions
1956*2c2f96dcSApple OSS Distributions
1957*2c2f96dcSApple OSS Distributions        </field_values>
1958*2c2f96dcSApple OSS Distributions          <field_resets>
1959*2c2f96dcSApple OSS Distributions
1960*2c2f96dcSApple OSS Distributions    <field_reset>
1961*2c2f96dcSApple OSS Distributions
1962*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*2c2f96dcSApple OSS Distributions
1964*2c2f96dcSApple OSS Distributions    </field_reset>
1965*2c2f96dcSApple OSS Distributions</field_resets>
1966*2c2f96dcSApple OSS Distributions      </field>
1967*2c2f96dcSApple OSS Distributions        <field
1968*2c2f96dcSApple OSS Distributions           id="0_19_0"
1969*2c2f96dcSApple OSS Distributions           is_variable_length="False"
1970*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
1971*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
1973*2c2f96dcSApple OSS Distributions           is_constant_value="False"
1974*2c2f96dcSApple OSS Distributions           rwtype="RES0"
1975*2c2f96dcSApple OSS Distributions        >
1976*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
1977*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
1978*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
1979*2c2f96dcSApple OSS Distributions        <field_description order="before">
1980*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*2c2f96dcSApple OSS Distributions        </field_description>
1982*2c2f96dcSApple OSS Distributions        <field_values>
1983*2c2f96dcSApple OSS Distributions        </field_values>
1984*2c2f96dcSApple OSS Distributions      </field>
1985*2c2f96dcSApple OSS Distributions    <text_after_fields>
1986*2c2f96dcSApple OSS Distributions
1987*2c2f96dcSApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*2c2f96dcSApple OSS Distributions<list type="unordered">
1989*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*2c2f96dcSApple OSS Distributions</listitem></list>
1993*2c2f96dcSApple OSS Distributions
1994*2c2f96dcSApple OSS Distributions    </text_after_fields>
1995*2c2f96dcSApple OSS Distributions  </fields>
1996*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
1997*2c2f96dcSApple OSS Distributions
1998*2c2f96dcSApple OSS Distributions
1999*2c2f96dcSApple OSS Distributions
2000*2c2f96dcSApple OSS Distributions
2001*2c2f96dcSApple OSS Distributions
2002*2c2f96dcSApple OSS Distributions
2003*2c2f96dcSApple OSS Distributions
2004*2c2f96dcSApple OSS Distributions
2005*2c2f96dcSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*2c2f96dcSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*2c2f96dcSApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2009*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2010*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2011*2c2f96dcSApple OSS Distributions              <fields length="25">
2012*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*2c2f96dcSApple OSS Distributions    <text_before_fields>
2014*2c2f96dcSApple OSS Distributions
2015*2c2f96dcSApple OSS Distributions
2016*2c2f96dcSApple OSS Distributions
2017*2c2f96dcSApple OSS Distributions    </text_before_fields>
2018*2c2f96dcSApple OSS Distributions
2019*2c2f96dcSApple OSS Distributions        <field
2020*2c2f96dcSApple OSS Distributions           id="0_24_0_1"
2021*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2022*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2023*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2025*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2026*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2027*2c2f96dcSApple OSS Distributions        >
2028*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2029*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2030*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2031*2c2f96dcSApple OSS Distributions        <field_description order="before">
2032*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*2c2f96dcSApple OSS Distributions        </field_description>
2034*2c2f96dcSApple OSS Distributions        <field_values>
2035*2c2f96dcSApple OSS Distributions        </field_values>
2036*2c2f96dcSApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*2c2f96dcSApple OSS Distributions      </field>
2038*2c2f96dcSApple OSS Distributions        <field
2039*2c2f96dcSApple OSS Distributions           id="0_24_0_2"
2040*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2041*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2042*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2044*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2045*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2046*2c2f96dcSApple OSS Distributions        >
2047*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2048*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2049*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2050*2c2f96dcSApple OSS Distributions        <field_description order="before">
2051*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*2c2f96dcSApple OSS Distributions        </field_description>
2053*2c2f96dcSApple OSS Distributions        <field_values>
2054*2c2f96dcSApple OSS Distributions        </field_values>
2055*2c2f96dcSApple OSS Distributions      </field>
2056*2c2f96dcSApple OSS Distributions    <text_after_fields>
2057*2c2f96dcSApple OSS Distributions
2058*2c2f96dcSApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*2c2f96dcSApple OSS Distributions<list type="unordered">
2060*2c2f96dcSApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*2c2f96dcSApple OSS Distributions</listitem></list>
2063*2c2f96dcSApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*2c2f96dcSApple OSS Distributions
2065*2c2f96dcSApple OSS Distributions    </text_after_fields>
2066*2c2f96dcSApple OSS Distributions  </fields>
2067*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2068*2c2f96dcSApple OSS Distributions
2069*2c2f96dcSApple OSS Distributions
2070*2c2f96dcSApple OSS Distributions
2071*2c2f96dcSApple OSS Distributions
2072*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2074*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2075*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2076*2c2f96dcSApple OSS Distributions              <fields length="25">
2077*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*2c2f96dcSApple OSS Distributions    <text_before_fields>
2079*2c2f96dcSApple OSS Distributions
2080*2c2f96dcSApple OSS Distributions
2081*2c2f96dcSApple OSS Distributions
2082*2c2f96dcSApple OSS Distributions    </text_before_fields>
2083*2c2f96dcSApple OSS Distributions
2084*2c2f96dcSApple OSS Distributions        <field
2085*2c2f96dcSApple OSS Distributions           id="0_24_0"
2086*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2087*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2088*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2090*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2091*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2092*2c2f96dcSApple OSS Distributions        >
2093*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2094*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2095*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2096*2c2f96dcSApple OSS Distributions        <field_description order="before">
2097*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*2c2f96dcSApple OSS Distributions        </field_description>
2099*2c2f96dcSApple OSS Distributions        <field_values>
2100*2c2f96dcSApple OSS Distributions        </field_values>
2101*2c2f96dcSApple OSS Distributions      </field>
2102*2c2f96dcSApple OSS Distributions    <text_after_fields>
2103*2c2f96dcSApple OSS Distributions
2104*2c2f96dcSApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*2c2f96dcSApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*2c2f96dcSApple OSS Distributions
2107*2c2f96dcSApple OSS Distributions    </text_after_fields>
2108*2c2f96dcSApple OSS Distributions  </fields>
2109*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2110*2c2f96dcSApple OSS Distributions
2111*2c2f96dcSApple OSS Distributions
2112*2c2f96dcSApple OSS Distributions
2113*2c2f96dcSApple OSS Distributions
2114*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2116*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2117*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2118*2c2f96dcSApple OSS Distributions              <fields length="25">
2119*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*2c2f96dcSApple OSS Distributions    <text_before_fields>
2121*2c2f96dcSApple OSS Distributions
2122*2c2f96dcSApple OSS Distributions
2123*2c2f96dcSApple OSS Distributions
2124*2c2f96dcSApple OSS Distributions    </text_before_fields>
2125*2c2f96dcSApple OSS Distributions
2126*2c2f96dcSApple OSS Distributions        <field
2127*2c2f96dcSApple OSS Distributions           id="0_24_16"
2128*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2129*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2130*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2132*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2133*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2134*2c2f96dcSApple OSS Distributions        >
2135*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2136*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2137*2c2f96dcSApple OSS Distributions        <field_lsb>16</field_lsb>
2138*2c2f96dcSApple OSS Distributions        <field_description order="before">
2139*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*2c2f96dcSApple OSS Distributions        </field_description>
2141*2c2f96dcSApple OSS Distributions        <field_values>
2142*2c2f96dcSApple OSS Distributions        </field_values>
2143*2c2f96dcSApple OSS Distributions      </field>
2144*2c2f96dcSApple OSS Distributions        <field
2145*2c2f96dcSApple OSS Distributions           id="imm16_15_0"
2146*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2147*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2148*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2150*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2151*2c2f96dcSApple OSS Distributions        >
2152*2c2f96dcSApple OSS Distributions          <field_name>imm16</field_name>
2153*2c2f96dcSApple OSS Distributions        <field_msb>15</field_msb>
2154*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2155*2c2f96dcSApple OSS Distributions        <field_description order="before">
2156*2c2f96dcSApple OSS Distributions
2157*2c2f96dcSApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*2c2f96dcSApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*2c2f96dcSApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*2c2f96dcSApple OSS Distributions<list type="unordered">
2161*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*2c2f96dcSApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*2c2f96dcSApple OSS Distributions</listitem></list>
2165*2c2f96dcSApple OSS Distributions</content>
2166*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*2c2f96dcSApple OSS Distributions</listitem></list>
2168*2c2f96dcSApple OSS Distributions
2169*2c2f96dcSApple OSS Distributions        </field_description>
2170*2c2f96dcSApple OSS Distributions        <field_values>
2171*2c2f96dcSApple OSS Distributions
2172*2c2f96dcSApple OSS Distributions
2173*2c2f96dcSApple OSS Distributions        </field_values>
2174*2c2f96dcSApple OSS Distributions          <field_resets>
2175*2c2f96dcSApple OSS Distributions
2176*2c2f96dcSApple OSS Distributions    <field_reset>
2177*2c2f96dcSApple OSS Distributions
2178*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*2c2f96dcSApple OSS Distributions
2180*2c2f96dcSApple OSS Distributions    </field_reset>
2181*2c2f96dcSApple OSS Distributions</field_resets>
2182*2c2f96dcSApple OSS Distributions      </field>
2183*2c2f96dcSApple OSS Distributions    <text_after_fields>
2184*2c2f96dcSApple OSS Distributions
2185*2c2f96dcSApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*2c2f96dcSApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*2c2f96dcSApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*2c2f96dcSApple OSS Distributions
2189*2c2f96dcSApple OSS Distributions    </text_after_fields>
2190*2c2f96dcSApple OSS Distributions  </fields>
2191*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2192*2c2f96dcSApple OSS Distributions
2193*2c2f96dcSApple OSS Distributions
2194*2c2f96dcSApple OSS Distributions
2195*2c2f96dcSApple OSS Distributions
2196*2c2f96dcSApple OSS Distributions
2197*2c2f96dcSApple OSS Distributions
2198*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*2c2f96dcSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2201*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2202*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2203*2c2f96dcSApple OSS Distributions              <fields length="25">
2204*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*2c2f96dcSApple OSS Distributions    <text_before_fields>
2206*2c2f96dcSApple OSS Distributions
2207*2c2f96dcSApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*2c2f96dcSApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*2c2f96dcSApple OSS Distributions
2210*2c2f96dcSApple OSS Distributions    </text_before_fields>
2211*2c2f96dcSApple OSS Distributions
2212*2c2f96dcSApple OSS Distributions        <field
2213*2c2f96dcSApple OSS Distributions           id="CV_24_24"
2214*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2215*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2216*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2218*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2219*2c2f96dcSApple OSS Distributions        >
2220*2c2f96dcSApple OSS Distributions          <field_name>CV</field_name>
2221*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2222*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
2223*2c2f96dcSApple OSS Distributions        <field_description order="before">
2224*2c2f96dcSApple OSS Distributions
2225*2c2f96dcSApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*2c2f96dcSApple OSS Distributions
2227*2c2f96dcSApple OSS Distributions        </field_description>
2228*2c2f96dcSApple OSS Distributions        <field_values>
2229*2c2f96dcSApple OSS Distributions
2230*2c2f96dcSApple OSS Distributions
2231*2c2f96dcSApple OSS Distributions                <field_value_instance>
2232*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
2233*2c2f96dcSApple OSS Distributions        <field_value_description>
2234*2c2f96dcSApple OSS Distributions  <para>The COND field is not valid.</para>
2235*2c2f96dcSApple OSS Distributions</field_value_description>
2236*2c2f96dcSApple OSS Distributions    </field_value_instance>
2237*2c2f96dcSApple OSS Distributions                <field_value_instance>
2238*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
2239*2c2f96dcSApple OSS Distributions        <field_value_description>
2240*2c2f96dcSApple OSS Distributions  <para>The COND field is valid.</para>
2241*2c2f96dcSApple OSS Distributions</field_value_description>
2242*2c2f96dcSApple OSS Distributions    </field_value_instance>
2243*2c2f96dcSApple OSS Distributions        </field_values>
2244*2c2f96dcSApple OSS Distributions            <field_description order="after">
2245*2c2f96dcSApple OSS Distributions
2246*2c2f96dcSApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*2c2f96dcSApple OSS Distributions<list type="unordered">
2249*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*2c2f96dcSApple OSS Distributions</listitem></list>
2252*2c2f96dcSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*2c2f96dcSApple OSS Distributions
2254*2c2f96dcSApple OSS Distributions            </field_description>
2255*2c2f96dcSApple OSS Distributions          <field_resets>
2256*2c2f96dcSApple OSS Distributions
2257*2c2f96dcSApple OSS Distributions    <field_reset>
2258*2c2f96dcSApple OSS Distributions
2259*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*2c2f96dcSApple OSS Distributions
2261*2c2f96dcSApple OSS Distributions    </field_reset>
2262*2c2f96dcSApple OSS Distributions</field_resets>
2263*2c2f96dcSApple OSS Distributions      </field>
2264*2c2f96dcSApple OSS Distributions        <field
2265*2c2f96dcSApple OSS Distributions           id="COND_23_20"
2266*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2267*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2268*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2270*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2271*2c2f96dcSApple OSS Distributions        >
2272*2c2f96dcSApple OSS Distributions          <field_name>COND</field_name>
2273*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
2274*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
2275*2c2f96dcSApple OSS Distributions        <field_description order="before">
2276*2c2f96dcSApple OSS Distributions
2277*2c2f96dcSApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*2c2f96dcSApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*2c2f96dcSApple OSS Distributions<list type="unordered">
2281*2c2f96dcSApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*2c2f96dcSApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*2c2f96dcSApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*2c2f96dcSApple OSS Distributions</listitem></list>
2285*2c2f96dcSApple OSS Distributions</content>
2286*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*2c2f96dcSApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*2c2f96dcSApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*2c2f96dcSApple OSS Distributions</listitem></list>
2290*2c2f96dcSApple OSS Distributions</content>
2291*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*2c2f96dcSApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*2c2f96dcSApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*2c2f96dcSApple OSS Distributions</listitem></list>
2295*2c2f96dcSApple OSS Distributions</content>
2296*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*2c2f96dcSApple OSS Distributions</listitem></list>
2298*2c2f96dcSApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*2c2f96dcSApple OSS Distributions
2300*2c2f96dcSApple OSS Distributions        </field_description>
2301*2c2f96dcSApple OSS Distributions        <field_values>
2302*2c2f96dcSApple OSS Distributions
2303*2c2f96dcSApple OSS Distributions
2304*2c2f96dcSApple OSS Distributions        </field_values>
2305*2c2f96dcSApple OSS Distributions          <field_resets>
2306*2c2f96dcSApple OSS Distributions
2307*2c2f96dcSApple OSS Distributions    <field_reset>
2308*2c2f96dcSApple OSS Distributions
2309*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*2c2f96dcSApple OSS Distributions
2311*2c2f96dcSApple OSS Distributions    </field_reset>
2312*2c2f96dcSApple OSS Distributions</field_resets>
2313*2c2f96dcSApple OSS Distributions      </field>
2314*2c2f96dcSApple OSS Distributions        <field
2315*2c2f96dcSApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2317*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2318*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2320*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2321*2c2f96dcSApple OSS Distributions        >
2322*2c2f96dcSApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
2324*2c2f96dcSApple OSS Distributions        <field_lsb>19</field_lsb>
2325*2c2f96dcSApple OSS Distributions        <field_description order="before">
2326*2c2f96dcSApple OSS Distributions
2327*2c2f96dcSApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*2c2f96dcSApple OSS Distributions
2329*2c2f96dcSApple OSS Distributions        </field_description>
2330*2c2f96dcSApple OSS Distributions        <field_values>
2331*2c2f96dcSApple OSS Distributions
2332*2c2f96dcSApple OSS Distributions
2333*2c2f96dcSApple OSS Distributions                <field_value_instance>
2334*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
2335*2c2f96dcSApple OSS Distributions        <field_value_description>
2336*2c2f96dcSApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*2c2f96dcSApple OSS Distributions</field_value_description>
2338*2c2f96dcSApple OSS Distributions    </field_value_instance>
2339*2c2f96dcSApple OSS Distributions                <field_value_instance>
2340*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
2341*2c2f96dcSApple OSS Distributions        <field_value_description>
2342*2c2f96dcSApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*2c2f96dcSApple OSS Distributions</field_value_description>
2344*2c2f96dcSApple OSS Distributions    </field_value_instance>
2345*2c2f96dcSApple OSS Distributions        </field_values>
2346*2c2f96dcSApple OSS Distributions            <field_description order="after">
2347*2c2f96dcSApple OSS Distributions
2348*2c2f96dcSApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*2c2f96dcSApple OSS Distributions
2350*2c2f96dcSApple OSS Distributions            </field_description>
2351*2c2f96dcSApple OSS Distributions          <field_resets>
2352*2c2f96dcSApple OSS Distributions
2353*2c2f96dcSApple OSS Distributions    <field_reset>
2354*2c2f96dcSApple OSS Distributions
2355*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*2c2f96dcSApple OSS Distributions
2357*2c2f96dcSApple OSS Distributions    </field_reset>
2358*2c2f96dcSApple OSS Distributions</field_resets>
2359*2c2f96dcSApple OSS Distributions      </field>
2360*2c2f96dcSApple OSS Distributions        <field
2361*2c2f96dcSApple OSS Distributions           id="0_18_0"
2362*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2363*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2364*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2366*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2367*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2368*2c2f96dcSApple OSS Distributions        >
2369*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2370*2c2f96dcSApple OSS Distributions        <field_msb>18</field_msb>
2371*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2372*2c2f96dcSApple OSS Distributions        <field_description order="before">
2373*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*2c2f96dcSApple OSS Distributions        </field_description>
2375*2c2f96dcSApple OSS Distributions        <field_values>
2376*2c2f96dcSApple OSS Distributions        </field_values>
2377*2c2f96dcSApple OSS Distributions      </field>
2378*2c2f96dcSApple OSS Distributions    <text_after_fields>
2379*2c2f96dcSApple OSS Distributions
2380*2c2f96dcSApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*2c2f96dcSApple OSS Distributions
2382*2c2f96dcSApple OSS Distributions    </text_after_fields>
2383*2c2f96dcSApple OSS Distributions  </fields>
2384*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2385*2c2f96dcSApple OSS Distributions
2386*2c2f96dcSApple OSS Distributions
2387*2c2f96dcSApple OSS Distributions
2388*2c2f96dcSApple OSS Distributions
2389*2c2f96dcSApple OSS Distributions
2390*2c2f96dcSApple OSS Distributions
2391*2c2f96dcSApple OSS Distributions
2392*2c2f96dcSApple OSS Distributions
2393*2c2f96dcSApple OSS Distributions
2394*2c2f96dcSApple OSS Distributions
2395*2c2f96dcSApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*2c2f96dcSApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*2c2f96dcSApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*2c2f96dcSApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2400*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2401*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2402*2c2f96dcSApple OSS Distributions              <fields length="25">
2403*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*2c2f96dcSApple OSS Distributions    <text_before_fields>
2405*2c2f96dcSApple OSS Distributions
2406*2c2f96dcSApple OSS Distributions
2407*2c2f96dcSApple OSS Distributions
2408*2c2f96dcSApple OSS Distributions    </text_before_fields>
2409*2c2f96dcSApple OSS Distributions
2410*2c2f96dcSApple OSS Distributions        <field
2411*2c2f96dcSApple OSS Distributions           id="0_24_16"
2412*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2413*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2414*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2416*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2417*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2418*2c2f96dcSApple OSS Distributions        >
2419*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2420*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2421*2c2f96dcSApple OSS Distributions        <field_lsb>16</field_lsb>
2422*2c2f96dcSApple OSS Distributions        <field_description order="before">
2423*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*2c2f96dcSApple OSS Distributions        </field_description>
2425*2c2f96dcSApple OSS Distributions        <field_values>
2426*2c2f96dcSApple OSS Distributions        </field_values>
2427*2c2f96dcSApple OSS Distributions      </field>
2428*2c2f96dcSApple OSS Distributions        <field
2429*2c2f96dcSApple OSS Distributions           id="imm16_15_0"
2430*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2431*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2432*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2434*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2435*2c2f96dcSApple OSS Distributions        >
2436*2c2f96dcSApple OSS Distributions          <field_name>imm16</field_name>
2437*2c2f96dcSApple OSS Distributions        <field_msb>15</field_msb>
2438*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2439*2c2f96dcSApple OSS Distributions        <field_description order="before">
2440*2c2f96dcSApple OSS Distributions
2441*2c2f96dcSApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*2c2f96dcSApple OSS Distributions
2443*2c2f96dcSApple OSS Distributions        </field_description>
2444*2c2f96dcSApple OSS Distributions        <field_values>
2445*2c2f96dcSApple OSS Distributions
2446*2c2f96dcSApple OSS Distributions
2447*2c2f96dcSApple OSS Distributions        </field_values>
2448*2c2f96dcSApple OSS Distributions          <field_resets>
2449*2c2f96dcSApple OSS Distributions
2450*2c2f96dcSApple OSS Distributions    <field_reset>
2451*2c2f96dcSApple OSS Distributions
2452*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*2c2f96dcSApple OSS Distributions
2454*2c2f96dcSApple OSS Distributions    </field_reset>
2455*2c2f96dcSApple OSS Distributions</field_resets>
2456*2c2f96dcSApple OSS Distributions      </field>
2457*2c2f96dcSApple OSS Distributions    <text_after_fields>
2458*2c2f96dcSApple OSS Distributions
2459*2c2f96dcSApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*2c2f96dcSApple OSS Distributions<list type="unordered">
2461*2c2f96dcSApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*2c2f96dcSApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*2c2f96dcSApple OSS Distributions</listitem></list>
2464*2c2f96dcSApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*2c2f96dcSApple OSS Distributions
2466*2c2f96dcSApple OSS Distributions    </text_after_fields>
2467*2c2f96dcSApple OSS Distributions  </fields>
2468*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2469*2c2f96dcSApple OSS Distributions
2470*2c2f96dcSApple OSS Distributions
2471*2c2f96dcSApple OSS Distributions
2472*2c2f96dcSApple OSS Distributions
2473*2c2f96dcSApple OSS Distributions
2474*2c2f96dcSApple OSS Distributions
2475*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*2c2f96dcSApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2478*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2479*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2480*2c2f96dcSApple OSS Distributions              <fields length="25">
2481*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*2c2f96dcSApple OSS Distributions    <text_before_fields>
2483*2c2f96dcSApple OSS Distributions
2484*2c2f96dcSApple OSS Distributions
2485*2c2f96dcSApple OSS Distributions
2486*2c2f96dcSApple OSS Distributions    </text_before_fields>
2487*2c2f96dcSApple OSS Distributions
2488*2c2f96dcSApple OSS Distributions        <field
2489*2c2f96dcSApple OSS Distributions           id="0_24_22"
2490*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2491*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2492*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2494*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2495*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2496*2c2f96dcSApple OSS Distributions        >
2497*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2498*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2499*2c2f96dcSApple OSS Distributions        <field_lsb>22</field_lsb>
2500*2c2f96dcSApple OSS Distributions        <field_description order="before">
2501*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*2c2f96dcSApple OSS Distributions        </field_description>
2503*2c2f96dcSApple OSS Distributions        <field_values>
2504*2c2f96dcSApple OSS Distributions        </field_values>
2505*2c2f96dcSApple OSS Distributions      </field>
2506*2c2f96dcSApple OSS Distributions        <field
2507*2c2f96dcSApple OSS Distributions           id="Op0_21_20"
2508*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2509*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2510*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2512*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2513*2c2f96dcSApple OSS Distributions        >
2514*2c2f96dcSApple OSS Distributions          <field_name>Op0</field_name>
2515*2c2f96dcSApple OSS Distributions        <field_msb>21</field_msb>
2516*2c2f96dcSApple OSS Distributions        <field_lsb>20</field_lsb>
2517*2c2f96dcSApple OSS Distributions        <field_description order="before">
2518*2c2f96dcSApple OSS Distributions
2519*2c2f96dcSApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*2c2f96dcSApple OSS Distributions
2521*2c2f96dcSApple OSS Distributions        </field_description>
2522*2c2f96dcSApple OSS Distributions        <field_values>
2523*2c2f96dcSApple OSS Distributions
2524*2c2f96dcSApple OSS Distributions
2525*2c2f96dcSApple OSS Distributions        </field_values>
2526*2c2f96dcSApple OSS Distributions          <field_resets>
2527*2c2f96dcSApple OSS Distributions
2528*2c2f96dcSApple OSS Distributions    <field_reset>
2529*2c2f96dcSApple OSS Distributions
2530*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*2c2f96dcSApple OSS Distributions
2532*2c2f96dcSApple OSS Distributions    </field_reset>
2533*2c2f96dcSApple OSS Distributions</field_resets>
2534*2c2f96dcSApple OSS Distributions      </field>
2535*2c2f96dcSApple OSS Distributions        <field
2536*2c2f96dcSApple OSS Distributions           id="Op2_19_17"
2537*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2538*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2539*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2541*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2542*2c2f96dcSApple OSS Distributions        >
2543*2c2f96dcSApple OSS Distributions          <field_name>Op2</field_name>
2544*2c2f96dcSApple OSS Distributions        <field_msb>19</field_msb>
2545*2c2f96dcSApple OSS Distributions        <field_lsb>17</field_lsb>
2546*2c2f96dcSApple OSS Distributions        <field_description order="before">
2547*2c2f96dcSApple OSS Distributions
2548*2c2f96dcSApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*2c2f96dcSApple OSS Distributions
2550*2c2f96dcSApple OSS Distributions        </field_description>
2551*2c2f96dcSApple OSS Distributions        <field_values>
2552*2c2f96dcSApple OSS Distributions
2553*2c2f96dcSApple OSS Distributions
2554*2c2f96dcSApple OSS Distributions        </field_values>
2555*2c2f96dcSApple OSS Distributions          <field_resets>
2556*2c2f96dcSApple OSS Distributions
2557*2c2f96dcSApple OSS Distributions    <field_reset>
2558*2c2f96dcSApple OSS Distributions
2559*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*2c2f96dcSApple OSS Distributions
2561*2c2f96dcSApple OSS Distributions    </field_reset>
2562*2c2f96dcSApple OSS Distributions</field_resets>
2563*2c2f96dcSApple OSS Distributions      </field>
2564*2c2f96dcSApple OSS Distributions        <field
2565*2c2f96dcSApple OSS Distributions           id="Op1_16_14"
2566*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2567*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2568*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2570*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2571*2c2f96dcSApple OSS Distributions        >
2572*2c2f96dcSApple OSS Distributions          <field_name>Op1</field_name>
2573*2c2f96dcSApple OSS Distributions        <field_msb>16</field_msb>
2574*2c2f96dcSApple OSS Distributions        <field_lsb>14</field_lsb>
2575*2c2f96dcSApple OSS Distributions        <field_description order="before">
2576*2c2f96dcSApple OSS Distributions
2577*2c2f96dcSApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*2c2f96dcSApple OSS Distributions
2579*2c2f96dcSApple OSS Distributions        </field_description>
2580*2c2f96dcSApple OSS Distributions        <field_values>
2581*2c2f96dcSApple OSS Distributions
2582*2c2f96dcSApple OSS Distributions
2583*2c2f96dcSApple OSS Distributions        </field_values>
2584*2c2f96dcSApple OSS Distributions          <field_resets>
2585*2c2f96dcSApple OSS Distributions
2586*2c2f96dcSApple OSS Distributions    <field_reset>
2587*2c2f96dcSApple OSS Distributions
2588*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*2c2f96dcSApple OSS Distributions
2590*2c2f96dcSApple OSS Distributions    </field_reset>
2591*2c2f96dcSApple OSS Distributions</field_resets>
2592*2c2f96dcSApple OSS Distributions      </field>
2593*2c2f96dcSApple OSS Distributions        <field
2594*2c2f96dcSApple OSS Distributions           id="CRn_13_10"
2595*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2596*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2597*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2599*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2600*2c2f96dcSApple OSS Distributions        >
2601*2c2f96dcSApple OSS Distributions          <field_name>CRn</field_name>
2602*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
2603*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
2604*2c2f96dcSApple OSS Distributions        <field_description order="before">
2605*2c2f96dcSApple OSS Distributions
2606*2c2f96dcSApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*2c2f96dcSApple OSS Distributions
2608*2c2f96dcSApple OSS Distributions        </field_description>
2609*2c2f96dcSApple OSS Distributions        <field_values>
2610*2c2f96dcSApple OSS Distributions
2611*2c2f96dcSApple OSS Distributions
2612*2c2f96dcSApple OSS Distributions        </field_values>
2613*2c2f96dcSApple OSS Distributions          <field_resets>
2614*2c2f96dcSApple OSS Distributions
2615*2c2f96dcSApple OSS Distributions    <field_reset>
2616*2c2f96dcSApple OSS Distributions
2617*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*2c2f96dcSApple OSS Distributions
2619*2c2f96dcSApple OSS Distributions    </field_reset>
2620*2c2f96dcSApple OSS Distributions</field_resets>
2621*2c2f96dcSApple OSS Distributions      </field>
2622*2c2f96dcSApple OSS Distributions        <field
2623*2c2f96dcSApple OSS Distributions           id="Rt_9_5"
2624*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2625*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2626*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2628*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2629*2c2f96dcSApple OSS Distributions        >
2630*2c2f96dcSApple OSS Distributions          <field_name>Rt</field_name>
2631*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
2632*2c2f96dcSApple OSS Distributions        <field_lsb>5</field_lsb>
2633*2c2f96dcSApple OSS Distributions        <field_description order="before">
2634*2c2f96dcSApple OSS Distributions
2635*2c2f96dcSApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*2c2f96dcSApple OSS Distributions
2637*2c2f96dcSApple OSS Distributions        </field_description>
2638*2c2f96dcSApple OSS Distributions        <field_values>
2639*2c2f96dcSApple OSS Distributions
2640*2c2f96dcSApple OSS Distributions
2641*2c2f96dcSApple OSS Distributions        </field_values>
2642*2c2f96dcSApple OSS Distributions          <field_resets>
2643*2c2f96dcSApple OSS Distributions
2644*2c2f96dcSApple OSS Distributions    <field_reset>
2645*2c2f96dcSApple OSS Distributions
2646*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*2c2f96dcSApple OSS Distributions
2648*2c2f96dcSApple OSS Distributions    </field_reset>
2649*2c2f96dcSApple OSS Distributions</field_resets>
2650*2c2f96dcSApple OSS Distributions      </field>
2651*2c2f96dcSApple OSS Distributions        <field
2652*2c2f96dcSApple OSS Distributions           id="CRm_4_1"
2653*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2654*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2655*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2657*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2658*2c2f96dcSApple OSS Distributions        >
2659*2c2f96dcSApple OSS Distributions          <field_name>CRm</field_name>
2660*2c2f96dcSApple OSS Distributions        <field_msb>4</field_msb>
2661*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
2662*2c2f96dcSApple OSS Distributions        <field_description order="before">
2663*2c2f96dcSApple OSS Distributions
2664*2c2f96dcSApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*2c2f96dcSApple OSS Distributions
2666*2c2f96dcSApple OSS Distributions        </field_description>
2667*2c2f96dcSApple OSS Distributions        <field_values>
2668*2c2f96dcSApple OSS Distributions
2669*2c2f96dcSApple OSS Distributions
2670*2c2f96dcSApple OSS Distributions        </field_values>
2671*2c2f96dcSApple OSS Distributions          <field_resets>
2672*2c2f96dcSApple OSS Distributions
2673*2c2f96dcSApple OSS Distributions    <field_reset>
2674*2c2f96dcSApple OSS Distributions
2675*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*2c2f96dcSApple OSS Distributions
2677*2c2f96dcSApple OSS Distributions    </field_reset>
2678*2c2f96dcSApple OSS Distributions</field_resets>
2679*2c2f96dcSApple OSS Distributions      </field>
2680*2c2f96dcSApple OSS Distributions        <field
2681*2c2f96dcSApple OSS Distributions           id="Direction_0_0"
2682*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2683*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2684*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2686*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2687*2c2f96dcSApple OSS Distributions        >
2688*2c2f96dcSApple OSS Distributions          <field_name>Direction</field_name>
2689*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
2690*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2691*2c2f96dcSApple OSS Distributions        <field_description order="before">
2692*2c2f96dcSApple OSS Distributions
2693*2c2f96dcSApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*2c2f96dcSApple OSS Distributions
2695*2c2f96dcSApple OSS Distributions        </field_description>
2696*2c2f96dcSApple OSS Distributions        <field_values>
2697*2c2f96dcSApple OSS Distributions
2698*2c2f96dcSApple OSS Distributions
2699*2c2f96dcSApple OSS Distributions                <field_value_instance>
2700*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
2701*2c2f96dcSApple OSS Distributions        <field_value_description>
2702*2c2f96dcSApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*2c2f96dcSApple OSS Distributions</field_value_description>
2704*2c2f96dcSApple OSS Distributions    </field_value_instance>
2705*2c2f96dcSApple OSS Distributions                <field_value_instance>
2706*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
2707*2c2f96dcSApple OSS Distributions        <field_value_description>
2708*2c2f96dcSApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*2c2f96dcSApple OSS Distributions</field_value_description>
2710*2c2f96dcSApple OSS Distributions    </field_value_instance>
2711*2c2f96dcSApple OSS Distributions        </field_values>
2712*2c2f96dcSApple OSS Distributions          <field_resets>
2713*2c2f96dcSApple OSS Distributions
2714*2c2f96dcSApple OSS Distributions    <field_reset>
2715*2c2f96dcSApple OSS Distributions
2716*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*2c2f96dcSApple OSS Distributions
2718*2c2f96dcSApple OSS Distributions    </field_reset>
2719*2c2f96dcSApple OSS Distributions</field_resets>
2720*2c2f96dcSApple OSS Distributions      </field>
2721*2c2f96dcSApple OSS Distributions    <text_after_fields>
2722*2c2f96dcSApple OSS Distributions
2723*2c2f96dcSApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*2c2f96dcSApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*2c2f96dcSApple OSS Distributions<list type="unordered">
2726*2c2f96dcSApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*2c2f96dcSApple OSS Distributions</listitem></list>
2737*2c2f96dcSApple OSS Distributions</content>
2738*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*2c2f96dcSApple OSS Distributions</listitem></list>
2759*2c2f96dcSApple OSS Distributions</content>
2760*2c2f96dcSApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*2c2f96dcSApple OSS Distributions</listitem></list>
2769*2c2f96dcSApple OSS Distributions</content>
2770*2c2f96dcSApple OSS Distributions</listitem></list>
2771*2c2f96dcSApple OSS Distributions
2772*2c2f96dcSApple OSS Distributions    </text_after_fields>
2773*2c2f96dcSApple OSS Distributions  </fields>
2774*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2775*2c2f96dcSApple OSS Distributions
2776*2c2f96dcSApple OSS Distributions
2777*2c2f96dcSApple OSS Distributions
2778*2c2f96dcSApple OSS Distributions
2779*2c2f96dcSApple OSS Distributions
2780*2c2f96dcSApple OSS Distributions
2781*2c2f96dcSApple OSS Distributions
2782*2c2f96dcSApple OSS Distributions
2783*2c2f96dcSApple OSS Distributions
2784*2c2f96dcSApple OSS Distributions
2785*2c2f96dcSApple OSS Distributions
2786*2c2f96dcSApple OSS Distributions
2787*2c2f96dcSApple OSS Distributions
2788*2c2f96dcSApple OSS Distributions
2789*2c2f96dcSApple OSS Distributions
2790*2c2f96dcSApple OSS Distributions
2791*2c2f96dcSApple OSS Distributions
2792*2c2f96dcSApple OSS Distributions
2793*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*2c2f96dcSApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*2c2f96dcSApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*2c2f96dcSApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*2c2f96dcSApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*2c2f96dcSApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*2c2f96dcSApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*2c2f96dcSApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2802*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2803*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2804*2c2f96dcSApple OSS Distributions              <fields length="25">
2805*2c2f96dcSApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*2c2f96dcSApple OSS Distributions    <text_before_fields>
2807*2c2f96dcSApple OSS Distributions
2808*2c2f96dcSApple OSS Distributions
2809*2c2f96dcSApple OSS Distributions
2810*2c2f96dcSApple OSS Distributions    </text_before_fields>
2811*2c2f96dcSApple OSS Distributions
2812*2c2f96dcSApple OSS Distributions        <field
2813*2c2f96dcSApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2815*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2816*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2818*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2819*2c2f96dcSApple OSS Distributions        >
2820*2c2f96dcSApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2822*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
2823*2c2f96dcSApple OSS Distributions        <field_description order="before">
2824*2c2f96dcSApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*2c2f96dcSApple OSS Distributions
2826*2c2f96dcSApple OSS Distributions
2827*2c2f96dcSApple OSS Distributions
2828*2c2f96dcSApple OSS Distributions        </field_description>
2829*2c2f96dcSApple OSS Distributions        <field_values>
2830*2c2f96dcSApple OSS Distributions
2831*2c2f96dcSApple OSS Distributions               <field_value_name>I</field_value_name>
2832*2c2f96dcSApple OSS Distributions        </field_values>
2833*2c2f96dcSApple OSS Distributions          <field_resets>
2834*2c2f96dcSApple OSS Distributions
2835*2c2f96dcSApple OSS Distributions    <field_reset>
2836*2c2f96dcSApple OSS Distributions
2837*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*2c2f96dcSApple OSS Distributions
2839*2c2f96dcSApple OSS Distributions    </field_reset>
2840*2c2f96dcSApple OSS Distributions</field_resets>
2841*2c2f96dcSApple OSS Distributions      </field>
2842*2c2f96dcSApple OSS Distributions    <text_after_fields>
2843*2c2f96dcSApple OSS Distributions
2844*2c2f96dcSApple OSS Distributions
2845*2c2f96dcSApple OSS Distributions
2846*2c2f96dcSApple OSS Distributions    </text_after_fields>
2847*2c2f96dcSApple OSS Distributions  </fields>
2848*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
2849*2c2f96dcSApple OSS Distributions
2850*2c2f96dcSApple OSS Distributions
2851*2c2f96dcSApple OSS Distributions
2852*2c2f96dcSApple OSS Distributions
2853*2c2f96dcSApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*2c2f96dcSApple OSS Distributions    </reg_fieldset>
2855*2c2f96dcSApple OSS Distributions            </partial_fieldset>
2856*2c2f96dcSApple OSS Distributions            <partial_fieldset>
2857*2c2f96dcSApple OSS Distributions              <fields length="25">
2858*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*2c2f96dcSApple OSS Distributions    <text_before_fields>
2860*2c2f96dcSApple OSS Distributions
2861*2c2f96dcSApple OSS Distributions
2862*2c2f96dcSApple OSS Distributions
2863*2c2f96dcSApple OSS Distributions    </text_before_fields>
2864*2c2f96dcSApple OSS Distributions
2865*2c2f96dcSApple OSS Distributions        <field
2866*2c2f96dcSApple OSS Distributions           id="0_24_13"
2867*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2868*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2869*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2871*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2872*2c2f96dcSApple OSS Distributions           rwtype="RES0"
2873*2c2f96dcSApple OSS Distributions        >
2874*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
2875*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
2876*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
2877*2c2f96dcSApple OSS Distributions        <field_description order="before">
2878*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*2c2f96dcSApple OSS Distributions        </field_description>
2880*2c2f96dcSApple OSS Distributions        <field_values>
2881*2c2f96dcSApple OSS Distributions        </field_values>
2882*2c2f96dcSApple OSS Distributions      </field>
2883*2c2f96dcSApple OSS Distributions        <field
2884*2c2f96dcSApple OSS Distributions           id="SET_12_11"
2885*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2886*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2887*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2889*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2890*2c2f96dcSApple OSS Distributions        >
2891*2c2f96dcSApple OSS Distributions          <field_name>SET</field_name>
2892*2c2f96dcSApple OSS Distributions        <field_msb>12</field_msb>
2893*2c2f96dcSApple OSS Distributions        <field_lsb>11</field_lsb>
2894*2c2f96dcSApple OSS Distributions        <field_description order="before">
2895*2c2f96dcSApple OSS Distributions
2896*2c2f96dcSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*2c2f96dcSApple OSS Distributions
2898*2c2f96dcSApple OSS Distributions        </field_description>
2899*2c2f96dcSApple OSS Distributions        <field_values>
2900*2c2f96dcSApple OSS Distributions
2901*2c2f96dcSApple OSS Distributions
2902*2c2f96dcSApple OSS Distributions                <field_value_instance>
2903*2c2f96dcSApple OSS Distributions            <field_value>0b00</field_value>
2904*2c2f96dcSApple OSS Distributions        <field_value_description>
2905*2c2f96dcSApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*2c2f96dcSApple OSS Distributions</field_value_description>
2907*2c2f96dcSApple OSS Distributions    </field_value_instance>
2908*2c2f96dcSApple OSS Distributions                <field_value_instance>
2909*2c2f96dcSApple OSS Distributions            <field_value>0b10</field_value>
2910*2c2f96dcSApple OSS Distributions        <field_value_description>
2911*2c2f96dcSApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*2c2f96dcSApple OSS Distributions</field_value_description>
2913*2c2f96dcSApple OSS Distributions    </field_value_instance>
2914*2c2f96dcSApple OSS Distributions                <field_value_instance>
2915*2c2f96dcSApple OSS Distributions            <field_value>0b11</field_value>
2916*2c2f96dcSApple OSS Distributions        <field_value_description>
2917*2c2f96dcSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*2c2f96dcSApple OSS Distributions</field_value_description>
2919*2c2f96dcSApple OSS Distributions    </field_value_instance>
2920*2c2f96dcSApple OSS Distributions        </field_values>
2921*2c2f96dcSApple OSS Distributions            <field_description order="after">
2922*2c2f96dcSApple OSS Distributions
2923*2c2f96dcSApple OSS Distributions  <para>All other values are reserved.</para>
2924*2c2f96dcSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*2c2f96dcSApple OSS Distributions<list type="unordered">
2926*2c2f96dcSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*2c2f96dcSApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*2c2f96dcSApple OSS Distributions</listitem></list>
2929*2c2f96dcSApple OSS Distributions
2930*2c2f96dcSApple OSS Distributions            </field_description>
2931*2c2f96dcSApple OSS Distributions          <field_resets>
2932*2c2f96dcSApple OSS Distributions
2933*2c2f96dcSApple OSS Distributions    <field_reset>
2934*2c2f96dcSApple OSS Distributions
2935*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*2c2f96dcSApple OSS Distributions
2937*2c2f96dcSApple OSS Distributions    </field_reset>
2938*2c2f96dcSApple OSS Distributions</field_resets>
2939*2c2f96dcSApple OSS Distributions      </field>
2940*2c2f96dcSApple OSS Distributions        <field
2941*2c2f96dcSApple OSS Distributions           id="FnV_10_10"
2942*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2943*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2944*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2946*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2947*2c2f96dcSApple OSS Distributions        >
2948*2c2f96dcSApple OSS Distributions          <field_name>FnV</field_name>
2949*2c2f96dcSApple OSS Distributions        <field_msb>10</field_msb>
2950*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
2951*2c2f96dcSApple OSS Distributions        <field_description order="before">
2952*2c2f96dcSApple OSS Distributions
2953*2c2f96dcSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*2c2f96dcSApple OSS Distributions
2955*2c2f96dcSApple OSS Distributions        </field_description>
2956*2c2f96dcSApple OSS Distributions        <field_values>
2957*2c2f96dcSApple OSS Distributions
2958*2c2f96dcSApple OSS Distributions
2959*2c2f96dcSApple OSS Distributions                <field_value_instance>
2960*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
2961*2c2f96dcSApple OSS Distributions        <field_value_description>
2962*2c2f96dcSApple OSS Distributions  <para>FAR is valid.</para>
2963*2c2f96dcSApple OSS Distributions</field_value_description>
2964*2c2f96dcSApple OSS Distributions    </field_value_instance>
2965*2c2f96dcSApple OSS Distributions                <field_value_instance>
2966*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
2967*2c2f96dcSApple OSS Distributions        <field_value_description>
2968*2c2f96dcSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*2c2f96dcSApple OSS Distributions</field_value_description>
2970*2c2f96dcSApple OSS Distributions    </field_value_instance>
2971*2c2f96dcSApple OSS Distributions        </field_values>
2972*2c2f96dcSApple OSS Distributions            <field_description order="after">
2973*2c2f96dcSApple OSS Distributions
2974*2c2f96dcSApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*2c2f96dcSApple OSS Distributions
2976*2c2f96dcSApple OSS Distributions            </field_description>
2977*2c2f96dcSApple OSS Distributions          <field_resets>
2978*2c2f96dcSApple OSS Distributions
2979*2c2f96dcSApple OSS Distributions    <field_reset>
2980*2c2f96dcSApple OSS Distributions
2981*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*2c2f96dcSApple OSS Distributions
2983*2c2f96dcSApple OSS Distributions    </field_reset>
2984*2c2f96dcSApple OSS Distributions</field_resets>
2985*2c2f96dcSApple OSS Distributions      </field>
2986*2c2f96dcSApple OSS Distributions        <field
2987*2c2f96dcSApple OSS Distributions           id="EA_9_9"
2988*2c2f96dcSApple OSS Distributions           is_variable_length="False"
2989*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
2990*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
2992*2c2f96dcSApple OSS Distributions           is_constant_value="False"
2993*2c2f96dcSApple OSS Distributions        >
2994*2c2f96dcSApple OSS Distributions          <field_name>EA</field_name>
2995*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
2996*2c2f96dcSApple OSS Distributions        <field_lsb>9</field_lsb>
2997*2c2f96dcSApple OSS Distributions        <field_description order="before">
2998*2c2f96dcSApple OSS Distributions
2999*2c2f96dcSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*2c2f96dcSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*2c2f96dcSApple OSS Distributions
3002*2c2f96dcSApple OSS Distributions        </field_description>
3003*2c2f96dcSApple OSS Distributions        <field_values>
3004*2c2f96dcSApple OSS Distributions
3005*2c2f96dcSApple OSS Distributions
3006*2c2f96dcSApple OSS Distributions        </field_values>
3007*2c2f96dcSApple OSS Distributions          <field_resets>
3008*2c2f96dcSApple OSS Distributions
3009*2c2f96dcSApple OSS Distributions    <field_reset>
3010*2c2f96dcSApple OSS Distributions
3011*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*2c2f96dcSApple OSS Distributions
3013*2c2f96dcSApple OSS Distributions    </field_reset>
3014*2c2f96dcSApple OSS Distributions</field_resets>
3015*2c2f96dcSApple OSS Distributions      </field>
3016*2c2f96dcSApple OSS Distributions        <field
3017*2c2f96dcSApple OSS Distributions           id="0_8_8"
3018*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3019*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3020*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3022*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3023*2c2f96dcSApple OSS Distributions           rwtype="RES0"
3024*2c2f96dcSApple OSS Distributions        >
3025*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
3026*2c2f96dcSApple OSS Distributions        <field_msb>8</field_msb>
3027*2c2f96dcSApple OSS Distributions        <field_lsb>8</field_lsb>
3028*2c2f96dcSApple OSS Distributions        <field_description order="before">
3029*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*2c2f96dcSApple OSS Distributions        </field_description>
3031*2c2f96dcSApple OSS Distributions        <field_values>
3032*2c2f96dcSApple OSS Distributions        </field_values>
3033*2c2f96dcSApple OSS Distributions      </field>
3034*2c2f96dcSApple OSS Distributions        <field
3035*2c2f96dcSApple OSS Distributions           id="S1PTW_7_7"
3036*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3037*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3038*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3040*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3041*2c2f96dcSApple OSS Distributions        >
3042*2c2f96dcSApple OSS Distributions          <field_name>S1PTW</field_name>
3043*2c2f96dcSApple OSS Distributions        <field_msb>7</field_msb>
3044*2c2f96dcSApple OSS Distributions        <field_lsb>7</field_lsb>
3045*2c2f96dcSApple OSS Distributions        <field_description order="before">
3046*2c2f96dcSApple OSS Distributions
3047*2c2f96dcSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*2c2f96dcSApple OSS Distributions
3049*2c2f96dcSApple OSS Distributions        </field_description>
3050*2c2f96dcSApple OSS Distributions        <field_values>
3051*2c2f96dcSApple OSS Distributions
3052*2c2f96dcSApple OSS Distributions
3053*2c2f96dcSApple OSS Distributions                <field_value_instance>
3054*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3055*2c2f96dcSApple OSS Distributions        <field_value_description>
3056*2c2f96dcSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*2c2f96dcSApple OSS Distributions</field_value_description>
3058*2c2f96dcSApple OSS Distributions    </field_value_instance>
3059*2c2f96dcSApple OSS Distributions                <field_value_instance>
3060*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3061*2c2f96dcSApple OSS Distributions        <field_value_description>
3062*2c2f96dcSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*2c2f96dcSApple OSS Distributions</field_value_description>
3064*2c2f96dcSApple OSS Distributions    </field_value_instance>
3065*2c2f96dcSApple OSS Distributions        </field_values>
3066*2c2f96dcSApple OSS Distributions            <field_description order="after">
3067*2c2f96dcSApple OSS Distributions
3068*2c2f96dcSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*2c2f96dcSApple OSS Distributions
3070*2c2f96dcSApple OSS Distributions            </field_description>
3071*2c2f96dcSApple OSS Distributions          <field_resets>
3072*2c2f96dcSApple OSS Distributions
3073*2c2f96dcSApple OSS Distributions    <field_reset>
3074*2c2f96dcSApple OSS Distributions
3075*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*2c2f96dcSApple OSS Distributions
3077*2c2f96dcSApple OSS Distributions    </field_reset>
3078*2c2f96dcSApple OSS Distributions</field_resets>
3079*2c2f96dcSApple OSS Distributions      </field>
3080*2c2f96dcSApple OSS Distributions        <field
3081*2c2f96dcSApple OSS Distributions           id="0_6_6"
3082*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3083*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3084*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3086*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3087*2c2f96dcSApple OSS Distributions           rwtype="RES0"
3088*2c2f96dcSApple OSS Distributions        >
3089*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
3090*2c2f96dcSApple OSS Distributions        <field_msb>6</field_msb>
3091*2c2f96dcSApple OSS Distributions        <field_lsb>6</field_lsb>
3092*2c2f96dcSApple OSS Distributions        <field_description order="before">
3093*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*2c2f96dcSApple OSS Distributions        </field_description>
3095*2c2f96dcSApple OSS Distributions        <field_values>
3096*2c2f96dcSApple OSS Distributions        </field_values>
3097*2c2f96dcSApple OSS Distributions      </field>
3098*2c2f96dcSApple OSS Distributions        <field
3099*2c2f96dcSApple OSS Distributions           id="IFSC_5_0"
3100*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3101*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3102*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3104*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3105*2c2f96dcSApple OSS Distributions        >
3106*2c2f96dcSApple OSS Distributions          <field_name>IFSC</field_name>
3107*2c2f96dcSApple OSS Distributions        <field_msb>5</field_msb>
3108*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
3109*2c2f96dcSApple OSS Distributions        <field_description order="before">
3110*2c2f96dcSApple OSS Distributions
3111*2c2f96dcSApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*2c2f96dcSApple OSS Distributions
3113*2c2f96dcSApple OSS Distributions        </field_description>
3114*2c2f96dcSApple OSS Distributions        <field_values>
3115*2c2f96dcSApple OSS Distributions
3116*2c2f96dcSApple OSS Distributions
3117*2c2f96dcSApple OSS Distributions                <field_value_instance>
3118*2c2f96dcSApple OSS Distributions            <field_value>0b000000</field_value>
3119*2c2f96dcSApple OSS Distributions        <field_value_description>
3120*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*2c2f96dcSApple OSS Distributions</field_value_description>
3122*2c2f96dcSApple OSS Distributions    </field_value_instance>
3123*2c2f96dcSApple OSS Distributions                <field_value_instance>
3124*2c2f96dcSApple OSS Distributions            <field_value>0b000001</field_value>
3125*2c2f96dcSApple OSS Distributions        <field_value_description>
3126*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 1</para>
3127*2c2f96dcSApple OSS Distributions</field_value_description>
3128*2c2f96dcSApple OSS Distributions    </field_value_instance>
3129*2c2f96dcSApple OSS Distributions                <field_value_instance>
3130*2c2f96dcSApple OSS Distributions            <field_value>0b000010</field_value>
3131*2c2f96dcSApple OSS Distributions        <field_value_description>
3132*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 2</para>
3133*2c2f96dcSApple OSS Distributions</field_value_description>
3134*2c2f96dcSApple OSS Distributions    </field_value_instance>
3135*2c2f96dcSApple OSS Distributions                <field_value_instance>
3136*2c2f96dcSApple OSS Distributions            <field_value>0b000011</field_value>
3137*2c2f96dcSApple OSS Distributions        <field_value_description>
3138*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 3</para>
3139*2c2f96dcSApple OSS Distributions</field_value_description>
3140*2c2f96dcSApple OSS Distributions    </field_value_instance>
3141*2c2f96dcSApple OSS Distributions                <field_value_instance>
3142*2c2f96dcSApple OSS Distributions            <field_value>0b000100</field_value>
3143*2c2f96dcSApple OSS Distributions        <field_value_description>
3144*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 0</para>
3145*2c2f96dcSApple OSS Distributions</field_value_description>
3146*2c2f96dcSApple OSS Distributions    </field_value_instance>
3147*2c2f96dcSApple OSS Distributions                <field_value_instance>
3148*2c2f96dcSApple OSS Distributions            <field_value>0b000101</field_value>
3149*2c2f96dcSApple OSS Distributions        <field_value_description>
3150*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 1</para>
3151*2c2f96dcSApple OSS Distributions</field_value_description>
3152*2c2f96dcSApple OSS Distributions    </field_value_instance>
3153*2c2f96dcSApple OSS Distributions                <field_value_instance>
3154*2c2f96dcSApple OSS Distributions            <field_value>0b000110</field_value>
3155*2c2f96dcSApple OSS Distributions        <field_value_description>
3156*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 2</para>
3157*2c2f96dcSApple OSS Distributions</field_value_description>
3158*2c2f96dcSApple OSS Distributions    </field_value_instance>
3159*2c2f96dcSApple OSS Distributions                <field_value_instance>
3160*2c2f96dcSApple OSS Distributions            <field_value>0b000111</field_value>
3161*2c2f96dcSApple OSS Distributions        <field_value_description>
3162*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 3</para>
3163*2c2f96dcSApple OSS Distributions</field_value_description>
3164*2c2f96dcSApple OSS Distributions    </field_value_instance>
3165*2c2f96dcSApple OSS Distributions                <field_value_instance>
3166*2c2f96dcSApple OSS Distributions            <field_value>0b001001</field_value>
3167*2c2f96dcSApple OSS Distributions        <field_value_description>
3168*2c2f96dcSApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*2c2f96dcSApple OSS Distributions</field_value_description>
3170*2c2f96dcSApple OSS Distributions    </field_value_instance>
3171*2c2f96dcSApple OSS Distributions                <field_value_instance>
3172*2c2f96dcSApple OSS Distributions            <field_value>0b001010</field_value>
3173*2c2f96dcSApple OSS Distributions        <field_value_description>
3174*2c2f96dcSApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*2c2f96dcSApple OSS Distributions</field_value_description>
3176*2c2f96dcSApple OSS Distributions    </field_value_instance>
3177*2c2f96dcSApple OSS Distributions                <field_value_instance>
3178*2c2f96dcSApple OSS Distributions            <field_value>0b001011</field_value>
3179*2c2f96dcSApple OSS Distributions        <field_value_description>
3180*2c2f96dcSApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*2c2f96dcSApple OSS Distributions</field_value_description>
3182*2c2f96dcSApple OSS Distributions    </field_value_instance>
3183*2c2f96dcSApple OSS Distributions                <field_value_instance>
3184*2c2f96dcSApple OSS Distributions            <field_value>0b001101</field_value>
3185*2c2f96dcSApple OSS Distributions        <field_value_description>
3186*2c2f96dcSApple OSS Distributions  <para>Permission fault, level 1</para>
3187*2c2f96dcSApple OSS Distributions</field_value_description>
3188*2c2f96dcSApple OSS Distributions    </field_value_instance>
3189*2c2f96dcSApple OSS Distributions                <field_value_instance>
3190*2c2f96dcSApple OSS Distributions            <field_value>0b001110</field_value>
3191*2c2f96dcSApple OSS Distributions        <field_value_description>
3192*2c2f96dcSApple OSS Distributions  <para>Permission fault, level 2</para>
3193*2c2f96dcSApple OSS Distributions</field_value_description>
3194*2c2f96dcSApple OSS Distributions    </field_value_instance>
3195*2c2f96dcSApple OSS Distributions                <field_value_instance>
3196*2c2f96dcSApple OSS Distributions            <field_value>0b001111</field_value>
3197*2c2f96dcSApple OSS Distributions        <field_value_description>
3198*2c2f96dcSApple OSS Distributions  <para>Permission fault, level 3</para>
3199*2c2f96dcSApple OSS Distributions</field_value_description>
3200*2c2f96dcSApple OSS Distributions    </field_value_instance>
3201*2c2f96dcSApple OSS Distributions                <field_value_instance>
3202*2c2f96dcSApple OSS Distributions            <field_value>0b010000</field_value>
3203*2c2f96dcSApple OSS Distributions        <field_value_description>
3204*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*2c2f96dcSApple OSS Distributions</field_value_description>
3206*2c2f96dcSApple OSS Distributions    </field_value_instance>
3207*2c2f96dcSApple OSS Distributions                <field_value_instance>
3208*2c2f96dcSApple OSS Distributions            <field_value>0b010100</field_value>
3209*2c2f96dcSApple OSS Distributions        <field_value_description>
3210*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*2c2f96dcSApple OSS Distributions</field_value_description>
3212*2c2f96dcSApple OSS Distributions    </field_value_instance>
3213*2c2f96dcSApple OSS Distributions                <field_value_instance>
3214*2c2f96dcSApple OSS Distributions            <field_value>0b010101</field_value>
3215*2c2f96dcSApple OSS Distributions        <field_value_description>
3216*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*2c2f96dcSApple OSS Distributions</field_value_description>
3218*2c2f96dcSApple OSS Distributions    </field_value_instance>
3219*2c2f96dcSApple OSS Distributions                <field_value_instance>
3220*2c2f96dcSApple OSS Distributions            <field_value>0b010110</field_value>
3221*2c2f96dcSApple OSS Distributions        <field_value_description>
3222*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*2c2f96dcSApple OSS Distributions</field_value_description>
3224*2c2f96dcSApple OSS Distributions    </field_value_instance>
3225*2c2f96dcSApple OSS Distributions                <field_value_instance>
3226*2c2f96dcSApple OSS Distributions            <field_value>0b010111</field_value>
3227*2c2f96dcSApple OSS Distributions        <field_value_description>
3228*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*2c2f96dcSApple OSS Distributions</field_value_description>
3230*2c2f96dcSApple OSS Distributions    </field_value_instance>
3231*2c2f96dcSApple OSS Distributions                <field_value_instance>
3232*2c2f96dcSApple OSS Distributions            <field_value>0b011000</field_value>
3233*2c2f96dcSApple OSS Distributions        <field_value_description>
3234*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*2c2f96dcSApple OSS Distributions</field_value_description>
3236*2c2f96dcSApple OSS Distributions    </field_value_instance>
3237*2c2f96dcSApple OSS Distributions                <field_value_instance>
3238*2c2f96dcSApple OSS Distributions            <field_value>0b011100</field_value>
3239*2c2f96dcSApple OSS Distributions        <field_value_description>
3240*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*2c2f96dcSApple OSS Distributions</field_value_description>
3242*2c2f96dcSApple OSS Distributions    </field_value_instance>
3243*2c2f96dcSApple OSS Distributions                <field_value_instance>
3244*2c2f96dcSApple OSS Distributions            <field_value>0b011101</field_value>
3245*2c2f96dcSApple OSS Distributions        <field_value_description>
3246*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*2c2f96dcSApple OSS Distributions</field_value_description>
3248*2c2f96dcSApple OSS Distributions    </field_value_instance>
3249*2c2f96dcSApple OSS Distributions                <field_value_instance>
3250*2c2f96dcSApple OSS Distributions            <field_value>0b011110</field_value>
3251*2c2f96dcSApple OSS Distributions        <field_value_description>
3252*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*2c2f96dcSApple OSS Distributions</field_value_description>
3254*2c2f96dcSApple OSS Distributions    </field_value_instance>
3255*2c2f96dcSApple OSS Distributions                <field_value_instance>
3256*2c2f96dcSApple OSS Distributions            <field_value>0b011111</field_value>
3257*2c2f96dcSApple OSS Distributions        <field_value_description>
3258*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*2c2f96dcSApple OSS Distributions</field_value_description>
3260*2c2f96dcSApple OSS Distributions    </field_value_instance>
3261*2c2f96dcSApple OSS Distributions                <field_value_instance>
3262*2c2f96dcSApple OSS Distributions            <field_value>0b110000</field_value>
3263*2c2f96dcSApple OSS Distributions        <field_value_description>
3264*2c2f96dcSApple OSS Distributions  <para>TLB conflict abort</para>
3265*2c2f96dcSApple OSS Distributions</field_value_description>
3266*2c2f96dcSApple OSS Distributions    </field_value_instance>
3267*2c2f96dcSApple OSS Distributions                <field_value_instance>
3268*2c2f96dcSApple OSS Distributions            <field_value>0b110001</field_value>
3269*2c2f96dcSApple OSS Distributions        <field_value_description>
3270*2c2f96dcSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*2c2f96dcSApple OSS Distributions</field_value_description>
3272*2c2f96dcSApple OSS Distributions    </field_value_instance>
3273*2c2f96dcSApple OSS Distributions        </field_values>
3274*2c2f96dcSApple OSS Distributions            <field_description order="after">
3275*2c2f96dcSApple OSS Distributions
3276*2c2f96dcSApple OSS Distributions  <para>All other values are reserved.</para>
3277*2c2f96dcSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*2c2f96dcSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*2c2f96dcSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*2c2f96dcSApple OSS Distributions
3281*2c2f96dcSApple OSS Distributions            </field_description>
3282*2c2f96dcSApple OSS Distributions          <field_resets>
3283*2c2f96dcSApple OSS Distributions
3284*2c2f96dcSApple OSS Distributions    <field_reset>
3285*2c2f96dcSApple OSS Distributions
3286*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*2c2f96dcSApple OSS Distributions
3288*2c2f96dcSApple OSS Distributions    </field_reset>
3289*2c2f96dcSApple OSS Distributions</field_resets>
3290*2c2f96dcSApple OSS Distributions      </field>
3291*2c2f96dcSApple OSS Distributions    <text_after_fields>
3292*2c2f96dcSApple OSS Distributions
3293*2c2f96dcSApple OSS Distributions
3294*2c2f96dcSApple OSS Distributions
3295*2c2f96dcSApple OSS Distributions    </text_after_fields>
3296*2c2f96dcSApple OSS Distributions  </fields>
3297*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
3298*2c2f96dcSApple OSS Distributions
3299*2c2f96dcSApple OSS Distributions
3300*2c2f96dcSApple OSS Distributions
3301*2c2f96dcSApple OSS Distributions
3302*2c2f96dcSApple OSS Distributions
3303*2c2f96dcSApple OSS Distributions
3304*2c2f96dcSApple OSS Distributions
3305*2c2f96dcSApple OSS Distributions
3306*2c2f96dcSApple OSS Distributions
3307*2c2f96dcSApple OSS Distributions
3308*2c2f96dcSApple OSS Distributions
3309*2c2f96dcSApple OSS Distributions
3310*2c2f96dcSApple OSS Distributions
3311*2c2f96dcSApple OSS Distributions
3312*2c2f96dcSApple OSS Distributions
3313*2c2f96dcSApple OSS Distributions
3314*2c2f96dcSApple OSS Distributions
3315*2c2f96dcSApple OSS Distributions
3316*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*2c2f96dcSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*2c2f96dcSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*2c2f96dcSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*2c2f96dcSApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*2c2f96dcSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*2c2f96dcSApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*2c2f96dcSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*2c2f96dcSApple OSS Distributions    </reg_fieldset>
3325*2c2f96dcSApple OSS Distributions            </partial_fieldset>
3326*2c2f96dcSApple OSS Distributions            <partial_fieldset>
3327*2c2f96dcSApple OSS Distributions              <fields length="25">
3328*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*2c2f96dcSApple OSS Distributions    <text_before_fields>
3330*2c2f96dcSApple OSS Distributions
3331*2c2f96dcSApple OSS Distributions
3332*2c2f96dcSApple OSS Distributions
3333*2c2f96dcSApple OSS Distributions    </text_before_fields>
3334*2c2f96dcSApple OSS Distributions
3335*2c2f96dcSApple OSS Distributions        <field
3336*2c2f96dcSApple OSS Distributions           id="ISV_24_24"
3337*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3338*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3339*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3341*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3342*2c2f96dcSApple OSS Distributions        >
3343*2c2f96dcSApple OSS Distributions          <field_name>ISV</field_name>
3344*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
3345*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
3346*2c2f96dcSApple OSS Distributions        <field_description order="before">
3347*2c2f96dcSApple OSS Distributions
3348*2c2f96dcSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*2c2f96dcSApple OSS Distributions
3350*2c2f96dcSApple OSS Distributions        </field_description>
3351*2c2f96dcSApple OSS Distributions        <field_values>
3352*2c2f96dcSApple OSS Distributions
3353*2c2f96dcSApple OSS Distributions
3354*2c2f96dcSApple OSS Distributions                <field_value_instance>
3355*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3356*2c2f96dcSApple OSS Distributions        <field_value_description>
3357*2c2f96dcSApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*2c2f96dcSApple OSS Distributions</field_value_description>
3359*2c2f96dcSApple OSS Distributions    </field_value_instance>
3360*2c2f96dcSApple OSS Distributions                <field_value_instance>
3361*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3362*2c2f96dcSApple OSS Distributions        <field_value_description>
3363*2c2f96dcSApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*2c2f96dcSApple OSS Distributions</field_value_description>
3365*2c2f96dcSApple OSS Distributions    </field_value_instance>
3366*2c2f96dcSApple OSS Distributions        </field_values>
3367*2c2f96dcSApple OSS Distributions            <field_description order="after">
3368*2c2f96dcSApple OSS Distributions
3369*2c2f96dcSApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*2c2f96dcSApple OSS Distributions<list type="unordered">
3371*2c2f96dcSApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*2c2f96dcSApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*2c2f96dcSApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*2c2f96dcSApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*2c2f96dcSApple OSS Distributions</listitem></list>
3377*2c2f96dcSApple OSS Distributions</content>
3378*2c2f96dcSApple OSS Distributions</listitem></list>
3379*2c2f96dcSApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*2c2f96dcSApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*2c2f96dcSApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*2c2f96dcSApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*2c2f96dcSApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*2c2f96dcSApple OSS Distributions
3385*2c2f96dcSApple OSS Distributions            </field_description>
3386*2c2f96dcSApple OSS Distributions          <field_resets>
3387*2c2f96dcSApple OSS Distributions
3388*2c2f96dcSApple OSS Distributions    <field_reset>
3389*2c2f96dcSApple OSS Distributions
3390*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*2c2f96dcSApple OSS Distributions
3392*2c2f96dcSApple OSS Distributions    </field_reset>
3393*2c2f96dcSApple OSS Distributions</field_resets>
3394*2c2f96dcSApple OSS Distributions      </field>
3395*2c2f96dcSApple OSS Distributions        <field
3396*2c2f96dcSApple OSS Distributions           id="SAS_23_22"
3397*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3398*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3399*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3401*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3402*2c2f96dcSApple OSS Distributions        >
3403*2c2f96dcSApple OSS Distributions          <field_name>SAS</field_name>
3404*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
3405*2c2f96dcSApple OSS Distributions        <field_lsb>22</field_lsb>
3406*2c2f96dcSApple OSS Distributions        <field_description order="before">
3407*2c2f96dcSApple OSS Distributions
3408*2c2f96dcSApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*2c2f96dcSApple OSS Distributions
3410*2c2f96dcSApple OSS Distributions        </field_description>
3411*2c2f96dcSApple OSS Distributions        <field_values>
3412*2c2f96dcSApple OSS Distributions
3413*2c2f96dcSApple OSS Distributions
3414*2c2f96dcSApple OSS Distributions                <field_value_instance>
3415*2c2f96dcSApple OSS Distributions            <field_value>0b00</field_value>
3416*2c2f96dcSApple OSS Distributions        <field_value_description>
3417*2c2f96dcSApple OSS Distributions  <para>Byte</para>
3418*2c2f96dcSApple OSS Distributions</field_value_description>
3419*2c2f96dcSApple OSS Distributions    </field_value_instance>
3420*2c2f96dcSApple OSS Distributions                <field_value_instance>
3421*2c2f96dcSApple OSS Distributions            <field_value>0b01</field_value>
3422*2c2f96dcSApple OSS Distributions        <field_value_description>
3423*2c2f96dcSApple OSS Distributions  <para>Halfword</para>
3424*2c2f96dcSApple OSS Distributions</field_value_description>
3425*2c2f96dcSApple OSS Distributions    </field_value_instance>
3426*2c2f96dcSApple OSS Distributions                <field_value_instance>
3427*2c2f96dcSApple OSS Distributions            <field_value>0b10</field_value>
3428*2c2f96dcSApple OSS Distributions        <field_value_description>
3429*2c2f96dcSApple OSS Distributions  <para>Word</para>
3430*2c2f96dcSApple OSS Distributions</field_value_description>
3431*2c2f96dcSApple OSS Distributions    </field_value_instance>
3432*2c2f96dcSApple OSS Distributions                <field_value_instance>
3433*2c2f96dcSApple OSS Distributions            <field_value>0b11</field_value>
3434*2c2f96dcSApple OSS Distributions        <field_value_description>
3435*2c2f96dcSApple OSS Distributions  <para>Doubleword</para>
3436*2c2f96dcSApple OSS Distributions</field_value_description>
3437*2c2f96dcSApple OSS Distributions    </field_value_instance>
3438*2c2f96dcSApple OSS Distributions        </field_values>
3439*2c2f96dcSApple OSS Distributions            <field_description order="after">
3440*2c2f96dcSApple OSS Distributions
3441*2c2f96dcSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*2c2f96dcSApple OSS Distributions
3444*2c2f96dcSApple OSS Distributions            </field_description>
3445*2c2f96dcSApple OSS Distributions          <field_resets>
3446*2c2f96dcSApple OSS Distributions
3447*2c2f96dcSApple OSS Distributions    <field_reset>
3448*2c2f96dcSApple OSS Distributions
3449*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*2c2f96dcSApple OSS Distributions
3451*2c2f96dcSApple OSS Distributions    </field_reset>
3452*2c2f96dcSApple OSS Distributions</field_resets>
3453*2c2f96dcSApple OSS Distributions      </field>
3454*2c2f96dcSApple OSS Distributions        <field
3455*2c2f96dcSApple OSS Distributions           id="SSE_21_21"
3456*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3457*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3458*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3460*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3461*2c2f96dcSApple OSS Distributions        >
3462*2c2f96dcSApple OSS Distributions          <field_name>SSE</field_name>
3463*2c2f96dcSApple OSS Distributions        <field_msb>21</field_msb>
3464*2c2f96dcSApple OSS Distributions        <field_lsb>21</field_lsb>
3465*2c2f96dcSApple OSS Distributions        <field_description order="before">
3466*2c2f96dcSApple OSS Distributions
3467*2c2f96dcSApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*2c2f96dcSApple OSS Distributions
3469*2c2f96dcSApple OSS Distributions        </field_description>
3470*2c2f96dcSApple OSS Distributions        <field_values>
3471*2c2f96dcSApple OSS Distributions
3472*2c2f96dcSApple OSS Distributions
3473*2c2f96dcSApple OSS Distributions                <field_value_instance>
3474*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3475*2c2f96dcSApple OSS Distributions        <field_value_description>
3476*2c2f96dcSApple OSS Distributions  <para>Sign-extension not required.</para>
3477*2c2f96dcSApple OSS Distributions</field_value_description>
3478*2c2f96dcSApple OSS Distributions    </field_value_instance>
3479*2c2f96dcSApple OSS Distributions                <field_value_instance>
3480*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3481*2c2f96dcSApple OSS Distributions        <field_value_description>
3482*2c2f96dcSApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*2c2f96dcSApple OSS Distributions</field_value_description>
3484*2c2f96dcSApple OSS Distributions    </field_value_instance>
3485*2c2f96dcSApple OSS Distributions        </field_values>
3486*2c2f96dcSApple OSS Distributions            <field_description order="after">
3487*2c2f96dcSApple OSS Distributions
3488*2c2f96dcSApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*2c2f96dcSApple OSS Distributions
3492*2c2f96dcSApple OSS Distributions            </field_description>
3493*2c2f96dcSApple OSS Distributions          <field_resets>
3494*2c2f96dcSApple OSS Distributions
3495*2c2f96dcSApple OSS Distributions    <field_reset>
3496*2c2f96dcSApple OSS Distributions
3497*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*2c2f96dcSApple OSS Distributions
3499*2c2f96dcSApple OSS Distributions    </field_reset>
3500*2c2f96dcSApple OSS Distributions</field_resets>
3501*2c2f96dcSApple OSS Distributions      </field>
3502*2c2f96dcSApple OSS Distributions        <field
3503*2c2f96dcSApple OSS Distributions           id="SRT_20_16"
3504*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3505*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3506*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3508*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3509*2c2f96dcSApple OSS Distributions        >
3510*2c2f96dcSApple OSS Distributions          <field_name>SRT</field_name>
3511*2c2f96dcSApple OSS Distributions        <field_msb>20</field_msb>
3512*2c2f96dcSApple OSS Distributions        <field_lsb>16</field_lsb>
3513*2c2f96dcSApple OSS Distributions        <field_description order="before">
3514*2c2f96dcSApple OSS Distributions
3515*2c2f96dcSApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*2c2f96dcSApple OSS Distributions
3519*2c2f96dcSApple OSS Distributions        </field_description>
3520*2c2f96dcSApple OSS Distributions        <field_values>
3521*2c2f96dcSApple OSS Distributions
3522*2c2f96dcSApple OSS Distributions
3523*2c2f96dcSApple OSS Distributions        </field_values>
3524*2c2f96dcSApple OSS Distributions          <field_resets>
3525*2c2f96dcSApple OSS Distributions
3526*2c2f96dcSApple OSS Distributions    <field_reset>
3527*2c2f96dcSApple OSS Distributions
3528*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*2c2f96dcSApple OSS Distributions
3530*2c2f96dcSApple OSS Distributions    </field_reset>
3531*2c2f96dcSApple OSS Distributions</field_resets>
3532*2c2f96dcSApple OSS Distributions      </field>
3533*2c2f96dcSApple OSS Distributions        <field
3534*2c2f96dcSApple OSS Distributions           id="SF_15_15"
3535*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3536*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3537*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3539*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3540*2c2f96dcSApple OSS Distributions        >
3541*2c2f96dcSApple OSS Distributions          <field_name>SF</field_name>
3542*2c2f96dcSApple OSS Distributions        <field_msb>15</field_msb>
3543*2c2f96dcSApple OSS Distributions        <field_lsb>15</field_lsb>
3544*2c2f96dcSApple OSS Distributions        <field_description order="before">
3545*2c2f96dcSApple OSS Distributions
3546*2c2f96dcSApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*2c2f96dcSApple OSS Distributions
3548*2c2f96dcSApple OSS Distributions        </field_description>
3549*2c2f96dcSApple OSS Distributions        <field_values>
3550*2c2f96dcSApple OSS Distributions
3551*2c2f96dcSApple OSS Distributions
3552*2c2f96dcSApple OSS Distributions                <field_value_instance>
3553*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3554*2c2f96dcSApple OSS Distributions        <field_value_description>
3555*2c2f96dcSApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*2c2f96dcSApple OSS Distributions</field_value_description>
3557*2c2f96dcSApple OSS Distributions    </field_value_instance>
3558*2c2f96dcSApple OSS Distributions                <field_value_instance>
3559*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3560*2c2f96dcSApple OSS Distributions        <field_value_description>
3561*2c2f96dcSApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*2c2f96dcSApple OSS Distributions</field_value_description>
3563*2c2f96dcSApple OSS Distributions    </field_value_instance>
3564*2c2f96dcSApple OSS Distributions        </field_values>
3565*2c2f96dcSApple OSS Distributions            <field_description order="after">
3566*2c2f96dcSApple OSS Distributions
3567*2c2f96dcSApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*2c2f96dcSApple OSS Distributions
3570*2c2f96dcSApple OSS Distributions            </field_description>
3571*2c2f96dcSApple OSS Distributions          <field_resets>
3572*2c2f96dcSApple OSS Distributions
3573*2c2f96dcSApple OSS Distributions    <field_reset>
3574*2c2f96dcSApple OSS Distributions
3575*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*2c2f96dcSApple OSS Distributions
3577*2c2f96dcSApple OSS Distributions    </field_reset>
3578*2c2f96dcSApple OSS Distributions</field_resets>
3579*2c2f96dcSApple OSS Distributions      </field>
3580*2c2f96dcSApple OSS Distributions        <field
3581*2c2f96dcSApple OSS Distributions           id="AR_14_14"
3582*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3583*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3584*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3586*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3587*2c2f96dcSApple OSS Distributions        >
3588*2c2f96dcSApple OSS Distributions          <field_name>AR</field_name>
3589*2c2f96dcSApple OSS Distributions        <field_msb>14</field_msb>
3590*2c2f96dcSApple OSS Distributions        <field_lsb>14</field_lsb>
3591*2c2f96dcSApple OSS Distributions        <field_description order="before">
3592*2c2f96dcSApple OSS Distributions
3593*2c2f96dcSApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*2c2f96dcSApple OSS Distributions
3595*2c2f96dcSApple OSS Distributions        </field_description>
3596*2c2f96dcSApple OSS Distributions        <field_values>
3597*2c2f96dcSApple OSS Distributions
3598*2c2f96dcSApple OSS Distributions
3599*2c2f96dcSApple OSS Distributions                <field_value_instance>
3600*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3601*2c2f96dcSApple OSS Distributions        <field_value_description>
3602*2c2f96dcSApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*2c2f96dcSApple OSS Distributions</field_value_description>
3604*2c2f96dcSApple OSS Distributions    </field_value_instance>
3605*2c2f96dcSApple OSS Distributions                <field_value_instance>
3606*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3607*2c2f96dcSApple OSS Distributions        <field_value_description>
3608*2c2f96dcSApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*2c2f96dcSApple OSS Distributions</field_value_description>
3610*2c2f96dcSApple OSS Distributions    </field_value_instance>
3611*2c2f96dcSApple OSS Distributions        </field_values>
3612*2c2f96dcSApple OSS Distributions            <field_description order="after">
3613*2c2f96dcSApple OSS Distributions
3614*2c2f96dcSApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*2c2f96dcSApple OSS Distributions
3617*2c2f96dcSApple OSS Distributions            </field_description>
3618*2c2f96dcSApple OSS Distributions          <field_resets>
3619*2c2f96dcSApple OSS Distributions
3620*2c2f96dcSApple OSS Distributions    <field_reset>
3621*2c2f96dcSApple OSS Distributions
3622*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*2c2f96dcSApple OSS Distributions
3624*2c2f96dcSApple OSS Distributions    </field_reset>
3625*2c2f96dcSApple OSS Distributions</field_resets>
3626*2c2f96dcSApple OSS Distributions      </field>
3627*2c2f96dcSApple OSS Distributions        <field
3628*2c2f96dcSApple OSS Distributions           id="VNCR_13_13_1"
3629*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3630*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3631*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3633*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3634*2c2f96dcSApple OSS Distributions        >
3635*2c2f96dcSApple OSS Distributions          <field_name>VNCR</field_name>
3636*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
3637*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
3638*2c2f96dcSApple OSS Distributions        <field_description order="before">
3639*2c2f96dcSApple OSS Distributions
3640*2c2f96dcSApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*2c2f96dcSApple OSS Distributions
3642*2c2f96dcSApple OSS Distributions        </field_description>
3643*2c2f96dcSApple OSS Distributions        <field_values>
3644*2c2f96dcSApple OSS Distributions
3645*2c2f96dcSApple OSS Distributions
3646*2c2f96dcSApple OSS Distributions                <field_value_instance>
3647*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3648*2c2f96dcSApple OSS Distributions        <field_value_description>
3649*2c2f96dcSApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*2c2f96dcSApple OSS Distributions</field_value_description>
3651*2c2f96dcSApple OSS Distributions    </field_value_instance>
3652*2c2f96dcSApple OSS Distributions                <field_value_instance>
3653*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3654*2c2f96dcSApple OSS Distributions        <field_value_description>
3655*2c2f96dcSApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*2c2f96dcSApple OSS Distributions</field_value_description>
3657*2c2f96dcSApple OSS Distributions    </field_value_instance>
3658*2c2f96dcSApple OSS Distributions        </field_values>
3659*2c2f96dcSApple OSS Distributions            <field_description order="after">
3660*2c2f96dcSApple OSS Distributions
3661*2c2f96dcSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*2c2f96dcSApple OSS Distributions
3663*2c2f96dcSApple OSS Distributions            </field_description>
3664*2c2f96dcSApple OSS Distributions          <field_resets>
3665*2c2f96dcSApple OSS Distributions
3666*2c2f96dcSApple OSS Distributions    <field_reset>
3667*2c2f96dcSApple OSS Distributions
3668*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*2c2f96dcSApple OSS Distributions
3670*2c2f96dcSApple OSS Distributions    </field_reset>
3671*2c2f96dcSApple OSS Distributions</field_resets>
3672*2c2f96dcSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*2c2f96dcSApple OSS Distributions      </field>
3674*2c2f96dcSApple OSS Distributions        <field
3675*2c2f96dcSApple OSS Distributions           id="0_13_13_2"
3676*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3677*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3678*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3680*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3681*2c2f96dcSApple OSS Distributions           rwtype="RES0"
3682*2c2f96dcSApple OSS Distributions        >
3683*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
3684*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
3685*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
3686*2c2f96dcSApple OSS Distributions        <field_description order="before">
3687*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*2c2f96dcSApple OSS Distributions        </field_description>
3689*2c2f96dcSApple OSS Distributions        <field_values>
3690*2c2f96dcSApple OSS Distributions        </field_values>
3691*2c2f96dcSApple OSS Distributions      </field>
3692*2c2f96dcSApple OSS Distributions        <field
3693*2c2f96dcSApple OSS Distributions           id="SET_12_11"
3694*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3695*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3696*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3698*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3699*2c2f96dcSApple OSS Distributions        >
3700*2c2f96dcSApple OSS Distributions          <field_name>SET</field_name>
3701*2c2f96dcSApple OSS Distributions        <field_msb>12</field_msb>
3702*2c2f96dcSApple OSS Distributions        <field_lsb>11</field_lsb>
3703*2c2f96dcSApple OSS Distributions        <field_description order="before">
3704*2c2f96dcSApple OSS Distributions
3705*2c2f96dcSApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*2c2f96dcSApple OSS Distributions
3707*2c2f96dcSApple OSS Distributions        </field_description>
3708*2c2f96dcSApple OSS Distributions        <field_values>
3709*2c2f96dcSApple OSS Distributions
3710*2c2f96dcSApple OSS Distributions
3711*2c2f96dcSApple OSS Distributions                <field_value_instance>
3712*2c2f96dcSApple OSS Distributions            <field_value>0b00</field_value>
3713*2c2f96dcSApple OSS Distributions        <field_value_description>
3714*2c2f96dcSApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*2c2f96dcSApple OSS Distributions</field_value_description>
3716*2c2f96dcSApple OSS Distributions    </field_value_instance>
3717*2c2f96dcSApple OSS Distributions                <field_value_instance>
3718*2c2f96dcSApple OSS Distributions            <field_value>0b10</field_value>
3719*2c2f96dcSApple OSS Distributions        <field_value_description>
3720*2c2f96dcSApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*2c2f96dcSApple OSS Distributions</field_value_description>
3722*2c2f96dcSApple OSS Distributions    </field_value_instance>
3723*2c2f96dcSApple OSS Distributions                <field_value_instance>
3724*2c2f96dcSApple OSS Distributions            <field_value>0b11</field_value>
3725*2c2f96dcSApple OSS Distributions        <field_value_description>
3726*2c2f96dcSApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*2c2f96dcSApple OSS Distributions</field_value_description>
3728*2c2f96dcSApple OSS Distributions    </field_value_instance>
3729*2c2f96dcSApple OSS Distributions        </field_values>
3730*2c2f96dcSApple OSS Distributions            <field_description order="after">
3731*2c2f96dcSApple OSS Distributions
3732*2c2f96dcSApple OSS Distributions  <para>All other values are reserved.</para>
3733*2c2f96dcSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*2c2f96dcSApple OSS Distributions<list type="unordered">
3735*2c2f96dcSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*2c2f96dcSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*2c2f96dcSApple OSS Distributions</listitem></list>
3738*2c2f96dcSApple OSS Distributions
3739*2c2f96dcSApple OSS Distributions            </field_description>
3740*2c2f96dcSApple OSS Distributions          <field_resets>
3741*2c2f96dcSApple OSS Distributions
3742*2c2f96dcSApple OSS Distributions    <field_reset>
3743*2c2f96dcSApple OSS Distributions
3744*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*2c2f96dcSApple OSS Distributions
3746*2c2f96dcSApple OSS Distributions    </field_reset>
3747*2c2f96dcSApple OSS Distributions</field_resets>
3748*2c2f96dcSApple OSS Distributions      </field>
3749*2c2f96dcSApple OSS Distributions        <field
3750*2c2f96dcSApple OSS Distributions           id="FnV_10_10"
3751*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3752*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3753*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3755*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3756*2c2f96dcSApple OSS Distributions        >
3757*2c2f96dcSApple OSS Distributions          <field_name>FnV</field_name>
3758*2c2f96dcSApple OSS Distributions        <field_msb>10</field_msb>
3759*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
3760*2c2f96dcSApple OSS Distributions        <field_description order="before">
3761*2c2f96dcSApple OSS Distributions
3762*2c2f96dcSApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*2c2f96dcSApple OSS Distributions
3764*2c2f96dcSApple OSS Distributions        </field_description>
3765*2c2f96dcSApple OSS Distributions        <field_values>
3766*2c2f96dcSApple OSS Distributions
3767*2c2f96dcSApple OSS Distributions
3768*2c2f96dcSApple OSS Distributions                <field_value_instance>
3769*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3770*2c2f96dcSApple OSS Distributions        <field_value_description>
3771*2c2f96dcSApple OSS Distributions  <para>FAR is valid.</para>
3772*2c2f96dcSApple OSS Distributions</field_value_description>
3773*2c2f96dcSApple OSS Distributions    </field_value_instance>
3774*2c2f96dcSApple OSS Distributions                <field_value_instance>
3775*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3776*2c2f96dcSApple OSS Distributions        <field_value_description>
3777*2c2f96dcSApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*2c2f96dcSApple OSS Distributions</field_value_description>
3779*2c2f96dcSApple OSS Distributions    </field_value_instance>
3780*2c2f96dcSApple OSS Distributions        </field_values>
3781*2c2f96dcSApple OSS Distributions            <field_description order="after">
3782*2c2f96dcSApple OSS Distributions
3783*2c2f96dcSApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*2c2f96dcSApple OSS Distributions
3785*2c2f96dcSApple OSS Distributions            </field_description>
3786*2c2f96dcSApple OSS Distributions          <field_resets>
3787*2c2f96dcSApple OSS Distributions
3788*2c2f96dcSApple OSS Distributions    <field_reset>
3789*2c2f96dcSApple OSS Distributions
3790*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*2c2f96dcSApple OSS Distributions
3792*2c2f96dcSApple OSS Distributions    </field_reset>
3793*2c2f96dcSApple OSS Distributions</field_resets>
3794*2c2f96dcSApple OSS Distributions      </field>
3795*2c2f96dcSApple OSS Distributions        <field
3796*2c2f96dcSApple OSS Distributions           id="EA_9_9"
3797*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3798*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3799*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3801*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3802*2c2f96dcSApple OSS Distributions        >
3803*2c2f96dcSApple OSS Distributions          <field_name>EA</field_name>
3804*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
3805*2c2f96dcSApple OSS Distributions        <field_lsb>9</field_lsb>
3806*2c2f96dcSApple OSS Distributions        <field_description order="before">
3807*2c2f96dcSApple OSS Distributions
3808*2c2f96dcSApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*2c2f96dcSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*2c2f96dcSApple OSS Distributions
3811*2c2f96dcSApple OSS Distributions        </field_description>
3812*2c2f96dcSApple OSS Distributions        <field_values>
3813*2c2f96dcSApple OSS Distributions
3814*2c2f96dcSApple OSS Distributions
3815*2c2f96dcSApple OSS Distributions        </field_values>
3816*2c2f96dcSApple OSS Distributions          <field_resets>
3817*2c2f96dcSApple OSS Distributions
3818*2c2f96dcSApple OSS Distributions    <field_reset>
3819*2c2f96dcSApple OSS Distributions
3820*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*2c2f96dcSApple OSS Distributions
3822*2c2f96dcSApple OSS Distributions    </field_reset>
3823*2c2f96dcSApple OSS Distributions</field_resets>
3824*2c2f96dcSApple OSS Distributions      </field>
3825*2c2f96dcSApple OSS Distributions        <field
3826*2c2f96dcSApple OSS Distributions           id="CM_8_8"
3827*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3828*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3829*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3831*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3832*2c2f96dcSApple OSS Distributions        >
3833*2c2f96dcSApple OSS Distributions          <field_name>CM</field_name>
3834*2c2f96dcSApple OSS Distributions        <field_msb>8</field_msb>
3835*2c2f96dcSApple OSS Distributions        <field_lsb>8</field_lsb>
3836*2c2f96dcSApple OSS Distributions        <field_description order="before">
3837*2c2f96dcSApple OSS Distributions
3838*2c2f96dcSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*2c2f96dcSApple OSS Distributions
3840*2c2f96dcSApple OSS Distributions        </field_description>
3841*2c2f96dcSApple OSS Distributions        <field_values>
3842*2c2f96dcSApple OSS Distributions
3843*2c2f96dcSApple OSS Distributions
3844*2c2f96dcSApple OSS Distributions                <field_value_instance>
3845*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3846*2c2f96dcSApple OSS Distributions        <field_value_description>
3847*2c2f96dcSApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*2c2f96dcSApple OSS Distributions</field_value_description>
3849*2c2f96dcSApple OSS Distributions    </field_value_instance>
3850*2c2f96dcSApple OSS Distributions                <field_value_instance>
3851*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3852*2c2f96dcSApple OSS Distributions        <field_value_description>
3853*2c2f96dcSApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*2c2f96dcSApple OSS Distributions</field_value_description>
3855*2c2f96dcSApple OSS Distributions    </field_value_instance>
3856*2c2f96dcSApple OSS Distributions        </field_values>
3857*2c2f96dcSApple OSS Distributions          <field_resets>
3858*2c2f96dcSApple OSS Distributions
3859*2c2f96dcSApple OSS Distributions    <field_reset>
3860*2c2f96dcSApple OSS Distributions
3861*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*2c2f96dcSApple OSS Distributions
3863*2c2f96dcSApple OSS Distributions    </field_reset>
3864*2c2f96dcSApple OSS Distributions</field_resets>
3865*2c2f96dcSApple OSS Distributions      </field>
3866*2c2f96dcSApple OSS Distributions        <field
3867*2c2f96dcSApple OSS Distributions           id="S1PTW_7_7"
3868*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3869*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3870*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3872*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3873*2c2f96dcSApple OSS Distributions        >
3874*2c2f96dcSApple OSS Distributions          <field_name>S1PTW</field_name>
3875*2c2f96dcSApple OSS Distributions        <field_msb>7</field_msb>
3876*2c2f96dcSApple OSS Distributions        <field_lsb>7</field_lsb>
3877*2c2f96dcSApple OSS Distributions        <field_description order="before">
3878*2c2f96dcSApple OSS Distributions
3879*2c2f96dcSApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*2c2f96dcSApple OSS Distributions
3881*2c2f96dcSApple OSS Distributions        </field_description>
3882*2c2f96dcSApple OSS Distributions        <field_values>
3883*2c2f96dcSApple OSS Distributions
3884*2c2f96dcSApple OSS Distributions
3885*2c2f96dcSApple OSS Distributions                <field_value_instance>
3886*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3887*2c2f96dcSApple OSS Distributions        <field_value_description>
3888*2c2f96dcSApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*2c2f96dcSApple OSS Distributions</field_value_description>
3890*2c2f96dcSApple OSS Distributions    </field_value_instance>
3891*2c2f96dcSApple OSS Distributions                <field_value_instance>
3892*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3893*2c2f96dcSApple OSS Distributions        <field_value_description>
3894*2c2f96dcSApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*2c2f96dcSApple OSS Distributions</field_value_description>
3896*2c2f96dcSApple OSS Distributions    </field_value_instance>
3897*2c2f96dcSApple OSS Distributions        </field_values>
3898*2c2f96dcSApple OSS Distributions            <field_description order="after">
3899*2c2f96dcSApple OSS Distributions
3900*2c2f96dcSApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*2c2f96dcSApple OSS Distributions
3902*2c2f96dcSApple OSS Distributions            </field_description>
3903*2c2f96dcSApple OSS Distributions          <field_resets>
3904*2c2f96dcSApple OSS Distributions
3905*2c2f96dcSApple OSS Distributions    <field_reset>
3906*2c2f96dcSApple OSS Distributions
3907*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*2c2f96dcSApple OSS Distributions
3909*2c2f96dcSApple OSS Distributions    </field_reset>
3910*2c2f96dcSApple OSS Distributions</field_resets>
3911*2c2f96dcSApple OSS Distributions      </field>
3912*2c2f96dcSApple OSS Distributions        <field
3913*2c2f96dcSApple OSS Distributions           id="WnR_6_6"
3914*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3915*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3916*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3918*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3919*2c2f96dcSApple OSS Distributions        >
3920*2c2f96dcSApple OSS Distributions          <field_name>WnR</field_name>
3921*2c2f96dcSApple OSS Distributions        <field_msb>6</field_msb>
3922*2c2f96dcSApple OSS Distributions        <field_lsb>6</field_lsb>
3923*2c2f96dcSApple OSS Distributions        <field_description order="before">
3924*2c2f96dcSApple OSS Distributions
3925*2c2f96dcSApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*2c2f96dcSApple OSS Distributions
3927*2c2f96dcSApple OSS Distributions        </field_description>
3928*2c2f96dcSApple OSS Distributions        <field_values>
3929*2c2f96dcSApple OSS Distributions
3930*2c2f96dcSApple OSS Distributions
3931*2c2f96dcSApple OSS Distributions                <field_value_instance>
3932*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
3933*2c2f96dcSApple OSS Distributions        <field_value_description>
3934*2c2f96dcSApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*2c2f96dcSApple OSS Distributions</field_value_description>
3936*2c2f96dcSApple OSS Distributions    </field_value_instance>
3937*2c2f96dcSApple OSS Distributions                <field_value_instance>
3938*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
3939*2c2f96dcSApple OSS Distributions        <field_value_description>
3940*2c2f96dcSApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*2c2f96dcSApple OSS Distributions</field_value_description>
3942*2c2f96dcSApple OSS Distributions    </field_value_instance>
3943*2c2f96dcSApple OSS Distributions        </field_values>
3944*2c2f96dcSApple OSS Distributions            <field_description order="after">
3945*2c2f96dcSApple OSS Distributions
3946*2c2f96dcSApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*2c2f96dcSApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*2c2f96dcSApple OSS Distributions<list type="unordered">
3950*2c2f96dcSApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*2c2f96dcSApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*2c2f96dcSApple OSS Distributions</listitem></list>
3953*2c2f96dcSApple OSS Distributions
3954*2c2f96dcSApple OSS Distributions            </field_description>
3955*2c2f96dcSApple OSS Distributions          <field_resets>
3956*2c2f96dcSApple OSS Distributions
3957*2c2f96dcSApple OSS Distributions    <field_reset>
3958*2c2f96dcSApple OSS Distributions
3959*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*2c2f96dcSApple OSS Distributions
3961*2c2f96dcSApple OSS Distributions    </field_reset>
3962*2c2f96dcSApple OSS Distributions</field_resets>
3963*2c2f96dcSApple OSS Distributions      </field>
3964*2c2f96dcSApple OSS Distributions        <field
3965*2c2f96dcSApple OSS Distributions           id="DFSC_5_0"
3966*2c2f96dcSApple OSS Distributions           is_variable_length="False"
3967*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
3968*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
3970*2c2f96dcSApple OSS Distributions           is_constant_value="False"
3971*2c2f96dcSApple OSS Distributions        >
3972*2c2f96dcSApple OSS Distributions          <field_name>DFSC</field_name>
3973*2c2f96dcSApple OSS Distributions        <field_msb>5</field_msb>
3974*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
3975*2c2f96dcSApple OSS Distributions        <field_description order="before">
3976*2c2f96dcSApple OSS Distributions
3977*2c2f96dcSApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*2c2f96dcSApple OSS Distributions
3979*2c2f96dcSApple OSS Distributions        </field_description>
3980*2c2f96dcSApple OSS Distributions        <field_values>
3981*2c2f96dcSApple OSS Distributions
3982*2c2f96dcSApple OSS Distributions
3983*2c2f96dcSApple OSS Distributions                <field_value_instance>
3984*2c2f96dcSApple OSS Distributions            <field_value>0b000000</field_value>
3985*2c2f96dcSApple OSS Distributions        <field_value_description>
3986*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*2c2f96dcSApple OSS Distributions</field_value_description>
3988*2c2f96dcSApple OSS Distributions    </field_value_instance>
3989*2c2f96dcSApple OSS Distributions                <field_value_instance>
3990*2c2f96dcSApple OSS Distributions            <field_value>0b000001</field_value>
3991*2c2f96dcSApple OSS Distributions        <field_value_description>
3992*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*2c2f96dcSApple OSS Distributions</field_value_description>
3994*2c2f96dcSApple OSS Distributions    </field_value_instance>
3995*2c2f96dcSApple OSS Distributions                <field_value_instance>
3996*2c2f96dcSApple OSS Distributions            <field_value>0b000010</field_value>
3997*2c2f96dcSApple OSS Distributions        <field_value_description>
3998*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*2c2f96dcSApple OSS Distributions</field_value_description>
4000*2c2f96dcSApple OSS Distributions    </field_value_instance>
4001*2c2f96dcSApple OSS Distributions                <field_value_instance>
4002*2c2f96dcSApple OSS Distributions            <field_value>0b000011</field_value>
4003*2c2f96dcSApple OSS Distributions        <field_value_description>
4004*2c2f96dcSApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*2c2f96dcSApple OSS Distributions</field_value_description>
4006*2c2f96dcSApple OSS Distributions    </field_value_instance>
4007*2c2f96dcSApple OSS Distributions                <field_value_instance>
4008*2c2f96dcSApple OSS Distributions            <field_value>0b000100</field_value>
4009*2c2f96dcSApple OSS Distributions        <field_value_description>
4010*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*2c2f96dcSApple OSS Distributions</field_value_description>
4012*2c2f96dcSApple OSS Distributions    </field_value_instance>
4013*2c2f96dcSApple OSS Distributions                <field_value_instance>
4014*2c2f96dcSApple OSS Distributions            <field_value>0b000101</field_value>
4015*2c2f96dcSApple OSS Distributions        <field_value_description>
4016*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*2c2f96dcSApple OSS Distributions</field_value_description>
4018*2c2f96dcSApple OSS Distributions    </field_value_instance>
4019*2c2f96dcSApple OSS Distributions                <field_value_instance>
4020*2c2f96dcSApple OSS Distributions            <field_value>0b000110</field_value>
4021*2c2f96dcSApple OSS Distributions        <field_value_description>
4022*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*2c2f96dcSApple OSS Distributions</field_value_description>
4024*2c2f96dcSApple OSS Distributions    </field_value_instance>
4025*2c2f96dcSApple OSS Distributions                <field_value_instance>
4026*2c2f96dcSApple OSS Distributions            <field_value>0b000111</field_value>
4027*2c2f96dcSApple OSS Distributions        <field_value_description>
4028*2c2f96dcSApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*2c2f96dcSApple OSS Distributions</field_value_description>
4030*2c2f96dcSApple OSS Distributions    </field_value_instance>
4031*2c2f96dcSApple OSS Distributions                <field_value_instance>
4032*2c2f96dcSApple OSS Distributions            <field_value>0b001001</field_value>
4033*2c2f96dcSApple OSS Distributions        <field_value_description>
4034*2c2f96dcSApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*2c2f96dcSApple OSS Distributions</field_value_description>
4036*2c2f96dcSApple OSS Distributions    </field_value_instance>
4037*2c2f96dcSApple OSS Distributions                <field_value_instance>
4038*2c2f96dcSApple OSS Distributions            <field_value>0b001010</field_value>
4039*2c2f96dcSApple OSS Distributions        <field_value_description>
4040*2c2f96dcSApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*2c2f96dcSApple OSS Distributions</field_value_description>
4042*2c2f96dcSApple OSS Distributions    </field_value_instance>
4043*2c2f96dcSApple OSS Distributions                <field_value_instance>
4044*2c2f96dcSApple OSS Distributions            <field_value>0b001011</field_value>
4045*2c2f96dcSApple OSS Distributions        <field_value_description>
4046*2c2f96dcSApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*2c2f96dcSApple OSS Distributions</field_value_description>
4048*2c2f96dcSApple OSS Distributions    </field_value_instance>
4049*2c2f96dcSApple OSS Distributions                <field_value_instance>
4050*2c2f96dcSApple OSS Distributions            <field_value>0b001101</field_value>
4051*2c2f96dcSApple OSS Distributions        <field_value_description>
4052*2c2f96dcSApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*2c2f96dcSApple OSS Distributions</field_value_description>
4054*2c2f96dcSApple OSS Distributions    </field_value_instance>
4055*2c2f96dcSApple OSS Distributions                <field_value_instance>
4056*2c2f96dcSApple OSS Distributions            <field_value>0b001110</field_value>
4057*2c2f96dcSApple OSS Distributions        <field_value_description>
4058*2c2f96dcSApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*2c2f96dcSApple OSS Distributions</field_value_description>
4060*2c2f96dcSApple OSS Distributions    </field_value_instance>
4061*2c2f96dcSApple OSS Distributions                <field_value_instance>
4062*2c2f96dcSApple OSS Distributions            <field_value>0b001111</field_value>
4063*2c2f96dcSApple OSS Distributions        <field_value_description>
4064*2c2f96dcSApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*2c2f96dcSApple OSS Distributions</field_value_description>
4066*2c2f96dcSApple OSS Distributions    </field_value_instance>
4067*2c2f96dcSApple OSS Distributions                <field_value_instance>
4068*2c2f96dcSApple OSS Distributions            <field_value>0b010000</field_value>
4069*2c2f96dcSApple OSS Distributions        <field_value_description>
4070*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*2c2f96dcSApple OSS Distributions</field_value_description>
4072*2c2f96dcSApple OSS Distributions    </field_value_instance>
4073*2c2f96dcSApple OSS Distributions                <field_value_instance>
4074*2c2f96dcSApple OSS Distributions            <field_value>0b010001</field_value>
4075*2c2f96dcSApple OSS Distributions        <field_value_description>
4076*2c2f96dcSApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*2c2f96dcSApple OSS Distributions</field_value_description>
4078*2c2f96dcSApple OSS Distributions    </field_value_instance>
4079*2c2f96dcSApple OSS Distributions                <field_value_instance>
4080*2c2f96dcSApple OSS Distributions            <field_value>0b010100</field_value>
4081*2c2f96dcSApple OSS Distributions        <field_value_description>
4082*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*2c2f96dcSApple OSS Distributions</field_value_description>
4084*2c2f96dcSApple OSS Distributions    </field_value_instance>
4085*2c2f96dcSApple OSS Distributions                <field_value_instance>
4086*2c2f96dcSApple OSS Distributions            <field_value>0b010101</field_value>
4087*2c2f96dcSApple OSS Distributions        <field_value_description>
4088*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*2c2f96dcSApple OSS Distributions</field_value_description>
4090*2c2f96dcSApple OSS Distributions    </field_value_instance>
4091*2c2f96dcSApple OSS Distributions                <field_value_instance>
4092*2c2f96dcSApple OSS Distributions            <field_value>0b010110</field_value>
4093*2c2f96dcSApple OSS Distributions        <field_value_description>
4094*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*2c2f96dcSApple OSS Distributions</field_value_description>
4096*2c2f96dcSApple OSS Distributions    </field_value_instance>
4097*2c2f96dcSApple OSS Distributions                <field_value_instance>
4098*2c2f96dcSApple OSS Distributions            <field_value>0b010111</field_value>
4099*2c2f96dcSApple OSS Distributions        <field_value_description>
4100*2c2f96dcSApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*2c2f96dcSApple OSS Distributions</field_value_description>
4102*2c2f96dcSApple OSS Distributions    </field_value_instance>
4103*2c2f96dcSApple OSS Distributions                <field_value_instance>
4104*2c2f96dcSApple OSS Distributions            <field_value>0b011000</field_value>
4105*2c2f96dcSApple OSS Distributions        <field_value_description>
4106*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*2c2f96dcSApple OSS Distributions</field_value_description>
4108*2c2f96dcSApple OSS Distributions    </field_value_instance>
4109*2c2f96dcSApple OSS Distributions                <field_value_instance>
4110*2c2f96dcSApple OSS Distributions            <field_value>0b011100</field_value>
4111*2c2f96dcSApple OSS Distributions        <field_value_description>
4112*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*2c2f96dcSApple OSS Distributions</field_value_description>
4114*2c2f96dcSApple OSS Distributions    </field_value_instance>
4115*2c2f96dcSApple OSS Distributions                <field_value_instance>
4116*2c2f96dcSApple OSS Distributions            <field_value>0b011101</field_value>
4117*2c2f96dcSApple OSS Distributions        <field_value_description>
4118*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*2c2f96dcSApple OSS Distributions</field_value_description>
4120*2c2f96dcSApple OSS Distributions    </field_value_instance>
4121*2c2f96dcSApple OSS Distributions                <field_value_instance>
4122*2c2f96dcSApple OSS Distributions            <field_value>0b011110</field_value>
4123*2c2f96dcSApple OSS Distributions        <field_value_description>
4124*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*2c2f96dcSApple OSS Distributions</field_value_description>
4126*2c2f96dcSApple OSS Distributions    </field_value_instance>
4127*2c2f96dcSApple OSS Distributions                <field_value_instance>
4128*2c2f96dcSApple OSS Distributions            <field_value>0b011111</field_value>
4129*2c2f96dcSApple OSS Distributions        <field_value_description>
4130*2c2f96dcSApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*2c2f96dcSApple OSS Distributions</field_value_description>
4132*2c2f96dcSApple OSS Distributions    </field_value_instance>
4133*2c2f96dcSApple OSS Distributions                <field_value_instance>
4134*2c2f96dcSApple OSS Distributions            <field_value>0b100001</field_value>
4135*2c2f96dcSApple OSS Distributions        <field_value_description>
4136*2c2f96dcSApple OSS Distributions  <para>Alignment fault.</para>
4137*2c2f96dcSApple OSS Distributions</field_value_description>
4138*2c2f96dcSApple OSS Distributions    </field_value_instance>
4139*2c2f96dcSApple OSS Distributions                <field_value_instance>
4140*2c2f96dcSApple OSS Distributions            <field_value>0b110000</field_value>
4141*2c2f96dcSApple OSS Distributions        <field_value_description>
4142*2c2f96dcSApple OSS Distributions  <para>TLB conflict abort.</para>
4143*2c2f96dcSApple OSS Distributions</field_value_description>
4144*2c2f96dcSApple OSS Distributions    </field_value_instance>
4145*2c2f96dcSApple OSS Distributions                <field_value_instance>
4146*2c2f96dcSApple OSS Distributions            <field_value>0b110001</field_value>
4147*2c2f96dcSApple OSS Distributions        <field_value_description>
4148*2c2f96dcSApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*2c2f96dcSApple OSS Distributions</field_value_description>
4150*2c2f96dcSApple OSS Distributions    </field_value_instance>
4151*2c2f96dcSApple OSS Distributions                <field_value_instance>
4152*2c2f96dcSApple OSS Distributions            <field_value>0b110100</field_value>
4153*2c2f96dcSApple OSS Distributions        <field_value_description>
4154*2c2f96dcSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*2c2f96dcSApple OSS Distributions</field_value_description>
4156*2c2f96dcSApple OSS Distributions    </field_value_instance>
4157*2c2f96dcSApple OSS Distributions                <field_value_instance>
4158*2c2f96dcSApple OSS Distributions            <field_value>0b110101</field_value>
4159*2c2f96dcSApple OSS Distributions        <field_value_description>
4160*2c2f96dcSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*2c2f96dcSApple OSS Distributions</field_value_description>
4162*2c2f96dcSApple OSS Distributions    </field_value_instance>
4163*2c2f96dcSApple OSS Distributions                <field_value_instance>
4164*2c2f96dcSApple OSS Distributions            <field_value>0b111101</field_value>
4165*2c2f96dcSApple OSS Distributions        <field_value_description>
4166*2c2f96dcSApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*2c2f96dcSApple OSS Distributions</field_value_description>
4168*2c2f96dcSApple OSS Distributions    </field_value_instance>
4169*2c2f96dcSApple OSS Distributions                <field_value_instance>
4170*2c2f96dcSApple OSS Distributions            <field_value>0b111110</field_value>
4171*2c2f96dcSApple OSS Distributions        <field_value_description>
4172*2c2f96dcSApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*2c2f96dcSApple OSS Distributions</field_value_description>
4174*2c2f96dcSApple OSS Distributions    </field_value_instance>
4175*2c2f96dcSApple OSS Distributions        </field_values>
4176*2c2f96dcSApple OSS Distributions            <field_description order="after">
4177*2c2f96dcSApple OSS Distributions
4178*2c2f96dcSApple OSS Distributions  <para>All other values are reserved.</para>
4179*2c2f96dcSApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*2c2f96dcSApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*2c2f96dcSApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*2c2f96dcSApple OSS Distributions
4183*2c2f96dcSApple OSS Distributions            </field_description>
4184*2c2f96dcSApple OSS Distributions          <field_resets>
4185*2c2f96dcSApple OSS Distributions
4186*2c2f96dcSApple OSS Distributions    <field_reset>
4187*2c2f96dcSApple OSS Distributions
4188*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*2c2f96dcSApple OSS Distributions
4190*2c2f96dcSApple OSS Distributions    </field_reset>
4191*2c2f96dcSApple OSS Distributions</field_resets>
4192*2c2f96dcSApple OSS Distributions      </field>
4193*2c2f96dcSApple OSS Distributions    <text_after_fields>
4194*2c2f96dcSApple OSS Distributions
4195*2c2f96dcSApple OSS Distributions
4196*2c2f96dcSApple OSS Distributions
4197*2c2f96dcSApple OSS Distributions    </text_after_fields>
4198*2c2f96dcSApple OSS Distributions  </fields>
4199*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
4200*2c2f96dcSApple OSS Distributions
4201*2c2f96dcSApple OSS Distributions
4202*2c2f96dcSApple OSS Distributions
4203*2c2f96dcSApple OSS Distributions
4204*2c2f96dcSApple OSS Distributions
4205*2c2f96dcSApple OSS Distributions
4206*2c2f96dcSApple OSS Distributions
4207*2c2f96dcSApple OSS Distributions
4208*2c2f96dcSApple OSS Distributions
4209*2c2f96dcSApple OSS Distributions
4210*2c2f96dcSApple OSS Distributions
4211*2c2f96dcSApple OSS Distributions
4212*2c2f96dcSApple OSS Distributions
4213*2c2f96dcSApple OSS Distributions
4214*2c2f96dcSApple OSS Distributions
4215*2c2f96dcSApple OSS Distributions
4216*2c2f96dcSApple OSS Distributions
4217*2c2f96dcSApple OSS Distributions
4218*2c2f96dcSApple OSS Distributions
4219*2c2f96dcSApple OSS Distributions
4220*2c2f96dcSApple OSS Distributions
4221*2c2f96dcSApple OSS Distributions
4222*2c2f96dcSApple OSS Distributions
4223*2c2f96dcSApple OSS Distributions
4224*2c2f96dcSApple OSS Distributions
4225*2c2f96dcSApple OSS Distributions
4226*2c2f96dcSApple OSS Distributions
4227*2c2f96dcSApple OSS Distributions
4228*2c2f96dcSApple OSS Distributions
4229*2c2f96dcSApple OSS Distributions
4230*2c2f96dcSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*2c2f96dcSApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*2c2f96dcSApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*2c2f96dcSApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*2c2f96dcSApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*2c2f96dcSApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*2c2f96dcSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*2c2f96dcSApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*2c2f96dcSApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*2c2f96dcSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*2c2f96dcSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*2c2f96dcSApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*2c2f96dcSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*2c2f96dcSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*2c2f96dcSApple OSS Distributions    </reg_fieldset>
4245*2c2f96dcSApple OSS Distributions            </partial_fieldset>
4246*2c2f96dcSApple OSS Distributions            <partial_fieldset>
4247*2c2f96dcSApple OSS Distributions              <fields length="25">
4248*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*2c2f96dcSApple OSS Distributions    <text_before_fields>
4250*2c2f96dcSApple OSS Distributions
4251*2c2f96dcSApple OSS Distributions
4252*2c2f96dcSApple OSS Distributions
4253*2c2f96dcSApple OSS Distributions    </text_before_fields>
4254*2c2f96dcSApple OSS Distributions
4255*2c2f96dcSApple OSS Distributions        <field
4256*2c2f96dcSApple OSS Distributions           id="0_24_24"
4257*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4258*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4259*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4261*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4262*2c2f96dcSApple OSS Distributions           rwtype="RES0"
4263*2c2f96dcSApple OSS Distributions        >
4264*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
4265*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
4266*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
4267*2c2f96dcSApple OSS Distributions        <field_description order="before">
4268*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*2c2f96dcSApple OSS Distributions        </field_description>
4270*2c2f96dcSApple OSS Distributions        <field_values>
4271*2c2f96dcSApple OSS Distributions        </field_values>
4272*2c2f96dcSApple OSS Distributions      </field>
4273*2c2f96dcSApple OSS Distributions        <field
4274*2c2f96dcSApple OSS Distributions           id="TFV_23_23"
4275*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4276*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4277*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4279*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4280*2c2f96dcSApple OSS Distributions        >
4281*2c2f96dcSApple OSS Distributions          <field_name>TFV</field_name>
4282*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
4283*2c2f96dcSApple OSS Distributions        <field_lsb>23</field_lsb>
4284*2c2f96dcSApple OSS Distributions        <field_description order="before">
4285*2c2f96dcSApple OSS Distributions
4286*2c2f96dcSApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*2c2f96dcSApple OSS Distributions
4288*2c2f96dcSApple OSS Distributions        </field_description>
4289*2c2f96dcSApple OSS Distributions        <field_values>
4290*2c2f96dcSApple OSS Distributions
4291*2c2f96dcSApple OSS Distributions
4292*2c2f96dcSApple OSS Distributions                <field_value_instance>
4293*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4294*2c2f96dcSApple OSS Distributions        <field_value_description>
4295*2c2f96dcSApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*2c2f96dcSApple OSS Distributions</field_value_description>
4297*2c2f96dcSApple OSS Distributions    </field_value_instance>
4298*2c2f96dcSApple OSS Distributions                <field_value_instance>
4299*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4300*2c2f96dcSApple OSS Distributions        <field_value_description>
4301*2c2f96dcSApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*2c2f96dcSApple OSS Distributions</field_value_description>
4303*2c2f96dcSApple OSS Distributions    </field_value_instance>
4304*2c2f96dcSApple OSS Distributions        </field_values>
4305*2c2f96dcSApple OSS Distributions            <field_description order="after">
4306*2c2f96dcSApple OSS Distributions
4307*2c2f96dcSApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*2c2f96dcSApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*2c2f96dcSApple OSS Distributions
4310*2c2f96dcSApple OSS Distributions            </field_description>
4311*2c2f96dcSApple OSS Distributions          <field_resets>
4312*2c2f96dcSApple OSS Distributions
4313*2c2f96dcSApple OSS Distributions    <field_reset>
4314*2c2f96dcSApple OSS Distributions
4315*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*2c2f96dcSApple OSS Distributions
4317*2c2f96dcSApple OSS Distributions    </field_reset>
4318*2c2f96dcSApple OSS Distributions</field_resets>
4319*2c2f96dcSApple OSS Distributions      </field>
4320*2c2f96dcSApple OSS Distributions        <field
4321*2c2f96dcSApple OSS Distributions           id="0_22_11"
4322*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4323*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4324*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4326*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4327*2c2f96dcSApple OSS Distributions           rwtype="RES0"
4328*2c2f96dcSApple OSS Distributions        >
4329*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
4330*2c2f96dcSApple OSS Distributions        <field_msb>22</field_msb>
4331*2c2f96dcSApple OSS Distributions        <field_lsb>11</field_lsb>
4332*2c2f96dcSApple OSS Distributions        <field_description order="before">
4333*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*2c2f96dcSApple OSS Distributions        </field_description>
4335*2c2f96dcSApple OSS Distributions        <field_values>
4336*2c2f96dcSApple OSS Distributions        </field_values>
4337*2c2f96dcSApple OSS Distributions      </field>
4338*2c2f96dcSApple OSS Distributions        <field
4339*2c2f96dcSApple OSS Distributions           id="VECITR_10_8"
4340*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4341*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4342*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4344*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4345*2c2f96dcSApple OSS Distributions        >
4346*2c2f96dcSApple OSS Distributions          <field_name>VECITR</field_name>
4347*2c2f96dcSApple OSS Distributions        <field_msb>10</field_msb>
4348*2c2f96dcSApple OSS Distributions        <field_lsb>8</field_lsb>
4349*2c2f96dcSApple OSS Distributions        <field_description order="before">
4350*2c2f96dcSApple OSS Distributions
4351*2c2f96dcSApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*2c2f96dcSApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*2c2f96dcSApple OSS Distributions
4354*2c2f96dcSApple OSS Distributions        </field_description>
4355*2c2f96dcSApple OSS Distributions        <field_values>
4356*2c2f96dcSApple OSS Distributions
4357*2c2f96dcSApple OSS Distributions
4358*2c2f96dcSApple OSS Distributions        </field_values>
4359*2c2f96dcSApple OSS Distributions          <field_resets>
4360*2c2f96dcSApple OSS Distributions
4361*2c2f96dcSApple OSS Distributions    <field_reset>
4362*2c2f96dcSApple OSS Distributions
4363*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*2c2f96dcSApple OSS Distributions
4365*2c2f96dcSApple OSS Distributions    </field_reset>
4366*2c2f96dcSApple OSS Distributions</field_resets>
4367*2c2f96dcSApple OSS Distributions      </field>
4368*2c2f96dcSApple OSS Distributions        <field
4369*2c2f96dcSApple OSS Distributions           id="IDF_7_7"
4370*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4371*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4372*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4374*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4375*2c2f96dcSApple OSS Distributions        >
4376*2c2f96dcSApple OSS Distributions          <field_name>IDF</field_name>
4377*2c2f96dcSApple OSS Distributions        <field_msb>7</field_msb>
4378*2c2f96dcSApple OSS Distributions        <field_lsb>7</field_lsb>
4379*2c2f96dcSApple OSS Distributions        <field_description order="before">
4380*2c2f96dcSApple OSS Distributions
4381*2c2f96dcSApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*2c2f96dcSApple OSS Distributions
4383*2c2f96dcSApple OSS Distributions        </field_description>
4384*2c2f96dcSApple OSS Distributions        <field_values>
4385*2c2f96dcSApple OSS Distributions
4386*2c2f96dcSApple OSS Distributions
4387*2c2f96dcSApple OSS Distributions                <field_value_instance>
4388*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4389*2c2f96dcSApple OSS Distributions        <field_value_description>
4390*2c2f96dcSApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*2c2f96dcSApple OSS Distributions</field_value_description>
4392*2c2f96dcSApple OSS Distributions    </field_value_instance>
4393*2c2f96dcSApple OSS Distributions                <field_value_instance>
4394*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4395*2c2f96dcSApple OSS Distributions        <field_value_description>
4396*2c2f96dcSApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*2c2f96dcSApple OSS Distributions</field_value_description>
4398*2c2f96dcSApple OSS Distributions    </field_value_instance>
4399*2c2f96dcSApple OSS Distributions        </field_values>
4400*2c2f96dcSApple OSS Distributions          <field_resets>
4401*2c2f96dcSApple OSS Distributions
4402*2c2f96dcSApple OSS Distributions    <field_reset>
4403*2c2f96dcSApple OSS Distributions
4404*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*2c2f96dcSApple OSS Distributions
4406*2c2f96dcSApple OSS Distributions    </field_reset>
4407*2c2f96dcSApple OSS Distributions</field_resets>
4408*2c2f96dcSApple OSS Distributions      </field>
4409*2c2f96dcSApple OSS Distributions        <field
4410*2c2f96dcSApple OSS Distributions           id="0_6_5"
4411*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4412*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4413*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4415*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4416*2c2f96dcSApple OSS Distributions           rwtype="RES0"
4417*2c2f96dcSApple OSS Distributions        >
4418*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
4419*2c2f96dcSApple OSS Distributions        <field_msb>6</field_msb>
4420*2c2f96dcSApple OSS Distributions        <field_lsb>5</field_lsb>
4421*2c2f96dcSApple OSS Distributions        <field_description order="before">
4422*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*2c2f96dcSApple OSS Distributions        </field_description>
4424*2c2f96dcSApple OSS Distributions        <field_values>
4425*2c2f96dcSApple OSS Distributions        </field_values>
4426*2c2f96dcSApple OSS Distributions      </field>
4427*2c2f96dcSApple OSS Distributions        <field
4428*2c2f96dcSApple OSS Distributions           id="IXF_4_4"
4429*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4430*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4431*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4433*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4434*2c2f96dcSApple OSS Distributions        >
4435*2c2f96dcSApple OSS Distributions          <field_name>IXF</field_name>
4436*2c2f96dcSApple OSS Distributions        <field_msb>4</field_msb>
4437*2c2f96dcSApple OSS Distributions        <field_lsb>4</field_lsb>
4438*2c2f96dcSApple OSS Distributions        <field_description order="before">
4439*2c2f96dcSApple OSS Distributions
4440*2c2f96dcSApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*2c2f96dcSApple OSS Distributions
4442*2c2f96dcSApple OSS Distributions        </field_description>
4443*2c2f96dcSApple OSS Distributions        <field_values>
4444*2c2f96dcSApple OSS Distributions
4445*2c2f96dcSApple OSS Distributions
4446*2c2f96dcSApple OSS Distributions                <field_value_instance>
4447*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4448*2c2f96dcSApple OSS Distributions        <field_value_description>
4449*2c2f96dcSApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*2c2f96dcSApple OSS Distributions</field_value_description>
4451*2c2f96dcSApple OSS Distributions    </field_value_instance>
4452*2c2f96dcSApple OSS Distributions                <field_value_instance>
4453*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4454*2c2f96dcSApple OSS Distributions        <field_value_description>
4455*2c2f96dcSApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*2c2f96dcSApple OSS Distributions</field_value_description>
4457*2c2f96dcSApple OSS Distributions    </field_value_instance>
4458*2c2f96dcSApple OSS Distributions        </field_values>
4459*2c2f96dcSApple OSS Distributions          <field_resets>
4460*2c2f96dcSApple OSS Distributions
4461*2c2f96dcSApple OSS Distributions    <field_reset>
4462*2c2f96dcSApple OSS Distributions
4463*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*2c2f96dcSApple OSS Distributions
4465*2c2f96dcSApple OSS Distributions    </field_reset>
4466*2c2f96dcSApple OSS Distributions</field_resets>
4467*2c2f96dcSApple OSS Distributions      </field>
4468*2c2f96dcSApple OSS Distributions        <field
4469*2c2f96dcSApple OSS Distributions           id="UFF_3_3"
4470*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4471*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4472*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4474*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4475*2c2f96dcSApple OSS Distributions        >
4476*2c2f96dcSApple OSS Distributions          <field_name>UFF</field_name>
4477*2c2f96dcSApple OSS Distributions        <field_msb>3</field_msb>
4478*2c2f96dcSApple OSS Distributions        <field_lsb>3</field_lsb>
4479*2c2f96dcSApple OSS Distributions        <field_description order="before">
4480*2c2f96dcSApple OSS Distributions
4481*2c2f96dcSApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*2c2f96dcSApple OSS Distributions
4483*2c2f96dcSApple OSS Distributions        </field_description>
4484*2c2f96dcSApple OSS Distributions        <field_values>
4485*2c2f96dcSApple OSS Distributions
4486*2c2f96dcSApple OSS Distributions
4487*2c2f96dcSApple OSS Distributions                <field_value_instance>
4488*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4489*2c2f96dcSApple OSS Distributions        <field_value_description>
4490*2c2f96dcSApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*2c2f96dcSApple OSS Distributions</field_value_description>
4492*2c2f96dcSApple OSS Distributions    </field_value_instance>
4493*2c2f96dcSApple OSS Distributions                <field_value_instance>
4494*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4495*2c2f96dcSApple OSS Distributions        <field_value_description>
4496*2c2f96dcSApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*2c2f96dcSApple OSS Distributions</field_value_description>
4498*2c2f96dcSApple OSS Distributions    </field_value_instance>
4499*2c2f96dcSApple OSS Distributions        </field_values>
4500*2c2f96dcSApple OSS Distributions          <field_resets>
4501*2c2f96dcSApple OSS Distributions
4502*2c2f96dcSApple OSS Distributions    <field_reset>
4503*2c2f96dcSApple OSS Distributions
4504*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*2c2f96dcSApple OSS Distributions
4506*2c2f96dcSApple OSS Distributions    </field_reset>
4507*2c2f96dcSApple OSS Distributions</field_resets>
4508*2c2f96dcSApple OSS Distributions      </field>
4509*2c2f96dcSApple OSS Distributions        <field
4510*2c2f96dcSApple OSS Distributions           id="OFF_2_2"
4511*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4512*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4513*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4515*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4516*2c2f96dcSApple OSS Distributions        >
4517*2c2f96dcSApple OSS Distributions          <field_name>OFF</field_name>
4518*2c2f96dcSApple OSS Distributions        <field_msb>2</field_msb>
4519*2c2f96dcSApple OSS Distributions        <field_lsb>2</field_lsb>
4520*2c2f96dcSApple OSS Distributions        <field_description order="before">
4521*2c2f96dcSApple OSS Distributions
4522*2c2f96dcSApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*2c2f96dcSApple OSS Distributions
4524*2c2f96dcSApple OSS Distributions        </field_description>
4525*2c2f96dcSApple OSS Distributions        <field_values>
4526*2c2f96dcSApple OSS Distributions
4527*2c2f96dcSApple OSS Distributions
4528*2c2f96dcSApple OSS Distributions                <field_value_instance>
4529*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4530*2c2f96dcSApple OSS Distributions        <field_value_description>
4531*2c2f96dcSApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*2c2f96dcSApple OSS Distributions</field_value_description>
4533*2c2f96dcSApple OSS Distributions    </field_value_instance>
4534*2c2f96dcSApple OSS Distributions                <field_value_instance>
4535*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4536*2c2f96dcSApple OSS Distributions        <field_value_description>
4537*2c2f96dcSApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*2c2f96dcSApple OSS Distributions</field_value_description>
4539*2c2f96dcSApple OSS Distributions    </field_value_instance>
4540*2c2f96dcSApple OSS Distributions        </field_values>
4541*2c2f96dcSApple OSS Distributions          <field_resets>
4542*2c2f96dcSApple OSS Distributions
4543*2c2f96dcSApple OSS Distributions    <field_reset>
4544*2c2f96dcSApple OSS Distributions
4545*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*2c2f96dcSApple OSS Distributions
4547*2c2f96dcSApple OSS Distributions    </field_reset>
4548*2c2f96dcSApple OSS Distributions</field_resets>
4549*2c2f96dcSApple OSS Distributions      </field>
4550*2c2f96dcSApple OSS Distributions        <field
4551*2c2f96dcSApple OSS Distributions           id="DZF_1_1"
4552*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4553*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4554*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4556*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4557*2c2f96dcSApple OSS Distributions        >
4558*2c2f96dcSApple OSS Distributions          <field_name>DZF</field_name>
4559*2c2f96dcSApple OSS Distributions        <field_msb>1</field_msb>
4560*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
4561*2c2f96dcSApple OSS Distributions        <field_description order="before">
4562*2c2f96dcSApple OSS Distributions
4563*2c2f96dcSApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*2c2f96dcSApple OSS Distributions
4565*2c2f96dcSApple OSS Distributions        </field_description>
4566*2c2f96dcSApple OSS Distributions        <field_values>
4567*2c2f96dcSApple OSS Distributions
4568*2c2f96dcSApple OSS Distributions
4569*2c2f96dcSApple OSS Distributions                <field_value_instance>
4570*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4571*2c2f96dcSApple OSS Distributions        <field_value_description>
4572*2c2f96dcSApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*2c2f96dcSApple OSS Distributions</field_value_description>
4574*2c2f96dcSApple OSS Distributions    </field_value_instance>
4575*2c2f96dcSApple OSS Distributions                <field_value_instance>
4576*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4577*2c2f96dcSApple OSS Distributions        <field_value_description>
4578*2c2f96dcSApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*2c2f96dcSApple OSS Distributions</field_value_description>
4580*2c2f96dcSApple OSS Distributions    </field_value_instance>
4581*2c2f96dcSApple OSS Distributions        </field_values>
4582*2c2f96dcSApple OSS Distributions          <field_resets>
4583*2c2f96dcSApple OSS Distributions
4584*2c2f96dcSApple OSS Distributions    <field_reset>
4585*2c2f96dcSApple OSS Distributions
4586*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*2c2f96dcSApple OSS Distributions
4588*2c2f96dcSApple OSS Distributions    </field_reset>
4589*2c2f96dcSApple OSS Distributions</field_resets>
4590*2c2f96dcSApple OSS Distributions      </field>
4591*2c2f96dcSApple OSS Distributions        <field
4592*2c2f96dcSApple OSS Distributions           id="IOF_0_0"
4593*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4594*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4595*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4597*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4598*2c2f96dcSApple OSS Distributions        >
4599*2c2f96dcSApple OSS Distributions          <field_name>IOF</field_name>
4600*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
4601*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
4602*2c2f96dcSApple OSS Distributions        <field_description order="before">
4603*2c2f96dcSApple OSS Distributions
4604*2c2f96dcSApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*2c2f96dcSApple OSS Distributions
4606*2c2f96dcSApple OSS Distributions        </field_description>
4607*2c2f96dcSApple OSS Distributions        <field_values>
4608*2c2f96dcSApple OSS Distributions
4609*2c2f96dcSApple OSS Distributions
4610*2c2f96dcSApple OSS Distributions                <field_value_instance>
4611*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4612*2c2f96dcSApple OSS Distributions        <field_value_description>
4613*2c2f96dcSApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*2c2f96dcSApple OSS Distributions</field_value_description>
4615*2c2f96dcSApple OSS Distributions    </field_value_instance>
4616*2c2f96dcSApple OSS Distributions                <field_value_instance>
4617*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4618*2c2f96dcSApple OSS Distributions        <field_value_description>
4619*2c2f96dcSApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*2c2f96dcSApple OSS Distributions</field_value_description>
4621*2c2f96dcSApple OSS Distributions    </field_value_instance>
4622*2c2f96dcSApple OSS Distributions        </field_values>
4623*2c2f96dcSApple OSS Distributions          <field_resets>
4624*2c2f96dcSApple OSS Distributions
4625*2c2f96dcSApple OSS Distributions    <field_reset>
4626*2c2f96dcSApple OSS Distributions
4627*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*2c2f96dcSApple OSS Distributions
4629*2c2f96dcSApple OSS Distributions    </field_reset>
4630*2c2f96dcSApple OSS Distributions</field_resets>
4631*2c2f96dcSApple OSS Distributions      </field>
4632*2c2f96dcSApple OSS Distributions    <text_after_fields>
4633*2c2f96dcSApple OSS Distributions
4634*2c2f96dcSApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*2c2f96dcSApple OSS Distributions<list type="unordered">
4636*2c2f96dcSApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*2c2f96dcSApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*2c2f96dcSApple OSS Distributions</listitem></list>
4639*2c2f96dcSApple OSS Distributions
4640*2c2f96dcSApple OSS Distributions    </text_after_fields>
4641*2c2f96dcSApple OSS Distributions  </fields>
4642*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
4643*2c2f96dcSApple OSS Distributions
4644*2c2f96dcSApple OSS Distributions
4645*2c2f96dcSApple OSS Distributions
4646*2c2f96dcSApple OSS Distributions
4647*2c2f96dcSApple OSS Distributions
4648*2c2f96dcSApple OSS Distributions
4649*2c2f96dcSApple OSS Distributions
4650*2c2f96dcSApple OSS Distributions
4651*2c2f96dcSApple OSS Distributions
4652*2c2f96dcSApple OSS Distributions
4653*2c2f96dcSApple OSS Distributions
4654*2c2f96dcSApple OSS Distributions
4655*2c2f96dcSApple OSS Distributions
4656*2c2f96dcSApple OSS Distributions
4657*2c2f96dcSApple OSS Distributions
4658*2c2f96dcSApple OSS Distributions
4659*2c2f96dcSApple OSS Distributions
4660*2c2f96dcSApple OSS Distributions
4661*2c2f96dcSApple OSS Distributions
4662*2c2f96dcSApple OSS Distributions
4663*2c2f96dcSApple OSS Distributions
4664*2c2f96dcSApple OSS Distributions
4665*2c2f96dcSApple OSS Distributions
4666*2c2f96dcSApple OSS Distributions
4667*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*2c2f96dcSApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*2c2f96dcSApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*2c2f96dcSApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*2c2f96dcSApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*2c2f96dcSApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*2c2f96dcSApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*2c2f96dcSApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*2c2f96dcSApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*2c2f96dcSApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*2c2f96dcSApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*2c2f96dcSApple OSS Distributions    </reg_fieldset>
4679*2c2f96dcSApple OSS Distributions            </partial_fieldset>
4680*2c2f96dcSApple OSS Distributions            <partial_fieldset>
4681*2c2f96dcSApple OSS Distributions              <fields length="25">
4682*2c2f96dcSApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*2c2f96dcSApple OSS Distributions    <text_before_fields>
4684*2c2f96dcSApple OSS Distributions
4685*2c2f96dcSApple OSS Distributions
4686*2c2f96dcSApple OSS Distributions
4687*2c2f96dcSApple OSS Distributions    </text_before_fields>
4688*2c2f96dcSApple OSS Distributions
4689*2c2f96dcSApple OSS Distributions        <field
4690*2c2f96dcSApple OSS Distributions           id="IDS_24_24"
4691*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4692*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4693*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4695*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4696*2c2f96dcSApple OSS Distributions        >
4697*2c2f96dcSApple OSS Distributions          <field_name>IDS</field_name>
4698*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
4699*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
4700*2c2f96dcSApple OSS Distributions        <field_description order="before">
4701*2c2f96dcSApple OSS Distributions
4702*2c2f96dcSApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*2c2f96dcSApple OSS Distributions
4704*2c2f96dcSApple OSS Distributions        </field_description>
4705*2c2f96dcSApple OSS Distributions        <field_values>
4706*2c2f96dcSApple OSS Distributions
4707*2c2f96dcSApple OSS Distributions
4708*2c2f96dcSApple OSS Distributions                <field_value_instance>
4709*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4710*2c2f96dcSApple OSS Distributions        <field_value_description>
4711*2c2f96dcSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*2c2f96dcSApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*2c2f96dcSApple OSS Distributions</field_value_description>
4714*2c2f96dcSApple OSS Distributions    </field_value_instance>
4715*2c2f96dcSApple OSS Distributions                <field_value_instance>
4716*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4717*2c2f96dcSApple OSS Distributions        <field_value_description>
4718*2c2f96dcSApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*2c2f96dcSApple OSS Distributions</field_value_description>
4720*2c2f96dcSApple OSS Distributions    </field_value_instance>
4721*2c2f96dcSApple OSS Distributions        </field_values>
4722*2c2f96dcSApple OSS Distributions            <field_description order="after">
4723*2c2f96dcSApple OSS Distributions
4724*2c2f96dcSApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*2c2f96dcSApple OSS Distributions
4726*2c2f96dcSApple OSS Distributions            </field_description>
4727*2c2f96dcSApple OSS Distributions          <field_resets>
4728*2c2f96dcSApple OSS Distributions
4729*2c2f96dcSApple OSS Distributions    <field_reset>
4730*2c2f96dcSApple OSS Distributions
4731*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*2c2f96dcSApple OSS Distributions
4733*2c2f96dcSApple OSS Distributions    </field_reset>
4734*2c2f96dcSApple OSS Distributions</field_resets>
4735*2c2f96dcSApple OSS Distributions      </field>
4736*2c2f96dcSApple OSS Distributions        <field
4737*2c2f96dcSApple OSS Distributions           id="0_23_14"
4738*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4739*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4740*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4742*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4743*2c2f96dcSApple OSS Distributions           rwtype="RES0"
4744*2c2f96dcSApple OSS Distributions        >
4745*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
4746*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
4747*2c2f96dcSApple OSS Distributions        <field_lsb>14</field_lsb>
4748*2c2f96dcSApple OSS Distributions        <field_description order="before">
4749*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*2c2f96dcSApple OSS Distributions        </field_description>
4751*2c2f96dcSApple OSS Distributions        <field_values>
4752*2c2f96dcSApple OSS Distributions        </field_values>
4753*2c2f96dcSApple OSS Distributions      </field>
4754*2c2f96dcSApple OSS Distributions        <field
4755*2c2f96dcSApple OSS Distributions           id="IESB_13_13_1"
4756*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4757*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4758*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4760*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4761*2c2f96dcSApple OSS Distributions        >
4762*2c2f96dcSApple OSS Distributions          <field_name>IESB</field_name>
4763*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
4764*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
4765*2c2f96dcSApple OSS Distributions        <field_description order="before">
4766*2c2f96dcSApple OSS Distributions
4767*2c2f96dcSApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*2c2f96dcSApple OSS Distributions
4769*2c2f96dcSApple OSS Distributions        </field_description>
4770*2c2f96dcSApple OSS Distributions        <field_values>
4771*2c2f96dcSApple OSS Distributions
4772*2c2f96dcSApple OSS Distributions
4773*2c2f96dcSApple OSS Distributions                <field_value_instance>
4774*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
4775*2c2f96dcSApple OSS Distributions        <field_value_description>
4776*2c2f96dcSApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*2c2f96dcSApple OSS Distributions</field_value_description>
4778*2c2f96dcSApple OSS Distributions    </field_value_instance>
4779*2c2f96dcSApple OSS Distributions                <field_value_instance>
4780*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
4781*2c2f96dcSApple OSS Distributions        <field_value_description>
4782*2c2f96dcSApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*2c2f96dcSApple OSS Distributions</field_value_description>
4784*2c2f96dcSApple OSS Distributions    </field_value_instance>
4785*2c2f96dcSApple OSS Distributions        </field_values>
4786*2c2f96dcSApple OSS Distributions            <field_description order="after">
4787*2c2f96dcSApple OSS Distributions
4788*2c2f96dcSApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*2c2f96dcSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*2c2f96dcSApple OSS Distributions
4791*2c2f96dcSApple OSS Distributions            </field_description>
4792*2c2f96dcSApple OSS Distributions          <field_resets>
4793*2c2f96dcSApple OSS Distributions
4794*2c2f96dcSApple OSS Distributions    <field_reset>
4795*2c2f96dcSApple OSS Distributions
4796*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*2c2f96dcSApple OSS Distributions
4798*2c2f96dcSApple OSS Distributions    </field_reset>
4799*2c2f96dcSApple OSS Distributions</field_resets>
4800*2c2f96dcSApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*2c2f96dcSApple OSS Distributions      </field>
4802*2c2f96dcSApple OSS Distributions        <field
4803*2c2f96dcSApple OSS Distributions           id="0_13_13_2"
4804*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4805*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4806*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4808*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4809*2c2f96dcSApple OSS Distributions           rwtype="RES0"
4810*2c2f96dcSApple OSS Distributions        >
4811*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
4812*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
4813*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
4814*2c2f96dcSApple OSS Distributions        <field_description order="before">
4815*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*2c2f96dcSApple OSS Distributions        </field_description>
4817*2c2f96dcSApple OSS Distributions        <field_values>
4818*2c2f96dcSApple OSS Distributions        </field_values>
4819*2c2f96dcSApple OSS Distributions      </field>
4820*2c2f96dcSApple OSS Distributions        <field
4821*2c2f96dcSApple OSS Distributions           id="AET_12_10"
4822*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4823*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4824*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4826*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4827*2c2f96dcSApple OSS Distributions        >
4828*2c2f96dcSApple OSS Distributions          <field_name>AET</field_name>
4829*2c2f96dcSApple OSS Distributions        <field_msb>12</field_msb>
4830*2c2f96dcSApple OSS Distributions        <field_lsb>10</field_lsb>
4831*2c2f96dcSApple OSS Distributions        <field_description order="before">
4832*2c2f96dcSApple OSS Distributions
4833*2c2f96dcSApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*2c2f96dcSApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*2c2f96dcSApple OSS Distributions
4836*2c2f96dcSApple OSS Distributions        </field_description>
4837*2c2f96dcSApple OSS Distributions        <field_values>
4838*2c2f96dcSApple OSS Distributions
4839*2c2f96dcSApple OSS Distributions
4840*2c2f96dcSApple OSS Distributions                <field_value_instance>
4841*2c2f96dcSApple OSS Distributions            <field_value>0b000</field_value>
4842*2c2f96dcSApple OSS Distributions        <field_value_description>
4843*2c2f96dcSApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*2c2f96dcSApple OSS Distributions</field_value_description>
4845*2c2f96dcSApple OSS Distributions    </field_value_instance>
4846*2c2f96dcSApple OSS Distributions                <field_value_instance>
4847*2c2f96dcSApple OSS Distributions            <field_value>0b001</field_value>
4848*2c2f96dcSApple OSS Distributions        <field_value_description>
4849*2c2f96dcSApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*2c2f96dcSApple OSS Distributions</field_value_description>
4851*2c2f96dcSApple OSS Distributions    </field_value_instance>
4852*2c2f96dcSApple OSS Distributions                <field_value_instance>
4853*2c2f96dcSApple OSS Distributions            <field_value>0b010</field_value>
4854*2c2f96dcSApple OSS Distributions        <field_value_description>
4855*2c2f96dcSApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*2c2f96dcSApple OSS Distributions</field_value_description>
4857*2c2f96dcSApple OSS Distributions    </field_value_instance>
4858*2c2f96dcSApple OSS Distributions                <field_value_instance>
4859*2c2f96dcSApple OSS Distributions            <field_value>0b011</field_value>
4860*2c2f96dcSApple OSS Distributions        <field_value_description>
4861*2c2f96dcSApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*2c2f96dcSApple OSS Distributions</field_value_description>
4863*2c2f96dcSApple OSS Distributions    </field_value_instance>
4864*2c2f96dcSApple OSS Distributions                <field_value_instance>
4865*2c2f96dcSApple OSS Distributions            <field_value>0b110</field_value>
4866*2c2f96dcSApple OSS Distributions        <field_value_description>
4867*2c2f96dcSApple OSS Distributions  <para>Corrected error (CE).</para>
4868*2c2f96dcSApple OSS Distributions</field_value_description>
4869*2c2f96dcSApple OSS Distributions    </field_value_instance>
4870*2c2f96dcSApple OSS Distributions        </field_values>
4871*2c2f96dcSApple OSS Distributions            <field_description order="after">
4872*2c2f96dcSApple OSS Distributions
4873*2c2f96dcSApple OSS Distributions  <para>All other values are reserved.</para>
4874*2c2f96dcSApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*2c2f96dcSApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*2c2f96dcSApple OSS Distributions<list type="unordered">
4877*2c2f96dcSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*2c2f96dcSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*2c2f96dcSApple OSS Distributions</listitem></list>
4880*2c2f96dcSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*2c2f96dcSApple OSS Distributions
4882*2c2f96dcSApple OSS Distributions            </field_description>
4883*2c2f96dcSApple OSS Distributions          <field_resets>
4884*2c2f96dcSApple OSS Distributions
4885*2c2f96dcSApple OSS Distributions    <field_reset>
4886*2c2f96dcSApple OSS Distributions
4887*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*2c2f96dcSApple OSS Distributions
4889*2c2f96dcSApple OSS Distributions    </field_reset>
4890*2c2f96dcSApple OSS Distributions</field_resets>
4891*2c2f96dcSApple OSS Distributions      </field>
4892*2c2f96dcSApple OSS Distributions        <field
4893*2c2f96dcSApple OSS Distributions           id="EA_9_9"
4894*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4895*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4896*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4898*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4899*2c2f96dcSApple OSS Distributions        >
4900*2c2f96dcSApple OSS Distributions          <field_name>EA</field_name>
4901*2c2f96dcSApple OSS Distributions        <field_msb>9</field_msb>
4902*2c2f96dcSApple OSS Distributions        <field_lsb>9</field_lsb>
4903*2c2f96dcSApple OSS Distributions        <field_description order="before">
4904*2c2f96dcSApple OSS Distributions
4905*2c2f96dcSApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*2c2f96dcSApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*2c2f96dcSApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*2c2f96dcSApple OSS Distributions<list type="unordered">
4909*2c2f96dcSApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*2c2f96dcSApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*2c2f96dcSApple OSS Distributions</listitem></list>
4912*2c2f96dcSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*2c2f96dcSApple OSS Distributions
4914*2c2f96dcSApple OSS Distributions        </field_description>
4915*2c2f96dcSApple OSS Distributions        <field_values>
4916*2c2f96dcSApple OSS Distributions
4917*2c2f96dcSApple OSS Distributions
4918*2c2f96dcSApple OSS Distributions        </field_values>
4919*2c2f96dcSApple OSS Distributions          <field_resets>
4920*2c2f96dcSApple OSS Distributions
4921*2c2f96dcSApple OSS Distributions    <field_reset>
4922*2c2f96dcSApple OSS Distributions
4923*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*2c2f96dcSApple OSS Distributions
4925*2c2f96dcSApple OSS Distributions    </field_reset>
4926*2c2f96dcSApple OSS Distributions</field_resets>
4927*2c2f96dcSApple OSS Distributions      </field>
4928*2c2f96dcSApple OSS Distributions        <field
4929*2c2f96dcSApple OSS Distributions           id="0_8_6"
4930*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4931*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4932*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4934*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4935*2c2f96dcSApple OSS Distributions           rwtype="RES0"
4936*2c2f96dcSApple OSS Distributions        >
4937*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
4938*2c2f96dcSApple OSS Distributions        <field_msb>8</field_msb>
4939*2c2f96dcSApple OSS Distributions        <field_lsb>6</field_lsb>
4940*2c2f96dcSApple OSS Distributions        <field_description order="before">
4941*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*2c2f96dcSApple OSS Distributions        </field_description>
4943*2c2f96dcSApple OSS Distributions        <field_values>
4944*2c2f96dcSApple OSS Distributions        </field_values>
4945*2c2f96dcSApple OSS Distributions      </field>
4946*2c2f96dcSApple OSS Distributions        <field
4947*2c2f96dcSApple OSS Distributions           id="DFSC_5_0"
4948*2c2f96dcSApple OSS Distributions           is_variable_length="False"
4949*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
4950*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
4952*2c2f96dcSApple OSS Distributions           is_constant_value="False"
4953*2c2f96dcSApple OSS Distributions        >
4954*2c2f96dcSApple OSS Distributions          <field_name>DFSC</field_name>
4955*2c2f96dcSApple OSS Distributions        <field_msb>5</field_msb>
4956*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
4957*2c2f96dcSApple OSS Distributions        <field_description order="before">
4958*2c2f96dcSApple OSS Distributions
4959*2c2f96dcSApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*2c2f96dcSApple OSS Distributions
4961*2c2f96dcSApple OSS Distributions        </field_description>
4962*2c2f96dcSApple OSS Distributions        <field_values>
4963*2c2f96dcSApple OSS Distributions
4964*2c2f96dcSApple OSS Distributions
4965*2c2f96dcSApple OSS Distributions                <field_value_instance>
4966*2c2f96dcSApple OSS Distributions            <field_value>0b000000</field_value>
4967*2c2f96dcSApple OSS Distributions        <field_value_description>
4968*2c2f96dcSApple OSS Distributions  <para>Uncategorized.</para>
4969*2c2f96dcSApple OSS Distributions</field_value_description>
4970*2c2f96dcSApple OSS Distributions    </field_value_instance>
4971*2c2f96dcSApple OSS Distributions                <field_value_instance>
4972*2c2f96dcSApple OSS Distributions            <field_value>0b010001</field_value>
4973*2c2f96dcSApple OSS Distributions        <field_value_description>
4974*2c2f96dcSApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*2c2f96dcSApple OSS Distributions</field_value_description>
4976*2c2f96dcSApple OSS Distributions    </field_value_instance>
4977*2c2f96dcSApple OSS Distributions        </field_values>
4978*2c2f96dcSApple OSS Distributions            <field_description order="after">
4979*2c2f96dcSApple OSS Distributions
4980*2c2f96dcSApple OSS Distributions  <para>All other values are reserved.</para>
4981*2c2f96dcSApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*2c2f96dcSApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*2c2f96dcSApple OSS Distributions
4984*2c2f96dcSApple OSS Distributions            </field_description>
4985*2c2f96dcSApple OSS Distributions          <field_resets>
4986*2c2f96dcSApple OSS Distributions
4987*2c2f96dcSApple OSS Distributions    <field_reset>
4988*2c2f96dcSApple OSS Distributions
4989*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*2c2f96dcSApple OSS Distributions
4991*2c2f96dcSApple OSS Distributions    </field_reset>
4992*2c2f96dcSApple OSS Distributions</field_resets>
4993*2c2f96dcSApple OSS Distributions      </field>
4994*2c2f96dcSApple OSS Distributions    <text_after_fields>
4995*2c2f96dcSApple OSS Distributions
4996*2c2f96dcSApple OSS Distributions
4997*2c2f96dcSApple OSS Distributions
4998*2c2f96dcSApple OSS Distributions    </text_after_fields>
4999*2c2f96dcSApple OSS Distributions  </fields>
5000*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5001*2c2f96dcSApple OSS Distributions
5002*2c2f96dcSApple OSS Distributions
5003*2c2f96dcSApple OSS Distributions
5004*2c2f96dcSApple OSS Distributions
5005*2c2f96dcSApple OSS Distributions
5006*2c2f96dcSApple OSS Distributions
5007*2c2f96dcSApple OSS Distributions
5008*2c2f96dcSApple OSS Distributions
5009*2c2f96dcSApple OSS Distributions
5010*2c2f96dcSApple OSS Distributions
5011*2c2f96dcSApple OSS Distributions
5012*2c2f96dcSApple OSS Distributions
5013*2c2f96dcSApple OSS Distributions
5014*2c2f96dcSApple OSS Distributions
5015*2c2f96dcSApple OSS Distributions
5016*2c2f96dcSApple OSS Distributions
5017*2c2f96dcSApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*2c2f96dcSApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*2c2f96dcSApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*2c2f96dcSApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*2c2f96dcSApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*2c2f96dcSApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*2c2f96dcSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5025*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5026*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5027*2c2f96dcSApple OSS Distributions              <fields length="25">
5028*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*2c2f96dcSApple OSS Distributions    <text_before_fields>
5030*2c2f96dcSApple OSS Distributions
5031*2c2f96dcSApple OSS Distributions
5032*2c2f96dcSApple OSS Distributions
5033*2c2f96dcSApple OSS Distributions    </text_before_fields>
5034*2c2f96dcSApple OSS Distributions
5035*2c2f96dcSApple OSS Distributions        <field
5036*2c2f96dcSApple OSS Distributions           id="0_24_6"
5037*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5038*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5039*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5041*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5042*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5043*2c2f96dcSApple OSS Distributions        >
5044*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5045*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5046*2c2f96dcSApple OSS Distributions        <field_lsb>6</field_lsb>
5047*2c2f96dcSApple OSS Distributions        <field_description order="before">
5048*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*2c2f96dcSApple OSS Distributions        </field_description>
5050*2c2f96dcSApple OSS Distributions        <field_values>
5051*2c2f96dcSApple OSS Distributions        </field_values>
5052*2c2f96dcSApple OSS Distributions      </field>
5053*2c2f96dcSApple OSS Distributions        <field
5054*2c2f96dcSApple OSS Distributions           id="IFSC_5_0"
5055*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5056*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5057*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5059*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5060*2c2f96dcSApple OSS Distributions        >
5061*2c2f96dcSApple OSS Distributions          <field_name>IFSC</field_name>
5062*2c2f96dcSApple OSS Distributions        <field_msb>5</field_msb>
5063*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5064*2c2f96dcSApple OSS Distributions        <field_description order="before">
5065*2c2f96dcSApple OSS Distributions
5066*2c2f96dcSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*2c2f96dcSApple OSS Distributions
5068*2c2f96dcSApple OSS Distributions        </field_description>
5069*2c2f96dcSApple OSS Distributions        <field_values>
5070*2c2f96dcSApple OSS Distributions
5071*2c2f96dcSApple OSS Distributions
5072*2c2f96dcSApple OSS Distributions        </field_values>
5073*2c2f96dcSApple OSS Distributions          <field_resets>
5074*2c2f96dcSApple OSS Distributions
5075*2c2f96dcSApple OSS Distributions    <field_reset>
5076*2c2f96dcSApple OSS Distributions
5077*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*2c2f96dcSApple OSS Distributions
5079*2c2f96dcSApple OSS Distributions    </field_reset>
5080*2c2f96dcSApple OSS Distributions</field_resets>
5081*2c2f96dcSApple OSS Distributions      </field>
5082*2c2f96dcSApple OSS Distributions    <text_after_fields>
5083*2c2f96dcSApple OSS Distributions
5084*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*2c2f96dcSApple OSS Distributions<list type="unordered">
5086*2c2f96dcSApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*2c2f96dcSApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*2c2f96dcSApple OSS Distributions</listitem></list>
5089*2c2f96dcSApple OSS Distributions
5090*2c2f96dcSApple OSS Distributions    </text_after_fields>
5091*2c2f96dcSApple OSS Distributions  </fields>
5092*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5093*2c2f96dcSApple OSS Distributions
5094*2c2f96dcSApple OSS Distributions
5095*2c2f96dcSApple OSS Distributions
5096*2c2f96dcSApple OSS Distributions
5097*2c2f96dcSApple OSS Distributions
5098*2c2f96dcSApple OSS Distributions
5099*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*2c2f96dcSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5102*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5103*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5104*2c2f96dcSApple OSS Distributions              <fields length="25">
5105*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*2c2f96dcSApple OSS Distributions    <text_before_fields>
5107*2c2f96dcSApple OSS Distributions
5108*2c2f96dcSApple OSS Distributions
5109*2c2f96dcSApple OSS Distributions
5110*2c2f96dcSApple OSS Distributions    </text_before_fields>
5111*2c2f96dcSApple OSS Distributions
5112*2c2f96dcSApple OSS Distributions        <field
5113*2c2f96dcSApple OSS Distributions           id="ISV_24_24"
5114*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5115*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5116*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5118*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5119*2c2f96dcSApple OSS Distributions        >
5120*2c2f96dcSApple OSS Distributions          <field_name>ISV</field_name>
5121*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5122*2c2f96dcSApple OSS Distributions        <field_lsb>24</field_lsb>
5123*2c2f96dcSApple OSS Distributions        <field_description order="before">
5124*2c2f96dcSApple OSS Distributions
5125*2c2f96dcSApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*2c2f96dcSApple OSS Distributions
5127*2c2f96dcSApple OSS Distributions        </field_description>
5128*2c2f96dcSApple OSS Distributions        <field_values>
5129*2c2f96dcSApple OSS Distributions
5130*2c2f96dcSApple OSS Distributions
5131*2c2f96dcSApple OSS Distributions                <field_value_instance>
5132*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5133*2c2f96dcSApple OSS Distributions        <field_value_description>
5134*2c2f96dcSApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*2c2f96dcSApple OSS Distributions</field_value_description>
5136*2c2f96dcSApple OSS Distributions    </field_value_instance>
5137*2c2f96dcSApple OSS Distributions                <field_value_instance>
5138*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5139*2c2f96dcSApple OSS Distributions        <field_value_description>
5140*2c2f96dcSApple OSS Distributions  <para>EX bit is valid.</para>
5141*2c2f96dcSApple OSS Distributions</field_value_description>
5142*2c2f96dcSApple OSS Distributions    </field_value_instance>
5143*2c2f96dcSApple OSS Distributions        </field_values>
5144*2c2f96dcSApple OSS Distributions            <field_description order="after">
5145*2c2f96dcSApple OSS Distributions
5146*2c2f96dcSApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*2c2f96dcSApple OSS Distributions
5148*2c2f96dcSApple OSS Distributions            </field_description>
5149*2c2f96dcSApple OSS Distributions          <field_resets>
5150*2c2f96dcSApple OSS Distributions
5151*2c2f96dcSApple OSS Distributions    <field_reset>
5152*2c2f96dcSApple OSS Distributions
5153*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*2c2f96dcSApple OSS Distributions
5155*2c2f96dcSApple OSS Distributions    </field_reset>
5156*2c2f96dcSApple OSS Distributions</field_resets>
5157*2c2f96dcSApple OSS Distributions      </field>
5158*2c2f96dcSApple OSS Distributions        <field
5159*2c2f96dcSApple OSS Distributions           id="0_23_7"
5160*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5161*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5162*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5164*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5165*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5166*2c2f96dcSApple OSS Distributions        >
5167*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5168*2c2f96dcSApple OSS Distributions        <field_msb>23</field_msb>
5169*2c2f96dcSApple OSS Distributions        <field_lsb>7</field_lsb>
5170*2c2f96dcSApple OSS Distributions        <field_description order="before">
5171*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*2c2f96dcSApple OSS Distributions        </field_description>
5173*2c2f96dcSApple OSS Distributions        <field_values>
5174*2c2f96dcSApple OSS Distributions        </field_values>
5175*2c2f96dcSApple OSS Distributions      </field>
5176*2c2f96dcSApple OSS Distributions        <field
5177*2c2f96dcSApple OSS Distributions           id="EX_6_6"
5178*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5179*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5180*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5182*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5183*2c2f96dcSApple OSS Distributions        >
5184*2c2f96dcSApple OSS Distributions          <field_name>EX</field_name>
5185*2c2f96dcSApple OSS Distributions        <field_msb>6</field_msb>
5186*2c2f96dcSApple OSS Distributions        <field_lsb>6</field_lsb>
5187*2c2f96dcSApple OSS Distributions        <field_description order="before">
5188*2c2f96dcSApple OSS Distributions
5189*2c2f96dcSApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*2c2f96dcSApple OSS Distributions
5191*2c2f96dcSApple OSS Distributions        </field_description>
5192*2c2f96dcSApple OSS Distributions        <field_values>
5193*2c2f96dcSApple OSS Distributions
5194*2c2f96dcSApple OSS Distributions
5195*2c2f96dcSApple OSS Distributions                <field_value_instance>
5196*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5197*2c2f96dcSApple OSS Distributions        <field_value_description>
5198*2c2f96dcSApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*2c2f96dcSApple OSS Distributions</field_value_description>
5200*2c2f96dcSApple OSS Distributions    </field_value_instance>
5201*2c2f96dcSApple OSS Distributions                <field_value_instance>
5202*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5203*2c2f96dcSApple OSS Distributions        <field_value_description>
5204*2c2f96dcSApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*2c2f96dcSApple OSS Distributions</field_value_description>
5206*2c2f96dcSApple OSS Distributions    </field_value_instance>
5207*2c2f96dcSApple OSS Distributions        </field_values>
5208*2c2f96dcSApple OSS Distributions            <field_description order="after">
5209*2c2f96dcSApple OSS Distributions
5210*2c2f96dcSApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*2c2f96dcSApple OSS Distributions
5212*2c2f96dcSApple OSS Distributions            </field_description>
5213*2c2f96dcSApple OSS Distributions          <field_resets>
5214*2c2f96dcSApple OSS Distributions
5215*2c2f96dcSApple OSS Distributions    <field_reset>
5216*2c2f96dcSApple OSS Distributions
5217*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*2c2f96dcSApple OSS Distributions
5219*2c2f96dcSApple OSS Distributions    </field_reset>
5220*2c2f96dcSApple OSS Distributions</field_resets>
5221*2c2f96dcSApple OSS Distributions      </field>
5222*2c2f96dcSApple OSS Distributions        <field
5223*2c2f96dcSApple OSS Distributions           id="IFSC_5_0"
5224*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5225*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5226*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5228*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5229*2c2f96dcSApple OSS Distributions        >
5230*2c2f96dcSApple OSS Distributions          <field_name>IFSC</field_name>
5231*2c2f96dcSApple OSS Distributions        <field_msb>5</field_msb>
5232*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5233*2c2f96dcSApple OSS Distributions        <field_description order="before">
5234*2c2f96dcSApple OSS Distributions
5235*2c2f96dcSApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*2c2f96dcSApple OSS Distributions
5237*2c2f96dcSApple OSS Distributions        </field_description>
5238*2c2f96dcSApple OSS Distributions        <field_values>
5239*2c2f96dcSApple OSS Distributions
5240*2c2f96dcSApple OSS Distributions
5241*2c2f96dcSApple OSS Distributions        </field_values>
5242*2c2f96dcSApple OSS Distributions          <field_resets>
5243*2c2f96dcSApple OSS Distributions
5244*2c2f96dcSApple OSS Distributions    <field_reset>
5245*2c2f96dcSApple OSS Distributions
5246*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*2c2f96dcSApple OSS Distributions
5248*2c2f96dcSApple OSS Distributions    </field_reset>
5249*2c2f96dcSApple OSS Distributions</field_resets>
5250*2c2f96dcSApple OSS Distributions      </field>
5251*2c2f96dcSApple OSS Distributions    <text_after_fields>
5252*2c2f96dcSApple OSS Distributions
5253*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*2c2f96dcSApple OSS Distributions
5255*2c2f96dcSApple OSS Distributions    </text_after_fields>
5256*2c2f96dcSApple OSS Distributions  </fields>
5257*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5258*2c2f96dcSApple OSS Distributions
5259*2c2f96dcSApple OSS Distributions
5260*2c2f96dcSApple OSS Distributions
5261*2c2f96dcSApple OSS Distributions
5262*2c2f96dcSApple OSS Distributions
5263*2c2f96dcSApple OSS Distributions
5264*2c2f96dcSApple OSS Distributions
5265*2c2f96dcSApple OSS Distributions
5266*2c2f96dcSApple OSS Distributions
5267*2c2f96dcSApple OSS Distributions
5268*2c2f96dcSApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*2c2f96dcSApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*2c2f96dcSApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*2c2f96dcSApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5273*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5274*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5275*2c2f96dcSApple OSS Distributions              <fields length="25">
5276*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*2c2f96dcSApple OSS Distributions    <text_before_fields>
5278*2c2f96dcSApple OSS Distributions
5279*2c2f96dcSApple OSS Distributions
5280*2c2f96dcSApple OSS Distributions
5281*2c2f96dcSApple OSS Distributions    </text_before_fields>
5282*2c2f96dcSApple OSS Distributions
5283*2c2f96dcSApple OSS Distributions        <field
5284*2c2f96dcSApple OSS Distributions           id="0_24_14"
5285*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5286*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5287*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5289*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5290*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5291*2c2f96dcSApple OSS Distributions        >
5292*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5293*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5294*2c2f96dcSApple OSS Distributions        <field_lsb>14</field_lsb>
5295*2c2f96dcSApple OSS Distributions        <field_description order="before">
5296*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*2c2f96dcSApple OSS Distributions        </field_description>
5298*2c2f96dcSApple OSS Distributions        <field_values>
5299*2c2f96dcSApple OSS Distributions        </field_values>
5300*2c2f96dcSApple OSS Distributions      </field>
5301*2c2f96dcSApple OSS Distributions        <field
5302*2c2f96dcSApple OSS Distributions           id="VNCR_13_13_1"
5303*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5304*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5305*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5307*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5308*2c2f96dcSApple OSS Distributions        >
5309*2c2f96dcSApple OSS Distributions          <field_name>VNCR</field_name>
5310*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
5311*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
5312*2c2f96dcSApple OSS Distributions        <field_description order="before">
5313*2c2f96dcSApple OSS Distributions
5314*2c2f96dcSApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*2c2f96dcSApple OSS Distributions
5316*2c2f96dcSApple OSS Distributions        </field_description>
5317*2c2f96dcSApple OSS Distributions        <field_values>
5318*2c2f96dcSApple OSS Distributions
5319*2c2f96dcSApple OSS Distributions
5320*2c2f96dcSApple OSS Distributions                <field_value_instance>
5321*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5322*2c2f96dcSApple OSS Distributions        <field_value_description>
5323*2c2f96dcSApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*2c2f96dcSApple OSS Distributions</field_value_description>
5325*2c2f96dcSApple OSS Distributions    </field_value_instance>
5326*2c2f96dcSApple OSS Distributions                <field_value_instance>
5327*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5328*2c2f96dcSApple OSS Distributions        <field_value_description>
5329*2c2f96dcSApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*2c2f96dcSApple OSS Distributions</field_value_description>
5331*2c2f96dcSApple OSS Distributions    </field_value_instance>
5332*2c2f96dcSApple OSS Distributions        </field_values>
5333*2c2f96dcSApple OSS Distributions            <field_description order="after">
5334*2c2f96dcSApple OSS Distributions
5335*2c2f96dcSApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*2c2f96dcSApple OSS Distributions
5337*2c2f96dcSApple OSS Distributions            </field_description>
5338*2c2f96dcSApple OSS Distributions          <field_resets>
5339*2c2f96dcSApple OSS Distributions
5340*2c2f96dcSApple OSS Distributions    <field_reset>
5341*2c2f96dcSApple OSS Distributions
5342*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*2c2f96dcSApple OSS Distributions
5344*2c2f96dcSApple OSS Distributions    </field_reset>
5345*2c2f96dcSApple OSS Distributions</field_resets>
5346*2c2f96dcSApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*2c2f96dcSApple OSS Distributions      </field>
5348*2c2f96dcSApple OSS Distributions        <field
5349*2c2f96dcSApple OSS Distributions           id="0_13_13_2"
5350*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5351*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5352*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5354*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5355*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5356*2c2f96dcSApple OSS Distributions        >
5357*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5358*2c2f96dcSApple OSS Distributions        <field_msb>13</field_msb>
5359*2c2f96dcSApple OSS Distributions        <field_lsb>13</field_lsb>
5360*2c2f96dcSApple OSS Distributions        <field_description order="before">
5361*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*2c2f96dcSApple OSS Distributions        </field_description>
5363*2c2f96dcSApple OSS Distributions        <field_values>
5364*2c2f96dcSApple OSS Distributions        </field_values>
5365*2c2f96dcSApple OSS Distributions      </field>
5366*2c2f96dcSApple OSS Distributions        <field
5367*2c2f96dcSApple OSS Distributions           id="0_12_9"
5368*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5369*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5370*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5372*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5373*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5374*2c2f96dcSApple OSS Distributions        >
5375*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5376*2c2f96dcSApple OSS Distributions        <field_msb>12</field_msb>
5377*2c2f96dcSApple OSS Distributions        <field_lsb>9</field_lsb>
5378*2c2f96dcSApple OSS Distributions        <field_description order="before">
5379*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*2c2f96dcSApple OSS Distributions        </field_description>
5381*2c2f96dcSApple OSS Distributions        <field_values>
5382*2c2f96dcSApple OSS Distributions        </field_values>
5383*2c2f96dcSApple OSS Distributions      </field>
5384*2c2f96dcSApple OSS Distributions        <field
5385*2c2f96dcSApple OSS Distributions           id="CM_8_8"
5386*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5387*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5388*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5390*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5391*2c2f96dcSApple OSS Distributions        >
5392*2c2f96dcSApple OSS Distributions          <field_name>CM</field_name>
5393*2c2f96dcSApple OSS Distributions        <field_msb>8</field_msb>
5394*2c2f96dcSApple OSS Distributions        <field_lsb>8</field_lsb>
5395*2c2f96dcSApple OSS Distributions        <field_description order="before">
5396*2c2f96dcSApple OSS Distributions
5397*2c2f96dcSApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*2c2f96dcSApple OSS Distributions
5399*2c2f96dcSApple OSS Distributions        </field_description>
5400*2c2f96dcSApple OSS Distributions        <field_values>
5401*2c2f96dcSApple OSS Distributions
5402*2c2f96dcSApple OSS Distributions
5403*2c2f96dcSApple OSS Distributions                <field_value_instance>
5404*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5405*2c2f96dcSApple OSS Distributions        <field_value_description>
5406*2c2f96dcSApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*2c2f96dcSApple OSS Distributions</field_value_description>
5408*2c2f96dcSApple OSS Distributions    </field_value_instance>
5409*2c2f96dcSApple OSS Distributions                <field_value_instance>
5410*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5411*2c2f96dcSApple OSS Distributions        <field_value_description>
5412*2c2f96dcSApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*2c2f96dcSApple OSS Distributions</field_value_description>
5414*2c2f96dcSApple OSS Distributions    </field_value_instance>
5415*2c2f96dcSApple OSS Distributions        </field_values>
5416*2c2f96dcSApple OSS Distributions          <field_resets>
5417*2c2f96dcSApple OSS Distributions
5418*2c2f96dcSApple OSS Distributions    <field_reset>
5419*2c2f96dcSApple OSS Distributions
5420*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*2c2f96dcSApple OSS Distributions
5422*2c2f96dcSApple OSS Distributions    </field_reset>
5423*2c2f96dcSApple OSS Distributions</field_resets>
5424*2c2f96dcSApple OSS Distributions      </field>
5425*2c2f96dcSApple OSS Distributions        <field
5426*2c2f96dcSApple OSS Distributions           id="0_7_7"
5427*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5428*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5429*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5431*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5432*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5433*2c2f96dcSApple OSS Distributions        >
5434*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5435*2c2f96dcSApple OSS Distributions        <field_msb>7</field_msb>
5436*2c2f96dcSApple OSS Distributions        <field_lsb>7</field_lsb>
5437*2c2f96dcSApple OSS Distributions        <field_description order="before">
5438*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*2c2f96dcSApple OSS Distributions        </field_description>
5440*2c2f96dcSApple OSS Distributions        <field_values>
5441*2c2f96dcSApple OSS Distributions        </field_values>
5442*2c2f96dcSApple OSS Distributions      </field>
5443*2c2f96dcSApple OSS Distributions        <field
5444*2c2f96dcSApple OSS Distributions           id="WnR_6_6"
5445*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5446*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5447*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5449*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5450*2c2f96dcSApple OSS Distributions        >
5451*2c2f96dcSApple OSS Distributions          <field_name>WnR</field_name>
5452*2c2f96dcSApple OSS Distributions        <field_msb>6</field_msb>
5453*2c2f96dcSApple OSS Distributions        <field_lsb>6</field_lsb>
5454*2c2f96dcSApple OSS Distributions        <field_description order="before">
5455*2c2f96dcSApple OSS Distributions
5456*2c2f96dcSApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*2c2f96dcSApple OSS Distributions
5458*2c2f96dcSApple OSS Distributions        </field_description>
5459*2c2f96dcSApple OSS Distributions        <field_values>
5460*2c2f96dcSApple OSS Distributions
5461*2c2f96dcSApple OSS Distributions
5462*2c2f96dcSApple OSS Distributions                <field_value_instance>
5463*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5464*2c2f96dcSApple OSS Distributions        <field_value_description>
5465*2c2f96dcSApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*2c2f96dcSApple OSS Distributions</field_value_description>
5467*2c2f96dcSApple OSS Distributions    </field_value_instance>
5468*2c2f96dcSApple OSS Distributions                <field_value_instance>
5469*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5470*2c2f96dcSApple OSS Distributions        <field_value_description>
5471*2c2f96dcSApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*2c2f96dcSApple OSS Distributions</field_value_description>
5473*2c2f96dcSApple OSS Distributions    </field_value_instance>
5474*2c2f96dcSApple OSS Distributions        </field_values>
5475*2c2f96dcSApple OSS Distributions            <field_description order="after">
5476*2c2f96dcSApple OSS Distributions
5477*2c2f96dcSApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*2c2f96dcSApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*2c2f96dcSApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*2c2f96dcSApple OSS Distributions
5481*2c2f96dcSApple OSS Distributions            </field_description>
5482*2c2f96dcSApple OSS Distributions          <field_resets>
5483*2c2f96dcSApple OSS Distributions
5484*2c2f96dcSApple OSS Distributions    <field_reset>
5485*2c2f96dcSApple OSS Distributions
5486*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*2c2f96dcSApple OSS Distributions
5488*2c2f96dcSApple OSS Distributions    </field_reset>
5489*2c2f96dcSApple OSS Distributions</field_resets>
5490*2c2f96dcSApple OSS Distributions      </field>
5491*2c2f96dcSApple OSS Distributions        <field
5492*2c2f96dcSApple OSS Distributions           id="DFSC_5_0"
5493*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5494*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5495*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5497*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5498*2c2f96dcSApple OSS Distributions        >
5499*2c2f96dcSApple OSS Distributions          <field_name>DFSC</field_name>
5500*2c2f96dcSApple OSS Distributions        <field_msb>5</field_msb>
5501*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5502*2c2f96dcSApple OSS Distributions        <field_description order="before">
5503*2c2f96dcSApple OSS Distributions
5504*2c2f96dcSApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*2c2f96dcSApple OSS Distributions
5506*2c2f96dcSApple OSS Distributions        </field_description>
5507*2c2f96dcSApple OSS Distributions        <field_values>
5508*2c2f96dcSApple OSS Distributions
5509*2c2f96dcSApple OSS Distributions
5510*2c2f96dcSApple OSS Distributions        </field_values>
5511*2c2f96dcSApple OSS Distributions          <field_resets>
5512*2c2f96dcSApple OSS Distributions
5513*2c2f96dcSApple OSS Distributions    <field_reset>
5514*2c2f96dcSApple OSS Distributions
5515*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*2c2f96dcSApple OSS Distributions
5517*2c2f96dcSApple OSS Distributions    </field_reset>
5518*2c2f96dcSApple OSS Distributions</field_resets>
5519*2c2f96dcSApple OSS Distributions      </field>
5520*2c2f96dcSApple OSS Distributions    <text_after_fields>
5521*2c2f96dcSApple OSS Distributions
5522*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*2c2f96dcSApple OSS Distributions
5524*2c2f96dcSApple OSS Distributions    </text_after_fields>
5525*2c2f96dcSApple OSS Distributions  </fields>
5526*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5527*2c2f96dcSApple OSS Distributions
5528*2c2f96dcSApple OSS Distributions
5529*2c2f96dcSApple OSS Distributions
5530*2c2f96dcSApple OSS Distributions
5531*2c2f96dcSApple OSS Distributions
5532*2c2f96dcSApple OSS Distributions
5533*2c2f96dcSApple OSS Distributions
5534*2c2f96dcSApple OSS Distributions
5535*2c2f96dcSApple OSS Distributions
5536*2c2f96dcSApple OSS Distributions
5537*2c2f96dcSApple OSS Distributions
5538*2c2f96dcSApple OSS Distributions
5539*2c2f96dcSApple OSS Distributions
5540*2c2f96dcSApple OSS Distributions
5541*2c2f96dcSApple OSS Distributions
5542*2c2f96dcSApple OSS Distributions
5543*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*2c2f96dcSApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*2c2f96dcSApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*2c2f96dcSApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*2c2f96dcSApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*2c2f96dcSApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*2c2f96dcSApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5551*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5552*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5553*2c2f96dcSApple OSS Distributions              <fields length="25">
5554*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*2c2f96dcSApple OSS Distributions    <text_before_fields>
5556*2c2f96dcSApple OSS Distributions
5557*2c2f96dcSApple OSS Distributions
5558*2c2f96dcSApple OSS Distributions
5559*2c2f96dcSApple OSS Distributions    </text_before_fields>
5560*2c2f96dcSApple OSS Distributions
5561*2c2f96dcSApple OSS Distributions        <field
5562*2c2f96dcSApple OSS Distributions           id="0_24_16"
5563*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5564*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5565*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5567*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5568*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5569*2c2f96dcSApple OSS Distributions        >
5570*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5571*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5572*2c2f96dcSApple OSS Distributions        <field_lsb>16</field_lsb>
5573*2c2f96dcSApple OSS Distributions        <field_description order="before">
5574*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*2c2f96dcSApple OSS Distributions        </field_description>
5576*2c2f96dcSApple OSS Distributions        <field_values>
5577*2c2f96dcSApple OSS Distributions        </field_values>
5578*2c2f96dcSApple OSS Distributions      </field>
5579*2c2f96dcSApple OSS Distributions        <field
5580*2c2f96dcSApple OSS Distributions           id="Comment_15_0"
5581*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5582*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5583*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5585*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5586*2c2f96dcSApple OSS Distributions        >
5587*2c2f96dcSApple OSS Distributions          <field_name>Comment</field_name>
5588*2c2f96dcSApple OSS Distributions        <field_msb>15</field_msb>
5589*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5590*2c2f96dcSApple OSS Distributions        <field_description order="before">
5591*2c2f96dcSApple OSS Distributions
5592*2c2f96dcSApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*2c2f96dcSApple OSS Distributions
5594*2c2f96dcSApple OSS Distributions        </field_description>
5595*2c2f96dcSApple OSS Distributions        <field_values>
5596*2c2f96dcSApple OSS Distributions
5597*2c2f96dcSApple OSS Distributions
5598*2c2f96dcSApple OSS Distributions        </field_values>
5599*2c2f96dcSApple OSS Distributions          <field_resets>
5600*2c2f96dcSApple OSS Distributions
5601*2c2f96dcSApple OSS Distributions    <field_reset>
5602*2c2f96dcSApple OSS Distributions
5603*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*2c2f96dcSApple OSS Distributions
5605*2c2f96dcSApple OSS Distributions    </field_reset>
5606*2c2f96dcSApple OSS Distributions</field_resets>
5607*2c2f96dcSApple OSS Distributions      </field>
5608*2c2f96dcSApple OSS Distributions    <text_after_fields>
5609*2c2f96dcSApple OSS Distributions
5610*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*2c2f96dcSApple OSS Distributions
5612*2c2f96dcSApple OSS Distributions    </text_after_fields>
5613*2c2f96dcSApple OSS Distributions  </fields>
5614*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5615*2c2f96dcSApple OSS Distributions
5616*2c2f96dcSApple OSS Distributions
5617*2c2f96dcSApple OSS Distributions
5618*2c2f96dcSApple OSS Distributions
5619*2c2f96dcSApple OSS Distributions
5620*2c2f96dcSApple OSS Distributions
5621*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*2c2f96dcSApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5624*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5625*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5626*2c2f96dcSApple OSS Distributions              <fields length="25">
5627*2c2f96dcSApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*2c2f96dcSApple OSS Distributions    <text_before_fields>
5630*2c2f96dcSApple OSS Distributions
5631*2c2f96dcSApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*2c2f96dcSApple OSS Distributions
5633*2c2f96dcSApple OSS Distributions    </text_before_fields>
5634*2c2f96dcSApple OSS Distributions
5635*2c2f96dcSApple OSS Distributions        <field
5636*2c2f96dcSApple OSS Distributions           id="0_24_2"
5637*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5638*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5639*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5641*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5642*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5643*2c2f96dcSApple OSS Distributions        >
5644*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5645*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5646*2c2f96dcSApple OSS Distributions        <field_lsb>2</field_lsb>
5647*2c2f96dcSApple OSS Distributions        <field_description order="before">
5648*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*2c2f96dcSApple OSS Distributions        </field_description>
5650*2c2f96dcSApple OSS Distributions        <field_values>
5651*2c2f96dcSApple OSS Distributions        </field_values>
5652*2c2f96dcSApple OSS Distributions      </field>
5653*2c2f96dcSApple OSS Distributions        <field
5654*2c2f96dcSApple OSS Distributions           id="ERET_1_1"
5655*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5656*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5657*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5659*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5660*2c2f96dcSApple OSS Distributions        >
5661*2c2f96dcSApple OSS Distributions          <field_name>ERET</field_name>
5662*2c2f96dcSApple OSS Distributions        <field_msb>1</field_msb>
5663*2c2f96dcSApple OSS Distributions        <field_lsb>1</field_lsb>
5664*2c2f96dcSApple OSS Distributions        <field_description order="before">
5665*2c2f96dcSApple OSS Distributions
5666*2c2f96dcSApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*2c2f96dcSApple OSS Distributions
5668*2c2f96dcSApple OSS Distributions        </field_description>
5669*2c2f96dcSApple OSS Distributions        <field_values>
5670*2c2f96dcSApple OSS Distributions
5671*2c2f96dcSApple OSS Distributions
5672*2c2f96dcSApple OSS Distributions                <field_value_instance>
5673*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5674*2c2f96dcSApple OSS Distributions        <field_value_description>
5675*2c2f96dcSApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*2c2f96dcSApple OSS Distributions</field_value_description>
5677*2c2f96dcSApple OSS Distributions    </field_value_instance>
5678*2c2f96dcSApple OSS Distributions                <field_value_instance>
5679*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5680*2c2f96dcSApple OSS Distributions        <field_value_description>
5681*2c2f96dcSApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*2c2f96dcSApple OSS Distributions</field_value_description>
5683*2c2f96dcSApple OSS Distributions    </field_value_instance>
5684*2c2f96dcSApple OSS Distributions        </field_values>
5685*2c2f96dcSApple OSS Distributions            <field_description order="after">
5686*2c2f96dcSApple OSS Distributions
5687*2c2f96dcSApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*2c2f96dcSApple OSS Distributions
5689*2c2f96dcSApple OSS Distributions            </field_description>
5690*2c2f96dcSApple OSS Distributions          <field_resets>
5691*2c2f96dcSApple OSS Distributions
5692*2c2f96dcSApple OSS Distributions    <field_reset>
5693*2c2f96dcSApple OSS Distributions
5694*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*2c2f96dcSApple OSS Distributions
5696*2c2f96dcSApple OSS Distributions    </field_reset>
5697*2c2f96dcSApple OSS Distributions</field_resets>
5698*2c2f96dcSApple OSS Distributions      </field>
5699*2c2f96dcSApple OSS Distributions        <field
5700*2c2f96dcSApple OSS Distributions           id="ERETA_0_0"
5701*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5702*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5703*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5705*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5706*2c2f96dcSApple OSS Distributions        >
5707*2c2f96dcSApple OSS Distributions          <field_name>ERETA</field_name>
5708*2c2f96dcSApple OSS Distributions        <field_msb>0</field_msb>
5709*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5710*2c2f96dcSApple OSS Distributions        <field_description order="before">
5711*2c2f96dcSApple OSS Distributions
5712*2c2f96dcSApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*2c2f96dcSApple OSS Distributions
5714*2c2f96dcSApple OSS Distributions        </field_description>
5715*2c2f96dcSApple OSS Distributions        <field_values>
5716*2c2f96dcSApple OSS Distributions
5717*2c2f96dcSApple OSS Distributions
5718*2c2f96dcSApple OSS Distributions                <field_value_instance>
5719*2c2f96dcSApple OSS Distributions            <field_value>0b0</field_value>
5720*2c2f96dcSApple OSS Distributions        <field_value_description>
5721*2c2f96dcSApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*2c2f96dcSApple OSS Distributions</field_value_description>
5723*2c2f96dcSApple OSS Distributions    </field_value_instance>
5724*2c2f96dcSApple OSS Distributions                <field_value_instance>
5725*2c2f96dcSApple OSS Distributions            <field_value>0b1</field_value>
5726*2c2f96dcSApple OSS Distributions        <field_value_description>
5727*2c2f96dcSApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*2c2f96dcSApple OSS Distributions</field_value_description>
5729*2c2f96dcSApple OSS Distributions    </field_value_instance>
5730*2c2f96dcSApple OSS Distributions        </field_values>
5731*2c2f96dcSApple OSS Distributions            <field_description order="after">
5732*2c2f96dcSApple OSS Distributions
5733*2c2f96dcSApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*2c2f96dcSApple OSS Distributions
5735*2c2f96dcSApple OSS Distributions            </field_description>
5736*2c2f96dcSApple OSS Distributions          <field_resets>
5737*2c2f96dcSApple OSS Distributions
5738*2c2f96dcSApple OSS Distributions    <field_reset>
5739*2c2f96dcSApple OSS Distributions
5740*2c2f96dcSApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*2c2f96dcSApple OSS Distributions
5742*2c2f96dcSApple OSS Distributions    </field_reset>
5743*2c2f96dcSApple OSS Distributions</field_resets>
5744*2c2f96dcSApple OSS Distributions      </field>
5745*2c2f96dcSApple OSS Distributions    <text_after_fields>
5746*2c2f96dcSApple OSS Distributions
5747*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*2c2f96dcSApple OSS Distributions
5749*2c2f96dcSApple OSS Distributions    </text_after_fields>
5750*2c2f96dcSApple OSS Distributions  </fields>
5751*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5752*2c2f96dcSApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*2c2f96dcSApple OSS Distributions
5754*2c2f96dcSApple OSS Distributions
5755*2c2f96dcSApple OSS Distributions
5756*2c2f96dcSApple OSS Distributions
5757*2c2f96dcSApple OSS Distributions
5758*2c2f96dcSApple OSS Distributions
5759*2c2f96dcSApple OSS Distributions
5760*2c2f96dcSApple OSS Distributions
5761*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*2c2f96dcSApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*2c2f96dcSApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5765*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5766*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5767*2c2f96dcSApple OSS Distributions              <fields length="25">
5768*2c2f96dcSApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*2c2f96dcSApple OSS Distributions    <text_before_fields>
5771*2c2f96dcSApple OSS Distributions
5772*2c2f96dcSApple OSS Distributions
5773*2c2f96dcSApple OSS Distributions
5774*2c2f96dcSApple OSS Distributions    </text_before_fields>
5775*2c2f96dcSApple OSS Distributions
5776*2c2f96dcSApple OSS Distributions        <field
5777*2c2f96dcSApple OSS Distributions           id="0_24_2"
5778*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5779*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5780*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5782*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5783*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5784*2c2f96dcSApple OSS Distributions        >
5785*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5786*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5787*2c2f96dcSApple OSS Distributions        <field_lsb>2</field_lsb>
5788*2c2f96dcSApple OSS Distributions        <field_description order="before">
5789*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*2c2f96dcSApple OSS Distributions        </field_description>
5791*2c2f96dcSApple OSS Distributions        <field_values>
5792*2c2f96dcSApple OSS Distributions        </field_values>
5793*2c2f96dcSApple OSS Distributions      </field>
5794*2c2f96dcSApple OSS Distributions        <field
5795*2c2f96dcSApple OSS Distributions           id="BTYPE_1_0"
5796*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5797*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5798*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5800*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5801*2c2f96dcSApple OSS Distributions        >
5802*2c2f96dcSApple OSS Distributions          <field_name>BTYPE</field_name>
5803*2c2f96dcSApple OSS Distributions        <field_msb>1</field_msb>
5804*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5805*2c2f96dcSApple OSS Distributions        <field_description order="before">
5806*2c2f96dcSApple OSS Distributions
5807*2c2f96dcSApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*2c2f96dcSApple OSS Distributions
5809*2c2f96dcSApple OSS Distributions        </field_description>
5810*2c2f96dcSApple OSS Distributions        <field_values>
5811*2c2f96dcSApple OSS Distributions
5812*2c2f96dcSApple OSS Distributions
5813*2c2f96dcSApple OSS Distributions        </field_values>
5814*2c2f96dcSApple OSS Distributions          <field_resets>
5815*2c2f96dcSApple OSS Distributions
5816*2c2f96dcSApple OSS Distributions</field_resets>
5817*2c2f96dcSApple OSS Distributions      </field>
5818*2c2f96dcSApple OSS Distributions    <text_after_fields>
5819*2c2f96dcSApple OSS Distributions
5820*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*2c2f96dcSApple OSS Distributions
5822*2c2f96dcSApple OSS Distributions    </text_after_fields>
5823*2c2f96dcSApple OSS Distributions  </fields>
5824*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5825*2c2f96dcSApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*2c2f96dcSApple OSS Distributions
5827*2c2f96dcSApple OSS Distributions
5828*2c2f96dcSApple OSS Distributions
5829*2c2f96dcSApple OSS Distributions
5830*2c2f96dcSApple OSS Distributions
5831*2c2f96dcSApple OSS Distributions
5832*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*2c2f96dcSApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5835*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5836*2c2f96dcSApple OSS Distributions            <partial_fieldset>
5837*2c2f96dcSApple OSS Distributions              <fields length="25">
5838*2c2f96dcSApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*2c2f96dcSApple OSS Distributions    <text_before_fields>
5840*2c2f96dcSApple OSS Distributions
5841*2c2f96dcSApple OSS Distributions
5842*2c2f96dcSApple OSS Distributions
5843*2c2f96dcSApple OSS Distributions    </text_before_fields>
5844*2c2f96dcSApple OSS Distributions
5845*2c2f96dcSApple OSS Distributions        <field
5846*2c2f96dcSApple OSS Distributions           id="0_24_0"
5847*2c2f96dcSApple OSS Distributions           is_variable_length="False"
5848*2c2f96dcSApple OSS Distributions           has_partial_fieldset="False"
5849*2c2f96dcSApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*2c2f96dcSApple OSS Distributions           is_access_restriction_possible="False"
5851*2c2f96dcSApple OSS Distributions           is_constant_value="False"
5852*2c2f96dcSApple OSS Distributions           rwtype="RES0"
5853*2c2f96dcSApple OSS Distributions        >
5854*2c2f96dcSApple OSS Distributions          <field_name>0</field_name>
5855*2c2f96dcSApple OSS Distributions        <field_msb>24</field_msb>
5856*2c2f96dcSApple OSS Distributions        <field_lsb>0</field_lsb>
5857*2c2f96dcSApple OSS Distributions        <field_description order="before">
5858*2c2f96dcSApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*2c2f96dcSApple OSS Distributions        </field_description>
5860*2c2f96dcSApple OSS Distributions        <field_values>
5861*2c2f96dcSApple OSS Distributions        </field_values>
5862*2c2f96dcSApple OSS Distributions      </field>
5863*2c2f96dcSApple OSS Distributions    <text_after_fields>
5864*2c2f96dcSApple OSS Distributions
5865*2c2f96dcSApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*2c2f96dcSApple OSS Distributions<list type="unordered">
5867*2c2f96dcSApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*2c2f96dcSApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*2c2f96dcSApple OSS Distributions</listitem></list>
5870*2c2f96dcSApple OSS Distributions
5871*2c2f96dcSApple OSS Distributions    </text_after_fields>
5872*2c2f96dcSApple OSS Distributions  </fields>
5873*2c2f96dcSApple OSS Distributions              <reg_fieldset length="25">
5874*2c2f96dcSApple OSS Distributions
5875*2c2f96dcSApple OSS Distributions
5876*2c2f96dcSApple OSS Distributions
5877*2c2f96dcSApple OSS Distributions
5878*2c2f96dcSApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5880*2c2f96dcSApple OSS Distributions            </partial_fieldset>
5881*2c2f96dcSApple OSS Distributions      </field>
5882*2c2f96dcSApple OSS Distributions    <text_after_fields>
5883*2c2f96dcSApple OSS Distributions
5884*2c2f96dcSApple OSS Distributions
5885*2c2f96dcSApple OSS Distributions
5886*2c2f96dcSApple OSS Distributions    </text_after_fields>
5887*2c2f96dcSApple OSS Distributions  </fields>
5888*2c2f96dcSApple OSS Distributions  <reg_fieldset length="64">
5889*2c2f96dcSApple OSS Distributions
5890*2c2f96dcSApple OSS Distributions
5891*2c2f96dcSApple OSS Distributions
5892*2c2f96dcSApple OSS Distributions
5893*2c2f96dcSApple OSS Distributions
5894*2c2f96dcSApple OSS Distributions
5895*2c2f96dcSApple OSS Distributions
5896*2c2f96dcSApple OSS Distributions
5897*2c2f96dcSApple OSS Distributions
5898*2c2f96dcSApple OSS Distributions
5899*2c2f96dcSApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*2c2f96dcSApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*2c2f96dcSApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*2c2f96dcSApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*2c2f96dcSApple OSS Distributions    </reg_fieldset>
5904*2c2f96dcSApple OSS Distributions
5905*2c2f96dcSApple OSS Distributions      </reg_fieldsets>
5906*2c2f96dcSApple OSS Distributions
5907*2c2f96dcSApple OSS Distributions
5908*2c2f96dcSApple OSS Distributions
5909*2c2f96dcSApple OSS Distributions<access_mechanisms>
5910*2c2f96dcSApple OSS Distributions
5911*2c2f96dcSApple OSS Distributions
5912*2c2f96dcSApple OSS Distributions      <access_permission_text>
5913*2c2f96dcSApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*2c2f96dcSApple OSS Distributions      </access_permission_text>
5915*2c2f96dcSApple OSS Distributions
5916*2c2f96dcSApple OSS Distributions
5917*2c2f96dcSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*2c2f96dcSApple OSS Distributions        <encoding>
5919*2c2f96dcSApple OSS Distributions
5920*2c2f96dcSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*2c2f96dcSApple OSS Distributions
5922*2c2f96dcSApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*2c2f96dcSApple OSS Distributions
5924*2c2f96dcSApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*2c2f96dcSApple OSS Distributions
5926*2c2f96dcSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*2c2f96dcSApple OSS Distributions
5928*2c2f96dcSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*2c2f96dcSApple OSS Distributions
5930*2c2f96dcSApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*2c2f96dcSApple OSS Distributions        </encoding>
5932*2c2f96dcSApple OSS Distributions          <access_permission>
5933*2c2f96dcSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*2c2f96dcSApple OSS Distributions              <pstext>
5935*2c2f96dcSApple OSS Distributionsif PSTATE.EL == EL0 then
5936*2c2f96dcSApple OSS Distributions    UNDEFINED;
5937*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*2c2f96dcSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*2c2f96dcSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*2c2f96dcSApple OSS Distributions        return NVMem[0x138];
5942*2c2f96dcSApple OSS Distributions    else
5943*2c2f96dcSApple OSS Distributions        return ESR_EL1;
5944*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*2c2f96dcSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*2c2f96dcSApple OSS Distributions        return ESR_EL2;
5947*2c2f96dcSApple OSS Distributions    else
5948*2c2f96dcSApple OSS Distributions        return ESR_EL1;
5949*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*2c2f96dcSApple OSS Distributions    return ESR_EL1;
5951*2c2f96dcSApple OSS Distributions              </pstext>
5952*2c2f96dcSApple OSS Distributions            </ps>
5953*2c2f96dcSApple OSS Distributions          </access_permission>
5954*2c2f96dcSApple OSS Distributions      </access_mechanism>
5955*2c2f96dcSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*2c2f96dcSApple OSS Distributions        <encoding>
5957*2c2f96dcSApple OSS Distributions
5958*2c2f96dcSApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*2c2f96dcSApple OSS Distributions
5960*2c2f96dcSApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*2c2f96dcSApple OSS Distributions
5962*2c2f96dcSApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*2c2f96dcSApple OSS Distributions
5964*2c2f96dcSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*2c2f96dcSApple OSS Distributions
5966*2c2f96dcSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*2c2f96dcSApple OSS Distributions
5968*2c2f96dcSApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*2c2f96dcSApple OSS Distributions        </encoding>
5970*2c2f96dcSApple OSS Distributions          <access_permission>
5971*2c2f96dcSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*2c2f96dcSApple OSS Distributions              <pstext>
5973*2c2f96dcSApple OSS Distributionsif PSTATE.EL == EL0 then
5974*2c2f96dcSApple OSS Distributions    UNDEFINED;
5975*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*2c2f96dcSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*2c2f96dcSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*2c2f96dcSApple OSS Distributions        NVMem[0x138] = X[t];
5980*2c2f96dcSApple OSS Distributions    else
5981*2c2f96dcSApple OSS Distributions        ESR_EL1 = X[t];
5982*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*2c2f96dcSApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*2c2f96dcSApple OSS Distributions        ESR_EL2 = X[t];
5985*2c2f96dcSApple OSS Distributions    else
5986*2c2f96dcSApple OSS Distributions        ESR_EL1 = X[t];
5987*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*2c2f96dcSApple OSS Distributions    ESR_EL1 = X[t];
5989*2c2f96dcSApple OSS Distributions              </pstext>
5990*2c2f96dcSApple OSS Distributions            </ps>
5991*2c2f96dcSApple OSS Distributions          </access_permission>
5992*2c2f96dcSApple OSS Distributions      </access_mechanism>
5993*2c2f96dcSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*2c2f96dcSApple OSS Distributions        <encoding>
5995*2c2f96dcSApple OSS Distributions
5996*2c2f96dcSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*2c2f96dcSApple OSS Distributions
5998*2c2f96dcSApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*2c2f96dcSApple OSS Distributions
6000*2c2f96dcSApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*2c2f96dcSApple OSS Distributions
6002*2c2f96dcSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*2c2f96dcSApple OSS Distributions
6004*2c2f96dcSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*2c2f96dcSApple OSS Distributions
6006*2c2f96dcSApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*2c2f96dcSApple OSS Distributions        </encoding>
6008*2c2f96dcSApple OSS Distributions          <access_permission>
6009*2c2f96dcSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*2c2f96dcSApple OSS Distributions              <pstext>
6011*2c2f96dcSApple OSS Distributionsif PSTATE.EL == EL0 then
6012*2c2f96dcSApple OSS Distributions    UNDEFINED;
6013*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*2c2f96dcSApple OSS Distributions        return NVMem[0x138];
6016*2c2f96dcSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*2c2f96dcSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*2c2f96dcSApple OSS Distributions    else
6019*2c2f96dcSApple OSS Distributions        UNDEFINED;
6020*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*2c2f96dcSApple OSS Distributions        return ESR_EL1;
6023*2c2f96dcSApple OSS Distributions    else
6024*2c2f96dcSApple OSS Distributions        UNDEFINED;
6025*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*2c2f96dcSApple OSS Distributions        return ESR_EL1;
6028*2c2f96dcSApple OSS Distributions    else
6029*2c2f96dcSApple OSS Distributions        UNDEFINED;
6030*2c2f96dcSApple OSS Distributions              </pstext>
6031*2c2f96dcSApple OSS Distributions            </ps>
6032*2c2f96dcSApple OSS Distributions          </access_permission>
6033*2c2f96dcSApple OSS Distributions      </access_mechanism>
6034*2c2f96dcSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*2c2f96dcSApple OSS Distributions        <encoding>
6036*2c2f96dcSApple OSS Distributions
6037*2c2f96dcSApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*2c2f96dcSApple OSS Distributions
6039*2c2f96dcSApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*2c2f96dcSApple OSS Distributions
6041*2c2f96dcSApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*2c2f96dcSApple OSS Distributions
6043*2c2f96dcSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*2c2f96dcSApple OSS Distributions
6045*2c2f96dcSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*2c2f96dcSApple OSS Distributions
6047*2c2f96dcSApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*2c2f96dcSApple OSS Distributions        </encoding>
6049*2c2f96dcSApple OSS Distributions          <access_permission>
6050*2c2f96dcSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*2c2f96dcSApple OSS Distributions              <pstext>
6052*2c2f96dcSApple OSS Distributionsif PSTATE.EL == EL0 then
6053*2c2f96dcSApple OSS Distributions    UNDEFINED;
6054*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*2c2f96dcSApple OSS Distributions        NVMem[0x138] = X[t];
6057*2c2f96dcSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*2c2f96dcSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*2c2f96dcSApple OSS Distributions    else
6060*2c2f96dcSApple OSS Distributions        UNDEFINED;
6061*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*2c2f96dcSApple OSS Distributions        ESR_EL1 = X[t];
6064*2c2f96dcSApple OSS Distributions    else
6065*2c2f96dcSApple OSS Distributions        UNDEFINED;
6066*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*2c2f96dcSApple OSS Distributions        ESR_EL1 = X[t];
6069*2c2f96dcSApple OSS Distributions    else
6070*2c2f96dcSApple OSS Distributions        UNDEFINED;
6071*2c2f96dcSApple OSS Distributions              </pstext>
6072*2c2f96dcSApple OSS Distributions            </ps>
6073*2c2f96dcSApple OSS Distributions          </access_permission>
6074*2c2f96dcSApple OSS Distributions      </access_mechanism>
6075*2c2f96dcSApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*2c2f96dcSApple OSS Distributions        <encoding>
6077*2c2f96dcSApple OSS Distributions
6078*2c2f96dcSApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*2c2f96dcSApple OSS Distributions
6080*2c2f96dcSApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*2c2f96dcSApple OSS Distributions
6082*2c2f96dcSApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*2c2f96dcSApple OSS Distributions
6084*2c2f96dcSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*2c2f96dcSApple OSS Distributions
6086*2c2f96dcSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*2c2f96dcSApple OSS Distributions
6088*2c2f96dcSApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*2c2f96dcSApple OSS Distributions        </encoding>
6090*2c2f96dcSApple OSS Distributions          <access_permission>
6091*2c2f96dcSApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*2c2f96dcSApple OSS Distributions              <pstext>
6093*2c2f96dcSApple OSS Distributionsif PSTATE.EL == EL0 then
6094*2c2f96dcSApple OSS Distributions    UNDEFINED;
6095*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*2c2f96dcSApple OSS Distributions        return ESR_EL1;
6098*2c2f96dcSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*2c2f96dcSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*2c2f96dcSApple OSS Distributions    else
6101*2c2f96dcSApple OSS Distributions        UNDEFINED;
6102*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*2c2f96dcSApple OSS Distributions    return ESR_EL2;
6104*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*2c2f96dcSApple OSS Distributions    return ESR_EL2;
6106*2c2f96dcSApple OSS Distributions              </pstext>
6107*2c2f96dcSApple OSS Distributions            </ps>
6108*2c2f96dcSApple OSS Distributions          </access_permission>
6109*2c2f96dcSApple OSS Distributions      </access_mechanism>
6110*2c2f96dcSApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*2c2f96dcSApple OSS Distributions        <encoding>
6112*2c2f96dcSApple OSS Distributions
6113*2c2f96dcSApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*2c2f96dcSApple OSS Distributions
6115*2c2f96dcSApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*2c2f96dcSApple OSS Distributions
6117*2c2f96dcSApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*2c2f96dcSApple OSS Distributions
6119*2c2f96dcSApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*2c2f96dcSApple OSS Distributions
6121*2c2f96dcSApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*2c2f96dcSApple OSS Distributions
6123*2c2f96dcSApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*2c2f96dcSApple OSS Distributions        </encoding>
6125*2c2f96dcSApple OSS Distributions          <access_permission>
6126*2c2f96dcSApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*2c2f96dcSApple OSS Distributions              <pstext>
6128*2c2f96dcSApple OSS Distributionsif PSTATE.EL == EL0 then
6129*2c2f96dcSApple OSS Distributions    UNDEFINED;
6130*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*2c2f96dcSApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*2c2f96dcSApple OSS Distributions        ESR_EL1 = X[t];
6133*2c2f96dcSApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*2c2f96dcSApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*2c2f96dcSApple OSS Distributions    else
6136*2c2f96dcSApple OSS Distributions        UNDEFINED;
6137*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*2c2f96dcSApple OSS Distributions    ESR_EL2 = X[t];
6139*2c2f96dcSApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*2c2f96dcSApple OSS Distributions    ESR_EL2 = X[t];
6141*2c2f96dcSApple OSS Distributions              </pstext>
6142*2c2f96dcSApple OSS Distributions            </ps>
6143*2c2f96dcSApple OSS Distributions          </access_permission>
6144*2c2f96dcSApple OSS Distributions      </access_mechanism>
6145*2c2f96dcSApple OSS Distributions</access_mechanisms>
6146*2c2f96dcSApple OSS Distributions
6147*2c2f96dcSApple OSS Distributions      <arch_variants>
6148*2c2f96dcSApple OSS Distributions      </arch_variants>
6149*2c2f96dcSApple OSS Distributions  </register>
6150*2c2f96dcSApple OSS Distributions</registers>
6151*2c2f96dcSApple OSS Distributions
6152*2c2f96dcSApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*2c2f96dcSApple OSS Distributions</register_page>