xref: /xnu-10063.101.15/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 94d3b452840153a99b38a3a9659680b2a006908e)
1*94d3b452SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*94d3b452SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*94d3b452SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*94d3b452SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*94d3b452SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*94d3b452SApple OSS Distributions
7*94d3b452SApple OSS Distributions
8*94d3b452SApple OSS Distributions
9*94d3b452SApple OSS Distributions
10*94d3b452SApple OSS Distributions
11*94d3b452SApple OSS Distributions
12*94d3b452SApple OSS Distributions<register_page>
13*94d3b452SApple OSS Distributions  <registers>
14*94d3b452SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*94d3b452SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*94d3b452SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*94d3b452SApple OSS Distributions
18*94d3b452SApple OSS Distributions
19*94d3b452SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*94d3b452SApple OSS Distributions      <reg_mappings>
21*94d3b452SApple OSS Distributions          <reg_mapping>
22*94d3b452SApple OSS Distributions
23*94d3b452SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*94d3b452SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*94d3b452SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*94d3b452SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*94d3b452SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*94d3b452SApple OSS Distributions
29*94d3b452SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*94d3b452SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*94d3b452SApple OSS Distributions
32*94d3b452SApple OSS Distributions          </reg_mapping>
33*94d3b452SApple OSS Distributions      </reg_mappings>
34*94d3b452SApple OSS Distributions      <reg_purpose>
35*94d3b452SApple OSS Distributions
36*94d3b452SApple OSS Distributions
37*94d3b452SApple OSS Distributions      <purpose_text>
38*94d3b452SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*94d3b452SApple OSS Distributions      </purpose_text>
40*94d3b452SApple OSS Distributions
41*94d3b452SApple OSS Distributions      </reg_purpose>
42*94d3b452SApple OSS Distributions      <reg_groups>
43*94d3b452SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*94d3b452SApple OSS Distributions      </reg_groups>
45*94d3b452SApple OSS Distributions      <reg_usage_constraints>
46*94d3b452SApple OSS Distributions
47*94d3b452SApple OSS Distributions
48*94d3b452SApple OSS Distributions      </reg_usage_constraints>
49*94d3b452SApple OSS Distributions      <reg_configuration>
50*94d3b452SApple OSS Distributions
51*94d3b452SApple OSS Distributions
52*94d3b452SApple OSS Distributions      </reg_configuration>
53*94d3b452SApple OSS Distributions      <reg_attributes>
54*94d3b452SApple OSS Distributions          <attributes_text>
55*94d3b452SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*94d3b452SApple OSS Distributions          </attributes_text>
57*94d3b452SApple OSS Distributions      </reg_attributes>
58*94d3b452SApple OSS Distributions      <reg_fieldsets>
59*94d3b452SApple OSS Distributions
60*94d3b452SApple OSS Distributions
61*94d3b452SApple OSS Distributions
62*94d3b452SApple OSS Distributions
63*94d3b452SApple OSS Distributions
64*94d3b452SApple OSS Distributions
65*94d3b452SApple OSS Distributions
66*94d3b452SApple OSS Distributions
67*94d3b452SApple OSS Distributions
68*94d3b452SApple OSS Distributions
69*94d3b452SApple OSS Distributions
70*94d3b452SApple OSS Distributions
71*94d3b452SApple OSS Distributions  <fields length="64">
72*94d3b452SApple OSS Distributions    <text_before_fields>
73*94d3b452SApple OSS Distributions
74*94d3b452SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*94d3b452SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*94d3b452SApple OSS Distributions
77*94d3b452SApple OSS Distributions    </text_before_fields>
78*94d3b452SApple OSS Distributions
79*94d3b452SApple OSS Distributions        <field
80*94d3b452SApple OSS Distributions           id="0_63_32"
81*94d3b452SApple OSS Distributions           is_variable_length="False"
82*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
83*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
85*94d3b452SApple OSS Distributions           is_constant_value="False"
86*94d3b452SApple OSS Distributions           rwtype="RES0"
87*94d3b452SApple OSS Distributions        >
88*94d3b452SApple OSS Distributions          <field_name>0</field_name>
89*94d3b452SApple OSS Distributions        <field_msb>63</field_msb>
90*94d3b452SApple OSS Distributions        <field_lsb>32</field_lsb>
91*94d3b452SApple OSS Distributions        <field_description order="before">
92*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*94d3b452SApple OSS Distributions        </field_description>
94*94d3b452SApple OSS Distributions        <field_values>
95*94d3b452SApple OSS Distributions        </field_values>
96*94d3b452SApple OSS Distributions      </field>
97*94d3b452SApple OSS Distributions        <field
98*94d3b452SApple OSS Distributions           id="EC_31_26"
99*94d3b452SApple OSS Distributions           is_variable_length="False"
100*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
101*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
103*94d3b452SApple OSS Distributions           is_constant_value="False"
104*94d3b452SApple OSS Distributions        >
105*94d3b452SApple OSS Distributions          <field_name>EC</field_name>
106*94d3b452SApple OSS Distributions        <field_msb>31</field_msb>
107*94d3b452SApple OSS Distributions        <field_lsb>26</field_lsb>
108*94d3b452SApple OSS Distributions        <field_description order="before">
109*94d3b452SApple OSS Distributions
110*94d3b452SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*94d3b452SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*94d3b452SApple OSS Distributions<list type="unordered">
113*94d3b452SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*94d3b452SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*94d3b452SApple OSS Distributions</listitem></list>
116*94d3b452SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*94d3b452SApple OSS Distributions
118*94d3b452SApple OSS Distributions        </field_description>
119*94d3b452SApple OSS Distributions        <field_values>
120*94d3b452SApple OSS Distributions
121*94d3b452SApple OSS Distributions
122*94d3b452SApple OSS Distributions                <field_value_instance>
123*94d3b452SApple OSS Distributions          <field_value>0b000000</field_value>
124*94d3b452SApple OSS Distributions        <field_value_description>
125*94d3b452SApple OSS Distributions  <para>Unknown reason.</para>
126*94d3b452SApple OSS Distributions</field_value_description>
127*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*94d3b452SApple OSS Distributions    </field_value_instance>
129*94d3b452SApple OSS Distributions                <field_value_instance>
130*94d3b452SApple OSS Distributions          <field_value>0b000001</field_value>
131*94d3b452SApple OSS Distributions        <field_value_description>
132*94d3b452SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*94d3b452SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*94d3b452SApple OSS Distributions</field_value_description>
135*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*94d3b452SApple OSS Distributions    </field_value_instance>
137*94d3b452SApple OSS Distributions                <field_value_instance>
138*94d3b452SApple OSS Distributions          <field_value>0b000011</field_value>
139*94d3b452SApple OSS Distributions        <field_value_description>
140*94d3b452SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*94d3b452SApple OSS Distributions</field_value_description>
142*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*94d3b452SApple OSS Distributions    </field_value_instance>
144*94d3b452SApple OSS Distributions                <field_value_instance>
145*94d3b452SApple OSS Distributions          <field_value>0b000100</field_value>
146*94d3b452SApple OSS Distributions        <field_value_description>
147*94d3b452SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*94d3b452SApple OSS Distributions</field_value_description>
149*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*94d3b452SApple OSS Distributions    </field_value_instance>
151*94d3b452SApple OSS Distributions                <field_value_instance>
152*94d3b452SApple OSS Distributions          <field_value>0b000101</field_value>
153*94d3b452SApple OSS Distributions        <field_value_description>
154*94d3b452SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*94d3b452SApple OSS Distributions</field_value_description>
156*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*94d3b452SApple OSS Distributions    </field_value_instance>
158*94d3b452SApple OSS Distributions                <field_value_instance>
159*94d3b452SApple OSS Distributions          <field_value>0b000110</field_value>
160*94d3b452SApple OSS Distributions        <field_value_description>
161*94d3b452SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*94d3b452SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*94d3b452SApple OSS Distributions<list type="unordered">
164*94d3b452SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*94d3b452SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*94d3b452SApple OSS Distributions</listitem></list>
167*94d3b452SApple OSS Distributions</field_value_description>
168*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*94d3b452SApple OSS Distributions    </field_value_instance>
170*94d3b452SApple OSS Distributions                <field_value_instance>
171*94d3b452SApple OSS Distributions          <field_value>0b000111</field_value>
172*94d3b452SApple OSS Distributions        <field_value_description>
173*94d3b452SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*94d3b452SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*94d3b452SApple OSS Distributions</field_value_description>
176*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*94d3b452SApple OSS Distributions    </field_value_instance>
178*94d3b452SApple OSS Distributions                <field_value_instance>
179*94d3b452SApple OSS Distributions          <field_value>0b001100</field_value>
180*94d3b452SApple OSS Distributions        <field_value_description>
181*94d3b452SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*94d3b452SApple OSS Distributions</field_value_description>
183*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*94d3b452SApple OSS Distributions    </field_value_instance>
185*94d3b452SApple OSS Distributions                  <field_value_instance>
186*94d3b452SApple OSS Distributions          <field_value>0b001101</field_value>
187*94d3b452SApple OSS Distributions        <field_value_description>
188*94d3b452SApple OSS Distributions  <para>Branch Target Exception.</para>
189*94d3b452SApple OSS Distributions</field_value_description>
190*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*94d3b452SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*94d3b452SApple OSS Distributions    </field_value_instance>
193*94d3b452SApple OSS Distributions                <field_value_instance>
194*94d3b452SApple OSS Distributions          <field_value>0b001110</field_value>
195*94d3b452SApple OSS Distributions        <field_value_description>
196*94d3b452SApple OSS Distributions  <para>Illegal Execution state.</para>
197*94d3b452SApple OSS Distributions</field_value_description>
198*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*94d3b452SApple OSS Distributions    </field_value_instance>
200*94d3b452SApple OSS Distributions                <field_value_instance>
201*94d3b452SApple OSS Distributions          <field_value>0b010001</field_value>
202*94d3b452SApple OSS Distributions        <field_value_description>
203*94d3b452SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*94d3b452SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*94d3b452SApple OSS Distributions</field_value_description>
206*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*94d3b452SApple OSS Distributions    </field_value_instance>
208*94d3b452SApple OSS Distributions                <field_value_instance>
209*94d3b452SApple OSS Distributions          <field_value>0b010101</field_value>
210*94d3b452SApple OSS Distributions        <field_value_description>
211*94d3b452SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*94d3b452SApple OSS Distributions</field_value_description>
213*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*94d3b452SApple OSS Distributions    </field_value_instance>
215*94d3b452SApple OSS Distributions                <field_value_instance>
216*94d3b452SApple OSS Distributions          <field_value>0b011000</field_value>
217*94d3b452SApple OSS Distributions        <field_value_description>
218*94d3b452SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*94d3b452SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*94d3b452SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*94d3b452SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*94d3b452SApple OSS Distributions</field_value_description>
223*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*94d3b452SApple OSS Distributions    </field_value_instance>
225*94d3b452SApple OSS Distributions                <field_value_instance>
226*94d3b452SApple OSS Distributions          <field_value>0b011001</field_value>
227*94d3b452SApple OSS Distributions        <field_value_description>
228*94d3b452SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*94d3b452SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*94d3b452SApple OSS Distributions</field_value_description>
231*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*94d3b452SApple OSS Distributions    </field_value_instance>
233*94d3b452SApple OSS Distributions                <field_value_instance>
234*94d3b452SApple OSS Distributions          <field_value>0b100000</field_value>
235*94d3b452SApple OSS Distributions        <field_value_description>
236*94d3b452SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*94d3b452SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*94d3b452SApple OSS Distributions</field_value_description>
239*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*94d3b452SApple OSS Distributions    </field_value_instance>
241*94d3b452SApple OSS Distributions                <field_value_instance>
242*94d3b452SApple OSS Distributions          <field_value>0b100001</field_value>
243*94d3b452SApple OSS Distributions        <field_value_description>
244*94d3b452SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*94d3b452SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*94d3b452SApple OSS Distributions</field_value_description>
247*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*94d3b452SApple OSS Distributions    </field_value_instance>
249*94d3b452SApple OSS Distributions                <field_value_instance>
250*94d3b452SApple OSS Distributions          <field_value>0b100010</field_value>
251*94d3b452SApple OSS Distributions        <field_value_description>
252*94d3b452SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*94d3b452SApple OSS Distributions</field_value_description>
254*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*94d3b452SApple OSS Distributions    </field_value_instance>
256*94d3b452SApple OSS Distributions                <field_value_instance>
257*94d3b452SApple OSS Distributions          <field_value>0b100100</field_value>
258*94d3b452SApple OSS Distributions        <field_value_description>
259*94d3b452SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*94d3b452SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*94d3b452SApple OSS Distributions</field_value_description>
262*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*94d3b452SApple OSS Distributions    </field_value_instance>
264*94d3b452SApple OSS Distributions                <field_value_instance>
265*94d3b452SApple OSS Distributions          <field_value>0b100101</field_value>
266*94d3b452SApple OSS Distributions        <field_value_description>
267*94d3b452SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*94d3b452SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*94d3b452SApple OSS Distributions</field_value_description>
270*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*94d3b452SApple OSS Distributions    </field_value_instance>
272*94d3b452SApple OSS Distributions                <field_value_instance>
273*94d3b452SApple OSS Distributions          <field_value>0b100110</field_value>
274*94d3b452SApple OSS Distributions        <field_value_description>
275*94d3b452SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*94d3b452SApple OSS Distributions</field_value_description>
277*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*94d3b452SApple OSS Distributions    </field_value_instance>
279*94d3b452SApple OSS Distributions                <field_value_instance>
280*94d3b452SApple OSS Distributions          <field_value>0b101000</field_value>
281*94d3b452SApple OSS Distributions        <field_value_description>
282*94d3b452SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*94d3b452SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*94d3b452SApple OSS Distributions</field_value_description>
285*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*94d3b452SApple OSS Distributions    </field_value_instance>
287*94d3b452SApple OSS Distributions                <field_value_instance>
288*94d3b452SApple OSS Distributions          <field_value>0b101100</field_value>
289*94d3b452SApple OSS Distributions        <field_value_description>
290*94d3b452SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*94d3b452SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*94d3b452SApple OSS Distributions</field_value_description>
293*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*94d3b452SApple OSS Distributions    </field_value_instance>
295*94d3b452SApple OSS Distributions                <field_value_instance>
296*94d3b452SApple OSS Distributions          <field_value>0b101111</field_value>
297*94d3b452SApple OSS Distributions        <field_value_description>
298*94d3b452SApple OSS Distributions  <para>SError interrupt.</para>
299*94d3b452SApple OSS Distributions</field_value_description>
300*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*94d3b452SApple OSS Distributions    </field_value_instance>
302*94d3b452SApple OSS Distributions                <field_value_instance>
303*94d3b452SApple OSS Distributions          <field_value>0b110000</field_value>
304*94d3b452SApple OSS Distributions        <field_value_description>
305*94d3b452SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*94d3b452SApple OSS Distributions</field_value_description>
307*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*94d3b452SApple OSS Distributions    </field_value_instance>
309*94d3b452SApple OSS Distributions                <field_value_instance>
310*94d3b452SApple OSS Distributions          <field_value>0b110001</field_value>
311*94d3b452SApple OSS Distributions        <field_value_description>
312*94d3b452SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*94d3b452SApple OSS Distributions</field_value_description>
314*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*94d3b452SApple OSS Distributions    </field_value_instance>
316*94d3b452SApple OSS Distributions                <field_value_instance>
317*94d3b452SApple OSS Distributions          <field_value>0b110010</field_value>
318*94d3b452SApple OSS Distributions        <field_value_description>
319*94d3b452SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*94d3b452SApple OSS Distributions</field_value_description>
321*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*94d3b452SApple OSS Distributions    </field_value_instance>
323*94d3b452SApple OSS Distributions                <field_value_instance>
324*94d3b452SApple OSS Distributions          <field_value>0b110011</field_value>
325*94d3b452SApple OSS Distributions        <field_value_description>
326*94d3b452SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*94d3b452SApple OSS Distributions</field_value_description>
328*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*94d3b452SApple OSS Distributions    </field_value_instance>
330*94d3b452SApple OSS Distributions                <field_value_instance>
331*94d3b452SApple OSS Distributions          <field_value>0b110100</field_value>
332*94d3b452SApple OSS Distributions        <field_value_description>
333*94d3b452SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*94d3b452SApple OSS Distributions</field_value_description>
335*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*94d3b452SApple OSS Distributions    </field_value_instance>
337*94d3b452SApple OSS Distributions                <field_value_instance>
338*94d3b452SApple OSS Distributions          <field_value>0b110101</field_value>
339*94d3b452SApple OSS Distributions        <field_value_description>
340*94d3b452SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*94d3b452SApple OSS Distributions</field_value_description>
342*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*94d3b452SApple OSS Distributions    </field_value_instance>
344*94d3b452SApple OSS Distributions                <field_value_instance>
345*94d3b452SApple OSS Distributions          <field_value>0b111000</field_value>
346*94d3b452SApple OSS Distributions        <field_value_description>
347*94d3b452SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*94d3b452SApple OSS Distributions</field_value_description>
349*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*94d3b452SApple OSS Distributions    </field_value_instance>
351*94d3b452SApple OSS Distributions                <field_value_instance>
352*94d3b452SApple OSS Distributions          <field_value>0b111100</field_value>
353*94d3b452SApple OSS Distributions        <field_value_description>
354*94d3b452SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*94d3b452SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*94d3b452SApple OSS Distributions</field_value_description>
357*94d3b452SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*94d3b452SApple OSS Distributions    </field_value_instance>
359*94d3b452SApple OSS Distributions        </field_values>
360*94d3b452SApple OSS Distributions            <field_description order="after">
361*94d3b452SApple OSS Distributions
362*94d3b452SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*94d3b452SApple OSS Distributions<list type="unordered">
364*94d3b452SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*94d3b452SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*94d3b452SApple OSS Distributions</listitem></list>
367*94d3b452SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*94d3b452SApple OSS Distributions
369*94d3b452SApple OSS Distributions            </field_description>
370*94d3b452SApple OSS Distributions          <field_resets>
371*94d3b452SApple OSS Distributions
372*94d3b452SApple OSS Distributions    <field_reset>
373*94d3b452SApple OSS Distributions
374*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*94d3b452SApple OSS Distributions
376*94d3b452SApple OSS Distributions    </field_reset>
377*94d3b452SApple OSS Distributions</field_resets>
378*94d3b452SApple OSS Distributions      </field>
379*94d3b452SApple OSS Distributions        <field
380*94d3b452SApple OSS Distributions           id="IL_25_25"
381*94d3b452SApple OSS Distributions           is_variable_length="False"
382*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
383*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
385*94d3b452SApple OSS Distributions           is_constant_value="False"
386*94d3b452SApple OSS Distributions        >
387*94d3b452SApple OSS Distributions          <field_name>IL</field_name>
388*94d3b452SApple OSS Distributions        <field_msb>25</field_msb>
389*94d3b452SApple OSS Distributions        <field_lsb>25</field_lsb>
390*94d3b452SApple OSS Distributions        <field_description order="before">
391*94d3b452SApple OSS Distributions
392*94d3b452SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*94d3b452SApple OSS Distributions
394*94d3b452SApple OSS Distributions        </field_description>
395*94d3b452SApple OSS Distributions        <field_values>
396*94d3b452SApple OSS Distributions
397*94d3b452SApple OSS Distributions
398*94d3b452SApple OSS Distributions                <field_value_instance>
399*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
400*94d3b452SApple OSS Distributions        <field_value_description>
401*94d3b452SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*94d3b452SApple OSS Distributions</field_value_description>
403*94d3b452SApple OSS Distributions    </field_value_instance>
404*94d3b452SApple OSS Distributions                <field_value_instance>
405*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
406*94d3b452SApple OSS Distributions        <field_value_description>
407*94d3b452SApple OSS Distributions  <list type="unordered">
408*94d3b452SApple OSS Distributions<listitem><content>
409*94d3b452SApple OSS Distributions<para>An SError interrupt.</para>
410*94d3b452SApple OSS Distributions</content>
411*94d3b452SApple OSS Distributions</listitem><listitem><content>
412*94d3b452SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*94d3b452SApple OSS Distributions</content>
414*94d3b452SApple OSS Distributions</listitem><listitem><content>
415*94d3b452SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*94d3b452SApple OSS Distributions</content>
417*94d3b452SApple OSS Distributions</listitem><listitem><content>
418*94d3b452SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*94d3b452SApple OSS Distributions</content>
420*94d3b452SApple OSS Distributions</listitem><listitem><content>
421*94d3b452SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*94d3b452SApple OSS Distributions</content>
423*94d3b452SApple OSS Distributions</listitem><listitem><content>
424*94d3b452SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*94d3b452SApple OSS Distributions</content>
426*94d3b452SApple OSS Distributions</listitem><listitem><content>
427*94d3b452SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*94d3b452SApple OSS Distributions<list type="unordered">
429*94d3b452SApple OSS Distributions<listitem><content>
430*94d3b452SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*94d3b452SApple OSS Distributions</content>
432*94d3b452SApple OSS Distributions</listitem><listitem><content>
433*94d3b452SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*94d3b452SApple OSS Distributions</content>
435*94d3b452SApple OSS Distributions</listitem></list>
436*94d3b452SApple OSS Distributions</content>
437*94d3b452SApple OSS Distributions</listitem><listitem><content>
438*94d3b452SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*94d3b452SApple OSS Distributions</content>
440*94d3b452SApple OSS Distributions</listitem></list>
441*94d3b452SApple OSS Distributions</field_value_description>
442*94d3b452SApple OSS Distributions    </field_value_instance>
443*94d3b452SApple OSS Distributions        </field_values>
444*94d3b452SApple OSS Distributions          <field_resets>
445*94d3b452SApple OSS Distributions
446*94d3b452SApple OSS Distributions    <field_reset>
447*94d3b452SApple OSS Distributions
448*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*94d3b452SApple OSS Distributions
450*94d3b452SApple OSS Distributions    </field_reset>
451*94d3b452SApple OSS Distributions</field_resets>
452*94d3b452SApple OSS Distributions      </field>
453*94d3b452SApple OSS Distributions        <field
454*94d3b452SApple OSS Distributions           id="ISS_24_0"
455*94d3b452SApple OSS Distributions           is_variable_length="False"
456*94d3b452SApple OSS Distributions           has_partial_fieldset="True"
457*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
459*94d3b452SApple OSS Distributions           is_constant_value="False"
460*94d3b452SApple OSS Distributions        >
461*94d3b452SApple OSS Distributions          <field_name>ISS</field_name>
462*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
463*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
464*94d3b452SApple OSS Distributions        <field_description order="before">
465*94d3b452SApple OSS Distributions
466*94d3b452SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*94d3b452SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*94d3b452SApple OSS Distributions<list type="unordered">
469*94d3b452SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*94d3b452SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*94d3b452SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*94d3b452SApple OSS Distributions</listitem></list>
474*94d3b452SApple OSS Distributions</content>
475*94d3b452SApple OSS Distributions</listitem></list>
476*94d3b452SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*94d3b452SApple OSS Distributions
478*94d3b452SApple OSS Distributions        </field_description>
479*94d3b452SApple OSS Distributions        <field_values>
480*94d3b452SApple OSS Distributions
481*94d3b452SApple OSS Distributions               <field_value_name>I</field_value_name>
482*94d3b452SApple OSS Distributions        </field_values>
483*94d3b452SApple OSS Distributions          <field_resets>
484*94d3b452SApple OSS Distributions
485*94d3b452SApple OSS Distributions</field_resets>
486*94d3b452SApple OSS Distributions            <partial_fieldset>
487*94d3b452SApple OSS Distributions              <fields length="25">
488*94d3b452SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*94d3b452SApple OSS Distributions    <text_before_fields>
490*94d3b452SApple OSS Distributions
491*94d3b452SApple OSS Distributions
492*94d3b452SApple OSS Distributions
493*94d3b452SApple OSS Distributions    </text_before_fields>
494*94d3b452SApple OSS Distributions
495*94d3b452SApple OSS Distributions        <field
496*94d3b452SApple OSS Distributions           id="0_24_0"
497*94d3b452SApple OSS Distributions           is_variable_length="False"
498*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
499*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
501*94d3b452SApple OSS Distributions           is_constant_value="False"
502*94d3b452SApple OSS Distributions           rwtype="RES0"
503*94d3b452SApple OSS Distributions        >
504*94d3b452SApple OSS Distributions          <field_name>0</field_name>
505*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
506*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
507*94d3b452SApple OSS Distributions        <field_description order="before">
508*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*94d3b452SApple OSS Distributions        </field_description>
510*94d3b452SApple OSS Distributions        <field_values>
511*94d3b452SApple OSS Distributions        </field_values>
512*94d3b452SApple OSS Distributions      </field>
513*94d3b452SApple OSS Distributions    <text_after_fields>
514*94d3b452SApple OSS Distributions
515*94d3b452SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*94d3b452SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*94d3b452SApple OSS Distributions<list type="unordered">
518*94d3b452SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*94d3b452SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*94d3b452SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*94d3b452SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*94d3b452SApple OSS Distributions</listitem></list>
523*94d3b452SApple OSS Distributions</content>
524*94d3b452SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*94d3b452SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*94d3b452SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*94d3b452SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*94d3b452SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*94d3b452SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*94d3b452SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*94d3b452SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*94d3b452SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*94d3b452SApple OSS Distributions</listitem></list>
534*94d3b452SApple OSS Distributions</content>
535*94d3b452SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*94d3b452SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*94d3b452SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*94d3b452SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*94d3b452SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*94d3b452SApple OSS Distributions</listitem></list>
541*94d3b452SApple OSS Distributions</content>
542*94d3b452SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*94d3b452SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*94d3b452SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*94d3b452SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*94d3b452SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*94d3b452SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*94d3b452SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*94d3b452SApple OSS Distributions</listitem></list>
550*94d3b452SApple OSS Distributions</content>
551*94d3b452SApple OSS Distributions</listitem></list>
552*94d3b452SApple OSS Distributions
553*94d3b452SApple OSS Distributions    </text_after_fields>
554*94d3b452SApple OSS Distributions  </fields>
555*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
556*94d3b452SApple OSS Distributions
557*94d3b452SApple OSS Distributions
558*94d3b452SApple OSS Distributions
559*94d3b452SApple OSS Distributions
560*94d3b452SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*94d3b452SApple OSS Distributions    </reg_fieldset>
562*94d3b452SApple OSS Distributions            </partial_fieldset>
563*94d3b452SApple OSS Distributions            <partial_fieldset>
564*94d3b452SApple OSS Distributions              <fields length="25">
565*94d3b452SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*94d3b452SApple OSS Distributions    <text_before_fields>
567*94d3b452SApple OSS Distributions
568*94d3b452SApple OSS Distributions
569*94d3b452SApple OSS Distributions
570*94d3b452SApple OSS Distributions    </text_before_fields>
571*94d3b452SApple OSS Distributions
572*94d3b452SApple OSS Distributions        <field
573*94d3b452SApple OSS Distributions           id="CV_24_24"
574*94d3b452SApple OSS Distributions           is_variable_length="False"
575*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
576*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
578*94d3b452SApple OSS Distributions           is_constant_value="False"
579*94d3b452SApple OSS Distributions        >
580*94d3b452SApple OSS Distributions          <field_name>CV</field_name>
581*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
582*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
583*94d3b452SApple OSS Distributions        <field_description order="before">
584*94d3b452SApple OSS Distributions
585*94d3b452SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*94d3b452SApple OSS Distributions
587*94d3b452SApple OSS Distributions        </field_description>
588*94d3b452SApple OSS Distributions        <field_values>
589*94d3b452SApple OSS Distributions
590*94d3b452SApple OSS Distributions
591*94d3b452SApple OSS Distributions                <field_value_instance>
592*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
593*94d3b452SApple OSS Distributions        <field_value_description>
594*94d3b452SApple OSS Distributions  <para>The COND field is not valid.</para>
595*94d3b452SApple OSS Distributions</field_value_description>
596*94d3b452SApple OSS Distributions    </field_value_instance>
597*94d3b452SApple OSS Distributions                <field_value_instance>
598*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
599*94d3b452SApple OSS Distributions        <field_value_description>
600*94d3b452SApple OSS Distributions  <para>The COND field is valid.</para>
601*94d3b452SApple OSS Distributions</field_value_description>
602*94d3b452SApple OSS Distributions    </field_value_instance>
603*94d3b452SApple OSS Distributions        </field_values>
604*94d3b452SApple OSS Distributions            <field_description order="after">
605*94d3b452SApple OSS Distributions
606*94d3b452SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*94d3b452SApple OSS Distributions<list type="unordered">
609*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*94d3b452SApple OSS Distributions</listitem></list>
612*94d3b452SApple OSS Distributions
613*94d3b452SApple OSS Distributions            </field_description>
614*94d3b452SApple OSS Distributions          <field_resets>
615*94d3b452SApple OSS Distributions
616*94d3b452SApple OSS Distributions    <field_reset>
617*94d3b452SApple OSS Distributions
618*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*94d3b452SApple OSS Distributions
620*94d3b452SApple OSS Distributions    </field_reset>
621*94d3b452SApple OSS Distributions</field_resets>
622*94d3b452SApple OSS Distributions      </field>
623*94d3b452SApple OSS Distributions        <field
624*94d3b452SApple OSS Distributions           id="COND_23_20"
625*94d3b452SApple OSS Distributions           is_variable_length="False"
626*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
627*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
629*94d3b452SApple OSS Distributions           is_constant_value="False"
630*94d3b452SApple OSS Distributions        >
631*94d3b452SApple OSS Distributions          <field_name>COND</field_name>
632*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
633*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
634*94d3b452SApple OSS Distributions        <field_description order="before">
635*94d3b452SApple OSS Distributions
636*94d3b452SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*94d3b452SApple OSS Distributions<list type="unordered">
640*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*94d3b452SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*94d3b452SApple OSS Distributions</listitem></list>
644*94d3b452SApple OSS Distributions</content>
645*94d3b452SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*94d3b452SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*94d3b452SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*94d3b452SApple OSS Distributions</listitem></list>
649*94d3b452SApple OSS Distributions</content>
650*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*94d3b452SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*94d3b452SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*94d3b452SApple OSS Distributions</listitem></list>
654*94d3b452SApple OSS Distributions</content>
655*94d3b452SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*94d3b452SApple OSS Distributions</listitem></list>
657*94d3b452SApple OSS Distributions
658*94d3b452SApple OSS Distributions        </field_description>
659*94d3b452SApple OSS Distributions        <field_values>
660*94d3b452SApple OSS Distributions
661*94d3b452SApple OSS Distributions
662*94d3b452SApple OSS Distributions        </field_values>
663*94d3b452SApple OSS Distributions          <field_resets>
664*94d3b452SApple OSS Distributions
665*94d3b452SApple OSS Distributions    <field_reset>
666*94d3b452SApple OSS Distributions
667*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*94d3b452SApple OSS Distributions
669*94d3b452SApple OSS Distributions    </field_reset>
670*94d3b452SApple OSS Distributions</field_resets>
671*94d3b452SApple OSS Distributions      </field>
672*94d3b452SApple OSS Distributions        <field
673*94d3b452SApple OSS Distributions           id="0_19_1"
674*94d3b452SApple OSS Distributions           is_variable_length="False"
675*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
676*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
678*94d3b452SApple OSS Distributions           is_constant_value="False"
679*94d3b452SApple OSS Distributions           rwtype="RES0"
680*94d3b452SApple OSS Distributions        >
681*94d3b452SApple OSS Distributions          <field_name>0</field_name>
682*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
683*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
684*94d3b452SApple OSS Distributions        <field_description order="before">
685*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*94d3b452SApple OSS Distributions        </field_description>
687*94d3b452SApple OSS Distributions        <field_values>
688*94d3b452SApple OSS Distributions        </field_values>
689*94d3b452SApple OSS Distributions      </field>
690*94d3b452SApple OSS Distributions        <field
691*94d3b452SApple OSS Distributions           id="TI_0_0"
692*94d3b452SApple OSS Distributions           is_variable_length="False"
693*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
694*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
696*94d3b452SApple OSS Distributions           is_constant_value="False"
697*94d3b452SApple OSS Distributions        >
698*94d3b452SApple OSS Distributions          <field_name>TI</field_name>
699*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
700*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
701*94d3b452SApple OSS Distributions        <field_description order="before">
702*94d3b452SApple OSS Distributions
703*94d3b452SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*94d3b452SApple OSS Distributions
705*94d3b452SApple OSS Distributions        </field_description>
706*94d3b452SApple OSS Distributions        <field_values>
707*94d3b452SApple OSS Distributions
708*94d3b452SApple OSS Distributions
709*94d3b452SApple OSS Distributions                <field_value_instance>
710*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
711*94d3b452SApple OSS Distributions        <field_value_description>
712*94d3b452SApple OSS Distributions  <para>WFI trapped.</para>
713*94d3b452SApple OSS Distributions</field_value_description>
714*94d3b452SApple OSS Distributions    </field_value_instance>
715*94d3b452SApple OSS Distributions                <field_value_instance>
716*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
717*94d3b452SApple OSS Distributions        <field_value_description>
718*94d3b452SApple OSS Distributions  <para>WFE trapped.</para>
719*94d3b452SApple OSS Distributions</field_value_description>
720*94d3b452SApple OSS Distributions    </field_value_instance>
721*94d3b452SApple OSS Distributions        </field_values>
722*94d3b452SApple OSS Distributions          <field_resets>
723*94d3b452SApple OSS Distributions
724*94d3b452SApple OSS Distributions    <field_reset>
725*94d3b452SApple OSS Distributions
726*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*94d3b452SApple OSS Distributions
728*94d3b452SApple OSS Distributions    </field_reset>
729*94d3b452SApple OSS Distributions</field_resets>
730*94d3b452SApple OSS Distributions      </field>
731*94d3b452SApple OSS Distributions    <text_after_fields>
732*94d3b452SApple OSS Distributions
733*94d3b452SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*94d3b452SApple OSS Distributions<list type="unordered">
735*94d3b452SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*94d3b452SApple OSS Distributions</listitem></list>
739*94d3b452SApple OSS Distributions
740*94d3b452SApple OSS Distributions    </text_after_fields>
741*94d3b452SApple OSS Distributions  </fields>
742*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
743*94d3b452SApple OSS Distributions
744*94d3b452SApple OSS Distributions
745*94d3b452SApple OSS Distributions
746*94d3b452SApple OSS Distributions
747*94d3b452SApple OSS Distributions
748*94d3b452SApple OSS Distributions
749*94d3b452SApple OSS Distributions
750*94d3b452SApple OSS Distributions
751*94d3b452SApple OSS Distributions
752*94d3b452SApple OSS Distributions
753*94d3b452SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*94d3b452SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*94d3b452SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*94d3b452SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*94d3b452SApple OSS Distributions    </reg_fieldset>
758*94d3b452SApple OSS Distributions            </partial_fieldset>
759*94d3b452SApple OSS Distributions            <partial_fieldset>
760*94d3b452SApple OSS Distributions              <fields length="25">
761*94d3b452SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*94d3b452SApple OSS Distributions    <text_before_fields>
763*94d3b452SApple OSS Distributions
764*94d3b452SApple OSS Distributions
765*94d3b452SApple OSS Distributions
766*94d3b452SApple OSS Distributions    </text_before_fields>
767*94d3b452SApple OSS Distributions
768*94d3b452SApple OSS Distributions        <field
769*94d3b452SApple OSS Distributions           id="CV_24_24"
770*94d3b452SApple OSS Distributions           is_variable_length="False"
771*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
772*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
774*94d3b452SApple OSS Distributions           is_constant_value="False"
775*94d3b452SApple OSS Distributions        >
776*94d3b452SApple OSS Distributions          <field_name>CV</field_name>
777*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
778*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
779*94d3b452SApple OSS Distributions        <field_description order="before">
780*94d3b452SApple OSS Distributions
781*94d3b452SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*94d3b452SApple OSS Distributions
783*94d3b452SApple OSS Distributions        </field_description>
784*94d3b452SApple OSS Distributions        <field_values>
785*94d3b452SApple OSS Distributions
786*94d3b452SApple OSS Distributions
787*94d3b452SApple OSS Distributions                <field_value_instance>
788*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
789*94d3b452SApple OSS Distributions        <field_value_description>
790*94d3b452SApple OSS Distributions  <para>The COND field is not valid.</para>
791*94d3b452SApple OSS Distributions</field_value_description>
792*94d3b452SApple OSS Distributions    </field_value_instance>
793*94d3b452SApple OSS Distributions                <field_value_instance>
794*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
795*94d3b452SApple OSS Distributions        <field_value_description>
796*94d3b452SApple OSS Distributions  <para>The COND field is valid.</para>
797*94d3b452SApple OSS Distributions</field_value_description>
798*94d3b452SApple OSS Distributions    </field_value_instance>
799*94d3b452SApple OSS Distributions        </field_values>
800*94d3b452SApple OSS Distributions            <field_description order="after">
801*94d3b452SApple OSS Distributions
802*94d3b452SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*94d3b452SApple OSS Distributions<list type="unordered">
805*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*94d3b452SApple OSS Distributions</listitem></list>
808*94d3b452SApple OSS Distributions
809*94d3b452SApple OSS Distributions            </field_description>
810*94d3b452SApple OSS Distributions          <field_resets>
811*94d3b452SApple OSS Distributions
812*94d3b452SApple OSS Distributions    <field_reset>
813*94d3b452SApple OSS Distributions
814*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*94d3b452SApple OSS Distributions
816*94d3b452SApple OSS Distributions    </field_reset>
817*94d3b452SApple OSS Distributions</field_resets>
818*94d3b452SApple OSS Distributions      </field>
819*94d3b452SApple OSS Distributions        <field
820*94d3b452SApple OSS Distributions           id="COND_23_20"
821*94d3b452SApple OSS Distributions           is_variable_length="False"
822*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
823*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
825*94d3b452SApple OSS Distributions           is_constant_value="False"
826*94d3b452SApple OSS Distributions        >
827*94d3b452SApple OSS Distributions          <field_name>COND</field_name>
828*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
829*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
830*94d3b452SApple OSS Distributions        <field_description order="before">
831*94d3b452SApple OSS Distributions
832*94d3b452SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*94d3b452SApple OSS Distributions<list type="unordered">
836*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*94d3b452SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*94d3b452SApple OSS Distributions</listitem></list>
840*94d3b452SApple OSS Distributions</content>
841*94d3b452SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*94d3b452SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*94d3b452SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*94d3b452SApple OSS Distributions</listitem></list>
845*94d3b452SApple OSS Distributions</content>
846*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*94d3b452SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*94d3b452SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*94d3b452SApple OSS Distributions</listitem></list>
850*94d3b452SApple OSS Distributions</content>
851*94d3b452SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*94d3b452SApple OSS Distributions</listitem></list>
853*94d3b452SApple OSS Distributions
854*94d3b452SApple OSS Distributions        </field_description>
855*94d3b452SApple OSS Distributions        <field_values>
856*94d3b452SApple OSS Distributions
857*94d3b452SApple OSS Distributions
858*94d3b452SApple OSS Distributions        </field_values>
859*94d3b452SApple OSS Distributions          <field_resets>
860*94d3b452SApple OSS Distributions
861*94d3b452SApple OSS Distributions    <field_reset>
862*94d3b452SApple OSS Distributions
863*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*94d3b452SApple OSS Distributions
865*94d3b452SApple OSS Distributions    </field_reset>
866*94d3b452SApple OSS Distributions</field_resets>
867*94d3b452SApple OSS Distributions      </field>
868*94d3b452SApple OSS Distributions        <field
869*94d3b452SApple OSS Distributions           id="Opc2_19_17"
870*94d3b452SApple OSS Distributions           is_variable_length="False"
871*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
872*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
874*94d3b452SApple OSS Distributions           is_constant_value="False"
875*94d3b452SApple OSS Distributions        >
876*94d3b452SApple OSS Distributions          <field_name>Opc2</field_name>
877*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
878*94d3b452SApple OSS Distributions        <field_lsb>17</field_lsb>
879*94d3b452SApple OSS Distributions        <field_description order="before">
880*94d3b452SApple OSS Distributions
881*94d3b452SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*94d3b452SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*94d3b452SApple OSS Distributions
884*94d3b452SApple OSS Distributions        </field_description>
885*94d3b452SApple OSS Distributions        <field_values>
886*94d3b452SApple OSS Distributions
887*94d3b452SApple OSS Distributions
888*94d3b452SApple OSS Distributions        </field_values>
889*94d3b452SApple OSS Distributions          <field_resets>
890*94d3b452SApple OSS Distributions
891*94d3b452SApple OSS Distributions    <field_reset>
892*94d3b452SApple OSS Distributions
893*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*94d3b452SApple OSS Distributions
895*94d3b452SApple OSS Distributions    </field_reset>
896*94d3b452SApple OSS Distributions</field_resets>
897*94d3b452SApple OSS Distributions      </field>
898*94d3b452SApple OSS Distributions        <field
899*94d3b452SApple OSS Distributions           id="Opc1_16_14"
900*94d3b452SApple OSS Distributions           is_variable_length="False"
901*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
902*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
904*94d3b452SApple OSS Distributions           is_constant_value="False"
905*94d3b452SApple OSS Distributions        >
906*94d3b452SApple OSS Distributions          <field_name>Opc1</field_name>
907*94d3b452SApple OSS Distributions        <field_msb>16</field_msb>
908*94d3b452SApple OSS Distributions        <field_lsb>14</field_lsb>
909*94d3b452SApple OSS Distributions        <field_description order="before">
910*94d3b452SApple OSS Distributions
911*94d3b452SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*94d3b452SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*94d3b452SApple OSS Distributions
914*94d3b452SApple OSS Distributions        </field_description>
915*94d3b452SApple OSS Distributions        <field_values>
916*94d3b452SApple OSS Distributions
917*94d3b452SApple OSS Distributions
918*94d3b452SApple OSS Distributions        </field_values>
919*94d3b452SApple OSS Distributions          <field_resets>
920*94d3b452SApple OSS Distributions
921*94d3b452SApple OSS Distributions    <field_reset>
922*94d3b452SApple OSS Distributions
923*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*94d3b452SApple OSS Distributions
925*94d3b452SApple OSS Distributions    </field_reset>
926*94d3b452SApple OSS Distributions</field_resets>
927*94d3b452SApple OSS Distributions      </field>
928*94d3b452SApple OSS Distributions        <field
929*94d3b452SApple OSS Distributions           id="CRn_13_10"
930*94d3b452SApple OSS Distributions           is_variable_length="False"
931*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
932*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
934*94d3b452SApple OSS Distributions           is_constant_value="False"
935*94d3b452SApple OSS Distributions        >
936*94d3b452SApple OSS Distributions          <field_name>CRn</field_name>
937*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
938*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
939*94d3b452SApple OSS Distributions        <field_description order="before">
940*94d3b452SApple OSS Distributions
941*94d3b452SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*94d3b452SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*94d3b452SApple OSS Distributions
944*94d3b452SApple OSS Distributions        </field_description>
945*94d3b452SApple OSS Distributions        <field_values>
946*94d3b452SApple OSS Distributions
947*94d3b452SApple OSS Distributions
948*94d3b452SApple OSS Distributions        </field_values>
949*94d3b452SApple OSS Distributions          <field_resets>
950*94d3b452SApple OSS Distributions
951*94d3b452SApple OSS Distributions    <field_reset>
952*94d3b452SApple OSS Distributions
953*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*94d3b452SApple OSS Distributions
955*94d3b452SApple OSS Distributions    </field_reset>
956*94d3b452SApple OSS Distributions</field_resets>
957*94d3b452SApple OSS Distributions      </field>
958*94d3b452SApple OSS Distributions        <field
959*94d3b452SApple OSS Distributions           id="Rt_9_5"
960*94d3b452SApple OSS Distributions           is_variable_length="False"
961*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
962*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
964*94d3b452SApple OSS Distributions           is_constant_value="False"
965*94d3b452SApple OSS Distributions        >
966*94d3b452SApple OSS Distributions          <field_name>Rt</field_name>
967*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
968*94d3b452SApple OSS Distributions        <field_lsb>5</field_lsb>
969*94d3b452SApple OSS Distributions        <field_description order="before">
970*94d3b452SApple OSS Distributions
971*94d3b452SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*94d3b452SApple OSS Distributions
973*94d3b452SApple OSS Distributions        </field_description>
974*94d3b452SApple OSS Distributions        <field_values>
975*94d3b452SApple OSS Distributions
976*94d3b452SApple OSS Distributions
977*94d3b452SApple OSS Distributions        </field_values>
978*94d3b452SApple OSS Distributions          <field_resets>
979*94d3b452SApple OSS Distributions
980*94d3b452SApple OSS Distributions    <field_reset>
981*94d3b452SApple OSS Distributions
982*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*94d3b452SApple OSS Distributions
984*94d3b452SApple OSS Distributions    </field_reset>
985*94d3b452SApple OSS Distributions</field_resets>
986*94d3b452SApple OSS Distributions      </field>
987*94d3b452SApple OSS Distributions        <field
988*94d3b452SApple OSS Distributions           id="CRm_4_1"
989*94d3b452SApple OSS Distributions           is_variable_length="False"
990*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
991*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
993*94d3b452SApple OSS Distributions           is_constant_value="False"
994*94d3b452SApple OSS Distributions        >
995*94d3b452SApple OSS Distributions          <field_name>CRm</field_name>
996*94d3b452SApple OSS Distributions        <field_msb>4</field_msb>
997*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
998*94d3b452SApple OSS Distributions        <field_description order="before">
999*94d3b452SApple OSS Distributions
1000*94d3b452SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*94d3b452SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*94d3b452SApple OSS Distributions
1003*94d3b452SApple OSS Distributions        </field_description>
1004*94d3b452SApple OSS Distributions        <field_values>
1005*94d3b452SApple OSS Distributions
1006*94d3b452SApple OSS Distributions
1007*94d3b452SApple OSS Distributions        </field_values>
1008*94d3b452SApple OSS Distributions          <field_resets>
1009*94d3b452SApple OSS Distributions
1010*94d3b452SApple OSS Distributions    <field_reset>
1011*94d3b452SApple OSS Distributions
1012*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*94d3b452SApple OSS Distributions
1014*94d3b452SApple OSS Distributions    </field_reset>
1015*94d3b452SApple OSS Distributions</field_resets>
1016*94d3b452SApple OSS Distributions      </field>
1017*94d3b452SApple OSS Distributions        <field
1018*94d3b452SApple OSS Distributions           id="Direction_0_0"
1019*94d3b452SApple OSS Distributions           is_variable_length="False"
1020*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1021*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1023*94d3b452SApple OSS Distributions           is_constant_value="False"
1024*94d3b452SApple OSS Distributions        >
1025*94d3b452SApple OSS Distributions          <field_name>Direction</field_name>
1026*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
1027*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*94d3b452SApple OSS Distributions        <field_description order="before">
1029*94d3b452SApple OSS Distributions
1030*94d3b452SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*94d3b452SApple OSS Distributions
1032*94d3b452SApple OSS Distributions        </field_description>
1033*94d3b452SApple OSS Distributions        <field_values>
1034*94d3b452SApple OSS Distributions
1035*94d3b452SApple OSS Distributions
1036*94d3b452SApple OSS Distributions                <field_value_instance>
1037*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1038*94d3b452SApple OSS Distributions        <field_value_description>
1039*94d3b452SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*94d3b452SApple OSS Distributions</field_value_description>
1041*94d3b452SApple OSS Distributions    </field_value_instance>
1042*94d3b452SApple OSS Distributions                <field_value_instance>
1043*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1044*94d3b452SApple OSS Distributions        <field_value_description>
1045*94d3b452SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*94d3b452SApple OSS Distributions</field_value_description>
1047*94d3b452SApple OSS Distributions    </field_value_instance>
1048*94d3b452SApple OSS Distributions        </field_values>
1049*94d3b452SApple OSS Distributions          <field_resets>
1050*94d3b452SApple OSS Distributions
1051*94d3b452SApple OSS Distributions    <field_reset>
1052*94d3b452SApple OSS Distributions
1053*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*94d3b452SApple OSS Distributions
1055*94d3b452SApple OSS Distributions    </field_reset>
1056*94d3b452SApple OSS Distributions</field_resets>
1057*94d3b452SApple OSS Distributions      </field>
1058*94d3b452SApple OSS Distributions    <text_after_fields>
1059*94d3b452SApple OSS Distributions
1060*94d3b452SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*94d3b452SApple OSS Distributions<list type="unordered">
1062*94d3b452SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*94d3b452SApple OSS Distributions</listitem></list>
1081*94d3b452SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*94d3b452SApple OSS Distributions<list type="unordered">
1083*94d3b452SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*94d3b452SApple OSS Distributions</listitem></list>
1094*94d3b452SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*94d3b452SApple OSS Distributions
1096*94d3b452SApple OSS Distributions    </text_after_fields>
1097*94d3b452SApple OSS Distributions  </fields>
1098*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
1099*94d3b452SApple OSS Distributions
1100*94d3b452SApple OSS Distributions
1101*94d3b452SApple OSS Distributions
1102*94d3b452SApple OSS Distributions
1103*94d3b452SApple OSS Distributions
1104*94d3b452SApple OSS Distributions
1105*94d3b452SApple OSS Distributions
1106*94d3b452SApple OSS Distributions
1107*94d3b452SApple OSS Distributions
1108*94d3b452SApple OSS Distributions
1109*94d3b452SApple OSS Distributions
1110*94d3b452SApple OSS Distributions
1111*94d3b452SApple OSS Distributions
1112*94d3b452SApple OSS Distributions
1113*94d3b452SApple OSS Distributions
1114*94d3b452SApple OSS Distributions
1115*94d3b452SApple OSS Distributions
1116*94d3b452SApple OSS Distributions
1117*94d3b452SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*94d3b452SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*94d3b452SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*94d3b452SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*94d3b452SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*94d3b452SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*94d3b452SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*94d3b452SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*94d3b452SApple OSS Distributions    </reg_fieldset>
1126*94d3b452SApple OSS Distributions            </partial_fieldset>
1127*94d3b452SApple OSS Distributions            <partial_fieldset>
1128*94d3b452SApple OSS Distributions              <fields length="25">
1129*94d3b452SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*94d3b452SApple OSS Distributions    <text_before_fields>
1131*94d3b452SApple OSS Distributions
1132*94d3b452SApple OSS Distributions
1133*94d3b452SApple OSS Distributions
1134*94d3b452SApple OSS Distributions    </text_before_fields>
1135*94d3b452SApple OSS Distributions
1136*94d3b452SApple OSS Distributions        <field
1137*94d3b452SApple OSS Distributions           id="CV_24_24"
1138*94d3b452SApple OSS Distributions           is_variable_length="False"
1139*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1140*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1142*94d3b452SApple OSS Distributions           is_constant_value="False"
1143*94d3b452SApple OSS Distributions        >
1144*94d3b452SApple OSS Distributions          <field_name>CV</field_name>
1145*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
1146*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*94d3b452SApple OSS Distributions        <field_description order="before">
1148*94d3b452SApple OSS Distributions
1149*94d3b452SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*94d3b452SApple OSS Distributions
1151*94d3b452SApple OSS Distributions        </field_description>
1152*94d3b452SApple OSS Distributions        <field_values>
1153*94d3b452SApple OSS Distributions
1154*94d3b452SApple OSS Distributions
1155*94d3b452SApple OSS Distributions                <field_value_instance>
1156*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1157*94d3b452SApple OSS Distributions        <field_value_description>
1158*94d3b452SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*94d3b452SApple OSS Distributions</field_value_description>
1160*94d3b452SApple OSS Distributions    </field_value_instance>
1161*94d3b452SApple OSS Distributions                <field_value_instance>
1162*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1163*94d3b452SApple OSS Distributions        <field_value_description>
1164*94d3b452SApple OSS Distributions  <para>The COND field is valid.</para>
1165*94d3b452SApple OSS Distributions</field_value_description>
1166*94d3b452SApple OSS Distributions    </field_value_instance>
1167*94d3b452SApple OSS Distributions        </field_values>
1168*94d3b452SApple OSS Distributions            <field_description order="after">
1169*94d3b452SApple OSS Distributions
1170*94d3b452SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*94d3b452SApple OSS Distributions<list type="unordered">
1173*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*94d3b452SApple OSS Distributions</listitem></list>
1176*94d3b452SApple OSS Distributions
1177*94d3b452SApple OSS Distributions            </field_description>
1178*94d3b452SApple OSS Distributions          <field_resets>
1179*94d3b452SApple OSS Distributions
1180*94d3b452SApple OSS Distributions    <field_reset>
1181*94d3b452SApple OSS Distributions
1182*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*94d3b452SApple OSS Distributions
1184*94d3b452SApple OSS Distributions    </field_reset>
1185*94d3b452SApple OSS Distributions</field_resets>
1186*94d3b452SApple OSS Distributions      </field>
1187*94d3b452SApple OSS Distributions        <field
1188*94d3b452SApple OSS Distributions           id="COND_23_20"
1189*94d3b452SApple OSS Distributions           is_variable_length="False"
1190*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1191*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1193*94d3b452SApple OSS Distributions           is_constant_value="False"
1194*94d3b452SApple OSS Distributions        >
1195*94d3b452SApple OSS Distributions          <field_name>COND</field_name>
1196*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
1197*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*94d3b452SApple OSS Distributions        <field_description order="before">
1199*94d3b452SApple OSS Distributions
1200*94d3b452SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*94d3b452SApple OSS Distributions<list type="unordered">
1204*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*94d3b452SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*94d3b452SApple OSS Distributions</listitem></list>
1208*94d3b452SApple OSS Distributions</content>
1209*94d3b452SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*94d3b452SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*94d3b452SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*94d3b452SApple OSS Distributions</listitem></list>
1213*94d3b452SApple OSS Distributions</content>
1214*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*94d3b452SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*94d3b452SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*94d3b452SApple OSS Distributions</listitem></list>
1218*94d3b452SApple OSS Distributions</content>
1219*94d3b452SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*94d3b452SApple OSS Distributions</listitem></list>
1221*94d3b452SApple OSS Distributions
1222*94d3b452SApple OSS Distributions        </field_description>
1223*94d3b452SApple OSS Distributions        <field_values>
1224*94d3b452SApple OSS Distributions
1225*94d3b452SApple OSS Distributions
1226*94d3b452SApple OSS Distributions        </field_values>
1227*94d3b452SApple OSS Distributions          <field_resets>
1228*94d3b452SApple OSS Distributions
1229*94d3b452SApple OSS Distributions    <field_reset>
1230*94d3b452SApple OSS Distributions
1231*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*94d3b452SApple OSS Distributions
1233*94d3b452SApple OSS Distributions    </field_reset>
1234*94d3b452SApple OSS Distributions</field_resets>
1235*94d3b452SApple OSS Distributions      </field>
1236*94d3b452SApple OSS Distributions        <field
1237*94d3b452SApple OSS Distributions           id="Opc1_19_16"
1238*94d3b452SApple OSS Distributions           is_variable_length="False"
1239*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1240*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1242*94d3b452SApple OSS Distributions           is_constant_value="False"
1243*94d3b452SApple OSS Distributions        >
1244*94d3b452SApple OSS Distributions          <field_name>Opc1</field_name>
1245*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
1246*94d3b452SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*94d3b452SApple OSS Distributions        <field_description order="before">
1248*94d3b452SApple OSS Distributions
1249*94d3b452SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*94d3b452SApple OSS Distributions
1251*94d3b452SApple OSS Distributions        </field_description>
1252*94d3b452SApple OSS Distributions        <field_values>
1253*94d3b452SApple OSS Distributions
1254*94d3b452SApple OSS Distributions
1255*94d3b452SApple OSS Distributions        </field_values>
1256*94d3b452SApple OSS Distributions          <field_resets>
1257*94d3b452SApple OSS Distributions
1258*94d3b452SApple OSS Distributions    <field_reset>
1259*94d3b452SApple OSS Distributions
1260*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*94d3b452SApple OSS Distributions
1262*94d3b452SApple OSS Distributions    </field_reset>
1263*94d3b452SApple OSS Distributions</field_resets>
1264*94d3b452SApple OSS Distributions      </field>
1265*94d3b452SApple OSS Distributions        <field
1266*94d3b452SApple OSS Distributions           id="0_15_15"
1267*94d3b452SApple OSS Distributions           is_variable_length="False"
1268*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1269*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1271*94d3b452SApple OSS Distributions           is_constant_value="False"
1272*94d3b452SApple OSS Distributions           rwtype="RES0"
1273*94d3b452SApple OSS Distributions        >
1274*94d3b452SApple OSS Distributions          <field_name>0</field_name>
1275*94d3b452SApple OSS Distributions        <field_msb>15</field_msb>
1276*94d3b452SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*94d3b452SApple OSS Distributions        <field_description order="before">
1278*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*94d3b452SApple OSS Distributions        </field_description>
1280*94d3b452SApple OSS Distributions        <field_values>
1281*94d3b452SApple OSS Distributions        </field_values>
1282*94d3b452SApple OSS Distributions      </field>
1283*94d3b452SApple OSS Distributions        <field
1284*94d3b452SApple OSS Distributions           id="Rt2_14_10"
1285*94d3b452SApple OSS Distributions           is_variable_length="False"
1286*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1287*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1289*94d3b452SApple OSS Distributions           is_constant_value="False"
1290*94d3b452SApple OSS Distributions        >
1291*94d3b452SApple OSS Distributions          <field_name>Rt2</field_name>
1292*94d3b452SApple OSS Distributions        <field_msb>14</field_msb>
1293*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*94d3b452SApple OSS Distributions        <field_description order="before">
1295*94d3b452SApple OSS Distributions
1296*94d3b452SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*94d3b452SApple OSS Distributions
1298*94d3b452SApple OSS Distributions        </field_description>
1299*94d3b452SApple OSS Distributions        <field_values>
1300*94d3b452SApple OSS Distributions
1301*94d3b452SApple OSS Distributions
1302*94d3b452SApple OSS Distributions        </field_values>
1303*94d3b452SApple OSS Distributions          <field_resets>
1304*94d3b452SApple OSS Distributions
1305*94d3b452SApple OSS Distributions    <field_reset>
1306*94d3b452SApple OSS Distributions
1307*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*94d3b452SApple OSS Distributions
1309*94d3b452SApple OSS Distributions    </field_reset>
1310*94d3b452SApple OSS Distributions</field_resets>
1311*94d3b452SApple OSS Distributions      </field>
1312*94d3b452SApple OSS Distributions        <field
1313*94d3b452SApple OSS Distributions           id="Rt_9_5"
1314*94d3b452SApple OSS Distributions           is_variable_length="False"
1315*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1316*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1318*94d3b452SApple OSS Distributions           is_constant_value="False"
1319*94d3b452SApple OSS Distributions        >
1320*94d3b452SApple OSS Distributions          <field_name>Rt</field_name>
1321*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
1322*94d3b452SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*94d3b452SApple OSS Distributions        <field_description order="before">
1324*94d3b452SApple OSS Distributions
1325*94d3b452SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*94d3b452SApple OSS Distributions
1327*94d3b452SApple OSS Distributions        </field_description>
1328*94d3b452SApple OSS Distributions        <field_values>
1329*94d3b452SApple OSS Distributions
1330*94d3b452SApple OSS Distributions
1331*94d3b452SApple OSS Distributions        </field_values>
1332*94d3b452SApple OSS Distributions          <field_resets>
1333*94d3b452SApple OSS Distributions
1334*94d3b452SApple OSS Distributions    <field_reset>
1335*94d3b452SApple OSS Distributions
1336*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*94d3b452SApple OSS Distributions
1338*94d3b452SApple OSS Distributions    </field_reset>
1339*94d3b452SApple OSS Distributions</field_resets>
1340*94d3b452SApple OSS Distributions      </field>
1341*94d3b452SApple OSS Distributions        <field
1342*94d3b452SApple OSS Distributions           id="CRm_4_1"
1343*94d3b452SApple OSS Distributions           is_variable_length="False"
1344*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1345*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1347*94d3b452SApple OSS Distributions           is_constant_value="False"
1348*94d3b452SApple OSS Distributions        >
1349*94d3b452SApple OSS Distributions          <field_name>CRm</field_name>
1350*94d3b452SApple OSS Distributions        <field_msb>4</field_msb>
1351*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*94d3b452SApple OSS Distributions        <field_description order="before">
1353*94d3b452SApple OSS Distributions
1354*94d3b452SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*94d3b452SApple OSS Distributions
1356*94d3b452SApple OSS Distributions        </field_description>
1357*94d3b452SApple OSS Distributions        <field_values>
1358*94d3b452SApple OSS Distributions
1359*94d3b452SApple OSS Distributions
1360*94d3b452SApple OSS Distributions        </field_values>
1361*94d3b452SApple OSS Distributions          <field_resets>
1362*94d3b452SApple OSS Distributions
1363*94d3b452SApple OSS Distributions    <field_reset>
1364*94d3b452SApple OSS Distributions
1365*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*94d3b452SApple OSS Distributions
1367*94d3b452SApple OSS Distributions    </field_reset>
1368*94d3b452SApple OSS Distributions</field_resets>
1369*94d3b452SApple OSS Distributions      </field>
1370*94d3b452SApple OSS Distributions        <field
1371*94d3b452SApple OSS Distributions           id="Direction_0_0"
1372*94d3b452SApple OSS Distributions           is_variable_length="False"
1373*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1374*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1376*94d3b452SApple OSS Distributions           is_constant_value="False"
1377*94d3b452SApple OSS Distributions        >
1378*94d3b452SApple OSS Distributions          <field_name>Direction</field_name>
1379*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
1380*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*94d3b452SApple OSS Distributions        <field_description order="before">
1382*94d3b452SApple OSS Distributions
1383*94d3b452SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*94d3b452SApple OSS Distributions
1385*94d3b452SApple OSS Distributions        </field_description>
1386*94d3b452SApple OSS Distributions        <field_values>
1387*94d3b452SApple OSS Distributions
1388*94d3b452SApple OSS Distributions
1389*94d3b452SApple OSS Distributions                <field_value_instance>
1390*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1391*94d3b452SApple OSS Distributions        <field_value_description>
1392*94d3b452SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*94d3b452SApple OSS Distributions</field_value_description>
1394*94d3b452SApple OSS Distributions    </field_value_instance>
1395*94d3b452SApple OSS Distributions                <field_value_instance>
1396*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1397*94d3b452SApple OSS Distributions        <field_value_description>
1398*94d3b452SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*94d3b452SApple OSS Distributions</field_value_description>
1400*94d3b452SApple OSS Distributions    </field_value_instance>
1401*94d3b452SApple OSS Distributions        </field_values>
1402*94d3b452SApple OSS Distributions          <field_resets>
1403*94d3b452SApple OSS Distributions
1404*94d3b452SApple OSS Distributions    <field_reset>
1405*94d3b452SApple OSS Distributions
1406*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*94d3b452SApple OSS Distributions
1408*94d3b452SApple OSS Distributions    </field_reset>
1409*94d3b452SApple OSS Distributions</field_resets>
1410*94d3b452SApple OSS Distributions      </field>
1411*94d3b452SApple OSS Distributions    <text_after_fields>
1412*94d3b452SApple OSS Distributions
1413*94d3b452SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*94d3b452SApple OSS Distributions<list type="unordered">
1415*94d3b452SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*94d3b452SApple OSS Distributions</listitem></list>
1426*94d3b452SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*94d3b452SApple OSS Distributions<list type="unordered">
1428*94d3b452SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*94d3b452SApple OSS Distributions</listitem></list>
1436*94d3b452SApple OSS Distributions
1437*94d3b452SApple OSS Distributions    </text_after_fields>
1438*94d3b452SApple OSS Distributions  </fields>
1439*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
1440*94d3b452SApple OSS Distributions
1441*94d3b452SApple OSS Distributions
1442*94d3b452SApple OSS Distributions
1443*94d3b452SApple OSS Distributions
1444*94d3b452SApple OSS Distributions
1445*94d3b452SApple OSS Distributions
1446*94d3b452SApple OSS Distributions
1447*94d3b452SApple OSS Distributions
1448*94d3b452SApple OSS Distributions
1449*94d3b452SApple OSS Distributions
1450*94d3b452SApple OSS Distributions
1451*94d3b452SApple OSS Distributions
1452*94d3b452SApple OSS Distributions
1453*94d3b452SApple OSS Distributions
1454*94d3b452SApple OSS Distributions
1455*94d3b452SApple OSS Distributions
1456*94d3b452SApple OSS Distributions
1457*94d3b452SApple OSS Distributions
1458*94d3b452SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*94d3b452SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*94d3b452SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*94d3b452SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*94d3b452SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*94d3b452SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*94d3b452SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*94d3b452SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*94d3b452SApple OSS Distributions    </reg_fieldset>
1467*94d3b452SApple OSS Distributions            </partial_fieldset>
1468*94d3b452SApple OSS Distributions            <partial_fieldset>
1469*94d3b452SApple OSS Distributions              <fields length="25">
1470*94d3b452SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*94d3b452SApple OSS Distributions    <text_before_fields>
1472*94d3b452SApple OSS Distributions
1473*94d3b452SApple OSS Distributions
1474*94d3b452SApple OSS Distributions
1475*94d3b452SApple OSS Distributions    </text_before_fields>
1476*94d3b452SApple OSS Distributions
1477*94d3b452SApple OSS Distributions        <field
1478*94d3b452SApple OSS Distributions           id="CV_24_24"
1479*94d3b452SApple OSS Distributions           is_variable_length="False"
1480*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1481*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1483*94d3b452SApple OSS Distributions           is_constant_value="False"
1484*94d3b452SApple OSS Distributions        >
1485*94d3b452SApple OSS Distributions          <field_name>CV</field_name>
1486*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
1487*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*94d3b452SApple OSS Distributions        <field_description order="before">
1489*94d3b452SApple OSS Distributions
1490*94d3b452SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*94d3b452SApple OSS Distributions
1492*94d3b452SApple OSS Distributions        </field_description>
1493*94d3b452SApple OSS Distributions        <field_values>
1494*94d3b452SApple OSS Distributions
1495*94d3b452SApple OSS Distributions
1496*94d3b452SApple OSS Distributions                <field_value_instance>
1497*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1498*94d3b452SApple OSS Distributions        <field_value_description>
1499*94d3b452SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*94d3b452SApple OSS Distributions</field_value_description>
1501*94d3b452SApple OSS Distributions    </field_value_instance>
1502*94d3b452SApple OSS Distributions                <field_value_instance>
1503*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1504*94d3b452SApple OSS Distributions        <field_value_description>
1505*94d3b452SApple OSS Distributions  <para>The COND field is valid.</para>
1506*94d3b452SApple OSS Distributions</field_value_description>
1507*94d3b452SApple OSS Distributions    </field_value_instance>
1508*94d3b452SApple OSS Distributions        </field_values>
1509*94d3b452SApple OSS Distributions            <field_description order="after">
1510*94d3b452SApple OSS Distributions
1511*94d3b452SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*94d3b452SApple OSS Distributions<list type="unordered">
1514*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*94d3b452SApple OSS Distributions</listitem></list>
1517*94d3b452SApple OSS Distributions
1518*94d3b452SApple OSS Distributions            </field_description>
1519*94d3b452SApple OSS Distributions          <field_resets>
1520*94d3b452SApple OSS Distributions
1521*94d3b452SApple OSS Distributions    <field_reset>
1522*94d3b452SApple OSS Distributions
1523*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*94d3b452SApple OSS Distributions
1525*94d3b452SApple OSS Distributions    </field_reset>
1526*94d3b452SApple OSS Distributions</field_resets>
1527*94d3b452SApple OSS Distributions      </field>
1528*94d3b452SApple OSS Distributions        <field
1529*94d3b452SApple OSS Distributions           id="COND_23_20"
1530*94d3b452SApple OSS Distributions           is_variable_length="False"
1531*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1532*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1534*94d3b452SApple OSS Distributions           is_constant_value="False"
1535*94d3b452SApple OSS Distributions        >
1536*94d3b452SApple OSS Distributions          <field_name>COND</field_name>
1537*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
1538*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*94d3b452SApple OSS Distributions        <field_description order="before">
1540*94d3b452SApple OSS Distributions
1541*94d3b452SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*94d3b452SApple OSS Distributions<list type="unordered">
1545*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*94d3b452SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*94d3b452SApple OSS Distributions</listitem></list>
1549*94d3b452SApple OSS Distributions</content>
1550*94d3b452SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*94d3b452SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*94d3b452SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*94d3b452SApple OSS Distributions</listitem></list>
1554*94d3b452SApple OSS Distributions</content>
1555*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*94d3b452SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*94d3b452SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*94d3b452SApple OSS Distributions</listitem></list>
1559*94d3b452SApple OSS Distributions</content>
1560*94d3b452SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*94d3b452SApple OSS Distributions</listitem></list>
1562*94d3b452SApple OSS Distributions
1563*94d3b452SApple OSS Distributions        </field_description>
1564*94d3b452SApple OSS Distributions        <field_values>
1565*94d3b452SApple OSS Distributions
1566*94d3b452SApple OSS Distributions
1567*94d3b452SApple OSS Distributions        </field_values>
1568*94d3b452SApple OSS Distributions          <field_resets>
1569*94d3b452SApple OSS Distributions
1570*94d3b452SApple OSS Distributions    <field_reset>
1571*94d3b452SApple OSS Distributions
1572*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*94d3b452SApple OSS Distributions
1574*94d3b452SApple OSS Distributions    </field_reset>
1575*94d3b452SApple OSS Distributions</field_resets>
1576*94d3b452SApple OSS Distributions      </field>
1577*94d3b452SApple OSS Distributions        <field
1578*94d3b452SApple OSS Distributions           id="imm8_19_12"
1579*94d3b452SApple OSS Distributions           is_variable_length="False"
1580*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1581*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1583*94d3b452SApple OSS Distributions           is_constant_value="False"
1584*94d3b452SApple OSS Distributions        >
1585*94d3b452SApple OSS Distributions          <field_name>imm8</field_name>
1586*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
1587*94d3b452SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*94d3b452SApple OSS Distributions        <field_description order="before">
1589*94d3b452SApple OSS Distributions
1590*94d3b452SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*94d3b452SApple OSS Distributions
1592*94d3b452SApple OSS Distributions        </field_description>
1593*94d3b452SApple OSS Distributions        <field_values>
1594*94d3b452SApple OSS Distributions
1595*94d3b452SApple OSS Distributions
1596*94d3b452SApple OSS Distributions        </field_values>
1597*94d3b452SApple OSS Distributions          <field_resets>
1598*94d3b452SApple OSS Distributions
1599*94d3b452SApple OSS Distributions    <field_reset>
1600*94d3b452SApple OSS Distributions
1601*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*94d3b452SApple OSS Distributions
1603*94d3b452SApple OSS Distributions    </field_reset>
1604*94d3b452SApple OSS Distributions</field_resets>
1605*94d3b452SApple OSS Distributions      </field>
1606*94d3b452SApple OSS Distributions        <field
1607*94d3b452SApple OSS Distributions           id="0_11_10"
1608*94d3b452SApple OSS Distributions           is_variable_length="False"
1609*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1610*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1612*94d3b452SApple OSS Distributions           is_constant_value="False"
1613*94d3b452SApple OSS Distributions           rwtype="RES0"
1614*94d3b452SApple OSS Distributions        >
1615*94d3b452SApple OSS Distributions          <field_name>0</field_name>
1616*94d3b452SApple OSS Distributions        <field_msb>11</field_msb>
1617*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*94d3b452SApple OSS Distributions        <field_description order="before">
1619*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*94d3b452SApple OSS Distributions        </field_description>
1621*94d3b452SApple OSS Distributions        <field_values>
1622*94d3b452SApple OSS Distributions        </field_values>
1623*94d3b452SApple OSS Distributions      </field>
1624*94d3b452SApple OSS Distributions        <field
1625*94d3b452SApple OSS Distributions           id="Rn_9_5"
1626*94d3b452SApple OSS Distributions           is_variable_length="False"
1627*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1628*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1630*94d3b452SApple OSS Distributions           is_constant_value="False"
1631*94d3b452SApple OSS Distributions        >
1632*94d3b452SApple OSS Distributions          <field_name>Rn</field_name>
1633*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
1634*94d3b452SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*94d3b452SApple OSS Distributions        <field_description order="before">
1636*94d3b452SApple OSS Distributions
1637*94d3b452SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*94d3b452SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*94d3b452SApple OSS Distributions
1640*94d3b452SApple OSS Distributions        </field_description>
1641*94d3b452SApple OSS Distributions        <field_values>
1642*94d3b452SApple OSS Distributions
1643*94d3b452SApple OSS Distributions
1644*94d3b452SApple OSS Distributions        </field_values>
1645*94d3b452SApple OSS Distributions          <field_resets>
1646*94d3b452SApple OSS Distributions
1647*94d3b452SApple OSS Distributions    <field_reset>
1648*94d3b452SApple OSS Distributions
1649*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*94d3b452SApple OSS Distributions
1651*94d3b452SApple OSS Distributions    </field_reset>
1652*94d3b452SApple OSS Distributions</field_resets>
1653*94d3b452SApple OSS Distributions      </field>
1654*94d3b452SApple OSS Distributions        <field
1655*94d3b452SApple OSS Distributions           id="Offset_4_4"
1656*94d3b452SApple OSS Distributions           is_variable_length="False"
1657*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1658*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1660*94d3b452SApple OSS Distributions           is_constant_value="False"
1661*94d3b452SApple OSS Distributions        >
1662*94d3b452SApple OSS Distributions          <field_name>Offset</field_name>
1663*94d3b452SApple OSS Distributions        <field_msb>4</field_msb>
1664*94d3b452SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*94d3b452SApple OSS Distributions        <field_description order="before">
1666*94d3b452SApple OSS Distributions
1667*94d3b452SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*94d3b452SApple OSS Distributions
1669*94d3b452SApple OSS Distributions        </field_description>
1670*94d3b452SApple OSS Distributions        <field_values>
1671*94d3b452SApple OSS Distributions
1672*94d3b452SApple OSS Distributions
1673*94d3b452SApple OSS Distributions                <field_value_instance>
1674*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1675*94d3b452SApple OSS Distributions        <field_value_description>
1676*94d3b452SApple OSS Distributions  <para>Subtract offset.</para>
1677*94d3b452SApple OSS Distributions</field_value_description>
1678*94d3b452SApple OSS Distributions    </field_value_instance>
1679*94d3b452SApple OSS Distributions                <field_value_instance>
1680*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1681*94d3b452SApple OSS Distributions        <field_value_description>
1682*94d3b452SApple OSS Distributions  <para>Add offset.</para>
1683*94d3b452SApple OSS Distributions</field_value_description>
1684*94d3b452SApple OSS Distributions    </field_value_instance>
1685*94d3b452SApple OSS Distributions        </field_values>
1686*94d3b452SApple OSS Distributions            <field_description order="after">
1687*94d3b452SApple OSS Distributions
1688*94d3b452SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*94d3b452SApple OSS Distributions
1690*94d3b452SApple OSS Distributions            </field_description>
1691*94d3b452SApple OSS Distributions          <field_resets>
1692*94d3b452SApple OSS Distributions
1693*94d3b452SApple OSS Distributions    <field_reset>
1694*94d3b452SApple OSS Distributions
1695*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*94d3b452SApple OSS Distributions
1697*94d3b452SApple OSS Distributions    </field_reset>
1698*94d3b452SApple OSS Distributions</field_resets>
1699*94d3b452SApple OSS Distributions      </field>
1700*94d3b452SApple OSS Distributions        <field
1701*94d3b452SApple OSS Distributions           id="AM_3_1"
1702*94d3b452SApple OSS Distributions           is_variable_length="False"
1703*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1704*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1706*94d3b452SApple OSS Distributions           is_constant_value="False"
1707*94d3b452SApple OSS Distributions        >
1708*94d3b452SApple OSS Distributions          <field_name>AM</field_name>
1709*94d3b452SApple OSS Distributions        <field_msb>3</field_msb>
1710*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*94d3b452SApple OSS Distributions        <field_description order="before">
1712*94d3b452SApple OSS Distributions
1713*94d3b452SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*94d3b452SApple OSS Distributions
1715*94d3b452SApple OSS Distributions        </field_description>
1716*94d3b452SApple OSS Distributions        <field_values>
1717*94d3b452SApple OSS Distributions
1718*94d3b452SApple OSS Distributions
1719*94d3b452SApple OSS Distributions                <field_value_instance>
1720*94d3b452SApple OSS Distributions            <field_value>0b000</field_value>
1721*94d3b452SApple OSS Distributions        <field_value_description>
1722*94d3b452SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*94d3b452SApple OSS Distributions</field_value_description>
1724*94d3b452SApple OSS Distributions    </field_value_instance>
1725*94d3b452SApple OSS Distributions                <field_value_instance>
1726*94d3b452SApple OSS Distributions            <field_value>0b001</field_value>
1727*94d3b452SApple OSS Distributions        <field_value_description>
1728*94d3b452SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*94d3b452SApple OSS Distributions</field_value_description>
1730*94d3b452SApple OSS Distributions    </field_value_instance>
1731*94d3b452SApple OSS Distributions                <field_value_instance>
1732*94d3b452SApple OSS Distributions            <field_value>0b010</field_value>
1733*94d3b452SApple OSS Distributions        <field_value_description>
1734*94d3b452SApple OSS Distributions  <para>Immediate offset.</para>
1735*94d3b452SApple OSS Distributions</field_value_description>
1736*94d3b452SApple OSS Distributions    </field_value_instance>
1737*94d3b452SApple OSS Distributions                <field_value_instance>
1738*94d3b452SApple OSS Distributions            <field_value>0b011</field_value>
1739*94d3b452SApple OSS Distributions        <field_value_description>
1740*94d3b452SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*94d3b452SApple OSS Distributions</field_value_description>
1742*94d3b452SApple OSS Distributions    </field_value_instance>
1743*94d3b452SApple OSS Distributions                <field_value_instance>
1744*94d3b452SApple OSS Distributions            <field_value>0b100</field_value>
1745*94d3b452SApple OSS Distributions        <field_value_description>
1746*94d3b452SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*94d3b452SApple OSS Distributions</field_value_description>
1748*94d3b452SApple OSS Distributions    </field_value_instance>
1749*94d3b452SApple OSS Distributions                <field_value_instance>
1750*94d3b452SApple OSS Distributions            <field_value>0b110</field_value>
1751*94d3b452SApple OSS Distributions        <field_value_description>
1752*94d3b452SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*94d3b452SApple OSS Distributions</field_value_description>
1754*94d3b452SApple OSS Distributions    </field_value_instance>
1755*94d3b452SApple OSS Distributions        </field_values>
1756*94d3b452SApple OSS Distributions            <field_description order="after">
1757*94d3b452SApple OSS Distributions
1758*94d3b452SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*94d3b452SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*94d3b452SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*94d3b452SApple OSS Distributions
1762*94d3b452SApple OSS Distributions            </field_description>
1763*94d3b452SApple OSS Distributions          <field_resets>
1764*94d3b452SApple OSS Distributions
1765*94d3b452SApple OSS Distributions    <field_reset>
1766*94d3b452SApple OSS Distributions
1767*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*94d3b452SApple OSS Distributions
1769*94d3b452SApple OSS Distributions    </field_reset>
1770*94d3b452SApple OSS Distributions</field_resets>
1771*94d3b452SApple OSS Distributions      </field>
1772*94d3b452SApple OSS Distributions        <field
1773*94d3b452SApple OSS Distributions           id="Direction_0_0"
1774*94d3b452SApple OSS Distributions           is_variable_length="False"
1775*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1776*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1778*94d3b452SApple OSS Distributions           is_constant_value="False"
1779*94d3b452SApple OSS Distributions        >
1780*94d3b452SApple OSS Distributions          <field_name>Direction</field_name>
1781*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
1782*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*94d3b452SApple OSS Distributions        <field_description order="before">
1784*94d3b452SApple OSS Distributions
1785*94d3b452SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*94d3b452SApple OSS Distributions
1787*94d3b452SApple OSS Distributions        </field_description>
1788*94d3b452SApple OSS Distributions        <field_values>
1789*94d3b452SApple OSS Distributions
1790*94d3b452SApple OSS Distributions
1791*94d3b452SApple OSS Distributions                <field_value_instance>
1792*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1793*94d3b452SApple OSS Distributions        <field_value_description>
1794*94d3b452SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*94d3b452SApple OSS Distributions</field_value_description>
1796*94d3b452SApple OSS Distributions    </field_value_instance>
1797*94d3b452SApple OSS Distributions                <field_value_instance>
1798*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1799*94d3b452SApple OSS Distributions        <field_value_description>
1800*94d3b452SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*94d3b452SApple OSS Distributions</field_value_description>
1802*94d3b452SApple OSS Distributions    </field_value_instance>
1803*94d3b452SApple OSS Distributions        </field_values>
1804*94d3b452SApple OSS Distributions          <field_resets>
1805*94d3b452SApple OSS Distributions
1806*94d3b452SApple OSS Distributions    <field_reset>
1807*94d3b452SApple OSS Distributions
1808*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*94d3b452SApple OSS Distributions
1810*94d3b452SApple OSS Distributions    </field_reset>
1811*94d3b452SApple OSS Distributions</field_resets>
1812*94d3b452SApple OSS Distributions      </field>
1813*94d3b452SApple OSS Distributions    <text_after_fields>
1814*94d3b452SApple OSS Distributions
1815*94d3b452SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*94d3b452SApple OSS Distributions<list type="unordered">
1817*94d3b452SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*94d3b452SApple OSS Distributions</listitem></list>
1821*94d3b452SApple OSS Distributions
1822*94d3b452SApple OSS Distributions    </text_after_fields>
1823*94d3b452SApple OSS Distributions  </fields>
1824*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
1825*94d3b452SApple OSS Distributions
1826*94d3b452SApple OSS Distributions
1827*94d3b452SApple OSS Distributions
1828*94d3b452SApple OSS Distributions
1829*94d3b452SApple OSS Distributions
1830*94d3b452SApple OSS Distributions
1831*94d3b452SApple OSS Distributions
1832*94d3b452SApple OSS Distributions
1833*94d3b452SApple OSS Distributions
1834*94d3b452SApple OSS Distributions
1835*94d3b452SApple OSS Distributions
1836*94d3b452SApple OSS Distributions
1837*94d3b452SApple OSS Distributions
1838*94d3b452SApple OSS Distributions
1839*94d3b452SApple OSS Distributions
1840*94d3b452SApple OSS Distributions
1841*94d3b452SApple OSS Distributions
1842*94d3b452SApple OSS Distributions
1843*94d3b452SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*94d3b452SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*94d3b452SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*94d3b452SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*94d3b452SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*94d3b452SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*94d3b452SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*94d3b452SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*94d3b452SApple OSS Distributions    </reg_fieldset>
1852*94d3b452SApple OSS Distributions            </partial_fieldset>
1853*94d3b452SApple OSS Distributions            <partial_fieldset>
1854*94d3b452SApple OSS Distributions              <fields length="25">
1855*94d3b452SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*94d3b452SApple OSS Distributions    <text_before_fields>
1857*94d3b452SApple OSS Distributions
1858*94d3b452SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*94d3b452SApple OSS Distributions<list type="unordered">
1860*94d3b452SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*94d3b452SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*94d3b452SApple OSS Distributions</listitem></list>
1863*94d3b452SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*94d3b452SApple OSS Distributions
1865*94d3b452SApple OSS Distributions    </text_before_fields>
1866*94d3b452SApple OSS Distributions
1867*94d3b452SApple OSS Distributions        <field
1868*94d3b452SApple OSS Distributions           id="CV_24_24"
1869*94d3b452SApple OSS Distributions           is_variable_length="False"
1870*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1871*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1873*94d3b452SApple OSS Distributions           is_constant_value="False"
1874*94d3b452SApple OSS Distributions        >
1875*94d3b452SApple OSS Distributions          <field_name>CV</field_name>
1876*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
1877*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*94d3b452SApple OSS Distributions        <field_description order="before">
1879*94d3b452SApple OSS Distributions
1880*94d3b452SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*94d3b452SApple OSS Distributions
1882*94d3b452SApple OSS Distributions        </field_description>
1883*94d3b452SApple OSS Distributions        <field_values>
1884*94d3b452SApple OSS Distributions
1885*94d3b452SApple OSS Distributions
1886*94d3b452SApple OSS Distributions                <field_value_instance>
1887*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
1888*94d3b452SApple OSS Distributions        <field_value_description>
1889*94d3b452SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*94d3b452SApple OSS Distributions</field_value_description>
1891*94d3b452SApple OSS Distributions    </field_value_instance>
1892*94d3b452SApple OSS Distributions                <field_value_instance>
1893*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
1894*94d3b452SApple OSS Distributions        <field_value_description>
1895*94d3b452SApple OSS Distributions  <para>The COND field is valid.</para>
1896*94d3b452SApple OSS Distributions</field_value_description>
1897*94d3b452SApple OSS Distributions    </field_value_instance>
1898*94d3b452SApple OSS Distributions        </field_values>
1899*94d3b452SApple OSS Distributions            <field_description order="after">
1900*94d3b452SApple OSS Distributions
1901*94d3b452SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*94d3b452SApple OSS Distributions<list type="unordered">
1904*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*94d3b452SApple OSS Distributions</listitem></list>
1907*94d3b452SApple OSS Distributions
1908*94d3b452SApple OSS Distributions            </field_description>
1909*94d3b452SApple OSS Distributions          <field_resets>
1910*94d3b452SApple OSS Distributions
1911*94d3b452SApple OSS Distributions    <field_reset>
1912*94d3b452SApple OSS Distributions
1913*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*94d3b452SApple OSS Distributions
1915*94d3b452SApple OSS Distributions    </field_reset>
1916*94d3b452SApple OSS Distributions</field_resets>
1917*94d3b452SApple OSS Distributions      </field>
1918*94d3b452SApple OSS Distributions        <field
1919*94d3b452SApple OSS Distributions           id="COND_23_20"
1920*94d3b452SApple OSS Distributions           is_variable_length="False"
1921*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1922*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1924*94d3b452SApple OSS Distributions           is_constant_value="False"
1925*94d3b452SApple OSS Distributions        >
1926*94d3b452SApple OSS Distributions          <field_name>COND</field_name>
1927*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
1928*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*94d3b452SApple OSS Distributions        <field_description order="before">
1930*94d3b452SApple OSS Distributions
1931*94d3b452SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*94d3b452SApple OSS Distributions<list type="unordered">
1935*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*94d3b452SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*94d3b452SApple OSS Distributions</listitem></list>
1939*94d3b452SApple OSS Distributions</content>
1940*94d3b452SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*94d3b452SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*94d3b452SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*94d3b452SApple OSS Distributions</listitem></list>
1944*94d3b452SApple OSS Distributions</content>
1945*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*94d3b452SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*94d3b452SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*94d3b452SApple OSS Distributions</listitem></list>
1949*94d3b452SApple OSS Distributions</content>
1950*94d3b452SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*94d3b452SApple OSS Distributions</listitem></list>
1952*94d3b452SApple OSS Distributions
1953*94d3b452SApple OSS Distributions        </field_description>
1954*94d3b452SApple OSS Distributions        <field_values>
1955*94d3b452SApple OSS Distributions
1956*94d3b452SApple OSS Distributions
1957*94d3b452SApple OSS Distributions        </field_values>
1958*94d3b452SApple OSS Distributions          <field_resets>
1959*94d3b452SApple OSS Distributions
1960*94d3b452SApple OSS Distributions    <field_reset>
1961*94d3b452SApple OSS Distributions
1962*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*94d3b452SApple OSS Distributions
1964*94d3b452SApple OSS Distributions    </field_reset>
1965*94d3b452SApple OSS Distributions</field_resets>
1966*94d3b452SApple OSS Distributions      </field>
1967*94d3b452SApple OSS Distributions        <field
1968*94d3b452SApple OSS Distributions           id="0_19_0"
1969*94d3b452SApple OSS Distributions           is_variable_length="False"
1970*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
1971*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
1973*94d3b452SApple OSS Distributions           is_constant_value="False"
1974*94d3b452SApple OSS Distributions           rwtype="RES0"
1975*94d3b452SApple OSS Distributions        >
1976*94d3b452SApple OSS Distributions          <field_name>0</field_name>
1977*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
1978*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*94d3b452SApple OSS Distributions        <field_description order="before">
1980*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*94d3b452SApple OSS Distributions        </field_description>
1982*94d3b452SApple OSS Distributions        <field_values>
1983*94d3b452SApple OSS Distributions        </field_values>
1984*94d3b452SApple OSS Distributions      </field>
1985*94d3b452SApple OSS Distributions    <text_after_fields>
1986*94d3b452SApple OSS Distributions
1987*94d3b452SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*94d3b452SApple OSS Distributions<list type="unordered">
1989*94d3b452SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*94d3b452SApple OSS Distributions</listitem></list>
1993*94d3b452SApple OSS Distributions
1994*94d3b452SApple OSS Distributions    </text_after_fields>
1995*94d3b452SApple OSS Distributions  </fields>
1996*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
1997*94d3b452SApple OSS Distributions
1998*94d3b452SApple OSS Distributions
1999*94d3b452SApple OSS Distributions
2000*94d3b452SApple OSS Distributions
2001*94d3b452SApple OSS Distributions
2002*94d3b452SApple OSS Distributions
2003*94d3b452SApple OSS Distributions
2004*94d3b452SApple OSS Distributions
2005*94d3b452SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*94d3b452SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*94d3b452SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*94d3b452SApple OSS Distributions    </reg_fieldset>
2009*94d3b452SApple OSS Distributions            </partial_fieldset>
2010*94d3b452SApple OSS Distributions            <partial_fieldset>
2011*94d3b452SApple OSS Distributions              <fields length="25">
2012*94d3b452SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*94d3b452SApple OSS Distributions    <text_before_fields>
2014*94d3b452SApple OSS Distributions
2015*94d3b452SApple OSS Distributions
2016*94d3b452SApple OSS Distributions
2017*94d3b452SApple OSS Distributions    </text_before_fields>
2018*94d3b452SApple OSS Distributions
2019*94d3b452SApple OSS Distributions        <field
2020*94d3b452SApple OSS Distributions           id="0_24_0_1"
2021*94d3b452SApple OSS Distributions           is_variable_length="False"
2022*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2023*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2025*94d3b452SApple OSS Distributions           is_constant_value="False"
2026*94d3b452SApple OSS Distributions           rwtype="RES0"
2027*94d3b452SApple OSS Distributions        >
2028*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2029*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2030*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*94d3b452SApple OSS Distributions        <field_description order="before">
2032*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*94d3b452SApple OSS Distributions        </field_description>
2034*94d3b452SApple OSS Distributions        <field_values>
2035*94d3b452SApple OSS Distributions        </field_values>
2036*94d3b452SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*94d3b452SApple OSS Distributions      </field>
2038*94d3b452SApple OSS Distributions        <field
2039*94d3b452SApple OSS Distributions           id="0_24_0_2"
2040*94d3b452SApple OSS Distributions           is_variable_length="False"
2041*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2042*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2044*94d3b452SApple OSS Distributions           is_constant_value="False"
2045*94d3b452SApple OSS Distributions           rwtype="RES0"
2046*94d3b452SApple OSS Distributions        >
2047*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2048*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2049*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*94d3b452SApple OSS Distributions        <field_description order="before">
2051*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*94d3b452SApple OSS Distributions        </field_description>
2053*94d3b452SApple OSS Distributions        <field_values>
2054*94d3b452SApple OSS Distributions        </field_values>
2055*94d3b452SApple OSS Distributions      </field>
2056*94d3b452SApple OSS Distributions    <text_after_fields>
2057*94d3b452SApple OSS Distributions
2058*94d3b452SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*94d3b452SApple OSS Distributions<list type="unordered">
2060*94d3b452SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*94d3b452SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*94d3b452SApple OSS Distributions</listitem></list>
2063*94d3b452SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*94d3b452SApple OSS Distributions
2065*94d3b452SApple OSS Distributions    </text_after_fields>
2066*94d3b452SApple OSS Distributions  </fields>
2067*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2068*94d3b452SApple OSS Distributions
2069*94d3b452SApple OSS Distributions
2070*94d3b452SApple OSS Distributions
2071*94d3b452SApple OSS Distributions
2072*94d3b452SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*94d3b452SApple OSS Distributions    </reg_fieldset>
2074*94d3b452SApple OSS Distributions            </partial_fieldset>
2075*94d3b452SApple OSS Distributions            <partial_fieldset>
2076*94d3b452SApple OSS Distributions              <fields length="25">
2077*94d3b452SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*94d3b452SApple OSS Distributions    <text_before_fields>
2079*94d3b452SApple OSS Distributions
2080*94d3b452SApple OSS Distributions
2081*94d3b452SApple OSS Distributions
2082*94d3b452SApple OSS Distributions    </text_before_fields>
2083*94d3b452SApple OSS Distributions
2084*94d3b452SApple OSS Distributions        <field
2085*94d3b452SApple OSS Distributions           id="0_24_0"
2086*94d3b452SApple OSS Distributions           is_variable_length="False"
2087*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2088*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2090*94d3b452SApple OSS Distributions           is_constant_value="False"
2091*94d3b452SApple OSS Distributions           rwtype="RES0"
2092*94d3b452SApple OSS Distributions        >
2093*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2094*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2095*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*94d3b452SApple OSS Distributions        <field_description order="before">
2097*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*94d3b452SApple OSS Distributions        </field_description>
2099*94d3b452SApple OSS Distributions        <field_values>
2100*94d3b452SApple OSS Distributions        </field_values>
2101*94d3b452SApple OSS Distributions      </field>
2102*94d3b452SApple OSS Distributions    <text_after_fields>
2103*94d3b452SApple OSS Distributions
2104*94d3b452SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*94d3b452SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*94d3b452SApple OSS Distributions
2107*94d3b452SApple OSS Distributions    </text_after_fields>
2108*94d3b452SApple OSS Distributions  </fields>
2109*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2110*94d3b452SApple OSS Distributions
2111*94d3b452SApple OSS Distributions
2112*94d3b452SApple OSS Distributions
2113*94d3b452SApple OSS Distributions
2114*94d3b452SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*94d3b452SApple OSS Distributions    </reg_fieldset>
2116*94d3b452SApple OSS Distributions            </partial_fieldset>
2117*94d3b452SApple OSS Distributions            <partial_fieldset>
2118*94d3b452SApple OSS Distributions              <fields length="25">
2119*94d3b452SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*94d3b452SApple OSS Distributions    <text_before_fields>
2121*94d3b452SApple OSS Distributions
2122*94d3b452SApple OSS Distributions
2123*94d3b452SApple OSS Distributions
2124*94d3b452SApple OSS Distributions    </text_before_fields>
2125*94d3b452SApple OSS Distributions
2126*94d3b452SApple OSS Distributions        <field
2127*94d3b452SApple OSS Distributions           id="0_24_16"
2128*94d3b452SApple OSS Distributions           is_variable_length="False"
2129*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2130*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2132*94d3b452SApple OSS Distributions           is_constant_value="False"
2133*94d3b452SApple OSS Distributions           rwtype="RES0"
2134*94d3b452SApple OSS Distributions        >
2135*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2136*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2137*94d3b452SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*94d3b452SApple OSS Distributions        <field_description order="before">
2139*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*94d3b452SApple OSS Distributions        </field_description>
2141*94d3b452SApple OSS Distributions        <field_values>
2142*94d3b452SApple OSS Distributions        </field_values>
2143*94d3b452SApple OSS Distributions      </field>
2144*94d3b452SApple OSS Distributions        <field
2145*94d3b452SApple OSS Distributions           id="imm16_15_0"
2146*94d3b452SApple OSS Distributions           is_variable_length="False"
2147*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2148*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2150*94d3b452SApple OSS Distributions           is_constant_value="False"
2151*94d3b452SApple OSS Distributions        >
2152*94d3b452SApple OSS Distributions          <field_name>imm16</field_name>
2153*94d3b452SApple OSS Distributions        <field_msb>15</field_msb>
2154*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*94d3b452SApple OSS Distributions        <field_description order="before">
2156*94d3b452SApple OSS Distributions
2157*94d3b452SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*94d3b452SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*94d3b452SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*94d3b452SApple OSS Distributions<list type="unordered">
2161*94d3b452SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*94d3b452SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*94d3b452SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*94d3b452SApple OSS Distributions</listitem></list>
2165*94d3b452SApple OSS Distributions</content>
2166*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*94d3b452SApple OSS Distributions</listitem></list>
2168*94d3b452SApple OSS Distributions
2169*94d3b452SApple OSS Distributions        </field_description>
2170*94d3b452SApple OSS Distributions        <field_values>
2171*94d3b452SApple OSS Distributions
2172*94d3b452SApple OSS Distributions
2173*94d3b452SApple OSS Distributions        </field_values>
2174*94d3b452SApple OSS Distributions          <field_resets>
2175*94d3b452SApple OSS Distributions
2176*94d3b452SApple OSS Distributions    <field_reset>
2177*94d3b452SApple OSS Distributions
2178*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*94d3b452SApple OSS Distributions
2180*94d3b452SApple OSS Distributions    </field_reset>
2181*94d3b452SApple OSS Distributions</field_resets>
2182*94d3b452SApple OSS Distributions      </field>
2183*94d3b452SApple OSS Distributions    <text_after_fields>
2184*94d3b452SApple OSS Distributions
2185*94d3b452SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*94d3b452SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*94d3b452SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*94d3b452SApple OSS Distributions
2189*94d3b452SApple OSS Distributions    </text_after_fields>
2190*94d3b452SApple OSS Distributions  </fields>
2191*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2192*94d3b452SApple OSS Distributions
2193*94d3b452SApple OSS Distributions
2194*94d3b452SApple OSS Distributions
2195*94d3b452SApple OSS Distributions
2196*94d3b452SApple OSS Distributions
2197*94d3b452SApple OSS Distributions
2198*94d3b452SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*94d3b452SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*94d3b452SApple OSS Distributions    </reg_fieldset>
2201*94d3b452SApple OSS Distributions            </partial_fieldset>
2202*94d3b452SApple OSS Distributions            <partial_fieldset>
2203*94d3b452SApple OSS Distributions              <fields length="25">
2204*94d3b452SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*94d3b452SApple OSS Distributions    <text_before_fields>
2206*94d3b452SApple OSS Distributions
2207*94d3b452SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*94d3b452SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*94d3b452SApple OSS Distributions
2210*94d3b452SApple OSS Distributions    </text_before_fields>
2211*94d3b452SApple OSS Distributions
2212*94d3b452SApple OSS Distributions        <field
2213*94d3b452SApple OSS Distributions           id="CV_24_24"
2214*94d3b452SApple OSS Distributions           is_variable_length="False"
2215*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2216*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2218*94d3b452SApple OSS Distributions           is_constant_value="False"
2219*94d3b452SApple OSS Distributions        >
2220*94d3b452SApple OSS Distributions          <field_name>CV</field_name>
2221*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2222*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*94d3b452SApple OSS Distributions        <field_description order="before">
2224*94d3b452SApple OSS Distributions
2225*94d3b452SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*94d3b452SApple OSS Distributions
2227*94d3b452SApple OSS Distributions        </field_description>
2228*94d3b452SApple OSS Distributions        <field_values>
2229*94d3b452SApple OSS Distributions
2230*94d3b452SApple OSS Distributions
2231*94d3b452SApple OSS Distributions                <field_value_instance>
2232*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
2233*94d3b452SApple OSS Distributions        <field_value_description>
2234*94d3b452SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*94d3b452SApple OSS Distributions</field_value_description>
2236*94d3b452SApple OSS Distributions    </field_value_instance>
2237*94d3b452SApple OSS Distributions                <field_value_instance>
2238*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
2239*94d3b452SApple OSS Distributions        <field_value_description>
2240*94d3b452SApple OSS Distributions  <para>The COND field is valid.</para>
2241*94d3b452SApple OSS Distributions</field_value_description>
2242*94d3b452SApple OSS Distributions    </field_value_instance>
2243*94d3b452SApple OSS Distributions        </field_values>
2244*94d3b452SApple OSS Distributions            <field_description order="after">
2245*94d3b452SApple OSS Distributions
2246*94d3b452SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*94d3b452SApple OSS Distributions<list type="unordered">
2249*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*94d3b452SApple OSS Distributions</listitem></list>
2252*94d3b452SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*94d3b452SApple OSS Distributions
2254*94d3b452SApple OSS Distributions            </field_description>
2255*94d3b452SApple OSS Distributions          <field_resets>
2256*94d3b452SApple OSS Distributions
2257*94d3b452SApple OSS Distributions    <field_reset>
2258*94d3b452SApple OSS Distributions
2259*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*94d3b452SApple OSS Distributions
2261*94d3b452SApple OSS Distributions    </field_reset>
2262*94d3b452SApple OSS Distributions</field_resets>
2263*94d3b452SApple OSS Distributions      </field>
2264*94d3b452SApple OSS Distributions        <field
2265*94d3b452SApple OSS Distributions           id="COND_23_20"
2266*94d3b452SApple OSS Distributions           is_variable_length="False"
2267*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2268*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2270*94d3b452SApple OSS Distributions           is_constant_value="False"
2271*94d3b452SApple OSS Distributions        >
2272*94d3b452SApple OSS Distributions          <field_name>COND</field_name>
2273*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
2274*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*94d3b452SApple OSS Distributions        <field_description order="before">
2276*94d3b452SApple OSS Distributions
2277*94d3b452SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*94d3b452SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*94d3b452SApple OSS Distributions<list type="unordered">
2281*94d3b452SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*94d3b452SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*94d3b452SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*94d3b452SApple OSS Distributions</listitem></list>
2285*94d3b452SApple OSS Distributions</content>
2286*94d3b452SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*94d3b452SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*94d3b452SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*94d3b452SApple OSS Distributions</listitem></list>
2290*94d3b452SApple OSS Distributions</content>
2291*94d3b452SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*94d3b452SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*94d3b452SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*94d3b452SApple OSS Distributions</listitem></list>
2295*94d3b452SApple OSS Distributions</content>
2296*94d3b452SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*94d3b452SApple OSS Distributions</listitem></list>
2298*94d3b452SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*94d3b452SApple OSS Distributions
2300*94d3b452SApple OSS Distributions        </field_description>
2301*94d3b452SApple OSS Distributions        <field_values>
2302*94d3b452SApple OSS Distributions
2303*94d3b452SApple OSS Distributions
2304*94d3b452SApple OSS Distributions        </field_values>
2305*94d3b452SApple OSS Distributions          <field_resets>
2306*94d3b452SApple OSS Distributions
2307*94d3b452SApple OSS Distributions    <field_reset>
2308*94d3b452SApple OSS Distributions
2309*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*94d3b452SApple OSS Distributions
2311*94d3b452SApple OSS Distributions    </field_reset>
2312*94d3b452SApple OSS Distributions</field_resets>
2313*94d3b452SApple OSS Distributions      </field>
2314*94d3b452SApple OSS Distributions        <field
2315*94d3b452SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*94d3b452SApple OSS Distributions           is_variable_length="False"
2317*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2318*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2320*94d3b452SApple OSS Distributions           is_constant_value="False"
2321*94d3b452SApple OSS Distributions        >
2322*94d3b452SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
2324*94d3b452SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*94d3b452SApple OSS Distributions        <field_description order="before">
2326*94d3b452SApple OSS Distributions
2327*94d3b452SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*94d3b452SApple OSS Distributions
2329*94d3b452SApple OSS Distributions        </field_description>
2330*94d3b452SApple OSS Distributions        <field_values>
2331*94d3b452SApple OSS Distributions
2332*94d3b452SApple OSS Distributions
2333*94d3b452SApple OSS Distributions                <field_value_instance>
2334*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
2335*94d3b452SApple OSS Distributions        <field_value_description>
2336*94d3b452SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*94d3b452SApple OSS Distributions</field_value_description>
2338*94d3b452SApple OSS Distributions    </field_value_instance>
2339*94d3b452SApple OSS Distributions                <field_value_instance>
2340*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
2341*94d3b452SApple OSS Distributions        <field_value_description>
2342*94d3b452SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*94d3b452SApple OSS Distributions</field_value_description>
2344*94d3b452SApple OSS Distributions    </field_value_instance>
2345*94d3b452SApple OSS Distributions        </field_values>
2346*94d3b452SApple OSS Distributions            <field_description order="after">
2347*94d3b452SApple OSS Distributions
2348*94d3b452SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*94d3b452SApple OSS Distributions
2350*94d3b452SApple OSS Distributions            </field_description>
2351*94d3b452SApple OSS Distributions          <field_resets>
2352*94d3b452SApple OSS Distributions
2353*94d3b452SApple OSS Distributions    <field_reset>
2354*94d3b452SApple OSS Distributions
2355*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*94d3b452SApple OSS Distributions
2357*94d3b452SApple OSS Distributions    </field_reset>
2358*94d3b452SApple OSS Distributions</field_resets>
2359*94d3b452SApple OSS Distributions      </field>
2360*94d3b452SApple OSS Distributions        <field
2361*94d3b452SApple OSS Distributions           id="0_18_0"
2362*94d3b452SApple OSS Distributions           is_variable_length="False"
2363*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2364*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2366*94d3b452SApple OSS Distributions           is_constant_value="False"
2367*94d3b452SApple OSS Distributions           rwtype="RES0"
2368*94d3b452SApple OSS Distributions        >
2369*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2370*94d3b452SApple OSS Distributions        <field_msb>18</field_msb>
2371*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*94d3b452SApple OSS Distributions        <field_description order="before">
2373*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*94d3b452SApple OSS Distributions        </field_description>
2375*94d3b452SApple OSS Distributions        <field_values>
2376*94d3b452SApple OSS Distributions        </field_values>
2377*94d3b452SApple OSS Distributions      </field>
2378*94d3b452SApple OSS Distributions    <text_after_fields>
2379*94d3b452SApple OSS Distributions
2380*94d3b452SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*94d3b452SApple OSS Distributions
2382*94d3b452SApple OSS Distributions    </text_after_fields>
2383*94d3b452SApple OSS Distributions  </fields>
2384*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2385*94d3b452SApple OSS Distributions
2386*94d3b452SApple OSS Distributions
2387*94d3b452SApple OSS Distributions
2388*94d3b452SApple OSS Distributions
2389*94d3b452SApple OSS Distributions
2390*94d3b452SApple OSS Distributions
2391*94d3b452SApple OSS Distributions
2392*94d3b452SApple OSS Distributions
2393*94d3b452SApple OSS Distributions
2394*94d3b452SApple OSS Distributions
2395*94d3b452SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*94d3b452SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*94d3b452SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*94d3b452SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*94d3b452SApple OSS Distributions    </reg_fieldset>
2400*94d3b452SApple OSS Distributions            </partial_fieldset>
2401*94d3b452SApple OSS Distributions            <partial_fieldset>
2402*94d3b452SApple OSS Distributions              <fields length="25">
2403*94d3b452SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*94d3b452SApple OSS Distributions    <text_before_fields>
2405*94d3b452SApple OSS Distributions
2406*94d3b452SApple OSS Distributions
2407*94d3b452SApple OSS Distributions
2408*94d3b452SApple OSS Distributions    </text_before_fields>
2409*94d3b452SApple OSS Distributions
2410*94d3b452SApple OSS Distributions        <field
2411*94d3b452SApple OSS Distributions           id="0_24_16"
2412*94d3b452SApple OSS Distributions           is_variable_length="False"
2413*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2414*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2416*94d3b452SApple OSS Distributions           is_constant_value="False"
2417*94d3b452SApple OSS Distributions           rwtype="RES0"
2418*94d3b452SApple OSS Distributions        >
2419*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2420*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2421*94d3b452SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*94d3b452SApple OSS Distributions        <field_description order="before">
2423*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*94d3b452SApple OSS Distributions        </field_description>
2425*94d3b452SApple OSS Distributions        <field_values>
2426*94d3b452SApple OSS Distributions        </field_values>
2427*94d3b452SApple OSS Distributions      </field>
2428*94d3b452SApple OSS Distributions        <field
2429*94d3b452SApple OSS Distributions           id="imm16_15_0"
2430*94d3b452SApple OSS Distributions           is_variable_length="False"
2431*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2432*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2434*94d3b452SApple OSS Distributions           is_constant_value="False"
2435*94d3b452SApple OSS Distributions        >
2436*94d3b452SApple OSS Distributions          <field_name>imm16</field_name>
2437*94d3b452SApple OSS Distributions        <field_msb>15</field_msb>
2438*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*94d3b452SApple OSS Distributions        <field_description order="before">
2440*94d3b452SApple OSS Distributions
2441*94d3b452SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*94d3b452SApple OSS Distributions
2443*94d3b452SApple OSS Distributions        </field_description>
2444*94d3b452SApple OSS Distributions        <field_values>
2445*94d3b452SApple OSS Distributions
2446*94d3b452SApple OSS Distributions
2447*94d3b452SApple OSS Distributions        </field_values>
2448*94d3b452SApple OSS Distributions          <field_resets>
2449*94d3b452SApple OSS Distributions
2450*94d3b452SApple OSS Distributions    <field_reset>
2451*94d3b452SApple OSS Distributions
2452*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*94d3b452SApple OSS Distributions
2454*94d3b452SApple OSS Distributions    </field_reset>
2455*94d3b452SApple OSS Distributions</field_resets>
2456*94d3b452SApple OSS Distributions      </field>
2457*94d3b452SApple OSS Distributions    <text_after_fields>
2458*94d3b452SApple OSS Distributions
2459*94d3b452SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*94d3b452SApple OSS Distributions<list type="unordered">
2461*94d3b452SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*94d3b452SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*94d3b452SApple OSS Distributions</listitem></list>
2464*94d3b452SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*94d3b452SApple OSS Distributions
2466*94d3b452SApple OSS Distributions    </text_after_fields>
2467*94d3b452SApple OSS Distributions  </fields>
2468*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2469*94d3b452SApple OSS Distributions
2470*94d3b452SApple OSS Distributions
2471*94d3b452SApple OSS Distributions
2472*94d3b452SApple OSS Distributions
2473*94d3b452SApple OSS Distributions
2474*94d3b452SApple OSS Distributions
2475*94d3b452SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*94d3b452SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*94d3b452SApple OSS Distributions    </reg_fieldset>
2478*94d3b452SApple OSS Distributions            </partial_fieldset>
2479*94d3b452SApple OSS Distributions            <partial_fieldset>
2480*94d3b452SApple OSS Distributions              <fields length="25">
2481*94d3b452SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*94d3b452SApple OSS Distributions    <text_before_fields>
2483*94d3b452SApple OSS Distributions
2484*94d3b452SApple OSS Distributions
2485*94d3b452SApple OSS Distributions
2486*94d3b452SApple OSS Distributions    </text_before_fields>
2487*94d3b452SApple OSS Distributions
2488*94d3b452SApple OSS Distributions        <field
2489*94d3b452SApple OSS Distributions           id="0_24_22"
2490*94d3b452SApple OSS Distributions           is_variable_length="False"
2491*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2492*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2494*94d3b452SApple OSS Distributions           is_constant_value="False"
2495*94d3b452SApple OSS Distributions           rwtype="RES0"
2496*94d3b452SApple OSS Distributions        >
2497*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2498*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2499*94d3b452SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*94d3b452SApple OSS Distributions        <field_description order="before">
2501*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*94d3b452SApple OSS Distributions        </field_description>
2503*94d3b452SApple OSS Distributions        <field_values>
2504*94d3b452SApple OSS Distributions        </field_values>
2505*94d3b452SApple OSS Distributions      </field>
2506*94d3b452SApple OSS Distributions        <field
2507*94d3b452SApple OSS Distributions           id="Op0_21_20"
2508*94d3b452SApple OSS Distributions           is_variable_length="False"
2509*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2510*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2512*94d3b452SApple OSS Distributions           is_constant_value="False"
2513*94d3b452SApple OSS Distributions        >
2514*94d3b452SApple OSS Distributions          <field_name>Op0</field_name>
2515*94d3b452SApple OSS Distributions        <field_msb>21</field_msb>
2516*94d3b452SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*94d3b452SApple OSS Distributions        <field_description order="before">
2518*94d3b452SApple OSS Distributions
2519*94d3b452SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*94d3b452SApple OSS Distributions
2521*94d3b452SApple OSS Distributions        </field_description>
2522*94d3b452SApple OSS Distributions        <field_values>
2523*94d3b452SApple OSS Distributions
2524*94d3b452SApple OSS Distributions
2525*94d3b452SApple OSS Distributions        </field_values>
2526*94d3b452SApple OSS Distributions          <field_resets>
2527*94d3b452SApple OSS Distributions
2528*94d3b452SApple OSS Distributions    <field_reset>
2529*94d3b452SApple OSS Distributions
2530*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*94d3b452SApple OSS Distributions
2532*94d3b452SApple OSS Distributions    </field_reset>
2533*94d3b452SApple OSS Distributions</field_resets>
2534*94d3b452SApple OSS Distributions      </field>
2535*94d3b452SApple OSS Distributions        <field
2536*94d3b452SApple OSS Distributions           id="Op2_19_17"
2537*94d3b452SApple OSS Distributions           is_variable_length="False"
2538*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2539*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2541*94d3b452SApple OSS Distributions           is_constant_value="False"
2542*94d3b452SApple OSS Distributions        >
2543*94d3b452SApple OSS Distributions          <field_name>Op2</field_name>
2544*94d3b452SApple OSS Distributions        <field_msb>19</field_msb>
2545*94d3b452SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*94d3b452SApple OSS Distributions        <field_description order="before">
2547*94d3b452SApple OSS Distributions
2548*94d3b452SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*94d3b452SApple OSS Distributions
2550*94d3b452SApple OSS Distributions        </field_description>
2551*94d3b452SApple OSS Distributions        <field_values>
2552*94d3b452SApple OSS Distributions
2553*94d3b452SApple OSS Distributions
2554*94d3b452SApple OSS Distributions        </field_values>
2555*94d3b452SApple OSS Distributions          <field_resets>
2556*94d3b452SApple OSS Distributions
2557*94d3b452SApple OSS Distributions    <field_reset>
2558*94d3b452SApple OSS Distributions
2559*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*94d3b452SApple OSS Distributions
2561*94d3b452SApple OSS Distributions    </field_reset>
2562*94d3b452SApple OSS Distributions</field_resets>
2563*94d3b452SApple OSS Distributions      </field>
2564*94d3b452SApple OSS Distributions        <field
2565*94d3b452SApple OSS Distributions           id="Op1_16_14"
2566*94d3b452SApple OSS Distributions           is_variable_length="False"
2567*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2568*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2570*94d3b452SApple OSS Distributions           is_constant_value="False"
2571*94d3b452SApple OSS Distributions        >
2572*94d3b452SApple OSS Distributions          <field_name>Op1</field_name>
2573*94d3b452SApple OSS Distributions        <field_msb>16</field_msb>
2574*94d3b452SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*94d3b452SApple OSS Distributions        <field_description order="before">
2576*94d3b452SApple OSS Distributions
2577*94d3b452SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*94d3b452SApple OSS Distributions
2579*94d3b452SApple OSS Distributions        </field_description>
2580*94d3b452SApple OSS Distributions        <field_values>
2581*94d3b452SApple OSS Distributions
2582*94d3b452SApple OSS Distributions
2583*94d3b452SApple OSS Distributions        </field_values>
2584*94d3b452SApple OSS Distributions          <field_resets>
2585*94d3b452SApple OSS Distributions
2586*94d3b452SApple OSS Distributions    <field_reset>
2587*94d3b452SApple OSS Distributions
2588*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*94d3b452SApple OSS Distributions
2590*94d3b452SApple OSS Distributions    </field_reset>
2591*94d3b452SApple OSS Distributions</field_resets>
2592*94d3b452SApple OSS Distributions      </field>
2593*94d3b452SApple OSS Distributions        <field
2594*94d3b452SApple OSS Distributions           id="CRn_13_10"
2595*94d3b452SApple OSS Distributions           is_variable_length="False"
2596*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2597*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2599*94d3b452SApple OSS Distributions           is_constant_value="False"
2600*94d3b452SApple OSS Distributions        >
2601*94d3b452SApple OSS Distributions          <field_name>CRn</field_name>
2602*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
2603*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*94d3b452SApple OSS Distributions        <field_description order="before">
2605*94d3b452SApple OSS Distributions
2606*94d3b452SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*94d3b452SApple OSS Distributions
2608*94d3b452SApple OSS Distributions        </field_description>
2609*94d3b452SApple OSS Distributions        <field_values>
2610*94d3b452SApple OSS Distributions
2611*94d3b452SApple OSS Distributions
2612*94d3b452SApple OSS Distributions        </field_values>
2613*94d3b452SApple OSS Distributions          <field_resets>
2614*94d3b452SApple OSS Distributions
2615*94d3b452SApple OSS Distributions    <field_reset>
2616*94d3b452SApple OSS Distributions
2617*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*94d3b452SApple OSS Distributions
2619*94d3b452SApple OSS Distributions    </field_reset>
2620*94d3b452SApple OSS Distributions</field_resets>
2621*94d3b452SApple OSS Distributions      </field>
2622*94d3b452SApple OSS Distributions        <field
2623*94d3b452SApple OSS Distributions           id="Rt_9_5"
2624*94d3b452SApple OSS Distributions           is_variable_length="False"
2625*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2626*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2628*94d3b452SApple OSS Distributions           is_constant_value="False"
2629*94d3b452SApple OSS Distributions        >
2630*94d3b452SApple OSS Distributions          <field_name>Rt</field_name>
2631*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
2632*94d3b452SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*94d3b452SApple OSS Distributions        <field_description order="before">
2634*94d3b452SApple OSS Distributions
2635*94d3b452SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*94d3b452SApple OSS Distributions
2637*94d3b452SApple OSS Distributions        </field_description>
2638*94d3b452SApple OSS Distributions        <field_values>
2639*94d3b452SApple OSS Distributions
2640*94d3b452SApple OSS Distributions
2641*94d3b452SApple OSS Distributions        </field_values>
2642*94d3b452SApple OSS Distributions          <field_resets>
2643*94d3b452SApple OSS Distributions
2644*94d3b452SApple OSS Distributions    <field_reset>
2645*94d3b452SApple OSS Distributions
2646*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*94d3b452SApple OSS Distributions
2648*94d3b452SApple OSS Distributions    </field_reset>
2649*94d3b452SApple OSS Distributions</field_resets>
2650*94d3b452SApple OSS Distributions      </field>
2651*94d3b452SApple OSS Distributions        <field
2652*94d3b452SApple OSS Distributions           id="CRm_4_1"
2653*94d3b452SApple OSS Distributions           is_variable_length="False"
2654*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2655*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2657*94d3b452SApple OSS Distributions           is_constant_value="False"
2658*94d3b452SApple OSS Distributions        >
2659*94d3b452SApple OSS Distributions          <field_name>CRm</field_name>
2660*94d3b452SApple OSS Distributions        <field_msb>4</field_msb>
2661*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*94d3b452SApple OSS Distributions        <field_description order="before">
2663*94d3b452SApple OSS Distributions
2664*94d3b452SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*94d3b452SApple OSS Distributions
2666*94d3b452SApple OSS Distributions        </field_description>
2667*94d3b452SApple OSS Distributions        <field_values>
2668*94d3b452SApple OSS Distributions
2669*94d3b452SApple OSS Distributions
2670*94d3b452SApple OSS Distributions        </field_values>
2671*94d3b452SApple OSS Distributions          <field_resets>
2672*94d3b452SApple OSS Distributions
2673*94d3b452SApple OSS Distributions    <field_reset>
2674*94d3b452SApple OSS Distributions
2675*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*94d3b452SApple OSS Distributions
2677*94d3b452SApple OSS Distributions    </field_reset>
2678*94d3b452SApple OSS Distributions</field_resets>
2679*94d3b452SApple OSS Distributions      </field>
2680*94d3b452SApple OSS Distributions        <field
2681*94d3b452SApple OSS Distributions           id="Direction_0_0"
2682*94d3b452SApple OSS Distributions           is_variable_length="False"
2683*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2684*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2686*94d3b452SApple OSS Distributions           is_constant_value="False"
2687*94d3b452SApple OSS Distributions        >
2688*94d3b452SApple OSS Distributions          <field_name>Direction</field_name>
2689*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
2690*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*94d3b452SApple OSS Distributions        <field_description order="before">
2692*94d3b452SApple OSS Distributions
2693*94d3b452SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*94d3b452SApple OSS Distributions
2695*94d3b452SApple OSS Distributions        </field_description>
2696*94d3b452SApple OSS Distributions        <field_values>
2697*94d3b452SApple OSS Distributions
2698*94d3b452SApple OSS Distributions
2699*94d3b452SApple OSS Distributions                <field_value_instance>
2700*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
2701*94d3b452SApple OSS Distributions        <field_value_description>
2702*94d3b452SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*94d3b452SApple OSS Distributions</field_value_description>
2704*94d3b452SApple OSS Distributions    </field_value_instance>
2705*94d3b452SApple OSS Distributions                <field_value_instance>
2706*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
2707*94d3b452SApple OSS Distributions        <field_value_description>
2708*94d3b452SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*94d3b452SApple OSS Distributions</field_value_description>
2710*94d3b452SApple OSS Distributions    </field_value_instance>
2711*94d3b452SApple OSS Distributions        </field_values>
2712*94d3b452SApple OSS Distributions          <field_resets>
2713*94d3b452SApple OSS Distributions
2714*94d3b452SApple OSS Distributions    <field_reset>
2715*94d3b452SApple OSS Distributions
2716*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*94d3b452SApple OSS Distributions
2718*94d3b452SApple OSS Distributions    </field_reset>
2719*94d3b452SApple OSS Distributions</field_resets>
2720*94d3b452SApple OSS Distributions      </field>
2721*94d3b452SApple OSS Distributions    <text_after_fields>
2722*94d3b452SApple OSS Distributions
2723*94d3b452SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*94d3b452SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*94d3b452SApple OSS Distributions<list type="unordered">
2726*94d3b452SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*94d3b452SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*94d3b452SApple OSS Distributions</listitem></list>
2737*94d3b452SApple OSS Distributions</content>
2738*94d3b452SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*94d3b452SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*94d3b452SApple OSS Distributions</listitem></list>
2759*94d3b452SApple OSS Distributions</content>
2760*94d3b452SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*94d3b452SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*94d3b452SApple OSS Distributions</listitem></list>
2769*94d3b452SApple OSS Distributions</content>
2770*94d3b452SApple OSS Distributions</listitem></list>
2771*94d3b452SApple OSS Distributions
2772*94d3b452SApple OSS Distributions    </text_after_fields>
2773*94d3b452SApple OSS Distributions  </fields>
2774*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2775*94d3b452SApple OSS Distributions
2776*94d3b452SApple OSS Distributions
2777*94d3b452SApple OSS Distributions
2778*94d3b452SApple OSS Distributions
2779*94d3b452SApple OSS Distributions
2780*94d3b452SApple OSS Distributions
2781*94d3b452SApple OSS Distributions
2782*94d3b452SApple OSS Distributions
2783*94d3b452SApple OSS Distributions
2784*94d3b452SApple OSS Distributions
2785*94d3b452SApple OSS Distributions
2786*94d3b452SApple OSS Distributions
2787*94d3b452SApple OSS Distributions
2788*94d3b452SApple OSS Distributions
2789*94d3b452SApple OSS Distributions
2790*94d3b452SApple OSS Distributions
2791*94d3b452SApple OSS Distributions
2792*94d3b452SApple OSS Distributions
2793*94d3b452SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*94d3b452SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*94d3b452SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*94d3b452SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*94d3b452SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*94d3b452SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*94d3b452SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*94d3b452SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*94d3b452SApple OSS Distributions    </reg_fieldset>
2802*94d3b452SApple OSS Distributions            </partial_fieldset>
2803*94d3b452SApple OSS Distributions            <partial_fieldset>
2804*94d3b452SApple OSS Distributions              <fields length="25">
2805*94d3b452SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*94d3b452SApple OSS Distributions    <text_before_fields>
2807*94d3b452SApple OSS Distributions
2808*94d3b452SApple OSS Distributions
2809*94d3b452SApple OSS Distributions
2810*94d3b452SApple OSS Distributions    </text_before_fields>
2811*94d3b452SApple OSS Distributions
2812*94d3b452SApple OSS Distributions        <field
2813*94d3b452SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*94d3b452SApple OSS Distributions           is_variable_length="False"
2815*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2816*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2818*94d3b452SApple OSS Distributions           is_constant_value="False"
2819*94d3b452SApple OSS Distributions        >
2820*94d3b452SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2822*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*94d3b452SApple OSS Distributions        <field_description order="before">
2824*94d3b452SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*94d3b452SApple OSS Distributions
2826*94d3b452SApple OSS Distributions
2827*94d3b452SApple OSS Distributions
2828*94d3b452SApple OSS Distributions        </field_description>
2829*94d3b452SApple OSS Distributions        <field_values>
2830*94d3b452SApple OSS Distributions
2831*94d3b452SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*94d3b452SApple OSS Distributions        </field_values>
2833*94d3b452SApple OSS Distributions          <field_resets>
2834*94d3b452SApple OSS Distributions
2835*94d3b452SApple OSS Distributions    <field_reset>
2836*94d3b452SApple OSS Distributions
2837*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*94d3b452SApple OSS Distributions
2839*94d3b452SApple OSS Distributions    </field_reset>
2840*94d3b452SApple OSS Distributions</field_resets>
2841*94d3b452SApple OSS Distributions      </field>
2842*94d3b452SApple OSS Distributions    <text_after_fields>
2843*94d3b452SApple OSS Distributions
2844*94d3b452SApple OSS Distributions
2845*94d3b452SApple OSS Distributions
2846*94d3b452SApple OSS Distributions    </text_after_fields>
2847*94d3b452SApple OSS Distributions  </fields>
2848*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
2849*94d3b452SApple OSS Distributions
2850*94d3b452SApple OSS Distributions
2851*94d3b452SApple OSS Distributions
2852*94d3b452SApple OSS Distributions
2853*94d3b452SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*94d3b452SApple OSS Distributions    </reg_fieldset>
2855*94d3b452SApple OSS Distributions            </partial_fieldset>
2856*94d3b452SApple OSS Distributions            <partial_fieldset>
2857*94d3b452SApple OSS Distributions              <fields length="25">
2858*94d3b452SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*94d3b452SApple OSS Distributions    <text_before_fields>
2860*94d3b452SApple OSS Distributions
2861*94d3b452SApple OSS Distributions
2862*94d3b452SApple OSS Distributions
2863*94d3b452SApple OSS Distributions    </text_before_fields>
2864*94d3b452SApple OSS Distributions
2865*94d3b452SApple OSS Distributions        <field
2866*94d3b452SApple OSS Distributions           id="0_24_13"
2867*94d3b452SApple OSS Distributions           is_variable_length="False"
2868*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2869*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2871*94d3b452SApple OSS Distributions           is_constant_value="False"
2872*94d3b452SApple OSS Distributions           rwtype="RES0"
2873*94d3b452SApple OSS Distributions        >
2874*94d3b452SApple OSS Distributions          <field_name>0</field_name>
2875*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
2876*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*94d3b452SApple OSS Distributions        <field_description order="before">
2878*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*94d3b452SApple OSS Distributions        </field_description>
2880*94d3b452SApple OSS Distributions        <field_values>
2881*94d3b452SApple OSS Distributions        </field_values>
2882*94d3b452SApple OSS Distributions      </field>
2883*94d3b452SApple OSS Distributions        <field
2884*94d3b452SApple OSS Distributions           id="SET_12_11"
2885*94d3b452SApple OSS Distributions           is_variable_length="False"
2886*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2887*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2889*94d3b452SApple OSS Distributions           is_constant_value="False"
2890*94d3b452SApple OSS Distributions        >
2891*94d3b452SApple OSS Distributions          <field_name>SET</field_name>
2892*94d3b452SApple OSS Distributions        <field_msb>12</field_msb>
2893*94d3b452SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*94d3b452SApple OSS Distributions        <field_description order="before">
2895*94d3b452SApple OSS Distributions
2896*94d3b452SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*94d3b452SApple OSS Distributions
2898*94d3b452SApple OSS Distributions        </field_description>
2899*94d3b452SApple OSS Distributions        <field_values>
2900*94d3b452SApple OSS Distributions
2901*94d3b452SApple OSS Distributions
2902*94d3b452SApple OSS Distributions                <field_value_instance>
2903*94d3b452SApple OSS Distributions            <field_value>0b00</field_value>
2904*94d3b452SApple OSS Distributions        <field_value_description>
2905*94d3b452SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*94d3b452SApple OSS Distributions</field_value_description>
2907*94d3b452SApple OSS Distributions    </field_value_instance>
2908*94d3b452SApple OSS Distributions                <field_value_instance>
2909*94d3b452SApple OSS Distributions            <field_value>0b10</field_value>
2910*94d3b452SApple OSS Distributions        <field_value_description>
2911*94d3b452SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*94d3b452SApple OSS Distributions</field_value_description>
2913*94d3b452SApple OSS Distributions    </field_value_instance>
2914*94d3b452SApple OSS Distributions                <field_value_instance>
2915*94d3b452SApple OSS Distributions            <field_value>0b11</field_value>
2916*94d3b452SApple OSS Distributions        <field_value_description>
2917*94d3b452SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*94d3b452SApple OSS Distributions</field_value_description>
2919*94d3b452SApple OSS Distributions    </field_value_instance>
2920*94d3b452SApple OSS Distributions        </field_values>
2921*94d3b452SApple OSS Distributions            <field_description order="after">
2922*94d3b452SApple OSS Distributions
2923*94d3b452SApple OSS Distributions  <para>All other values are reserved.</para>
2924*94d3b452SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*94d3b452SApple OSS Distributions<list type="unordered">
2926*94d3b452SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*94d3b452SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*94d3b452SApple OSS Distributions</listitem></list>
2929*94d3b452SApple OSS Distributions
2930*94d3b452SApple OSS Distributions            </field_description>
2931*94d3b452SApple OSS Distributions          <field_resets>
2932*94d3b452SApple OSS Distributions
2933*94d3b452SApple OSS Distributions    <field_reset>
2934*94d3b452SApple OSS Distributions
2935*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*94d3b452SApple OSS Distributions
2937*94d3b452SApple OSS Distributions    </field_reset>
2938*94d3b452SApple OSS Distributions</field_resets>
2939*94d3b452SApple OSS Distributions      </field>
2940*94d3b452SApple OSS Distributions        <field
2941*94d3b452SApple OSS Distributions           id="FnV_10_10"
2942*94d3b452SApple OSS Distributions           is_variable_length="False"
2943*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2944*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2946*94d3b452SApple OSS Distributions           is_constant_value="False"
2947*94d3b452SApple OSS Distributions        >
2948*94d3b452SApple OSS Distributions          <field_name>FnV</field_name>
2949*94d3b452SApple OSS Distributions        <field_msb>10</field_msb>
2950*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*94d3b452SApple OSS Distributions        <field_description order="before">
2952*94d3b452SApple OSS Distributions
2953*94d3b452SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*94d3b452SApple OSS Distributions
2955*94d3b452SApple OSS Distributions        </field_description>
2956*94d3b452SApple OSS Distributions        <field_values>
2957*94d3b452SApple OSS Distributions
2958*94d3b452SApple OSS Distributions
2959*94d3b452SApple OSS Distributions                <field_value_instance>
2960*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
2961*94d3b452SApple OSS Distributions        <field_value_description>
2962*94d3b452SApple OSS Distributions  <para>FAR is valid.</para>
2963*94d3b452SApple OSS Distributions</field_value_description>
2964*94d3b452SApple OSS Distributions    </field_value_instance>
2965*94d3b452SApple OSS Distributions                <field_value_instance>
2966*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
2967*94d3b452SApple OSS Distributions        <field_value_description>
2968*94d3b452SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*94d3b452SApple OSS Distributions</field_value_description>
2970*94d3b452SApple OSS Distributions    </field_value_instance>
2971*94d3b452SApple OSS Distributions        </field_values>
2972*94d3b452SApple OSS Distributions            <field_description order="after">
2973*94d3b452SApple OSS Distributions
2974*94d3b452SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*94d3b452SApple OSS Distributions
2976*94d3b452SApple OSS Distributions            </field_description>
2977*94d3b452SApple OSS Distributions          <field_resets>
2978*94d3b452SApple OSS Distributions
2979*94d3b452SApple OSS Distributions    <field_reset>
2980*94d3b452SApple OSS Distributions
2981*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*94d3b452SApple OSS Distributions
2983*94d3b452SApple OSS Distributions    </field_reset>
2984*94d3b452SApple OSS Distributions</field_resets>
2985*94d3b452SApple OSS Distributions      </field>
2986*94d3b452SApple OSS Distributions        <field
2987*94d3b452SApple OSS Distributions           id="EA_9_9"
2988*94d3b452SApple OSS Distributions           is_variable_length="False"
2989*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
2990*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
2992*94d3b452SApple OSS Distributions           is_constant_value="False"
2993*94d3b452SApple OSS Distributions        >
2994*94d3b452SApple OSS Distributions          <field_name>EA</field_name>
2995*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
2996*94d3b452SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*94d3b452SApple OSS Distributions        <field_description order="before">
2998*94d3b452SApple OSS Distributions
2999*94d3b452SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*94d3b452SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*94d3b452SApple OSS Distributions
3002*94d3b452SApple OSS Distributions        </field_description>
3003*94d3b452SApple OSS Distributions        <field_values>
3004*94d3b452SApple OSS Distributions
3005*94d3b452SApple OSS Distributions
3006*94d3b452SApple OSS Distributions        </field_values>
3007*94d3b452SApple OSS Distributions          <field_resets>
3008*94d3b452SApple OSS Distributions
3009*94d3b452SApple OSS Distributions    <field_reset>
3010*94d3b452SApple OSS Distributions
3011*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*94d3b452SApple OSS Distributions
3013*94d3b452SApple OSS Distributions    </field_reset>
3014*94d3b452SApple OSS Distributions</field_resets>
3015*94d3b452SApple OSS Distributions      </field>
3016*94d3b452SApple OSS Distributions        <field
3017*94d3b452SApple OSS Distributions           id="0_8_8"
3018*94d3b452SApple OSS Distributions           is_variable_length="False"
3019*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3020*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3022*94d3b452SApple OSS Distributions           is_constant_value="False"
3023*94d3b452SApple OSS Distributions           rwtype="RES0"
3024*94d3b452SApple OSS Distributions        >
3025*94d3b452SApple OSS Distributions          <field_name>0</field_name>
3026*94d3b452SApple OSS Distributions        <field_msb>8</field_msb>
3027*94d3b452SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*94d3b452SApple OSS Distributions        <field_description order="before">
3029*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*94d3b452SApple OSS Distributions        </field_description>
3031*94d3b452SApple OSS Distributions        <field_values>
3032*94d3b452SApple OSS Distributions        </field_values>
3033*94d3b452SApple OSS Distributions      </field>
3034*94d3b452SApple OSS Distributions        <field
3035*94d3b452SApple OSS Distributions           id="S1PTW_7_7"
3036*94d3b452SApple OSS Distributions           is_variable_length="False"
3037*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3038*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3040*94d3b452SApple OSS Distributions           is_constant_value="False"
3041*94d3b452SApple OSS Distributions        >
3042*94d3b452SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*94d3b452SApple OSS Distributions        <field_msb>7</field_msb>
3044*94d3b452SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*94d3b452SApple OSS Distributions        <field_description order="before">
3046*94d3b452SApple OSS Distributions
3047*94d3b452SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*94d3b452SApple OSS Distributions
3049*94d3b452SApple OSS Distributions        </field_description>
3050*94d3b452SApple OSS Distributions        <field_values>
3051*94d3b452SApple OSS Distributions
3052*94d3b452SApple OSS Distributions
3053*94d3b452SApple OSS Distributions                <field_value_instance>
3054*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3055*94d3b452SApple OSS Distributions        <field_value_description>
3056*94d3b452SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*94d3b452SApple OSS Distributions</field_value_description>
3058*94d3b452SApple OSS Distributions    </field_value_instance>
3059*94d3b452SApple OSS Distributions                <field_value_instance>
3060*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3061*94d3b452SApple OSS Distributions        <field_value_description>
3062*94d3b452SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*94d3b452SApple OSS Distributions</field_value_description>
3064*94d3b452SApple OSS Distributions    </field_value_instance>
3065*94d3b452SApple OSS Distributions        </field_values>
3066*94d3b452SApple OSS Distributions            <field_description order="after">
3067*94d3b452SApple OSS Distributions
3068*94d3b452SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*94d3b452SApple OSS Distributions
3070*94d3b452SApple OSS Distributions            </field_description>
3071*94d3b452SApple OSS Distributions          <field_resets>
3072*94d3b452SApple OSS Distributions
3073*94d3b452SApple OSS Distributions    <field_reset>
3074*94d3b452SApple OSS Distributions
3075*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*94d3b452SApple OSS Distributions
3077*94d3b452SApple OSS Distributions    </field_reset>
3078*94d3b452SApple OSS Distributions</field_resets>
3079*94d3b452SApple OSS Distributions      </field>
3080*94d3b452SApple OSS Distributions        <field
3081*94d3b452SApple OSS Distributions           id="0_6_6"
3082*94d3b452SApple OSS Distributions           is_variable_length="False"
3083*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3084*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3086*94d3b452SApple OSS Distributions           is_constant_value="False"
3087*94d3b452SApple OSS Distributions           rwtype="RES0"
3088*94d3b452SApple OSS Distributions        >
3089*94d3b452SApple OSS Distributions          <field_name>0</field_name>
3090*94d3b452SApple OSS Distributions        <field_msb>6</field_msb>
3091*94d3b452SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*94d3b452SApple OSS Distributions        <field_description order="before">
3093*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*94d3b452SApple OSS Distributions        </field_description>
3095*94d3b452SApple OSS Distributions        <field_values>
3096*94d3b452SApple OSS Distributions        </field_values>
3097*94d3b452SApple OSS Distributions      </field>
3098*94d3b452SApple OSS Distributions        <field
3099*94d3b452SApple OSS Distributions           id="IFSC_5_0"
3100*94d3b452SApple OSS Distributions           is_variable_length="False"
3101*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3102*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3104*94d3b452SApple OSS Distributions           is_constant_value="False"
3105*94d3b452SApple OSS Distributions        >
3106*94d3b452SApple OSS Distributions          <field_name>IFSC</field_name>
3107*94d3b452SApple OSS Distributions        <field_msb>5</field_msb>
3108*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*94d3b452SApple OSS Distributions        <field_description order="before">
3110*94d3b452SApple OSS Distributions
3111*94d3b452SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*94d3b452SApple OSS Distributions
3113*94d3b452SApple OSS Distributions        </field_description>
3114*94d3b452SApple OSS Distributions        <field_values>
3115*94d3b452SApple OSS Distributions
3116*94d3b452SApple OSS Distributions
3117*94d3b452SApple OSS Distributions                <field_value_instance>
3118*94d3b452SApple OSS Distributions            <field_value>0b000000</field_value>
3119*94d3b452SApple OSS Distributions        <field_value_description>
3120*94d3b452SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*94d3b452SApple OSS Distributions</field_value_description>
3122*94d3b452SApple OSS Distributions    </field_value_instance>
3123*94d3b452SApple OSS Distributions                <field_value_instance>
3124*94d3b452SApple OSS Distributions            <field_value>0b000001</field_value>
3125*94d3b452SApple OSS Distributions        <field_value_description>
3126*94d3b452SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*94d3b452SApple OSS Distributions</field_value_description>
3128*94d3b452SApple OSS Distributions    </field_value_instance>
3129*94d3b452SApple OSS Distributions                <field_value_instance>
3130*94d3b452SApple OSS Distributions            <field_value>0b000010</field_value>
3131*94d3b452SApple OSS Distributions        <field_value_description>
3132*94d3b452SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*94d3b452SApple OSS Distributions</field_value_description>
3134*94d3b452SApple OSS Distributions    </field_value_instance>
3135*94d3b452SApple OSS Distributions                <field_value_instance>
3136*94d3b452SApple OSS Distributions            <field_value>0b000011</field_value>
3137*94d3b452SApple OSS Distributions        <field_value_description>
3138*94d3b452SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*94d3b452SApple OSS Distributions</field_value_description>
3140*94d3b452SApple OSS Distributions    </field_value_instance>
3141*94d3b452SApple OSS Distributions                <field_value_instance>
3142*94d3b452SApple OSS Distributions            <field_value>0b000100</field_value>
3143*94d3b452SApple OSS Distributions        <field_value_description>
3144*94d3b452SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*94d3b452SApple OSS Distributions</field_value_description>
3146*94d3b452SApple OSS Distributions    </field_value_instance>
3147*94d3b452SApple OSS Distributions                <field_value_instance>
3148*94d3b452SApple OSS Distributions            <field_value>0b000101</field_value>
3149*94d3b452SApple OSS Distributions        <field_value_description>
3150*94d3b452SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*94d3b452SApple OSS Distributions</field_value_description>
3152*94d3b452SApple OSS Distributions    </field_value_instance>
3153*94d3b452SApple OSS Distributions                <field_value_instance>
3154*94d3b452SApple OSS Distributions            <field_value>0b000110</field_value>
3155*94d3b452SApple OSS Distributions        <field_value_description>
3156*94d3b452SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*94d3b452SApple OSS Distributions</field_value_description>
3158*94d3b452SApple OSS Distributions    </field_value_instance>
3159*94d3b452SApple OSS Distributions                <field_value_instance>
3160*94d3b452SApple OSS Distributions            <field_value>0b000111</field_value>
3161*94d3b452SApple OSS Distributions        <field_value_description>
3162*94d3b452SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*94d3b452SApple OSS Distributions</field_value_description>
3164*94d3b452SApple OSS Distributions    </field_value_instance>
3165*94d3b452SApple OSS Distributions                <field_value_instance>
3166*94d3b452SApple OSS Distributions            <field_value>0b001001</field_value>
3167*94d3b452SApple OSS Distributions        <field_value_description>
3168*94d3b452SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*94d3b452SApple OSS Distributions</field_value_description>
3170*94d3b452SApple OSS Distributions    </field_value_instance>
3171*94d3b452SApple OSS Distributions                <field_value_instance>
3172*94d3b452SApple OSS Distributions            <field_value>0b001010</field_value>
3173*94d3b452SApple OSS Distributions        <field_value_description>
3174*94d3b452SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*94d3b452SApple OSS Distributions</field_value_description>
3176*94d3b452SApple OSS Distributions    </field_value_instance>
3177*94d3b452SApple OSS Distributions                <field_value_instance>
3178*94d3b452SApple OSS Distributions            <field_value>0b001011</field_value>
3179*94d3b452SApple OSS Distributions        <field_value_description>
3180*94d3b452SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*94d3b452SApple OSS Distributions</field_value_description>
3182*94d3b452SApple OSS Distributions    </field_value_instance>
3183*94d3b452SApple OSS Distributions                <field_value_instance>
3184*94d3b452SApple OSS Distributions            <field_value>0b001101</field_value>
3185*94d3b452SApple OSS Distributions        <field_value_description>
3186*94d3b452SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*94d3b452SApple OSS Distributions</field_value_description>
3188*94d3b452SApple OSS Distributions    </field_value_instance>
3189*94d3b452SApple OSS Distributions                <field_value_instance>
3190*94d3b452SApple OSS Distributions            <field_value>0b001110</field_value>
3191*94d3b452SApple OSS Distributions        <field_value_description>
3192*94d3b452SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*94d3b452SApple OSS Distributions</field_value_description>
3194*94d3b452SApple OSS Distributions    </field_value_instance>
3195*94d3b452SApple OSS Distributions                <field_value_instance>
3196*94d3b452SApple OSS Distributions            <field_value>0b001111</field_value>
3197*94d3b452SApple OSS Distributions        <field_value_description>
3198*94d3b452SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*94d3b452SApple OSS Distributions</field_value_description>
3200*94d3b452SApple OSS Distributions    </field_value_instance>
3201*94d3b452SApple OSS Distributions                <field_value_instance>
3202*94d3b452SApple OSS Distributions            <field_value>0b010000</field_value>
3203*94d3b452SApple OSS Distributions        <field_value_description>
3204*94d3b452SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*94d3b452SApple OSS Distributions</field_value_description>
3206*94d3b452SApple OSS Distributions    </field_value_instance>
3207*94d3b452SApple OSS Distributions                <field_value_instance>
3208*94d3b452SApple OSS Distributions            <field_value>0b010100</field_value>
3209*94d3b452SApple OSS Distributions        <field_value_description>
3210*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*94d3b452SApple OSS Distributions</field_value_description>
3212*94d3b452SApple OSS Distributions    </field_value_instance>
3213*94d3b452SApple OSS Distributions                <field_value_instance>
3214*94d3b452SApple OSS Distributions            <field_value>0b010101</field_value>
3215*94d3b452SApple OSS Distributions        <field_value_description>
3216*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*94d3b452SApple OSS Distributions</field_value_description>
3218*94d3b452SApple OSS Distributions    </field_value_instance>
3219*94d3b452SApple OSS Distributions                <field_value_instance>
3220*94d3b452SApple OSS Distributions            <field_value>0b010110</field_value>
3221*94d3b452SApple OSS Distributions        <field_value_description>
3222*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*94d3b452SApple OSS Distributions</field_value_description>
3224*94d3b452SApple OSS Distributions    </field_value_instance>
3225*94d3b452SApple OSS Distributions                <field_value_instance>
3226*94d3b452SApple OSS Distributions            <field_value>0b010111</field_value>
3227*94d3b452SApple OSS Distributions        <field_value_description>
3228*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*94d3b452SApple OSS Distributions</field_value_description>
3230*94d3b452SApple OSS Distributions    </field_value_instance>
3231*94d3b452SApple OSS Distributions                <field_value_instance>
3232*94d3b452SApple OSS Distributions            <field_value>0b011000</field_value>
3233*94d3b452SApple OSS Distributions        <field_value_description>
3234*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*94d3b452SApple OSS Distributions</field_value_description>
3236*94d3b452SApple OSS Distributions    </field_value_instance>
3237*94d3b452SApple OSS Distributions                <field_value_instance>
3238*94d3b452SApple OSS Distributions            <field_value>0b011100</field_value>
3239*94d3b452SApple OSS Distributions        <field_value_description>
3240*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*94d3b452SApple OSS Distributions</field_value_description>
3242*94d3b452SApple OSS Distributions    </field_value_instance>
3243*94d3b452SApple OSS Distributions                <field_value_instance>
3244*94d3b452SApple OSS Distributions            <field_value>0b011101</field_value>
3245*94d3b452SApple OSS Distributions        <field_value_description>
3246*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*94d3b452SApple OSS Distributions</field_value_description>
3248*94d3b452SApple OSS Distributions    </field_value_instance>
3249*94d3b452SApple OSS Distributions                <field_value_instance>
3250*94d3b452SApple OSS Distributions            <field_value>0b011110</field_value>
3251*94d3b452SApple OSS Distributions        <field_value_description>
3252*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*94d3b452SApple OSS Distributions</field_value_description>
3254*94d3b452SApple OSS Distributions    </field_value_instance>
3255*94d3b452SApple OSS Distributions                <field_value_instance>
3256*94d3b452SApple OSS Distributions            <field_value>0b011111</field_value>
3257*94d3b452SApple OSS Distributions        <field_value_description>
3258*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*94d3b452SApple OSS Distributions</field_value_description>
3260*94d3b452SApple OSS Distributions    </field_value_instance>
3261*94d3b452SApple OSS Distributions                <field_value_instance>
3262*94d3b452SApple OSS Distributions            <field_value>0b110000</field_value>
3263*94d3b452SApple OSS Distributions        <field_value_description>
3264*94d3b452SApple OSS Distributions  <para>TLB conflict abort</para>
3265*94d3b452SApple OSS Distributions</field_value_description>
3266*94d3b452SApple OSS Distributions    </field_value_instance>
3267*94d3b452SApple OSS Distributions                <field_value_instance>
3268*94d3b452SApple OSS Distributions            <field_value>0b110001</field_value>
3269*94d3b452SApple OSS Distributions        <field_value_description>
3270*94d3b452SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*94d3b452SApple OSS Distributions</field_value_description>
3272*94d3b452SApple OSS Distributions    </field_value_instance>
3273*94d3b452SApple OSS Distributions        </field_values>
3274*94d3b452SApple OSS Distributions            <field_description order="after">
3275*94d3b452SApple OSS Distributions
3276*94d3b452SApple OSS Distributions  <para>All other values are reserved.</para>
3277*94d3b452SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*94d3b452SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*94d3b452SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*94d3b452SApple OSS Distributions
3281*94d3b452SApple OSS Distributions            </field_description>
3282*94d3b452SApple OSS Distributions          <field_resets>
3283*94d3b452SApple OSS Distributions
3284*94d3b452SApple OSS Distributions    <field_reset>
3285*94d3b452SApple OSS Distributions
3286*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*94d3b452SApple OSS Distributions
3288*94d3b452SApple OSS Distributions    </field_reset>
3289*94d3b452SApple OSS Distributions</field_resets>
3290*94d3b452SApple OSS Distributions      </field>
3291*94d3b452SApple OSS Distributions    <text_after_fields>
3292*94d3b452SApple OSS Distributions
3293*94d3b452SApple OSS Distributions
3294*94d3b452SApple OSS Distributions
3295*94d3b452SApple OSS Distributions    </text_after_fields>
3296*94d3b452SApple OSS Distributions  </fields>
3297*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
3298*94d3b452SApple OSS Distributions
3299*94d3b452SApple OSS Distributions
3300*94d3b452SApple OSS Distributions
3301*94d3b452SApple OSS Distributions
3302*94d3b452SApple OSS Distributions
3303*94d3b452SApple OSS Distributions
3304*94d3b452SApple OSS Distributions
3305*94d3b452SApple OSS Distributions
3306*94d3b452SApple OSS Distributions
3307*94d3b452SApple OSS Distributions
3308*94d3b452SApple OSS Distributions
3309*94d3b452SApple OSS Distributions
3310*94d3b452SApple OSS Distributions
3311*94d3b452SApple OSS Distributions
3312*94d3b452SApple OSS Distributions
3313*94d3b452SApple OSS Distributions
3314*94d3b452SApple OSS Distributions
3315*94d3b452SApple OSS Distributions
3316*94d3b452SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*94d3b452SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*94d3b452SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*94d3b452SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*94d3b452SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*94d3b452SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*94d3b452SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*94d3b452SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*94d3b452SApple OSS Distributions    </reg_fieldset>
3325*94d3b452SApple OSS Distributions            </partial_fieldset>
3326*94d3b452SApple OSS Distributions            <partial_fieldset>
3327*94d3b452SApple OSS Distributions              <fields length="25">
3328*94d3b452SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*94d3b452SApple OSS Distributions    <text_before_fields>
3330*94d3b452SApple OSS Distributions
3331*94d3b452SApple OSS Distributions
3332*94d3b452SApple OSS Distributions
3333*94d3b452SApple OSS Distributions    </text_before_fields>
3334*94d3b452SApple OSS Distributions
3335*94d3b452SApple OSS Distributions        <field
3336*94d3b452SApple OSS Distributions           id="ISV_24_24"
3337*94d3b452SApple OSS Distributions           is_variable_length="False"
3338*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3339*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3341*94d3b452SApple OSS Distributions           is_constant_value="False"
3342*94d3b452SApple OSS Distributions        >
3343*94d3b452SApple OSS Distributions          <field_name>ISV</field_name>
3344*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
3345*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*94d3b452SApple OSS Distributions        <field_description order="before">
3347*94d3b452SApple OSS Distributions
3348*94d3b452SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*94d3b452SApple OSS Distributions
3350*94d3b452SApple OSS Distributions        </field_description>
3351*94d3b452SApple OSS Distributions        <field_values>
3352*94d3b452SApple OSS Distributions
3353*94d3b452SApple OSS Distributions
3354*94d3b452SApple OSS Distributions                <field_value_instance>
3355*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3356*94d3b452SApple OSS Distributions        <field_value_description>
3357*94d3b452SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*94d3b452SApple OSS Distributions</field_value_description>
3359*94d3b452SApple OSS Distributions    </field_value_instance>
3360*94d3b452SApple OSS Distributions                <field_value_instance>
3361*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3362*94d3b452SApple OSS Distributions        <field_value_description>
3363*94d3b452SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*94d3b452SApple OSS Distributions</field_value_description>
3365*94d3b452SApple OSS Distributions    </field_value_instance>
3366*94d3b452SApple OSS Distributions        </field_values>
3367*94d3b452SApple OSS Distributions            <field_description order="after">
3368*94d3b452SApple OSS Distributions
3369*94d3b452SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*94d3b452SApple OSS Distributions<list type="unordered">
3371*94d3b452SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*94d3b452SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*94d3b452SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*94d3b452SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*94d3b452SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*94d3b452SApple OSS Distributions</listitem></list>
3377*94d3b452SApple OSS Distributions</content>
3378*94d3b452SApple OSS Distributions</listitem></list>
3379*94d3b452SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*94d3b452SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*94d3b452SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*94d3b452SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*94d3b452SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*94d3b452SApple OSS Distributions
3385*94d3b452SApple OSS Distributions            </field_description>
3386*94d3b452SApple OSS Distributions          <field_resets>
3387*94d3b452SApple OSS Distributions
3388*94d3b452SApple OSS Distributions    <field_reset>
3389*94d3b452SApple OSS Distributions
3390*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*94d3b452SApple OSS Distributions
3392*94d3b452SApple OSS Distributions    </field_reset>
3393*94d3b452SApple OSS Distributions</field_resets>
3394*94d3b452SApple OSS Distributions      </field>
3395*94d3b452SApple OSS Distributions        <field
3396*94d3b452SApple OSS Distributions           id="SAS_23_22"
3397*94d3b452SApple OSS Distributions           is_variable_length="False"
3398*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3399*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3401*94d3b452SApple OSS Distributions           is_constant_value="False"
3402*94d3b452SApple OSS Distributions        >
3403*94d3b452SApple OSS Distributions          <field_name>SAS</field_name>
3404*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
3405*94d3b452SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*94d3b452SApple OSS Distributions        <field_description order="before">
3407*94d3b452SApple OSS Distributions
3408*94d3b452SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*94d3b452SApple OSS Distributions
3410*94d3b452SApple OSS Distributions        </field_description>
3411*94d3b452SApple OSS Distributions        <field_values>
3412*94d3b452SApple OSS Distributions
3413*94d3b452SApple OSS Distributions
3414*94d3b452SApple OSS Distributions                <field_value_instance>
3415*94d3b452SApple OSS Distributions            <field_value>0b00</field_value>
3416*94d3b452SApple OSS Distributions        <field_value_description>
3417*94d3b452SApple OSS Distributions  <para>Byte</para>
3418*94d3b452SApple OSS Distributions</field_value_description>
3419*94d3b452SApple OSS Distributions    </field_value_instance>
3420*94d3b452SApple OSS Distributions                <field_value_instance>
3421*94d3b452SApple OSS Distributions            <field_value>0b01</field_value>
3422*94d3b452SApple OSS Distributions        <field_value_description>
3423*94d3b452SApple OSS Distributions  <para>Halfword</para>
3424*94d3b452SApple OSS Distributions</field_value_description>
3425*94d3b452SApple OSS Distributions    </field_value_instance>
3426*94d3b452SApple OSS Distributions                <field_value_instance>
3427*94d3b452SApple OSS Distributions            <field_value>0b10</field_value>
3428*94d3b452SApple OSS Distributions        <field_value_description>
3429*94d3b452SApple OSS Distributions  <para>Word</para>
3430*94d3b452SApple OSS Distributions</field_value_description>
3431*94d3b452SApple OSS Distributions    </field_value_instance>
3432*94d3b452SApple OSS Distributions                <field_value_instance>
3433*94d3b452SApple OSS Distributions            <field_value>0b11</field_value>
3434*94d3b452SApple OSS Distributions        <field_value_description>
3435*94d3b452SApple OSS Distributions  <para>Doubleword</para>
3436*94d3b452SApple OSS Distributions</field_value_description>
3437*94d3b452SApple OSS Distributions    </field_value_instance>
3438*94d3b452SApple OSS Distributions        </field_values>
3439*94d3b452SApple OSS Distributions            <field_description order="after">
3440*94d3b452SApple OSS Distributions
3441*94d3b452SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*94d3b452SApple OSS Distributions
3444*94d3b452SApple OSS Distributions            </field_description>
3445*94d3b452SApple OSS Distributions          <field_resets>
3446*94d3b452SApple OSS Distributions
3447*94d3b452SApple OSS Distributions    <field_reset>
3448*94d3b452SApple OSS Distributions
3449*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*94d3b452SApple OSS Distributions
3451*94d3b452SApple OSS Distributions    </field_reset>
3452*94d3b452SApple OSS Distributions</field_resets>
3453*94d3b452SApple OSS Distributions      </field>
3454*94d3b452SApple OSS Distributions        <field
3455*94d3b452SApple OSS Distributions           id="SSE_21_21"
3456*94d3b452SApple OSS Distributions           is_variable_length="False"
3457*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3458*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3460*94d3b452SApple OSS Distributions           is_constant_value="False"
3461*94d3b452SApple OSS Distributions        >
3462*94d3b452SApple OSS Distributions          <field_name>SSE</field_name>
3463*94d3b452SApple OSS Distributions        <field_msb>21</field_msb>
3464*94d3b452SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*94d3b452SApple OSS Distributions        <field_description order="before">
3466*94d3b452SApple OSS Distributions
3467*94d3b452SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*94d3b452SApple OSS Distributions
3469*94d3b452SApple OSS Distributions        </field_description>
3470*94d3b452SApple OSS Distributions        <field_values>
3471*94d3b452SApple OSS Distributions
3472*94d3b452SApple OSS Distributions
3473*94d3b452SApple OSS Distributions                <field_value_instance>
3474*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3475*94d3b452SApple OSS Distributions        <field_value_description>
3476*94d3b452SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*94d3b452SApple OSS Distributions</field_value_description>
3478*94d3b452SApple OSS Distributions    </field_value_instance>
3479*94d3b452SApple OSS Distributions                <field_value_instance>
3480*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3481*94d3b452SApple OSS Distributions        <field_value_description>
3482*94d3b452SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*94d3b452SApple OSS Distributions</field_value_description>
3484*94d3b452SApple OSS Distributions    </field_value_instance>
3485*94d3b452SApple OSS Distributions        </field_values>
3486*94d3b452SApple OSS Distributions            <field_description order="after">
3487*94d3b452SApple OSS Distributions
3488*94d3b452SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*94d3b452SApple OSS Distributions
3492*94d3b452SApple OSS Distributions            </field_description>
3493*94d3b452SApple OSS Distributions          <field_resets>
3494*94d3b452SApple OSS Distributions
3495*94d3b452SApple OSS Distributions    <field_reset>
3496*94d3b452SApple OSS Distributions
3497*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*94d3b452SApple OSS Distributions
3499*94d3b452SApple OSS Distributions    </field_reset>
3500*94d3b452SApple OSS Distributions</field_resets>
3501*94d3b452SApple OSS Distributions      </field>
3502*94d3b452SApple OSS Distributions        <field
3503*94d3b452SApple OSS Distributions           id="SRT_20_16"
3504*94d3b452SApple OSS Distributions           is_variable_length="False"
3505*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3506*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3508*94d3b452SApple OSS Distributions           is_constant_value="False"
3509*94d3b452SApple OSS Distributions        >
3510*94d3b452SApple OSS Distributions          <field_name>SRT</field_name>
3511*94d3b452SApple OSS Distributions        <field_msb>20</field_msb>
3512*94d3b452SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*94d3b452SApple OSS Distributions        <field_description order="before">
3514*94d3b452SApple OSS Distributions
3515*94d3b452SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*94d3b452SApple OSS Distributions
3519*94d3b452SApple OSS Distributions        </field_description>
3520*94d3b452SApple OSS Distributions        <field_values>
3521*94d3b452SApple OSS Distributions
3522*94d3b452SApple OSS Distributions
3523*94d3b452SApple OSS Distributions        </field_values>
3524*94d3b452SApple OSS Distributions          <field_resets>
3525*94d3b452SApple OSS Distributions
3526*94d3b452SApple OSS Distributions    <field_reset>
3527*94d3b452SApple OSS Distributions
3528*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*94d3b452SApple OSS Distributions
3530*94d3b452SApple OSS Distributions    </field_reset>
3531*94d3b452SApple OSS Distributions</field_resets>
3532*94d3b452SApple OSS Distributions      </field>
3533*94d3b452SApple OSS Distributions        <field
3534*94d3b452SApple OSS Distributions           id="SF_15_15"
3535*94d3b452SApple OSS Distributions           is_variable_length="False"
3536*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3537*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3539*94d3b452SApple OSS Distributions           is_constant_value="False"
3540*94d3b452SApple OSS Distributions        >
3541*94d3b452SApple OSS Distributions          <field_name>SF</field_name>
3542*94d3b452SApple OSS Distributions        <field_msb>15</field_msb>
3543*94d3b452SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*94d3b452SApple OSS Distributions        <field_description order="before">
3545*94d3b452SApple OSS Distributions
3546*94d3b452SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*94d3b452SApple OSS Distributions
3548*94d3b452SApple OSS Distributions        </field_description>
3549*94d3b452SApple OSS Distributions        <field_values>
3550*94d3b452SApple OSS Distributions
3551*94d3b452SApple OSS Distributions
3552*94d3b452SApple OSS Distributions                <field_value_instance>
3553*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3554*94d3b452SApple OSS Distributions        <field_value_description>
3555*94d3b452SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*94d3b452SApple OSS Distributions</field_value_description>
3557*94d3b452SApple OSS Distributions    </field_value_instance>
3558*94d3b452SApple OSS Distributions                <field_value_instance>
3559*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3560*94d3b452SApple OSS Distributions        <field_value_description>
3561*94d3b452SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*94d3b452SApple OSS Distributions</field_value_description>
3563*94d3b452SApple OSS Distributions    </field_value_instance>
3564*94d3b452SApple OSS Distributions        </field_values>
3565*94d3b452SApple OSS Distributions            <field_description order="after">
3566*94d3b452SApple OSS Distributions
3567*94d3b452SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*94d3b452SApple OSS Distributions
3570*94d3b452SApple OSS Distributions            </field_description>
3571*94d3b452SApple OSS Distributions          <field_resets>
3572*94d3b452SApple OSS Distributions
3573*94d3b452SApple OSS Distributions    <field_reset>
3574*94d3b452SApple OSS Distributions
3575*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*94d3b452SApple OSS Distributions
3577*94d3b452SApple OSS Distributions    </field_reset>
3578*94d3b452SApple OSS Distributions</field_resets>
3579*94d3b452SApple OSS Distributions      </field>
3580*94d3b452SApple OSS Distributions        <field
3581*94d3b452SApple OSS Distributions           id="AR_14_14"
3582*94d3b452SApple OSS Distributions           is_variable_length="False"
3583*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3584*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3586*94d3b452SApple OSS Distributions           is_constant_value="False"
3587*94d3b452SApple OSS Distributions        >
3588*94d3b452SApple OSS Distributions          <field_name>AR</field_name>
3589*94d3b452SApple OSS Distributions        <field_msb>14</field_msb>
3590*94d3b452SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*94d3b452SApple OSS Distributions        <field_description order="before">
3592*94d3b452SApple OSS Distributions
3593*94d3b452SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*94d3b452SApple OSS Distributions
3595*94d3b452SApple OSS Distributions        </field_description>
3596*94d3b452SApple OSS Distributions        <field_values>
3597*94d3b452SApple OSS Distributions
3598*94d3b452SApple OSS Distributions
3599*94d3b452SApple OSS Distributions                <field_value_instance>
3600*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3601*94d3b452SApple OSS Distributions        <field_value_description>
3602*94d3b452SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*94d3b452SApple OSS Distributions</field_value_description>
3604*94d3b452SApple OSS Distributions    </field_value_instance>
3605*94d3b452SApple OSS Distributions                <field_value_instance>
3606*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3607*94d3b452SApple OSS Distributions        <field_value_description>
3608*94d3b452SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*94d3b452SApple OSS Distributions</field_value_description>
3610*94d3b452SApple OSS Distributions    </field_value_instance>
3611*94d3b452SApple OSS Distributions        </field_values>
3612*94d3b452SApple OSS Distributions            <field_description order="after">
3613*94d3b452SApple OSS Distributions
3614*94d3b452SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*94d3b452SApple OSS Distributions
3617*94d3b452SApple OSS Distributions            </field_description>
3618*94d3b452SApple OSS Distributions          <field_resets>
3619*94d3b452SApple OSS Distributions
3620*94d3b452SApple OSS Distributions    <field_reset>
3621*94d3b452SApple OSS Distributions
3622*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*94d3b452SApple OSS Distributions
3624*94d3b452SApple OSS Distributions    </field_reset>
3625*94d3b452SApple OSS Distributions</field_resets>
3626*94d3b452SApple OSS Distributions      </field>
3627*94d3b452SApple OSS Distributions        <field
3628*94d3b452SApple OSS Distributions           id="VNCR_13_13_1"
3629*94d3b452SApple OSS Distributions           is_variable_length="False"
3630*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3631*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3633*94d3b452SApple OSS Distributions           is_constant_value="False"
3634*94d3b452SApple OSS Distributions        >
3635*94d3b452SApple OSS Distributions          <field_name>VNCR</field_name>
3636*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
3637*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*94d3b452SApple OSS Distributions        <field_description order="before">
3639*94d3b452SApple OSS Distributions
3640*94d3b452SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*94d3b452SApple OSS Distributions
3642*94d3b452SApple OSS Distributions        </field_description>
3643*94d3b452SApple OSS Distributions        <field_values>
3644*94d3b452SApple OSS Distributions
3645*94d3b452SApple OSS Distributions
3646*94d3b452SApple OSS Distributions                <field_value_instance>
3647*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3648*94d3b452SApple OSS Distributions        <field_value_description>
3649*94d3b452SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*94d3b452SApple OSS Distributions</field_value_description>
3651*94d3b452SApple OSS Distributions    </field_value_instance>
3652*94d3b452SApple OSS Distributions                <field_value_instance>
3653*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3654*94d3b452SApple OSS Distributions        <field_value_description>
3655*94d3b452SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*94d3b452SApple OSS Distributions</field_value_description>
3657*94d3b452SApple OSS Distributions    </field_value_instance>
3658*94d3b452SApple OSS Distributions        </field_values>
3659*94d3b452SApple OSS Distributions            <field_description order="after">
3660*94d3b452SApple OSS Distributions
3661*94d3b452SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*94d3b452SApple OSS Distributions
3663*94d3b452SApple OSS Distributions            </field_description>
3664*94d3b452SApple OSS Distributions          <field_resets>
3665*94d3b452SApple OSS Distributions
3666*94d3b452SApple OSS Distributions    <field_reset>
3667*94d3b452SApple OSS Distributions
3668*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*94d3b452SApple OSS Distributions
3670*94d3b452SApple OSS Distributions    </field_reset>
3671*94d3b452SApple OSS Distributions</field_resets>
3672*94d3b452SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*94d3b452SApple OSS Distributions      </field>
3674*94d3b452SApple OSS Distributions        <field
3675*94d3b452SApple OSS Distributions           id="0_13_13_2"
3676*94d3b452SApple OSS Distributions           is_variable_length="False"
3677*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3678*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3680*94d3b452SApple OSS Distributions           is_constant_value="False"
3681*94d3b452SApple OSS Distributions           rwtype="RES0"
3682*94d3b452SApple OSS Distributions        >
3683*94d3b452SApple OSS Distributions          <field_name>0</field_name>
3684*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
3685*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*94d3b452SApple OSS Distributions        <field_description order="before">
3687*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*94d3b452SApple OSS Distributions        </field_description>
3689*94d3b452SApple OSS Distributions        <field_values>
3690*94d3b452SApple OSS Distributions        </field_values>
3691*94d3b452SApple OSS Distributions      </field>
3692*94d3b452SApple OSS Distributions        <field
3693*94d3b452SApple OSS Distributions           id="SET_12_11"
3694*94d3b452SApple OSS Distributions           is_variable_length="False"
3695*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3696*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3698*94d3b452SApple OSS Distributions           is_constant_value="False"
3699*94d3b452SApple OSS Distributions        >
3700*94d3b452SApple OSS Distributions          <field_name>SET</field_name>
3701*94d3b452SApple OSS Distributions        <field_msb>12</field_msb>
3702*94d3b452SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*94d3b452SApple OSS Distributions        <field_description order="before">
3704*94d3b452SApple OSS Distributions
3705*94d3b452SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*94d3b452SApple OSS Distributions
3707*94d3b452SApple OSS Distributions        </field_description>
3708*94d3b452SApple OSS Distributions        <field_values>
3709*94d3b452SApple OSS Distributions
3710*94d3b452SApple OSS Distributions
3711*94d3b452SApple OSS Distributions                <field_value_instance>
3712*94d3b452SApple OSS Distributions            <field_value>0b00</field_value>
3713*94d3b452SApple OSS Distributions        <field_value_description>
3714*94d3b452SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*94d3b452SApple OSS Distributions</field_value_description>
3716*94d3b452SApple OSS Distributions    </field_value_instance>
3717*94d3b452SApple OSS Distributions                <field_value_instance>
3718*94d3b452SApple OSS Distributions            <field_value>0b10</field_value>
3719*94d3b452SApple OSS Distributions        <field_value_description>
3720*94d3b452SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*94d3b452SApple OSS Distributions</field_value_description>
3722*94d3b452SApple OSS Distributions    </field_value_instance>
3723*94d3b452SApple OSS Distributions                <field_value_instance>
3724*94d3b452SApple OSS Distributions            <field_value>0b11</field_value>
3725*94d3b452SApple OSS Distributions        <field_value_description>
3726*94d3b452SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*94d3b452SApple OSS Distributions</field_value_description>
3728*94d3b452SApple OSS Distributions    </field_value_instance>
3729*94d3b452SApple OSS Distributions        </field_values>
3730*94d3b452SApple OSS Distributions            <field_description order="after">
3731*94d3b452SApple OSS Distributions
3732*94d3b452SApple OSS Distributions  <para>All other values are reserved.</para>
3733*94d3b452SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*94d3b452SApple OSS Distributions<list type="unordered">
3735*94d3b452SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*94d3b452SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*94d3b452SApple OSS Distributions</listitem></list>
3738*94d3b452SApple OSS Distributions
3739*94d3b452SApple OSS Distributions            </field_description>
3740*94d3b452SApple OSS Distributions          <field_resets>
3741*94d3b452SApple OSS Distributions
3742*94d3b452SApple OSS Distributions    <field_reset>
3743*94d3b452SApple OSS Distributions
3744*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*94d3b452SApple OSS Distributions
3746*94d3b452SApple OSS Distributions    </field_reset>
3747*94d3b452SApple OSS Distributions</field_resets>
3748*94d3b452SApple OSS Distributions      </field>
3749*94d3b452SApple OSS Distributions        <field
3750*94d3b452SApple OSS Distributions           id="FnV_10_10"
3751*94d3b452SApple OSS Distributions           is_variable_length="False"
3752*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3753*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3755*94d3b452SApple OSS Distributions           is_constant_value="False"
3756*94d3b452SApple OSS Distributions        >
3757*94d3b452SApple OSS Distributions          <field_name>FnV</field_name>
3758*94d3b452SApple OSS Distributions        <field_msb>10</field_msb>
3759*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*94d3b452SApple OSS Distributions        <field_description order="before">
3761*94d3b452SApple OSS Distributions
3762*94d3b452SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*94d3b452SApple OSS Distributions
3764*94d3b452SApple OSS Distributions        </field_description>
3765*94d3b452SApple OSS Distributions        <field_values>
3766*94d3b452SApple OSS Distributions
3767*94d3b452SApple OSS Distributions
3768*94d3b452SApple OSS Distributions                <field_value_instance>
3769*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3770*94d3b452SApple OSS Distributions        <field_value_description>
3771*94d3b452SApple OSS Distributions  <para>FAR is valid.</para>
3772*94d3b452SApple OSS Distributions</field_value_description>
3773*94d3b452SApple OSS Distributions    </field_value_instance>
3774*94d3b452SApple OSS Distributions                <field_value_instance>
3775*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3776*94d3b452SApple OSS Distributions        <field_value_description>
3777*94d3b452SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*94d3b452SApple OSS Distributions</field_value_description>
3779*94d3b452SApple OSS Distributions    </field_value_instance>
3780*94d3b452SApple OSS Distributions        </field_values>
3781*94d3b452SApple OSS Distributions            <field_description order="after">
3782*94d3b452SApple OSS Distributions
3783*94d3b452SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*94d3b452SApple OSS Distributions
3785*94d3b452SApple OSS Distributions            </field_description>
3786*94d3b452SApple OSS Distributions          <field_resets>
3787*94d3b452SApple OSS Distributions
3788*94d3b452SApple OSS Distributions    <field_reset>
3789*94d3b452SApple OSS Distributions
3790*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*94d3b452SApple OSS Distributions
3792*94d3b452SApple OSS Distributions    </field_reset>
3793*94d3b452SApple OSS Distributions</field_resets>
3794*94d3b452SApple OSS Distributions      </field>
3795*94d3b452SApple OSS Distributions        <field
3796*94d3b452SApple OSS Distributions           id="EA_9_9"
3797*94d3b452SApple OSS Distributions           is_variable_length="False"
3798*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3799*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3801*94d3b452SApple OSS Distributions           is_constant_value="False"
3802*94d3b452SApple OSS Distributions        >
3803*94d3b452SApple OSS Distributions          <field_name>EA</field_name>
3804*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
3805*94d3b452SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*94d3b452SApple OSS Distributions        <field_description order="before">
3807*94d3b452SApple OSS Distributions
3808*94d3b452SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*94d3b452SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*94d3b452SApple OSS Distributions
3811*94d3b452SApple OSS Distributions        </field_description>
3812*94d3b452SApple OSS Distributions        <field_values>
3813*94d3b452SApple OSS Distributions
3814*94d3b452SApple OSS Distributions
3815*94d3b452SApple OSS Distributions        </field_values>
3816*94d3b452SApple OSS Distributions          <field_resets>
3817*94d3b452SApple OSS Distributions
3818*94d3b452SApple OSS Distributions    <field_reset>
3819*94d3b452SApple OSS Distributions
3820*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*94d3b452SApple OSS Distributions
3822*94d3b452SApple OSS Distributions    </field_reset>
3823*94d3b452SApple OSS Distributions</field_resets>
3824*94d3b452SApple OSS Distributions      </field>
3825*94d3b452SApple OSS Distributions        <field
3826*94d3b452SApple OSS Distributions           id="CM_8_8"
3827*94d3b452SApple OSS Distributions           is_variable_length="False"
3828*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3829*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3831*94d3b452SApple OSS Distributions           is_constant_value="False"
3832*94d3b452SApple OSS Distributions        >
3833*94d3b452SApple OSS Distributions          <field_name>CM</field_name>
3834*94d3b452SApple OSS Distributions        <field_msb>8</field_msb>
3835*94d3b452SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*94d3b452SApple OSS Distributions        <field_description order="before">
3837*94d3b452SApple OSS Distributions
3838*94d3b452SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*94d3b452SApple OSS Distributions
3840*94d3b452SApple OSS Distributions        </field_description>
3841*94d3b452SApple OSS Distributions        <field_values>
3842*94d3b452SApple OSS Distributions
3843*94d3b452SApple OSS Distributions
3844*94d3b452SApple OSS Distributions                <field_value_instance>
3845*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3846*94d3b452SApple OSS Distributions        <field_value_description>
3847*94d3b452SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*94d3b452SApple OSS Distributions</field_value_description>
3849*94d3b452SApple OSS Distributions    </field_value_instance>
3850*94d3b452SApple OSS Distributions                <field_value_instance>
3851*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3852*94d3b452SApple OSS Distributions        <field_value_description>
3853*94d3b452SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*94d3b452SApple OSS Distributions</field_value_description>
3855*94d3b452SApple OSS Distributions    </field_value_instance>
3856*94d3b452SApple OSS Distributions        </field_values>
3857*94d3b452SApple OSS Distributions          <field_resets>
3858*94d3b452SApple OSS Distributions
3859*94d3b452SApple OSS Distributions    <field_reset>
3860*94d3b452SApple OSS Distributions
3861*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*94d3b452SApple OSS Distributions
3863*94d3b452SApple OSS Distributions    </field_reset>
3864*94d3b452SApple OSS Distributions</field_resets>
3865*94d3b452SApple OSS Distributions      </field>
3866*94d3b452SApple OSS Distributions        <field
3867*94d3b452SApple OSS Distributions           id="S1PTW_7_7"
3868*94d3b452SApple OSS Distributions           is_variable_length="False"
3869*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3870*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3872*94d3b452SApple OSS Distributions           is_constant_value="False"
3873*94d3b452SApple OSS Distributions        >
3874*94d3b452SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*94d3b452SApple OSS Distributions        <field_msb>7</field_msb>
3876*94d3b452SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*94d3b452SApple OSS Distributions        <field_description order="before">
3878*94d3b452SApple OSS Distributions
3879*94d3b452SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*94d3b452SApple OSS Distributions
3881*94d3b452SApple OSS Distributions        </field_description>
3882*94d3b452SApple OSS Distributions        <field_values>
3883*94d3b452SApple OSS Distributions
3884*94d3b452SApple OSS Distributions
3885*94d3b452SApple OSS Distributions                <field_value_instance>
3886*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3887*94d3b452SApple OSS Distributions        <field_value_description>
3888*94d3b452SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*94d3b452SApple OSS Distributions</field_value_description>
3890*94d3b452SApple OSS Distributions    </field_value_instance>
3891*94d3b452SApple OSS Distributions                <field_value_instance>
3892*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3893*94d3b452SApple OSS Distributions        <field_value_description>
3894*94d3b452SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*94d3b452SApple OSS Distributions</field_value_description>
3896*94d3b452SApple OSS Distributions    </field_value_instance>
3897*94d3b452SApple OSS Distributions        </field_values>
3898*94d3b452SApple OSS Distributions            <field_description order="after">
3899*94d3b452SApple OSS Distributions
3900*94d3b452SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*94d3b452SApple OSS Distributions
3902*94d3b452SApple OSS Distributions            </field_description>
3903*94d3b452SApple OSS Distributions          <field_resets>
3904*94d3b452SApple OSS Distributions
3905*94d3b452SApple OSS Distributions    <field_reset>
3906*94d3b452SApple OSS Distributions
3907*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*94d3b452SApple OSS Distributions
3909*94d3b452SApple OSS Distributions    </field_reset>
3910*94d3b452SApple OSS Distributions</field_resets>
3911*94d3b452SApple OSS Distributions      </field>
3912*94d3b452SApple OSS Distributions        <field
3913*94d3b452SApple OSS Distributions           id="WnR_6_6"
3914*94d3b452SApple OSS Distributions           is_variable_length="False"
3915*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3916*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3918*94d3b452SApple OSS Distributions           is_constant_value="False"
3919*94d3b452SApple OSS Distributions        >
3920*94d3b452SApple OSS Distributions          <field_name>WnR</field_name>
3921*94d3b452SApple OSS Distributions        <field_msb>6</field_msb>
3922*94d3b452SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*94d3b452SApple OSS Distributions        <field_description order="before">
3924*94d3b452SApple OSS Distributions
3925*94d3b452SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*94d3b452SApple OSS Distributions
3927*94d3b452SApple OSS Distributions        </field_description>
3928*94d3b452SApple OSS Distributions        <field_values>
3929*94d3b452SApple OSS Distributions
3930*94d3b452SApple OSS Distributions
3931*94d3b452SApple OSS Distributions                <field_value_instance>
3932*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
3933*94d3b452SApple OSS Distributions        <field_value_description>
3934*94d3b452SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*94d3b452SApple OSS Distributions</field_value_description>
3936*94d3b452SApple OSS Distributions    </field_value_instance>
3937*94d3b452SApple OSS Distributions                <field_value_instance>
3938*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
3939*94d3b452SApple OSS Distributions        <field_value_description>
3940*94d3b452SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*94d3b452SApple OSS Distributions</field_value_description>
3942*94d3b452SApple OSS Distributions    </field_value_instance>
3943*94d3b452SApple OSS Distributions        </field_values>
3944*94d3b452SApple OSS Distributions            <field_description order="after">
3945*94d3b452SApple OSS Distributions
3946*94d3b452SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*94d3b452SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*94d3b452SApple OSS Distributions<list type="unordered">
3950*94d3b452SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*94d3b452SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*94d3b452SApple OSS Distributions</listitem></list>
3953*94d3b452SApple OSS Distributions
3954*94d3b452SApple OSS Distributions            </field_description>
3955*94d3b452SApple OSS Distributions          <field_resets>
3956*94d3b452SApple OSS Distributions
3957*94d3b452SApple OSS Distributions    <field_reset>
3958*94d3b452SApple OSS Distributions
3959*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*94d3b452SApple OSS Distributions
3961*94d3b452SApple OSS Distributions    </field_reset>
3962*94d3b452SApple OSS Distributions</field_resets>
3963*94d3b452SApple OSS Distributions      </field>
3964*94d3b452SApple OSS Distributions        <field
3965*94d3b452SApple OSS Distributions           id="DFSC_5_0"
3966*94d3b452SApple OSS Distributions           is_variable_length="False"
3967*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
3968*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
3970*94d3b452SApple OSS Distributions           is_constant_value="False"
3971*94d3b452SApple OSS Distributions        >
3972*94d3b452SApple OSS Distributions          <field_name>DFSC</field_name>
3973*94d3b452SApple OSS Distributions        <field_msb>5</field_msb>
3974*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*94d3b452SApple OSS Distributions        <field_description order="before">
3976*94d3b452SApple OSS Distributions
3977*94d3b452SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*94d3b452SApple OSS Distributions
3979*94d3b452SApple OSS Distributions        </field_description>
3980*94d3b452SApple OSS Distributions        <field_values>
3981*94d3b452SApple OSS Distributions
3982*94d3b452SApple OSS Distributions
3983*94d3b452SApple OSS Distributions                <field_value_instance>
3984*94d3b452SApple OSS Distributions            <field_value>0b000000</field_value>
3985*94d3b452SApple OSS Distributions        <field_value_description>
3986*94d3b452SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*94d3b452SApple OSS Distributions</field_value_description>
3988*94d3b452SApple OSS Distributions    </field_value_instance>
3989*94d3b452SApple OSS Distributions                <field_value_instance>
3990*94d3b452SApple OSS Distributions            <field_value>0b000001</field_value>
3991*94d3b452SApple OSS Distributions        <field_value_description>
3992*94d3b452SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*94d3b452SApple OSS Distributions</field_value_description>
3994*94d3b452SApple OSS Distributions    </field_value_instance>
3995*94d3b452SApple OSS Distributions                <field_value_instance>
3996*94d3b452SApple OSS Distributions            <field_value>0b000010</field_value>
3997*94d3b452SApple OSS Distributions        <field_value_description>
3998*94d3b452SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*94d3b452SApple OSS Distributions</field_value_description>
4000*94d3b452SApple OSS Distributions    </field_value_instance>
4001*94d3b452SApple OSS Distributions                <field_value_instance>
4002*94d3b452SApple OSS Distributions            <field_value>0b000011</field_value>
4003*94d3b452SApple OSS Distributions        <field_value_description>
4004*94d3b452SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*94d3b452SApple OSS Distributions</field_value_description>
4006*94d3b452SApple OSS Distributions    </field_value_instance>
4007*94d3b452SApple OSS Distributions                <field_value_instance>
4008*94d3b452SApple OSS Distributions            <field_value>0b000100</field_value>
4009*94d3b452SApple OSS Distributions        <field_value_description>
4010*94d3b452SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*94d3b452SApple OSS Distributions</field_value_description>
4012*94d3b452SApple OSS Distributions    </field_value_instance>
4013*94d3b452SApple OSS Distributions                <field_value_instance>
4014*94d3b452SApple OSS Distributions            <field_value>0b000101</field_value>
4015*94d3b452SApple OSS Distributions        <field_value_description>
4016*94d3b452SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*94d3b452SApple OSS Distributions</field_value_description>
4018*94d3b452SApple OSS Distributions    </field_value_instance>
4019*94d3b452SApple OSS Distributions                <field_value_instance>
4020*94d3b452SApple OSS Distributions            <field_value>0b000110</field_value>
4021*94d3b452SApple OSS Distributions        <field_value_description>
4022*94d3b452SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*94d3b452SApple OSS Distributions</field_value_description>
4024*94d3b452SApple OSS Distributions    </field_value_instance>
4025*94d3b452SApple OSS Distributions                <field_value_instance>
4026*94d3b452SApple OSS Distributions            <field_value>0b000111</field_value>
4027*94d3b452SApple OSS Distributions        <field_value_description>
4028*94d3b452SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*94d3b452SApple OSS Distributions</field_value_description>
4030*94d3b452SApple OSS Distributions    </field_value_instance>
4031*94d3b452SApple OSS Distributions                <field_value_instance>
4032*94d3b452SApple OSS Distributions            <field_value>0b001001</field_value>
4033*94d3b452SApple OSS Distributions        <field_value_description>
4034*94d3b452SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*94d3b452SApple OSS Distributions</field_value_description>
4036*94d3b452SApple OSS Distributions    </field_value_instance>
4037*94d3b452SApple OSS Distributions                <field_value_instance>
4038*94d3b452SApple OSS Distributions            <field_value>0b001010</field_value>
4039*94d3b452SApple OSS Distributions        <field_value_description>
4040*94d3b452SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*94d3b452SApple OSS Distributions</field_value_description>
4042*94d3b452SApple OSS Distributions    </field_value_instance>
4043*94d3b452SApple OSS Distributions                <field_value_instance>
4044*94d3b452SApple OSS Distributions            <field_value>0b001011</field_value>
4045*94d3b452SApple OSS Distributions        <field_value_description>
4046*94d3b452SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*94d3b452SApple OSS Distributions</field_value_description>
4048*94d3b452SApple OSS Distributions    </field_value_instance>
4049*94d3b452SApple OSS Distributions                <field_value_instance>
4050*94d3b452SApple OSS Distributions            <field_value>0b001101</field_value>
4051*94d3b452SApple OSS Distributions        <field_value_description>
4052*94d3b452SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*94d3b452SApple OSS Distributions</field_value_description>
4054*94d3b452SApple OSS Distributions    </field_value_instance>
4055*94d3b452SApple OSS Distributions                <field_value_instance>
4056*94d3b452SApple OSS Distributions            <field_value>0b001110</field_value>
4057*94d3b452SApple OSS Distributions        <field_value_description>
4058*94d3b452SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*94d3b452SApple OSS Distributions</field_value_description>
4060*94d3b452SApple OSS Distributions    </field_value_instance>
4061*94d3b452SApple OSS Distributions                <field_value_instance>
4062*94d3b452SApple OSS Distributions            <field_value>0b001111</field_value>
4063*94d3b452SApple OSS Distributions        <field_value_description>
4064*94d3b452SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*94d3b452SApple OSS Distributions</field_value_description>
4066*94d3b452SApple OSS Distributions    </field_value_instance>
4067*94d3b452SApple OSS Distributions                <field_value_instance>
4068*94d3b452SApple OSS Distributions            <field_value>0b010000</field_value>
4069*94d3b452SApple OSS Distributions        <field_value_description>
4070*94d3b452SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*94d3b452SApple OSS Distributions</field_value_description>
4072*94d3b452SApple OSS Distributions    </field_value_instance>
4073*94d3b452SApple OSS Distributions                <field_value_instance>
4074*94d3b452SApple OSS Distributions            <field_value>0b010001</field_value>
4075*94d3b452SApple OSS Distributions        <field_value_description>
4076*94d3b452SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*94d3b452SApple OSS Distributions</field_value_description>
4078*94d3b452SApple OSS Distributions    </field_value_instance>
4079*94d3b452SApple OSS Distributions                <field_value_instance>
4080*94d3b452SApple OSS Distributions            <field_value>0b010100</field_value>
4081*94d3b452SApple OSS Distributions        <field_value_description>
4082*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*94d3b452SApple OSS Distributions</field_value_description>
4084*94d3b452SApple OSS Distributions    </field_value_instance>
4085*94d3b452SApple OSS Distributions                <field_value_instance>
4086*94d3b452SApple OSS Distributions            <field_value>0b010101</field_value>
4087*94d3b452SApple OSS Distributions        <field_value_description>
4088*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*94d3b452SApple OSS Distributions</field_value_description>
4090*94d3b452SApple OSS Distributions    </field_value_instance>
4091*94d3b452SApple OSS Distributions                <field_value_instance>
4092*94d3b452SApple OSS Distributions            <field_value>0b010110</field_value>
4093*94d3b452SApple OSS Distributions        <field_value_description>
4094*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*94d3b452SApple OSS Distributions</field_value_description>
4096*94d3b452SApple OSS Distributions    </field_value_instance>
4097*94d3b452SApple OSS Distributions                <field_value_instance>
4098*94d3b452SApple OSS Distributions            <field_value>0b010111</field_value>
4099*94d3b452SApple OSS Distributions        <field_value_description>
4100*94d3b452SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*94d3b452SApple OSS Distributions</field_value_description>
4102*94d3b452SApple OSS Distributions    </field_value_instance>
4103*94d3b452SApple OSS Distributions                <field_value_instance>
4104*94d3b452SApple OSS Distributions            <field_value>0b011000</field_value>
4105*94d3b452SApple OSS Distributions        <field_value_description>
4106*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*94d3b452SApple OSS Distributions</field_value_description>
4108*94d3b452SApple OSS Distributions    </field_value_instance>
4109*94d3b452SApple OSS Distributions                <field_value_instance>
4110*94d3b452SApple OSS Distributions            <field_value>0b011100</field_value>
4111*94d3b452SApple OSS Distributions        <field_value_description>
4112*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*94d3b452SApple OSS Distributions</field_value_description>
4114*94d3b452SApple OSS Distributions    </field_value_instance>
4115*94d3b452SApple OSS Distributions                <field_value_instance>
4116*94d3b452SApple OSS Distributions            <field_value>0b011101</field_value>
4117*94d3b452SApple OSS Distributions        <field_value_description>
4118*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*94d3b452SApple OSS Distributions</field_value_description>
4120*94d3b452SApple OSS Distributions    </field_value_instance>
4121*94d3b452SApple OSS Distributions                <field_value_instance>
4122*94d3b452SApple OSS Distributions            <field_value>0b011110</field_value>
4123*94d3b452SApple OSS Distributions        <field_value_description>
4124*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*94d3b452SApple OSS Distributions</field_value_description>
4126*94d3b452SApple OSS Distributions    </field_value_instance>
4127*94d3b452SApple OSS Distributions                <field_value_instance>
4128*94d3b452SApple OSS Distributions            <field_value>0b011111</field_value>
4129*94d3b452SApple OSS Distributions        <field_value_description>
4130*94d3b452SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*94d3b452SApple OSS Distributions</field_value_description>
4132*94d3b452SApple OSS Distributions    </field_value_instance>
4133*94d3b452SApple OSS Distributions                <field_value_instance>
4134*94d3b452SApple OSS Distributions            <field_value>0b100001</field_value>
4135*94d3b452SApple OSS Distributions        <field_value_description>
4136*94d3b452SApple OSS Distributions  <para>Alignment fault.</para>
4137*94d3b452SApple OSS Distributions</field_value_description>
4138*94d3b452SApple OSS Distributions    </field_value_instance>
4139*94d3b452SApple OSS Distributions                <field_value_instance>
4140*94d3b452SApple OSS Distributions            <field_value>0b110000</field_value>
4141*94d3b452SApple OSS Distributions        <field_value_description>
4142*94d3b452SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*94d3b452SApple OSS Distributions</field_value_description>
4144*94d3b452SApple OSS Distributions    </field_value_instance>
4145*94d3b452SApple OSS Distributions                <field_value_instance>
4146*94d3b452SApple OSS Distributions            <field_value>0b110001</field_value>
4147*94d3b452SApple OSS Distributions        <field_value_description>
4148*94d3b452SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*94d3b452SApple OSS Distributions</field_value_description>
4150*94d3b452SApple OSS Distributions    </field_value_instance>
4151*94d3b452SApple OSS Distributions                <field_value_instance>
4152*94d3b452SApple OSS Distributions            <field_value>0b110100</field_value>
4153*94d3b452SApple OSS Distributions        <field_value_description>
4154*94d3b452SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*94d3b452SApple OSS Distributions</field_value_description>
4156*94d3b452SApple OSS Distributions    </field_value_instance>
4157*94d3b452SApple OSS Distributions                <field_value_instance>
4158*94d3b452SApple OSS Distributions            <field_value>0b110101</field_value>
4159*94d3b452SApple OSS Distributions        <field_value_description>
4160*94d3b452SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*94d3b452SApple OSS Distributions</field_value_description>
4162*94d3b452SApple OSS Distributions    </field_value_instance>
4163*94d3b452SApple OSS Distributions                <field_value_instance>
4164*94d3b452SApple OSS Distributions            <field_value>0b111101</field_value>
4165*94d3b452SApple OSS Distributions        <field_value_description>
4166*94d3b452SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*94d3b452SApple OSS Distributions</field_value_description>
4168*94d3b452SApple OSS Distributions    </field_value_instance>
4169*94d3b452SApple OSS Distributions                <field_value_instance>
4170*94d3b452SApple OSS Distributions            <field_value>0b111110</field_value>
4171*94d3b452SApple OSS Distributions        <field_value_description>
4172*94d3b452SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*94d3b452SApple OSS Distributions</field_value_description>
4174*94d3b452SApple OSS Distributions    </field_value_instance>
4175*94d3b452SApple OSS Distributions        </field_values>
4176*94d3b452SApple OSS Distributions            <field_description order="after">
4177*94d3b452SApple OSS Distributions
4178*94d3b452SApple OSS Distributions  <para>All other values are reserved.</para>
4179*94d3b452SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*94d3b452SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*94d3b452SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*94d3b452SApple OSS Distributions
4183*94d3b452SApple OSS Distributions            </field_description>
4184*94d3b452SApple OSS Distributions          <field_resets>
4185*94d3b452SApple OSS Distributions
4186*94d3b452SApple OSS Distributions    <field_reset>
4187*94d3b452SApple OSS Distributions
4188*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*94d3b452SApple OSS Distributions
4190*94d3b452SApple OSS Distributions    </field_reset>
4191*94d3b452SApple OSS Distributions</field_resets>
4192*94d3b452SApple OSS Distributions      </field>
4193*94d3b452SApple OSS Distributions    <text_after_fields>
4194*94d3b452SApple OSS Distributions
4195*94d3b452SApple OSS Distributions
4196*94d3b452SApple OSS Distributions
4197*94d3b452SApple OSS Distributions    </text_after_fields>
4198*94d3b452SApple OSS Distributions  </fields>
4199*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
4200*94d3b452SApple OSS Distributions
4201*94d3b452SApple OSS Distributions
4202*94d3b452SApple OSS Distributions
4203*94d3b452SApple OSS Distributions
4204*94d3b452SApple OSS Distributions
4205*94d3b452SApple OSS Distributions
4206*94d3b452SApple OSS Distributions
4207*94d3b452SApple OSS Distributions
4208*94d3b452SApple OSS Distributions
4209*94d3b452SApple OSS Distributions
4210*94d3b452SApple OSS Distributions
4211*94d3b452SApple OSS Distributions
4212*94d3b452SApple OSS Distributions
4213*94d3b452SApple OSS Distributions
4214*94d3b452SApple OSS Distributions
4215*94d3b452SApple OSS Distributions
4216*94d3b452SApple OSS Distributions
4217*94d3b452SApple OSS Distributions
4218*94d3b452SApple OSS Distributions
4219*94d3b452SApple OSS Distributions
4220*94d3b452SApple OSS Distributions
4221*94d3b452SApple OSS Distributions
4222*94d3b452SApple OSS Distributions
4223*94d3b452SApple OSS Distributions
4224*94d3b452SApple OSS Distributions
4225*94d3b452SApple OSS Distributions
4226*94d3b452SApple OSS Distributions
4227*94d3b452SApple OSS Distributions
4228*94d3b452SApple OSS Distributions
4229*94d3b452SApple OSS Distributions
4230*94d3b452SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*94d3b452SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*94d3b452SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*94d3b452SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*94d3b452SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*94d3b452SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*94d3b452SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*94d3b452SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*94d3b452SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*94d3b452SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*94d3b452SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*94d3b452SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*94d3b452SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*94d3b452SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*94d3b452SApple OSS Distributions    </reg_fieldset>
4245*94d3b452SApple OSS Distributions            </partial_fieldset>
4246*94d3b452SApple OSS Distributions            <partial_fieldset>
4247*94d3b452SApple OSS Distributions              <fields length="25">
4248*94d3b452SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*94d3b452SApple OSS Distributions    <text_before_fields>
4250*94d3b452SApple OSS Distributions
4251*94d3b452SApple OSS Distributions
4252*94d3b452SApple OSS Distributions
4253*94d3b452SApple OSS Distributions    </text_before_fields>
4254*94d3b452SApple OSS Distributions
4255*94d3b452SApple OSS Distributions        <field
4256*94d3b452SApple OSS Distributions           id="0_24_24"
4257*94d3b452SApple OSS Distributions           is_variable_length="False"
4258*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4259*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4261*94d3b452SApple OSS Distributions           is_constant_value="False"
4262*94d3b452SApple OSS Distributions           rwtype="RES0"
4263*94d3b452SApple OSS Distributions        >
4264*94d3b452SApple OSS Distributions          <field_name>0</field_name>
4265*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
4266*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*94d3b452SApple OSS Distributions        <field_description order="before">
4268*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*94d3b452SApple OSS Distributions        </field_description>
4270*94d3b452SApple OSS Distributions        <field_values>
4271*94d3b452SApple OSS Distributions        </field_values>
4272*94d3b452SApple OSS Distributions      </field>
4273*94d3b452SApple OSS Distributions        <field
4274*94d3b452SApple OSS Distributions           id="TFV_23_23"
4275*94d3b452SApple OSS Distributions           is_variable_length="False"
4276*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4277*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4279*94d3b452SApple OSS Distributions           is_constant_value="False"
4280*94d3b452SApple OSS Distributions        >
4281*94d3b452SApple OSS Distributions          <field_name>TFV</field_name>
4282*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
4283*94d3b452SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*94d3b452SApple OSS Distributions        <field_description order="before">
4285*94d3b452SApple OSS Distributions
4286*94d3b452SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*94d3b452SApple OSS Distributions
4288*94d3b452SApple OSS Distributions        </field_description>
4289*94d3b452SApple OSS Distributions        <field_values>
4290*94d3b452SApple OSS Distributions
4291*94d3b452SApple OSS Distributions
4292*94d3b452SApple OSS Distributions                <field_value_instance>
4293*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4294*94d3b452SApple OSS Distributions        <field_value_description>
4295*94d3b452SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*94d3b452SApple OSS Distributions</field_value_description>
4297*94d3b452SApple OSS Distributions    </field_value_instance>
4298*94d3b452SApple OSS Distributions                <field_value_instance>
4299*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4300*94d3b452SApple OSS Distributions        <field_value_description>
4301*94d3b452SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*94d3b452SApple OSS Distributions</field_value_description>
4303*94d3b452SApple OSS Distributions    </field_value_instance>
4304*94d3b452SApple OSS Distributions        </field_values>
4305*94d3b452SApple OSS Distributions            <field_description order="after">
4306*94d3b452SApple OSS Distributions
4307*94d3b452SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*94d3b452SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*94d3b452SApple OSS Distributions
4310*94d3b452SApple OSS Distributions            </field_description>
4311*94d3b452SApple OSS Distributions          <field_resets>
4312*94d3b452SApple OSS Distributions
4313*94d3b452SApple OSS Distributions    <field_reset>
4314*94d3b452SApple OSS Distributions
4315*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*94d3b452SApple OSS Distributions
4317*94d3b452SApple OSS Distributions    </field_reset>
4318*94d3b452SApple OSS Distributions</field_resets>
4319*94d3b452SApple OSS Distributions      </field>
4320*94d3b452SApple OSS Distributions        <field
4321*94d3b452SApple OSS Distributions           id="0_22_11"
4322*94d3b452SApple OSS Distributions           is_variable_length="False"
4323*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4324*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4326*94d3b452SApple OSS Distributions           is_constant_value="False"
4327*94d3b452SApple OSS Distributions           rwtype="RES0"
4328*94d3b452SApple OSS Distributions        >
4329*94d3b452SApple OSS Distributions          <field_name>0</field_name>
4330*94d3b452SApple OSS Distributions        <field_msb>22</field_msb>
4331*94d3b452SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*94d3b452SApple OSS Distributions        <field_description order="before">
4333*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*94d3b452SApple OSS Distributions        </field_description>
4335*94d3b452SApple OSS Distributions        <field_values>
4336*94d3b452SApple OSS Distributions        </field_values>
4337*94d3b452SApple OSS Distributions      </field>
4338*94d3b452SApple OSS Distributions        <field
4339*94d3b452SApple OSS Distributions           id="VECITR_10_8"
4340*94d3b452SApple OSS Distributions           is_variable_length="False"
4341*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4342*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4344*94d3b452SApple OSS Distributions           is_constant_value="False"
4345*94d3b452SApple OSS Distributions        >
4346*94d3b452SApple OSS Distributions          <field_name>VECITR</field_name>
4347*94d3b452SApple OSS Distributions        <field_msb>10</field_msb>
4348*94d3b452SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*94d3b452SApple OSS Distributions        <field_description order="before">
4350*94d3b452SApple OSS Distributions
4351*94d3b452SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*94d3b452SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*94d3b452SApple OSS Distributions
4354*94d3b452SApple OSS Distributions        </field_description>
4355*94d3b452SApple OSS Distributions        <field_values>
4356*94d3b452SApple OSS Distributions
4357*94d3b452SApple OSS Distributions
4358*94d3b452SApple OSS Distributions        </field_values>
4359*94d3b452SApple OSS Distributions          <field_resets>
4360*94d3b452SApple OSS Distributions
4361*94d3b452SApple OSS Distributions    <field_reset>
4362*94d3b452SApple OSS Distributions
4363*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*94d3b452SApple OSS Distributions
4365*94d3b452SApple OSS Distributions    </field_reset>
4366*94d3b452SApple OSS Distributions</field_resets>
4367*94d3b452SApple OSS Distributions      </field>
4368*94d3b452SApple OSS Distributions        <field
4369*94d3b452SApple OSS Distributions           id="IDF_7_7"
4370*94d3b452SApple OSS Distributions           is_variable_length="False"
4371*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4372*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4374*94d3b452SApple OSS Distributions           is_constant_value="False"
4375*94d3b452SApple OSS Distributions        >
4376*94d3b452SApple OSS Distributions          <field_name>IDF</field_name>
4377*94d3b452SApple OSS Distributions        <field_msb>7</field_msb>
4378*94d3b452SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*94d3b452SApple OSS Distributions        <field_description order="before">
4380*94d3b452SApple OSS Distributions
4381*94d3b452SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*94d3b452SApple OSS Distributions
4383*94d3b452SApple OSS Distributions        </field_description>
4384*94d3b452SApple OSS Distributions        <field_values>
4385*94d3b452SApple OSS Distributions
4386*94d3b452SApple OSS Distributions
4387*94d3b452SApple OSS Distributions                <field_value_instance>
4388*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4389*94d3b452SApple OSS Distributions        <field_value_description>
4390*94d3b452SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*94d3b452SApple OSS Distributions</field_value_description>
4392*94d3b452SApple OSS Distributions    </field_value_instance>
4393*94d3b452SApple OSS Distributions                <field_value_instance>
4394*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4395*94d3b452SApple OSS Distributions        <field_value_description>
4396*94d3b452SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*94d3b452SApple OSS Distributions</field_value_description>
4398*94d3b452SApple OSS Distributions    </field_value_instance>
4399*94d3b452SApple OSS Distributions        </field_values>
4400*94d3b452SApple OSS Distributions          <field_resets>
4401*94d3b452SApple OSS Distributions
4402*94d3b452SApple OSS Distributions    <field_reset>
4403*94d3b452SApple OSS Distributions
4404*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*94d3b452SApple OSS Distributions
4406*94d3b452SApple OSS Distributions    </field_reset>
4407*94d3b452SApple OSS Distributions</field_resets>
4408*94d3b452SApple OSS Distributions      </field>
4409*94d3b452SApple OSS Distributions        <field
4410*94d3b452SApple OSS Distributions           id="0_6_5"
4411*94d3b452SApple OSS Distributions           is_variable_length="False"
4412*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4413*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4415*94d3b452SApple OSS Distributions           is_constant_value="False"
4416*94d3b452SApple OSS Distributions           rwtype="RES0"
4417*94d3b452SApple OSS Distributions        >
4418*94d3b452SApple OSS Distributions          <field_name>0</field_name>
4419*94d3b452SApple OSS Distributions        <field_msb>6</field_msb>
4420*94d3b452SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*94d3b452SApple OSS Distributions        <field_description order="before">
4422*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*94d3b452SApple OSS Distributions        </field_description>
4424*94d3b452SApple OSS Distributions        <field_values>
4425*94d3b452SApple OSS Distributions        </field_values>
4426*94d3b452SApple OSS Distributions      </field>
4427*94d3b452SApple OSS Distributions        <field
4428*94d3b452SApple OSS Distributions           id="IXF_4_4"
4429*94d3b452SApple OSS Distributions           is_variable_length="False"
4430*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4431*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4433*94d3b452SApple OSS Distributions           is_constant_value="False"
4434*94d3b452SApple OSS Distributions        >
4435*94d3b452SApple OSS Distributions          <field_name>IXF</field_name>
4436*94d3b452SApple OSS Distributions        <field_msb>4</field_msb>
4437*94d3b452SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*94d3b452SApple OSS Distributions        <field_description order="before">
4439*94d3b452SApple OSS Distributions
4440*94d3b452SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*94d3b452SApple OSS Distributions
4442*94d3b452SApple OSS Distributions        </field_description>
4443*94d3b452SApple OSS Distributions        <field_values>
4444*94d3b452SApple OSS Distributions
4445*94d3b452SApple OSS Distributions
4446*94d3b452SApple OSS Distributions                <field_value_instance>
4447*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4448*94d3b452SApple OSS Distributions        <field_value_description>
4449*94d3b452SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*94d3b452SApple OSS Distributions</field_value_description>
4451*94d3b452SApple OSS Distributions    </field_value_instance>
4452*94d3b452SApple OSS Distributions                <field_value_instance>
4453*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4454*94d3b452SApple OSS Distributions        <field_value_description>
4455*94d3b452SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*94d3b452SApple OSS Distributions</field_value_description>
4457*94d3b452SApple OSS Distributions    </field_value_instance>
4458*94d3b452SApple OSS Distributions        </field_values>
4459*94d3b452SApple OSS Distributions          <field_resets>
4460*94d3b452SApple OSS Distributions
4461*94d3b452SApple OSS Distributions    <field_reset>
4462*94d3b452SApple OSS Distributions
4463*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*94d3b452SApple OSS Distributions
4465*94d3b452SApple OSS Distributions    </field_reset>
4466*94d3b452SApple OSS Distributions</field_resets>
4467*94d3b452SApple OSS Distributions      </field>
4468*94d3b452SApple OSS Distributions        <field
4469*94d3b452SApple OSS Distributions           id="UFF_3_3"
4470*94d3b452SApple OSS Distributions           is_variable_length="False"
4471*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4472*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4474*94d3b452SApple OSS Distributions           is_constant_value="False"
4475*94d3b452SApple OSS Distributions        >
4476*94d3b452SApple OSS Distributions          <field_name>UFF</field_name>
4477*94d3b452SApple OSS Distributions        <field_msb>3</field_msb>
4478*94d3b452SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*94d3b452SApple OSS Distributions        <field_description order="before">
4480*94d3b452SApple OSS Distributions
4481*94d3b452SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*94d3b452SApple OSS Distributions
4483*94d3b452SApple OSS Distributions        </field_description>
4484*94d3b452SApple OSS Distributions        <field_values>
4485*94d3b452SApple OSS Distributions
4486*94d3b452SApple OSS Distributions
4487*94d3b452SApple OSS Distributions                <field_value_instance>
4488*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4489*94d3b452SApple OSS Distributions        <field_value_description>
4490*94d3b452SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*94d3b452SApple OSS Distributions</field_value_description>
4492*94d3b452SApple OSS Distributions    </field_value_instance>
4493*94d3b452SApple OSS Distributions                <field_value_instance>
4494*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4495*94d3b452SApple OSS Distributions        <field_value_description>
4496*94d3b452SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*94d3b452SApple OSS Distributions</field_value_description>
4498*94d3b452SApple OSS Distributions    </field_value_instance>
4499*94d3b452SApple OSS Distributions        </field_values>
4500*94d3b452SApple OSS Distributions          <field_resets>
4501*94d3b452SApple OSS Distributions
4502*94d3b452SApple OSS Distributions    <field_reset>
4503*94d3b452SApple OSS Distributions
4504*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*94d3b452SApple OSS Distributions
4506*94d3b452SApple OSS Distributions    </field_reset>
4507*94d3b452SApple OSS Distributions</field_resets>
4508*94d3b452SApple OSS Distributions      </field>
4509*94d3b452SApple OSS Distributions        <field
4510*94d3b452SApple OSS Distributions           id="OFF_2_2"
4511*94d3b452SApple OSS Distributions           is_variable_length="False"
4512*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4513*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4515*94d3b452SApple OSS Distributions           is_constant_value="False"
4516*94d3b452SApple OSS Distributions        >
4517*94d3b452SApple OSS Distributions          <field_name>OFF</field_name>
4518*94d3b452SApple OSS Distributions        <field_msb>2</field_msb>
4519*94d3b452SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*94d3b452SApple OSS Distributions        <field_description order="before">
4521*94d3b452SApple OSS Distributions
4522*94d3b452SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*94d3b452SApple OSS Distributions
4524*94d3b452SApple OSS Distributions        </field_description>
4525*94d3b452SApple OSS Distributions        <field_values>
4526*94d3b452SApple OSS Distributions
4527*94d3b452SApple OSS Distributions
4528*94d3b452SApple OSS Distributions                <field_value_instance>
4529*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4530*94d3b452SApple OSS Distributions        <field_value_description>
4531*94d3b452SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*94d3b452SApple OSS Distributions</field_value_description>
4533*94d3b452SApple OSS Distributions    </field_value_instance>
4534*94d3b452SApple OSS Distributions                <field_value_instance>
4535*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4536*94d3b452SApple OSS Distributions        <field_value_description>
4537*94d3b452SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*94d3b452SApple OSS Distributions</field_value_description>
4539*94d3b452SApple OSS Distributions    </field_value_instance>
4540*94d3b452SApple OSS Distributions        </field_values>
4541*94d3b452SApple OSS Distributions          <field_resets>
4542*94d3b452SApple OSS Distributions
4543*94d3b452SApple OSS Distributions    <field_reset>
4544*94d3b452SApple OSS Distributions
4545*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*94d3b452SApple OSS Distributions
4547*94d3b452SApple OSS Distributions    </field_reset>
4548*94d3b452SApple OSS Distributions</field_resets>
4549*94d3b452SApple OSS Distributions      </field>
4550*94d3b452SApple OSS Distributions        <field
4551*94d3b452SApple OSS Distributions           id="DZF_1_1"
4552*94d3b452SApple OSS Distributions           is_variable_length="False"
4553*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4554*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4556*94d3b452SApple OSS Distributions           is_constant_value="False"
4557*94d3b452SApple OSS Distributions        >
4558*94d3b452SApple OSS Distributions          <field_name>DZF</field_name>
4559*94d3b452SApple OSS Distributions        <field_msb>1</field_msb>
4560*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*94d3b452SApple OSS Distributions        <field_description order="before">
4562*94d3b452SApple OSS Distributions
4563*94d3b452SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*94d3b452SApple OSS Distributions
4565*94d3b452SApple OSS Distributions        </field_description>
4566*94d3b452SApple OSS Distributions        <field_values>
4567*94d3b452SApple OSS Distributions
4568*94d3b452SApple OSS Distributions
4569*94d3b452SApple OSS Distributions                <field_value_instance>
4570*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4571*94d3b452SApple OSS Distributions        <field_value_description>
4572*94d3b452SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*94d3b452SApple OSS Distributions</field_value_description>
4574*94d3b452SApple OSS Distributions    </field_value_instance>
4575*94d3b452SApple OSS Distributions                <field_value_instance>
4576*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4577*94d3b452SApple OSS Distributions        <field_value_description>
4578*94d3b452SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*94d3b452SApple OSS Distributions</field_value_description>
4580*94d3b452SApple OSS Distributions    </field_value_instance>
4581*94d3b452SApple OSS Distributions        </field_values>
4582*94d3b452SApple OSS Distributions          <field_resets>
4583*94d3b452SApple OSS Distributions
4584*94d3b452SApple OSS Distributions    <field_reset>
4585*94d3b452SApple OSS Distributions
4586*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*94d3b452SApple OSS Distributions
4588*94d3b452SApple OSS Distributions    </field_reset>
4589*94d3b452SApple OSS Distributions</field_resets>
4590*94d3b452SApple OSS Distributions      </field>
4591*94d3b452SApple OSS Distributions        <field
4592*94d3b452SApple OSS Distributions           id="IOF_0_0"
4593*94d3b452SApple OSS Distributions           is_variable_length="False"
4594*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4595*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4597*94d3b452SApple OSS Distributions           is_constant_value="False"
4598*94d3b452SApple OSS Distributions        >
4599*94d3b452SApple OSS Distributions          <field_name>IOF</field_name>
4600*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
4601*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*94d3b452SApple OSS Distributions        <field_description order="before">
4603*94d3b452SApple OSS Distributions
4604*94d3b452SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*94d3b452SApple OSS Distributions
4606*94d3b452SApple OSS Distributions        </field_description>
4607*94d3b452SApple OSS Distributions        <field_values>
4608*94d3b452SApple OSS Distributions
4609*94d3b452SApple OSS Distributions
4610*94d3b452SApple OSS Distributions                <field_value_instance>
4611*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4612*94d3b452SApple OSS Distributions        <field_value_description>
4613*94d3b452SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*94d3b452SApple OSS Distributions</field_value_description>
4615*94d3b452SApple OSS Distributions    </field_value_instance>
4616*94d3b452SApple OSS Distributions                <field_value_instance>
4617*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4618*94d3b452SApple OSS Distributions        <field_value_description>
4619*94d3b452SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*94d3b452SApple OSS Distributions</field_value_description>
4621*94d3b452SApple OSS Distributions    </field_value_instance>
4622*94d3b452SApple OSS Distributions        </field_values>
4623*94d3b452SApple OSS Distributions          <field_resets>
4624*94d3b452SApple OSS Distributions
4625*94d3b452SApple OSS Distributions    <field_reset>
4626*94d3b452SApple OSS Distributions
4627*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*94d3b452SApple OSS Distributions
4629*94d3b452SApple OSS Distributions    </field_reset>
4630*94d3b452SApple OSS Distributions</field_resets>
4631*94d3b452SApple OSS Distributions      </field>
4632*94d3b452SApple OSS Distributions    <text_after_fields>
4633*94d3b452SApple OSS Distributions
4634*94d3b452SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*94d3b452SApple OSS Distributions<list type="unordered">
4636*94d3b452SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*94d3b452SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*94d3b452SApple OSS Distributions</listitem></list>
4639*94d3b452SApple OSS Distributions
4640*94d3b452SApple OSS Distributions    </text_after_fields>
4641*94d3b452SApple OSS Distributions  </fields>
4642*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
4643*94d3b452SApple OSS Distributions
4644*94d3b452SApple OSS Distributions
4645*94d3b452SApple OSS Distributions
4646*94d3b452SApple OSS Distributions
4647*94d3b452SApple OSS Distributions
4648*94d3b452SApple OSS Distributions
4649*94d3b452SApple OSS Distributions
4650*94d3b452SApple OSS Distributions
4651*94d3b452SApple OSS Distributions
4652*94d3b452SApple OSS Distributions
4653*94d3b452SApple OSS Distributions
4654*94d3b452SApple OSS Distributions
4655*94d3b452SApple OSS Distributions
4656*94d3b452SApple OSS Distributions
4657*94d3b452SApple OSS Distributions
4658*94d3b452SApple OSS Distributions
4659*94d3b452SApple OSS Distributions
4660*94d3b452SApple OSS Distributions
4661*94d3b452SApple OSS Distributions
4662*94d3b452SApple OSS Distributions
4663*94d3b452SApple OSS Distributions
4664*94d3b452SApple OSS Distributions
4665*94d3b452SApple OSS Distributions
4666*94d3b452SApple OSS Distributions
4667*94d3b452SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*94d3b452SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*94d3b452SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*94d3b452SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*94d3b452SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*94d3b452SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*94d3b452SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*94d3b452SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*94d3b452SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*94d3b452SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*94d3b452SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*94d3b452SApple OSS Distributions    </reg_fieldset>
4679*94d3b452SApple OSS Distributions            </partial_fieldset>
4680*94d3b452SApple OSS Distributions            <partial_fieldset>
4681*94d3b452SApple OSS Distributions              <fields length="25">
4682*94d3b452SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*94d3b452SApple OSS Distributions    <text_before_fields>
4684*94d3b452SApple OSS Distributions
4685*94d3b452SApple OSS Distributions
4686*94d3b452SApple OSS Distributions
4687*94d3b452SApple OSS Distributions    </text_before_fields>
4688*94d3b452SApple OSS Distributions
4689*94d3b452SApple OSS Distributions        <field
4690*94d3b452SApple OSS Distributions           id="IDS_24_24"
4691*94d3b452SApple OSS Distributions           is_variable_length="False"
4692*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4693*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4695*94d3b452SApple OSS Distributions           is_constant_value="False"
4696*94d3b452SApple OSS Distributions        >
4697*94d3b452SApple OSS Distributions          <field_name>IDS</field_name>
4698*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
4699*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*94d3b452SApple OSS Distributions        <field_description order="before">
4701*94d3b452SApple OSS Distributions
4702*94d3b452SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*94d3b452SApple OSS Distributions
4704*94d3b452SApple OSS Distributions        </field_description>
4705*94d3b452SApple OSS Distributions        <field_values>
4706*94d3b452SApple OSS Distributions
4707*94d3b452SApple OSS Distributions
4708*94d3b452SApple OSS Distributions                <field_value_instance>
4709*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4710*94d3b452SApple OSS Distributions        <field_value_description>
4711*94d3b452SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*94d3b452SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*94d3b452SApple OSS Distributions</field_value_description>
4714*94d3b452SApple OSS Distributions    </field_value_instance>
4715*94d3b452SApple OSS Distributions                <field_value_instance>
4716*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4717*94d3b452SApple OSS Distributions        <field_value_description>
4718*94d3b452SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*94d3b452SApple OSS Distributions</field_value_description>
4720*94d3b452SApple OSS Distributions    </field_value_instance>
4721*94d3b452SApple OSS Distributions        </field_values>
4722*94d3b452SApple OSS Distributions            <field_description order="after">
4723*94d3b452SApple OSS Distributions
4724*94d3b452SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*94d3b452SApple OSS Distributions
4726*94d3b452SApple OSS Distributions            </field_description>
4727*94d3b452SApple OSS Distributions          <field_resets>
4728*94d3b452SApple OSS Distributions
4729*94d3b452SApple OSS Distributions    <field_reset>
4730*94d3b452SApple OSS Distributions
4731*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*94d3b452SApple OSS Distributions
4733*94d3b452SApple OSS Distributions    </field_reset>
4734*94d3b452SApple OSS Distributions</field_resets>
4735*94d3b452SApple OSS Distributions      </field>
4736*94d3b452SApple OSS Distributions        <field
4737*94d3b452SApple OSS Distributions           id="0_23_14"
4738*94d3b452SApple OSS Distributions           is_variable_length="False"
4739*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4740*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4742*94d3b452SApple OSS Distributions           is_constant_value="False"
4743*94d3b452SApple OSS Distributions           rwtype="RES0"
4744*94d3b452SApple OSS Distributions        >
4745*94d3b452SApple OSS Distributions          <field_name>0</field_name>
4746*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
4747*94d3b452SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*94d3b452SApple OSS Distributions        <field_description order="before">
4749*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*94d3b452SApple OSS Distributions        </field_description>
4751*94d3b452SApple OSS Distributions        <field_values>
4752*94d3b452SApple OSS Distributions        </field_values>
4753*94d3b452SApple OSS Distributions      </field>
4754*94d3b452SApple OSS Distributions        <field
4755*94d3b452SApple OSS Distributions           id="IESB_13_13_1"
4756*94d3b452SApple OSS Distributions           is_variable_length="False"
4757*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4758*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4760*94d3b452SApple OSS Distributions           is_constant_value="False"
4761*94d3b452SApple OSS Distributions        >
4762*94d3b452SApple OSS Distributions          <field_name>IESB</field_name>
4763*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
4764*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*94d3b452SApple OSS Distributions        <field_description order="before">
4766*94d3b452SApple OSS Distributions
4767*94d3b452SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*94d3b452SApple OSS Distributions
4769*94d3b452SApple OSS Distributions        </field_description>
4770*94d3b452SApple OSS Distributions        <field_values>
4771*94d3b452SApple OSS Distributions
4772*94d3b452SApple OSS Distributions
4773*94d3b452SApple OSS Distributions                <field_value_instance>
4774*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
4775*94d3b452SApple OSS Distributions        <field_value_description>
4776*94d3b452SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*94d3b452SApple OSS Distributions</field_value_description>
4778*94d3b452SApple OSS Distributions    </field_value_instance>
4779*94d3b452SApple OSS Distributions                <field_value_instance>
4780*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
4781*94d3b452SApple OSS Distributions        <field_value_description>
4782*94d3b452SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*94d3b452SApple OSS Distributions</field_value_description>
4784*94d3b452SApple OSS Distributions    </field_value_instance>
4785*94d3b452SApple OSS Distributions        </field_values>
4786*94d3b452SApple OSS Distributions            <field_description order="after">
4787*94d3b452SApple OSS Distributions
4788*94d3b452SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*94d3b452SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*94d3b452SApple OSS Distributions
4791*94d3b452SApple OSS Distributions            </field_description>
4792*94d3b452SApple OSS Distributions          <field_resets>
4793*94d3b452SApple OSS Distributions
4794*94d3b452SApple OSS Distributions    <field_reset>
4795*94d3b452SApple OSS Distributions
4796*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*94d3b452SApple OSS Distributions
4798*94d3b452SApple OSS Distributions    </field_reset>
4799*94d3b452SApple OSS Distributions</field_resets>
4800*94d3b452SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*94d3b452SApple OSS Distributions      </field>
4802*94d3b452SApple OSS Distributions        <field
4803*94d3b452SApple OSS Distributions           id="0_13_13_2"
4804*94d3b452SApple OSS Distributions           is_variable_length="False"
4805*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4806*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4808*94d3b452SApple OSS Distributions           is_constant_value="False"
4809*94d3b452SApple OSS Distributions           rwtype="RES0"
4810*94d3b452SApple OSS Distributions        >
4811*94d3b452SApple OSS Distributions          <field_name>0</field_name>
4812*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
4813*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*94d3b452SApple OSS Distributions        <field_description order="before">
4815*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*94d3b452SApple OSS Distributions        </field_description>
4817*94d3b452SApple OSS Distributions        <field_values>
4818*94d3b452SApple OSS Distributions        </field_values>
4819*94d3b452SApple OSS Distributions      </field>
4820*94d3b452SApple OSS Distributions        <field
4821*94d3b452SApple OSS Distributions           id="AET_12_10"
4822*94d3b452SApple OSS Distributions           is_variable_length="False"
4823*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4824*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4826*94d3b452SApple OSS Distributions           is_constant_value="False"
4827*94d3b452SApple OSS Distributions        >
4828*94d3b452SApple OSS Distributions          <field_name>AET</field_name>
4829*94d3b452SApple OSS Distributions        <field_msb>12</field_msb>
4830*94d3b452SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*94d3b452SApple OSS Distributions        <field_description order="before">
4832*94d3b452SApple OSS Distributions
4833*94d3b452SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*94d3b452SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*94d3b452SApple OSS Distributions
4836*94d3b452SApple OSS Distributions        </field_description>
4837*94d3b452SApple OSS Distributions        <field_values>
4838*94d3b452SApple OSS Distributions
4839*94d3b452SApple OSS Distributions
4840*94d3b452SApple OSS Distributions                <field_value_instance>
4841*94d3b452SApple OSS Distributions            <field_value>0b000</field_value>
4842*94d3b452SApple OSS Distributions        <field_value_description>
4843*94d3b452SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*94d3b452SApple OSS Distributions</field_value_description>
4845*94d3b452SApple OSS Distributions    </field_value_instance>
4846*94d3b452SApple OSS Distributions                <field_value_instance>
4847*94d3b452SApple OSS Distributions            <field_value>0b001</field_value>
4848*94d3b452SApple OSS Distributions        <field_value_description>
4849*94d3b452SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*94d3b452SApple OSS Distributions</field_value_description>
4851*94d3b452SApple OSS Distributions    </field_value_instance>
4852*94d3b452SApple OSS Distributions                <field_value_instance>
4853*94d3b452SApple OSS Distributions            <field_value>0b010</field_value>
4854*94d3b452SApple OSS Distributions        <field_value_description>
4855*94d3b452SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*94d3b452SApple OSS Distributions</field_value_description>
4857*94d3b452SApple OSS Distributions    </field_value_instance>
4858*94d3b452SApple OSS Distributions                <field_value_instance>
4859*94d3b452SApple OSS Distributions            <field_value>0b011</field_value>
4860*94d3b452SApple OSS Distributions        <field_value_description>
4861*94d3b452SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*94d3b452SApple OSS Distributions</field_value_description>
4863*94d3b452SApple OSS Distributions    </field_value_instance>
4864*94d3b452SApple OSS Distributions                <field_value_instance>
4865*94d3b452SApple OSS Distributions            <field_value>0b110</field_value>
4866*94d3b452SApple OSS Distributions        <field_value_description>
4867*94d3b452SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*94d3b452SApple OSS Distributions</field_value_description>
4869*94d3b452SApple OSS Distributions    </field_value_instance>
4870*94d3b452SApple OSS Distributions        </field_values>
4871*94d3b452SApple OSS Distributions            <field_description order="after">
4872*94d3b452SApple OSS Distributions
4873*94d3b452SApple OSS Distributions  <para>All other values are reserved.</para>
4874*94d3b452SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*94d3b452SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*94d3b452SApple OSS Distributions<list type="unordered">
4877*94d3b452SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*94d3b452SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*94d3b452SApple OSS Distributions</listitem></list>
4880*94d3b452SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*94d3b452SApple OSS Distributions
4882*94d3b452SApple OSS Distributions            </field_description>
4883*94d3b452SApple OSS Distributions          <field_resets>
4884*94d3b452SApple OSS Distributions
4885*94d3b452SApple OSS Distributions    <field_reset>
4886*94d3b452SApple OSS Distributions
4887*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*94d3b452SApple OSS Distributions
4889*94d3b452SApple OSS Distributions    </field_reset>
4890*94d3b452SApple OSS Distributions</field_resets>
4891*94d3b452SApple OSS Distributions      </field>
4892*94d3b452SApple OSS Distributions        <field
4893*94d3b452SApple OSS Distributions           id="EA_9_9"
4894*94d3b452SApple OSS Distributions           is_variable_length="False"
4895*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4896*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4898*94d3b452SApple OSS Distributions           is_constant_value="False"
4899*94d3b452SApple OSS Distributions        >
4900*94d3b452SApple OSS Distributions          <field_name>EA</field_name>
4901*94d3b452SApple OSS Distributions        <field_msb>9</field_msb>
4902*94d3b452SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*94d3b452SApple OSS Distributions        <field_description order="before">
4904*94d3b452SApple OSS Distributions
4905*94d3b452SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*94d3b452SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*94d3b452SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*94d3b452SApple OSS Distributions<list type="unordered">
4909*94d3b452SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*94d3b452SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*94d3b452SApple OSS Distributions</listitem></list>
4912*94d3b452SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*94d3b452SApple OSS Distributions
4914*94d3b452SApple OSS Distributions        </field_description>
4915*94d3b452SApple OSS Distributions        <field_values>
4916*94d3b452SApple OSS Distributions
4917*94d3b452SApple OSS Distributions
4918*94d3b452SApple OSS Distributions        </field_values>
4919*94d3b452SApple OSS Distributions          <field_resets>
4920*94d3b452SApple OSS Distributions
4921*94d3b452SApple OSS Distributions    <field_reset>
4922*94d3b452SApple OSS Distributions
4923*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*94d3b452SApple OSS Distributions
4925*94d3b452SApple OSS Distributions    </field_reset>
4926*94d3b452SApple OSS Distributions</field_resets>
4927*94d3b452SApple OSS Distributions      </field>
4928*94d3b452SApple OSS Distributions        <field
4929*94d3b452SApple OSS Distributions           id="0_8_6"
4930*94d3b452SApple OSS Distributions           is_variable_length="False"
4931*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4932*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4934*94d3b452SApple OSS Distributions           is_constant_value="False"
4935*94d3b452SApple OSS Distributions           rwtype="RES0"
4936*94d3b452SApple OSS Distributions        >
4937*94d3b452SApple OSS Distributions          <field_name>0</field_name>
4938*94d3b452SApple OSS Distributions        <field_msb>8</field_msb>
4939*94d3b452SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*94d3b452SApple OSS Distributions        <field_description order="before">
4941*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*94d3b452SApple OSS Distributions        </field_description>
4943*94d3b452SApple OSS Distributions        <field_values>
4944*94d3b452SApple OSS Distributions        </field_values>
4945*94d3b452SApple OSS Distributions      </field>
4946*94d3b452SApple OSS Distributions        <field
4947*94d3b452SApple OSS Distributions           id="DFSC_5_0"
4948*94d3b452SApple OSS Distributions           is_variable_length="False"
4949*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
4950*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
4952*94d3b452SApple OSS Distributions           is_constant_value="False"
4953*94d3b452SApple OSS Distributions        >
4954*94d3b452SApple OSS Distributions          <field_name>DFSC</field_name>
4955*94d3b452SApple OSS Distributions        <field_msb>5</field_msb>
4956*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*94d3b452SApple OSS Distributions        <field_description order="before">
4958*94d3b452SApple OSS Distributions
4959*94d3b452SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*94d3b452SApple OSS Distributions
4961*94d3b452SApple OSS Distributions        </field_description>
4962*94d3b452SApple OSS Distributions        <field_values>
4963*94d3b452SApple OSS Distributions
4964*94d3b452SApple OSS Distributions
4965*94d3b452SApple OSS Distributions                <field_value_instance>
4966*94d3b452SApple OSS Distributions            <field_value>0b000000</field_value>
4967*94d3b452SApple OSS Distributions        <field_value_description>
4968*94d3b452SApple OSS Distributions  <para>Uncategorized.</para>
4969*94d3b452SApple OSS Distributions</field_value_description>
4970*94d3b452SApple OSS Distributions    </field_value_instance>
4971*94d3b452SApple OSS Distributions                <field_value_instance>
4972*94d3b452SApple OSS Distributions            <field_value>0b010001</field_value>
4973*94d3b452SApple OSS Distributions        <field_value_description>
4974*94d3b452SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*94d3b452SApple OSS Distributions</field_value_description>
4976*94d3b452SApple OSS Distributions    </field_value_instance>
4977*94d3b452SApple OSS Distributions        </field_values>
4978*94d3b452SApple OSS Distributions            <field_description order="after">
4979*94d3b452SApple OSS Distributions
4980*94d3b452SApple OSS Distributions  <para>All other values are reserved.</para>
4981*94d3b452SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*94d3b452SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*94d3b452SApple OSS Distributions
4984*94d3b452SApple OSS Distributions            </field_description>
4985*94d3b452SApple OSS Distributions          <field_resets>
4986*94d3b452SApple OSS Distributions
4987*94d3b452SApple OSS Distributions    <field_reset>
4988*94d3b452SApple OSS Distributions
4989*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*94d3b452SApple OSS Distributions
4991*94d3b452SApple OSS Distributions    </field_reset>
4992*94d3b452SApple OSS Distributions</field_resets>
4993*94d3b452SApple OSS Distributions      </field>
4994*94d3b452SApple OSS Distributions    <text_after_fields>
4995*94d3b452SApple OSS Distributions
4996*94d3b452SApple OSS Distributions
4997*94d3b452SApple OSS Distributions
4998*94d3b452SApple OSS Distributions    </text_after_fields>
4999*94d3b452SApple OSS Distributions  </fields>
5000*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5001*94d3b452SApple OSS Distributions
5002*94d3b452SApple OSS Distributions
5003*94d3b452SApple OSS Distributions
5004*94d3b452SApple OSS Distributions
5005*94d3b452SApple OSS Distributions
5006*94d3b452SApple OSS Distributions
5007*94d3b452SApple OSS Distributions
5008*94d3b452SApple OSS Distributions
5009*94d3b452SApple OSS Distributions
5010*94d3b452SApple OSS Distributions
5011*94d3b452SApple OSS Distributions
5012*94d3b452SApple OSS Distributions
5013*94d3b452SApple OSS Distributions
5014*94d3b452SApple OSS Distributions
5015*94d3b452SApple OSS Distributions
5016*94d3b452SApple OSS Distributions
5017*94d3b452SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*94d3b452SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*94d3b452SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*94d3b452SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*94d3b452SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*94d3b452SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*94d3b452SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*94d3b452SApple OSS Distributions    </reg_fieldset>
5025*94d3b452SApple OSS Distributions            </partial_fieldset>
5026*94d3b452SApple OSS Distributions            <partial_fieldset>
5027*94d3b452SApple OSS Distributions              <fields length="25">
5028*94d3b452SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*94d3b452SApple OSS Distributions    <text_before_fields>
5030*94d3b452SApple OSS Distributions
5031*94d3b452SApple OSS Distributions
5032*94d3b452SApple OSS Distributions
5033*94d3b452SApple OSS Distributions    </text_before_fields>
5034*94d3b452SApple OSS Distributions
5035*94d3b452SApple OSS Distributions        <field
5036*94d3b452SApple OSS Distributions           id="0_24_6"
5037*94d3b452SApple OSS Distributions           is_variable_length="False"
5038*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5039*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5041*94d3b452SApple OSS Distributions           is_constant_value="False"
5042*94d3b452SApple OSS Distributions           rwtype="RES0"
5043*94d3b452SApple OSS Distributions        >
5044*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5045*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5046*94d3b452SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*94d3b452SApple OSS Distributions        <field_description order="before">
5048*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*94d3b452SApple OSS Distributions        </field_description>
5050*94d3b452SApple OSS Distributions        <field_values>
5051*94d3b452SApple OSS Distributions        </field_values>
5052*94d3b452SApple OSS Distributions      </field>
5053*94d3b452SApple OSS Distributions        <field
5054*94d3b452SApple OSS Distributions           id="IFSC_5_0"
5055*94d3b452SApple OSS Distributions           is_variable_length="False"
5056*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5057*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5059*94d3b452SApple OSS Distributions           is_constant_value="False"
5060*94d3b452SApple OSS Distributions        >
5061*94d3b452SApple OSS Distributions          <field_name>IFSC</field_name>
5062*94d3b452SApple OSS Distributions        <field_msb>5</field_msb>
5063*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*94d3b452SApple OSS Distributions        <field_description order="before">
5065*94d3b452SApple OSS Distributions
5066*94d3b452SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*94d3b452SApple OSS Distributions
5068*94d3b452SApple OSS Distributions        </field_description>
5069*94d3b452SApple OSS Distributions        <field_values>
5070*94d3b452SApple OSS Distributions
5071*94d3b452SApple OSS Distributions
5072*94d3b452SApple OSS Distributions        </field_values>
5073*94d3b452SApple OSS Distributions          <field_resets>
5074*94d3b452SApple OSS Distributions
5075*94d3b452SApple OSS Distributions    <field_reset>
5076*94d3b452SApple OSS Distributions
5077*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*94d3b452SApple OSS Distributions
5079*94d3b452SApple OSS Distributions    </field_reset>
5080*94d3b452SApple OSS Distributions</field_resets>
5081*94d3b452SApple OSS Distributions      </field>
5082*94d3b452SApple OSS Distributions    <text_after_fields>
5083*94d3b452SApple OSS Distributions
5084*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*94d3b452SApple OSS Distributions<list type="unordered">
5086*94d3b452SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*94d3b452SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*94d3b452SApple OSS Distributions</listitem></list>
5089*94d3b452SApple OSS Distributions
5090*94d3b452SApple OSS Distributions    </text_after_fields>
5091*94d3b452SApple OSS Distributions  </fields>
5092*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5093*94d3b452SApple OSS Distributions
5094*94d3b452SApple OSS Distributions
5095*94d3b452SApple OSS Distributions
5096*94d3b452SApple OSS Distributions
5097*94d3b452SApple OSS Distributions
5098*94d3b452SApple OSS Distributions
5099*94d3b452SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*94d3b452SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*94d3b452SApple OSS Distributions    </reg_fieldset>
5102*94d3b452SApple OSS Distributions            </partial_fieldset>
5103*94d3b452SApple OSS Distributions            <partial_fieldset>
5104*94d3b452SApple OSS Distributions              <fields length="25">
5105*94d3b452SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*94d3b452SApple OSS Distributions    <text_before_fields>
5107*94d3b452SApple OSS Distributions
5108*94d3b452SApple OSS Distributions
5109*94d3b452SApple OSS Distributions
5110*94d3b452SApple OSS Distributions    </text_before_fields>
5111*94d3b452SApple OSS Distributions
5112*94d3b452SApple OSS Distributions        <field
5113*94d3b452SApple OSS Distributions           id="ISV_24_24"
5114*94d3b452SApple OSS Distributions           is_variable_length="False"
5115*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5116*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5118*94d3b452SApple OSS Distributions           is_constant_value="False"
5119*94d3b452SApple OSS Distributions        >
5120*94d3b452SApple OSS Distributions          <field_name>ISV</field_name>
5121*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5122*94d3b452SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*94d3b452SApple OSS Distributions        <field_description order="before">
5124*94d3b452SApple OSS Distributions
5125*94d3b452SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*94d3b452SApple OSS Distributions
5127*94d3b452SApple OSS Distributions        </field_description>
5128*94d3b452SApple OSS Distributions        <field_values>
5129*94d3b452SApple OSS Distributions
5130*94d3b452SApple OSS Distributions
5131*94d3b452SApple OSS Distributions                <field_value_instance>
5132*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5133*94d3b452SApple OSS Distributions        <field_value_description>
5134*94d3b452SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*94d3b452SApple OSS Distributions</field_value_description>
5136*94d3b452SApple OSS Distributions    </field_value_instance>
5137*94d3b452SApple OSS Distributions                <field_value_instance>
5138*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5139*94d3b452SApple OSS Distributions        <field_value_description>
5140*94d3b452SApple OSS Distributions  <para>EX bit is valid.</para>
5141*94d3b452SApple OSS Distributions</field_value_description>
5142*94d3b452SApple OSS Distributions    </field_value_instance>
5143*94d3b452SApple OSS Distributions        </field_values>
5144*94d3b452SApple OSS Distributions            <field_description order="after">
5145*94d3b452SApple OSS Distributions
5146*94d3b452SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*94d3b452SApple OSS Distributions
5148*94d3b452SApple OSS Distributions            </field_description>
5149*94d3b452SApple OSS Distributions          <field_resets>
5150*94d3b452SApple OSS Distributions
5151*94d3b452SApple OSS Distributions    <field_reset>
5152*94d3b452SApple OSS Distributions
5153*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*94d3b452SApple OSS Distributions
5155*94d3b452SApple OSS Distributions    </field_reset>
5156*94d3b452SApple OSS Distributions</field_resets>
5157*94d3b452SApple OSS Distributions      </field>
5158*94d3b452SApple OSS Distributions        <field
5159*94d3b452SApple OSS Distributions           id="0_23_7"
5160*94d3b452SApple OSS Distributions           is_variable_length="False"
5161*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5162*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5164*94d3b452SApple OSS Distributions           is_constant_value="False"
5165*94d3b452SApple OSS Distributions           rwtype="RES0"
5166*94d3b452SApple OSS Distributions        >
5167*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5168*94d3b452SApple OSS Distributions        <field_msb>23</field_msb>
5169*94d3b452SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*94d3b452SApple OSS Distributions        <field_description order="before">
5171*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*94d3b452SApple OSS Distributions        </field_description>
5173*94d3b452SApple OSS Distributions        <field_values>
5174*94d3b452SApple OSS Distributions        </field_values>
5175*94d3b452SApple OSS Distributions      </field>
5176*94d3b452SApple OSS Distributions        <field
5177*94d3b452SApple OSS Distributions           id="EX_6_6"
5178*94d3b452SApple OSS Distributions           is_variable_length="False"
5179*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5180*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5182*94d3b452SApple OSS Distributions           is_constant_value="False"
5183*94d3b452SApple OSS Distributions        >
5184*94d3b452SApple OSS Distributions          <field_name>EX</field_name>
5185*94d3b452SApple OSS Distributions        <field_msb>6</field_msb>
5186*94d3b452SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*94d3b452SApple OSS Distributions        <field_description order="before">
5188*94d3b452SApple OSS Distributions
5189*94d3b452SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*94d3b452SApple OSS Distributions
5191*94d3b452SApple OSS Distributions        </field_description>
5192*94d3b452SApple OSS Distributions        <field_values>
5193*94d3b452SApple OSS Distributions
5194*94d3b452SApple OSS Distributions
5195*94d3b452SApple OSS Distributions                <field_value_instance>
5196*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5197*94d3b452SApple OSS Distributions        <field_value_description>
5198*94d3b452SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*94d3b452SApple OSS Distributions</field_value_description>
5200*94d3b452SApple OSS Distributions    </field_value_instance>
5201*94d3b452SApple OSS Distributions                <field_value_instance>
5202*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5203*94d3b452SApple OSS Distributions        <field_value_description>
5204*94d3b452SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*94d3b452SApple OSS Distributions</field_value_description>
5206*94d3b452SApple OSS Distributions    </field_value_instance>
5207*94d3b452SApple OSS Distributions        </field_values>
5208*94d3b452SApple OSS Distributions            <field_description order="after">
5209*94d3b452SApple OSS Distributions
5210*94d3b452SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*94d3b452SApple OSS Distributions
5212*94d3b452SApple OSS Distributions            </field_description>
5213*94d3b452SApple OSS Distributions          <field_resets>
5214*94d3b452SApple OSS Distributions
5215*94d3b452SApple OSS Distributions    <field_reset>
5216*94d3b452SApple OSS Distributions
5217*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*94d3b452SApple OSS Distributions
5219*94d3b452SApple OSS Distributions    </field_reset>
5220*94d3b452SApple OSS Distributions</field_resets>
5221*94d3b452SApple OSS Distributions      </field>
5222*94d3b452SApple OSS Distributions        <field
5223*94d3b452SApple OSS Distributions           id="IFSC_5_0"
5224*94d3b452SApple OSS Distributions           is_variable_length="False"
5225*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5226*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5228*94d3b452SApple OSS Distributions           is_constant_value="False"
5229*94d3b452SApple OSS Distributions        >
5230*94d3b452SApple OSS Distributions          <field_name>IFSC</field_name>
5231*94d3b452SApple OSS Distributions        <field_msb>5</field_msb>
5232*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*94d3b452SApple OSS Distributions        <field_description order="before">
5234*94d3b452SApple OSS Distributions
5235*94d3b452SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*94d3b452SApple OSS Distributions
5237*94d3b452SApple OSS Distributions        </field_description>
5238*94d3b452SApple OSS Distributions        <field_values>
5239*94d3b452SApple OSS Distributions
5240*94d3b452SApple OSS Distributions
5241*94d3b452SApple OSS Distributions        </field_values>
5242*94d3b452SApple OSS Distributions          <field_resets>
5243*94d3b452SApple OSS Distributions
5244*94d3b452SApple OSS Distributions    <field_reset>
5245*94d3b452SApple OSS Distributions
5246*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*94d3b452SApple OSS Distributions
5248*94d3b452SApple OSS Distributions    </field_reset>
5249*94d3b452SApple OSS Distributions</field_resets>
5250*94d3b452SApple OSS Distributions      </field>
5251*94d3b452SApple OSS Distributions    <text_after_fields>
5252*94d3b452SApple OSS Distributions
5253*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*94d3b452SApple OSS Distributions
5255*94d3b452SApple OSS Distributions    </text_after_fields>
5256*94d3b452SApple OSS Distributions  </fields>
5257*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5258*94d3b452SApple OSS Distributions
5259*94d3b452SApple OSS Distributions
5260*94d3b452SApple OSS Distributions
5261*94d3b452SApple OSS Distributions
5262*94d3b452SApple OSS Distributions
5263*94d3b452SApple OSS Distributions
5264*94d3b452SApple OSS Distributions
5265*94d3b452SApple OSS Distributions
5266*94d3b452SApple OSS Distributions
5267*94d3b452SApple OSS Distributions
5268*94d3b452SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*94d3b452SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*94d3b452SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*94d3b452SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*94d3b452SApple OSS Distributions    </reg_fieldset>
5273*94d3b452SApple OSS Distributions            </partial_fieldset>
5274*94d3b452SApple OSS Distributions            <partial_fieldset>
5275*94d3b452SApple OSS Distributions              <fields length="25">
5276*94d3b452SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*94d3b452SApple OSS Distributions    <text_before_fields>
5278*94d3b452SApple OSS Distributions
5279*94d3b452SApple OSS Distributions
5280*94d3b452SApple OSS Distributions
5281*94d3b452SApple OSS Distributions    </text_before_fields>
5282*94d3b452SApple OSS Distributions
5283*94d3b452SApple OSS Distributions        <field
5284*94d3b452SApple OSS Distributions           id="0_24_14"
5285*94d3b452SApple OSS Distributions           is_variable_length="False"
5286*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5287*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5289*94d3b452SApple OSS Distributions           is_constant_value="False"
5290*94d3b452SApple OSS Distributions           rwtype="RES0"
5291*94d3b452SApple OSS Distributions        >
5292*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5293*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5294*94d3b452SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*94d3b452SApple OSS Distributions        <field_description order="before">
5296*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*94d3b452SApple OSS Distributions        </field_description>
5298*94d3b452SApple OSS Distributions        <field_values>
5299*94d3b452SApple OSS Distributions        </field_values>
5300*94d3b452SApple OSS Distributions      </field>
5301*94d3b452SApple OSS Distributions        <field
5302*94d3b452SApple OSS Distributions           id="VNCR_13_13_1"
5303*94d3b452SApple OSS Distributions           is_variable_length="False"
5304*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5305*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5307*94d3b452SApple OSS Distributions           is_constant_value="False"
5308*94d3b452SApple OSS Distributions        >
5309*94d3b452SApple OSS Distributions          <field_name>VNCR</field_name>
5310*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
5311*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*94d3b452SApple OSS Distributions        <field_description order="before">
5313*94d3b452SApple OSS Distributions
5314*94d3b452SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*94d3b452SApple OSS Distributions
5316*94d3b452SApple OSS Distributions        </field_description>
5317*94d3b452SApple OSS Distributions        <field_values>
5318*94d3b452SApple OSS Distributions
5319*94d3b452SApple OSS Distributions
5320*94d3b452SApple OSS Distributions                <field_value_instance>
5321*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5322*94d3b452SApple OSS Distributions        <field_value_description>
5323*94d3b452SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*94d3b452SApple OSS Distributions</field_value_description>
5325*94d3b452SApple OSS Distributions    </field_value_instance>
5326*94d3b452SApple OSS Distributions                <field_value_instance>
5327*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5328*94d3b452SApple OSS Distributions        <field_value_description>
5329*94d3b452SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*94d3b452SApple OSS Distributions</field_value_description>
5331*94d3b452SApple OSS Distributions    </field_value_instance>
5332*94d3b452SApple OSS Distributions        </field_values>
5333*94d3b452SApple OSS Distributions            <field_description order="after">
5334*94d3b452SApple OSS Distributions
5335*94d3b452SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*94d3b452SApple OSS Distributions
5337*94d3b452SApple OSS Distributions            </field_description>
5338*94d3b452SApple OSS Distributions          <field_resets>
5339*94d3b452SApple OSS Distributions
5340*94d3b452SApple OSS Distributions    <field_reset>
5341*94d3b452SApple OSS Distributions
5342*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*94d3b452SApple OSS Distributions
5344*94d3b452SApple OSS Distributions    </field_reset>
5345*94d3b452SApple OSS Distributions</field_resets>
5346*94d3b452SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*94d3b452SApple OSS Distributions      </field>
5348*94d3b452SApple OSS Distributions        <field
5349*94d3b452SApple OSS Distributions           id="0_13_13_2"
5350*94d3b452SApple OSS Distributions           is_variable_length="False"
5351*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5352*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5354*94d3b452SApple OSS Distributions           is_constant_value="False"
5355*94d3b452SApple OSS Distributions           rwtype="RES0"
5356*94d3b452SApple OSS Distributions        >
5357*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5358*94d3b452SApple OSS Distributions        <field_msb>13</field_msb>
5359*94d3b452SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*94d3b452SApple OSS Distributions        <field_description order="before">
5361*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*94d3b452SApple OSS Distributions        </field_description>
5363*94d3b452SApple OSS Distributions        <field_values>
5364*94d3b452SApple OSS Distributions        </field_values>
5365*94d3b452SApple OSS Distributions      </field>
5366*94d3b452SApple OSS Distributions        <field
5367*94d3b452SApple OSS Distributions           id="0_12_9"
5368*94d3b452SApple OSS Distributions           is_variable_length="False"
5369*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5370*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5372*94d3b452SApple OSS Distributions           is_constant_value="False"
5373*94d3b452SApple OSS Distributions           rwtype="RES0"
5374*94d3b452SApple OSS Distributions        >
5375*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5376*94d3b452SApple OSS Distributions        <field_msb>12</field_msb>
5377*94d3b452SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*94d3b452SApple OSS Distributions        <field_description order="before">
5379*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*94d3b452SApple OSS Distributions        </field_description>
5381*94d3b452SApple OSS Distributions        <field_values>
5382*94d3b452SApple OSS Distributions        </field_values>
5383*94d3b452SApple OSS Distributions      </field>
5384*94d3b452SApple OSS Distributions        <field
5385*94d3b452SApple OSS Distributions           id="CM_8_8"
5386*94d3b452SApple OSS Distributions           is_variable_length="False"
5387*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5388*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5390*94d3b452SApple OSS Distributions           is_constant_value="False"
5391*94d3b452SApple OSS Distributions        >
5392*94d3b452SApple OSS Distributions          <field_name>CM</field_name>
5393*94d3b452SApple OSS Distributions        <field_msb>8</field_msb>
5394*94d3b452SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*94d3b452SApple OSS Distributions        <field_description order="before">
5396*94d3b452SApple OSS Distributions
5397*94d3b452SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*94d3b452SApple OSS Distributions
5399*94d3b452SApple OSS Distributions        </field_description>
5400*94d3b452SApple OSS Distributions        <field_values>
5401*94d3b452SApple OSS Distributions
5402*94d3b452SApple OSS Distributions
5403*94d3b452SApple OSS Distributions                <field_value_instance>
5404*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5405*94d3b452SApple OSS Distributions        <field_value_description>
5406*94d3b452SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*94d3b452SApple OSS Distributions</field_value_description>
5408*94d3b452SApple OSS Distributions    </field_value_instance>
5409*94d3b452SApple OSS Distributions                <field_value_instance>
5410*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5411*94d3b452SApple OSS Distributions        <field_value_description>
5412*94d3b452SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*94d3b452SApple OSS Distributions</field_value_description>
5414*94d3b452SApple OSS Distributions    </field_value_instance>
5415*94d3b452SApple OSS Distributions        </field_values>
5416*94d3b452SApple OSS Distributions          <field_resets>
5417*94d3b452SApple OSS Distributions
5418*94d3b452SApple OSS Distributions    <field_reset>
5419*94d3b452SApple OSS Distributions
5420*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*94d3b452SApple OSS Distributions
5422*94d3b452SApple OSS Distributions    </field_reset>
5423*94d3b452SApple OSS Distributions</field_resets>
5424*94d3b452SApple OSS Distributions      </field>
5425*94d3b452SApple OSS Distributions        <field
5426*94d3b452SApple OSS Distributions           id="0_7_7"
5427*94d3b452SApple OSS Distributions           is_variable_length="False"
5428*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5429*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5431*94d3b452SApple OSS Distributions           is_constant_value="False"
5432*94d3b452SApple OSS Distributions           rwtype="RES0"
5433*94d3b452SApple OSS Distributions        >
5434*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5435*94d3b452SApple OSS Distributions        <field_msb>7</field_msb>
5436*94d3b452SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*94d3b452SApple OSS Distributions        <field_description order="before">
5438*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*94d3b452SApple OSS Distributions        </field_description>
5440*94d3b452SApple OSS Distributions        <field_values>
5441*94d3b452SApple OSS Distributions        </field_values>
5442*94d3b452SApple OSS Distributions      </field>
5443*94d3b452SApple OSS Distributions        <field
5444*94d3b452SApple OSS Distributions           id="WnR_6_6"
5445*94d3b452SApple OSS Distributions           is_variable_length="False"
5446*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5447*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5449*94d3b452SApple OSS Distributions           is_constant_value="False"
5450*94d3b452SApple OSS Distributions        >
5451*94d3b452SApple OSS Distributions          <field_name>WnR</field_name>
5452*94d3b452SApple OSS Distributions        <field_msb>6</field_msb>
5453*94d3b452SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*94d3b452SApple OSS Distributions        <field_description order="before">
5455*94d3b452SApple OSS Distributions
5456*94d3b452SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*94d3b452SApple OSS Distributions
5458*94d3b452SApple OSS Distributions        </field_description>
5459*94d3b452SApple OSS Distributions        <field_values>
5460*94d3b452SApple OSS Distributions
5461*94d3b452SApple OSS Distributions
5462*94d3b452SApple OSS Distributions                <field_value_instance>
5463*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5464*94d3b452SApple OSS Distributions        <field_value_description>
5465*94d3b452SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*94d3b452SApple OSS Distributions</field_value_description>
5467*94d3b452SApple OSS Distributions    </field_value_instance>
5468*94d3b452SApple OSS Distributions                <field_value_instance>
5469*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5470*94d3b452SApple OSS Distributions        <field_value_description>
5471*94d3b452SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*94d3b452SApple OSS Distributions</field_value_description>
5473*94d3b452SApple OSS Distributions    </field_value_instance>
5474*94d3b452SApple OSS Distributions        </field_values>
5475*94d3b452SApple OSS Distributions            <field_description order="after">
5476*94d3b452SApple OSS Distributions
5477*94d3b452SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*94d3b452SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*94d3b452SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*94d3b452SApple OSS Distributions
5481*94d3b452SApple OSS Distributions            </field_description>
5482*94d3b452SApple OSS Distributions          <field_resets>
5483*94d3b452SApple OSS Distributions
5484*94d3b452SApple OSS Distributions    <field_reset>
5485*94d3b452SApple OSS Distributions
5486*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*94d3b452SApple OSS Distributions
5488*94d3b452SApple OSS Distributions    </field_reset>
5489*94d3b452SApple OSS Distributions</field_resets>
5490*94d3b452SApple OSS Distributions      </field>
5491*94d3b452SApple OSS Distributions        <field
5492*94d3b452SApple OSS Distributions           id="DFSC_5_0"
5493*94d3b452SApple OSS Distributions           is_variable_length="False"
5494*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5495*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5497*94d3b452SApple OSS Distributions           is_constant_value="False"
5498*94d3b452SApple OSS Distributions        >
5499*94d3b452SApple OSS Distributions          <field_name>DFSC</field_name>
5500*94d3b452SApple OSS Distributions        <field_msb>5</field_msb>
5501*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*94d3b452SApple OSS Distributions        <field_description order="before">
5503*94d3b452SApple OSS Distributions
5504*94d3b452SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*94d3b452SApple OSS Distributions
5506*94d3b452SApple OSS Distributions        </field_description>
5507*94d3b452SApple OSS Distributions        <field_values>
5508*94d3b452SApple OSS Distributions
5509*94d3b452SApple OSS Distributions
5510*94d3b452SApple OSS Distributions        </field_values>
5511*94d3b452SApple OSS Distributions          <field_resets>
5512*94d3b452SApple OSS Distributions
5513*94d3b452SApple OSS Distributions    <field_reset>
5514*94d3b452SApple OSS Distributions
5515*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*94d3b452SApple OSS Distributions
5517*94d3b452SApple OSS Distributions    </field_reset>
5518*94d3b452SApple OSS Distributions</field_resets>
5519*94d3b452SApple OSS Distributions      </field>
5520*94d3b452SApple OSS Distributions    <text_after_fields>
5521*94d3b452SApple OSS Distributions
5522*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*94d3b452SApple OSS Distributions
5524*94d3b452SApple OSS Distributions    </text_after_fields>
5525*94d3b452SApple OSS Distributions  </fields>
5526*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5527*94d3b452SApple OSS Distributions
5528*94d3b452SApple OSS Distributions
5529*94d3b452SApple OSS Distributions
5530*94d3b452SApple OSS Distributions
5531*94d3b452SApple OSS Distributions
5532*94d3b452SApple OSS Distributions
5533*94d3b452SApple OSS Distributions
5534*94d3b452SApple OSS Distributions
5535*94d3b452SApple OSS Distributions
5536*94d3b452SApple OSS Distributions
5537*94d3b452SApple OSS Distributions
5538*94d3b452SApple OSS Distributions
5539*94d3b452SApple OSS Distributions
5540*94d3b452SApple OSS Distributions
5541*94d3b452SApple OSS Distributions
5542*94d3b452SApple OSS Distributions
5543*94d3b452SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*94d3b452SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*94d3b452SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*94d3b452SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*94d3b452SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*94d3b452SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*94d3b452SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*94d3b452SApple OSS Distributions    </reg_fieldset>
5551*94d3b452SApple OSS Distributions            </partial_fieldset>
5552*94d3b452SApple OSS Distributions            <partial_fieldset>
5553*94d3b452SApple OSS Distributions              <fields length="25">
5554*94d3b452SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*94d3b452SApple OSS Distributions    <text_before_fields>
5556*94d3b452SApple OSS Distributions
5557*94d3b452SApple OSS Distributions
5558*94d3b452SApple OSS Distributions
5559*94d3b452SApple OSS Distributions    </text_before_fields>
5560*94d3b452SApple OSS Distributions
5561*94d3b452SApple OSS Distributions        <field
5562*94d3b452SApple OSS Distributions           id="0_24_16"
5563*94d3b452SApple OSS Distributions           is_variable_length="False"
5564*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5565*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5567*94d3b452SApple OSS Distributions           is_constant_value="False"
5568*94d3b452SApple OSS Distributions           rwtype="RES0"
5569*94d3b452SApple OSS Distributions        >
5570*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5571*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5572*94d3b452SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*94d3b452SApple OSS Distributions        <field_description order="before">
5574*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*94d3b452SApple OSS Distributions        </field_description>
5576*94d3b452SApple OSS Distributions        <field_values>
5577*94d3b452SApple OSS Distributions        </field_values>
5578*94d3b452SApple OSS Distributions      </field>
5579*94d3b452SApple OSS Distributions        <field
5580*94d3b452SApple OSS Distributions           id="Comment_15_0"
5581*94d3b452SApple OSS Distributions           is_variable_length="False"
5582*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5583*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5585*94d3b452SApple OSS Distributions           is_constant_value="False"
5586*94d3b452SApple OSS Distributions        >
5587*94d3b452SApple OSS Distributions          <field_name>Comment</field_name>
5588*94d3b452SApple OSS Distributions        <field_msb>15</field_msb>
5589*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*94d3b452SApple OSS Distributions        <field_description order="before">
5591*94d3b452SApple OSS Distributions
5592*94d3b452SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*94d3b452SApple OSS Distributions
5594*94d3b452SApple OSS Distributions        </field_description>
5595*94d3b452SApple OSS Distributions        <field_values>
5596*94d3b452SApple OSS Distributions
5597*94d3b452SApple OSS Distributions
5598*94d3b452SApple OSS Distributions        </field_values>
5599*94d3b452SApple OSS Distributions          <field_resets>
5600*94d3b452SApple OSS Distributions
5601*94d3b452SApple OSS Distributions    <field_reset>
5602*94d3b452SApple OSS Distributions
5603*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*94d3b452SApple OSS Distributions
5605*94d3b452SApple OSS Distributions    </field_reset>
5606*94d3b452SApple OSS Distributions</field_resets>
5607*94d3b452SApple OSS Distributions      </field>
5608*94d3b452SApple OSS Distributions    <text_after_fields>
5609*94d3b452SApple OSS Distributions
5610*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*94d3b452SApple OSS Distributions
5612*94d3b452SApple OSS Distributions    </text_after_fields>
5613*94d3b452SApple OSS Distributions  </fields>
5614*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5615*94d3b452SApple OSS Distributions
5616*94d3b452SApple OSS Distributions
5617*94d3b452SApple OSS Distributions
5618*94d3b452SApple OSS Distributions
5619*94d3b452SApple OSS Distributions
5620*94d3b452SApple OSS Distributions
5621*94d3b452SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*94d3b452SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*94d3b452SApple OSS Distributions    </reg_fieldset>
5624*94d3b452SApple OSS Distributions            </partial_fieldset>
5625*94d3b452SApple OSS Distributions            <partial_fieldset>
5626*94d3b452SApple OSS Distributions              <fields length="25">
5627*94d3b452SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*94d3b452SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*94d3b452SApple OSS Distributions    <text_before_fields>
5630*94d3b452SApple OSS Distributions
5631*94d3b452SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*94d3b452SApple OSS Distributions
5633*94d3b452SApple OSS Distributions    </text_before_fields>
5634*94d3b452SApple OSS Distributions
5635*94d3b452SApple OSS Distributions        <field
5636*94d3b452SApple OSS Distributions           id="0_24_2"
5637*94d3b452SApple OSS Distributions           is_variable_length="False"
5638*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5639*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5641*94d3b452SApple OSS Distributions           is_constant_value="False"
5642*94d3b452SApple OSS Distributions           rwtype="RES0"
5643*94d3b452SApple OSS Distributions        >
5644*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5645*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5646*94d3b452SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*94d3b452SApple OSS Distributions        <field_description order="before">
5648*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*94d3b452SApple OSS Distributions        </field_description>
5650*94d3b452SApple OSS Distributions        <field_values>
5651*94d3b452SApple OSS Distributions        </field_values>
5652*94d3b452SApple OSS Distributions      </field>
5653*94d3b452SApple OSS Distributions        <field
5654*94d3b452SApple OSS Distributions           id="ERET_1_1"
5655*94d3b452SApple OSS Distributions           is_variable_length="False"
5656*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5657*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5659*94d3b452SApple OSS Distributions           is_constant_value="False"
5660*94d3b452SApple OSS Distributions        >
5661*94d3b452SApple OSS Distributions          <field_name>ERET</field_name>
5662*94d3b452SApple OSS Distributions        <field_msb>1</field_msb>
5663*94d3b452SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*94d3b452SApple OSS Distributions        <field_description order="before">
5665*94d3b452SApple OSS Distributions
5666*94d3b452SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*94d3b452SApple OSS Distributions
5668*94d3b452SApple OSS Distributions        </field_description>
5669*94d3b452SApple OSS Distributions        <field_values>
5670*94d3b452SApple OSS Distributions
5671*94d3b452SApple OSS Distributions
5672*94d3b452SApple OSS Distributions                <field_value_instance>
5673*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5674*94d3b452SApple OSS Distributions        <field_value_description>
5675*94d3b452SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*94d3b452SApple OSS Distributions</field_value_description>
5677*94d3b452SApple OSS Distributions    </field_value_instance>
5678*94d3b452SApple OSS Distributions                <field_value_instance>
5679*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5680*94d3b452SApple OSS Distributions        <field_value_description>
5681*94d3b452SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*94d3b452SApple OSS Distributions</field_value_description>
5683*94d3b452SApple OSS Distributions    </field_value_instance>
5684*94d3b452SApple OSS Distributions        </field_values>
5685*94d3b452SApple OSS Distributions            <field_description order="after">
5686*94d3b452SApple OSS Distributions
5687*94d3b452SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*94d3b452SApple OSS Distributions
5689*94d3b452SApple OSS Distributions            </field_description>
5690*94d3b452SApple OSS Distributions          <field_resets>
5691*94d3b452SApple OSS Distributions
5692*94d3b452SApple OSS Distributions    <field_reset>
5693*94d3b452SApple OSS Distributions
5694*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*94d3b452SApple OSS Distributions
5696*94d3b452SApple OSS Distributions    </field_reset>
5697*94d3b452SApple OSS Distributions</field_resets>
5698*94d3b452SApple OSS Distributions      </field>
5699*94d3b452SApple OSS Distributions        <field
5700*94d3b452SApple OSS Distributions           id="ERETA_0_0"
5701*94d3b452SApple OSS Distributions           is_variable_length="False"
5702*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5703*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5705*94d3b452SApple OSS Distributions           is_constant_value="False"
5706*94d3b452SApple OSS Distributions        >
5707*94d3b452SApple OSS Distributions          <field_name>ERETA</field_name>
5708*94d3b452SApple OSS Distributions        <field_msb>0</field_msb>
5709*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*94d3b452SApple OSS Distributions        <field_description order="before">
5711*94d3b452SApple OSS Distributions
5712*94d3b452SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*94d3b452SApple OSS Distributions
5714*94d3b452SApple OSS Distributions        </field_description>
5715*94d3b452SApple OSS Distributions        <field_values>
5716*94d3b452SApple OSS Distributions
5717*94d3b452SApple OSS Distributions
5718*94d3b452SApple OSS Distributions                <field_value_instance>
5719*94d3b452SApple OSS Distributions            <field_value>0b0</field_value>
5720*94d3b452SApple OSS Distributions        <field_value_description>
5721*94d3b452SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*94d3b452SApple OSS Distributions</field_value_description>
5723*94d3b452SApple OSS Distributions    </field_value_instance>
5724*94d3b452SApple OSS Distributions                <field_value_instance>
5725*94d3b452SApple OSS Distributions            <field_value>0b1</field_value>
5726*94d3b452SApple OSS Distributions        <field_value_description>
5727*94d3b452SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*94d3b452SApple OSS Distributions</field_value_description>
5729*94d3b452SApple OSS Distributions    </field_value_instance>
5730*94d3b452SApple OSS Distributions        </field_values>
5731*94d3b452SApple OSS Distributions            <field_description order="after">
5732*94d3b452SApple OSS Distributions
5733*94d3b452SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*94d3b452SApple OSS Distributions
5735*94d3b452SApple OSS Distributions            </field_description>
5736*94d3b452SApple OSS Distributions          <field_resets>
5737*94d3b452SApple OSS Distributions
5738*94d3b452SApple OSS Distributions    <field_reset>
5739*94d3b452SApple OSS Distributions
5740*94d3b452SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*94d3b452SApple OSS Distributions
5742*94d3b452SApple OSS Distributions    </field_reset>
5743*94d3b452SApple OSS Distributions</field_resets>
5744*94d3b452SApple OSS Distributions      </field>
5745*94d3b452SApple OSS Distributions    <text_after_fields>
5746*94d3b452SApple OSS Distributions
5747*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*94d3b452SApple OSS Distributions
5749*94d3b452SApple OSS Distributions    </text_after_fields>
5750*94d3b452SApple OSS Distributions  </fields>
5751*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5752*94d3b452SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*94d3b452SApple OSS Distributions
5754*94d3b452SApple OSS Distributions
5755*94d3b452SApple OSS Distributions
5756*94d3b452SApple OSS Distributions
5757*94d3b452SApple OSS Distributions
5758*94d3b452SApple OSS Distributions
5759*94d3b452SApple OSS Distributions
5760*94d3b452SApple OSS Distributions
5761*94d3b452SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*94d3b452SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*94d3b452SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*94d3b452SApple OSS Distributions    </reg_fieldset>
5765*94d3b452SApple OSS Distributions            </partial_fieldset>
5766*94d3b452SApple OSS Distributions            <partial_fieldset>
5767*94d3b452SApple OSS Distributions              <fields length="25">
5768*94d3b452SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*94d3b452SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*94d3b452SApple OSS Distributions    <text_before_fields>
5771*94d3b452SApple OSS Distributions
5772*94d3b452SApple OSS Distributions
5773*94d3b452SApple OSS Distributions
5774*94d3b452SApple OSS Distributions    </text_before_fields>
5775*94d3b452SApple OSS Distributions
5776*94d3b452SApple OSS Distributions        <field
5777*94d3b452SApple OSS Distributions           id="0_24_2"
5778*94d3b452SApple OSS Distributions           is_variable_length="False"
5779*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5780*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5782*94d3b452SApple OSS Distributions           is_constant_value="False"
5783*94d3b452SApple OSS Distributions           rwtype="RES0"
5784*94d3b452SApple OSS Distributions        >
5785*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5786*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5787*94d3b452SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*94d3b452SApple OSS Distributions        <field_description order="before">
5789*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*94d3b452SApple OSS Distributions        </field_description>
5791*94d3b452SApple OSS Distributions        <field_values>
5792*94d3b452SApple OSS Distributions        </field_values>
5793*94d3b452SApple OSS Distributions      </field>
5794*94d3b452SApple OSS Distributions        <field
5795*94d3b452SApple OSS Distributions           id="BTYPE_1_0"
5796*94d3b452SApple OSS Distributions           is_variable_length="False"
5797*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5798*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5800*94d3b452SApple OSS Distributions           is_constant_value="False"
5801*94d3b452SApple OSS Distributions        >
5802*94d3b452SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*94d3b452SApple OSS Distributions        <field_msb>1</field_msb>
5804*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*94d3b452SApple OSS Distributions        <field_description order="before">
5806*94d3b452SApple OSS Distributions
5807*94d3b452SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*94d3b452SApple OSS Distributions
5809*94d3b452SApple OSS Distributions        </field_description>
5810*94d3b452SApple OSS Distributions        <field_values>
5811*94d3b452SApple OSS Distributions
5812*94d3b452SApple OSS Distributions
5813*94d3b452SApple OSS Distributions        </field_values>
5814*94d3b452SApple OSS Distributions          <field_resets>
5815*94d3b452SApple OSS Distributions
5816*94d3b452SApple OSS Distributions</field_resets>
5817*94d3b452SApple OSS Distributions      </field>
5818*94d3b452SApple OSS Distributions    <text_after_fields>
5819*94d3b452SApple OSS Distributions
5820*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*94d3b452SApple OSS Distributions
5822*94d3b452SApple OSS Distributions    </text_after_fields>
5823*94d3b452SApple OSS Distributions  </fields>
5824*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5825*94d3b452SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*94d3b452SApple OSS Distributions
5827*94d3b452SApple OSS Distributions
5828*94d3b452SApple OSS Distributions
5829*94d3b452SApple OSS Distributions
5830*94d3b452SApple OSS Distributions
5831*94d3b452SApple OSS Distributions
5832*94d3b452SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*94d3b452SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*94d3b452SApple OSS Distributions    </reg_fieldset>
5835*94d3b452SApple OSS Distributions            </partial_fieldset>
5836*94d3b452SApple OSS Distributions            <partial_fieldset>
5837*94d3b452SApple OSS Distributions              <fields length="25">
5838*94d3b452SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*94d3b452SApple OSS Distributions    <text_before_fields>
5840*94d3b452SApple OSS Distributions
5841*94d3b452SApple OSS Distributions
5842*94d3b452SApple OSS Distributions
5843*94d3b452SApple OSS Distributions    </text_before_fields>
5844*94d3b452SApple OSS Distributions
5845*94d3b452SApple OSS Distributions        <field
5846*94d3b452SApple OSS Distributions           id="0_24_0"
5847*94d3b452SApple OSS Distributions           is_variable_length="False"
5848*94d3b452SApple OSS Distributions           has_partial_fieldset="False"
5849*94d3b452SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*94d3b452SApple OSS Distributions           is_access_restriction_possible="False"
5851*94d3b452SApple OSS Distributions           is_constant_value="False"
5852*94d3b452SApple OSS Distributions           rwtype="RES0"
5853*94d3b452SApple OSS Distributions        >
5854*94d3b452SApple OSS Distributions          <field_name>0</field_name>
5855*94d3b452SApple OSS Distributions        <field_msb>24</field_msb>
5856*94d3b452SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*94d3b452SApple OSS Distributions        <field_description order="before">
5858*94d3b452SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*94d3b452SApple OSS Distributions        </field_description>
5860*94d3b452SApple OSS Distributions        <field_values>
5861*94d3b452SApple OSS Distributions        </field_values>
5862*94d3b452SApple OSS Distributions      </field>
5863*94d3b452SApple OSS Distributions    <text_after_fields>
5864*94d3b452SApple OSS Distributions
5865*94d3b452SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*94d3b452SApple OSS Distributions<list type="unordered">
5867*94d3b452SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*94d3b452SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*94d3b452SApple OSS Distributions</listitem></list>
5870*94d3b452SApple OSS Distributions
5871*94d3b452SApple OSS Distributions    </text_after_fields>
5872*94d3b452SApple OSS Distributions  </fields>
5873*94d3b452SApple OSS Distributions              <reg_fieldset length="25">
5874*94d3b452SApple OSS Distributions
5875*94d3b452SApple OSS Distributions
5876*94d3b452SApple OSS Distributions
5877*94d3b452SApple OSS Distributions
5878*94d3b452SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*94d3b452SApple OSS Distributions    </reg_fieldset>
5880*94d3b452SApple OSS Distributions            </partial_fieldset>
5881*94d3b452SApple OSS Distributions      </field>
5882*94d3b452SApple OSS Distributions    <text_after_fields>
5883*94d3b452SApple OSS Distributions
5884*94d3b452SApple OSS Distributions
5885*94d3b452SApple OSS Distributions
5886*94d3b452SApple OSS Distributions    </text_after_fields>
5887*94d3b452SApple OSS Distributions  </fields>
5888*94d3b452SApple OSS Distributions  <reg_fieldset length="64">
5889*94d3b452SApple OSS Distributions
5890*94d3b452SApple OSS Distributions
5891*94d3b452SApple OSS Distributions
5892*94d3b452SApple OSS Distributions
5893*94d3b452SApple OSS Distributions
5894*94d3b452SApple OSS Distributions
5895*94d3b452SApple OSS Distributions
5896*94d3b452SApple OSS Distributions
5897*94d3b452SApple OSS Distributions
5898*94d3b452SApple OSS Distributions
5899*94d3b452SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*94d3b452SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*94d3b452SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*94d3b452SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*94d3b452SApple OSS Distributions    </reg_fieldset>
5904*94d3b452SApple OSS Distributions
5905*94d3b452SApple OSS Distributions      </reg_fieldsets>
5906*94d3b452SApple OSS Distributions
5907*94d3b452SApple OSS Distributions
5908*94d3b452SApple OSS Distributions
5909*94d3b452SApple OSS Distributions<access_mechanisms>
5910*94d3b452SApple OSS Distributions
5911*94d3b452SApple OSS Distributions
5912*94d3b452SApple OSS Distributions      <access_permission_text>
5913*94d3b452SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*94d3b452SApple OSS Distributions      </access_permission_text>
5915*94d3b452SApple OSS Distributions
5916*94d3b452SApple OSS Distributions
5917*94d3b452SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*94d3b452SApple OSS Distributions        <encoding>
5919*94d3b452SApple OSS Distributions
5920*94d3b452SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*94d3b452SApple OSS Distributions
5922*94d3b452SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*94d3b452SApple OSS Distributions
5924*94d3b452SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*94d3b452SApple OSS Distributions
5926*94d3b452SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*94d3b452SApple OSS Distributions
5928*94d3b452SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*94d3b452SApple OSS Distributions
5930*94d3b452SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*94d3b452SApple OSS Distributions        </encoding>
5932*94d3b452SApple OSS Distributions          <access_permission>
5933*94d3b452SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*94d3b452SApple OSS Distributions              <pstext>
5935*94d3b452SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*94d3b452SApple OSS Distributions    UNDEFINED;
5937*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*94d3b452SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*94d3b452SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*94d3b452SApple OSS Distributions        return NVMem[0x138];
5942*94d3b452SApple OSS Distributions    else
5943*94d3b452SApple OSS Distributions        return ESR_EL1;
5944*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*94d3b452SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*94d3b452SApple OSS Distributions        return ESR_EL2;
5947*94d3b452SApple OSS Distributions    else
5948*94d3b452SApple OSS Distributions        return ESR_EL1;
5949*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*94d3b452SApple OSS Distributions    return ESR_EL1;
5951*94d3b452SApple OSS Distributions              </pstext>
5952*94d3b452SApple OSS Distributions            </ps>
5953*94d3b452SApple OSS Distributions          </access_permission>
5954*94d3b452SApple OSS Distributions      </access_mechanism>
5955*94d3b452SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*94d3b452SApple OSS Distributions        <encoding>
5957*94d3b452SApple OSS Distributions
5958*94d3b452SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*94d3b452SApple OSS Distributions
5960*94d3b452SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*94d3b452SApple OSS Distributions
5962*94d3b452SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*94d3b452SApple OSS Distributions
5964*94d3b452SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*94d3b452SApple OSS Distributions
5966*94d3b452SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*94d3b452SApple OSS Distributions
5968*94d3b452SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*94d3b452SApple OSS Distributions        </encoding>
5970*94d3b452SApple OSS Distributions          <access_permission>
5971*94d3b452SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*94d3b452SApple OSS Distributions              <pstext>
5973*94d3b452SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*94d3b452SApple OSS Distributions    UNDEFINED;
5975*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*94d3b452SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*94d3b452SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*94d3b452SApple OSS Distributions        NVMem[0x138] = X[t];
5980*94d3b452SApple OSS Distributions    else
5981*94d3b452SApple OSS Distributions        ESR_EL1 = X[t];
5982*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*94d3b452SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*94d3b452SApple OSS Distributions        ESR_EL2 = X[t];
5985*94d3b452SApple OSS Distributions    else
5986*94d3b452SApple OSS Distributions        ESR_EL1 = X[t];
5987*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*94d3b452SApple OSS Distributions    ESR_EL1 = X[t];
5989*94d3b452SApple OSS Distributions              </pstext>
5990*94d3b452SApple OSS Distributions            </ps>
5991*94d3b452SApple OSS Distributions          </access_permission>
5992*94d3b452SApple OSS Distributions      </access_mechanism>
5993*94d3b452SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*94d3b452SApple OSS Distributions        <encoding>
5995*94d3b452SApple OSS Distributions
5996*94d3b452SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*94d3b452SApple OSS Distributions
5998*94d3b452SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*94d3b452SApple OSS Distributions
6000*94d3b452SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*94d3b452SApple OSS Distributions
6002*94d3b452SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*94d3b452SApple OSS Distributions
6004*94d3b452SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*94d3b452SApple OSS Distributions
6006*94d3b452SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*94d3b452SApple OSS Distributions        </encoding>
6008*94d3b452SApple OSS Distributions          <access_permission>
6009*94d3b452SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*94d3b452SApple OSS Distributions              <pstext>
6011*94d3b452SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*94d3b452SApple OSS Distributions    UNDEFINED;
6013*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*94d3b452SApple OSS Distributions        return NVMem[0x138];
6016*94d3b452SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*94d3b452SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*94d3b452SApple OSS Distributions    else
6019*94d3b452SApple OSS Distributions        UNDEFINED;
6020*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*94d3b452SApple OSS Distributions        return ESR_EL1;
6023*94d3b452SApple OSS Distributions    else
6024*94d3b452SApple OSS Distributions        UNDEFINED;
6025*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*94d3b452SApple OSS Distributions        return ESR_EL1;
6028*94d3b452SApple OSS Distributions    else
6029*94d3b452SApple OSS Distributions        UNDEFINED;
6030*94d3b452SApple OSS Distributions              </pstext>
6031*94d3b452SApple OSS Distributions            </ps>
6032*94d3b452SApple OSS Distributions          </access_permission>
6033*94d3b452SApple OSS Distributions      </access_mechanism>
6034*94d3b452SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*94d3b452SApple OSS Distributions        <encoding>
6036*94d3b452SApple OSS Distributions
6037*94d3b452SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*94d3b452SApple OSS Distributions
6039*94d3b452SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*94d3b452SApple OSS Distributions
6041*94d3b452SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*94d3b452SApple OSS Distributions
6043*94d3b452SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*94d3b452SApple OSS Distributions
6045*94d3b452SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*94d3b452SApple OSS Distributions
6047*94d3b452SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*94d3b452SApple OSS Distributions        </encoding>
6049*94d3b452SApple OSS Distributions          <access_permission>
6050*94d3b452SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*94d3b452SApple OSS Distributions              <pstext>
6052*94d3b452SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*94d3b452SApple OSS Distributions    UNDEFINED;
6054*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*94d3b452SApple OSS Distributions        NVMem[0x138] = X[t];
6057*94d3b452SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*94d3b452SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*94d3b452SApple OSS Distributions    else
6060*94d3b452SApple OSS Distributions        UNDEFINED;
6061*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*94d3b452SApple OSS Distributions        ESR_EL1 = X[t];
6064*94d3b452SApple OSS Distributions    else
6065*94d3b452SApple OSS Distributions        UNDEFINED;
6066*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*94d3b452SApple OSS Distributions        ESR_EL1 = X[t];
6069*94d3b452SApple OSS Distributions    else
6070*94d3b452SApple OSS Distributions        UNDEFINED;
6071*94d3b452SApple OSS Distributions              </pstext>
6072*94d3b452SApple OSS Distributions            </ps>
6073*94d3b452SApple OSS Distributions          </access_permission>
6074*94d3b452SApple OSS Distributions      </access_mechanism>
6075*94d3b452SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*94d3b452SApple OSS Distributions        <encoding>
6077*94d3b452SApple OSS Distributions
6078*94d3b452SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*94d3b452SApple OSS Distributions
6080*94d3b452SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*94d3b452SApple OSS Distributions
6082*94d3b452SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*94d3b452SApple OSS Distributions
6084*94d3b452SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*94d3b452SApple OSS Distributions
6086*94d3b452SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*94d3b452SApple OSS Distributions
6088*94d3b452SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*94d3b452SApple OSS Distributions        </encoding>
6090*94d3b452SApple OSS Distributions          <access_permission>
6091*94d3b452SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*94d3b452SApple OSS Distributions              <pstext>
6093*94d3b452SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*94d3b452SApple OSS Distributions    UNDEFINED;
6095*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*94d3b452SApple OSS Distributions        return ESR_EL1;
6098*94d3b452SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*94d3b452SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*94d3b452SApple OSS Distributions    else
6101*94d3b452SApple OSS Distributions        UNDEFINED;
6102*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*94d3b452SApple OSS Distributions    return ESR_EL2;
6104*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*94d3b452SApple OSS Distributions    return ESR_EL2;
6106*94d3b452SApple OSS Distributions              </pstext>
6107*94d3b452SApple OSS Distributions            </ps>
6108*94d3b452SApple OSS Distributions          </access_permission>
6109*94d3b452SApple OSS Distributions      </access_mechanism>
6110*94d3b452SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*94d3b452SApple OSS Distributions        <encoding>
6112*94d3b452SApple OSS Distributions
6113*94d3b452SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*94d3b452SApple OSS Distributions
6115*94d3b452SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*94d3b452SApple OSS Distributions
6117*94d3b452SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*94d3b452SApple OSS Distributions
6119*94d3b452SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*94d3b452SApple OSS Distributions
6121*94d3b452SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*94d3b452SApple OSS Distributions
6123*94d3b452SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*94d3b452SApple OSS Distributions        </encoding>
6125*94d3b452SApple OSS Distributions          <access_permission>
6126*94d3b452SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*94d3b452SApple OSS Distributions              <pstext>
6128*94d3b452SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*94d3b452SApple OSS Distributions    UNDEFINED;
6130*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*94d3b452SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*94d3b452SApple OSS Distributions        ESR_EL1 = X[t];
6133*94d3b452SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*94d3b452SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*94d3b452SApple OSS Distributions    else
6136*94d3b452SApple OSS Distributions        UNDEFINED;
6137*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*94d3b452SApple OSS Distributions    ESR_EL2 = X[t];
6139*94d3b452SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*94d3b452SApple OSS Distributions    ESR_EL2 = X[t];
6141*94d3b452SApple OSS Distributions              </pstext>
6142*94d3b452SApple OSS Distributions            </ps>
6143*94d3b452SApple OSS Distributions          </access_permission>
6144*94d3b452SApple OSS Distributions      </access_mechanism>
6145*94d3b452SApple OSS Distributions</access_mechanisms>
6146*94d3b452SApple OSS Distributions
6147*94d3b452SApple OSS Distributions      <arch_variants>
6148*94d3b452SApple OSS Distributions      </arch_variants>
6149*94d3b452SApple OSS Distributions  </register>
6150*94d3b452SApple OSS Distributions</registers>
6151*94d3b452SApple OSS Distributions
6152*94d3b452SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*94d3b452SApple OSS Distributions</register_page>