xref: /xnu-10002.41.9/tools/lldbmacros/sysregdoc/AArch64-esr_el1.xml (revision 699cd48037512bf4380799317ca44ca453c82f57)
1*699cd480SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?>
2*699cd480SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd">
3*699cd480SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. -->
4*699cd480SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
5*699cd480SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?>
6*699cd480SApple OSS Distributions
7*699cd480SApple OSS Distributions
8*699cd480SApple OSS Distributions
9*699cd480SApple OSS Distributions
10*699cd480SApple OSS Distributions
11*699cd480SApple OSS Distributions
12*699cd480SApple OSS Distributions<register_page>
13*699cd480SApple OSS Distributions  <registers>
14*699cd480SApple OSS Distributions    <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False">
15*699cd480SApple OSS Distributions      <reg_short_name>ESR_EL1</reg_short_name>
16*699cd480SApple OSS Distributions      <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name>
17*699cd480SApple OSS Distributions
18*699cd480SApple OSS Distributions
19*699cd480SApple OSS Distributions          <reg_reset_value></reg_reset_value>
20*699cd480SApple OSS Distributions      <reg_mappings>
21*699cd480SApple OSS Distributions          <reg_mapping>
22*699cd480SApple OSS Distributions
23*699cd480SApple OSS Distributions            <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name>
24*699cd480SApple OSS Distributions            <mapped_type>Architectural</mapped_type>
25*699cd480SApple OSS Distributions              <mapped_execution_state>AArch32</mapped_execution_state>
26*699cd480SApple OSS Distributions              <mapped_from_startbit>31</mapped_from_startbit>
27*699cd480SApple OSS Distributions              <mapped_from_endbit>0</mapped_from_endbit>
28*699cd480SApple OSS Distributions
29*699cd480SApple OSS Distributions              <mapped_to_startbit>31</mapped_to_startbit>
30*699cd480SApple OSS Distributions              <mapped_to_endbit>0</mapped_to_endbit>
31*699cd480SApple OSS Distributions
32*699cd480SApple OSS Distributions          </reg_mapping>
33*699cd480SApple OSS Distributions      </reg_mappings>
34*699cd480SApple OSS Distributions      <reg_purpose>
35*699cd480SApple OSS Distributions
36*699cd480SApple OSS Distributions
37*699cd480SApple OSS Distributions      <purpose_text>
38*699cd480SApple OSS Distributions        <para>Holds syndrome information for an exception taken to EL1.</para>
39*699cd480SApple OSS Distributions      </purpose_text>
40*699cd480SApple OSS Distributions
41*699cd480SApple OSS Distributions      </reg_purpose>
42*699cd480SApple OSS Distributions      <reg_groups>
43*699cd480SApple OSS Distributions            <reg_group>Exception and fault handling registers</reg_group>
44*699cd480SApple OSS Distributions      </reg_groups>
45*699cd480SApple OSS Distributions      <reg_usage_constraints>
46*699cd480SApple OSS Distributions
47*699cd480SApple OSS Distributions
48*699cd480SApple OSS Distributions      </reg_usage_constraints>
49*699cd480SApple OSS Distributions      <reg_configuration>
50*699cd480SApple OSS Distributions
51*699cd480SApple OSS Distributions
52*699cd480SApple OSS Distributions      </reg_configuration>
53*699cd480SApple OSS Distributions      <reg_attributes>
54*699cd480SApple OSS Distributions          <attributes_text>
55*699cd480SApple OSS Distributions            <para>ESR_EL1 is a 64-bit register.</para>
56*699cd480SApple OSS Distributions          </attributes_text>
57*699cd480SApple OSS Distributions      </reg_attributes>
58*699cd480SApple OSS Distributions      <reg_fieldsets>
59*699cd480SApple OSS Distributions
60*699cd480SApple OSS Distributions
61*699cd480SApple OSS Distributions
62*699cd480SApple OSS Distributions
63*699cd480SApple OSS Distributions
64*699cd480SApple OSS Distributions
65*699cd480SApple OSS Distributions
66*699cd480SApple OSS Distributions
67*699cd480SApple OSS Distributions
68*699cd480SApple OSS Distributions
69*699cd480SApple OSS Distributions
70*699cd480SApple OSS Distributions
71*699cd480SApple OSS Distributions  <fields length="64">
72*699cd480SApple OSS Distributions    <text_before_fields>
73*699cd480SApple OSS Distributions
74*699cd480SApple OSS Distributions  <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para>
75*699cd480SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para>
76*699cd480SApple OSS Distributions
77*699cd480SApple OSS Distributions    </text_before_fields>
78*699cd480SApple OSS Distributions
79*699cd480SApple OSS Distributions        <field
80*699cd480SApple OSS Distributions           id="0_63_32"
81*699cd480SApple OSS Distributions           is_variable_length="False"
82*699cd480SApple OSS Distributions           has_partial_fieldset="False"
83*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
84*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
85*699cd480SApple OSS Distributions           is_constant_value="False"
86*699cd480SApple OSS Distributions           rwtype="RES0"
87*699cd480SApple OSS Distributions        >
88*699cd480SApple OSS Distributions          <field_name>0</field_name>
89*699cd480SApple OSS Distributions        <field_msb>63</field_msb>
90*699cd480SApple OSS Distributions        <field_lsb>32</field_lsb>
91*699cd480SApple OSS Distributions        <field_description order="before">
92*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
93*699cd480SApple OSS Distributions        </field_description>
94*699cd480SApple OSS Distributions        <field_values>
95*699cd480SApple OSS Distributions        </field_values>
96*699cd480SApple OSS Distributions      </field>
97*699cd480SApple OSS Distributions        <field
98*699cd480SApple OSS Distributions           id="EC_31_26"
99*699cd480SApple OSS Distributions           is_variable_length="False"
100*699cd480SApple OSS Distributions           has_partial_fieldset="False"
101*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="True"
102*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
103*699cd480SApple OSS Distributions           is_constant_value="False"
104*699cd480SApple OSS Distributions        >
105*699cd480SApple OSS Distributions          <field_name>EC</field_name>
106*699cd480SApple OSS Distributions        <field_msb>31</field_msb>
107*699cd480SApple OSS Distributions        <field_lsb>26</field_lsb>
108*699cd480SApple OSS Distributions        <field_description order="before">
109*699cd480SApple OSS Distributions
110*699cd480SApple OSS Distributions  <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para>
111*699cd480SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para>
112*699cd480SApple OSS Distributions<list type="unordered">
113*699cd480SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content>
114*699cd480SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content>
115*699cd480SApple OSS Distributions</listitem></list>
116*699cd480SApple OSS Distributions<para>Possible values of the EC field are:</para>
117*699cd480SApple OSS Distributions
118*699cd480SApple OSS Distributions        </field_description>
119*699cd480SApple OSS Distributions        <field_values>
120*699cd480SApple OSS Distributions
121*699cd480SApple OSS Distributions
122*699cd480SApple OSS Distributions                <field_value_instance>
123*699cd480SApple OSS Distributions          <field_value>0b000000</field_value>
124*699cd480SApple OSS Distributions        <field_value_description>
125*699cd480SApple OSS Distributions  <para>Unknown reason.</para>
126*699cd480SApple OSS Distributions</field_value_description>
127*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/>
128*699cd480SApple OSS Distributions    </field_value_instance>
129*699cd480SApple OSS Distributions                <field_value_instance>
130*699cd480SApple OSS Distributions          <field_value>0b000001</field_value>
131*699cd480SApple OSS Distributions        <field_value_description>
132*699cd480SApple OSS Distributions  <para>Trapped WFI or WFE instruction execution.</para>
133*699cd480SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para>
134*699cd480SApple OSS Distributions</field_value_description>
135*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/>
136*699cd480SApple OSS Distributions    </field_value_instance>
137*699cd480SApple OSS Distributions                <field_value_instance>
138*699cd480SApple OSS Distributions          <field_value>0b000011</field_value>
139*699cd480SApple OSS Distributions        <field_value_description>
140*699cd480SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
141*699cd480SApple OSS Distributions</field_value_description>
142*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
143*699cd480SApple OSS Distributions    </field_value_instance>
144*699cd480SApple OSS Distributions                <field_value_instance>
145*699cd480SApple OSS Distributions          <field_value>0b000100</field_value>
146*699cd480SApple OSS Distributions        <field_value_description>
147*699cd480SApple OSS Distributions  <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
148*699cd480SApple OSS Distributions</field_value_description>
149*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
150*699cd480SApple OSS Distributions    </field_value_instance>
151*699cd480SApple OSS Distributions                <field_value_instance>
152*699cd480SApple OSS Distributions          <field_value>0b000101</field_value>
153*699cd480SApple OSS Distributions        <field_value_description>
154*699cd480SApple OSS Distributions  <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
155*699cd480SApple OSS Distributions</field_value_description>
156*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/>
157*699cd480SApple OSS Distributions    </field_value_instance>
158*699cd480SApple OSS Distributions                <field_value_instance>
159*699cd480SApple OSS Distributions          <field_value>0b000110</field_value>
160*699cd480SApple OSS Distributions        <field_value_description>
161*699cd480SApple OSS Distributions  <para>Trapped LDC or STC access.</para>
162*699cd480SApple OSS Distributions<para>The only architected uses of these instruction are:</para>
163*699cd480SApple OSS Distributions<list type="unordered">
164*699cd480SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content>
165*699cd480SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content>
166*699cd480SApple OSS Distributions</listitem></list>
167*699cd480SApple OSS Distributions</field_value_description>
168*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/>
169*699cd480SApple OSS Distributions    </field_value_instance>
170*699cd480SApple OSS Distributions                <field_value_instance>
171*699cd480SApple OSS Distributions          <field_value>0b000111</field_value>
172*699cd480SApple OSS Distributions        <field_value_description>
173*699cd480SApple OSS Distributions  <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para>
174*699cd480SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
175*699cd480SApple OSS Distributions</field_value_description>
176*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/>
177*699cd480SApple OSS Distributions    </field_value_instance>
178*699cd480SApple OSS Distributions                <field_value_instance>
179*699cd480SApple OSS Distributions          <field_value>0b001100</field_value>
180*699cd480SApple OSS Distributions        <field_value_description>
181*699cd480SApple OSS Distributions  <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para>
182*699cd480SApple OSS Distributions</field_value_description>
183*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/>
184*699cd480SApple OSS Distributions    </field_value_instance>
185*699cd480SApple OSS Distributions                  <field_value_instance>
186*699cd480SApple OSS Distributions          <field_value>0b001101</field_value>
187*699cd480SApple OSS Distributions        <field_value_description>
188*699cd480SApple OSS Distributions  <para>Branch Target Exception.</para>
189*699cd480SApple OSS Distributions</field_value_description>
190*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/>
191*699cd480SApple OSS Distributions            <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition>
192*699cd480SApple OSS Distributions    </field_value_instance>
193*699cd480SApple OSS Distributions                <field_value_instance>
194*699cd480SApple OSS Distributions          <field_value>0b001110</field_value>
195*699cd480SApple OSS Distributions        <field_value_description>
196*699cd480SApple OSS Distributions  <para>Illegal Execution state.</para>
197*699cd480SApple OSS Distributions</field_value_description>
198*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
199*699cd480SApple OSS Distributions    </field_value_instance>
200*699cd480SApple OSS Distributions                <field_value_instance>
201*699cd480SApple OSS Distributions          <field_value>0b010001</field_value>
202*699cd480SApple OSS Distributions        <field_value_description>
203*699cd480SApple OSS Distributions  <para>SVC instruction execution in AArch32 state.</para>
204*699cd480SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para>
205*699cd480SApple OSS Distributions</field_value_description>
206*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
207*699cd480SApple OSS Distributions    </field_value_instance>
208*699cd480SApple OSS Distributions                <field_value_instance>
209*699cd480SApple OSS Distributions          <field_value>0b010101</field_value>
210*699cd480SApple OSS Distributions        <field_value_description>
211*699cd480SApple OSS Distributions  <para>SVC instruction execution in AArch64 state.</para>
212*699cd480SApple OSS Distributions</field_value_description>
213*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/>
214*699cd480SApple OSS Distributions    </field_value_instance>
215*699cd480SApple OSS Distributions                <field_value_instance>
216*699cd480SApple OSS Distributions          <field_value>0b011000</field_value>
217*699cd480SApple OSS Distributions        <field_value_description>
218*699cd480SApple OSS Distributions  <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para>
219*699cd480SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para>
220*699cd480SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para>
221*699cd480SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para>
222*699cd480SApple OSS Distributions</field_value_description>
223*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/>
224*699cd480SApple OSS Distributions    </field_value_instance>
225*699cd480SApple OSS Distributions                <field_value_instance>
226*699cd480SApple OSS Distributions          <field_value>0b011001</field_value>
227*699cd480SApple OSS Distributions        <field_value_description>
228*699cd480SApple OSS Distributions  <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para>
229*699cd480SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para>
230*699cd480SApple OSS Distributions</field_value_description>
231*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/>
232*699cd480SApple OSS Distributions    </field_value_instance>
233*699cd480SApple OSS Distributions                <field_value_instance>
234*699cd480SApple OSS Distributions          <field_value>0b100000</field_value>
235*699cd480SApple OSS Distributions        <field_value_description>
236*699cd480SApple OSS Distributions  <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
237*699cd480SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
238*699cd480SApple OSS Distributions</field_value_description>
239*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
240*699cd480SApple OSS Distributions    </field_value_instance>
241*699cd480SApple OSS Distributions                <field_value_instance>
242*699cd480SApple OSS Distributions          <field_value>0b100001</field_value>
243*699cd480SApple OSS Distributions        <field_value_description>
244*699cd480SApple OSS Distributions  <para>Instruction Abort taken without a change in Exception level.</para>
245*699cd480SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
246*699cd480SApple OSS Distributions</field_value_description>
247*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/>
248*699cd480SApple OSS Distributions    </field_value_instance>
249*699cd480SApple OSS Distributions                <field_value_instance>
250*699cd480SApple OSS Distributions          <field_value>0b100010</field_value>
251*699cd480SApple OSS Distributions        <field_value_description>
252*699cd480SApple OSS Distributions  <para>PC alignment fault exception.</para>
253*699cd480SApple OSS Distributions</field_value_description>
254*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
255*699cd480SApple OSS Distributions    </field_value_instance>
256*699cd480SApple OSS Distributions                <field_value_instance>
257*699cd480SApple OSS Distributions          <field_value>0b100100</field_value>
258*699cd480SApple OSS Distributions        <field_value_description>
259*699cd480SApple OSS Distributions  <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para>
260*699cd480SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
261*699cd480SApple OSS Distributions</field_value_description>
262*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
263*699cd480SApple OSS Distributions    </field_value_instance>
264*699cd480SApple OSS Distributions                <field_value_instance>
265*699cd480SApple OSS Distributions          <field_value>0b100101</field_value>
266*699cd480SApple OSS Distributions        <field_value_description>
267*699cd480SApple OSS Distributions  <para>Data Abort taken without a change in Exception level.</para>
268*699cd480SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para>
269*699cd480SApple OSS Distributions</field_value_description>
270*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/>
271*699cd480SApple OSS Distributions    </field_value_instance>
272*699cd480SApple OSS Distributions                <field_value_instance>
273*699cd480SApple OSS Distributions          <field_value>0b100110</field_value>
274*699cd480SApple OSS Distributions        <field_value_description>
275*699cd480SApple OSS Distributions  <para>SP alignment fault exception.</para>
276*699cd480SApple OSS Distributions</field_value_description>
277*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/>
278*699cd480SApple OSS Distributions    </field_value_instance>
279*699cd480SApple OSS Distributions                <field_value_instance>
280*699cd480SApple OSS Distributions          <field_value>0b101000</field_value>
281*699cd480SApple OSS Distributions        <field_value_description>
282*699cd480SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch32 state.</para>
283*699cd480SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
284*699cd480SApple OSS Distributions</field_value_description>
285*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
286*699cd480SApple OSS Distributions    </field_value_instance>
287*699cd480SApple OSS Distributions                <field_value_instance>
288*699cd480SApple OSS Distributions          <field_value>0b101100</field_value>
289*699cd480SApple OSS Distributions        <field_value_description>
290*699cd480SApple OSS Distributions  <para>Trapped floating-point exception taken from AArch64 state.</para>
291*699cd480SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
292*699cd480SApple OSS Distributions</field_value_description>
293*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/>
294*699cd480SApple OSS Distributions    </field_value_instance>
295*699cd480SApple OSS Distributions                <field_value_instance>
296*699cd480SApple OSS Distributions          <field_value>0b101111</field_value>
297*699cd480SApple OSS Distributions        <field_value_description>
298*699cd480SApple OSS Distributions  <para>SError interrupt.</para>
299*699cd480SApple OSS Distributions</field_value_description>
300*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/>
301*699cd480SApple OSS Distributions    </field_value_instance>
302*699cd480SApple OSS Distributions                <field_value_instance>
303*699cd480SApple OSS Distributions          <field_value>0b110000</field_value>
304*699cd480SApple OSS Distributions        <field_value_description>
305*699cd480SApple OSS Distributions  <para>Breakpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
306*699cd480SApple OSS Distributions</field_value_description>
307*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
308*699cd480SApple OSS Distributions    </field_value_instance>
309*699cd480SApple OSS Distributions                <field_value_instance>
310*699cd480SApple OSS Distributions          <field_value>0b110001</field_value>
311*699cd480SApple OSS Distributions        <field_value_description>
312*699cd480SApple OSS Distributions  <para>Breakpoint exception taken without a change in Exception level.</para>
313*699cd480SApple OSS Distributions</field_value_description>
314*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/>
315*699cd480SApple OSS Distributions    </field_value_instance>
316*699cd480SApple OSS Distributions                <field_value_instance>
317*699cd480SApple OSS Distributions          <field_value>0b110010</field_value>
318*699cd480SApple OSS Distributions        <field_value_description>
319*699cd480SApple OSS Distributions  <para>Software Step exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
320*699cd480SApple OSS Distributions</field_value_description>
321*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
322*699cd480SApple OSS Distributions    </field_value_instance>
323*699cd480SApple OSS Distributions                <field_value_instance>
324*699cd480SApple OSS Distributions          <field_value>0b110011</field_value>
325*699cd480SApple OSS Distributions        <field_value_description>
326*699cd480SApple OSS Distributions  <para>Software Step exception taken without a change in Exception level.</para>
327*699cd480SApple OSS Distributions</field_value_description>
328*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/>
329*699cd480SApple OSS Distributions    </field_value_instance>
330*699cd480SApple OSS Distributions                <field_value_instance>
331*699cd480SApple OSS Distributions          <field_value>0b110100</field_value>
332*699cd480SApple OSS Distributions        <field_value_description>
333*699cd480SApple OSS Distributions  <para>Watchpoint exception from a lower Exception level,  that might be using AArch32 or AArch64.</para>
334*699cd480SApple OSS Distributions</field_value_description>
335*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
336*699cd480SApple OSS Distributions    </field_value_instance>
337*699cd480SApple OSS Distributions                <field_value_instance>
338*699cd480SApple OSS Distributions          <field_value>0b110101</field_value>
339*699cd480SApple OSS Distributions        <field_value_description>
340*699cd480SApple OSS Distributions  <para>Watchpoint exception taken without a change in Exception level.</para>
341*699cd480SApple OSS Distributions</field_value_description>
342*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/>
343*699cd480SApple OSS Distributions    </field_value_instance>
344*699cd480SApple OSS Distributions                <field_value_instance>
345*699cd480SApple OSS Distributions          <field_value>0b111000</field_value>
346*699cd480SApple OSS Distributions        <field_value_description>
347*699cd480SApple OSS Distributions  <para>BKPT instruction execution in AArch32 state.</para>
348*699cd480SApple OSS Distributions</field_value_description>
349*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
350*699cd480SApple OSS Distributions    </field_value_instance>
351*699cd480SApple OSS Distributions                <field_value_instance>
352*699cd480SApple OSS Distributions          <field_value>0b111100</field_value>
353*699cd480SApple OSS Distributions        <field_value_description>
354*699cd480SApple OSS Distributions  <para>BRK instruction execution in AArch64 state.</para>
355*699cd480SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para>
356*699cd480SApple OSS Distributions</field_value_description>
357*699cd480SApple OSS Distributions                <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/>
358*699cd480SApple OSS Distributions    </field_value_instance>
359*699cd480SApple OSS Distributions        </field_values>
360*699cd480SApple OSS Distributions            <field_description order="after">
361*699cd480SApple OSS Distributions
362*699cd480SApple OSS Distributions  <para>All other EC values are reserved by Arm, and:</para>
363*699cd480SApple OSS Distributions<list type="unordered">
364*699cd480SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content>
365*699cd480SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content>
366*699cd480SApple OSS Distributions</listitem></list>
367*699cd480SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para>
368*699cd480SApple OSS Distributions
369*699cd480SApple OSS Distributions            </field_description>
370*699cd480SApple OSS Distributions          <field_resets>
371*699cd480SApple OSS Distributions
372*699cd480SApple OSS Distributions    <field_reset>
373*699cd480SApple OSS Distributions
374*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
375*699cd480SApple OSS Distributions
376*699cd480SApple OSS Distributions    </field_reset>
377*699cd480SApple OSS Distributions</field_resets>
378*699cd480SApple OSS Distributions      </field>
379*699cd480SApple OSS Distributions        <field
380*699cd480SApple OSS Distributions           id="IL_25_25"
381*699cd480SApple OSS Distributions           is_variable_length="False"
382*699cd480SApple OSS Distributions           has_partial_fieldset="False"
383*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
384*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
385*699cd480SApple OSS Distributions           is_constant_value="False"
386*699cd480SApple OSS Distributions        >
387*699cd480SApple OSS Distributions          <field_name>IL</field_name>
388*699cd480SApple OSS Distributions        <field_msb>25</field_msb>
389*699cd480SApple OSS Distributions        <field_lsb>25</field_lsb>
390*699cd480SApple OSS Distributions        <field_description order="before">
391*699cd480SApple OSS Distributions
392*699cd480SApple OSS Distributions  <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para>
393*699cd480SApple OSS Distributions
394*699cd480SApple OSS Distributions        </field_description>
395*699cd480SApple OSS Distributions        <field_values>
396*699cd480SApple OSS Distributions
397*699cd480SApple OSS Distributions
398*699cd480SApple OSS Distributions                <field_value_instance>
399*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
400*699cd480SApple OSS Distributions        <field_value_description>
401*699cd480SApple OSS Distributions  <para>16-bit instruction trapped.</para>
402*699cd480SApple OSS Distributions</field_value_description>
403*699cd480SApple OSS Distributions    </field_value_instance>
404*699cd480SApple OSS Distributions                <field_value_instance>
405*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
406*699cd480SApple OSS Distributions        <field_value_description>
407*699cd480SApple OSS Distributions  <list type="unordered">
408*699cd480SApple OSS Distributions<listitem><content>
409*699cd480SApple OSS Distributions<para>An SError interrupt.</para>
410*699cd480SApple OSS Distributions</content>
411*699cd480SApple OSS Distributions</listitem><listitem><content>
412*699cd480SApple OSS Distributions<para>An Instruction Abort exception.</para>
413*699cd480SApple OSS Distributions</content>
414*699cd480SApple OSS Distributions</listitem><listitem><content>
415*699cd480SApple OSS Distributions<para>A PC alignment fault exception.</para>
416*699cd480SApple OSS Distributions</content>
417*699cd480SApple OSS Distributions</listitem><listitem><content>
418*699cd480SApple OSS Distributions<para>An SP alignment fault exception.</para>
419*699cd480SApple OSS Distributions</content>
420*699cd480SApple OSS Distributions</listitem><listitem><content>
421*699cd480SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para>
422*699cd480SApple OSS Distributions</content>
423*699cd480SApple OSS Distributions</listitem><listitem><content>
424*699cd480SApple OSS Distributions<para>An Illegal Execution state exception.</para>
425*699cd480SApple OSS Distributions</content>
426*699cd480SApple OSS Distributions</listitem><listitem><content>
427*699cd480SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para>
428*699cd480SApple OSS Distributions<list type="unordered">
429*699cd480SApple OSS Distributions<listitem><content>
430*699cd480SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para>
431*699cd480SApple OSS Distributions</content>
432*699cd480SApple OSS Distributions</listitem><listitem><content>
433*699cd480SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para>
434*699cd480SApple OSS Distributions</content>
435*699cd480SApple OSS Distributions</listitem></list>
436*699cd480SApple OSS Distributions</content>
437*699cd480SApple OSS Distributions</listitem><listitem><content>
438*699cd480SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para>
439*699cd480SApple OSS Distributions</content>
440*699cd480SApple OSS Distributions</listitem></list>
441*699cd480SApple OSS Distributions</field_value_description>
442*699cd480SApple OSS Distributions    </field_value_instance>
443*699cd480SApple OSS Distributions        </field_values>
444*699cd480SApple OSS Distributions          <field_resets>
445*699cd480SApple OSS Distributions
446*699cd480SApple OSS Distributions    <field_reset>
447*699cd480SApple OSS Distributions
448*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
449*699cd480SApple OSS Distributions
450*699cd480SApple OSS Distributions    </field_reset>
451*699cd480SApple OSS Distributions</field_resets>
452*699cd480SApple OSS Distributions      </field>
453*699cd480SApple OSS Distributions        <field
454*699cd480SApple OSS Distributions           id="ISS_24_0"
455*699cd480SApple OSS Distributions           is_variable_length="False"
456*699cd480SApple OSS Distributions           has_partial_fieldset="True"
457*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
458*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
459*699cd480SApple OSS Distributions           is_constant_value="False"
460*699cd480SApple OSS Distributions        >
461*699cd480SApple OSS Distributions          <field_name>ISS</field_name>
462*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
463*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
464*699cd480SApple OSS Distributions        <field_description order="before">
465*699cd480SApple OSS Distributions
466*699cd480SApple OSS Distributions  <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para>
467*699cd480SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para>
468*699cd480SApple OSS Distributions<list type="unordered">
469*699cd480SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content>
470*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered">
471*699cd480SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content>
472*699cd480SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content>
473*699cd480SApple OSS Distributions</listitem></list>
474*699cd480SApple OSS Distributions</content>
475*699cd480SApple OSS Distributions</listitem></list>
476*699cd480SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para>
477*699cd480SApple OSS Distributions
478*699cd480SApple OSS Distributions        </field_description>
479*699cd480SApple OSS Distributions        <field_values>
480*699cd480SApple OSS Distributions
481*699cd480SApple OSS Distributions               <field_value_name>I</field_value_name>
482*699cd480SApple OSS Distributions        </field_values>
483*699cd480SApple OSS Distributions          <field_resets>
484*699cd480SApple OSS Distributions
485*699cd480SApple OSS Distributions</field_resets>
486*699cd480SApple OSS Distributions            <partial_fieldset>
487*699cd480SApple OSS Distributions              <fields length="25">
488*699cd480SApple OSS Distributions      <fields_instance>Exceptions with an unknown reason</fields_instance>
489*699cd480SApple OSS Distributions    <text_before_fields>
490*699cd480SApple OSS Distributions
491*699cd480SApple OSS Distributions
492*699cd480SApple OSS Distributions
493*699cd480SApple OSS Distributions    </text_before_fields>
494*699cd480SApple OSS Distributions
495*699cd480SApple OSS Distributions        <field
496*699cd480SApple OSS Distributions           id="0_24_0"
497*699cd480SApple OSS Distributions           is_variable_length="False"
498*699cd480SApple OSS Distributions           has_partial_fieldset="False"
499*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
500*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
501*699cd480SApple OSS Distributions           is_constant_value="False"
502*699cd480SApple OSS Distributions           rwtype="RES0"
503*699cd480SApple OSS Distributions        >
504*699cd480SApple OSS Distributions          <field_name>0</field_name>
505*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
506*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
507*699cd480SApple OSS Distributions        <field_description order="before">
508*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
509*699cd480SApple OSS Distributions        </field_description>
510*699cd480SApple OSS Distributions        <field_values>
511*699cd480SApple OSS Distributions        </field_values>
512*699cd480SApple OSS Distributions      </field>
513*699cd480SApple OSS Distributions    <text_after_fields>
514*699cd480SApple OSS Distributions
515*699cd480SApple OSS Distributions  <para>When an exception is reported using this EC code the IL field is set to 1.</para>
516*699cd480SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para>
517*699cd480SApple OSS Distributions<list type="unordered">
518*699cd480SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered">
519*699cd480SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content>
520*699cd480SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content>
521*699cd480SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content>
522*699cd480SApple OSS Distributions</listitem></list>
523*699cd480SApple OSS Distributions</content>
524*699cd480SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content>
525*699cd480SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content>
526*699cd480SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content>
527*699cd480SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content>
528*699cd480SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content>
529*699cd480SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered">
530*699cd480SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content>
531*699cd480SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content>
532*699cd480SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content>
533*699cd480SApple OSS Distributions</listitem></list>
534*699cd480SApple OSS Distributions</content>
535*699cd480SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content>
536*699cd480SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered">
537*699cd480SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content>
538*699cd480SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content>
539*699cd480SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content>
540*699cd480SApple OSS Distributions</listitem></list>
541*699cd480SApple OSS Distributions</content>
542*699cd480SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
543*699cd480SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content>
544*699cd480SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content>
545*699cd480SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content>
546*699cd480SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered">
547*699cd480SApple OSS Distributions<listitem><content>An SVE instruction.</content>
548*699cd480SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content>
549*699cd480SApple OSS Distributions</listitem></list>
550*699cd480SApple OSS Distributions</content>
551*699cd480SApple OSS Distributions</listitem></list>
552*699cd480SApple OSS Distributions
553*699cd480SApple OSS Distributions    </text_after_fields>
554*699cd480SApple OSS Distributions  </fields>
555*699cd480SApple OSS Distributions              <reg_fieldset length="25">
556*699cd480SApple OSS Distributions
557*699cd480SApple OSS Distributions
558*699cd480SApple OSS Distributions
559*699cd480SApple OSS Distributions
560*699cd480SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
561*699cd480SApple OSS Distributions    </reg_fieldset>
562*699cd480SApple OSS Distributions            </partial_fieldset>
563*699cd480SApple OSS Distributions            <partial_fieldset>
564*699cd480SApple OSS Distributions              <fields length="25">
565*699cd480SApple OSS Distributions      <fields_instance>Exception from a WFI or WFE instruction</fields_instance>
566*699cd480SApple OSS Distributions    <text_before_fields>
567*699cd480SApple OSS Distributions
568*699cd480SApple OSS Distributions
569*699cd480SApple OSS Distributions
570*699cd480SApple OSS Distributions    </text_before_fields>
571*699cd480SApple OSS Distributions
572*699cd480SApple OSS Distributions        <field
573*699cd480SApple OSS Distributions           id="CV_24_24"
574*699cd480SApple OSS Distributions           is_variable_length="False"
575*699cd480SApple OSS Distributions           has_partial_fieldset="False"
576*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
577*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
578*699cd480SApple OSS Distributions           is_constant_value="False"
579*699cd480SApple OSS Distributions        >
580*699cd480SApple OSS Distributions          <field_name>CV</field_name>
581*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
582*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
583*699cd480SApple OSS Distributions        <field_description order="before">
584*699cd480SApple OSS Distributions
585*699cd480SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
586*699cd480SApple OSS Distributions
587*699cd480SApple OSS Distributions        </field_description>
588*699cd480SApple OSS Distributions        <field_values>
589*699cd480SApple OSS Distributions
590*699cd480SApple OSS Distributions
591*699cd480SApple OSS Distributions                <field_value_instance>
592*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
593*699cd480SApple OSS Distributions        <field_value_description>
594*699cd480SApple OSS Distributions  <para>The COND field is not valid.</para>
595*699cd480SApple OSS Distributions</field_value_description>
596*699cd480SApple OSS Distributions    </field_value_instance>
597*699cd480SApple OSS Distributions                <field_value_instance>
598*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
599*699cd480SApple OSS Distributions        <field_value_description>
600*699cd480SApple OSS Distributions  <para>The COND field is valid.</para>
601*699cd480SApple OSS Distributions</field_value_description>
602*699cd480SApple OSS Distributions    </field_value_instance>
603*699cd480SApple OSS Distributions        </field_values>
604*699cd480SApple OSS Distributions            <field_description order="after">
605*699cd480SApple OSS Distributions
606*699cd480SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
607*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
608*699cd480SApple OSS Distributions<list type="unordered">
609*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
610*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
611*699cd480SApple OSS Distributions</listitem></list>
612*699cd480SApple OSS Distributions
613*699cd480SApple OSS Distributions            </field_description>
614*699cd480SApple OSS Distributions          <field_resets>
615*699cd480SApple OSS Distributions
616*699cd480SApple OSS Distributions    <field_reset>
617*699cd480SApple OSS Distributions
618*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
619*699cd480SApple OSS Distributions
620*699cd480SApple OSS Distributions    </field_reset>
621*699cd480SApple OSS Distributions</field_resets>
622*699cd480SApple OSS Distributions      </field>
623*699cd480SApple OSS Distributions        <field
624*699cd480SApple OSS Distributions           id="COND_23_20"
625*699cd480SApple OSS Distributions           is_variable_length="False"
626*699cd480SApple OSS Distributions           has_partial_fieldset="False"
627*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
628*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
629*699cd480SApple OSS Distributions           is_constant_value="False"
630*699cd480SApple OSS Distributions        >
631*699cd480SApple OSS Distributions          <field_name>COND</field_name>
632*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
633*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
634*699cd480SApple OSS Distributions        <field_description order="before">
635*699cd480SApple OSS Distributions
636*699cd480SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
637*699cd480SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
638*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
639*699cd480SApple OSS Distributions<list type="unordered">
640*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
641*699cd480SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
642*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
643*699cd480SApple OSS Distributions</listitem></list>
644*699cd480SApple OSS Distributions</content>
645*699cd480SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
646*699cd480SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
647*699cd480SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
648*699cd480SApple OSS Distributions</listitem></list>
649*699cd480SApple OSS Distributions</content>
650*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
651*699cd480SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
652*699cd480SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
653*699cd480SApple OSS Distributions</listitem></list>
654*699cd480SApple OSS Distributions</content>
655*699cd480SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
656*699cd480SApple OSS Distributions</listitem></list>
657*699cd480SApple OSS Distributions
658*699cd480SApple OSS Distributions        </field_description>
659*699cd480SApple OSS Distributions        <field_values>
660*699cd480SApple OSS Distributions
661*699cd480SApple OSS Distributions
662*699cd480SApple OSS Distributions        </field_values>
663*699cd480SApple OSS Distributions          <field_resets>
664*699cd480SApple OSS Distributions
665*699cd480SApple OSS Distributions    <field_reset>
666*699cd480SApple OSS Distributions
667*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
668*699cd480SApple OSS Distributions
669*699cd480SApple OSS Distributions    </field_reset>
670*699cd480SApple OSS Distributions</field_resets>
671*699cd480SApple OSS Distributions      </field>
672*699cd480SApple OSS Distributions        <field
673*699cd480SApple OSS Distributions           id="0_19_1"
674*699cd480SApple OSS Distributions           is_variable_length="False"
675*699cd480SApple OSS Distributions           has_partial_fieldset="False"
676*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
677*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
678*699cd480SApple OSS Distributions           is_constant_value="False"
679*699cd480SApple OSS Distributions           rwtype="RES0"
680*699cd480SApple OSS Distributions        >
681*699cd480SApple OSS Distributions          <field_name>0</field_name>
682*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
683*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
684*699cd480SApple OSS Distributions        <field_description order="before">
685*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
686*699cd480SApple OSS Distributions        </field_description>
687*699cd480SApple OSS Distributions        <field_values>
688*699cd480SApple OSS Distributions        </field_values>
689*699cd480SApple OSS Distributions      </field>
690*699cd480SApple OSS Distributions        <field
691*699cd480SApple OSS Distributions           id="TI_0_0"
692*699cd480SApple OSS Distributions           is_variable_length="False"
693*699cd480SApple OSS Distributions           has_partial_fieldset="False"
694*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
695*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
696*699cd480SApple OSS Distributions           is_constant_value="False"
697*699cd480SApple OSS Distributions        >
698*699cd480SApple OSS Distributions          <field_name>TI</field_name>
699*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
700*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
701*699cd480SApple OSS Distributions        <field_description order="before">
702*699cd480SApple OSS Distributions
703*699cd480SApple OSS Distributions  <para>Trapped instruction. Possible values of this bit are:</para>
704*699cd480SApple OSS Distributions
705*699cd480SApple OSS Distributions        </field_description>
706*699cd480SApple OSS Distributions        <field_values>
707*699cd480SApple OSS Distributions
708*699cd480SApple OSS Distributions
709*699cd480SApple OSS Distributions                <field_value_instance>
710*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
711*699cd480SApple OSS Distributions        <field_value_description>
712*699cd480SApple OSS Distributions  <para>WFI trapped.</para>
713*699cd480SApple OSS Distributions</field_value_description>
714*699cd480SApple OSS Distributions    </field_value_instance>
715*699cd480SApple OSS Distributions                <field_value_instance>
716*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
717*699cd480SApple OSS Distributions        <field_value_description>
718*699cd480SApple OSS Distributions  <para>WFE trapped.</para>
719*699cd480SApple OSS Distributions</field_value_description>
720*699cd480SApple OSS Distributions    </field_value_instance>
721*699cd480SApple OSS Distributions        </field_values>
722*699cd480SApple OSS Distributions          <field_resets>
723*699cd480SApple OSS Distributions
724*699cd480SApple OSS Distributions    <field_reset>
725*699cd480SApple OSS Distributions
726*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
727*699cd480SApple OSS Distributions
728*699cd480SApple OSS Distributions    </field_reset>
729*699cd480SApple OSS Distributions</field_resets>
730*699cd480SApple OSS Distributions      </field>
731*699cd480SApple OSS Distributions    <text_after_fields>
732*699cd480SApple OSS Distributions
733*699cd480SApple OSS Distributions  <para>The following sections describe configuration settings for generating this exception:</para>
734*699cd480SApple OSS Distributions<list type="unordered">
735*699cd480SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
736*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
737*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
738*699cd480SApple OSS Distributions</listitem></list>
739*699cd480SApple OSS Distributions
740*699cd480SApple OSS Distributions    </text_after_fields>
741*699cd480SApple OSS Distributions  </fields>
742*699cd480SApple OSS Distributions              <reg_fieldset length="25">
743*699cd480SApple OSS Distributions
744*699cd480SApple OSS Distributions
745*699cd480SApple OSS Distributions
746*699cd480SApple OSS Distributions
747*699cd480SApple OSS Distributions
748*699cd480SApple OSS Distributions
749*699cd480SApple OSS Distributions
750*699cd480SApple OSS Distributions
751*699cd480SApple OSS Distributions
752*699cd480SApple OSS Distributions
753*699cd480SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
754*699cd480SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
755*699cd480SApple OSS Distributions        <fieldat id="0_19_1" msb="19" lsb="1"/>
756*699cd480SApple OSS Distributions        <fieldat id="TI_0_0" msb="0" lsb="0"/>
757*699cd480SApple OSS Distributions    </reg_fieldset>
758*699cd480SApple OSS Distributions            </partial_fieldset>
759*699cd480SApple OSS Distributions            <partial_fieldset>
760*699cd480SApple OSS Distributions              <fields length="25">
761*699cd480SApple OSS Distributions      <fields_instance>Exception from an MCR or MRC access</fields_instance>
762*699cd480SApple OSS Distributions    <text_before_fields>
763*699cd480SApple OSS Distributions
764*699cd480SApple OSS Distributions
765*699cd480SApple OSS Distributions
766*699cd480SApple OSS Distributions    </text_before_fields>
767*699cd480SApple OSS Distributions
768*699cd480SApple OSS Distributions        <field
769*699cd480SApple OSS Distributions           id="CV_24_24"
770*699cd480SApple OSS Distributions           is_variable_length="False"
771*699cd480SApple OSS Distributions           has_partial_fieldset="False"
772*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
773*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
774*699cd480SApple OSS Distributions           is_constant_value="False"
775*699cd480SApple OSS Distributions        >
776*699cd480SApple OSS Distributions          <field_name>CV</field_name>
777*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
778*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
779*699cd480SApple OSS Distributions        <field_description order="before">
780*699cd480SApple OSS Distributions
781*699cd480SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
782*699cd480SApple OSS Distributions
783*699cd480SApple OSS Distributions        </field_description>
784*699cd480SApple OSS Distributions        <field_values>
785*699cd480SApple OSS Distributions
786*699cd480SApple OSS Distributions
787*699cd480SApple OSS Distributions                <field_value_instance>
788*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
789*699cd480SApple OSS Distributions        <field_value_description>
790*699cd480SApple OSS Distributions  <para>The COND field is not valid.</para>
791*699cd480SApple OSS Distributions</field_value_description>
792*699cd480SApple OSS Distributions    </field_value_instance>
793*699cd480SApple OSS Distributions                <field_value_instance>
794*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
795*699cd480SApple OSS Distributions        <field_value_description>
796*699cd480SApple OSS Distributions  <para>The COND field is valid.</para>
797*699cd480SApple OSS Distributions</field_value_description>
798*699cd480SApple OSS Distributions    </field_value_instance>
799*699cd480SApple OSS Distributions        </field_values>
800*699cd480SApple OSS Distributions            <field_description order="after">
801*699cd480SApple OSS Distributions
802*699cd480SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
803*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
804*699cd480SApple OSS Distributions<list type="unordered">
805*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
806*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
807*699cd480SApple OSS Distributions</listitem></list>
808*699cd480SApple OSS Distributions
809*699cd480SApple OSS Distributions            </field_description>
810*699cd480SApple OSS Distributions          <field_resets>
811*699cd480SApple OSS Distributions
812*699cd480SApple OSS Distributions    <field_reset>
813*699cd480SApple OSS Distributions
814*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
815*699cd480SApple OSS Distributions
816*699cd480SApple OSS Distributions    </field_reset>
817*699cd480SApple OSS Distributions</field_resets>
818*699cd480SApple OSS Distributions      </field>
819*699cd480SApple OSS Distributions        <field
820*699cd480SApple OSS Distributions           id="COND_23_20"
821*699cd480SApple OSS Distributions           is_variable_length="False"
822*699cd480SApple OSS Distributions           has_partial_fieldset="False"
823*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
824*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
825*699cd480SApple OSS Distributions           is_constant_value="False"
826*699cd480SApple OSS Distributions        >
827*699cd480SApple OSS Distributions          <field_name>COND</field_name>
828*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
829*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
830*699cd480SApple OSS Distributions        <field_description order="before">
831*699cd480SApple OSS Distributions
832*699cd480SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
833*699cd480SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
834*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
835*699cd480SApple OSS Distributions<list type="unordered">
836*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
837*699cd480SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
838*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
839*699cd480SApple OSS Distributions</listitem></list>
840*699cd480SApple OSS Distributions</content>
841*699cd480SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
842*699cd480SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
843*699cd480SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
844*699cd480SApple OSS Distributions</listitem></list>
845*699cd480SApple OSS Distributions</content>
846*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
847*699cd480SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
848*699cd480SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
849*699cd480SApple OSS Distributions</listitem></list>
850*699cd480SApple OSS Distributions</content>
851*699cd480SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
852*699cd480SApple OSS Distributions</listitem></list>
853*699cd480SApple OSS Distributions
854*699cd480SApple OSS Distributions        </field_description>
855*699cd480SApple OSS Distributions        <field_values>
856*699cd480SApple OSS Distributions
857*699cd480SApple OSS Distributions
858*699cd480SApple OSS Distributions        </field_values>
859*699cd480SApple OSS Distributions          <field_resets>
860*699cd480SApple OSS Distributions
861*699cd480SApple OSS Distributions    <field_reset>
862*699cd480SApple OSS Distributions
863*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
864*699cd480SApple OSS Distributions
865*699cd480SApple OSS Distributions    </field_reset>
866*699cd480SApple OSS Distributions</field_resets>
867*699cd480SApple OSS Distributions      </field>
868*699cd480SApple OSS Distributions        <field
869*699cd480SApple OSS Distributions           id="Opc2_19_17"
870*699cd480SApple OSS Distributions           is_variable_length="False"
871*699cd480SApple OSS Distributions           has_partial_fieldset="False"
872*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
873*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
874*699cd480SApple OSS Distributions           is_constant_value="False"
875*699cd480SApple OSS Distributions        >
876*699cd480SApple OSS Distributions          <field_name>Opc2</field_name>
877*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
878*699cd480SApple OSS Distributions        <field_lsb>17</field_lsb>
879*699cd480SApple OSS Distributions        <field_description order="before">
880*699cd480SApple OSS Distributions
881*699cd480SApple OSS Distributions  <para>The Opc2 value from the issued instruction.</para>
882*699cd480SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para>
883*699cd480SApple OSS Distributions
884*699cd480SApple OSS Distributions        </field_description>
885*699cd480SApple OSS Distributions        <field_values>
886*699cd480SApple OSS Distributions
887*699cd480SApple OSS Distributions
888*699cd480SApple OSS Distributions        </field_values>
889*699cd480SApple OSS Distributions          <field_resets>
890*699cd480SApple OSS Distributions
891*699cd480SApple OSS Distributions    <field_reset>
892*699cd480SApple OSS Distributions
893*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
894*699cd480SApple OSS Distributions
895*699cd480SApple OSS Distributions    </field_reset>
896*699cd480SApple OSS Distributions</field_resets>
897*699cd480SApple OSS Distributions      </field>
898*699cd480SApple OSS Distributions        <field
899*699cd480SApple OSS Distributions           id="Opc1_16_14"
900*699cd480SApple OSS Distributions           is_variable_length="False"
901*699cd480SApple OSS Distributions           has_partial_fieldset="False"
902*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
903*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
904*699cd480SApple OSS Distributions           is_constant_value="False"
905*699cd480SApple OSS Distributions        >
906*699cd480SApple OSS Distributions          <field_name>Opc1</field_name>
907*699cd480SApple OSS Distributions        <field_msb>16</field_msb>
908*699cd480SApple OSS Distributions        <field_lsb>14</field_lsb>
909*699cd480SApple OSS Distributions        <field_description order="before">
910*699cd480SApple OSS Distributions
911*699cd480SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
912*699cd480SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para>
913*699cd480SApple OSS Distributions
914*699cd480SApple OSS Distributions        </field_description>
915*699cd480SApple OSS Distributions        <field_values>
916*699cd480SApple OSS Distributions
917*699cd480SApple OSS Distributions
918*699cd480SApple OSS Distributions        </field_values>
919*699cd480SApple OSS Distributions          <field_resets>
920*699cd480SApple OSS Distributions
921*699cd480SApple OSS Distributions    <field_reset>
922*699cd480SApple OSS Distributions
923*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
924*699cd480SApple OSS Distributions
925*699cd480SApple OSS Distributions    </field_reset>
926*699cd480SApple OSS Distributions</field_resets>
927*699cd480SApple OSS Distributions      </field>
928*699cd480SApple OSS Distributions        <field
929*699cd480SApple OSS Distributions           id="CRn_13_10"
930*699cd480SApple OSS Distributions           is_variable_length="False"
931*699cd480SApple OSS Distributions           has_partial_fieldset="False"
932*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
933*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
934*699cd480SApple OSS Distributions           is_constant_value="False"
935*699cd480SApple OSS Distributions        >
936*699cd480SApple OSS Distributions          <field_name>CRn</field_name>
937*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
938*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
939*699cd480SApple OSS Distributions        <field_description order="before">
940*699cd480SApple OSS Distributions
941*699cd480SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
942*699cd480SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para>
943*699cd480SApple OSS Distributions
944*699cd480SApple OSS Distributions        </field_description>
945*699cd480SApple OSS Distributions        <field_values>
946*699cd480SApple OSS Distributions
947*699cd480SApple OSS Distributions
948*699cd480SApple OSS Distributions        </field_values>
949*699cd480SApple OSS Distributions          <field_resets>
950*699cd480SApple OSS Distributions
951*699cd480SApple OSS Distributions    <field_reset>
952*699cd480SApple OSS Distributions
953*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
954*699cd480SApple OSS Distributions
955*699cd480SApple OSS Distributions    </field_reset>
956*699cd480SApple OSS Distributions</field_resets>
957*699cd480SApple OSS Distributions      </field>
958*699cd480SApple OSS Distributions        <field
959*699cd480SApple OSS Distributions           id="Rt_9_5"
960*699cd480SApple OSS Distributions           is_variable_length="False"
961*699cd480SApple OSS Distributions           has_partial_fieldset="False"
962*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
963*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
964*699cd480SApple OSS Distributions           is_constant_value="False"
965*699cd480SApple OSS Distributions        >
966*699cd480SApple OSS Distributions          <field_name>Rt</field_name>
967*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
968*699cd480SApple OSS Distributions        <field_lsb>5</field_lsb>
969*699cd480SApple OSS Distributions        <field_description order="before">
970*699cd480SApple OSS Distributions
971*699cd480SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
972*699cd480SApple OSS Distributions
973*699cd480SApple OSS Distributions        </field_description>
974*699cd480SApple OSS Distributions        <field_values>
975*699cd480SApple OSS Distributions
976*699cd480SApple OSS Distributions
977*699cd480SApple OSS Distributions        </field_values>
978*699cd480SApple OSS Distributions          <field_resets>
979*699cd480SApple OSS Distributions
980*699cd480SApple OSS Distributions    <field_reset>
981*699cd480SApple OSS Distributions
982*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
983*699cd480SApple OSS Distributions
984*699cd480SApple OSS Distributions    </field_reset>
985*699cd480SApple OSS Distributions</field_resets>
986*699cd480SApple OSS Distributions      </field>
987*699cd480SApple OSS Distributions        <field
988*699cd480SApple OSS Distributions           id="CRm_4_1"
989*699cd480SApple OSS Distributions           is_variable_length="False"
990*699cd480SApple OSS Distributions           has_partial_fieldset="False"
991*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
992*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
993*699cd480SApple OSS Distributions           is_constant_value="False"
994*699cd480SApple OSS Distributions        >
995*699cd480SApple OSS Distributions          <field_name>CRm</field_name>
996*699cd480SApple OSS Distributions        <field_msb>4</field_msb>
997*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
998*699cd480SApple OSS Distributions        <field_description order="before">
999*699cd480SApple OSS Distributions
1000*699cd480SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1001*699cd480SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para>
1002*699cd480SApple OSS Distributions
1003*699cd480SApple OSS Distributions        </field_description>
1004*699cd480SApple OSS Distributions        <field_values>
1005*699cd480SApple OSS Distributions
1006*699cd480SApple OSS Distributions
1007*699cd480SApple OSS Distributions        </field_values>
1008*699cd480SApple OSS Distributions          <field_resets>
1009*699cd480SApple OSS Distributions
1010*699cd480SApple OSS Distributions    <field_reset>
1011*699cd480SApple OSS Distributions
1012*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1013*699cd480SApple OSS Distributions
1014*699cd480SApple OSS Distributions    </field_reset>
1015*699cd480SApple OSS Distributions</field_resets>
1016*699cd480SApple OSS Distributions      </field>
1017*699cd480SApple OSS Distributions        <field
1018*699cd480SApple OSS Distributions           id="Direction_0_0"
1019*699cd480SApple OSS Distributions           is_variable_length="False"
1020*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1021*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1022*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1023*699cd480SApple OSS Distributions           is_constant_value="False"
1024*699cd480SApple OSS Distributions        >
1025*699cd480SApple OSS Distributions          <field_name>Direction</field_name>
1026*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
1027*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
1028*699cd480SApple OSS Distributions        <field_description order="before">
1029*699cd480SApple OSS Distributions
1030*699cd480SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1031*699cd480SApple OSS Distributions
1032*699cd480SApple OSS Distributions        </field_description>
1033*699cd480SApple OSS Distributions        <field_values>
1034*699cd480SApple OSS Distributions
1035*699cd480SApple OSS Distributions
1036*699cd480SApple OSS Distributions                <field_value_instance>
1037*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1038*699cd480SApple OSS Distributions        <field_value_description>
1039*699cd480SApple OSS Distributions  <para>Write to System register space. MCR instruction.</para>
1040*699cd480SApple OSS Distributions</field_value_description>
1041*699cd480SApple OSS Distributions    </field_value_instance>
1042*699cd480SApple OSS Distributions                <field_value_instance>
1043*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1044*699cd480SApple OSS Distributions        <field_value_description>
1045*699cd480SApple OSS Distributions  <para>Read from System register space. MRC or VMRS instruction.</para>
1046*699cd480SApple OSS Distributions</field_value_description>
1047*699cd480SApple OSS Distributions    </field_value_instance>
1048*699cd480SApple OSS Distributions        </field_values>
1049*699cd480SApple OSS Distributions          <field_resets>
1050*699cd480SApple OSS Distributions
1051*699cd480SApple OSS Distributions    <field_reset>
1052*699cd480SApple OSS Distributions
1053*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1054*699cd480SApple OSS Distributions
1055*699cd480SApple OSS Distributions    </field_reset>
1056*699cd480SApple OSS Distributions</field_resets>
1057*699cd480SApple OSS Distributions      </field>
1058*699cd480SApple OSS Distributions    <text_after_fields>
1059*699cd480SApple OSS Distributions
1060*699cd480SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para>
1061*699cd480SApple OSS Distributions<list type="unordered">
1062*699cd480SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1063*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1064*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1065*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1066*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1067*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1068*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1069*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1070*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1071*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1072*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1073*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1074*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1075*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1076*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1077*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1078*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1079*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1080*699cd480SApple OSS Distributions</listitem></list>
1081*699cd480SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para>
1082*699cd480SApple OSS Distributions<list type="unordered">
1083*699cd480SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1084*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1085*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content>
1086*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1087*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1088*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1089*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1090*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1091*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1092*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1093*699cd480SApple OSS Distributions</listitem></list>
1094*699cd480SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para>
1095*699cd480SApple OSS Distributions
1096*699cd480SApple OSS Distributions    </text_after_fields>
1097*699cd480SApple OSS Distributions  </fields>
1098*699cd480SApple OSS Distributions              <reg_fieldset length="25">
1099*699cd480SApple OSS Distributions
1100*699cd480SApple OSS Distributions
1101*699cd480SApple OSS Distributions
1102*699cd480SApple OSS Distributions
1103*699cd480SApple OSS Distributions
1104*699cd480SApple OSS Distributions
1105*699cd480SApple OSS Distributions
1106*699cd480SApple OSS Distributions
1107*699cd480SApple OSS Distributions
1108*699cd480SApple OSS Distributions
1109*699cd480SApple OSS Distributions
1110*699cd480SApple OSS Distributions
1111*699cd480SApple OSS Distributions
1112*699cd480SApple OSS Distributions
1113*699cd480SApple OSS Distributions
1114*699cd480SApple OSS Distributions
1115*699cd480SApple OSS Distributions
1116*699cd480SApple OSS Distributions
1117*699cd480SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1118*699cd480SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1119*699cd480SApple OSS Distributions        <fieldat id="Opc2_19_17" msb="19" lsb="17"/>
1120*699cd480SApple OSS Distributions        <fieldat id="Opc1_16_14" msb="16" lsb="14"/>
1121*699cd480SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
1122*699cd480SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1123*699cd480SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1124*699cd480SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1125*699cd480SApple OSS Distributions    </reg_fieldset>
1126*699cd480SApple OSS Distributions            </partial_fieldset>
1127*699cd480SApple OSS Distributions            <partial_fieldset>
1128*699cd480SApple OSS Distributions              <fields length="25">
1129*699cd480SApple OSS Distributions      <fields_instance>Exception from an MCRR or MRRC access</fields_instance>
1130*699cd480SApple OSS Distributions    <text_before_fields>
1131*699cd480SApple OSS Distributions
1132*699cd480SApple OSS Distributions
1133*699cd480SApple OSS Distributions
1134*699cd480SApple OSS Distributions    </text_before_fields>
1135*699cd480SApple OSS Distributions
1136*699cd480SApple OSS Distributions        <field
1137*699cd480SApple OSS Distributions           id="CV_24_24"
1138*699cd480SApple OSS Distributions           is_variable_length="False"
1139*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1140*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1141*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1142*699cd480SApple OSS Distributions           is_constant_value="False"
1143*699cd480SApple OSS Distributions        >
1144*699cd480SApple OSS Distributions          <field_name>CV</field_name>
1145*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
1146*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
1147*699cd480SApple OSS Distributions        <field_description order="before">
1148*699cd480SApple OSS Distributions
1149*699cd480SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1150*699cd480SApple OSS Distributions
1151*699cd480SApple OSS Distributions        </field_description>
1152*699cd480SApple OSS Distributions        <field_values>
1153*699cd480SApple OSS Distributions
1154*699cd480SApple OSS Distributions
1155*699cd480SApple OSS Distributions                <field_value_instance>
1156*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1157*699cd480SApple OSS Distributions        <field_value_description>
1158*699cd480SApple OSS Distributions  <para>The COND field is not valid.</para>
1159*699cd480SApple OSS Distributions</field_value_description>
1160*699cd480SApple OSS Distributions    </field_value_instance>
1161*699cd480SApple OSS Distributions                <field_value_instance>
1162*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1163*699cd480SApple OSS Distributions        <field_value_description>
1164*699cd480SApple OSS Distributions  <para>The COND field is valid.</para>
1165*699cd480SApple OSS Distributions</field_value_description>
1166*699cd480SApple OSS Distributions    </field_value_instance>
1167*699cd480SApple OSS Distributions        </field_values>
1168*699cd480SApple OSS Distributions            <field_description order="after">
1169*699cd480SApple OSS Distributions
1170*699cd480SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1171*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1172*699cd480SApple OSS Distributions<list type="unordered">
1173*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1174*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1175*699cd480SApple OSS Distributions</listitem></list>
1176*699cd480SApple OSS Distributions
1177*699cd480SApple OSS Distributions            </field_description>
1178*699cd480SApple OSS Distributions          <field_resets>
1179*699cd480SApple OSS Distributions
1180*699cd480SApple OSS Distributions    <field_reset>
1181*699cd480SApple OSS Distributions
1182*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1183*699cd480SApple OSS Distributions
1184*699cd480SApple OSS Distributions    </field_reset>
1185*699cd480SApple OSS Distributions</field_resets>
1186*699cd480SApple OSS Distributions      </field>
1187*699cd480SApple OSS Distributions        <field
1188*699cd480SApple OSS Distributions           id="COND_23_20"
1189*699cd480SApple OSS Distributions           is_variable_length="False"
1190*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1191*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1192*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1193*699cd480SApple OSS Distributions           is_constant_value="False"
1194*699cd480SApple OSS Distributions        >
1195*699cd480SApple OSS Distributions          <field_name>COND</field_name>
1196*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
1197*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
1198*699cd480SApple OSS Distributions        <field_description order="before">
1199*699cd480SApple OSS Distributions
1200*699cd480SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1201*699cd480SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1202*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1203*699cd480SApple OSS Distributions<list type="unordered">
1204*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1205*699cd480SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1206*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1207*699cd480SApple OSS Distributions</listitem></list>
1208*699cd480SApple OSS Distributions</content>
1209*699cd480SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1210*699cd480SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1211*699cd480SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1212*699cd480SApple OSS Distributions</listitem></list>
1213*699cd480SApple OSS Distributions</content>
1214*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1215*699cd480SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1216*699cd480SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1217*699cd480SApple OSS Distributions</listitem></list>
1218*699cd480SApple OSS Distributions</content>
1219*699cd480SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1220*699cd480SApple OSS Distributions</listitem></list>
1221*699cd480SApple OSS Distributions
1222*699cd480SApple OSS Distributions        </field_description>
1223*699cd480SApple OSS Distributions        <field_values>
1224*699cd480SApple OSS Distributions
1225*699cd480SApple OSS Distributions
1226*699cd480SApple OSS Distributions        </field_values>
1227*699cd480SApple OSS Distributions          <field_resets>
1228*699cd480SApple OSS Distributions
1229*699cd480SApple OSS Distributions    <field_reset>
1230*699cd480SApple OSS Distributions
1231*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1232*699cd480SApple OSS Distributions
1233*699cd480SApple OSS Distributions    </field_reset>
1234*699cd480SApple OSS Distributions</field_resets>
1235*699cd480SApple OSS Distributions      </field>
1236*699cd480SApple OSS Distributions        <field
1237*699cd480SApple OSS Distributions           id="Opc1_19_16"
1238*699cd480SApple OSS Distributions           is_variable_length="False"
1239*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1240*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1241*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1242*699cd480SApple OSS Distributions           is_constant_value="False"
1243*699cd480SApple OSS Distributions        >
1244*699cd480SApple OSS Distributions          <field_name>Opc1</field_name>
1245*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
1246*699cd480SApple OSS Distributions        <field_lsb>16</field_lsb>
1247*699cd480SApple OSS Distributions        <field_description order="before">
1248*699cd480SApple OSS Distributions
1249*699cd480SApple OSS Distributions  <para>The Opc1 value from the issued instruction.</para>
1250*699cd480SApple OSS Distributions
1251*699cd480SApple OSS Distributions        </field_description>
1252*699cd480SApple OSS Distributions        <field_values>
1253*699cd480SApple OSS Distributions
1254*699cd480SApple OSS Distributions
1255*699cd480SApple OSS Distributions        </field_values>
1256*699cd480SApple OSS Distributions          <field_resets>
1257*699cd480SApple OSS Distributions
1258*699cd480SApple OSS Distributions    <field_reset>
1259*699cd480SApple OSS Distributions
1260*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1261*699cd480SApple OSS Distributions
1262*699cd480SApple OSS Distributions    </field_reset>
1263*699cd480SApple OSS Distributions</field_resets>
1264*699cd480SApple OSS Distributions      </field>
1265*699cd480SApple OSS Distributions        <field
1266*699cd480SApple OSS Distributions           id="0_15_15"
1267*699cd480SApple OSS Distributions           is_variable_length="False"
1268*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1269*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1270*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1271*699cd480SApple OSS Distributions           is_constant_value="False"
1272*699cd480SApple OSS Distributions           rwtype="RES0"
1273*699cd480SApple OSS Distributions        >
1274*699cd480SApple OSS Distributions          <field_name>0</field_name>
1275*699cd480SApple OSS Distributions        <field_msb>15</field_msb>
1276*699cd480SApple OSS Distributions        <field_lsb>15</field_lsb>
1277*699cd480SApple OSS Distributions        <field_description order="before">
1278*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1279*699cd480SApple OSS Distributions        </field_description>
1280*699cd480SApple OSS Distributions        <field_values>
1281*699cd480SApple OSS Distributions        </field_values>
1282*699cd480SApple OSS Distributions      </field>
1283*699cd480SApple OSS Distributions        <field
1284*699cd480SApple OSS Distributions           id="Rt2_14_10"
1285*699cd480SApple OSS Distributions           is_variable_length="False"
1286*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1287*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1288*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1289*699cd480SApple OSS Distributions           is_constant_value="False"
1290*699cd480SApple OSS Distributions        >
1291*699cd480SApple OSS Distributions          <field_name>Rt2</field_name>
1292*699cd480SApple OSS Distributions        <field_msb>14</field_msb>
1293*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
1294*699cd480SApple OSS Distributions        <field_description order="before">
1295*699cd480SApple OSS Distributions
1296*699cd480SApple OSS Distributions  <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1297*699cd480SApple OSS Distributions
1298*699cd480SApple OSS Distributions        </field_description>
1299*699cd480SApple OSS Distributions        <field_values>
1300*699cd480SApple OSS Distributions
1301*699cd480SApple OSS Distributions
1302*699cd480SApple OSS Distributions        </field_values>
1303*699cd480SApple OSS Distributions          <field_resets>
1304*699cd480SApple OSS Distributions
1305*699cd480SApple OSS Distributions    <field_reset>
1306*699cd480SApple OSS Distributions
1307*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1308*699cd480SApple OSS Distributions
1309*699cd480SApple OSS Distributions    </field_reset>
1310*699cd480SApple OSS Distributions</field_resets>
1311*699cd480SApple OSS Distributions      </field>
1312*699cd480SApple OSS Distributions        <field
1313*699cd480SApple OSS Distributions           id="Rt_9_5"
1314*699cd480SApple OSS Distributions           is_variable_length="False"
1315*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1316*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1317*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1318*699cd480SApple OSS Distributions           is_constant_value="False"
1319*699cd480SApple OSS Distributions        >
1320*699cd480SApple OSS Distributions          <field_name>Rt</field_name>
1321*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
1322*699cd480SApple OSS Distributions        <field_lsb>5</field_lsb>
1323*699cd480SApple OSS Distributions        <field_description order="before">
1324*699cd480SApple OSS Distributions
1325*699cd480SApple OSS Distributions  <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1326*699cd480SApple OSS Distributions
1327*699cd480SApple OSS Distributions        </field_description>
1328*699cd480SApple OSS Distributions        <field_values>
1329*699cd480SApple OSS Distributions
1330*699cd480SApple OSS Distributions
1331*699cd480SApple OSS Distributions        </field_values>
1332*699cd480SApple OSS Distributions          <field_resets>
1333*699cd480SApple OSS Distributions
1334*699cd480SApple OSS Distributions    <field_reset>
1335*699cd480SApple OSS Distributions
1336*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1337*699cd480SApple OSS Distributions
1338*699cd480SApple OSS Distributions    </field_reset>
1339*699cd480SApple OSS Distributions</field_resets>
1340*699cd480SApple OSS Distributions      </field>
1341*699cd480SApple OSS Distributions        <field
1342*699cd480SApple OSS Distributions           id="CRm_4_1"
1343*699cd480SApple OSS Distributions           is_variable_length="False"
1344*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1345*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1346*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1347*699cd480SApple OSS Distributions           is_constant_value="False"
1348*699cd480SApple OSS Distributions        >
1349*699cd480SApple OSS Distributions          <field_name>CRm</field_name>
1350*699cd480SApple OSS Distributions        <field_msb>4</field_msb>
1351*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
1352*699cd480SApple OSS Distributions        <field_description order="before">
1353*699cd480SApple OSS Distributions
1354*699cd480SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
1355*699cd480SApple OSS Distributions
1356*699cd480SApple OSS Distributions        </field_description>
1357*699cd480SApple OSS Distributions        <field_values>
1358*699cd480SApple OSS Distributions
1359*699cd480SApple OSS Distributions
1360*699cd480SApple OSS Distributions        </field_values>
1361*699cd480SApple OSS Distributions          <field_resets>
1362*699cd480SApple OSS Distributions
1363*699cd480SApple OSS Distributions    <field_reset>
1364*699cd480SApple OSS Distributions
1365*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1366*699cd480SApple OSS Distributions
1367*699cd480SApple OSS Distributions    </field_reset>
1368*699cd480SApple OSS Distributions</field_resets>
1369*699cd480SApple OSS Distributions      </field>
1370*699cd480SApple OSS Distributions        <field
1371*699cd480SApple OSS Distributions           id="Direction_0_0"
1372*699cd480SApple OSS Distributions           is_variable_length="False"
1373*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1374*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1375*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1376*699cd480SApple OSS Distributions           is_constant_value="False"
1377*699cd480SApple OSS Distributions        >
1378*699cd480SApple OSS Distributions          <field_name>Direction</field_name>
1379*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
1380*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
1381*699cd480SApple OSS Distributions        <field_description order="before">
1382*699cd480SApple OSS Distributions
1383*699cd480SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1384*699cd480SApple OSS Distributions
1385*699cd480SApple OSS Distributions        </field_description>
1386*699cd480SApple OSS Distributions        <field_values>
1387*699cd480SApple OSS Distributions
1388*699cd480SApple OSS Distributions
1389*699cd480SApple OSS Distributions                <field_value_instance>
1390*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1391*699cd480SApple OSS Distributions        <field_value_description>
1392*699cd480SApple OSS Distributions  <para>Write to System register space. MCRR instruction.</para>
1393*699cd480SApple OSS Distributions</field_value_description>
1394*699cd480SApple OSS Distributions    </field_value_instance>
1395*699cd480SApple OSS Distributions                <field_value_instance>
1396*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1397*699cd480SApple OSS Distributions        <field_value_description>
1398*699cd480SApple OSS Distributions  <para>Read from System register space. MRRC instruction.</para>
1399*699cd480SApple OSS Distributions</field_value_description>
1400*699cd480SApple OSS Distributions    </field_value_instance>
1401*699cd480SApple OSS Distributions        </field_values>
1402*699cd480SApple OSS Distributions          <field_resets>
1403*699cd480SApple OSS Distributions
1404*699cd480SApple OSS Distributions    <field_reset>
1405*699cd480SApple OSS Distributions
1406*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1407*699cd480SApple OSS Distributions
1408*699cd480SApple OSS Distributions    </field_reset>
1409*699cd480SApple OSS Distributions</field_resets>
1410*699cd480SApple OSS Distributions      </field>
1411*699cd480SApple OSS Distributions    <text_after_fields>
1412*699cd480SApple OSS Distributions
1413*699cd480SApple OSS Distributions  <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para>
1414*699cd480SApple OSS Distributions<list type="unordered">
1415*699cd480SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1416*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1417*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1418*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1419*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1420*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1421*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1422*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1423*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1424*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1425*699cd480SApple OSS Distributions</listitem></list>
1426*699cd480SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para>
1427*699cd480SApple OSS Distributions<list type="unordered">
1428*699cd480SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1429*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1430*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1431*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1432*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1433*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1434*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1435*699cd480SApple OSS Distributions</listitem></list>
1436*699cd480SApple OSS Distributions
1437*699cd480SApple OSS Distributions    </text_after_fields>
1438*699cd480SApple OSS Distributions  </fields>
1439*699cd480SApple OSS Distributions              <reg_fieldset length="25">
1440*699cd480SApple OSS Distributions
1441*699cd480SApple OSS Distributions
1442*699cd480SApple OSS Distributions
1443*699cd480SApple OSS Distributions
1444*699cd480SApple OSS Distributions
1445*699cd480SApple OSS Distributions
1446*699cd480SApple OSS Distributions
1447*699cd480SApple OSS Distributions
1448*699cd480SApple OSS Distributions
1449*699cd480SApple OSS Distributions
1450*699cd480SApple OSS Distributions
1451*699cd480SApple OSS Distributions
1452*699cd480SApple OSS Distributions
1453*699cd480SApple OSS Distributions
1454*699cd480SApple OSS Distributions
1455*699cd480SApple OSS Distributions
1456*699cd480SApple OSS Distributions
1457*699cd480SApple OSS Distributions
1458*699cd480SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1459*699cd480SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1460*699cd480SApple OSS Distributions        <fieldat id="Opc1_19_16" msb="19" lsb="16"/>
1461*699cd480SApple OSS Distributions        <fieldat id="0_15_15" msb="15" lsb="15"/>
1462*699cd480SApple OSS Distributions        <fieldat id="Rt2_14_10" msb="14" lsb="10"/>
1463*699cd480SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
1464*699cd480SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
1465*699cd480SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1466*699cd480SApple OSS Distributions    </reg_fieldset>
1467*699cd480SApple OSS Distributions            </partial_fieldset>
1468*699cd480SApple OSS Distributions            <partial_fieldset>
1469*699cd480SApple OSS Distributions              <fields length="25">
1470*699cd480SApple OSS Distributions      <fields_instance>Exception from an LDC or STC instruction</fields_instance>
1471*699cd480SApple OSS Distributions    <text_before_fields>
1472*699cd480SApple OSS Distributions
1473*699cd480SApple OSS Distributions
1474*699cd480SApple OSS Distributions
1475*699cd480SApple OSS Distributions    </text_before_fields>
1476*699cd480SApple OSS Distributions
1477*699cd480SApple OSS Distributions        <field
1478*699cd480SApple OSS Distributions           id="CV_24_24"
1479*699cd480SApple OSS Distributions           is_variable_length="False"
1480*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1481*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1482*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1483*699cd480SApple OSS Distributions           is_constant_value="False"
1484*699cd480SApple OSS Distributions        >
1485*699cd480SApple OSS Distributions          <field_name>CV</field_name>
1486*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
1487*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
1488*699cd480SApple OSS Distributions        <field_description order="before">
1489*699cd480SApple OSS Distributions
1490*699cd480SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1491*699cd480SApple OSS Distributions
1492*699cd480SApple OSS Distributions        </field_description>
1493*699cd480SApple OSS Distributions        <field_values>
1494*699cd480SApple OSS Distributions
1495*699cd480SApple OSS Distributions
1496*699cd480SApple OSS Distributions                <field_value_instance>
1497*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1498*699cd480SApple OSS Distributions        <field_value_description>
1499*699cd480SApple OSS Distributions  <para>The COND field is not valid.</para>
1500*699cd480SApple OSS Distributions</field_value_description>
1501*699cd480SApple OSS Distributions    </field_value_instance>
1502*699cd480SApple OSS Distributions                <field_value_instance>
1503*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1504*699cd480SApple OSS Distributions        <field_value_description>
1505*699cd480SApple OSS Distributions  <para>The COND field is valid.</para>
1506*699cd480SApple OSS Distributions</field_value_description>
1507*699cd480SApple OSS Distributions    </field_value_instance>
1508*699cd480SApple OSS Distributions        </field_values>
1509*699cd480SApple OSS Distributions            <field_description order="after">
1510*699cd480SApple OSS Distributions
1511*699cd480SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1512*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1513*699cd480SApple OSS Distributions<list type="unordered">
1514*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1515*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1516*699cd480SApple OSS Distributions</listitem></list>
1517*699cd480SApple OSS Distributions
1518*699cd480SApple OSS Distributions            </field_description>
1519*699cd480SApple OSS Distributions          <field_resets>
1520*699cd480SApple OSS Distributions
1521*699cd480SApple OSS Distributions    <field_reset>
1522*699cd480SApple OSS Distributions
1523*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1524*699cd480SApple OSS Distributions
1525*699cd480SApple OSS Distributions    </field_reset>
1526*699cd480SApple OSS Distributions</field_resets>
1527*699cd480SApple OSS Distributions      </field>
1528*699cd480SApple OSS Distributions        <field
1529*699cd480SApple OSS Distributions           id="COND_23_20"
1530*699cd480SApple OSS Distributions           is_variable_length="False"
1531*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1532*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1533*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1534*699cd480SApple OSS Distributions           is_constant_value="False"
1535*699cd480SApple OSS Distributions        >
1536*699cd480SApple OSS Distributions          <field_name>COND</field_name>
1537*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
1538*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
1539*699cd480SApple OSS Distributions        <field_description order="before">
1540*699cd480SApple OSS Distributions
1541*699cd480SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1542*699cd480SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1543*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1544*699cd480SApple OSS Distributions<list type="unordered">
1545*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1546*699cd480SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1547*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1548*699cd480SApple OSS Distributions</listitem></list>
1549*699cd480SApple OSS Distributions</content>
1550*699cd480SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1551*699cd480SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1552*699cd480SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1553*699cd480SApple OSS Distributions</listitem></list>
1554*699cd480SApple OSS Distributions</content>
1555*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1556*699cd480SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1557*699cd480SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1558*699cd480SApple OSS Distributions</listitem></list>
1559*699cd480SApple OSS Distributions</content>
1560*699cd480SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1561*699cd480SApple OSS Distributions</listitem></list>
1562*699cd480SApple OSS Distributions
1563*699cd480SApple OSS Distributions        </field_description>
1564*699cd480SApple OSS Distributions        <field_values>
1565*699cd480SApple OSS Distributions
1566*699cd480SApple OSS Distributions
1567*699cd480SApple OSS Distributions        </field_values>
1568*699cd480SApple OSS Distributions          <field_resets>
1569*699cd480SApple OSS Distributions
1570*699cd480SApple OSS Distributions    <field_reset>
1571*699cd480SApple OSS Distributions
1572*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1573*699cd480SApple OSS Distributions
1574*699cd480SApple OSS Distributions    </field_reset>
1575*699cd480SApple OSS Distributions</field_resets>
1576*699cd480SApple OSS Distributions      </field>
1577*699cd480SApple OSS Distributions        <field
1578*699cd480SApple OSS Distributions           id="imm8_19_12"
1579*699cd480SApple OSS Distributions           is_variable_length="False"
1580*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1581*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1582*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1583*699cd480SApple OSS Distributions           is_constant_value="False"
1584*699cd480SApple OSS Distributions        >
1585*699cd480SApple OSS Distributions          <field_name>imm8</field_name>
1586*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
1587*699cd480SApple OSS Distributions        <field_lsb>12</field_lsb>
1588*699cd480SApple OSS Distributions        <field_description order="before">
1589*699cd480SApple OSS Distributions
1590*699cd480SApple OSS Distributions  <para>The immediate value from the issued instruction.</para>
1591*699cd480SApple OSS Distributions
1592*699cd480SApple OSS Distributions        </field_description>
1593*699cd480SApple OSS Distributions        <field_values>
1594*699cd480SApple OSS Distributions
1595*699cd480SApple OSS Distributions
1596*699cd480SApple OSS Distributions        </field_values>
1597*699cd480SApple OSS Distributions          <field_resets>
1598*699cd480SApple OSS Distributions
1599*699cd480SApple OSS Distributions    <field_reset>
1600*699cd480SApple OSS Distributions
1601*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1602*699cd480SApple OSS Distributions
1603*699cd480SApple OSS Distributions    </field_reset>
1604*699cd480SApple OSS Distributions</field_resets>
1605*699cd480SApple OSS Distributions      </field>
1606*699cd480SApple OSS Distributions        <field
1607*699cd480SApple OSS Distributions           id="0_11_10"
1608*699cd480SApple OSS Distributions           is_variable_length="False"
1609*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1610*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1611*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1612*699cd480SApple OSS Distributions           is_constant_value="False"
1613*699cd480SApple OSS Distributions           rwtype="RES0"
1614*699cd480SApple OSS Distributions        >
1615*699cd480SApple OSS Distributions          <field_name>0</field_name>
1616*699cd480SApple OSS Distributions        <field_msb>11</field_msb>
1617*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
1618*699cd480SApple OSS Distributions        <field_description order="before">
1619*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1620*699cd480SApple OSS Distributions        </field_description>
1621*699cd480SApple OSS Distributions        <field_values>
1622*699cd480SApple OSS Distributions        </field_values>
1623*699cd480SApple OSS Distributions      </field>
1624*699cd480SApple OSS Distributions        <field
1625*699cd480SApple OSS Distributions           id="Rn_9_5"
1626*699cd480SApple OSS Distributions           is_variable_length="False"
1627*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1628*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1629*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1630*699cd480SApple OSS Distributions           is_constant_value="False"
1631*699cd480SApple OSS Distributions        >
1632*699cd480SApple OSS Distributions          <field_name>Rn</field_name>
1633*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
1634*699cd480SApple OSS Distributions        <field_lsb>5</field_lsb>
1635*699cd480SApple OSS Distributions        <field_description order="before">
1636*699cd480SApple OSS Distributions
1637*699cd480SApple OSS Distributions  <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
1638*699cd480SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
1639*699cd480SApple OSS Distributions
1640*699cd480SApple OSS Distributions        </field_description>
1641*699cd480SApple OSS Distributions        <field_values>
1642*699cd480SApple OSS Distributions
1643*699cd480SApple OSS Distributions
1644*699cd480SApple OSS Distributions        </field_values>
1645*699cd480SApple OSS Distributions          <field_resets>
1646*699cd480SApple OSS Distributions
1647*699cd480SApple OSS Distributions    <field_reset>
1648*699cd480SApple OSS Distributions
1649*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1650*699cd480SApple OSS Distributions
1651*699cd480SApple OSS Distributions    </field_reset>
1652*699cd480SApple OSS Distributions</field_resets>
1653*699cd480SApple OSS Distributions      </field>
1654*699cd480SApple OSS Distributions        <field
1655*699cd480SApple OSS Distributions           id="Offset_4_4"
1656*699cd480SApple OSS Distributions           is_variable_length="False"
1657*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1658*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1659*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1660*699cd480SApple OSS Distributions           is_constant_value="False"
1661*699cd480SApple OSS Distributions        >
1662*699cd480SApple OSS Distributions          <field_name>Offset</field_name>
1663*699cd480SApple OSS Distributions        <field_msb>4</field_msb>
1664*699cd480SApple OSS Distributions        <field_lsb>4</field_lsb>
1665*699cd480SApple OSS Distributions        <field_description order="before">
1666*699cd480SApple OSS Distributions
1667*699cd480SApple OSS Distributions  <para>Indicates whether the offset is added or subtracted:</para>
1668*699cd480SApple OSS Distributions
1669*699cd480SApple OSS Distributions        </field_description>
1670*699cd480SApple OSS Distributions        <field_values>
1671*699cd480SApple OSS Distributions
1672*699cd480SApple OSS Distributions
1673*699cd480SApple OSS Distributions                <field_value_instance>
1674*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1675*699cd480SApple OSS Distributions        <field_value_description>
1676*699cd480SApple OSS Distributions  <para>Subtract offset.</para>
1677*699cd480SApple OSS Distributions</field_value_description>
1678*699cd480SApple OSS Distributions    </field_value_instance>
1679*699cd480SApple OSS Distributions                <field_value_instance>
1680*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1681*699cd480SApple OSS Distributions        <field_value_description>
1682*699cd480SApple OSS Distributions  <para>Add offset.</para>
1683*699cd480SApple OSS Distributions</field_value_description>
1684*699cd480SApple OSS Distributions    </field_value_instance>
1685*699cd480SApple OSS Distributions        </field_values>
1686*699cd480SApple OSS Distributions            <field_description order="after">
1687*699cd480SApple OSS Distributions
1688*699cd480SApple OSS Distributions  <para>This bit corresponds to the U bit in the instruction encoding.</para>
1689*699cd480SApple OSS Distributions
1690*699cd480SApple OSS Distributions            </field_description>
1691*699cd480SApple OSS Distributions          <field_resets>
1692*699cd480SApple OSS Distributions
1693*699cd480SApple OSS Distributions    <field_reset>
1694*699cd480SApple OSS Distributions
1695*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1696*699cd480SApple OSS Distributions
1697*699cd480SApple OSS Distributions    </field_reset>
1698*699cd480SApple OSS Distributions</field_resets>
1699*699cd480SApple OSS Distributions      </field>
1700*699cd480SApple OSS Distributions        <field
1701*699cd480SApple OSS Distributions           id="AM_3_1"
1702*699cd480SApple OSS Distributions           is_variable_length="False"
1703*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1704*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1705*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1706*699cd480SApple OSS Distributions           is_constant_value="False"
1707*699cd480SApple OSS Distributions        >
1708*699cd480SApple OSS Distributions          <field_name>AM</field_name>
1709*699cd480SApple OSS Distributions        <field_msb>3</field_msb>
1710*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
1711*699cd480SApple OSS Distributions        <field_description order="before">
1712*699cd480SApple OSS Distributions
1713*699cd480SApple OSS Distributions  <para>Addressing mode. The permitted values of this field are:</para>
1714*699cd480SApple OSS Distributions
1715*699cd480SApple OSS Distributions        </field_description>
1716*699cd480SApple OSS Distributions        <field_values>
1717*699cd480SApple OSS Distributions
1718*699cd480SApple OSS Distributions
1719*699cd480SApple OSS Distributions                <field_value_instance>
1720*699cd480SApple OSS Distributions            <field_value>0b000</field_value>
1721*699cd480SApple OSS Distributions        <field_value_description>
1722*699cd480SApple OSS Distributions  <para>Immediate unindexed.</para>
1723*699cd480SApple OSS Distributions</field_value_description>
1724*699cd480SApple OSS Distributions    </field_value_instance>
1725*699cd480SApple OSS Distributions                <field_value_instance>
1726*699cd480SApple OSS Distributions            <field_value>0b001</field_value>
1727*699cd480SApple OSS Distributions        <field_value_description>
1728*699cd480SApple OSS Distributions  <para>Immediate post-indexed.</para>
1729*699cd480SApple OSS Distributions</field_value_description>
1730*699cd480SApple OSS Distributions    </field_value_instance>
1731*699cd480SApple OSS Distributions                <field_value_instance>
1732*699cd480SApple OSS Distributions            <field_value>0b010</field_value>
1733*699cd480SApple OSS Distributions        <field_value_description>
1734*699cd480SApple OSS Distributions  <para>Immediate offset.</para>
1735*699cd480SApple OSS Distributions</field_value_description>
1736*699cd480SApple OSS Distributions    </field_value_instance>
1737*699cd480SApple OSS Distributions                <field_value_instance>
1738*699cd480SApple OSS Distributions            <field_value>0b011</field_value>
1739*699cd480SApple OSS Distributions        <field_value_description>
1740*699cd480SApple OSS Distributions  <para>Immediate pre-indexed.</para>
1741*699cd480SApple OSS Distributions</field_value_description>
1742*699cd480SApple OSS Distributions    </field_value_instance>
1743*699cd480SApple OSS Distributions                <field_value_instance>
1744*699cd480SApple OSS Distributions            <field_value>0b100</field_value>
1745*699cd480SApple OSS Distributions        <field_value_description>
1746*699cd480SApple OSS Distributions  <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para>
1747*699cd480SApple OSS Distributions</field_value_description>
1748*699cd480SApple OSS Distributions    </field_value_instance>
1749*699cd480SApple OSS Distributions                <field_value_instance>
1750*699cd480SApple OSS Distributions            <field_value>0b110</field_value>
1751*699cd480SApple OSS Distributions        <field_value_description>
1752*699cd480SApple OSS Distributions  <para>For a trapped STC instruction, this encoding is reserved.</para>
1753*699cd480SApple OSS Distributions</field_value_description>
1754*699cd480SApple OSS Distributions    </field_value_instance>
1755*699cd480SApple OSS Distributions        </field_values>
1756*699cd480SApple OSS Distributions            <field_description order="after">
1757*699cd480SApple OSS Distributions
1758*699cd480SApple OSS Distributions  <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para>
1759*699cd480SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para>
1760*699cd480SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para>
1761*699cd480SApple OSS Distributions
1762*699cd480SApple OSS Distributions            </field_description>
1763*699cd480SApple OSS Distributions          <field_resets>
1764*699cd480SApple OSS Distributions
1765*699cd480SApple OSS Distributions    <field_reset>
1766*699cd480SApple OSS Distributions
1767*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1768*699cd480SApple OSS Distributions
1769*699cd480SApple OSS Distributions    </field_reset>
1770*699cd480SApple OSS Distributions</field_resets>
1771*699cd480SApple OSS Distributions      </field>
1772*699cd480SApple OSS Distributions        <field
1773*699cd480SApple OSS Distributions           id="Direction_0_0"
1774*699cd480SApple OSS Distributions           is_variable_length="False"
1775*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1776*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1777*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1778*699cd480SApple OSS Distributions           is_constant_value="False"
1779*699cd480SApple OSS Distributions        >
1780*699cd480SApple OSS Distributions          <field_name>Direction</field_name>
1781*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
1782*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
1783*699cd480SApple OSS Distributions        <field_description order="before">
1784*699cd480SApple OSS Distributions
1785*699cd480SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
1786*699cd480SApple OSS Distributions
1787*699cd480SApple OSS Distributions        </field_description>
1788*699cd480SApple OSS Distributions        <field_values>
1789*699cd480SApple OSS Distributions
1790*699cd480SApple OSS Distributions
1791*699cd480SApple OSS Distributions                <field_value_instance>
1792*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1793*699cd480SApple OSS Distributions        <field_value_description>
1794*699cd480SApple OSS Distributions  <para>Write to memory. STC instruction.</para>
1795*699cd480SApple OSS Distributions</field_value_description>
1796*699cd480SApple OSS Distributions    </field_value_instance>
1797*699cd480SApple OSS Distributions                <field_value_instance>
1798*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1799*699cd480SApple OSS Distributions        <field_value_description>
1800*699cd480SApple OSS Distributions  <para>Read from memory. LDC instruction.</para>
1801*699cd480SApple OSS Distributions</field_value_description>
1802*699cd480SApple OSS Distributions    </field_value_instance>
1803*699cd480SApple OSS Distributions        </field_values>
1804*699cd480SApple OSS Distributions          <field_resets>
1805*699cd480SApple OSS Distributions
1806*699cd480SApple OSS Distributions    <field_reset>
1807*699cd480SApple OSS Distributions
1808*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1809*699cd480SApple OSS Distributions
1810*699cd480SApple OSS Distributions    </field_reset>
1811*699cd480SApple OSS Distributions</field_resets>
1812*699cd480SApple OSS Distributions      </field>
1813*699cd480SApple OSS Distributions    <text_after_fields>
1814*699cd480SApple OSS Distributions
1815*699cd480SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para>
1816*699cd480SApple OSS Distributions<list type="unordered">
1817*699cd480SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1818*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1819*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1820*699cd480SApple OSS Distributions</listitem></list>
1821*699cd480SApple OSS Distributions
1822*699cd480SApple OSS Distributions    </text_after_fields>
1823*699cd480SApple OSS Distributions  </fields>
1824*699cd480SApple OSS Distributions              <reg_fieldset length="25">
1825*699cd480SApple OSS Distributions
1826*699cd480SApple OSS Distributions
1827*699cd480SApple OSS Distributions
1828*699cd480SApple OSS Distributions
1829*699cd480SApple OSS Distributions
1830*699cd480SApple OSS Distributions
1831*699cd480SApple OSS Distributions
1832*699cd480SApple OSS Distributions
1833*699cd480SApple OSS Distributions
1834*699cd480SApple OSS Distributions
1835*699cd480SApple OSS Distributions
1836*699cd480SApple OSS Distributions
1837*699cd480SApple OSS Distributions
1838*699cd480SApple OSS Distributions
1839*699cd480SApple OSS Distributions
1840*699cd480SApple OSS Distributions
1841*699cd480SApple OSS Distributions
1842*699cd480SApple OSS Distributions
1843*699cd480SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
1844*699cd480SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
1845*699cd480SApple OSS Distributions        <fieldat id="imm8_19_12" msb="19" lsb="12"/>
1846*699cd480SApple OSS Distributions        <fieldat id="0_11_10" msb="11" lsb="10"/>
1847*699cd480SApple OSS Distributions        <fieldat id="Rn_9_5" msb="9" lsb="5"/>
1848*699cd480SApple OSS Distributions        <fieldat id="Offset_4_4" msb="4" lsb="4"/>
1849*699cd480SApple OSS Distributions        <fieldat id="AM_3_1" msb="3" lsb="1"/>
1850*699cd480SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
1851*699cd480SApple OSS Distributions    </reg_fieldset>
1852*699cd480SApple OSS Distributions            </partial_fieldset>
1853*699cd480SApple OSS Distributions            <partial_fieldset>
1854*699cd480SApple OSS Distributions              <fields length="25">
1855*699cd480SApple OSS Distributions      <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance>
1856*699cd480SApple OSS Distributions    <text_before_fields>
1857*699cd480SApple OSS Distributions
1858*699cd480SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
1859*699cd480SApple OSS Distributions<list type="unordered">
1860*699cd480SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content>
1861*699cd480SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content>
1862*699cd480SApple OSS Distributions</listitem></list>
1863*699cd480SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
1864*699cd480SApple OSS Distributions
1865*699cd480SApple OSS Distributions    </text_before_fields>
1866*699cd480SApple OSS Distributions
1867*699cd480SApple OSS Distributions        <field
1868*699cd480SApple OSS Distributions           id="CV_24_24"
1869*699cd480SApple OSS Distributions           is_variable_length="False"
1870*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1871*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1872*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1873*699cd480SApple OSS Distributions           is_constant_value="False"
1874*699cd480SApple OSS Distributions        >
1875*699cd480SApple OSS Distributions          <field_name>CV</field_name>
1876*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
1877*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
1878*699cd480SApple OSS Distributions        <field_description order="before">
1879*699cd480SApple OSS Distributions
1880*699cd480SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
1881*699cd480SApple OSS Distributions
1882*699cd480SApple OSS Distributions        </field_description>
1883*699cd480SApple OSS Distributions        <field_values>
1884*699cd480SApple OSS Distributions
1885*699cd480SApple OSS Distributions
1886*699cd480SApple OSS Distributions                <field_value_instance>
1887*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
1888*699cd480SApple OSS Distributions        <field_value_description>
1889*699cd480SApple OSS Distributions  <para>The COND field is not valid.</para>
1890*699cd480SApple OSS Distributions</field_value_description>
1891*699cd480SApple OSS Distributions    </field_value_instance>
1892*699cd480SApple OSS Distributions                <field_value_instance>
1893*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
1894*699cd480SApple OSS Distributions        <field_value_description>
1895*699cd480SApple OSS Distributions  <para>The COND field is valid.</para>
1896*699cd480SApple OSS Distributions</field_value_description>
1897*699cd480SApple OSS Distributions    </field_value_instance>
1898*699cd480SApple OSS Distributions        </field_values>
1899*699cd480SApple OSS Distributions            <field_description order="after">
1900*699cd480SApple OSS Distributions
1901*699cd480SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
1902*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1903*699cd480SApple OSS Distributions<list type="unordered">
1904*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
1905*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
1906*699cd480SApple OSS Distributions</listitem></list>
1907*699cd480SApple OSS Distributions
1908*699cd480SApple OSS Distributions            </field_description>
1909*699cd480SApple OSS Distributions          <field_resets>
1910*699cd480SApple OSS Distributions
1911*699cd480SApple OSS Distributions    <field_reset>
1912*699cd480SApple OSS Distributions
1913*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1914*699cd480SApple OSS Distributions
1915*699cd480SApple OSS Distributions    </field_reset>
1916*699cd480SApple OSS Distributions</field_resets>
1917*699cd480SApple OSS Distributions      </field>
1918*699cd480SApple OSS Distributions        <field
1919*699cd480SApple OSS Distributions           id="COND_23_20"
1920*699cd480SApple OSS Distributions           is_variable_length="False"
1921*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1922*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1923*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1924*699cd480SApple OSS Distributions           is_constant_value="False"
1925*699cd480SApple OSS Distributions        >
1926*699cd480SApple OSS Distributions          <field_name>COND</field_name>
1927*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
1928*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
1929*699cd480SApple OSS Distributions        <field_description order="before">
1930*699cd480SApple OSS Distributions
1931*699cd480SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
1932*699cd480SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
1933*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
1934*699cd480SApple OSS Distributions<list type="unordered">
1935*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
1936*699cd480SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
1937*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
1938*699cd480SApple OSS Distributions</listitem></list>
1939*699cd480SApple OSS Distributions</content>
1940*699cd480SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
1941*699cd480SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
1942*699cd480SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
1943*699cd480SApple OSS Distributions</listitem></list>
1944*699cd480SApple OSS Distributions</content>
1945*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
1946*699cd480SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
1947*699cd480SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
1948*699cd480SApple OSS Distributions</listitem></list>
1949*699cd480SApple OSS Distributions</content>
1950*699cd480SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
1951*699cd480SApple OSS Distributions</listitem></list>
1952*699cd480SApple OSS Distributions
1953*699cd480SApple OSS Distributions        </field_description>
1954*699cd480SApple OSS Distributions        <field_values>
1955*699cd480SApple OSS Distributions
1956*699cd480SApple OSS Distributions
1957*699cd480SApple OSS Distributions        </field_values>
1958*699cd480SApple OSS Distributions          <field_resets>
1959*699cd480SApple OSS Distributions
1960*699cd480SApple OSS Distributions    <field_reset>
1961*699cd480SApple OSS Distributions
1962*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
1963*699cd480SApple OSS Distributions
1964*699cd480SApple OSS Distributions    </field_reset>
1965*699cd480SApple OSS Distributions</field_resets>
1966*699cd480SApple OSS Distributions      </field>
1967*699cd480SApple OSS Distributions        <field
1968*699cd480SApple OSS Distributions           id="0_19_0"
1969*699cd480SApple OSS Distributions           is_variable_length="False"
1970*699cd480SApple OSS Distributions           has_partial_fieldset="False"
1971*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
1972*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
1973*699cd480SApple OSS Distributions           is_constant_value="False"
1974*699cd480SApple OSS Distributions           rwtype="RES0"
1975*699cd480SApple OSS Distributions        >
1976*699cd480SApple OSS Distributions          <field_name>0</field_name>
1977*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
1978*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
1979*699cd480SApple OSS Distributions        <field_description order="before">
1980*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
1981*699cd480SApple OSS Distributions        </field_description>
1982*699cd480SApple OSS Distributions        <field_values>
1983*699cd480SApple OSS Distributions        </field_values>
1984*699cd480SApple OSS Distributions      </field>
1985*699cd480SApple OSS Distributions    <text_after_fields>
1986*699cd480SApple OSS Distributions
1987*699cd480SApple OSS Distributions  <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para>
1988*699cd480SApple OSS Distributions<list type="unordered">
1989*699cd480SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1990*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
1991*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content>
1992*699cd480SApple OSS Distributions</listitem></list>
1993*699cd480SApple OSS Distributions
1994*699cd480SApple OSS Distributions    </text_after_fields>
1995*699cd480SApple OSS Distributions  </fields>
1996*699cd480SApple OSS Distributions              <reg_fieldset length="25">
1997*699cd480SApple OSS Distributions
1998*699cd480SApple OSS Distributions
1999*699cd480SApple OSS Distributions
2000*699cd480SApple OSS Distributions
2001*699cd480SApple OSS Distributions
2002*699cd480SApple OSS Distributions
2003*699cd480SApple OSS Distributions
2004*699cd480SApple OSS Distributions
2005*699cd480SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2006*699cd480SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2007*699cd480SApple OSS Distributions        <fieldat id="0_19_0" msb="19" lsb="0"/>
2008*699cd480SApple OSS Distributions    </reg_fieldset>
2009*699cd480SApple OSS Distributions            </partial_fieldset>
2010*699cd480SApple OSS Distributions            <partial_fieldset>
2011*699cd480SApple OSS Distributions              <fields length="25">
2012*699cd480SApple OSS Distributions      <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance>
2013*699cd480SApple OSS Distributions    <text_before_fields>
2014*699cd480SApple OSS Distributions
2015*699cd480SApple OSS Distributions
2016*699cd480SApple OSS Distributions
2017*699cd480SApple OSS Distributions    </text_before_fields>
2018*699cd480SApple OSS Distributions
2019*699cd480SApple OSS Distributions        <field
2020*699cd480SApple OSS Distributions           id="0_24_0_1"
2021*699cd480SApple OSS Distributions           is_variable_length="False"
2022*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2023*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2024*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2025*699cd480SApple OSS Distributions           is_constant_value="False"
2026*699cd480SApple OSS Distributions           rwtype="RES0"
2027*699cd480SApple OSS Distributions        >
2028*699cd480SApple OSS Distributions          <field_name>0</field_name>
2029*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2030*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2031*699cd480SApple OSS Distributions        <field_description order="before">
2032*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2033*699cd480SApple OSS Distributions        </field_description>
2034*699cd480SApple OSS Distributions        <field_values>
2035*699cd480SApple OSS Distributions        </field_values>
2036*699cd480SApple OSS Distributions            <fields_condition>When SVE is implemented</fields_condition>
2037*699cd480SApple OSS Distributions      </field>
2038*699cd480SApple OSS Distributions        <field
2039*699cd480SApple OSS Distributions           id="0_24_0_2"
2040*699cd480SApple OSS Distributions           is_variable_length="False"
2041*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2042*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2043*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2044*699cd480SApple OSS Distributions           is_constant_value="False"
2045*699cd480SApple OSS Distributions           rwtype="RES0"
2046*699cd480SApple OSS Distributions        >
2047*699cd480SApple OSS Distributions          <field_name>0</field_name>
2048*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2049*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2050*699cd480SApple OSS Distributions        <field_description order="before">
2051*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2052*699cd480SApple OSS Distributions        </field_description>
2053*699cd480SApple OSS Distributions        <field_values>
2054*699cd480SApple OSS Distributions        </field_values>
2055*699cd480SApple OSS Distributions      </field>
2056*699cd480SApple OSS Distributions    <text_after_fields>
2057*699cd480SApple OSS Distributions
2058*699cd480SApple OSS Distributions  <para>The accesses covered by this trap include:</para>
2059*699cd480SApple OSS Distributions<list type="unordered">
2060*699cd480SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content>
2061*699cd480SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content>
2062*699cd480SApple OSS Distributions</listitem></list>
2063*699cd480SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para>
2064*699cd480SApple OSS Distributions
2065*699cd480SApple OSS Distributions    </text_after_fields>
2066*699cd480SApple OSS Distributions  </fields>
2067*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2068*699cd480SApple OSS Distributions
2069*699cd480SApple OSS Distributions
2070*699cd480SApple OSS Distributions
2071*699cd480SApple OSS Distributions
2072*699cd480SApple OSS Distributions        <fieldat id="0_24_0_1" msb="24" lsb="0"/>
2073*699cd480SApple OSS Distributions    </reg_fieldset>
2074*699cd480SApple OSS Distributions            </partial_fieldset>
2075*699cd480SApple OSS Distributions            <partial_fieldset>
2076*699cd480SApple OSS Distributions              <fields length="25">
2077*699cd480SApple OSS Distributions      <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance>
2078*699cd480SApple OSS Distributions    <text_before_fields>
2079*699cd480SApple OSS Distributions
2080*699cd480SApple OSS Distributions
2081*699cd480SApple OSS Distributions
2082*699cd480SApple OSS Distributions    </text_before_fields>
2083*699cd480SApple OSS Distributions
2084*699cd480SApple OSS Distributions        <field
2085*699cd480SApple OSS Distributions           id="0_24_0"
2086*699cd480SApple OSS Distributions           is_variable_length="False"
2087*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2088*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2089*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2090*699cd480SApple OSS Distributions           is_constant_value="False"
2091*699cd480SApple OSS Distributions           rwtype="RES0"
2092*699cd480SApple OSS Distributions        >
2093*699cd480SApple OSS Distributions          <field_name>0</field_name>
2094*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2095*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2096*699cd480SApple OSS Distributions        <field_description order="before">
2097*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2098*699cd480SApple OSS Distributions        </field_description>
2099*699cd480SApple OSS Distributions        <field_values>
2100*699cd480SApple OSS Distributions        </field_values>
2101*699cd480SApple OSS Distributions      </field>
2102*699cd480SApple OSS Distributions    <text_after_fields>
2103*699cd480SApple OSS Distributions
2104*699cd480SApple OSS Distributions  <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
2105*699cd480SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para>
2106*699cd480SApple OSS Distributions
2107*699cd480SApple OSS Distributions    </text_after_fields>
2108*699cd480SApple OSS Distributions  </fields>
2109*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2110*699cd480SApple OSS Distributions
2111*699cd480SApple OSS Distributions
2112*699cd480SApple OSS Distributions
2113*699cd480SApple OSS Distributions
2114*699cd480SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
2115*699cd480SApple OSS Distributions    </reg_fieldset>
2116*699cd480SApple OSS Distributions            </partial_fieldset>
2117*699cd480SApple OSS Distributions            <partial_fieldset>
2118*699cd480SApple OSS Distributions              <fields length="25">
2119*699cd480SApple OSS Distributions      <fields_instance>Exception from HVC or SVC instruction execution</fields_instance>
2120*699cd480SApple OSS Distributions    <text_before_fields>
2121*699cd480SApple OSS Distributions
2122*699cd480SApple OSS Distributions
2123*699cd480SApple OSS Distributions
2124*699cd480SApple OSS Distributions    </text_before_fields>
2125*699cd480SApple OSS Distributions
2126*699cd480SApple OSS Distributions        <field
2127*699cd480SApple OSS Distributions           id="0_24_16"
2128*699cd480SApple OSS Distributions           is_variable_length="False"
2129*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2130*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2131*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2132*699cd480SApple OSS Distributions           is_constant_value="False"
2133*699cd480SApple OSS Distributions           rwtype="RES0"
2134*699cd480SApple OSS Distributions        >
2135*699cd480SApple OSS Distributions          <field_name>0</field_name>
2136*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2137*699cd480SApple OSS Distributions        <field_lsb>16</field_lsb>
2138*699cd480SApple OSS Distributions        <field_description order="before">
2139*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2140*699cd480SApple OSS Distributions        </field_description>
2141*699cd480SApple OSS Distributions        <field_values>
2142*699cd480SApple OSS Distributions        </field_values>
2143*699cd480SApple OSS Distributions      </field>
2144*699cd480SApple OSS Distributions        <field
2145*699cd480SApple OSS Distributions           id="imm16_15_0"
2146*699cd480SApple OSS Distributions           is_variable_length="False"
2147*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2148*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2149*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2150*699cd480SApple OSS Distributions           is_constant_value="False"
2151*699cd480SApple OSS Distributions        >
2152*699cd480SApple OSS Distributions          <field_name>imm16</field_name>
2153*699cd480SApple OSS Distributions        <field_msb>15</field_msb>
2154*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2155*699cd480SApple OSS Distributions        <field_description order="before">
2156*699cd480SApple OSS Distributions
2157*699cd480SApple OSS Distributions  <para>The value of the immediate field from the HVC or SVC instruction.</para>
2158*699cd480SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para>
2159*699cd480SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para>
2160*699cd480SApple OSS Distributions<list type="unordered">
2161*699cd480SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered">
2162*699cd480SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content>
2163*699cd480SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content>
2164*699cd480SApple OSS Distributions</listitem></list>
2165*699cd480SApple OSS Distributions</content>
2166*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content>
2167*699cd480SApple OSS Distributions</listitem></list>
2168*699cd480SApple OSS Distributions
2169*699cd480SApple OSS Distributions        </field_description>
2170*699cd480SApple OSS Distributions        <field_values>
2171*699cd480SApple OSS Distributions
2172*699cd480SApple OSS Distributions
2173*699cd480SApple OSS Distributions        </field_values>
2174*699cd480SApple OSS Distributions          <field_resets>
2175*699cd480SApple OSS Distributions
2176*699cd480SApple OSS Distributions    <field_reset>
2177*699cd480SApple OSS Distributions
2178*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2179*699cd480SApple OSS Distributions
2180*699cd480SApple OSS Distributions    </field_reset>
2181*699cd480SApple OSS Distributions</field_resets>
2182*699cd480SApple OSS Distributions      </field>
2183*699cd480SApple OSS Distributions    <text_after_fields>
2184*699cd480SApple OSS Distributions
2185*699cd480SApple OSS Distributions  <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para>
2186*699cd480SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para>
2187*699cd480SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para>
2188*699cd480SApple OSS Distributions
2189*699cd480SApple OSS Distributions    </text_after_fields>
2190*699cd480SApple OSS Distributions  </fields>
2191*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2192*699cd480SApple OSS Distributions
2193*699cd480SApple OSS Distributions
2194*699cd480SApple OSS Distributions
2195*699cd480SApple OSS Distributions
2196*699cd480SApple OSS Distributions
2197*699cd480SApple OSS Distributions
2198*699cd480SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2199*699cd480SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2200*699cd480SApple OSS Distributions    </reg_fieldset>
2201*699cd480SApple OSS Distributions            </partial_fieldset>
2202*699cd480SApple OSS Distributions            <partial_fieldset>
2203*699cd480SApple OSS Distributions              <fields length="25">
2204*699cd480SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance>
2205*699cd480SApple OSS Distributions    <text_before_fields>
2206*699cd480SApple OSS Distributions
2207*699cd480SApple OSS Distributions  <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para>
2208*699cd480SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para>
2209*699cd480SApple OSS Distributions
2210*699cd480SApple OSS Distributions    </text_before_fields>
2211*699cd480SApple OSS Distributions
2212*699cd480SApple OSS Distributions        <field
2213*699cd480SApple OSS Distributions           id="CV_24_24"
2214*699cd480SApple OSS Distributions           is_variable_length="False"
2215*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2216*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2217*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2218*699cd480SApple OSS Distributions           is_constant_value="False"
2219*699cd480SApple OSS Distributions        >
2220*699cd480SApple OSS Distributions          <field_name>CV</field_name>
2221*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2222*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
2223*699cd480SApple OSS Distributions        <field_description order="before">
2224*699cd480SApple OSS Distributions
2225*699cd480SApple OSS Distributions  <para>Condition code valid. Possible values of this bit are:</para>
2226*699cd480SApple OSS Distributions
2227*699cd480SApple OSS Distributions        </field_description>
2228*699cd480SApple OSS Distributions        <field_values>
2229*699cd480SApple OSS Distributions
2230*699cd480SApple OSS Distributions
2231*699cd480SApple OSS Distributions                <field_value_instance>
2232*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
2233*699cd480SApple OSS Distributions        <field_value_description>
2234*699cd480SApple OSS Distributions  <para>The COND field is not valid.</para>
2235*699cd480SApple OSS Distributions</field_value_description>
2236*699cd480SApple OSS Distributions    </field_value_instance>
2237*699cd480SApple OSS Distributions                <field_value_instance>
2238*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
2239*699cd480SApple OSS Distributions        <field_value_description>
2240*699cd480SApple OSS Distributions  <para>The COND field is valid.</para>
2241*699cd480SApple OSS Distributions</field_value_description>
2242*699cd480SApple OSS Distributions    </field_value_instance>
2243*699cd480SApple OSS Distributions        </field_values>
2244*699cd480SApple OSS Distributions            <field_description order="after">
2245*699cd480SApple OSS Distributions
2246*699cd480SApple OSS Distributions  <para>For exceptions taken from AArch64, CV is set to 1.</para>
2247*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2248*699cd480SApple OSS Distributions<list type="unordered">
2249*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content>
2250*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content>
2251*699cd480SApple OSS Distributions</listitem></list>
2252*699cd480SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2253*699cd480SApple OSS Distributions
2254*699cd480SApple OSS Distributions            </field_description>
2255*699cd480SApple OSS Distributions          <field_resets>
2256*699cd480SApple OSS Distributions
2257*699cd480SApple OSS Distributions    <field_reset>
2258*699cd480SApple OSS Distributions
2259*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2260*699cd480SApple OSS Distributions
2261*699cd480SApple OSS Distributions    </field_reset>
2262*699cd480SApple OSS Distributions</field_resets>
2263*699cd480SApple OSS Distributions      </field>
2264*699cd480SApple OSS Distributions        <field
2265*699cd480SApple OSS Distributions           id="COND_23_20"
2266*699cd480SApple OSS Distributions           is_variable_length="False"
2267*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2268*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2269*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2270*699cd480SApple OSS Distributions           is_constant_value="False"
2271*699cd480SApple OSS Distributions        >
2272*699cd480SApple OSS Distributions          <field_name>COND</field_name>
2273*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
2274*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
2275*699cd480SApple OSS Distributions        <field_description order="before">
2276*699cd480SApple OSS Distributions
2277*699cd480SApple OSS Distributions  <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para>
2278*699cd480SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para>
2279*699cd480SApple OSS Distributions<para>For exceptions taken from AArch32:</para>
2280*699cd480SApple OSS Distributions<list type="unordered">
2281*699cd480SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered">
2282*699cd480SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content>
2283*699cd480SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content>
2284*699cd480SApple OSS Distributions</listitem></list>
2285*699cd480SApple OSS Distributions</content>
2286*699cd480SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered">
2287*699cd480SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content>
2288*699cd480SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content>
2289*699cd480SApple OSS Distributions</listitem></list>
2290*699cd480SApple OSS Distributions</content>
2291*699cd480SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered">
2292*699cd480SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content>
2293*699cd480SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content>
2294*699cd480SApple OSS Distributions</listitem></list>
2295*699cd480SApple OSS Distributions</content>
2296*699cd480SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content>
2297*699cd480SApple OSS Distributions</listitem></list>
2298*699cd480SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para>
2299*699cd480SApple OSS Distributions
2300*699cd480SApple OSS Distributions        </field_description>
2301*699cd480SApple OSS Distributions        <field_values>
2302*699cd480SApple OSS Distributions
2303*699cd480SApple OSS Distributions
2304*699cd480SApple OSS Distributions        </field_values>
2305*699cd480SApple OSS Distributions          <field_resets>
2306*699cd480SApple OSS Distributions
2307*699cd480SApple OSS Distributions    <field_reset>
2308*699cd480SApple OSS Distributions
2309*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2310*699cd480SApple OSS Distributions
2311*699cd480SApple OSS Distributions    </field_reset>
2312*699cd480SApple OSS Distributions</field_resets>
2313*699cd480SApple OSS Distributions      </field>
2314*699cd480SApple OSS Distributions        <field
2315*699cd480SApple OSS Distributions           id="CCKNOWNPASS_19_19"
2316*699cd480SApple OSS Distributions           is_variable_length="False"
2317*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2318*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2319*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2320*699cd480SApple OSS Distributions           is_constant_value="False"
2321*699cd480SApple OSS Distributions        >
2322*699cd480SApple OSS Distributions          <field_name>CCKNOWNPASS</field_name>
2323*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
2324*699cd480SApple OSS Distributions        <field_lsb>19</field_lsb>
2325*699cd480SApple OSS Distributions        <field_description order="before">
2326*699cd480SApple OSS Distributions
2327*699cd480SApple OSS Distributions  <para>Indicates whether the instruction might have failed its condition code check.</para>
2328*699cd480SApple OSS Distributions
2329*699cd480SApple OSS Distributions        </field_description>
2330*699cd480SApple OSS Distributions        <field_values>
2331*699cd480SApple OSS Distributions
2332*699cd480SApple OSS Distributions
2333*699cd480SApple OSS Distributions                <field_value_instance>
2334*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
2335*699cd480SApple OSS Distributions        <field_value_description>
2336*699cd480SApple OSS Distributions  <para>The instruction was unconditional, or was conditional and passed its condition code check.</para>
2337*699cd480SApple OSS Distributions</field_value_description>
2338*699cd480SApple OSS Distributions    </field_value_instance>
2339*699cd480SApple OSS Distributions                <field_value_instance>
2340*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
2341*699cd480SApple OSS Distributions        <field_value_description>
2342*699cd480SApple OSS Distributions  <para>The instruction was conditional, and might have failed its condition code check.</para>
2343*699cd480SApple OSS Distributions</field_value_description>
2344*699cd480SApple OSS Distributions    </field_value_instance>
2345*699cd480SApple OSS Distributions        </field_values>
2346*699cd480SApple OSS Distributions            <field_description order="after">
2347*699cd480SApple OSS Distributions
2348*699cd480SApple OSS Distributions  <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note>
2349*699cd480SApple OSS Distributions
2350*699cd480SApple OSS Distributions            </field_description>
2351*699cd480SApple OSS Distributions          <field_resets>
2352*699cd480SApple OSS Distributions
2353*699cd480SApple OSS Distributions    <field_reset>
2354*699cd480SApple OSS Distributions
2355*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2356*699cd480SApple OSS Distributions
2357*699cd480SApple OSS Distributions    </field_reset>
2358*699cd480SApple OSS Distributions</field_resets>
2359*699cd480SApple OSS Distributions      </field>
2360*699cd480SApple OSS Distributions        <field
2361*699cd480SApple OSS Distributions           id="0_18_0"
2362*699cd480SApple OSS Distributions           is_variable_length="False"
2363*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2364*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2365*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2366*699cd480SApple OSS Distributions           is_constant_value="False"
2367*699cd480SApple OSS Distributions           rwtype="RES0"
2368*699cd480SApple OSS Distributions        >
2369*699cd480SApple OSS Distributions          <field_name>0</field_name>
2370*699cd480SApple OSS Distributions        <field_msb>18</field_msb>
2371*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2372*699cd480SApple OSS Distributions        <field_description order="before">
2373*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2374*699cd480SApple OSS Distributions        </field_description>
2375*699cd480SApple OSS Distributions        <field_values>
2376*699cd480SApple OSS Distributions        </field_values>
2377*699cd480SApple OSS Distributions      </field>
2378*699cd480SApple OSS Distributions    <text_after_fields>
2379*699cd480SApple OSS Distributions
2380*699cd480SApple OSS Distributions  <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2381*699cd480SApple OSS Distributions
2382*699cd480SApple OSS Distributions    </text_after_fields>
2383*699cd480SApple OSS Distributions  </fields>
2384*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2385*699cd480SApple OSS Distributions
2386*699cd480SApple OSS Distributions
2387*699cd480SApple OSS Distributions
2388*699cd480SApple OSS Distributions
2389*699cd480SApple OSS Distributions
2390*699cd480SApple OSS Distributions
2391*699cd480SApple OSS Distributions
2392*699cd480SApple OSS Distributions
2393*699cd480SApple OSS Distributions
2394*699cd480SApple OSS Distributions
2395*699cd480SApple OSS Distributions        <fieldat id="CV_24_24" msb="24" lsb="24"/>
2396*699cd480SApple OSS Distributions        <fieldat id="COND_23_20" msb="23" lsb="20"/>
2397*699cd480SApple OSS Distributions        <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/>
2398*699cd480SApple OSS Distributions        <fieldat id="0_18_0" msb="18" lsb="0"/>
2399*699cd480SApple OSS Distributions    </reg_fieldset>
2400*699cd480SApple OSS Distributions            </partial_fieldset>
2401*699cd480SApple OSS Distributions            <partial_fieldset>
2402*699cd480SApple OSS Distributions              <fields length="25">
2403*699cd480SApple OSS Distributions      <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance>
2404*699cd480SApple OSS Distributions    <text_before_fields>
2405*699cd480SApple OSS Distributions
2406*699cd480SApple OSS Distributions
2407*699cd480SApple OSS Distributions
2408*699cd480SApple OSS Distributions    </text_before_fields>
2409*699cd480SApple OSS Distributions
2410*699cd480SApple OSS Distributions        <field
2411*699cd480SApple OSS Distributions           id="0_24_16"
2412*699cd480SApple OSS Distributions           is_variable_length="False"
2413*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2414*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2415*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2416*699cd480SApple OSS Distributions           is_constant_value="False"
2417*699cd480SApple OSS Distributions           rwtype="RES0"
2418*699cd480SApple OSS Distributions        >
2419*699cd480SApple OSS Distributions          <field_name>0</field_name>
2420*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2421*699cd480SApple OSS Distributions        <field_lsb>16</field_lsb>
2422*699cd480SApple OSS Distributions        <field_description order="before">
2423*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2424*699cd480SApple OSS Distributions        </field_description>
2425*699cd480SApple OSS Distributions        <field_values>
2426*699cd480SApple OSS Distributions        </field_values>
2427*699cd480SApple OSS Distributions      </field>
2428*699cd480SApple OSS Distributions        <field
2429*699cd480SApple OSS Distributions           id="imm16_15_0"
2430*699cd480SApple OSS Distributions           is_variable_length="False"
2431*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2432*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2433*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2434*699cd480SApple OSS Distributions           is_constant_value="False"
2435*699cd480SApple OSS Distributions        >
2436*699cd480SApple OSS Distributions          <field_name>imm16</field_name>
2437*699cd480SApple OSS Distributions        <field_msb>15</field_msb>
2438*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2439*699cd480SApple OSS Distributions        <field_description order="before">
2440*699cd480SApple OSS Distributions
2441*699cd480SApple OSS Distributions  <para>The value of the immediate field from the issued SMC instruction.</para>
2442*699cd480SApple OSS Distributions
2443*699cd480SApple OSS Distributions        </field_description>
2444*699cd480SApple OSS Distributions        <field_values>
2445*699cd480SApple OSS Distributions
2446*699cd480SApple OSS Distributions
2447*699cd480SApple OSS Distributions        </field_values>
2448*699cd480SApple OSS Distributions          <field_resets>
2449*699cd480SApple OSS Distributions
2450*699cd480SApple OSS Distributions    <field_reset>
2451*699cd480SApple OSS Distributions
2452*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2453*699cd480SApple OSS Distributions
2454*699cd480SApple OSS Distributions    </field_reset>
2455*699cd480SApple OSS Distributions</field_resets>
2456*699cd480SApple OSS Distributions      </field>
2457*699cd480SApple OSS Distributions    <text_after_fields>
2458*699cd480SApple OSS Distributions
2459*699cd480SApple OSS Distributions  <para>The value of ISS[24:0] described here is used both:</para>
2460*699cd480SApple OSS Distributions<list type="unordered">
2461*699cd480SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content>
2462*699cd480SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content>
2463*699cd480SApple OSS Distributions</listitem></list>
2464*699cd480SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para>
2465*699cd480SApple OSS Distributions
2466*699cd480SApple OSS Distributions    </text_after_fields>
2467*699cd480SApple OSS Distributions  </fields>
2468*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2469*699cd480SApple OSS Distributions
2470*699cd480SApple OSS Distributions
2471*699cd480SApple OSS Distributions
2472*699cd480SApple OSS Distributions
2473*699cd480SApple OSS Distributions
2474*699cd480SApple OSS Distributions
2475*699cd480SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
2476*699cd480SApple OSS Distributions        <fieldat id="imm16_15_0" msb="15" lsb="0"/>
2477*699cd480SApple OSS Distributions    </reg_fieldset>
2478*699cd480SApple OSS Distributions            </partial_fieldset>
2479*699cd480SApple OSS Distributions            <partial_fieldset>
2480*699cd480SApple OSS Distributions              <fields length="25">
2481*699cd480SApple OSS Distributions      <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance>
2482*699cd480SApple OSS Distributions    <text_before_fields>
2483*699cd480SApple OSS Distributions
2484*699cd480SApple OSS Distributions
2485*699cd480SApple OSS Distributions
2486*699cd480SApple OSS Distributions    </text_before_fields>
2487*699cd480SApple OSS Distributions
2488*699cd480SApple OSS Distributions        <field
2489*699cd480SApple OSS Distributions           id="0_24_22"
2490*699cd480SApple OSS Distributions           is_variable_length="False"
2491*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2492*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2493*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2494*699cd480SApple OSS Distributions           is_constant_value="False"
2495*699cd480SApple OSS Distributions           rwtype="RES0"
2496*699cd480SApple OSS Distributions        >
2497*699cd480SApple OSS Distributions          <field_name>0</field_name>
2498*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2499*699cd480SApple OSS Distributions        <field_lsb>22</field_lsb>
2500*699cd480SApple OSS Distributions        <field_description order="before">
2501*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2502*699cd480SApple OSS Distributions        </field_description>
2503*699cd480SApple OSS Distributions        <field_values>
2504*699cd480SApple OSS Distributions        </field_values>
2505*699cd480SApple OSS Distributions      </field>
2506*699cd480SApple OSS Distributions        <field
2507*699cd480SApple OSS Distributions           id="Op0_21_20"
2508*699cd480SApple OSS Distributions           is_variable_length="False"
2509*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2510*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2511*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2512*699cd480SApple OSS Distributions           is_constant_value="False"
2513*699cd480SApple OSS Distributions        >
2514*699cd480SApple OSS Distributions          <field_name>Op0</field_name>
2515*699cd480SApple OSS Distributions        <field_msb>21</field_msb>
2516*699cd480SApple OSS Distributions        <field_lsb>20</field_lsb>
2517*699cd480SApple OSS Distributions        <field_description order="before">
2518*699cd480SApple OSS Distributions
2519*699cd480SApple OSS Distributions  <para>The Op0 value from the issued instruction.</para>
2520*699cd480SApple OSS Distributions
2521*699cd480SApple OSS Distributions        </field_description>
2522*699cd480SApple OSS Distributions        <field_values>
2523*699cd480SApple OSS Distributions
2524*699cd480SApple OSS Distributions
2525*699cd480SApple OSS Distributions        </field_values>
2526*699cd480SApple OSS Distributions          <field_resets>
2527*699cd480SApple OSS Distributions
2528*699cd480SApple OSS Distributions    <field_reset>
2529*699cd480SApple OSS Distributions
2530*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2531*699cd480SApple OSS Distributions
2532*699cd480SApple OSS Distributions    </field_reset>
2533*699cd480SApple OSS Distributions</field_resets>
2534*699cd480SApple OSS Distributions      </field>
2535*699cd480SApple OSS Distributions        <field
2536*699cd480SApple OSS Distributions           id="Op2_19_17"
2537*699cd480SApple OSS Distributions           is_variable_length="False"
2538*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2539*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2540*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2541*699cd480SApple OSS Distributions           is_constant_value="False"
2542*699cd480SApple OSS Distributions        >
2543*699cd480SApple OSS Distributions          <field_name>Op2</field_name>
2544*699cd480SApple OSS Distributions        <field_msb>19</field_msb>
2545*699cd480SApple OSS Distributions        <field_lsb>17</field_lsb>
2546*699cd480SApple OSS Distributions        <field_description order="before">
2547*699cd480SApple OSS Distributions
2548*699cd480SApple OSS Distributions  <para>The Op2 value from the issued instruction.</para>
2549*699cd480SApple OSS Distributions
2550*699cd480SApple OSS Distributions        </field_description>
2551*699cd480SApple OSS Distributions        <field_values>
2552*699cd480SApple OSS Distributions
2553*699cd480SApple OSS Distributions
2554*699cd480SApple OSS Distributions        </field_values>
2555*699cd480SApple OSS Distributions          <field_resets>
2556*699cd480SApple OSS Distributions
2557*699cd480SApple OSS Distributions    <field_reset>
2558*699cd480SApple OSS Distributions
2559*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2560*699cd480SApple OSS Distributions
2561*699cd480SApple OSS Distributions    </field_reset>
2562*699cd480SApple OSS Distributions</field_resets>
2563*699cd480SApple OSS Distributions      </field>
2564*699cd480SApple OSS Distributions        <field
2565*699cd480SApple OSS Distributions           id="Op1_16_14"
2566*699cd480SApple OSS Distributions           is_variable_length="False"
2567*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2568*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2569*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2570*699cd480SApple OSS Distributions           is_constant_value="False"
2571*699cd480SApple OSS Distributions        >
2572*699cd480SApple OSS Distributions          <field_name>Op1</field_name>
2573*699cd480SApple OSS Distributions        <field_msb>16</field_msb>
2574*699cd480SApple OSS Distributions        <field_lsb>14</field_lsb>
2575*699cd480SApple OSS Distributions        <field_description order="before">
2576*699cd480SApple OSS Distributions
2577*699cd480SApple OSS Distributions  <para>The Op1 value from the issued instruction.</para>
2578*699cd480SApple OSS Distributions
2579*699cd480SApple OSS Distributions        </field_description>
2580*699cd480SApple OSS Distributions        <field_values>
2581*699cd480SApple OSS Distributions
2582*699cd480SApple OSS Distributions
2583*699cd480SApple OSS Distributions        </field_values>
2584*699cd480SApple OSS Distributions          <field_resets>
2585*699cd480SApple OSS Distributions
2586*699cd480SApple OSS Distributions    <field_reset>
2587*699cd480SApple OSS Distributions
2588*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2589*699cd480SApple OSS Distributions
2590*699cd480SApple OSS Distributions    </field_reset>
2591*699cd480SApple OSS Distributions</field_resets>
2592*699cd480SApple OSS Distributions      </field>
2593*699cd480SApple OSS Distributions        <field
2594*699cd480SApple OSS Distributions           id="CRn_13_10"
2595*699cd480SApple OSS Distributions           is_variable_length="False"
2596*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2597*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2598*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2599*699cd480SApple OSS Distributions           is_constant_value="False"
2600*699cd480SApple OSS Distributions        >
2601*699cd480SApple OSS Distributions          <field_name>CRn</field_name>
2602*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
2603*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
2604*699cd480SApple OSS Distributions        <field_description order="before">
2605*699cd480SApple OSS Distributions
2606*699cd480SApple OSS Distributions  <para>The CRn value from the issued instruction.</para>
2607*699cd480SApple OSS Distributions
2608*699cd480SApple OSS Distributions        </field_description>
2609*699cd480SApple OSS Distributions        <field_values>
2610*699cd480SApple OSS Distributions
2611*699cd480SApple OSS Distributions
2612*699cd480SApple OSS Distributions        </field_values>
2613*699cd480SApple OSS Distributions          <field_resets>
2614*699cd480SApple OSS Distributions
2615*699cd480SApple OSS Distributions    <field_reset>
2616*699cd480SApple OSS Distributions
2617*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2618*699cd480SApple OSS Distributions
2619*699cd480SApple OSS Distributions    </field_reset>
2620*699cd480SApple OSS Distributions</field_resets>
2621*699cd480SApple OSS Distributions      </field>
2622*699cd480SApple OSS Distributions        <field
2623*699cd480SApple OSS Distributions           id="Rt_9_5"
2624*699cd480SApple OSS Distributions           is_variable_length="False"
2625*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2626*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2627*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2628*699cd480SApple OSS Distributions           is_constant_value="False"
2629*699cd480SApple OSS Distributions        >
2630*699cd480SApple OSS Distributions          <field_name>Rt</field_name>
2631*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
2632*699cd480SApple OSS Distributions        <field_lsb>5</field_lsb>
2633*699cd480SApple OSS Distributions        <field_description order="before">
2634*699cd480SApple OSS Distributions
2635*699cd480SApple OSS Distributions  <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para>
2636*699cd480SApple OSS Distributions
2637*699cd480SApple OSS Distributions        </field_description>
2638*699cd480SApple OSS Distributions        <field_values>
2639*699cd480SApple OSS Distributions
2640*699cd480SApple OSS Distributions
2641*699cd480SApple OSS Distributions        </field_values>
2642*699cd480SApple OSS Distributions          <field_resets>
2643*699cd480SApple OSS Distributions
2644*699cd480SApple OSS Distributions    <field_reset>
2645*699cd480SApple OSS Distributions
2646*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2647*699cd480SApple OSS Distributions
2648*699cd480SApple OSS Distributions    </field_reset>
2649*699cd480SApple OSS Distributions</field_resets>
2650*699cd480SApple OSS Distributions      </field>
2651*699cd480SApple OSS Distributions        <field
2652*699cd480SApple OSS Distributions           id="CRm_4_1"
2653*699cd480SApple OSS Distributions           is_variable_length="False"
2654*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2655*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2656*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2657*699cd480SApple OSS Distributions           is_constant_value="False"
2658*699cd480SApple OSS Distributions        >
2659*699cd480SApple OSS Distributions          <field_name>CRm</field_name>
2660*699cd480SApple OSS Distributions        <field_msb>4</field_msb>
2661*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
2662*699cd480SApple OSS Distributions        <field_description order="before">
2663*699cd480SApple OSS Distributions
2664*699cd480SApple OSS Distributions  <para>The CRm value from the issued instruction.</para>
2665*699cd480SApple OSS Distributions
2666*699cd480SApple OSS Distributions        </field_description>
2667*699cd480SApple OSS Distributions        <field_values>
2668*699cd480SApple OSS Distributions
2669*699cd480SApple OSS Distributions
2670*699cd480SApple OSS Distributions        </field_values>
2671*699cd480SApple OSS Distributions          <field_resets>
2672*699cd480SApple OSS Distributions
2673*699cd480SApple OSS Distributions    <field_reset>
2674*699cd480SApple OSS Distributions
2675*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2676*699cd480SApple OSS Distributions
2677*699cd480SApple OSS Distributions    </field_reset>
2678*699cd480SApple OSS Distributions</field_resets>
2679*699cd480SApple OSS Distributions      </field>
2680*699cd480SApple OSS Distributions        <field
2681*699cd480SApple OSS Distributions           id="Direction_0_0"
2682*699cd480SApple OSS Distributions           is_variable_length="False"
2683*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2684*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2685*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2686*699cd480SApple OSS Distributions           is_constant_value="False"
2687*699cd480SApple OSS Distributions        >
2688*699cd480SApple OSS Distributions          <field_name>Direction</field_name>
2689*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
2690*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2691*699cd480SApple OSS Distributions        <field_description order="before">
2692*699cd480SApple OSS Distributions
2693*699cd480SApple OSS Distributions  <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para>
2694*699cd480SApple OSS Distributions
2695*699cd480SApple OSS Distributions        </field_description>
2696*699cd480SApple OSS Distributions        <field_values>
2697*699cd480SApple OSS Distributions
2698*699cd480SApple OSS Distributions
2699*699cd480SApple OSS Distributions                <field_value_instance>
2700*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
2701*699cd480SApple OSS Distributions        <field_value_description>
2702*699cd480SApple OSS Distributions  <para>Write access, including MSR instructions.</para>
2703*699cd480SApple OSS Distributions</field_value_description>
2704*699cd480SApple OSS Distributions    </field_value_instance>
2705*699cd480SApple OSS Distributions                <field_value_instance>
2706*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
2707*699cd480SApple OSS Distributions        <field_value_description>
2708*699cd480SApple OSS Distributions  <para>Read access, including MRS instructions.</para>
2709*699cd480SApple OSS Distributions</field_value_description>
2710*699cd480SApple OSS Distributions    </field_value_instance>
2711*699cd480SApple OSS Distributions        </field_values>
2712*699cd480SApple OSS Distributions          <field_resets>
2713*699cd480SApple OSS Distributions
2714*699cd480SApple OSS Distributions    <field_reset>
2715*699cd480SApple OSS Distributions
2716*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2717*699cd480SApple OSS Distributions
2718*699cd480SApple OSS Distributions    </field_reset>
2719*699cd480SApple OSS Distributions</field_resets>
2720*699cd480SApple OSS Distributions      </field>
2721*699cd480SApple OSS Distributions    <text_after_fields>
2722*699cd480SApple OSS Distributions
2723*699cd480SApple OSS Distributions  <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para>
2724*699cd480SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para>
2725*699cd480SApple OSS Distributions<list type="unordered">
2726*699cd480SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2727*699cd480SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2728*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2729*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2730*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2731*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2732*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2733*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2734*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2735*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2736*699cd480SApple OSS Distributions</listitem></list>
2737*699cd480SApple OSS Distributions</content>
2738*699cd480SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2739*699cd480SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2740*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2741*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2742*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2743*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2744*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2745*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2746*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2747*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2748*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2749*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2750*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2751*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2752*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2753*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2754*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2755*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2756*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2757*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2758*699cd480SApple OSS Distributions</listitem></list>
2759*699cd480SApple OSS Distributions</content>
2760*699cd480SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered">
2761*699cd480SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2762*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2763*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2764*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2765*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2766*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2767*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
2768*699cd480SApple OSS Distributions</listitem></list>
2769*699cd480SApple OSS Distributions</content>
2770*699cd480SApple OSS Distributions</listitem></list>
2771*699cd480SApple OSS Distributions
2772*699cd480SApple OSS Distributions    </text_after_fields>
2773*699cd480SApple OSS Distributions  </fields>
2774*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2775*699cd480SApple OSS Distributions
2776*699cd480SApple OSS Distributions
2777*699cd480SApple OSS Distributions
2778*699cd480SApple OSS Distributions
2779*699cd480SApple OSS Distributions
2780*699cd480SApple OSS Distributions
2781*699cd480SApple OSS Distributions
2782*699cd480SApple OSS Distributions
2783*699cd480SApple OSS Distributions
2784*699cd480SApple OSS Distributions
2785*699cd480SApple OSS Distributions
2786*699cd480SApple OSS Distributions
2787*699cd480SApple OSS Distributions
2788*699cd480SApple OSS Distributions
2789*699cd480SApple OSS Distributions
2790*699cd480SApple OSS Distributions
2791*699cd480SApple OSS Distributions
2792*699cd480SApple OSS Distributions
2793*699cd480SApple OSS Distributions        <fieldat id="0_24_22" msb="24" lsb="22"/>
2794*699cd480SApple OSS Distributions        <fieldat id="Op0_21_20" msb="21" lsb="20"/>
2795*699cd480SApple OSS Distributions        <fieldat id="Op2_19_17" msb="19" lsb="17"/>
2796*699cd480SApple OSS Distributions        <fieldat id="Op1_16_14" msb="16" lsb="14"/>
2797*699cd480SApple OSS Distributions        <fieldat id="CRn_13_10" msb="13" lsb="10"/>
2798*699cd480SApple OSS Distributions        <fieldat id="Rt_9_5" msb="9" lsb="5"/>
2799*699cd480SApple OSS Distributions        <fieldat id="CRm_4_1" msb="4" lsb="1"/>
2800*699cd480SApple OSS Distributions        <fieldat id="Direction_0_0" msb="0" lsb="0"/>
2801*699cd480SApple OSS Distributions    </reg_fieldset>
2802*699cd480SApple OSS Distributions            </partial_fieldset>
2803*699cd480SApple OSS Distributions            <partial_fieldset>
2804*699cd480SApple OSS Distributions              <fields length="25">
2805*699cd480SApple OSS Distributions      <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance>
2806*699cd480SApple OSS Distributions    <text_before_fields>
2807*699cd480SApple OSS Distributions
2808*699cd480SApple OSS Distributions
2809*699cd480SApple OSS Distributions
2810*699cd480SApple OSS Distributions    </text_before_fields>
2811*699cd480SApple OSS Distributions
2812*699cd480SApple OSS Distributions        <field
2813*699cd480SApple OSS Distributions           id="IMPLEMENTATION DEFINED_24_0"
2814*699cd480SApple OSS Distributions           is_variable_length="False"
2815*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2816*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2817*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2818*699cd480SApple OSS Distributions           is_constant_value="False"
2819*699cd480SApple OSS Distributions        >
2820*699cd480SApple OSS Distributions          <field_name>IMPLEMENTATION DEFINED</field_name>
2821*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2822*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
2823*699cd480SApple OSS Distributions        <field_description order="before">
2824*699cd480SApple OSS Distributions            <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
2825*699cd480SApple OSS Distributions
2826*699cd480SApple OSS Distributions
2827*699cd480SApple OSS Distributions
2828*699cd480SApple OSS Distributions        </field_description>
2829*699cd480SApple OSS Distributions        <field_values>
2830*699cd480SApple OSS Distributions
2831*699cd480SApple OSS Distributions               <field_value_name>I</field_value_name>
2832*699cd480SApple OSS Distributions        </field_values>
2833*699cd480SApple OSS Distributions          <field_resets>
2834*699cd480SApple OSS Distributions
2835*699cd480SApple OSS Distributions    <field_reset>
2836*699cd480SApple OSS Distributions
2837*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2838*699cd480SApple OSS Distributions
2839*699cd480SApple OSS Distributions    </field_reset>
2840*699cd480SApple OSS Distributions</field_resets>
2841*699cd480SApple OSS Distributions      </field>
2842*699cd480SApple OSS Distributions    <text_after_fields>
2843*699cd480SApple OSS Distributions
2844*699cd480SApple OSS Distributions
2845*699cd480SApple OSS Distributions
2846*699cd480SApple OSS Distributions    </text_after_fields>
2847*699cd480SApple OSS Distributions  </fields>
2848*699cd480SApple OSS Distributions              <reg_fieldset length="25">
2849*699cd480SApple OSS Distributions
2850*699cd480SApple OSS Distributions
2851*699cd480SApple OSS Distributions
2852*699cd480SApple OSS Distributions
2853*699cd480SApple OSS Distributions        <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/>
2854*699cd480SApple OSS Distributions    </reg_fieldset>
2855*699cd480SApple OSS Distributions            </partial_fieldset>
2856*699cd480SApple OSS Distributions            <partial_fieldset>
2857*699cd480SApple OSS Distributions              <fields length="25">
2858*699cd480SApple OSS Distributions      <fields_instance>Exception from an Instruction Abort</fields_instance>
2859*699cd480SApple OSS Distributions    <text_before_fields>
2860*699cd480SApple OSS Distributions
2861*699cd480SApple OSS Distributions
2862*699cd480SApple OSS Distributions
2863*699cd480SApple OSS Distributions    </text_before_fields>
2864*699cd480SApple OSS Distributions
2865*699cd480SApple OSS Distributions        <field
2866*699cd480SApple OSS Distributions           id="0_24_13"
2867*699cd480SApple OSS Distributions           is_variable_length="False"
2868*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2869*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2870*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2871*699cd480SApple OSS Distributions           is_constant_value="False"
2872*699cd480SApple OSS Distributions           rwtype="RES0"
2873*699cd480SApple OSS Distributions        >
2874*699cd480SApple OSS Distributions          <field_name>0</field_name>
2875*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
2876*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
2877*699cd480SApple OSS Distributions        <field_description order="before">
2878*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
2879*699cd480SApple OSS Distributions        </field_description>
2880*699cd480SApple OSS Distributions        <field_values>
2881*699cd480SApple OSS Distributions        </field_values>
2882*699cd480SApple OSS Distributions      </field>
2883*699cd480SApple OSS Distributions        <field
2884*699cd480SApple OSS Distributions           id="SET_12_11"
2885*699cd480SApple OSS Distributions           is_variable_length="False"
2886*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2887*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2888*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2889*699cd480SApple OSS Distributions           is_constant_value="False"
2890*699cd480SApple OSS Distributions        >
2891*699cd480SApple OSS Distributions          <field_name>SET</field_name>
2892*699cd480SApple OSS Distributions        <field_msb>12</field_msb>
2893*699cd480SApple OSS Distributions        <field_lsb>11</field_lsb>
2894*699cd480SApple OSS Distributions        <field_description order="before">
2895*699cd480SApple OSS Distributions
2896*699cd480SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para>
2897*699cd480SApple OSS Distributions
2898*699cd480SApple OSS Distributions        </field_description>
2899*699cd480SApple OSS Distributions        <field_values>
2900*699cd480SApple OSS Distributions
2901*699cd480SApple OSS Distributions
2902*699cd480SApple OSS Distributions                <field_value_instance>
2903*699cd480SApple OSS Distributions            <field_value>0b00</field_value>
2904*699cd480SApple OSS Distributions        <field_value_description>
2905*699cd480SApple OSS Distributions  <para>Recoverable error (UER).</para>
2906*699cd480SApple OSS Distributions</field_value_description>
2907*699cd480SApple OSS Distributions    </field_value_instance>
2908*699cd480SApple OSS Distributions                <field_value_instance>
2909*699cd480SApple OSS Distributions            <field_value>0b10</field_value>
2910*699cd480SApple OSS Distributions        <field_value_description>
2911*699cd480SApple OSS Distributions  <para>Uncontainable error (UC).</para>
2912*699cd480SApple OSS Distributions</field_value_description>
2913*699cd480SApple OSS Distributions    </field_value_instance>
2914*699cd480SApple OSS Distributions                <field_value_instance>
2915*699cd480SApple OSS Distributions            <field_value>0b11</field_value>
2916*699cd480SApple OSS Distributions        <field_value_description>
2917*699cd480SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
2918*699cd480SApple OSS Distributions</field_value_description>
2919*699cd480SApple OSS Distributions    </field_value_instance>
2920*699cd480SApple OSS Distributions        </field_values>
2921*699cd480SApple OSS Distributions            <field_description order="after">
2922*699cd480SApple OSS Distributions
2923*699cd480SApple OSS Distributions  <para>All other values are reserved.</para>
2924*699cd480SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
2925*699cd480SApple OSS Distributions<list type="unordered">
2926*699cd480SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
2927*699cd480SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content>
2928*699cd480SApple OSS Distributions</listitem></list>
2929*699cd480SApple OSS Distributions
2930*699cd480SApple OSS Distributions            </field_description>
2931*699cd480SApple OSS Distributions          <field_resets>
2932*699cd480SApple OSS Distributions
2933*699cd480SApple OSS Distributions    <field_reset>
2934*699cd480SApple OSS Distributions
2935*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2936*699cd480SApple OSS Distributions
2937*699cd480SApple OSS Distributions    </field_reset>
2938*699cd480SApple OSS Distributions</field_resets>
2939*699cd480SApple OSS Distributions      </field>
2940*699cd480SApple OSS Distributions        <field
2941*699cd480SApple OSS Distributions           id="FnV_10_10"
2942*699cd480SApple OSS Distributions           is_variable_length="False"
2943*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2944*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2945*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2946*699cd480SApple OSS Distributions           is_constant_value="False"
2947*699cd480SApple OSS Distributions        >
2948*699cd480SApple OSS Distributions          <field_name>FnV</field_name>
2949*699cd480SApple OSS Distributions        <field_msb>10</field_msb>
2950*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
2951*699cd480SApple OSS Distributions        <field_description order="before">
2952*699cd480SApple OSS Distributions
2953*699cd480SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
2954*699cd480SApple OSS Distributions
2955*699cd480SApple OSS Distributions        </field_description>
2956*699cd480SApple OSS Distributions        <field_values>
2957*699cd480SApple OSS Distributions
2958*699cd480SApple OSS Distributions
2959*699cd480SApple OSS Distributions                <field_value_instance>
2960*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
2961*699cd480SApple OSS Distributions        <field_value_description>
2962*699cd480SApple OSS Distributions  <para>FAR is valid.</para>
2963*699cd480SApple OSS Distributions</field_value_description>
2964*699cd480SApple OSS Distributions    </field_value_instance>
2965*699cd480SApple OSS Distributions                <field_value_instance>
2966*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
2967*699cd480SApple OSS Distributions        <field_value_description>
2968*699cd480SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
2969*699cd480SApple OSS Distributions</field_value_description>
2970*699cd480SApple OSS Distributions    </field_value_instance>
2971*699cd480SApple OSS Distributions        </field_values>
2972*699cd480SApple OSS Distributions            <field_description order="after">
2973*699cd480SApple OSS Distributions
2974*699cd480SApple OSS Distributions  <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
2975*699cd480SApple OSS Distributions
2976*699cd480SApple OSS Distributions            </field_description>
2977*699cd480SApple OSS Distributions          <field_resets>
2978*699cd480SApple OSS Distributions
2979*699cd480SApple OSS Distributions    <field_reset>
2980*699cd480SApple OSS Distributions
2981*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
2982*699cd480SApple OSS Distributions
2983*699cd480SApple OSS Distributions    </field_reset>
2984*699cd480SApple OSS Distributions</field_resets>
2985*699cd480SApple OSS Distributions      </field>
2986*699cd480SApple OSS Distributions        <field
2987*699cd480SApple OSS Distributions           id="EA_9_9"
2988*699cd480SApple OSS Distributions           is_variable_length="False"
2989*699cd480SApple OSS Distributions           has_partial_fieldset="False"
2990*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
2991*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
2992*699cd480SApple OSS Distributions           is_constant_value="False"
2993*699cd480SApple OSS Distributions        >
2994*699cd480SApple OSS Distributions          <field_name>EA</field_name>
2995*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
2996*699cd480SApple OSS Distributions        <field_lsb>9</field_lsb>
2997*699cd480SApple OSS Distributions        <field_description order="before">
2998*699cd480SApple OSS Distributions
2999*699cd480SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3000*699cd480SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3001*699cd480SApple OSS Distributions
3002*699cd480SApple OSS Distributions        </field_description>
3003*699cd480SApple OSS Distributions        <field_values>
3004*699cd480SApple OSS Distributions
3005*699cd480SApple OSS Distributions
3006*699cd480SApple OSS Distributions        </field_values>
3007*699cd480SApple OSS Distributions          <field_resets>
3008*699cd480SApple OSS Distributions
3009*699cd480SApple OSS Distributions    <field_reset>
3010*699cd480SApple OSS Distributions
3011*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3012*699cd480SApple OSS Distributions
3013*699cd480SApple OSS Distributions    </field_reset>
3014*699cd480SApple OSS Distributions</field_resets>
3015*699cd480SApple OSS Distributions      </field>
3016*699cd480SApple OSS Distributions        <field
3017*699cd480SApple OSS Distributions           id="0_8_8"
3018*699cd480SApple OSS Distributions           is_variable_length="False"
3019*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3020*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3021*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3022*699cd480SApple OSS Distributions           is_constant_value="False"
3023*699cd480SApple OSS Distributions           rwtype="RES0"
3024*699cd480SApple OSS Distributions        >
3025*699cd480SApple OSS Distributions          <field_name>0</field_name>
3026*699cd480SApple OSS Distributions        <field_msb>8</field_msb>
3027*699cd480SApple OSS Distributions        <field_lsb>8</field_lsb>
3028*699cd480SApple OSS Distributions        <field_description order="before">
3029*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3030*699cd480SApple OSS Distributions        </field_description>
3031*699cd480SApple OSS Distributions        <field_values>
3032*699cd480SApple OSS Distributions        </field_values>
3033*699cd480SApple OSS Distributions      </field>
3034*699cd480SApple OSS Distributions        <field
3035*699cd480SApple OSS Distributions           id="S1PTW_7_7"
3036*699cd480SApple OSS Distributions           is_variable_length="False"
3037*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3038*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3039*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3040*699cd480SApple OSS Distributions           is_constant_value="False"
3041*699cd480SApple OSS Distributions        >
3042*699cd480SApple OSS Distributions          <field_name>S1PTW</field_name>
3043*699cd480SApple OSS Distributions        <field_msb>7</field_msb>
3044*699cd480SApple OSS Distributions        <field_lsb>7</field_lsb>
3045*699cd480SApple OSS Distributions        <field_description order="before">
3046*699cd480SApple OSS Distributions
3047*699cd480SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3048*699cd480SApple OSS Distributions
3049*699cd480SApple OSS Distributions        </field_description>
3050*699cd480SApple OSS Distributions        <field_values>
3051*699cd480SApple OSS Distributions
3052*699cd480SApple OSS Distributions
3053*699cd480SApple OSS Distributions                <field_value_instance>
3054*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3055*699cd480SApple OSS Distributions        <field_value_description>
3056*699cd480SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3057*699cd480SApple OSS Distributions</field_value_description>
3058*699cd480SApple OSS Distributions    </field_value_instance>
3059*699cd480SApple OSS Distributions                <field_value_instance>
3060*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3061*699cd480SApple OSS Distributions        <field_value_description>
3062*699cd480SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3063*699cd480SApple OSS Distributions</field_value_description>
3064*699cd480SApple OSS Distributions    </field_value_instance>
3065*699cd480SApple OSS Distributions        </field_values>
3066*699cd480SApple OSS Distributions            <field_description order="after">
3067*699cd480SApple OSS Distributions
3068*699cd480SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3069*699cd480SApple OSS Distributions
3070*699cd480SApple OSS Distributions            </field_description>
3071*699cd480SApple OSS Distributions          <field_resets>
3072*699cd480SApple OSS Distributions
3073*699cd480SApple OSS Distributions    <field_reset>
3074*699cd480SApple OSS Distributions
3075*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3076*699cd480SApple OSS Distributions
3077*699cd480SApple OSS Distributions    </field_reset>
3078*699cd480SApple OSS Distributions</field_resets>
3079*699cd480SApple OSS Distributions      </field>
3080*699cd480SApple OSS Distributions        <field
3081*699cd480SApple OSS Distributions           id="0_6_6"
3082*699cd480SApple OSS Distributions           is_variable_length="False"
3083*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3084*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3085*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3086*699cd480SApple OSS Distributions           is_constant_value="False"
3087*699cd480SApple OSS Distributions           rwtype="RES0"
3088*699cd480SApple OSS Distributions        >
3089*699cd480SApple OSS Distributions          <field_name>0</field_name>
3090*699cd480SApple OSS Distributions        <field_msb>6</field_msb>
3091*699cd480SApple OSS Distributions        <field_lsb>6</field_lsb>
3092*699cd480SApple OSS Distributions        <field_description order="before">
3093*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3094*699cd480SApple OSS Distributions        </field_description>
3095*699cd480SApple OSS Distributions        <field_values>
3096*699cd480SApple OSS Distributions        </field_values>
3097*699cd480SApple OSS Distributions      </field>
3098*699cd480SApple OSS Distributions        <field
3099*699cd480SApple OSS Distributions           id="IFSC_5_0"
3100*699cd480SApple OSS Distributions           is_variable_length="False"
3101*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3102*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3103*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3104*699cd480SApple OSS Distributions           is_constant_value="False"
3105*699cd480SApple OSS Distributions        >
3106*699cd480SApple OSS Distributions          <field_name>IFSC</field_name>
3107*699cd480SApple OSS Distributions        <field_msb>5</field_msb>
3108*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
3109*699cd480SApple OSS Distributions        <field_description order="before">
3110*699cd480SApple OSS Distributions
3111*699cd480SApple OSS Distributions  <para>Instruction Fault Status Code. Possible values of this field are:</para>
3112*699cd480SApple OSS Distributions
3113*699cd480SApple OSS Distributions        </field_description>
3114*699cd480SApple OSS Distributions        <field_values>
3115*699cd480SApple OSS Distributions
3116*699cd480SApple OSS Distributions
3117*699cd480SApple OSS Distributions                <field_value_instance>
3118*699cd480SApple OSS Distributions            <field_value>0b000000</field_value>
3119*699cd480SApple OSS Distributions        <field_value_description>
3120*699cd480SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register</para>
3121*699cd480SApple OSS Distributions</field_value_description>
3122*699cd480SApple OSS Distributions    </field_value_instance>
3123*699cd480SApple OSS Distributions                <field_value_instance>
3124*699cd480SApple OSS Distributions            <field_value>0b000001</field_value>
3125*699cd480SApple OSS Distributions        <field_value_description>
3126*699cd480SApple OSS Distributions  <para>Address size fault, level 1</para>
3127*699cd480SApple OSS Distributions</field_value_description>
3128*699cd480SApple OSS Distributions    </field_value_instance>
3129*699cd480SApple OSS Distributions                <field_value_instance>
3130*699cd480SApple OSS Distributions            <field_value>0b000010</field_value>
3131*699cd480SApple OSS Distributions        <field_value_description>
3132*699cd480SApple OSS Distributions  <para>Address size fault, level 2</para>
3133*699cd480SApple OSS Distributions</field_value_description>
3134*699cd480SApple OSS Distributions    </field_value_instance>
3135*699cd480SApple OSS Distributions                <field_value_instance>
3136*699cd480SApple OSS Distributions            <field_value>0b000011</field_value>
3137*699cd480SApple OSS Distributions        <field_value_description>
3138*699cd480SApple OSS Distributions  <para>Address size fault, level 3</para>
3139*699cd480SApple OSS Distributions</field_value_description>
3140*699cd480SApple OSS Distributions    </field_value_instance>
3141*699cd480SApple OSS Distributions                <field_value_instance>
3142*699cd480SApple OSS Distributions            <field_value>0b000100</field_value>
3143*699cd480SApple OSS Distributions        <field_value_description>
3144*699cd480SApple OSS Distributions  <para>Translation fault, level 0</para>
3145*699cd480SApple OSS Distributions</field_value_description>
3146*699cd480SApple OSS Distributions    </field_value_instance>
3147*699cd480SApple OSS Distributions                <field_value_instance>
3148*699cd480SApple OSS Distributions            <field_value>0b000101</field_value>
3149*699cd480SApple OSS Distributions        <field_value_description>
3150*699cd480SApple OSS Distributions  <para>Translation fault, level 1</para>
3151*699cd480SApple OSS Distributions</field_value_description>
3152*699cd480SApple OSS Distributions    </field_value_instance>
3153*699cd480SApple OSS Distributions                <field_value_instance>
3154*699cd480SApple OSS Distributions            <field_value>0b000110</field_value>
3155*699cd480SApple OSS Distributions        <field_value_description>
3156*699cd480SApple OSS Distributions  <para>Translation fault, level 2</para>
3157*699cd480SApple OSS Distributions</field_value_description>
3158*699cd480SApple OSS Distributions    </field_value_instance>
3159*699cd480SApple OSS Distributions                <field_value_instance>
3160*699cd480SApple OSS Distributions            <field_value>0b000111</field_value>
3161*699cd480SApple OSS Distributions        <field_value_description>
3162*699cd480SApple OSS Distributions  <para>Translation fault, level 3</para>
3163*699cd480SApple OSS Distributions</field_value_description>
3164*699cd480SApple OSS Distributions    </field_value_instance>
3165*699cd480SApple OSS Distributions                <field_value_instance>
3166*699cd480SApple OSS Distributions            <field_value>0b001001</field_value>
3167*699cd480SApple OSS Distributions        <field_value_description>
3168*699cd480SApple OSS Distributions  <para>Access flag fault, level 1</para>
3169*699cd480SApple OSS Distributions</field_value_description>
3170*699cd480SApple OSS Distributions    </field_value_instance>
3171*699cd480SApple OSS Distributions                <field_value_instance>
3172*699cd480SApple OSS Distributions            <field_value>0b001010</field_value>
3173*699cd480SApple OSS Distributions        <field_value_description>
3174*699cd480SApple OSS Distributions  <para>Access flag fault, level 2</para>
3175*699cd480SApple OSS Distributions</field_value_description>
3176*699cd480SApple OSS Distributions    </field_value_instance>
3177*699cd480SApple OSS Distributions                <field_value_instance>
3178*699cd480SApple OSS Distributions            <field_value>0b001011</field_value>
3179*699cd480SApple OSS Distributions        <field_value_description>
3180*699cd480SApple OSS Distributions  <para>Access flag fault, level 3</para>
3181*699cd480SApple OSS Distributions</field_value_description>
3182*699cd480SApple OSS Distributions    </field_value_instance>
3183*699cd480SApple OSS Distributions                <field_value_instance>
3184*699cd480SApple OSS Distributions            <field_value>0b001101</field_value>
3185*699cd480SApple OSS Distributions        <field_value_description>
3186*699cd480SApple OSS Distributions  <para>Permission fault, level 1</para>
3187*699cd480SApple OSS Distributions</field_value_description>
3188*699cd480SApple OSS Distributions    </field_value_instance>
3189*699cd480SApple OSS Distributions                <field_value_instance>
3190*699cd480SApple OSS Distributions            <field_value>0b001110</field_value>
3191*699cd480SApple OSS Distributions        <field_value_description>
3192*699cd480SApple OSS Distributions  <para>Permission fault, level 2</para>
3193*699cd480SApple OSS Distributions</field_value_description>
3194*699cd480SApple OSS Distributions    </field_value_instance>
3195*699cd480SApple OSS Distributions                <field_value_instance>
3196*699cd480SApple OSS Distributions            <field_value>0b001111</field_value>
3197*699cd480SApple OSS Distributions        <field_value_description>
3198*699cd480SApple OSS Distributions  <para>Permission fault, level 3</para>
3199*699cd480SApple OSS Distributions</field_value_description>
3200*699cd480SApple OSS Distributions    </field_value_instance>
3201*699cd480SApple OSS Distributions                <field_value_instance>
3202*699cd480SApple OSS Distributions            <field_value>0b010000</field_value>
3203*699cd480SApple OSS Distributions        <field_value_description>
3204*699cd480SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk</para>
3205*699cd480SApple OSS Distributions</field_value_description>
3206*699cd480SApple OSS Distributions    </field_value_instance>
3207*699cd480SApple OSS Distributions                <field_value_instance>
3208*699cd480SApple OSS Distributions            <field_value>0b010100</field_value>
3209*699cd480SApple OSS Distributions        <field_value_description>
3210*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0</para>
3211*699cd480SApple OSS Distributions</field_value_description>
3212*699cd480SApple OSS Distributions    </field_value_instance>
3213*699cd480SApple OSS Distributions                <field_value_instance>
3214*699cd480SApple OSS Distributions            <field_value>0b010101</field_value>
3215*699cd480SApple OSS Distributions        <field_value_description>
3216*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1</para>
3217*699cd480SApple OSS Distributions</field_value_description>
3218*699cd480SApple OSS Distributions    </field_value_instance>
3219*699cd480SApple OSS Distributions                <field_value_instance>
3220*699cd480SApple OSS Distributions            <field_value>0b010110</field_value>
3221*699cd480SApple OSS Distributions        <field_value_description>
3222*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2</para>
3223*699cd480SApple OSS Distributions</field_value_description>
3224*699cd480SApple OSS Distributions    </field_value_instance>
3225*699cd480SApple OSS Distributions                <field_value_instance>
3226*699cd480SApple OSS Distributions            <field_value>0b010111</field_value>
3227*699cd480SApple OSS Distributions        <field_value_description>
3228*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3</para>
3229*699cd480SApple OSS Distributions</field_value_description>
3230*699cd480SApple OSS Distributions    </field_value_instance>
3231*699cd480SApple OSS Distributions                <field_value_instance>
3232*699cd480SApple OSS Distributions            <field_value>0b011000</field_value>
3233*699cd480SApple OSS Distributions        <field_value_description>
3234*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk</para>
3235*699cd480SApple OSS Distributions</field_value_description>
3236*699cd480SApple OSS Distributions    </field_value_instance>
3237*699cd480SApple OSS Distributions                <field_value_instance>
3238*699cd480SApple OSS Distributions            <field_value>0b011100</field_value>
3239*699cd480SApple OSS Distributions        <field_value_description>
3240*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para>
3241*699cd480SApple OSS Distributions</field_value_description>
3242*699cd480SApple OSS Distributions    </field_value_instance>
3243*699cd480SApple OSS Distributions                <field_value_instance>
3244*699cd480SApple OSS Distributions            <field_value>0b011101</field_value>
3245*699cd480SApple OSS Distributions        <field_value_description>
3246*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para>
3247*699cd480SApple OSS Distributions</field_value_description>
3248*699cd480SApple OSS Distributions    </field_value_instance>
3249*699cd480SApple OSS Distributions                <field_value_instance>
3250*699cd480SApple OSS Distributions            <field_value>0b011110</field_value>
3251*699cd480SApple OSS Distributions        <field_value_description>
3252*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para>
3253*699cd480SApple OSS Distributions</field_value_description>
3254*699cd480SApple OSS Distributions    </field_value_instance>
3255*699cd480SApple OSS Distributions                <field_value_instance>
3256*699cd480SApple OSS Distributions            <field_value>0b011111</field_value>
3257*699cd480SApple OSS Distributions        <field_value_description>
3258*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para>
3259*699cd480SApple OSS Distributions</field_value_description>
3260*699cd480SApple OSS Distributions    </field_value_instance>
3261*699cd480SApple OSS Distributions                <field_value_instance>
3262*699cd480SApple OSS Distributions            <field_value>0b110000</field_value>
3263*699cd480SApple OSS Distributions        <field_value_description>
3264*699cd480SApple OSS Distributions  <para>TLB conflict abort</para>
3265*699cd480SApple OSS Distributions</field_value_description>
3266*699cd480SApple OSS Distributions    </field_value_instance>
3267*699cd480SApple OSS Distributions                <field_value_instance>
3268*699cd480SApple OSS Distributions            <field_value>0b110001</field_value>
3269*699cd480SApple OSS Distributions        <field_value_description>
3270*699cd480SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
3271*699cd480SApple OSS Distributions</field_value_description>
3272*699cd480SApple OSS Distributions    </field_value_instance>
3273*699cd480SApple OSS Distributions        </field_values>
3274*699cd480SApple OSS Distributions            <field_description order="after">
3275*699cd480SApple OSS Distributions
3276*699cd480SApple OSS Distributions  <para>All other values are reserved.</para>
3277*699cd480SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
3278*699cd480SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
3279*699cd480SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
3280*699cd480SApple OSS Distributions
3281*699cd480SApple OSS Distributions            </field_description>
3282*699cd480SApple OSS Distributions          <field_resets>
3283*699cd480SApple OSS Distributions
3284*699cd480SApple OSS Distributions    <field_reset>
3285*699cd480SApple OSS Distributions
3286*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3287*699cd480SApple OSS Distributions
3288*699cd480SApple OSS Distributions    </field_reset>
3289*699cd480SApple OSS Distributions</field_resets>
3290*699cd480SApple OSS Distributions      </field>
3291*699cd480SApple OSS Distributions    <text_after_fields>
3292*699cd480SApple OSS Distributions
3293*699cd480SApple OSS Distributions
3294*699cd480SApple OSS Distributions
3295*699cd480SApple OSS Distributions    </text_after_fields>
3296*699cd480SApple OSS Distributions  </fields>
3297*699cd480SApple OSS Distributions              <reg_fieldset length="25">
3298*699cd480SApple OSS Distributions
3299*699cd480SApple OSS Distributions
3300*699cd480SApple OSS Distributions
3301*699cd480SApple OSS Distributions
3302*699cd480SApple OSS Distributions
3303*699cd480SApple OSS Distributions
3304*699cd480SApple OSS Distributions
3305*699cd480SApple OSS Distributions
3306*699cd480SApple OSS Distributions
3307*699cd480SApple OSS Distributions
3308*699cd480SApple OSS Distributions
3309*699cd480SApple OSS Distributions
3310*699cd480SApple OSS Distributions
3311*699cd480SApple OSS Distributions
3312*699cd480SApple OSS Distributions
3313*699cd480SApple OSS Distributions
3314*699cd480SApple OSS Distributions
3315*699cd480SApple OSS Distributions
3316*699cd480SApple OSS Distributions        <fieldat id="0_24_13" msb="24" lsb="13"/>
3317*699cd480SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
3318*699cd480SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
3319*699cd480SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
3320*699cd480SApple OSS Distributions        <fieldat id="0_8_8" msb="8" lsb="8"/>
3321*699cd480SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
3322*699cd480SApple OSS Distributions        <fieldat id="0_6_6" msb="6" lsb="6"/>
3323*699cd480SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
3324*699cd480SApple OSS Distributions    </reg_fieldset>
3325*699cd480SApple OSS Distributions            </partial_fieldset>
3326*699cd480SApple OSS Distributions            <partial_fieldset>
3327*699cd480SApple OSS Distributions              <fields length="25">
3328*699cd480SApple OSS Distributions      <fields_instance>Exception from a Data Abort</fields_instance>
3329*699cd480SApple OSS Distributions    <text_before_fields>
3330*699cd480SApple OSS Distributions
3331*699cd480SApple OSS Distributions
3332*699cd480SApple OSS Distributions
3333*699cd480SApple OSS Distributions    </text_before_fields>
3334*699cd480SApple OSS Distributions
3335*699cd480SApple OSS Distributions        <field
3336*699cd480SApple OSS Distributions           id="ISV_24_24"
3337*699cd480SApple OSS Distributions           is_variable_length="False"
3338*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3339*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3340*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3341*699cd480SApple OSS Distributions           is_constant_value="False"
3342*699cd480SApple OSS Distributions        >
3343*699cd480SApple OSS Distributions          <field_name>ISV</field_name>
3344*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
3345*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
3346*699cd480SApple OSS Distributions        <field_description order="before">
3347*699cd480SApple OSS Distributions
3348*699cd480SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para>
3349*699cd480SApple OSS Distributions
3350*699cd480SApple OSS Distributions        </field_description>
3351*699cd480SApple OSS Distributions        <field_values>
3352*699cd480SApple OSS Distributions
3353*699cd480SApple OSS Distributions
3354*699cd480SApple OSS Distributions                <field_value_instance>
3355*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3356*699cd480SApple OSS Distributions        <field_value_description>
3357*699cd480SApple OSS Distributions  <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para>
3358*699cd480SApple OSS Distributions</field_value_description>
3359*699cd480SApple OSS Distributions    </field_value_instance>
3360*699cd480SApple OSS Distributions                <field_value_instance>
3361*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3362*699cd480SApple OSS Distributions        <field_value_description>
3363*699cd480SApple OSS Distributions  <para>ISS[23:14] hold a valid instruction syndrome.</para>
3364*699cd480SApple OSS Distributions</field_value_description>
3365*699cd480SApple OSS Distributions    </field_value_instance>
3366*699cd480SApple OSS Distributions        </field_values>
3367*699cd480SApple OSS Distributions            <field_description order="after">
3368*699cd480SApple OSS Distributions
3369*699cd480SApple OSS Distributions  <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para>
3370*699cd480SApple OSS Distributions<list type="unordered">
3371*699cd480SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content>
3372*699cd480SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered">
3373*699cd480SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content>
3374*699cd480SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content>
3375*699cd480SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content>
3376*699cd480SApple OSS Distributions</listitem></list>
3377*699cd480SApple OSS Distributions</content>
3378*699cd480SApple OSS Distributions</listitem></list>
3379*699cd480SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para>
3380*699cd480SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para>
3381*699cd480SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para>
3382*699cd480SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para>
3383*699cd480SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para>
3384*699cd480SApple OSS Distributions
3385*699cd480SApple OSS Distributions            </field_description>
3386*699cd480SApple OSS Distributions          <field_resets>
3387*699cd480SApple OSS Distributions
3388*699cd480SApple OSS Distributions    <field_reset>
3389*699cd480SApple OSS Distributions
3390*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3391*699cd480SApple OSS Distributions
3392*699cd480SApple OSS Distributions    </field_reset>
3393*699cd480SApple OSS Distributions</field_resets>
3394*699cd480SApple OSS Distributions      </field>
3395*699cd480SApple OSS Distributions        <field
3396*699cd480SApple OSS Distributions           id="SAS_23_22"
3397*699cd480SApple OSS Distributions           is_variable_length="False"
3398*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3399*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3400*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3401*699cd480SApple OSS Distributions           is_constant_value="False"
3402*699cd480SApple OSS Distributions        >
3403*699cd480SApple OSS Distributions          <field_name>SAS</field_name>
3404*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
3405*699cd480SApple OSS Distributions        <field_lsb>22</field_lsb>
3406*699cd480SApple OSS Distributions        <field_description order="before">
3407*699cd480SApple OSS Distributions
3408*699cd480SApple OSS Distributions  <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para>
3409*699cd480SApple OSS Distributions
3410*699cd480SApple OSS Distributions        </field_description>
3411*699cd480SApple OSS Distributions        <field_values>
3412*699cd480SApple OSS Distributions
3413*699cd480SApple OSS Distributions
3414*699cd480SApple OSS Distributions                <field_value_instance>
3415*699cd480SApple OSS Distributions            <field_value>0b00</field_value>
3416*699cd480SApple OSS Distributions        <field_value_description>
3417*699cd480SApple OSS Distributions  <para>Byte</para>
3418*699cd480SApple OSS Distributions</field_value_description>
3419*699cd480SApple OSS Distributions    </field_value_instance>
3420*699cd480SApple OSS Distributions                <field_value_instance>
3421*699cd480SApple OSS Distributions            <field_value>0b01</field_value>
3422*699cd480SApple OSS Distributions        <field_value_description>
3423*699cd480SApple OSS Distributions  <para>Halfword</para>
3424*699cd480SApple OSS Distributions</field_value_description>
3425*699cd480SApple OSS Distributions    </field_value_instance>
3426*699cd480SApple OSS Distributions                <field_value_instance>
3427*699cd480SApple OSS Distributions            <field_value>0b10</field_value>
3428*699cd480SApple OSS Distributions        <field_value_description>
3429*699cd480SApple OSS Distributions  <para>Word</para>
3430*699cd480SApple OSS Distributions</field_value_description>
3431*699cd480SApple OSS Distributions    </field_value_instance>
3432*699cd480SApple OSS Distributions                <field_value_instance>
3433*699cd480SApple OSS Distributions            <field_value>0b11</field_value>
3434*699cd480SApple OSS Distributions        <field_value_description>
3435*699cd480SApple OSS Distributions  <para>Doubleword</para>
3436*699cd480SApple OSS Distributions</field_value_description>
3437*699cd480SApple OSS Distributions    </field_value_instance>
3438*699cd480SApple OSS Distributions        </field_values>
3439*699cd480SApple OSS Distributions            <field_description order="after">
3440*699cd480SApple OSS Distributions
3441*699cd480SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3442*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3443*699cd480SApple OSS Distributions
3444*699cd480SApple OSS Distributions            </field_description>
3445*699cd480SApple OSS Distributions          <field_resets>
3446*699cd480SApple OSS Distributions
3447*699cd480SApple OSS Distributions    <field_reset>
3448*699cd480SApple OSS Distributions
3449*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3450*699cd480SApple OSS Distributions
3451*699cd480SApple OSS Distributions    </field_reset>
3452*699cd480SApple OSS Distributions</field_resets>
3453*699cd480SApple OSS Distributions      </field>
3454*699cd480SApple OSS Distributions        <field
3455*699cd480SApple OSS Distributions           id="SSE_21_21"
3456*699cd480SApple OSS Distributions           is_variable_length="False"
3457*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3458*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3459*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3460*699cd480SApple OSS Distributions           is_constant_value="False"
3461*699cd480SApple OSS Distributions        >
3462*699cd480SApple OSS Distributions          <field_name>SSE</field_name>
3463*699cd480SApple OSS Distributions        <field_msb>21</field_msb>
3464*699cd480SApple OSS Distributions        <field_lsb>21</field_lsb>
3465*699cd480SApple OSS Distributions        <field_description order="before">
3466*699cd480SApple OSS Distributions
3467*699cd480SApple OSS Distributions  <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para>
3468*699cd480SApple OSS Distributions
3469*699cd480SApple OSS Distributions        </field_description>
3470*699cd480SApple OSS Distributions        <field_values>
3471*699cd480SApple OSS Distributions
3472*699cd480SApple OSS Distributions
3473*699cd480SApple OSS Distributions                <field_value_instance>
3474*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3475*699cd480SApple OSS Distributions        <field_value_description>
3476*699cd480SApple OSS Distributions  <para>Sign-extension not required.</para>
3477*699cd480SApple OSS Distributions</field_value_description>
3478*699cd480SApple OSS Distributions    </field_value_instance>
3479*699cd480SApple OSS Distributions                <field_value_instance>
3480*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3481*699cd480SApple OSS Distributions        <field_value_description>
3482*699cd480SApple OSS Distributions  <para>Data item must be sign-extended.</para>
3483*699cd480SApple OSS Distributions</field_value_description>
3484*699cd480SApple OSS Distributions    </field_value_instance>
3485*699cd480SApple OSS Distributions        </field_values>
3486*699cd480SApple OSS Distributions            <field_description order="after">
3487*699cd480SApple OSS Distributions
3488*699cd480SApple OSS Distributions  <para>For all other operations this bit is 0.</para>
3489*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3490*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3491*699cd480SApple OSS Distributions
3492*699cd480SApple OSS Distributions            </field_description>
3493*699cd480SApple OSS Distributions          <field_resets>
3494*699cd480SApple OSS Distributions
3495*699cd480SApple OSS Distributions    <field_reset>
3496*699cd480SApple OSS Distributions
3497*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3498*699cd480SApple OSS Distributions
3499*699cd480SApple OSS Distributions    </field_reset>
3500*699cd480SApple OSS Distributions</field_resets>
3501*699cd480SApple OSS Distributions      </field>
3502*699cd480SApple OSS Distributions        <field
3503*699cd480SApple OSS Distributions           id="SRT_20_16"
3504*699cd480SApple OSS Distributions           is_variable_length="False"
3505*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3506*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3507*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3508*699cd480SApple OSS Distributions           is_constant_value="False"
3509*699cd480SApple OSS Distributions        >
3510*699cd480SApple OSS Distributions          <field_name>SRT</field_name>
3511*699cd480SApple OSS Distributions        <field_msb>20</field_msb>
3512*699cd480SApple OSS Distributions        <field_lsb>16</field_lsb>
3513*699cd480SApple OSS Distributions        <field_description order="before">
3514*699cd480SApple OSS Distributions
3515*699cd480SApple OSS Distributions  <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para>
3516*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3517*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3518*699cd480SApple OSS Distributions
3519*699cd480SApple OSS Distributions        </field_description>
3520*699cd480SApple OSS Distributions        <field_values>
3521*699cd480SApple OSS Distributions
3522*699cd480SApple OSS Distributions
3523*699cd480SApple OSS Distributions        </field_values>
3524*699cd480SApple OSS Distributions          <field_resets>
3525*699cd480SApple OSS Distributions
3526*699cd480SApple OSS Distributions    <field_reset>
3527*699cd480SApple OSS Distributions
3528*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3529*699cd480SApple OSS Distributions
3530*699cd480SApple OSS Distributions    </field_reset>
3531*699cd480SApple OSS Distributions</field_resets>
3532*699cd480SApple OSS Distributions      </field>
3533*699cd480SApple OSS Distributions        <field
3534*699cd480SApple OSS Distributions           id="SF_15_15"
3535*699cd480SApple OSS Distributions           is_variable_length="False"
3536*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3537*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3538*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3539*699cd480SApple OSS Distributions           is_constant_value="False"
3540*699cd480SApple OSS Distributions        >
3541*699cd480SApple OSS Distributions          <field_name>SF</field_name>
3542*699cd480SApple OSS Distributions        <field_msb>15</field_msb>
3543*699cd480SApple OSS Distributions        <field_lsb>15</field_lsb>
3544*699cd480SApple OSS Distributions        <field_description order="before">
3545*699cd480SApple OSS Distributions
3546*699cd480SApple OSS Distributions  <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para>
3547*699cd480SApple OSS Distributions
3548*699cd480SApple OSS Distributions        </field_description>
3549*699cd480SApple OSS Distributions        <field_values>
3550*699cd480SApple OSS Distributions
3551*699cd480SApple OSS Distributions
3552*699cd480SApple OSS Distributions                <field_value_instance>
3553*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3554*699cd480SApple OSS Distributions        <field_value_description>
3555*699cd480SApple OSS Distributions  <para>Instruction loads/stores a 32-bit wide register.</para>
3556*699cd480SApple OSS Distributions</field_value_description>
3557*699cd480SApple OSS Distributions    </field_value_instance>
3558*699cd480SApple OSS Distributions                <field_value_instance>
3559*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3560*699cd480SApple OSS Distributions        <field_value_description>
3561*699cd480SApple OSS Distributions  <para>Instruction loads/stores a 64-bit wide register.</para>
3562*699cd480SApple OSS Distributions</field_value_description>
3563*699cd480SApple OSS Distributions    </field_value_instance>
3564*699cd480SApple OSS Distributions        </field_values>
3565*699cd480SApple OSS Distributions            <field_description order="after">
3566*699cd480SApple OSS Distributions
3567*699cd480SApple OSS Distributions  <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3568*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3569*699cd480SApple OSS Distributions
3570*699cd480SApple OSS Distributions            </field_description>
3571*699cd480SApple OSS Distributions          <field_resets>
3572*699cd480SApple OSS Distributions
3573*699cd480SApple OSS Distributions    <field_reset>
3574*699cd480SApple OSS Distributions
3575*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3576*699cd480SApple OSS Distributions
3577*699cd480SApple OSS Distributions    </field_reset>
3578*699cd480SApple OSS Distributions</field_resets>
3579*699cd480SApple OSS Distributions      </field>
3580*699cd480SApple OSS Distributions        <field
3581*699cd480SApple OSS Distributions           id="AR_14_14"
3582*699cd480SApple OSS Distributions           is_variable_length="False"
3583*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3584*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3585*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3586*699cd480SApple OSS Distributions           is_constant_value="False"
3587*699cd480SApple OSS Distributions        >
3588*699cd480SApple OSS Distributions          <field_name>AR</field_name>
3589*699cd480SApple OSS Distributions        <field_msb>14</field_msb>
3590*699cd480SApple OSS Distributions        <field_lsb>14</field_lsb>
3591*699cd480SApple OSS Distributions        <field_description order="before">
3592*699cd480SApple OSS Distributions
3593*699cd480SApple OSS Distributions  <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para>
3594*699cd480SApple OSS Distributions
3595*699cd480SApple OSS Distributions        </field_description>
3596*699cd480SApple OSS Distributions        <field_values>
3597*699cd480SApple OSS Distributions
3598*699cd480SApple OSS Distributions
3599*699cd480SApple OSS Distributions                <field_value_instance>
3600*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3601*699cd480SApple OSS Distributions        <field_value_description>
3602*699cd480SApple OSS Distributions  <para>Instruction did not have acquire/release semantics.</para>
3603*699cd480SApple OSS Distributions</field_value_description>
3604*699cd480SApple OSS Distributions    </field_value_instance>
3605*699cd480SApple OSS Distributions                <field_value_instance>
3606*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3607*699cd480SApple OSS Distributions        <field_value_description>
3608*699cd480SApple OSS Distributions  <para>Instruction did have acquire/release semantics.</para>
3609*699cd480SApple OSS Distributions</field_value_description>
3610*699cd480SApple OSS Distributions    </field_value_instance>
3611*699cd480SApple OSS Distributions        </field_values>
3612*699cd480SApple OSS Distributions            <field_description order="after">
3613*699cd480SApple OSS Distributions
3614*699cd480SApple OSS Distributions  <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
3615*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para>
3616*699cd480SApple OSS Distributions
3617*699cd480SApple OSS Distributions            </field_description>
3618*699cd480SApple OSS Distributions          <field_resets>
3619*699cd480SApple OSS Distributions
3620*699cd480SApple OSS Distributions    <field_reset>
3621*699cd480SApple OSS Distributions
3622*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3623*699cd480SApple OSS Distributions
3624*699cd480SApple OSS Distributions    </field_reset>
3625*699cd480SApple OSS Distributions</field_resets>
3626*699cd480SApple OSS Distributions      </field>
3627*699cd480SApple OSS Distributions        <field
3628*699cd480SApple OSS Distributions           id="VNCR_13_13_1"
3629*699cd480SApple OSS Distributions           is_variable_length="False"
3630*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3631*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3632*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3633*699cd480SApple OSS Distributions           is_constant_value="False"
3634*699cd480SApple OSS Distributions        >
3635*699cd480SApple OSS Distributions          <field_name>VNCR</field_name>
3636*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
3637*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
3638*699cd480SApple OSS Distributions        <field_description order="before">
3639*699cd480SApple OSS Distributions
3640*699cd480SApple OSS Distributions  <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
3641*699cd480SApple OSS Distributions
3642*699cd480SApple OSS Distributions        </field_description>
3643*699cd480SApple OSS Distributions        <field_values>
3644*699cd480SApple OSS Distributions
3645*699cd480SApple OSS Distributions
3646*699cd480SApple OSS Distributions                <field_value_instance>
3647*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3648*699cd480SApple OSS Distributions        <field_value_description>
3649*699cd480SApple OSS Distributions  <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3650*699cd480SApple OSS Distributions</field_value_description>
3651*699cd480SApple OSS Distributions    </field_value_instance>
3652*699cd480SApple OSS Distributions                <field_value_instance>
3653*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3654*699cd480SApple OSS Distributions        <field_value_description>
3655*699cd480SApple OSS Distributions  <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para>
3656*699cd480SApple OSS Distributions</field_value_description>
3657*699cd480SApple OSS Distributions    </field_value_instance>
3658*699cd480SApple OSS Distributions        </field_values>
3659*699cd480SApple OSS Distributions            <field_description order="after">
3660*699cd480SApple OSS Distributions
3661*699cd480SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
3662*699cd480SApple OSS Distributions
3663*699cd480SApple OSS Distributions            </field_description>
3664*699cd480SApple OSS Distributions          <field_resets>
3665*699cd480SApple OSS Distributions
3666*699cd480SApple OSS Distributions    <field_reset>
3667*699cd480SApple OSS Distributions
3668*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3669*699cd480SApple OSS Distributions
3670*699cd480SApple OSS Distributions    </field_reset>
3671*699cd480SApple OSS Distributions</field_resets>
3672*699cd480SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
3673*699cd480SApple OSS Distributions      </field>
3674*699cd480SApple OSS Distributions        <field
3675*699cd480SApple OSS Distributions           id="0_13_13_2"
3676*699cd480SApple OSS Distributions           is_variable_length="False"
3677*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3678*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3679*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3680*699cd480SApple OSS Distributions           is_constant_value="False"
3681*699cd480SApple OSS Distributions           rwtype="RES0"
3682*699cd480SApple OSS Distributions        >
3683*699cd480SApple OSS Distributions          <field_name>0</field_name>
3684*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
3685*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
3686*699cd480SApple OSS Distributions        <field_description order="before">
3687*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
3688*699cd480SApple OSS Distributions        </field_description>
3689*699cd480SApple OSS Distributions        <field_values>
3690*699cd480SApple OSS Distributions        </field_values>
3691*699cd480SApple OSS Distributions      </field>
3692*699cd480SApple OSS Distributions        <field
3693*699cd480SApple OSS Distributions           id="SET_12_11"
3694*699cd480SApple OSS Distributions           is_variable_length="False"
3695*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3696*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3697*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3698*699cd480SApple OSS Distributions           is_constant_value="False"
3699*699cd480SApple OSS Distributions        >
3700*699cd480SApple OSS Distributions          <field_name>SET</field_name>
3701*699cd480SApple OSS Distributions        <field_msb>12</field_msb>
3702*699cd480SApple OSS Distributions        <field_lsb>11</field_lsb>
3703*699cd480SApple OSS Distributions        <field_description order="before">
3704*699cd480SApple OSS Distributions
3705*699cd480SApple OSS Distributions  <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para>
3706*699cd480SApple OSS Distributions
3707*699cd480SApple OSS Distributions        </field_description>
3708*699cd480SApple OSS Distributions        <field_values>
3709*699cd480SApple OSS Distributions
3710*699cd480SApple OSS Distributions
3711*699cd480SApple OSS Distributions                <field_value_instance>
3712*699cd480SApple OSS Distributions            <field_value>0b00</field_value>
3713*699cd480SApple OSS Distributions        <field_value_description>
3714*699cd480SApple OSS Distributions  <para>Recoverable error (UER).</para>
3715*699cd480SApple OSS Distributions</field_value_description>
3716*699cd480SApple OSS Distributions    </field_value_instance>
3717*699cd480SApple OSS Distributions                <field_value_instance>
3718*699cd480SApple OSS Distributions            <field_value>0b10</field_value>
3719*699cd480SApple OSS Distributions        <field_value_description>
3720*699cd480SApple OSS Distributions  <para>Uncontainable error (UC).</para>
3721*699cd480SApple OSS Distributions</field_value_description>
3722*699cd480SApple OSS Distributions    </field_value_instance>
3723*699cd480SApple OSS Distributions                <field_value_instance>
3724*699cd480SApple OSS Distributions            <field_value>0b11</field_value>
3725*699cd480SApple OSS Distributions        <field_value_description>
3726*699cd480SApple OSS Distributions  <para>Restartable error (UEO) or Corrected error (CE).</para>
3727*699cd480SApple OSS Distributions</field_value_description>
3728*699cd480SApple OSS Distributions    </field_value_instance>
3729*699cd480SApple OSS Distributions        </field_values>
3730*699cd480SApple OSS Distributions            <field_description order="after">
3731*699cd480SApple OSS Distributions
3732*699cd480SApple OSS Distributions  <para>All other values are reserved.</para>
3733*699cd480SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
3734*699cd480SApple OSS Distributions<list type="unordered">
3735*699cd480SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
3736*699cd480SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content>
3737*699cd480SApple OSS Distributions</listitem></list>
3738*699cd480SApple OSS Distributions
3739*699cd480SApple OSS Distributions            </field_description>
3740*699cd480SApple OSS Distributions          <field_resets>
3741*699cd480SApple OSS Distributions
3742*699cd480SApple OSS Distributions    <field_reset>
3743*699cd480SApple OSS Distributions
3744*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3745*699cd480SApple OSS Distributions
3746*699cd480SApple OSS Distributions    </field_reset>
3747*699cd480SApple OSS Distributions</field_resets>
3748*699cd480SApple OSS Distributions      </field>
3749*699cd480SApple OSS Distributions        <field
3750*699cd480SApple OSS Distributions           id="FnV_10_10"
3751*699cd480SApple OSS Distributions           is_variable_length="False"
3752*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3753*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3754*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3755*699cd480SApple OSS Distributions           is_constant_value="False"
3756*699cd480SApple OSS Distributions        >
3757*699cd480SApple OSS Distributions          <field_name>FnV</field_name>
3758*699cd480SApple OSS Distributions        <field_msb>10</field_msb>
3759*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
3760*699cd480SApple OSS Distributions        <field_description order="before">
3761*699cd480SApple OSS Distributions
3762*699cd480SApple OSS Distributions  <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para>
3763*699cd480SApple OSS Distributions
3764*699cd480SApple OSS Distributions        </field_description>
3765*699cd480SApple OSS Distributions        <field_values>
3766*699cd480SApple OSS Distributions
3767*699cd480SApple OSS Distributions
3768*699cd480SApple OSS Distributions                <field_value_instance>
3769*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3770*699cd480SApple OSS Distributions        <field_value_description>
3771*699cd480SApple OSS Distributions  <para>FAR is valid.</para>
3772*699cd480SApple OSS Distributions</field_value_description>
3773*699cd480SApple OSS Distributions    </field_value_instance>
3774*699cd480SApple OSS Distributions                <field_value_instance>
3775*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3776*699cd480SApple OSS Distributions        <field_value_description>
3777*699cd480SApple OSS Distributions  <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para>
3778*699cd480SApple OSS Distributions</field_value_description>
3779*699cd480SApple OSS Distributions    </field_value_instance>
3780*699cd480SApple OSS Distributions        </field_values>
3781*699cd480SApple OSS Distributions            <field_description order="after">
3782*699cd480SApple OSS Distributions
3783*699cd480SApple OSS Distributions  <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para>
3784*699cd480SApple OSS Distributions
3785*699cd480SApple OSS Distributions            </field_description>
3786*699cd480SApple OSS Distributions          <field_resets>
3787*699cd480SApple OSS Distributions
3788*699cd480SApple OSS Distributions    <field_reset>
3789*699cd480SApple OSS Distributions
3790*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3791*699cd480SApple OSS Distributions
3792*699cd480SApple OSS Distributions    </field_reset>
3793*699cd480SApple OSS Distributions</field_resets>
3794*699cd480SApple OSS Distributions      </field>
3795*699cd480SApple OSS Distributions        <field
3796*699cd480SApple OSS Distributions           id="EA_9_9"
3797*699cd480SApple OSS Distributions           is_variable_length="False"
3798*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3799*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3800*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3801*699cd480SApple OSS Distributions           is_constant_value="False"
3802*699cd480SApple OSS Distributions        >
3803*699cd480SApple OSS Distributions          <field_name>EA</field_name>
3804*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
3805*699cd480SApple OSS Distributions        <field_lsb>9</field_lsb>
3806*699cd480SApple OSS Distributions        <field_description order="before">
3807*699cd480SApple OSS Distributions
3808*699cd480SApple OSS Distributions  <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
3809*699cd480SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
3810*699cd480SApple OSS Distributions
3811*699cd480SApple OSS Distributions        </field_description>
3812*699cd480SApple OSS Distributions        <field_values>
3813*699cd480SApple OSS Distributions
3814*699cd480SApple OSS Distributions
3815*699cd480SApple OSS Distributions        </field_values>
3816*699cd480SApple OSS Distributions          <field_resets>
3817*699cd480SApple OSS Distributions
3818*699cd480SApple OSS Distributions    <field_reset>
3819*699cd480SApple OSS Distributions
3820*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3821*699cd480SApple OSS Distributions
3822*699cd480SApple OSS Distributions    </field_reset>
3823*699cd480SApple OSS Distributions</field_resets>
3824*699cd480SApple OSS Distributions      </field>
3825*699cd480SApple OSS Distributions        <field
3826*699cd480SApple OSS Distributions           id="CM_8_8"
3827*699cd480SApple OSS Distributions           is_variable_length="False"
3828*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3829*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3830*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3831*699cd480SApple OSS Distributions           is_constant_value="False"
3832*699cd480SApple OSS Distributions        >
3833*699cd480SApple OSS Distributions          <field_name>CM</field_name>
3834*699cd480SApple OSS Distributions        <field_msb>8</field_msb>
3835*699cd480SApple OSS Distributions        <field_lsb>8</field_lsb>
3836*699cd480SApple OSS Distributions        <field_description order="before">
3837*699cd480SApple OSS Distributions
3838*699cd480SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para>
3839*699cd480SApple OSS Distributions
3840*699cd480SApple OSS Distributions        </field_description>
3841*699cd480SApple OSS Distributions        <field_values>
3842*699cd480SApple OSS Distributions
3843*699cd480SApple OSS Distributions
3844*699cd480SApple OSS Distributions                <field_value_instance>
3845*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3846*699cd480SApple OSS Distributions        <field_value_description>
3847*699cd480SApple OSS Distributions  <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
3848*699cd480SApple OSS Distributions</field_value_description>
3849*699cd480SApple OSS Distributions    </field_value_instance>
3850*699cd480SApple OSS Distributions                <field_value_instance>
3851*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3852*699cd480SApple OSS Distributions        <field_value_description>
3853*699cd480SApple OSS Distributions  <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
3854*699cd480SApple OSS Distributions</field_value_description>
3855*699cd480SApple OSS Distributions    </field_value_instance>
3856*699cd480SApple OSS Distributions        </field_values>
3857*699cd480SApple OSS Distributions          <field_resets>
3858*699cd480SApple OSS Distributions
3859*699cd480SApple OSS Distributions    <field_reset>
3860*699cd480SApple OSS Distributions
3861*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3862*699cd480SApple OSS Distributions
3863*699cd480SApple OSS Distributions    </field_reset>
3864*699cd480SApple OSS Distributions</field_resets>
3865*699cd480SApple OSS Distributions      </field>
3866*699cd480SApple OSS Distributions        <field
3867*699cd480SApple OSS Distributions           id="S1PTW_7_7"
3868*699cd480SApple OSS Distributions           is_variable_length="False"
3869*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3870*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3871*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3872*699cd480SApple OSS Distributions           is_constant_value="False"
3873*699cd480SApple OSS Distributions        >
3874*699cd480SApple OSS Distributions          <field_name>S1PTW</field_name>
3875*699cd480SApple OSS Distributions        <field_msb>7</field_msb>
3876*699cd480SApple OSS Distributions        <field_lsb>7</field_lsb>
3877*699cd480SApple OSS Distributions        <field_description order="before">
3878*699cd480SApple OSS Distributions
3879*699cd480SApple OSS Distributions  <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para>
3880*699cd480SApple OSS Distributions
3881*699cd480SApple OSS Distributions        </field_description>
3882*699cd480SApple OSS Distributions        <field_values>
3883*699cd480SApple OSS Distributions
3884*699cd480SApple OSS Distributions
3885*699cd480SApple OSS Distributions                <field_value_instance>
3886*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3887*699cd480SApple OSS Distributions        <field_value_description>
3888*699cd480SApple OSS Distributions  <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para>
3889*699cd480SApple OSS Distributions</field_value_description>
3890*699cd480SApple OSS Distributions    </field_value_instance>
3891*699cd480SApple OSS Distributions                <field_value_instance>
3892*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3893*699cd480SApple OSS Distributions        <field_value_description>
3894*699cd480SApple OSS Distributions  <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para>
3895*699cd480SApple OSS Distributions</field_value_description>
3896*699cd480SApple OSS Distributions    </field_value_instance>
3897*699cd480SApple OSS Distributions        </field_values>
3898*699cd480SApple OSS Distributions            <field_description order="after">
3899*699cd480SApple OSS Distributions
3900*699cd480SApple OSS Distributions  <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
3901*699cd480SApple OSS Distributions
3902*699cd480SApple OSS Distributions            </field_description>
3903*699cd480SApple OSS Distributions          <field_resets>
3904*699cd480SApple OSS Distributions
3905*699cd480SApple OSS Distributions    <field_reset>
3906*699cd480SApple OSS Distributions
3907*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3908*699cd480SApple OSS Distributions
3909*699cd480SApple OSS Distributions    </field_reset>
3910*699cd480SApple OSS Distributions</field_resets>
3911*699cd480SApple OSS Distributions      </field>
3912*699cd480SApple OSS Distributions        <field
3913*699cd480SApple OSS Distributions           id="WnR_6_6"
3914*699cd480SApple OSS Distributions           is_variable_length="False"
3915*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3916*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3917*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3918*699cd480SApple OSS Distributions           is_constant_value="False"
3919*699cd480SApple OSS Distributions        >
3920*699cd480SApple OSS Distributions          <field_name>WnR</field_name>
3921*699cd480SApple OSS Distributions        <field_msb>6</field_msb>
3922*699cd480SApple OSS Distributions        <field_lsb>6</field_lsb>
3923*699cd480SApple OSS Distributions        <field_description order="before">
3924*699cd480SApple OSS Distributions
3925*699cd480SApple OSS Distributions  <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
3926*699cd480SApple OSS Distributions
3927*699cd480SApple OSS Distributions        </field_description>
3928*699cd480SApple OSS Distributions        <field_values>
3929*699cd480SApple OSS Distributions
3930*699cd480SApple OSS Distributions
3931*699cd480SApple OSS Distributions                <field_value_instance>
3932*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
3933*699cd480SApple OSS Distributions        <field_value_description>
3934*699cd480SApple OSS Distributions  <para>Abort caused by an instruction reading from a memory location.</para>
3935*699cd480SApple OSS Distributions</field_value_description>
3936*699cd480SApple OSS Distributions    </field_value_instance>
3937*699cd480SApple OSS Distributions                <field_value_instance>
3938*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
3939*699cd480SApple OSS Distributions        <field_value_description>
3940*699cd480SApple OSS Distributions  <para>Abort caused by an instruction writing to a memory location.</para>
3941*699cd480SApple OSS Distributions</field_value_description>
3942*699cd480SApple OSS Distributions    </field_value_instance>
3943*699cd480SApple OSS Distributions        </field_values>
3944*699cd480SApple OSS Distributions            <field_description order="after">
3945*699cd480SApple OSS Distributions
3946*699cd480SApple OSS Distributions  <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
3947*699cd480SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para>
3948*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para>
3949*699cd480SApple OSS Distributions<list type="unordered">
3950*699cd480SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content>
3951*699cd480SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content>
3952*699cd480SApple OSS Distributions</listitem></list>
3953*699cd480SApple OSS Distributions
3954*699cd480SApple OSS Distributions            </field_description>
3955*699cd480SApple OSS Distributions          <field_resets>
3956*699cd480SApple OSS Distributions
3957*699cd480SApple OSS Distributions    <field_reset>
3958*699cd480SApple OSS Distributions
3959*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
3960*699cd480SApple OSS Distributions
3961*699cd480SApple OSS Distributions    </field_reset>
3962*699cd480SApple OSS Distributions</field_resets>
3963*699cd480SApple OSS Distributions      </field>
3964*699cd480SApple OSS Distributions        <field
3965*699cd480SApple OSS Distributions           id="DFSC_5_0"
3966*699cd480SApple OSS Distributions           is_variable_length="False"
3967*699cd480SApple OSS Distributions           has_partial_fieldset="False"
3968*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
3969*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
3970*699cd480SApple OSS Distributions           is_constant_value="False"
3971*699cd480SApple OSS Distributions        >
3972*699cd480SApple OSS Distributions          <field_name>DFSC</field_name>
3973*699cd480SApple OSS Distributions        <field_msb>5</field_msb>
3974*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
3975*699cd480SApple OSS Distributions        <field_description order="before">
3976*699cd480SApple OSS Distributions
3977*699cd480SApple OSS Distributions  <para>Data Fault Status Code. Possible values of this field are:</para>
3978*699cd480SApple OSS Distributions
3979*699cd480SApple OSS Distributions        </field_description>
3980*699cd480SApple OSS Distributions        <field_values>
3981*699cd480SApple OSS Distributions
3982*699cd480SApple OSS Distributions
3983*699cd480SApple OSS Distributions                <field_value_instance>
3984*699cd480SApple OSS Distributions            <field_value>0b000000</field_value>
3985*699cd480SApple OSS Distributions        <field_value_description>
3986*699cd480SApple OSS Distributions  <para>Address size fault, level 0 of translation or translation table base register.</para>
3987*699cd480SApple OSS Distributions</field_value_description>
3988*699cd480SApple OSS Distributions    </field_value_instance>
3989*699cd480SApple OSS Distributions                <field_value_instance>
3990*699cd480SApple OSS Distributions            <field_value>0b000001</field_value>
3991*699cd480SApple OSS Distributions        <field_value_description>
3992*699cd480SApple OSS Distributions  <para>Address size fault, level 1.</para>
3993*699cd480SApple OSS Distributions</field_value_description>
3994*699cd480SApple OSS Distributions    </field_value_instance>
3995*699cd480SApple OSS Distributions                <field_value_instance>
3996*699cd480SApple OSS Distributions            <field_value>0b000010</field_value>
3997*699cd480SApple OSS Distributions        <field_value_description>
3998*699cd480SApple OSS Distributions  <para>Address size fault, level 2.</para>
3999*699cd480SApple OSS Distributions</field_value_description>
4000*699cd480SApple OSS Distributions    </field_value_instance>
4001*699cd480SApple OSS Distributions                <field_value_instance>
4002*699cd480SApple OSS Distributions            <field_value>0b000011</field_value>
4003*699cd480SApple OSS Distributions        <field_value_description>
4004*699cd480SApple OSS Distributions  <para>Address size fault, level 3.</para>
4005*699cd480SApple OSS Distributions</field_value_description>
4006*699cd480SApple OSS Distributions    </field_value_instance>
4007*699cd480SApple OSS Distributions                <field_value_instance>
4008*699cd480SApple OSS Distributions            <field_value>0b000100</field_value>
4009*699cd480SApple OSS Distributions        <field_value_description>
4010*699cd480SApple OSS Distributions  <para>Translation fault, level 0.</para>
4011*699cd480SApple OSS Distributions</field_value_description>
4012*699cd480SApple OSS Distributions    </field_value_instance>
4013*699cd480SApple OSS Distributions                <field_value_instance>
4014*699cd480SApple OSS Distributions            <field_value>0b000101</field_value>
4015*699cd480SApple OSS Distributions        <field_value_description>
4016*699cd480SApple OSS Distributions  <para>Translation fault, level 1.</para>
4017*699cd480SApple OSS Distributions</field_value_description>
4018*699cd480SApple OSS Distributions    </field_value_instance>
4019*699cd480SApple OSS Distributions                <field_value_instance>
4020*699cd480SApple OSS Distributions            <field_value>0b000110</field_value>
4021*699cd480SApple OSS Distributions        <field_value_description>
4022*699cd480SApple OSS Distributions  <para>Translation fault, level 2.</para>
4023*699cd480SApple OSS Distributions</field_value_description>
4024*699cd480SApple OSS Distributions    </field_value_instance>
4025*699cd480SApple OSS Distributions                <field_value_instance>
4026*699cd480SApple OSS Distributions            <field_value>0b000111</field_value>
4027*699cd480SApple OSS Distributions        <field_value_description>
4028*699cd480SApple OSS Distributions  <para>Translation fault, level 3.</para>
4029*699cd480SApple OSS Distributions</field_value_description>
4030*699cd480SApple OSS Distributions    </field_value_instance>
4031*699cd480SApple OSS Distributions                <field_value_instance>
4032*699cd480SApple OSS Distributions            <field_value>0b001001</field_value>
4033*699cd480SApple OSS Distributions        <field_value_description>
4034*699cd480SApple OSS Distributions  <para>Access flag fault, level 1.</para>
4035*699cd480SApple OSS Distributions</field_value_description>
4036*699cd480SApple OSS Distributions    </field_value_instance>
4037*699cd480SApple OSS Distributions                <field_value_instance>
4038*699cd480SApple OSS Distributions            <field_value>0b001010</field_value>
4039*699cd480SApple OSS Distributions        <field_value_description>
4040*699cd480SApple OSS Distributions  <para>Access flag fault, level 2.</para>
4041*699cd480SApple OSS Distributions</field_value_description>
4042*699cd480SApple OSS Distributions    </field_value_instance>
4043*699cd480SApple OSS Distributions                <field_value_instance>
4044*699cd480SApple OSS Distributions            <field_value>0b001011</field_value>
4045*699cd480SApple OSS Distributions        <field_value_description>
4046*699cd480SApple OSS Distributions  <para>Access flag fault, level 3.</para>
4047*699cd480SApple OSS Distributions</field_value_description>
4048*699cd480SApple OSS Distributions    </field_value_instance>
4049*699cd480SApple OSS Distributions                <field_value_instance>
4050*699cd480SApple OSS Distributions            <field_value>0b001101</field_value>
4051*699cd480SApple OSS Distributions        <field_value_description>
4052*699cd480SApple OSS Distributions  <para>Permission fault, level 1.</para>
4053*699cd480SApple OSS Distributions</field_value_description>
4054*699cd480SApple OSS Distributions    </field_value_instance>
4055*699cd480SApple OSS Distributions                <field_value_instance>
4056*699cd480SApple OSS Distributions            <field_value>0b001110</field_value>
4057*699cd480SApple OSS Distributions        <field_value_description>
4058*699cd480SApple OSS Distributions  <para>Permission fault, level 2.</para>
4059*699cd480SApple OSS Distributions</field_value_description>
4060*699cd480SApple OSS Distributions    </field_value_instance>
4061*699cd480SApple OSS Distributions                <field_value_instance>
4062*699cd480SApple OSS Distributions            <field_value>0b001111</field_value>
4063*699cd480SApple OSS Distributions        <field_value_description>
4064*699cd480SApple OSS Distributions  <para>Permission fault, level 3.</para>
4065*699cd480SApple OSS Distributions</field_value_description>
4066*699cd480SApple OSS Distributions    </field_value_instance>
4067*699cd480SApple OSS Distributions                <field_value_instance>
4068*699cd480SApple OSS Distributions            <field_value>0b010000</field_value>
4069*699cd480SApple OSS Distributions        <field_value_description>
4070*699cd480SApple OSS Distributions  <para>Synchronous External abort, not on translation table walk.</para>
4071*699cd480SApple OSS Distributions</field_value_description>
4072*699cd480SApple OSS Distributions    </field_value_instance>
4073*699cd480SApple OSS Distributions                <field_value_instance>
4074*699cd480SApple OSS Distributions            <field_value>0b010001</field_value>
4075*699cd480SApple OSS Distributions        <field_value_description>
4076*699cd480SApple OSS Distributions  <para>Synchronous Tag Check fail</para>
4077*699cd480SApple OSS Distributions</field_value_description>
4078*699cd480SApple OSS Distributions    </field_value_instance>
4079*699cd480SApple OSS Distributions                <field_value_instance>
4080*699cd480SApple OSS Distributions            <field_value>0b010100</field_value>
4081*699cd480SApple OSS Distributions        <field_value_description>
4082*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 0.</para>
4083*699cd480SApple OSS Distributions</field_value_description>
4084*699cd480SApple OSS Distributions    </field_value_instance>
4085*699cd480SApple OSS Distributions                <field_value_instance>
4086*699cd480SApple OSS Distributions            <field_value>0b010101</field_value>
4087*699cd480SApple OSS Distributions        <field_value_description>
4088*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 1.</para>
4089*699cd480SApple OSS Distributions</field_value_description>
4090*699cd480SApple OSS Distributions    </field_value_instance>
4091*699cd480SApple OSS Distributions                <field_value_instance>
4092*699cd480SApple OSS Distributions            <field_value>0b010110</field_value>
4093*699cd480SApple OSS Distributions        <field_value_description>
4094*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 2.</para>
4095*699cd480SApple OSS Distributions</field_value_description>
4096*699cd480SApple OSS Distributions    </field_value_instance>
4097*699cd480SApple OSS Distributions                <field_value_instance>
4098*699cd480SApple OSS Distributions            <field_value>0b010111</field_value>
4099*699cd480SApple OSS Distributions        <field_value_description>
4100*699cd480SApple OSS Distributions  <para>Synchronous External abort, on translation table walk, level 3.</para>
4101*699cd480SApple OSS Distributions</field_value_description>
4102*699cd480SApple OSS Distributions    </field_value_instance>
4103*699cd480SApple OSS Distributions                <field_value_instance>
4104*699cd480SApple OSS Distributions            <field_value>0b011000</field_value>
4105*699cd480SApple OSS Distributions        <field_value_description>
4106*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para>
4107*699cd480SApple OSS Distributions</field_value_description>
4108*699cd480SApple OSS Distributions    </field_value_instance>
4109*699cd480SApple OSS Distributions                <field_value_instance>
4110*699cd480SApple OSS Distributions            <field_value>0b011100</field_value>
4111*699cd480SApple OSS Distributions        <field_value_description>
4112*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para>
4113*699cd480SApple OSS Distributions</field_value_description>
4114*699cd480SApple OSS Distributions    </field_value_instance>
4115*699cd480SApple OSS Distributions                <field_value_instance>
4116*699cd480SApple OSS Distributions            <field_value>0b011101</field_value>
4117*699cd480SApple OSS Distributions        <field_value_description>
4118*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para>
4119*699cd480SApple OSS Distributions</field_value_description>
4120*699cd480SApple OSS Distributions    </field_value_instance>
4121*699cd480SApple OSS Distributions                <field_value_instance>
4122*699cd480SApple OSS Distributions            <field_value>0b011110</field_value>
4123*699cd480SApple OSS Distributions        <field_value_description>
4124*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para>
4125*699cd480SApple OSS Distributions</field_value_description>
4126*699cd480SApple OSS Distributions    </field_value_instance>
4127*699cd480SApple OSS Distributions                <field_value_instance>
4128*699cd480SApple OSS Distributions            <field_value>0b011111</field_value>
4129*699cd480SApple OSS Distributions        <field_value_description>
4130*699cd480SApple OSS Distributions  <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para>
4131*699cd480SApple OSS Distributions</field_value_description>
4132*699cd480SApple OSS Distributions    </field_value_instance>
4133*699cd480SApple OSS Distributions                <field_value_instance>
4134*699cd480SApple OSS Distributions            <field_value>0b100001</field_value>
4135*699cd480SApple OSS Distributions        <field_value_description>
4136*699cd480SApple OSS Distributions  <para>Alignment fault.</para>
4137*699cd480SApple OSS Distributions</field_value_description>
4138*699cd480SApple OSS Distributions    </field_value_instance>
4139*699cd480SApple OSS Distributions                <field_value_instance>
4140*699cd480SApple OSS Distributions            <field_value>0b110000</field_value>
4141*699cd480SApple OSS Distributions        <field_value_description>
4142*699cd480SApple OSS Distributions  <para>TLB conflict abort.</para>
4143*699cd480SApple OSS Distributions</field_value_description>
4144*699cd480SApple OSS Distributions    </field_value_instance>
4145*699cd480SApple OSS Distributions                <field_value_instance>
4146*699cd480SApple OSS Distributions            <field_value>0b110001</field_value>
4147*699cd480SApple OSS Distributions        <field_value_description>
4148*699cd480SApple OSS Distributions  <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para>
4149*699cd480SApple OSS Distributions</field_value_description>
4150*699cd480SApple OSS Distributions    </field_value_instance>
4151*699cd480SApple OSS Distributions                <field_value_instance>
4152*699cd480SApple OSS Distributions            <field_value>0b110100</field_value>
4153*699cd480SApple OSS Distributions        <field_value_description>
4154*699cd480SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para>
4155*699cd480SApple OSS Distributions</field_value_description>
4156*699cd480SApple OSS Distributions    </field_value_instance>
4157*699cd480SApple OSS Distributions                <field_value_instance>
4158*699cd480SApple OSS Distributions            <field_value>0b110101</field_value>
4159*699cd480SApple OSS Distributions        <field_value_description>
4160*699cd480SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para>
4161*699cd480SApple OSS Distributions</field_value_description>
4162*699cd480SApple OSS Distributions    </field_value_instance>
4163*699cd480SApple OSS Distributions                <field_value_instance>
4164*699cd480SApple OSS Distributions            <field_value>0b111101</field_value>
4165*699cd480SApple OSS Distributions        <field_value_description>
4166*699cd480SApple OSS Distributions  <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4167*699cd480SApple OSS Distributions</field_value_description>
4168*699cd480SApple OSS Distributions    </field_value_instance>
4169*699cd480SApple OSS Distributions                <field_value_instance>
4170*699cd480SApple OSS Distributions            <field_value>0b111110</field_value>
4171*699cd480SApple OSS Distributions        <field_value_description>
4172*699cd480SApple OSS Distributions  <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para>
4173*699cd480SApple OSS Distributions</field_value_description>
4174*699cd480SApple OSS Distributions    </field_value_instance>
4175*699cd480SApple OSS Distributions        </field_values>
4176*699cd480SApple OSS Distributions            <field_description order="after">
4177*699cd480SApple OSS Distributions
4178*699cd480SApple OSS Distributions  <para>All other values are reserved.</para>
4179*699cd480SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para>
4180*699cd480SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para>
4181*699cd480SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para>
4182*699cd480SApple OSS Distributions
4183*699cd480SApple OSS Distributions            </field_description>
4184*699cd480SApple OSS Distributions          <field_resets>
4185*699cd480SApple OSS Distributions
4186*699cd480SApple OSS Distributions    <field_reset>
4187*699cd480SApple OSS Distributions
4188*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4189*699cd480SApple OSS Distributions
4190*699cd480SApple OSS Distributions    </field_reset>
4191*699cd480SApple OSS Distributions</field_resets>
4192*699cd480SApple OSS Distributions      </field>
4193*699cd480SApple OSS Distributions    <text_after_fields>
4194*699cd480SApple OSS Distributions
4195*699cd480SApple OSS Distributions
4196*699cd480SApple OSS Distributions
4197*699cd480SApple OSS Distributions    </text_after_fields>
4198*699cd480SApple OSS Distributions  </fields>
4199*699cd480SApple OSS Distributions              <reg_fieldset length="25">
4200*699cd480SApple OSS Distributions
4201*699cd480SApple OSS Distributions
4202*699cd480SApple OSS Distributions
4203*699cd480SApple OSS Distributions
4204*699cd480SApple OSS Distributions
4205*699cd480SApple OSS Distributions
4206*699cd480SApple OSS Distributions
4207*699cd480SApple OSS Distributions
4208*699cd480SApple OSS Distributions
4209*699cd480SApple OSS Distributions
4210*699cd480SApple OSS Distributions
4211*699cd480SApple OSS Distributions
4212*699cd480SApple OSS Distributions
4213*699cd480SApple OSS Distributions
4214*699cd480SApple OSS Distributions
4215*699cd480SApple OSS Distributions
4216*699cd480SApple OSS Distributions
4217*699cd480SApple OSS Distributions
4218*699cd480SApple OSS Distributions
4219*699cd480SApple OSS Distributions
4220*699cd480SApple OSS Distributions
4221*699cd480SApple OSS Distributions
4222*699cd480SApple OSS Distributions
4223*699cd480SApple OSS Distributions
4224*699cd480SApple OSS Distributions
4225*699cd480SApple OSS Distributions
4226*699cd480SApple OSS Distributions
4227*699cd480SApple OSS Distributions
4228*699cd480SApple OSS Distributions
4229*699cd480SApple OSS Distributions
4230*699cd480SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
4231*699cd480SApple OSS Distributions        <fieldat id="SAS_23_22" msb="23" lsb="22"/>
4232*699cd480SApple OSS Distributions        <fieldat id="SSE_21_21" msb="21" lsb="21"/>
4233*699cd480SApple OSS Distributions        <fieldat id="SRT_20_16" msb="20" lsb="16"/>
4234*699cd480SApple OSS Distributions        <fieldat id="SF_15_15" msb="15" lsb="15"/>
4235*699cd480SApple OSS Distributions        <fieldat id="AR_14_14" msb="14" lsb="14"/>
4236*699cd480SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
4237*699cd480SApple OSS Distributions        <fieldat id="SET_12_11" msb="12" lsb="11"/>
4238*699cd480SApple OSS Distributions        <fieldat id="FnV_10_10" msb="10" lsb="10"/>
4239*699cd480SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
4240*699cd480SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
4241*699cd480SApple OSS Distributions        <fieldat id="S1PTW_7_7" msb="7" lsb="7"/>
4242*699cd480SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
4243*699cd480SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
4244*699cd480SApple OSS Distributions    </reg_fieldset>
4245*699cd480SApple OSS Distributions            </partial_fieldset>
4246*699cd480SApple OSS Distributions            <partial_fieldset>
4247*699cd480SApple OSS Distributions              <fields length="25">
4248*699cd480SApple OSS Distributions      <fields_instance>Exception from a trapped floating-point exception</fields_instance>
4249*699cd480SApple OSS Distributions    <text_before_fields>
4250*699cd480SApple OSS Distributions
4251*699cd480SApple OSS Distributions
4252*699cd480SApple OSS Distributions
4253*699cd480SApple OSS Distributions    </text_before_fields>
4254*699cd480SApple OSS Distributions
4255*699cd480SApple OSS Distributions        <field
4256*699cd480SApple OSS Distributions           id="0_24_24"
4257*699cd480SApple OSS Distributions           is_variable_length="False"
4258*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4259*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4260*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4261*699cd480SApple OSS Distributions           is_constant_value="False"
4262*699cd480SApple OSS Distributions           rwtype="RES0"
4263*699cd480SApple OSS Distributions        >
4264*699cd480SApple OSS Distributions          <field_name>0</field_name>
4265*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
4266*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
4267*699cd480SApple OSS Distributions        <field_description order="before">
4268*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4269*699cd480SApple OSS Distributions        </field_description>
4270*699cd480SApple OSS Distributions        <field_values>
4271*699cd480SApple OSS Distributions        </field_values>
4272*699cd480SApple OSS Distributions      </field>
4273*699cd480SApple OSS Distributions        <field
4274*699cd480SApple OSS Distributions           id="TFV_23_23"
4275*699cd480SApple OSS Distributions           is_variable_length="False"
4276*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4277*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4278*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4279*699cd480SApple OSS Distributions           is_constant_value="False"
4280*699cd480SApple OSS Distributions        >
4281*699cd480SApple OSS Distributions          <field_name>TFV</field_name>
4282*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
4283*699cd480SApple OSS Distributions        <field_lsb>23</field_lsb>
4284*699cd480SApple OSS Distributions        <field_description order="before">
4285*699cd480SApple OSS Distributions
4286*699cd480SApple OSS Distributions  <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para>
4287*699cd480SApple OSS Distributions
4288*699cd480SApple OSS Distributions        </field_description>
4289*699cd480SApple OSS Distributions        <field_values>
4290*699cd480SApple OSS Distributions
4291*699cd480SApple OSS Distributions
4292*699cd480SApple OSS Distributions                <field_value_instance>
4293*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4294*699cd480SApple OSS Distributions        <field_value_description>
4295*699cd480SApple OSS Distributions  <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4296*699cd480SApple OSS Distributions</field_value_description>
4297*699cd480SApple OSS Distributions    </field_value_instance>
4298*699cd480SApple OSS Distributions                <field_value_instance>
4299*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4300*699cd480SApple OSS Distributions        <field_value_description>
4301*699cd480SApple OSS Distributions  <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para>
4302*699cd480SApple OSS Distributions</field_value_description>
4303*699cd480SApple OSS Distributions    </field_value_instance>
4304*699cd480SApple OSS Distributions        </field_values>
4305*699cd480SApple OSS Distributions            <field_description order="after">
4306*699cd480SApple OSS Distributions
4307*699cd480SApple OSS Distributions  <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para>
4308*699cd480SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note>
4309*699cd480SApple OSS Distributions
4310*699cd480SApple OSS Distributions            </field_description>
4311*699cd480SApple OSS Distributions          <field_resets>
4312*699cd480SApple OSS Distributions
4313*699cd480SApple OSS Distributions    <field_reset>
4314*699cd480SApple OSS Distributions
4315*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4316*699cd480SApple OSS Distributions
4317*699cd480SApple OSS Distributions    </field_reset>
4318*699cd480SApple OSS Distributions</field_resets>
4319*699cd480SApple OSS Distributions      </field>
4320*699cd480SApple OSS Distributions        <field
4321*699cd480SApple OSS Distributions           id="0_22_11"
4322*699cd480SApple OSS Distributions           is_variable_length="False"
4323*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4324*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4325*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4326*699cd480SApple OSS Distributions           is_constant_value="False"
4327*699cd480SApple OSS Distributions           rwtype="RES0"
4328*699cd480SApple OSS Distributions        >
4329*699cd480SApple OSS Distributions          <field_name>0</field_name>
4330*699cd480SApple OSS Distributions        <field_msb>22</field_msb>
4331*699cd480SApple OSS Distributions        <field_lsb>11</field_lsb>
4332*699cd480SApple OSS Distributions        <field_description order="before">
4333*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4334*699cd480SApple OSS Distributions        </field_description>
4335*699cd480SApple OSS Distributions        <field_values>
4336*699cd480SApple OSS Distributions        </field_values>
4337*699cd480SApple OSS Distributions      </field>
4338*699cd480SApple OSS Distributions        <field
4339*699cd480SApple OSS Distributions           id="VECITR_10_8"
4340*699cd480SApple OSS Distributions           is_variable_length="False"
4341*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4342*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4343*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4344*699cd480SApple OSS Distributions           is_constant_value="False"
4345*699cd480SApple OSS Distributions        >
4346*699cd480SApple OSS Distributions          <field_name>VECITR</field_name>
4347*699cd480SApple OSS Distributions        <field_msb>10</field_msb>
4348*699cd480SApple OSS Distributions        <field_lsb>8</field_lsb>
4349*699cd480SApple OSS Distributions        <field_description order="before">
4350*699cd480SApple OSS Distributions
4351*699cd480SApple OSS Distributions  <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para>
4352*699cd480SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para>
4353*699cd480SApple OSS Distributions
4354*699cd480SApple OSS Distributions        </field_description>
4355*699cd480SApple OSS Distributions        <field_values>
4356*699cd480SApple OSS Distributions
4357*699cd480SApple OSS Distributions
4358*699cd480SApple OSS Distributions        </field_values>
4359*699cd480SApple OSS Distributions          <field_resets>
4360*699cd480SApple OSS Distributions
4361*699cd480SApple OSS Distributions    <field_reset>
4362*699cd480SApple OSS Distributions
4363*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4364*699cd480SApple OSS Distributions
4365*699cd480SApple OSS Distributions    </field_reset>
4366*699cd480SApple OSS Distributions</field_resets>
4367*699cd480SApple OSS Distributions      </field>
4368*699cd480SApple OSS Distributions        <field
4369*699cd480SApple OSS Distributions           id="IDF_7_7"
4370*699cd480SApple OSS Distributions           is_variable_length="False"
4371*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4372*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4373*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4374*699cd480SApple OSS Distributions           is_constant_value="False"
4375*699cd480SApple OSS Distributions        >
4376*699cd480SApple OSS Distributions          <field_name>IDF</field_name>
4377*699cd480SApple OSS Distributions        <field_msb>7</field_msb>
4378*699cd480SApple OSS Distributions        <field_lsb>7</field_lsb>
4379*699cd480SApple OSS Distributions        <field_description order="before">
4380*699cd480SApple OSS Distributions
4381*699cd480SApple OSS Distributions  <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4382*699cd480SApple OSS Distributions
4383*699cd480SApple OSS Distributions        </field_description>
4384*699cd480SApple OSS Distributions        <field_values>
4385*699cd480SApple OSS Distributions
4386*699cd480SApple OSS Distributions
4387*699cd480SApple OSS Distributions                <field_value_instance>
4388*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4389*699cd480SApple OSS Distributions        <field_value_description>
4390*699cd480SApple OSS Distributions  <para>Input denormal floating-point exception has not occurred.</para>
4391*699cd480SApple OSS Distributions</field_value_description>
4392*699cd480SApple OSS Distributions    </field_value_instance>
4393*699cd480SApple OSS Distributions                <field_value_instance>
4394*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4395*699cd480SApple OSS Distributions        <field_value_description>
4396*699cd480SApple OSS Distributions  <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para>
4397*699cd480SApple OSS Distributions</field_value_description>
4398*699cd480SApple OSS Distributions    </field_value_instance>
4399*699cd480SApple OSS Distributions        </field_values>
4400*699cd480SApple OSS Distributions          <field_resets>
4401*699cd480SApple OSS Distributions
4402*699cd480SApple OSS Distributions    <field_reset>
4403*699cd480SApple OSS Distributions
4404*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4405*699cd480SApple OSS Distributions
4406*699cd480SApple OSS Distributions    </field_reset>
4407*699cd480SApple OSS Distributions</field_resets>
4408*699cd480SApple OSS Distributions      </field>
4409*699cd480SApple OSS Distributions        <field
4410*699cd480SApple OSS Distributions           id="0_6_5"
4411*699cd480SApple OSS Distributions           is_variable_length="False"
4412*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4413*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4414*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4415*699cd480SApple OSS Distributions           is_constant_value="False"
4416*699cd480SApple OSS Distributions           rwtype="RES0"
4417*699cd480SApple OSS Distributions        >
4418*699cd480SApple OSS Distributions          <field_name>0</field_name>
4419*699cd480SApple OSS Distributions        <field_msb>6</field_msb>
4420*699cd480SApple OSS Distributions        <field_lsb>5</field_lsb>
4421*699cd480SApple OSS Distributions        <field_description order="before">
4422*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4423*699cd480SApple OSS Distributions        </field_description>
4424*699cd480SApple OSS Distributions        <field_values>
4425*699cd480SApple OSS Distributions        </field_values>
4426*699cd480SApple OSS Distributions      </field>
4427*699cd480SApple OSS Distributions        <field
4428*699cd480SApple OSS Distributions           id="IXF_4_4"
4429*699cd480SApple OSS Distributions           is_variable_length="False"
4430*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4431*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4432*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4433*699cd480SApple OSS Distributions           is_constant_value="False"
4434*699cd480SApple OSS Distributions        >
4435*699cd480SApple OSS Distributions          <field_name>IXF</field_name>
4436*699cd480SApple OSS Distributions        <field_msb>4</field_msb>
4437*699cd480SApple OSS Distributions        <field_lsb>4</field_lsb>
4438*699cd480SApple OSS Distributions        <field_description order="before">
4439*699cd480SApple OSS Distributions
4440*699cd480SApple OSS Distributions  <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4441*699cd480SApple OSS Distributions
4442*699cd480SApple OSS Distributions        </field_description>
4443*699cd480SApple OSS Distributions        <field_values>
4444*699cd480SApple OSS Distributions
4445*699cd480SApple OSS Distributions
4446*699cd480SApple OSS Distributions                <field_value_instance>
4447*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4448*699cd480SApple OSS Distributions        <field_value_description>
4449*699cd480SApple OSS Distributions  <para>Inexact floating-point exception has not occurred.</para>
4450*699cd480SApple OSS Distributions</field_value_description>
4451*699cd480SApple OSS Distributions    </field_value_instance>
4452*699cd480SApple OSS Distributions                <field_value_instance>
4453*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4454*699cd480SApple OSS Distributions        <field_value_description>
4455*699cd480SApple OSS Distributions  <para>Inexact floating-point exception occurred during execution of the reported instruction.</para>
4456*699cd480SApple OSS Distributions</field_value_description>
4457*699cd480SApple OSS Distributions    </field_value_instance>
4458*699cd480SApple OSS Distributions        </field_values>
4459*699cd480SApple OSS Distributions          <field_resets>
4460*699cd480SApple OSS Distributions
4461*699cd480SApple OSS Distributions    <field_reset>
4462*699cd480SApple OSS Distributions
4463*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4464*699cd480SApple OSS Distributions
4465*699cd480SApple OSS Distributions    </field_reset>
4466*699cd480SApple OSS Distributions</field_resets>
4467*699cd480SApple OSS Distributions      </field>
4468*699cd480SApple OSS Distributions        <field
4469*699cd480SApple OSS Distributions           id="UFF_3_3"
4470*699cd480SApple OSS Distributions           is_variable_length="False"
4471*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4472*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4473*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4474*699cd480SApple OSS Distributions           is_constant_value="False"
4475*699cd480SApple OSS Distributions        >
4476*699cd480SApple OSS Distributions          <field_name>UFF</field_name>
4477*699cd480SApple OSS Distributions        <field_msb>3</field_msb>
4478*699cd480SApple OSS Distributions        <field_lsb>3</field_lsb>
4479*699cd480SApple OSS Distributions        <field_description order="before">
4480*699cd480SApple OSS Distributions
4481*699cd480SApple OSS Distributions  <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4482*699cd480SApple OSS Distributions
4483*699cd480SApple OSS Distributions        </field_description>
4484*699cd480SApple OSS Distributions        <field_values>
4485*699cd480SApple OSS Distributions
4486*699cd480SApple OSS Distributions
4487*699cd480SApple OSS Distributions                <field_value_instance>
4488*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4489*699cd480SApple OSS Distributions        <field_value_description>
4490*699cd480SApple OSS Distributions  <para>Underflow floating-point exception has not occurred.</para>
4491*699cd480SApple OSS Distributions</field_value_description>
4492*699cd480SApple OSS Distributions    </field_value_instance>
4493*699cd480SApple OSS Distributions                <field_value_instance>
4494*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4495*699cd480SApple OSS Distributions        <field_value_description>
4496*699cd480SApple OSS Distributions  <para>Underflow floating-point exception occurred during execution of the reported instruction.</para>
4497*699cd480SApple OSS Distributions</field_value_description>
4498*699cd480SApple OSS Distributions    </field_value_instance>
4499*699cd480SApple OSS Distributions        </field_values>
4500*699cd480SApple OSS Distributions          <field_resets>
4501*699cd480SApple OSS Distributions
4502*699cd480SApple OSS Distributions    <field_reset>
4503*699cd480SApple OSS Distributions
4504*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4505*699cd480SApple OSS Distributions
4506*699cd480SApple OSS Distributions    </field_reset>
4507*699cd480SApple OSS Distributions</field_resets>
4508*699cd480SApple OSS Distributions      </field>
4509*699cd480SApple OSS Distributions        <field
4510*699cd480SApple OSS Distributions           id="OFF_2_2"
4511*699cd480SApple OSS Distributions           is_variable_length="False"
4512*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4513*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4514*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4515*699cd480SApple OSS Distributions           is_constant_value="False"
4516*699cd480SApple OSS Distributions        >
4517*699cd480SApple OSS Distributions          <field_name>OFF</field_name>
4518*699cd480SApple OSS Distributions        <field_msb>2</field_msb>
4519*699cd480SApple OSS Distributions        <field_lsb>2</field_lsb>
4520*699cd480SApple OSS Distributions        <field_description order="before">
4521*699cd480SApple OSS Distributions
4522*699cd480SApple OSS Distributions  <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4523*699cd480SApple OSS Distributions
4524*699cd480SApple OSS Distributions        </field_description>
4525*699cd480SApple OSS Distributions        <field_values>
4526*699cd480SApple OSS Distributions
4527*699cd480SApple OSS Distributions
4528*699cd480SApple OSS Distributions                <field_value_instance>
4529*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4530*699cd480SApple OSS Distributions        <field_value_description>
4531*699cd480SApple OSS Distributions  <para>Overflow floating-point exception has not occurred.</para>
4532*699cd480SApple OSS Distributions</field_value_description>
4533*699cd480SApple OSS Distributions    </field_value_instance>
4534*699cd480SApple OSS Distributions                <field_value_instance>
4535*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4536*699cd480SApple OSS Distributions        <field_value_description>
4537*699cd480SApple OSS Distributions  <para>Overflow floating-point exception occurred during execution of the reported instruction.</para>
4538*699cd480SApple OSS Distributions</field_value_description>
4539*699cd480SApple OSS Distributions    </field_value_instance>
4540*699cd480SApple OSS Distributions        </field_values>
4541*699cd480SApple OSS Distributions          <field_resets>
4542*699cd480SApple OSS Distributions
4543*699cd480SApple OSS Distributions    <field_reset>
4544*699cd480SApple OSS Distributions
4545*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4546*699cd480SApple OSS Distributions
4547*699cd480SApple OSS Distributions    </field_reset>
4548*699cd480SApple OSS Distributions</field_resets>
4549*699cd480SApple OSS Distributions      </field>
4550*699cd480SApple OSS Distributions        <field
4551*699cd480SApple OSS Distributions           id="DZF_1_1"
4552*699cd480SApple OSS Distributions           is_variable_length="False"
4553*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4554*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4555*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4556*699cd480SApple OSS Distributions           is_constant_value="False"
4557*699cd480SApple OSS Distributions        >
4558*699cd480SApple OSS Distributions          <field_name>DZF</field_name>
4559*699cd480SApple OSS Distributions        <field_msb>1</field_msb>
4560*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
4561*699cd480SApple OSS Distributions        <field_description order="before">
4562*699cd480SApple OSS Distributions
4563*699cd480SApple OSS Distributions  <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4564*699cd480SApple OSS Distributions
4565*699cd480SApple OSS Distributions        </field_description>
4566*699cd480SApple OSS Distributions        <field_values>
4567*699cd480SApple OSS Distributions
4568*699cd480SApple OSS Distributions
4569*699cd480SApple OSS Distributions                <field_value_instance>
4570*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4571*699cd480SApple OSS Distributions        <field_value_description>
4572*699cd480SApple OSS Distributions  <para>Divide by Zero floating-point exception has not occurred.</para>
4573*699cd480SApple OSS Distributions</field_value_description>
4574*699cd480SApple OSS Distributions    </field_value_instance>
4575*699cd480SApple OSS Distributions                <field_value_instance>
4576*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4577*699cd480SApple OSS Distributions        <field_value_description>
4578*699cd480SApple OSS Distributions  <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para>
4579*699cd480SApple OSS Distributions</field_value_description>
4580*699cd480SApple OSS Distributions    </field_value_instance>
4581*699cd480SApple OSS Distributions        </field_values>
4582*699cd480SApple OSS Distributions          <field_resets>
4583*699cd480SApple OSS Distributions
4584*699cd480SApple OSS Distributions    <field_reset>
4585*699cd480SApple OSS Distributions
4586*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4587*699cd480SApple OSS Distributions
4588*699cd480SApple OSS Distributions    </field_reset>
4589*699cd480SApple OSS Distributions</field_resets>
4590*699cd480SApple OSS Distributions      </field>
4591*699cd480SApple OSS Distributions        <field
4592*699cd480SApple OSS Distributions           id="IOF_0_0"
4593*699cd480SApple OSS Distributions           is_variable_length="False"
4594*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4595*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4596*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4597*699cd480SApple OSS Distributions           is_constant_value="False"
4598*699cd480SApple OSS Distributions        >
4599*699cd480SApple OSS Distributions          <field_name>IOF</field_name>
4600*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
4601*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
4602*699cd480SApple OSS Distributions        <field_description order="before">
4603*699cd480SApple OSS Distributions
4604*699cd480SApple OSS Distributions  <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para>
4605*699cd480SApple OSS Distributions
4606*699cd480SApple OSS Distributions        </field_description>
4607*699cd480SApple OSS Distributions        <field_values>
4608*699cd480SApple OSS Distributions
4609*699cd480SApple OSS Distributions
4610*699cd480SApple OSS Distributions                <field_value_instance>
4611*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4612*699cd480SApple OSS Distributions        <field_value_description>
4613*699cd480SApple OSS Distributions  <para>Invalid Operation floating-point exception has not occurred.</para>
4614*699cd480SApple OSS Distributions</field_value_description>
4615*699cd480SApple OSS Distributions    </field_value_instance>
4616*699cd480SApple OSS Distributions                <field_value_instance>
4617*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4618*699cd480SApple OSS Distributions        <field_value_description>
4619*699cd480SApple OSS Distributions  <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para>
4620*699cd480SApple OSS Distributions</field_value_description>
4621*699cd480SApple OSS Distributions    </field_value_instance>
4622*699cd480SApple OSS Distributions        </field_values>
4623*699cd480SApple OSS Distributions          <field_resets>
4624*699cd480SApple OSS Distributions
4625*699cd480SApple OSS Distributions    <field_reset>
4626*699cd480SApple OSS Distributions
4627*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4628*699cd480SApple OSS Distributions
4629*699cd480SApple OSS Distributions    </field_reset>
4630*699cd480SApple OSS Distributions</field_resets>
4631*699cd480SApple OSS Distributions      </field>
4632*699cd480SApple OSS Distributions    <text_after_fields>
4633*699cd480SApple OSS Distributions
4634*699cd480SApple OSS Distributions  <para>In an implementation that supports the trapping of floating-point exceptions:</para>
4635*699cd480SApple OSS Distributions<list type="unordered">
4636*699cd480SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4637*699cd480SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content>
4638*699cd480SApple OSS Distributions</listitem></list>
4639*699cd480SApple OSS Distributions
4640*699cd480SApple OSS Distributions    </text_after_fields>
4641*699cd480SApple OSS Distributions  </fields>
4642*699cd480SApple OSS Distributions              <reg_fieldset length="25">
4643*699cd480SApple OSS Distributions
4644*699cd480SApple OSS Distributions
4645*699cd480SApple OSS Distributions
4646*699cd480SApple OSS Distributions
4647*699cd480SApple OSS Distributions
4648*699cd480SApple OSS Distributions
4649*699cd480SApple OSS Distributions
4650*699cd480SApple OSS Distributions
4651*699cd480SApple OSS Distributions
4652*699cd480SApple OSS Distributions
4653*699cd480SApple OSS Distributions
4654*699cd480SApple OSS Distributions
4655*699cd480SApple OSS Distributions
4656*699cd480SApple OSS Distributions
4657*699cd480SApple OSS Distributions
4658*699cd480SApple OSS Distributions
4659*699cd480SApple OSS Distributions
4660*699cd480SApple OSS Distributions
4661*699cd480SApple OSS Distributions
4662*699cd480SApple OSS Distributions
4663*699cd480SApple OSS Distributions
4664*699cd480SApple OSS Distributions
4665*699cd480SApple OSS Distributions
4666*699cd480SApple OSS Distributions
4667*699cd480SApple OSS Distributions        <fieldat id="0_24_24" msb="24" lsb="24"/>
4668*699cd480SApple OSS Distributions        <fieldat id="TFV_23_23" msb="23" lsb="23"/>
4669*699cd480SApple OSS Distributions        <fieldat id="0_22_11" msb="22" lsb="11"/>
4670*699cd480SApple OSS Distributions        <fieldat id="VECITR_10_8" msb="10" lsb="8"/>
4671*699cd480SApple OSS Distributions        <fieldat id="IDF_7_7" msb="7" lsb="7"/>
4672*699cd480SApple OSS Distributions        <fieldat id="0_6_5" msb="6" lsb="5"/>
4673*699cd480SApple OSS Distributions        <fieldat id="IXF_4_4" msb="4" lsb="4"/>
4674*699cd480SApple OSS Distributions        <fieldat id="UFF_3_3" msb="3" lsb="3"/>
4675*699cd480SApple OSS Distributions        <fieldat id="OFF_2_2" msb="2" lsb="2"/>
4676*699cd480SApple OSS Distributions        <fieldat id="DZF_1_1" msb="1" lsb="1"/>
4677*699cd480SApple OSS Distributions        <fieldat id="IOF_0_0" msb="0" lsb="0"/>
4678*699cd480SApple OSS Distributions    </reg_fieldset>
4679*699cd480SApple OSS Distributions            </partial_fieldset>
4680*699cd480SApple OSS Distributions            <partial_fieldset>
4681*699cd480SApple OSS Distributions              <fields length="25">
4682*699cd480SApple OSS Distributions      <fields_instance>SError interrupt</fields_instance>
4683*699cd480SApple OSS Distributions    <text_before_fields>
4684*699cd480SApple OSS Distributions
4685*699cd480SApple OSS Distributions
4686*699cd480SApple OSS Distributions
4687*699cd480SApple OSS Distributions    </text_before_fields>
4688*699cd480SApple OSS Distributions
4689*699cd480SApple OSS Distributions        <field
4690*699cd480SApple OSS Distributions           id="IDS_24_24"
4691*699cd480SApple OSS Distributions           is_variable_length="False"
4692*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4693*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4694*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4695*699cd480SApple OSS Distributions           is_constant_value="False"
4696*699cd480SApple OSS Distributions        >
4697*699cd480SApple OSS Distributions          <field_name>IDS</field_name>
4698*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
4699*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
4700*699cd480SApple OSS Distributions        <field_description order="before">
4701*699cd480SApple OSS Distributions
4702*699cd480SApple OSS Distributions  <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para>
4703*699cd480SApple OSS Distributions
4704*699cd480SApple OSS Distributions        </field_description>
4705*699cd480SApple OSS Distributions        <field_values>
4706*699cd480SApple OSS Distributions
4707*699cd480SApple OSS Distributions
4708*699cd480SApple OSS Distributions                <field_value_instance>
4709*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4710*699cd480SApple OSS Distributions        <field_value_description>
4711*699cd480SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para>
4712*699cd480SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note>
4713*699cd480SApple OSS Distributions</field_value_description>
4714*699cd480SApple OSS Distributions    </field_value_instance>
4715*699cd480SApple OSS Distributions                <field_value_instance>
4716*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4717*699cd480SApple OSS Distributions        <field_value_description>
4718*699cd480SApple OSS Distributions  <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para>
4719*699cd480SApple OSS Distributions</field_value_description>
4720*699cd480SApple OSS Distributions    </field_value_instance>
4721*699cd480SApple OSS Distributions        </field_values>
4722*699cd480SApple OSS Distributions            <field_description order="after">
4723*699cd480SApple OSS Distributions
4724*699cd480SApple OSS Distributions  <note><para>This field was previously called ISV.</para></note>
4725*699cd480SApple OSS Distributions
4726*699cd480SApple OSS Distributions            </field_description>
4727*699cd480SApple OSS Distributions          <field_resets>
4728*699cd480SApple OSS Distributions
4729*699cd480SApple OSS Distributions    <field_reset>
4730*699cd480SApple OSS Distributions
4731*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4732*699cd480SApple OSS Distributions
4733*699cd480SApple OSS Distributions    </field_reset>
4734*699cd480SApple OSS Distributions</field_resets>
4735*699cd480SApple OSS Distributions      </field>
4736*699cd480SApple OSS Distributions        <field
4737*699cd480SApple OSS Distributions           id="0_23_14"
4738*699cd480SApple OSS Distributions           is_variable_length="False"
4739*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4740*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4741*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4742*699cd480SApple OSS Distributions           is_constant_value="False"
4743*699cd480SApple OSS Distributions           rwtype="RES0"
4744*699cd480SApple OSS Distributions        >
4745*699cd480SApple OSS Distributions          <field_name>0</field_name>
4746*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
4747*699cd480SApple OSS Distributions        <field_lsb>14</field_lsb>
4748*699cd480SApple OSS Distributions        <field_description order="before">
4749*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4750*699cd480SApple OSS Distributions        </field_description>
4751*699cd480SApple OSS Distributions        <field_values>
4752*699cd480SApple OSS Distributions        </field_values>
4753*699cd480SApple OSS Distributions      </field>
4754*699cd480SApple OSS Distributions        <field
4755*699cd480SApple OSS Distributions           id="IESB_13_13_1"
4756*699cd480SApple OSS Distributions           is_variable_length="False"
4757*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4758*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4759*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4760*699cd480SApple OSS Distributions           is_constant_value="False"
4761*699cd480SApple OSS Distributions        >
4762*699cd480SApple OSS Distributions          <field_name>IESB</field_name>
4763*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
4764*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
4765*699cd480SApple OSS Distributions        <field_description order="before">
4766*699cd480SApple OSS Distributions
4767*699cd480SApple OSS Distributions  <para>Implicit error synchronization event.</para>
4768*699cd480SApple OSS Distributions
4769*699cd480SApple OSS Distributions        </field_description>
4770*699cd480SApple OSS Distributions        <field_values>
4771*699cd480SApple OSS Distributions
4772*699cd480SApple OSS Distributions
4773*699cd480SApple OSS Distributions                <field_value_instance>
4774*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
4775*699cd480SApple OSS Distributions        <field_value_description>
4776*699cd480SApple OSS Distributions  <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para>
4777*699cd480SApple OSS Distributions</field_value_description>
4778*699cd480SApple OSS Distributions    </field_value_instance>
4779*699cd480SApple OSS Distributions                <field_value_instance>
4780*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
4781*699cd480SApple OSS Distributions        <field_value_description>
4782*699cd480SApple OSS Distributions  <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para>
4783*699cd480SApple OSS Distributions</field_value_description>
4784*699cd480SApple OSS Distributions    </field_value_instance>
4785*699cd480SApple OSS Distributions        </field_values>
4786*699cd480SApple OSS Distributions            <field_description order="after">
4787*699cd480SApple OSS Distributions
4788*699cd480SApple OSS Distributions  <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para>
4789*699cd480SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note>
4790*699cd480SApple OSS Distributions
4791*699cd480SApple OSS Distributions            </field_description>
4792*699cd480SApple OSS Distributions          <field_resets>
4793*699cd480SApple OSS Distributions
4794*699cd480SApple OSS Distributions    <field_reset>
4795*699cd480SApple OSS Distributions
4796*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4797*699cd480SApple OSS Distributions
4798*699cd480SApple OSS Distributions    </field_reset>
4799*699cd480SApple OSS Distributions</field_resets>
4800*699cd480SApple OSS Distributions            <fields_condition>When ARMv8.2-IESB is implemented</fields_condition>
4801*699cd480SApple OSS Distributions      </field>
4802*699cd480SApple OSS Distributions        <field
4803*699cd480SApple OSS Distributions           id="0_13_13_2"
4804*699cd480SApple OSS Distributions           is_variable_length="False"
4805*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4806*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4807*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4808*699cd480SApple OSS Distributions           is_constant_value="False"
4809*699cd480SApple OSS Distributions           rwtype="RES0"
4810*699cd480SApple OSS Distributions        >
4811*699cd480SApple OSS Distributions          <field_name>0</field_name>
4812*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
4813*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
4814*699cd480SApple OSS Distributions        <field_description order="before">
4815*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4816*699cd480SApple OSS Distributions        </field_description>
4817*699cd480SApple OSS Distributions        <field_values>
4818*699cd480SApple OSS Distributions        </field_values>
4819*699cd480SApple OSS Distributions      </field>
4820*699cd480SApple OSS Distributions        <field
4821*699cd480SApple OSS Distributions           id="AET_12_10"
4822*699cd480SApple OSS Distributions           is_variable_length="False"
4823*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4824*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4825*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4826*699cd480SApple OSS Distributions           is_constant_value="False"
4827*699cd480SApple OSS Distributions        >
4828*699cd480SApple OSS Distributions          <field_name>AET</field_name>
4829*699cd480SApple OSS Distributions        <field_msb>12</field_msb>
4830*699cd480SApple OSS Distributions        <field_lsb>10</field_lsb>
4831*699cd480SApple OSS Distributions        <field_description order="before">
4832*699cd480SApple OSS Distributions
4833*699cd480SApple OSS Distributions  <para>Asynchronous Error Type.</para>
4834*699cd480SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para>
4835*699cd480SApple OSS Distributions
4836*699cd480SApple OSS Distributions        </field_description>
4837*699cd480SApple OSS Distributions        <field_values>
4838*699cd480SApple OSS Distributions
4839*699cd480SApple OSS Distributions
4840*699cd480SApple OSS Distributions                <field_value_instance>
4841*699cd480SApple OSS Distributions            <field_value>0b000</field_value>
4842*699cd480SApple OSS Distributions        <field_value_description>
4843*699cd480SApple OSS Distributions  <para>Uncontainable error (UC).</para>
4844*699cd480SApple OSS Distributions</field_value_description>
4845*699cd480SApple OSS Distributions    </field_value_instance>
4846*699cd480SApple OSS Distributions                <field_value_instance>
4847*699cd480SApple OSS Distributions            <field_value>0b001</field_value>
4848*699cd480SApple OSS Distributions        <field_value_description>
4849*699cd480SApple OSS Distributions  <para>Unrecoverable error (UEU).</para>
4850*699cd480SApple OSS Distributions</field_value_description>
4851*699cd480SApple OSS Distributions    </field_value_instance>
4852*699cd480SApple OSS Distributions                <field_value_instance>
4853*699cd480SApple OSS Distributions            <field_value>0b010</field_value>
4854*699cd480SApple OSS Distributions        <field_value_description>
4855*699cd480SApple OSS Distributions  <para>Restartable error (UEO).</para>
4856*699cd480SApple OSS Distributions</field_value_description>
4857*699cd480SApple OSS Distributions    </field_value_instance>
4858*699cd480SApple OSS Distributions                <field_value_instance>
4859*699cd480SApple OSS Distributions            <field_value>0b011</field_value>
4860*699cd480SApple OSS Distributions        <field_value_description>
4861*699cd480SApple OSS Distributions  <para>Recoverable error (UER).</para>
4862*699cd480SApple OSS Distributions</field_value_description>
4863*699cd480SApple OSS Distributions    </field_value_instance>
4864*699cd480SApple OSS Distributions                <field_value_instance>
4865*699cd480SApple OSS Distributions            <field_value>0b110</field_value>
4866*699cd480SApple OSS Distributions        <field_value_description>
4867*699cd480SApple OSS Distributions  <para>Corrected error (CE).</para>
4868*699cd480SApple OSS Distributions</field_value_description>
4869*699cd480SApple OSS Distributions    </field_value_instance>
4870*699cd480SApple OSS Distributions        </field_values>
4871*699cd480SApple OSS Distributions            <field_description order="after">
4872*699cd480SApple OSS Distributions
4873*699cd480SApple OSS Distributions  <para>All other values are reserved.</para>
4874*699cd480SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para>
4875*699cd480SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4876*699cd480SApple OSS Distributions<list type="unordered">
4877*699cd480SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4878*699cd480SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4879*699cd480SApple OSS Distributions</listitem></list>
4880*699cd480SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4881*699cd480SApple OSS Distributions
4882*699cd480SApple OSS Distributions            </field_description>
4883*699cd480SApple OSS Distributions          <field_resets>
4884*699cd480SApple OSS Distributions
4885*699cd480SApple OSS Distributions    <field_reset>
4886*699cd480SApple OSS Distributions
4887*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4888*699cd480SApple OSS Distributions
4889*699cd480SApple OSS Distributions    </field_reset>
4890*699cd480SApple OSS Distributions</field_resets>
4891*699cd480SApple OSS Distributions      </field>
4892*699cd480SApple OSS Distributions        <field
4893*699cd480SApple OSS Distributions           id="EA_9_9"
4894*699cd480SApple OSS Distributions           is_variable_length="False"
4895*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4896*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4897*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4898*699cd480SApple OSS Distributions           is_constant_value="False"
4899*699cd480SApple OSS Distributions        >
4900*699cd480SApple OSS Distributions          <field_name>EA</field_name>
4901*699cd480SApple OSS Distributions        <field_msb>9</field_msb>
4902*699cd480SApple OSS Distributions        <field_lsb>9</field_lsb>
4903*699cd480SApple OSS Distributions        <field_description order="before">
4904*699cd480SApple OSS Distributions
4905*699cd480SApple OSS Distributions  <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para>
4906*699cd480SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para>
4907*699cd480SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para>
4908*699cd480SApple OSS Distributions<list type="unordered">
4909*699cd480SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content>
4910*699cd480SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content>
4911*699cd480SApple OSS Distributions</listitem></list>
4912*699cd480SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4913*699cd480SApple OSS Distributions
4914*699cd480SApple OSS Distributions        </field_description>
4915*699cd480SApple OSS Distributions        <field_values>
4916*699cd480SApple OSS Distributions
4917*699cd480SApple OSS Distributions
4918*699cd480SApple OSS Distributions        </field_values>
4919*699cd480SApple OSS Distributions          <field_resets>
4920*699cd480SApple OSS Distributions
4921*699cd480SApple OSS Distributions    <field_reset>
4922*699cd480SApple OSS Distributions
4923*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4924*699cd480SApple OSS Distributions
4925*699cd480SApple OSS Distributions    </field_reset>
4926*699cd480SApple OSS Distributions</field_resets>
4927*699cd480SApple OSS Distributions      </field>
4928*699cd480SApple OSS Distributions        <field
4929*699cd480SApple OSS Distributions           id="0_8_6"
4930*699cd480SApple OSS Distributions           is_variable_length="False"
4931*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4932*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4933*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4934*699cd480SApple OSS Distributions           is_constant_value="False"
4935*699cd480SApple OSS Distributions           rwtype="RES0"
4936*699cd480SApple OSS Distributions        >
4937*699cd480SApple OSS Distributions          <field_name>0</field_name>
4938*699cd480SApple OSS Distributions        <field_msb>8</field_msb>
4939*699cd480SApple OSS Distributions        <field_lsb>6</field_lsb>
4940*699cd480SApple OSS Distributions        <field_description order="before">
4941*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
4942*699cd480SApple OSS Distributions        </field_description>
4943*699cd480SApple OSS Distributions        <field_values>
4944*699cd480SApple OSS Distributions        </field_values>
4945*699cd480SApple OSS Distributions      </field>
4946*699cd480SApple OSS Distributions        <field
4947*699cd480SApple OSS Distributions           id="DFSC_5_0"
4948*699cd480SApple OSS Distributions           is_variable_length="False"
4949*699cd480SApple OSS Distributions           has_partial_fieldset="False"
4950*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
4951*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
4952*699cd480SApple OSS Distributions           is_constant_value="False"
4953*699cd480SApple OSS Distributions        >
4954*699cd480SApple OSS Distributions          <field_name>DFSC</field_name>
4955*699cd480SApple OSS Distributions        <field_msb>5</field_msb>
4956*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
4957*699cd480SApple OSS Distributions        <field_description order="before">
4958*699cd480SApple OSS Distributions
4959*699cd480SApple OSS Distributions  <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para>
4960*699cd480SApple OSS Distributions
4961*699cd480SApple OSS Distributions        </field_description>
4962*699cd480SApple OSS Distributions        <field_values>
4963*699cd480SApple OSS Distributions
4964*699cd480SApple OSS Distributions
4965*699cd480SApple OSS Distributions                <field_value_instance>
4966*699cd480SApple OSS Distributions            <field_value>0b000000</field_value>
4967*699cd480SApple OSS Distributions        <field_value_description>
4968*699cd480SApple OSS Distributions  <para>Uncategorized.</para>
4969*699cd480SApple OSS Distributions</field_value_description>
4970*699cd480SApple OSS Distributions    </field_value_instance>
4971*699cd480SApple OSS Distributions                <field_value_instance>
4972*699cd480SApple OSS Distributions            <field_value>0b010001</field_value>
4973*699cd480SApple OSS Distributions        <field_value_description>
4974*699cd480SApple OSS Distributions  <para>Asynchronous SError interrupt.</para>
4975*699cd480SApple OSS Distributions</field_value_description>
4976*699cd480SApple OSS Distributions    </field_value_instance>
4977*699cd480SApple OSS Distributions        </field_values>
4978*699cd480SApple OSS Distributions            <field_description order="after">
4979*699cd480SApple OSS Distributions
4980*699cd480SApple OSS Distributions  <para>All other values are reserved.</para>
4981*699cd480SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para>
4982*699cd480SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note>
4983*699cd480SApple OSS Distributions
4984*699cd480SApple OSS Distributions            </field_description>
4985*699cd480SApple OSS Distributions          <field_resets>
4986*699cd480SApple OSS Distributions
4987*699cd480SApple OSS Distributions    <field_reset>
4988*699cd480SApple OSS Distributions
4989*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
4990*699cd480SApple OSS Distributions
4991*699cd480SApple OSS Distributions    </field_reset>
4992*699cd480SApple OSS Distributions</field_resets>
4993*699cd480SApple OSS Distributions      </field>
4994*699cd480SApple OSS Distributions    <text_after_fields>
4995*699cd480SApple OSS Distributions
4996*699cd480SApple OSS Distributions
4997*699cd480SApple OSS Distributions
4998*699cd480SApple OSS Distributions    </text_after_fields>
4999*699cd480SApple OSS Distributions  </fields>
5000*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5001*699cd480SApple OSS Distributions
5002*699cd480SApple OSS Distributions
5003*699cd480SApple OSS Distributions
5004*699cd480SApple OSS Distributions
5005*699cd480SApple OSS Distributions
5006*699cd480SApple OSS Distributions
5007*699cd480SApple OSS Distributions
5008*699cd480SApple OSS Distributions
5009*699cd480SApple OSS Distributions
5010*699cd480SApple OSS Distributions
5011*699cd480SApple OSS Distributions
5012*699cd480SApple OSS Distributions
5013*699cd480SApple OSS Distributions
5014*699cd480SApple OSS Distributions
5015*699cd480SApple OSS Distributions
5016*699cd480SApple OSS Distributions
5017*699cd480SApple OSS Distributions        <fieldat id="IDS_24_24" msb="24" lsb="24"/>
5018*699cd480SApple OSS Distributions        <fieldat id="0_23_14" msb="23" lsb="14"/>
5019*699cd480SApple OSS Distributions        <fieldat id="IESB_13_13_1" msb="13" lsb="13"/>
5020*699cd480SApple OSS Distributions        <fieldat id="AET_12_10" msb="12" lsb="10"/>
5021*699cd480SApple OSS Distributions        <fieldat id="EA_9_9" msb="9" lsb="9"/>
5022*699cd480SApple OSS Distributions        <fieldat id="0_8_6" msb="8" lsb="6"/>
5023*699cd480SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5024*699cd480SApple OSS Distributions    </reg_fieldset>
5025*699cd480SApple OSS Distributions            </partial_fieldset>
5026*699cd480SApple OSS Distributions            <partial_fieldset>
5027*699cd480SApple OSS Distributions              <fields length="25">
5028*699cd480SApple OSS Distributions      <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance>
5029*699cd480SApple OSS Distributions    <text_before_fields>
5030*699cd480SApple OSS Distributions
5031*699cd480SApple OSS Distributions
5032*699cd480SApple OSS Distributions
5033*699cd480SApple OSS Distributions    </text_before_fields>
5034*699cd480SApple OSS Distributions
5035*699cd480SApple OSS Distributions        <field
5036*699cd480SApple OSS Distributions           id="0_24_6"
5037*699cd480SApple OSS Distributions           is_variable_length="False"
5038*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5039*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5040*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5041*699cd480SApple OSS Distributions           is_constant_value="False"
5042*699cd480SApple OSS Distributions           rwtype="RES0"
5043*699cd480SApple OSS Distributions        >
5044*699cd480SApple OSS Distributions          <field_name>0</field_name>
5045*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5046*699cd480SApple OSS Distributions        <field_lsb>6</field_lsb>
5047*699cd480SApple OSS Distributions        <field_description order="before">
5048*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5049*699cd480SApple OSS Distributions        </field_description>
5050*699cd480SApple OSS Distributions        <field_values>
5051*699cd480SApple OSS Distributions        </field_values>
5052*699cd480SApple OSS Distributions      </field>
5053*699cd480SApple OSS Distributions        <field
5054*699cd480SApple OSS Distributions           id="IFSC_5_0"
5055*699cd480SApple OSS Distributions           is_variable_length="False"
5056*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5057*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5058*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5059*699cd480SApple OSS Distributions           is_constant_value="False"
5060*699cd480SApple OSS Distributions        >
5061*699cd480SApple OSS Distributions          <field_name>IFSC</field_name>
5062*699cd480SApple OSS Distributions        <field_msb>5</field_msb>
5063*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5064*699cd480SApple OSS Distributions        <field_description order="before">
5065*699cd480SApple OSS Distributions
5066*699cd480SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5067*699cd480SApple OSS Distributions
5068*699cd480SApple OSS Distributions        </field_description>
5069*699cd480SApple OSS Distributions        <field_values>
5070*699cd480SApple OSS Distributions
5071*699cd480SApple OSS Distributions
5072*699cd480SApple OSS Distributions        </field_values>
5073*699cd480SApple OSS Distributions          <field_resets>
5074*699cd480SApple OSS Distributions
5075*699cd480SApple OSS Distributions    <field_reset>
5076*699cd480SApple OSS Distributions
5077*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5078*699cd480SApple OSS Distributions
5079*699cd480SApple OSS Distributions    </field_reset>
5080*699cd480SApple OSS Distributions</field_resets>
5081*699cd480SApple OSS Distributions      </field>
5082*699cd480SApple OSS Distributions    <text_after_fields>
5083*699cd480SApple OSS Distributions
5084*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions:</para>
5085*699cd480SApple OSS Distributions<list type="unordered">
5086*699cd480SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content>
5087*699cd480SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content>
5088*699cd480SApple OSS Distributions</listitem></list>
5089*699cd480SApple OSS Distributions
5090*699cd480SApple OSS Distributions    </text_after_fields>
5091*699cd480SApple OSS Distributions  </fields>
5092*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5093*699cd480SApple OSS Distributions
5094*699cd480SApple OSS Distributions
5095*699cd480SApple OSS Distributions
5096*699cd480SApple OSS Distributions
5097*699cd480SApple OSS Distributions
5098*699cd480SApple OSS Distributions
5099*699cd480SApple OSS Distributions        <fieldat id="0_24_6" msb="24" lsb="6"/>
5100*699cd480SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5101*699cd480SApple OSS Distributions    </reg_fieldset>
5102*699cd480SApple OSS Distributions            </partial_fieldset>
5103*699cd480SApple OSS Distributions            <partial_fieldset>
5104*699cd480SApple OSS Distributions              <fields length="25">
5105*699cd480SApple OSS Distributions      <fields_instance>Exception from a Software Step exception</fields_instance>
5106*699cd480SApple OSS Distributions    <text_before_fields>
5107*699cd480SApple OSS Distributions
5108*699cd480SApple OSS Distributions
5109*699cd480SApple OSS Distributions
5110*699cd480SApple OSS Distributions    </text_before_fields>
5111*699cd480SApple OSS Distributions
5112*699cd480SApple OSS Distributions        <field
5113*699cd480SApple OSS Distributions           id="ISV_24_24"
5114*699cd480SApple OSS Distributions           is_variable_length="False"
5115*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5116*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5117*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5118*699cd480SApple OSS Distributions           is_constant_value="False"
5119*699cd480SApple OSS Distributions        >
5120*699cd480SApple OSS Distributions          <field_name>ISV</field_name>
5121*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5122*699cd480SApple OSS Distributions        <field_lsb>24</field_lsb>
5123*699cd480SApple OSS Distributions        <field_description order="before">
5124*699cd480SApple OSS Distributions
5125*699cd480SApple OSS Distributions  <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para>
5126*699cd480SApple OSS Distributions
5127*699cd480SApple OSS Distributions        </field_description>
5128*699cd480SApple OSS Distributions        <field_values>
5129*699cd480SApple OSS Distributions
5130*699cd480SApple OSS Distributions
5131*699cd480SApple OSS Distributions                <field_value_instance>
5132*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5133*699cd480SApple OSS Distributions        <field_value_description>
5134*699cd480SApple OSS Distributions  <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5135*699cd480SApple OSS Distributions</field_value_description>
5136*699cd480SApple OSS Distributions    </field_value_instance>
5137*699cd480SApple OSS Distributions                <field_value_instance>
5138*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5139*699cd480SApple OSS Distributions        <field_value_description>
5140*699cd480SApple OSS Distributions  <para>EX bit is valid.</para>
5141*699cd480SApple OSS Distributions</field_value_description>
5142*699cd480SApple OSS Distributions    </field_value_instance>
5143*699cd480SApple OSS Distributions        </field_values>
5144*699cd480SApple OSS Distributions            <field_description order="after">
5145*699cd480SApple OSS Distributions
5146*699cd480SApple OSS Distributions  <para>See the EX bit description for more information.</para>
5147*699cd480SApple OSS Distributions
5148*699cd480SApple OSS Distributions            </field_description>
5149*699cd480SApple OSS Distributions          <field_resets>
5150*699cd480SApple OSS Distributions
5151*699cd480SApple OSS Distributions    <field_reset>
5152*699cd480SApple OSS Distributions
5153*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5154*699cd480SApple OSS Distributions
5155*699cd480SApple OSS Distributions    </field_reset>
5156*699cd480SApple OSS Distributions</field_resets>
5157*699cd480SApple OSS Distributions      </field>
5158*699cd480SApple OSS Distributions        <field
5159*699cd480SApple OSS Distributions           id="0_23_7"
5160*699cd480SApple OSS Distributions           is_variable_length="False"
5161*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5162*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5163*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5164*699cd480SApple OSS Distributions           is_constant_value="False"
5165*699cd480SApple OSS Distributions           rwtype="RES0"
5166*699cd480SApple OSS Distributions        >
5167*699cd480SApple OSS Distributions          <field_name>0</field_name>
5168*699cd480SApple OSS Distributions        <field_msb>23</field_msb>
5169*699cd480SApple OSS Distributions        <field_lsb>7</field_lsb>
5170*699cd480SApple OSS Distributions        <field_description order="before">
5171*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5172*699cd480SApple OSS Distributions        </field_description>
5173*699cd480SApple OSS Distributions        <field_values>
5174*699cd480SApple OSS Distributions        </field_values>
5175*699cd480SApple OSS Distributions      </field>
5176*699cd480SApple OSS Distributions        <field
5177*699cd480SApple OSS Distributions           id="EX_6_6"
5178*699cd480SApple OSS Distributions           is_variable_length="False"
5179*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5180*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5181*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5182*699cd480SApple OSS Distributions           is_constant_value="False"
5183*699cd480SApple OSS Distributions        >
5184*699cd480SApple OSS Distributions          <field_name>EX</field_name>
5185*699cd480SApple OSS Distributions        <field_msb>6</field_msb>
5186*699cd480SApple OSS Distributions        <field_lsb>6</field_lsb>
5187*699cd480SApple OSS Distributions        <field_description order="before">
5188*699cd480SApple OSS Distributions
5189*699cd480SApple OSS Distributions  <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para>
5190*699cd480SApple OSS Distributions
5191*699cd480SApple OSS Distributions        </field_description>
5192*699cd480SApple OSS Distributions        <field_values>
5193*699cd480SApple OSS Distributions
5194*699cd480SApple OSS Distributions
5195*699cd480SApple OSS Distributions                <field_value_instance>
5196*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5197*699cd480SApple OSS Distributions        <field_value_description>
5198*699cd480SApple OSS Distributions  <para>An instruction other than a Load-Exclusive instruction was stepped.</para>
5199*699cd480SApple OSS Distributions</field_value_description>
5200*699cd480SApple OSS Distributions    </field_value_instance>
5201*699cd480SApple OSS Distributions                <field_value_instance>
5202*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5203*699cd480SApple OSS Distributions        <field_value_description>
5204*699cd480SApple OSS Distributions  <para>A Load-Exclusive instruction was stepped.</para>
5205*699cd480SApple OSS Distributions</field_value_description>
5206*699cd480SApple OSS Distributions    </field_value_instance>
5207*699cd480SApple OSS Distributions        </field_values>
5208*699cd480SApple OSS Distributions            <field_description order="after">
5209*699cd480SApple OSS Distributions
5210*699cd480SApple OSS Distributions  <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para>
5211*699cd480SApple OSS Distributions
5212*699cd480SApple OSS Distributions            </field_description>
5213*699cd480SApple OSS Distributions          <field_resets>
5214*699cd480SApple OSS Distributions
5215*699cd480SApple OSS Distributions    <field_reset>
5216*699cd480SApple OSS Distributions
5217*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5218*699cd480SApple OSS Distributions
5219*699cd480SApple OSS Distributions    </field_reset>
5220*699cd480SApple OSS Distributions</field_resets>
5221*699cd480SApple OSS Distributions      </field>
5222*699cd480SApple OSS Distributions        <field
5223*699cd480SApple OSS Distributions           id="IFSC_5_0"
5224*699cd480SApple OSS Distributions           is_variable_length="False"
5225*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5226*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5227*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5228*699cd480SApple OSS Distributions           is_constant_value="False"
5229*699cd480SApple OSS Distributions        >
5230*699cd480SApple OSS Distributions          <field_name>IFSC</field_name>
5231*699cd480SApple OSS Distributions        <field_msb>5</field_msb>
5232*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5233*699cd480SApple OSS Distributions        <field_description order="before">
5234*699cd480SApple OSS Distributions
5235*699cd480SApple OSS Distributions  <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5236*699cd480SApple OSS Distributions
5237*699cd480SApple OSS Distributions        </field_description>
5238*699cd480SApple OSS Distributions        <field_values>
5239*699cd480SApple OSS Distributions
5240*699cd480SApple OSS Distributions
5241*699cd480SApple OSS Distributions        </field_values>
5242*699cd480SApple OSS Distributions          <field_resets>
5243*699cd480SApple OSS Distributions
5244*699cd480SApple OSS Distributions    <field_reset>
5245*699cd480SApple OSS Distributions
5246*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5247*699cd480SApple OSS Distributions
5248*699cd480SApple OSS Distributions    </field_reset>
5249*699cd480SApple OSS Distributions</field_resets>
5250*699cd480SApple OSS Distributions      </field>
5251*699cd480SApple OSS Distributions    <text_after_fields>
5252*699cd480SApple OSS Distributions
5253*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5254*699cd480SApple OSS Distributions
5255*699cd480SApple OSS Distributions    </text_after_fields>
5256*699cd480SApple OSS Distributions  </fields>
5257*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5258*699cd480SApple OSS Distributions
5259*699cd480SApple OSS Distributions
5260*699cd480SApple OSS Distributions
5261*699cd480SApple OSS Distributions
5262*699cd480SApple OSS Distributions
5263*699cd480SApple OSS Distributions
5264*699cd480SApple OSS Distributions
5265*699cd480SApple OSS Distributions
5266*699cd480SApple OSS Distributions
5267*699cd480SApple OSS Distributions
5268*699cd480SApple OSS Distributions        <fieldat id="ISV_24_24" msb="24" lsb="24"/>
5269*699cd480SApple OSS Distributions        <fieldat id="0_23_7" msb="23" lsb="7"/>
5270*699cd480SApple OSS Distributions        <fieldat id="EX_6_6" msb="6" lsb="6"/>
5271*699cd480SApple OSS Distributions        <fieldat id="IFSC_5_0" msb="5" lsb="0"/>
5272*699cd480SApple OSS Distributions    </reg_fieldset>
5273*699cd480SApple OSS Distributions            </partial_fieldset>
5274*699cd480SApple OSS Distributions            <partial_fieldset>
5275*699cd480SApple OSS Distributions              <fields length="25">
5276*699cd480SApple OSS Distributions      <fields_instance>Exception from a Watchpoint exception</fields_instance>
5277*699cd480SApple OSS Distributions    <text_before_fields>
5278*699cd480SApple OSS Distributions
5279*699cd480SApple OSS Distributions
5280*699cd480SApple OSS Distributions
5281*699cd480SApple OSS Distributions    </text_before_fields>
5282*699cd480SApple OSS Distributions
5283*699cd480SApple OSS Distributions        <field
5284*699cd480SApple OSS Distributions           id="0_24_14"
5285*699cd480SApple OSS Distributions           is_variable_length="False"
5286*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5287*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5288*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5289*699cd480SApple OSS Distributions           is_constant_value="False"
5290*699cd480SApple OSS Distributions           rwtype="RES0"
5291*699cd480SApple OSS Distributions        >
5292*699cd480SApple OSS Distributions          <field_name>0</field_name>
5293*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5294*699cd480SApple OSS Distributions        <field_lsb>14</field_lsb>
5295*699cd480SApple OSS Distributions        <field_description order="before">
5296*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5297*699cd480SApple OSS Distributions        </field_description>
5298*699cd480SApple OSS Distributions        <field_values>
5299*699cd480SApple OSS Distributions        </field_values>
5300*699cd480SApple OSS Distributions      </field>
5301*699cd480SApple OSS Distributions        <field
5302*699cd480SApple OSS Distributions           id="VNCR_13_13_1"
5303*699cd480SApple OSS Distributions           is_variable_length="False"
5304*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5305*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5306*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5307*699cd480SApple OSS Distributions           is_constant_value="False"
5308*699cd480SApple OSS Distributions        >
5309*699cd480SApple OSS Distributions          <field_name>VNCR</field_name>
5310*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
5311*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
5312*699cd480SApple OSS Distributions        <field_description order="before">
5313*699cd480SApple OSS Distributions
5314*699cd480SApple OSS Distributions  <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para>
5315*699cd480SApple OSS Distributions
5316*699cd480SApple OSS Distributions        </field_description>
5317*699cd480SApple OSS Distributions        <field_values>
5318*699cd480SApple OSS Distributions
5319*699cd480SApple OSS Distributions
5320*699cd480SApple OSS Distributions                <field_value_instance>
5321*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5322*699cd480SApple OSS Distributions        <field_value_description>
5323*699cd480SApple OSS Distributions  <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5324*699cd480SApple OSS Distributions</field_value_description>
5325*699cd480SApple OSS Distributions    </field_value_instance>
5326*699cd480SApple OSS Distributions                <field_value_instance>
5327*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5328*699cd480SApple OSS Distributions        <field_value_description>
5329*699cd480SApple OSS Distributions  <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para>
5330*699cd480SApple OSS Distributions</field_value_description>
5331*699cd480SApple OSS Distributions    </field_value_instance>
5332*699cd480SApple OSS Distributions        </field_values>
5333*699cd480SApple OSS Distributions            <field_description order="after">
5334*699cd480SApple OSS Distributions
5335*699cd480SApple OSS Distributions  <para>This field is 0 in ESR_EL1.</para>
5336*699cd480SApple OSS Distributions
5337*699cd480SApple OSS Distributions            </field_description>
5338*699cd480SApple OSS Distributions          <field_resets>
5339*699cd480SApple OSS Distributions
5340*699cd480SApple OSS Distributions    <field_reset>
5341*699cd480SApple OSS Distributions
5342*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5343*699cd480SApple OSS Distributions
5344*699cd480SApple OSS Distributions    </field_reset>
5345*699cd480SApple OSS Distributions</field_resets>
5346*699cd480SApple OSS Distributions            <fields_condition>When ARMv8.4-NV is implemented</fields_condition>
5347*699cd480SApple OSS Distributions      </field>
5348*699cd480SApple OSS Distributions        <field
5349*699cd480SApple OSS Distributions           id="0_13_13_2"
5350*699cd480SApple OSS Distributions           is_variable_length="False"
5351*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5352*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5353*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5354*699cd480SApple OSS Distributions           is_constant_value="False"
5355*699cd480SApple OSS Distributions           rwtype="RES0"
5356*699cd480SApple OSS Distributions        >
5357*699cd480SApple OSS Distributions          <field_name>0</field_name>
5358*699cd480SApple OSS Distributions        <field_msb>13</field_msb>
5359*699cd480SApple OSS Distributions        <field_lsb>13</field_lsb>
5360*699cd480SApple OSS Distributions        <field_description order="before">
5361*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5362*699cd480SApple OSS Distributions        </field_description>
5363*699cd480SApple OSS Distributions        <field_values>
5364*699cd480SApple OSS Distributions        </field_values>
5365*699cd480SApple OSS Distributions      </field>
5366*699cd480SApple OSS Distributions        <field
5367*699cd480SApple OSS Distributions           id="0_12_9"
5368*699cd480SApple OSS Distributions           is_variable_length="False"
5369*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5370*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5371*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5372*699cd480SApple OSS Distributions           is_constant_value="False"
5373*699cd480SApple OSS Distributions           rwtype="RES0"
5374*699cd480SApple OSS Distributions        >
5375*699cd480SApple OSS Distributions          <field_name>0</field_name>
5376*699cd480SApple OSS Distributions        <field_msb>12</field_msb>
5377*699cd480SApple OSS Distributions        <field_lsb>9</field_lsb>
5378*699cd480SApple OSS Distributions        <field_description order="before">
5379*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5380*699cd480SApple OSS Distributions        </field_description>
5381*699cd480SApple OSS Distributions        <field_values>
5382*699cd480SApple OSS Distributions        </field_values>
5383*699cd480SApple OSS Distributions      </field>
5384*699cd480SApple OSS Distributions        <field
5385*699cd480SApple OSS Distributions           id="CM_8_8"
5386*699cd480SApple OSS Distributions           is_variable_length="False"
5387*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5388*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5389*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5390*699cd480SApple OSS Distributions           is_constant_value="False"
5391*699cd480SApple OSS Distributions        >
5392*699cd480SApple OSS Distributions          <field_name>CM</field_name>
5393*699cd480SApple OSS Distributions        <field_msb>8</field_msb>
5394*699cd480SApple OSS Distributions        <field_lsb>8</field_lsb>
5395*699cd480SApple OSS Distributions        <field_description order="before">
5396*699cd480SApple OSS Distributions
5397*699cd480SApple OSS Distributions  <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para>
5398*699cd480SApple OSS Distributions
5399*699cd480SApple OSS Distributions        </field_description>
5400*699cd480SApple OSS Distributions        <field_values>
5401*699cd480SApple OSS Distributions
5402*699cd480SApple OSS Distributions
5403*699cd480SApple OSS Distributions                <field_value_instance>
5404*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5405*699cd480SApple OSS Distributions        <field_value_description>
5406*699cd480SApple OSS Distributions  <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para>
5407*699cd480SApple OSS Distributions</field_value_description>
5408*699cd480SApple OSS Distributions    </field_value_instance>
5409*699cd480SApple OSS Distributions                <field_value_instance>
5410*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5411*699cd480SApple OSS Distributions        <field_value_description>
5412*699cd480SApple OSS Distributions  <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para>
5413*699cd480SApple OSS Distributions</field_value_description>
5414*699cd480SApple OSS Distributions    </field_value_instance>
5415*699cd480SApple OSS Distributions        </field_values>
5416*699cd480SApple OSS Distributions          <field_resets>
5417*699cd480SApple OSS Distributions
5418*699cd480SApple OSS Distributions    <field_reset>
5419*699cd480SApple OSS Distributions
5420*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5421*699cd480SApple OSS Distributions
5422*699cd480SApple OSS Distributions    </field_reset>
5423*699cd480SApple OSS Distributions</field_resets>
5424*699cd480SApple OSS Distributions      </field>
5425*699cd480SApple OSS Distributions        <field
5426*699cd480SApple OSS Distributions           id="0_7_7"
5427*699cd480SApple OSS Distributions           is_variable_length="False"
5428*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5429*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5430*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5431*699cd480SApple OSS Distributions           is_constant_value="False"
5432*699cd480SApple OSS Distributions           rwtype="RES0"
5433*699cd480SApple OSS Distributions        >
5434*699cd480SApple OSS Distributions          <field_name>0</field_name>
5435*699cd480SApple OSS Distributions        <field_msb>7</field_msb>
5436*699cd480SApple OSS Distributions        <field_lsb>7</field_lsb>
5437*699cd480SApple OSS Distributions        <field_description order="before">
5438*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5439*699cd480SApple OSS Distributions        </field_description>
5440*699cd480SApple OSS Distributions        <field_values>
5441*699cd480SApple OSS Distributions        </field_values>
5442*699cd480SApple OSS Distributions      </field>
5443*699cd480SApple OSS Distributions        <field
5444*699cd480SApple OSS Distributions           id="WnR_6_6"
5445*699cd480SApple OSS Distributions           is_variable_length="False"
5446*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5447*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5448*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5449*699cd480SApple OSS Distributions           is_constant_value="False"
5450*699cd480SApple OSS Distributions        >
5451*699cd480SApple OSS Distributions          <field_name>WnR</field_name>
5452*699cd480SApple OSS Distributions        <field_msb>6</field_msb>
5453*699cd480SApple OSS Distributions        <field_lsb>6</field_lsb>
5454*699cd480SApple OSS Distributions        <field_description order="before">
5455*699cd480SApple OSS Distributions
5456*699cd480SApple OSS Distributions  <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para>
5457*699cd480SApple OSS Distributions
5458*699cd480SApple OSS Distributions        </field_description>
5459*699cd480SApple OSS Distributions        <field_values>
5460*699cd480SApple OSS Distributions
5461*699cd480SApple OSS Distributions
5462*699cd480SApple OSS Distributions                <field_value_instance>
5463*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5464*699cd480SApple OSS Distributions        <field_value_description>
5465*699cd480SApple OSS Distributions  <para>Watchpoint exception caused by an instruction reading from a memory location.</para>
5466*699cd480SApple OSS Distributions</field_value_description>
5467*699cd480SApple OSS Distributions    </field_value_instance>
5468*699cd480SApple OSS Distributions                <field_value_instance>
5469*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5470*699cd480SApple OSS Distributions        <field_value_description>
5471*699cd480SApple OSS Distributions  <para>Watchpoint exception caused by an instruction writing to a memory location.</para>
5472*699cd480SApple OSS Distributions</field_value_description>
5473*699cd480SApple OSS Distributions    </field_value_instance>
5474*699cd480SApple OSS Distributions        </field_values>
5475*699cd480SApple OSS Distributions            <field_description order="after">
5476*699cd480SApple OSS Distributions
5477*699cd480SApple OSS Distributions  <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para>
5478*699cd480SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para>
5479*699cd480SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para>
5480*699cd480SApple OSS Distributions
5481*699cd480SApple OSS Distributions            </field_description>
5482*699cd480SApple OSS Distributions          <field_resets>
5483*699cd480SApple OSS Distributions
5484*699cd480SApple OSS Distributions    <field_reset>
5485*699cd480SApple OSS Distributions
5486*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5487*699cd480SApple OSS Distributions
5488*699cd480SApple OSS Distributions    </field_reset>
5489*699cd480SApple OSS Distributions</field_resets>
5490*699cd480SApple OSS Distributions      </field>
5491*699cd480SApple OSS Distributions        <field
5492*699cd480SApple OSS Distributions           id="DFSC_5_0"
5493*699cd480SApple OSS Distributions           is_variable_length="False"
5494*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5495*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5496*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5497*699cd480SApple OSS Distributions           is_constant_value="False"
5498*699cd480SApple OSS Distributions        >
5499*699cd480SApple OSS Distributions          <field_name>DFSC</field_name>
5500*699cd480SApple OSS Distributions        <field_msb>5</field_msb>
5501*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5502*699cd480SApple OSS Distributions        <field_description order="before">
5503*699cd480SApple OSS Distributions
5504*699cd480SApple OSS Distributions  <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para>
5505*699cd480SApple OSS Distributions
5506*699cd480SApple OSS Distributions        </field_description>
5507*699cd480SApple OSS Distributions        <field_values>
5508*699cd480SApple OSS Distributions
5509*699cd480SApple OSS Distributions
5510*699cd480SApple OSS Distributions        </field_values>
5511*699cd480SApple OSS Distributions          <field_resets>
5512*699cd480SApple OSS Distributions
5513*699cd480SApple OSS Distributions    <field_reset>
5514*699cd480SApple OSS Distributions
5515*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5516*699cd480SApple OSS Distributions
5517*699cd480SApple OSS Distributions    </field_reset>
5518*699cd480SApple OSS Distributions</field_resets>
5519*699cd480SApple OSS Distributions      </field>
5520*699cd480SApple OSS Distributions    <text_after_fields>
5521*699cd480SApple OSS Distributions
5522*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5523*699cd480SApple OSS Distributions
5524*699cd480SApple OSS Distributions    </text_after_fields>
5525*699cd480SApple OSS Distributions  </fields>
5526*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5527*699cd480SApple OSS Distributions
5528*699cd480SApple OSS Distributions
5529*699cd480SApple OSS Distributions
5530*699cd480SApple OSS Distributions
5531*699cd480SApple OSS Distributions
5532*699cd480SApple OSS Distributions
5533*699cd480SApple OSS Distributions
5534*699cd480SApple OSS Distributions
5535*699cd480SApple OSS Distributions
5536*699cd480SApple OSS Distributions
5537*699cd480SApple OSS Distributions
5538*699cd480SApple OSS Distributions
5539*699cd480SApple OSS Distributions
5540*699cd480SApple OSS Distributions
5541*699cd480SApple OSS Distributions
5542*699cd480SApple OSS Distributions
5543*699cd480SApple OSS Distributions        <fieldat id="0_24_14" msb="24" lsb="14"/>
5544*699cd480SApple OSS Distributions        <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/>
5545*699cd480SApple OSS Distributions        <fieldat id="0_12_9" msb="12" lsb="9"/>
5546*699cd480SApple OSS Distributions        <fieldat id="CM_8_8" msb="8" lsb="8"/>
5547*699cd480SApple OSS Distributions        <fieldat id="0_7_7" msb="7" lsb="7"/>
5548*699cd480SApple OSS Distributions        <fieldat id="WnR_6_6" msb="6" lsb="6"/>
5549*699cd480SApple OSS Distributions        <fieldat id="DFSC_5_0" msb="5" lsb="0"/>
5550*699cd480SApple OSS Distributions    </reg_fieldset>
5551*699cd480SApple OSS Distributions            </partial_fieldset>
5552*699cd480SApple OSS Distributions            <partial_fieldset>
5553*699cd480SApple OSS Distributions              <fields length="25">
5554*699cd480SApple OSS Distributions      <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance>
5555*699cd480SApple OSS Distributions    <text_before_fields>
5556*699cd480SApple OSS Distributions
5557*699cd480SApple OSS Distributions
5558*699cd480SApple OSS Distributions
5559*699cd480SApple OSS Distributions    </text_before_fields>
5560*699cd480SApple OSS Distributions
5561*699cd480SApple OSS Distributions        <field
5562*699cd480SApple OSS Distributions           id="0_24_16"
5563*699cd480SApple OSS Distributions           is_variable_length="False"
5564*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5565*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5566*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5567*699cd480SApple OSS Distributions           is_constant_value="False"
5568*699cd480SApple OSS Distributions           rwtype="RES0"
5569*699cd480SApple OSS Distributions        >
5570*699cd480SApple OSS Distributions          <field_name>0</field_name>
5571*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5572*699cd480SApple OSS Distributions        <field_lsb>16</field_lsb>
5573*699cd480SApple OSS Distributions        <field_description order="before">
5574*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5575*699cd480SApple OSS Distributions        </field_description>
5576*699cd480SApple OSS Distributions        <field_values>
5577*699cd480SApple OSS Distributions        </field_values>
5578*699cd480SApple OSS Distributions      </field>
5579*699cd480SApple OSS Distributions        <field
5580*699cd480SApple OSS Distributions           id="Comment_15_0"
5581*699cd480SApple OSS Distributions           is_variable_length="False"
5582*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5583*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5584*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5585*699cd480SApple OSS Distributions           is_constant_value="False"
5586*699cd480SApple OSS Distributions        >
5587*699cd480SApple OSS Distributions          <field_name>Comment</field_name>
5588*699cd480SApple OSS Distributions        <field_msb>15</field_msb>
5589*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5590*699cd480SApple OSS Distributions        <field_description order="before">
5591*699cd480SApple OSS Distributions
5592*699cd480SApple OSS Distributions  <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para>
5593*699cd480SApple OSS Distributions
5594*699cd480SApple OSS Distributions        </field_description>
5595*699cd480SApple OSS Distributions        <field_values>
5596*699cd480SApple OSS Distributions
5597*699cd480SApple OSS Distributions
5598*699cd480SApple OSS Distributions        </field_values>
5599*699cd480SApple OSS Distributions          <field_resets>
5600*699cd480SApple OSS Distributions
5601*699cd480SApple OSS Distributions    <field_reset>
5602*699cd480SApple OSS Distributions
5603*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5604*699cd480SApple OSS Distributions
5605*699cd480SApple OSS Distributions    </field_reset>
5606*699cd480SApple OSS Distributions</field_resets>
5607*699cd480SApple OSS Distributions      </field>
5608*699cd480SApple OSS Distributions    <text_after_fields>
5609*699cd480SApple OSS Distributions
5610*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para>
5611*699cd480SApple OSS Distributions
5612*699cd480SApple OSS Distributions    </text_after_fields>
5613*699cd480SApple OSS Distributions  </fields>
5614*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5615*699cd480SApple OSS Distributions
5616*699cd480SApple OSS Distributions
5617*699cd480SApple OSS Distributions
5618*699cd480SApple OSS Distributions
5619*699cd480SApple OSS Distributions
5620*699cd480SApple OSS Distributions
5621*699cd480SApple OSS Distributions        <fieldat id="0_24_16" msb="24" lsb="16"/>
5622*699cd480SApple OSS Distributions        <fieldat id="Comment_15_0" msb="15" lsb="0"/>
5623*699cd480SApple OSS Distributions    </reg_fieldset>
5624*699cd480SApple OSS Distributions            </partial_fieldset>
5625*699cd480SApple OSS Distributions            <partial_fieldset>
5626*699cd480SApple OSS Distributions              <fields length="25">
5627*699cd480SApple OSS Distributions      <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5628*699cd480SApple OSS Distributions      <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance>
5629*699cd480SApple OSS Distributions    <text_before_fields>
5630*699cd480SApple OSS Distributions
5631*699cd480SApple OSS Distributions  <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para>
5632*699cd480SApple OSS Distributions
5633*699cd480SApple OSS Distributions    </text_before_fields>
5634*699cd480SApple OSS Distributions
5635*699cd480SApple OSS Distributions        <field
5636*699cd480SApple OSS Distributions           id="0_24_2"
5637*699cd480SApple OSS Distributions           is_variable_length="False"
5638*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5639*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5640*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5641*699cd480SApple OSS Distributions           is_constant_value="False"
5642*699cd480SApple OSS Distributions           rwtype="RES0"
5643*699cd480SApple OSS Distributions        >
5644*699cd480SApple OSS Distributions          <field_name>0</field_name>
5645*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5646*699cd480SApple OSS Distributions        <field_lsb>2</field_lsb>
5647*699cd480SApple OSS Distributions        <field_description order="before">
5648*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5649*699cd480SApple OSS Distributions        </field_description>
5650*699cd480SApple OSS Distributions        <field_values>
5651*699cd480SApple OSS Distributions        </field_values>
5652*699cd480SApple OSS Distributions      </field>
5653*699cd480SApple OSS Distributions        <field
5654*699cd480SApple OSS Distributions           id="ERET_1_1"
5655*699cd480SApple OSS Distributions           is_variable_length="False"
5656*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5657*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5658*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5659*699cd480SApple OSS Distributions           is_constant_value="False"
5660*699cd480SApple OSS Distributions        >
5661*699cd480SApple OSS Distributions          <field_name>ERET</field_name>
5662*699cd480SApple OSS Distributions        <field_msb>1</field_msb>
5663*699cd480SApple OSS Distributions        <field_lsb>1</field_lsb>
5664*699cd480SApple OSS Distributions        <field_description order="before">
5665*699cd480SApple OSS Distributions
5666*699cd480SApple OSS Distributions  <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para>
5667*699cd480SApple OSS Distributions
5668*699cd480SApple OSS Distributions        </field_description>
5669*699cd480SApple OSS Distributions        <field_values>
5670*699cd480SApple OSS Distributions
5671*699cd480SApple OSS Distributions
5672*699cd480SApple OSS Distributions                <field_value_instance>
5673*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5674*699cd480SApple OSS Distributions        <field_value_description>
5675*699cd480SApple OSS Distributions  <para>ERET instruction trapped to EL2.</para>
5676*699cd480SApple OSS Distributions</field_value_description>
5677*699cd480SApple OSS Distributions    </field_value_instance>
5678*699cd480SApple OSS Distributions                <field_value_instance>
5679*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5680*699cd480SApple OSS Distributions        <field_value_description>
5681*699cd480SApple OSS Distributions  <para>ERETAA or ERETAB instruction trapped to EL2.</para>
5682*699cd480SApple OSS Distributions</field_value_description>
5683*699cd480SApple OSS Distributions    </field_value_instance>
5684*699cd480SApple OSS Distributions        </field_values>
5685*699cd480SApple OSS Distributions            <field_description order="after">
5686*699cd480SApple OSS Distributions
5687*699cd480SApple OSS Distributions  <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para>
5688*699cd480SApple OSS Distributions
5689*699cd480SApple OSS Distributions            </field_description>
5690*699cd480SApple OSS Distributions          <field_resets>
5691*699cd480SApple OSS Distributions
5692*699cd480SApple OSS Distributions    <field_reset>
5693*699cd480SApple OSS Distributions
5694*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5695*699cd480SApple OSS Distributions
5696*699cd480SApple OSS Distributions    </field_reset>
5697*699cd480SApple OSS Distributions</field_resets>
5698*699cd480SApple OSS Distributions      </field>
5699*699cd480SApple OSS Distributions        <field
5700*699cd480SApple OSS Distributions           id="ERETA_0_0"
5701*699cd480SApple OSS Distributions           is_variable_length="False"
5702*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5703*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5704*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5705*699cd480SApple OSS Distributions           is_constant_value="False"
5706*699cd480SApple OSS Distributions        >
5707*699cd480SApple OSS Distributions          <field_name>ERETA</field_name>
5708*699cd480SApple OSS Distributions        <field_msb>0</field_msb>
5709*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5710*699cd480SApple OSS Distributions        <field_description order="before">
5711*699cd480SApple OSS Distributions
5712*699cd480SApple OSS Distributions  <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para>
5713*699cd480SApple OSS Distributions
5714*699cd480SApple OSS Distributions        </field_description>
5715*699cd480SApple OSS Distributions        <field_values>
5716*699cd480SApple OSS Distributions
5717*699cd480SApple OSS Distributions
5718*699cd480SApple OSS Distributions                <field_value_instance>
5719*699cd480SApple OSS Distributions            <field_value>0b0</field_value>
5720*699cd480SApple OSS Distributions        <field_value_description>
5721*699cd480SApple OSS Distributions  <para>ERETAA instruction trapped to EL2.</para>
5722*699cd480SApple OSS Distributions</field_value_description>
5723*699cd480SApple OSS Distributions    </field_value_instance>
5724*699cd480SApple OSS Distributions                <field_value_instance>
5725*699cd480SApple OSS Distributions            <field_value>0b1</field_value>
5726*699cd480SApple OSS Distributions        <field_value_description>
5727*699cd480SApple OSS Distributions  <para>ERETAB instruction trapped to EL2.</para>
5728*699cd480SApple OSS Distributions</field_value_description>
5729*699cd480SApple OSS Distributions    </field_value_instance>
5730*699cd480SApple OSS Distributions        </field_values>
5731*699cd480SApple OSS Distributions            <field_description order="after">
5732*699cd480SApple OSS Distributions
5733*699cd480SApple OSS Distributions  <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para>
5734*699cd480SApple OSS Distributions
5735*699cd480SApple OSS Distributions            </field_description>
5736*699cd480SApple OSS Distributions          <field_resets>
5737*699cd480SApple OSS Distributions
5738*699cd480SApple OSS Distributions    <field_reset>
5739*699cd480SApple OSS Distributions
5740*699cd480SApple OSS Distributions      <field_reset_standard_text>U</field_reset_standard_text>
5741*699cd480SApple OSS Distributions
5742*699cd480SApple OSS Distributions    </field_reset>
5743*699cd480SApple OSS Distributions</field_resets>
5744*699cd480SApple OSS Distributions      </field>
5745*699cd480SApple OSS Distributions    <text_after_fields>
5746*699cd480SApple OSS Distributions
5747*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para>
5748*699cd480SApple OSS Distributions
5749*699cd480SApple OSS Distributions    </text_after_fields>
5750*699cd480SApple OSS Distributions  </fields>
5751*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5752*699cd480SApple OSS Distributions        <fields_condition>When ARMv8.3-NV is implemented</fields_condition>
5753*699cd480SApple OSS Distributions
5754*699cd480SApple OSS Distributions
5755*699cd480SApple OSS Distributions
5756*699cd480SApple OSS Distributions
5757*699cd480SApple OSS Distributions
5758*699cd480SApple OSS Distributions
5759*699cd480SApple OSS Distributions
5760*699cd480SApple OSS Distributions
5761*699cd480SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5762*699cd480SApple OSS Distributions        <fieldat id="ERET_1_1" msb="1" lsb="1"/>
5763*699cd480SApple OSS Distributions        <fieldat id="ERETA_0_0" msb="0" lsb="0"/>
5764*699cd480SApple OSS Distributions    </reg_fieldset>
5765*699cd480SApple OSS Distributions            </partial_fieldset>
5766*699cd480SApple OSS Distributions            <partial_fieldset>
5767*699cd480SApple OSS Distributions              <fields length="25">
5768*699cd480SApple OSS Distributions      <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5769*699cd480SApple OSS Distributions      <fields_instance>Exception from Branch Target Identification instruction</fields_instance>
5770*699cd480SApple OSS Distributions    <text_before_fields>
5771*699cd480SApple OSS Distributions
5772*699cd480SApple OSS Distributions
5773*699cd480SApple OSS Distributions
5774*699cd480SApple OSS Distributions    </text_before_fields>
5775*699cd480SApple OSS Distributions
5776*699cd480SApple OSS Distributions        <field
5777*699cd480SApple OSS Distributions           id="0_24_2"
5778*699cd480SApple OSS Distributions           is_variable_length="False"
5779*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5780*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5781*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5782*699cd480SApple OSS Distributions           is_constant_value="False"
5783*699cd480SApple OSS Distributions           rwtype="RES0"
5784*699cd480SApple OSS Distributions        >
5785*699cd480SApple OSS Distributions          <field_name>0</field_name>
5786*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5787*699cd480SApple OSS Distributions        <field_lsb>2</field_lsb>
5788*699cd480SApple OSS Distributions        <field_description order="before">
5789*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5790*699cd480SApple OSS Distributions        </field_description>
5791*699cd480SApple OSS Distributions        <field_values>
5792*699cd480SApple OSS Distributions        </field_values>
5793*699cd480SApple OSS Distributions      </field>
5794*699cd480SApple OSS Distributions        <field
5795*699cd480SApple OSS Distributions           id="BTYPE_1_0"
5796*699cd480SApple OSS Distributions           is_variable_length="False"
5797*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5798*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5799*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5800*699cd480SApple OSS Distributions           is_constant_value="False"
5801*699cd480SApple OSS Distributions        >
5802*699cd480SApple OSS Distributions          <field_name>BTYPE</field_name>
5803*699cd480SApple OSS Distributions        <field_msb>1</field_msb>
5804*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5805*699cd480SApple OSS Distributions        <field_description order="before">
5806*699cd480SApple OSS Distributions
5807*699cd480SApple OSS Distributions  <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para>
5808*699cd480SApple OSS Distributions
5809*699cd480SApple OSS Distributions        </field_description>
5810*699cd480SApple OSS Distributions        <field_values>
5811*699cd480SApple OSS Distributions
5812*699cd480SApple OSS Distributions
5813*699cd480SApple OSS Distributions        </field_values>
5814*699cd480SApple OSS Distributions          <field_resets>
5815*699cd480SApple OSS Distributions
5816*699cd480SApple OSS Distributions</field_resets>
5817*699cd480SApple OSS Distributions      </field>
5818*699cd480SApple OSS Distributions    <text_after_fields>
5819*699cd480SApple OSS Distributions
5820*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para>
5821*699cd480SApple OSS Distributions
5822*699cd480SApple OSS Distributions    </text_after_fields>
5823*699cd480SApple OSS Distributions  </fields>
5824*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5825*699cd480SApple OSS Distributions        <fields_condition>When ARMv8.5-BTI is implemented</fields_condition>
5826*699cd480SApple OSS Distributions
5827*699cd480SApple OSS Distributions
5828*699cd480SApple OSS Distributions
5829*699cd480SApple OSS Distributions
5830*699cd480SApple OSS Distributions
5831*699cd480SApple OSS Distributions
5832*699cd480SApple OSS Distributions        <fieldat id="0_24_2" msb="24" lsb="2"/>
5833*699cd480SApple OSS Distributions        <fieldat id="BTYPE_1_0" msb="1" lsb="0"/>
5834*699cd480SApple OSS Distributions    </reg_fieldset>
5835*699cd480SApple OSS Distributions            </partial_fieldset>
5836*699cd480SApple OSS Distributions            <partial_fieldset>
5837*699cd480SApple OSS Distributions              <fields length="25">
5838*699cd480SApple OSS Distributions      <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance>
5839*699cd480SApple OSS Distributions    <text_before_fields>
5840*699cd480SApple OSS Distributions
5841*699cd480SApple OSS Distributions
5842*699cd480SApple OSS Distributions
5843*699cd480SApple OSS Distributions    </text_before_fields>
5844*699cd480SApple OSS Distributions
5845*699cd480SApple OSS Distributions        <field
5846*699cd480SApple OSS Distributions           id="0_24_0"
5847*699cd480SApple OSS Distributions           is_variable_length="False"
5848*699cd480SApple OSS Distributions           has_partial_fieldset="False"
5849*699cd480SApple OSS Distributions           is_linked_to_partial_fieldset="False"
5850*699cd480SApple OSS Distributions           is_access_restriction_possible="False"
5851*699cd480SApple OSS Distributions           is_constant_value="False"
5852*699cd480SApple OSS Distributions           rwtype="RES0"
5853*699cd480SApple OSS Distributions        >
5854*699cd480SApple OSS Distributions          <field_name>0</field_name>
5855*699cd480SApple OSS Distributions        <field_msb>24</field_msb>
5856*699cd480SApple OSS Distributions        <field_lsb>0</field_lsb>
5857*699cd480SApple OSS Distributions        <field_description order="before">
5858*699cd480SApple OSS Distributions            <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para>
5859*699cd480SApple OSS Distributions        </field_description>
5860*699cd480SApple OSS Distributions        <field_values>
5861*699cd480SApple OSS Distributions        </field_values>
5862*699cd480SApple OSS Distributions      </field>
5863*699cd480SApple OSS Distributions    <text_after_fields>
5864*699cd480SApple OSS Distributions
5865*699cd480SApple OSS Distributions  <para>For more information about generating these exceptions, see:</para>
5866*699cd480SApple OSS Distributions<list type="unordered">
5867*699cd480SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5868*699cd480SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content>
5869*699cd480SApple OSS Distributions</listitem></list>
5870*699cd480SApple OSS Distributions
5871*699cd480SApple OSS Distributions    </text_after_fields>
5872*699cd480SApple OSS Distributions  </fields>
5873*699cd480SApple OSS Distributions              <reg_fieldset length="25">
5874*699cd480SApple OSS Distributions
5875*699cd480SApple OSS Distributions
5876*699cd480SApple OSS Distributions
5877*699cd480SApple OSS Distributions
5878*699cd480SApple OSS Distributions        <fieldat id="0_24_0" msb="24" lsb="0"/>
5879*699cd480SApple OSS Distributions    </reg_fieldset>
5880*699cd480SApple OSS Distributions            </partial_fieldset>
5881*699cd480SApple OSS Distributions      </field>
5882*699cd480SApple OSS Distributions    <text_after_fields>
5883*699cd480SApple OSS Distributions
5884*699cd480SApple OSS Distributions
5885*699cd480SApple OSS Distributions
5886*699cd480SApple OSS Distributions    </text_after_fields>
5887*699cd480SApple OSS Distributions  </fields>
5888*699cd480SApple OSS Distributions  <reg_fieldset length="64">
5889*699cd480SApple OSS Distributions
5890*699cd480SApple OSS Distributions
5891*699cd480SApple OSS Distributions
5892*699cd480SApple OSS Distributions
5893*699cd480SApple OSS Distributions
5894*699cd480SApple OSS Distributions
5895*699cd480SApple OSS Distributions
5896*699cd480SApple OSS Distributions
5897*699cd480SApple OSS Distributions
5898*699cd480SApple OSS Distributions
5899*699cd480SApple OSS Distributions        <fieldat id="0_63_32" msb="63" lsb="32"/>
5900*699cd480SApple OSS Distributions        <fieldat id="EC_31_26" msb="31" lsb="26"/>
5901*699cd480SApple OSS Distributions        <fieldat id="IL_25_25" msb="25" lsb="25"/>
5902*699cd480SApple OSS Distributions        <fieldat id="ISS_24_0" msb="24" lsb="0"/>
5903*699cd480SApple OSS Distributions    </reg_fieldset>
5904*699cd480SApple OSS Distributions
5905*699cd480SApple OSS Distributions      </reg_fieldsets>
5906*699cd480SApple OSS Distributions
5907*699cd480SApple OSS Distributions
5908*699cd480SApple OSS Distributions
5909*699cd480SApple OSS Distributions<access_mechanisms>
5910*699cd480SApple OSS Distributions
5911*699cd480SApple OSS Distributions
5912*699cd480SApple OSS Distributions      <access_permission_text>
5913*699cd480SApple OSS Distributions        <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para>
5914*699cd480SApple OSS Distributions      </access_permission_text>
5915*699cd480SApple OSS Distributions
5916*699cd480SApple OSS Distributions
5917*699cd480SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL1">
5918*699cd480SApple OSS Distributions        <encoding>
5919*699cd480SApple OSS Distributions
5920*699cd480SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL1</access_instruction>
5921*699cd480SApple OSS Distributions
5922*699cd480SApple OSS Distributions            <enc n="op0" v="0b11"/>
5923*699cd480SApple OSS Distributions
5924*699cd480SApple OSS Distributions            <enc n="op1" v="0b000"/>
5925*699cd480SApple OSS Distributions
5926*699cd480SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5927*699cd480SApple OSS Distributions
5928*699cd480SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5929*699cd480SApple OSS Distributions
5930*699cd480SApple OSS Distributions            <enc n="op2" v="0b000"/>
5931*699cd480SApple OSS Distributions        </encoding>
5932*699cd480SApple OSS Distributions          <access_permission>
5933*699cd480SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
5934*699cd480SApple OSS Distributions              <pstext>
5935*699cd480SApple OSS Distributionsif PSTATE.EL == EL0 then
5936*699cd480SApple OSS Distributions    UNDEFINED;
5937*699cd480SApple OSS Distributionselsif PSTATE.EL == EL1 then
5938*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TRVM == '1' then
5939*699cd480SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5940*699cd480SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5941*699cd480SApple OSS Distributions        return NVMem[0x138];
5942*699cd480SApple OSS Distributions    else
5943*699cd480SApple OSS Distributions        return ESR_EL1;
5944*699cd480SApple OSS Distributionselsif PSTATE.EL == EL2 then
5945*699cd480SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5946*699cd480SApple OSS Distributions        return ESR_EL2;
5947*699cd480SApple OSS Distributions    else
5948*699cd480SApple OSS Distributions        return ESR_EL1;
5949*699cd480SApple OSS Distributionselsif PSTATE.EL == EL3 then
5950*699cd480SApple OSS Distributions    return ESR_EL1;
5951*699cd480SApple OSS Distributions              </pstext>
5952*699cd480SApple OSS Distributions            </ps>
5953*699cd480SApple OSS Distributions          </access_permission>
5954*699cd480SApple OSS Distributions      </access_mechanism>
5955*699cd480SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL1">
5956*699cd480SApple OSS Distributions        <encoding>
5957*699cd480SApple OSS Distributions
5958*699cd480SApple OSS Distributions          <access_instruction>MSR ESR_EL1, &lt;Xt&gt;</access_instruction>
5959*699cd480SApple OSS Distributions
5960*699cd480SApple OSS Distributions            <enc n="op0" v="0b11"/>
5961*699cd480SApple OSS Distributions
5962*699cd480SApple OSS Distributions            <enc n="op1" v="0b000"/>
5963*699cd480SApple OSS Distributions
5964*699cd480SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
5965*699cd480SApple OSS Distributions
5966*699cd480SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
5967*699cd480SApple OSS Distributions
5968*699cd480SApple OSS Distributions            <enc n="op2" v="0b000"/>
5969*699cd480SApple OSS Distributions        </encoding>
5970*699cd480SApple OSS Distributions          <access_permission>
5971*699cd480SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
5972*699cd480SApple OSS Distributions              <pstext>
5973*699cd480SApple OSS Distributionsif PSTATE.EL == EL0 then
5974*699cd480SApple OSS Distributions    UNDEFINED;
5975*699cd480SApple OSS Distributionselsif PSTATE.EL == EL1 then
5976*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.TVM == '1' then
5977*699cd480SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
5978*699cd480SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; !ELUsingAArch32(EL2) &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '111' then
5979*699cd480SApple OSS Distributions        NVMem[0x138] = X[t];
5980*699cd480SApple OSS Distributions    else
5981*699cd480SApple OSS Distributions        ESR_EL1 = X[t];
5982*699cd480SApple OSS Distributionselsif PSTATE.EL == EL2 then
5983*699cd480SApple OSS Distributions    if HCR_EL2.E2H == '1' then
5984*699cd480SApple OSS Distributions        ESR_EL2 = X[t];
5985*699cd480SApple OSS Distributions    else
5986*699cd480SApple OSS Distributions        ESR_EL1 = X[t];
5987*699cd480SApple OSS Distributionselsif PSTATE.EL == EL3 then
5988*699cd480SApple OSS Distributions    ESR_EL1 = X[t];
5989*699cd480SApple OSS Distributions              </pstext>
5990*699cd480SApple OSS Distributions            </ps>
5991*699cd480SApple OSS Distributions          </access_permission>
5992*699cd480SApple OSS Distributions      </access_mechanism>
5993*699cd480SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL12">
5994*699cd480SApple OSS Distributions        <encoding>
5995*699cd480SApple OSS Distributions
5996*699cd480SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL12</access_instruction>
5997*699cd480SApple OSS Distributions
5998*699cd480SApple OSS Distributions            <enc n="op0" v="0b11"/>
5999*699cd480SApple OSS Distributions
6000*699cd480SApple OSS Distributions            <enc n="op1" v="0b101"/>
6001*699cd480SApple OSS Distributions
6002*699cd480SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6003*699cd480SApple OSS Distributions
6004*699cd480SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6005*699cd480SApple OSS Distributions
6006*699cd480SApple OSS Distributions            <enc n="op2" v="0b000"/>
6007*699cd480SApple OSS Distributions        </encoding>
6008*699cd480SApple OSS Distributions          <access_permission>
6009*699cd480SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6010*699cd480SApple OSS Distributions              <pstext>
6011*699cd480SApple OSS Distributionsif PSTATE.EL == EL0 then
6012*699cd480SApple OSS Distributions    UNDEFINED;
6013*699cd480SApple OSS Distributionselsif PSTATE.EL == EL1 then
6014*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6015*699cd480SApple OSS Distributions        return NVMem[0x138];
6016*699cd480SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6017*699cd480SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6018*699cd480SApple OSS Distributions    else
6019*699cd480SApple OSS Distributions        UNDEFINED;
6020*699cd480SApple OSS Distributionselsif PSTATE.EL == EL2 then
6021*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6022*699cd480SApple OSS Distributions        return ESR_EL1;
6023*699cd480SApple OSS Distributions    else
6024*699cd480SApple OSS Distributions        UNDEFINED;
6025*699cd480SApple OSS Distributionselsif PSTATE.EL == EL3 then
6026*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6027*699cd480SApple OSS Distributions        return ESR_EL1;
6028*699cd480SApple OSS Distributions    else
6029*699cd480SApple OSS Distributions        UNDEFINED;
6030*699cd480SApple OSS Distributions              </pstext>
6031*699cd480SApple OSS Distributions            </ps>
6032*699cd480SApple OSS Distributions          </access_permission>
6033*699cd480SApple OSS Distributions      </access_mechanism>
6034*699cd480SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL12">
6035*699cd480SApple OSS Distributions        <encoding>
6036*699cd480SApple OSS Distributions
6037*699cd480SApple OSS Distributions          <access_instruction>MSR ESR_EL12, &lt;Xt&gt;</access_instruction>
6038*699cd480SApple OSS Distributions
6039*699cd480SApple OSS Distributions            <enc n="op0" v="0b11"/>
6040*699cd480SApple OSS Distributions
6041*699cd480SApple OSS Distributions            <enc n="op1" v="0b101"/>
6042*699cd480SApple OSS Distributions
6043*699cd480SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6044*699cd480SApple OSS Distributions
6045*699cd480SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6046*699cd480SApple OSS Distributions
6047*699cd480SApple OSS Distributions            <enc n="op2" v="0b000"/>
6048*699cd480SApple OSS Distributions        </encoding>
6049*699cd480SApple OSS Distributions          <access_permission>
6050*699cd480SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6051*699cd480SApple OSS Distributions              <pstext>
6052*699cd480SApple OSS Distributionsif PSTATE.EL == EL0 then
6053*699cd480SApple OSS Distributions    UNDEFINED;
6054*699cd480SApple OSS Distributionselsif PSTATE.EL == EL1 then
6055*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV1,NV&gt; == '101' then
6056*699cd480SApple OSS Distributions        NVMem[0x138] = X[t];
6057*699cd480SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6058*699cd480SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6059*699cd480SApple OSS Distributions    else
6060*699cd480SApple OSS Distributions        UNDEFINED;
6061*699cd480SApple OSS Distributionselsif PSTATE.EL == EL2 then
6062*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6063*699cd480SApple OSS Distributions        ESR_EL1 = X[t];
6064*699cd480SApple OSS Distributions    else
6065*699cd480SApple OSS Distributions        UNDEFINED;
6066*699cd480SApple OSS Distributionselsif PSTATE.EL == EL3 then
6067*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.E2H == '1' then
6068*699cd480SApple OSS Distributions        ESR_EL1 = X[t];
6069*699cd480SApple OSS Distributions    else
6070*699cd480SApple OSS Distributions        UNDEFINED;
6071*699cd480SApple OSS Distributions              </pstext>
6072*699cd480SApple OSS Distributions            </ps>
6073*699cd480SApple OSS Distributions          </access_permission>
6074*699cd480SApple OSS Distributions      </access_mechanism>
6075*699cd480SApple OSS Distributions      <access_mechanism accessor="MRS ESR_EL2">
6076*699cd480SApple OSS Distributions        <encoding>
6077*699cd480SApple OSS Distributions
6078*699cd480SApple OSS Distributions          <access_instruction>MRS &lt;Xt&gt;, ESR_EL2</access_instruction>
6079*699cd480SApple OSS Distributions
6080*699cd480SApple OSS Distributions            <enc n="op0" v="0b11"/>
6081*699cd480SApple OSS Distributions
6082*699cd480SApple OSS Distributions            <enc n="op1" v="0b100"/>
6083*699cd480SApple OSS Distributions
6084*699cd480SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6085*699cd480SApple OSS Distributions
6086*699cd480SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6087*699cd480SApple OSS Distributions
6088*699cd480SApple OSS Distributions            <enc n="op2" v="0b000"/>
6089*699cd480SApple OSS Distributions        </encoding>
6090*699cd480SApple OSS Distributions          <access_permission>
6091*699cd480SApple OSS Distributions            <ps name="MRS" sections="1" secttype="access_permission">
6092*699cd480SApple OSS Distributions              <pstext>
6093*699cd480SApple OSS Distributionsif PSTATE.EL == EL0 then
6094*699cd480SApple OSS Distributions    UNDEFINED;
6095*699cd480SApple OSS Distributionselsif PSTATE.EL == EL1 then
6096*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6097*699cd480SApple OSS Distributions        return ESR_EL1;
6098*699cd480SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6099*699cd480SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6100*699cd480SApple OSS Distributions    else
6101*699cd480SApple OSS Distributions        UNDEFINED;
6102*699cd480SApple OSS Distributionselsif PSTATE.EL == EL2 then
6103*699cd480SApple OSS Distributions    return ESR_EL2;
6104*699cd480SApple OSS Distributionselsif PSTATE.EL == EL3 then
6105*699cd480SApple OSS Distributions    return ESR_EL2;
6106*699cd480SApple OSS Distributions              </pstext>
6107*699cd480SApple OSS Distributions            </ps>
6108*699cd480SApple OSS Distributions          </access_permission>
6109*699cd480SApple OSS Distributions      </access_mechanism>
6110*699cd480SApple OSS Distributions      <access_mechanism accessor="MSRregister ESR_EL2">
6111*699cd480SApple OSS Distributions        <encoding>
6112*699cd480SApple OSS Distributions
6113*699cd480SApple OSS Distributions          <access_instruction>MSR ESR_EL2, &lt;Xt&gt;</access_instruction>
6114*699cd480SApple OSS Distributions
6115*699cd480SApple OSS Distributions            <enc n="op0" v="0b11"/>
6116*699cd480SApple OSS Distributions
6117*699cd480SApple OSS Distributions            <enc n="op1" v="0b100"/>
6118*699cd480SApple OSS Distributions
6119*699cd480SApple OSS Distributions            <enc n="CRn" v="0b0101"/>
6120*699cd480SApple OSS Distributions
6121*699cd480SApple OSS Distributions            <enc n="CRm" v="0b0010"/>
6122*699cd480SApple OSS Distributions
6123*699cd480SApple OSS Distributions            <enc n="op2" v="0b000"/>
6124*699cd480SApple OSS Distributions        </encoding>
6125*699cd480SApple OSS Distributions          <access_permission>
6126*699cd480SApple OSS Distributions            <ps name="MSRregister" sections="1" secttype="access_permission">
6127*699cd480SApple OSS Distributions              <pstext>
6128*699cd480SApple OSS Distributionsif PSTATE.EL == EL0 then
6129*699cd480SApple OSS Distributions    UNDEFINED;
6130*699cd480SApple OSS Distributionselsif PSTATE.EL == EL1 then
6131*699cd480SApple OSS Distributions    if EL2Enabled() &amp;&amp; HCR_EL2.&lt;NV2,NV&gt; == '11' then
6132*699cd480SApple OSS Distributions        ESR_EL1 = X[t];
6133*699cd480SApple OSS Distributions    elsif EL2Enabled() &amp;&amp; HCR_EL2.NV == '1' then
6134*699cd480SApple OSS Distributions        AArch64.SystemAccessTrap(EL2, 0x18);
6135*699cd480SApple OSS Distributions    else
6136*699cd480SApple OSS Distributions        UNDEFINED;
6137*699cd480SApple OSS Distributionselsif PSTATE.EL == EL2 then
6138*699cd480SApple OSS Distributions    ESR_EL2 = X[t];
6139*699cd480SApple OSS Distributionselsif PSTATE.EL == EL3 then
6140*699cd480SApple OSS Distributions    ESR_EL2 = X[t];
6141*699cd480SApple OSS Distributions              </pstext>
6142*699cd480SApple OSS Distributions            </ps>
6143*699cd480SApple OSS Distributions          </access_permission>
6144*699cd480SApple OSS Distributions      </access_mechanism>
6145*699cd480SApple OSS Distributions</access_mechanisms>
6146*699cd480SApple OSS Distributions
6147*699cd480SApple OSS Distributions      <arch_variants>
6148*699cd480SApple OSS Distributions      </arch_variants>
6149*699cd480SApple OSS Distributions  </register>
6150*699cd480SApple OSS Distributions</registers>
6151*699cd480SApple OSS Distributions
6152*699cd480SApple OSS Distributions    <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp>
6153*699cd480SApple OSS Distributions</register_page>