1*1031c584SApple OSS Distributions<?xml version='1.0' encoding='utf-8'?> 2*1031c584SApple OSS Distributions<!DOCTYPE register_page SYSTEM "registers.dtd"> 3*1031c584SApple OSS Distributions<!-- Copyright (c) 2010-2018 Arm Limited or its affiliates. All rights reserved. --> 4*1031c584SApple OSS Distributions<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. --> 5*1031c584SApple OSS Distributions<?xml-stylesheet href="one_register.xsl" type="text/xsl" ?> 6*1031c584SApple OSS Distributions 7*1031c584SApple OSS Distributions 8*1031c584SApple OSS Distributions 9*1031c584SApple OSS Distributions 10*1031c584SApple OSS Distributions 11*1031c584SApple OSS Distributions 12*1031c584SApple OSS Distributions<register_page> 13*1031c584SApple OSS Distributions <registers> 14*1031c584SApple OSS Distributions <register execution_state="AArch64" is_register="True" is_internal="True" is_banked="False" is_optional="False" is_stub_entry="False"> 15*1031c584SApple OSS Distributions <reg_short_name>ESR_EL1</reg_short_name> 16*1031c584SApple OSS Distributions <reg_long_name>Exception Syndrome Register (EL1)</reg_long_name> 17*1031c584SApple OSS Distributions 18*1031c584SApple OSS Distributions 19*1031c584SApple OSS Distributions <reg_reset_value></reg_reset_value> 20*1031c584SApple OSS Distributions <reg_mappings> 21*1031c584SApple OSS Distributions <reg_mapping> 22*1031c584SApple OSS Distributions 23*1031c584SApple OSS Distributions <mapped_name filename="AArch32-dfsr.xml">DFSR</mapped_name> 24*1031c584SApple OSS Distributions <mapped_type>Architectural</mapped_type> 25*1031c584SApple OSS Distributions <mapped_execution_state>AArch32</mapped_execution_state> 26*1031c584SApple OSS Distributions <mapped_from_startbit>31</mapped_from_startbit> 27*1031c584SApple OSS Distributions <mapped_from_endbit>0</mapped_from_endbit> 28*1031c584SApple OSS Distributions 29*1031c584SApple OSS Distributions <mapped_to_startbit>31</mapped_to_startbit> 30*1031c584SApple OSS Distributions <mapped_to_endbit>0</mapped_to_endbit> 31*1031c584SApple OSS Distributions 32*1031c584SApple OSS Distributions </reg_mapping> 33*1031c584SApple OSS Distributions </reg_mappings> 34*1031c584SApple OSS Distributions <reg_purpose> 35*1031c584SApple OSS Distributions 36*1031c584SApple OSS Distributions 37*1031c584SApple OSS Distributions <purpose_text> 38*1031c584SApple OSS Distributions <para>Holds syndrome information for an exception taken to EL1.</para> 39*1031c584SApple OSS Distributions </purpose_text> 40*1031c584SApple OSS Distributions 41*1031c584SApple OSS Distributions </reg_purpose> 42*1031c584SApple OSS Distributions <reg_groups> 43*1031c584SApple OSS Distributions <reg_group>Exception and fault handling registers</reg_group> 44*1031c584SApple OSS Distributions </reg_groups> 45*1031c584SApple OSS Distributions <reg_usage_constraints> 46*1031c584SApple OSS Distributions 47*1031c584SApple OSS Distributions 48*1031c584SApple OSS Distributions </reg_usage_constraints> 49*1031c584SApple OSS Distributions <reg_configuration> 50*1031c584SApple OSS Distributions 51*1031c584SApple OSS Distributions 52*1031c584SApple OSS Distributions </reg_configuration> 53*1031c584SApple OSS Distributions <reg_attributes> 54*1031c584SApple OSS Distributions <attributes_text> 55*1031c584SApple OSS Distributions <para>ESR_EL1 is a 64-bit register.</para> 56*1031c584SApple OSS Distributions </attributes_text> 57*1031c584SApple OSS Distributions </reg_attributes> 58*1031c584SApple OSS Distributions <reg_fieldsets> 59*1031c584SApple OSS Distributions 60*1031c584SApple OSS Distributions 61*1031c584SApple OSS Distributions 62*1031c584SApple OSS Distributions 63*1031c584SApple OSS Distributions 64*1031c584SApple OSS Distributions 65*1031c584SApple OSS Distributions 66*1031c584SApple OSS Distributions 67*1031c584SApple OSS Distributions 68*1031c584SApple OSS Distributions 69*1031c584SApple OSS Distributions 70*1031c584SApple OSS Distributions 71*1031c584SApple OSS Distributions <fields length="64"> 72*1031c584SApple OSS Distributions <text_before_fields> 73*1031c584SApple OSS Distributions 74*1031c584SApple OSS Distributions <para>ESR_EL1 is made <arm-defined-word>UNKNOWN</arm-defined-word> as a result of an exception return from EL1.</para> 75*1031c584SApple OSS Distributions<para>When an <arm-defined-word>UNPREDICTABLE</arm-defined-word> instruction is treated as <arm-defined-word>UNDEFINED</arm-defined-word>, and the exception is taken to EL1, the value of ESR_EL1 is <arm-defined-word>UNKNOWN</arm-defined-word>. The value written to ESR_EL1 must be consistent with a value that could be created as a result of an exception from the same Exception level that generated the exception as a result of a situation that is not <arm-defined-word>UNPREDICTABLE</arm-defined-word> at that Exception level, in order to avoid the possibility of a privilege violation.</para> 76*1031c584SApple OSS Distributions 77*1031c584SApple OSS Distributions </text_before_fields> 78*1031c584SApple OSS Distributions 79*1031c584SApple OSS Distributions <field 80*1031c584SApple OSS Distributions id="0_63_32" 81*1031c584SApple OSS Distributions is_variable_length="False" 82*1031c584SApple OSS Distributions has_partial_fieldset="False" 83*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 84*1031c584SApple OSS Distributions is_access_restriction_possible="False" 85*1031c584SApple OSS Distributions is_constant_value="False" 86*1031c584SApple OSS Distributions rwtype="RES0" 87*1031c584SApple OSS Distributions > 88*1031c584SApple OSS Distributions <field_name>0</field_name> 89*1031c584SApple OSS Distributions <field_msb>63</field_msb> 90*1031c584SApple OSS Distributions <field_lsb>32</field_lsb> 91*1031c584SApple OSS Distributions <field_description order="before"> 92*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 93*1031c584SApple OSS Distributions </field_description> 94*1031c584SApple OSS Distributions <field_values> 95*1031c584SApple OSS Distributions </field_values> 96*1031c584SApple OSS Distributions </field> 97*1031c584SApple OSS Distributions <field 98*1031c584SApple OSS Distributions id="EC_31_26" 99*1031c584SApple OSS Distributions is_variable_length="False" 100*1031c584SApple OSS Distributions has_partial_fieldset="False" 101*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="True" 102*1031c584SApple OSS Distributions is_access_restriction_possible="False" 103*1031c584SApple OSS Distributions is_constant_value="False" 104*1031c584SApple OSS Distributions > 105*1031c584SApple OSS Distributions <field_name>EC</field_name> 106*1031c584SApple OSS Distributions <field_msb>31</field_msb> 107*1031c584SApple OSS Distributions <field_lsb>26</field_lsb> 108*1031c584SApple OSS Distributions <field_description order="before"> 109*1031c584SApple OSS Distributions 110*1031c584SApple OSS Distributions <para>Exception Class. Indicates the reason for the exception that this register holds information about.</para> 111*1031c584SApple OSS Distributions<para>For each EC value, the table references a subsection that gives information about:</para> 112*1031c584SApple OSS Distributions<list type="unordered"> 113*1031c584SApple OSS Distributions<listitem><content>The cause of the exception, for example the configuration required to enable the trap.</content> 114*1031c584SApple OSS Distributions</listitem><listitem><content>The encoding of the associated ISS.</content> 115*1031c584SApple OSS Distributions</listitem></list> 116*1031c584SApple OSS Distributions<para>Possible values of the EC field are:</para> 117*1031c584SApple OSS Distributions 118*1031c584SApple OSS Distributions </field_description> 119*1031c584SApple OSS Distributions <field_values> 120*1031c584SApple OSS Distributions 121*1031c584SApple OSS Distributions 122*1031c584SApple OSS Distributions <field_value_instance> 123*1031c584SApple OSS Distributions <field_value>0b000000</field_value> 124*1031c584SApple OSS Distributions <field_value_description> 125*1031c584SApple OSS Distributions <para>Unknown reason.</para> 126*1031c584SApple OSS Distributions</field_value_description> 127*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exceptions with an unknown reason"/> 128*1031c584SApple OSS Distributions </field_value_instance> 129*1031c584SApple OSS Distributions <field_value_instance> 130*1031c584SApple OSS Distributions <field_value>0b000001</field_value> 131*1031c584SApple OSS Distributions <field_value_description> 132*1031c584SApple OSS Distributions <para>Trapped WFI or WFE instruction execution.</para> 133*1031c584SApple OSS Distributions<para>Conditional WFE and WFI instructions that fail their condition code check do not cause an exception.</para> 134*1031c584SApple OSS Distributions</field_value_description> 135*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a WFI or WFE instruction"/> 136*1031c584SApple OSS Distributions </field_value_instance> 137*1031c584SApple OSS Distributions <field_value_instance> 138*1031c584SApple OSS Distributions <field_value>0b000011</field_value> 139*1031c584SApple OSS Distributions <field_value_description> 140*1031c584SApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 141*1031c584SApple OSS Distributions</field_value_description> 142*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 143*1031c584SApple OSS Distributions </field_value_instance> 144*1031c584SApple OSS Distributions <field_value_instance> 145*1031c584SApple OSS Distributions <field_value>0b000100</field_value> 146*1031c584SApple OSS Distributions <field_value_description> 147*1031c584SApple OSS Distributions <para>Trapped MCRR or MRRC access with (coproc==<binarynumber>0b1111</binarynumber>) that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 148*1031c584SApple OSS Distributions</field_value_description> 149*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 150*1031c584SApple OSS Distributions </field_value_instance> 151*1031c584SApple OSS Distributions <field_value_instance> 152*1031c584SApple OSS Distributions <field_value>0b000101</field_value> 153*1031c584SApple OSS Distributions <field_value_description> 154*1031c584SApple OSS Distributions <para>Trapped MCR or MRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 155*1031c584SApple OSS Distributions</field_value_description> 156*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCR or MRC access"/> 157*1031c584SApple OSS Distributions </field_value_instance> 158*1031c584SApple OSS Distributions <field_value_instance> 159*1031c584SApple OSS Distributions <field_value>0b000110</field_value> 160*1031c584SApple OSS Distributions <field_value_description> 161*1031c584SApple OSS Distributions <para>Trapped LDC or STC access.</para> 162*1031c584SApple OSS Distributions<para>The only architected uses of these instruction are:</para> 163*1031c584SApple OSS Distributions<list type="unordered"> 164*1031c584SApple OSS Distributions<listitem><content>An STC to write data to memory from <register_link state="AArch32" id="AArch32-dbgdtrrxint.xml">DBGDTRRXint</register_link>.</content> 165*1031c584SApple OSS Distributions</listitem><listitem><content>An LDC to read data from memory to <register_link state="AArch32" id="AArch32-dbgdtrtxint.xml">DBGDTRTXint</register_link>.</content> 166*1031c584SApple OSS Distributions</listitem></list> 167*1031c584SApple OSS Distributions</field_value_description> 168*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an LDC or STC instruction"/> 169*1031c584SApple OSS Distributions </field_value_instance> 170*1031c584SApple OSS Distributions <field_value_instance> 171*1031c584SApple OSS Distributions <field_value>0b000111</field_value> 172*1031c584SApple OSS Distributions <field_value_description> 173*1031c584SApple OSS Distributions <para>Access to SVE, Advanced SIMD, or floating-point functionality trapped by <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.FPEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TFP, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.TFP control.</para> 174*1031c584SApple OSS Distributions<para>Excludes exceptions resulting from <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link> when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1, or because SVE or Advanced SIMD and floating-point are not implemented. These are reported with EC value <binarynumber>0b000000</binarynumber> as described in <xref linkend="CHDJCBHE" browsertext="'EC encodings when routing exceptions to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.10.4" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 175*1031c584SApple OSS Distributions</field_value_description> 176*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP"/> 177*1031c584SApple OSS Distributions </field_value_instance> 178*1031c584SApple OSS Distributions <field_value_instance> 179*1031c584SApple OSS Distributions <field_value>0b001100</field_value> 180*1031c584SApple OSS Distributions <field_value_description> 181*1031c584SApple OSS Distributions <para>Trapped MRRC access with (coproc==<binarynumber>0b1110</binarynumber>).</para> 182*1031c584SApple OSS Distributions</field_value_description> 183*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an MCRR or MRRC access"/> 184*1031c584SApple OSS Distributions </field_value_instance> 185*1031c584SApple OSS Distributions <field_value_instance> 186*1031c584SApple OSS Distributions <field_value>0b001101</field_value> 187*1031c584SApple OSS Distributions <field_value_description> 188*1031c584SApple OSS Distributions <para>Branch Target Exception.</para> 189*1031c584SApple OSS Distributions</field_value_description> 190*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from Branch Target Identification instruction"/> 191*1031c584SApple OSS Distributions <field_value_condition>When ARMv8.5-BTI is implemented</field_value_condition> 192*1031c584SApple OSS Distributions </field_value_instance> 193*1031c584SApple OSS Distributions <field_value_instance> 194*1031c584SApple OSS Distributions <field_value>0b001110</field_value> 195*1031c584SApple OSS Distributions <field_value_description> 196*1031c584SApple OSS Distributions <para>Illegal Execution state.</para> 197*1031c584SApple OSS Distributions</field_value_description> 198*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 199*1031c584SApple OSS Distributions </field_value_instance> 200*1031c584SApple OSS Distributions <field_value_instance> 201*1031c584SApple OSS Distributions <field_value>0b010001</field_value> 202*1031c584SApple OSS Distributions <field_value_description> 203*1031c584SApple OSS Distributions <para>SVC instruction execution in AArch32 state.</para> 204*1031c584SApple OSS Distributions<para>This is reported in ESR_EL2 only when the exception is generated because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1.</para> 205*1031c584SApple OSS Distributions</field_value_description> 206*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 207*1031c584SApple OSS Distributions </field_value_instance> 208*1031c584SApple OSS Distributions <field_value_instance> 209*1031c584SApple OSS Distributions <field_value>0b010101</field_value> 210*1031c584SApple OSS Distributions <field_value_description> 211*1031c584SApple OSS Distributions <para>SVC instruction execution in AArch64 state.</para> 212*1031c584SApple OSS Distributions</field_value_description> 213*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from HVC or SVC instruction execution"/> 214*1031c584SApple OSS Distributions </field_value_instance> 215*1031c584SApple OSS Distributions <field_value_instance> 216*1031c584SApple OSS Distributions <field_value>0b011000</field_value> 217*1031c584SApple OSS Distributions <field_value_description> 218*1031c584SApple OSS Distributions <para>Trapped MSR, MRS or System instruction execution in AArch64 state, that is not reported using EC <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber> or <binarynumber>0b000111</binarynumber>.</para> 219*1031c584SApple OSS Distributions<para>If <xref browsertext="ARMv8.4-IDST" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.4.IDST"></xref> is implemented, also exceptions generated on a read of an ID register.</para> 220*1031c584SApple OSS Distributions<para>If <xref browsertext="ARMv8.0-CSV2" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.0.CSV2"></xref> is implemented, also Cache Speculation Variant exceptions.</para> 221*1031c584SApple OSS Distributions<para>This includes all instructions that cause exceptions that are part of the encoding space defined in <xref linkend="BEIJIEIE" browsertext="'System instruction class encoding overview' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5.2.2" filename="C_the_a64_system_instruction_class"/>, except for those exceptions reported using EC values <binarynumber>0b000000</binarynumber>, <binarynumber>0b000001</binarynumber>, or <binarynumber>0b000111</binarynumber>.</para> 222*1031c584SApple OSS Distributions</field_value_description> 223*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from MSR, MRS, or System instruction execution in AArch64 state"/> 224*1031c584SApple OSS Distributions </field_value_instance> 225*1031c584SApple OSS Distributions <field_value_instance> 226*1031c584SApple OSS Distributions <field_value>0b011001</field_value> 227*1031c584SApple OSS Distributions <field_value_description> 228*1031c584SApple OSS Distributions <para>Access to SVE functionality trapped as a result of <register_link state="AArch64" id="AArch64-cpacr_el1.xml">CPACR_EL1</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.ZEN, <register_link state="AArch64" id="AArch64-cptr_el2.xml">CPTR_EL2</register_link>.TZ, or <register_link state="AArch64" id="AArch64-cptr_el3.xml">CPTR_EL3</register_link>.EZ, that is not reported using EC <binarynumber>0b000000</binarynumber>.</para> 229*1031c584SApple OSS Distributions<para>This EC is defined only if <xref linkend="SVE" browsertext="SVE" filename="A_introduction_to_the_armv8_architecture.fm"/> is implemented.</para> 230*1031c584SApple OSS Distributions</field_value_description> 231*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ"/> 232*1031c584SApple OSS Distributions </field_value_instance> 233*1031c584SApple OSS Distributions <field_value_instance> 234*1031c584SApple OSS Distributions <field_value>0b100000</field_value> 235*1031c584SApple OSS Distributions <field_value_description> 236*1031c584SApple OSS Distributions <para>Instruction Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 237*1031c584SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 238*1031c584SApple OSS Distributions</field_value_description> 239*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 240*1031c584SApple OSS Distributions </field_value_instance> 241*1031c584SApple OSS Distributions <field_value_instance> 242*1031c584SApple OSS Distributions <field_value>0b100001</field_value> 243*1031c584SApple OSS Distributions <field_value_description> 244*1031c584SApple OSS Distributions <para>Instruction Abort taken without a change in Exception level.</para> 245*1031c584SApple OSS Distributions<para>Used for MMU faults generated by instruction accesses and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 246*1031c584SApple OSS Distributions</field_value_description> 247*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Instruction Abort"/> 248*1031c584SApple OSS Distributions </field_value_instance> 249*1031c584SApple OSS Distributions <field_value_instance> 250*1031c584SApple OSS Distributions <field_value>0b100010</field_value> 251*1031c584SApple OSS Distributions <field_value_description> 252*1031c584SApple OSS Distributions <para>PC alignment fault exception.</para> 253*1031c584SApple OSS Distributions</field_value_description> 254*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 255*1031c584SApple OSS Distributions </field_value_instance> 256*1031c584SApple OSS Distributions <field_value_instance> 257*1031c584SApple OSS Distributions <field_value>0b100100</field_value> 258*1031c584SApple OSS Distributions <field_value_description> 259*1031c584SApple OSS Distributions <para>Data Abort from a lower Exception level, that might be using AArch32 or AArch64.</para> 260*1031c584SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 261*1031c584SApple OSS Distributions</field_value_description> 262*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 263*1031c584SApple OSS Distributions </field_value_instance> 264*1031c584SApple OSS Distributions <field_value_instance> 265*1031c584SApple OSS Distributions <field_value>0b100101</field_value> 266*1031c584SApple OSS Distributions <field_value_description> 267*1031c584SApple OSS Distributions <para>Data Abort taken without a change in Exception level.</para> 268*1031c584SApple OSS Distributions<para>Used for MMU faults generated by data accesses, alignment faults other than those caused by Stack Pointer misalignment, and synchronous External aborts, including synchronous parity or ECC errors. Not used for debug related exceptions.</para> 269*1031c584SApple OSS Distributions</field_value_description> 270*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Data Abort"/> 271*1031c584SApple OSS Distributions </field_value_instance> 272*1031c584SApple OSS Distributions <field_value_instance> 273*1031c584SApple OSS Distributions <field_value>0b100110</field_value> 274*1031c584SApple OSS Distributions <field_value_description> 275*1031c584SApple OSS Distributions <para>SP alignment fault exception.</para> 276*1031c584SApple OSS Distributions</field_value_description> 277*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from an Illegal Execution state, or a PC or SP alignment fault"/> 278*1031c584SApple OSS Distributions </field_value_instance> 279*1031c584SApple OSS Distributions <field_value_instance> 280*1031c584SApple OSS Distributions <field_value>0b101000</field_value> 281*1031c584SApple OSS Distributions <field_value_description> 282*1031c584SApple OSS Distributions <para>Trapped floating-point exception taken from AArch32 state.</para> 283*1031c584SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 284*1031c584SApple OSS Distributions</field_value_description> 285*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 286*1031c584SApple OSS Distributions </field_value_instance> 287*1031c584SApple OSS Distributions <field_value_instance> 288*1031c584SApple OSS Distributions <field_value>0b101100</field_value> 289*1031c584SApple OSS Distributions <field_value_description> 290*1031c584SApple OSS Distributions <para>Trapped floating-point exception taken from AArch64 state.</para> 291*1031c584SApple OSS Distributions<para>This EC value is valid if the implementation supports trapping of floating-point exceptions, otherwise it is reserved. Whether a floating-point implementation supports trapping of floating-point exceptions is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 292*1031c584SApple OSS Distributions</field_value_description> 293*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a trapped floating-point exception"/> 294*1031c584SApple OSS Distributions </field_value_instance> 295*1031c584SApple OSS Distributions <field_value_instance> 296*1031c584SApple OSS Distributions <field_value>0b101111</field_value> 297*1031c584SApple OSS Distributions <field_value_description> 298*1031c584SApple OSS Distributions <para>SError interrupt.</para> 299*1031c584SApple OSS Distributions</field_value_description> 300*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="SError interrupt"/> 301*1031c584SApple OSS Distributions </field_value_instance> 302*1031c584SApple OSS Distributions <field_value_instance> 303*1031c584SApple OSS Distributions <field_value>0b110000</field_value> 304*1031c584SApple OSS Distributions <field_value_description> 305*1031c584SApple OSS Distributions <para>Breakpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 306*1031c584SApple OSS Distributions</field_value_description> 307*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 308*1031c584SApple OSS Distributions </field_value_instance> 309*1031c584SApple OSS Distributions <field_value_instance> 310*1031c584SApple OSS Distributions <field_value>0b110001</field_value> 311*1031c584SApple OSS Distributions <field_value_description> 312*1031c584SApple OSS Distributions <para>Breakpoint exception taken without a change in Exception level.</para> 313*1031c584SApple OSS Distributions</field_value_description> 314*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Breakpoint or Vector Catch debug exception"/> 315*1031c584SApple OSS Distributions </field_value_instance> 316*1031c584SApple OSS Distributions <field_value_instance> 317*1031c584SApple OSS Distributions <field_value>0b110010</field_value> 318*1031c584SApple OSS Distributions <field_value_description> 319*1031c584SApple OSS Distributions <para>Software Step exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 320*1031c584SApple OSS Distributions</field_value_description> 321*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 322*1031c584SApple OSS Distributions </field_value_instance> 323*1031c584SApple OSS Distributions <field_value_instance> 324*1031c584SApple OSS Distributions <field_value>0b110011</field_value> 325*1031c584SApple OSS Distributions <field_value_description> 326*1031c584SApple OSS Distributions <para>Software Step exception taken without a change in Exception level.</para> 327*1031c584SApple OSS Distributions</field_value_description> 328*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Software Step exception"/> 329*1031c584SApple OSS Distributions </field_value_instance> 330*1031c584SApple OSS Distributions <field_value_instance> 331*1031c584SApple OSS Distributions <field_value>0b110100</field_value> 332*1031c584SApple OSS Distributions <field_value_description> 333*1031c584SApple OSS Distributions <para>Watchpoint exception from a lower Exception level, that might be using AArch32 or AArch64.</para> 334*1031c584SApple OSS Distributions</field_value_description> 335*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 336*1031c584SApple OSS Distributions </field_value_instance> 337*1031c584SApple OSS Distributions <field_value_instance> 338*1031c584SApple OSS Distributions <field_value>0b110101</field_value> 339*1031c584SApple OSS Distributions <field_value_description> 340*1031c584SApple OSS Distributions <para>Watchpoint exception taken without a change in Exception level.</para> 341*1031c584SApple OSS Distributions</field_value_description> 342*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from a Watchpoint exception"/> 343*1031c584SApple OSS Distributions </field_value_instance> 344*1031c584SApple OSS Distributions <field_value_instance> 345*1031c584SApple OSS Distributions <field_value>0b111000</field_value> 346*1031c584SApple OSS Distributions <field_value_description> 347*1031c584SApple OSS Distributions <para>BKPT instruction execution in AArch32 state.</para> 348*1031c584SApple OSS Distributions</field_value_description> 349*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 350*1031c584SApple OSS Distributions </field_value_instance> 351*1031c584SApple OSS Distributions <field_value_instance> 352*1031c584SApple OSS Distributions <field_value>0b111100</field_value> 353*1031c584SApple OSS Distributions <field_value_description> 354*1031c584SApple OSS Distributions <para>BRK instruction execution in AArch64 state.</para> 355*1031c584SApple OSS Distributions<para>This is reported in <register_link state="AArch64" id="AArch64-esr_el3.xml">ESR_EL3</register_link> only if a BRK instruction is executed.</para> 356*1031c584SApple OSS Distributions</field_value_description> 357*1031c584SApple OSS Distributions <field_value_links_to linked_field_name="ISS" linked_field_condition="Exception from execution of a Breakpoint instruction"/> 358*1031c584SApple OSS Distributions </field_value_instance> 359*1031c584SApple OSS Distributions </field_values> 360*1031c584SApple OSS Distributions <field_description order="after"> 361*1031c584SApple OSS Distributions 362*1031c584SApple OSS Distributions <para>All other EC values are reserved by Arm, and:</para> 363*1031c584SApple OSS Distributions<list type="unordered"> 364*1031c584SApple OSS Distributions<listitem><content>Unused values in the range <binarynumber>0b000000</binarynumber> - <binarynumber>0b101100</binarynumber> (<hexnumber>0x00</hexnumber> - <hexnumber>0x2C</hexnumber>) are reserved for future use for synchronous exceptions.</content> 365*1031c584SApple OSS Distributions</listitem><listitem><content>Unused values in the range <binarynumber>0b101101</binarynumber> - <binarynumber>0b111111</binarynumber> (<hexnumber>0x2D</hexnumber> - <hexnumber>0x3F</hexnumber>) are reserved for future use, and might be used for synchronous or asynchronous exceptions.</content> 366*1031c584SApple OSS Distributions</listitem></list> 367*1031c584SApple OSS Distributions<para>The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGHGHJI" browsertext="'Reserved values in System and memory-mapped registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.1.11"/>.</para> 368*1031c584SApple OSS Distributions 369*1031c584SApple OSS Distributions </field_description> 370*1031c584SApple OSS Distributions <field_resets> 371*1031c584SApple OSS Distributions 372*1031c584SApple OSS Distributions <field_reset> 373*1031c584SApple OSS Distributions 374*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 375*1031c584SApple OSS Distributions 376*1031c584SApple OSS Distributions </field_reset> 377*1031c584SApple OSS Distributions</field_resets> 378*1031c584SApple OSS Distributions </field> 379*1031c584SApple OSS Distributions <field 380*1031c584SApple OSS Distributions id="IL_25_25" 381*1031c584SApple OSS Distributions is_variable_length="False" 382*1031c584SApple OSS Distributions has_partial_fieldset="False" 383*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 384*1031c584SApple OSS Distributions is_access_restriction_possible="False" 385*1031c584SApple OSS Distributions is_constant_value="False" 386*1031c584SApple OSS Distributions > 387*1031c584SApple OSS Distributions <field_name>IL</field_name> 388*1031c584SApple OSS Distributions <field_msb>25</field_msb> 389*1031c584SApple OSS Distributions <field_lsb>25</field_lsb> 390*1031c584SApple OSS Distributions <field_description order="before"> 391*1031c584SApple OSS Distributions 392*1031c584SApple OSS Distributions <para>Instruction Length for synchronous exceptions. Possible values of this bit are:</para> 393*1031c584SApple OSS Distributions 394*1031c584SApple OSS Distributions </field_description> 395*1031c584SApple OSS Distributions <field_values> 396*1031c584SApple OSS Distributions 397*1031c584SApple OSS Distributions 398*1031c584SApple OSS Distributions <field_value_instance> 399*1031c584SApple OSS Distributions <field_value>0b0</field_value> 400*1031c584SApple OSS Distributions <field_value_description> 401*1031c584SApple OSS Distributions <para>16-bit instruction trapped.</para> 402*1031c584SApple OSS Distributions</field_value_description> 403*1031c584SApple OSS Distributions </field_value_instance> 404*1031c584SApple OSS Distributions <field_value_instance> 405*1031c584SApple OSS Distributions <field_value>0b1</field_value> 406*1031c584SApple OSS Distributions <field_value_description> 407*1031c584SApple OSS Distributions <list type="unordered"> 408*1031c584SApple OSS Distributions<listitem><content> 409*1031c584SApple OSS Distributions<para>An SError interrupt.</para> 410*1031c584SApple OSS Distributions</content> 411*1031c584SApple OSS Distributions</listitem><listitem><content> 412*1031c584SApple OSS Distributions<para>An Instruction Abort exception.</para> 413*1031c584SApple OSS Distributions</content> 414*1031c584SApple OSS Distributions</listitem><listitem><content> 415*1031c584SApple OSS Distributions<para>A PC alignment fault exception.</para> 416*1031c584SApple OSS Distributions</content> 417*1031c584SApple OSS Distributions</listitem><listitem><content> 418*1031c584SApple OSS Distributions<para>An SP alignment fault exception.</para> 419*1031c584SApple OSS Distributions</content> 420*1031c584SApple OSS Distributions</listitem><listitem><content> 421*1031c584SApple OSS Distributions<para>A Data Abort exception for which the value of the ISV bit is 0.</para> 422*1031c584SApple OSS Distributions</content> 423*1031c584SApple OSS Distributions</listitem><listitem><content> 424*1031c584SApple OSS Distributions<para>An Illegal Execution state exception.</para> 425*1031c584SApple OSS Distributions</content> 426*1031c584SApple OSS Distributions</listitem><listitem><content> 427*1031c584SApple OSS Distributions<para>Any debug exception except for Breakpoint instruction exceptions. For Breakpoint instruction exceptions, this bit has its standard meaning:</para> 428*1031c584SApple OSS Distributions<list type="unordered"> 429*1031c584SApple OSS Distributions<listitem><content> 430*1031c584SApple OSS Distributions<para><binarynumber>0b0</binarynumber>: 16-bit T32 BKPT instruction.</para> 431*1031c584SApple OSS Distributions</content> 432*1031c584SApple OSS Distributions</listitem><listitem><content> 433*1031c584SApple OSS Distributions<para><binarynumber>0b1</binarynumber>: 32-bit A32 BKPT instruction or A64 BRK instruction.</para> 434*1031c584SApple OSS Distributions</content> 435*1031c584SApple OSS Distributions</listitem></list> 436*1031c584SApple OSS Distributions</content> 437*1031c584SApple OSS Distributions</listitem><listitem><content> 438*1031c584SApple OSS Distributions<para>An exception reported using EC value <binarynumber>0b000000</binarynumber>.</para> 439*1031c584SApple OSS Distributions</content> 440*1031c584SApple OSS Distributions</listitem></list> 441*1031c584SApple OSS Distributions</field_value_description> 442*1031c584SApple OSS Distributions </field_value_instance> 443*1031c584SApple OSS Distributions </field_values> 444*1031c584SApple OSS Distributions <field_resets> 445*1031c584SApple OSS Distributions 446*1031c584SApple OSS Distributions <field_reset> 447*1031c584SApple OSS Distributions 448*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 449*1031c584SApple OSS Distributions 450*1031c584SApple OSS Distributions </field_reset> 451*1031c584SApple OSS Distributions</field_resets> 452*1031c584SApple OSS Distributions </field> 453*1031c584SApple OSS Distributions <field 454*1031c584SApple OSS Distributions id="ISS_24_0" 455*1031c584SApple OSS Distributions is_variable_length="False" 456*1031c584SApple OSS Distributions has_partial_fieldset="True" 457*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 458*1031c584SApple OSS Distributions is_access_restriction_possible="False" 459*1031c584SApple OSS Distributions is_constant_value="False" 460*1031c584SApple OSS Distributions > 461*1031c584SApple OSS Distributions <field_name>ISS</field_name> 462*1031c584SApple OSS Distributions <field_msb>24</field_msb> 463*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 464*1031c584SApple OSS Distributions <field_description order="before"> 465*1031c584SApple OSS Distributions 466*1031c584SApple OSS Distributions <para>Instruction Specific Syndrome. Architecturally, this field can be defined independently for each defined Exception class. However, in practice, some ISS encodings are used for more than one Exception class.</para> 467*1031c584SApple OSS Distributions<para>Typically, an ISS encoding has a number of subfields. When an ISS subfield holds a register number, the value returned in that field is the AArch64 view of the register number. For an exception taken from AArch32 state, <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1,"/> defines this view of the specified AArch32 register. If the AArch32 register descriptor is <binarynumber>0b1111</binarynumber>, then:</para> 468*1031c584SApple OSS Distributions<list type="unordered"> 469*1031c584SApple OSS Distributions<listitem><content>If the instruction that generated the exception was not <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes the value <binarynumber>0b11111</binarynumber>.</content> 470*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction that generated the exception was <arm-defined-word>UNPREDICTABLE</arm-defined-word>, the field takes an <arm-defined-word>UNKNOWN</arm-defined-word> value that must be either:<list type="unordered"> 471*1031c584SApple OSS Distributions<listitem><content>The AArch64 view of the register number of a register that might have been used at the Exception level from which the exception was taken.</content> 472*1031c584SApple OSS Distributions</listitem><listitem><content>The value <binarynumber>0b11111</binarynumber>.</content> 473*1031c584SApple OSS Distributions</listitem></list> 474*1031c584SApple OSS Distributions</content> 475*1031c584SApple OSS Distributions</listitem></list> 476*1031c584SApple OSS Distributions<para>When the EC field is <binarynumber>0b000000</binarynumber>, indicating an exception with an unknown reason, the ISS field is not valid, <arm-defined-word>RES0</arm-defined-word>.</para> 477*1031c584SApple OSS Distributions 478*1031c584SApple OSS Distributions </field_description> 479*1031c584SApple OSS Distributions <field_values> 480*1031c584SApple OSS Distributions 481*1031c584SApple OSS Distributions <field_value_name>I</field_value_name> 482*1031c584SApple OSS Distributions </field_values> 483*1031c584SApple OSS Distributions <field_resets> 484*1031c584SApple OSS Distributions 485*1031c584SApple OSS Distributions</field_resets> 486*1031c584SApple OSS Distributions <partial_fieldset> 487*1031c584SApple OSS Distributions <fields length="25"> 488*1031c584SApple OSS Distributions <fields_instance>Exceptions with an unknown reason</fields_instance> 489*1031c584SApple OSS Distributions <text_before_fields> 490*1031c584SApple OSS Distributions 491*1031c584SApple OSS Distributions 492*1031c584SApple OSS Distributions 493*1031c584SApple OSS Distributions </text_before_fields> 494*1031c584SApple OSS Distributions 495*1031c584SApple OSS Distributions <field 496*1031c584SApple OSS Distributions id="0_24_0" 497*1031c584SApple OSS Distributions is_variable_length="False" 498*1031c584SApple OSS Distributions has_partial_fieldset="False" 499*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 500*1031c584SApple OSS Distributions is_access_restriction_possible="False" 501*1031c584SApple OSS Distributions is_constant_value="False" 502*1031c584SApple OSS Distributions rwtype="RES0" 503*1031c584SApple OSS Distributions > 504*1031c584SApple OSS Distributions <field_name>0</field_name> 505*1031c584SApple OSS Distributions <field_msb>24</field_msb> 506*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 507*1031c584SApple OSS Distributions <field_description order="before"> 508*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 509*1031c584SApple OSS Distributions </field_description> 510*1031c584SApple OSS Distributions <field_values> 511*1031c584SApple OSS Distributions </field_values> 512*1031c584SApple OSS Distributions </field> 513*1031c584SApple OSS Distributions <text_after_fields> 514*1031c584SApple OSS Distributions 515*1031c584SApple OSS Distributions <para>When an exception is reported using this EC code the IL field is set to 1.</para> 516*1031c584SApple OSS Distributions<para>This EC code is used for all exceptions that are not covered by any other EC value. This includes exceptions that are generated in the following situations:</para> 517*1031c584SApple OSS Distributions<list type="unordered"> 518*1031c584SApple OSS Distributions<listitem><content>The attempted execution of an instruction bit pattern that has no allocated instruction at the current Exception level and Security state, including:<list type="unordered"> 519*1031c584SApple OSS Distributions<listitem><content>A read access using a System register pattern that is not allocated for reads at the current Exception level and Security state.</content> 520*1031c584SApple OSS Distributions</listitem><listitem><content>A write access using a System register pattern that is not allocated for writes at the current Exception level and Security state.</content> 521*1031c584SApple OSS Distributions</listitem><listitem><content>Instruction encodings for instructions not implemented in the implementation.</content> 522*1031c584SApple OSS Distributions</listitem></list> 523*1031c584SApple OSS Distributions</content> 524*1031c584SApple OSS Distributions</listitem><listitem><content>In Debug state, the attempted execution of an instruction bit pattern that is unallocated in Debug state.</content> 525*1031c584SApple OSS Distributions</listitem><listitem><content>In Non-debug state, the attempted execution of an instruction bit pattern that is unallocated in Non-debug state.</content> 526*1031c584SApple OSS Distributions</listitem><listitem><content>In AArch32 state, attempted execution of a short vector floating-point instruction.</content> 527*1031c584SApple OSS Distributions</listitem><listitem><content>In an implementation that does not include Advanced SIMD and floating-point functionality, an attempted access to Advanced SIMD or floating-point functionality under conditions where that access would be permitted if that functionality was present. This includes the attempted execution of an Advanced SIMD or floating-point instruction, and attempted accesses to Advanced SIMD and floating-point System registers.</content> 528*1031c584SApple OSS Distributions</listitem><listitem><content>An exception generated because of the value of one of the <register_link state="AArch64" id="AArch64-sctlr_el1.xml">SCTLR_EL1</register_link>.{ITD, SED, CP15BEN} control bits.</content> 529*1031c584SApple OSS Distributions</listitem><listitem><content>Attempted execution of:<list type="unordered"> 530*1031c584SApple OSS Distributions<listitem><content>An HVC instruction when disabled by <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.HCD or <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.HCE.</content> 531*1031c584SApple OSS Distributions</listitem><listitem><content>An SMC instruction when disabled by <register_link state="AArch64" id="AArch64-scr_el3.xml">SCR_EL3</register_link>.SMD.</content> 532*1031c584SApple OSS Distributions</listitem><listitem><content>An HLT instruction when disabled by <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.HDE.</content> 533*1031c584SApple OSS Distributions</listitem></list> 534*1031c584SApple OSS Distributions</content> 535*1031c584SApple OSS Distributions</listitem><listitem><content>Attempted execution of an MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-sp_el0.xml">SP_EL0</register_link> when the value of <register_link state="AArch64" id="AArch64-spsel.xml">SPSel</register_link>.SP is 0.</content> 536*1031c584SApple OSS Distributions</listitem><listitem><content>Attempted execution, in Debug state, of:<list type="unordered"> 537*1031c584SApple OSS Distributions<listitem><content>A DCPS1 instruction when the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 and EL2 is disabled or not implemented in the current Security state.</content> 538*1031c584SApple OSS Distributions</listitem><listitem><content>A DCPS2 instruction from EL1 or EL0 when EL2 is disabled or not implemented in the current Security state.</content> 539*1031c584SApple OSS Distributions</listitem><listitem><content>A DCPS3 instruction when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, or when EL3 is not implemented.</content> 540*1031c584SApple OSS Distributions</listitem></list> 541*1031c584SApple OSS Distributions</content> 542*1031c584SApple OSS Distributions</listitem><listitem><content>When EL3 is using AArch64, attempted execution from Secure EL1 of an SRS instruction using R13_mon. See <xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 543*1031c584SApple OSS Distributions</listitem><listitem><content>In Debug state when the value of <register_link state="ext" id="ext-edscr.xml">EDSCR</register_link>.SDD is 1, the attempted execution at EL2, EL1, or EL0 of an instruction that is configured to trap to EL3.</content> 544*1031c584SApple OSS Distributions</listitem><listitem><content>In AArch32 state, the attempted execution of an MRS (banked register) or an MSR (banked register) instruction to SPSR_mon, SP_mon, or LR_mon.</content> 545*1031c584SApple OSS Distributions</listitem><listitem><content>An exception that is taken to EL2 because the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE is 1 that, if the value of <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TGE was 0 would have been reported with an ESR_ELx.EC value of <binarynumber>0b000111</binarynumber>.</content> 546*1031c584SApple OSS Distributions</listitem><listitem><content>When SVE is not implemented, attempted execution of:<list type="unordered"> 547*1031c584SApple OSS Distributions<listitem><content>An SVE instruction.</content> 548*1031c584SApple OSS Distributions</listitem><listitem><content>An MSR or MRS instruction to access <register_link state="AArch64" id="AArch64-zcr_el1.xml">ZCR_EL1</register_link>, <register_link state="AArch64" id="AArch64-zcr_el2.xml">ZCR_EL2</register_link>, or <register_link state="AArch64" id="AArch64-zcr_el3.xml">ZCR_EL3</register_link>.</content> 549*1031c584SApple OSS Distributions</listitem></list> 550*1031c584SApple OSS Distributions</content> 551*1031c584SApple OSS Distributions</listitem></list> 552*1031c584SApple OSS Distributions 553*1031c584SApple OSS Distributions </text_after_fields> 554*1031c584SApple OSS Distributions </fields> 555*1031c584SApple OSS Distributions <reg_fieldset length="25"> 556*1031c584SApple OSS Distributions 557*1031c584SApple OSS Distributions 558*1031c584SApple OSS Distributions 559*1031c584SApple OSS Distributions 560*1031c584SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 561*1031c584SApple OSS Distributions </reg_fieldset> 562*1031c584SApple OSS Distributions </partial_fieldset> 563*1031c584SApple OSS Distributions <partial_fieldset> 564*1031c584SApple OSS Distributions <fields length="25"> 565*1031c584SApple OSS Distributions <fields_instance>Exception from a WFI or WFE instruction</fields_instance> 566*1031c584SApple OSS Distributions <text_before_fields> 567*1031c584SApple OSS Distributions 568*1031c584SApple OSS Distributions 569*1031c584SApple OSS Distributions 570*1031c584SApple OSS Distributions </text_before_fields> 571*1031c584SApple OSS Distributions 572*1031c584SApple OSS Distributions <field 573*1031c584SApple OSS Distributions id="CV_24_24" 574*1031c584SApple OSS Distributions is_variable_length="False" 575*1031c584SApple OSS Distributions has_partial_fieldset="False" 576*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 577*1031c584SApple OSS Distributions is_access_restriction_possible="False" 578*1031c584SApple OSS Distributions is_constant_value="False" 579*1031c584SApple OSS Distributions > 580*1031c584SApple OSS Distributions <field_name>CV</field_name> 581*1031c584SApple OSS Distributions <field_msb>24</field_msb> 582*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 583*1031c584SApple OSS Distributions <field_description order="before"> 584*1031c584SApple OSS Distributions 585*1031c584SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 586*1031c584SApple OSS Distributions 587*1031c584SApple OSS Distributions </field_description> 588*1031c584SApple OSS Distributions <field_values> 589*1031c584SApple OSS Distributions 590*1031c584SApple OSS Distributions 591*1031c584SApple OSS Distributions <field_value_instance> 592*1031c584SApple OSS Distributions <field_value>0b0</field_value> 593*1031c584SApple OSS Distributions <field_value_description> 594*1031c584SApple OSS Distributions <para>The COND field is not valid.</para> 595*1031c584SApple OSS Distributions</field_value_description> 596*1031c584SApple OSS Distributions </field_value_instance> 597*1031c584SApple OSS Distributions <field_value_instance> 598*1031c584SApple OSS Distributions <field_value>0b1</field_value> 599*1031c584SApple OSS Distributions <field_value_description> 600*1031c584SApple OSS Distributions <para>The COND field is valid.</para> 601*1031c584SApple OSS Distributions</field_value_description> 602*1031c584SApple OSS Distributions </field_value_instance> 603*1031c584SApple OSS Distributions </field_values> 604*1031c584SApple OSS Distributions <field_description order="after"> 605*1031c584SApple OSS Distributions 606*1031c584SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 607*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 608*1031c584SApple OSS Distributions<list type="unordered"> 609*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 610*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 611*1031c584SApple OSS Distributions</listitem></list> 612*1031c584SApple OSS Distributions 613*1031c584SApple OSS Distributions </field_description> 614*1031c584SApple OSS Distributions <field_resets> 615*1031c584SApple OSS Distributions 616*1031c584SApple OSS Distributions <field_reset> 617*1031c584SApple OSS Distributions 618*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 619*1031c584SApple OSS Distributions 620*1031c584SApple OSS Distributions </field_reset> 621*1031c584SApple OSS Distributions</field_resets> 622*1031c584SApple OSS Distributions </field> 623*1031c584SApple OSS Distributions <field 624*1031c584SApple OSS Distributions id="COND_23_20" 625*1031c584SApple OSS Distributions is_variable_length="False" 626*1031c584SApple OSS Distributions has_partial_fieldset="False" 627*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 628*1031c584SApple OSS Distributions is_access_restriction_possible="False" 629*1031c584SApple OSS Distributions is_constant_value="False" 630*1031c584SApple OSS Distributions > 631*1031c584SApple OSS Distributions <field_name>COND</field_name> 632*1031c584SApple OSS Distributions <field_msb>23</field_msb> 633*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 634*1031c584SApple OSS Distributions <field_description order="before"> 635*1031c584SApple OSS Distributions 636*1031c584SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 637*1031c584SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 638*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 639*1031c584SApple OSS Distributions<list type="unordered"> 640*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 641*1031c584SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 642*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 643*1031c584SApple OSS Distributions</listitem></list> 644*1031c584SApple OSS Distributions</content> 645*1031c584SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 646*1031c584SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 647*1031c584SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 648*1031c584SApple OSS Distributions</listitem></list> 649*1031c584SApple OSS Distributions</content> 650*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 651*1031c584SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 652*1031c584SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 653*1031c584SApple OSS Distributions</listitem></list> 654*1031c584SApple OSS Distributions</content> 655*1031c584SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 656*1031c584SApple OSS Distributions</listitem></list> 657*1031c584SApple OSS Distributions 658*1031c584SApple OSS Distributions </field_description> 659*1031c584SApple OSS Distributions <field_values> 660*1031c584SApple OSS Distributions 661*1031c584SApple OSS Distributions 662*1031c584SApple OSS Distributions </field_values> 663*1031c584SApple OSS Distributions <field_resets> 664*1031c584SApple OSS Distributions 665*1031c584SApple OSS Distributions <field_reset> 666*1031c584SApple OSS Distributions 667*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 668*1031c584SApple OSS Distributions 669*1031c584SApple OSS Distributions </field_reset> 670*1031c584SApple OSS Distributions</field_resets> 671*1031c584SApple OSS Distributions </field> 672*1031c584SApple OSS Distributions <field 673*1031c584SApple OSS Distributions id="0_19_1" 674*1031c584SApple OSS Distributions is_variable_length="False" 675*1031c584SApple OSS Distributions has_partial_fieldset="False" 676*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 677*1031c584SApple OSS Distributions is_access_restriction_possible="False" 678*1031c584SApple OSS Distributions is_constant_value="False" 679*1031c584SApple OSS Distributions rwtype="RES0" 680*1031c584SApple OSS Distributions > 681*1031c584SApple OSS Distributions <field_name>0</field_name> 682*1031c584SApple OSS Distributions <field_msb>19</field_msb> 683*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 684*1031c584SApple OSS Distributions <field_description order="before"> 685*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 686*1031c584SApple OSS Distributions </field_description> 687*1031c584SApple OSS Distributions <field_values> 688*1031c584SApple OSS Distributions </field_values> 689*1031c584SApple OSS Distributions </field> 690*1031c584SApple OSS Distributions <field 691*1031c584SApple OSS Distributions id="TI_0_0" 692*1031c584SApple OSS Distributions is_variable_length="False" 693*1031c584SApple OSS Distributions has_partial_fieldset="False" 694*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 695*1031c584SApple OSS Distributions is_access_restriction_possible="False" 696*1031c584SApple OSS Distributions is_constant_value="False" 697*1031c584SApple OSS Distributions > 698*1031c584SApple OSS Distributions <field_name>TI</field_name> 699*1031c584SApple OSS Distributions <field_msb>0</field_msb> 700*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 701*1031c584SApple OSS Distributions <field_description order="before"> 702*1031c584SApple OSS Distributions 703*1031c584SApple OSS Distributions <para>Trapped instruction. Possible values of this bit are:</para> 704*1031c584SApple OSS Distributions 705*1031c584SApple OSS Distributions </field_description> 706*1031c584SApple OSS Distributions <field_values> 707*1031c584SApple OSS Distributions 708*1031c584SApple OSS Distributions 709*1031c584SApple OSS Distributions <field_value_instance> 710*1031c584SApple OSS Distributions <field_value>0b0</field_value> 711*1031c584SApple OSS Distributions <field_value_description> 712*1031c584SApple OSS Distributions <para>WFI trapped.</para> 713*1031c584SApple OSS Distributions</field_value_description> 714*1031c584SApple OSS Distributions </field_value_instance> 715*1031c584SApple OSS Distributions <field_value_instance> 716*1031c584SApple OSS Distributions <field_value>0b1</field_value> 717*1031c584SApple OSS Distributions <field_value_description> 718*1031c584SApple OSS Distributions <para>WFE trapped.</para> 719*1031c584SApple OSS Distributions</field_value_description> 720*1031c584SApple OSS Distributions </field_value_instance> 721*1031c584SApple OSS Distributions </field_values> 722*1031c584SApple OSS Distributions <field_resets> 723*1031c584SApple OSS Distributions 724*1031c584SApple OSS Distributions <field_reset> 725*1031c584SApple OSS Distributions 726*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 727*1031c584SApple OSS Distributions 728*1031c584SApple OSS Distributions </field_reset> 729*1031c584SApple OSS Distributions</field_resets> 730*1031c584SApple OSS Distributions </field> 731*1031c584SApple OSS Distributions <text_after_fields> 732*1031c584SApple OSS Distributions 733*1031c584SApple OSS Distributions <para>The following sections describe configuration settings for generating this exception:</para> 734*1031c584SApple OSS Distributions<list type="unordered"> 735*1031c584SApple OSS Distributions<listitem><content><xref linkend="D1CHDJGAIC" browsertext="'Controls for exceptions taken to EL1 using AArch64' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 736*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBHJCJ" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 737*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEGCIJ" browsertext="'Traps to EL3 of EL2, EL1, and EL0 execution of WFE and WFI instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 738*1031c584SApple OSS Distributions</listitem></list> 739*1031c584SApple OSS Distributions 740*1031c584SApple OSS Distributions </text_after_fields> 741*1031c584SApple OSS Distributions </fields> 742*1031c584SApple OSS Distributions <reg_fieldset length="25"> 743*1031c584SApple OSS Distributions 744*1031c584SApple OSS Distributions 745*1031c584SApple OSS Distributions 746*1031c584SApple OSS Distributions 747*1031c584SApple OSS Distributions 748*1031c584SApple OSS Distributions 749*1031c584SApple OSS Distributions 750*1031c584SApple OSS Distributions 751*1031c584SApple OSS Distributions 752*1031c584SApple OSS Distributions 753*1031c584SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 754*1031c584SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 755*1031c584SApple OSS Distributions <fieldat id="0_19_1" msb="19" lsb="1"/> 756*1031c584SApple OSS Distributions <fieldat id="TI_0_0" msb="0" lsb="0"/> 757*1031c584SApple OSS Distributions </reg_fieldset> 758*1031c584SApple OSS Distributions </partial_fieldset> 759*1031c584SApple OSS Distributions <partial_fieldset> 760*1031c584SApple OSS Distributions <fields length="25"> 761*1031c584SApple OSS Distributions <fields_instance>Exception from an MCR or MRC access</fields_instance> 762*1031c584SApple OSS Distributions <text_before_fields> 763*1031c584SApple OSS Distributions 764*1031c584SApple OSS Distributions 765*1031c584SApple OSS Distributions 766*1031c584SApple OSS Distributions </text_before_fields> 767*1031c584SApple OSS Distributions 768*1031c584SApple OSS Distributions <field 769*1031c584SApple OSS Distributions id="CV_24_24" 770*1031c584SApple OSS Distributions is_variable_length="False" 771*1031c584SApple OSS Distributions has_partial_fieldset="False" 772*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 773*1031c584SApple OSS Distributions is_access_restriction_possible="False" 774*1031c584SApple OSS Distributions is_constant_value="False" 775*1031c584SApple OSS Distributions > 776*1031c584SApple OSS Distributions <field_name>CV</field_name> 777*1031c584SApple OSS Distributions <field_msb>24</field_msb> 778*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 779*1031c584SApple OSS Distributions <field_description order="before"> 780*1031c584SApple OSS Distributions 781*1031c584SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 782*1031c584SApple OSS Distributions 783*1031c584SApple OSS Distributions </field_description> 784*1031c584SApple OSS Distributions <field_values> 785*1031c584SApple OSS Distributions 786*1031c584SApple OSS Distributions 787*1031c584SApple OSS Distributions <field_value_instance> 788*1031c584SApple OSS Distributions <field_value>0b0</field_value> 789*1031c584SApple OSS Distributions <field_value_description> 790*1031c584SApple OSS Distributions <para>The COND field is not valid.</para> 791*1031c584SApple OSS Distributions</field_value_description> 792*1031c584SApple OSS Distributions </field_value_instance> 793*1031c584SApple OSS Distributions <field_value_instance> 794*1031c584SApple OSS Distributions <field_value>0b1</field_value> 795*1031c584SApple OSS Distributions <field_value_description> 796*1031c584SApple OSS Distributions <para>The COND field is valid.</para> 797*1031c584SApple OSS Distributions</field_value_description> 798*1031c584SApple OSS Distributions </field_value_instance> 799*1031c584SApple OSS Distributions </field_values> 800*1031c584SApple OSS Distributions <field_description order="after"> 801*1031c584SApple OSS Distributions 802*1031c584SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 803*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 804*1031c584SApple OSS Distributions<list type="unordered"> 805*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 806*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 807*1031c584SApple OSS Distributions</listitem></list> 808*1031c584SApple OSS Distributions 809*1031c584SApple OSS Distributions </field_description> 810*1031c584SApple OSS Distributions <field_resets> 811*1031c584SApple OSS Distributions 812*1031c584SApple OSS Distributions <field_reset> 813*1031c584SApple OSS Distributions 814*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 815*1031c584SApple OSS Distributions 816*1031c584SApple OSS Distributions </field_reset> 817*1031c584SApple OSS Distributions</field_resets> 818*1031c584SApple OSS Distributions </field> 819*1031c584SApple OSS Distributions <field 820*1031c584SApple OSS Distributions id="COND_23_20" 821*1031c584SApple OSS Distributions is_variable_length="False" 822*1031c584SApple OSS Distributions has_partial_fieldset="False" 823*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 824*1031c584SApple OSS Distributions is_access_restriction_possible="False" 825*1031c584SApple OSS Distributions is_constant_value="False" 826*1031c584SApple OSS Distributions > 827*1031c584SApple OSS Distributions <field_name>COND</field_name> 828*1031c584SApple OSS Distributions <field_msb>23</field_msb> 829*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 830*1031c584SApple OSS Distributions <field_description order="before"> 831*1031c584SApple OSS Distributions 832*1031c584SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 833*1031c584SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 834*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 835*1031c584SApple OSS Distributions<list type="unordered"> 836*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 837*1031c584SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 838*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 839*1031c584SApple OSS Distributions</listitem></list> 840*1031c584SApple OSS Distributions</content> 841*1031c584SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 842*1031c584SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 843*1031c584SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 844*1031c584SApple OSS Distributions</listitem></list> 845*1031c584SApple OSS Distributions</content> 846*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 847*1031c584SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 848*1031c584SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 849*1031c584SApple OSS Distributions</listitem></list> 850*1031c584SApple OSS Distributions</content> 851*1031c584SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 852*1031c584SApple OSS Distributions</listitem></list> 853*1031c584SApple OSS Distributions 854*1031c584SApple OSS Distributions </field_description> 855*1031c584SApple OSS Distributions <field_values> 856*1031c584SApple OSS Distributions 857*1031c584SApple OSS Distributions 858*1031c584SApple OSS Distributions </field_values> 859*1031c584SApple OSS Distributions <field_resets> 860*1031c584SApple OSS Distributions 861*1031c584SApple OSS Distributions <field_reset> 862*1031c584SApple OSS Distributions 863*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 864*1031c584SApple OSS Distributions 865*1031c584SApple OSS Distributions </field_reset> 866*1031c584SApple OSS Distributions</field_resets> 867*1031c584SApple OSS Distributions </field> 868*1031c584SApple OSS Distributions <field 869*1031c584SApple OSS Distributions id="Opc2_19_17" 870*1031c584SApple OSS Distributions is_variable_length="False" 871*1031c584SApple OSS Distributions has_partial_fieldset="False" 872*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 873*1031c584SApple OSS Distributions is_access_restriction_possible="False" 874*1031c584SApple OSS Distributions is_constant_value="False" 875*1031c584SApple OSS Distributions > 876*1031c584SApple OSS Distributions <field_name>Opc2</field_name> 877*1031c584SApple OSS Distributions <field_msb>19</field_msb> 878*1031c584SApple OSS Distributions <field_lsb>17</field_lsb> 879*1031c584SApple OSS Distributions <field_description order="before"> 880*1031c584SApple OSS Distributions 881*1031c584SApple OSS Distributions <para>The Opc2 value from the issued instruction.</para> 882*1031c584SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b000</binarynumber>.</para> 883*1031c584SApple OSS Distributions 884*1031c584SApple OSS Distributions </field_description> 885*1031c584SApple OSS Distributions <field_values> 886*1031c584SApple OSS Distributions 887*1031c584SApple OSS Distributions 888*1031c584SApple OSS Distributions </field_values> 889*1031c584SApple OSS Distributions <field_resets> 890*1031c584SApple OSS Distributions 891*1031c584SApple OSS Distributions <field_reset> 892*1031c584SApple OSS Distributions 893*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 894*1031c584SApple OSS Distributions 895*1031c584SApple OSS Distributions </field_reset> 896*1031c584SApple OSS Distributions</field_resets> 897*1031c584SApple OSS Distributions </field> 898*1031c584SApple OSS Distributions <field 899*1031c584SApple OSS Distributions id="Opc1_16_14" 900*1031c584SApple OSS Distributions is_variable_length="False" 901*1031c584SApple OSS Distributions has_partial_fieldset="False" 902*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 903*1031c584SApple OSS Distributions is_access_restriction_possible="False" 904*1031c584SApple OSS Distributions is_constant_value="False" 905*1031c584SApple OSS Distributions > 906*1031c584SApple OSS Distributions <field_name>Opc1</field_name> 907*1031c584SApple OSS Distributions <field_msb>16</field_msb> 908*1031c584SApple OSS Distributions <field_lsb>14</field_lsb> 909*1031c584SApple OSS Distributions <field_description order="before"> 910*1031c584SApple OSS Distributions 911*1031c584SApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 912*1031c584SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b111</binarynumber>.</para> 913*1031c584SApple OSS Distributions 914*1031c584SApple OSS Distributions </field_description> 915*1031c584SApple OSS Distributions <field_values> 916*1031c584SApple OSS Distributions 917*1031c584SApple OSS Distributions 918*1031c584SApple OSS Distributions </field_values> 919*1031c584SApple OSS Distributions <field_resets> 920*1031c584SApple OSS Distributions 921*1031c584SApple OSS Distributions <field_reset> 922*1031c584SApple OSS Distributions 923*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 924*1031c584SApple OSS Distributions 925*1031c584SApple OSS Distributions </field_reset> 926*1031c584SApple OSS Distributions</field_resets> 927*1031c584SApple OSS Distributions </field> 928*1031c584SApple OSS Distributions <field 929*1031c584SApple OSS Distributions id="CRn_13_10" 930*1031c584SApple OSS Distributions is_variable_length="False" 931*1031c584SApple OSS Distributions has_partial_fieldset="False" 932*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 933*1031c584SApple OSS Distributions is_access_restriction_possible="False" 934*1031c584SApple OSS Distributions is_constant_value="False" 935*1031c584SApple OSS Distributions > 936*1031c584SApple OSS Distributions <field_name>CRn</field_name> 937*1031c584SApple OSS Distributions <field_msb>13</field_msb> 938*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 939*1031c584SApple OSS Distributions <field_description order="before"> 940*1031c584SApple OSS Distributions 941*1031c584SApple OSS Distributions <para>The CRn value from the issued instruction.</para> 942*1031c584SApple OSS Distributions<para>For a trapped VMRS access, holds the reg field from the VMRS instruction encoding.</para> 943*1031c584SApple OSS Distributions 944*1031c584SApple OSS Distributions </field_description> 945*1031c584SApple OSS Distributions <field_values> 946*1031c584SApple OSS Distributions 947*1031c584SApple OSS Distributions 948*1031c584SApple OSS Distributions </field_values> 949*1031c584SApple OSS Distributions <field_resets> 950*1031c584SApple OSS Distributions 951*1031c584SApple OSS Distributions <field_reset> 952*1031c584SApple OSS Distributions 953*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 954*1031c584SApple OSS Distributions 955*1031c584SApple OSS Distributions </field_reset> 956*1031c584SApple OSS Distributions</field_resets> 957*1031c584SApple OSS Distributions </field> 958*1031c584SApple OSS Distributions <field 959*1031c584SApple OSS Distributions id="Rt_9_5" 960*1031c584SApple OSS Distributions is_variable_length="False" 961*1031c584SApple OSS Distributions has_partial_fieldset="False" 962*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 963*1031c584SApple OSS Distributions is_access_restriction_possible="False" 964*1031c584SApple OSS Distributions is_constant_value="False" 965*1031c584SApple OSS Distributions > 966*1031c584SApple OSS Distributions <field_name>Rt</field_name> 967*1031c584SApple OSS Distributions <field_msb>9</field_msb> 968*1031c584SApple OSS Distributions <field_lsb>5</field_lsb> 969*1031c584SApple OSS Distributions <field_description order="before"> 970*1031c584SApple OSS Distributions 971*1031c584SApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 972*1031c584SApple OSS Distributions 973*1031c584SApple OSS Distributions </field_description> 974*1031c584SApple OSS Distributions <field_values> 975*1031c584SApple OSS Distributions 976*1031c584SApple OSS Distributions 977*1031c584SApple OSS Distributions </field_values> 978*1031c584SApple OSS Distributions <field_resets> 979*1031c584SApple OSS Distributions 980*1031c584SApple OSS Distributions <field_reset> 981*1031c584SApple OSS Distributions 982*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 983*1031c584SApple OSS Distributions 984*1031c584SApple OSS Distributions </field_reset> 985*1031c584SApple OSS Distributions</field_resets> 986*1031c584SApple OSS Distributions </field> 987*1031c584SApple OSS Distributions <field 988*1031c584SApple OSS Distributions id="CRm_4_1" 989*1031c584SApple OSS Distributions is_variable_length="False" 990*1031c584SApple OSS Distributions has_partial_fieldset="False" 991*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 992*1031c584SApple OSS Distributions is_access_restriction_possible="False" 993*1031c584SApple OSS Distributions is_constant_value="False" 994*1031c584SApple OSS Distributions > 995*1031c584SApple OSS Distributions <field_name>CRm</field_name> 996*1031c584SApple OSS Distributions <field_msb>4</field_msb> 997*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 998*1031c584SApple OSS Distributions <field_description order="before"> 999*1031c584SApple OSS Distributions 1000*1031c584SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1001*1031c584SApple OSS Distributions<para>For a trapped VMRS access, holds the value <binarynumber>0b0000</binarynumber>.</para> 1002*1031c584SApple OSS Distributions 1003*1031c584SApple OSS Distributions </field_description> 1004*1031c584SApple OSS Distributions <field_values> 1005*1031c584SApple OSS Distributions 1006*1031c584SApple OSS Distributions 1007*1031c584SApple OSS Distributions </field_values> 1008*1031c584SApple OSS Distributions <field_resets> 1009*1031c584SApple OSS Distributions 1010*1031c584SApple OSS Distributions <field_reset> 1011*1031c584SApple OSS Distributions 1012*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1013*1031c584SApple OSS Distributions 1014*1031c584SApple OSS Distributions </field_reset> 1015*1031c584SApple OSS Distributions</field_resets> 1016*1031c584SApple OSS Distributions </field> 1017*1031c584SApple OSS Distributions <field 1018*1031c584SApple OSS Distributions id="Direction_0_0" 1019*1031c584SApple OSS Distributions is_variable_length="False" 1020*1031c584SApple OSS Distributions has_partial_fieldset="False" 1021*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1022*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1023*1031c584SApple OSS Distributions is_constant_value="False" 1024*1031c584SApple OSS Distributions > 1025*1031c584SApple OSS Distributions <field_name>Direction</field_name> 1026*1031c584SApple OSS Distributions <field_msb>0</field_msb> 1027*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 1028*1031c584SApple OSS Distributions <field_description order="before"> 1029*1031c584SApple OSS Distributions 1030*1031c584SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1031*1031c584SApple OSS Distributions 1032*1031c584SApple OSS Distributions </field_description> 1033*1031c584SApple OSS Distributions <field_values> 1034*1031c584SApple OSS Distributions 1035*1031c584SApple OSS Distributions 1036*1031c584SApple OSS Distributions <field_value_instance> 1037*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1038*1031c584SApple OSS Distributions <field_value_description> 1039*1031c584SApple OSS Distributions <para>Write to System register space. MCR instruction.</para> 1040*1031c584SApple OSS Distributions</field_value_description> 1041*1031c584SApple OSS Distributions </field_value_instance> 1042*1031c584SApple OSS Distributions <field_value_instance> 1043*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1044*1031c584SApple OSS Distributions <field_value_description> 1045*1031c584SApple OSS Distributions <para>Read from System register space. MRC or VMRS instruction.</para> 1046*1031c584SApple OSS Distributions</field_value_description> 1047*1031c584SApple OSS Distributions </field_value_instance> 1048*1031c584SApple OSS Distributions </field_values> 1049*1031c584SApple OSS Distributions <field_resets> 1050*1031c584SApple OSS Distributions 1051*1031c584SApple OSS Distributions <field_reset> 1052*1031c584SApple OSS Distributions 1053*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1054*1031c584SApple OSS Distributions 1055*1031c584SApple OSS Distributions </field_reset> 1056*1031c584SApple OSS Distributions</field_resets> 1057*1031c584SApple OSS Distributions </field> 1058*1031c584SApple OSS Distributions <text_after_fields> 1059*1031c584SApple OSS Distributions 1060*1031c584SApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000011</binarynumber>:</para> 1061*1031c584SApple OSS Distributions<list type="unordered"> 1062*1031c584SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1063*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1064*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1065*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1066*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1067*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1068*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1069*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1070*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1071*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1072*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'Generic trapping to EL2 of Non-secure EL1 and EL0 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1073*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1074*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1075*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1076*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJIEBG" browsertext="'Traps to EL3 of Secure monitor functionality from Secure EL1 using AArch32' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1077*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1078*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1079*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1080*1031c584SApple OSS Distributions</listitem></list> 1081*1031c584SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000101</binarynumber>:</para> 1082*1031c584SApple OSS Distributions<list type="unordered"> 1083*1031c584SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1084*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1085*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>, for trapped accesses to the JIDR.</content> 1086*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1087*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1088*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1089*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1090*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1091*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1092*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1093*1031c584SApple OSS Distributions</listitem></list> 1094*1031c584SApple OSS Distributions<para><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL1 and EL0 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1," filename="D_the_aarch64_system_level_programmers_model"/> describes configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001000</binarynumber>.</para> 1095*1031c584SApple OSS Distributions 1096*1031c584SApple OSS Distributions </text_after_fields> 1097*1031c584SApple OSS Distributions </fields> 1098*1031c584SApple OSS Distributions <reg_fieldset length="25"> 1099*1031c584SApple OSS Distributions 1100*1031c584SApple OSS Distributions 1101*1031c584SApple OSS Distributions 1102*1031c584SApple OSS Distributions 1103*1031c584SApple OSS Distributions 1104*1031c584SApple OSS Distributions 1105*1031c584SApple OSS Distributions 1106*1031c584SApple OSS Distributions 1107*1031c584SApple OSS Distributions 1108*1031c584SApple OSS Distributions 1109*1031c584SApple OSS Distributions 1110*1031c584SApple OSS Distributions 1111*1031c584SApple OSS Distributions 1112*1031c584SApple OSS Distributions 1113*1031c584SApple OSS Distributions 1114*1031c584SApple OSS Distributions 1115*1031c584SApple OSS Distributions 1116*1031c584SApple OSS Distributions 1117*1031c584SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1118*1031c584SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1119*1031c584SApple OSS Distributions <fieldat id="Opc2_19_17" msb="19" lsb="17"/> 1120*1031c584SApple OSS Distributions <fieldat id="Opc1_16_14" msb="16" lsb="14"/> 1121*1031c584SApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 1122*1031c584SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1123*1031c584SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1124*1031c584SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1125*1031c584SApple OSS Distributions </reg_fieldset> 1126*1031c584SApple OSS Distributions </partial_fieldset> 1127*1031c584SApple OSS Distributions <partial_fieldset> 1128*1031c584SApple OSS Distributions <fields length="25"> 1129*1031c584SApple OSS Distributions <fields_instance>Exception from an MCRR or MRRC access</fields_instance> 1130*1031c584SApple OSS Distributions <text_before_fields> 1131*1031c584SApple OSS Distributions 1132*1031c584SApple OSS Distributions 1133*1031c584SApple OSS Distributions 1134*1031c584SApple OSS Distributions </text_before_fields> 1135*1031c584SApple OSS Distributions 1136*1031c584SApple OSS Distributions <field 1137*1031c584SApple OSS Distributions id="CV_24_24" 1138*1031c584SApple OSS Distributions is_variable_length="False" 1139*1031c584SApple OSS Distributions has_partial_fieldset="False" 1140*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1141*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1142*1031c584SApple OSS Distributions is_constant_value="False" 1143*1031c584SApple OSS Distributions > 1144*1031c584SApple OSS Distributions <field_name>CV</field_name> 1145*1031c584SApple OSS Distributions <field_msb>24</field_msb> 1146*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 1147*1031c584SApple OSS Distributions <field_description order="before"> 1148*1031c584SApple OSS Distributions 1149*1031c584SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1150*1031c584SApple OSS Distributions 1151*1031c584SApple OSS Distributions </field_description> 1152*1031c584SApple OSS Distributions <field_values> 1153*1031c584SApple OSS Distributions 1154*1031c584SApple OSS Distributions 1155*1031c584SApple OSS Distributions <field_value_instance> 1156*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1157*1031c584SApple OSS Distributions <field_value_description> 1158*1031c584SApple OSS Distributions <para>The COND field is not valid.</para> 1159*1031c584SApple OSS Distributions</field_value_description> 1160*1031c584SApple OSS Distributions </field_value_instance> 1161*1031c584SApple OSS Distributions <field_value_instance> 1162*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1163*1031c584SApple OSS Distributions <field_value_description> 1164*1031c584SApple OSS Distributions <para>The COND field is valid.</para> 1165*1031c584SApple OSS Distributions</field_value_description> 1166*1031c584SApple OSS Distributions </field_value_instance> 1167*1031c584SApple OSS Distributions </field_values> 1168*1031c584SApple OSS Distributions <field_description order="after"> 1169*1031c584SApple OSS Distributions 1170*1031c584SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1171*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1172*1031c584SApple OSS Distributions<list type="unordered"> 1173*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1174*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1175*1031c584SApple OSS Distributions</listitem></list> 1176*1031c584SApple OSS Distributions 1177*1031c584SApple OSS Distributions </field_description> 1178*1031c584SApple OSS Distributions <field_resets> 1179*1031c584SApple OSS Distributions 1180*1031c584SApple OSS Distributions <field_reset> 1181*1031c584SApple OSS Distributions 1182*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1183*1031c584SApple OSS Distributions 1184*1031c584SApple OSS Distributions </field_reset> 1185*1031c584SApple OSS Distributions</field_resets> 1186*1031c584SApple OSS Distributions </field> 1187*1031c584SApple OSS Distributions <field 1188*1031c584SApple OSS Distributions id="COND_23_20" 1189*1031c584SApple OSS Distributions is_variable_length="False" 1190*1031c584SApple OSS Distributions has_partial_fieldset="False" 1191*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1192*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1193*1031c584SApple OSS Distributions is_constant_value="False" 1194*1031c584SApple OSS Distributions > 1195*1031c584SApple OSS Distributions <field_name>COND</field_name> 1196*1031c584SApple OSS Distributions <field_msb>23</field_msb> 1197*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 1198*1031c584SApple OSS Distributions <field_description order="before"> 1199*1031c584SApple OSS Distributions 1200*1031c584SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1201*1031c584SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1202*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1203*1031c584SApple OSS Distributions<list type="unordered"> 1204*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1205*1031c584SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1206*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1207*1031c584SApple OSS Distributions</listitem></list> 1208*1031c584SApple OSS Distributions</content> 1209*1031c584SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1210*1031c584SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1211*1031c584SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1212*1031c584SApple OSS Distributions</listitem></list> 1213*1031c584SApple OSS Distributions</content> 1214*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1215*1031c584SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1216*1031c584SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1217*1031c584SApple OSS Distributions</listitem></list> 1218*1031c584SApple OSS Distributions</content> 1219*1031c584SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1220*1031c584SApple OSS Distributions</listitem></list> 1221*1031c584SApple OSS Distributions 1222*1031c584SApple OSS Distributions </field_description> 1223*1031c584SApple OSS Distributions <field_values> 1224*1031c584SApple OSS Distributions 1225*1031c584SApple OSS Distributions 1226*1031c584SApple OSS Distributions </field_values> 1227*1031c584SApple OSS Distributions <field_resets> 1228*1031c584SApple OSS Distributions 1229*1031c584SApple OSS Distributions <field_reset> 1230*1031c584SApple OSS Distributions 1231*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1232*1031c584SApple OSS Distributions 1233*1031c584SApple OSS Distributions </field_reset> 1234*1031c584SApple OSS Distributions</field_resets> 1235*1031c584SApple OSS Distributions </field> 1236*1031c584SApple OSS Distributions <field 1237*1031c584SApple OSS Distributions id="Opc1_19_16" 1238*1031c584SApple OSS Distributions is_variable_length="False" 1239*1031c584SApple OSS Distributions has_partial_fieldset="False" 1240*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1241*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1242*1031c584SApple OSS Distributions is_constant_value="False" 1243*1031c584SApple OSS Distributions > 1244*1031c584SApple OSS Distributions <field_name>Opc1</field_name> 1245*1031c584SApple OSS Distributions <field_msb>19</field_msb> 1246*1031c584SApple OSS Distributions <field_lsb>16</field_lsb> 1247*1031c584SApple OSS Distributions <field_description order="before"> 1248*1031c584SApple OSS Distributions 1249*1031c584SApple OSS Distributions <para>The Opc1 value from the issued instruction.</para> 1250*1031c584SApple OSS Distributions 1251*1031c584SApple OSS Distributions </field_description> 1252*1031c584SApple OSS Distributions <field_values> 1253*1031c584SApple OSS Distributions 1254*1031c584SApple OSS Distributions 1255*1031c584SApple OSS Distributions </field_values> 1256*1031c584SApple OSS Distributions <field_resets> 1257*1031c584SApple OSS Distributions 1258*1031c584SApple OSS Distributions <field_reset> 1259*1031c584SApple OSS Distributions 1260*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1261*1031c584SApple OSS Distributions 1262*1031c584SApple OSS Distributions </field_reset> 1263*1031c584SApple OSS Distributions</field_resets> 1264*1031c584SApple OSS Distributions </field> 1265*1031c584SApple OSS Distributions <field 1266*1031c584SApple OSS Distributions id="0_15_15" 1267*1031c584SApple OSS Distributions is_variable_length="False" 1268*1031c584SApple OSS Distributions has_partial_fieldset="False" 1269*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1270*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1271*1031c584SApple OSS Distributions is_constant_value="False" 1272*1031c584SApple OSS Distributions rwtype="RES0" 1273*1031c584SApple OSS Distributions > 1274*1031c584SApple OSS Distributions <field_name>0</field_name> 1275*1031c584SApple OSS Distributions <field_msb>15</field_msb> 1276*1031c584SApple OSS Distributions <field_lsb>15</field_lsb> 1277*1031c584SApple OSS Distributions <field_description order="before"> 1278*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1279*1031c584SApple OSS Distributions </field_description> 1280*1031c584SApple OSS Distributions <field_values> 1281*1031c584SApple OSS Distributions </field_values> 1282*1031c584SApple OSS Distributions </field> 1283*1031c584SApple OSS Distributions <field 1284*1031c584SApple OSS Distributions id="Rt2_14_10" 1285*1031c584SApple OSS Distributions is_variable_length="False" 1286*1031c584SApple OSS Distributions has_partial_fieldset="False" 1287*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1288*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1289*1031c584SApple OSS Distributions is_constant_value="False" 1290*1031c584SApple OSS Distributions > 1291*1031c584SApple OSS Distributions <field_name>Rt2</field_name> 1292*1031c584SApple OSS Distributions <field_msb>14</field_msb> 1293*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 1294*1031c584SApple OSS Distributions <field_description order="before"> 1295*1031c584SApple OSS Distributions 1296*1031c584SApple OSS Distributions <para>The Rt2 value from the issued instruction, the second general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1297*1031c584SApple OSS Distributions 1298*1031c584SApple OSS Distributions </field_description> 1299*1031c584SApple OSS Distributions <field_values> 1300*1031c584SApple OSS Distributions 1301*1031c584SApple OSS Distributions 1302*1031c584SApple OSS Distributions </field_values> 1303*1031c584SApple OSS Distributions <field_resets> 1304*1031c584SApple OSS Distributions 1305*1031c584SApple OSS Distributions <field_reset> 1306*1031c584SApple OSS Distributions 1307*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1308*1031c584SApple OSS Distributions 1309*1031c584SApple OSS Distributions </field_reset> 1310*1031c584SApple OSS Distributions</field_resets> 1311*1031c584SApple OSS Distributions </field> 1312*1031c584SApple OSS Distributions <field 1313*1031c584SApple OSS Distributions id="Rt_9_5" 1314*1031c584SApple OSS Distributions is_variable_length="False" 1315*1031c584SApple OSS Distributions has_partial_fieldset="False" 1316*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1317*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1318*1031c584SApple OSS Distributions is_constant_value="False" 1319*1031c584SApple OSS Distributions > 1320*1031c584SApple OSS Distributions <field_name>Rt</field_name> 1321*1031c584SApple OSS Distributions <field_msb>9</field_msb> 1322*1031c584SApple OSS Distributions <field_lsb>5</field_lsb> 1323*1031c584SApple OSS Distributions <field_description order="before"> 1324*1031c584SApple OSS Distributions 1325*1031c584SApple OSS Distributions <para>The Rt value from the issued instruction, the first general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1326*1031c584SApple OSS Distributions 1327*1031c584SApple OSS Distributions </field_description> 1328*1031c584SApple OSS Distributions <field_values> 1329*1031c584SApple OSS Distributions 1330*1031c584SApple OSS Distributions 1331*1031c584SApple OSS Distributions </field_values> 1332*1031c584SApple OSS Distributions <field_resets> 1333*1031c584SApple OSS Distributions 1334*1031c584SApple OSS Distributions <field_reset> 1335*1031c584SApple OSS Distributions 1336*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1337*1031c584SApple OSS Distributions 1338*1031c584SApple OSS Distributions </field_reset> 1339*1031c584SApple OSS Distributions</field_resets> 1340*1031c584SApple OSS Distributions </field> 1341*1031c584SApple OSS Distributions <field 1342*1031c584SApple OSS Distributions id="CRm_4_1" 1343*1031c584SApple OSS Distributions is_variable_length="False" 1344*1031c584SApple OSS Distributions has_partial_fieldset="False" 1345*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1346*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1347*1031c584SApple OSS Distributions is_constant_value="False" 1348*1031c584SApple OSS Distributions > 1349*1031c584SApple OSS Distributions <field_name>CRm</field_name> 1350*1031c584SApple OSS Distributions <field_msb>4</field_msb> 1351*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 1352*1031c584SApple OSS Distributions <field_description order="before"> 1353*1031c584SApple OSS Distributions 1354*1031c584SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 1355*1031c584SApple OSS Distributions 1356*1031c584SApple OSS Distributions </field_description> 1357*1031c584SApple OSS Distributions <field_values> 1358*1031c584SApple OSS Distributions 1359*1031c584SApple OSS Distributions 1360*1031c584SApple OSS Distributions </field_values> 1361*1031c584SApple OSS Distributions <field_resets> 1362*1031c584SApple OSS Distributions 1363*1031c584SApple OSS Distributions <field_reset> 1364*1031c584SApple OSS Distributions 1365*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1366*1031c584SApple OSS Distributions 1367*1031c584SApple OSS Distributions </field_reset> 1368*1031c584SApple OSS Distributions</field_resets> 1369*1031c584SApple OSS Distributions </field> 1370*1031c584SApple OSS Distributions <field 1371*1031c584SApple OSS Distributions id="Direction_0_0" 1372*1031c584SApple OSS Distributions is_variable_length="False" 1373*1031c584SApple OSS Distributions has_partial_fieldset="False" 1374*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1375*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1376*1031c584SApple OSS Distributions is_constant_value="False" 1377*1031c584SApple OSS Distributions > 1378*1031c584SApple OSS Distributions <field_name>Direction</field_name> 1379*1031c584SApple OSS Distributions <field_msb>0</field_msb> 1380*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 1381*1031c584SApple OSS Distributions <field_description order="before"> 1382*1031c584SApple OSS Distributions 1383*1031c584SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1384*1031c584SApple OSS Distributions 1385*1031c584SApple OSS Distributions </field_description> 1386*1031c584SApple OSS Distributions <field_values> 1387*1031c584SApple OSS Distributions 1388*1031c584SApple OSS Distributions 1389*1031c584SApple OSS Distributions <field_value_instance> 1390*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1391*1031c584SApple OSS Distributions <field_value_description> 1392*1031c584SApple OSS Distributions <para>Write to System register space. MCRR instruction.</para> 1393*1031c584SApple OSS Distributions</field_value_description> 1394*1031c584SApple OSS Distributions </field_value_instance> 1395*1031c584SApple OSS Distributions <field_value_instance> 1396*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1397*1031c584SApple OSS Distributions <field_value_description> 1398*1031c584SApple OSS Distributions <para>Read from System register space. MRRC instruction.</para> 1399*1031c584SApple OSS Distributions</field_value_description> 1400*1031c584SApple OSS Distributions </field_value_instance> 1401*1031c584SApple OSS Distributions </field_values> 1402*1031c584SApple OSS Distributions <field_resets> 1403*1031c584SApple OSS Distributions 1404*1031c584SApple OSS Distributions <field_reset> 1405*1031c584SApple OSS Distributions 1406*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1407*1031c584SApple OSS Distributions 1408*1031c584SApple OSS Distributions </field_reset> 1409*1031c584SApple OSS Distributions</field_resets> 1410*1031c584SApple OSS Distributions </field> 1411*1031c584SApple OSS Distributions <text_after_fields> 1412*1031c584SApple OSS Distributions 1413*1031c584SApple OSS Distributions <para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b000100</binarynumber>:</para> 1414*1031c584SApple OSS Distributions<list type="unordered"> 1415*1031c584SApple OSS Distributions<listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1416*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1417*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1418*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1419*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIDJJAH" browsertext="'General trapping to EL2 of Non-secure EL0 and EL1 accesses to System registers, from AArch32 state only' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1420*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1421*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1422*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1423*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1424*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1425*1031c584SApple OSS Distributions</listitem></list> 1426*1031c584SApple OSS Distributions<para>The following sections describe configuration settings for generating exceptions that are reported using EC value <binarynumber>0b001100</binarynumber>:</para> 1427*1031c584SApple OSS Distributions<list type="unordered"> 1428*1031c584SApple OSS Distributions<listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1429*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1430*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1431*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1432*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1433*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to powerdown debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1434*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1435*1031c584SApple OSS Distributions</listitem></list> 1436*1031c584SApple OSS Distributions 1437*1031c584SApple OSS Distributions </text_after_fields> 1438*1031c584SApple OSS Distributions </fields> 1439*1031c584SApple OSS Distributions <reg_fieldset length="25"> 1440*1031c584SApple OSS Distributions 1441*1031c584SApple OSS Distributions 1442*1031c584SApple OSS Distributions 1443*1031c584SApple OSS Distributions 1444*1031c584SApple OSS Distributions 1445*1031c584SApple OSS Distributions 1446*1031c584SApple OSS Distributions 1447*1031c584SApple OSS Distributions 1448*1031c584SApple OSS Distributions 1449*1031c584SApple OSS Distributions 1450*1031c584SApple OSS Distributions 1451*1031c584SApple OSS Distributions 1452*1031c584SApple OSS Distributions 1453*1031c584SApple OSS Distributions 1454*1031c584SApple OSS Distributions 1455*1031c584SApple OSS Distributions 1456*1031c584SApple OSS Distributions 1457*1031c584SApple OSS Distributions 1458*1031c584SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1459*1031c584SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1460*1031c584SApple OSS Distributions <fieldat id="Opc1_19_16" msb="19" lsb="16"/> 1461*1031c584SApple OSS Distributions <fieldat id="0_15_15" msb="15" lsb="15"/> 1462*1031c584SApple OSS Distributions <fieldat id="Rt2_14_10" msb="14" lsb="10"/> 1463*1031c584SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 1464*1031c584SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 1465*1031c584SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1466*1031c584SApple OSS Distributions </reg_fieldset> 1467*1031c584SApple OSS Distributions </partial_fieldset> 1468*1031c584SApple OSS Distributions <partial_fieldset> 1469*1031c584SApple OSS Distributions <fields length="25"> 1470*1031c584SApple OSS Distributions <fields_instance>Exception from an LDC or STC instruction</fields_instance> 1471*1031c584SApple OSS Distributions <text_before_fields> 1472*1031c584SApple OSS Distributions 1473*1031c584SApple OSS Distributions 1474*1031c584SApple OSS Distributions 1475*1031c584SApple OSS Distributions </text_before_fields> 1476*1031c584SApple OSS Distributions 1477*1031c584SApple OSS Distributions <field 1478*1031c584SApple OSS Distributions id="CV_24_24" 1479*1031c584SApple OSS Distributions is_variable_length="False" 1480*1031c584SApple OSS Distributions has_partial_fieldset="False" 1481*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1482*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1483*1031c584SApple OSS Distributions is_constant_value="False" 1484*1031c584SApple OSS Distributions > 1485*1031c584SApple OSS Distributions <field_name>CV</field_name> 1486*1031c584SApple OSS Distributions <field_msb>24</field_msb> 1487*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 1488*1031c584SApple OSS Distributions <field_description order="before"> 1489*1031c584SApple OSS Distributions 1490*1031c584SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1491*1031c584SApple OSS Distributions 1492*1031c584SApple OSS Distributions </field_description> 1493*1031c584SApple OSS Distributions <field_values> 1494*1031c584SApple OSS Distributions 1495*1031c584SApple OSS Distributions 1496*1031c584SApple OSS Distributions <field_value_instance> 1497*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1498*1031c584SApple OSS Distributions <field_value_description> 1499*1031c584SApple OSS Distributions <para>The COND field is not valid.</para> 1500*1031c584SApple OSS Distributions</field_value_description> 1501*1031c584SApple OSS Distributions </field_value_instance> 1502*1031c584SApple OSS Distributions <field_value_instance> 1503*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1504*1031c584SApple OSS Distributions <field_value_description> 1505*1031c584SApple OSS Distributions <para>The COND field is valid.</para> 1506*1031c584SApple OSS Distributions</field_value_description> 1507*1031c584SApple OSS Distributions </field_value_instance> 1508*1031c584SApple OSS Distributions </field_values> 1509*1031c584SApple OSS Distributions <field_description order="after"> 1510*1031c584SApple OSS Distributions 1511*1031c584SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1512*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1513*1031c584SApple OSS Distributions<list type="unordered"> 1514*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1515*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1516*1031c584SApple OSS Distributions</listitem></list> 1517*1031c584SApple OSS Distributions 1518*1031c584SApple OSS Distributions </field_description> 1519*1031c584SApple OSS Distributions <field_resets> 1520*1031c584SApple OSS Distributions 1521*1031c584SApple OSS Distributions <field_reset> 1522*1031c584SApple OSS Distributions 1523*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1524*1031c584SApple OSS Distributions 1525*1031c584SApple OSS Distributions </field_reset> 1526*1031c584SApple OSS Distributions</field_resets> 1527*1031c584SApple OSS Distributions </field> 1528*1031c584SApple OSS Distributions <field 1529*1031c584SApple OSS Distributions id="COND_23_20" 1530*1031c584SApple OSS Distributions is_variable_length="False" 1531*1031c584SApple OSS Distributions has_partial_fieldset="False" 1532*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1533*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1534*1031c584SApple OSS Distributions is_constant_value="False" 1535*1031c584SApple OSS Distributions > 1536*1031c584SApple OSS Distributions <field_name>COND</field_name> 1537*1031c584SApple OSS Distributions <field_msb>23</field_msb> 1538*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 1539*1031c584SApple OSS Distributions <field_description order="before"> 1540*1031c584SApple OSS Distributions 1541*1031c584SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1542*1031c584SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1543*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1544*1031c584SApple OSS Distributions<list type="unordered"> 1545*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1546*1031c584SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1547*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1548*1031c584SApple OSS Distributions</listitem></list> 1549*1031c584SApple OSS Distributions</content> 1550*1031c584SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1551*1031c584SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1552*1031c584SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1553*1031c584SApple OSS Distributions</listitem></list> 1554*1031c584SApple OSS Distributions</content> 1555*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1556*1031c584SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1557*1031c584SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1558*1031c584SApple OSS Distributions</listitem></list> 1559*1031c584SApple OSS Distributions</content> 1560*1031c584SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1561*1031c584SApple OSS Distributions</listitem></list> 1562*1031c584SApple OSS Distributions 1563*1031c584SApple OSS Distributions </field_description> 1564*1031c584SApple OSS Distributions <field_values> 1565*1031c584SApple OSS Distributions 1566*1031c584SApple OSS Distributions 1567*1031c584SApple OSS Distributions </field_values> 1568*1031c584SApple OSS Distributions <field_resets> 1569*1031c584SApple OSS Distributions 1570*1031c584SApple OSS Distributions <field_reset> 1571*1031c584SApple OSS Distributions 1572*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1573*1031c584SApple OSS Distributions 1574*1031c584SApple OSS Distributions </field_reset> 1575*1031c584SApple OSS Distributions</field_resets> 1576*1031c584SApple OSS Distributions </field> 1577*1031c584SApple OSS Distributions <field 1578*1031c584SApple OSS Distributions id="imm8_19_12" 1579*1031c584SApple OSS Distributions is_variable_length="False" 1580*1031c584SApple OSS Distributions has_partial_fieldset="False" 1581*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1582*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1583*1031c584SApple OSS Distributions is_constant_value="False" 1584*1031c584SApple OSS Distributions > 1585*1031c584SApple OSS Distributions <field_name>imm8</field_name> 1586*1031c584SApple OSS Distributions <field_msb>19</field_msb> 1587*1031c584SApple OSS Distributions <field_lsb>12</field_lsb> 1588*1031c584SApple OSS Distributions <field_description order="before"> 1589*1031c584SApple OSS Distributions 1590*1031c584SApple OSS Distributions <para>The immediate value from the issued instruction.</para> 1591*1031c584SApple OSS Distributions 1592*1031c584SApple OSS Distributions </field_description> 1593*1031c584SApple OSS Distributions <field_values> 1594*1031c584SApple OSS Distributions 1595*1031c584SApple OSS Distributions 1596*1031c584SApple OSS Distributions </field_values> 1597*1031c584SApple OSS Distributions <field_resets> 1598*1031c584SApple OSS Distributions 1599*1031c584SApple OSS Distributions <field_reset> 1600*1031c584SApple OSS Distributions 1601*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1602*1031c584SApple OSS Distributions 1603*1031c584SApple OSS Distributions </field_reset> 1604*1031c584SApple OSS Distributions</field_resets> 1605*1031c584SApple OSS Distributions </field> 1606*1031c584SApple OSS Distributions <field 1607*1031c584SApple OSS Distributions id="0_11_10" 1608*1031c584SApple OSS Distributions is_variable_length="False" 1609*1031c584SApple OSS Distributions has_partial_fieldset="False" 1610*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1611*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1612*1031c584SApple OSS Distributions is_constant_value="False" 1613*1031c584SApple OSS Distributions rwtype="RES0" 1614*1031c584SApple OSS Distributions > 1615*1031c584SApple OSS Distributions <field_name>0</field_name> 1616*1031c584SApple OSS Distributions <field_msb>11</field_msb> 1617*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 1618*1031c584SApple OSS Distributions <field_description order="before"> 1619*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1620*1031c584SApple OSS Distributions </field_description> 1621*1031c584SApple OSS Distributions <field_values> 1622*1031c584SApple OSS Distributions </field_values> 1623*1031c584SApple OSS Distributions </field> 1624*1031c584SApple OSS Distributions <field 1625*1031c584SApple OSS Distributions id="Rn_9_5" 1626*1031c584SApple OSS Distributions is_variable_length="False" 1627*1031c584SApple OSS Distributions has_partial_fieldset="False" 1628*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1629*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1630*1031c584SApple OSS Distributions is_constant_value="False" 1631*1031c584SApple OSS Distributions > 1632*1031c584SApple OSS Distributions <field_name>Rn</field_name> 1633*1031c584SApple OSS Distributions <field_msb>9</field_msb> 1634*1031c584SApple OSS Distributions <field_lsb>5</field_lsb> 1635*1031c584SApple OSS Distributions <field_description order="before"> 1636*1031c584SApple OSS Distributions 1637*1031c584SApple OSS Distributions <para>The Rn value from the issued instruction, the general-purpose register used for the transfer. The reported value gives the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 1638*1031c584SApple OSS Distributions<para>This field is valid only when AM[2] is 0, indicating an immediate form of the LDC or STC instruction. When AM[2] is 1, indicating a literal form of the LDC or STC instruction, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 1639*1031c584SApple OSS Distributions 1640*1031c584SApple OSS Distributions </field_description> 1641*1031c584SApple OSS Distributions <field_values> 1642*1031c584SApple OSS Distributions 1643*1031c584SApple OSS Distributions 1644*1031c584SApple OSS Distributions </field_values> 1645*1031c584SApple OSS Distributions <field_resets> 1646*1031c584SApple OSS Distributions 1647*1031c584SApple OSS Distributions <field_reset> 1648*1031c584SApple OSS Distributions 1649*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1650*1031c584SApple OSS Distributions 1651*1031c584SApple OSS Distributions </field_reset> 1652*1031c584SApple OSS Distributions</field_resets> 1653*1031c584SApple OSS Distributions </field> 1654*1031c584SApple OSS Distributions <field 1655*1031c584SApple OSS Distributions id="Offset_4_4" 1656*1031c584SApple OSS Distributions is_variable_length="False" 1657*1031c584SApple OSS Distributions has_partial_fieldset="False" 1658*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1659*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1660*1031c584SApple OSS Distributions is_constant_value="False" 1661*1031c584SApple OSS Distributions > 1662*1031c584SApple OSS Distributions <field_name>Offset</field_name> 1663*1031c584SApple OSS Distributions <field_msb>4</field_msb> 1664*1031c584SApple OSS Distributions <field_lsb>4</field_lsb> 1665*1031c584SApple OSS Distributions <field_description order="before"> 1666*1031c584SApple OSS Distributions 1667*1031c584SApple OSS Distributions <para>Indicates whether the offset is added or subtracted:</para> 1668*1031c584SApple OSS Distributions 1669*1031c584SApple OSS Distributions </field_description> 1670*1031c584SApple OSS Distributions <field_values> 1671*1031c584SApple OSS Distributions 1672*1031c584SApple OSS Distributions 1673*1031c584SApple OSS Distributions <field_value_instance> 1674*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1675*1031c584SApple OSS Distributions <field_value_description> 1676*1031c584SApple OSS Distributions <para>Subtract offset.</para> 1677*1031c584SApple OSS Distributions</field_value_description> 1678*1031c584SApple OSS Distributions </field_value_instance> 1679*1031c584SApple OSS Distributions <field_value_instance> 1680*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1681*1031c584SApple OSS Distributions <field_value_description> 1682*1031c584SApple OSS Distributions <para>Add offset.</para> 1683*1031c584SApple OSS Distributions</field_value_description> 1684*1031c584SApple OSS Distributions </field_value_instance> 1685*1031c584SApple OSS Distributions </field_values> 1686*1031c584SApple OSS Distributions <field_description order="after"> 1687*1031c584SApple OSS Distributions 1688*1031c584SApple OSS Distributions <para>This bit corresponds to the U bit in the instruction encoding.</para> 1689*1031c584SApple OSS Distributions 1690*1031c584SApple OSS Distributions </field_description> 1691*1031c584SApple OSS Distributions <field_resets> 1692*1031c584SApple OSS Distributions 1693*1031c584SApple OSS Distributions <field_reset> 1694*1031c584SApple OSS Distributions 1695*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1696*1031c584SApple OSS Distributions 1697*1031c584SApple OSS Distributions </field_reset> 1698*1031c584SApple OSS Distributions</field_resets> 1699*1031c584SApple OSS Distributions </field> 1700*1031c584SApple OSS Distributions <field 1701*1031c584SApple OSS Distributions id="AM_3_1" 1702*1031c584SApple OSS Distributions is_variable_length="False" 1703*1031c584SApple OSS Distributions has_partial_fieldset="False" 1704*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1705*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1706*1031c584SApple OSS Distributions is_constant_value="False" 1707*1031c584SApple OSS Distributions > 1708*1031c584SApple OSS Distributions <field_name>AM</field_name> 1709*1031c584SApple OSS Distributions <field_msb>3</field_msb> 1710*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 1711*1031c584SApple OSS Distributions <field_description order="before"> 1712*1031c584SApple OSS Distributions 1713*1031c584SApple OSS Distributions <para>Addressing mode. The permitted values of this field are:</para> 1714*1031c584SApple OSS Distributions 1715*1031c584SApple OSS Distributions </field_description> 1716*1031c584SApple OSS Distributions <field_values> 1717*1031c584SApple OSS Distributions 1718*1031c584SApple OSS Distributions 1719*1031c584SApple OSS Distributions <field_value_instance> 1720*1031c584SApple OSS Distributions <field_value>0b000</field_value> 1721*1031c584SApple OSS Distributions <field_value_description> 1722*1031c584SApple OSS Distributions <para>Immediate unindexed.</para> 1723*1031c584SApple OSS Distributions</field_value_description> 1724*1031c584SApple OSS Distributions </field_value_instance> 1725*1031c584SApple OSS Distributions <field_value_instance> 1726*1031c584SApple OSS Distributions <field_value>0b001</field_value> 1727*1031c584SApple OSS Distributions <field_value_description> 1728*1031c584SApple OSS Distributions <para>Immediate post-indexed.</para> 1729*1031c584SApple OSS Distributions</field_value_description> 1730*1031c584SApple OSS Distributions </field_value_instance> 1731*1031c584SApple OSS Distributions <field_value_instance> 1732*1031c584SApple OSS Distributions <field_value>0b010</field_value> 1733*1031c584SApple OSS Distributions <field_value_description> 1734*1031c584SApple OSS Distributions <para>Immediate offset.</para> 1735*1031c584SApple OSS Distributions</field_value_description> 1736*1031c584SApple OSS Distributions </field_value_instance> 1737*1031c584SApple OSS Distributions <field_value_instance> 1738*1031c584SApple OSS Distributions <field_value>0b011</field_value> 1739*1031c584SApple OSS Distributions <field_value_description> 1740*1031c584SApple OSS Distributions <para>Immediate pre-indexed.</para> 1741*1031c584SApple OSS Distributions</field_value_description> 1742*1031c584SApple OSS Distributions </field_value_instance> 1743*1031c584SApple OSS Distributions <field_value_instance> 1744*1031c584SApple OSS Distributions <field_value>0b100</field_value> 1745*1031c584SApple OSS Distributions <field_value_description> 1746*1031c584SApple OSS Distributions <para>For a trapped STC instruction or a trapped T32 LDC instruction this encoding is reserved.</para> 1747*1031c584SApple OSS Distributions</field_value_description> 1748*1031c584SApple OSS Distributions </field_value_instance> 1749*1031c584SApple OSS Distributions <field_value_instance> 1750*1031c584SApple OSS Distributions <field_value>0b110</field_value> 1751*1031c584SApple OSS Distributions <field_value_description> 1752*1031c584SApple OSS Distributions <para>For a trapped STC instruction, this encoding is reserved.</para> 1753*1031c584SApple OSS Distributions</field_value_description> 1754*1031c584SApple OSS Distributions </field_value_instance> 1755*1031c584SApple OSS Distributions </field_values> 1756*1031c584SApple OSS Distributions <field_description order="after"> 1757*1031c584SApple OSS Distributions 1758*1031c584SApple OSS Distributions <para>The values <binarynumber>0b101</binarynumber> and <binarynumber>0b111</binarynumber> are reserved. The effect of programming this field to a reserved value is that behavior is <arm-defined-word>CONSTRAINED UNPREDICTABLE</arm-defined-word>, as described in <xref linkend="CEGFJDFD" browsertext="'Reserved values in AArch64 System registers and translation table entries' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section K1.2.2"/>.</para> 1759*1031c584SApple OSS Distributions<para>Bit [2] in this subfield indicates the instruction form, immediate or literal.</para> 1760*1031c584SApple OSS Distributions<para>Bits [1:0] in this subfield correspond to the bits {P, W} in the instruction encoding.</para> 1761*1031c584SApple OSS Distributions 1762*1031c584SApple OSS Distributions </field_description> 1763*1031c584SApple OSS Distributions <field_resets> 1764*1031c584SApple OSS Distributions 1765*1031c584SApple OSS Distributions <field_reset> 1766*1031c584SApple OSS Distributions 1767*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1768*1031c584SApple OSS Distributions 1769*1031c584SApple OSS Distributions </field_reset> 1770*1031c584SApple OSS Distributions</field_resets> 1771*1031c584SApple OSS Distributions </field> 1772*1031c584SApple OSS Distributions <field 1773*1031c584SApple OSS Distributions id="Direction_0_0" 1774*1031c584SApple OSS Distributions is_variable_length="False" 1775*1031c584SApple OSS Distributions has_partial_fieldset="False" 1776*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1777*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1778*1031c584SApple OSS Distributions is_constant_value="False" 1779*1031c584SApple OSS Distributions > 1780*1031c584SApple OSS Distributions <field_name>Direction</field_name> 1781*1031c584SApple OSS Distributions <field_msb>0</field_msb> 1782*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 1783*1031c584SApple OSS Distributions <field_description order="before"> 1784*1031c584SApple OSS Distributions 1785*1031c584SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 1786*1031c584SApple OSS Distributions 1787*1031c584SApple OSS Distributions </field_description> 1788*1031c584SApple OSS Distributions <field_values> 1789*1031c584SApple OSS Distributions 1790*1031c584SApple OSS Distributions 1791*1031c584SApple OSS Distributions <field_value_instance> 1792*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1793*1031c584SApple OSS Distributions <field_value_description> 1794*1031c584SApple OSS Distributions <para>Write to memory. STC instruction.</para> 1795*1031c584SApple OSS Distributions</field_value_description> 1796*1031c584SApple OSS Distributions </field_value_instance> 1797*1031c584SApple OSS Distributions <field_value_instance> 1798*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1799*1031c584SApple OSS Distributions <field_value_description> 1800*1031c584SApple OSS Distributions <para>Read from memory. LDC instruction.</para> 1801*1031c584SApple OSS Distributions</field_value_description> 1802*1031c584SApple OSS Distributions </field_value_instance> 1803*1031c584SApple OSS Distributions </field_values> 1804*1031c584SApple OSS Distributions <field_resets> 1805*1031c584SApple OSS Distributions 1806*1031c584SApple OSS Distributions <field_reset> 1807*1031c584SApple OSS Distributions 1808*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1809*1031c584SApple OSS Distributions 1810*1031c584SApple OSS Distributions </field_reset> 1811*1031c584SApple OSS Distributions</field_resets> 1812*1031c584SApple OSS Distributions </field> 1813*1031c584SApple OSS Distributions <text_after_fields> 1814*1031c584SApple OSS Distributions 1815*1031c584SApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000110</binarynumber>:</para> 1816*1031c584SApple OSS Distributions<list type="unordered"> 1817*1031c584SApple OSS Distributions<listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1818*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1819*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1820*1031c584SApple OSS Distributions</listitem></list> 1821*1031c584SApple OSS Distributions 1822*1031c584SApple OSS Distributions </text_after_fields> 1823*1031c584SApple OSS Distributions </fields> 1824*1031c584SApple OSS Distributions <reg_fieldset length="25"> 1825*1031c584SApple OSS Distributions 1826*1031c584SApple OSS Distributions 1827*1031c584SApple OSS Distributions 1828*1031c584SApple OSS Distributions 1829*1031c584SApple OSS Distributions 1830*1031c584SApple OSS Distributions 1831*1031c584SApple OSS Distributions 1832*1031c584SApple OSS Distributions 1833*1031c584SApple OSS Distributions 1834*1031c584SApple OSS Distributions 1835*1031c584SApple OSS Distributions 1836*1031c584SApple OSS Distributions 1837*1031c584SApple OSS Distributions 1838*1031c584SApple OSS Distributions 1839*1031c584SApple OSS Distributions 1840*1031c584SApple OSS Distributions 1841*1031c584SApple OSS Distributions 1842*1031c584SApple OSS Distributions 1843*1031c584SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 1844*1031c584SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 1845*1031c584SApple OSS Distributions <fieldat id="imm8_19_12" msb="19" lsb="12"/> 1846*1031c584SApple OSS Distributions <fieldat id="0_11_10" msb="11" lsb="10"/> 1847*1031c584SApple OSS Distributions <fieldat id="Rn_9_5" msb="9" lsb="5"/> 1848*1031c584SApple OSS Distributions <fieldat id="Offset_4_4" msb="4" lsb="4"/> 1849*1031c584SApple OSS Distributions <fieldat id="AM_3_1" msb="3" lsb="1"/> 1850*1031c584SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 1851*1031c584SApple OSS Distributions </reg_fieldset> 1852*1031c584SApple OSS Distributions </partial_fieldset> 1853*1031c584SApple OSS Distributions <partial_fieldset> 1854*1031c584SApple OSS Distributions <fields length="25"> 1855*1031c584SApple OSS Distributions <fields_instance>Exception from an access to SVE, Advanced SIMD or floating-point functionality, resulting from CPACR_EL1.FPEN, CPTR_EL2.FPEN or CPTR_ELx.TFP</fields_instance> 1856*1031c584SApple OSS Distributions <text_before_fields> 1857*1031c584SApple OSS Distributions 1858*1031c584SApple OSS Distributions <para>The accesses covered by this trap include:</para> 1859*1031c584SApple OSS Distributions<list type="unordered"> 1860*1031c584SApple OSS Distributions<listitem><content>Execution of SVE or Advanced SIMD and floating-point instructions.</content> 1861*1031c584SApple OSS Distributions</listitem><listitem><content>Accesses to the Advanced SIMD and floating-point System registers.</content> 1862*1031c584SApple OSS Distributions</listitem></list> 1863*1031c584SApple OSS Distributions<para>For an implementation that does not include either SVE or support for floating-point and Advanced SIMD, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 1864*1031c584SApple OSS Distributions 1865*1031c584SApple OSS Distributions </text_before_fields> 1866*1031c584SApple OSS Distributions 1867*1031c584SApple OSS Distributions <field 1868*1031c584SApple OSS Distributions id="CV_24_24" 1869*1031c584SApple OSS Distributions is_variable_length="False" 1870*1031c584SApple OSS Distributions has_partial_fieldset="False" 1871*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1872*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1873*1031c584SApple OSS Distributions is_constant_value="False" 1874*1031c584SApple OSS Distributions > 1875*1031c584SApple OSS Distributions <field_name>CV</field_name> 1876*1031c584SApple OSS Distributions <field_msb>24</field_msb> 1877*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 1878*1031c584SApple OSS Distributions <field_description order="before"> 1879*1031c584SApple OSS Distributions 1880*1031c584SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 1881*1031c584SApple OSS Distributions 1882*1031c584SApple OSS Distributions </field_description> 1883*1031c584SApple OSS Distributions <field_values> 1884*1031c584SApple OSS Distributions 1885*1031c584SApple OSS Distributions 1886*1031c584SApple OSS Distributions <field_value_instance> 1887*1031c584SApple OSS Distributions <field_value>0b0</field_value> 1888*1031c584SApple OSS Distributions <field_value_description> 1889*1031c584SApple OSS Distributions <para>The COND field is not valid.</para> 1890*1031c584SApple OSS Distributions</field_value_description> 1891*1031c584SApple OSS Distributions </field_value_instance> 1892*1031c584SApple OSS Distributions <field_value_instance> 1893*1031c584SApple OSS Distributions <field_value>0b1</field_value> 1894*1031c584SApple OSS Distributions <field_value_description> 1895*1031c584SApple OSS Distributions <para>The COND field is valid.</para> 1896*1031c584SApple OSS Distributions</field_value_description> 1897*1031c584SApple OSS Distributions </field_value_instance> 1898*1031c584SApple OSS Distributions </field_values> 1899*1031c584SApple OSS Distributions <field_description order="after"> 1900*1031c584SApple OSS Distributions 1901*1031c584SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 1902*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1903*1031c584SApple OSS Distributions<list type="unordered"> 1904*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 1905*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 1906*1031c584SApple OSS Distributions</listitem></list> 1907*1031c584SApple OSS Distributions 1908*1031c584SApple OSS Distributions </field_description> 1909*1031c584SApple OSS Distributions <field_resets> 1910*1031c584SApple OSS Distributions 1911*1031c584SApple OSS Distributions <field_reset> 1912*1031c584SApple OSS Distributions 1913*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1914*1031c584SApple OSS Distributions 1915*1031c584SApple OSS Distributions </field_reset> 1916*1031c584SApple OSS Distributions</field_resets> 1917*1031c584SApple OSS Distributions </field> 1918*1031c584SApple OSS Distributions <field 1919*1031c584SApple OSS Distributions id="COND_23_20" 1920*1031c584SApple OSS Distributions is_variable_length="False" 1921*1031c584SApple OSS Distributions has_partial_fieldset="False" 1922*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1923*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1924*1031c584SApple OSS Distributions is_constant_value="False" 1925*1031c584SApple OSS Distributions > 1926*1031c584SApple OSS Distributions <field_name>COND</field_name> 1927*1031c584SApple OSS Distributions <field_msb>23</field_msb> 1928*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 1929*1031c584SApple OSS Distributions <field_description order="before"> 1930*1031c584SApple OSS Distributions 1931*1031c584SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 1932*1031c584SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 1933*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 1934*1031c584SApple OSS Distributions<list type="unordered"> 1935*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 1936*1031c584SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 1937*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 1938*1031c584SApple OSS Distributions</listitem></list> 1939*1031c584SApple OSS Distributions</content> 1940*1031c584SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 1941*1031c584SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 1942*1031c584SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 1943*1031c584SApple OSS Distributions</listitem></list> 1944*1031c584SApple OSS Distributions</content> 1945*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 1946*1031c584SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 1947*1031c584SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 1948*1031c584SApple OSS Distributions</listitem></list> 1949*1031c584SApple OSS Distributions</content> 1950*1031c584SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 1951*1031c584SApple OSS Distributions</listitem></list> 1952*1031c584SApple OSS Distributions 1953*1031c584SApple OSS Distributions </field_description> 1954*1031c584SApple OSS Distributions <field_values> 1955*1031c584SApple OSS Distributions 1956*1031c584SApple OSS Distributions 1957*1031c584SApple OSS Distributions </field_values> 1958*1031c584SApple OSS Distributions <field_resets> 1959*1031c584SApple OSS Distributions 1960*1031c584SApple OSS Distributions <field_reset> 1961*1031c584SApple OSS Distributions 1962*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 1963*1031c584SApple OSS Distributions 1964*1031c584SApple OSS Distributions </field_reset> 1965*1031c584SApple OSS Distributions</field_resets> 1966*1031c584SApple OSS Distributions </field> 1967*1031c584SApple OSS Distributions <field 1968*1031c584SApple OSS Distributions id="0_19_0" 1969*1031c584SApple OSS Distributions is_variable_length="False" 1970*1031c584SApple OSS Distributions has_partial_fieldset="False" 1971*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 1972*1031c584SApple OSS Distributions is_access_restriction_possible="False" 1973*1031c584SApple OSS Distributions is_constant_value="False" 1974*1031c584SApple OSS Distributions rwtype="RES0" 1975*1031c584SApple OSS Distributions > 1976*1031c584SApple OSS Distributions <field_name>0</field_name> 1977*1031c584SApple OSS Distributions <field_msb>19</field_msb> 1978*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 1979*1031c584SApple OSS Distributions <field_description order="before"> 1980*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 1981*1031c584SApple OSS Distributions </field_description> 1982*1031c584SApple OSS Distributions <field_values> 1983*1031c584SApple OSS Distributions </field_values> 1984*1031c584SApple OSS Distributions </field> 1985*1031c584SApple OSS Distributions <text_after_fields> 1986*1031c584SApple OSS Distributions 1987*1031c584SApple OSS Distributions <para>The following sections describe the configuration settings for the traps that are reported using EC value <binarynumber>0b000111</binarynumber>:</para> 1988*1031c584SApple OSS Distributions<list type="unordered"> 1989*1031c584SApple OSS Distributions<listitem><content><xref linkend="D1CHDIAIGC" browsertext="'Traps to EL1 of EL0 and EL1 accesses to SIMD and floating-point functionality' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1990*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIBCFGC" browsertext="'General trapping to EL2 of Non-secure accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 1991*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDGEFI" browsertext="'Traps to EL3 of all accesses to the SIMD and floating-point registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/></content> 1992*1031c584SApple OSS Distributions</listitem></list> 1993*1031c584SApple OSS Distributions 1994*1031c584SApple OSS Distributions </text_after_fields> 1995*1031c584SApple OSS Distributions </fields> 1996*1031c584SApple OSS Distributions <reg_fieldset length="25"> 1997*1031c584SApple OSS Distributions 1998*1031c584SApple OSS Distributions 1999*1031c584SApple OSS Distributions 2000*1031c584SApple OSS Distributions 2001*1031c584SApple OSS Distributions 2002*1031c584SApple OSS Distributions 2003*1031c584SApple OSS Distributions 2004*1031c584SApple OSS Distributions 2005*1031c584SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2006*1031c584SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2007*1031c584SApple OSS Distributions <fieldat id="0_19_0" msb="19" lsb="0"/> 2008*1031c584SApple OSS Distributions </reg_fieldset> 2009*1031c584SApple OSS Distributions </partial_fieldset> 2010*1031c584SApple OSS Distributions <partial_fieldset> 2011*1031c584SApple OSS Distributions <fields length="25"> 2012*1031c584SApple OSS Distributions <fields_instance>Exception from an access to SVE functionality, resulting from CPACR_EL1.ZEN, CPTR_EL2.ZEN, CPTR_EL2.TZ, or CPTR_EL3.EZ</fields_instance> 2013*1031c584SApple OSS Distributions <text_before_fields> 2014*1031c584SApple OSS Distributions 2015*1031c584SApple OSS Distributions 2016*1031c584SApple OSS Distributions 2017*1031c584SApple OSS Distributions </text_before_fields> 2018*1031c584SApple OSS Distributions 2019*1031c584SApple OSS Distributions <field 2020*1031c584SApple OSS Distributions id="0_24_0_1" 2021*1031c584SApple OSS Distributions is_variable_length="False" 2022*1031c584SApple OSS Distributions has_partial_fieldset="False" 2023*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2024*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2025*1031c584SApple OSS Distributions is_constant_value="False" 2026*1031c584SApple OSS Distributions rwtype="RES0" 2027*1031c584SApple OSS Distributions > 2028*1031c584SApple OSS Distributions <field_name>0</field_name> 2029*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2030*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2031*1031c584SApple OSS Distributions <field_description order="before"> 2032*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2033*1031c584SApple OSS Distributions </field_description> 2034*1031c584SApple OSS Distributions <field_values> 2035*1031c584SApple OSS Distributions </field_values> 2036*1031c584SApple OSS Distributions <fields_condition>When SVE is implemented</fields_condition> 2037*1031c584SApple OSS Distributions </field> 2038*1031c584SApple OSS Distributions <field 2039*1031c584SApple OSS Distributions id="0_24_0_2" 2040*1031c584SApple OSS Distributions is_variable_length="False" 2041*1031c584SApple OSS Distributions has_partial_fieldset="False" 2042*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2043*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2044*1031c584SApple OSS Distributions is_constant_value="False" 2045*1031c584SApple OSS Distributions rwtype="RES0" 2046*1031c584SApple OSS Distributions > 2047*1031c584SApple OSS Distributions <field_name>0</field_name> 2048*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2049*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2050*1031c584SApple OSS Distributions <field_description order="before"> 2051*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2052*1031c584SApple OSS Distributions </field_description> 2053*1031c584SApple OSS Distributions <field_values> 2054*1031c584SApple OSS Distributions </field_values> 2055*1031c584SApple OSS Distributions </field> 2056*1031c584SApple OSS Distributions <text_after_fields> 2057*1031c584SApple OSS Distributions 2058*1031c584SApple OSS Distributions <para>The accesses covered by this trap include:</para> 2059*1031c584SApple OSS Distributions<list type="unordered"> 2060*1031c584SApple OSS Distributions<listitem><content>Execution of SVE instructions.</content> 2061*1031c584SApple OSS Distributions</listitem><listitem><content>Accesses to the SVE system registers, ZCR_ELx and ID_AA64ZFR0_EL1.</content> 2062*1031c584SApple OSS Distributions</listitem></list> 2063*1031c584SApple OSS Distributions<para>For an implementation that does not include SVE, the exception is reported using the EC value <binarynumber>0b000000</binarynumber>.</para> 2064*1031c584SApple OSS Distributions 2065*1031c584SApple OSS Distributions </text_after_fields> 2066*1031c584SApple OSS Distributions </fields> 2067*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2068*1031c584SApple OSS Distributions 2069*1031c584SApple OSS Distributions 2070*1031c584SApple OSS Distributions 2071*1031c584SApple OSS Distributions 2072*1031c584SApple OSS Distributions <fieldat id="0_24_0_1" msb="24" lsb="0"/> 2073*1031c584SApple OSS Distributions </reg_fieldset> 2074*1031c584SApple OSS Distributions </partial_fieldset> 2075*1031c584SApple OSS Distributions <partial_fieldset> 2076*1031c584SApple OSS Distributions <fields length="25"> 2077*1031c584SApple OSS Distributions <fields_instance>Exception from an Illegal Execution state, or a PC or SP alignment fault</fields_instance> 2078*1031c584SApple OSS Distributions <text_before_fields> 2079*1031c584SApple OSS Distributions 2080*1031c584SApple OSS Distributions 2081*1031c584SApple OSS Distributions 2082*1031c584SApple OSS Distributions </text_before_fields> 2083*1031c584SApple OSS Distributions 2084*1031c584SApple OSS Distributions <field 2085*1031c584SApple OSS Distributions id="0_24_0" 2086*1031c584SApple OSS Distributions is_variable_length="False" 2087*1031c584SApple OSS Distributions has_partial_fieldset="False" 2088*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2089*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2090*1031c584SApple OSS Distributions is_constant_value="False" 2091*1031c584SApple OSS Distributions rwtype="RES0" 2092*1031c584SApple OSS Distributions > 2093*1031c584SApple OSS Distributions <field_name>0</field_name> 2094*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2095*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2096*1031c584SApple OSS Distributions <field_description order="before"> 2097*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2098*1031c584SApple OSS Distributions </field_description> 2099*1031c584SApple OSS Distributions <field_values> 2100*1031c584SApple OSS Distributions </field_values> 2101*1031c584SApple OSS Distributions </field> 2102*1031c584SApple OSS Distributions <text_after_fields> 2103*1031c584SApple OSS Distributions 2104*1031c584SApple OSS Distributions <para>There are no configuration settings for generating Illegal Execution state exceptions and PC alignment fault exceptions. For more information about these exceptions see <xref linkend="CHDGFFFA" browsertext="'The Illegal Execution state exception' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> and <xref linkend="BEIFHIFH" browsertext="'PC alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 2105*1031c584SApple OSS Distributions<para><xref linkend="BEIHDCIE" browsertext="'Stack pointer alignment checking' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for generating SP alignment fault exceptions.</para> 2106*1031c584SApple OSS Distributions 2107*1031c584SApple OSS Distributions </text_after_fields> 2108*1031c584SApple OSS Distributions </fields> 2109*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2110*1031c584SApple OSS Distributions 2111*1031c584SApple OSS Distributions 2112*1031c584SApple OSS Distributions 2113*1031c584SApple OSS Distributions 2114*1031c584SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 2115*1031c584SApple OSS Distributions </reg_fieldset> 2116*1031c584SApple OSS Distributions </partial_fieldset> 2117*1031c584SApple OSS Distributions <partial_fieldset> 2118*1031c584SApple OSS Distributions <fields length="25"> 2119*1031c584SApple OSS Distributions <fields_instance>Exception from HVC or SVC instruction execution</fields_instance> 2120*1031c584SApple OSS Distributions <text_before_fields> 2121*1031c584SApple OSS Distributions 2122*1031c584SApple OSS Distributions 2123*1031c584SApple OSS Distributions 2124*1031c584SApple OSS Distributions </text_before_fields> 2125*1031c584SApple OSS Distributions 2126*1031c584SApple OSS Distributions <field 2127*1031c584SApple OSS Distributions id="0_24_16" 2128*1031c584SApple OSS Distributions is_variable_length="False" 2129*1031c584SApple OSS Distributions has_partial_fieldset="False" 2130*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2131*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2132*1031c584SApple OSS Distributions is_constant_value="False" 2133*1031c584SApple OSS Distributions rwtype="RES0" 2134*1031c584SApple OSS Distributions > 2135*1031c584SApple OSS Distributions <field_name>0</field_name> 2136*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2137*1031c584SApple OSS Distributions <field_lsb>16</field_lsb> 2138*1031c584SApple OSS Distributions <field_description order="before"> 2139*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2140*1031c584SApple OSS Distributions </field_description> 2141*1031c584SApple OSS Distributions <field_values> 2142*1031c584SApple OSS Distributions </field_values> 2143*1031c584SApple OSS Distributions </field> 2144*1031c584SApple OSS Distributions <field 2145*1031c584SApple OSS Distributions id="imm16_15_0" 2146*1031c584SApple OSS Distributions is_variable_length="False" 2147*1031c584SApple OSS Distributions has_partial_fieldset="False" 2148*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2149*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2150*1031c584SApple OSS Distributions is_constant_value="False" 2151*1031c584SApple OSS Distributions > 2152*1031c584SApple OSS Distributions <field_name>imm16</field_name> 2153*1031c584SApple OSS Distributions <field_msb>15</field_msb> 2154*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2155*1031c584SApple OSS Distributions <field_description order="before"> 2156*1031c584SApple OSS Distributions 2157*1031c584SApple OSS Distributions <para>The value of the immediate field from the HVC or SVC instruction.</para> 2158*1031c584SApple OSS Distributions<para>For an HVC instruction, and for an A64 SVC instruction, this is the value of the imm16 field of the issued instruction.</para> 2159*1031c584SApple OSS Distributions<para>For an A32 or T32 SVC instruction:</para> 2160*1031c584SApple OSS Distributions<list type="unordered"> 2161*1031c584SApple OSS Distributions<listitem><content>If the instruction is unconditional, then:<list type="unordered"> 2162*1031c584SApple OSS Distributions<listitem><content>For the T32 instruction, this field is zero-extended from the imm8 field of the instruction.</content> 2163*1031c584SApple OSS Distributions</listitem><listitem><content>For the A32 instruction, this field is the bottom 16 bits of the imm24 field of the instruction.</content> 2164*1031c584SApple OSS Distributions</listitem></list> 2165*1031c584SApple OSS Distributions</content> 2166*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is conditional, this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</content> 2167*1031c584SApple OSS Distributions</listitem></list> 2168*1031c584SApple OSS Distributions 2169*1031c584SApple OSS Distributions </field_description> 2170*1031c584SApple OSS Distributions <field_values> 2171*1031c584SApple OSS Distributions 2172*1031c584SApple OSS Distributions 2173*1031c584SApple OSS Distributions </field_values> 2174*1031c584SApple OSS Distributions <field_resets> 2175*1031c584SApple OSS Distributions 2176*1031c584SApple OSS Distributions <field_reset> 2177*1031c584SApple OSS Distributions 2178*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2179*1031c584SApple OSS Distributions 2180*1031c584SApple OSS Distributions </field_reset> 2181*1031c584SApple OSS Distributions</field_resets> 2182*1031c584SApple OSS Distributions </field> 2183*1031c584SApple OSS Distributions <text_after_fields> 2184*1031c584SApple OSS Distributions 2185*1031c584SApple OSS Distributions <para>In AArch32 state, the HVC instruction is unconditional, and a conditional SVC instruction generates an exception only if it passes its condition code check. Therefore, the syndrome information for these exceptions does not require conditionality information.</para> 2186*1031c584SApple OSS Distributions<para>For T32 and A32 instructions, see <xref linkend="A32T32-base.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7 (T32 and A32 Base Instruction Set Instruction Descriptions)" filename="F_t32_a32_base_instruction_descriptions"/> and <xref linkend="A32T32-base.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section F7" filename="F_t32_a32_base_instruction_descriptions"/>.</para> 2187*1031c584SApple OSS Distributions<para>For A64 instructions, see <xref linkend="A64.instructions.SVC" browsertext="'SVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5 (A64 Base Instruction Descriptions)," filename="C_a64_base_instruction_descriptions"/> and <xref linkend="A64.instructions.HVC" browsertext="'HVC' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C5" filename="C_a64_base_instruction_descriptions"/>.</para> 2188*1031c584SApple OSS Distributions 2189*1031c584SApple OSS Distributions </text_after_fields> 2190*1031c584SApple OSS Distributions </fields> 2191*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2192*1031c584SApple OSS Distributions 2193*1031c584SApple OSS Distributions 2194*1031c584SApple OSS Distributions 2195*1031c584SApple OSS Distributions 2196*1031c584SApple OSS Distributions 2197*1031c584SApple OSS Distributions 2198*1031c584SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2199*1031c584SApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2200*1031c584SApple OSS Distributions </reg_fieldset> 2201*1031c584SApple OSS Distributions </partial_fieldset> 2202*1031c584SApple OSS Distributions <partial_fieldset> 2203*1031c584SApple OSS Distributions <fields length="25"> 2204*1031c584SApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch32 state</fields_instance> 2205*1031c584SApple OSS Distributions <text_before_fields> 2206*1031c584SApple OSS Distributions 2207*1031c584SApple OSS Distributions <para>For an SMC instruction that completes normally and generates an exception that is taken to EL3, the ISS encoding is <arm-defined-word>RES0</arm-defined-word>.</para> 2208*1031c584SApple OSS Distributions<para>For an SMC instruction that is trapped to EL2 from EL1 because <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.TSC is 1, the ISS encoding is as shown in the diagram.</para> 2209*1031c584SApple OSS Distributions 2210*1031c584SApple OSS Distributions </text_before_fields> 2211*1031c584SApple OSS Distributions 2212*1031c584SApple OSS Distributions <field 2213*1031c584SApple OSS Distributions id="CV_24_24" 2214*1031c584SApple OSS Distributions is_variable_length="False" 2215*1031c584SApple OSS Distributions has_partial_fieldset="False" 2216*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2217*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2218*1031c584SApple OSS Distributions is_constant_value="False" 2219*1031c584SApple OSS Distributions > 2220*1031c584SApple OSS Distributions <field_name>CV</field_name> 2221*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2222*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 2223*1031c584SApple OSS Distributions <field_description order="before"> 2224*1031c584SApple OSS Distributions 2225*1031c584SApple OSS Distributions <para>Condition code valid. Possible values of this bit are:</para> 2226*1031c584SApple OSS Distributions 2227*1031c584SApple OSS Distributions </field_description> 2228*1031c584SApple OSS Distributions <field_values> 2229*1031c584SApple OSS Distributions 2230*1031c584SApple OSS Distributions 2231*1031c584SApple OSS Distributions <field_value_instance> 2232*1031c584SApple OSS Distributions <field_value>0b0</field_value> 2233*1031c584SApple OSS Distributions <field_value_description> 2234*1031c584SApple OSS Distributions <para>The COND field is not valid.</para> 2235*1031c584SApple OSS Distributions</field_value_description> 2236*1031c584SApple OSS Distributions </field_value_instance> 2237*1031c584SApple OSS Distributions <field_value_instance> 2238*1031c584SApple OSS Distributions <field_value>0b1</field_value> 2239*1031c584SApple OSS Distributions <field_value_description> 2240*1031c584SApple OSS Distributions <para>The COND field is valid.</para> 2241*1031c584SApple OSS Distributions</field_value_description> 2242*1031c584SApple OSS Distributions </field_value_instance> 2243*1031c584SApple OSS Distributions </field_values> 2244*1031c584SApple OSS Distributions <field_description order="after"> 2245*1031c584SApple OSS Distributions 2246*1031c584SApple OSS Distributions <para>For exceptions taken from AArch64, CV is set to 1.</para> 2247*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2248*1031c584SApple OSS Distributions<list type="unordered"> 2249*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1.</content> 2250*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether CV is set to 1 or set to 0. See the description of the COND field for more information.</content> 2251*1031c584SApple OSS Distributions</listitem></list> 2252*1031c584SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2253*1031c584SApple OSS Distributions 2254*1031c584SApple OSS Distributions </field_description> 2255*1031c584SApple OSS Distributions <field_resets> 2256*1031c584SApple OSS Distributions 2257*1031c584SApple OSS Distributions <field_reset> 2258*1031c584SApple OSS Distributions 2259*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2260*1031c584SApple OSS Distributions 2261*1031c584SApple OSS Distributions </field_reset> 2262*1031c584SApple OSS Distributions</field_resets> 2263*1031c584SApple OSS Distributions </field> 2264*1031c584SApple OSS Distributions <field 2265*1031c584SApple OSS Distributions id="COND_23_20" 2266*1031c584SApple OSS Distributions is_variable_length="False" 2267*1031c584SApple OSS Distributions has_partial_fieldset="False" 2268*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2269*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2270*1031c584SApple OSS Distributions is_constant_value="False" 2271*1031c584SApple OSS Distributions > 2272*1031c584SApple OSS Distributions <field_name>COND</field_name> 2273*1031c584SApple OSS Distributions <field_msb>23</field_msb> 2274*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 2275*1031c584SApple OSS Distributions <field_description order="before"> 2276*1031c584SApple OSS Distributions 2277*1031c584SApple OSS Distributions <para>The condition code for the trapped instruction. This field is valid only for exceptions taken from AArch32, and only when the value of CV is 1.</para> 2278*1031c584SApple OSS Distributions<para>For exceptions taken from AArch64, this field is set to <binarynumber>0b1110</binarynumber>.</para> 2279*1031c584SApple OSS Distributions<para>For exceptions taken from AArch32:</para> 2280*1031c584SApple OSS Distributions<list type="unordered"> 2281*1031c584SApple OSS Distributions<listitem><content>When an A32 instruction is trapped, CV is set to 1 and:<list type="unordered"> 2282*1031c584SApple OSS Distributions<listitem><content>If the instruction is conditional, COND is set to the condition code field value from the instruction.</content> 2283*1031c584SApple OSS Distributions</listitem><listitem><content>If the instruction is unconditional, COND is set to <binarynumber>0b1110</binarynumber>.</content> 2284*1031c584SApple OSS Distributions</listitem></list> 2285*1031c584SApple OSS Distributions</content> 2286*1031c584SApple OSS Distributions</listitem><listitem><content>A conditional A32 instruction that is known to pass its condition code check can be presented either:<list type="unordered"> 2287*1031c584SApple OSS Distributions<listitem><content>With COND set to <binarynumber>0b1110</binarynumber>, the value for unconditional.</content> 2288*1031c584SApple OSS Distributions</listitem><listitem><content>With the COND value held in the instruction.</content> 2289*1031c584SApple OSS Distributions</listitem></list> 2290*1031c584SApple OSS Distributions</content> 2291*1031c584SApple OSS Distributions</listitem><listitem><content>When a T32 instruction is trapped, it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether:<list type="unordered"> 2292*1031c584SApple OSS Distributions<listitem><content>CV is set to 0 and COND is set to an <arm-defined-word>UNKNOWN</arm-defined-word> value. Software must examine the SPSR.IT field to determine the condition, if any, of the T32 instruction.</content> 2293*1031c584SApple OSS Distributions</listitem><listitem><content>CV is set to 1 and COND is set to the condition code for the condition that applied to the instruction.</content> 2294*1031c584SApple OSS Distributions</listitem></list> 2295*1031c584SApple OSS Distributions</content> 2296*1031c584SApple OSS Distributions</listitem><listitem><content>For an implementation that, for both A32 and T32 instructions, takes an exception on a trapped conditional instruction only if the instruction passes its condition code check, these definitions mean that when CV is set to 1 it is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether the COND field is set to <binarynumber>0b1110</binarynumber>, or to the value of any condition that applied to the instruction.</content> 2297*1031c584SApple OSS Distributions</listitem></list> 2298*1031c584SApple OSS Distributions<para>This field is only valid if CCKNOWNPASS is 1, otherwise it is <arm-defined-word>RES0</arm-defined-word>.</para> 2299*1031c584SApple OSS Distributions 2300*1031c584SApple OSS Distributions </field_description> 2301*1031c584SApple OSS Distributions <field_values> 2302*1031c584SApple OSS Distributions 2303*1031c584SApple OSS Distributions 2304*1031c584SApple OSS Distributions </field_values> 2305*1031c584SApple OSS Distributions <field_resets> 2306*1031c584SApple OSS Distributions 2307*1031c584SApple OSS Distributions <field_reset> 2308*1031c584SApple OSS Distributions 2309*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2310*1031c584SApple OSS Distributions 2311*1031c584SApple OSS Distributions </field_reset> 2312*1031c584SApple OSS Distributions</field_resets> 2313*1031c584SApple OSS Distributions </field> 2314*1031c584SApple OSS Distributions <field 2315*1031c584SApple OSS Distributions id="CCKNOWNPASS_19_19" 2316*1031c584SApple OSS Distributions is_variable_length="False" 2317*1031c584SApple OSS Distributions has_partial_fieldset="False" 2318*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2319*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2320*1031c584SApple OSS Distributions is_constant_value="False" 2321*1031c584SApple OSS Distributions > 2322*1031c584SApple OSS Distributions <field_name>CCKNOWNPASS</field_name> 2323*1031c584SApple OSS Distributions <field_msb>19</field_msb> 2324*1031c584SApple OSS Distributions <field_lsb>19</field_lsb> 2325*1031c584SApple OSS Distributions <field_description order="before"> 2326*1031c584SApple OSS Distributions 2327*1031c584SApple OSS Distributions <para>Indicates whether the instruction might have failed its condition code check.</para> 2328*1031c584SApple OSS Distributions 2329*1031c584SApple OSS Distributions </field_description> 2330*1031c584SApple OSS Distributions <field_values> 2331*1031c584SApple OSS Distributions 2332*1031c584SApple OSS Distributions 2333*1031c584SApple OSS Distributions <field_value_instance> 2334*1031c584SApple OSS Distributions <field_value>0b0</field_value> 2335*1031c584SApple OSS Distributions <field_value_description> 2336*1031c584SApple OSS Distributions <para>The instruction was unconditional, or was conditional and passed its condition code check.</para> 2337*1031c584SApple OSS Distributions</field_value_description> 2338*1031c584SApple OSS Distributions </field_value_instance> 2339*1031c584SApple OSS Distributions <field_value_instance> 2340*1031c584SApple OSS Distributions <field_value>0b1</field_value> 2341*1031c584SApple OSS Distributions <field_value_description> 2342*1031c584SApple OSS Distributions <para>The instruction was conditional, and might have failed its condition code check.</para> 2343*1031c584SApple OSS Distributions</field_value_description> 2344*1031c584SApple OSS Distributions </field_value_instance> 2345*1031c584SApple OSS Distributions </field_values> 2346*1031c584SApple OSS Distributions <field_description order="after"> 2347*1031c584SApple OSS Distributions 2348*1031c584SApple OSS Distributions <note><para>In an implementation in which an SMC instruction that fails it code check is not trapped, this field can always return the value 0.</para></note> 2349*1031c584SApple OSS Distributions 2350*1031c584SApple OSS Distributions </field_description> 2351*1031c584SApple OSS Distributions <field_resets> 2352*1031c584SApple OSS Distributions 2353*1031c584SApple OSS Distributions <field_reset> 2354*1031c584SApple OSS Distributions 2355*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2356*1031c584SApple OSS Distributions 2357*1031c584SApple OSS Distributions </field_reset> 2358*1031c584SApple OSS Distributions</field_resets> 2359*1031c584SApple OSS Distributions </field> 2360*1031c584SApple OSS Distributions <field 2361*1031c584SApple OSS Distributions id="0_18_0" 2362*1031c584SApple OSS Distributions is_variable_length="False" 2363*1031c584SApple OSS Distributions has_partial_fieldset="False" 2364*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2365*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2366*1031c584SApple OSS Distributions is_constant_value="False" 2367*1031c584SApple OSS Distributions rwtype="RES0" 2368*1031c584SApple OSS Distributions > 2369*1031c584SApple OSS Distributions <field_name>0</field_name> 2370*1031c584SApple OSS Distributions <field_msb>18</field_msb> 2371*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2372*1031c584SApple OSS Distributions <field_description order="before"> 2373*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2374*1031c584SApple OSS Distributions </field_description> 2375*1031c584SApple OSS Distributions <field_values> 2376*1031c584SApple OSS Distributions </field_values> 2377*1031c584SApple OSS Distributions </field> 2378*1031c584SApple OSS Distributions <text_after_fields> 2379*1031c584SApple OSS Distributions 2380*1031c584SApple OSS Distributions <para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2381*1031c584SApple OSS Distributions 2382*1031c584SApple OSS Distributions </text_after_fields> 2383*1031c584SApple OSS Distributions </fields> 2384*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2385*1031c584SApple OSS Distributions 2386*1031c584SApple OSS Distributions 2387*1031c584SApple OSS Distributions 2388*1031c584SApple OSS Distributions 2389*1031c584SApple OSS Distributions 2390*1031c584SApple OSS Distributions 2391*1031c584SApple OSS Distributions 2392*1031c584SApple OSS Distributions 2393*1031c584SApple OSS Distributions 2394*1031c584SApple OSS Distributions 2395*1031c584SApple OSS Distributions <fieldat id="CV_24_24" msb="24" lsb="24"/> 2396*1031c584SApple OSS Distributions <fieldat id="COND_23_20" msb="23" lsb="20"/> 2397*1031c584SApple OSS Distributions <fieldat id="CCKNOWNPASS_19_19" msb="19" lsb="19"/> 2398*1031c584SApple OSS Distributions <fieldat id="0_18_0" msb="18" lsb="0"/> 2399*1031c584SApple OSS Distributions </reg_fieldset> 2400*1031c584SApple OSS Distributions </partial_fieldset> 2401*1031c584SApple OSS Distributions <partial_fieldset> 2402*1031c584SApple OSS Distributions <fields length="25"> 2403*1031c584SApple OSS Distributions <fields_instance>Exception from SMC instruction execution in AArch64 state</fields_instance> 2404*1031c584SApple OSS Distributions <text_before_fields> 2405*1031c584SApple OSS Distributions 2406*1031c584SApple OSS Distributions 2407*1031c584SApple OSS Distributions 2408*1031c584SApple OSS Distributions </text_before_fields> 2409*1031c584SApple OSS Distributions 2410*1031c584SApple OSS Distributions <field 2411*1031c584SApple OSS Distributions id="0_24_16" 2412*1031c584SApple OSS Distributions is_variable_length="False" 2413*1031c584SApple OSS Distributions has_partial_fieldset="False" 2414*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2415*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2416*1031c584SApple OSS Distributions is_constant_value="False" 2417*1031c584SApple OSS Distributions rwtype="RES0" 2418*1031c584SApple OSS Distributions > 2419*1031c584SApple OSS Distributions <field_name>0</field_name> 2420*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2421*1031c584SApple OSS Distributions <field_lsb>16</field_lsb> 2422*1031c584SApple OSS Distributions <field_description order="before"> 2423*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2424*1031c584SApple OSS Distributions </field_description> 2425*1031c584SApple OSS Distributions <field_values> 2426*1031c584SApple OSS Distributions </field_values> 2427*1031c584SApple OSS Distributions </field> 2428*1031c584SApple OSS Distributions <field 2429*1031c584SApple OSS Distributions id="imm16_15_0" 2430*1031c584SApple OSS Distributions is_variable_length="False" 2431*1031c584SApple OSS Distributions has_partial_fieldset="False" 2432*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2433*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2434*1031c584SApple OSS Distributions is_constant_value="False" 2435*1031c584SApple OSS Distributions > 2436*1031c584SApple OSS Distributions <field_name>imm16</field_name> 2437*1031c584SApple OSS Distributions <field_msb>15</field_msb> 2438*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2439*1031c584SApple OSS Distributions <field_description order="before"> 2440*1031c584SApple OSS Distributions 2441*1031c584SApple OSS Distributions <para>The value of the immediate field from the issued SMC instruction.</para> 2442*1031c584SApple OSS Distributions 2443*1031c584SApple OSS Distributions </field_description> 2444*1031c584SApple OSS Distributions <field_values> 2445*1031c584SApple OSS Distributions 2446*1031c584SApple OSS Distributions 2447*1031c584SApple OSS Distributions </field_values> 2448*1031c584SApple OSS Distributions <field_resets> 2449*1031c584SApple OSS Distributions 2450*1031c584SApple OSS Distributions <field_reset> 2451*1031c584SApple OSS Distributions 2452*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2453*1031c584SApple OSS Distributions 2454*1031c584SApple OSS Distributions </field_reset> 2455*1031c584SApple OSS Distributions</field_resets> 2456*1031c584SApple OSS Distributions </field> 2457*1031c584SApple OSS Distributions <text_after_fields> 2458*1031c584SApple OSS Distributions 2459*1031c584SApple OSS Distributions <para>The value of ISS[24:0] described here is used both:</para> 2460*1031c584SApple OSS Distributions<list type="unordered"> 2461*1031c584SApple OSS Distributions<listitem><content>When an SMC instruction is trapped from EL1 modes.</content> 2462*1031c584SApple OSS Distributions</listitem><listitem><content>When an SMC instruction is not trapped, so completes normally and generates an exception that is taken to EL3.</content> 2463*1031c584SApple OSS Distributions</listitem></list> 2464*1031c584SApple OSS Distributions<para><xref linkend="BEIGGFEI" browsertext="'Traps to EL2 of Non-secure EL1 execution of SMC instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)," filename="D_the_aarch64_system_level_programmers_model"/> describes the configuration settings for trapping SMC instructions from Non-secure EL1 modes, and <xref linkend="BEIBEAGE" browsertext="'System calls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.16," filename="D_the_aarch64_system_level_programmers_model"/> describes the case where these exceptions are trapped to EL3.</para> 2465*1031c584SApple OSS Distributions 2466*1031c584SApple OSS Distributions </text_after_fields> 2467*1031c584SApple OSS Distributions </fields> 2468*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2469*1031c584SApple OSS Distributions 2470*1031c584SApple OSS Distributions 2471*1031c584SApple OSS Distributions 2472*1031c584SApple OSS Distributions 2473*1031c584SApple OSS Distributions 2474*1031c584SApple OSS Distributions 2475*1031c584SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 2476*1031c584SApple OSS Distributions <fieldat id="imm16_15_0" msb="15" lsb="0"/> 2477*1031c584SApple OSS Distributions </reg_fieldset> 2478*1031c584SApple OSS Distributions </partial_fieldset> 2479*1031c584SApple OSS Distributions <partial_fieldset> 2480*1031c584SApple OSS Distributions <fields length="25"> 2481*1031c584SApple OSS Distributions <fields_instance>Exception from MSR, MRS, or System instruction execution in AArch64 state</fields_instance> 2482*1031c584SApple OSS Distributions <text_before_fields> 2483*1031c584SApple OSS Distributions 2484*1031c584SApple OSS Distributions 2485*1031c584SApple OSS Distributions 2486*1031c584SApple OSS Distributions </text_before_fields> 2487*1031c584SApple OSS Distributions 2488*1031c584SApple OSS Distributions <field 2489*1031c584SApple OSS Distributions id="0_24_22" 2490*1031c584SApple OSS Distributions is_variable_length="False" 2491*1031c584SApple OSS Distributions has_partial_fieldset="False" 2492*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2493*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2494*1031c584SApple OSS Distributions is_constant_value="False" 2495*1031c584SApple OSS Distributions rwtype="RES0" 2496*1031c584SApple OSS Distributions > 2497*1031c584SApple OSS Distributions <field_name>0</field_name> 2498*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2499*1031c584SApple OSS Distributions <field_lsb>22</field_lsb> 2500*1031c584SApple OSS Distributions <field_description order="before"> 2501*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2502*1031c584SApple OSS Distributions </field_description> 2503*1031c584SApple OSS Distributions <field_values> 2504*1031c584SApple OSS Distributions </field_values> 2505*1031c584SApple OSS Distributions </field> 2506*1031c584SApple OSS Distributions <field 2507*1031c584SApple OSS Distributions id="Op0_21_20" 2508*1031c584SApple OSS Distributions is_variable_length="False" 2509*1031c584SApple OSS Distributions has_partial_fieldset="False" 2510*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2511*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2512*1031c584SApple OSS Distributions is_constant_value="False" 2513*1031c584SApple OSS Distributions > 2514*1031c584SApple OSS Distributions <field_name>Op0</field_name> 2515*1031c584SApple OSS Distributions <field_msb>21</field_msb> 2516*1031c584SApple OSS Distributions <field_lsb>20</field_lsb> 2517*1031c584SApple OSS Distributions <field_description order="before"> 2518*1031c584SApple OSS Distributions 2519*1031c584SApple OSS Distributions <para>The Op0 value from the issued instruction.</para> 2520*1031c584SApple OSS Distributions 2521*1031c584SApple OSS Distributions </field_description> 2522*1031c584SApple OSS Distributions <field_values> 2523*1031c584SApple OSS Distributions 2524*1031c584SApple OSS Distributions 2525*1031c584SApple OSS Distributions </field_values> 2526*1031c584SApple OSS Distributions <field_resets> 2527*1031c584SApple OSS Distributions 2528*1031c584SApple OSS Distributions <field_reset> 2529*1031c584SApple OSS Distributions 2530*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2531*1031c584SApple OSS Distributions 2532*1031c584SApple OSS Distributions </field_reset> 2533*1031c584SApple OSS Distributions</field_resets> 2534*1031c584SApple OSS Distributions </field> 2535*1031c584SApple OSS Distributions <field 2536*1031c584SApple OSS Distributions id="Op2_19_17" 2537*1031c584SApple OSS Distributions is_variable_length="False" 2538*1031c584SApple OSS Distributions has_partial_fieldset="False" 2539*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2540*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2541*1031c584SApple OSS Distributions is_constant_value="False" 2542*1031c584SApple OSS Distributions > 2543*1031c584SApple OSS Distributions <field_name>Op2</field_name> 2544*1031c584SApple OSS Distributions <field_msb>19</field_msb> 2545*1031c584SApple OSS Distributions <field_lsb>17</field_lsb> 2546*1031c584SApple OSS Distributions <field_description order="before"> 2547*1031c584SApple OSS Distributions 2548*1031c584SApple OSS Distributions <para>The Op2 value from the issued instruction.</para> 2549*1031c584SApple OSS Distributions 2550*1031c584SApple OSS Distributions </field_description> 2551*1031c584SApple OSS Distributions <field_values> 2552*1031c584SApple OSS Distributions 2553*1031c584SApple OSS Distributions 2554*1031c584SApple OSS Distributions </field_values> 2555*1031c584SApple OSS Distributions <field_resets> 2556*1031c584SApple OSS Distributions 2557*1031c584SApple OSS Distributions <field_reset> 2558*1031c584SApple OSS Distributions 2559*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2560*1031c584SApple OSS Distributions 2561*1031c584SApple OSS Distributions </field_reset> 2562*1031c584SApple OSS Distributions</field_resets> 2563*1031c584SApple OSS Distributions </field> 2564*1031c584SApple OSS Distributions <field 2565*1031c584SApple OSS Distributions id="Op1_16_14" 2566*1031c584SApple OSS Distributions is_variable_length="False" 2567*1031c584SApple OSS Distributions has_partial_fieldset="False" 2568*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2569*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2570*1031c584SApple OSS Distributions is_constant_value="False" 2571*1031c584SApple OSS Distributions > 2572*1031c584SApple OSS Distributions <field_name>Op1</field_name> 2573*1031c584SApple OSS Distributions <field_msb>16</field_msb> 2574*1031c584SApple OSS Distributions <field_lsb>14</field_lsb> 2575*1031c584SApple OSS Distributions <field_description order="before"> 2576*1031c584SApple OSS Distributions 2577*1031c584SApple OSS Distributions <para>The Op1 value from the issued instruction.</para> 2578*1031c584SApple OSS Distributions 2579*1031c584SApple OSS Distributions </field_description> 2580*1031c584SApple OSS Distributions <field_values> 2581*1031c584SApple OSS Distributions 2582*1031c584SApple OSS Distributions 2583*1031c584SApple OSS Distributions </field_values> 2584*1031c584SApple OSS Distributions <field_resets> 2585*1031c584SApple OSS Distributions 2586*1031c584SApple OSS Distributions <field_reset> 2587*1031c584SApple OSS Distributions 2588*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2589*1031c584SApple OSS Distributions 2590*1031c584SApple OSS Distributions </field_reset> 2591*1031c584SApple OSS Distributions</field_resets> 2592*1031c584SApple OSS Distributions </field> 2593*1031c584SApple OSS Distributions <field 2594*1031c584SApple OSS Distributions id="CRn_13_10" 2595*1031c584SApple OSS Distributions is_variable_length="False" 2596*1031c584SApple OSS Distributions has_partial_fieldset="False" 2597*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2598*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2599*1031c584SApple OSS Distributions is_constant_value="False" 2600*1031c584SApple OSS Distributions > 2601*1031c584SApple OSS Distributions <field_name>CRn</field_name> 2602*1031c584SApple OSS Distributions <field_msb>13</field_msb> 2603*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 2604*1031c584SApple OSS Distributions <field_description order="before"> 2605*1031c584SApple OSS Distributions 2606*1031c584SApple OSS Distributions <para>The CRn value from the issued instruction.</para> 2607*1031c584SApple OSS Distributions 2608*1031c584SApple OSS Distributions </field_description> 2609*1031c584SApple OSS Distributions <field_values> 2610*1031c584SApple OSS Distributions 2611*1031c584SApple OSS Distributions 2612*1031c584SApple OSS Distributions </field_values> 2613*1031c584SApple OSS Distributions <field_resets> 2614*1031c584SApple OSS Distributions 2615*1031c584SApple OSS Distributions <field_reset> 2616*1031c584SApple OSS Distributions 2617*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2618*1031c584SApple OSS Distributions 2619*1031c584SApple OSS Distributions </field_reset> 2620*1031c584SApple OSS Distributions</field_resets> 2621*1031c584SApple OSS Distributions </field> 2622*1031c584SApple OSS Distributions <field 2623*1031c584SApple OSS Distributions id="Rt_9_5" 2624*1031c584SApple OSS Distributions is_variable_length="False" 2625*1031c584SApple OSS Distributions has_partial_fieldset="False" 2626*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2627*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2628*1031c584SApple OSS Distributions is_constant_value="False" 2629*1031c584SApple OSS Distributions > 2630*1031c584SApple OSS Distributions <field_name>Rt</field_name> 2631*1031c584SApple OSS Distributions <field_msb>9</field_msb> 2632*1031c584SApple OSS Distributions <field_lsb>5</field_lsb> 2633*1031c584SApple OSS Distributions <field_description order="before"> 2634*1031c584SApple OSS Distributions 2635*1031c584SApple OSS Distributions <para>The Rt value from the issued instruction, the general-purpose register used for the transfer.</para> 2636*1031c584SApple OSS Distributions 2637*1031c584SApple OSS Distributions </field_description> 2638*1031c584SApple OSS Distributions <field_values> 2639*1031c584SApple OSS Distributions 2640*1031c584SApple OSS Distributions 2641*1031c584SApple OSS Distributions </field_values> 2642*1031c584SApple OSS Distributions <field_resets> 2643*1031c584SApple OSS Distributions 2644*1031c584SApple OSS Distributions <field_reset> 2645*1031c584SApple OSS Distributions 2646*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2647*1031c584SApple OSS Distributions 2648*1031c584SApple OSS Distributions </field_reset> 2649*1031c584SApple OSS Distributions</field_resets> 2650*1031c584SApple OSS Distributions </field> 2651*1031c584SApple OSS Distributions <field 2652*1031c584SApple OSS Distributions id="CRm_4_1" 2653*1031c584SApple OSS Distributions is_variable_length="False" 2654*1031c584SApple OSS Distributions has_partial_fieldset="False" 2655*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2656*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2657*1031c584SApple OSS Distributions is_constant_value="False" 2658*1031c584SApple OSS Distributions > 2659*1031c584SApple OSS Distributions <field_name>CRm</field_name> 2660*1031c584SApple OSS Distributions <field_msb>4</field_msb> 2661*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 2662*1031c584SApple OSS Distributions <field_description order="before"> 2663*1031c584SApple OSS Distributions 2664*1031c584SApple OSS Distributions <para>The CRm value from the issued instruction.</para> 2665*1031c584SApple OSS Distributions 2666*1031c584SApple OSS Distributions </field_description> 2667*1031c584SApple OSS Distributions <field_values> 2668*1031c584SApple OSS Distributions 2669*1031c584SApple OSS Distributions 2670*1031c584SApple OSS Distributions </field_values> 2671*1031c584SApple OSS Distributions <field_resets> 2672*1031c584SApple OSS Distributions 2673*1031c584SApple OSS Distributions <field_reset> 2674*1031c584SApple OSS Distributions 2675*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2676*1031c584SApple OSS Distributions 2677*1031c584SApple OSS Distributions </field_reset> 2678*1031c584SApple OSS Distributions</field_resets> 2679*1031c584SApple OSS Distributions </field> 2680*1031c584SApple OSS Distributions <field 2681*1031c584SApple OSS Distributions id="Direction_0_0" 2682*1031c584SApple OSS Distributions is_variable_length="False" 2683*1031c584SApple OSS Distributions has_partial_fieldset="False" 2684*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2685*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2686*1031c584SApple OSS Distributions is_constant_value="False" 2687*1031c584SApple OSS Distributions > 2688*1031c584SApple OSS Distributions <field_name>Direction</field_name> 2689*1031c584SApple OSS Distributions <field_msb>0</field_msb> 2690*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2691*1031c584SApple OSS Distributions <field_description order="before"> 2692*1031c584SApple OSS Distributions 2693*1031c584SApple OSS Distributions <para>Indicates the direction of the trapped instruction. The possible values of this bit are:</para> 2694*1031c584SApple OSS Distributions 2695*1031c584SApple OSS Distributions </field_description> 2696*1031c584SApple OSS Distributions <field_values> 2697*1031c584SApple OSS Distributions 2698*1031c584SApple OSS Distributions 2699*1031c584SApple OSS Distributions <field_value_instance> 2700*1031c584SApple OSS Distributions <field_value>0b0</field_value> 2701*1031c584SApple OSS Distributions <field_value_description> 2702*1031c584SApple OSS Distributions <para>Write access, including MSR instructions.</para> 2703*1031c584SApple OSS Distributions</field_value_description> 2704*1031c584SApple OSS Distributions </field_value_instance> 2705*1031c584SApple OSS Distributions <field_value_instance> 2706*1031c584SApple OSS Distributions <field_value>0b1</field_value> 2707*1031c584SApple OSS Distributions <field_value_description> 2708*1031c584SApple OSS Distributions <para>Read access, including MRS instructions.</para> 2709*1031c584SApple OSS Distributions</field_value_description> 2710*1031c584SApple OSS Distributions </field_value_instance> 2711*1031c584SApple OSS Distributions </field_values> 2712*1031c584SApple OSS Distributions <field_resets> 2713*1031c584SApple OSS Distributions 2714*1031c584SApple OSS Distributions <field_reset> 2715*1031c584SApple OSS Distributions 2716*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2717*1031c584SApple OSS Distributions 2718*1031c584SApple OSS Distributions </field_reset> 2719*1031c584SApple OSS Distributions</field_resets> 2720*1031c584SApple OSS Distributions </field> 2721*1031c584SApple OSS Distributions <text_after_fields> 2722*1031c584SApple OSS Distributions 2723*1031c584SApple OSS Distributions <para>For exceptions caused by System instructions, see <xref linkend="A64.encoding_index.system" browsertext="the 'System' subsection of 'Branches, exception generating and System instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section C3 (A64 Instruction Set Encoding)," filename="C_a64_instruction_set_encoding"/> for the encoding values returned by an instruction.</para> 2724*1031c584SApple OSS Distributions<para>The following sections describe configuration settings for generating the exception that is reported using EC value <binarynumber>0b011000</binarynumber>:</para> 2725*1031c584SApple OSS Distributions<list type="unordered"> 2726*1031c584SApple OSS Distributions<listitem><content>In <xref linkend="D1BABDIIDI" browsertext="'EL1 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2727*1031c584SApple OSS Distributions<listitem><content><xref linkend="CHDCDIIJ" browsertext="'Traps to EL1 of EL0 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2728*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDEIDGH" browsertext="'Traps to EL1 of EL0 accesses to the CTR_EL0' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2729*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCDHJA" browsertext="'Traps to EL1 of EL0 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2730*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDHABAB" browsertext="'Traps to EL1 of EL0 accesses to the PSTATE.{D, A, I, F} interrupt masks' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1(The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2731*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDBAICA" browsertext="'Traps to EL1 of EL0 and EL1 System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2732*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDIGAJA" browsertext="'Traps to EL1 of EL0 accesses to the Debug Communications Channel (DCC) registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2733*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDJFHAI" browsertext="'Traps to EL1 of EL0 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2734*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGDIEA" browsertext="'Traps to EL1 of EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2735*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEICGACA" browsertext="'Traps to EL1 of EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2736*1031c584SApple OSS Distributions</listitem></list> 2737*1031c584SApple OSS Distributions</content> 2738*1031c584SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABBABAG" browsertext="'EL2 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2739*1031c584SApple OSS Distributions<listitem><content><xref linkend="D1BEIGHBDF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to virtual memory control registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2740*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDEHBGG" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of DC ZVA instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2741*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAEBH" browsertext="'Traps to EL2 of Non-secure EL1 execution of TLB maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2742*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICHIHA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 execution of cache maintenance instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2743*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFCHFF" browsertext="'Traps to EL2 of Non-secure EL1 accesses to the Auxiliary Control Register' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2744*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIDHFBB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to lockdown, DMA, and TCM operations' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2745*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIEEJIA" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the ID registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2746*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIFFJII" browsertext="'Trapping to EL2 of Non-secure EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2747*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIIHJHA" browsertext="'Traps to EL2 of Non-secure system register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2748*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIHBBIC" browsertext="'Trapping System register accesses to Debug ROM registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2749*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEIECEGJ" browsertext="'Trapping System register accesses to OS-related debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2750*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFFCIB" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to the Generic Timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2751*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICAABI" browsertext="'Trapping general System register accesses to debug registers to EL2' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2752*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1BEICIHGI" browsertext="'Traps to EL2 of Non-secure EL0 and EL1 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2753*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIGCEGJ" browsertext="'Traps to EL2 of EL1 and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2754*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIAGCG" browsertext="'Trap to EL2 Non-secure EL1 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2755*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2756*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIJFAH" browsertext="'Trap to EL2 Non-secure EL1 accesses to AT S1E* instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2757*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDFBJDH" browsertext="'Trap to EL3 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2758*1031c584SApple OSS Distributions</listitem></list> 2759*1031c584SApple OSS Distributions</content> 2760*1031c584SApple OSS Distributions</listitem><listitem><content>In <xref linkend="D1BABCFDGA" browsertext="'EL3 configurable controls' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.<list type="unordered"> 2761*1031c584SApple OSS Distributions<listitem><content><xref linkend="CHDHAJBA" browsertext="'Traps to EL3 of Secure EL1 accesses to the Counter-timer Physical Secure timer registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2762*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJACCE" browsertext="'Trapping to EL3 of EL2 accesses to the CPTR_EL2 or HCPTR, and EL2 and EL1 accesses to the CPACR_EL1 or CPACR' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2763*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDJICAB" browsertext="'Traps to EL3 of all System register accesses to the trace registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2764*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDDHIIA" browsertext="'Trapping System register accesses to OS-related debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2765*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDCBEHG" browsertext="'Trapping general System register accesses to debug registers to EL3' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2766*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="D1CHDGGBGH" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Performance Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2767*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="BEIHHEIC" browsertext="'Traps to EL3 of EL2, EL1, and EL0 accesses to Activity Monitors registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1 (The AArch64 System Level Programmers' Model)" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 2768*1031c584SApple OSS Distributions</listitem></list> 2769*1031c584SApple OSS Distributions</content> 2770*1031c584SApple OSS Distributions</listitem></list> 2771*1031c584SApple OSS Distributions 2772*1031c584SApple OSS Distributions </text_after_fields> 2773*1031c584SApple OSS Distributions </fields> 2774*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2775*1031c584SApple OSS Distributions 2776*1031c584SApple OSS Distributions 2777*1031c584SApple OSS Distributions 2778*1031c584SApple OSS Distributions 2779*1031c584SApple OSS Distributions 2780*1031c584SApple OSS Distributions 2781*1031c584SApple OSS Distributions 2782*1031c584SApple OSS Distributions 2783*1031c584SApple OSS Distributions 2784*1031c584SApple OSS Distributions 2785*1031c584SApple OSS Distributions 2786*1031c584SApple OSS Distributions 2787*1031c584SApple OSS Distributions 2788*1031c584SApple OSS Distributions 2789*1031c584SApple OSS Distributions 2790*1031c584SApple OSS Distributions 2791*1031c584SApple OSS Distributions 2792*1031c584SApple OSS Distributions 2793*1031c584SApple OSS Distributions <fieldat id="0_24_22" msb="24" lsb="22"/> 2794*1031c584SApple OSS Distributions <fieldat id="Op0_21_20" msb="21" lsb="20"/> 2795*1031c584SApple OSS Distributions <fieldat id="Op2_19_17" msb="19" lsb="17"/> 2796*1031c584SApple OSS Distributions <fieldat id="Op1_16_14" msb="16" lsb="14"/> 2797*1031c584SApple OSS Distributions <fieldat id="CRn_13_10" msb="13" lsb="10"/> 2798*1031c584SApple OSS Distributions <fieldat id="Rt_9_5" msb="9" lsb="5"/> 2799*1031c584SApple OSS Distributions <fieldat id="CRm_4_1" msb="4" lsb="1"/> 2800*1031c584SApple OSS Distributions <fieldat id="Direction_0_0" msb="0" lsb="0"/> 2801*1031c584SApple OSS Distributions </reg_fieldset> 2802*1031c584SApple OSS Distributions </partial_fieldset> 2803*1031c584SApple OSS Distributions <partial_fieldset> 2804*1031c584SApple OSS Distributions <fields length="25"> 2805*1031c584SApple OSS Distributions <fields_instance>IMPLEMENTATION DEFINED exception to EL3</fields_instance> 2806*1031c584SApple OSS Distributions <text_before_fields> 2807*1031c584SApple OSS Distributions 2808*1031c584SApple OSS Distributions 2809*1031c584SApple OSS Distributions 2810*1031c584SApple OSS Distributions </text_before_fields> 2811*1031c584SApple OSS Distributions 2812*1031c584SApple OSS Distributions <field 2813*1031c584SApple OSS Distributions id="IMPLEMENTATION DEFINED_24_0" 2814*1031c584SApple OSS Distributions is_variable_length="False" 2815*1031c584SApple OSS Distributions has_partial_fieldset="False" 2816*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2817*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2818*1031c584SApple OSS Distributions is_constant_value="False" 2819*1031c584SApple OSS Distributions > 2820*1031c584SApple OSS Distributions <field_name>IMPLEMENTATION DEFINED</field_name> 2821*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2822*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 2823*1031c584SApple OSS Distributions <field_description order="before"> 2824*1031c584SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 2825*1031c584SApple OSS Distributions 2826*1031c584SApple OSS Distributions 2827*1031c584SApple OSS Distributions 2828*1031c584SApple OSS Distributions </field_description> 2829*1031c584SApple OSS Distributions <field_values> 2830*1031c584SApple OSS Distributions 2831*1031c584SApple OSS Distributions <field_value_name>I</field_value_name> 2832*1031c584SApple OSS Distributions </field_values> 2833*1031c584SApple OSS Distributions <field_resets> 2834*1031c584SApple OSS Distributions 2835*1031c584SApple OSS Distributions <field_reset> 2836*1031c584SApple OSS Distributions 2837*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2838*1031c584SApple OSS Distributions 2839*1031c584SApple OSS Distributions </field_reset> 2840*1031c584SApple OSS Distributions</field_resets> 2841*1031c584SApple OSS Distributions </field> 2842*1031c584SApple OSS Distributions <text_after_fields> 2843*1031c584SApple OSS Distributions 2844*1031c584SApple OSS Distributions 2845*1031c584SApple OSS Distributions 2846*1031c584SApple OSS Distributions </text_after_fields> 2847*1031c584SApple OSS Distributions </fields> 2848*1031c584SApple OSS Distributions <reg_fieldset length="25"> 2849*1031c584SApple OSS Distributions 2850*1031c584SApple OSS Distributions 2851*1031c584SApple OSS Distributions 2852*1031c584SApple OSS Distributions 2853*1031c584SApple OSS Distributions <fieldat id="IMPLEMENTATION DEFINED_24_0" msb="24" lsb="0"/> 2854*1031c584SApple OSS Distributions </reg_fieldset> 2855*1031c584SApple OSS Distributions </partial_fieldset> 2856*1031c584SApple OSS Distributions <partial_fieldset> 2857*1031c584SApple OSS Distributions <fields length="25"> 2858*1031c584SApple OSS Distributions <fields_instance>Exception from an Instruction Abort</fields_instance> 2859*1031c584SApple OSS Distributions <text_before_fields> 2860*1031c584SApple OSS Distributions 2861*1031c584SApple OSS Distributions 2862*1031c584SApple OSS Distributions 2863*1031c584SApple OSS Distributions </text_before_fields> 2864*1031c584SApple OSS Distributions 2865*1031c584SApple OSS Distributions <field 2866*1031c584SApple OSS Distributions id="0_24_13" 2867*1031c584SApple OSS Distributions is_variable_length="False" 2868*1031c584SApple OSS Distributions has_partial_fieldset="False" 2869*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2870*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2871*1031c584SApple OSS Distributions is_constant_value="False" 2872*1031c584SApple OSS Distributions rwtype="RES0" 2873*1031c584SApple OSS Distributions > 2874*1031c584SApple OSS Distributions <field_name>0</field_name> 2875*1031c584SApple OSS Distributions <field_msb>24</field_msb> 2876*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 2877*1031c584SApple OSS Distributions <field_description order="before"> 2878*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 2879*1031c584SApple OSS Distributions </field_description> 2880*1031c584SApple OSS Distributions <field_values> 2881*1031c584SApple OSS Distributions </field_values> 2882*1031c584SApple OSS Distributions </field> 2883*1031c584SApple OSS Distributions <field 2884*1031c584SApple OSS Distributions id="SET_12_11" 2885*1031c584SApple OSS Distributions is_variable_length="False" 2886*1031c584SApple OSS Distributions has_partial_fieldset="False" 2887*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2888*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2889*1031c584SApple OSS Distributions is_constant_value="False" 2890*1031c584SApple OSS Distributions > 2891*1031c584SApple OSS Distributions <field_name>SET</field_name> 2892*1031c584SApple OSS Distributions <field_msb>12</field_msb> 2893*1031c584SApple OSS Distributions <field_lsb>11</field_lsb> 2894*1031c584SApple OSS Distributions <field_description order="before"> 2895*1031c584SApple OSS Distributions 2896*1031c584SApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and IFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Instruction Abort exception. The possible values of this field are:</para> 2897*1031c584SApple OSS Distributions 2898*1031c584SApple OSS Distributions </field_description> 2899*1031c584SApple OSS Distributions <field_values> 2900*1031c584SApple OSS Distributions 2901*1031c584SApple OSS Distributions 2902*1031c584SApple OSS Distributions <field_value_instance> 2903*1031c584SApple OSS Distributions <field_value>0b00</field_value> 2904*1031c584SApple OSS Distributions <field_value_description> 2905*1031c584SApple OSS Distributions <para>Recoverable error (UER).</para> 2906*1031c584SApple OSS Distributions</field_value_description> 2907*1031c584SApple OSS Distributions </field_value_instance> 2908*1031c584SApple OSS Distributions <field_value_instance> 2909*1031c584SApple OSS Distributions <field_value>0b10</field_value> 2910*1031c584SApple OSS Distributions <field_value_description> 2911*1031c584SApple OSS Distributions <para>Uncontainable error (UC).</para> 2912*1031c584SApple OSS Distributions</field_value_description> 2913*1031c584SApple OSS Distributions </field_value_instance> 2914*1031c584SApple OSS Distributions <field_value_instance> 2915*1031c584SApple OSS Distributions <field_value>0b11</field_value> 2916*1031c584SApple OSS Distributions <field_value_description> 2917*1031c584SApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 2918*1031c584SApple OSS Distributions</field_value_description> 2919*1031c584SApple OSS Distributions </field_value_instance> 2920*1031c584SApple OSS Distributions </field_values> 2921*1031c584SApple OSS Distributions <field_description order="after"> 2922*1031c584SApple OSS Distributions 2923*1031c584SApple OSS Distributions <para>All other values are reserved.</para> 2924*1031c584SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 2925*1031c584SApple OSS Distributions<list type="unordered"> 2926*1031c584SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 2927*1031c584SApple OSS Distributions</listitem><listitem><content>The value returned in the IFSC field is not <binarynumber>0b010000</binarynumber>.</content> 2928*1031c584SApple OSS Distributions</listitem></list> 2929*1031c584SApple OSS Distributions 2930*1031c584SApple OSS Distributions </field_description> 2931*1031c584SApple OSS Distributions <field_resets> 2932*1031c584SApple OSS Distributions 2933*1031c584SApple OSS Distributions <field_reset> 2934*1031c584SApple OSS Distributions 2935*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2936*1031c584SApple OSS Distributions 2937*1031c584SApple OSS Distributions </field_reset> 2938*1031c584SApple OSS Distributions</field_resets> 2939*1031c584SApple OSS Distributions </field> 2940*1031c584SApple OSS Distributions <field 2941*1031c584SApple OSS Distributions id="FnV_10_10" 2942*1031c584SApple OSS Distributions is_variable_length="False" 2943*1031c584SApple OSS Distributions has_partial_fieldset="False" 2944*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2945*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2946*1031c584SApple OSS Distributions is_constant_value="False" 2947*1031c584SApple OSS Distributions > 2948*1031c584SApple OSS Distributions <field_name>FnV</field_name> 2949*1031c584SApple OSS Distributions <field_msb>10</field_msb> 2950*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 2951*1031c584SApple OSS Distributions <field_description order="before"> 2952*1031c584SApple OSS Distributions 2953*1031c584SApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 2954*1031c584SApple OSS Distributions 2955*1031c584SApple OSS Distributions </field_description> 2956*1031c584SApple OSS Distributions <field_values> 2957*1031c584SApple OSS Distributions 2958*1031c584SApple OSS Distributions 2959*1031c584SApple OSS Distributions <field_value_instance> 2960*1031c584SApple OSS Distributions <field_value>0b0</field_value> 2961*1031c584SApple OSS Distributions <field_value_description> 2962*1031c584SApple OSS Distributions <para>FAR is valid.</para> 2963*1031c584SApple OSS Distributions</field_value_description> 2964*1031c584SApple OSS Distributions </field_value_instance> 2965*1031c584SApple OSS Distributions <field_value_instance> 2966*1031c584SApple OSS Distributions <field_value>0b1</field_value> 2967*1031c584SApple OSS Distributions <field_value_description> 2968*1031c584SApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 2969*1031c584SApple OSS Distributions</field_value_description> 2970*1031c584SApple OSS Distributions </field_value_instance> 2971*1031c584SApple OSS Distributions </field_values> 2972*1031c584SApple OSS Distributions <field_description order="after"> 2973*1031c584SApple OSS Distributions 2974*1031c584SApple OSS Distributions <para>This field is only valid if the IFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 2975*1031c584SApple OSS Distributions 2976*1031c584SApple OSS Distributions </field_description> 2977*1031c584SApple OSS Distributions <field_resets> 2978*1031c584SApple OSS Distributions 2979*1031c584SApple OSS Distributions <field_reset> 2980*1031c584SApple OSS Distributions 2981*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 2982*1031c584SApple OSS Distributions 2983*1031c584SApple OSS Distributions </field_reset> 2984*1031c584SApple OSS Distributions</field_resets> 2985*1031c584SApple OSS Distributions </field> 2986*1031c584SApple OSS Distributions <field 2987*1031c584SApple OSS Distributions id="EA_9_9" 2988*1031c584SApple OSS Distributions is_variable_length="False" 2989*1031c584SApple OSS Distributions has_partial_fieldset="False" 2990*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 2991*1031c584SApple OSS Distributions is_access_restriction_possible="False" 2992*1031c584SApple OSS Distributions is_constant_value="False" 2993*1031c584SApple OSS Distributions > 2994*1031c584SApple OSS Distributions <field_name>EA</field_name> 2995*1031c584SApple OSS Distributions <field_msb>9</field_msb> 2996*1031c584SApple OSS Distributions <field_lsb>9</field_lsb> 2997*1031c584SApple OSS Distributions <field_description order="before"> 2998*1031c584SApple OSS Distributions 2999*1031c584SApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3000*1031c584SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3001*1031c584SApple OSS Distributions 3002*1031c584SApple OSS Distributions </field_description> 3003*1031c584SApple OSS Distributions <field_values> 3004*1031c584SApple OSS Distributions 3005*1031c584SApple OSS Distributions 3006*1031c584SApple OSS Distributions </field_values> 3007*1031c584SApple OSS Distributions <field_resets> 3008*1031c584SApple OSS Distributions 3009*1031c584SApple OSS Distributions <field_reset> 3010*1031c584SApple OSS Distributions 3011*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3012*1031c584SApple OSS Distributions 3013*1031c584SApple OSS Distributions </field_reset> 3014*1031c584SApple OSS Distributions</field_resets> 3015*1031c584SApple OSS Distributions </field> 3016*1031c584SApple OSS Distributions <field 3017*1031c584SApple OSS Distributions id="0_8_8" 3018*1031c584SApple OSS Distributions is_variable_length="False" 3019*1031c584SApple OSS Distributions has_partial_fieldset="False" 3020*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3021*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3022*1031c584SApple OSS Distributions is_constant_value="False" 3023*1031c584SApple OSS Distributions rwtype="RES0" 3024*1031c584SApple OSS Distributions > 3025*1031c584SApple OSS Distributions <field_name>0</field_name> 3026*1031c584SApple OSS Distributions <field_msb>8</field_msb> 3027*1031c584SApple OSS Distributions <field_lsb>8</field_lsb> 3028*1031c584SApple OSS Distributions <field_description order="before"> 3029*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3030*1031c584SApple OSS Distributions </field_description> 3031*1031c584SApple OSS Distributions <field_values> 3032*1031c584SApple OSS Distributions </field_values> 3033*1031c584SApple OSS Distributions </field> 3034*1031c584SApple OSS Distributions <field 3035*1031c584SApple OSS Distributions id="S1PTW_7_7" 3036*1031c584SApple OSS Distributions is_variable_length="False" 3037*1031c584SApple OSS Distributions has_partial_fieldset="False" 3038*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3039*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3040*1031c584SApple OSS Distributions is_constant_value="False" 3041*1031c584SApple OSS Distributions > 3042*1031c584SApple OSS Distributions <field_name>S1PTW</field_name> 3043*1031c584SApple OSS Distributions <field_msb>7</field_msb> 3044*1031c584SApple OSS Distributions <field_lsb>7</field_lsb> 3045*1031c584SApple OSS Distributions <field_description order="before"> 3046*1031c584SApple OSS Distributions 3047*1031c584SApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3048*1031c584SApple OSS Distributions 3049*1031c584SApple OSS Distributions </field_description> 3050*1031c584SApple OSS Distributions <field_values> 3051*1031c584SApple OSS Distributions 3052*1031c584SApple OSS Distributions 3053*1031c584SApple OSS Distributions <field_value_instance> 3054*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3055*1031c584SApple OSS Distributions <field_value_description> 3056*1031c584SApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3057*1031c584SApple OSS Distributions</field_value_description> 3058*1031c584SApple OSS Distributions </field_value_instance> 3059*1031c584SApple OSS Distributions <field_value_instance> 3060*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3061*1031c584SApple OSS Distributions <field_value_description> 3062*1031c584SApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3063*1031c584SApple OSS Distributions</field_value_description> 3064*1031c584SApple OSS Distributions </field_value_instance> 3065*1031c584SApple OSS Distributions </field_values> 3066*1031c584SApple OSS Distributions <field_description order="after"> 3067*1031c584SApple OSS Distributions 3068*1031c584SApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3069*1031c584SApple OSS Distributions 3070*1031c584SApple OSS Distributions </field_description> 3071*1031c584SApple OSS Distributions <field_resets> 3072*1031c584SApple OSS Distributions 3073*1031c584SApple OSS Distributions <field_reset> 3074*1031c584SApple OSS Distributions 3075*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3076*1031c584SApple OSS Distributions 3077*1031c584SApple OSS Distributions </field_reset> 3078*1031c584SApple OSS Distributions</field_resets> 3079*1031c584SApple OSS Distributions </field> 3080*1031c584SApple OSS Distributions <field 3081*1031c584SApple OSS Distributions id="0_6_6" 3082*1031c584SApple OSS Distributions is_variable_length="False" 3083*1031c584SApple OSS Distributions has_partial_fieldset="False" 3084*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3085*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3086*1031c584SApple OSS Distributions is_constant_value="False" 3087*1031c584SApple OSS Distributions rwtype="RES0" 3088*1031c584SApple OSS Distributions > 3089*1031c584SApple OSS Distributions <field_name>0</field_name> 3090*1031c584SApple OSS Distributions <field_msb>6</field_msb> 3091*1031c584SApple OSS Distributions <field_lsb>6</field_lsb> 3092*1031c584SApple OSS Distributions <field_description order="before"> 3093*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3094*1031c584SApple OSS Distributions </field_description> 3095*1031c584SApple OSS Distributions <field_values> 3096*1031c584SApple OSS Distributions </field_values> 3097*1031c584SApple OSS Distributions </field> 3098*1031c584SApple OSS Distributions <field 3099*1031c584SApple OSS Distributions id="IFSC_5_0" 3100*1031c584SApple OSS Distributions is_variable_length="False" 3101*1031c584SApple OSS Distributions has_partial_fieldset="False" 3102*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3103*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3104*1031c584SApple OSS Distributions is_constant_value="False" 3105*1031c584SApple OSS Distributions > 3106*1031c584SApple OSS Distributions <field_name>IFSC</field_name> 3107*1031c584SApple OSS Distributions <field_msb>5</field_msb> 3108*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 3109*1031c584SApple OSS Distributions <field_description order="before"> 3110*1031c584SApple OSS Distributions 3111*1031c584SApple OSS Distributions <para>Instruction Fault Status Code. Possible values of this field are:</para> 3112*1031c584SApple OSS Distributions 3113*1031c584SApple OSS Distributions </field_description> 3114*1031c584SApple OSS Distributions <field_values> 3115*1031c584SApple OSS Distributions 3116*1031c584SApple OSS Distributions 3117*1031c584SApple OSS Distributions <field_value_instance> 3118*1031c584SApple OSS Distributions <field_value>0b000000</field_value> 3119*1031c584SApple OSS Distributions <field_value_description> 3120*1031c584SApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register</para> 3121*1031c584SApple OSS Distributions</field_value_description> 3122*1031c584SApple OSS Distributions </field_value_instance> 3123*1031c584SApple OSS Distributions <field_value_instance> 3124*1031c584SApple OSS Distributions <field_value>0b000001</field_value> 3125*1031c584SApple OSS Distributions <field_value_description> 3126*1031c584SApple OSS Distributions <para>Address size fault, level 1</para> 3127*1031c584SApple OSS Distributions</field_value_description> 3128*1031c584SApple OSS Distributions </field_value_instance> 3129*1031c584SApple OSS Distributions <field_value_instance> 3130*1031c584SApple OSS Distributions <field_value>0b000010</field_value> 3131*1031c584SApple OSS Distributions <field_value_description> 3132*1031c584SApple OSS Distributions <para>Address size fault, level 2</para> 3133*1031c584SApple OSS Distributions</field_value_description> 3134*1031c584SApple OSS Distributions </field_value_instance> 3135*1031c584SApple OSS Distributions <field_value_instance> 3136*1031c584SApple OSS Distributions <field_value>0b000011</field_value> 3137*1031c584SApple OSS Distributions <field_value_description> 3138*1031c584SApple OSS Distributions <para>Address size fault, level 3</para> 3139*1031c584SApple OSS Distributions</field_value_description> 3140*1031c584SApple OSS Distributions </field_value_instance> 3141*1031c584SApple OSS Distributions <field_value_instance> 3142*1031c584SApple OSS Distributions <field_value>0b000100</field_value> 3143*1031c584SApple OSS Distributions <field_value_description> 3144*1031c584SApple OSS Distributions <para>Translation fault, level 0</para> 3145*1031c584SApple OSS Distributions</field_value_description> 3146*1031c584SApple OSS Distributions </field_value_instance> 3147*1031c584SApple OSS Distributions <field_value_instance> 3148*1031c584SApple OSS Distributions <field_value>0b000101</field_value> 3149*1031c584SApple OSS Distributions <field_value_description> 3150*1031c584SApple OSS Distributions <para>Translation fault, level 1</para> 3151*1031c584SApple OSS Distributions</field_value_description> 3152*1031c584SApple OSS Distributions </field_value_instance> 3153*1031c584SApple OSS Distributions <field_value_instance> 3154*1031c584SApple OSS Distributions <field_value>0b000110</field_value> 3155*1031c584SApple OSS Distributions <field_value_description> 3156*1031c584SApple OSS Distributions <para>Translation fault, level 2</para> 3157*1031c584SApple OSS Distributions</field_value_description> 3158*1031c584SApple OSS Distributions </field_value_instance> 3159*1031c584SApple OSS Distributions <field_value_instance> 3160*1031c584SApple OSS Distributions <field_value>0b000111</field_value> 3161*1031c584SApple OSS Distributions <field_value_description> 3162*1031c584SApple OSS Distributions <para>Translation fault, level 3</para> 3163*1031c584SApple OSS Distributions</field_value_description> 3164*1031c584SApple OSS Distributions </field_value_instance> 3165*1031c584SApple OSS Distributions <field_value_instance> 3166*1031c584SApple OSS Distributions <field_value>0b001001</field_value> 3167*1031c584SApple OSS Distributions <field_value_description> 3168*1031c584SApple OSS Distributions <para>Access flag fault, level 1</para> 3169*1031c584SApple OSS Distributions</field_value_description> 3170*1031c584SApple OSS Distributions </field_value_instance> 3171*1031c584SApple OSS Distributions <field_value_instance> 3172*1031c584SApple OSS Distributions <field_value>0b001010</field_value> 3173*1031c584SApple OSS Distributions <field_value_description> 3174*1031c584SApple OSS Distributions <para>Access flag fault, level 2</para> 3175*1031c584SApple OSS Distributions</field_value_description> 3176*1031c584SApple OSS Distributions </field_value_instance> 3177*1031c584SApple OSS Distributions <field_value_instance> 3178*1031c584SApple OSS Distributions <field_value>0b001011</field_value> 3179*1031c584SApple OSS Distributions <field_value_description> 3180*1031c584SApple OSS Distributions <para>Access flag fault, level 3</para> 3181*1031c584SApple OSS Distributions</field_value_description> 3182*1031c584SApple OSS Distributions </field_value_instance> 3183*1031c584SApple OSS Distributions <field_value_instance> 3184*1031c584SApple OSS Distributions <field_value>0b001101</field_value> 3185*1031c584SApple OSS Distributions <field_value_description> 3186*1031c584SApple OSS Distributions <para>Permission fault, level 1</para> 3187*1031c584SApple OSS Distributions</field_value_description> 3188*1031c584SApple OSS Distributions </field_value_instance> 3189*1031c584SApple OSS Distributions <field_value_instance> 3190*1031c584SApple OSS Distributions <field_value>0b001110</field_value> 3191*1031c584SApple OSS Distributions <field_value_description> 3192*1031c584SApple OSS Distributions <para>Permission fault, level 2</para> 3193*1031c584SApple OSS Distributions</field_value_description> 3194*1031c584SApple OSS Distributions </field_value_instance> 3195*1031c584SApple OSS Distributions <field_value_instance> 3196*1031c584SApple OSS Distributions <field_value>0b001111</field_value> 3197*1031c584SApple OSS Distributions <field_value_description> 3198*1031c584SApple OSS Distributions <para>Permission fault, level 3</para> 3199*1031c584SApple OSS Distributions</field_value_description> 3200*1031c584SApple OSS Distributions </field_value_instance> 3201*1031c584SApple OSS Distributions <field_value_instance> 3202*1031c584SApple OSS Distributions <field_value>0b010000</field_value> 3203*1031c584SApple OSS Distributions <field_value_description> 3204*1031c584SApple OSS Distributions <para>Synchronous External abort, not on translation table walk</para> 3205*1031c584SApple OSS Distributions</field_value_description> 3206*1031c584SApple OSS Distributions </field_value_instance> 3207*1031c584SApple OSS Distributions <field_value_instance> 3208*1031c584SApple OSS Distributions <field_value>0b010100</field_value> 3209*1031c584SApple OSS Distributions <field_value_description> 3210*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0</para> 3211*1031c584SApple OSS Distributions</field_value_description> 3212*1031c584SApple OSS Distributions </field_value_instance> 3213*1031c584SApple OSS Distributions <field_value_instance> 3214*1031c584SApple OSS Distributions <field_value>0b010101</field_value> 3215*1031c584SApple OSS Distributions <field_value_description> 3216*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1</para> 3217*1031c584SApple OSS Distributions</field_value_description> 3218*1031c584SApple OSS Distributions </field_value_instance> 3219*1031c584SApple OSS Distributions <field_value_instance> 3220*1031c584SApple OSS Distributions <field_value>0b010110</field_value> 3221*1031c584SApple OSS Distributions <field_value_description> 3222*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2</para> 3223*1031c584SApple OSS Distributions</field_value_description> 3224*1031c584SApple OSS Distributions </field_value_instance> 3225*1031c584SApple OSS Distributions <field_value_instance> 3226*1031c584SApple OSS Distributions <field_value>0b010111</field_value> 3227*1031c584SApple OSS Distributions <field_value_description> 3228*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3</para> 3229*1031c584SApple OSS Distributions</field_value_description> 3230*1031c584SApple OSS Distributions </field_value_instance> 3231*1031c584SApple OSS Distributions <field_value_instance> 3232*1031c584SApple OSS Distributions <field_value>0b011000</field_value> 3233*1031c584SApple OSS Distributions <field_value_description> 3234*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk</para> 3235*1031c584SApple OSS Distributions</field_value_description> 3236*1031c584SApple OSS Distributions </field_value_instance> 3237*1031c584SApple OSS Distributions <field_value_instance> 3238*1031c584SApple OSS Distributions <field_value>0b011100</field_value> 3239*1031c584SApple OSS Distributions <field_value_description> 3240*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0</para> 3241*1031c584SApple OSS Distributions</field_value_description> 3242*1031c584SApple OSS Distributions </field_value_instance> 3243*1031c584SApple OSS Distributions <field_value_instance> 3244*1031c584SApple OSS Distributions <field_value>0b011101</field_value> 3245*1031c584SApple OSS Distributions <field_value_description> 3246*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1</para> 3247*1031c584SApple OSS Distributions</field_value_description> 3248*1031c584SApple OSS Distributions </field_value_instance> 3249*1031c584SApple OSS Distributions <field_value_instance> 3250*1031c584SApple OSS Distributions <field_value>0b011110</field_value> 3251*1031c584SApple OSS Distributions <field_value_description> 3252*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2</para> 3253*1031c584SApple OSS Distributions</field_value_description> 3254*1031c584SApple OSS Distributions </field_value_instance> 3255*1031c584SApple OSS Distributions <field_value_instance> 3256*1031c584SApple OSS Distributions <field_value>0b011111</field_value> 3257*1031c584SApple OSS Distributions <field_value_description> 3258*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3</para> 3259*1031c584SApple OSS Distributions</field_value_description> 3260*1031c584SApple OSS Distributions </field_value_instance> 3261*1031c584SApple OSS Distributions <field_value_instance> 3262*1031c584SApple OSS Distributions <field_value>0b110000</field_value> 3263*1031c584SApple OSS Distributions <field_value_description> 3264*1031c584SApple OSS Distributions <para>TLB conflict abort</para> 3265*1031c584SApple OSS Distributions</field_value_description> 3266*1031c584SApple OSS Distributions </field_value_instance> 3267*1031c584SApple OSS Distributions <field_value_instance> 3268*1031c584SApple OSS Distributions <field_value>0b110001</field_value> 3269*1031c584SApple OSS Distributions <field_value_description> 3270*1031c584SApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 3271*1031c584SApple OSS Distributions</field_value_description> 3272*1031c584SApple OSS Distributions </field_value_instance> 3273*1031c584SApple OSS Distributions </field_values> 3274*1031c584SApple OSS Distributions <field_description order="after"> 3275*1031c584SApple OSS Distributions 3276*1031c584SApple OSS Distributions <para>All other values are reserved.</para> 3277*1031c584SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 3278*1031c584SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note><para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 3279*1031c584SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 3280*1031c584SApple OSS Distributions 3281*1031c584SApple OSS Distributions </field_description> 3282*1031c584SApple OSS Distributions <field_resets> 3283*1031c584SApple OSS Distributions 3284*1031c584SApple OSS Distributions <field_reset> 3285*1031c584SApple OSS Distributions 3286*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3287*1031c584SApple OSS Distributions 3288*1031c584SApple OSS Distributions </field_reset> 3289*1031c584SApple OSS Distributions</field_resets> 3290*1031c584SApple OSS Distributions </field> 3291*1031c584SApple OSS Distributions <text_after_fields> 3292*1031c584SApple OSS Distributions 3293*1031c584SApple OSS Distributions 3294*1031c584SApple OSS Distributions 3295*1031c584SApple OSS Distributions </text_after_fields> 3296*1031c584SApple OSS Distributions </fields> 3297*1031c584SApple OSS Distributions <reg_fieldset length="25"> 3298*1031c584SApple OSS Distributions 3299*1031c584SApple OSS Distributions 3300*1031c584SApple OSS Distributions 3301*1031c584SApple OSS Distributions 3302*1031c584SApple OSS Distributions 3303*1031c584SApple OSS Distributions 3304*1031c584SApple OSS Distributions 3305*1031c584SApple OSS Distributions 3306*1031c584SApple OSS Distributions 3307*1031c584SApple OSS Distributions 3308*1031c584SApple OSS Distributions 3309*1031c584SApple OSS Distributions 3310*1031c584SApple OSS Distributions 3311*1031c584SApple OSS Distributions 3312*1031c584SApple OSS Distributions 3313*1031c584SApple OSS Distributions 3314*1031c584SApple OSS Distributions 3315*1031c584SApple OSS Distributions 3316*1031c584SApple OSS Distributions <fieldat id="0_24_13" msb="24" lsb="13"/> 3317*1031c584SApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 3318*1031c584SApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 3319*1031c584SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 3320*1031c584SApple OSS Distributions <fieldat id="0_8_8" msb="8" lsb="8"/> 3321*1031c584SApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 3322*1031c584SApple OSS Distributions <fieldat id="0_6_6" msb="6" lsb="6"/> 3323*1031c584SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 3324*1031c584SApple OSS Distributions </reg_fieldset> 3325*1031c584SApple OSS Distributions </partial_fieldset> 3326*1031c584SApple OSS Distributions <partial_fieldset> 3327*1031c584SApple OSS Distributions <fields length="25"> 3328*1031c584SApple OSS Distributions <fields_instance>Exception from a Data Abort</fields_instance> 3329*1031c584SApple OSS Distributions <text_before_fields> 3330*1031c584SApple OSS Distributions 3331*1031c584SApple OSS Distributions 3332*1031c584SApple OSS Distributions 3333*1031c584SApple OSS Distributions </text_before_fields> 3334*1031c584SApple OSS Distributions 3335*1031c584SApple OSS Distributions <field 3336*1031c584SApple OSS Distributions id="ISV_24_24" 3337*1031c584SApple OSS Distributions is_variable_length="False" 3338*1031c584SApple OSS Distributions has_partial_fieldset="False" 3339*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3340*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3341*1031c584SApple OSS Distributions is_constant_value="False" 3342*1031c584SApple OSS Distributions > 3343*1031c584SApple OSS Distributions <field_name>ISV</field_name> 3344*1031c584SApple OSS Distributions <field_msb>24</field_msb> 3345*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 3346*1031c584SApple OSS Distributions <field_description order="before"> 3347*1031c584SApple OSS Distributions 3348*1031c584SApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the syndrome information in ISS[23:0] is valid.</para> 3349*1031c584SApple OSS Distributions 3350*1031c584SApple OSS Distributions </field_description> 3351*1031c584SApple OSS Distributions <field_values> 3352*1031c584SApple OSS Distributions 3353*1031c584SApple OSS Distributions 3354*1031c584SApple OSS Distributions <field_value_instance> 3355*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3356*1031c584SApple OSS Distributions <field_value_description> 3357*1031c584SApple OSS Distributions <para>No valid instruction syndrome. ISS[23:14] are <arm-defined-word>RES0</arm-defined-word>.</para> 3358*1031c584SApple OSS Distributions</field_value_description> 3359*1031c584SApple OSS Distributions </field_value_instance> 3360*1031c584SApple OSS Distributions <field_value_instance> 3361*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3362*1031c584SApple OSS Distributions <field_value_description> 3363*1031c584SApple OSS Distributions <para>ISS[23:14] hold a valid instruction syndrome.</para> 3364*1031c584SApple OSS Distributions</field_value_description> 3365*1031c584SApple OSS Distributions </field_value_instance> 3366*1031c584SApple OSS Distributions </field_values> 3367*1031c584SApple OSS Distributions <field_description order="after"> 3368*1031c584SApple OSS Distributions 3369*1031c584SApple OSS Distributions <para>This bit is 0 for all faults reported in ESR_EL2 except the following stage 2 aborts:</para> 3370*1031c584SApple OSS Distributions<list type="unordered"> 3371*1031c584SApple OSS Distributions<listitem><content>AArch64 loads and stores of a single general-purpose register (including the register specified with <binarynumber>0b11111</binarynumber>, including those with Acquire/Release semantics, but excluding Load Exclusive or Store Exclusive and excluding those with writeback.</content> 3372*1031c584SApple OSS Distributions</listitem><listitem><content>AArch32 instructions where the instruction:<list type="unordered"> 3373*1031c584SApple OSS Distributions<listitem><content>Is an LDR, LDA, LDRT, LDRSH, LDRSHT, LDRH, LDAH, LDRHT, LDRSB, LDRSBT, LDRB, LDAB, LDRBT, STR, STL, STRT, STRH, STLH, STRHT, STRB, STLB, or STRBT instruction.</content> 3374*1031c584SApple OSS Distributions</listitem><listitem><content>Is not performing register writeback.</content> 3375*1031c584SApple OSS Distributions</listitem><listitem><content>Is not using R15 as a source or destination register.</content> 3376*1031c584SApple OSS Distributions</listitem></list> 3377*1031c584SApple OSS Distributions</content> 3378*1031c584SApple OSS Distributions</listitem></list> 3379*1031c584SApple OSS Distributions<para>For these cases, ISV is <arm-defined-word>UNKNOWN</arm-defined-word> if the exception was generated in Debug state in memory access mode, and otherwise indicates whether ISS[23:14] hold a valid syndrome.</para> 3380*1031c584SApple OSS Distributions<para>ISV is 0 for all faults reported in ESR_EL1 or ESR_EL3.</para> 3381*1031c584SApple OSS Distributions<para>When the RAS Extension is implemented, ISV is 0 for any synchronous External abort.</para> 3382*1031c584SApple OSS Distributions<para>For ISS reporting, a stage 2 abort on a stage 1 translation table walk does not return a valid instruction syndrome, and therefore ISV is 0 for these aborts.</para> 3383*1031c584SApple OSS Distributions<para>When the RAS Extension is not implemented, the value of ISV on a synchronous External abort on a stage 2 translation table walk is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word>.</para> 3384*1031c584SApple OSS Distributions 3385*1031c584SApple OSS Distributions </field_description> 3386*1031c584SApple OSS Distributions <field_resets> 3387*1031c584SApple OSS Distributions 3388*1031c584SApple OSS Distributions <field_reset> 3389*1031c584SApple OSS Distributions 3390*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3391*1031c584SApple OSS Distributions 3392*1031c584SApple OSS Distributions </field_reset> 3393*1031c584SApple OSS Distributions</field_resets> 3394*1031c584SApple OSS Distributions </field> 3395*1031c584SApple OSS Distributions <field 3396*1031c584SApple OSS Distributions id="SAS_23_22" 3397*1031c584SApple OSS Distributions is_variable_length="False" 3398*1031c584SApple OSS Distributions has_partial_fieldset="False" 3399*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3400*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3401*1031c584SApple OSS Distributions is_constant_value="False" 3402*1031c584SApple OSS Distributions > 3403*1031c584SApple OSS Distributions <field_name>SAS</field_name> 3404*1031c584SApple OSS Distributions <field_msb>23</field_msb> 3405*1031c584SApple OSS Distributions <field_lsb>22</field_lsb> 3406*1031c584SApple OSS Distributions <field_description order="before"> 3407*1031c584SApple OSS Distributions 3408*1031c584SApple OSS Distributions <para>Syndrome Access Size. When ISV is 1, indicates the size of the access attempted by the faulting operation.</para> 3409*1031c584SApple OSS Distributions 3410*1031c584SApple OSS Distributions </field_description> 3411*1031c584SApple OSS Distributions <field_values> 3412*1031c584SApple OSS Distributions 3413*1031c584SApple OSS Distributions 3414*1031c584SApple OSS Distributions <field_value_instance> 3415*1031c584SApple OSS Distributions <field_value>0b00</field_value> 3416*1031c584SApple OSS Distributions <field_value_description> 3417*1031c584SApple OSS Distributions <para>Byte</para> 3418*1031c584SApple OSS Distributions</field_value_description> 3419*1031c584SApple OSS Distributions </field_value_instance> 3420*1031c584SApple OSS Distributions <field_value_instance> 3421*1031c584SApple OSS Distributions <field_value>0b01</field_value> 3422*1031c584SApple OSS Distributions <field_value_description> 3423*1031c584SApple OSS Distributions <para>Halfword</para> 3424*1031c584SApple OSS Distributions</field_value_description> 3425*1031c584SApple OSS Distributions </field_value_instance> 3426*1031c584SApple OSS Distributions <field_value_instance> 3427*1031c584SApple OSS Distributions <field_value>0b10</field_value> 3428*1031c584SApple OSS Distributions <field_value_description> 3429*1031c584SApple OSS Distributions <para>Word</para> 3430*1031c584SApple OSS Distributions</field_value_description> 3431*1031c584SApple OSS Distributions </field_value_instance> 3432*1031c584SApple OSS Distributions <field_value_instance> 3433*1031c584SApple OSS Distributions <field_value>0b11</field_value> 3434*1031c584SApple OSS Distributions <field_value_description> 3435*1031c584SApple OSS Distributions <para>Doubleword</para> 3436*1031c584SApple OSS Distributions</field_value_description> 3437*1031c584SApple OSS Distributions </field_value_instance> 3438*1031c584SApple OSS Distributions </field_values> 3439*1031c584SApple OSS Distributions <field_description order="after"> 3440*1031c584SApple OSS Distributions 3441*1031c584SApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3442*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3443*1031c584SApple OSS Distributions 3444*1031c584SApple OSS Distributions </field_description> 3445*1031c584SApple OSS Distributions <field_resets> 3446*1031c584SApple OSS Distributions 3447*1031c584SApple OSS Distributions <field_reset> 3448*1031c584SApple OSS Distributions 3449*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3450*1031c584SApple OSS Distributions 3451*1031c584SApple OSS Distributions </field_reset> 3452*1031c584SApple OSS Distributions</field_resets> 3453*1031c584SApple OSS Distributions </field> 3454*1031c584SApple OSS Distributions <field 3455*1031c584SApple OSS Distributions id="SSE_21_21" 3456*1031c584SApple OSS Distributions is_variable_length="False" 3457*1031c584SApple OSS Distributions has_partial_fieldset="False" 3458*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3459*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3460*1031c584SApple OSS Distributions is_constant_value="False" 3461*1031c584SApple OSS Distributions > 3462*1031c584SApple OSS Distributions <field_name>SSE</field_name> 3463*1031c584SApple OSS Distributions <field_msb>21</field_msb> 3464*1031c584SApple OSS Distributions <field_lsb>21</field_lsb> 3465*1031c584SApple OSS Distributions <field_description order="before"> 3466*1031c584SApple OSS Distributions 3467*1031c584SApple OSS Distributions <para>Syndrome Sign Extend. When ISV is 1, for a byte, halfword, or word load operation, indicates whether the data item must be sign extended. For these cases, the possible values of this bit are:</para> 3468*1031c584SApple OSS Distributions 3469*1031c584SApple OSS Distributions </field_description> 3470*1031c584SApple OSS Distributions <field_values> 3471*1031c584SApple OSS Distributions 3472*1031c584SApple OSS Distributions 3473*1031c584SApple OSS Distributions <field_value_instance> 3474*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3475*1031c584SApple OSS Distributions <field_value_description> 3476*1031c584SApple OSS Distributions <para>Sign-extension not required.</para> 3477*1031c584SApple OSS Distributions</field_value_description> 3478*1031c584SApple OSS Distributions </field_value_instance> 3479*1031c584SApple OSS Distributions <field_value_instance> 3480*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3481*1031c584SApple OSS Distributions <field_value_description> 3482*1031c584SApple OSS Distributions <para>Data item must be sign-extended.</para> 3483*1031c584SApple OSS Distributions</field_value_description> 3484*1031c584SApple OSS Distributions </field_value_instance> 3485*1031c584SApple OSS Distributions </field_values> 3486*1031c584SApple OSS Distributions <field_description order="after"> 3487*1031c584SApple OSS Distributions 3488*1031c584SApple OSS Distributions <para>For all other operations this bit is 0.</para> 3489*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3490*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3491*1031c584SApple OSS Distributions 3492*1031c584SApple OSS Distributions </field_description> 3493*1031c584SApple OSS Distributions <field_resets> 3494*1031c584SApple OSS Distributions 3495*1031c584SApple OSS Distributions <field_reset> 3496*1031c584SApple OSS Distributions 3497*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3498*1031c584SApple OSS Distributions 3499*1031c584SApple OSS Distributions </field_reset> 3500*1031c584SApple OSS Distributions</field_resets> 3501*1031c584SApple OSS Distributions </field> 3502*1031c584SApple OSS Distributions <field 3503*1031c584SApple OSS Distributions id="SRT_20_16" 3504*1031c584SApple OSS Distributions is_variable_length="False" 3505*1031c584SApple OSS Distributions has_partial_fieldset="False" 3506*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3507*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3508*1031c584SApple OSS Distributions is_constant_value="False" 3509*1031c584SApple OSS Distributions > 3510*1031c584SApple OSS Distributions <field_name>SRT</field_name> 3511*1031c584SApple OSS Distributions <field_msb>20</field_msb> 3512*1031c584SApple OSS Distributions <field_lsb>16</field_lsb> 3513*1031c584SApple OSS Distributions <field_description order="before"> 3514*1031c584SApple OSS Distributions 3515*1031c584SApple OSS Distributions <para>Syndrome Register transfer. When ISV is 1, the register number of the Rt operand of the faulting instruction. If the exception was taken from an Exception level that is using AArch32 then this is the AArch64 view of the register. See <xref linkend="BEIDFCCE" browsertext="'Mapping of the general-purpose registers between the Execution states' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.20.1"/>.</para> 3516*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3517*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3518*1031c584SApple OSS Distributions 3519*1031c584SApple OSS Distributions </field_description> 3520*1031c584SApple OSS Distributions <field_values> 3521*1031c584SApple OSS Distributions 3522*1031c584SApple OSS Distributions 3523*1031c584SApple OSS Distributions </field_values> 3524*1031c584SApple OSS Distributions <field_resets> 3525*1031c584SApple OSS Distributions 3526*1031c584SApple OSS Distributions <field_reset> 3527*1031c584SApple OSS Distributions 3528*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3529*1031c584SApple OSS Distributions 3530*1031c584SApple OSS Distributions </field_reset> 3531*1031c584SApple OSS Distributions</field_resets> 3532*1031c584SApple OSS Distributions </field> 3533*1031c584SApple OSS Distributions <field 3534*1031c584SApple OSS Distributions id="SF_15_15" 3535*1031c584SApple OSS Distributions is_variable_length="False" 3536*1031c584SApple OSS Distributions has_partial_fieldset="False" 3537*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3538*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3539*1031c584SApple OSS Distributions is_constant_value="False" 3540*1031c584SApple OSS Distributions > 3541*1031c584SApple OSS Distributions <field_name>SF</field_name> 3542*1031c584SApple OSS Distributions <field_msb>15</field_msb> 3543*1031c584SApple OSS Distributions <field_lsb>15</field_lsb> 3544*1031c584SApple OSS Distributions <field_description order="before"> 3545*1031c584SApple OSS Distributions 3546*1031c584SApple OSS Distributions <para>Width of the register accessed by the instruction is Sixty-Four. When ISV is 1, the possible values of this bit are:</para> 3547*1031c584SApple OSS Distributions 3548*1031c584SApple OSS Distributions </field_description> 3549*1031c584SApple OSS Distributions <field_values> 3550*1031c584SApple OSS Distributions 3551*1031c584SApple OSS Distributions 3552*1031c584SApple OSS Distributions <field_value_instance> 3553*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3554*1031c584SApple OSS Distributions <field_value_description> 3555*1031c584SApple OSS Distributions <para>Instruction loads/stores a 32-bit wide register.</para> 3556*1031c584SApple OSS Distributions</field_value_description> 3557*1031c584SApple OSS Distributions </field_value_instance> 3558*1031c584SApple OSS Distributions <field_value_instance> 3559*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3560*1031c584SApple OSS Distributions <field_value_description> 3561*1031c584SApple OSS Distributions <para>Instruction loads/stores a 64-bit wide register.</para> 3562*1031c584SApple OSS Distributions</field_value_description> 3563*1031c584SApple OSS Distributions </field_value_instance> 3564*1031c584SApple OSS Distributions </field_values> 3565*1031c584SApple OSS Distributions <field_description order="after"> 3566*1031c584SApple OSS Distributions 3567*1031c584SApple OSS Distributions <note><para>This field specifies the register width identified by the instruction, not the Execution state.</para></note><para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3568*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3569*1031c584SApple OSS Distributions 3570*1031c584SApple OSS Distributions </field_description> 3571*1031c584SApple OSS Distributions <field_resets> 3572*1031c584SApple OSS Distributions 3573*1031c584SApple OSS Distributions <field_reset> 3574*1031c584SApple OSS Distributions 3575*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3576*1031c584SApple OSS Distributions 3577*1031c584SApple OSS Distributions </field_reset> 3578*1031c584SApple OSS Distributions</field_resets> 3579*1031c584SApple OSS Distributions </field> 3580*1031c584SApple OSS Distributions <field 3581*1031c584SApple OSS Distributions id="AR_14_14" 3582*1031c584SApple OSS Distributions is_variable_length="False" 3583*1031c584SApple OSS Distributions has_partial_fieldset="False" 3584*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3585*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3586*1031c584SApple OSS Distributions is_constant_value="False" 3587*1031c584SApple OSS Distributions > 3588*1031c584SApple OSS Distributions <field_name>AR</field_name> 3589*1031c584SApple OSS Distributions <field_msb>14</field_msb> 3590*1031c584SApple OSS Distributions <field_lsb>14</field_lsb> 3591*1031c584SApple OSS Distributions <field_description order="before"> 3592*1031c584SApple OSS Distributions 3593*1031c584SApple OSS Distributions <para>Acquire/Release. When ISV is 1, the possible values of this bit are:</para> 3594*1031c584SApple OSS Distributions 3595*1031c584SApple OSS Distributions </field_description> 3596*1031c584SApple OSS Distributions <field_values> 3597*1031c584SApple OSS Distributions 3598*1031c584SApple OSS Distributions 3599*1031c584SApple OSS Distributions <field_value_instance> 3600*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3601*1031c584SApple OSS Distributions <field_value_description> 3602*1031c584SApple OSS Distributions <para>Instruction did not have acquire/release semantics.</para> 3603*1031c584SApple OSS Distributions</field_value_description> 3604*1031c584SApple OSS Distributions </field_value_instance> 3605*1031c584SApple OSS Distributions <field_value_instance> 3606*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3607*1031c584SApple OSS Distributions <field_value_description> 3608*1031c584SApple OSS Distributions <para>Instruction did have acquire/release semantics.</para> 3609*1031c584SApple OSS Distributions</field_value_description> 3610*1031c584SApple OSS Distributions </field_value_instance> 3611*1031c584SApple OSS Distributions </field_values> 3612*1031c584SApple OSS Distributions <field_description order="after"> 3613*1031c584SApple OSS Distributions 3614*1031c584SApple OSS Distributions <para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> when the value of ISV is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 3615*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> when the value of ISV is 0.</para> 3616*1031c584SApple OSS Distributions 3617*1031c584SApple OSS Distributions </field_description> 3618*1031c584SApple OSS Distributions <field_resets> 3619*1031c584SApple OSS Distributions 3620*1031c584SApple OSS Distributions <field_reset> 3621*1031c584SApple OSS Distributions 3622*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3623*1031c584SApple OSS Distributions 3624*1031c584SApple OSS Distributions </field_reset> 3625*1031c584SApple OSS Distributions</field_resets> 3626*1031c584SApple OSS Distributions </field> 3627*1031c584SApple OSS Distributions <field 3628*1031c584SApple OSS Distributions id="VNCR_13_13_1" 3629*1031c584SApple OSS Distributions is_variable_length="False" 3630*1031c584SApple OSS Distributions has_partial_fieldset="False" 3631*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3632*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3633*1031c584SApple OSS Distributions is_constant_value="False" 3634*1031c584SApple OSS Distributions > 3635*1031c584SApple OSS Distributions <field_name>VNCR</field_name> 3636*1031c584SApple OSS Distributions <field_msb>13</field_msb> 3637*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 3638*1031c584SApple OSS Distributions <field_description order="before"> 3639*1031c584SApple OSS Distributions 3640*1031c584SApple OSS Distributions <para>Indicates that the fault came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 3641*1031c584SApple OSS Distributions 3642*1031c584SApple OSS Distributions </field_description> 3643*1031c584SApple OSS Distributions <field_values> 3644*1031c584SApple OSS Distributions 3645*1031c584SApple OSS Distributions 3646*1031c584SApple OSS Distributions <field_value_instance> 3647*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3648*1031c584SApple OSS Distributions <field_value_description> 3649*1031c584SApple OSS Distributions <para>The fault was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3650*1031c584SApple OSS Distributions</field_value_description> 3651*1031c584SApple OSS Distributions </field_value_instance> 3652*1031c584SApple OSS Distributions <field_value_instance> 3653*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3654*1031c584SApple OSS Distributions <field_value_description> 3655*1031c584SApple OSS Distributions <para>The fault was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link>, by an MRS or MSR instruction executed at EL1.</para> 3656*1031c584SApple OSS Distributions</field_value_description> 3657*1031c584SApple OSS Distributions </field_value_instance> 3658*1031c584SApple OSS Distributions </field_values> 3659*1031c584SApple OSS Distributions <field_description order="after"> 3660*1031c584SApple OSS Distributions 3661*1031c584SApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 3662*1031c584SApple OSS Distributions 3663*1031c584SApple OSS Distributions </field_description> 3664*1031c584SApple OSS Distributions <field_resets> 3665*1031c584SApple OSS Distributions 3666*1031c584SApple OSS Distributions <field_reset> 3667*1031c584SApple OSS Distributions 3668*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3669*1031c584SApple OSS Distributions 3670*1031c584SApple OSS Distributions </field_reset> 3671*1031c584SApple OSS Distributions</field_resets> 3672*1031c584SApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 3673*1031c584SApple OSS Distributions </field> 3674*1031c584SApple OSS Distributions <field 3675*1031c584SApple OSS Distributions id="0_13_13_2" 3676*1031c584SApple OSS Distributions is_variable_length="False" 3677*1031c584SApple OSS Distributions has_partial_fieldset="False" 3678*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3679*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3680*1031c584SApple OSS Distributions is_constant_value="False" 3681*1031c584SApple OSS Distributions rwtype="RES0" 3682*1031c584SApple OSS Distributions > 3683*1031c584SApple OSS Distributions <field_name>0</field_name> 3684*1031c584SApple OSS Distributions <field_msb>13</field_msb> 3685*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 3686*1031c584SApple OSS Distributions <field_description order="before"> 3687*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 3688*1031c584SApple OSS Distributions </field_description> 3689*1031c584SApple OSS Distributions <field_values> 3690*1031c584SApple OSS Distributions </field_values> 3691*1031c584SApple OSS Distributions </field> 3692*1031c584SApple OSS Distributions <field 3693*1031c584SApple OSS Distributions id="SET_12_11" 3694*1031c584SApple OSS Distributions is_variable_length="False" 3695*1031c584SApple OSS Distributions has_partial_fieldset="False" 3696*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3697*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3698*1031c584SApple OSS Distributions is_constant_value="False" 3699*1031c584SApple OSS Distributions > 3700*1031c584SApple OSS Distributions <field_name>SET</field_name> 3701*1031c584SApple OSS Distributions <field_msb>12</field_msb> 3702*1031c584SApple OSS Distributions <field_lsb>11</field_lsb> 3703*1031c584SApple OSS Distributions <field_description order="before"> 3704*1031c584SApple OSS Distributions 3705*1031c584SApple OSS Distributions <para>Synchronous Error Type. When the RAS Extension is implemented and DFSC is <binarynumber>0b010000</binarynumber>, describes the state of the PE after taking the Data Abort exception. The possible values of this field are:</para> 3706*1031c584SApple OSS Distributions 3707*1031c584SApple OSS Distributions </field_description> 3708*1031c584SApple OSS Distributions <field_values> 3709*1031c584SApple OSS Distributions 3710*1031c584SApple OSS Distributions 3711*1031c584SApple OSS Distributions <field_value_instance> 3712*1031c584SApple OSS Distributions <field_value>0b00</field_value> 3713*1031c584SApple OSS Distributions <field_value_description> 3714*1031c584SApple OSS Distributions <para>Recoverable error (UER).</para> 3715*1031c584SApple OSS Distributions</field_value_description> 3716*1031c584SApple OSS Distributions </field_value_instance> 3717*1031c584SApple OSS Distributions <field_value_instance> 3718*1031c584SApple OSS Distributions <field_value>0b10</field_value> 3719*1031c584SApple OSS Distributions <field_value_description> 3720*1031c584SApple OSS Distributions <para>Uncontainable error (UC).</para> 3721*1031c584SApple OSS Distributions</field_value_description> 3722*1031c584SApple OSS Distributions </field_value_instance> 3723*1031c584SApple OSS Distributions <field_value_instance> 3724*1031c584SApple OSS Distributions <field_value>0b11</field_value> 3725*1031c584SApple OSS Distributions <field_value_description> 3726*1031c584SApple OSS Distributions <para>Restartable error (UEO) or Corrected error (CE).</para> 3727*1031c584SApple OSS Distributions</field_value_description> 3728*1031c584SApple OSS Distributions </field_value_instance> 3729*1031c584SApple OSS Distributions </field_values> 3730*1031c584SApple OSS Distributions <field_description order="after"> 3731*1031c584SApple OSS Distributions 3732*1031c584SApple OSS Distributions <para>All other values are reserved.</para> 3733*1031c584SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. Taking a synchronous External Abort exception might result in an unrecoverable PE state.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 3734*1031c584SApple OSS Distributions<list type="unordered"> 3735*1031c584SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 3736*1031c584SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010000</binarynumber>.</content> 3737*1031c584SApple OSS Distributions</listitem></list> 3738*1031c584SApple OSS Distributions 3739*1031c584SApple OSS Distributions </field_description> 3740*1031c584SApple OSS Distributions <field_resets> 3741*1031c584SApple OSS Distributions 3742*1031c584SApple OSS Distributions <field_reset> 3743*1031c584SApple OSS Distributions 3744*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3745*1031c584SApple OSS Distributions 3746*1031c584SApple OSS Distributions </field_reset> 3747*1031c584SApple OSS Distributions</field_resets> 3748*1031c584SApple OSS Distributions </field> 3749*1031c584SApple OSS Distributions <field 3750*1031c584SApple OSS Distributions id="FnV_10_10" 3751*1031c584SApple OSS Distributions is_variable_length="False" 3752*1031c584SApple OSS Distributions has_partial_fieldset="False" 3753*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3754*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3755*1031c584SApple OSS Distributions is_constant_value="False" 3756*1031c584SApple OSS Distributions > 3757*1031c584SApple OSS Distributions <field_name>FnV</field_name> 3758*1031c584SApple OSS Distributions <field_msb>10</field_msb> 3759*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 3760*1031c584SApple OSS Distributions <field_description order="before"> 3761*1031c584SApple OSS Distributions 3762*1031c584SApple OSS Distributions <para>FAR not Valid, for a synchronous External abort other than a synchronous External abort on a translation table walk.</para> 3763*1031c584SApple OSS Distributions 3764*1031c584SApple OSS Distributions </field_description> 3765*1031c584SApple OSS Distributions <field_values> 3766*1031c584SApple OSS Distributions 3767*1031c584SApple OSS Distributions 3768*1031c584SApple OSS Distributions <field_value_instance> 3769*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3770*1031c584SApple OSS Distributions <field_value_description> 3771*1031c584SApple OSS Distributions <para>FAR is valid.</para> 3772*1031c584SApple OSS Distributions</field_value_description> 3773*1031c584SApple OSS Distributions </field_value_instance> 3774*1031c584SApple OSS Distributions <field_value_instance> 3775*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3776*1031c584SApple OSS Distributions <field_value_description> 3777*1031c584SApple OSS Distributions <para>FAR is not valid, and holds an <arm-defined-word>UNKNOWN</arm-defined-word> value.</para> 3778*1031c584SApple OSS Distributions</field_value_description> 3779*1031c584SApple OSS Distributions </field_value_instance> 3780*1031c584SApple OSS Distributions </field_values> 3781*1031c584SApple OSS Distributions <field_description order="after"> 3782*1031c584SApple OSS Distributions 3783*1031c584SApple OSS Distributions <para>This field is valid only if the DFSC code is <binarynumber>0b010000</binarynumber>. It is <arm-defined-word>RES0</arm-defined-word> for all other aborts.</para> 3784*1031c584SApple OSS Distributions 3785*1031c584SApple OSS Distributions </field_description> 3786*1031c584SApple OSS Distributions <field_resets> 3787*1031c584SApple OSS Distributions 3788*1031c584SApple OSS Distributions <field_reset> 3789*1031c584SApple OSS Distributions 3790*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3791*1031c584SApple OSS Distributions 3792*1031c584SApple OSS Distributions </field_reset> 3793*1031c584SApple OSS Distributions</field_resets> 3794*1031c584SApple OSS Distributions </field> 3795*1031c584SApple OSS Distributions <field 3796*1031c584SApple OSS Distributions id="EA_9_9" 3797*1031c584SApple OSS Distributions is_variable_length="False" 3798*1031c584SApple OSS Distributions has_partial_fieldset="False" 3799*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3800*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3801*1031c584SApple OSS Distributions is_constant_value="False" 3802*1031c584SApple OSS Distributions > 3803*1031c584SApple OSS Distributions <field_name>EA</field_name> 3804*1031c584SApple OSS Distributions <field_msb>9</field_msb> 3805*1031c584SApple OSS Distributions <field_lsb>9</field_lsb> 3806*1031c584SApple OSS Distributions <field_description order="before"> 3807*1031c584SApple OSS Distributions 3808*1031c584SApple OSS Distributions <para>External abort type. This bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 3809*1031c584SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 3810*1031c584SApple OSS Distributions 3811*1031c584SApple OSS Distributions </field_description> 3812*1031c584SApple OSS Distributions <field_values> 3813*1031c584SApple OSS Distributions 3814*1031c584SApple OSS Distributions 3815*1031c584SApple OSS Distributions </field_values> 3816*1031c584SApple OSS Distributions <field_resets> 3817*1031c584SApple OSS Distributions 3818*1031c584SApple OSS Distributions <field_reset> 3819*1031c584SApple OSS Distributions 3820*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3821*1031c584SApple OSS Distributions 3822*1031c584SApple OSS Distributions </field_reset> 3823*1031c584SApple OSS Distributions</field_resets> 3824*1031c584SApple OSS Distributions </field> 3825*1031c584SApple OSS Distributions <field 3826*1031c584SApple OSS Distributions id="CM_8_8" 3827*1031c584SApple OSS Distributions is_variable_length="False" 3828*1031c584SApple OSS Distributions has_partial_fieldset="False" 3829*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3830*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3831*1031c584SApple OSS Distributions is_constant_value="False" 3832*1031c584SApple OSS Distributions > 3833*1031c584SApple OSS Distributions <field_name>CM</field_name> 3834*1031c584SApple OSS Distributions <field_msb>8</field_msb> 3835*1031c584SApple OSS Distributions <field_lsb>8</field_lsb> 3836*1031c584SApple OSS Distributions <field_description order="before"> 3837*1031c584SApple OSS Distributions 3838*1031c584SApple OSS Distributions <para>Cache maintenance. Indicates whether the Data Abort came from a cache maintenance or address translation instruction:</para> 3839*1031c584SApple OSS Distributions 3840*1031c584SApple OSS Distributions </field_description> 3841*1031c584SApple OSS Distributions <field_values> 3842*1031c584SApple OSS Distributions 3843*1031c584SApple OSS Distributions 3844*1031c584SApple OSS Distributions <field_value_instance> 3845*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3846*1031c584SApple OSS Distributions <field_value_description> 3847*1031c584SApple OSS Distributions <para>The Data Abort was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 3848*1031c584SApple OSS Distributions</field_value_description> 3849*1031c584SApple OSS Distributions </field_value_instance> 3850*1031c584SApple OSS Distributions <field_value_instance> 3851*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3852*1031c584SApple OSS Distributions <field_value_description> 3853*1031c584SApple OSS Distributions <para>The Data Abort was generated by either the execution of a cache maintenance instruction or by a synchronous fault on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 3854*1031c584SApple OSS Distributions</field_value_description> 3855*1031c584SApple OSS Distributions </field_value_instance> 3856*1031c584SApple OSS Distributions </field_values> 3857*1031c584SApple OSS Distributions <field_resets> 3858*1031c584SApple OSS Distributions 3859*1031c584SApple OSS Distributions <field_reset> 3860*1031c584SApple OSS Distributions 3861*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3862*1031c584SApple OSS Distributions 3863*1031c584SApple OSS Distributions </field_reset> 3864*1031c584SApple OSS Distributions</field_resets> 3865*1031c584SApple OSS Distributions </field> 3866*1031c584SApple OSS Distributions <field 3867*1031c584SApple OSS Distributions id="S1PTW_7_7" 3868*1031c584SApple OSS Distributions is_variable_length="False" 3869*1031c584SApple OSS Distributions has_partial_fieldset="False" 3870*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3871*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3872*1031c584SApple OSS Distributions is_constant_value="False" 3873*1031c584SApple OSS Distributions > 3874*1031c584SApple OSS Distributions <field_name>S1PTW</field_name> 3875*1031c584SApple OSS Distributions <field_msb>7</field_msb> 3876*1031c584SApple OSS Distributions <field_lsb>7</field_lsb> 3877*1031c584SApple OSS Distributions <field_description order="before"> 3878*1031c584SApple OSS Distributions 3879*1031c584SApple OSS Distributions <para>For a stage 2 fault, indicates whether the fault was a stage 2 fault on an access made for a stage 1 translation table walk:</para> 3880*1031c584SApple OSS Distributions 3881*1031c584SApple OSS Distributions </field_description> 3882*1031c584SApple OSS Distributions <field_values> 3883*1031c584SApple OSS Distributions 3884*1031c584SApple OSS Distributions 3885*1031c584SApple OSS Distributions <field_value_instance> 3886*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3887*1031c584SApple OSS Distributions <field_value_description> 3888*1031c584SApple OSS Distributions <para>Fault not on a stage 2 translation for a stage 1 translation table walk.</para> 3889*1031c584SApple OSS Distributions</field_value_description> 3890*1031c584SApple OSS Distributions </field_value_instance> 3891*1031c584SApple OSS Distributions <field_value_instance> 3892*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3893*1031c584SApple OSS Distributions <field_value_description> 3894*1031c584SApple OSS Distributions <para>Fault on the stage 2 translation of an access for a stage 1 translation table walk.</para> 3895*1031c584SApple OSS Distributions</field_value_description> 3896*1031c584SApple OSS Distributions </field_value_instance> 3897*1031c584SApple OSS Distributions </field_values> 3898*1031c584SApple OSS Distributions <field_description order="after"> 3899*1031c584SApple OSS Distributions 3900*1031c584SApple OSS Distributions <para>For any abort other than a stage 2 fault this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 3901*1031c584SApple OSS Distributions 3902*1031c584SApple OSS Distributions </field_description> 3903*1031c584SApple OSS Distributions <field_resets> 3904*1031c584SApple OSS Distributions 3905*1031c584SApple OSS Distributions <field_reset> 3906*1031c584SApple OSS Distributions 3907*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3908*1031c584SApple OSS Distributions 3909*1031c584SApple OSS Distributions </field_reset> 3910*1031c584SApple OSS Distributions</field_resets> 3911*1031c584SApple OSS Distributions </field> 3912*1031c584SApple OSS Distributions <field 3913*1031c584SApple OSS Distributions id="WnR_6_6" 3914*1031c584SApple OSS Distributions is_variable_length="False" 3915*1031c584SApple OSS Distributions has_partial_fieldset="False" 3916*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3917*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3918*1031c584SApple OSS Distributions is_constant_value="False" 3919*1031c584SApple OSS Distributions > 3920*1031c584SApple OSS Distributions <field_name>WnR</field_name> 3921*1031c584SApple OSS Distributions <field_msb>6</field_msb> 3922*1031c584SApple OSS Distributions <field_lsb>6</field_lsb> 3923*1031c584SApple OSS Distributions <field_description order="before"> 3924*1031c584SApple OSS Distributions 3925*1031c584SApple OSS Distributions <para>Write not Read. Indicates whether a synchronous abort was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 3926*1031c584SApple OSS Distributions 3927*1031c584SApple OSS Distributions </field_description> 3928*1031c584SApple OSS Distributions <field_values> 3929*1031c584SApple OSS Distributions 3930*1031c584SApple OSS Distributions 3931*1031c584SApple OSS Distributions <field_value_instance> 3932*1031c584SApple OSS Distributions <field_value>0b0</field_value> 3933*1031c584SApple OSS Distributions <field_value_description> 3934*1031c584SApple OSS Distributions <para>Abort caused by an instruction reading from a memory location.</para> 3935*1031c584SApple OSS Distributions</field_value_description> 3936*1031c584SApple OSS Distributions </field_value_instance> 3937*1031c584SApple OSS Distributions <field_value_instance> 3938*1031c584SApple OSS Distributions <field_value>0b1</field_value> 3939*1031c584SApple OSS Distributions <field_value_description> 3940*1031c584SApple OSS Distributions <para>Abort caused by an instruction writing to a memory location.</para> 3941*1031c584SApple OSS Distributions</field_value_description> 3942*1031c584SApple OSS Distributions </field_value_instance> 3943*1031c584SApple OSS Distributions </field_values> 3944*1031c584SApple OSS Distributions <field_description order="after"> 3945*1031c584SApple OSS Distributions 3946*1031c584SApple OSS Distributions <para>For faults on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 3947*1031c584SApple OSS Distributions<para>For faults from an atomic instruction that both reads and writes from a memory location, this bit is set to 0 if a read of the address specified by the instruction would have generated the fault which is being reported, otherwise it is set to 1. The architecture permits, but does not require, a relaxation of this requirement such that for all stage 2 aborts on stage 1 translation table walks for atomic instructions, the WnR bit is always 0.</para> 3948*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>UNKNOWN</arm-defined-word> for:</para> 3949*1031c584SApple OSS Distributions<list type="unordered"> 3950*1031c584SApple OSS Distributions<listitem><content>An External abort on an Atomic access.</content> 3951*1031c584SApple OSS Distributions</listitem><listitem><content>A fault reported using a DFSC value of <binarynumber>0b110101</binarynumber> or <binarynumber>0b110001</binarynumber>, indicating an unsupported Exclusive or atomic access.</content> 3952*1031c584SApple OSS Distributions</listitem></list> 3953*1031c584SApple OSS Distributions 3954*1031c584SApple OSS Distributions </field_description> 3955*1031c584SApple OSS Distributions <field_resets> 3956*1031c584SApple OSS Distributions 3957*1031c584SApple OSS Distributions <field_reset> 3958*1031c584SApple OSS Distributions 3959*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 3960*1031c584SApple OSS Distributions 3961*1031c584SApple OSS Distributions </field_reset> 3962*1031c584SApple OSS Distributions</field_resets> 3963*1031c584SApple OSS Distributions </field> 3964*1031c584SApple OSS Distributions <field 3965*1031c584SApple OSS Distributions id="DFSC_5_0" 3966*1031c584SApple OSS Distributions is_variable_length="False" 3967*1031c584SApple OSS Distributions has_partial_fieldset="False" 3968*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 3969*1031c584SApple OSS Distributions is_access_restriction_possible="False" 3970*1031c584SApple OSS Distributions is_constant_value="False" 3971*1031c584SApple OSS Distributions > 3972*1031c584SApple OSS Distributions <field_name>DFSC</field_name> 3973*1031c584SApple OSS Distributions <field_msb>5</field_msb> 3974*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 3975*1031c584SApple OSS Distributions <field_description order="before"> 3976*1031c584SApple OSS Distributions 3977*1031c584SApple OSS Distributions <para>Data Fault Status Code. Possible values of this field are:</para> 3978*1031c584SApple OSS Distributions 3979*1031c584SApple OSS Distributions </field_description> 3980*1031c584SApple OSS Distributions <field_values> 3981*1031c584SApple OSS Distributions 3982*1031c584SApple OSS Distributions 3983*1031c584SApple OSS Distributions <field_value_instance> 3984*1031c584SApple OSS Distributions <field_value>0b000000</field_value> 3985*1031c584SApple OSS Distributions <field_value_description> 3986*1031c584SApple OSS Distributions <para>Address size fault, level 0 of translation or translation table base register.</para> 3987*1031c584SApple OSS Distributions</field_value_description> 3988*1031c584SApple OSS Distributions </field_value_instance> 3989*1031c584SApple OSS Distributions <field_value_instance> 3990*1031c584SApple OSS Distributions <field_value>0b000001</field_value> 3991*1031c584SApple OSS Distributions <field_value_description> 3992*1031c584SApple OSS Distributions <para>Address size fault, level 1.</para> 3993*1031c584SApple OSS Distributions</field_value_description> 3994*1031c584SApple OSS Distributions </field_value_instance> 3995*1031c584SApple OSS Distributions <field_value_instance> 3996*1031c584SApple OSS Distributions <field_value>0b000010</field_value> 3997*1031c584SApple OSS Distributions <field_value_description> 3998*1031c584SApple OSS Distributions <para>Address size fault, level 2.</para> 3999*1031c584SApple OSS Distributions</field_value_description> 4000*1031c584SApple OSS Distributions </field_value_instance> 4001*1031c584SApple OSS Distributions <field_value_instance> 4002*1031c584SApple OSS Distributions <field_value>0b000011</field_value> 4003*1031c584SApple OSS Distributions <field_value_description> 4004*1031c584SApple OSS Distributions <para>Address size fault, level 3.</para> 4005*1031c584SApple OSS Distributions</field_value_description> 4006*1031c584SApple OSS Distributions </field_value_instance> 4007*1031c584SApple OSS Distributions <field_value_instance> 4008*1031c584SApple OSS Distributions <field_value>0b000100</field_value> 4009*1031c584SApple OSS Distributions <field_value_description> 4010*1031c584SApple OSS Distributions <para>Translation fault, level 0.</para> 4011*1031c584SApple OSS Distributions</field_value_description> 4012*1031c584SApple OSS Distributions </field_value_instance> 4013*1031c584SApple OSS Distributions <field_value_instance> 4014*1031c584SApple OSS Distributions <field_value>0b000101</field_value> 4015*1031c584SApple OSS Distributions <field_value_description> 4016*1031c584SApple OSS Distributions <para>Translation fault, level 1.</para> 4017*1031c584SApple OSS Distributions</field_value_description> 4018*1031c584SApple OSS Distributions </field_value_instance> 4019*1031c584SApple OSS Distributions <field_value_instance> 4020*1031c584SApple OSS Distributions <field_value>0b000110</field_value> 4021*1031c584SApple OSS Distributions <field_value_description> 4022*1031c584SApple OSS Distributions <para>Translation fault, level 2.</para> 4023*1031c584SApple OSS Distributions</field_value_description> 4024*1031c584SApple OSS Distributions </field_value_instance> 4025*1031c584SApple OSS Distributions <field_value_instance> 4026*1031c584SApple OSS Distributions <field_value>0b000111</field_value> 4027*1031c584SApple OSS Distributions <field_value_description> 4028*1031c584SApple OSS Distributions <para>Translation fault, level 3.</para> 4029*1031c584SApple OSS Distributions</field_value_description> 4030*1031c584SApple OSS Distributions </field_value_instance> 4031*1031c584SApple OSS Distributions <field_value_instance> 4032*1031c584SApple OSS Distributions <field_value>0b001001</field_value> 4033*1031c584SApple OSS Distributions <field_value_description> 4034*1031c584SApple OSS Distributions <para>Access flag fault, level 1.</para> 4035*1031c584SApple OSS Distributions</field_value_description> 4036*1031c584SApple OSS Distributions </field_value_instance> 4037*1031c584SApple OSS Distributions <field_value_instance> 4038*1031c584SApple OSS Distributions <field_value>0b001010</field_value> 4039*1031c584SApple OSS Distributions <field_value_description> 4040*1031c584SApple OSS Distributions <para>Access flag fault, level 2.</para> 4041*1031c584SApple OSS Distributions</field_value_description> 4042*1031c584SApple OSS Distributions </field_value_instance> 4043*1031c584SApple OSS Distributions <field_value_instance> 4044*1031c584SApple OSS Distributions <field_value>0b001011</field_value> 4045*1031c584SApple OSS Distributions <field_value_description> 4046*1031c584SApple OSS Distributions <para>Access flag fault, level 3.</para> 4047*1031c584SApple OSS Distributions</field_value_description> 4048*1031c584SApple OSS Distributions </field_value_instance> 4049*1031c584SApple OSS Distributions <field_value_instance> 4050*1031c584SApple OSS Distributions <field_value>0b001101</field_value> 4051*1031c584SApple OSS Distributions <field_value_description> 4052*1031c584SApple OSS Distributions <para>Permission fault, level 1.</para> 4053*1031c584SApple OSS Distributions</field_value_description> 4054*1031c584SApple OSS Distributions </field_value_instance> 4055*1031c584SApple OSS Distributions <field_value_instance> 4056*1031c584SApple OSS Distributions <field_value>0b001110</field_value> 4057*1031c584SApple OSS Distributions <field_value_description> 4058*1031c584SApple OSS Distributions <para>Permission fault, level 2.</para> 4059*1031c584SApple OSS Distributions</field_value_description> 4060*1031c584SApple OSS Distributions </field_value_instance> 4061*1031c584SApple OSS Distributions <field_value_instance> 4062*1031c584SApple OSS Distributions <field_value>0b001111</field_value> 4063*1031c584SApple OSS Distributions <field_value_description> 4064*1031c584SApple OSS Distributions <para>Permission fault, level 3.</para> 4065*1031c584SApple OSS Distributions</field_value_description> 4066*1031c584SApple OSS Distributions </field_value_instance> 4067*1031c584SApple OSS Distributions <field_value_instance> 4068*1031c584SApple OSS Distributions <field_value>0b010000</field_value> 4069*1031c584SApple OSS Distributions <field_value_description> 4070*1031c584SApple OSS Distributions <para>Synchronous External abort, not on translation table walk.</para> 4071*1031c584SApple OSS Distributions</field_value_description> 4072*1031c584SApple OSS Distributions </field_value_instance> 4073*1031c584SApple OSS Distributions <field_value_instance> 4074*1031c584SApple OSS Distributions <field_value>0b010001</field_value> 4075*1031c584SApple OSS Distributions <field_value_description> 4076*1031c584SApple OSS Distributions <para>Synchronous Tag Check fail</para> 4077*1031c584SApple OSS Distributions</field_value_description> 4078*1031c584SApple OSS Distributions </field_value_instance> 4079*1031c584SApple OSS Distributions <field_value_instance> 4080*1031c584SApple OSS Distributions <field_value>0b010100</field_value> 4081*1031c584SApple OSS Distributions <field_value_description> 4082*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 0.</para> 4083*1031c584SApple OSS Distributions</field_value_description> 4084*1031c584SApple OSS Distributions </field_value_instance> 4085*1031c584SApple OSS Distributions <field_value_instance> 4086*1031c584SApple OSS Distributions <field_value>0b010101</field_value> 4087*1031c584SApple OSS Distributions <field_value_description> 4088*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 1.</para> 4089*1031c584SApple OSS Distributions</field_value_description> 4090*1031c584SApple OSS Distributions </field_value_instance> 4091*1031c584SApple OSS Distributions <field_value_instance> 4092*1031c584SApple OSS Distributions <field_value>0b010110</field_value> 4093*1031c584SApple OSS Distributions <field_value_description> 4094*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 2.</para> 4095*1031c584SApple OSS Distributions</field_value_description> 4096*1031c584SApple OSS Distributions </field_value_instance> 4097*1031c584SApple OSS Distributions <field_value_instance> 4098*1031c584SApple OSS Distributions <field_value>0b010111</field_value> 4099*1031c584SApple OSS Distributions <field_value_description> 4100*1031c584SApple OSS Distributions <para>Synchronous External abort, on translation table walk, level 3.</para> 4101*1031c584SApple OSS Distributions</field_value_description> 4102*1031c584SApple OSS Distributions </field_value_instance> 4103*1031c584SApple OSS Distributions <field_value_instance> 4104*1031c584SApple OSS Distributions <field_value>0b011000</field_value> 4105*1031c584SApple OSS Distributions <field_value_description> 4106*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access, not on translation table walk.</para> 4107*1031c584SApple OSS Distributions</field_value_description> 4108*1031c584SApple OSS Distributions </field_value_instance> 4109*1031c584SApple OSS Distributions <field_value_instance> 4110*1031c584SApple OSS Distributions <field_value>0b011100</field_value> 4111*1031c584SApple OSS Distributions <field_value_description> 4112*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 0.</para> 4113*1031c584SApple OSS Distributions</field_value_description> 4114*1031c584SApple OSS Distributions </field_value_instance> 4115*1031c584SApple OSS Distributions <field_value_instance> 4116*1031c584SApple OSS Distributions <field_value>0b011101</field_value> 4117*1031c584SApple OSS Distributions <field_value_description> 4118*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 1.</para> 4119*1031c584SApple OSS Distributions</field_value_description> 4120*1031c584SApple OSS Distributions </field_value_instance> 4121*1031c584SApple OSS Distributions <field_value_instance> 4122*1031c584SApple OSS Distributions <field_value>0b011110</field_value> 4123*1031c584SApple OSS Distributions <field_value_description> 4124*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 2.</para> 4125*1031c584SApple OSS Distributions</field_value_description> 4126*1031c584SApple OSS Distributions </field_value_instance> 4127*1031c584SApple OSS Distributions <field_value_instance> 4128*1031c584SApple OSS Distributions <field_value>0b011111</field_value> 4129*1031c584SApple OSS Distributions <field_value_description> 4130*1031c584SApple OSS Distributions <para>Synchronous parity or ECC error on memory access on translation table walk, level 3.</para> 4131*1031c584SApple OSS Distributions</field_value_description> 4132*1031c584SApple OSS Distributions </field_value_instance> 4133*1031c584SApple OSS Distributions <field_value_instance> 4134*1031c584SApple OSS Distributions <field_value>0b100001</field_value> 4135*1031c584SApple OSS Distributions <field_value_description> 4136*1031c584SApple OSS Distributions <para>Alignment fault.</para> 4137*1031c584SApple OSS Distributions</field_value_description> 4138*1031c584SApple OSS Distributions </field_value_instance> 4139*1031c584SApple OSS Distributions <field_value_instance> 4140*1031c584SApple OSS Distributions <field_value>0b110000</field_value> 4141*1031c584SApple OSS Distributions <field_value_description> 4142*1031c584SApple OSS Distributions <para>TLB conflict abort.</para> 4143*1031c584SApple OSS Distributions</field_value_description> 4144*1031c584SApple OSS Distributions </field_value_instance> 4145*1031c584SApple OSS Distributions <field_value_instance> 4146*1031c584SApple OSS Distributions <field_value>0b110001</field_value> 4147*1031c584SApple OSS Distributions <field_value_description> 4148*1031c584SApple OSS Distributions <para>Unsupported atomic hardware update fault, if the implementation includes <xref browsertext="ARMv8.1-TTHM]" filename="A_introduction_to_the_armv8_architecture.fm" linkend="v8.1.TTHM"></xref>. Otherwise reserved.</para> 4149*1031c584SApple OSS Distributions</field_value_description> 4150*1031c584SApple OSS Distributions </field_value_instance> 4151*1031c584SApple OSS Distributions <field_value_instance> 4152*1031c584SApple OSS Distributions <field_value>0b110100</field_value> 4153*1031c584SApple OSS Distributions <field_value_description> 4154*1031c584SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Lockdown).</para> 4155*1031c584SApple OSS Distributions</field_value_description> 4156*1031c584SApple OSS Distributions </field_value_instance> 4157*1031c584SApple OSS Distributions <field_value_instance> 4158*1031c584SApple OSS Distributions <field_value>0b110101</field_value> 4159*1031c584SApple OSS Distributions <field_value_description> 4160*1031c584SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> fault (Unsupported Exclusive or Atomic access).</para> 4161*1031c584SApple OSS Distributions</field_value_description> 4162*1031c584SApple OSS Distributions </field_value_instance> 4163*1031c584SApple OSS Distributions <field_value_instance> 4164*1031c584SApple OSS Distributions <field_value>0b111101</field_value> 4165*1031c584SApple OSS Distributions <field_value_description> 4166*1031c584SApple OSS Distributions <para>Section Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4167*1031c584SApple OSS Distributions</field_value_description> 4168*1031c584SApple OSS Distributions </field_value_instance> 4169*1031c584SApple OSS Distributions <field_value_instance> 4170*1031c584SApple OSS Distributions <field_value>0b111110</field_value> 4171*1031c584SApple OSS Distributions <field_value_description> 4172*1031c584SApple OSS Distributions <para>Page Domain Fault, used only for faults reported in the <register_link state="AArch64" id="AArch64-par_el1.xml">PAR_EL1</register_link>.</para> 4173*1031c584SApple OSS Distributions</field_value_description> 4174*1031c584SApple OSS Distributions </field_value_instance> 4175*1031c584SApple OSS Distributions </field_values> 4176*1031c584SApple OSS Distributions <field_description order="after"> 4177*1031c584SApple OSS Distributions 4178*1031c584SApple OSS Distributions <para>All other values are reserved.</para> 4179*1031c584SApple OSS Distributions<para>When the RAS Extension is implemented, <binarynumber>0b011000</binarynumber>, <binarynumber>0b011100</binarynumber>, <binarynumber>0b011101</binarynumber>, <binarynumber>0b011110</binarynumber>, and <binarynumber>0b011111</binarynumber>, are reserved.</para> 4180*1031c584SApple OSS Distributions<para>For more information about the lookup level associated with a fault, see <xref linkend="CACDHEEH" browsertext="'The level associated with MMU faults' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile"/>.</para> 4181*1031c584SApple OSS Distributions<note><para>Because Access flag faults and Permission faults can only result from a Block or Page translation table descriptor, they cannot occur at level 0.</para></note><para>If the S1PTW bit is set, then the level refers the level of the stage2 translation that is translating a stage 1 translation walk.</para> 4182*1031c584SApple OSS Distributions 4183*1031c584SApple OSS Distributions </field_description> 4184*1031c584SApple OSS Distributions <field_resets> 4185*1031c584SApple OSS Distributions 4186*1031c584SApple OSS Distributions <field_reset> 4187*1031c584SApple OSS Distributions 4188*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4189*1031c584SApple OSS Distributions 4190*1031c584SApple OSS Distributions </field_reset> 4191*1031c584SApple OSS Distributions</field_resets> 4192*1031c584SApple OSS Distributions </field> 4193*1031c584SApple OSS Distributions <text_after_fields> 4194*1031c584SApple OSS Distributions 4195*1031c584SApple OSS Distributions 4196*1031c584SApple OSS Distributions 4197*1031c584SApple OSS Distributions </text_after_fields> 4198*1031c584SApple OSS Distributions </fields> 4199*1031c584SApple OSS Distributions <reg_fieldset length="25"> 4200*1031c584SApple OSS Distributions 4201*1031c584SApple OSS Distributions 4202*1031c584SApple OSS Distributions 4203*1031c584SApple OSS Distributions 4204*1031c584SApple OSS Distributions 4205*1031c584SApple OSS Distributions 4206*1031c584SApple OSS Distributions 4207*1031c584SApple OSS Distributions 4208*1031c584SApple OSS Distributions 4209*1031c584SApple OSS Distributions 4210*1031c584SApple OSS Distributions 4211*1031c584SApple OSS Distributions 4212*1031c584SApple OSS Distributions 4213*1031c584SApple OSS Distributions 4214*1031c584SApple OSS Distributions 4215*1031c584SApple OSS Distributions 4216*1031c584SApple OSS Distributions 4217*1031c584SApple OSS Distributions 4218*1031c584SApple OSS Distributions 4219*1031c584SApple OSS Distributions 4220*1031c584SApple OSS Distributions 4221*1031c584SApple OSS Distributions 4222*1031c584SApple OSS Distributions 4223*1031c584SApple OSS Distributions 4224*1031c584SApple OSS Distributions 4225*1031c584SApple OSS Distributions 4226*1031c584SApple OSS Distributions 4227*1031c584SApple OSS Distributions 4228*1031c584SApple OSS Distributions 4229*1031c584SApple OSS Distributions 4230*1031c584SApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 4231*1031c584SApple OSS Distributions <fieldat id="SAS_23_22" msb="23" lsb="22"/> 4232*1031c584SApple OSS Distributions <fieldat id="SSE_21_21" msb="21" lsb="21"/> 4233*1031c584SApple OSS Distributions <fieldat id="SRT_20_16" msb="20" lsb="16"/> 4234*1031c584SApple OSS Distributions <fieldat id="SF_15_15" msb="15" lsb="15"/> 4235*1031c584SApple OSS Distributions <fieldat id="AR_14_14" msb="14" lsb="14"/> 4236*1031c584SApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 4237*1031c584SApple OSS Distributions <fieldat id="SET_12_11" msb="12" lsb="11"/> 4238*1031c584SApple OSS Distributions <fieldat id="FnV_10_10" msb="10" lsb="10"/> 4239*1031c584SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 4240*1031c584SApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 4241*1031c584SApple OSS Distributions <fieldat id="S1PTW_7_7" msb="7" lsb="7"/> 4242*1031c584SApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 4243*1031c584SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 4244*1031c584SApple OSS Distributions </reg_fieldset> 4245*1031c584SApple OSS Distributions </partial_fieldset> 4246*1031c584SApple OSS Distributions <partial_fieldset> 4247*1031c584SApple OSS Distributions <fields length="25"> 4248*1031c584SApple OSS Distributions <fields_instance>Exception from a trapped floating-point exception</fields_instance> 4249*1031c584SApple OSS Distributions <text_before_fields> 4250*1031c584SApple OSS Distributions 4251*1031c584SApple OSS Distributions 4252*1031c584SApple OSS Distributions 4253*1031c584SApple OSS Distributions </text_before_fields> 4254*1031c584SApple OSS Distributions 4255*1031c584SApple OSS Distributions <field 4256*1031c584SApple OSS Distributions id="0_24_24" 4257*1031c584SApple OSS Distributions is_variable_length="False" 4258*1031c584SApple OSS Distributions has_partial_fieldset="False" 4259*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4260*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4261*1031c584SApple OSS Distributions is_constant_value="False" 4262*1031c584SApple OSS Distributions rwtype="RES0" 4263*1031c584SApple OSS Distributions > 4264*1031c584SApple OSS Distributions <field_name>0</field_name> 4265*1031c584SApple OSS Distributions <field_msb>24</field_msb> 4266*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 4267*1031c584SApple OSS Distributions <field_description order="before"> 4268*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4269*1031c584SApple OSS Distributions </field_description> 4270*1031c584SApple OSS Distributions <field_values> 4271*1031c584SApple OSS Distributions </field_values> 4272*1031c584SApple OSS Distributions </field> 4273*1031c584SApple OSS Distributions <field 4274*1031c584SApple OSS Distributions id="TFV_23_23" 4275*1031c584SApple OSS Distributions is_variable_length="False" 4276*1031c584SApple OSS Distributions has_partial_fieldset="False" 4277*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4278*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4279*1031c584SApple OSS Distributions is_constant_value="False" 4280*1031c584SApple OSS Distributions > 4281*1031c584SApple OSS Distributions <field_name>TFV</field_name> 4282*1031c584SApple OSS Distributions <field_msb>23</field_msb> 4283*1031c584SApple OSS Distributions <field_lsb>23</field_lsb> 4284*1031c584SApple OSS Distributions <field_description order="before"> 4285*1031c584SApple OSS Distributions 4286*1031c584SApple OSS Distributions <para>Trapped Fault Valid bit. Indicates whether the IDF, IXF, UFF, OFF, DZF, and IOF bits hold valid information about trapped floating-point exceptions. The possible values of this bit are:</para> 4287*1031c584SApple OSS Distributions 4288*1031c584SApple OSS Distributions </field_description> 4289*1031c584SApple OSS Distributions <field_values> 4290*1031c584SApple OSS Distributions 4291*1031c584SApple OSS Distributions 4292*1031c584SApple OSS Distributions <field_value_instance> 4293*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4294*1031c584SApple OSS Distributions <field_value_description> 4295*1031c584SApple OSS Distributions <para>The IDF, IXF, UFF, OFF, DZF, and IOF bits do not hold valid information about trapped floating-point exceptions and are <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4296*1031c584SApple OSS Distributions</field_value_description> 4297*1031c584SApple OSS Distributions </field_value_instance> 4298*1031c584SApple OSS Distributions <field_value_instance> 4299*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4300*1031c584SApple OSS Distributions <field_value_description> 4301*1031c584SApple OSS Distributions <para>One or more floating-point exceptions occurred during an operation performed while executing the reported instruction. The IDF, IXF, UFF, OFF, DZF, and IOF bits indicate trapped floating-point exceptions that occurred. For more information see <xref linkend="BEIJDDAG" browsertext="'Floating-point exception traps' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1.13.4"/>.</para> 4302*1031c584SApple OSS Distributions</field_value_description> 4303*1031c584SApple OSS Distributions </field_value_instance> 4304*1031c584SApple OSS Distributions </field_values> 4305*1031c584SApple OSS Distributions <field_description order="after"> 4306*1031c584SApple OSS Distributions 4307*1031c584SApple OSS Distributions <para>It is <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> whether this field is set to 0 on an exception generated by a trapped floating point exception from a vector instruction.</para> 4308*1031c584SApple OSS Distributions<note><para>This is not a requirement. Implementations can set this field to 1 on a trapped floating-point exception from a vector instruction and return valid information in the {IDF, IXF, UFF, OFF, DZF, IOF} fields.</para></note> 4309*1031c584SApple OSS Distributions 4310*1031c584SApple OSS Distributions </field_description> 4311*1031c584SApple OSS Distributions <field_resets> 4312*1031c584SApple OSS Distributions 4313*1031c584SApple OSS Distributions <field_reset> 4314*1031c584SApple OSS Distributions 4315*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4316*1031c584SApple OSS Distributions 4317*1031c584SApple OSS Distributions </field_reset> 4318*1031c584SApple OSS Distributions</field_resets> 4319*1031c584SApple OSS Distributions </field> 4320*1031c584SApple OSS Distributions <field 4321*1031c584SApple OSS Distributions id="0_22_11" 4322*1031c584SApple OSS Distributions is_variable_length="False" 4323*1031c584SApple OSS Distributions has_partial_fieldset="False" 4324*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4325*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4326*1031c584SApple OSS Distributions is_constant_value="False" 4327*1031c584SApple OSS Distributions rwtype="RES0" 4328*1031c584SApple OSS Distributions > 4329*1031c584SApple OSS Distributions <field_name>0</field_name> 4330*1031c584SApple OSS Distributions <field_msb>22</field_msb> 4331*1031c584SApple OSS Distributions <field_lsb>11</field_lsb> 4332*1031c584SApple OSS Distributions <field_description order="before"> 4333*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4334*1031c584SApple OSS Distributions </field_description> 4335*1031c584SApple OSS Distributions <field_values> 4336*1031c584SApple OSS Distributions </field_values> 4337*1031c584SApple OSS Distributions </field> 4338*1031c584SApple OSS Distributions <field 4339*1031c584SApple OSS Distributions id="VECITR_10_8" 4340*1031c584SApple OSS Distributions is_variable_length="False" 4341*1031c584SApple OSS Distributions has_partial_fieldset="False" 4342*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4343*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4344*1031c584SApple OSS Distributions is_constant_value="False" 4345*1031c584SApple OSS Distributions > 4346*1031c584SApple OSS Distributions <field_name>VECITR</field_name> 4347*1031c584SApple OSS Distributions <field_msb>10</field_msb> 4348*1031c584SApple OSS Distributions <field_lsb>8</field_lsb> 4349*1031c584SApple OSS Distributions <field_description order="before"> 4350*1031c584SApple OSS Distributions 4351*1031c584SApple OSS Distributions <para>For a trapped floating-point exception from an instruction executed in AArch32 state this field is <arm-defined-word>RES1</arm-defined-word>.</para> 4352*1031c584SApple OSS Distributions<para>For a trapped floating-point exception from an instruction executed in AArch64 state this field is <arm-defined-word>UNKNOWN</arm-defined-word>.</para> 4353*1031c584SApple OSS Distributions 4354*1031c584SApple OSS Distributions </field_description> 4355*1031c584SApple OSS Distributions <field_values> 4356*1031c584SApple OSS Distributions 4357*1031c584SApple OSS Distributions 4358*1031c584SApple OSS Distributions </field_values> 4359*1031c584SApple OSS Distributions <field_resets> 4360*1031c584SApple OSS Distributions 4361*1031c584SApple OSS Distributions <field_reset> 4362*1031c584SApple OSS Distributions 4363*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4364*1031c584SApple OSS Distributions 4365*1031c584SApple OSS Distributions </field_reset> 4366*1031c584SApple OSS Distributions</field_resets> 4367*1031c584SApple OSS Distributions </field> 4368*1031c584SApple OSS Distributions <field 4369*1031c584SApple OSS Distributions id="IDF_7_7" 4370*1031c584SApple OSS Distributions is_variable_length="False" 4371*1031c584SApple OSS Distributions has_partial_fieldset="False" 4372*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4373*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4374*1031c584SApple OSS Distributions is_constant_value="False" 4375*1031c584SApple OSS Distributions > 4376*1031c584SApple OSS Distributions <field_name>IDF</field_name> 4377*1031c584SApple OSS Distributions <field_msb>7</field_msb> 4378*1031c584SApple OSS Distributions <field_lsb>7</field_lsb> 4379*1031c584SApple OSS Distributions <field_description order="before"> 4380*1031c584SApple OSS Distributions 4381*1031c584SApple OSS Distributions <para>Input Denormal floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4382*1031c584SApple OSS Distributions 4383*1031c584SApple OSS Distributions </field_description> 4384*1031c584SApple OSS Distributions <field_values> 4385*1031c584SApple OSS Distributions 4386*1031c584SApple OSS Distributions 4387*1031c584SApple OSS Distributions <field_value_instance> 4388*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4389*1031c584SApple OSS Distributions <field_value_description> 4390*1031c584SApple OSS Distributions <para>Input denormal floating-point exception has not occurred.</para> 4391*1031c584SApple OSS Distributions</field_value_description> 4392*1031c584SApple OSS Distributions </field_value_instance> 4393*1031c584SApple OSS Distributions <field_value_instance> 4394*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4395*1031c584SApple OSS Distributions <field_value_description> 4396*1031c584SApple OSS Distributions <para>Input denormal floating-point exception occurred during execution of the reported instruction.</para> 4397*1031c584SApple OSS Distributions</field_value_description> 4398*1031c584SApple OSS Distributions </field_value_instance> 4399*1031c584SApple OSS Distributions </field_values> 4400*1031c584SApple OSS Distributions <field_resets> 4401*1031c584SApple OSS Distributions 4402*1031c584SApple OSS Distributions <field_reset> 4403*1031c584SApple OSS Distributions 4404*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4405*1031c584SApple OSS Distributions 4406*1031c584SApple OSS Distributions </field_reset> 4407*1031c584SApple OSS Distributions</field_resets> 4408*1031c584SApple OSS Distributions </field> 4409*1031c584SApple OSS Distributions <field 4410*1031c584SApple OSS Distributions id="0_6_5" 4411*1031c584SApple OSS Distributions is_variable_length="False" 4412*1031c584SApple OSS Distributions has_partial_fieldset="False" 4413*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4414*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4415*1031c584SApple OSS Distributions is_constant_value="False" 4416*1031c584SApple OSS Distributions rwtype="RES0" 4417*1031c584SApple OSS Distributions > 4418*1031c584SApple OSS Distributions <field_name>0</field_name> 4419*1031c584SApple OSS Distributions <field_msb>6</field_msb> 4420*1031c584SApple OSS Distributions <field_lsb>5</field_lsb> 4421*1031c584SApple OSS Distributions <field_description order="before"> 4422*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4423*1031c584SApple OSS Distributions </field_description> 4424*1031c584SApple OSS Distributions <field_values> 4425*1031c584SApple OSS Distributions </field_values> 4426*1031c584SApple OSS Distributions </field> 4427*1031c584SApple OSS Distributions <field 4428*1031c584SApple OSS Distributions id="IXF_4_4" 4429*1031c584SApple OSS Distributions is_variable_length="False" 4430*1031c584SApple OSS Distributions has_partial_fieldset="False" 4431*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4432*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4433*1031c584SApple OSS Distributions is_constant_value="False" 4434*1031c584SApple OSS Distributions > 4435*1031c584SApple OSS Distributions <field_name>IXF</field_name> 4436*1031c584SApple OSS Distributions <field_msb>4</field_msb> 4437*1031c584SApple OSS Distributions <field_lsb>4</field_lsb> 4438*1031c584SApple OSS Distributions <field_description order="before"> 4439*1031c584SApple OSS Distributions 4440*1031c584SApple OSS Distributions <para>Inexact floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4441*1031c584SApple OSS Distributions 4442*1031c584SApple OSS Distributions </field_description> 4443*1031c584SApple OSS Distributions <field_values> 4444*1031c584SApple OSS Distributions 4445*1031c584SApple OSS Distributions 4446*1031c584SApple OSS Distributions <field_value_instance> 4447*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4448*1031c584SApple OSS Distributions <field_value_description> 4449*1031c584SApple OSS Distributions <para>Inexact floating-point exception has not occurred.</para> 4450*1031c584SApple OSS Distributions</field_value_description> 4451*1031c584SApple OSS Distributions </field_value_instance> 4452*1031c584SApple OSS Distributions <field_value_instance> 4453*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4454*1031c584SApple OSS Distributions <field_value_description> 4455*1031c584SApple OSS Distributions <para>Inexact floating-point exception occurred during execution of the reported instruction.</para> 4456*1031c584SApple OSS Distributions</field_value_description> 4457*1031c584SApple OSS Distributions </field_value_instance> 4458*1031c584SApple OSS Distributions </field_values> 4459*1031c584SApple OSS Distributions <field_resets> 4460*1031c584SApple OSS Distributions 4461*1031c584SApple OSS Distributions <field_reset> 4462*1031c584SApple OSS Distributions 4463*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4464*1031c584SApple OSS Distributions 4465*1031c584SApple OSS Distributions </field_reset> 4466*1031c584SApple OSS Distributions</field_resets> 4467*1031c584SApple OSS Distributions </field> 4468*1031c584SApple OSS Distributions <field 4469*1031c584SApple OSS Distributions id="UFF_3_3" 4470*1031c584SApple OSS Distributions is_variable_length="False" 4471*1031c584SApple OSS Distributions has_partial_fieldset="False" 4472*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4473*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4474*1031c584SApple OSS Distributions is_constant_value="False" 4475*1031c584SApple OSS Distributions > 4476*1031c584SApple OSS Distributions <field_name>UFF</field_name> 4477*1031c584SApple OSS Distributions <field_msb>3</field_msb> 4478*1031c584SApple OSS Distributions <field_lsb>3</field_lsb> 4479*1031c584SApple OSS Distributions <field_description order="before"> 4480*1031c584SApple OSS Distributions 4481*1031c584SApple OSS Distributions <para>Underflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4482*1031c584SApple OSS Distributions 4483*1031c584SApple OSS Distributions </field_description> 4484*1031c584SApple OSS Distributions <field_values> 4485*1031c584SApple OSS Distributions 4486*1031c584SApple OSS Distributions 4487*1031c584SApple OSS Distributions <field_value_instance> 4488*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4489*1031c584SApple OSS Distributions <field_value_description> 4490*1031c584SApple OSS Distributions <para>Underflow floating-point exception has not occurred.</para> 4491*1031c584SApple OSS Distributions</field_value_description> 4492*1031c584SApple OSS Distributions </field_value_instance> 4493*1031c584SApple OSS Distributions <field_value_instance> 4494*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4495*1031c584SApple OSS Distributions <field_value_description> 4496*1031c584SApple OSS Distributions <para>Underflow floating-point exception occurred during execution of the reported instruction.</para> 4497*1031c584SApple OSS Distributions</field_value_description> 4498*1031c584SApple OSS Distributions </field_value_instance> 4499*1031c584SApple OSS Distributions </field_values> 4500*1031c584SApple OSS Distributions <field_resets> 4501*1031c584SApple OSS Distributions 4502*1031c584SApple OSS Distributions <field_reset> 4503*1031c584SApple OSS Distributions 4504*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4505*1031c584SApple OSS Distributions 4506*1031c584SApple OSS Distributions </field_reset> 4507*1031c584SApple OSS Distributions</field_resets> 4508*1031c584SApple OSS Distributions </field> 4509*1031c584SApple OSS Distributions <field 4510*1031c584SApple OSS Distributions id="OFF_2_2" 4511*1031c584SApple OSS Distributions is_variable_length="False" 4512*1031c584SApple OSS Distributions has_partial_fieldset="False" 4513*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4514*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4515*1031c584SApple OSS Distributions is_constant_value="False" 4516*1031c584SApple OSS Distributions > 4517*1031c584SApple OSS Distributions <field_name>OFF</field_name> 4518*1031c584SApple OSS Distributions <field_msb>2</field_msb> 4519*1031c584SApple OSS Distributions <field_lsb>2</field_lsb> 4520*1031c584SApple OSS Distributions <field_description order="before"> 4521*1031c584SApple OSS Distributions 4522*1031c584SApple OSS Distributions <para>Overflow floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4523*1031c584SApple OSS Distributions 4524*1031c584SApple OSS Distributions </field_description> 4525*1031c584SApple OSS Distributions <field_values> 4526*1031c584SApple OSS Distributions 4527*1031c584SApple OSS Distributions 4528*1031c584SApple OSS Distributions <field_value_instance> 4529*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4530*1031c584SApple OSS Distributions <field_value_description> 4531*1031c584SApple OSS Distributions <para>Overflow floating-point exception has not occurred.</para> 4532*1031c584SApple OSS Distributions</field_value_description> 4533*1031c584SApple OSS Distributions </field_value_instance> 4534*1031c584SApple OSS Distributions <field_value_instance> 4535*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4536*1031c584SApple OSS Distributions <field_value_description> 4537*1031c584SApple OSS Distributions <para>Overflow floating-point exception occurred during execution of the reported instruction.</para> 4538*1031c584SApple OSS Distributions</field_value_description> 4539*1031c584SApple OSS Distributions </field_value_instance> 4540*1031c584SApple OSS Distributions </field_values> 4541*1031c584SApple OSS Distributions <field_resets> 4542*1031c584SApple OSS Distributions 4543*1031c584SApple OSS Distributions <field_reset> 4544*1031c584SApple OSS Distributions 4545*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4546*1031c584SApple OSS Distributions 4547*1031c584SApple OSS Distributions </field_reset> 4548*1031c584SApple OSS Distributions</field_resets> 4549*1031c584SApple OSS Distributions </field> 4550*1031c584SApple OSS Distributions <field 4551*1031c584SApple OSS Distributions id="DZF_1_1" 4552*1031c584SApple OSS Distributions is_variable_length="False" 4553*1031c584SApple OSS Distributions has_partial_fieldset="False" 4554*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4555*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4556*1031c584SApple OSS Distributions is_constant_value="False" 4557*1031c584SApple OSS Distributions > 4558*1031c584SApple OSS Distributions <field_name>DZF</field_name> 4559*1031c584SApple OSS Distributions <field_msb>1</field_msb> 4560*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 4561*1031c584SApple OSS Distributions <field_description order="before"> 4562*1031c584SApple OSS Distributions 4563*1031c584SApple OSS Distributions <para>Divide by Zero floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4564*1031c584SApple OSS Distributions 4565*1031c584SApple OSS Distributions </field_description> 4566*1031c584SApple OSS Distributions <field_values> 4567*1031c584SApple OSS Distributions 4568*1031c584SApple OSS Distributions 4569*1031c584SApple OSS Distributions <field_value_instance> 4570*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4571*1031c584SApple OSS Distributions <field_value_description> 4572*1031c584SApple OSS Distributions <para>Divide by Zero floating-point exception has not occurred.</para> 4573*1031c584SApple OSS Distributions</field_value_description> 4574*1031c584SApple OSS Distributions </field_value_instance> 4575*1031c584SApple OSS Distributions <field_value_instance> 4576*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4577*1031c584SApple OSS Distributions <field_value_description> 4578*1031c584SApple OSS Distributions <para>Divide by Zero floating-point exception occurred during execution of the reported instruction.</para> 4579*1031c584SApple OSS Distributions</field_value_description> 4580*1031c584SApple OSS Distributions </field_value_instance> 4581*1031c584SApple OSS Distributions </field_values> 4582*1031c584SApple OSS Distributions <field_resets> 4583*1031c584SApple OSS Distributions 4584*1031c584SApple OSS Distributions <field_reset> 4585*1031c584SApple OSS Distributions 4586*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4587*1031c584SApple OSS Distributions 4588*1031c584SApple OSS Distributions </field_reset> 4589*1031c584SApple OSS Distributions</field_resets> 4590*1031c584SApple OSS Distributions </field> 4591*1031c584SApple OSS Distributions <field 4592*1031c584SApple OSS Distributions id="IOF_0_0" 4593*1031c584SApple OSS Distributions is_variable_length="False" 4594*1031c584SApple OSS Distributions has_partial_fieldset="False" 4595*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4596*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4597*1031c584SApple OSS Distributions is_constant_value="False" 4598*1031c584SApple OSS Distributions > 4599*1031c584SApple OSS Distributions <field_name>IOF</field_name> 4600*1031c584SApple OSS Distributions <field_msb>0</field_msb> 4601*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 4602*1031c584SApple OSS Distributions <field_description order="before"> 4603*1031c584SApple OSS Distributions 4604*1031c584SApple OSS Distributions <para>Invalid Operation floating-point exception trapped bit. If the TFV field is 0, this bit is <arm-defined-word>UNKNOWN</arm-defined-word>. Otherwise, the possible values of this bit are:</para> 4605*1031c584SApple OSS Distributions 4606*1031c584SApple OSS Distributions </field_description> 4607*1031c584SApple OSS Distributions <field_values> 4608*1031c584SApple OSS Distributions 4609*1031c584SApple OSS Distributions 4610*1031c584SApple OSS Distributions <field_value_instance> 4611*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4612*1031c584SApple OSS Distributions <field_value_description> 4613*1031c584SApple OSS Distributions <para>Invalid Operation floating-point exception has not occurred.</para> 4614*1031c584SApple OSS Distributions</field_value_description> 4615*1031c584SApple OSS Distributions </field_value_instance> 4616*1031c584SApple OSS Distributions <field_value_instance> 4617*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4618*1031c584SApple OSS Distributions <field_value_description> 4619*1031c584SApple OSS Distributions <para>Invalid Operation floating-point exception occurred during execution of the reported instruction.</para> 4620*1031c584SApple OSS Distributions</field_value_description> 4621*1031c584SApple OSS Distributions </field_value_instance> 4622*1031c584SApple OSS Distributions </field_values> 4623*1031c584SApple OSS Distributions <field_resets> 4624*1031c584SApple OSS Distributions 4625*1031c584SApple OSS Distributions <field_reset> 4626*1031c584SApple OSS Distributions 4627*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4628*1031c584SApple OSS Distributions 4629*1031c584SApple OSS Distributions </field_reset> 4630*1031c584SApple OSS Distributions</field_resets> 4631*1031c584SApple OSS Distributions </field> 4632*1031c584SApple OSS Distributions <text_after_fields> 4633*1031c584SApple OSS Distributions 4634*1031c584SApple OSS Distributions <para>In an implementation that supports the trapping of floating-point exceptions:</para> 4635*1031c584SApple OSS Distributions<list type="unordered"> 4636*1031c584SApple OSS Distributions<listitem><content>From an Exception level using AArch64, the <register_link state="AArch64" id="AArch64-fpcr.xml">FPCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4637*1031c584SApple OSS Distributions</listitem><listitem><content>From an Exception level using AArch32, the <register_link state="AArch32" id="AArch32-fpscr.xml">FPSCR</register_link>.{IDE, IXE, UFE, OFE, DZE, IOE} bits enable each of the floating-point exception traps.</content> 4638*1031c584SApple OSS Distributions</listitem></list> 4639*1031c584SApple OSS Distributions 4640*1031c584SApple OSS Distributions </text_after_fields> 4641*1031c584SApple OSS Distributions </fields> 4642*1031c584SApple OSS Distributions <reg_fieldset length="25"> 4643*1031c584SApple OSS Distributions 4644*1031c584SApple OSS Distributions 4645*1031c584SApple OSS Distributions 4646*1031c584SApple OSS Distributions 4647*1031c584SApple OSS Distributions 4648*1031c584SApple OSS Distributions 4649*1031c584SApple OSS Distributions 4650*1031c584SApple OSS Distributions 4651*1031c584SApple OSS Distributions 4652*1031c584SApple OSS Distributions 4653*1031c584SApple OSS Distributions 4654*1031c584SApple OSS Distributions 4655*1031c584SApple OSS Distributions 4656*1031c584SApple OSS Distributions 4657*1031c584SApple OSS Distributions 4658*1031c584SApple OSS Distributions 4659*1031c584SApple OSS Distributions 4660*1031c584SApple OSS Distributions 4661*1031c584SApple OSS Distributions 4662*1031c584SApple OSS Distributions 4663*1031c584SApple OSS Distributions 4664*1031c584SApple OSS Distributions 4665*1031c584SApple OSS Distributions 4666*1031c584SApple OSS Distributions 4667*1031c584SApple OSS Distributions <fieldat id="0_24_24" msb="24" lsb="24"/> 4668*1031c584SApple OSS Distributions <fieldat id="TFV_23_23" msb="23" lsb="23"/> 4669*1031c584SApple OSS Distributions <fieldat id="0_22_11" msb="22" lsb="11"/> 4670*1031c584SApple OSS Distributions <fieldat id="VECITR_10_8" msb="10" lsb="8"/> 4671*1031c584SApple OSS Distributions <fieldat id="IDF_7_7" msb="7" lsb="7"/> 4672*1031c584SApple OSS Distributions <fieldat id="0_6_5" msb="6" lsb="5"/> 4673*1031c584SApple OSS Distributions <fieldat id="IXF_4_4" msb="4" lsb="4"/> 4674*1031c584SApple OSS Distributions <fieldat id="UFF_3_3" msb="3" lsb="3"/> 4675*1031c584SApple OSS Distributions <fieldat id="OFF_2_2" msb="2" lsb="2"/> 4676*1031c584SApple OSS Distributions <fieldat id="DZF_1_1" msb="1" lsb="1"/> 4677*1031c584SApple OSS Distributions <fieldat id="IOF_0_0" msb="0" lsb="0"/> 4678*1031c584SApple OSS Distributions </reg_fieldset> 4679*1031c584SApple OSS Distributions </partial_fieldset> 4680*1031c584SApple OSS Distributions <partial_fieldset> 4681*1031c584SApple OSS Distributions <fields length="25"> 4682*1031c584SApple OSS Distributions <fields_instance>SError interrupt</fields_instance> 4683*1031c584SApple OSS Distributions <text_before_fields> 4684*1031c584SApple OSS Distributions 4685*1031c584SApple OSS Distributions 4686*1031c584SApple OSS Distributions 4687*1031c584SApple OSS Distributions </text_before_fields> 4688*1031c584SApple OSS Distributions 4689*1031c584SApple OSS Distributions <field 4690*1031c584SApple OSS Distributions id="IDS_24_24" 4691*1031c584SApple OSS Distributions is_variable_length="False" 4692*1031c584SApple OSS Distributions has_partial_fieldset="False" 4693*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4694*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4695*1031c584SApple OSS Distributions is_constant_value="False" 4696*1031c584SApple OSS Distributions > 4697*1031c584SApple OSS Distributions <field_name>IDS</field_name> 4698*1031c584SApple OSS Distributions <field_msb>24</field_msb> 4699*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 4700*1031c584SApple OSS Distributions <field_description order="before"> 4701*1031c584SApple OSS Distributions 4702*1031c584SApple OSS Distributions <para><arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome. Possible values of this bit are:</para> 4703*1031c584SApple OSS Distributions 4704*1031c584SApple OSS Distributions </field_description> 4705*1031c584SApple OSS Distributions <field_values> 4706*1031c584SApple OSS Distributions 4707*1031c584SApple OSS Distributions 4708*1031c584SApple OSS Distributions <field_value_instance> 4709*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4710*1031c584SApple OSS Distributions <field_value_description> 4711*1031c584SApple OSS Distributions <para>Bits[23:0] of the ISS field holds the fields described in this encoding.</para> 4712*1031c584SApple OSS Distributions<note><para>If the RAS Extension is not implemented, this means that bits[23:0] of the ISS field are <arm-defined-word>RES0</arm-defined-word>.</para></note> 4713*1031c584SApple OSS Distributions</field_value_description> 4714*1031c584SApple OSS Distributions </field_value_instance> 4715*1031c584SApple OSS Distributions <field_value_instance> 4716*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4717*1031c584SApple OSS Distributions <field_value_description> 4718*1031c584SApple OSS Distributions <para>Bits[23:0] of the ISS field holds <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> syndrome information that can be used to provide additional information about the SError interrupt.</para> 4719*1031c584SApple OSS Distributions</field_value_description> 4720*1031c584SApple OSS Distributions </field_value_instance> 4721*1031c584SApple OSS Distributions </field_values> 4722*1031c584SApple OSS Distributions <field_description order="after"> 4723*1031c584SApple OSS Distributions 4724*1031c584SApple OSS Distributions <note><para>This field was previously called ISV.</para></note> 4725*1031c584SApple OSS Distributions 4726*1031c584SApple OSS Distributions </field_description> 4727*1031c584SApple OSS Distributions <field_resets> 4728*1031c584SApple OSS Distributions 4729*1031c584SApple OSS Distributions <field_reset> 4730*1031c584SApple OSS Distributions 4731*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4732*1031c584SApple OSS Distributions 4733*1031c584SApple OSS Distributions </field_reset> 4734*1031c584SApple OSS Distributions</field_resets> 4735*1031c584SApple OSS Distributions </field> 4736*1031c584SApple OSS Distributions <field 4737*1031c584SApple OSS Distributions id="0_23_14" 4738*1031c584SApple OSS Distributions is_variable_length="False" 4739*1031c584SApple OSS Distributions has_partial_fieldset="False" 4740*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4741*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4742*1031c584SApple OSS Distributions is_constant_value="False" 4743*1031c584SApple OSS Distributions rwtype="RES0" 4744*1031c584SApple OSS Distributions > 4745*1031c584SApple OSS Distributions <field_name>0</field_name> 4746*1031c584SApple OSS Distributions <field_msb>23</field_msb> 4747*1031c584SApple OSS Distributions <field_lsb>14</field_lsb> 4748*1031c584SApple OSS Distributions <field_description order="before"> 4749*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4750*1031c584SApple OSS Distributions </field_description> 4751*1031c584SApple OSS Distributions <field_values> 4752*1031c584SApple OSS Distributions </field_values> 4753*1031c584SApple OSS Distributions </field> 4754*1031c584SApple OSS Distributions <field 4755*1031c584SApple OSS Distributions id="IESB_13_13_1" 4756*1031c584SApple OSS Distributions is_variable_length="False" 4757*1031c584SApple OSS Distributions has_partial_fieldset="False" 4758*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4759*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4760*1031c584SApple OSS Distributions is_constant_value="False" 4761*1031c584SApple OSS Distributions > 4762*1031c584SApple OSS Distributions <field_name>IESB</field_name> 4763*1031c584SApple OSS Distributions <field_msb>13</field_msb> 4764*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 4765*1031c584SApple OSS Distributions <field_description order="before"> 4766*1031c584SApple OSS Distributions 4767*1031c584SApple OSS Distributions <para>Implicit error synchronization event.</para> 4768*1031c584SApple OSS Distributions 4769*1031c584SApple OSS Distributions </field_description> 4770*1031c584SApple OSS Distributions <field_values> 4771*1031c584SApple OSS Distributions 4772*1031c584SApple OSS Distributions 4773*1031c584SApple OSS Distributions <field_value_instance> 4774*1031c584SApple OSS Distributions <field_value>0b0</field_value> 4775*1031c584SApple OSS Distributions <field_value_description> 4776*1031c584SApple OSS Distributions <para>The SError interrupt was either not synchronized by the implicit error synchronization event or not taken immediately.</para> 4777*1031c584SApple OSS Distributions</field_value_description> 4778*1031c584SApple OSS Distributions </field_value_instance> 4779*1031c584SApple OSS Distributions <field_value_instance> 4780*1031c584SApple OSS Distributions <field_value>0b1</field_value> 4781*1031c584SApple OSS Distributions <field_value_description> 4782*1031c584SApple OSS Distributions <para>The SError interrupt was synchronized by the implicit error synchronization event and taken immediately.</para> 4783*1031c584SApple OSS Distributions</field_value_description> 4784*1031c584SApple OSS Distributions </field_value_instance> 4785*1031c584SApple OSS Distributions </field_values> 4786*1031c584SApple OSS Distributions <field_description order="after"> 4787*1031c584SApple OSS Distributions 4788*1031c584SApple OSS Distributions <para>This field is <arm-defined-word>RES0</arm-defined-word> if the value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</para> 4789*1031c584SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension and <xref linkend="v8.2.IESB" browsertext="ARMv8.2-IESB" filename="A_introduction_to_the_armv8_architecture.fm"/>.</para></note> 4790*1031c584SApple OSS Distributions 4791*1031c584SApple OSS Distributions </field_description> 4792*1031c584SApple OSS Distributions <field_resets> 4793*1031c584SApple OSS Distributions 4794*1031c584SApple OSS Distributions <field_reset> 4795*1031c584SApple OSS Distributions 4796*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4797*1031c584SApple OSS Distributions 4798*1031c584SApple OSS Distributions </field_reset> 4799*1031c584SApple OSS Distributions</field_resets> 4800*1031c584SApple OSS Distributions <fields_condition>When ARMv8.2-IESB is implemented</fields_condition> 4801*1031c584SApple OSS Distributions </field> 4802*1031c584SApple OSS Distributions <field 4803*1031c584SApple OSS Distributions id="0_13_13_2" 4804*1031c584SApple OSS Distributions is_variable_length="False" 4805*1031c584SApple OSS Distributions has_partial_fieldset="False" 4806*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4807*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4808*1031c584SApple OSS Distributions is_constant_value="False" 4809*1031c584SApple OSS Distributions rwtype="RES0" 4810*1031c584SApple OSS Distributions > 4811*1031c584SApple OSS Distributions <field_name>0</field_name> 4812*1031c584SApple OSS Distributions <field_msb>13</field_msb> 4813*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 4814*1031c584SApple OSS Distributions <field_description order="before"> 4815*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4816*1031c584SApple OSS Distributions </field_description> 4817*1031c584SApple OSS Distributions <field_values> 4818*1031c584SApple OSS Distributions </field_values> 4819*1031c584SApple OSS Distributions </field> 4820*1031c584SApple OSS Distributions <field 4821*1031c584SApple OSS Distributions id="AET_12_10" 4822*1031c584SApple OSS Distributions is_variable_length="False" 4823*1031c584SApple OSS Distributions has_partial_fieldset="False" 4824*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4825*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4826*1031c584SApple OSS Distributions is_constant_value="False" 4827*1031c584SApple OSS Distributions > 4828*1031c584SApple OSS Distributions <field_name>AET</field_name> 4829*1031c584SApple OSS Distributions <field_msb>12</field_msb> 4830*1031c584SApple OSS Distributions <field_lsb>10</field_lsb> 4831*1031c584SApple OSS Distributions <field_description order="before"> 4832*1031c584SApple OSS Distributions 4833*1031c584SApple OSS Distributions <para>Asynchronous Error Type.</para> 4834*1031c584SApple OSS Distributions<para>When the RAS Extension is implemented and DFSC is <binarynumber>0b010001</binarynumber>, describes the state of the PE after taking the SError interrupt exception. The possible values of this field are:</para> 4835*1031c584SApple OSS Distributions 4836*1031c584SApple OSS Distributions </field_description> 4837*1031c584SApple OSS Distributions <field_values> 4838*1031c584SApple OSS Distributions 4839*1031c584SApple OSS Distributions 4840*1031c584SApple OSS Distributions <field_value_instance> 4841*1031c584SApple OSS Distributions <field_value>0b000</field_value> 4842*1031c584SApple OSS Distributions <field_value_description> 4843*1031c584SApple OSS Distributions <para>Uncontainable error (UC).</para> 4844*1031c584SApple OSS Distributions</field_value_description> 4845*1031c584SApple OSS Distributions </field_value_instance> 4846*1031c584SApple OSS Distributions <field_value_instance> 4847*1031c584SApple OSS Distributions <field_value>0b001</field_value> 4848*1031c584SApple OSS Distributions <field_value_description> 4849*1031c584SApple OSS Distributions <para>Unrecoverable error (UEU).</para> 4850*1031c584SApple OSS Distributions</field_value_description> 4851*1031c584SApple OSS Distributions </field_value_instance> 4852*1031c584SApple OSS Distributions <field_value_instance> 4853*1031c584SApple OSS Distributions <field_value>0b010</field_value> 4854*1031c584SApple OSS Distributions <field_value_description> 4855*1031c584SApple OSS Distributions <para>Restartable error (UEO).</para> 4856*1031c584SApple OSS Distributions</field_value_description> 4857*1031c584SApple OSS Distributions </field_value_instance> 4858*1031c584SApple OSS Distributions <field_value_instance> 4859*1031c584SApple OSS Distributions <field_value>0b011</field_value> 4860*1031c584SApple OSS Distributions <field_value_description> 4861*1031c584SApple OSS Distributions <para>Recoverable error (UER).</para> 4862*1031c584SApple OSS Distributions</field_value_description> 4863*1031c584SApple OSS Distributions </field_value_instance> 4864*1031c584SApple OSS Distributions <field_value_instance> 4865*1031c584SApple OSS Distributions <field_value>0b110</field_value> 4866*1031c584SApple OSS Distributions <field_value_description> 4867*1031c584SApple OSS Distributions <para>Corrected error (CE).</para> 4868*1031c584SApple OSS Distributions</field_value_description> 4869*1031c584SApple OSS Distributions </field_value_instance> 4870*1031c584SApple OSS Distributions </field_values> 4871*1031c584SApple OSS Distributions <field_description order="after"> 4872*1031c584SApple OSS Distributions 4873*1031c584SApple OSS Distributions <para>All other values are reserved.</para> 4874*1031c584SApple OSS Distributions<para>If multiple errors are taken as a single SError interrupt exception, the overall state of the PE is reported. For example, if both a Recoverable and Unrecoverable error occurred, the state is Unrecoverable.</para> 4875*1031c584SApple OSS Distributions<note><para>Software can use this information to determine what recovery might be possible. The recovery software must also examine any implemented fault records to determine the location and extent of the error.</para></note><para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4876*1031c584SApple OSS Distributions<list type="unordered"> 4877*1031c584SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4878*1031c584SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4879*1031c584SApple OSS Distributions</listitem></list> 4880*1031c584SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4881*1031c584SApple OSS Distributions 4882*1031c584SApple OSS Distributions </field_description> 4883*1031c584SApple OSS Distributions <field_resets> 4884*1031c584SApple OSS Distributions 4885*1031c584SApple OSS Distributions <field_reset> 4886*1031c584SApple OSS Distributions 4887*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4888*1031c584SApple OSS Distributions 4889*1031c584SApple OSS Distributions </field_reset> 4890*1031c584SApple OSS Distributions</field_resets> 4891*1031c584SApple OSS Distributions </field> 4892*1031c584SApple OSS Distributions <field 4893*1031c584SApple OSS Distributions id="EA_9_9" 4894*1031c584SApple OSS Distributions is_variable_length="False" 4895*1031c584SApple OSS Distributions has_partial_fieldset="False" 4896*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4897*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4898*1031c584SApple OSS Distributions is_constant_value="False" 4899*1031c584SApple OSS Distributions > 4900*1031c584SApple OSS Distributions <field_name>EA</field_name> 4901*1031c584SApple OSS Distributions <field_msb>9</field_msb> 4902*1031c584SApple OSS Distributions <field_lsb>9</field_lsb> 4903*1031c584SApple OSS Distributions <field_description order="before"> 4904*1031c584SApple OSS Distributions 4905*1031c584SApple OSS Distributions <para>External abort type. When the RAS Extension is implemented, this bit can provide an <arm-defined-word>IMPLEMENTATION DEFINED</arm-defined-word> classification of External aborts.</para> 4906*1031c584SApple OSS Distributions<para>For any abort other than an External abort this bit returns a value of 0.</para> 4907*1031c584SApple OSS Distributions<para>This field is <arm-defined-word>RES0</arm-defined-word> if either:</para> 4908*1031c584SApple OSS Distributions<list type="unordered"> 4909*1031c584SApple OSS Distributions<listitem><content>The RAS Extension is not implemented.</content> 4910*1031c584SApple OSS Distributions</listitem><listitem><content>The value returned in the DFSC field is not <binarynumber>0b010001</binarynumber>.</content> 4911*1031c584SApple OSS Distributions</listitem></list> 4912*1031c584SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4913*1031c584SApple OSS Distributions 4914*1031c584SApple OSS Distributions </field_description> 4915*1031c584SApple OSS Distributions <field_values> 4916*1031c584SApple OSS Distributions 4917*1031c584SApple OSS Distributions 4918*1031c584SApple OSS Distributions </field_values> 4919*1031c584SApple OSS Distributions <field_resets> 4920*1031c584SApple OSS Distributions 4921*1031c584SApple OSS Distributions <field_reset> 4922*1031c584SApple OSS Distributions 4923*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4924*1031c584SApple OSS Distributions 4925*1031c584SApple OSS Distributions </field_reset> 4926*1031c584SApple OSS Distributions</field_resets> 4927*1031c584SApple OSS Distributions </field> 4928*1031c584SApple OSS Distributions <field 4929*1031c584SApple OSS Distributions id="0_8_6" 4930*1031c584SApple OSS Distributions is_variable_length="False" 4931*1031c584SApple OSS Distributions has_partial_fieldset="False" 4932*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4933*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4934*1031c584SApple OSS Distributions is_constant_value="False" 4935*1031c584SApple OSS Distributions rwtype="RES0" 4936*1031c584SApple OSS Distributions > 4937*1031c584SApple OSS Distributions <field_name>0</field_name> 4938*1031c584SApple OSS Distributions <field_msb>8</field_msb> 4939*1031c584SApple OSS Distributions <field_lsb>6</field_lsb> 4940*1031c584SApple OSS Distributions <field_description order="before"> 4941*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 4942*1031c584SApple OSS Distributions </field_description> 4943*1031c584SApple OSS Distributions <field_values> 4944*1031c584SApple OSS Distributions </field_values> 4945*1031c584SApple OSS Distributions </field> 4946*1031c584SApple OSS Distributions <field 4947*1031c584SApple OSS Distributions id="DFSC_5_0" 4948*1031c584SApple OSS Distributions is_variable_length="False" 4949*1031c584SApple OSS Distributions has_partial_fieldset="False" 4950*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 4951*1031c584SApple OSS Distributions is_access_restriction_possible="False" 4952*1031c584SApple OSS Distributions is_constant_value="False" 4953*1031c584SApple OSS Distributions > 4954*1031c584SApple OSS Distributions <field_name>DFSC</field_name> 4955*1031c584SApple OSS Distributions <field_msb>5</field_msb> 4956*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 4957*1031c584SApple OSS Distributions <field_description order="before"> 4958*1031c584SApple OSS Distributions 4959*1031c584SApple OSS Distributions <para>Data Fault Status Code. When the RAS Extension is implemented, possible values of this field are:</para> 4960*1031c584SApple OSS Distributions 4961*1031c584SApple OSS Distributions </field_description> 4962*1031c584SApple OSS Distributions <field_values> 4963*1031c584SApple OSS Distributions 4964*1031c584SApple OSS Distributions 4965*1031c584SApple OSS Distributions <field_value_instance> 4966*1031c584SApple OSS Distributions <field_value>0b000000</field_value> 4967*1031c584SApple OSS Distributions <field_value_description> 4968*1031c584SApple OSS Distributions <para>Uncategorized.</para> 4969*1031c584SApple OSS Distributions</field_value_description> 4970*1031c584SApple OSS Distributions </field_value_instance> 4971*1031c584SApple OSS Distributions <field_value_instance> 4972*1031c584SApple OSS Distributions <field_value>0b010001</field_value> 4973*1031c584SApple OSS Distributions <field_value_description> 4974*1031c584SApple OSS Distributions <para>Asynchronous SError interrupt.</para> 4975*1031c584SApple OSS Distributions</field_value_description> 4976*1031c584SApple OSS Distributions </field_value_instance> 4977*1031c584SApple OSS Distributions </field_values> 4978*1031c584SApple OSS Distributions <field_description order="after"> 4979*1031c584SApple OSS Distributions 4980*1031c584SApple OSS Distributions <para>All other values are reserved.</para> 4981*1031c584SApple OSS Distributions<para>If the RAS Extension is not implemented, this field is <arm-defined-word>RES0</arm-defined-word>.</para> 4982*1031c584SApple OSS Distributions<note><para>Armv8.2 requires the implementation of the RAS Extension.</para></note> 4983*1031c584SApple OSS Distributions 4984*1031c584SApple OSS Distributions </field_description> 4985*1031c584SApple OSS Distributions <field_resets> 4986*1031c584SApple OSS Distributions 4987*1031c584SApple OSS Distributions <field_reset> 4988*1031c584SApple OSS Distributions 4989*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 4990*1031c584SApple OSS Distributions 4991*1031c584SApple OSS Distributions </field_reset> 4992*1031c584SApple OSS Distributions</field_resets> 4993*1031c584SApple OSS Distributions </field> 4994*1031c584SApple OSS Distributions <text_after_fields> 4995*1031c584SApple OSS Distributions 4996*1031c584SApple OSS Distributions 4997*1031c584SApple OSS Distributions 4998*1031c584SApple OSS Distributions </text_after_fields> 4999*1031c584SApple OSS Distributions </fields> 5000*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5001*1031c584SApple OSS Distributions 5002*1031c584SApple OSS Distributions 5003*1031c584SApple OSS Distributions 5004*1031c584SApple OSS Distributions 5005*1031c584SApple OSS Distributions 5006*1031c584SApple OSS Distributions 5007*1031c584SApple OSS Distributions 5008*1031c584SApple OSS Distributions 5009*1031c584SApple OSS Distributions 5010*1031c584SApple OSS Distributions 5011*1031c584SApple OSS Distributions 5012*1031c584SApple OSS Distributions 5013*1031c584SApple OSS Distributions 5014*1031c584SApple OSS Distributions 5015*1031c584SApple OSS Distributions 5016*1031c584SApple OSS Distributions 5017*1031c584SApple OSS Distributions <fieldat id="IDS_24_24" msb="24" lsb="24"/> 5018*1031c584SApple OSS Distributions <fieldat id="0_23_14" msb="23" lsb="14"/> 5019*1031c584SApple OSS Distributions <fieldat id="IESB_13_13_1" msb="13" lsb="13"/> 5020*1031c584SApple OSS Distributions <fieldat id="AET_12_10" msb="12" lsb="10"/> 5021*1031c584SApple OSS Distributions <fieldat id="EA_9_9" msb="9" lsb="9"/> 5022*1031c584SApple OSS Distributions <fieldat id="0_8_6" msb="8" lsb="6"/> 5023*1031c584SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5024*1031c584SApple OSS Distributions </reg_fieldset> 5025*1031c584SApple OSS Distributions </partial_fieldset> 5026*1031c584SApple OSS Distributions <partial_fieldset> 5027*1031c584SApple OSS Distributions <fields length="25"> 5028*1031c584SApple OSS Distributions <fields_instance>Exception from a Breakpoint or Vector Catch debug exception</fields_instance> 5029*1031c584SApple OSS Distributions <text_before_fields> 5030*1031c584SApple OSS Distributions 5031*1031c584SApple OSS Distributions 5032*1031c584SApple OSS Distributions 5033*1031c584SApple OSS Distributions </text_before_fields> 5034*1031c584SApple OSS Distributions 5035*1031c584SApple OSS Distributions <field 5036*1031c584SApple OSS Distributions id="0_24_6" 5037*1031c584SApple OSS Distributions is_variable_length="False" 5038*1031c584SApple OSS Distributions has_partial_fieldset="False" 5039*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5040*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5041*1031c584SApple OSS Distributions is_constant_value="False" 5042*1031c584SApple OSS Distributions rwtype="RES0" 5043*1031c584SApple OSS Distributions > 5044*1031c584SApple OSS Distributions <field_name>0</field_name> 5045*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5046*1031c584SApple OSS Distributions <field_lsb>6</field_lsb> 5047*1031c584SApple OSS Distributions <field_description order="before"> 5048*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5049*1031c584SApple OSS Distributions </field_description> 5050*1031c584SApple OSS Distributions <field_values> 5051*1031c584SApple OSS Distributions </field_values> 5052*1031c584SApple OSS Distributions </field> 5053*1031c584SApple OSS Distributions <field 5054*1031c584SApple OSS Distributions id="IFSC_5_0" 5055*1031c584SApple OSS Distributions is_variable_length="False" 5056*1031c584SApple OSS Distributions has_partial_fieldset="False" 5057*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5058*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5059*1031c584SApple OSS Distributions is_constant_value="False" 5060*1031c584SApple OSS Distributions > 5061*1031c584SApple OSS Distributions <field_name>IFSC</field_name> 5062*1031c584SApple OSS Distributions <field_msb>5</field_msb> 5063*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5064*1031c584SApple OSS Distributions <field_description order="before"> 5065*1031c584SApple OSS Distributions 5066*1031c584SApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5067*1031c584SApple OSS Distributions 5068*1031c584SApple OSS Distributions </field_description> 5069*1031c584SApple OSS Distributions <field_values> 5070*1031c584SApple OSS Distributions 5071*1031c584SApple OSS Distributions 5072*1031c584SApple OSS Distributions </field_values> 5073*1031c584SApple OSS Distributions <field_resets> 5074*1031c584SApple OSS Distributions 5075*1031c584SApple OSS Distributions <field_reset> 5076*1031c584SApple OSS Distributions 5077*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5078*1031c584SApple OSS Distributions 5079*1031c584SApple OSS Distributions </field_reset> 5080*1031c584SApple OSS Distributions</field_resets> 5081*1031c584SApple OSS Distributions </field> 5082*1031c584SApple OSS Distributions <text_after_fields> 5083*1031c584SApple OSS Distributions 5084*1031c584SApple OSS Distributions <para>For more information about generating these exceptions:</para> 5085*1031c584SApple OSS Distributions<list type="unordered"> 5086*1031c584SApple OSS Distributions<listitem><content>For exceptions from AArch64, see <xref linkend="BCGGEABJ" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</content> 5087*1031c584SApple OSS Distributions</listitem><listitem><content>For exceptions from AArch32, see <xref linkend="BGBDJAJB" browsertext="'Breakpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2 (AArch32 Self-hosted Debug)" filename="G_aarch32_self_hosted_debug"/> and <xref linkend="G2BCGJGBCC" browsertext="'Vector Catch exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section G2" filename="G_aarch32_self_hosted_debug"/>.</content> 5088*1031c584SApple OSS Distributions</listitem></list> 5089*1031c584SApple OSS Distributions 5090*1031c584SApple OSS Distributions </text_after_fields> 5091*1031c584SApple OSS Distributions </fields> 5092*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5093*1031c584SApple OSS Distributions 5094*1031c584SApple OSS Distributions 5095*1031c584SApple OSS Distributions 5096*1031c584SApple OSS Distributions 5097*1031c584SApple OSS Distributions 5098*1031c584SApple OSS Distributions 5099*1031c584SApple OSS Distributions <fieldat id="0_24_6" msb="24" lsb="6"/> 5100*1031c584SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5101*1031c584SApple OSS Distributions </reg_fieldset> 5102*1031c584SApple OSS Distributions </partial_fieldset> 5103*1031c584SApple OSS Distributions <partial_fieldset> 5104*1031c584SApple OSS Distributions <fields length="25"> 5105*1031c584SApple OSS Distributions <fields_instance>Exception from a Software Step exception</fields_instance> 5106*1031c584SApple OSS Distributions <text_before_fields> 5107*1031c584SApple OSS Distributions 5108*1031c584SApple OSS Distributions 5109*1031c584SApple OSS Distributions 5110*1031c584SApple OSS Distributions </text_before_fields> 5111*1031c584SApple OSS Distributions 5112*1031c584SApple OSS Distributions <field 5113*1031c584SApple OSS Distributions id="ISV_24_24" 5114*1031c584SApple OSS Distributions is_variable_length="False" 5115*1031c584SApple OSS Distributions has_partial_fieldset="False" 5116*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5117*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5118*1031c584SApple OSS Distributions is_constant_value="False" 5119*1031c584SApple OSS Distributions > 5120*1031c584SApple OSS Distributions <field_name>ISV</field_name> 5121*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5122*1031c584SApple OSS Distributions <field_lsb>24</field_lsb> 5123*1031c584SApple OSS Distributions <field_description order="before"> 5124*1031c584SApple OSS Distributions 5125*1031c584SApple OSS Distributions <para>Instruction syndrome valid. Indicates whether the EX bit, ISS[6], is valid, as follows:</para> 5126*1031c584SApple OSS Distributions 5127*1031c584SApple OSS Distributions </field_description> 5128*1031c584SApple OSS Distributions <field_values> 5129*1031c584SApple OSS Distributions 5130*1031c584SApple OSS Distributions 5131*1031c584SApple OSS Distributions <field_value_instance> 5132*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5133*1031c584SApple OSS Distributions <field_value_description> 5134*1031c584SApple OSS Distributions <para>EX bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5135*1031c584SApple OSS Distributions</field_value_description> 5136*1031c584SApple OSS Distributions </field_value_instance> 5137*1031c584SApple OSS Distributions <field_value_instance> 5138*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5139*1031c584SApple OSS Distributions <field_value_description> 5140*1031c584SApple OSS Distributions <para>EX bit is valid.</para> 5141*1031c584SApple OSS Distributions</field_value_description> 5142*1031c584SApple OSS Distributions </field_value_instance> 5143*1031c584SApple OSS Distributions </field_values> 5144*1031c584SApple OSS Distributions <field_description order="after"> 5145*1031c584SApple OSS Distributions 5146*1031c584SApple OSS Distributions <para>See the EX bit description for more information.</para> 5147*1031c584SApple OSS Distributions 5148*1031c584SApple OSS Distributions </field_description> 5149*1031c584SApple OSS Distributions <field_resets> 5150*1031c584SApple OSS Distributions 5151*1031c584SApple OSS Distributions <field_reset> 5152*1031c584SApple OSS Distributions 5153*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5154*1031c584SApple OSS Distributions 5155*1031c584SApple OSS Distributions </field_reset> 5156*1031c584SApple OSS Distributions</field_resets> 5157*1031c584SApple OSS Distributions </field> 5158*1031c584SApple OSS Distributions <field 5159*1031c584SApple OSS Distributions id="0_23_7" 5160*1031c584SApple OSS Distributions is_variable_length="False" 5161*1031c584SApple OSS Distributions has_partial_fieldset="False" 5162*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5163*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5164*1031c584SApple OSS Distributions is_constant_value="False" 5165*1031c584SApple OSS Distributions rwtype="RES0" 5166*1031c584SApple OSS Distributions > 5167*1031c584SApple OSS Distributions <field_name>0</field_name> 5168*1031c584SApple OSS Distributions <field_msb>23</field_msb> 5169*1031c584SApple OSS Distributions <field_lsb>7</field_lsb> 5170*1031c584SApple OSS Distributions <field_description order="before"> 5171*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5172*1031c584SApple OSS Distributions </field_description> 5173*1031c584SApple OSS Distributions <field_values> 5174*1031c584SApple OSS Distributions </field_values> 5175*1031c584SApple OSS Distributions </field> 5176*1031c584SApple OSS Distributions <field 5177*1031c584SApple OSS Distributions id="EX_6_6" 5178*1031c584SApple OSS Distributions is_variable_length="False" 5179*1031c584SApple OSS Distributions has_partial_fieldset="False" 5180*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5181*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5182*1031c584SApple OSS Distributions is_constant_value="False" 5183*1031c584SApple OSS Distributions > 5184*1031c584SApple OSS Distributions <field_name>EX</field_name> 5185*1031c584SApple OSS Distributions <field_msb>6</field_msb> 5186*1031c584SApple OSS Distributions <field_lsb>6</field_lsb> 5187*1031c584SApple OSS Distributions <field_description order="before"> 5188*1031c584SApple OSS Distributions 5189*1031c584SApple OSS Distributions <para>Exclusive operation. If the ISV bit is set to 1, this bit indicates whether a Load-Exclusive instruction was stepped.</para> 5190*1031c584SApple OSS Distributions 5191*1031c584SApple OSS Distributions </field_description> 5192*1031c584SApple OSS Distributions <field_values> 5193*1031c584SApple OSS Distributions 5194*1031c584SApple OSS Distributions 5195*1031c584SApple OSS Distributions <field_value_instance> 5196*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5197*1031c584SApple OSS Distributions <field_value_description> 5198*1031c584SApple OSS Distributions <para>An instruction other than a Load-Exclusive instruction was stepped.</para> 5199*1031c584SApple OSS Distributions</field_value_description> 5200*1031c584SApple OSS Distributions </field_value_instance> 5201*1031c584SApple OSS Distributions <field_value_instance> 5202*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5203*1031c584SApple OSS Distributions <field_value_description> 5204*1031c584SApple OSS Distributions <para>A Load-Exclusive instruction was stepped.</para> 5205*1031c584SApple OSS Distributions</field_value_description> 5206*1031c584SApple OSS Distributions </field_value_instance> 5207*1031c584SApple OSS Distributions </field_values> 5208*1031c584SApple OSS Distributions <field_description order="after"> 5209*1031c584SApple OSS Distributions 5210*1031c584SApple OSS Distributions <para>If the ISV bit is set to 0, this bit is <arm-defined-word>RES0</arm-defined-word>, indicating no syndrome data is available.</para> 5211*1031c584SApple OSS Distributions 5212*1031c584SApple OSS Distributions </field_description> 5213*1031c584SApple OSS Distributions <field_resets> 5214*1031c584SApple OSS Distributions 5215*1031c584SApple OSS Distributions <field_reset> 5216*1031c584SApple OSS Distributions 5217*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5218*1031c584SApple OSS Distributions 5219*1031c584SApple OSS Distributions </field_reset> 5220*1031c584SApple OSS Distributions</field_resets> 5221*1031c584SApple OSS Distributions </field> 5222*1031c584SApple OSS Distributions <field 5223*1031c584SApple OSS Distributions id="IFSC_5_0" 5224*1031c584SApple OSS Distributions is_variable_length="False" 5225*1031c584SApple OSS Distributions has_partial_fieldset="False" 5226*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5227*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5228*1031c584SApple OSS Distributions is_constant_value="False" 5229*1031c584SApple OSS Distributions > 5230*1031c584SApple OSS Distributions <field_name>IFSC</field_name> 5231*1031c584SApple OSS Distributions <field_msb>5</field_msb> 5232*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5233*1031c584SApple OSS Distributions <field_description order="before"> 5234*1031c584SApple OSS Distributions 5235*1031c584SApple OSS Distributions <para>Instruction Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5236*1031c584SApple OSS Distributions 5237*1031c584SApple OSS Distributions </field_description> 5238*1031c584SApple OSS Distributions <field_values> 5239*1031c584SApple OSS Distributions 5240*1031c584SApple OSS Distributions 5241*1031c584SApple OSS Distributions </field_values> 5242*1031c584SApple OSS Distributions <field_resets> 5243*1031c584SApple OSS Distributions 5244*1031c584SApple OSS Distributions <field_reset> 5245*1031c584SApple OSS Distributions 5246*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5247*1031c584SApple OSS Distributions 5248*1031c584SApple OSS Distributions </field_reset> 5249*1031c584SApple OSS Distributions</field_resets> 5250*1031c584SApple OSS Distributions </field> 5251*1031c584SApple OSS Distributions <text_after_fields> 5252*1031c584SApple OSS Distributions 5253*1031c584SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIIDAJ" browsertext="'Software Step exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5254*1031c584SApple OSS Distributions 5255*1031c584SApple OSS Distributions </text_after_fields> 5256*1031c584SApple OSS Distributions </fields> 5257*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5258*1031c584SApple OSS Distributions 5259*1031c584SApple OSS Distributions 5260*1031c584SApple OSS Distributions 5261*1031c584SApple OSS Distributions 5262*1031c584SApple OSS Distributions 5263*1031c584SApple OSS Distributions 5264*1031c584SApple OSS Distributions 5265*1031c584SApple OSS Distributions 5266*1031c584SApple OSS Distributions 5267*1031c584SApple OSS Distributions 5268*1031c584SApple OSS Distributions <fieldat id="ISV_24_24" msb="24" lsb="24"/> 5269*1031c584SApple OSS Distributions <fieldat id="0_23_7" msb="23" lsb="7"/> 5270*1031c584SApple OSS Distributions <fieldat id="EX_6_6" msb="6" lsb="6"/> 5271*1031c584SApple OSS Distributions <fieldat id="IFSC_5_0" msb="5" lsb="0"/> 5272*1031c584SApple OSS Distributions </reg_fieldset> 5273*1031c584SApple OSS Distributions </partial_fieldset> 5274*1031c584SApple OSS Distributions <partial_fieldset> 5275*1031c584SApple OSS Distributions <fields length="25"> 5276*1031c584SApple OSS Distributions <fields_instance>Exception from a Watchpoint exception</fields_instance> 5277*1031c584SApple OSS Distributions <text_before_fields> 5278*1031c584SApple OSS Distributions 5279*1031c584SApple OSS Distributions 5280*1031c584SApple OSS Distributions 5281*1031c584SApple OSS Distributions </text_before_fields> 5282*1031c584SApple OSS Distributions 5283*1031c584SApple OSS Distributions <field 5284*1031c584SApple OSS Distributions id="0_24_14" 5285*1031c584SApple OSS Distributions is_variable_length="False" 5286*1031c584SApple OSS Distributions has_partial_fieldset="False" 5287*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5288*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5289*1031c584SApple OSS Distributions is_constant_value="False" 5290*1031c584SApple OSS Distributions rwtype="RES0" 5291*1031c584SApple OSS Distributions > 5292*1031c584SApple OSS Distributions <field_name>0</field_name> 5293*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5294*1031c584SApple OSS Distributions <field_lsb>14</field_lsb> 5295*1031c584SApple OSS Distributions <field_description order="before"> 5296*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5297*1031c584SApple OSS Distributions </field_description> 5298*1031c584SApple OSS Distributions <field_values> 5299*1031c584SApple OSS Distributions </field_values> 5300*1031c584SApple OSS Distributions </field> 5301*1031c584SApple OSS Distributions <field 5302*1031c584SApple OSS Distributions id="VNCR_13_13_1" 5303*1031c584SApple OSS Distributions is_variable_length="False" 5304*1031c584SApple OSS Distributions has_partial_fieldset="False" 5305*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5306*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5307*1031c584SApple OSS Distributions is_constant_value="False" 5308*1031c584SApple OSS Distributions > 5309*1031c584SApple OSS Distributions <field_name>VNCR</field_name> 5310*1031c584SApple OSS Distributions <field_msb>13</field_msb> 5311*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 5312*1031c584SApple OSS Distributions <field_description order="before"> 5313*1031c584SApple OSS Distributions 5314*1031c584SApple OSS Distributions <para>Indicates that the watchpoint came from use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> register by EL1 code.</para> 5315*1031c584SApple OSS Distributions 5316*1031c584SApple OSS Distributions </field_description> 5317*1031c584SApple OSS Distributions <field_values> 5318*1031c584SApple OSS Distributions 5319*1031c584SApple OSS Distributions 5320*1031c584SApple OSS Distributions <field_value_instance> 5321*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5322*1031c584SApple OSS Distributions <field_value_description> 5323*1031c584SApple OSS Distributions <para>The watchpoint was not generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5324*1031c584SApple OSS Distributions</field_value_description> 5325*1031c584SApple OSS Distributions </field_value_instance> 5326*1031c584SApple OSS Distributions <field_value_instance> 5327*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5328*1031c584SApple OSS Distributions <field_value_description> 5329*1031c584SApple OSS Distributions <para>The watchpoint was generated by the use of <register_link state="AArch64" id="AArch64-vncr_el2.xml">VNCR_EL2</register_link> by EL1 code.</para> 5330*1031c584SApple OSS Distributions</field_value_description> 5331*1031c584SApple OSS Distributions </field_value_instance> 5332*1031c584SApple OSS Distributions </field_values> 5333*1031c584SApple OSS Distributions <field_description order="after"> 5334*1031c584SApple OSS Distributions 5335*1031c584SApple OSS Distributions <para>This field is 0 in ESR_EL1.</para> 5336*1031c584SApple OSS Distributions 5337*1031c584SApple OSS Distributions </field_description> 5338*1031c584SApple OSS Distributions <field_resets> 5339*1031c584SApple OSS Distributions 5340*1031c584SApple OSS Distributions <field_reset> 5341*1031c584SApple OSS Distributions 5342*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5343*1031c584SApple OSS Distributions 5344*1031c584SApple OSS Distributions </field_reset> 5345*1031c584SApple OSS Distributions</field_resets> 5346*1031c584SApple OSS Distributions <fields_condition>When ARMv8.4-NV is implemented</fields_condition> 5347*1031c584SApple OSS Distributions </field> 5348*1031c584SApple OSS Distributions <field 5349*1031c584SApple OSS Distributions id="0_13_13_2" 5350*1031c584SApple OSS Distributions is_variable_length="False" 5351*1031c584SApple OSS Distributions has_partial_fieldset="False" 5352*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5353*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5354*1031c584SApple OSS Distributions is_constant_value="False" 5355*1031c584SApple OSS Distributions rwtype="RES0" 5356*1031c584SApple OSS Distributions > 5357*1031c584SApple OSS Distributions <field_name>0</field_name> 5358*1031c584SApple OSS Distributions <field_msb>13</field_msb> 5359*1031c584SApple OSS Distributions <field_lsb>13</field_lsb> 5360*1031c584SApple OSS Distributions <field_description order="before"> 5361*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5362*1031c584SApple OSS Distributions </field_description> 5363*1031c584SApple OSS Distributions <field_values> 5364*1031c584SApple OSS Distributions </field_values> 5365*1031c584SApple OSS Distributions </field> 5366*1031c584SApple OSS Distributions <field 5367*1031c584SApple OSS Distributions id="0_12_9" 5368*1031c584SApple OSS Distributions is_variable_length="False" 5369*1031c584SApple OSS Distributions has_partial_fieldset="False" 5370*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5371*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5372*1031c584SApple OSS Distributions is_constant_value="False" 5373*1031c584SApple OSS Distributions rwtype="RES0" 5374*1031c584SApple OSS Distributions > 5375*1031c584SApple OSS Distributions <field_name>0</field_name> 5376*1031c584SApple OSS Distributions <field_msb>12</field_msb> 5377*1031c584SApple OSS Distributions <field_lsb>9</field_lsb> 5378*1031c584SApple OSS Distributions <field_description order="before"> 5379*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5380*1031c584SApple OSS Distributions </field_description> 5381*1031c584SApple OSS Distributions <field_values> 5382*1031c584SApple OSS Distributions </field_values> 5383*1031c584SApple OSS Distributions </field> 5384*1031c584SApple OSS Distributions <field 5385*1031c584SApple OSS Distributions id="CM_8_8" 5386*1031c584SApple OSS Distributions is_variable_length="False" 5387*1031c584SApple OSS Distributions has_partial_fieldset="False" 5388*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5389*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5390*1031c584SApple OSS Distributions is_constant_value="False" 5391*1031c584SApple OSS Distributions > 5392*1031c584SApple OSS Distributions <field_name>CM</field_name> 5393*1031c584SApple OSS Distributions <field_msb>8</field_msb> 5394*1031c584SApple OSS Distributions <field_lsb>8</field_lsb> 5395*1031c584SApple OSS Distributions <field_description order="before"> 5396*1031c584SApple OSS Distributions 5397*1031c584SApple OSS Distributions <para>Cache maintenance. Indicates whether the Watchpoint exception came from a cache maintenance or address translation instruction:</para> 5398*1031c584SApple OSS Distributions 5399*1031c584SApple OSS Distributions </field_description> 5400*1031c584SApple OSS Distributions <field_values> 5401*1031c584SApple OSS Distributions 5402*1031c584SApple OSS Distributions 5403*1031c584SApple OSS Distributions <field_value_instance> 5404*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5405*1031c584SApple OSS Distributions <field_value_description> 5406*1031c584SApple OSS Distributions <para>The Watchpoint exception was not generated by the execution of one of the System instructions identified in the description of value 1.</para> 5407*1031c584SApple OSS Distributions</field_value_description> 5408*1031c584SApple OSS Distributions </field_value_instance> 5409*1031c584SApple OSS Distributions <field_value_instance> 5410*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5411*1031c584SApple OSS Distributions <field_value_description> 5412*1031c584SApple OSS Distributions <para>The Watchpoint exception was generated by either the execution of a cache maintenance instruction or by a synchronous Watchpoint exception on the execution of an address translation instruction. The <register_link id="AArch64-dc-zva.xml" state="AArch64">DC ZVA</register_link> instruction is not classified as a cache maintenance instruction, and therefore its execution cannot cause this field to be set to 1.</para> 5413*1031c584SApple OSS Distributions</field_value_description> 5414*1031c584SApple OSS Distributions </field_value_instance> 5415*1031c584SApple OSS Distributions </field_values> 5416*1031c584SApple OSS Distributions <field_resets> 5417*1031c584SApple OSS Distributions 5418*1031c584SApple OSS Distributions <field_reset> 5419*1031c584SApple OSS Distributions 5420*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5421*1031c584SApple OSS Distributions 5422*1031c584SApple OSS Distributions </field_reset> 5423*1031c584SApple OSS Distributions</field_resets> 5424*1031c584SApple OSS Distributions </field> 5425*1031c584SApple OSS Distributions <field 5426*1031c584SApple OSS Distributions id="0_7_7" 5427*1031c584SApple OSS Distributions is_variable_length="False" 5428*1031c584SApple OSS Distributions has_partial_fieldset="False" 5429*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5430*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5431*1031c584SApple OSS Distributions is_constant_value="False" 5432*1031c584SApple OSS Distributions rwtype="RES0" 5433*1031c584SApple OSS Distributions > 5434*1031c584SApple OSS Distributions <field_name>0</field_name> 5435*1031c584SApple OSS Distributions <field_msb>7</field_msb> 5436*1031c584SApple OSS Distributions <field_lsb>7</field_lsb> 5437*1031c584SApple OSS Distributions <field_description order="before"> 5438*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5439*1031c584SApple OSS Distributions </field_description> 5440*1031c584SApple OSS Distributions <field_values> 5441*1031c584SApple OSS Distributions </field_values> 5442*1031c584SApple OSS Distributions </field> 5443*1031c584SApple OSS Distributions <field 5444*1031c584SApple OSS Distributions id="WnR_6_6" 5445*1031c584SApple OSS Distributions is_variable_length="False" 5446*1031c584SApple OSS Distributions has_partial_fieldset="False" 5447*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5448*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5449*1031c584SApple OSS Distributions is_constant_value="False" 5450*1031c584SApple OSS Distributions > 5451*1031c584SApple OSS Distributions <field_name>WnR</field_name> 5452*1031c584SApple OSS Distributions <field_msb>6</field_msb> 5453*1031c584SApple OSS Distributions <field_lsb>6</field_lsb> 5454*1031c584SApple OSS Distributions <field_description order="before"> 5455*1031c584SApple OSS Distributions 5456*1031c584SApple OSS Distributions <para>Write not Read. Indicates whether the Watchpoint exception was caused by an instruction writing to a memory location, or by an instruction reading from a memory location. The possible values of this bit are:</para> 5457*1031c584SApple OSS Distributions 5458*1031c584SApple OSS Distributions </field_description> 5459*1031c584SApple OSS Distributions <field_values> 5460*1031c584SApple OSS Distributions 5461*1031c584SApple OSS Distributions 5462*1031c584SApple OSS Distributions <field_value_instance> 5463*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5464*1031c584SApple OSS Distributions <field_value_description> 5465*1031c584SApple OSS Distributions <para>Watchpoint exception caused by an instruction reading from a memory location.</para> 5466*1031c584SApple OSS Distributions</field_value_description> 5467*1031c584SApple OSS Distributions </field_value_instance> 5468*1031c584SApple OSS Distributions <field_value_instance> 5469*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5470*1031c584SApple OSS Distributions <field_value_description> 5471*1031c584SApple OSS Distributions <para>Watchpoint exception caused by an instruction writing to a memory location.</para> 5472*1031c584SApple OSS Distributions</field_value_description> 5473*1031c584SApple OSS Distributions </field_value_instance> 5474*1031c584SApple OSS Distributions </field_values> 5475*1031c584SApple OSS Distributions <field_description order="after"> 5476*1031c584SApple OSS Distributions 5477*1031c584SApple OSS Distributions <para>For Watchpoint exceptions on cache maintenance and address translation instructions, this bit always returns a value of 1.</para> 5478*1031c584SApple OSS Distributions<para>For Watchpoint exceptions from an atomic instruction, this field is set to 0 if a read of the location would have generated the Watchpoint exception, otherwise it is set to 1.</para> 5479*1031c584SApple OSS Distributions<para>If multiple watchpoints match on the same access, it is <arm-defined-word>UNPREDICTABLE</arm-defined-word> which watchpoint generates the Watchpoint exception.</para> 5480*1031c584SApple OSS Distributions 5481*1031c584SApple OSS Distributions </field_description> 5482*1031c584SApple OSS Distributions <field_resets> 5483*1031c584SApple OSS Distributions 5484*1031c584SApple OSS Distributions <field_reset> 5485*1031c584SApple OSS Distributions 5486*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5487*1031c584SApple OSS Distributions 5488*1031c584SApple OSS Distributions </field_reset> 5489*1031c584SApple OSS Distributions</field_resets> 5490*1031c584SApple OSS Distributions </field> 5491*1031c584SApple OSS Distributions <field 5492*1031c584SApple OSS Distributions id="DFSC_5_0" 5493*1031c584SApple OSS Distributions is_variable_length="False" 5494*1031c584SApple OSS Distributions has_partial_fieldset="False" 5495*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5496*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5497*1031c584SApple OSS Distributions is_constant_value="False" 5498*1031c584SApple OSS Distributions > 5499*1031c584SApple OSS Distributions <field_name>DFSC</field_name> 5500*1031c584SApple OSS Distributions <field_msb>5</field_msb> 5501*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5502*1031c584SApple OSS Distributions <field_description order="before"> 5503*1031c584SApple OSS Distributions 5504*1031c584SApple OSS Distributions <para>Data Fault Status Code. This field is set to <binarynumber>0b100010</binarynumber>, to indicate a Debug exception.</para> 5505*1031c584SApple OSS Distributions 5506*1031c584SApple OSS Distributions </field_description> 5507*1031c584SApple OSS Distributions <field_values> 5508*1031c584SApple OSS Distributions 5509*1031c584SApple OSS Distributions 5510*1031c584SApple OSS Distributions </field_values> 5511*1031c584SApple OSS Distributions <field_resets> 5512*1031c584SApple OSS Distributions 5513*1031c584SApple OSS Distributions <field_reset> 5514*1031c584SApple OSS Distributions 5515*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5516*1031c584SApple OSS Distributions 5517*1031c584SApple OSS Distributions </field_reset> 5518*1031c584SApple OSS Distributions</field_resets> 5519*1031c584SApple OSS Distributions </field> 5520*1031c584SApple OSS Distributions <text_after_fields> 5521*1031c584SApple OSS Distributions 5522*1031c584SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGGECBJ" browsertext="'Watchpoint exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5523*1031c584SApple OSS Distributions 5524*1031c584SApple OSS Distributions </text_after_fields> 5525*1031c584SApple OSS Distributions </fields> 5526*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5527*1031c584SApple OSS Distributions 5528*1031c584SApple OSS Distributions 5529*1031c584SApple OSS Distributions 5530*1031c584SApple OSS Distributions 5531*1031c584SApple OSS Distributions 5532*1031c584SApple OSS Distributions 5533*1031c584SApple OSS Distributions 5534*1031c584SApple OSS Distributions 5535*1031c584SApple OSS Distributions 5536*1031c584SApple OSS Distributions 5537*1031c584SApple OSS Distributions 5538*1031c584SApple OSS Distributions 5539*1031c584SApple OSS Distributions 5540*1031c584SApple OSS Distributions 5541*1031c584SApple OSS Distributions 5542*1031c584SApple OSS Distributions 5543*1031c584SApple OSS Distributions <fieldat id="0_24_14" msb="24" lsb="14"/> 5544*1031c584SApple OSS Distributions <fieldat id="VNCR_13_13_1" msb="13" lsb="13"/> 5545*1031c584SApple OSS Distributions <fieldat id="0_12_9" msb="12" lsb="9"/> 5546*1031c584SApple OSS Distributions <fieldat id="CM_8_8" msb="8" lsb="8"/> 5547*1031c584SApple OSS Distributions <fieldat id="0_7_7" msb="7" lsb="7"/> 5548*1031c584SApple OSS Distributions <fieldat id="WnR_6_6" msb="6" lsb="6"/> 5549*1031c584SApple OSS Distributions <fieldat id="DFSC_5_0" msb="5" lsb="0"/> 5550*1031c584SApple OSS Distributions </reg_fieldset> 5551*1031c584SApple OSS Distributions </partial_fieldset> 5552*1031c584SApple OSS Distributions <partial_fieldset> 5553*1031c584SApple OSS Distributions <fields length="25"> 5554*1031c584SApple OSS Distributions <fields_instance>Exception from execution of a Breakpoint instruction</fields_instance> 5555*1031c584SApple OSS Distributions <text_before_fields> 5556*1031c584SApple OSS Distributions 5557*1031c584SApple OSS Distributions 5558*1031c584SApple OSS Distributions 5559*1031c584SApple OSS Distributions </text_before_fields> 5560*1031c584SApple OSS Distributions 5561*1031c584SApple OSS Distributions <field 5562*1031c584SApple OSS Distributions id="0_24_16" 5563*1031c584SApple OSS Distributions is_variable_length="False" 5564*1031c584SApple OSS Distributions has_partial_fieldset="False" 5565*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5566*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5567*1031c584SApple OSS Distributions is_constant_value="False" 5568*1031c584SApple OSS Distributions rwtype="RES0" 5569*1031c584SApple OSS Distributions > 5570*1031c584SApple OSS Distributions <field_name>0</field_name> 5571*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5572*1031c584SApple OSS Distributions <field_lsb>16</field_lsb> 5573*1031c584SApple OSS Distributions <field_description order="before"> 5574*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5575*1031c584SApple OSS Distributions </field_description> 5576*1031c584SApple OSS Distributions <field_values> 5577*1031c584SApple OSS Distributions </field_values> 5578*1031c584SApple OSS Distributions </field> 5579*1031c584SApple OSS Distributions <field 5580*1031c584SApple OSS Distributions id="Comment_15_0" 5581*1031c584SApple OSS Distributions is_variable_length="False" 5582*1031c584SApple OSS Distributions has_partial_fieldset="False" 5583*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5584*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5585*1031c584SApple OSS Distributions is_constant_value="False" 5586*1031c584SApple OSS Distributions > 5587*1031c584SApple OSS Distributions <field_name>Comment</field_name> 5588*1031c584SApple OSS Distributions <field_msb>15</field_msb> 5589*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5590*1031c584SApple OSS Distributions <field_description order="before"> 5591*1031c584SApple OSS Distributions 5592*1031c584SApple OSS Distributions <para>Set to the instruction comment field value, zero extended as necessary. For the AArch32 BKPT instructions, the comment field is described as the immediate field.</para> 5593*1031c584SApple OSS Distributions 5594*1031c584SApple OSS Distributions </field_description> 5595*1031c584SApple OSS Distributions <field_values> 5596*1031c584SApple OSS Distributions 5597*1031c584SApple OSS Distributions 5598*1031c584SApple OSS Distributions </field_values> 5599*1031c584SApple OSS Distributions <field_resets> 5600*1031c584SApple OSS Distributions 5601*1031c584SApple OSS Distributions <field_reset> 5602*1031c584SApple OSS Distributions 5603*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5604*1031c584SApple OSS Distributions 5605*1031c584SApple OSS Distributions </field_reset> 5606*1031c584SApple OSS Distributions</field_resets> 5607*1031c584SApple OSS Distributions </field> 5608*1031c584SApple OSS Distributions <text_after_fields> 5609*1031c584SApple OSS Distributions 5610*1031c584SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="BCGIEHAG" browsertext="'Breakpoint instruction exceptions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D2 (AArch64 Self-hosted Debug)" filename="D_debug_exceptions"/>.</para> 5611*1031c584SApple OSS Distributions 5612*1031c584SApple OSS Distributions </text_after_fields> 5613*1031c584SApple OSS Distributions </fields> 5614*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5615*1031c584SApple OSS Distributions 5616*1031c584SApple OSS Distributions 5617*1031c584SApple OSS Distributions 5618*1031c584SApple OSS Distributions 5619*1031c584SApple OSS Distributions 5620*1031c584SApple OSS Distributions 5621*1031c584SApple OSS Distributions <fieldat id="0_24_16" msb="24" lsb="16"/> 5622*1031c584SApple OSS Distributions <fieldat id="Comment_15_0" msb="15" lsb="0"/> 5623*1031c584SApple OSS Distributions </reg_fieldset> 5624*1031c584SApple OSS Distributions </partial_fieldset> 5625*1031c584SApple OSS Distributions <partial_fieldset> 5626*1031c584SApple OSS Distributions <fields length="25"> 5627*1031c584SApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5628*1031c584SApple OSS Distributions <fields_instance>Exception from ERET, ERETAA or ERETAB instruction</fields_instance> 5629*1031c584SApple OSS Distributions <text_before_fields> 5630*1031c584SApple OSS Distributions 5631*1031c584SApple OSS Distributions <para>This EC value only applies when <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.NV is 1.</para> 5632*1031c584SApple OSS Distributions 5633*1031c584SApple OSS Distributions </text_before_fields> 5634*1031c584SApple OSS Distributions 5635*1031c584SApple OSS Distributions <field 5636*1031c584SApple OSS Distributions id="0_24_2" 5637*1031c584SApple OSS Distributions is_variable_length="False" 5638*1031c584SApple OSS Distributions has_partial_fieldset="False" 5639*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5640*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5641*1031c584SApple OSS Distributions is_constant_value="False" 5642*1031c584SApple OSS Distributions rwtype="RES0" 5643*1031c584SApple OSS Distributions > 5644*1031c584SApple OSS Distributions <field_name>0</field_name> 5645*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5646*1031c584SApple OSS Distributions <field_lsb>2</field_lsb> 5647*1031c584SApple OSS Distributions <field_description order="before"> 5648*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5649*1031c584SApple OSS Distributions </field_description> 5650*1031c584SApple OSS Distributions <field_values> 5651*1031c584SApple OSS Distributions </field_values> 5652*1031c584SApple OSS Distributions </field> 5653*1031c584SApple OSS Distributions <field 5654*1031c584SApple OSS Distributions id="ERET_1_1" 5655*1031c584SApple OSS Distributions is_variable_length="False" 5656*1031c584SApple OSS Distributions has_partial_fieldset="False" 5657*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5658*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5659*1031c584SApple OSS Distributions is_constant_value="False" 5660*1031c584SApple OSS Distributions > 5661*1031c584SApple OSS Distributions <field_name>ERET</field_name> 5662*1031c584SApple OSS Distributions <field_msb>1</field_msb> 5663*1031c584SApple OSS Distributions <field_lsb>1</field_lsb> 5664*1031c584SApple OSS Distributions <field_description order="before"> 5665*1031c584SApple OSS Distributions 5666*1031c584SApple OSS Distributions <para>Indicates whether an ERET or ERETA* instruction was trapped to EL2. Possible values are:</para> 5667*1031c584SApple OSS Distributions 5668*1031c584SApple OSS Distributions </field_description> 5669*1031c584SApple OSS Distributions <field_values> 5670*1031c584SApple OSS Distributions 5671*1031c584SApple OSS Distributions 5672*1031c584SApple OSS Distributions <field_value_instance> 5673*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5674*1031c584SApple OSS Distributions <field_value_description> 5675*1031c584SApple OSS Distributions <para>ERET instruction trapped to EL2.</para> 5676*1031c584SApple OSS Distributions</field_value_description> 5677*1031c584SApple OSS Distributions </field_value_instance> 5678*1031c584SApple OSS Distributions <field_value_instance> 5679*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5680*1031c584SApple OSS Distributions <field_value_description> 5681*1031c584SApple OSS Distributions <para>ERETAA or ERETAB instruction trapped to EL2.</para> 5682*1031c584SApple OSS Distributions</field_value_description> 5683*1031c584SApple OSS Distributions </field_value_instance> 5684*1031c584SApple OSS Distributions </field_values> 5685*1031c584SApple OSS Distributions <field_description order="after"> 5686*1031c584SApple OSS Distributions 5687*1031c584SApple OSS Distributions <para>If this bit is 0, the ERETA field is <arm-defined-word>RES0</arm-defined-word>.</para> 5688*1031c584SApple OSS Distributions 5689*1031c584SApple OSS Distributions </field_description> 5690*1031c584SApple OSS Distributions <field_resets> 5691*1031c584SApple OSS Distributions 5692*1031c584SApple OSS Distributions <field_reset> 5693*1031c584SApple OSS Distributions 5694*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5695*1031c584SApple OSS Distributions 5696*1031c584SApple OSS Distributions </field_reset> 5697*1031c584SApple OSS Distributions</field_resets> 5698*1031c584SApple OSS Distributions </field> 5699*1031c584SApple OSS Distributions <field 5700*1031c584SApple OSS Distributions id="ERETA_0_0" 5701*1031c584SApple OSS Distributions is_variable_length="False" 5702*1031c584SApple OSS Distributions has_partial_fieldset="False" 5703*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5704*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5705*1031c584SApple OSS Distributions is_constant_value="False" 5706*1031c584SApple OSS Distributions > 5707*1031c584SApple OSS Distributions <field_name>ERETA</field_name> 5708*1031c584SApple OSS Distributions <field_msb>0</field_msb> 5709*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5710*1031c584SApple OSS Distributions <field_description order="before"> 5711*1031c584SApple OSS Distributions 5712*1031c584SApple OSS Distributions <para>Indicates whether an ERETAA or ERETAB instruction was trapped to EL2. Possible values are:</para> 5713*1031c584SApple OSS Distributions 5714*1031c584SApple OSS Distributions </field_description> 5715*1031c584SApple OSS Distributions <field_values> 5716*1031c584SApple OSS Distributions 5717*1031c584SApple OSS Distributions 5718*1031c584SApple OSS Distributions <field_value_instance> 5719*1031c584SApple OSS Distributions <field_value>0b0</field_value> 5720*1031c584SApple OSS Distributions <field_value_description> 5721*1031c584SApple OSS Distributions <para>ERETAA instruction trapped to EL2.</para> 5722*1031c584SApple OSS Distributions</field_value_description> 5723*1031c584SApple OSS Distributions </field_value_instance> 5724*1031c584SApple OSS Distributions <field_value_instance> 5725*1031c584SApple OSS Distributions <field_value>0b1</field_value> 5726*1031c584SApple OSS Distributions <field_value_description> 5727*1031c584SApple OSS Distributions <para>ERETAB instruction trapped to EL2.</para> 5728*1031c584SApple OSS Distributions</field_value_description> 5729*1031c584SApple OSS Distributions </field_value_instance> 5730*1031c584SApple OSS Distributions </field_values> 5731*1031c584SApple OSS Distributions <field_description order="after"> 5732*1031c584SApple OSS Distributions 5733*1031c584SApple OSS Distributions <para>When the ERET field is 0, this bit is <arm-defined-word>RES0</arm-defined-word>.</para> 5734*1031c584SApple OSS Distributions 5735*1031c584SApple OSS Distributions </field_description> 5736*1031c584SApple OSS Distributions <field_resets> 5737*1031c584SApple OSS Distributions 5738*1031c584SApple OSS Distributions <field_reset> 5739*1031c584SApple OSS Distributions 5740*1031c584SApple OSS Distributions <field_reset_standard_text>U</field_reset_standard_text> 5741*1031c584SApple OSS Distributions 5742*1031c584SApple OSS Distributions </field_reset> 5743*1031c584SApple OSS Distributions</field_resets> 5744*1031c584SApple OSS Distributions </field> 5745*1031c584SApple OSS Distributions <text_after_fields> 5746*1031c584SApple OSS Distributions 5747*1031c584SApple OSS Distributions <para>For more information about generating these exceptions, see <xref linkend="CHDCFJDF" browsertext="'Traps to EL2 for Nested virtualization' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</para> 5748*1031c584SApple OSS Distributions 5749*1031c584SApple OSS Distributions </text_after_fields> 5750*1031c584SApple OSS Distributions </fields> 5751*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5752*1031c584SApple OSS Distributions <fields_condition>When ARMv8.3-NV is implemented</fields_condition> 5753*1031c584SApple OSS Distributions 5754*1031c584SApple OSS Distributions 5755*1031c584SApple OSS Distributions 5756*1031c584SApple OSS Distributions 5757*1031c584SApple OSS Distributions 5758*1031c584SApple OSS Distributions 5759*1031c584SApple OSS Distributions 5760*1031c584SApple OSS Distributions 5761*1031c584SApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5762*1031c584SApple OSS Distributions <fieldat id="ERET_1_1" msb="1" lsb="1"/> 5763*1031c584SApple OSS Distributions <fieldat id="ERETA_0_0" msb="0" lsb="0"/> 5764*1031c584SApple OSS Distributions </reg_fieldset> 5765*1031c584SApple OSS Distributions </partial_fieldset> 5766*1031c584SApple OSS Distributions <partial_fieldset> 5767*1031c584SApple OSS Distributions <fields length="25"> 5768*1031c584SApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5769*1031c584SApple OSS Distributions <fields_instance>Exception from Branch Target Identification instruction</fields_instance> 5770*1031c584SApple OSS Distributions <text_before_fields> 5771*1031c584SApple OSS Distributions 5772*1031c584SApple OSS Distributions 5773*1031c584SApple OSS Distributions 5774*1031c584SApple OSS Distributions </text_before_fields> 5775*1031c584SApple OSS Distributions 5776*1031c584SApple OSS Distributions <field 5777*1031c584SApple OSS Distributions id="0_24_2" 5778*1031c584SApple OSS Distributions is_variable_length="False" 5779*1031c584SApple OSS Distributions has_partial_fieldset="False" 5780*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5781*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5782*1031c584SApple OSS Distributions is_constant_value="False" 5783*1031c584SApple OSS Distributions rwtype="RES0" 5784*1031c584SApple OSS Distributions > 5785*1031c584SApple OSS Distributions <field_name>0</field_name> 5786*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5787*1031c584SApple OSS Distributions <field_lsb>2</field_lsb> 5788*1031c584SApple OSS Distributions <field_description order="before"> 5789*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5790*1031c584SApple OSS Distributions </field_description> 5791*1031c584SApple OSS Distributions <field_values> 5792*1031c584SApple OSS Distributions </field_values> 5793*1031c584SApple OSS Distributions </field> 5794*1031c584SApple OSS Distributions <field 5795*1031c584SApple OSS Distributions id="BTYPE_1_0" 5796*1031c584SApple OSS Distributions is_variable_length="False" 5797*1031c584SApple OSS Distributions has_partial_fieldset="False" 5798*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5799*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5800*1031c584SApple OSS Distributions is_constant_value="False" 5801*1031c584SApple OSS Distributions > 5802*1031c584SApple OSS Distributions <field_name>BTYPE</field_name> 5803*1031c584SApple OSS Distributions <field_msb>1</field_msb> 5804*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5805*1031c584SApple OSS Distributions <field_description order="before"> 5806*1031c584SApple OSS Distributions 5807*1031c584SApple OSS Distributions <para>This field is set to the PSTATE.BTYPE value that generated the Branch Target Exception.</para> 5808*1031c584SApple OSS Distributions 5809*1031c584SApple OSS Distributions </field_description> 5810*1031c584SApple OSS Distributions <field_values> 5811*1031c584SApple OSS Distributions 5812*1031c584SApple OSS Distributions 5813*1031c584SApple OSS Distributions </field_values> 5814*1031c584SApple OSS Distributions <field_resets> 5815*1031c584SApple OSS Distributions 5816*1031c584SApple OSS Distributions</field_resets> 5817*1031c584SApple OSS Distributions </field> 5818*1031c584SApple OSS Distributions <text_after_fields> 5819*1031c584SApple OSS Distributions 5820*1031c584SApple OSS Distributions <para>For more information about generating these exceptions, see <xref browsertext="The AArch64 application level programmers' model' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section B1" filename="B_the_aarch64_application_level_programmers_model.fm" linkend="BEIBJCGI"></xref>.</para> 5821*1031c584SApple OSS Distributions 5822*1031c584SApple OSS Distributions </text_after_fields> 5823*1031c584SApple OSS Distributions </fields> 5824*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5825*1031c584SApple OSS Distributions <fields_condition>When ARMv8.5-BTI is implemented</fields_condition> 5826*1031c584SApple OSS Distributions 5827*1031c584SApple OSS Distributions 5828*1031c584SApple OSS Distributions 5829*1031c584SApple OSS Distributions 5830*1031c584SApple OSS Distributions 5831*1031c584SApple OSS Distributions 5832*1031c584SApple OSS Distributions <fieldat id="0_24_2" msb="24" lsb="2"/> 5833*1031c584SApple OSS Distributions <fieldat id="BTYPE_1_0" msb="1" lsb="0"/> 5834*1031c584SApple OSS Distributions </reg_fieldset> 5835*1031c584SApple OSS Distributions </partial_fieldset> 5836*1031c584SApple OSS Distributions <partial_fieldset> 5837*1031c584SApple OSS Distributions <fields length="25"> 5838*1031c584SApple OSS Distributions <fields_instance>Exception from a Pointer Authentication instruction when HCR_EL2.API == 0 || SCR_EL3.API == 0</fields_instance> 5839*1031c584SApple OSS Distributions <text_before_fields> 5840*1031c584SApple OSS Distributions 5841*1031c584SApple OSS Distributions 5842*1031c584SApple OSS Distributions 5843*1031c584SApple OSS Distributions </text_before_fields> 5844*1031c584SApple OSS Distributions 5845*1031c584SApple OSS Distributions <field 5846*1031c584SApple OSS Distributions id="0_24_0" 5847*1031c584SApple OSS Distributions is_variable_length="False" 5848*1031c584SApple OSS Distributions has_partial_fieldset="False" 5849*1031c584SApple OSS Distributions is_linked_to_partial_fieldset="False" 5850*1031c584SApple OSS Distributions is_access_restriction_possible="False" 5851*1031c584SApple OSS Distributions is_constant_value="False" 5852*1031c584SApple OSS Distributions rwtype="RES0" 5853*1031c584SApple OSS Distributions > 5854*1031c584SApple OSS Distributions <field_name>0</field_name> 5855*1031c584SApple OSS Distributions <field_msb>24</field_msb> 5856*1031c584SApple OSS Distributions <field_lsb>0</field_lsb> 5857*1031c584SApple OSS Distributions <field_description order="before"> 5858*1031c584SApple OSS Distributions <para>Reserved, <arm-defined-word>RES0</arm-defined-word>.</para> 5859*1031c584SApple OSS Distributions </field_description> 5860*1031c584SApple OSS Distributions <field_values> 5861*1031c584SApple OSS Distributions </field_values> 5862*1031c584SApple OSS Distributions </field> 5863*1031c584SApple OSS Distributions <text_after_fields> 5864*1031c584SApple OSS Distributions 5865*1031c584SApple OSS Distributions <para>For more information about generating these exceptions, see:</para> 5866*1031c584SApple OSS Distributions<list type="unordered"> 5867*1031c584SApple OSS Distributions<listitem><content><xref linkend="CHDGDDCJ" browsertext="'Trap to EL2 Non-secure EL0 accesses to Pointer authentication key registers' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5868*1031c584SApple OSS Distributions</listitem><listitem><content><xref linkend="CHDIGBED" browsertext="'Trap to EL3 accesses to Pointer authentication instructions' in the Arm® Architecture Reference Manual, Armv8, for Armv8-A architecture profile, section D1" filename="D_the_aarch64_system_level_programmers_model"/>.</content> 5869*1031c584SApple OSS Distributions</listitem></list> 5870*1031c584SApple OSS Distributions 5871*1031c584SApple OSS Distributions </text_after_fields> 5872*1031c584SApple OSS Distributions </fields> 5873*1031c584SApple OSS Distributions <reg_fieldset length="25"> 5874*1031c584SApple OSS Distributions 5875*1031c584SApple OSS Distributions 5876*1031c584SApple OSS Distributions 5877*1031c584SApple OSS Distributions 5878*1031c584SApple OSS Distributions <fieldat id="0_24_0" msb="24" lsb="0"/> 5879*1031c584SApple OSS Distributions </reg_fieldset> 5880*1031c584SApple OSS Distributions </partial_fieldset> 5881*1031c584SApple OSS Distributions </field> 5882*1031c584SApple OSS Distributions <text_after_fields> 5883*1031c584SApple OSS Distributions 5884*1031c584SApple OSS Distributions 5885*1031c584SApple OSS Distributions 5886*1031c584SApple OSS Distributions </text_after_fields> 5887*1031c584SApple OSS Distributions </fields> 5888*1031c584SApple OSS Distributions <reg_fieldset length="64"> 5889*1031c584SApple OSS Distributions 5890*1031c584SApple OSS Distributions 5891*1031c584SApple OSS Distributions 5892*1031c584SApple OSS Distributions 5893*1031c584SApple OSS Distributions 5894*1031c584SApple OSS Distributions 5895*1031c584SApple OSS Distributions 5896*1031c584SApple OSS Distributions 5897*1031c584SApple OSS Distributions 5898*1031c584SApple OSS Distributions 5899*1031c584SApple OSS Distributions <fieldat id="0_63_32" msb="63" lsb="32"/> 5900*1031c584SApple OSS Distributions <fieldat id="EC_31_26" msb="31" lsb="26"/> 5901*1031c584SApple OSS Distributions <fieldat id="IL_25_25" msb="25" lsb="25"/> 5902*1031c584SApple OSS Distributions <fieldat id="ISS_24_0" msb="24" lsb="0"/> 5903*1031c584SApple OSS Distributions </reg_fieldset> 5904*1031c584SApple OSS Distributions 5905*1031c584SApple OSS Distributions </reg_fieldsets> 5906*1031c584SApple OSS Distributions 5907*1031c584SApple OSS Distributions 5908*1031c584SApple OSS Distributions 5909*1031c584SApple OSS Distributions<access_mechanisms> 5910*1031c584SApple OSS Distributions 5911*1031c584SApple OSS Distributions 5912*1031c584SApple OSS Distributions <access_permission_text> 5913*1031c584SApple OSS Distributions <para>When <register_link state="AArch64" id="AArch64-hcr_el2.xml">HCR_EL2</register_link>.E2H is 1, without explicit synchronization, access from EL3 using the mnemonic ESR_EL1 or ESR_EL12 are not guaranteed to be ordered with respect to accesses using the other mnemonic.</para> 5914*1031c584SApple OSS Distributions </access_permission_text> 5915*1031c584SApple OSS Distributions 5916*1031c584SApple OSS Distributions 5917*1031c584SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL1"> 5918*1031c584SApple OSS Distributions <encoding> 5919*1031c584SApple OSS Distributions 5920*1031c584SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL1</access_instruction> 5921*1031c584SApple OSS Distributions 5922*1031c584SApple OSS Distributions <enc n="op0" v="0b11"/> 5923*1031c584SApple OSS Distributions 5924*1031c584SApple OSS Distributions <enc n="op1" v="0b000"/> 5925*1031c584SApple OSS Distributions 5926*1031c584SApple OSS Distributions <enc n="CRn" v="0b0101"/> 5927*1031c584SApple OSS Distributions 5928*1031c584SApple OSS Distributions <enc n="CRm" v="0b0010"/> 5929*1031c584SApple OSS Distributions 5930*1031c584SApple OSS Distributions <enc n="op2" v="0b000"/> 5931*1031c584SApple OSS Distributions </encoding> 5932*1031c584SApple OSS Distributions <access_permission> 5933*1031c584SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 5934*1031c584SApple OSS Distributions <pstext> 5935*1031c584SApple OSS Distributionsif PSTATE.EL == EL0 then 5936*1031c584SApple OSS Distributions UNDEFINED; 5937*1031c584SApple OSS Distributionselsif PSTATE.EL == EL1 then 5938*1031c584SApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TRVM == '1' then 5939*1031c584SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5940*1031c584SApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5941*1031c584SApple OSS Distributions return NVMem[0x138]; 5942*1031c584SApple OSS Distributions else 5943*1031c584SApple OSS Distributions return ESR_EL1; 5944*1031c584SApple OSS Distributionselsif PSTATE.EL == EL2 then 5945*1031c584SApple OSS Distributions if HCR_EL2.E2H == '1' then 5946*1031c584SApple OSS Distributions return ESR_EL2; 5947*1031c584SApple OSS Distributions else 5948*1031c584SApple OSS Distributions return ESR_EL1; 5949*1031c584SApple OSS Distributionselsif PSTATE.EL == EL3 then 5950*1031c584SApple OSS Distributions return ESR_EL1; 5951*1031c584SApple OSS Distributions </pstext> 5952*1031c584SApple OSS Distributions </ps> 5953*1031c584SApple OSS Distributions </access_permission> 5954*1031c584SApple OSS Distributions </access_mechanism> 5955*1031c584SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL1"> 5956*1031c584SApple OSS Distributions <encoding> 5957*1031c584SApple OSS Distributions 5958*1031c584SApple OSS Distributions <access_instruction>MSR ESR_EL1, <Xt></access_instruction> 5959*1031c584SApple OSS Distributions 5960*1031c584SApple OSS Distributions <enc n="op0" v="0b11"/> 5961*1031c584SApple OSS Distributions 5962*1031c584SApple OSS Distributions <enc n="op1" v="0b000"/> 5963*1031c584SApple OSS Distributions 5964*1031c584SApple OSS Distributions <enc n="CRn" v="0b0101"/> 5965*1031c584SApple OSS Distributions 5966*1031c584SApple OSS Distributions <enc n="CRm" v="0b0010"/> 5967*1031c584SApple OSS Distributions 5968*1031c584SApple OSS Distributions <enc n="op2" v="0b000"/> 5969*1031c584SApple OSS Distributions </encoding> 5970*1031c584SApple OSS Distributions <access_permission> 5971*1031c584SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 5972*1031c584SApple OSS Distributions <pstext> 5973*1031c584SApple OSS Distributionsif PSTATE.EL == EL0 then 5974*1031c584SApple OSS Distributions UNDEFINED; 5975*1031c584SApple OSS Distributionselsif PSTATE.EL == EL1 then 5976*1031c584SApple OSS Distributions if EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.TVM == '1' then 5977*1031c584SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 5978*1031c584SApple OSS Distributions elsif EL2Enabled() && !ELUsingAArch32(EL2) && HCR_EL2.<NV2,NV1,NV> == '111' then 5979*1031c584SApple OSS Distributions NVMem[0x138] = X[t]; 5980*1031c584SApple OSS Distributions else 5981*1031c584SApple OSS Distributions ESR_EL1 = X[t]; 5982*1031c584SApple OSS Distributionselsif PSTATE.EL == EL2 then 5983*1031c584SApple OSS Distributions if HCR_EL2.E2H == '1' then 5984*1031c584SApple OSS Distributions ESR_EL2 = X[t]; 5985*1031c584SApple OSS Distributions else 5986*1031c584SApple OSS Distributions ESR_EL1 = X[t]; 5987*1031c584SApple OSS Distributionselsif PSTATE.EL == EL3 then 5988*1031c584SApple OSS Distributions ESR_EL1 = X[t]; 5989*1031c584SApple OSS Distributions </pstext> 5990*1031c584SApple OSS Distributions </ps> 5991*1031c584SApple OSS Distributions </access_permission> 5992*1031c584SApple OSS Distributions </access_mechanism> 5993*1031c584SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL12"> 5994*1031c584SApple OSS Distributions <encoding> 5995*1031c584SApple OSS Distributions 5996*1031c584SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL12</access_instruction> 5997*1031c584SApple OSS Distributions 5998*1031c584SApple OSS Distributions <enc n="op0" v="0b11"/> 5999*1031c584SApple OSS Distributions 6000*1031c584SApple OSS Distributions <enc n="op1" v="0b101"/> 6001*1031c584SApple OSS Distributions 6002*1031c584SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6003*1031c584SApple OSS Distributions 6004*1031c584SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6005*1031c584SApple OSS Distributions 6006*1031c584SApple OSS Distributions <enc n="op2" v="0b000"/> 6007*1031c584SApple OSS Distributions </encoding> 6008*1031c584SApple OSS Distributions <access_permission> 6009*1031c584SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6010*1031c584SApple OSS Distributions <pstext> 6011*1031c584SApple OSS Distributionsif PSTATE.EL == EL0 then 6012*1031c584SApple OSS Distributions UNDEFINED; 6013*1031c584SApple OSS Distributionselsif PSTATE.EL == EL1 then 6014*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6015*1031c584SApple OSS Distributions return NVMem[0x138]; 6016*1031c584SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6017*1031c584SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6018*1031c584SApple OSS Distributions else 6019*1031c584SApple OSS Distributions UNDEFINED; 6020*1031c584SApple OSS Distributionselsif PSTATE.EL == EL2 then 6021*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6022*1031c584SApple OSS Distributions return ESR_EL1; 6023*1031c584SApple OSS Distributions else 6024*1031c584SApple OSS Distributions UNDEFINED; 6025*1031c584SApple OSS Distributionselsif PSTATE.EL == EL3 then 6026*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6027*1031c584SApple OSS Distributions return ESR_EL1; 6028*1031c584SApple OSS Distributions else 6029*1031c584SApple OSS Distributions UNDEFINED; 6030*1031c584SApple OSS Distributions </pstext> 6031*1031c584SApple OSS Distributions </ps> 6032*1031c584SApple OSS Distributions </access_permission> 6033*1031c584SApple OSS Distributions </access_mechanism> 6034*1031c584SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL12"> 6035*1031c584SApple OSS Distributions <encoding> 6036*1031c584SApple OSS Distributions 6037*1031c584SApple OSS Distributions <access_instruction>MSR ESR_EL12, <Xt></access_instruction> 6038*1031c584SApple OSS Distributions 6039*1031c584SApple OSS Distributions <enc n="op0" v="0b11"/> 6040*1031c584SApple OSS Distributions 6041*1031c584SApple OSS Distributions <enc n="op1" v="0b101"/> 6042*1031c584SApple OSS Distributions 6043*1031c584SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6044*1031c584SApple OSS Distributions 6045*1031c584SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6046*1031c584SApple OSS Distributions 6047*1031c584SApple OSS Distributions <enc n="op2" v="0b000"/> 6048*1031c584SApple OSS Distributions </encoding> 6049*1031c584SApple OSS Distributions <access_permission> 6050*1031c584SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6051*1031c584SApple OSS Distributions <pstext> 6052*1031c584SApple OSS Distributionsif PSTATE.EL == EL0 then 6053*1031c584SApple OSS Distributions UNDEFINED; 6054*1031c584SApple OSS Distributionselsif PSTATE.EL == EL1 then 6055*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV1,NV> == '101' then 6056*1031c584SApple OSS Distributions NVMem[0x138] = X[t]; 6057*1031c584SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6058*1031c584SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6059*1031c584SApple OSS Distributions else 6060*1031c584SApple OSS Distributions UNDEFINED; 6061*1031c584SApple OSS Distributionselsif PSTATE.EL == EL2 then 6062*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6063*1031c584SApple OSS Distributions ESR_EL1 = X[t]; 6064*1031c584SApple OSS Distributions else 6065*1031c584SApple OSS Distributions UNDEFINED; 6066*1031c584SApple OSS Distributionselsif PSTATE.EL == EL3 then 6067*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.E2H == '1' then 6068*1031c584SApple OSS Distributions ESR_EL1 = X[t]; 6069*1031c584SApple OSS Distributions else 6070*1031c584SApple OSS Distributions UNDEFINED; 6071*1031c584SApple OSS Distributions </pstext> 6072*1031c584SApple OSS Distributions </ps> 6073*1031c584SApple OSS Distributions </access_permission> 6074*1031c584SApple OSS Distributions </access_mechanism> 6075*1031c584SApple OSS Distributions <access_mechanism accessor="MRS ESR_EL2"> 6076*1031c584SApple OSS Distributions <encoding> 6077*1031c584SApple OSS Distributions 6078*1031c584SApple OSS Distributions <access_instruction>MRS <Xt>, ESR_EL2</access_instruction> 6079*1031c584SApple OSS Distributions 6080*1031c584SApple OSS Distributions <enc n="op0" v="0b11"/> 6081*1031c584SApple OSS Distributions 6082*1031c584SApple OSS Distributions <enc n="op1" v="0b100"/> 6083*1031c584SApple OSS Distributions 6084*1031c584SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6085*1031c584SApple OSS Distributions 6086*1031c584SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6087*1031c584SApple OSS Distributions 6088*1031c584SApple OSS Distributions <enc n="op2" v="0b000"/> 6089*1031c584SApple OSS Distributions </encoding> 6090*1031c584SApple OSS Distributions <access_permission> 6091*1031c584SApple OSS Distributions <ps name="MRS" sections="1" secttype="access_permission"> 6092*1031c584SApple OSS Distributions <pstext> 6093*1031c584SApple OSS Distributionsif PSTATE.EL == EL0 then 6094*1031c584SApple OSS Distributions UNDEFINED; 6095*1031c584SApple OSS Distributionselsif PSTATE.EL == EL1 then 6096*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6097*1031c584SApple OSS Distributions return ESR_EL1; 6098*1031c584SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6099*1031c584SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6100*1031c584SApple OSS Distributions else 6101*1031c584SApple OSS Distributions UNDEFINED; 6102*1031c584SApple OSS Distributionselsif PSTATE.EL == EL2 then 6103*1031c584SApple OSS Distributions return ESR_EL2; 6104*1031c584SApple OSS Distributionselsif PSTATE.EL == EL3 then 6105*1031c584SApple OSS Distributions return ESR_EL2; 6106*1031c584SApple OSS Distributions </pstext> 6107*1031c584SApple OSS Distributions </ps> 6108*1031c584SApple OSS Distributions </access_permission> 6109*1031c584SApple OSS Distributions </access_mechanism> 6110*1031c584SApple OSS Distributions <access_mechanism accessor="MSRregister ESR_EL2"> 6111*1031c584SApple OSS Distributions <encoding> 6112*1031c584SApple OSS Distributions 6113*1031c584SApple OSS Distributions <access_instruction>MSR ESR_EL2, <Xt></access_instruction> 6114*1031c584SApple OSS Distributions 6115*1031c584SApple OSS Distributions <enc n="op0" v="0b11"/> 6116*1031c584SApple OSS Distributions 6117*1031c584SApple OSS Distributions <enc n="op1" v="0b100"/> 6118*1031c584SApple OSS Distributions 6119*1031c584SApple OSS Distributions <enc n="CRn" v="0b0101"/> 6120*1031c584SApple OSS Distributions 6121*1031c584SApple OSS Distributions <enc n="CRm" v="0b0010"/> 6122*1031c584SApple OSS Distributions 6123*1031c584SApple OSS Distributions <enc n="op2" v="0b000"/> 6124*1031c584SApple OSS Distributions </encoding> 6125*1031c584SApple OSS Distributions <access_permission> 6126*1031c584SApple OSS Distributions <ps name="MSRregister" sections="1" secttype="access_permission"> 6127*1031c584SApple OSS Distributions <pstext> 6128*1031c584SApple OSS Distributionsif PSTATE.EL == EL0 then 6129*1031c584SApple OSS Distributions UNDEFINED; 6130*1031c584SApple OSS Distributionselsif PSTATE.EL == EL1 then 6131*1031c584SApple OSS Distributions if EL2Enabled() && HCR_EL2.<NV2,NV> == '11' then 6132*1031c584SApple OSS Distributions ESR_EL1 = X[t]; 6133*1031c584SApple OSS Distributions elsif EL2Enabled() && HCR_EL2.NV == '1' then 6134*1031c584SApple OSS Distributions AArch64.SystemAccessTrap(EL2, 0x18); 6135*1031c584SApple OSS Distributions else 6136*1031c584SApple OSS Distributions UNDEFINED; 6137*1031c584SApple OSS Distributionselsif PSTATE.EL == EL2 then 6138*1031c584SApple OSS Distributions ESR_EL2 = X[t]; 6139*1031c584SApple OSS Distributionselsif PSTATE.EL == EL3 then 6140*1031c584SApple OSS Distributions ESR_EL2 = X[t]; 6141*1031c584SApple OSS Distributions </pstext> 6142*1031c584SApple OSS Distributions </ps> 6143*1031c584SApple OSS Distributions </access_permission> 6144*1031c584SApple OSS Distributions </access_mechanism> 6145*1031c584SApple OSS Distributions</access_mechanisms> 6146*1031c584SApple OSS Distributions 6147*1031c584SApple OSS Distributions <arch_variants> 6148*1031c584SApple OSS Distributions </arch_variants> 6149*1031c584SApple OSS Distributions </register> 6150*1031c584SApple OSS Distributions</registers> 6151*1031c584SApple OSS Distributions 6152*1031c584SApple OSS Distributions <timestamp>27/03/2019 21:59; e5e4db499bf9867a4b93324c4dbac985d3da9376</timestamp> 6153*1031c584SApple OSS Distributions</register_page>