Home
last modified time | relevance | path

Searched refs:MSR (Results 1 – 4 of 4) sorted by relevance

/xnu-8020.140.41/osfmk/arm64/
H A Dmachine_routines.c196 MSR("S3_5_C15_C0_0", x); in ml_cpu_signal_type()
200 MSR("S3_5_C15_C0_1", x); in ml_cpu_signal_type()
204 MSR("S3_5_C15_C0_1", x); in ml_cpu_signal_type()
248 MSR("S3_5_C15_C3_1", abstime); in ml_cpu_signal_deferred_adjust_timer()
H A Dproc_reg.h2354 #define MSR(reg, src) __asm__ volatile ("msr " reg ", %0" :: "r" (src)) macro
H A Dsleh.c1915 MSR("S3_5_C15_C1_1", ipi_sr); in sleh_fiq()
/xnu-8020.140.41/tests/
H A Dhvtest_x86.m1242 …T_ASSERT_EQ(hv_vcpu_enable_native_msr(vcpu, msrs[i], true), HV_SUCCESS, "enable native MSR %x", ms…